]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/intel/i40e/i40e_txrx.c
i40e/i40evf: Add txring_txq function to match fm10k and ixgbe
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / intel / i40e / i40e_txrx.c
CommitLineData
fd0a05ce
JB
1/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
ecc6a239 4 * Copyright(c) 2013 - 2016 Intel Corporation.
fd0a05ce
JB
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
dc641b73
GR
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
fd0a05ce
JB
17 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
1c112a64 27#include <linux/prefetch.h>
a132af24 28#include <net/busy_poll.h>
fd0a05ce 29#include "i40e.h"
206812b5 30#include "i40e_prototype.h"
fd0a05ce
JB
31
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
eaefbd06 42#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
49d7d933 43#define I40E_FD_CLEAN_DELAY 10
fd0a05ce
JB
44/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
17a73f6b
JG
46 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
b40c82e6 48 * @pf: The PF pointer
fd0a05ce
JB
49 * @add: True for add/update, False for remove
50 **/
17a73f6b 51int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
fd0a05ce
JB
52 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
49d7d933 55 struct i40e_tx_buffer *tx_buf, *first;
fd0a05ce
JB
56 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
eaefbd06 58 unsigned int fpt, dcc;
fd0a05ce
JB
59 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
49d7d933 63 u16 delay = 0;
fd0a05ce
JB
64 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
505682cd 68 for (i = 0; i < pf->num_alloc_vsi; i++)
fd0a05ce
JB
69 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
9f65e15b 74 tx_ring = vsi->tx_rings[0];
fd0a05ce
JB
75 dev = tx_ring->dev;
76
49d7d933
ASJ
77 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
17a73f6b
JG
88 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
fd0a05ce
JB
90 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
fc4ac67b
AD
94 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
49d7d933
ASJ
96 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
fc4ac67b 98
49d7d933 99 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
fd0a05ce 100
eaefbd06
JB
101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
fd0a05ce 103
eaefbd06
JB
104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
fd0a05ce 106
eaefbd06
JB
107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
fd0a05ce
JB
109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
eaefbd06
JB
112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
fd0a05ce 114 else
eaefbd06
JB
115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
118
eaefbd06 119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
fd0a05ce
JB
120
121 if (add)
eaefbd06
JB
122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
fd0a05ce 124 else
eaefbd06
JB
125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
fd0a05ce 127
eaefbd06
JB
128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
fd0a05ce 130
eaefbd06
JB
131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
fd0a05ce
JB
133
134 if (fdir_data->cnt_index != 0) {
eaefbd06
JB
135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
433c47de 138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
fd0a05ce
JB
139 }
140
99753ea6
JB
141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
eaefbd06 143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
fd0a05ce
JB
144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
fc4ac67b
AD
147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
298deef1 149 tx_buf = &tx_ring->tx_bi[i];
fc4ac67b 150
49d7d933
ASJ
151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
fd0a05ce 154
298deef1 155 /* record length, and DMA address */
17a73f6b 156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
298deef1
ASJ
157 dma_unmap_addr_set(tx_buf, dma, dma);
158
fd0a05ce 159 tx_desc->buffer_addr = cpu_to_le64(dma);
eaefbd06 160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
fd0a05ce 161
49d7d933
ASJ
162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
fd0a05ce 165 tx_desc->cmd_type_offset_bsz =
17a73f6b 166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
fd0a05ce 167
fd0a05ce 168 /* Force memory writes to complete before letting h/w
49d7d933 169 * know there are new descriptors to fetch.
fd0a05ce
JB
170 */
171 wmb();
172
fc4ac67b 173 /* Mark the data descriptor to be watched */
49d7d933 174 first->next_to_watch = tx_desc;
fc4ac67b 175
fd0a05ce
JB
176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
17a73f6b
JG
183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
49d7d933 195 bool add)
17a73f6b
JG
196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
49d7d933 201 u8 *raw_packet;
17a73f6b 202 int ret;
17a73f6b
JG
203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
49d7d933
ASJ
207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
17a73f6b
JG
210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
b2d36c03
KS
221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
e99bdd39
CW
225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
b2d36c03 227 err = true;
4205d379 228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
f7233c54
ASJ
229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
17a73f6b 237 }
a42e7a36
KP
238 if (err)
239 kfree(raw_packet);
240
17a73f6b
JG
241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
49d7d933 255 bool add)
17a73f6b
JG
256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
49d7d933 261 u8 *raw_packet;
17a73f6b
JG
262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
49d7d933
ASJ
269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
17a73f6b
JG
272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
1e1be8f6 284 pf->fd_tcp_rule++;
234dc4e6
JK
285 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
286 I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
288 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
1e1be8f6
ASJ
289 } else {
290 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
291 (pf->fd_tcp_rule - 1) : 0;
292 if (pf->fd_tcp_rule == 0) {
234dc4e6
JK
293 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
294 I40E_DEBUG_FD & pf->hw.debug_mask)
2e4875e3 295 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
234dc4e6 296 pf->auto_disable_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
1e1be8f6 297 }
17a73f6b
JG
298 }
299
b2d36c03 300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
17a73f6b
JG
301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
e99bdd39
CW
305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
17a73f6b 307 err = true;
4205d379 308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
f7233c54
ASJ
309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
17a73f6b
JG
316 }
317
a42e7a36
KP
318 if (err)
319 kfree(raw_packet);
320
17a73f6b
JG
321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
329 * @add: true adds a filter, false removes it
330 *
4eeb1fff 331 * Returns 0 if the filters were successfully added or removed
17a73f6b
JG
332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
49d7d933 335 bool add)
17a73f6b
JG
336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
17a73f6b
JG
346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
49d7d933 352 bool add)
17a73f6b
JG
353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
49d7d933 357 u8 *raw_packet;
17a73f6b
JG
358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
17a73f6b
JG
364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
49d7d933
ASJ
366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
17a73f6b
JG
376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
e99bdd39
CW
381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
17a73f6b 383 err = true;
4205d379 384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
f7233c54
ASJ
385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
17a73f6b
JG
393 }
394 }
395
a42e7a36
KP
396 if (err)
397 kfree(raw_packet);
398
17a73f6b
JG
399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
17a73f6b
JG
413 int ret;
414
17a73f6b
JG
415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
49d7d933 417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
17a73f6b
JG
418 break;
419 case UDP_V4_FLOW:
49d7d933 420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
17a73f6b
JG
421 break;
422 case SCTP_V4_FLOW:
49d7d933 423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
17a73f6b
JG
424 break;
425 case IPV4_FLOW:
49d7d933 426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
17a73f6b
JG
427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
49d7d933 431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
17a73f6b
JG
432 break;
433 case IPPROTO_UDP:
49d7d933 434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
17a73f6b
JG
435 break;
436 case IPPROTO_SCTP:
49d7d933 437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
17a73f6b
JG
438 break;
439 default:
49d7d933 440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
17a73f6b
JG
441 break;
442 }
443 break;
444 default:
c5ffe7e1 445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
17a73f6b
JG
446 input->flow_type);
447 ret = -EINVAL;
448 }
449
49d7d933 450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
17a73f6b
JG
451 return ret;
452}
453
fd0a05ce
JB
454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
55a5e60b 457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
fd0a05ce
JB
458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
55a5e60b
ASJ
463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
fd0a05ce 465{
55a5e60b
ASJ
466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
fd0a05ce 469 u32 error;
55a5e60b 470 u64 qw;
fd0a05ce 471
55a5e60b 472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
fd0a05ce
JB
473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
41a1d04b 476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
3487b6c3 477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
f7233c54
ASJ
478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
3487b6c3 481 pf->fd_inv);
55a5e60b 482
04294e38
ASJ
483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
1e1be8f6
ASJ
492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
04294e38
ASJ
496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
55a5e60b 502 /* filter programming failed most likely due to table full */
04294e38 503 fcnt_prog = i40e_get_global_fd_count(pf);
12957388 504 fcnt_avail = pf->fdir_pf_filter_count;
55a5e60b
ASJ
505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
1e1be8f6 510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
b814ba65 511 !(pf->auto_disable_flags &
b814ba65 512 I40E_FLAG_FD_SB_ENABLED)) {
2e4875e3
ASJ
513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
55a5e60b
ASJ
515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
55a5e60b 517 }
55a5e60b 518 }
41a1d04b 519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
13c2884f 520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
e99bdd39 521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
13c2884f 522 rx_desc->wb.qword0.hi_dword.fd_id);
55a5e60b 523 }
fd0a05ce
JB
524}
525
526/**
a5e9c572 527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
fd0a05ce
JB
528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
a5e9c572
AD
531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
fd0a05ce 533{
a5e9c572 534 if (tx_buffer->skb) {
64bfd68e
AD
535 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
536 kfree(tx_buffer->raw_buf);
537 else
538 dev_kfree_skb_any(tx_buffer->skb);
a5e9c572 539 if (dma_unmap_len(tx_buffer, len))
fd0a05ce 540 dma_unmap_single(ring->dev,
35a1e2ad
AD
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
fd0a05ce 543 DMA_TO_DEVICE);
a5e9c572
AD
544 } else if (dma_unmap_len(tx_buffer, len)) {
545 dma_unmap_page(ring->dev,
546 dma_unmap_addr(tx_buffer, dma),
547 dma_unmap_len(tx_buffer, len),
548 DMA_TO_DEVICE);
fd0a05ce 549 }
a42e7a36 550
a5e9c572
AD
551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
35a1e2ad 553 dma_unmap_len_set(tx_buffer, len, 0);
a5e9c572 554 /* tx_buffer must be completely set up in the transmit path */
fd0a05ce
JB
555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
fd0a05ce
JB
563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
a5e9c572
AD
571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
fd0a05ce
JB
573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
7070ce0a
AD
582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
e486bdfd 587 netdev_tx_reset_queue(txring_txq(tx_ring));
fd0a05ce
JB
588}
589
590/**
591 * i40e_free_tx_resources - Free Tx resources per queue
592 * @tx_ring: Tx descriptor ring for a specific queue
593 *
594 * Free all transmit software resources
595 **/
596void i40e_free_tx_resources(struct i40e_ring *tx_ring)
597{
598 i40e_clean_tx_ring(tx_ring);
599 kfree(tx_ring->tx_bi);
600 tx_ring->tx_bi = NULL;
601
602 if (tx_ring->desc) {
603 dma_free_coherent(tx_ring->dev, tx_ring->size,
604 tx_ring->desc, tx_ring->dma);
605 tx_ring->desc = NULL;
606 }
607}
608
609/**
610 * i40e_get_tx_pending - how many tx descriptors not processed
611 * @tx_ring: the ring of descriptors
dd353109 612 * @in_sw: is tx_pending being checked in SW or HW
fd0a05ce
JB
613 *
614 * Since there is no access to the ring head register
615 * in XL710, we need to use our local copies
616 **/
dd353109 617u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
fd0a05ce 618{
a68de58d
JB
619 u32 head, tail;
620
dd353109
ASJ
621 if (!in_sw)
622 head = i40e_get_head(ring);
623 else
624 head = ring->next_to_clean;
a68de58d
JB
625 tail = readl(ring->tail);
626
627 if (head != tail)
628 return (head < tail) ?
629 tail - head : (tail + ring->count - head);
630
631 return 0;
fd0a05ce
JB
632}
633
d91649f5
JB
634#define WB_STRIDE 0x3
635
fd0a05ce
JB
636/**
637 * i40e_clean_tx_irq - Reclaim resources after transmit completes
a619afe8
AD
638 * @vsi: the VSI we care about
639 * @tx_ring: Tx ring to clean
640 * @napi_budget: Used to determine if we are in netpoll
fd0a05ce
JB
641 *
642 * Returns true if there's any budget left (e.g. the clean is finished)
643 **/
a619afe8
AD
644static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
645 struct i40e_ring *tx_ring, int napi_budget)
fd0a05ce
JB
646{
647 u16 i = tx_ring->next_to_clean;
648 struct i40e_tx_buffer *tx_buf;
1943d8ba 649 struct i40e_tx_desc *tx_head;
fd0a05ce 650 struct i40e_tx_desc *tx_desc;
a619afe8
AD
651 unsigned int total_bytes = 0, total_packets = 0;
652 unsigned int budget = vsi->work_limit;
fd0a05ce
JB
653
654 tx_buf = &tx_ring->tx_bi[i];
655 tx_desc = I40E_TX_DESC(tx_ring, i);
a5e9c572 656 i -= tx_ring->count;
fd0a05ce 657
1943d8ba
JB
658 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
659
a5e9c572
AD
660 do {
661 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
fd0a05ce
JB
662
663 /* if next_to_watch is not set then there is no work pending */
664 if (!eop_desc)
665 break;
666
a5e9c572
AD
667 /* prevent any other reads prior to eop_desc */
668 read_barrier_depends();
669
1943d8ba
JB
670 /* we have caught up to head, no work left to do */
671 if (tx_head == tx_desc)
fd0a05ce
JB
672 break;
673
c304fdac 674 /* clear next_to_watch to prevent false hangs */
fd0a05ce 675 tx_buf->next_to_watch = NULL;
fd0a05ce 676
a5e9c572
AD
677 /* update the statistics for this packet */
678 total_bytes += tx_buf->bytecount;
679 total_packets += tx_buf->gso_segs;
fd0a05ce 680
a5e9c572 681 /* free the skb */
a619afe8 682 napi_consume_skb(tx_buf->skb, napi_budget);
fd0a05ce 683
a5e9c572
AD
684 /* unmap skb header data */
685 dma_unmap_single(tx_ring->dev,
686 dma_unmap_addr(tx_buf, dma),
687 dma_unmap_len(tx_buf, len),
688 DMA_TO_DEVICE);
fd0a05ce 689
a5e9c572
AD
690 /* clear tx_buffer data */
691 tx_buf->skb = NULL;
692 dma_unmap_len_set(tx_buf, len, 0);
fd0a05ce 693
a5e9c572
AD
694 /* unmap remaining buffers */
695 while (tx_desc != eop_desc) {
fd0a05ce
JB
696
697 tx_buf++;
698 tx_desc++;
699 i++;
a5e9c572
AD
700 if (unlikely(!i)) {
701 i -= tx_ring->count;
fd0a05ce
JB
702 tx_buf = tx_ring->tx_bi;
703 tx_desc = I40E_TX_DESC(tx_ring, 0);
704 }
fd0a05ce 705
a5e9c572
AD
706 /* unmap any remaining paged data */
707 if (dma_unmap_len(tx_buf, len)) {
708 dma_unmap_page(tx_ring->dev,
709 dma_unmap_addr(tx_buf, dma),
710 dma_unmap_len(tx_buf, len),
711 DMA_TO_DEVICE);
712 dma_unmap_len_set(tx_buf, len, 0);
713 }
714 }
715
716 /* move us one more past the eop_desc for start of next pkt */
717 tx_buf++;
718 tx_desc++;
719 i++;
720 if (unlikely(!i)) {
721 i -= tx_ring->count;
722 tx_buf = tx_ring->tx_bi;
723 tx_desc = I40E_TX_DESC(tx_ring, 0);
724 }
725
016890b9
JB
726 prefetch(tx_desc);
727
a5e9c572
AD
728 /* update budget accounting */
729 budget--;
730 } while (likely(budget));
731
732 i += tx_ring->count;
fd0a05ce 733 tx_ring->next_to_clean = i;
980e9b11 734 u64_stats_update_begin(&tx_ring->syncp);
a114d0a6
AD
735 tx_ring->stats.bytes += total_bytes;
736 tx_ring->stats.packets += total_packets;
980e9b11 737 u64_stats_update_end(&tx_ring->syncp);
fd0a05ce
JB
738 tx_ring->q_vector->tx.total_bytes += total_bytes;
739 tx_ring->q_vector->tx.total_packets += total_packets;
a5e9c572 740
58044743 741 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
58044743
AS
742 /* check to see if there are < 4 descriptors
743 * waiting to be written back, then kick the hardware to force
744 * them to be written back in case we stay in NAPI.
745 * In this mode on X722 we do not enable Interrupt.
746 */
88dc9e6f 747 unsigned int j = i40e_get_tx_pending(tx_ring, false);
58044743
AS
748
749 if (budget &&
750 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
a619afe8 751 !test_bit(__I40E_DOWN, &vsi->state) &&
58044743
AS
752 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
753 tx_ring->arm_wb = true;
754 }
d91649f5 755
e486bdfd
AD
756 /* notify netdev of completed buffers */
757 netdev_tx_completed_queue(txring_txq(tx_ring),
7070ce0a
AD
758 total_packets, total_bytes);
759
fd0a05ce
JB
760#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
761 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
762 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
763 /* Make sure that anybody stopping the queue after this
764 * sees the new next_to_clean.
765 */
766 smp_mb();
767 if (__netif_subqueue_stopped(tx_ring->netdev,
768 tx_ring->queue_index) &&
a619afe8 769 !test_bit(__I40E_DOWN, &vsi->state)) {
fd0a05ce
JB
770 netif_wake_subqueue(tx_ring->netdev,
771 tx_ring->queue_index);
772 ++tx_ring->tx_stats.restart_queue;
773 }
774 }
775
d91649f5
JB
776 return !!budget;
777}
778
779/**
ecc6a239 780 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
d91649f5 781 * @vsi: the VSI we care about
ecc6a239 782 * @q_vector: the vector on which to enable writeback
d91649f5
JB
783 *
784 **/
ecc6a239
ASJ
785static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
786 struct i40e_q_vector *q_vector)
d91649f5 787{
8e0764b4 788 u16 flags = q_vector->tx.ring[0].flags;
ecc6a239 789 u32 val;
8e0764b4 790
ecc6a239
ASJ
791 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
792 return;
8e0764b4 793
ecc6a239
ASJ
794 if (q_vector->arm_wb_state)
795 return;
8e0764b4 796
ecc6a239
ASJ
797 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
798 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
799 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
a3d772a3 800
ecc6a239
ASJ
801 wr32(&vsi->back->hw,
802 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
803 val);
804 } else {
805 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
806 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
a3d772a3 807
ecc6a239
ASJ
808 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
809 }
810 q_vector->arm_wb_state = true;
811}
812
813/**
814 * i40e_force_wb - Issue SW Interrupt so HW does a wb
815 * @vsi: the VSI we care about
816 * @q_vector: the vector on which to force writeback
817 *
818 **/
819void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
820{
821 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
8e0764b4
ASJ
822 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
823 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
824 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
825 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
826 /* allow 00 to be written to the index */
827
828 wr32(&vsi->back->hw,
829 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
830 vsi->base_vector - 1), val);
831 } else {
832 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
833 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
834 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
835 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
836 /* allow 00 to be written to the index */
837
838 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
839 }
fd0a05ce
JB
840}
841
842/**
843 * i40e_set_new_dynamic_itr - Find new ITR level
844 * @rc: structure containing ring performance data
845 *
8f5e39ce
JB
846 * Returns true if ITR changed, false if not
847 *
fd0a05ce
JB
848 * Stores a new ITR value based on packets and byte counts during
849 * the last interrupt. The advantage of per interrupt computation
850 * is faster updates and more accurate ITR for the current traffic
851 * pattern. Constants in this function were computed based on
852 * theoretical maximum wire speed and thresholds were set based on
853 * testing data as well as attempting to minimize response time
854 * while increasing bulk throughput.
855 **/
8f5e39ce 856static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
fd0a05ce
JB
857{
858 enum i40e_latency_range new_latency_range = rc->latency_range;
c56625d5 859 struct i40e_q_vector *qv = rc->ring->q_vector;
fd0a05ce
JB
860 u32 new_itr = rc->itr;
861 int bytes_per_int;
51cc6d9f 862 int usecs;
fd0a05ce
JB
863
864 if (rc->total_packets == 0 || !rc->itr)
8f5e39ce 865 return false;
fd0a05ce
JB
866
867 /* simple throttlerate management
c56625d5 868 * 0-10MB/s lowest (50000 ints/s)
fd0a05ce 869 * 10-20MB/s low (20000 ints/s)
c56625d5
JB
870 * 20-1249MB/s bulk (18000 ints/s)
871 * > 40000 Rx packets per second (8000 ints/s)
51cc6d9f
JB
872 *
873 * The math works out because the divisor is in 10^(-6) which
874 * turns the bytes/us input value into MB/s values, but
875 * make sure to use usecs, as the register values written
ee2319cf
JB
876 * are in 2 usec increments in the ITR registers, and make sure
877 * to use the smoothed values that the countdown timer gives us.
fd0a05ce 878 */
ee2319cf 879 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
51cc6d9f 880 bytes_per_int = rc->total_bytes / usecs;
ee2319cf 881
de32e3ef 882 switch (new_latency_range) {
fd0a05ce
JB
883 case I40E_LOWEST_LATENCY:
884 if (bytes_per_int > 10)
885 new_latency_range = I40E_LOW_LATENCY;
886 break;
887 case I40E_LOW_LATENCY:
888 if (bytes_per_int > 20)
889 new_latency_range = I40E_BULK_LATENCY;
890 else if (bytes_per_int <= 10)
891 new_latency_range = I40E_LOWEST_LATENCY;
892 break;
893 case I40E_BULK_LATENCY:
c56625d5 894 case I40E_ULTRA_LATENCY:
de32e3ef
CW
895 default:
896 if (bytes_per_int <= 20)
897 new_latency_range = I40E_LOW_LATENCY;
fd0a05ce
JB
898 break;
899 }
c56625d5
JB
900
901 /* this is to adjust RX more aggressively when streaming small
902 * packets. The value of 40000 was picked as it is just beyond
903 * what the hardware can receive per second if in low latency
904 * mode.
905 */
906#define RX_ULTRA_PACKET_RATE 40000
907
908 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
909 (&qv->rx == rc))
910 new_latency_range = I40E_ULTRA_LATENCY;
911
de32e3ef 912 rc->latency_range = new_latency_range;
fd0a05ce
JB
913
914 switch (new_latency_range) {
915 case I40E_LOWEST_LATENCY:
c56625d5 916 new_itr = I40E_ITR_50K;
fd0a05ce
JB
917 break;
918 case I40E_LOW_LATENCY:
919 new_itr = I40E_ITR_20K;
920 break;
921 case I40E_BULK_LATENCY:
c56625d5
JB
922 new_itr = I40E_ITR_18K;
923 break;
924 case I40E_ULTRA_LATENCY:
fd0a05ce
JB
925 new_itr = I40E_ITR_8K;
926 break;
927 default:
928 break;
929 }
930
fd0a05ce
JB
931 rc->total_bytes = 0;
932 rc->total_packets = 0;
8f5e39ce
JB
933
934 if (new_itr != rc->itr) {
935 rc->itr = new_itr;
936 return true;
937 }
938
939 return false;
fd0a05ce
JB
940}
941
fd0a05ce
JB
942/**
943 * i40e_clean_programming_status - clean the programming status descriptor
944 * @rx_ring: the rx ring that has this descriptor
945 * @rx_desc: the rx descriptor written back by HW
946 *
947 * Flow director should handle FD_FILTER_STATUS to check its filter programming
948 * status being successful or not and take actions accordingly. FCoE should
949 * handle its context/filter programming/invalidation status and take actions.
950 *
951 **/
952static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
953 union i40e_rx_desc *rx_desc)
954{
955 u64 qw;
956 u8 id;
957
958 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
959 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
960 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
961
962 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
55a5e60b 963 i40e_fd_handle_status(rx_ring, rx_desc, id);
38e00438
VD
964#ifdef I40E_FCOE
965 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
966 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
967 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
968#endif
fd0a05ce
JB
969}
970
971/**
972 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
973 * @tx_ring: the tx ring to set up
974 *
975 * Return 0 on success, negative on error
976 **/
977int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
978{
979 struct device *dev = tx_ring->dev;
980 int bi_size;
981
982 if (!dev)
983 return -ENOMEM;
984
e908f815
JB
985 /* warn if we are about to overwrite the pointer */
986 WARN_ON(tx_ring->tx_bi);
fd0a05ce
JB
987 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
988 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
989 if (!tx_ring->tx_bi)
990 goto err;
991
992 /* round up to nearest 4K */
993 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
1943d8ba
JB
994 /* add u32 for head writeback, align after this takes care of
995 * guaranteeing this is at least one cache line in size
996 */
997 tx_ring->size += sizeof(u32);
fd0a05ce
JB
998 tx_ring->size = ALIGN(tx_ring->size, 4096);
999 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1000 &tx_ring->dma, GFP_KERNEL);
1001 if (!tx_ring->desc) {
1002 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1003 tx_ring->size);
1004 goto err;
1005 }
1006
1007 tx_ring->next_to_use = 0;
1008 tx_ring->next_to_clean = 0;
1009 return 0;
1010
1011err:
1012 kfree(tx_ring->tx_bi);
1013 tx_ring->tx_bi = NULL;
1014 return -ENOMEM;
1015}
1016
1017/**
1018 * i40e_clean_rx_ring - Free Rx buffers
1019 * @rx_ring: ring to be cleaned
1020 **/
1021void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1022{
1023 struct device *dev = rx_ring->dev;
fd0a05ce
JB
1024 unsigned long bi_size;
1025 u16 i;
1026
1027 /* ring already cleared, nothing to do */
1028 if (!rx_ring->rx_bi)
1029 return;
1030
1031 /* Free all the Rx ring sk_buffs */
1032 for (i = 0; i < rx_ring->count; i++) {
1a557afc
JB
1033 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1034
fd0a05ce
JB
1035 if (rx_bi->skb) {
1036 dev_kfree_skb(rx_bi->skb);
1037 rx_bi->skb = NULL;
1038 }
1a557afc
JB
1039 if (!rx_bi->page)
1040 continue;
1041
1042 dma_unmap_page(dev, rx_bi->dma, PAGE_SIZE, DMA_FROM_DEVICE);
1043 __free_pages(rx_bi->page, 0);
1044
1045 rx_bi->page = NULL;
1046 rx_bi->page_offset = 0;
fd0a05ce
JB
1047 }
1048
1049 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1050 memset(rx_ring->rx_bi, 0, bi_size);
1051
1052 /* Zero out the descriptor ring */
1053 memset(rx_ring->desc, 0, rx_ring->size);
1054
1a557afc 1055 rx_ring->next_to_alloc = 0;
fd0a05ce
JB
1056 rx_ring->next_to_clean = 0;
1057 rx_ring->next_to_use = 0;
1058}
1059
1060/**
1061 * i40e_free_rx_resources - Free Rx resources
1062 * @rx_ring: ring to clean the resources from
1063 *
1064 * Free all receive software resources
1065 **/
1066void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1067{
1068 i40e_clean_rx_ring(rx_ring);
1069 kfree(rx_ring->rx_bi);
1070 rx_ring->rx_bi = NULL;
1071
1072 if (rx_ring->desc) {
1073 dma_free_coherent(rx_ring->dev, rx_ring->size,
1074 rx_ring->desc, rx_ring->dma);
1075 rx_ring->desc = NULL;
1076 }
1077}
1078
1079/**
1080 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1081 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1082 *
1083 * Returns 0 on success, negative on failure
1084 **/
1085int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1086{
1087 struct device *dev = rx_ring->dev;
1088 int bi_size;
1089
e908f815
JB
1090 /* warn if we are about to overwrite the pointer */
1091 WARN_ON(rx_ring->rx_bi);
fd0a05ce
JB
1092 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1093 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1094 if (!rx_ring->rx_bi)
1095 goto err;
1096
f217d6ca 1097 u64_stats_init(&rx_ring->syncp);
638702bd 1098
fd0a05ce 1099 /* Round up to nearest 4K */
1a557afc 1100 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
fd0a05ce
JB
1101 rx_ring->size = ALIGN(rx_ring->size, 4096);
1102 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1103 &rx_ring->dma, GFP_KERNEL);
1104
1105 if (!rx_ring->desc) {
1106 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1107 rx_ring->size);
1108 goto err;
1109 }
1110
1a557afc 1111 rx_ring->next_to_alloc = 0;
fd0a05ce
JB
1112 rx_ring->next_to_clean = 0;
1113 rx_ring->next_to_use = 0;
1114
1115 return 0;
1116err:
1117 kfree(rx_ring->rx_bi);
1118 rx_ring->rx_bi = NULL;
1119 return -ENOMEM;
1120}
1121
1122/**
1123 * i40e_release_rx_desc - Store the new tail and head values
1124 * @rx_ring: ring to bump
1125 * @val: new head index
1126 **/
1127static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1128{
1129 rx_ring->next_to_use = val;
1a557afc
JB
1130
1131 /* update next to alloc since we have filled the ring */
1132 rx_ring->next_to_alloc = val;
1133
fd0a05ce
JB
1134 /* Force memory writes to complete before letting h/w
1135 * know there are new descriptors to fetch. (Only
1136 * applicable for weak-ordered memory model archs,
1137 * such as IA-64).
1138 */
1139 wmb();
1140 writel(val, rx_ring->tail);
1141}
1142
1143/**
1a557afc
JB
1144 * i40e_alloc_mapped_page - recycle or make a new page
1145 * @rx_ring: ring to use
1146 * @bi: rx_buffer struct to modify
c2e245ab 1147 *
1a557afc
JB
1148 * Returns true if the page was successfully allocated or
1149 * reused.
fd0a05ce 1150 **/
1a557afc
JB
1151static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1152 struct i40e_rx_buffer *bi)
a132af24 1153{
1a557afc
JB
1154 struct page *page = bi->page;
1155 dma_addr_t dma;
a132af24 1156
1a557afc
JB
1157 /* since we are recycling buffers we should seldom need to alloc */
1158 if (likely(page)) {
1159 rx_ring->rx_stats.page_reuse_count++;
1160 return true;
1161 }
a132af24 1162
1a557afc
JB
1163 /* alloc new page for storage */
1164 page = dev_alloc_page();
1165 if (unlikely(!page)) {
1166 rx_ring->rx_stats.alloc_page_failed++;
1167 return false;
1168 }
a132af24 1169
1a557afc
JB
1170 /* map page for use */
1171 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
f16704e5 1172
1a557afc
JB
1173 /* if mapping failed free memory back to system since
1174 * there isn't much point in holding memory we can't use
f16704e5 1175 */
1a557afc
JB
1176 if (dma_mapping_error(rx_ring->dev, dma)) {
1177 __free_pages(page, 0);
1178 rx_ring->rx_stats.alloc_page_failed++;
1179 return false;
a132af24
MW
1180 }
1181
1a557afc
JB
1182 bi->dma = dma;
1183 bi->page = page;
1184 bi->page_offset = 0;
c2e245ab 1185
1a557afc
JB
1186 return true;
1187}
c2e245ab 1188
1a557afc
JB
1189/**
1190 * i40e_receive_skb - Send a completed packet up the stack
1191 * @rx_ring: rx ring in play
1192 * @skb: packet to send up
1193 * @vlan_tag: vlan tag for packet
1194 **/
1195static void i40e_receive_skb(struct i40e_ring *rx_ring,
1196 struct sk_buff *skb, u16 vlan_tag)
1197{
1198 struct i40e_q_vector *q_vector = rx_ring->q_vector;
c2e245ab 1199
1a557afc
JB
1200 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1201 (vlan_tag & VLAN_VID_MASK))
1202 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1203
1204 napi_gro_receive(&q_vector->napi, skb);
a132af24
MW
1205}
1206
1207/**
1a557afc 1208 * i40e_alloc_rx_buffers - Replace used receive buffers
a132af24
MW
1209 * @rx_ring: ring to place buffers on
1210 * @cleaned_count: number of buffers to replace
c2e245ab 1211 *
1a557afc 1212 * Returns false if all allocations were successful, true if any fail
a132af24 1213 **/
1a557afc 1214bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
fd0a05ce 1215{
1a557afc 1216 u16 ntu = rx_ring->next_to_use;
fd0a05ce
JB
1217 union i40e_rx_desc *rx_desc;
1218 struct i40e_rx_buffer *bi;
fd0a05ce
JB
1219
1220 /* do nothing if no valid netdev defined */
1221 if (!rx_ring->netdev || !cleaned_count)
c2e245ab 1222 return false;
fd0a05ce 1223
1a557afc
JB
1224 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1225 bi = &rx_ring->rx_bi[ntu];
fd0a05ce 1226
1a557afc
JB
1227 do {
1228 if (!i40e_alloc_mapped_page(rx_ring, bi))
1229 goto no_buffers;
fd0a05ce 1230
1a557afc
JB
1231 /* Refresh the desc even if buffer_addrs didn't change
1232 * because each write-back erases this info.
1233 */
1234 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
a132af24 1235 rx_desc->read.hdr_addr = 0;
fd0a05ce 1236
1a557afc
JB
1237 rx_desc++;
1238 bi++;
1239 ntu++;
1240 if (unlikely(ntu == rx_ring->count)) {
1241 rx_desc = I40E_RX_DESC(rx_ring, 0);
1242 bi = rx_ring->rx_bi;
1243 ntu = 0;
1244 }
1245
1246 /* clear the status bits for the next_to_use descriptor */
1247 rx_desc->wb.qword1.status_error_len = 0;
1248
1249 cleaned_count--;
1250 } while (cleaned_count);
1251
1252 if (rx_ring->next_to_use != ntu)
1253 i40e_release_rx_desc(rx_ring, ntu);
c2e245ab
JB
1254
1255 return false;
1256
fd0a05ce 1257no_buffers:
1a557afc
JB
1258 if (rx_ring->next_to_use != ntu)
1259 i40e_release_rx_desc(rx_ring, ntu);
c2e245ab
JB
1260
1261 /* make sure to come back via polling to try again after
1262 * allocation failure
1263 */
1264 return true;
fd0a05ce
JB
1265}
1266
fd0a05ce
JB
1267/**
1268 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1269 * @vsi: the VSI we care about
1270 * @skb: skb currently being received and modified
1a557afc
JB
1271 * @rx_desc: the receive descriptor
1272 *
1273 * skb->protocol must be set before this function is called
fd0a05ce
JB
1274 **/
1275static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1276 struct sk_buff *skb,
1a557afc 1277 union i40e_rx_desc *rx_desc)
fd0a05ce 1278{
1a557afc 1279 struct i40e_rx_ptype_decoded decoded;
1a557afc 1280 u32 rx_error, rx_status;
858296c8 1281 bool ipv4, ipv6;
1a557afc
JB
1282 u8 ptype;
1283 u64 qword;
1284
1285 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1286 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1287 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1288 I40E_RXD_QW1_ERROR_SHIFT;
1289 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1290 I40E_RXD_QW1_STATUS_SHIFT;
1291 decoded = decode_rx_desc_ptype(ptype);
8144f0f7 1292
fd0a05ce
JB
1293 skb->ip_summed = CHECKSUM_NONE;
1294
1a557afc
JB
1295 skb_checksum_none_assert(skb);
1296
fd0a05ce 1297 /* Rx csum enabled and ip headers found? */
8a3c91cc
JB
1298 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
1299 return;
1300
1301 /* did the hardware decode the packet and checksum? */
41a1d04b 1302 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
8a3c91cc
JB
1303 return;
1304
1305 /* both known and outer_ip must be set for the below code to work */
1306 if (!(decoded.known && decoded.outer_ip))
fd0a05ce
JB
1307 return;
1308
fad57330
AD
1309 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1310 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1311 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1312 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
8a3c91cc
JB
1313
1314 if (ipv4 &&
41a1d04b
JB
1315 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1316 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
8a3c91cc
JB
1317 goto checksum_fail;
1318
ddf1d0d7 1319 /* likely incorrect csum if alternate IP extension headers found */
8a3c91cc 1320 if (ipv6 &&
41a1d04b 1321 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
8a3c91cc 1322 /* don't increment checksum err here, non-fatal err */
8ee75a8e
SN
1323 return;
1324
8a3c91cc 1325 /* there was some L4 error, count error and punt packet to the stack */
41a1d04b 1326 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
8a3c91cc
JB
1327 goto checksum_fail;
1328
1329 /* handle packets that were not able to be checksummed due
1330 * to arrival speed, in this case the stack can compute
1331 * the csum.
1332 */
41a1d04b 1333 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
fd0a05ce 1334 return;
fd0a05ce 1335
858296c8
AD
1336 /* If there is an outer header present that might contain a checksum
1337 * we need to bump the checksum level by 1 to reflect the fact that
1338 * we are indicating we validated the inner checksum.
8a3c91cc 1339 */
858296c8
AD
1340 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1341 skb->csum_level = 1;
1342
1343 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1344 switch (decoded.inner_prot) {
1345 case I40E_RX_PTYPE_INNER_PROT_TCP:
1346 case I40E_RX_PTYPE_INNER_PROT_UDP:
1347 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1348 skb->ip_summed = CHECKSUM_UNNECESSARY;
1349 /* fall though */
1350 default:
1351 break;
1352 }
8a3c91cc
JB
1353
1354 return;
1355
1356checksum_fail:
1357 vsi->back->hw_csum_rx_error++;
fd0a05ce
JB
1358}
1359
1360/**
857942fd 1361 * i40e_ptype_to_htype - get a hash type
206812b5
JB
1362 * @ptype: the ptype value from the descriptor
1363 *
1364 * Returns a hash type to be used by skb_set_hash
1365 **/
1a557afc 1366static inline int i40e_ptype_to_htype(u8 ptype)
206812b5
JB
1367{
1368 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1369
1370 if (!decoded.known)
1371 return PKT_HASH_TYPE_NONE;
1372
1373 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1374 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1375 return PKT_HASH_TYPE_L4;
1376 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1377 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1378 return PKT_HASH_TYPE_L3;
1379 else
1380 return PKT_HASH_TYPE_L2;
1381}
1382
857942fd
ASJ
1383/**
1384 * i40e_rx_hash - set the hash value in the skb
1385 * @ring: descriptor ring
1386 * @rx_desc: specific descriptor
1387 **/
1388static inline void i40e_rx_hash(struct i40e_ring *ring,
1389 union i40e_rx_desc *rx_desc,
1390 struct sk_buff *skb,
1391 u8 rx_ptype)
1392{
1393 u32 hash;
1a557afc 1394 const __le64 rss_mask =
857942fd
ASJ
1395 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1396 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1397
a876c3ba 1398 if (!(ring->netdev->features & NETIF_F_RXHASH))
857942fd
ASJ
1399 return;
1400
1401 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1402 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1403 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1404 }
1405}
1406
a132af24 1407/**
1a557afc
JB
1408 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1409 * @rx_ring: rx descriptor ring packet is being transacted on
1410 * @rx_desc: pointer to the EOP Rx descriptor
1411 * @skb: pointer to current skb being populated
1412 * @rx_ptype: the packet type decoded by hardware
1413 *
1414 * This function checks the ring, descriptor, and packet information in
1415 * order to populate the hash, checksum, VLAN, protocol, and
1416 * other fields within the skb.
1417 **/
1418static inline
1419void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1420 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1421 u8 rx_ptype)
1422{
1423 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1424 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1425 I40E_RXD_QW1_STATUS_SHIFT;
1426 u32 rsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1427 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1428
1429 if (unlikely(rsyn)) {
1430 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, rsyn);
1431 rx_ring->last_rx_timestamp = jiffies;
1432 }
1433
1434 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1435
1436 /* modifies the skb - consumes the enet header */
1437 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1438
1439 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1440
1441 skb_record_rx_queue(skb, rx_ring->queue_index);
1442}
1443
1444/**
1445 * i40e_pull_tail - i40e specific version of skb_pull_tail
1446 * @rx_ring: rx descriptor ring packet is being transacted on
1447 * @skb: pointer to current skb being adjusted
1448 *
1449 * This function is an i40e specific version of __pskb_pull_tail. The
1450 * main difference between this version and the original function is that
1451 * this function can make several assumptions about the state of things
1452 * that allow for significant optimizations versus the standard function.
1453 * As a result we can do things like drop a frag and maintain an accurate
1454 * truesize for the skb.
1455 */
1456static void i40e_pull_tail(struct i40e_ring *rx_ring, struct sk_buff *skb)
1457{
1458 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1459 unsigned char *va;
1460 unsigned int pull_len;
1461
1462 /* it is valid to use page_address instead of kmap since we are
1463 * working with pages allocated out of the lomem pool per
1464 * alloc_page(GFP_ATOMIC)
1465 */
1466 va = skb_frag_address(frag);
1467
1468 /* we need the header to contain the greater of either ETH_HLEN or
1469 * 60 bytes if the skb->len is less than 60 for skb_pad.
1470 */
1471 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1472
1473 /* align pull length to size of long to optimize memcpy performance */
1474 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1475
1476 /* update all of the pointers */
1477 skb_frag_size_sub(frag, pull_len);
1478 frag->page_offset += pull_len;
1479 skb->data_len -= pull_len;
1480 skb->tail += pull_len;
1481}
1482
1483/**
1484 * i40e_cleanup_headers - Correct empty headers
1485 * @rx_ring: rx descriptor ring packet is being transacted on
1486 * @skb: pointer to current skb being fixed
1487 *
1488 * Also address the case where we are pulling data in on pages only
1489 * and as such no data is present in the skb header.
1490 *
1491 * In addition if skb is not at least 60 bytes we need to pad it so that
1492 * it is large enough to qualify as a valid Ethernet frame.
1493 *
1494 * Returns true if an error was encountered and skb was freed.
1495 **/
1496static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1497{
1498 /* place header in linear portion of buffer */
1499 if (skb_is_nonlinear(skb))
1500 i40e_pull_tail(rx_ring, skb);
1501
1502 /* if eth_skb_pad returns an error the skb was freed */
1503 if (eth_skb_pad(skb))
1504 return true;
1505
1506 return false;
1507}
1508
1509/**
1510 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1511 * @rx_ring: rx descriptor ring to store buffers on
1512 * @old_buff: donor buffer to have page reused
1513 *
1514 * Synchronizes page for reuse by the adapter
1515 **/
1516static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1517 struct i40e_rx_buffer *old_buff)
1518{
1519 struct i40e_rx_buffer *new_buff;
1520 u16 nta = rx_ring->next_to_alloc;
1521
1522 new_buff = &rx_ring->rx_bi[nta];
1523
1524 /* update, and store next to alloc */
1525 nta++;
1526 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1527
1528 /* transfer page from old buffer to new buffer */
1529 *new_buff = *old_buff;
1530}
1531
1532/**
1533 * i40e_page_is_reserved - check if reuse is possible
1534 * @page: page struct to check
1535 */
1536static inline bool i40e_page_is_reserved(struct page *page)
1537{
1538 return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
1539}
1540
1541/**
1542 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1543 * @rx_ring: rx descriptor ring to transact packets on
1544 * @rx_buffer: buffer containing page to add
1545 * @rx_desc: descriptor containing length of buffer written by hardware
1546 * @skb: sk_buff to place the data into
1547 *
1548 * This function will add the data contained in rx_buffer->page to the skb.
1549 * This is done either through a direct copy if the data in the buffer is
1550 * less than the skb header size, otherwise it will just attach the page as
1551 * a frag to the skb.
1552 *
1553 * The function will then update the page offset if necessary and return
1554 * true if the buffer can be reused by the adapter.
1555 **/
1556static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1557 struct i40e_rx_buffer *rx_buffer,
1558 union i40e_rx_desc *rx_desc,
1559 struct sk_buff *skb)
1560{
1561 struct page *page = rx_buffer->page;
1562 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1563 unsigned int size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1564 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1565#if (PAGE_SIZE < 8192)
1566 unsigned int truesize = I40E_RXBUFFER_2048;
1567#else
1568 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1569 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1570#endif
1571
1572 /* will the data fit in the skb we allocated? if so, just
1573 * copy it as it is pretty small anyway
1574 */
1575 if ((size <= I40E_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1576 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1577
1578 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1579
1580 /* page is not reserved, we can reuse buffer as-is */
1581 if (likely(!i40e_page_is_reserved(page)))
1582 return true;
1583
1584 /* this page cannot be reused so discard it */
1585 __free_pages(page, 0);
1586 return false;
1587 }
1588
1589 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1590 rx_buffer->page_offset, size, truesize);
1591
1592 /* avoid re-using remote pages */
1593 if (unlikely(i40e_page_is_reserved(page)))
1594 return false;
1595
1596#if (PAGE_SIZE < 8192)
1597 /* if we are only owner of page we can reuse it */
1598 if (unlikely(page_count(page) != 1))
1599 return false;
1600
1601 /* flip page offset to other buffer */
1602 rx_buffer->page_offset ^= truesize;
1603#else
1604 /* move offset up to the next cache line */
1605 rx_buffer->page_offset += truesize;
1606
1607 if (rx_buffer->page_offset > last_offset)
1608 return false;
1609#endif
1610
1611 /* Even if we own the page, we are not allowed to use atomic_set()
1612 * This would break get_page_unless_zero() users.
1613 */
1614 get_page(rx_buffer->page);
1615
1616 return true;
1617}
1618
1619/**
1620 * i40e_fetch_rx_buffer - Allocate skb and populate it
1621 * @rx_ring: rx descriptor ring to transact packets on
1622 * @rx_desc: descriptor containing info written by hardware
a132af24 1623 *
1a557afc
JB
1624 * This function allocates an skb on the fly, and populates it with the page
1625 * data from the current receive descriptor, taking care to set up the skb
1626 * correctly, as well as handling calling the page recycle function if
1627 * necessary.
1628 */
1629static inline
1630struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
1631 union i40e_rx_desc *rx_desc)
1632{
1633 struct i40e_rx_buffer *rx_buffer;
1634 struct sk_buff *skb;
1635 struct page *page;
1636
1637 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1638 page = rx_buffer->page;
1639 prefetchw(page);
1640
1641 skb = rx_buffer->skb;
1642
1643 if (likely(!skb)) {
1644 void *page_addr = page_address(page) + rx_buffer->page_offset;
1645
1646 /* prefetch first cache line of first page */
1647 prefetch(page_addr);
1648#if L1_CACHE_BYTES < 128
1649 prefetch(page_addr + L1_CACHE_BYTES);
1650#endif
1651
1652 /* allocate a skb to store the frags */
1653 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1654 I40E_RX_HDR_SIZE,
1655 GFP_ATOMIC | __GFP_NOWARN);
1656 if (unlikely(!skb)) {
1657 rx_ring->rx_stats.alloc_buff_failed++;
1658 return NULL;
1659 }
1660
1661 /* we will be copying header into skb->data in
1662 * pskb_may_pull so it is in our interest to prefetch
1663 * it now to avoid a possible cache miss
1664 */
1665 prefetchw(skb->data);
1666 } else {
1667 rx_buffer->skb = NULL;
1668 }
1669
1670 /* we are reusing so sync this buffer for CPU use */
1671 dma_sync_single_range_for_cpu(rx_ring->dev,
1672 rx_buffer->dma,
1673 rx_buffer->page_offset,
1674 I40E_RXBUFFER_2048,
1675 DMA_FROM_DEVICE);
1676
1677 /* pull page into skb */
1678 if (i40e_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1679 /* hand second half of page back to the ring */
1680 i40e_reuse_rx_page(rx_ring, rx_buffer);
1681 rx_ring->rx_stats.page_reuse_count++;
1682 } else {
1683 /* we are not reusing the buffer so unmap it */
1684 dma_unmap_page(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1685 DMA_FROM_DEVICE);
1686 }
1687
1688 /* clear contents of buffer_info */
1689 rx_buffer->page = NULL;
1690
1691 return skb;
1692}
1693
1694/**
1695 * i40e_is_non_eop - process handling of non-EOP buffers
1696 * @rx_ring: Rx ring being processed
1697 * @rx_desc: Rx descriptor for current buffer
1698 * @skb: Current socket buffer containing buffer in progress
1699 *
1700 * This function updates next to clean. If the buffer is an EOP buffer
1701 * this function exits returning false, otherwise it will place the
1702 * sk_buff in the next buffer to be chained and return true indicating
1703 * that this is in fact a non-EOP buffer.
a132af24 1704 **/
1a557afc
JB
1705static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1706 union i40e_rx_desc *rx_desc,
1707 struct sk_buff *skb)
1708{
1709 u32 ntc = rx_ring->next_to_clean + 1;
1710
1711 /* fetch, update, and store next to clean */
1712 ntc = (ntc < rx_ring->count) ? ntc : 0;
1713 rx_ring->next_to_clean = ntc;
1714
1715 prefetch(I40E_RX_DESC(rx_ring, ntc));
1716
1717#define staterrlen rx_desc->wb.qword1.status_error_len
1718 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1719 i40e_clean_programming_status(rx_ring, rx_desc);
1720 rx_ring->rx_bi[ntc].skb = skb;
1721 return true;
1722 }
1723 /* if we are the last buffer then there is nothing else to do */
1724#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1725 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1726 return false;
1727
1728 /* place skb in next buffer to be received */
1729 rx_ring->rx_bi[ntc].skb = skb;
1730 rx_ring->rx_stats.non_eop_descs++;
1731
1732 return true;
1733}
1734
1735/**
1736 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1737 * @rx_ring: rx descriptor ring to transact packets on
1738 * @budget: Total limit on number of packets to process
1739 *
1740 * This function provides a "bounce buffer" approach to Rx interrupt
1741 * processing. The advantage to this is that on systems that have
1742 * expensive overhead for IOMMU access this provides a means of avoiding
1743 * it by maintaining the mapping of the page to the system.
1744 *
1745 * Returns amount of work completed
1746 **/
1747static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
a132af24
MW
1748{
1749 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1750 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
c2e245ab 1751 bool failure = false;
a132af24 1752
1a557afc
JB
1753 while (likely(total_rx_packets < budget)) {
1754 union i40e_rx_desc *rx_desc;
a132af24 1755 struct sk_buff *skb;
1a557afc 1756 u32 rx_status;
a132af24 1757 u16 vlan_tag;
1a557afc
JB
1758 u8 rx_ptype;
1759 u64 qword;
1760
fd0a05ce
JB
1761 /* return some buffers to hardware, one at a time is too slow */
1762 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
c2e245ab 1763 failure = failure ||
1a557afc 1764 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
fd0a05ce
JB
1765 cleaned_count = 0;
1766 }
1767
1a557afc
JB
1768 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1769
fd0a05ce 1770 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1a557afc
JB
1771 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1772 I40E_RXD_QW1_PTYPE_SHIFT;
829af3ac 1773 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1a557afc 1774 I40E_RXD_QW1_STATUS_SHIFT;
a132af24 1775
41a1d04b 1776 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
a132af24
MW
1777 break;
1778
1a557afc
JB
1779 /* status_error_len will always be zero for unused descriptors
1780 * because it's cleared in cleanup, and overlaps with hdr_addr
1781 * which is always zero because packet split isn't used, if the
1782 * hardware wrote DD then it will be non-zero
1783 */
1784 if (!rx_desc->wb.qword1.status_error_len)
1785 break;
1786
a132af24
MW
1787 /* This memory barrier is needed to keep us from reading
1788 * any other fields out of the rx_desc until we know the
1789 * DD bit is set.
1790 */
67317166 1791 dma_rmb();
a132af24 1792
1a557afc
JB
1793 skb = i40e_fetch_rx_buffer(rx_ring, rx_desc);
1794 if (!skb)
1795 break;
a132af24 1796
a132af24
MW
1797 cleaned_count++;
1798
1a557afc 1799 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
a132af24 1800 continue;
a132af24 1801
1a557afc
JB
1802 /* ERR_MASK will only have valid bits if EOP set, and
1803 * what we are doing here is actually checking
1804 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1805 * the error field
1806 */
1807 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
a132af24 1808 dev_kfree_skb_any(skb);
a132af24
MW
1809 continue;
1810 }
1811
1a557afc
JB
1812 if (i40e_cleanup_headers(rx_ring, skb))
1813 continue;
a132af24
MW
1814
1815 /* probably a little skewed due to removing CRC */
1816 total_rx_bytes += skb->len;
a132af24 1817
1a557afc
JB
1818 /* populate checksum, VLAN, and protocol */
1819 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
a132af24 1820
a132af24 1821#ifdef I40E_FCOE
1f15d667
JB
1822 if (unlikely(
1823 i40e_rx_is_fcoe(rx_ptype) &&
1824 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
a132af24
MW
1825 dev_kfree_skb_any(skb);
1826 continue;
1827 }
1828#endif
1a557afc
JB
1829
1830 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1831 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1832
a132af24
MW
1833 i40e_receive_skb(rx_ring, skb, vlan_tag);
1834
1a557afc
JB
1835 /* update budget accounting */
1836 total_rx_packets++;
1837 }
fd0a05ce 1838
980e9b11 1839 u64_stats_update_begin(&rx_ring->syncp);
a114d0a6
AD
1840 rx_ring->stats.packets += total_rx_packets;
1841 rx_ring->stats.bytes += total_rx_bytes;
980e9b11 1842 u64_stats_update_end(&rx_ring->syncp);
fd0a05ce
JB
1843 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1844 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1845
1a557afc 1846 /* guarantee a trip back through this routine if there was a failure */
c2e245ab 1847 return failure ? budget : total_rx_packets;
fd0a05ce
JB
1848}
1849
8f5e39ce
JB
1850static u32 i40e_buildreg_itr(const int type, const u16 itr)
1851{
1852 u32 val;
1853
1854 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
40d72a50
JB
1855 /* Don't clear PBA because that can cause lost interrupts that
1856 * came in while we were cleaning/polling
1857 */
8f5e39ce
JB
1858 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1859 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1860
1861 return val;
1862}
1863
1864/* a small macro to shorten up some long lines */
1865#define INTREG I40E_PFINT_DYN_CTLN
1866
de32e3ef
CW
1867/**
1868 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1869 * @vsi: the VSI we care about
1870 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1871 *
1872 **/
1873static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1874 struct i40e_q_vector *q_vector)
1875{
1876 struct i40e_hw *hw = &vsi->back->hw;
8f5e39ce
JB
1877 bool rx = false, tx = false;
1878 u32 rxval, txval;
de32e3ef 1879 int vector;
a75e8005 1880 int idx = q_vector->v_idx;
de32e3ef
CW
1881
1882 vector = (q_vector->v_idx + vsi->base_vector);
8f5e39ce 1883
ee2319cf
JB
1884 /* avoid dynamic calculation if in countdown mode OR if
1885 * all dynamic is disabled
1886 */
8f5e39ce
JB
1887 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1888
ee2319cf 1889 if (q_vector->itr_countdown > 0 ||
a75e8005
KL
1890 (!ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting) &&
1891 !ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting))) {
ee2319cf
JB
1892 goto enable_int;
1893 }
1894
a75e8005 1895 if (ITR_IS_DYNAMIC(vsi->rx_rings[idx]->rx_itr_setting)) {
8f5e39ce
JB
1896 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1897 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
de32e3ef 1898 }
8f5e39ce 1899
a75e8005 1900 if (ITR_IS_DYNAMIC(vsi->tx_rings[idx]->tx_itr_setting)) {
8f5e39ce
JB
1901 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1902 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
de32e3ef 1903 }
8f5e39ce
JB
1904
1905 if (rx || tx) {
1906 /* get the higher of the two ITR adjustments and
1907 * use the same value for both ITR registers
1908 * when in adaptive mode (Rx and/or Tx)
1909 */
1910 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1911
1912 q_vector->tx.itr = q_vector->rx.itr = itr;
1913 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1914 tx = true;
1915 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1916 rx = true;
1917 }
1918
1919 /* only need to enable the interrupt once, but need
1920 * to possibly update both ITR values
1921 */
1922 if (rx) {
1923 /* set the INTENA_MSK_MASK so that this first write
1924 * won't actually enable the interrupt, instead just
1925 * updating the ITR (it's bit 31 PF and VF)
1926 */
1927 rxval |= BIT(31);
1928 /* don't check _DOWN because interrupt isn't being enabled */
1929 wr32(hw, INTREG(vector - 1), rxval);
1930 }
1931
ee2319cf 1932enable_int:
8f5e39ce
JB
1933 if (!test_bit(__I40E_DOWN, &vsi->state))
1934 wr32(hw, INTREG(vector - 1), txval);
ee2319cf
JB
1935
1936 if (q_vector->itr_countdown)
1937 q_vector->itr_countdown--;
1938 else
1939 q_vector->itr_countdown = ITR_COUNTDOWN_START;
de32e3ef
CW
1940}
1941
fd0a05ce
JB
1942/**
1943 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1944 * @napi: napi struct with our devices info in it
1945 * @budget: amount of work driver is allowed to do this pass, in packets
1946 *
1947 * This function will clean all queues associated with a q_vector.
1948 *
1949 * Returns the amount of work done
1950 **/
1951int i40e_napi_poll(struct napi_struct *napi, int budget)
1952{
1953 struct i40e_q_vector *q_vector =
1954 container_of(napi, struct i40e_q_vector, napi);
1955 struct i40e_vsi *vsi = q_vector->vsi;
cd0b6fa6 1956 struct i40e_ring *ring;
fd0a05ce 1957 bool clean_complete = true;
d91649f5 1958 bool arm_wb = false;
fd0a05ce 1959 int budget_per_ring;
32b3e08f 1960 int work_done = 0;
fd0a05ce
JB
1961
1962 if (test_bit(__I40E_DOWN, &vsi->state)) {
1963 napi_complete(napi);
1964 return 0;
1965 }
1966
9c6c1259
KP
1967 /* Clear hung_detected bit */
1968 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
cd0b6fa6
AD
1969 /* Since the actual Tx work is minimal, we can give the Tx a larger
1970 * budget and be more aggressive about cleaning up the Tx descriptors.
1971 */
d91649f5 1972 i40e_for_each_ring(ring, q_vector->tx) {
a619afe8 1973 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
f2edaaaa
AD
1974 clean_complete = false;
1975 continue;
1976 }
1977 arm_wb |= ring->arm_wb;
0deda868 1978 ring->arm_wb = false;
d91649f5 1979 }
cd0b6fa6 1980
c67caceb
AD
1981 /* Handle case where we are called by netpoll with a budget of 0 */
1982 if (budget <= 0)
1983 goto tx_only;
1984
fd0a05ce
JB
1985 /* We attempt to distribute budget to each Rx queue fairly, but don't
1986 * allow the budget to go below 1 because that would exit polling early.
fd0a05ce
JB
1987 */
1988 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
cd0b6fa6 1989
a132af24 1990 i40e_for_each_ring(ring, q_vector->rx) {
1a557afc 1991 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
32b3e08f
JB
1992
1993 work_done += cleaned;
f2edaaaa
AD
1994 /* if we clean as many as budgeted, we must not be done */
1995 if (cleaned >= budget_per_ring)
1996 clean_complete = false;
a132af24 1997 }
fd0a05ce
JB
1998
1999 /* If work not completed, return budget and polling will return */
d91649f5 2000 if (!clean_complete) {
c67caceb 2001tx_only:
164c9f54
ASJ
2002 if (arm_wb) {
2003 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
ecc6a239 2004 i40e_enable_wb_on_itr(vsi, q_vector);
164c9f54 2005 }
fd0a05ce 2006 return budget;
d91649f5 2007 }
fd0a05ce 2008
8e0764b4
ASJ
2009 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2010 q_vector->arm_wb_state = false;
2011
fd0a05ce 2012 /* Work is done so exit the polling mode and re-enable the interrupt */
32b3e08f 2013 napi_complete_done(napi, work_done);
de32e3ef
CW
2014 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
2015 i40e_update_enable_itr(vsi, q_vector);
2016 } else { /* Legacy mode */
40d72a50 2017 i40e_irq_dynamic_enable_icr0(vsi->back, false);
fd0a05ce 2018 }
fd0a05ce
JB
2019 return 0;
2020}
2021
2022/**
2023 * i40e_atr - Add a Flow Director ATR filter
2024 * @tx_ring: ring to add programming descriptor to
2025 * @skb: send buffer
89232c3b 2026 * @tx_flags: send tx flags
fd0a05ce
JB
2027 **/
2028static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
6b037cd4 2029 u32 tx_flags)
fd0a05ce
JB
2030{
2031 struct i40e_filter_program_desc *fdir_desc;
2032 struct i40e_pf *pf = tx_ring->vsi->back;
2033 union {
2034 unsigned char *network;
2035 struct iphdr *ipv4;
2036 struct ipv6hdr *ipv6;
2037 } hdr;
2038 struct tcphdr *th;
2039 unsigned int hlen;
2040 u32 flex_ptype, dtype_cmd;
ffcc55c0 2041 int l4_proto;
fc4ac67b 2042 u16 i;
fd0a05ce
JB
2043
2044 /* make sure ATR is enabled */
60ea5f83 2045 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
fd0a05ce
JB
2046 return;
2047
04294e38
ASJ
2048 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2049 return;
2050
fd0a05ce
JB
2051 /* if sampling is disabled do nothing */
2052 if (!tx_ring->atr_sample_rate)
2053 return;
2054
6b037cd4 2055 /* Currently only IPv4/IPv6 with TCP is supported */
89232c3b
ASJ
2056 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
2057 return;
fd0a05ce 2058
ffcc55c0
AD
2059 /* snag network header to get L4 type and address */
2060 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2061 skb_inner_network_header(skb) : skb_network_header(skb);
fd0a05ce 2062
ffcc55c0
AD
2063 /* Note: tx_flags gets modified to reflect inner protocols in
2064 * tx_enable_csum function if encap is enabled.
2065 */
2066 if (tx_flags & I40E_TX_FLAGS_IPV4) {
6b037cd4 2067 /* access ihl as u8 to avoid unaligned access on ia64 */
ffcc55c0
AD
2068 hlen = (hdr.network[0] & 0x0F) << 2;
2069 l4_proto = hdr.ipv4->protocol;
fd0a05ce 2070 } else {
ffcc55c0
AD
2071 hlen = hdr.network - skb->data;
2072 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2073 hlen -= hdr.network - skb->data;
fd0a05ce
JB
2074 }
2075
6b037cd4 2076 if (l4_proto != IPPROTO_TCP)
89232c3b
ASJ
2077 return;
2078
fd0a05ce
JB
2079 th = (struct tcphdr *)(hdr.network + hlen);
2080
55a5e60b
ASJ
2081 /* Due to lack of space, no more new filters can be programmed */
2082 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2083 return;
72b74869
ASJ
2084 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2085 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
52eb95ef
ASJ
2086 /* HW ATR eviction will take care of removing filters on FIN
2087 * and RST packets.
2088 */
2089 if (th->fin || th->rst)
2090 return;
2091 }
55a5e60b
ASJ
2092
2093 tx_ring->atr_count++;
2094
ce806783
ASJ
2095 /* sample on all syn/fin/rst packets or once every atr sample rate */
2096 if (!th->fin &&
2097 !th->syn &&
2098 !th->rst &&
2099 (tx_ring->atr_count < tx_ring->atr_sample_rate))
fd0a05ce
JB
2100 return;
2101
2102 tx_ring->atr_count = 0;
2103
2104 /* grab the next descriptor */
fc4ac67b
AD
2105 i = tx_ring->next_to_use;
2106 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2107
2108 i++;
2109 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
fd0a05ce
JB
2110
2111 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2112 I40E_TXD_FLTR_QW0_QINDEX_MASK;
6b037cd4 2113 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
fd0a05ce
JB
2114 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2115 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2116 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2117 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2118
2119 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2120
2121 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2122
ce806783 2123 dtype_cmd |= (th->fin || th->rst) ?
fd0a05ce
JB
2124 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2125 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2126 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2127 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2128
2129 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2130 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2131
2132 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2133 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2134
433c47de 2135 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
6a899024 2136 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
60ccd45c
ASJ
2137 dtype_cmd |=
2138 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2139 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2140 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2141 else
2142 dtype_cmd |=
2143 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2144 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2145 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
433c47de 2146
72b74869
ASJ
2147 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2148 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
52eb95ef
ASJ
2149 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2150
fd0a05ce 2151 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
99753ea6 2152 fdir_desc->rsvd = cpu_to_le32(0);
fd0a05ce 2153 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
99753ea6 2154 fdir_desc->fd_id = cpu_to_le32(0);
fd0a05ce
JB
2155}
2156
fd0a05ce
JB
2157/**
2158 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2159 * @skb: send buffer
2160 * @tx_ring: ring to send buffer on
2161 * @flags: the tx flags to be set
2162 *
2163 * Checks the skb and set up correspondingly several generic transmit flags
2164 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2165 *
2166 * Returns error code indicate the frame should be dropped upon error and the
2167 * otherwise returns 0 to indicate the flags has been set properly.
2168 **/
38e00438 2169#ifdef I40E_FCOE
3e587cf3 2170inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
fd0a05ce
JB
2171 struct i40e_ring *tx_ring,
2172 u32 *flags)
3e587cf3
JB
2173#else
2174static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2175 struct i40e_ring *tx_ring,
2176 u32 *flags)
38e00438 2177#endif
fd0a05ce
JB
2178{
2179 __be16 protocol = skb->protocol;
2180 u32 tx_flags = 0;
2181
31eaaccf
GR
2182 if (protocol == htons(ETH_P_8021Q) &&
2183 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2184 /* When HW VLAN acceleration is turned off by the user the
2185 * stack sets the protocol to 8021q so that the driver
2186 * can take any steps required to support the SW only
2187 * VLAN handling. In our case the driver doesn't need
2188 * to take any further steps so just set the protocol
2189 * to the encapsulated ethertype.
2190 */
2191 skb->protocol = vlan_get_protocol(skb);
2192 goto out;
2193 }
2194
fd0a05ce 2195 /* if we have a HW VLAN tag being added, default to the HW one */
df8a39de
JP
2196 if (skb_vlan_tag_present(skb)) {
2197 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
fd0a05ce
JB
2198 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2199 /* else if it is a SW VLAN, check the next protocol and store the tag */
0e2fe46c 2200 } else if (protocol == htons(ETH_P_8021Q)) {
fd0a05ce 2201 struct vlan_hdr *vhdr, _vhdr;
6995b36c 2202
fd0a05ce
JB
2203 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2204 if (!vhdr)
2205 return -EINVAL;
2206
2207 protocol = vhdr->h_vlan_encapsulated_proto;
2208 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2209 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2210 }
2211
d40d00b1
NP
2212 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2213 goto out;
2214
fd0a05ce 2215 /* Insert 802.1p priority into VLAN header */
38e00438
VD
2216 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2217 (skb->priority != TC_PRIO_CONTROL)) {
fd0a05ce
JB
2218 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2219 tx_flags |= (skb->priority & 0x7) <<
2220 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2221 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2222 struct vlan_ethhdr *vhdr;
dd225bc6
FR
2223 int rc;
2224
2225 rc = skb_cow_head(skb, 0);
2226 if (rc < 0)
2227 return rc;
fd0a05ce
JB
2228 vhdr = (struct vlan_ethhdr *)skb->data;
2229 vhdr->h_vlan_TCI = htons(tx_flags >>
2230 I40E_TX_FLAGS_VLAN_SHIFT);
2231 } else {
2232 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2233 }
2234 }
d40d00b1
NP
2235
2236out:
fd0a05ce
JB
2237 *flags = tx_flags;
2238 return 0;
2239}
2240
fd0a05ce
JB
2241/**
2242 * i40e_tso - set up the tso context descriptor
fd0a05ce 2243 * @skb: ptr to the skb we're sending
fd0a05ce 2244 * @hdr_len: ptr to the size of the packet header
9c883bd3 2245 * @cd_type_cmd_tso_mss: Quad Word 1
fd0a05ce
JB
2246 *
2247 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2248 **/
84b07992 2249static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
fd0a05ce 2250{
03f9d6a5 2251 u64 cd_cmd, cd_tso_len, cd_mss;
c777019a
AD
2252 union {
2253 struct iphdr *v4;
2254 struct ipv6hdr *v6;
2255 unsigned char *hdr;
2256 } ip;
c49a7bc3
AD
2257 union {
2258 struct tcphdr *tcp;
5453205c 2259 struct udphdr *udp;
c49a7bc3
AD
2260 unsigned char *hdr;
2261 } l4;
2262 u32 paylen, l4_offset;
fd0a05ce 2263 int err;
fd0a05ce 2264
e9f6563d
SN
2265 if (skb->ip_summed != CHECKSUM_PARTIAL)
2266 return 0;
2267
fd0a05ce
JB
2268 if (!skb_is_gso(skb))
2269 return 0;
2270
dd225bc6
FR
2271 err = skb_cow_head(skb, 0);
2272 if (err < 0)
2273 return err;
fd0a05ce 2274
c777019a
AD
2275 ip.hdr = skb_network_header(skb);
2276 l4.hdr = skb_transport_header(skb);
df23075f 2277
c777019a
AD
2278 /* initialize outer IP header fields */
2279 if (ip.v4->version == 4) {
2280 ip.v4->tot_len = 0;
2281 ip.v4->check = 0;
c49a7bc3 2282 } else {
c777019a
AD
2283 ip.v6->payload_len = 0;
2284 }
2285
577389a5 2286 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
1c7b4a23 2287 SKB_GSO_GRE_CSUM |
7e13318d 2288 SKB_GSO_IPXIP4 |
bf2d1df3 2289 SKB_GSO_IPXIP6 |
577389a5 2290 SKB_GSO_UDP_TUNNEL |
5453205c 2291 SKB_GSO_UDP_TUNNEL_CSUM)) {
1c7b4a23
AD
2292 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2293 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2294 l4.udp->len = 0;
2295
5453205c
AD
2296 /* determine offset of outer transport header */
2297 l4_offset = l4.hdr - skb->data;
2298
2299 /* remove payload length from outer checksum */
24d41e5e
AD
2300 paylen = skb->len - l4_offset;
2301 csum_replace_by_diff(&l4.udp->check, htonl(paylen));
5453205c
AD
2302 }
2303
c777019a
AD
2304 /* reset pointers to inner headers */
2305 ip.hdr = skb_inner_network_header(skb);
2306 l4.hdr = skb_inner_transport_header(skb);
2307
2308 /* initialize inner IP header fields */
2309 if (ip.v4->version == 4) {
2310 ip.v4->tot_len = 0;
2311 ip.v4->check = 0;
2312 } else {
2313 ip.v6->payload_len = 0;
2314 }
fd0a05ce
JB
2315 }
2316
c49a7bc3
AD
2317 /* determine offset of inner transport header */
2318 l4_offset = l4.hdr - skb->data;
2319
2320 /* remove payload length from inner checksum */
24d41e5e
AD
2321 paylen = skb->len - l4_offset;
2322 csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
c49a7bc3
AD
2323
2324 /* compute length of segmentation header */
2325 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
fd0a05ce
JB
2326
2327 /* find the field values */
2328 cd_cmd = I40E_TX_CTX_DESC_TSO;
2329 cd_tso_len = skb->len - *hdr_len;
2330 cd_mss = skb_shinfo(skb)->gso_size;
03f9d6a5
AD
2331 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2332 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2333 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
fd0a05ce
JB
2334 return 1;
2335}
2336
beb0dff1
JK
2337/**
2338 * i40e_tsyn - set up the tsyn context descriptor
2339 * @tx_ring: ptr to the ring to send
2340 * @skb: ptr to the skb we're sending
2341 * @tx_flags: the collected send information
9c883bd3 2342 * @cd_type_cmd_tso_mss: Quad Word 1
beb0dff1
JK
2343 *
2344 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2345 **/
2346static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2347 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2348{
2349 struct i40e_pf *pf;
2350
2351 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2352 return 0;
2353
2354 /* Tx timestamps cannot be sampled when doing TSO */
2355 if (tx_flags & I40E_TX_FLAGS_TSO)
2356 return 0;
2357
2358 /* only timestamp the outbound packet if the user has requested it and
2359 * we are not already transmitting a packet to be timestamped
2360 */
2361 pf = i40e_netdev_to_pf(tx_ring->netdev);
22b4777d
JK
2362 if (!(pf->flags & I40E_FLAG_PTP))
2363 return 0;
2364
9ce34f02
JK
2365 if (pf->ptp_tx &&
2366 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
beb0dff1
JK
2367 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2368 pf->ptp_tx_skb = skb_get(skb);
2369 } else {
2370 return 0;
2371 }
2372
2373 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2374 I40E_TXD_CTX_QW1_CMD_SHIFT;
2375
beb0dff1
JK
2376 return 1;
2377}
2378
fd0a05ce
JB
2379/**
2380 * i40e_tx_enable_csum - Enable Tx checksum offloads
2381 * @skb: send buffer
89232c3b 2382 * @tx_flags: pointer to Tx flags currently set
fd0a05ce
JB
2383 * @td_cmd: Tx descriptor command bits to set
2384 * @td_offset: Tx descriptor header offsets to set
554f4544 2385 * @tx_ring: Tx descriptor ring
fd0a05ce
JB
2386 * @cd_tunneling: ptr to context desc bits
2387 **/
529f1f65
AD
2388static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2389 u32 *td_cmd, u32 *td_offset,
2390 struct i40e_ring *tx_ring,
2391 u32 *cd_tunneling)
fd0a05ce 2392{
b96b78f2
AD
2393 union {
2394 struct iphdr *v4;
2395 struct ipv6hdr *v6;
2396 unsigned char *hdr;
2397 } ip;
2398 union {
2399 struct tcphdr *tcp;
2400 struct udphdr *udp;
2401 unsigned char *hdr;
2402 } l4;
a3fd9d88 2403 unsigned char *exthdr;
d1bd743b 2404 u32 offset, cmd = 0;
a3fd9d88 2405 __be16 frag_off;
b96b78f2
AD
2406 u8 l4_proto = 0;
2407
529f1f65
AD
2408 if (skb->ip_summed != CHECKSUM_PARTIAL)
2409 return 0;
2410
b96b78f2
AD
2411 ip.hdr = skb_network_header(skb);
2412 l4.hdr = skb_transport_header(skb);
fd0a05ce 2413
475b4205
AD
2414 /* compute outer L2 header size */
2415 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2416
fd0a05ce 2417 if (skb->encapsulation) {
d1bd743b 2418 u32 tunnel = 0;
a0064728
AD
2419 /* define outer network header type */
2420 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
475b4205
AD
2421 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2422 I40E_TX_CTX_EXT_IP_IPV4 :
2423 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2424
a0064728
AD
2425 l4_proto = ip.v4->protocol;
2426 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
475b4205 2427 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
a3fd9d88
AD
2428
2429 exthdr = ip.hdr + sizeof(*ip.v6);
a0064728 2430 l4_proto = ip.v6->nexthdr;
a3fd9d88
AD
2431 if (l4.hdr != exthdr)
2432 ipv6_skip_exthdr(skb, exthdr - skb->data,
2433 &l4_proto, &frag_off);
a0064728
AD
2434 }
2435
2436 /* define outer transport */
2437 switch (l4_proto) {
45991204 2438 case IPPROTO_UDP:
475b4205 2439 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
6a899024 2440 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
45991204 2441 break;
c1d1791d 2442 case IPPROTO_GRE:
475b4205 2443 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
a0064728 2444 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
c1d1791d 2445 break;
577389a5
AD
2446 case IPPROTO_IPIP:
2447 case IPPROTO_IPV6:
2448 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2449 l4.hdr = skb_inner_network_header(skb);
2450 break;
45991204 2451 default:
529f1f65
AD
2452 if (*tx_flags & I40E_TX_FLAGS_TSO)
2453 return -1;
2454
2455 skb_checksum_help(skb);
2456 return 0;
45991204 2457 }
b96b78f2 2458
577389a5
AD
2459 /* compute outer L3 header size */
2460 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2461 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2462
2463 /* switch IP header pointer from outer to inner header */
2464 ip.hdr = skb_inner_network_header(skb);
2465
475b4205
AD
2466 /* compute tunnel header size */
2467 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2468 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2469
5453205c
AD
2470 /* indicate if we need to offload outer UDP header */
2471 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
1c7b4a23 2472 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
5453205c
AD
2473 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2474 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2475
475b4205
AD
2476 /* record tunnel offload values */
2477 *cd_tunneling |= tunnel;
2478
b96b78f2 2479 /* switch L4 header pointer from outer to inner */
b96b78f2 2480 l4.hdr = skb_inner_transport_header(skb);
a0064728 2481 l4_proto = 0;
fd0a05ce 2482
a0064728
AD
2483 /* reset type as we transition from outer to inner headers */
2484 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2485 if (ip.v4->version == 4)
2486 *tx_flags |= I40E_TX_FLAGS_IPV4;
2487 if (ip.v6->version == 6)
89232c3b 2488 *tx_flags |= I40E_TX_FLAGS_IPV6;
fd0a05ce
JB
2489 }
2490
2491 /* Enable IP checksum offloads */
89232c3b 2492 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
b96b78f2 2493 l4_proto = ip.v4->protocol;
fd0a05ce
JB
2494 /* the stack computes the IP header already, the only time we
2495 * need the hardware to recompute it is in the case of TSO.
2496 */
475b4205
AD
2497 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2498 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2499 I40E_TX_DESC_CMD_IIPT_IPV4;
89232c3b 2500 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
475b4205 2501 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
a3fd9d88
AD
2502
2503 exthdr = ip.hdr + sizeof(*ip.v6);
2504 l4_proto = ip.v6->nexthdr;
2505 if (l4.hdr != exthdr)
2506 ipv6_skip_exthdr(skb, exthdr - skb->data,
2507 &l4_proto, &frag_off);
fd0a05ce 2508 }
b96b78f2 2509
475b4205
AD
2510 /* compute inner L3 header size */
2511 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
fd0a05ce
JB
2512
2513 /* Enable L4 checksum offloads */
b96b78f2 2514 switch (l4_proto) {
fd0a05ce
JB
2515 case IPPROTO_TCP:
2516 /* enable checksum offloads */
475b4205
AD
2517 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2518 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
fd0a05ce
JB
2519 break;
2520 case IPPROTO_SCTP:
2521 /* enable SCTP checksum offload */
475b4205
AD
2522 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2523 offset |= (sizeof(struct sctphdr) >> 2) <<
2524 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
fd0a05ce
JB
2525 break;
2526 case IPPROTO_UDP:
2527 /* enable UDP checksum offload */
475b4205
AD
2528 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2529 offset |= (sizeof(struct udphdr) >> 2) <<
2530 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
fd0a05ce
JB
2531 break;
2532 default:
529f1f65
AD
2533 if (*tx_flags & I40E_TX_FLAGS_TSO)
2534 return -1;
2535 skb_checksum_help(skb);
2536 return 0;
fd0a05ce 2537 }
475b4205
AD
2538
2539 *td_cmd |= cmd;
2540 *td_offset |= offset;
529f1f65
AD
2541
2542 return 1;
fd0a05ce
JB
2543}
2544
2545/**
2546 * i40e_create_tx_ctx Build the Tx context descriptor
2547 * @tx_ring: ring to create the descriptor on
2548 * @cd_type_cmd_tso_mss: Quad Word 1
2549 * @cd_tunneling: Quad Word 0 - bits 0-31
2550 * @cd_l2tag2: Quad Word 0 - bits 32-63
2551 **/
2552static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2553 const u64 cd_type_cmd_tso_mss,
2554 const u32 cd_tunneling, const u32 cd_l2tag2)
2555{
2556 struct i40e_tx_context_desc *context_desc;
fc4ac67b 2557 int i = tx_ring->next_to_use;
fd0a05ce 2558
ff40dd5d
JB
2559 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2560 !cd_tunneling && !cd_l2tag2)
fd0a05ce
JB
2561 return;
2562
2563 /* grab the next descriptor */
fc4ac67b
AD
2564 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2565
2566 i++;
2567 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
fd0a05ce
JB
2568
2569 /* cpu_to_le32 and assign to struct fields */
2570 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2571 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
3efbbb20 2572 context_desc->rsvd = cpu_to_le16(0);
fd0a05ce
JB
2573 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2574}
2575
4567dc10
ED
2576/**
2577 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2578 * @tx_ring: the ring to be checked
2579 * @size: the size buffer we want to assure is available
2580 *
2581 * Returns -EBUSY if a stop is needed, else 0
2582 **/
4ec441df 2583int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
4567dc10
ED
2584{
2585 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2586 /* Memory barrier before checking head and tail */
2587 smp_mb();
2588
2589 /* Check again in a case another CPU has just made room available. */
2590 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2591 return -EBUSY;
2592
2593 /* A reprieve! - use start_queue because it doesn't call schedule */
2594 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2595 ++tx_ring->tx_stats.restart_queue;
2596 return 0;
2597}
2598
71da6197 2599/**
3f3f7cb8 2600 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
71da6197 2601 * @skb: send buffer
71da6197 2602 *
3f3f7cb8
AD
2603 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2604 * and so we need to figure out the cases where we need to linearize the skb.
2605 *
2606 * For TSO we need to count the TSO header and segment payload separately.
2607 * As such we need to check cases where we have 7 fragments or more as we
2608 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2609 * the segment payload in the first descriptor, and another 7 for the
2610 * fragments.
71da6197 2611 **/
2d37490b 2612bool __i40e_chk_linearize(struct sk_buff *skb)
71da6197 2613{
2d37490b 2614 const struct skb_frag_struct *frag, *stale;
3f3f7cb8 2615 int nr_frags, sum;
71da6197 2616
3f3f7cb8 2617 /* no need to check if number of frags is less than 7 */
2d37490b 2618 nr_frags = skb_shinfo(skb)->nr_frags;
3f3f7cb8 2619 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
2d37490b 2620 return false;
71da6197 2621
2d37490b 2622 /* We need to walk through the list and validate that each group
841493a3 2623 * of 6 fragments totals at least gso_size.
2d37490b 2624 */
3f3f7cb8 2625 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
2d37490b
AD
2626 frag = &skb_shinfo(skb)->frags[0];
2627
2628 /* Initialize size to the negative value of gso_size minus 1. We
2629 * use this as the worst case scenerio in which the frag ahead
2630 * of us only provides one byte which is why we are limited to 6
2631 * descriptors for a single transmit as the header and previous
2632 * fragment are already consuming 2 descriptors.
2633 */
3f3f7cb8 2634 sum = 1 - skb_shinfo(skb)->gso_size;
2d37490b 2635
3f3f7cb8
AD
2636 /* Add size of frags 0 through 4 to create our initial sum */
2637 sum += skb_frag_size(frag++);
2638 sum += skb_frag_size(frag++);
2639 sum += skb_frag_size(frag++);
2640 sum += skb_frag_size(frag++);
2641 sum += skb_frag_size(frag++);
2d37490b
AD
2642
2643 /* Walk through fragments adding latest fragment, testing it, and
2644 * then removing stale fragments from the sum.
2645 */
2646 stale = &skb_shinfo(skb)->frags[0];
2647 for (;;) {
3f3f7cb8 2648 sum += skb_frag_size(frag++);
2d37490b
AD
2649
2650 /* if sum is negative we failed to make sufficient progress */
2651 if (sum < 0)
2652 return true;
2653
841493a3 2654 if (!nr_frags--)
2d37490b
AD
2655 break;
2656
3f3f7cb8 2657 sum -= skb_frag_size(stale++);
71da6197
AS
2658 }
2659
2d37490b 2660 return false;
71da6197
AS
2661}
2662
fd0a05ce
JB
2663/**
2664 * i40e_tx_map - Build the Tx descriptor
2665 * @tx_ring: ring to send buffer on
2666 * @skb: send buffer
2667 * @first: first buffer info buffer to use
2668 * @tx_flags: collected send information
2669 * @hdr_len: size of the packet header
2670 * @td_cmd: the command field in the descriptor
2671 * @td_offset: offset for checksum or crc
2672 **/
38e00438 2673#ifdef I40E_FCOE
3e587cf3 2674inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
fd0a05ce
JB
2675 struct i40e_tx_buffer *first, u32 tx_flags,
2676 const u8 hdr_len, u32 td_cmd, u32 td_offset)
3e587cf3
JB
2677#else
2678static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2679 struct i40e_tx_buffer *first, u32 tx_flags,
2680 const u8 hdr_len, u32 td_cmd, u32 td_offset)
38e00438 2681#endif
fd0a05ce 2682{
fd0a05ce
JB
2683 unsigned int data_len = skb->data_len;
2684 unsigned int size = skb_headlen(skb);
a5e9c572 2685 struct skb_frag_struct *frag;
fd0a05ce
JB
2686 struct i40e_tx_buffer *tx_bi;
2687 struct i40e_tx_desc *tx_desc;
a5e9c572 2688 u16 i = tx_ring->next_to_use;
fd0a05ce
JB
2689 u32 td_tag = 0;
2690 dma_addr_t dma;
2691 u16 gso_segs;
58044743
AS
2692 u16 desc_count = 0;
2693 bool tail_bump = true;
2694 bool do_rs = false;
fd0a05ce 2695
fd0a05ce
JB
2696 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2697 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2698 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2699 I40E_TX_FLAGS_VLAN_SHIFT;
2700 }
2701
a5e9c572
AD
2702 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2703 gso_segs = skb_shinfo(skb)->gso_segs;
2704 else
2705 gso_segs = 1;
2706
2707 /* multiply data chunks by size of headers */
2708 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2709 first->gso_segs = gso_segs;
2710 first->skb = skb;
2711 first->tx_flags = tx_flags;
2712
2713 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2714
fd0a05ce 2715 tx_desc = I40E_TX_DESC(tx_ring, i);
a5e9c572
AD
2716 tx_bi = first;
2717
2718 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
5c4654da
AD
2719 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2720
a5e9c572
AD
2721 if (dma_mapping_error(tx_ring->dev, dma))
2722 goto dma_error;
2723
2724 /* record length, and DMA address */
2725 dma_unmap_len_set(tx_bi, len, size);
2726 dma_unmap_addr_set(tx_bi, dma, dma);
2727
5c4654da
AD
2728 /* align size to end of page */
2729 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
a5e9c572
AD
2730 tx_desc->buffer_addr = cpu_to_le64(dma);
2731
2732 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
fd0a05ce
JB
2733 tx_desc->cmd_type_offset_bsz =
2734 build_ctob(td_cmd, td_offset,
5c4654da 2735 max_data, td_tag);
fd0a05ce 2736
fd0a05ce
JB
2737 tx_desc++;
2738 i++;
58044743
AS
2739 desc_count++;
2740
fd0a05ce
JB
2741 if (i == tx_ring->count) {
2742 tx_desc = I40E_TX_DESC(tx_ring, 0);
2743 i = 0;
2744 }
fd0a05ce 2745
5c4654da
AD
2746 dma += max_data;
2747 size -= max_data;
fd0a05ce 2748
5c4654da 2749 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
a5e9c572
AD
2750 tx_desc->buffer_addr = cpu_to_le64(dma);
2751 }
fd0a05ce
JB
2752
2753 if (likely(!data_len))
2754 break;
2755
a5e9c572
AD
2756 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2757 size, td_tag);
fd0a05ce
JB
2758
2759 tx_desc++;
2760 i++;
58044743
AS
2761 desc_count++;
2762
fd0a05ce
JB
2763 if (i == tx_ring->count) {
2764 tx_desc = I40E_TX_DESC(tx_ring, 0);
2765 i = 0;
2766 }
2767
a5e9c572
AD
2768 size = skb_frag_size(frag);
2769 data_len -= size;
fd0a05ce 2770
a5e9c572
AD
2771 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2772 DMA_TO_DEVICE);
fd0a05ce 2773
a5e9c572
AD
2774 tx_bi = &tx_ring->tx_bi[i];
2775 }
fd0a05ce 2776
a5e9c572
AD
2777 /* set next_to_watch value indicating a packet is present */
2778 first->next_to_watch = tx_desc;
2779
2780 i++;
2781 if (i == tx_ring->count)
2782 i = 0;
2783
2784 tx_ring->next_to_use = i;
2785
e486bdfd 2786 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4567dc10 2787 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
58044743
AS
2788
2789 /* Algorithm to optimize tail and RS bit setting:
2790 * if xmit_more is supported
2791 * if xmit_more is true
2792 * do not update tail and do not mark RS bit.
2793 * if xmit_more is false and last xmit_more was false
2794 * if every packet spanned less than 4 desc
2795 * then set RS bit on 4th packet and update tail
2796 * on every packet
2797 * else
2798 * update tail and set RS bit on every packet.
2799 * if xmit_more is false and last_xmit_more was true
2800 * update tail and set RS bit.
2801 *
2802 * Optimization: wmb to be issued only in case of tail update.
2803 * Also optimize the Descriptor WB path for RS bit with the same
2804 * algorithm.
2805 *
2806 * Note: If there are less than 4 packets
2807 * pending and interrupts were disabled the service task will
2808 * trigger a force WB.
2809 */
2810 if (skb->xmit_more &&
e486bdfd 2811 !netif_xmit_stopped(txring_txq(tx_ring))) {
58044743
AS
2812 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2813 tail_bump = false;
2814 } else if (!skb->xmit_more &&
e486bdfd 2815 !netif_xmit_stopped(txring_txq(tx_ring)) &&
58044743
AS
2816 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2817 (tx_ring->packet_stride < WB_STRIDE) &&
2818 (desc_count < WB_STRIDE)) {
2819 tx_ring->packet_stride++;
2820 } else {
2821 tx_ring->packet_stride = 0;
2822 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2823 do_rs = true;
2824 }
2825 if (do_rs)
2826 tx_ring->packet_stride = 0;
2827
2828 tx_desc->cmd_type_offset_bsz =
2829 build_ctob(td_cmd, td_offset, size, td_tag) |
2830 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2831 I40E_TX_DESC_CMD_EOP) <<
2832 I40E_TXD_QW1_CMD_SHIFT);
2833
a5e9c572 2834 /* notify HW of packet */
ffeac836 2835 if (!tail_bump) {
489ce7a4 2836 prefetchw(tx_desc + 1);
ffeac836 2837 } else {
58044743
AS
2838 /* Force memory writes to complete before letting h/w
2839 * know there are new descriptors to fetch. (Only
2840 * applicable for weak-ordered memory model archs,
2841 * such as IA-64).
2842 */
2843 wmb();
2844 writel(i, tx_ring->tail);
2845 }
fd0a05ce
JB
2846 return;
2847
2848dma_error:
a5e9c572 2849 dev_info(tx_ring->dev, "TX DMA map failed\n");
fd0a05ce
JB
2850
2851 /* clear dma mappings for failed tx_bi map */
2852 for (;;) {
2853 tx_bi = &tx_ring->tx_bi[i];
a5e9c572 2854 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
fd0a05ce
JB
2855 if (tx_bi == first)
2856 break;
2857 if (i == 0)
2858 i = tx_ring->count;
2859 i--;
2860 }
2861
fd0a05ce
JB
2862 tx_ring->next_to_use = i;
2863}
2864
fd0a05ce
JB
2865/**
2866 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2867 * @skb: send buffer
2868 * @tx_ring: ring to send buffer on
2869 *
2870 * Returns NETDEV_TX_OK if sent, else an error code
2871 **/
2872static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2873 struct i40e_ring *tx_ring)
2874{
2875 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2876 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2877 struct i40e_tx_buffer *first;
2878 u32 td_offset = 0;
2879 u32 tx_flags = 0;
2880 __be16 protocol;
2881 u32 td_cmd = 0;
2882 u8 hdr_len = 0;
4ec441df 2883 int tso, count;
beb0dff1 2884 int tsyn;
6995b36c 2885
b74118f0
JB
2886 /* prefetch the data, we'll need it later */
2887 prefetch(skb->data);
2888
4ec441df 2889 count = i40e_xmit_descriptor_count(skb);
2d37490b
AD
2890 if (i40e_chk_linearize(skb, count)) {
2891 if (__skb_linearize(skb))
2892 goto out_drop;
5c4654da 2893 count = i40e_txd_use_count(skb->len);
2d37490b
AD
2894 tx_ring->tx_stats.tx_linearize++;
2895 }
4ec441df
AD
2896
2897 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2898 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2899 * + 4 desc gap to avoid the cache line where head is,
2900 * + 1 desc for context descriptor,
2901 * otherwise try next time
2902 */
2903 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2904 tx_ring->tx_stats.tx_busy++;
fd0a05ce 2905 return NETDEV_TX_BUSY;
4ec441df 2906 }
fd0a05ce
JB
2907
2908 /* prepare the xmit flags */
2909 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2910 goto out_drop;
2911
2912 /* obtain protocol of skb */
3d34dd03 2913 protocol = vlan_get_protocol(skb);
fd0a05ce
JB
2914
2915 /* record the location of the first descriptor for this packet */
2916 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2917
2918 /* setup IPv4/IPv6 offloads */
0e2fe46c 2919 if (protocol == htons(ETH_P_IP))
fd0a05ce 2920 tx_flags |= I40E_TX_FLAGS_IPV4;
0e2fe46c 2921 else if (protocol == htons(ETH_P_IPV6))
fd0a05ce
JB
2922 tx_flags |= I40E_TX_FLAGS_IPV6;
2923
84b07992 2924 tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
fd0a05ce
JB
2925
2926 if (tso < 0)
2927 goto out_drop;
2928 else if (tso)
2929 tx_flags |= I40E_TX_FLAGS_TSO;
2930
3bc67973
AD
2931 /* Always offload the checksum, since it's in the data descriptor */
2932 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2933 tx_ring, &cd_tunneling);
2934 if (tso < 0)
2935 goto out_drop;
2936
beb0dff1
JK
2937 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2938
2939 if (tsyn)
2940 tx_flags |= I40E_TX_FLAGS_TSYN;
2941
259afec7
JK
2942 skb_tx_timestamp(skb);
2943
b1941306
AD
2944 /* always enable CRC insertion offload */
2945 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2946
fd0a05ce
JB
2947 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2948 cd_tunneling, cd_l2tag2);
2949
2950 /* Add Flow Director ATR if it's enabled.
2951 *
2952 * NOTE: this must always be directly before the data descriptor.
2953 */
6b037cd4 2954 i40e_atr(tx_ring, skb, tx_flags);
fd0a05ce
JB
2955
2956 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2957 td_cmd, td_offset);
2958
fd0a05ce
JB
2959 return NETDEV_TX_OK;
2960
2961out_drop:
2962 dev_kfree_skb_any(skb);
2963 return NETDEV_TX_OK;
2964}
2965
2966/**
2967 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2968 * @skb: send buffer
2969 * @netdev: network interface device structure
2970 *
2971 * Returns NETDEV_TX_OK if sent, else an error code
2972 **/
2973netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2974{
2975 struct i40e_netdev_priv *np = netdev_priv(netdev);
2976 struct i40e_vsi *vsi = np->vsi;
9f65e15b 2977 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
fd0a05ce
JB
2978
2979 /* hardware can't handle really short frames, hardware padding works
2980 * beyond this point
2981 */
a94d9e22
AD
2982 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2983 return NETDEV_TX_OK;
fd0a05ce
JB
2984
2985 return i40e_xmit_frame_ring(skb, tx_ring);
2986}