]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/ethernet/intel/i40evf/i40e_type.h
i40e: provide correct API version to older VF drivers
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / ethernet / intel / i40evf / i40e_type.h
CommitLineData
d358aa9a
GR
1/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
e827845c 4 * Copyright(c) 2013 - 2015 Intel Corporation.
d358aa9a
GR
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
b831607d
JB
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
d358aa9a
GR
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_TYPE_H_
28#define _I40E_TYPE_H_
29
30#include "i40e_status.h"
31#include "i40e_osdep.h"
32#include "i40e_register.h"
33#include "i40e_adminq.h"
34#include "i40e_hmc.h"
35#include "i40e_lan_hmc.h"
36
37/* Device IDs */
704599ed 38#define I40E_DEV_ID_SFP_XL710 0x1572
ab60085e
SN
39#define I40E_DEV_ID_QEMU 0x1574
40#define I40E_DEV_ID_KX_A 0x157F
41#define I40E_DEV_ID_KX_B 0x1580
42#define I40E_DEV_ID_KX_C 0x1581
ab60085e
SN
43#define I40E_DEV_ID_QSFP_A 0x1583
44#define I40E_DEV_ID_QSFP_B 0x1584
45#define I40E_DEV_ID_QSFP_C 0x1585
1ac1e764 46#define I40E_DEV_ID_10G_BASE_T 0x1586
ae24b409
JB
47#define I40E_DEV_ID_20G_KR2 0x1587
48#define I40E_DEV_ID_VF 0x154C
ab60085e 49#define I40E_DEV_ID_VF_HV 0x1571
d358aa9a 50
ab60085e
SN
51#define i40e_is_40G_device(d) ((d) == I40E_DEV_ID_QSFP_A || \
52 (d) == I40E_DEV_ID_QSFP_B || \
53 (d) == I40E_DEV_ID_QSFP_C)
d358aa9a 54
4c33f83a
ASJ
55/* I40E_MASK is a macro used on 32 bit registers */
56#define I40E_MASK(mask, shift) (mask << shift)
57
d358aa9a
GR
58#define I40E_MAX_VSI_QP 16
59#define I40E_MAX_VF_VSI 3
60#define I40E_MAX_CHAINED_RX_BUFFERS 5
61#define I40E_MAX_PF_UDP_OFFLOAD_PORTS 16
62
63/* Max default timeout in ms, */
64#define I40E_MAX_NVM_TIMEOUT 18000
65
4f4e17bd
KK
66/* Switch from ms to the 1usec global time (this is the GTIME resolution) */
67#define I40E_MS_TO_GTIME(time) ((time) * 1000)
d358aa9a
GR
68
69/* forward declaration */
70struct i40e_hw;
71typedef void (*I40E_ADMINQ_CALLBACK)(struct i40e_hw *, struct i40e_aq_desc *);
72
d358aa9a
GR
73/* Data type manipulation macros. */
74
75#define I40E_DESC_UNUSED(R) \
76 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
77 (R)->next_to_clean - (R)->next_to_use - 1)
78
79/* bitfields for Tx queue mapping in QTX_CTL */
80#define I40E_QTX_CTL_VF_QUEUE 0x0
81#define I40E_QTX_CTL_VM_QUEUE 0x1
82#define I40E_QTX_CTL_PF_QUEUE 0x2
83
84/* debug masks - set these bits in hw->debug_mask to control output */
85enum i40e_debug_mask {
86 I40E_DEBUG_INIT = 0x00000001,
87 I40E_DEBUG_RELEASE = 0x00000002,
88
89 I40E_DEBUG_LINK = 0x00000010,
90 I40E_DEBUG_PHY = 0x00000020,
91 I40E_DEBUG_HMC = 0x00000040,
92 I40E_DEBUG_NVM = 0x00000080,
93 I40E_DEBUG_LAN = 0x00000100,
94 I40E_DEBUG_FLOW = 0x00000200,
95 I40E_DEBUG_DCB = 0x00000400,
96 I40E_DEBUG_DIAG = 0x00000800,
c2e1b596 97 I40E_DEBUG_FD = 0x00001000,
d358aa9a
GR
98
99 I40E_DEBUG_AQ_MESSAGE = 0x01000000,
100 I40E_DEBUG_AQ_DESCRIPTOR = 0x02000000,
101 I40E_DEBUG_AQ_DESC_BUFFER = 0x04000000,
102 I40E_DEBUG_AQ_COMMAND = 0x06000000,
103 I40E_DEBUG_AQ = 0x0F000000,
104
105 I40E_DEBUG_USER = 0xF0000000,
106
107 I40E_DEBUG_ALL = 0xFFFFFFFF
108};
109
d358aa9a
GR
110/* These are structs for managing the hardware information and the operations.
111 * The structures of function pointers are filled out at init time when we
112 * know for sure exactly which hardware we're working with. This gives us the
113 * flexibility of using the same main driver code but adapting to slightly
114 * different hardware needs as new parts are developed. For this architecture,
115 * the Firmware and AdminQ are intended to insulate the driver from most of the
116 * future changes, but these structures will also do part of the job.
117 */
118enum i40e_mac_type {
119 I40E_MAC_UNKNOWN = 0,
120 I40E_MAC_X710,
121 I40E_MAC_XL710,
122 I40E_MAC_VF,
123 I40E_MAC_GENERIC,
124};
125
126enum i40e_media_type {
127 I40E_MEDIA_TYPE_UNKNOWN = 0,
128 I40E_MEDIA_TYPE_FIBER,
129 I40E_MEDIA_TYPE_BASET,
130 I40E_MEDIA_TYPE_BACKPLANE,
131 I40E_MEDIA_TYPE_CX4,
132 I40E_MEDIA_TYPE_DA,
133 I40E_MEDIA_TYPE_VIRTUAL
134};
135
136enum i40e_fc_mode {
137 I40E_FC_NONE = 0,
138 I40E_FC_RX_PAUSE,
139 I40E_FC_TX_PAUSE,
140 I40E_FC_FULL,
141 I40E_FC_PFC,
142 I40E_FC_DEFAULT
143};
144
c56999f9
CS
145enum i40e_set_fc_aq_failures {
146 I40E_SET_FC_AQ_FAIL_NONE = 0,
147 I40E_SET_FC_AQ_FAIL_GET = 1,
148 I40E_SET_FC_AQ_FAIL_SET = 2,
149 I40E_SET_FC_AQ_FAIL_UPDATE = 4,
150 I40E_SET_FC_AQ_FAIL_SET_UPDATE = 6
151};
152
d358aa9a
GR
153enum i40e_vsi_type {
154 I40E_VSI_MAIN = 0,
155 I40E_VSI_VMDQ1,
156 I40E_VSI_VMDQ2,
157 I40E_VSI_CTRL,
158 I40E_VSI_FCOE,
159 I40E_VSI_MIRROR,
160 I40E_VSI_SRIOV,
161 I40E_VSI_FDIR,
162 I40E_VSI_TYPE_UNKNOWN
163};
164
165enum i40e_queue_type {
166 I40E_QUEUE_TYPE_RX = 0,
167 I40E_QUEUE_TYPE_TX,
168 I40E_QUEUE_TYPE_PE_CEQ,
169 I40E_QUEUE_TYPE_UNKNOWN
170};
171
172struct i40e_link_status {
173 enum i40e_aq_phy_type phy_type;
174 enum i40e_aq_link_speed link_speed;
175 u8 link_info;
176 u8 an_info;
177 u8 ext_info;
178 u8 loopback;
179 /* is Link Status Event notification to SW enabled */
180 bool lse_enable;
6bb3f23c
NP
181 u16 max_frame_size;
182 bool crc_enable;
183 u8 pacing;
e827845c 184 u8 requested_speeds;
d358aa9a
GR
185};
186
187struct i40e_phy_info {
188 struct i40e_link_status link_info;
189 struct i40e_link_status link_info_old;
190 u32 autoneg_advertised;
191 u32 phy_id;
192 u32 module_type;
193 bool get_link_info;
194 enum i40e_media_type media_type;
195};
196
197#define I40E_HW_CAP_MAX_GPIO 30
198/* Capabilities of a PF or a VF or the whole device */
199struct i40e_hw_capabilities {
200 u32 switch_mode;
201#define I40E_NVM_IMAGE_TYPE_EVB 0x0
202#define I40E_NVM_IMAGE_TYPE_CLOUD 0x2
203#define I40E_NVM_IMAGE_TYPE_UDP_CLOUD 0x3
204
205 u32 management_mode;
206 u32 npar_enable;
207 u32 os2bmc;
208 u32 valid_functions;
209 bool sr_iov_1_1;
210 bool vmdq;
211 bool evb_802_1_qbg; /* Edge Virtual Bridging */
212 bool evb_802_1_qbh; /* Bridge Port Extension */
213 bool dcb;
214 bool fcoe;
63d7e5a4 215 bool iscsi; /* Indicates iSCSI enabled */
c78b953e
PO
216 bool flex10_enable;
217 bool flex10_capable;
218 u32 flex10_mode;
219#define I40E_FLEX10_MODE_UNKNOWN 0x0
220#define I40E_FLEX10_MODE_DCC 0x1
221#define I40E_FLEX10_MODE_DCI 0x2
222
223 u32 flex10_status;
224#define I40E_FLEX10_STATUS_DCC_ERROR 0x1
225#define I40E_FLEX10_STATUS_VC_MODE 0x2
226
d358aa9a
GR
227 bool mgmt_cem;
228 bool ieee_1588;
229 bool iwarp;
230 bool fd;
231 u32 fd_filters_guaranteed;
232 u32 fd_filters_best_effort;
233 bool rss;
234 u32 rss_table_size;
235 u32 rss_table_entry_width;
236 bool led[I40E_HW_CAP_MAX_GPIO];
237 bool sdp[I40E_HW_CAP_MAX_GPIO];
238 u32 nvm_image_type;
239 u32 num_flow_director_filters;
240 u32 num_vfs;
241 u32 vf_base_id;
242 u32 num_vsis;
243 u32 num_rx_qp;
244 u32 num_tx_qp;
245 u32 base_queue;
246 u32 num_msix_vectors;
247 u32 num_msix_vectors_vf;
248 u32 led_pin_num;
249 u32 sdp_pin_num;
250 u32 mdio_port_num;
251 u32 mdio_port_mode;
252 u8 rx_buf_chain_len;
253 u32 enabled_tcmap;
254 u32 maxtc;
73b23402 255 u64 wr_csr_prot;
d358aa9a
GR
256};
257
258struct i40e_mac_info {
259 enum i40e_mac_type type;
260 u8 addr[ETH_ALEN];
261 u8 perm_addr[ETH_ALEN];
262 u8 san_addr[ETH_ALEN];
263 u16 max_fcoeq;
264};
265
266enum i40e_aq_resources_ids {
267 I40E_NVM_RESOURCE_ID = 1
268};
269
270enum i40e_aq_resource_access_type {
271 I40E_RESOURCE_READ = 1,
272 I40E_RESOURCE_WRITE
273};
274
275struct i40e_nvm_info {
c509c1de 276 u64 hw_semaphore_timeout; /* usec global time (GTIME resolution) */
d358aa9a
GR
277 u32 timeout; /* [ms] */
278 u16 sr_size; /* Shadow RAM size in words */
279 bool blank_nvm_mode; /* is NVM empty (no FW present)*/
280 u16 version; /* NVM package version */
281 u32 eetrack; /* NVM data version */
282};
283
cd552cb4
SN
284/* definitions used in NVM update support */
285
286enum i40e_nvmupd_cmd {
287 I40E_NVMUPD_INVALID,
288 I40E_NVMUPD_READ_CON,
289 I40E_NVMUPD_READ_SNT,
290 I40E_NVMUPD_READ_LCB,
291 I40E_NVMUPD_READ_SA,
292 I40E_NVMUPD_WRITE_ERA,
293 I40E_NVMUPD_WRITE_CON,
294 I40E_NVMUPD_WRITE_SNT,
295 I40E_NVMUPD_WRITE_LCB,
296 I40E_NVMUPD_WRITE_SA,
297 I40E_NVMUPD_CSUM_CON,
298 I40E_NVMUPD_CSUM_SA,
299 I40E_NVMUPD_CSUM_LCB,
300};
301
302enum i40e_nvmupd_state {
303 I40E_NVMUPD_STATE_INIT,
304 I40E_NVMUPD_STATE_READING,
305 I40E_NVMUPD_STATE_WRITING
306};
307
308/* nvm_access definition and its masks/shifts need to be accessible to
309 * application, core driver, and shared code. Where is the right file?
310 */
311#define I40E_NVM_READ 0xB
312#define I40E_NVM_WRITE 0xC
313
314#define I40E_NVM_MOD_PNT_MASK 0xFF
315
316#define I40E_NVM_TRANS_SHIFT 8
317#define I40E_NVM_TRANS_MASK (0xf << I40E_NVM_TRANS_SHIFT)
318#define I40E_NVM_CON 0x0
319#define I40E_NVM_SNT 0x1
320#define I40E_NVM_LCB 0x2
321#define I40E_NVM_SA (I40E_NVM_SNT | I40E_NVM_LCB)
322#define I40E_NVM_ERA 0x4
323#define I40E_NVM_CSUM 0x8
324
325#define I40E_NVM_ADAPT_SHIFT 16
326#define I40E_NVM_ADAPT_MASK (0xffff << I40E_NVM_ADAPT_SHIFT)
327
328#define I40E_NVMUPD_MAX_DATA 4096
329#define I40E_NVMUPD_IFACE_TIMEOUT 2 /* seconds */
330
331struct i40e_nvm_access {
332 u32 command;
333 u32 config;
334 u32 offset; /* in bytes */
335 u32 data_size; /* in bytes */
336 u8 data[1];
337};
338
d358aa9a
GR
339/* PCI bus types */
340enum i40e_bus_type {
341 i40e_bus_type_unknown = 0,
342 i40e_bus_type_pci,
343 i40e_bus_type_pcix,
344 i40e_bus_type_pci_express,
345 i40e_bus_type_reserved
346};
347
348/* PCI bus speeds */
349enum i40e_bus_speed {
350 i40e_bus_speed_unknown = 0,
351 i40e_bus_speed_33 = 33,
352 i40e_bus_speed_66 = 66,
353 i40e_bus_speed_100 = 100,
354 i40e_bus_speed_120 = 120,
355 i40e_bus_speed_133 = 133,
356 i40e_bus_speed_2500 = 2500,
357 i40e_bus_speed_5000 = 5000,
358 i40e_bus_speed_8000 = 8000,
359 i40e_bus_speed_reserved
360};
361
362/* PCI bus widths */
363enum i40e_bus_width {
364 i40e_bus_width_unknown = 0,
365 i40e_bus_width_pcie_x1 = 1,
366 i40e_bus_width_pcie_x2 = 2,
367 i40e_bus_width_pcie_x4 = 4,
368 i40e_bus_width_pcie_x8 = 8,
369 i40e_bus_width_32 = 32,
370 i40e_bus_width_64 = 64,
371 i40e_bus_width_reserved
372};
373
374/* Bus parameters */
375struct i40e_bus_info {
376 enum i40e_bus_speed speed;
377 enum i40e_bus_width width;
378 enum i40e_bus_type type;
379
380 u16 func;
381 u16 device;
382 u16 lan_id;
383};
384
385/* Flow control (FC) parameters */
386struct i40e_fc_info {
387 enum i40e_fc_mode current_mode; /* FC mode in effect */
388 enum i40e_fc_mode requested_mode; /* FC mode requested by caller */
389};
390
391#define I40E_MAX_TRAFFIC_CLASS 8
392#define I40E_MAX_USER_PRIORITY 8
393#define I40E_DCBX_MAX_APPS 32
394#define I40E_LLDPDU_SIZE 1500
395
396/* IEEE 802.1Qaz ETS Configuration data */
397struct i40e_ieee_ets_config {
398 u8 willing;
399 u8 cbs;
400 u8 maxtcs;
401 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
402 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
403 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
404};
405
406/* IEEE 802.1Qaz ETS Recommendation data */
407struct i40e_ieee_ets_recommend {
408 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
409 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
410 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
411};
412
413/* IEEE 802.1Qaz PFC Configuration data */
414struct i40e_ieee_pfc_config {
415 u8 willing;
416 u8 mbc;
417 u8 pfccap;
418 u8 pfcenable;
419};
420
421/* IEEE 802.1Qaz Application Priority data */
422struct i40e_ieee_app_priority_table {
423 u8 priority;
424 u8 selector;
425 u16 protocolid;
426};
427
428struct i40e_dcbx_config {
429 u32 numapps;
430 struct i40e_ieee_ets_config etscfg;
431 struct i40e_ieee_ets_recommend etsrec;
432 struct i40e_ieee_pfc_config pfc;
433 struct i40e_ieee_app_priority_table app[I40E_DCBX_MAX_APPS];
434};
435
436/* Port hardware description */
437struct i40e_hw {
438 u8 __iomem *hw_addr;
439 void *back;
440
9fee9db5 441 /* subsystem structs */
d358aa9a
GR
442 struct i40e_phy_info phy;
443 struct i40e_mac_info mac;
444 struct i40e_bus_info bus;
445 struct i40e_nvm_info nvm;
446 struct i40e_fc_info fc;
447
448 /* pci info */
449 u16 device_id;
450 u16 vendor_id;
451 u16 subsystem_device_id;
452 u16 subsystem_vendor_id;
453 u8 revision_id;
454 u8 port;
455 bool adapter_stopped;
456
457 /* capabilities for entire device and PCI func */
458 struct i40e_hw_capabilities dev_caps;
459 struct i40e_hw_capabilities func_caps;
460
461 /* Flow Director shared filter space */
462 u16 fdir_shared_filter_count;
463
464 /* device profile info */
465 u8 pf_id;
466 u16 main_vsi_seid;
467
9fee9db5
SN
468 /* for multi-function MACs */
469 u16 partition_id;
470 u16 num_partitions;
471 u16 num_ports;
472
d358aa9a
GR
473 /* Closest numa node to the device */
474 u16 numa_node;
475
476 /* Admin Queue info */
477 struct i40e_adminq_info aq;
478
cd552cb4
SN
479 /* state of nvm update process */
480 enum i40e_nvmupd_state nvmupd_state;
481
d358aa9a
GR
482 /* HMC info */
483 struct i40e_hmc_info hmc; /* HMC info struct */
484
485 /* LLDP/DCBX Status */
486 u16 dcbx_status;
487
488 /* DCBX info */
489 struct i40e_dcbx_config local_dcbx_config;
490 struct i40e_dcbx_config remote_dcbx_config;
491
492 /* debug mask */
493 u32 debug_mask;
494};
495
4bd145be
JK
496static inline bool i40e_is_vf(struct i40e_hw *hw)
497{
498 return hw->mac.type == I40E_MAC_VF;
499}
e7f2e4b9 500
d358aa9a
GR
501struct i40e_driver_version {
502 u8 major_version;
503 u8 minor_version;
504 u8 build_version;
505 u8 subbuild_version;
d2466013 506 u8 driver_string[32];
d358aa9a
GR
507};
508
509/* RX Descriptors */
510union i40e_16byte_rx_desc {
511 struct {
512 __le64 pkt_addr; /* Packet buffer address */
513 __le64 hdr_addr; /* Header buffer address */
514 } read;
515 struct {
516 struct {
517 struct {
518 union {
519 __le16 mirroring_status;
520 __le16 fcoe_ctx_id;
521 } mirr_fcoe;
522 __le16 l2tag1;
523 } lo_dword;
524 union {
525 __le32 rss; /* RSS Hash */
526 __le32 fd_id; /* Flow director filter id */
527 __le32 fcoe_param; /* FCoE DDP Context id */
528 } hi_dword;
529 } qword0;
530 struct {
531 /* ext status/error/pktype/length */
532 __le64 status_error_len;
533 } qword1;
534 } wb; /* writeback */
535};
536
537union i40e_32byte_rx_desc {
538 struct {
539 __le64 pkt_addr; /* Packet buffer address */
540 __le64 hdr_addr; /* Header buffer address */
541 /* bit 0 of hdr_buffer_addr is DD bit */
542 __le64 rsvd1;
543 __le64 rsvd2;
544 } read;
545 struct {
546 struct {
547 struct {
548 union {
549 __le16 mirroring_status;
550 __le16 fcoe_ctx_id;
551 } mirr_fcoe;
552 __le16 l2tag1;
553 } lo_dword;
554 union {
555 __le32 rss; /* RSS Hash */
556 __le32 fcoe_param; /* FCoE DDP Context id */
77e29bc6
ASJ
557 /* Flow director filter id in case of
558 * Programming status desc WB
559 */
560 __le32 fd_id;
d358aa9a
GR
561 } hi_dword;
562 } qword0;
563 struct {
564 /* status/error/pktype/length */
565 __le64 status_error_len;
566 } qword1;
567 struct {
568 __le16 ext_status; /* extended status */
569 __le16 rsvd;
570 __le16 l2tag2_1;
571 __le16 l2tag2_2;
572 } qword2;
573 struct {
574 union {
575 __le32 flex_bytes_lo;
576 __le32 pe_status;
577 } lo_dword;
578 union {
579 __le32 flex_bytes_hi;
580 __le32 fd_id;
581 } hi_dword;
582 } qword3;
583 } wb; /* writeback */
584};
585
d358aa9a
GR
586enum i40e_rx_desc_status_bits {
587 /* Note: These are predefined bit offsets */
588 I40E_RX_DESC_STATUS_DD_SHIFT = 0,
589 I40E_RX_DESC_STATUS_EOF_SHIFT = 1,
590 I40E_RX_DESC_STATUS_L2TAG1P_SHIFT = 2,
591 I40E_RX_DESC_STATUS_L3L4P_SHIFT = 3,
592 I40E_RX_DESC_STATUS_CRCP_SHIFT = 4,
593 I40E_RX_DESC_STATUS_TSYNINDX_SHIFT = 5, /* 2 BITS */
594 I40E_RX_DESC_STATUS_TSYNVALID_SHIFT = 7,
595 I40E_RX_DESC_STATUS_PIF_SHIFT = 8,
596 I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
597 I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
598 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT = 12, /* 2 BITS */
599 I40E_RX_DESC_STATUS_LPBK_SHIFT = 14,
600 I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT = 15,
601 I40E_RX_DESC_STATUS_RESERVED_SHIFT = 16, /* 2 BITS */
c2451d7f
JB
602 I40E_RX_DESC_STATUS_UDP_0_SHIFT = 18,
603 I40E_RX_DESC_STATUS_LAST /* this entry must be last!!! */
d358aa9a
GR
604};
605
c2451d7f
JB
606#define I40E_RXD_QW1_STATUS_SHIFT 0
607#define I40E_RXD_QW1_STATUS_MASK (((1 << I40E_RX_DESC_STATUS_LAST) - 1) \
608 << I40E_RXD_QW1_STATUS_SHIFT)
609
d358aa9a
GR
610#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
611#define I40E_RXD_QW1_STATUS_TSYNINDX_MASK (0x3UL << \
612 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
613
614#define I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT I40E_RX_DESC_STATUS_TSYNVALID_SHIFT
615#define I40E_RXD_QW1_STATUS_TSYNVALID_MASK (0x1UL << \
616 I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT)
617
618enum i40e_rx_desc_fltstat_values {
619 I40E_RX_DESC_FLTSTAT_NO_DATA = 0,
620 I40E_RX_DESC_FLTSTAT_RSV_FD_ID = 1, /* 16byte desc? FD_ID : RSV */
621 I40E_RX_DESC_FLTSTAT_RSV = 2,
622 I40E_RX_DESC_FLTSTAT_RSS_HASH = 3,
623};
624
625#define I40E_RXD_QW1_ERROR_SHIFT 19
626#define I40E_RXD_QW1_ERROR_MASK (0xFFUL << I40E_RXD_QW1_ERROR_SHIFT)
627
628enum i40e_rx_desc_error_bits {
629 /* Note: These are predefined bit offsets */
630 I40E_RX_DESC_ERROR_RXE_SHIFT = 0,
631 I40E_RX_DESC_ERROR_RECIPE_SHIFT = 1,
632 I40E_RX_DESC_ERROR_HBO_SHIFT = 2,
633 I40E_RX_DESC_ERROR_L3L4E_SHIFT = 3, /* 3 BITS */
634 I40E_RX_DESC_ERROR_IPE_SHIFT = 3,
635 I40E_RX_DESC_ERROR_L4E_SHIFT = 4,
636 I40E_RX_DESC_ERROR_EIPE_SHIFT = 5,
8a3c91cc
JB
637 I40E_RX_DESC_ERROR_OVERSIZE_SHIFT = 6,
638 I40E_RX_DESC_ERROR_PPRS_SHIFT = 7
d358aa9a
GR
639};
640
641enum i40e_rx_desc_error_l3l4e_fcoe_masks {
642 I40E_RX_DESC_ERROR_L3L4E_NONE = 0,
643 I40E_RX_DESC_ERROR_L3L4E_PROT = 1,
644 I40E_RX_DESC_ERROR_L3L4E_FC = 2,
645 I40E_RX_DESC_ERROR_L3L4E_DMAC_ERR = 3,
646 I40E_RX_DESC_ERROR_L3L4E_DMAC_WARN = 4
647};
648
649#define I40E_RXD_QW1_PTYPE_SHIFT 30
650#define I40E_RXD_QW1_PTYPE_MASK (0xFFULL << I40E_RXD_QW1_PTYPE_SHIFT)
651
652/* Packet type non-ip values */
653enum i40e_rx_l2_ptype {
654 I40E_RX_PTYPE_L2_RESERVED = 0,
655 I40E_RX_PTYPE_L2_MAC_PAY2 = 1,
656 I40E_RX_PTYPE_L2_TIMESYNC_PAY2 = 2,
657 I40E_RX_PTYPE_L2_FIP_PAY2 = 3,
658 I40E_RX_PTYPE_L2_OUI_PAY2 = 4,
659 I40E_RX_PTYPE_L2_MACCNTRL_PAY2 = 5,
660 I40E_RX_PTYPE_L2_LLDP_PAY2 = 6,
661 I40E_RX_PTYPE_L2_ECP_PAY2 = 7,
662 I40E_RX_PTYPE_L2_EVB_PAY2 = 8,
663 I40E_RX_PTYPE_L2_QCN_PAY2 = 9,
664 I40E_RX_PTYPE_L2_EAPOL_PAY2 = 10,
665 I40E_RX_PTYPE_L2_ARP = 11,
666 I40E_RX_PTYPE_L2_FCOE_PAY3 = 12,
667 I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3 = 13,
668 I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3 = 14,
669 I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3 = 15,
670 I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA = 16,
671 I40E_RX_PTYPE_L2_FCOE_VFT_PAY3 = 17,
672 I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA = 18,
673 I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY = 19,
674 I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP = 20,
675 I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER = 21,
676 I40E_RX_PTYPE_GRENAT4_MAC_PAY3 = 58,
677 I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4 = 87,
678 I40E_RX_PTYPE_GRENAT6_MAC_PAY3 = 124,
679 I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4 = 153
680};
681
682struct i40e_rx_ptype_decoded {
683 u32 ptype:8;
684 u32 known:1;
685 u32 outer_ip:1;
686 u32 outer_ip_ver:1;
687 u32 outer_frag:1;
688 u32 tunnel_type:3;
689 u32 tunnel_end_prot:2;
690 u32 tunnel_end_frag:1;
691 u32 inner_prot:4;
692 u32 payload_layer:3;
693};
694
695enum i40e_rx_ptype_outer_ip {
696 I40E_RX_PTYPE_OUTER_L2 = 0,
697 I40E_RX_PTYPE_OUTER_IP = 1
698};
699
700enum i40e_rx_ptype_outer_ip_ver {
701 I40E_RX_PTYPE_OUTER_NONE = 0,
702 I40E_RX_PTYPE_OUTER_IPV4 = 0,
703 I40E_RX_PTYPE_OUTER_IPV6 = 1
704};
705
706enum i40e_rx_ptype_outer_fragmented {
707 I40E_RX_PTYPE_NOT_FRAG = 0,
708 I40E_RX_PTYPE_FRAG = 1
709};
710
711enum i40e_rx_ptype_tunnel_type {
712 I40E_RX_PTYPE_TUNNEL_NONE = 0,
713 I40E_RX_PTYPE_TUNNEL_IP_IP = 1,
714 I40E_RX_PTYPE_TUNNEL_IP_GRENAT = 2,
715 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC = 3,
716 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN = 4,
717};
718
719enum i40e_rx_ptype_tunnel_end_prot {
720 I40E_RX_PTYPE_TUNNEL_END_NONE = 0,
721 I40E_RX_PTYPE_TUNNEL_END_IPV4 = 1,
722 I40E_RX_PTYPE_TUNNEL_END_IPV6 = 2,
723};
724
725enum i40e_rx_ptype_inner_prot {
726 I40E_RX_PTYPE_INNER_PROT_NONE = 0,
727 I40E_RX_PTYPE_INNER_PROT_UDP = 1,
728 I40E_RX_PTYPE_INNER_PROT_TCP = 2,
729 I40E_RX_PTYPE_INNER_PROT_SCTP = 3,
730 I40E_RX_PTYPE_INNER_PROT_ICMP = 4,
731 I40E_RX_PTYPE_INNER_PROT_TIMESYNC = 5
732};
733
734enum i40e_rx_ptype_payload_layer {
735 I40E_RX_PTYPE_PAYLOAD_LAYER_NONE = 0,
736 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY2 = 1,
737 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3 = 2,
738 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4 = 3,
739};
740
741#define I40E_RXD_QW1_LENGTH_PBUF_SHIFT 38
742#define I40E_RXD_QW1_LENGTH_PBUF_MASK (0x3FFFULL << \
743 I40E_RXD_QW1_LENGTH_PBUF_SHIFT)
744
745#define I40E_RXD_QW1_LENGTH_HBUF_SHIFT 52
746#define I40E_RXD_QW1_LENGTH_HBUF_MASK (0x7FFULL << \
747 I40E_RXD_QW1_LENGTH_HBUF_SHIFT)
748
749#define I40E_RXD_QW1_LENGTH_SPH_SHIFT 63
750#define I40E_RXD_QW1_LENGTH_SPH_MASK (0x1ULL << \
751 I40E_RXD_QW1_LENGTH_SPH_SHIFT)
752
753enum i40e_rx_desc_ext_status_bits {
754 /* Note: These are predefined bit offsets */
755 I40E_RX_DESC_EXT_STATUS_L2TAG2P_SHIFT = 0,
756 I40E_RX_DESC_EXT_STATUS_L2TAG3P_SHIFT = 1,
757 I40E_RX_DESC_EXT_STATUS_FLEXBL_SHIFT = 2, /* 2 BITS */
758 I40E_RX_DESC_EXT_STATUS_FLEXBH_SHIFT = 4, /* 2 BITS */
d358aa9a
GR
759 I40E_RX_DESC_EXT_STATUS_FDLONGB_SHIFT = 9,
760 I40E_RX_DESC_EXT_STATUS_FCOELONGB_SHIFT = 10,
761 I40E_RX_DESC_EXT_STATUS_PELONGB_SHIFT = 11,
762};
763
764enum i40e_rx_desc_pe_status_bits {
765 /* Note: These are predefined bit offsets */
766 I40E_RX_DESC_PE_STATUS_QPID_SHIFT = 0, /* 18 BITS */
767 I40E_RX_DESC_PE_STATUS_L4PORT_SHIFT = 0, /* 16 BITS */
768 I40E_RX_DESC_PE_STATUS_IPINDEX_SHIFT = 16, /* 8 BITS */
769 I40E_RX_DESC_PE_STATUS_QPIDHIT_SHIFT = 24,
770 I40E_RX_DESC_PE_STATUS_APBVTHIT_SHIFT = 25,
771 I40E_RX_DESC_PE_STATUS_PORTV_SHIFT = 26,
772 I40E_RX_DESC_PE_STATUS_URG_SHIFT = 27,
773 I40E_RX_DESC_PE_STATUS_IPFRAG_SHIFT = 28,
774 I40E_RX_DESC_PE_STATUS_IPOPT_SHIFT = 29
775};
776
777#define I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT 38
778#define I40E_RX_PROG_STATUS_DESC_LENGTH 0x2000000
779
780#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT 2
781#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK (0x7UL << \
782 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT)
783
784#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT 19
785#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK (0x3FUL << \
786 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT)
787
788enum i40e_rx_prog_status_desc_status_bits {
789 /* Note: These are predefined bit offsets */
790 I40E_RX_PROG_STATUS_DESC_DD_SHIFT = 0,
791 I40E_RX_PROG_STATUS_DESC_PROG_ID_SHIFT = 2 /* 3 BITS */
792};
793
794enum i40e_rx_prog_status_desc_prog_id_masks {
795 I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS = 1,
796 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS = 2,
797 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS = 4,
798};
799
800enum i40e_rx_prog_status_desc_error_bits {
801 /* Note: These are predefined bit offsets */
802 I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT = 0,
77e29bc6 803 I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT = 1,
d358aa9a
GR
804 I40E_RX_PROG_STATUS_DESC_FCOE_TBL_FULL_SHIFT = 2,
805 I40E_RX_PROG_STATUS_DESC_FCOE_CONFLICT_SHIFT = 3
806};
807
808/* TX Descriptor */
809struct i40e_tx_desc {
810 __le64 buffer_addr; /* Address of descriptor's data buf */
811 __le64 cmd_type_offset_bsz;
812};
813
814#define I40E_TXD_QW1_DTYPE_SHIFT 0
815#define I40E_TXD_QW1_DTYPE_MASK (0xFUL << I40E_TXD_QW1_DTYPE_SHIFT)
816
817enum i40e_tx_desc_dtype_value {
818 I40E_TX_DESC_DTYPE_DATA = 0x0,
819 I40E_TX_DESC_DTYPE_NOP = 0x1, /* same as Context desc */
820 I40E_TX_DESC_DTYPE_CONTEXT = 0x1,
821 I40E_TX_DESC_DTYPE_FCOE_CTX = 0x2,
822 I40E_TX_DESC_DTYPE_FILTER_PROG = 0x8,
823 I40E_TX_DESC_DTYPE_DDP_CTX = 0x9,
824 I40E_TX_DESC_DTYPE_FLEX_DATA = 0xB,
825 I40E_TX_DESC_DTYPE_FLEX_CTX_1 = 0xC,
826 I40E_TX_DESC_DTYPE_FLEX_CTX_2 = 0xD,
827 I40E_TX_DESC_DTYPE_DESC_DONE = 0xF
828};
829
830#define I40E_TXD_QW1_CMD_SHIFT 4
831#define I40E_TXD_QW1_CMD_MASK (0x3FFUL << I40E_TXD_QW1_CMD_SHIFT)
832
833enum i40e_tx_desc_cmd_bits {
834 I40E_TX_DESC_CMD_EOP = 0x0001,
835 I40E_TX_DESC_CMD_RS = 0x0002,
836 I40E_TX_DESC_CMD_ICRC = 0x0004,
837 I40E_TX_DESC_CMD_IL2TAG1 = 0x0008,
838 I40E_TX_DESC_CMD_DUMMY = 0x0010,
839 I40E_TX_DESC_CMD_IIPT_NONIP = 0x0000, /* 2 BITS */
840 I40E_TX_DESC_CMD_IIPT_IPV6 = 0x0020, /* 2 BITS */
841 I40E_TX_DESC_CMD_IIPT_IPV4 = 0x0040, /* 2 BITS */
842 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM = 0x0060, /* 2 BITS */
843 I40E_TX_DESC_CMD_FCOET = 0x0080,
844 I40E_TX_DESC_CMD_L4T_EOFT_UNK = 0x0000, /* 2 BITS */
845 I40E_TX_DESC_CMD_L4T_EOFT_TCP = 0x0100, /* 2 BITS */
846 I40E_TX_DESC_CMD_L4T_EOFT_SCTP = 0x0200, /* 2 BITS */
847 I40E_TX_DESC_CMD_L4T_EOFT_UDP = 0x0300, /* 2 BITS */
848 I40E_TX_DESC_CMD_L4T_EOFT_EOF_N = 0x0000, /* 2 BITS */
849 I40E_TX_DESC_CMD_L4T_EOFT_EOF_T = 0x0100, /* 2 BITS */
850 I40E_TX_DESC_CMD_L4T_EOFT_EOF_NI = 0x0200, /* 2 BITS */
851 I40E_TX_DESC_CMD_L4T_EOFT_EOF_A = 0x0300, /* 2 BITS */
852};
853
854#define I40E_TXD_QW1_OFFSET_SHIFT 16
855#define I40E_TXD_QW1_OFFSET_MASK (0x3FFFFULL << \
856 I40E_TXD_QW1_OFFSET_SHIFT)
857
858enum i40e_tx_desc_length_fields {
859 /* Note: These are predefined bit offsets */
860 I40E_TX_DESC_LENGTH_MACLEN_SHIFT = 0, /* 7 BITS */
861 I40E_TX_DESC_LENGTH_IPLEN_SHIFT = 7, /* 7 BITS */
862 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT = 14 /* 4 BITS */
863};
864
865#define I40E_TXD_QW1_TX_BUF_SZ_SHIFT 34
866#define I40E_TXD_QW1_TX_BUF_SZ_MASK (0x3FFFULL << \
867 I40E_TXD_QW1_TX_BUF_SZ_SHIFT)
868
869#define I40E_TXD_QW1_L2TAG1_SHIFT 48
870#define I40E_TXD_QW1_L2TAG1_MASK (0xFFFFULL << I40E_TXD_QW1_L2TAG1_SHIFT)
871
872/* Context descriptors */
873struct i40e_tx_context_desc {
874 __le32 tunneling_params;
875 __le16 l2tag2;
876 __le16 rsvd;
877 __le64 type_cmd_tso_mss;
878};
879
880#define I40E_TXD_CTX_QW1_DTYPE_SHIFT 0
881#define I40E_TXD_CTX_QW1_DTYPE_MASK (0xFUL << I40E_TXD_CTX_QW1_DTYPE_SHIFT)
882
883#define I40E_TXD_CTX_QW1_CMD_SHIFT 4
884#define I40E_TXD_CTX_QW1_CMD_MASK (0xFFFFUL << I40E_TXD_CTX_QW1_CMD_SHIFT)
885
886enum i40e_tx_ctx_desc_cmd_bits {
887 I40E_TX_CTX_DESC_TSO = 0x01,
888 I40E_TX_CTX_DESC_TSYN = 0x02,
889 I40E_TX_CTX_DESC_IL2TAG2 = 0x04,
890 I40E_TX_CTX_DESC_IL2TAG2_IL2H = 0x08,
891 I40E_TX_CTX_DESC_SWTCH_NOTAG = 0x00,
892 I40E_TX_CTX_DESC_SWTCH_UPLINK = 0x10,
893 I40E_TX_CTX_DESC_SWTCH_LOCAL = 0x20,
894 I40E_TX_CTX_DESC_SWTCH_VSI = 0x30,
895 I40E_TX_CTX_DESC_SWPE = 0x40
896};
897
898#define I40E_TXD_CTX_QW1_TSO_LEN_SHIFT 30
899#define I40E_TXD_CTX_QW1_TSO_LEN_MASK (0x3FFFFULL << \
900 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT)
901
902#define I40E_TXD_CTX_QW1_MSS_SHIFT 50
903#define I40E_TXD_CTX_QW1_MSS_MASK (0x3FFFULL << \
904 I40E_TXD_CTX_QW1_MSS_SHIFT)
905
906#define I40E_TXD_CTX_QW1_VSI_SHIFT 50
907#define I40E_TXD_CTX_QW1_VSI_MASK (0x1FFULL << I40E_TXD_CTX_QW1_VSI_SHIFT)
908
909#define I40E_TXD_CTX_QW0_EXT_IP_SHIFT 0
910#define I40E_TXD_CTX_QW0_EXT_IP_MASK (0x3ULL << \
911 I40E_TXD_CTX_QW0_EXT_IP_SHIFT)
912
913enum i40e_tx_ctx_desc_eipt_offload {
914 I40E_TX_CTX_EXT_IP_NONE = 0x0,
915 I40E_TX_CTX_EXT_IP_IPV6 = 0x1,
916 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2,
917 I40E_TX_CTX_EXT_IP_IPV4 = 0x3
918};
919
920#define I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT 2
921#define I40E_TXD_CTX_QW0_EXT_IPLEN_MASK (0x3FULL << \
922 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT)
923
924#define I40E_TXD_CTX_QW0_NATT_SHIFT 9
925#define I40E_TXD_CTX_QW0_NATT_MASK (0x3ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
926
927#define I40E_TXD_CTX_UDP_TUNNELING (0x1ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
928#define I40E_TXD_CTX_GRE_TUNNELING (0x2ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
929
930#define I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT 11
931#define I40E_TXD_CTX_QW0_EIP_NOINC_MASK (0x1ULL << \
932 I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT)
933
934#define I40E_TXD_CTX_EIP_NOINC_IPID_CONST I40E_TXD_CTX_QW0_EIP_NOINC_MASK
935
936#define I40E_TXD_CTX_QW0_NATLEN_SHIFT 12
937#define I40E_TXD_CTX_QW0_NATLEN_MASK (0X7FULL << \
938 I40E_TXD_CTX_QW0_NATLEN_SHIFT)
939
940#define I40E_TXD_CTX_QW0_DECTTL_SHIFT 19
941#define I40E_TXD_CTX_QW0_DECTTL_MASK (0xFULL << \
942 I40E_TXD_CTX_QW0_DECTTL_SHIFT)
943
944struct i40e_filter_program_desc {
945 __le32 qindex_flex_ptype_vsi;
946 __le32 rsvd;
947 __le32 dtype_cmd_cntindex;
948 __le32 fd_id;
949};
950#define I40E_TXD_FLTR_QW0_QINDEX_SHIFT 0
951#define I40E_TXD_FLTR_QW0_QINDEX_MASK (0x7FFUL << \
952 I40E_TXD_FLTR_QW0_QINDEX_SHIFT)
953#define I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT 11
954#define I40E_TXD_FLTR_QW0_FLEXOFF_MASK (0x7UL << \
955 I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT)
956#define I40E_TXD_FLTR_QW0_PCTYPE_SHIFT 17
957#define I40E_TXD_FLTR_QW0_PCTYPE_MASK (0x3FUL << \
958 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT)
959
960/* Packet Classifier Types for filters */
961enum i40e_filter_pctype {
b2d36c03 962 /* Note: Values 0-30 are reserved for future use */
d358aa9a 963 I40E_FILTER_PCTYPE_NONF_IPV4_UDP = 31,
b2d36c03 964 /* Note: Value 32 is reserved for future use */
d358aa9a
GR
965 I40E_FILTER_PCTYPE_NONF_IPV4_TCP = 33,
966 I40E_FILTER_PCTYPE_NONF_IPV4_SCTP = 34,
967 I40E_FILTER_PCTYPE_NONF_IPV4_OTHER = 35,
968 I40E_FILTER_PCTYPE_FRAG_IPV4 = 36,
b2d36c03 969 /* Note: Values 37-40 are reserved for future use */
d358aa9a 970 I40E_FILTER_PCTYPE_NONF_IPV6_UDP = 41,
d358aa9a
GR
971 I40E_FILTER_PCTYPE_NONF_IPV6_TCP = 43,
972 I40E_FILTER_PCTYPE_NONF_IPV6_SCTP = 44,
973 I40E_FILTER_PCTYPE_NONF_IPV6_OTHER = 45,
974 I40E_FILTER_PCTYPE_FRAG_IPV6 = 46,
975 /* Note: Value 47 is reserved for future use */
976 I40E_FILTER_PCTYPE_FCOE_OX = 48,
977 I40E_FILTER_PCTYPE_FCOE_RX = 49,
978 I40E_FILTER_PCTYPE_FCOE_OTHER = 50,
979 /* Note: Values 51-62 are reserved for future use */
980 I40E_FILTER_PCTYPE_L2_PAYLOAD = 63,
981};
982
983enum i40e_filter_program_desc_dest {
984 I40E_FILTER_PROGRAM_DESC_DEST_DROP_PACKET = 0x0,
985 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX = 0x1,
986 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_OTHER = 0x2,
987};
988
989enum i40e_filter_program_desc_fd_status {
990 I40E_FILTER_PROGRAM_DESC_FD_STATUS_NONE = 0x0,
991 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID = 0x1,
992 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID_4FLEX_BYTES = 0x2,
993 I40E_FILTER_PROGRAM_DESC_FD_STATUS_8FLEX_BYTES = 0x3,
994};
995
996#define I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT 23
997#define I40E_TXD_FLTR_QW0_DEST_VSI_MASK (0x1FFUL << \
998 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT)
999
1000#define I40E_TXD_FLTR_QW1_CMD_SHIFT 4
1001#define I40E_TXD_FLTR_QW1_CMD_MASK (0xFFFFULL << \
1002 I40E_TXD_FLTR_QW1_CMD_SHIFT)
1003
1004#define I40E_TXD_FLTR_QW1_PCMD_SHIFT (0x0ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
1005#define I40E_TXD_FLTR_QW1_PCMD_MASK (0x7ULL << I40E_TXD_FLTR_QW1_PCMD_SHIFT)
1006
1007enum i40e_filter_program_desc_pcmd {
1008 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE = 0x1,
1009 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE = 0x2,
1010};
1011
1012#define I40E_TXD_FLTR_QW1_DEST_SHIFT (0x3ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
1013#define I40E_TXD_FLTR_QW1_DEST_MASK (0x3ULL << I40E_TXD_FLTR_QW1_DEST_SHIFT)
1014
1015#define I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT (0x7ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
1016#define I40E_TXD_FLTR_QW1_CNT_ENA_MASK (0x1ULL << \
1017 I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT)
1018
1019#define I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT (0x9ULL + \
1020 I40E_TXD_FLTR_QW1_CMD_SHIFT)
1021#define I40E_TXD_FLTR_QW1_FD_STATUS_MASK (0x3ULL << \
1022 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT)
1023
1024#define I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT 20
1025#define I40E_TXD_FLTR_QW1_CNTINDEX_MASK (0x1FFUL << \
1026 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT)
1027
1028enum i40e_filter_type {
1029 I40E_FLOW_DIRECTOR_FLTR = 0,
1030 I40E_PE_QUAD_HASH_FLTR = 1,
1031 I40E_ETHERTYPE_FLTR,
1032 I40E_FCOE_CTX_FLTR,
1033 I40E_MAC_VLAN_FLTR,
1034 I40E_HASH_FLTR
1035};
1036
1037struct i40e_vsi_context {
1038 u16 seid;
1039 u16 uplink_seid;
1040 u16 vsi_number;
1041 u16 vsis_allocated;
1042 u16 vsis_unallocated;
1043 u16 flags;
1044 u8 pf_num;
1045 u8 vf_num;
1046 u8 connection_type;
1047 struct i40e_aqc_vsi_properties_data info;
1048};
1049
4f4e17bd
KK
1050struct i40e_veb_context {
1051 u16 seid;
1052 u16 uplink_seid;
1053 u16 veb_number;
1054 u16 vebs_allocated;
1055 u16 vebs_unallocated;
1056 u16 flags;
1057 struct i40e_aqc_get_veb_parameters_completion info;
1058};
1059
d358aa9a
GR
1060/* Statistics collected by each port, VSI, VEB, and S-channel */
1061struct i40e_eth_stats {
1062 u64 rx_bytes; /* gorc */
1063 u64 rx_unicast; /* uprc */
1064 u64 rx_multicast; /* mprc */
1065 u64 rx_broadcast; /* bprc */
1066 u64 rx_discards; /* rdpc */
d358aa9a
GR
1067 u64 rx_unknown_protocol; /* rupp */
1068 u64 tx_bytes; /* gotc */
1069 u64 tx_unicast; /* uptc */
1070 u64 tx_multicast; /* mptc */
1071 u64 tx_broadcast; /* bptc */
1072 u64 tx_discards; /* tdpc */
1073 u64 tx_errors; /* tepc */
1074};
1075
1076/* Statistics collected by the MAC */
1077struct i40e_hw_port_stats {
1078 /* eth stats collected by the port */
1079 struct i40e_eth_stats eth;
1080
1081 /* additional port specific stats */
1082 u64 tx_dropped_link_down; /* tdold */
1083 u64 crc_errors; /* crcerrs */
1084 u64 illegal_bytes; /* illerrc */
1085 u64 error_bytes; /* errbc */
1086 u64 mac_local_faults; /* mlfc */
1087 u64 mac_remote_faults; /* mrfc */
1088 u64 rx_length_errors; /* rlec */
1089 u64 link_xon_rx; /* lxonrxc */
1090 u64 link_xoff_rx; /* lxoffrxc */
1091 u64 priority_xon_rx[8]; /* pxonrxc[8] */
1092 u64 priority_xoff_rx[8]; /* pxoffrxc[8] */
1093 u64 link_xon_tx; /* lxontxc */
1094 u64 link_xoff_tx; /* lxofftxc */
1095 u64 priority_xon_tx[8]; /* pxontxc[8] */
1096 u64 priority_xoff_tx[8]; /* pxofftxc[8] */
1097 u64 priority_xon_2_xoff[8]; /* pxon2offc[8] */
1098 u64 rx_size_64; /* prc64 */
1099 u64 rx_size_127; /* prc127 */
1100 u64 rx_size_255; /* prc255 */
1101 u64 rx_size_511; /* prc511 */
1102 u64 rx_size_1023; /* prc1023 */
1103 u64 rx_size_1522; /* prc1522 */
1104 u64 rx_size_big; /* prc9522 */
1105 u64 rx_undersize; /* ruc */
1106 u64 rx_fragments; /* rfc */
1107 u64 rx_oversize; /* roc */
1108 u64 rx_jabber; /* rjc */
1109 u64 tx_size_64; /* ptc64 */
1110 u64 tx_size_127; /* ptc127 */
1111 u64 tx_size_255; /* ptc255 */
1112 u64 tx_size_511; /* ptc511 */
1113 u64 tx_size_1023; /* ptc1023 */
1114 u64 tx_size_1522; /* ptc1522 */
1115 u64 tx_size_big; /* ptc9522 */
1116 u64 mac_short_packet_dropped; /* mspdc */
1117 u64 checksum_error; /* xec */
433c47de
ASJ
1118 /* flow director stats */
1119 u64 fd_atr_match;
1120 u64 fd_sb_match;
60ccd45c 1121 u64 fd_atr_tunnel_match;
d0389e51
ASJ
1122 u32 fd_atr_status;
1123 u32 fd_sb_status;
bee5af7e 1124 /* EEE LPI */
10bc478a
GR
1125 u32 tx_lpi_status;
1126 u32 rx_lpi_status;
bee5af7e
ASJ
1127 u64 tx_lpi_count; /* etlpic */
1128 u64 rx_lpi_count; /* erlpic */
d358aa9a
GR
1129};
1130
1131/* Checksum and Shadow RAM pointers */
1132#define I40E_SR_NVM_CONTROL_WORD 0x00
1133#define I40E_SR_EMP_MODULE_PTR 0x0F
4f651a5b 1134#define I40E_SR_NVM_DEV_STARTER_VERSION 0x18
d358aa9a
GR
1135#define I40E_SR_NVM_WAKE_ON_LAN 0x19
1136#define I40E_SR_ALTERNATE_SAN_MAC_ADDRESS_PTR 0x27
1137#define I40E_SR_NVM_EETRACK_LO 0x2D
1138#define I40E_SR_NVM_EETRACK_HI 0x2E
1139#define I40E_SR_VPD_PTR 0x2F
1140#define I40E_SR_PCIE_ALT_AUTO_LOAD_PTR 0x3E
1141#define I40E_SR_SW_CHECKSUM_WORD 0x3F
1142
1143/* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
1144#define I40E_SR_VPD_MODULE_MAX_SIZE 1024
1145#define I40E_SR_PCIE_ALT_MODULE_MAX_SIZE 1024
1146#define I40E_SR_CONTROL_WORD_1_SHIFT 0x06
1147#define I40E_SR_CONTROL_WORD_1_MASK (0x03 << I40E_SR_CONTROL_WORD_1_SHIFT)
1148
1149/* Shadow RAM related */
1150#define I40E_SR_SECTOR_SIZE_IN_WORDS 0x800
1151#define I40E_SR_WORDS_IN_1KB 512
1152/* Checksum should be calculated such that after adding all the words,
1153 * including the checksum word itself, the sum should be 0xBABA.
1154 */
1155#define I40E_SR_SW_CHECKSUM_BASE 0xBABA
1156
1157#define I40E_SRRD_SRCTL_ATTEMPTS 100000
1158
1159enum i40e_switch_element_types {
1160 I40E_SWITCH_ELEMENT_TYPE_MAC = 1,
1161 I40E_SWITCH_ELEMENT_TYPE_PF = 2,
1162 I40E_SWITCH_ELEMENT_TYPE_VF = 3,
1163 I40E_SWITCH_ELEMENT_TYPE_EMP = 4,
1164 I40E_SWITCH_ELEMENT_TYPE_BMC = 6,
1165 I40E_SWITCH_ELEMENT_TYPE_PE = 16,
1166 I40E_SWITCH_ELEMENT_TYPE_VEB = 17,
1167 I40E_SWITCH_ELEMENT_TYPE_PA = 18,
1168 I40E_SWITCH_ELEMENT_TYPE_VSI = 19,
1169};
1170
1171/* Supported EtherType filters */
1172enum i40e_ether_type_index {
1173 I40E_ETHER_TYPE_1588 = 0,
1174 I40E_ETHER_TYPE_FIP = 1,
1175 I40E_ETHER_TYPE_OUI_EXTENDED = 2,
1176 I40E_ETHER_TYPE_MAC_CONTROL = 3,
1177 I40E_ETHER_TYPE_LLDP = 4,
1178 I40E_ETHER_TYPE_EVB_PROTOCOL1 = 5,
1179 I40E_ETHER_TYPE_EVB_PROTOCOL2 = 6,
1180 I40E_ETHER_TYPE_QCN_CNM = 7,
1181 I40E_ETHER_TYPE_8021X = 8,
1182 I40E_ETHER_TYPE_ARP = 9,
1183 I40E_ETHER_TYPE_RSV1 = 10,
1184 I40E_ETHER_TYPE_RSV2 = 11,
1185};
1186
1187/* Filter context base size is 1K */
1188#define I40E_HASH_FILTER_BASE_SIZE 1024
1189/* Supported Hash filter values */
1190enum i40e_hash_filter_size {
1191 I40E_HASH_FILTER_SIZE_1K = 0,
1192 I40E_HASH_FILTER_SIZE_2K = 1,
1193 I40E_HASH_FILTER_SIZE_4K = 2,
1194 I40E_HASH_FILTER_SIZE_8K = 3,
1195 I40E_HASH_FILTER_SIZE_16K = 4,
1196 I40E_HASH_FILTER_SIZE_32K = 5,
1197 I40E_HASH_FILTER_SIZE_64K = 6,
1198 I40E_HASH_FILTER_SIZE_128K = 7,
1199 I40E_HASH_FILTER_SIZE_256K = 8,
1200 I40E_HASH_FILTER_SIZE_512K = 9,
1201 I40E_HASH_FILTER_SIZE_1M = 10,
1202};
1203
1204/* DMA context base size is 0.5K */
1205#define I40E_DMA_CNTX_BASE_SIZE 512
1206/* Supported DMA context values */
1207enum i40e_dma_cntx_size {
1208 I40E_DMA_CNTX_SIZE_512 = 0,
1209 I40E_DMA_CNTX_SIZE_1K = 1,
1210 I40E_DMA_CNTX_SIZE_2K = 2,
1211 I40E_DMA_CNTX_SIZE_4K = 3,
1212 I40E_DMA_CNTX_SIZE_8K = 4,
1213 I40E_DMA_CNTX_SIZE_16K = 5,
1214 I40E_DMA_CNTX_SIZE_32K = 6,
1215 I40E_DMA_CNTX_SIZE_64K = 7,
1216 I40E_DMA_CNTX_SIZE_128K = 8,
1217 I40E_DMA_CNTX_SIZE_256K = 9,
1218};
1219
1220/* Supported Hash look up table (LUT) sizes */
1221enum i40e_hash_lut_size {
1222 I40E_HASH_LUT_SIZE_128 = 0,
1223 I40E_HASH_LUT_SIZE_512 = 1,
1224};
1225
1226/* Structure to hold a per PF filter control settings */
1227struct i40e_filter_control_settings {
1228 /* number of PE Quad Hash filter buckets */
1229 enum i40e_hash_filter_size pe_filt_num;
1230 /* number of PE Quad Hash contexts */
1231 enum i40e_dma_cntx_size pe_cntx_num;
1232 /* number of FCoE filter buckets */
1233 enum i40e_hash_filter_size fcoe_filt_num;
1234 /* number of FCoE DDP contexts */
1235 enum i40e_dma_cntx_size fcoe_cntx_num;
1236 /* size of the Hash LUT */
1237 enum i40e_hash_lut_size hash_lut_size;
1238 /* enable FDIR filters for PF and its VFs */
1239 bool enable_fdir;
1240 /* enable Ethertype filters for PF and its VFs */
1241 bool enable_ethtype;
1242 /* enable MAC/VLAN filters for PF and its VFs */
1243 bool enable_macvlan;
1244};
1245
1246/* Structure to hold device level control filter counts */
1247struct i40e_control_filter_stats {
1248 u16 mac_etype_used; /* Used perfect match MAC/EtherType filters */
1249 u16 etype_used; /* Used perfect EtherType filters */
1250 u16 mac_etype_free; /* Un-used perfect match MAC/EtherType filters */
1251 u16 etype_free; /* Un-used perfect EtherType filters */
1252};
1253
1254enum i40e_reset_type {
1255 I40E_RESET_POR = 0,
1256 I40E_RESET_CORER = 1,
1257 I40E_RESET_GLOBR = 2,
1258 I40E_RESET_EMPR = 3,
1259};
e157ea30
CW
1260
1261/* RSS Hash Table Size */
1262#define I40E_PFQF_CTL_0_HASHLUTSIZE_512 0x00010000
d358aa9a 1263#endif /* _I40E_TYPE_H_ */