]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/intel/igb/igb.h
igb: introduce IGB_PTP_OVERFLOW_CHECK flag
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / intel / igb / igb.h
CommitLineData
e52c0f96
CW
1/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
9d5c8243
AK
23
24/* Linux PRO/1000 Ethernet Driver main header file */
25
26#ifndef _IGB_H_
27#define _IGB_H_
28
29#include "e1000_mac.h"
30#include "e1000_82575.h"
31
74d23cc7 32#include <linux/timecounter.h>
33af6bcc 33#include <linux/net_tstamp.h>
d339b133 34#include <linux/ptp_clock_kernel.h>
b2cb09b1
JP
35#include <linux/bitops.h>
36#include <linux/if_vlan.h>
441fc6fd
CW
37#include <linux/i2c.h>
38#include <linux/i2c-algo-bit.h>
cd14ef54 39#include <linux/pci.h>
f4c01e96 40#include <linux/mdio.h>
38c845c7 41
9d5c8243
AK
42struct igb_adapter;
43
b980ac18 44#define E1000_PCS_CFG_IGN_SD 1
3860a0bf 45
0ba82994 46/* Interrupt defines */
b980ac18
JK
47#define IGB_START_ITR 648 /* ~6000 ints/sec */
48#define IGB_4K_ITR 980
49#define IGB_20K_ITR 196
50#define IGB_70K_ITR 56
9d5c8243 51
9d5c8243 52/* TX/RX descriptor defines */
b980ac18
JK
53#define IGB_DEFAULT_TXD 256
54#define IGB_DEFAULT_TX_WORK 128
55#define IGB_MIN_TXD 80
56#define IGB_MAX_TXD 4096
9d5c8243 57
b980ac18
JK
58#define IGB_DEFAULT_RXD 256
59#define IGB_MIN_RXD 80
60#define IGB_MAX_RXD 4096
9d5c8243 61
b980ac18
JK
62#define IGB_DEFAULT_ITR 3 /* dynamic */
63#define IGB_MAX_ITR_USECS 10000
64#define IGB_MIN_ITR_USECS 10
65#define NON_Q_VECTORS 1
66#define MAX_Q_VECTORS 8
cd14ef54 67#define MAX_MSIX_ENTRIES 10
9d5c8243
AK
68
69/* Transmit and receive queues */
b980ac18
JK
70#define IGB_MAX_RX_QUEUES 8
71#define IGB_MAX_RX_QUEUES_82575 4
72#define IGB_MAX_RX_QUEUES_I211 2
73#define IGB_MAX_TX_QUEUES 8
74#define IGB_MAX_VF_MC_ENTRIES 30
75#define IGB_MAX_VF_FUNCTIONS 8
76#define IGB_MAX_VFTA_ENTRIES 128
77#define IGB_82576_VF_DEV_ID 0x10CA
78#define IGB_I350_VF_DEV_ID 0x1520
4ae196df 79
d67974f0 80/* NVM version defines */
b980ac18
JK
81#define IGB_MAJOR_MASK 0xF000
82#define IGB_MINOR_MASK 0x0FF0
83#define IGB_BUILD_MASK 0x000F
84#define IGB_COMB_VER_MASK 0x00FF
85#define IGB_MAJOR_SHIFT 12
86#define IGB_MINOR_SHIFT 4
87#define IGB_COMB_VER_SHFT 8
88#define IGB_NVM_VER_INVALID 0xFFFF
89#define IGB_ETRACK_SHIFT 16
90#define NVM_ETRACK_WORD 0x0042
91#define NVM_COMB_VER_OFF 0x0083
92#define NVM_COMB_VER_PTR 0x003d
d67974f0 93
3f544d2a
NS
94/* Transmit and receive latency (for PTP timestamps) */
95#define IGB_I210_TX_LATENCY_10 9542
96#define IGB_I210_TX_LATENCY_100 1024
97#define IGB_I210_TX_LATENCY_1000 178
98#define IGB_I210_RX_LATENCY_10 20662
99#define IGB_I210_RX_LATENCY_100 2213
100#define IGB_I210_RX_LATENCY_1000 448
101
4ae196df
AD
102struct vf_data_storage {
103 unsigned char vf_mac_addresses[ETH_ALEN];
104 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
105 u16 num_vf_mc_hashes;
f2ca0dbe
AD
106 u32 flags;
107 unsigned long last_nack;
8151d294
WM
108 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
109 u16 pf_qos;
17dc566c 110 u16 tx_rate;
70ea4783 111 bool spoofchk_enabled;
4ae196df
AD
112};
113
f2ca0dbe 114#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
7d5753f0
AD
115#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
116#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
8151d294 117#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
f2ca0dbe 118
9d5c8243
AK
119/* RX descriptor control thresholds.
120 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
121 * descriptors available in its onboard memory.
122 * Setting this to 0 disables RX descriptor prefetch.
123 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
124 * available in host memory.
125 * If PTHRESH is 0, this should also be 0.
126 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
127 * descriptors until either it has this many to write back, or the
128 * ITR timer expires.
129 */
ceb5f13b 130#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
b980ac18 131#define IGB_RX_HTHRESH 8
ceb5f13b 132#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
b980ac18
JK
133#define IGB_TX_HTHRESH 1
134#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
cd14ef54 135 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
b980ac18 136#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
cd14ef54 137 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
9d5c8243
AK
138
139/* this is the size past which hardware will drop packets when setting LPE=0 */
140#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
141
142/* Supported Rx Buffer Sizes */
de78d1f9
AD
143#define IGB_RXBUFFER_256 256
144#define IGB_RXBUFFER_2048 2048
145#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
146#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
9d5c8243 147
9d5c8243 148/* How many Rx Buffers do we bundle into one write to the hardware ? */
b980ac18 149#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
9d5c8243 150
b980ac18
JK
151#define AUTO_ALL_MODES 0
152#define IGB_EEPROM_APME 0x0400
9d5c8243
AK
153
154#ifndef IGB_MASTER_SLAVE
155/* Switch to override PHY master/slave setting */
156#define IGB_MASTER_SLAVE e1000_ms_hw_default
157#endif
158
b980ac18 159#define IGB_MNG_VLAN_NONE -1
9d5c8243 160
1d9daf45
AD
161enum igb_tx_flags {
162 /* cmd_type flags */
163 IGB_TX_FLAGS_VLAN = 0x01,
164 IGB_TX_FLAGS_TSO = 0x02,
165 IGB_TX_FLAGS_TSTAMP = 0x04,
166
167 /* olinfo flags */
168 IGB_TX_FLAGS_IPV4 = 0x10,
169 IGB_TX_FLAGS_CSUM = 0x20,
170};
171
172/* VLAN info */
b980ac18 173#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
2bbfebe2
AD
174#define IGB_TX_FLAGS_VLAN_SHIFT 16
175
b980ac18 176/* The largest size we can write to the descriptor is 65535. In order to
21ba6fe1
AD
177 * maintain a power of two alignment we have to limit ourselves to 32K.
178 */
179#define IGB_MAX_TXD_PWR 15
a51d8c21 180#define IGB_MAX_DATA_PER_TXD (1u << IGB_MAX_TXD_PWR)
21ba6fe1
AD
181
182/* Tx Descriptors needed, worst case */
183#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
184#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
185
f69aa390
AA
186/* EEPROM byte offsets */
187#define IGB_SFF_8472_SWAP 0x5C
188#define IGB_SFF_8472_COMP 0x5E
189
190/* Bitmasks */
191#define IGB_SFF_ADDRESSING_MODE 0x4
192#define IGB_SFF_8472_UNSUP 0x00
193
9d5c8243 194/* wrapper around a pointer to a socket buffer,
b980ac18
JK
195 * so a DMA handle can be stored along with the buffer
196 */
06034649 197struct igb_tx_buffer {
8542db05 198 union e1000_adv_tx_desc *next_to_watch;
06034649 199 unsigned long time_stamp;
06034649
AD
200 struct sk_buff *skb;
201 unsigned int bytecount;
202 u16 gso_segs;
7af40ad9 203 __be16 protocol;
9005df38 204
c9f14bf3
AD
205 DEFINE_DMA_UNMAP_ADDR(dma);
206 DEFINE_DMA_UNMAP_LEN(len);
ebe42d16 207 u32 tx_flags;
06034649
AD
208};
209
210struct igb_rx_buffer {
9d5c8243 211 dma_addr_t dma;
06034649 212 struct page *page;
1a1c225b 213 unsigned int page_offset;
9d5c8243
AK
214};
215
8c0ab70a 216struct igb_tx_queue_stats {
9d5c8243
AK
217 u64 packets;
218 u64 bytes;
04a5fcaa 219 u64 restart_queue;
12dcd86b 220 u64 restart_queue2;
9d5c8243
AK
221};
222
8c0ab70a
JDB
223struct igb_rx_queue_stats {
224 u64 packets;
225 u64 bytes;
226 u64 drops;
04a5fcaa
AD
227 u64 csum_err;
228 u64 alloc_failed;
8c0ab70a
JDB
229};
230
0ba82994
AD
231struct igb_ring_container {
232 struct igb_ring *ring; /* pointer to linked list of rings */
233 unsigned int total_bytes; /* total bytes processed this int */
234 unsigned int total_packets; /* total packets processed this int */
235 u16 work_limit; /* total work allowed per interrupt */
236 u8 count; /* total number of rings in vector */
237 u8 itr; /* current ITR setting for ring */
238};
239
047e0030 240struct igb_ring {
238ac817
AD
241 struct igb_q_vector *q_vector; /* backlink to q_vector */
242 struct net_device *netdev; /* back pointer to net_device */
243 struct device *dev; /* device pointer for dma mapping */
06034649
AD
244 union { /* array of buffer info structs */
245 struct igb_tx_buffer *tx_buffer_info;
246 struct igb_rx_buffer *rx_buffer_info;
247 };
238ac817
AD
248 void *desc; /* descriptor ring memory */
249 unsigned long flags; /* ring specific flags */
250 void __iomem *tail; /* pointer to ring tail register */
5536d210
AD
251 dma_addr_t dma; /* phys address of the ring */
252 unsigned int size; /* length of desc. ring in bytes */
238ac817
AD
253
254 u16 count; /* number of desc. in the ring */
255 u8 queue_index; /* logical index of the ring*/
256 u8 reg_idx; /* physical index of the ring */
238ac817
AD
257
258 /* everything past this point are written often */
5536d210 259 u16 next_to_clean;
9d5c8243 260 u16 next_to_use;
cbc8e55f 261 u16 next_to_alloc;
9d5c8243 262
9d5c8243
AK
263 union {
264 /* TX */
265 struct {
8c0ab70a 266 struct igb_tx_queue_stats tx_stats;
12dcd86b
ED
267 struct u64_stats_sync tx_syncp;
268 struct u64_stats_sync tx_syncp2;
9d5c8243
AK
269 };
270 /* RX */
271 struct {
1a1c225b 272 struct sk_buff *skb;
8c0ab70a 273 struct igb_rx_queue_stats rx_stats;
12dcd86b 274 struct u64_stats_sync rx_syncp;
9d5c8243
AK
275 };
276 };
5536d210
AD
277} ____cacheline_internodealigned_in_smp;
278
279struct igb_q_vector {
280 struct igb_adapter *adapter; /* backlink */
281 int cpu; /* CPU for DCA */
282 u32 eims_value; /* EIMS mask value */
283
284 u16 itr_val;
285 u8 set_itr;
286 void __iomem *itr_register;
287
288 struct igb_ring_container rx, tx;
289
290 struct napi_struct napi;
291 struct rcu_head rcu; /* to avoid race with update stats on free */
292 char name[IFNAMSIZ + 9];
293
294 /* for dynamic allocation of rings associated with this q_vector */
295 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
9d5c8243
AK
296};
297
866cff06 298enum e1000_ring_flags_t {
866cff06 299 IGB_RING_FLAG_RX_SCTP_CSUM,
8be10e91 300 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
866cff06
AD
301 IGB_RING_FLAG_TX_CTX_IDX,
302 IGB_RING_FLAG_TX_DETECT_HANG
303};
85ad76b2 304
e032afc8 305#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
85ad76b2 306
b980ac18 307#define IGB_RX_DESC(R, i) \
60136906 308 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
b980ac18 309#define IGB_TX_DESC(R, i) \
60136906 310 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
b980ac18 311#define IGB_TX_CTXTDESC(R, i) \
60136906 312 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
9d5c8243 313
3ceb90fd
AD
314/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
315static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
316 const u32 stat_err_bits)
317{
318 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
319}
320
d7ee5b3a
AD
321/* igb_desc_unused - calculate if we have unused descriptors */
322static inline int igb_desc_unused(struct igb_ring *ring)
323{
324 if (ring->next_to_clean > ring->next_to_use)
325 return ring->next_to_clean - ring->next_to_use - 1;
326
327 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
328}
329
e428893b
CW
330#ifdef CONFIG_IGB_HWMON
331
332#define IGB_HWMON_TYPE_LOC 0
333#define IGB_HWMON_TYPE_TEMP 1
334#define IGB_HWMON_TYPE_CAUTION 2
335#define IGB_HWMON_TYPE_MAX 3
336
337struct hwmon_attr {
338 struct device_attribute dev_attr;
339 struct e1000_hw *hw;
340 struct e1000_thermal_diode_data *sensor;
341 char name[12];
342 };
343
344struct hwmon_buff {
e3670b81
GR
345 struct attribute_group group;
346 const struct attribute_group *groups[2];
347 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
348 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
e428893b
CW
349 unsigned int n_hwmon;
350 };
351#endif
352
720db4ff
RC
353#define IGB_N_EXTTS 2
354#define IGB_N_PEROUT 2
355#define IGB_N_SDP 4
c342b39e
LMV
356#define IGB_RETA_SIZE 128
357
9d5c8243 358/* board specific private data structure */
9d5c8243 359struct igb_adapter {
b2cb09b1 360 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
238ac817
AD
361
362 struct net_device *netdev;
363
364 unsigned long state;
365 unsigned int flags;
366
367 unsigned int num_q_vectors;
cd14ef54 368 struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
2e5655e7 369
9d5c8243 370 /* Interrupt Throttle Rate */
4fc82adf
AD
371 u32 rx_itr_setting;
372 u32 tx_itr_setting;
9d5c8243
AK
373 u16 tx_itr;
374 u16 rx_itr;
9d5c8243 375
9d5c8243 376 /* TX */
13fde97a 377 u16 tx_work_limit;
9d5c8243 378 u32 tx_timeout_count;
238ac817
AD
379 int num_tx_queues;
380 struct igb_ring *tx_ring[16];
9d5c8243
AK
381
382 /* RX */
9d5c8243 383 int num_rx_queues;
238ac817 384 struct igb_ring *rx_ring[16];
9d5c8243 385
9d5c8243
AK
386 u32 max_frame_size;
387 u32 min_frame_size;
388
238ac817
AD
389 struct timer_list watchdog_timer;
390 struct timer_list phy_info_timer;
391
392 u16 mng_vlan_id;
393 u32 bd_number;
394 u32 wol;
395 u32 en_mng_pt;
396 u16 link_speed;
397 u16 link_duplex;
398
73bf8048
JW
399 u8 __iomem *io_addr; /* Mainly for iounmap use */
400
238ac817
AD
401 struct work_struct reset_task;
402 struct work_struct watchdog_task;
403 bool fc_autoneg;
404 u8 tx_timeout_factor;
405 struct timer_list blink_timer;
406 unsigned long led_status;
407
9d5c8243 408 /* OS defined structs */
9d5c8243 409 struct pci_dev *pdev;
9d5c8243 410
12dcd86b
ED
411 spinlock_t stats64_lock;
412 struct rtnl_link_stats64 stats64;
413
9d5c8243
AK
414 /* structs defined in e1000_hw.h */
415 struct e1000_hw hw;
416 struct e1000_hw_stats stats;
417 struct e1000_phy_info phy_info;
9d5c8243
AK
418
419 u32 test_icr;
420 struct igb_ring test_tx_ring;
421 struct igb_ring test_rx_ring;
422
423 int msg_enable;
047e0030 424
047e0030 425 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
9d5c8243 426 u32 eims_enable_mask;
844290e5 427 u32 eims_other;
9d5c8243
AK
428
429 /* to not mess up cache alignment, always add to the bottom */
2e5655e7
AD
430 u16 tx_ring_count;
431 u16 rx_ring_count;
1bfaf07b 432 unsigned int vfs_allocated_count;
4ae196df 433 struct vf_data_storage *vf_data;
17dc566c 434 int vf_rate_link_speed;
a99955fc 435 u32 rss_queues;
13800469 436 u32 wvbr;
1128c756 437 u32 *shadow_vfta;
d339b133
RC
438
439 struct ptp_clock *ptp_clock;
a79f4f88
MV
440 struct ptp_clock_info ptp_caps;
441 struct delayed_work ptp_overflow_work;
1f6e8178
MV
442 struct work_struct ptp_tx_work;
443 struct sk_buff *ptp_tx_skb;
6ab5f7b2 444 struct hwtstamp_config tstamp_config;
428f1f71 445 unsigned long ptp_tx_start;
fc580751 446 unsigned long last_rx_ptp_check;
5499a968 447 unsigned long last_rx_timestamp;
462f1188 448 unsigned int ptp_flags;
d339b133
RC
449 spinlock_t tmreg_lock;
450 struct cyclecounter cc;
451 struct timecounter tc;
428f1f71 452 u32 tx_hwtstamp_timeouts;
fc580751 453 u32 rx_hwtstamp_cleared;
3c89f6d0 454
720db4ff
RC
455 struct ptp_pin_desc sdp_config[IGB_N_SDP];
456 struct {
40c9b079
AB
457 struct timespec64 start;
458 struct timespec64 period;
720db4ff
RC
459 } perout[IGB_N_PEROUT];
460
d67974f0 461 char fw_version[32];
e428893b 462#ifdef CONFIG_IGB_HWMON
e3670b81 463 struct hwmon_buff *igb_hwmon_buff;
e428893b
CW
464 bool ets;
465#endif
441fc6fd
CW
466 struct i2c_algo_bit_data i2c_algo;
467 struct i2c_adapter i2c_adap;
603e86fa 468 struct i2c_client *i2c_client;
ed12cc9a
LMV
469 u32 rss_indir_tbl_init;
470 u8 rss_indir_tbl[IGB_RETA_SIZE];
aa9b8cc4
AA
471
472 unsigned long link_check_timeout;
56cec249
CW
473 int copper_tries;
474 struct e1000_info ei;
f4c01e96 475 u16 eee_advert;
9d5c8243
AK
476};
477
462f1188
JK
478/* flags controlling PTP/1588 function */
479#define IGB_PTP_ENABLED BIT(0)
63737166 480#define IGB_PTP_OVERFLOW_CHECK BIT(1)
462f1188 481
a51d8c21
JK
482#define IGB_FLAG_HAS_MSI BIT(0)
483#define IGB_FLAG_DCA_ENABLED BIT(1)
484#define IGB_FLAG_QUAD_PORT_A BIT(2)
485#define IGB_FLAG_QUEUE_PAIRS BIT(3)
486#define IGB_FLAG_DMAC BIT(4)
a51d8c21
JK
487#define IGB_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
488#define IGB_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
489#define IGB_FLAG_WOL_SUPPORTED BIT(8)
490#define IGB_FLAG_NEED_LINK_UPDATE BIT(9)
491#define IGB_FLAG_MEDIA_RESET BIT(10)
492#define IGB_FLAG_MAS_CAPABLE BIT(11)
493#define IGB_FLAG_MAS_ENABLE BIT(12)
494#define IGB_FLAG_HAS_MSIX BIT(13)
495#define IGB_FLAG_EEE BIT(14)
16903caa 496#define IGB_FLAG_VLAN_PROMISC BIT(15)
56cec249
CW
497
498/* Media Auto Sense */
499#define IGB_MAS_ENABLE_0 0X0001
500#define IGB_MAS_ENABLE_1 0X0002
501#define IGB_MAS_ENABLE_2 0X0004
502#define IGB_MAS_ENABLE_3 0X0008
831ec0b4
CW
503
504/* DMA Coalescing defines */
b980ac18
JK
505#define IGB_MIN_TXPBSIZE 20408
506#define IGB_TX_BUF_4096 4096
507#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
7dfc16fa 508
b980ac18
JK
509#define IGB_82576_TSYNC_SHIFT 19
510#define IGB_TS_HDR_LEN 16
9d5c8243
AK
511enum e1000_state_t {
512 __IGB_TESTING,
513 __IGB_RESETTING,
ed4420a3
JK
514 __IGB_DOWN,
515 __IGB_PTP_TX_IN_PROGRESS,
9d5c8243
AK
516};
517
518enum igb_boards {
519 board_82575,
520};
521
522extern char igb_driver_name[];
523extern char igb_driver_version[];
524
46eafa59
SA
525int igb_open(struct net_device *netdev);
526int igb_close(struct net_device *netdev);
5ccc921a
JP
527int igb_up(struct igb_adapter *);
528void igb_down(struct igb_adapter *);
529void igb_reinit_locked(struct igb_adapter *);
530void igb_reset(struct igb_adapter *);
907b7835 531int igb_reinit_queues(struct igb_adapter *);
5ccc921a
JP
532void igb_write_rss_indir_tbl(struct igb_adapter *);
533int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
534int igb_setup_tx_resources(struct igb_ring *);
535int igb_setup_rx_resources(struct igb_ring *);
536void igb_free_tx_resources(struct igb_ring *);
537void igb_free_rx_resources(struct igb_ring *);
538void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
539void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
540void igb_setup_tctl(struct igb_adapter *);
541void igb_setup_rctl(struct igb_adapter *);
542netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
543void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
544void igb_alloc_rx_buffers(struct igb_ring *, u16);
545void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
546bool igb_has_link(struct igb_adapter *adapter);
547void igb_set_ethtool_ops(struct net_device *);
548void igb_power_up_link(struct igb_adapter *);
549void igb_set_fw_version(struct igb_adapter *);
550void igb_ptp_init(struct igb_adapter *adapter);
551void igb_ptp_stop(struct igb_adapter *adapter);
552void igb_ptp_reset(struct igb_adapter *adapter);
5ccc921a 553void igb_ptp_rx_hang(struct igb_adapter *adapter);
5ccc921a
JP
554void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
555void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
556 struct sk_buff *skb);
6ab5f7b2
JK
557int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
558int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
72ddef05 559void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
e428893b 560#ifdef CONFIG_IGB_HWMON
5ccc921a
JP
561void igb_sysfs_exit(struct igb_adapter *adapter);
562int igb_sysfs_init(struct igb_adapter *adapter);
e428893b 563#endif
f5f4cf08
AD
564static inline s32 igb_reset_phy(struct e1000_hw *hw)
565{
a8d2a0c2
AD
566 if (hw->phy.ops.reset)
567 return hw->phy.ops.reset(hw);
f5f4cf08
AD
568
569 return 0;
570}
571
572static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
573{
a8d2a0c2
AD
574 if (hw->phy.ops.read_reg)
575 return hw->phy.ops.read_reg(hw, offset, data);
f5f4cf08
AD
576
577 return 0;
578}
579
580static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
581{
a8d2a0c2
AD
582 if (hw->phy.ops.write_reg)
583 return hw->phy.ops.write_reg(hw, offset, data);
f5f4cf08
AD
584
585 return 0;
586}
587
588static inline s32 igb_get_phy_info(struct e1000_hw *hw)
589{
590 if (hw->phy.ops.get_phy_info)
591 return hw->phy.ops.get_phy_info(hw);
592
593 return 0;
594}
595
bdbc0631
ED
596static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
597{
598 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
599}
600
9d5c8243 601#endif /* _IGB_H_ */