]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/ethernet/intel/ixgbe/ixgbe_main.c
net: add might_sleep() call to napi_disable
[mirror_ubuntu-zesty-kernel.git] / drivers / net / ethernet / intel / ixgbe / ixgbe_main.c
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
434c5e39 4 Copyright(c) 1999 - 2013 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
a6b7a407 35#include <linux/interrupt.h>
9a799d71
AK
36#include <linux/ip.h>
37#include <linux/tcp.h>
897ab156 38#include <linux/sctp.h>
60127865 39#include <linux/pkt_sched.h>
9a799d71 40#include <linux/ipv6.h>
5a0e3ad6 41#include <linux/slab.h>
9a799d71
AK
42#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
01789349 45#include <linux/if.h>
9a799d71 46#include <linux/if_vlan.h>
815cccbf 47#include <linux/if_bridge.h>
70c71606 48#include <linux/prefetch.h>
eacd73f7 49#include <scsi/fc/fc_fcoe.h>
9a799d71
AK
50
51#include "ixgbe.h"
52#include "ixgbe_common.h"
ee5f784a 53#include "ixgbe_dcb_82599.h"
1cdd1ec8 54#include "ixgbe_sriov.h"
9a799d71
AK
55
56char ixgbe_driver_name[] = "ixgbe";
9c8eb720 57static const char ixgbe_driver_string[] =
e8e9f696 58 "Intel(R) 10 Gigabit PCI Express Network Driver";
8af3c33f 59#ifdef IXGBE_FCOE
ea81875a
NP
60char ixgbe_default_device_descr[] =
61 "Intel(R) 10 Gigabit Network Connection";
8af3c33f
JK
62#else
63static char ixgbe_default_device_descr[] =
64 "Intel(R) 10 Gigabit Network Connection";
65#endif
93ac03be 66#define DRV_VERSION "3.15.1-k"
9c8eb720 67const char ixgbe_driver_version[] = DRV_VERSION;
a52055e0 68static const char ixgbe_copyright[] =
434c5e39 69 "Copyright (c) 1999-2013 Intel Corporation.";
9a799d71
AK
70
71static const struct ixgbe_info *ixgbe_info_tbl[] = {
b4617240 72 [board_82598] = &ixgbe_82598_info,
e8e26350 73 [board_82599] = &ixgbe_82599_info,
fe15e8e1 74 [board_X540] = &ixgbe_X540_info,
9a799d71
AK
75};
76
77/* ixgbe_pci_tbl - PCI Device ID Table
78 *
79 * Wildcard entries (PCI_ANY_ID) should come last
80 * Last entry must be all 0s
81 *
82 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
83 * Class, Class Mask, private data (not used) }
84 */
a3aa1884 85static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
54239c67
AD
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
8f58332b 112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
7d145282 113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
9e791e4a 114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
df376f0d 115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
9a799d71
AK
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
5dd2d332 121#ifdef CONFIG_IXGBE_DCA
bd0362dd 122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
e8e9f696 123 void *p);
bd0362dd
JC
124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
1cdd1ec8
GR
131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
e8e9f696 134MODULE_PARM_DESC(max_vfs,
6b42a9c5 135 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
1cdd1ec8
GR
136#endif /* CONFIG_PCI_IOV */
137
8ef78adc
PWJ
138static unsigned int allow_unsupported_sfp;
139module_param(allow_unsupported_sfp, uint, 0);
140MODULE_PARM_DESC(allow_unsupported_sfp,
141 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
142
b3f4d599 143#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
144static int debug = -1;
145module_param(debug, int, 0);
146MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
147
9a799d71
AK
148MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
149MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
150MODULE_LICENSE("GPL");
151MODULE_VERSION(DRV_VERSION);
152
b8e82001
JK
153static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
154 u32 reg, u16 *value)
155{
b8e82001
JK
156 struct pci_dev *parent_dev;
157 struct pci_bus *parent_bus;
158
159 parent_bus = adapter->pdev->bus->parent;
160 if (!parent_bus)
161 return -1;
162
163 parent_dev = parent_bus->self;
164 if (!parent_dev)
165 return -1;
166
c0798edf 167 if (!pci_is_pcie(parent_dev))
b8e82001
JK
168 return -1;
169
c0798edf 170 pcie_capability_read_word(parent_dev, reg, value);
b8e82001
JK
171 return 0;
172}
173
174static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
175{
176 struct ixgbe_hw *hw = &adapter->hw;
177 u16 link_status = 0;
178 int err;
179
180 hw->bus.type = ixgbe_bus_type_pci_express;
181
182 /* Get the negotiated link width and speed from PCI config space of the
183 * parent, as this device is behind a switch
184 */
185 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
186
187 /* assume caller will handle error case */
188 if (err)
189 return err;
190
191 hw->bus.width = ixgbe_convert_bus_width(link_status);
192 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
193
194 return 0;
195}
196
e027d1ae
JK
197/**
198 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
199 * @hw: hw specific details
200 *
201 * This function is used by probe to determine whether a device's PCI-Express
202 * bandwidth details should be gathered from the parent bus instead of from the
203 * device. Used to ensure that various locations all have the correct device ID
204 * checks.
205 */
206static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
207{
208 switch (hw->device_id) {
209 case IXGBE_DEV_ID_82599_SFP_SF_QP:
8f58332b 210 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
e027d1ae
JK
211 return true;
212 default:
213 return false;
214 }
215}
216
217static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
218 int expected_gts)
219{
220 int max_gts = 0;
221 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
222 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
223 struct pci_dev *pdev;
224
225 /* determine whether to use the the parent device
226 */
227 if (ixgbe_pcie_from_parent(&adapter->hw))
228 pdev = adapter->pdev->bus->parent->self;
229 else
230 pdev = adapter->pdev;
231
232 if (pcie_get_minimum_link(pdev, &speed, &width) ||
233 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
234 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
235 return;
236 }
237
238 switch (speed) {
239 case PCIE_SPEED_2_5GT:
240 /* 8b/10b encoding reduces max throughput by 20% */
241 max_gts = 2 * width;
242 break;
243 case PCIE_SPEED_5_0GT:
244 /* 8b/10b encoding reduces max throughput by 20% */
245 max_gts = 4 * width;
246 break;
247 case PCIE_SPEED_8_0GT:
248 /* 128b/130b encoding only reduces throughput by 1% */
249 max_gts = 8 * width;
250 break;
251 default:
252 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
253 return;
254 }
255
256 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
257 max_gts);
258 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
259 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
260 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
261 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
262 "Unknown"),
263 width,
264 (speed == PCIE_SPEED_2_5GT ? "20%" :
265 speed == PCIE_SPEED_5_0GT ? "20%" :
266 speed == PCIE_SPEED_8_0GT ? "N/a" :
267 "Unknown"));
268
269 if (max_gts < expected_gts) {
270 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
271 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
272 expected_gts);
273 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
274 }
275}
276
7086400d
AD
277static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
278{
279 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
280 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
281 schedule_work(&adapter->service_task);
282}
283
284static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
285{
286 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
287
52f33af8 288 /* flush memory to make sure state is correct before next watchdog */
7086400d
AD
289 smp_mb__before_clear_bit();
290 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
291}
292
dcd79aeb
TI
293struct ixgbe_reg_info {
294 u32 ofs;
295 char *name;
296};
297
298static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
299
300 /* General Registers */
301 {IXGBE_CTRL, "CTRL"},
302 {IXGBE_STATUS, "STATUS"},
303 {IXGBE_CTRL_EXT, "CTRL_EXT"},
304
305 /* Interrupt Registers */
306 {IXGBE_EICR, "EICR"},
307
308 /* RX Registers */
309 {IXGBE_SRRCTL(0), "SRRCTL"},
310 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
311 {IXGBE_RDLEN(0), "RDLEN"},
312 {IXGBE_RDH(0), "RDH"},
313 {IXGBE_RDT(0), "RDT"},
314 {IXGBE_RXDCTL(0), "RXDCTL"},
315 {IXGBE_RDBAL(0), "RDBAL"},
316 {IXGBE_RDBAH(0), "RDBAH"},
317
318 /* TX Registers */
319 {IXGBE_TDBAL(0), "TDBAL"},
320 {IXGBE_TDBAH(0), "TDBAH"},
321 {IXGBE_TDLEN(0), "TDLEN"},
322 {IXGBE_TDH(0), "TDH"},
323 {IXGBE_TDT(0), "TDT"},
324 {IXGBE_TXDCTL(0), "TXDCTL"},
325
326 /* List Terminator */
327 {}
328};
329
330
331/*
332 * ixgbe_regdump - register printout routine
333 */
334static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
335{
336 int i = 0, j = 0;
337 char rname[16];
338 u32 regs[64];
339
340 switch (reginfo->ofs) {
341 case IXGBE_SRRCTL(0):
342 for (i = 0; i < 64; i++)
343 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
344 break;
345 case IXGBE_DCA_RXCTRL(0):
346 for (i = 0; i < 64; i++)
347 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
348 break;
349 case IXGBE_RDLEN(0):
350 for (i = 0; i < 64; i++)
351 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
352 break;
353 case IXGBE_RDH(0):
354 for (i = 0; i < 64; i++)
355 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
356 break;
357 case IXGBE_RDT(0):
358 for (i = 0; i < 64; i++)
359 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
360 break;
361 case IXGBE_RXDCTL(0):
362 for (i = 0; i < 64; i++)
363 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
364 break;
365 case IXGBE_RDBAL(0):
366 for (i = 0; i < 64; i++)
367 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
368 break;
369 case IXGBE_RDBAH(0):
370 for (i = 0; i < 64; i++)
371 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
372 break;
373 case IXGBE_TDBAL(0):
374 for (i = 0; i < 64; i++)
375 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
376 break;
377 case IXGBE_TDBAH(0):
378 for (i = 0; i < 64; i++)
379 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
380 break;
381 case IXGBE_TDLEN(0):
382 for (i = 0; i < 64; i++)
383 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
384 break;
385 case IXGBE_TDH(0):
386 for (i = 0; i < 64; i++)
387 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
388 break;
389 case IXGBE_TDT(0):
390 for (i = 0; i < 64; i++)
391 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
392 break;
393 case IXGBE_TXDCTL(0):
394 for (i = 0; i < 64; i++)
395 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
396 break;
397 default:
c7689578 398 pr_info("%-15s %08x\n", reginfo->name,
dcd79aeb
TI
399 IXGBE_READ_REG(hw, reginfo->ofs));
400 return;
401 }
402
403 for (i = 0; i < 8; i++) {
404 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
c7689578 405 pr_err("%-15s", rname);
dcd79aeb 406 for (j = 0; j < 8; j++)
c7689578
JP
407 pr_cont(" %08x", regs[i*8+j]);
408 pr_cont("\n");
dcd79aeb
TI
409 }
410
411}
412
413/*
414 * ixgbe_dump - Print registers, tx-rings and rx-rings
415 */
416static void ixgbe_dump(struct ixgbe_adapter *adapter)
417{
418 struct net_device *netdev = adapter->netdev;
419 struct ixgbe_hw *hw = &adapter->hw;
420 struct ixgbe_reg_info *reginfo;
421 int n = 0;
422 struct ixgbe_ring *tx_ring;
729739b7 423 struct ixgbe_tx_buffer *tx_buffer;
dcd79aeb
TI
424 union ixgbe_adv_tx_desc *tx_desc;
425 struct my_u0 { u64 a; u64 b; } *u0;
426 struct ixgbe_ring *rx_ring;
427 union ixgbe_adv_rx_desc *rx_desc;
428 struct ixgbe_rx_buffer *rx_buffer_info;
429 u32 staterr;
430 int i = 0;
431
432 if (!netif_msg_hw(adapter))
433 return;
434
435 /* Print netdevice Info */
436 if (netdev) {
437 dev_info(&adapter->pdev->dev, "Net device Info\n");
c7689578 438 pr_info("Device Name state "
dcd79aeb 439 "trans_start last_rx\n");
c7689578
JP
440 pr_info("%-15s %016lX %016lX %016lX\n",
441 netdev->name,
442 netdev->state,
443 netdev->trans_start,
444 netdev->last_rx);
dcd79aeb
TI
445 }
446
447 /* Print Registers */
448 dev_info(&adapter->pdev->dev, "Register Dump\n");
c7689578 449 pr_info(" Register Name Value\n");
dcd79aeb
TI
450 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
451 reginfo->name; reginfo++) {
452 ixgbe_regdump(hw, reginfo);
453 }
454
455 /* Print TX Ring Summary */
456 if (!netdev || !netif_running(netdev))
457 goto exit;
458
459 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
8ad88e37
JH
460 pr_info(" %s %s %s %s\n",
461 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
462 "leng", "ntw", "timestamp");
dcd79aeb
TI
463 for (n = 0; n < adapter->num_tx_queues; n++) {
464 tx_ring = adapter->tx_ring[n];
729739b7 465 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
8ad88e37 466 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
dcd79aeb 467 n, tx_ring->next_to_use, tx_ring->next_to_clean,
729739b7
AD
468 (u64)dma_unmap_addr(tx_buffer, dma),
469 dma_unmap_len(tx_buffer, len),
470 tx_buffer->next_to_watch,
471 (u64)tx_buffer->time_stamp);
dcd79aeb
TI
472 }
473
474 /* Print TX Rings */
475 if (!netif_msg_tx_done(adapter))
476 goto rx_ring_summary;
477
478 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
479
480 /* Transmit Descriptor Formats
481 *
39ac868a 482 * 82598 Advanced Transmit Descriptor
dcd79aeb
TI
483 * +--------------------------------------------------------------+
484 * 0 | Buffer Address [63:0] |
485 * +--------------------------------------------------------------+
39ac868a 486 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
dcd79aeb
TI
487 * +--------------------------------------------------------------+
488 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
39ac868a
JH
489 *
490 * 82598 Advanced Transmit Descriptor (Write-Back Format)
491 * +--------------------------------------------------------------+
492 * 0 | RSV [63:0] |
493 * +--------------------------------------------------------------+
494 * 8 | RSV | STA | NXTSEQ |
495 * +--------------------------------------------------------------+
496 * 63 36 35 32 31 0
497 *
498 * 82599+ Advanced Transmit Descriptor
499 * +--------------------------------------------------------------+
500 * 0 | Buffer Address [63:0] |
501 * +--------------------------------------------------------------+
502 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
503 * +--------------------------------------------------------------+
504 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
505 *
506 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
507 * +--------------------------------------------------------------+
508 * 0 | RSV [63:0] |
509 * +--------------------------------------------------------------+
510 * 8 | RSV | STA | RSV |
511 * +--------------------------------------------------------------+
512 * 63 36 35 32 31 0
dcd79aeb
TI
513 */
514
515 for (n = 0; n < adapter->num_tx_queues; n++) {
516 tx_ring = adapter->tx_ring[n];
c7689578
JP
517 pr_info("------------------------------------\n");
518 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
519 pr_info("------------------------------------\n");
8ad88e37
JH
520 pr_info("%s%s %s %s %s %s\n",
521 "T [desc] [address 63:0 ] ",
522 "[PlPOIdStDDt Ln] [bi->dma ] ",
523 "leng", "ntw", "timestamp", "bi->skb");
dcd79aeb
TI
524
525 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
e4f74028 526 tx_desc = IXGBE_TX_DESC(tx_ring, i);
729739b7 527 tx_buffer = &tx_ring->tx_buffer_info[i];
dcd79aeb 528 u0 = (struct my_u0 *)tx_desc;
8ad88e37
JH
529 if (dma_unmap_len(tx_buffer, len) > 0) {
530 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
531 i,
532 le64_to_cpu(u0->a),
533 le64_to_cpu(u0->b),
534 (u64)dma_unmap_addr(tx_buffer, dma),
729739b7 535 dma_unmap_len(tx_buffer, len),
8ad88e37
JH
536 tx_buffer->next_to_watch,
537 (u64)tx_buffer->time_stamp,
538 tx_buffer->skb);
539 if (i == tx_ring->next_to_use &&
540 i == tx_ring->next_to_clean)
541 pr_cont(" NTC/U\n");
542 else if (i == tx_ring->next_to_use)
543 pr_cont(" NTU\n");
544 else if (i == tx_ring->next_to_clean)
545 pr_cont(" NTC\n");
546 else
547 pr_cont("\n");
548
549 if (netif_msg_pktdata(adapter) &&
550 tx_buffer->skb)
551 print_hex_dump(KERN_INFO, "",
552 DUMP_PREFIX_ADDRESS, 16, 1,
553 tx_buffer->skb->data,
554 dma_unmap_len(tx_buffer, len),
555 true);
556 }
dcd79aeb
TI
557 }
558 }
559
560 /* Print RX Rings Summary */
561rx_ring_summary:
562 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
c7689578 563 pr_info("Queue [NTU] [NTC]\n");
dcd79aeb
TI
564 for (n = 0; n < adapter->num_rx_queues; n++) {
565 rx_ring = adapter->rx_ring[n];
c7689578
JP
566 pr_info("%5d %5X %5X\n",
567 n, rx_ring->next_to_use, rx_ring->next_to_clean);
dcd79aeb
TI
568 }
569
570 /* Print RX Rings */
571 if (!netif_msg_rx_status(adapter))
572 goto exit;
573
574 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
575
39ac868a
JH
576 /* Receive Descriptor Formats
577 *
578 * 82598 Advanced Receive Descriptor (Read) Format
dcd79aeb
TI
579 * 63 1 0
580 * +-----------------------------------------------------+
581 * 0 | Packet Buffer Address [63:1] |A0/NSE|
582 * +----------------------------------------------+------+
583 * 8 | Header Buffer Address [63:1] | DD |
584 * +-----------------------------------------------------+
585 *
586 *
39ac868a 587 * 82598 Advanced Receive Descriptor (Write-Back) Format
dcd79aeb
TI
588 *
589 * 63 48 47 32 31 30 21 20 16 15 4 3 0
590 * +------------------------------------------------------+
39ac868a
JH
591 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
592 * | Packet | IP | | | | Type | Type |
593 * | Checksum | Ident | | | | | |
dcd79aeb
TI
594 * +------------------------------------------------------+
595 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
596 * +------------------------------------------------------+
597 * 63 48 47 32 31 20 19 0
39ac868a
JH
598 *
599 * 82599+ Advanced Receive Descriptor (Read) Format
600 * 63 1 0
601 * +-----------------------------------------------------+
602 * 0 | Packet Buffer Address [63:1] |A0/NSE|
603 * +----------------------------------------------+------+
604 * 8 | Header Buffer Address [63:1] | DD |
605 * +-----------------------------------------------------+
606 *
607 *
608 * 82599+ Advanced Receive Descriptor (Write-Back) Format
609 *
610 * 63 48 47 32 31 30 21 20 17 16 4 3 0
611 * +------------------------------------------------------+
612 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
613 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
614 * |/ Flow Dir Flt ID | | | | | |
615 * +------------------------------------------------------+
616 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
617 * +------------------------------------------------------+
618 * 63 48 47 32 31 20 19 0
dcd79aeb 619 */
39ac868a 620
dcd79aeb
TI
621 for (n = 0; n < adapter->num_rx_queues; n++) {
622 rx_ring = adapter->rx_ring[n];
c7689578
JP
623 pr_info("------------------------------------\n");
624 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
625 pr_info("------------------------------------\n");
8ad88e37
JH
626 pr_info("%s%s%s",
627 "R [desc] [ PktBuf A0] ",
628 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
dcd79aeb 629 "<-- Adv Rx Read format\n");
8ad88e37
JH
630 pr_info("%s%s%s",
631 "RWB[desc] [PcsmIpSHl PtRs] ",
632 "[vl er S cks ln] ---------------- [bi->skb ] ",
dcd79aeb
TI
633 "<-- Adv Rx Write-Back format\n");
634
635 for (i = 0; i < rx_ring->count; i++) {
636 rx_buffer_info = &rx_ring->rx_buffer_info[i];
e4f74028 637 rx_desc = IXGBE_RX_DESC(rx_ring, i);
dcd79aeb
TI
638 u0 = (struct my_u0 *)rx_desc;
639 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
640 if (staterr & IXGBE_RXD_STAT_DD) {
641 /* Descriptor Done */
c7689578 642 pr_info("RWB[0x%03X] %016llX "
dcd79aeb
TI
643 "%016llX ---------------- %p", i,
644 le64_to_cpu(u0->a),
645 le64_to_cpu(u0->b),
646 rx_buffer_info->skb);
647 } else {
c7689578 648 pr_info("R [0x%03X] %016llX "
dcd79aeb
TI
649 "%016llX %016llX %p", i,
650 le64_to_cpu(u0->a),
651 le64_to_cpu(u0->b),
652 (u64)rx_buffer_info->dma,
653 rx_buffer_info->skb);
654
9c50c035
ET
655 if (netif_msg_pktdata(adapter) &&
656 rx_buffer_info->dma) {
dcd79aeb
TI
657 print_hex_dump(KERN_INFO, "",
658 DUMP_PREFIX_ADDRESS, 16, 1,
9c50c035
ET
659 page_address(rx_buffer_info->page) +
660 rx_buffer_info->page_offset,
f800326d 661 ixgbe_rx_bufsz(rx_ring), true);
dcd79aeb
TI
662 }
663 }
664
665 if (i == rx_ring->next_to_use)
c7689578 666 pr_cont(" NTU\n");
dcd79aeb 667 else if (i == rx_ring->next_to_clean)
c7689578 668 pr_cont(" NTC\n");
dcd79aeb 669 else
c7689578 670 pr_cont("\n");
dcd79aeb
TI
671
672 }
673 }
674
675exit:
676 return;
677}
678
5eba3699
AV
679static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
680{
681 u32 ctrl_ext;
682
683 /* Let firmware take over control of h/w */
684 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
685 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
e8e9f696 686 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
5eba3699
AV
687}
688
689static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
690{
691 u32 ctrl_ext;
692
693 /* Let firmware know the driver has taken over */
694 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
695 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
e8e9f696 696 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
5eba3699 697}
9a799d71 698
49ce9c2c 699/**
e8e26350
PW
700 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
701 * @adapter: pointer to adapter struct
702 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
703 * @queue: queue to map the corresponding interrupt to
704 * @msix_vector: the vector to map to the corresponding queue
705 *
706 */
707static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
e8e9f696 708 u8 queue, u8 msix_vector)
9a799d71
AK
709{
710 u32 ivar, index;
e8e26350
PW
711 struct ixgbe_hw *hw = &adapter->hw;
712 switch (hw->mac.type) {
713 case ixgbe_mac_82598EB:
714 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
715 if (direction == -1)
716 direction = 0;
717 index = (((direction * 64) + queue) >> 2) & 0x1F;
718 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
719 ivar &= ~(0xFF << (8 * (queue & 0x3)));
720 ivar |= (msix_vector << (8 * (queue & 0x3)));
721 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
722 break;
723 case ixgbe_mac_82599EB:
b93a2226 724 case ixgbe_mac_X540:
e8e26350
PW
725 if (direction == -1) {
726 /* other causes */
727 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
728 index = ((queue & 1) * 8);
729 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
730 ivar &= ~(0xFF << index);
731 ivar |= (msix_vector << index);
732 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
733 break;
734 } else {
735 /* tx or rx causes */
736 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
737 index = ((16 * (queue & 1)) + (8 * direction));
738 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
739 ivar &= ~(0xFF << index);
740 ivar |= (msix_vector << index);
741 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
742 break;
743 }
744 default:
745 break;
746 }
9a799d71
AK
747}
748
fe49f04a 749static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
e8e9f696 750 u64 qmask)
fe49f04a
AD
751{
752 u32 mask;
753
bd508178
AD
754 switch (adapter->hw.mac.type) {
755 case ixgbe_mac_82598EB:
fe49f04a
AD
756 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
757 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
bd508178
AD
758 break;
759 case ixgbe_mac_82599EB:
b93a2226 760 case ixgbe_mac_X540:
fe49f04a
AD
761 mask = (qmask & 0xFFFFFFFF);
762 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
763 mask = (qmask >> 32);
764 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
bd508178
AD
765 break;
766 default:
767 break;
fe49f04a
AD
768 }
769}
770
729739b7
AD
771void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
772 struct ixgbe_tx_buffer *tx_buffer)
9a799d71 773{
729739b7
AD
774 if (tx_buffer->skb) {
775 dev_kfree_skb_any(tx_buffer->skb);
776 if (dma_unmap_len(tx_buffer, len))
d3d00239 777 dma_unmap_single(ring->dev,
729739b7
AD
778 dma_unmap_addr(tx_buffer, dma),
779 dma_unmap_len(tx_buffer, len),
780 DMA_TO_DEVICE);
781 } else if (dma_unmap_len(tx_buffer, len)) {
782 dma_unmap_page(ring->dev,
783 dma_unmap_addr(tx_buffer, dma),
784 dma_unmap_len(tx_buffer, len),
785 DMA_TO_DEVICE);
e5a43549 786 }
729739b7
AD
787 tx_buffer->next_to_watch = NULL;
788 tx_buffer->skb = NULL;
789 dma_unmap_len_set(tx_buffer, len, 0);
790 /* tx_buffer must be completely set up in the transmit path */
9a799d71
AK
791}
792
943561d3 793static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
c84d324c
JF
794{
795 struct ixgbe_hw *hw = &adapter->hw;
796 struct ixgbe_hw_stats *hwstats = &adapter->stats;
c84d324c 797 int i;
943561d3 798 u32 data;
c84d324c 799
943561d3
AD
800 if ((hw->fc.current_mode != ixgbe_fc_full) &&
801 (hw->fc.current_mode != ixgbe_fc_rx_pause))
802 return;
c84d324c 803
943561d3
AD
804 switch (hw->mac.type) {
805 case ixgbe_mac_82598EB:
806 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
807 break;
808 default:
809 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
810 }
811 hwstats->lxoffrxc += data;
c84d324c 812
943561d3
AD
813 /* refill credits (no tx hang) if we received xoff */
814 if (!data)
c84d324c 815 return;
943561d3
AD
816
817 for (i = 0; i < adapter->num_tx_queues; i++)
818 clear_bit(__IXGBE_HANG_CHECK_ARMED,
819 &adapter->tx_ring[i]->state);
820}
821
822static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
823{
824 struct ixgbe_hw *hw = &adapter->hw;
825 struct ixgbe_hw_stats *hwstats = &adapter->stats;
826 u32 xoff[8] = {0};
2afaa00d 827 u8 tc;
943561d3
AD
828 int i;
829 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
830
831 if (adapter->ixgbe_ieee_pfc)
832 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
833
834 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
835 ixgbe_update_xoff_rx_lfc(adapter);
c84d324c 836 return;
943561d3 837 }
c84d324c
JF
838
839 /* update stats for each tc, only valid with PFC enabled */
840 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
2afaa00d
PN
841 u32 pxoffrxc;
842
c84d324c
JF
843 switch (hw->mac.type) {
844 case ixgbe_mac_82598EB:
2afaa00d 845 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
bd508178 846 break;
c84d324c 847 default:
2afaa00d 848 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
26f23d82 849 }
2afaa00d
PN
850 hwstats->pxoffrxc[i] += pxoffrxc;
851 /* Get the TC for given UP */
852 tc = netdev_get_prio_tc_map(adapter->netdev, i);
853 xoff[tc] += pxoffrxc;
c84d324c
JF
854 }
855
856 /* disarm tx queues that have received xoff frames */
857 for (i = 0; i < adapter->num_tx_queues; i++) {
858 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
c84d324c 859
2afaa00d 860 tc = tx_ring->dcb_tc;
c84d324c
JF
861 if (xoff[tc])
862 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
26f23d82 863 }
26f23d82
YZ
864}
865
c84d324c 866static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
9a799d71 867{
7d7ce682 868 return ring->stats.packets;
c84d324c
JF
869}
870
871static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
872{
873 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
e01c31a5 874 struct ixgbe_hw *hw = &adapter->hw;
e01c31a5 875
c84d324c
JF
876 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
877 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
878
879 if (head != tail)
880 return (head < tail) ?
881 tail - head : (tail + ring->count - head);
882
883 return 0;
884}
885
886static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
887{
888 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
889 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
890 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
891 bool ret = false;
892
7d637bcc 893 clear_check_for_tx_hang(tx_ring);
c84d324c
JF
894
895 /*
896 * Check for a hung queue, but be thorough. This verifies
897 * that a transmit has been completed since the previous
898 * check AND there is at least one packet pending. The
899 * ARMED bit is set to indicate a potential hang. The
900 * bit is cleared if a pause frame is received to remove
901 * false hang detection due to PFC or 802.3x frames. By
902 * requiring this to fail twice we avoid races with
903 * pfc clearing the ARMED bit and conditions where we
904 * run the check_tx_hang logic with a transmit completion
905 * pending but without time to complete it yet.
906 */
907 if ((tx_done_old == tx_done) && tx_pending) {
908 /* make sure it is true for two checks in a row */
909 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
910 &tx_ring->state);
911 } else {
912 /* update completed stats and continue */
913 tx_ring->tx_stats.tx_done_old = tx_done;
914 /* reset the countdown */
915 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
9a799d71
AK
916 }
917
c84d324c 918 return ret;
9a799d71
AK
919}
920
c83c6cbd
AD
921/**
922 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
923 * @adapter: driver private struct
924 **/
925static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
926{
927
928 /* Do the reset outside of interrupt context */
929 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
930 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
12ff3f3b 931 e_warn(drv, "initiating reset due to tx timeout\n");
c83c6cbd
AD
932 ixgbe_service_event_schedule(adapter);
933 }
934}
e01c31a5 935
9a799d71
AK
936/**
937 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
fe49f04a 938 * @q_vector: structure containing interrupt and ring information
e01c31a5 939 * @tx_ring: tx ring to clean
9a799d71 940 **/
fe49f04a 941static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
e8e9f696 942 struct ixgbe_ring *tx_ring)
9a799d71 943{
fe49f04a 944 struct ixgbe_adapter *adapter = q_vector->adapter;
d3d00239
AD
945 struct ixgbe_tx_buffer *tx_buffer;
946 union ixgbe_adv_tx_desc *tx_desc;
e01c31a5 947 unsigned int total_bytes = 0, total_packets = 0;
59224555 948 unsigned int budget = q_vector->tx.work_limit;
729739b7
AD
949 unsigned int i = tx_ring->next_to_clean;
950
951 if (test_bit(__IXGBE_DOWN, &adapter->state))
952 return true;
9a799d71 953
d3d00239 954 tx_buffer = &tx_ring->tx_buffer_info[i];
e4f74028 955 tx_desc = IXGBE_TX_DESC(tx_ring, i);
729739b7 956 i -= tx_ring->count;
12207e49 957
729739b7 958 do {
d3d00239
AD
959 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
960
961 /* if next_to_watch is not set then there is no work pending */
962 if (!eop_desc)
963 break;
964
7f83a9e6 965 /* prevent any other reads prior to eop_desc */
7e63bf49 966 read_barrier_depends();
7f83a9e6 967
d3d00239
AD
968 /* if DD is not set pending work has not been completed */
969 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
970 break;
8ad494b0 971
d3d00239
AD
972 /* clear next_to_watch to prevent false hangs */
973 tx_buffer->next_to_watch = NULL;
8ad494b0 974
091a6246
AD
975 /* update the statistics for this packet */
976 total_bytes += tx_buffer->bytecount;
977 total_packets += tx_buffer->gso_segs;
978
fd0db0ed
AD
979 /* free the skb */
980 dev_kfree_skb_any(tx_buffer->skb);
981
729739b7
AD
982 /* unmap skb header data */
983 dma_unmap_single(tx_ring->dev,
984 dma_unmap_addr(tx_buffer, dma),
985 dma_unmap_len(tx_buffer, len),
986 DMA_TO_DEVICE);
987
fd0db0ed
AD
988 /* clear tx_buffer data */
989 tx_buffer->skb = NULL;
729739b7 990 dma_unmap_len_set(tx_buffer, len, 0);
fd0db0ed 991
729739b7
AD
992 /* unmap remaining buffers */
993 while (tx_desc != eop_desc) {
d3d00239
AD
994 tx_buffer++;
995 tx_desc++;
8ad494b0 996 i++;
729739b7
AD
997 if (unlikely(!i)) {
998 i -= tx_ring->count;
d3d00239 999 tx_buffer = tx_ring->tx_buffer_info;
e4f74028 1000 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
e092be60 1001 }
e01c31a5 1002
729739b7
AD
1003 /* unmap any remaining paged data */
1004 if (dma_unmap_len(tx_buffer, len)) {
1005 dma_unmap_page(tx_ring->dev,
1006 dma_unmap_addr(tx_buffer, dma),
1007 dma_unmap_len(tx_buffer, len),
1008 DMA_TO_DEVICE);
1009 dma_unmap_len_set(tx_buffer, len, 0);
1010 }
1011 }
1012
1013 /* move us one more past the eop_desc for start of next pkt */
1014 tx_buffer++;
1015 tx_desc++;
1016 i++;
1017 if (unlikely(!i)) {
1018 i -= tx_ring->count;
1019 tx_buffer = tx_ring->tx_buffer_info;
1020 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1021 }
1022
1023 /* issue prefetch for next Tx descriptor */
1024 prefetch(tx_desc);
12207e49 1025
729739b7
AD
1026 /* update budget accounting */
1027 budget--;
1028 } while (likely(budget));
1029
1030 i += tx_ring->count;
9a799d71 1031 tx_ring->next_to_clean = i;
d3d00239 1032 u64_stats_update_begin(&tx_ring->syncp);
b953799e 1033 tx_ring->stats.bytes += total_bytes;
bd198058 1034 tx_ring->stats.packets += total_packets;
d3d00239 1035 u64_stats_update_end(&tx_ring->syncp);
bd198058
AD
1036 q_vector->tx.total_bytes += total_bytes;
1037 q_vector->tx.total_packets += total_packets;
b953799e 1038
c84d324c
JF
1039 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
1040 /* schedule immediate reset if we believe we hung */
1041 struct ixgbe_hw *hw = &adapter->hw;
c84d324c
JF
1042 e_err(drv, "Detected Tx Unit Hang\n"
1043 " Tx Queue <%d>\n"
1044 " TDH, TDT <%x>, <%x>\n"
1045 " next_to_use <%x>\n"
1046 " next_to_clean <%x>\n"
1047 "tx_buffer_info[next_to_clean]\n"
1048 " time_stamp <%lx>\n"
1049 " jiffies <%lx>\n",
1050 tx_ring->queue_index,
1051 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1052 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
d3d00239
AD
1053 tx_ring->next_to_use, i,
1054 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
c84d324c
JF
1055
1056 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1057
1058 e_info(probe,
1059 "tx hang %d detected on queue %d, resetting adapter\n",
1060 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1061
b953799e 1062 /* schedule immediate reset if we believe we hung */
c83c6cbd 1063 ixgbe_tx_timeout_reset(adapter);
b953799e
AD
1064
1065 /* the adapter is about to reset, no point in enabling stuff */
59224555 1066 return true;
b953799e 1067 }
9a799d71 1068
b2d96e0a
AD
1069 netdev_tx_completed_queue(txring_txq(tx_ring),
1070 total_packets, total_bytes);
1071
e092be60 1072#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
30065e63 1073 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
7d4987de 1074 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
e092be60
AV
1075 /* Make sure that anybody stopping the queue after this
1076 * sees the new next_to_clean.
1077 */
1078 smp_mb();
729739b7
AD
1079 if (__netif_subqueue_stopped(tx_ring->netdev,
1080 tx_ring->queue_index)
1081 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1082 netif_wake_subqueue(tx_ring->netdev,
1083 tx_ring->queue_index);
5b7da515 1084 ++tx_ring->tx_stats.restart_queue;
30eba97a 1085 }
e092be60 1086 }
9a799d71 1087
59224555 1088 return !!budget;
9a799d71
AK
1089}
1090
5dd2d332 1091#ifdef CONFIG_IXGBE_DCA
bdda1a61
AD
1092static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
1093 struct ixgbe_ring *tx_ring,
33cf09c9 1094 int cpu)
bd0362dd 1095{
33cf09c9 1096 struct ixgbe_hw *hw = &adapter->hw;
bdda1a61
AD
1097 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1098 u16 reg_offset;
33cf09c9 1099
33cf09c9
AD
1100 switch (hw->mac.type) {
1101 case ixgbe_mac_82598EB:
bdda1a61 1102 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
33cf09c9
AD
1103 break;
1104 case ixgbe_mac_82599EB:
b93a2226 1105 case ixgbe_mac_X540:
bdda1a61
AD
1106 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1107 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
33cf09c9
AD
1108 break;
1109 default:
bdda1a61
AD
1110 /* for unknown hardware do not write register */
1111 return;
bd0362dd 1112 }
bdda1a61
AD
1113
1114 /*
1115 * We can enable relaxed ordering for reads, but not writes when
1116 * DCA is enabled. This is due to a known issue in some chipsets
1117 * which will cause the DCA tag to be cleared.
1118 */
1119 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1120 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1121 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1122
1123 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
bd0362dd
JC
1124}
1125
bdda1a61
AD
1126static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1127 struct ixgbe_ring *rx_ring,
33cf09c9 1128 int cpu)
bd0362dd 1129{
33cf09c9 1130 struct ixgbe_hw *hw = &adapter->hw;
bdda1a61
AD
1131 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1132 u8 reg_idx = rx_ring->reg_idx;
1133
33cf09c9
AD
1134
1135 switch (hw->mac.type) {
33cf09c9 1136 case ixgbe_mac_82599EB:
b93a2226 1137 case ixgbe_mac_X540:
bdda1a61 1138 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
33cf09c9
AD
1139 break;
1140 default:
1141 break;
1142 }
bdda1a61
AD
1143
1144 /*
1145 * We can enable relaxed ordering for reads, but not writes when
1146 * DCA is enabled. This is due to a known issue in some chipsets
1147 * which will cause the DCA tag to be cleared.
1148 */
1149 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
bdda1a61
AD
1150 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1151
1152 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
33cf09c9
AD
1153}
1154
1155static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1156{
1157 struct ixgbe_adapter *adapter = q_vector->adapter;
efe3d3c8 1158 struct ixgbe_ring *ring;
bd0362dd 1159 int cpu = get_cpu();
bd0362dd 1160
33cf09c9
AD
1161 if (q_vector->cpu == cpu)
1162 goto out_no_update;
1163
a557928e 1164 ixgbe_for_each_ring(ring, q_vector->tx)
efe3d3c8 1165 ixgbe_update_tx_dca(adapter, ring, cpu);
33cf09c9 1166
a557928e 1167 ixgbe_for_each_ring(ring, q_vector->rx)
efe3d3c8 1168 ixgbe_update_rx_dca(adapter, ring, cpu);
33cf09c9
AD
1169
1170 q_vector->cpu = cpu;
1171out_no_update:
bd0362dd
JC
1172 put_cpu();
1173}
1174
1175static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1176{
1177 int i;
1178
1179 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1180 return;
1181
e35ec126
AD
1182 /* always use CB2 mode, difference is masked in the CB driver */
1183 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1184
49c7ffbe 1185 for (i = 0; i < adapter->num_q_vectors; i++) {
33cf09c9
AD
1186 adapter->q_vector[i]->cpu = -1;
1187 ixgbe_update_dca(adapter->q_vector[i]);
bd0362dd
JC
1188 }
1189}
1190
1191static int __ixgbe_notify_dca(struct device *dev, void *data)
1192{
c60fbb00 1193 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
bd0362dd
JC
1194 unsigned long event = *(unsigned long *)data;
1195
2a72c31e 1196 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
33cf09c9
AD
1197 return 0;
1198
bd0362dd
JC
1199 switch (event) {
1200 case DCA_PROVIDER_ADD:
96b0e0f6
JB
1201 /* if we're already enabled, don't do it again */
1202 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1203 break;
652f093f 1204 if (dca_add_requester(dev) == 0) {
96b0e0f6 1205 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
bd0362dd
JC
1206 ixgbe_setup_dca(adapter);
1207 break;
1208 }
1209 /* Fall Through since DCA is disabled. */
1210 case DCA_PROVIDER_REMOVE:
1211 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1212 dca_remove_requester(dev);
1213 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1214 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1215 }
1216 break;
1217 }
1218
652f093f 1219 return 0;
bd0362dd 1220}
67a74ee2 1221
bdda1a61 1222#endif /* CONFIG_IXGBE_DCA */
8a0da21b
AD
1223static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1224 union ixgbe_adv_rx_desc *rx_desc,
67a74ee2
ET
1225 struct sk_buff *skb)
1226{
8a0da21b
AD
1227 if (ring->netdev->features & NETIF_F_RXHASH)
1228 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
67a74ee2
ET
1229}
1230
f800326d 1231#ifdef IXGBE_FCOE
ff886dfc
AD
1232/**
1233 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
57efd44c 1234 * @ring: structure containing ring specific data
ff886dfc
AD
1235 * @rx_desc: advanced rx descriptor
1236 *
1237 * Returns : true if it is FCoE pkt
1238 */
57efd44c 1239static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
ff886dfc
AD
1240 union ixgbe_adv_rx_desc *rx_desc)
1241{
1242 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1243
57efd44c 1244 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
ff886dfc
AD
1245 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1246 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1247 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1248}
1249
f800326d 1250#endif /* IXGBE_FCOE */
e59bd25d
AV
1251/**
1252 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
8a0da21b
AD
1253 * @ring: structure containing ring specific data
1254 * @rx_desc: current Rx descriptor being processed
e59bd25d
AV
1255 * @skb: skb currently being received and modified
1256 **/
8a0da21b 1257static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
8bae1b2b 1258 union ixgbe_adv_rx_desc *rx_desc,
f56e0cb1 1259 struct sk_buff *skb)
9a799d71 1260{
8a0da21b 1261 skb_checksum_none_assert(skb);
9a799d71 1262
712744be 1263 /* Rx csum disabled */
8a0da21b 1264 if (!(ring->netdev->features & NETIF_F_RXCSUM))
9a799d71 1265 return;
e59bd25d
AV
1266
1267 /* if IP and error */
f56e0cb1
AD
1268 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1269 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
8a0da21b 1270 ring->rx_stats.csum_err++;
9a799d71
AK
1271 return;
1272 }
e59bd25d 1273
f56e0cb1 1274 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
e59bd25d
AV
1275 return;
1276
f56e0cb1 1277 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
f800326d 1278 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
8bae1b2b
DS
1279
1280 /*
1281 * 82599 errata, UDP frames with a 0 checksum can be marked as
1282 * checksum errors.
1283 */
8a0da21b
AD
1284 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1285 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
8bae1b2b
DS
1286 return;
1287
8a0da21b 1288 ring->rx_stats.csum_err++;
e59bd25d
AV
1289 return;
1290 }
1291
9a799d71 1292 /* It must be a TCP or UDP packet with a valid checksum */
e59bd25d 1293 skb->ip_summed = CHECKSUM_UNNECESSARY;
9a799d71
AK
1294}
1295
84ea2591 1296static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
e8e26350 1297{
f56e0cb1 1298 rx_ring->next_to_use = val;
f800326d
AD
1299
1300 /* update next to alloc since we have filled the ring */
1301 rx_ring->next_to_alloc = val;
e8e26350
PW
1302 /*
1303 * Force memory writes to complete before letting h/w
1304 * know there are new descriptors to fetch. (Only
1305 * applicable for weak-ordered memory model archs,
1306 * such as IA-64).
1307 */
1308 wmb();
84ea2591 1309 writel(val, rx_ring->tail);
e8e26350
PW
1310}
1311
f990b79b
AD
1312static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1313 struct ixgbe_rx_buffer *bi)
1314{
1315 struct page *page = bi->page;
f800326d 1316 dma_addr_t dma = bi->dma;
f990b79b 1317
f800326d
AD
1318 /* since we are recycling buffers we should seldom need to alloc */
1319 if (likely(dma))
f990b79b
AD
1320 return true;
1321
f800326d
AD
1322 /* alloc new page for storage */
1323 if (likely(!page)) {
0614002b
MG
1324 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1325 bi->skb, ixgbe_rx_pg_order(rx_ring));
f990b79b
AD
1326 if (unlikely(!page)) {
1327 rx_ring->rx_stats.alloc_rx_page_failed++;
1328 return false;
1329 }
f800326d 1330 bi->page = page;
f990b79b
AD
1331 }
1332
f800326d
AD
1333 /* map page for use */
1334 dma = dma_map_page(rx_ring->dev, page, 0,
1335 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1336
1337 /*
1338 * if mapping failed free memory back to system since
1339 * there isn't much point in holding memory we can't use
1340 */
1341 if (dma_mapping_error(rx_ring->dev, dma)) {
dd411ec4 1342 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
f800326d 1343 bi->page = NULL;
f990b79b 1344
f990b79b
AD
1345 rx_ring->rx_stats.alloc_rx_page_failed++;
1346 return false;
1347 }
1348
f800326d 1349 bi->dma = dma;
afaa9459 1350 bi->page_offset = 0;
f800326d 1351
f990b79b
AD
1352 return true;
1353}
1354
9a799d71 1355/**
f990b79b 1356 * ixgbe_alloc_rx_buffers - Replace used receive buffers
fc77dc3c
AD
1357 * @rx_ring: ring to place buffers on
1358 * @cleaned_count: number of buffers to replace
9a799d71 1359 **/
fc77dc3c 1360void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
9a799d71 1361{
9a799d71 1362 union ixgbe_adv_rx_desc *rx_desc;
3a581073 1363 struct ixgbe_rx_buffer *bi;
d5f398ed 1364 u16 i = rx_ring->next_to_use;
9a799d71 1365
f800326d
AD
1366 /* nothing to do */
1367 if (!cleaned_count)
fc77dc3c
AD
1368 return;
1369
e4f74028 1370 rx_desc = IXGBE_RX_DESC(rx_ring, i);
f990b79b
AD
1371 bi = &rx_ring->rx_buffer_info[i];
1372 i -= rx_ring->count;
9a799d71 1373
f800326d
AD
1374 do {
1375 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
f990b79b 1376 break;
d5f398ed 1377
f800326d
AD
1378 /*
1379 * Refresh the desc even if buffer_addrs didn't change
1380 * because each write-back erases this info.
1381 */
1382 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
9a799d71 1383
f990b79b
AD
1384 rx_desc++;
1385 bi++;
9a799d71 1386 i++;
f990b79b 1387 if (unlikely(!i)) {
e4f74028 1388 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
f990b79b
AD
1389 bi = rx_ring->rx_buffer_info;
1390 i -= rx_ring->count;
1391 }
1392
1393 /* clear the hdr_addr for the next_to_use descriptor */
1394 rx_desc->read.hdr_addr = 0;
f800326d
AD
1395
1396 cleaned_count--;
1397 } while (cleaned_count);
7c6e0a43 1398
f990b79b
AD
1399 i += rx_ring->count;
1400
f56e0cb1 1401 if (rx_ring->next_to_use != i)
84ea2591 1402 ixgbe_release_rx_desc(rx_ring, i);
9a799d71
AK
1403}
1404
1d2024f6
AD
1405/**
1406 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1407 * @data: pointer to the start of the headers
1408 * @max_len: total length of section to find headers in
1409 *
1410 * This function is meant to determine the length of headers that will
1411 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1412 * motivation of doing this is to only perform one pull for IPv4 TCP
1413 * packets so that we can do basic things like calculating the gso_size
1414 * based on the average data per packet.
1415 **/
1416static unsigned int ixgbe_get_headlen(unsigned char *data,
1417 unsigned int max_len)
1418{
1419 union {
1420 unsigned char *network;
1421 /* l2 headers */
1422 struct ethhdr *eth;
1423 struct vlan_hdr *vlan;
1424 /* l3 headers */
1425 struct iphdr *ipv4;
a048b40e 1426 struct ipv6hdr *ipv6;
1d2024f6
AD
1427 } hdr;
1428 __be16 protocol;
1429 u8 nexthdr = 0; /* default to not TCP */
1430 u8 hlen;
1431
1432 /* this should never happen, but better safe than sorry */
1433 if (max_len < ETH_HLEN)
1434 return max_len;
1435
1436 /* initialize network frame pointer */
1437 hdr.network = data;
1438
1439 /* set first protocol and move network header forward */
1440 protocol = hdr.eth->h_proto;
1441 hdr.network += ETH_HLEN;
1442
1443 /* handle any vlan tag if present */
1444 if (protocol == __constant_htons(ETH_P_8021Q)) {
1445 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1446 return max_len;
1447
1448 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1449 hdr.network += VLAN_HLEN;
1450 }
1451
1452 /* handle L3 protocols */
1453 if (protocol == __constant_htons(ETH_P_IP)) {
1454 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1455 return max_len;
1456
1457 /* access ihl as a u8 to avoid unaligned access on ia64 */
1458 hlen = (hdr.network[0] & 0x0F) << 2;
1459
1460 /* verify hlen meets minimum size requirements */
1461 if (hlen < sizeof(struct iphdr))
1462 return hdr.network - data;
1463
ed83da12 1464 /* record next protocol if header is present */
20967f42 1465 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
ed83da12 1466 nexthdr = hdr.ipv4->protocol;
a048b40e
AD
1467 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1468 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1469 return max_len;
1470
1471 /* record next protocol */
1472 nexthdr = hdr.ipv6->nexthdr;
ed83da12 1473 hlen = sizeof(struct ipv6hdr);
f800326d 1474#ifdef IXGBE_FCOE
1d2024f6
AD
1475 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1476 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1477 return max_len;
ed83da12 1478 hlen = FCOE_HEADER_LEN;
1d2024f6
AD
1479#endif
1480 } else {
1481 return hdr.network - data;
1482 }
1483
ed83da12
AD
1484 /* relocate pointer to start of L4 header */
1485 hdr.network += hlen;
1486
a048b40e 1487 /* finally sort out TCP/UDP */
1d2024f6
AD
1488 if (nexthdr == IPPROTO_TCP) {
1489 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1490 return max_len;
1491
1492 /* access doff as a u8 to avoid unaligned access on ia64 */
1493 hlen = (hdr.network[12] & 0xF0) >> 2;
1494
1495 /* verify hlen meets minimum size requirements */
1496 if (hlen < sizeof(struct tcphdr))
1497 return hdr.network - data;
1498
1499 hdr.network += hlen;
a048b40e
AD
1500 } else if (nexthdr == IPPROTO_UDP) {
1501 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1502 return max_len;
1503
1504 hdr.network += sizeof(struct udphdr);
1d2024f6
AD
1505 }
1506
1507 /*
1508 * If everything has gone correctly hdr.network should be the
1509 * data section of the packet and will be the end of the header.
1510 * If not then it probably represents the end of the last recognized
1511 * header.
1512 */
1513 if ((hdr.network - data) < max_len)
1514 return hdr.network - data;
1515 else
1516 return max_len;
1517}
1518
1d2024f6
AD
1519static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1520 struct sk_buff *skb)
1521{
f800326d 1522 u16 hdr_len = skb_headlen(skb);
1d2024f6
AD
1523
1524 /* set gso_size to avoid messing up TCP MSS */
1525 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1526 IXGBE_CB(skb)->append_cnt);
96be80ab 1527 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1d2024f6
AD
1528}
1529
1530static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1531 struct sk_buff *skb)
1532{
1533 /* if append_cnt is 0 then frame is not RSC */
1534 if (!IXGBE_CB(skb)->append_cnt)
1535 return;
1536
1537 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1538 rx_ring->rx_stats.rsc_flush++;
1539
1540 ixgbe_set_rsc_gso_size(rx_ring, skb);
1541
1542 /* gso_size is computed using append_cnt so always clear it last */
1543 IXGBE_CB(skb)->append_cnt = 0;
1544}
1545
8a0da21b
AD
1546/**
1547 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1548 * @rx_ring: rx descriptor ring packet is being transacted on
1549 * @rx_desc: pointer to the EOP Rx descriptor
1550 * @skb: pointer to current skb being populated
f8212f97 1551 *
8a0da21b
AD
1552 * This function checks the ring, descriptor, and packet information in
1553 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1554 * other fields within the skb.
f8212f97 1555 **/
8a0da21b
AD
1556static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1557 union ixgbe_adv_rx_desc *rx_desc,
1558 struct sk_buff *skb)
f8212f97 1559{
43e95f11
JF
1560 struct net_device *dev = rx_ring->netdev;
1561
8a0da21b
AD
1562 ixgbe_update_rsc_stats(rx_ring, skb);
1563
1564 ixgbe_rx_hash(rx_ring, rx_desc, skb);
f8212f97 1565
8a0da21b
AD
1566 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1567
6cb562d6 1568 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
3a6a4eda 1569
f646968f 1570 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
43e95f11 1571 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
8a0da21b 1572 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
86a9bad3 1573 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
f8212f97
AD
1574 }
1575
8a0da21b 1576 skb_record_rx_queue(skb, rx_ring->queue_index);
aa80175a 1577
43e95f11 1578 skb->protocol = eth_type_trans(skb, dev);
f8212f97
AD
1579}
1580
8a0da21b
AD
1581static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1582 struct sk_buff *skb)
aa80175a 1583{
8a0da21b
AD
1584 struct ixgbe_adapter *adapter = q_vector->adapter;
1585
b4640030 1586 if (ixgbe_qv_busy_polling(q_vector))
5a85e737
ET
1587 netif_receive_skb(skb);
1588 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
8a0da21b
AD
1589 napi_gro_receive(&q_vector->napi, skb);
1590 else
1591 netif_rx(skb);
aa80175a 1592}
43634e82 1593
f800326d
AD
1594/**
1595 * ixgbe_is_non_eop - process handling of non-EOP buffers
1596 * @rx_ring: Rx ring being processed
1597 * @rx_desc: Rx descriptor for current buffer
1598 * @skb: Current socket buffer containing buffer in progress
1599 *
1600 * This function updates next to clean. If the buffer is an EOP buffer
1601 * this function exits returning false, otherwise it will place the
1602 * sk_buff in the next buffer to be chained and return true indicating
1603 * that this is in fact a non-EOP buffer.
1604 **/
1605static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1606 union ixgbe_adv_rx_desc *rx_desc,
1607 struct sk_buff *skb)
1608{
1609 u32 ntc = rx_ring->next_to_clean + 1;
1610
1611 /* fetch, update, and store next to clean */
1612 ntc = (ntc < rx_ring->count) ? ntc : 0;
1613 rx_ring->next_to_clean = ntc;
1614
1615 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1616
5a02cbd1
AD
1617 /* update RSC append count if present */
1618 if (ring_is_rsc_enabled(rx_ring)) {
1619 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1620 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1621
1622 if (unlikely(rsc_enabled)) {
1623 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1624
1625 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1626 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
f800326d 1627
5a02cbd1
AD
1628 /* update ntc based on RSC value */
1629 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1630 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1631 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1632 }
f800326d
AD
1633 }
1634
5a02cbd1
AD
1635 /* if we are the last buffer then there is nothing else to do */
1636 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1637 return false;
1638
f800326d
AD
1639 /* place skb in next buffer to be received */
1640 rx_ring->rx_buffer_info[ntc].skb = skb;
1641 rx_ring->rx_stats.non_eop_descs++;
1642
1643 return true;
1644}
1645
19861ce2
AD
1646/**
1647 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1648 * @rx_ring: rx descriptor ring packet is being transacted on
1649 * @skb: pointer to current skb being adjusted
1650 *
1651 * This function is an ixgbe specific version of __pskb_pull_tail. The
1652 * main difference between this version and the original function is that
1653 * this function can make several assumptions about the state of things
1654 * that allow for significant optimizations versus the standard function.
1655 * As a result we can do things like drop a frag and maintain an accurate
1656 * truesize for the skb.
1657 */
1658static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1659 struct sk_buff *skb)
1660{
1661 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1662 unsigned char *va;
1663 unsigned int pull_len;
1664
1665 /*
1666 * it is valid to use page_address instead of kmap since we are
1667 * working with pages allocated out of the lomem pool per
1668 * alloc_page(GFP_ATOMIC)
1669 */
1670 va = skb_frag_address(frag);
1671
1672 /*
1673 * we need the header to contain the greater of either ETH_HLEN or
1674 * 60 bytes if the skb->len is less than 60 for skb_pad.
1675 */
cf3fe7ac 1676 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
19861ce2
AD
1677
1678 /* align pull length to size of long to optimize memcpy performance */
1679 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1680
1681 /* update all of the pointers */
1682 skb_frag_size_sub(frag, pull_len);
1683 frag->page_offset += pull_len;
1684 skb->data_len -= pull_len;
1685 skb->tail += pull_len;
19861ce2
AD
1686}
1687
42073d91
AD
1688/**
1689 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1690 * @rx_ring: rx descriptor ring packet is being transacted on
1691 * @skb: pointer to current skb being updated
1692 *
1693 * This function provides a basic DMA sync up for the first fragment of an
1694 * skb. The reason for doing this is that the first fragment cannot be
1695 * unmapped until we have reached the end of packet descriptor for a buffer
1696 * chain.
1697 */
1698static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1699 struct sk_buff *skb)
1700{
1701 /* if the page was released unmap it, else just sync our portion */
1702 if (unlikely(IXGBE_CB(skb)->page_released)) {
1703 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1704 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1705 IXGBE_CB(skb)->page_released = false;
1706 } else {
1707 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1708
1709 dma_sync_single_range_for_cpu(rx_ring->dev,
1710 IXGBE_CB(skb)->dma,
1711 frag->page_offset,
1712 ixgbe_rx_bufsz(rx_ring),
1713 DMA_FROM_DEVICE);
1714 }
1715 IXGBE_CB(skb)->dma = 0;
1716}
1717
f800326d
AD
1718/**
1719 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1720 * @rx_ring: rx descriptor ring packet is being transacted on
1721 * @rx_desc: pointer to the EOP Rx descriptor
1722 * @skb: pointer to current skb being fixed
1723 *
1724 * Check for corrupted packet headers caused by senders on the local L2
1725 * embedded NIC switch not setting up their Tx Descriptors right. These
1726 * should be very rare.
1727 *
1728 * Also address the case where we are pulling data in on pages only
1729 * and as such no data is present in the skb header.
1730 *
1731 * In addition if skb is not at least 60 bytes we need to pad it so that
1732 * it is large enough to qualify as a valid Ethernet frame.
1733 *
1734 * Returns true if an error was encountered and skb was freed.
1735 **/
1736static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1737 union ixgbe_adv_rx_desc *rx_desc,
1738 struct sk_buff *skb)
1739{
f800326d 1740 struct net_device *netdev = rx_ring->netdev;
f800326d
AD
1741
1742 /* verify that the packet does not have any known errors */
1743 if (unlikely(ixgbe_test_staterr(rx_desc,
1744 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1745 !(netdev->features & NETIF_F_RXALL))) {
1746 dev_kfree_skb_any(skb);
1747 return true;
1748 }
1749
19861ce2 1750 /* place header in linear portion of buffer */
cf3fe7ac
AD
1751 if (skb_is_nonlinear(skb))
1752 ixgbe_pull_tail(rx_ring, skb);
f800326d 1753
57efd44c
AD
1754#ifdef IXGBE_FCOE
1755 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1756 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1757 return false;
1758
1759#endif
f800326d
AD
1760 /* if skb_pad returns an error the skb was freed */
1761 if (unlikely(skb->len < 60)) {
1762 int pad_len = 60 - skb->len;
1763
1764 if (skb_pad(skb, pad_len))
1765 return true;
1766 __skb_put(skb, pad_len);
1767 }
1768
1769 return false;
1770}
1771
f800326d
AD
1772/**
1773 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1774 * @rx_ring: rx descriptor ring to store buffers on
1775 * @old_buff: donor buffer to have page reused
1776 *
0549ae20 1777 * Synchronizes page for reuse by the adapter
f800326d
AD
1778 **/
1779static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1780 struct ixgbe_rx_buffer *old_buff)
1781{
1782 struct ixgbe_rx_buffer *new_buff;
1783 u16 nta = rx_ring->next_to_alloc;
f800326d
AD
1784
1785 new_buff = &rx_ring->rx_buffer_info[nta];
1786
1787 /* update, and store next to alloc */
1788 nta++;
1789 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1790
1791 /* transfer page from old buffer to new buffer */
1792 new_buff->page = old_buff->page;
1793 new_buff->dma = old_buff->dma;
0549ae20 1794 new_buff->page_offset = old_buff->page_offset;
f800326d
AD
1795
1796 /* sync the buffer for use by the device */
1797 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
0549ae20
AD
1798 new_buff->page_offset,
1799 ixgbe_rx_bufsz(rx_ring),
f800326d 1800 DMA_FROM_DEVICE);
f800326d
AD
1801}
1802
1803/**
1804 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1805 * @rx_ring: rx descriptor ring to transact packets on
1806 * @rx_buffer: buffer containing page to add
1807 * @rx_desc: descriptor containing length of buffer written by hardware
1808 * @skb: sk_buff to place the data into
1809 *
0549ae20
AD
1810 * This function will add the data contained in rx_buffer->page to the skb.
1811 * This is done either through a direct copy if the data in the buffer is
1812 * less than the skb header size, otherwise it will just attach the page as
1813 * a frag to the skb.
1814 *
1815 * The function will then update the page offset if necessary and return
1816 * true if the buffer can be reused by the adapter.
f800326d 1817 **/
0549ae20 1818static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
f800326d 1819 struct ixgbe_rx_buffer *rx_buffer,
0549ae20
AD
1820 union ixgbe_adv_rx_desc *rx_desc,
1821 struct sk_buff *skb)
f800326d 1822{
0549ae20
AD
1823 struct page *page = rx_buffer->page;
1824 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
09816fbe 1825#if (PAGE_SIZE < 8192)
0549ae20 1826 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
09816fbe
AD
1827#else
1828 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1829 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1830 ixgbe_rx_bufsz(rx_ring);
1831#endif
0549ae20 1832
cf3fe7ac
AD
1833 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1834 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1835
1836 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1837
1838 /* we can reuse buffer as-is, just make sure it is local */
1839 if (likely(page_to_nid(page) == numa_node_id()))
1840 return true;
1841
1842 /* this page cannot be reused so discard it */
1843 put_page(page);
1844 return false;
1845 }
1846
0549ae20
AD
1847 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1848 rx_buffer->page_offset, size, truesize);
1849
09816fbe
AD
1850 /* avoid re-using remote pages */
1851 if (unlikely(page_to_nid(page) != numa_node_id()))
1852 return false;
1853
1854#if (PAGE_SIZE < 8192)
1855 /* if we are only owner of page we can reuse it */
1856 if (unlikely(page_count(page) != 1))
0549ae20
AD
1857 return false;
1858
1859 /* flip page offset to other buffer */
1860 rx_buffer->page_offset ^= truesize;
1861
09816fbe
AD
1862 /*
1863 * since we are the only owner of the page and we need to
1864 * increment it, just set the value to 2 in order to avoid
1865 * an unecessary locked operation
1866 */
1867 atomic_set(&page->_count, 2);
1868#else
1869 /* move offset up to the next cache line */
1870 rx_buffer->page_offset += truesize;
1871
1872 if (rx_buffer->page_offset > last_offset)
1873 return false;
1874
0549ae20
AD
1875 /* bump ref count on page before it is given to the stack */
1876 get_page(page);
09816fbe 1877#endif
0549ae20
AD
1878
1879 return true;
f800326d
AD
1880}
1881
18806c9e
AD
1882static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1883 union ixgbe_adv_rx_desc *rx_desc)
1884{
1885 struct ixgbe_rx_buffer *rx_buffer;
1886 struct sk_buff *skb;
1887 struct page *page;
1888
1889 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1890 page = rx_buffer->page;
1891 prefetchw(page);
1892
1893 skb = rx_buffer->skb;
1894
1895 if (likely(!skb)) {
1896 void *page_addr = page_address(page) +
1897 rx_buffer->page_offset;
1898
1899 /* prefetch first cache line of first page */
1900 prefetch(page_addr);
1901#if L1_CACHE_BYTES < 128
1902 prefetch(page_addr + L1_CACHE_BYTES);
1903#endif
1904
1905 /* allocate a skb to store the frags */
1906 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1907 IXGBE_RX_HDR_SIZE);
1908 if (unlikely(!skb)) {
1909 rx_ring->rx_stats.alloc_rx_buff_failed++;
1910 return NULL;
1911 }
1912
1913 /*
1914 * we will be copying header into skb->data in
1915 * pskb_may_pull so it is in our interest to prefetch
1916 * it now to avoid a possible cache miss
1917 */
1918 prefetchw(skb->data);
1919
1920 /*
1921 * Delay unmapping of the first packet. It carries the
1922 * header information, HW may still access the header
1923 * after the writeback. Only unmap it when EOP is
1924 * reached
1925 */
1926 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1927 goto dma_sync;
1928
1929 IXGBE_CB(skb)->dma = rx_buffer->dma;
1930 } else {
1931 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1932 ixgbe_dma_sync_frag(rx_ring, skb);
1933
1934dma_sync:
1935 /* we are reusing so sync this buffer for CPU use */
1936 dma_sync_single_range_for_cpu(rx_ring->dev,
1937 rx_buffer->dma,
1938 rx_buffer->page_offset,
1939 ixgbe_rx_bufsz(rx_ring),
1940 DMA_FROM_DEVICE);
1941 }
1942
1943 /* pull page into skb */
1944 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1945 /* hand second half of page back to the ring */
1946 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1947 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1948 /* the page has been released from the ring */
1949 IXGBE_CB(skb)->page_released = true;
1950 } else {
1951 /* we are not reusing the buffer so unmap it */
1952 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1953 ixgbe_rx_pg_size(rx_ring),
1954 DMA_FROM_DEVICE);
1955 }
1956
1957 /* clear contents of buffer_info */
1958 rx_buffer->skb = NULL;
1959 rx_buffer->dma = 0;
1960 rx_buffer->page = NULL;
1961
1962 return skb;
f800326d
AD
1963}
1964
1965/**
1966 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1967 * @q_vector: structure containing interrupt and ring information
1968 * @rx_ring: rx descriptor ring to transact packets on
1969 * @budget: Total limit on number of packets to process
1970 *
1971 * This function provides a "bounce buffer" approach to Rx interrupt
1972 * processing. The advantage to this is that on systems that have
1973 * expensive overhead for IOMMU access this provides a means of avoiding
1974 * it by maintaining the mapping of the page to the syste.
1975 *
5a85e737 1976 * Returns amount of work completed
f800326d 1977 **/
5a85e737 1978static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
e8e9f696 1979 struct ixgbe_ring *rx_ring,
f4de00ed 1980 const int budget)
9a799d71 1981{
d2f4fbe2 1982 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
3f2d1c0f 1983#ifdef IXGBE_FCOE
f800326d 1984 struct ixgbe_adapter *adapter = q_vector->adapter;
4ffdf91a
MR
1985 int ddp_bytes;
1986 unsigned int mss = 0;
3d8fd385 1987#endif /* IXGBE_FCOE */
f800326d 1988 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
9a799d71 1989
f800326d 1990 do {
f800326d
AD
1991 union ixgbe_adv_rx_desc *rx_desc;
1992 struct sk_buff *skb;
f800326d
AD
1993
1994 /* return some buffers to hardware, one at a time is too slow */
1995 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1996 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1997 cleaned_count = 0;
1998 }
1999
18806c9e 2000 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
f800326d
AD
2001
2002 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2003 break;
9a799d71 2004
f800326d
AD
2005 /*
2006 * This memory barrier is needed to keep us from reading
2007 * any other fields out of the rx_desc until we know the
2008 * RXD_STAT_DD bit is set
2009 */
2010 rmb();
9a799d71 2011
18806c9e
AD
2012 /* retrieve a buffer from the ring */
2013 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
f800326d 2014
18806c9e
AD
2015 /* exit if we failed to retrieve a buffer */
2016 if (!skb)
2017 break;
9a799d71 2018
9a799d71 2019 cleaned_count++;
f8212f97 2020
f800326d
AD
2021 /* place incomplete frames back on ring for completion */
2022 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2023 continue;
c267fc16 2024
f800326d
AD
2025 /* verify the packet layout is correct */
2026 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2027 continue;
9a799d71 2028
d2f4fbe2
AV
2029 /* probably a little skewed due to removing CRC */
2030 total_rx_bytes += skb->len;
d2f4fbe2 2031
8a0da21b
AD
2032 /* populate checksum, timestamp, VLAN, and protocol */
2033 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2034
332d4a7d
YZ
2035#ifdef IXGBE_FCOE
2036 /* if ddp, not passing to ULD unless for FCP_RSP or error */
57efd44c 2037 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
f56e0cb1 2038 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
4ffdf91a
MR
2039 /* include DDPed FCoE data */
2040 if (ddp_bytes > 0) {
2041 if (!mss) {
2042 mss = rx_ring->netdev->mtu -
2043 sizeof(struct fcoe_hdr) -
2044 sizeof(struct fc_frame_header) -
2045 sizeof(struct fcoe_crc_eof);
2046 if (mss > 512)
2047 mss &= ~511;
2048 }
2049 total_rx_bytes += ddp_bytes;
2050 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2051 mss);
2052 }
63d635b2
AD
2053 if (!ddp_bytes) {
2054 dev_kfree_skb_any(skb);
f800326d 2055 continue;
63d635b2 2056 }
3d8fd385 2057 }
f800326d 2058
332d4a7d 2059#endif /* IXGBE_FCOE */
8b80cda5 2060 skb_mark_napi_id(skb, &q_vector->napi);
8a0da21b 2061 ixgbe_rx_skb(q_vector, skb);
9a799d71 2062
f800326d 2063 /* update budget accounting */
f4de00ed
AD
2064 total_rx_packets++;
2065 } while (likely(total_rx_packets < budget));
9a799d71 2066
c267fc16
AD
2067 u64_stats_update_begin(&rx_ring->syncp);
2068 rx_ring->stats.packets += total_rx_packets;
2069 rx_ring->stats.bytes += total_rx_bytes;
2070 u64_stats_update_end(&rx_ring->syncp);
bd198058
AD
2071 q_vector->rx.total_packets += total_rx_packets;
2072 q_vector->rx.total_bytes += total_rx_bytes;
4ff7fb12 2073
f800326d
AD
2074 if (cleaned_count)
2075 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2076
5a85e737 2077 return total_rx_packets;
9a799d71
AK
2078}
2079
e0d1095a 2080#ifdef CONFIG_NET_RX_BUSY_POLL
5a85e737
ET
2081/* must be called with local_bh_disable()d */
2082static int ixgbe_low_latency_recv(struct napi_struct *napi)
2083{
2084 struct ixgbe_q_vector *q_vector =
2085 container_of(napi, struct ixgbe_q_vector, napi);
2086 struct ixgbe_adapter *adapter = q_vector->adapter;
2087 struct ixgbe_ring *ring;
2088 int found = 0;
2089
2090 if (test_bit(__IXGBE_DOWN, &adapter->state))
2091 return LL_FLUSH_FAILED;
2092
2093 if (!ixgbe_qv_lock_poll(q_vector))
2094 return LL_FLUSH_BUSY;
2095
2096 ixgbe_for_each_ring(ring, q_vector->rx) {
2097 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
b4640030 2098#ifdef BP_EXTENDED_STATS
7e15b90f
ET
2099 if (found)
2100 ring->stats.cleaned += found;
2101 else
2102 ring->stats.misses++;
2103#endif
5a85e737
ET
2104 if (found)
2105 break;
2106 }
2107
2108 ixgbe_qv_unlock_poll(q_vector);
2109
2110 return found;
2111}
e0d1095a 2112#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 2113
9a799d71
AK
2114/**
2115 * ixgbe_configure_msix - Configure MSI-X hardware
2116 * @adapter: board private structure
2117 *
2118 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2119 * interrupts.
2120 **/
2121static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2122{
021230d4 2123 struct ixgbe_q_vector *q_vector;
49c7ffbe 2124 int v_idx;
021230d4 2125 u32 mask;
9a799d71 2126
8e34d1aa
AD
2127 /* Populate MSIX to EITR Select */
2128 if (adapter->num_vfs > 32) {
2129 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2130 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2131 }
2132
4df10466
JB
2133 /*
2134 * Populate the IVAR table and set the ITR values to the
021230d4
AV
2135 * corresponding register.
2136 */
49c7ffbe 2137 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
efe3d3c8 2138 struct ixgbe_ring *ring;
7a921c93 2139 q_vector = adapter->q_vector[v_idx];
021230d4 2140
a557928e 2141 ixgbe_for_each_ring(ring, q_vector->rx)
efe3d3c8
AD
2142 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
2143
a557928e 2144 ixgbe_for_each_ring(ring, q_vector->tx)
efe3d3c8
AD
2145 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
2146
fe49f04a 2147 ixgbe_write_eitr(q_vector);
9a799d71
AK
2148 }
2149
bd508178
AD
2150 switch (adapter->hw.mac.type) {
2151 case ixgbe_mac_82598EB:
e8e26350 2152 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
e8e9f696 2153 v_idx);
bd508178
AD
2154 break;
2155 case ixgbe_mac_82599EB:
b93a2226 2156 case ixgbe_mac_X540:
e8e26350 2157 ixgbe_set_ivar(adapter, -1, 1, v_idx);
bd508178 2158 break;
bd508178
AD
2159 default:
2160 break;
2161 }
021230d4
AV
2162 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
2163
41fb9248 2164 /* set up to autoclear timer, and the vectors */
021230d4 2165 mask = IXGBE_EIMS_ENABLE_MASK;
d5bf4f67
ET
2166 mask &= ~(IXGBE_EIMS_OTHER |
2167 IXGBE_EIMS_MAILBOX |
2168 IXGBE_EIMS_LSC);
2169
021230d4 2170 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
9a799d71
AK
2171}
2172
f494e8fa
AV
2173enum latency_range {
2174 lowest_latency = 0,
2175 low_latency = 1,
2176 bulk_latency = 2,
2177 latency_invalid = 255
2178};
2179
2180/**
2181 * ixgbe_update_itr - update the dynamic ITR value based on statistics
bd198058
AD
2182 * @q_vector: structure containing interrupt and ring information
2183 * @ring_container: structure containing ring performance data
f494e8fa
AV
2184 *
2185 * Stores a new ITR value based on packets and byte
2186 * counts during the last interrupt. The advantage of per interrupt
2187 * computation is faster updates and more accurate ITR for the current
2188 * traffic pattern. Constants in this function were computed
2189 * based on theoretical maximum wire speed and thresholds were set based
2190 * on testing data as well as attempting to minimize response time
2191 * while increasing bulk throughput.
2192 * this functionality is controlled by the InterruptThrottleRate module
2193 * parameter (see ixgbe_param.c)
2194 **/
bd198058
AD
2195static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2196 struct ixgbe_ring_container *ring_container)
f494e8fa 2197{
bd198058
AD
2198 int bytes = ring_container->total_bytes;
2199 int packets = ring_container->total_packets;
2200 u32 timepassed_us;
621bd70e 2201 u64 bytes_perint;
bd198058 2202 u8 itr_setting = ring_container->itr;
f494e8fa
AV
2203
2204 if (packets == 0)
bd198058 2205 return;
f494e8fa
AV
2206
2207 /* simple throttlerate management
621bd70e
AD
2208 * 0-10MB/s lowest (100000 ints/s)
2209 * 10-20MB/s low (20000 ints/s)
2210 * 20-1249MB/s bulk (8000 ints/s)
f494e8fa
AV
2211 */
2212 /* what was last interrupt timeslice? */
d5bf4f67 2213 timepassed_us = q_vector->itr >> 2;
bdbeefe8
DS
2214 if (timepassed_us == 0)
2215 return;
2216
f494e8fa
AV
2217 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2218
2219 switch (itr_setting) {
2220 case lowest_latency:
621bd70e 2221 if (bytes_perint > 10)
bd198058 2222 itr_setting = low_latency;
f494e8fa
AV
2223 break;
2224 case low_latency:
621bd70e 2225 if (bytes_perint > 20)
bd198058 2226 itr_setting = bulk_latency;
621bd70e 2227 else if (bytes_perint <= 10)
bd198058 2228 itr_setting = lowest_latency;
f494e8fa
AV
2229 break;
2230 case bulk_latency:
621bd70e 2231 if (bytes_perint <= 20)
bd198058 2232 itr_setting = low_latency;
f494e8fa
AV
2233 break;
2234 }
2235
bd198058
AD
2236 /* clear work counters since we have the values we need */
2237 ring_container->total_bytes = 0;
2238 ring_container->total_packets = 0;
2239
2240 /* write updated itr to ring container */
2241 ring_container->itr = itr_setting;
f494e8fa
AV
2242}
2243
509ee935
JB
2244/**
2245 * ixgbe_write_eitr - write EITR register in hardware specific way
fe49f04a 2246 * @q_vector: structure containing interrupt and ring information
509ee935
JB
2247 *
2248 * This function is made to be called by ethtool and by the driver
2249 * when it needs to update EITR registers at runtime. Hardware
2250 * specific quirks/differences are taken care of here.
2251 */
fe49f04a 2252void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
509ee935 2253{
fe49f04a 2254 struct ixgbe_adapter *adapter = q_vector->adapter;
509ee935 2255 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 2256 int v_idx = q_vector->v_idx;
5d967eb7 2257 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
fe49f04a 2258
bd508178
AD
2259 switch (adapter->hw.mac.type) {
2260 case ixgbe_mac_82598EB:
509ee935
JB
2261 /* must write high and low 16 bits to reset counter */
2262 itr_reg |= (itr_reg << 16);
bd508178
AD
2263 break;
2264 case ixgbe_mac_82599EB:
b93a2226 2265 case ixgbe_mac_X540:
509ee935
JB
2266 /*
2267 * set the WDIS bit to not clear the timer bits and cause an
2268 * immediate assertion of the interrupt
2269 */
2270 itr_reg |= IXGBE_EITR_CNT_WDIS;
bd508178
AD
2271 break;
2272 default:
2273 break;
509ee935
JB
2274 }
2275 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2276}
2277
bd198058 2278static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
f494e8fa 2279{
d5bf4f67 2280 u32 new_itr = q_vector->itr;
bd198058 2281 u8 current_itr;
f494e8fa 2282
bd198058
AD
2283 ixgbe_update_itr(q_vector, &q_vector->tx);
2284 ixgbe_update_itr(q_vector, &q_vector->rx);
f494e8fa 2285
08c8833b 2286 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
f494e8fa
AV
2287
2288 switch (current_itr) {
2289 /* counts and packets in update_itr are dependent on these numbers */
2290 case lowest_latency:
d5bf4f67 2291 new_itr = IXGBE_100K_ITR;
f494e8fa
AV
2292 break;
2293 case low_latency:
d5bf4f67 2294 new_itr = IXGBE_20K_ITR;
f494e8fa
AV
2295 break;
2296 case bulk_latency:
d5bf4f67 2297 new_itr = IXGBE_8K_ITR;
f494e8fa 2298 break;
bd198058
AD
2299 default:
2300 break;
f494e8fa
AV
2301 }
2302
d5bf4f67 2303 if (new_itr != q_vector->itr) {
fe49f04a 2304 /* do an exponential smoothing */
d5bf4f67
ET
2305 new_itr = (10 * new_itr * q_vector->itr) /
2306 ((9 * new_itr) + q_vector->itr);
509ee935 2307
bd198058 2308 /* save the algorithm value here */
5d967eb7 2309 q_vector->itr = new_itr;
fe49f04a
AD
2310
2311 ixgbe_write_eitr(q_vector);
f494e8fa 2312 }
f494e8fa
AV
2313}
2314
119fc60a 2315/**
de88eeeb 2316 * ixgbe_check_overtemp_subtask - check for over temperature
f0f9778d 2317 * @adapter: pointer to adapter
119fc60a 2318 **/
f0f9778d 2319static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
119fc60a 2320{
119fc60a
MC
2321 struct ixgbe_hw *hw = &adapter->hw;
2322 u32 eicr = adapter->interrupt_event;
2323
f0f9778d 2324 if (test_bit(__IXGBE_DOWN, &adapter->state))
7ca647bd
JP
2325 return;
2326
f0f9778d
AD
2327 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2328 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2329 return;
2330
2331 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2332
7ca647bd 2333 switch (hw->device_id) {
f0f9778d
AD
2334 case IXGBE_DEV_ID_82599_T3_LOM:
2335 /*
2336 * Since the warning interrupt is for both ports
2337 * we don't have to check if:
2338 * - This interrupt wasn't for our port.
2339 * - We may have missed the interrupt so always have to
2340 * check if we got a LSC
2341 */
2342 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2343 !(eicr & IXGBE_EICR_LSC))
2344 return;
2345
2346 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
3d292265 2347 u32 speed;
f0f9778d 2348 bool link_up = false;
7ca647bd 2349
3d292265 2350 hw->mac.ops.check_link(hw, &speed, &link_up, false);
7ca647bd 2351
f0f9778d
AD
2352 if (link_up)
2353 return;
2354 }
2355
2356 /* Check if this is not due to overtemp */
2357 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2358 return;
2359
2360 break;
7ca647bd
JP
2361 default:
2362 if (!(eicr & IXGBE_EICR_GPI_SDP0))
119fc60a 2363 return;
7ca647bd 2364 break;
119fc60a 2365 }
7ca647bd
JP
2366 e_crit(drv,
2367 "Network adapter has been stopped because it has over heated. "
2368 "Restart the computer. If the problem persists, "
2369 "power off the system and replace the adapter\n");
f0f9778d
AD
2370
2371 adapter->interrupt_event = 0;
119fc60a
MC
2372}
2373
0befdb3e
JB
2374static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2375{
2376 struct ixgbe_hw *hw = &adapter->hw;
2377
2378 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2379 (eicr & IXGBE_EICR_GPI_SDP1)) {
396e799c 2380 e_crit(probe, "Fan has stopped, replace the adapter\n");
0befdb3e
JB
2381 /* write to clear the interrupt */
2382 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2383 }
2384}
cf8280ee 2385
4f51bf70
JK
2386static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2387{
2388 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2389 return;
2390
2391 switch (adapter->hw.mac.type) {
2392 case ixgbe_mac_82599EB:
2393 /*
2394 * Need to check link state so complete overtemp check
2395 * on service task
2396 */
2397 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2398 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2399 adapter->interrupt_event = eicr;
2400 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2401 ixgbe_service_event_schedule(adapter);
2402 return;
2403 }
2404 return;
2405 case ixgbe_mac_X540:
2406 if (!(eicr & IXGBE_EICR_TS))
2407 return;
2408 break;
2409 default:
2410 return;
2411 }
2412
2413 e_crit(drv,
2414 "Network adapter has been stopped because it has over heated. "
2415 "Restart the computer. If the problem persists, "
2416 "power off the system and replace the adapter\n");
2417}
2418
e8e26350
PW
2419static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2420{
2421 struct ixgbe_hw *hw = &adapter->hw;
2422
73c4b7cd
AD
2423 if (eicr & IXGBE_EICR_GPI_SDP2) {
2424 /* Clear the interrupt */
2425 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
7086400d
AD
2426 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2427 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2428 ixgbe_service_event_schedule(adapter);
2429 }
73c4b7cd
AD
2430 }
2431
e8e26350
PW
2432 if (eicr & IXGBE_EICR_GPI_SDP1) {
2433 /* Clear the interrupt */
2434 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
7086400d
AD
2435 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2436 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2437 ixgbe_service_event_schedule(adapter);
2438 }
e8e26350
PW
2439 }
2440}
2441
cf8280ee
JB
2442static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2443{
2444 struct ixgbe_hw *hw = &adapter->hw;
2445
2446 adapter->lsc_int++;
2447 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2448 adapter->link_check_timeout = jiffies;
2449 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2450 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
8a0717f3 2451 IXGBE_WRITE_FLUSH(hw);
93c52dd0 2452 ixgbe_service_event_schedule(adapter);
cf8280ee
JB
2453 }
2454}
2455
fe49f04a
AD
2456static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2457 u64 qmask)
2458{
2459 u32 mask;
bd508178 2460 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 2461
bd508178
AD
2462 switch (hw->mac.type) {
2463 case ixgbe_mac_82598EB:
fe49f04a 2464 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
bd508178
AD
2465 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2466 break;
2467 case ixgbe_mac_82599EB:
b93a2226 2468 case ixgbe_mac_X540:
fe49f04a 2469 mask = (qmask & 0xFFFFFFFF);
bd508178
AD
2470 if (mask)
2471 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
fe49f04a 2472 mask = (qmask >> 32);
bd508178
AD
2473 if (mask)
2474 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2475 break;
2476 default:
2477 break;
fe49f04a
AD
2478 }
2479 /* skip the flush */
2480}
2481
2482static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
e8e9f696 2483 u64 qmask)
fe49f04a
AD
2484{
2485 u32 mask;
bd508178 2486 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 2487
bd508178
AD
2488 switch (hw->mac.type) {
2489 case ixgbe_mac_82598EB:
fe49f04a 2490 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
bd508178
AD
2491 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2492 break;
2493 case ixgbe_mac_82599EB:
b93a2226 2494 case ixgbe_mac_X540:
fe49f04a 2495 mask = (qmask & 0xFFFFFFFF);
bd508178
AD
2496 if (mask)
2497 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
fe49f04a 2498 mask = (qmask >> 32);
bd508178
AD
2499 if (mask)
2500 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2501 break;
2502 default:
2503 break;
fe49f04a
AD
2504 }
2505 /* skip the flush */
2506}
2507
021230d4 2508/**
2c4af694
AD
2509 * ixgbe_irq_enable - Enable default interrupt generation settings
2510 * @adapter: board private structure
021230d4 2511 **/
2c4af694
AD
2512static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2513 bool flush)
9a799d71 2514{
2c4af694 2515 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
9a799d71 2516
2c4af694
AD
2517 /* don't reenable LSC while waiting for link */
2518 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2519 mask &= ~IXGBE_EIMS_LSC;
9a799d71 2520
2c4af694 2521 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
4f51bf70
JK
2522 switch (adapter->hw.mac.type) {
2523 case ixgbe_mac_82599EB:
2524 mask |= IXGBE_EIMS_GPI_SDP0;
2525 break;
2526 case ixgbe_mac_X540:
2527 mask |= IXGBE_EIMS_TS;
2528 break;
2529 default:
2530 break;
2531 }
2c4af694
AD
2532 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2533 mask |= IXGBE_EIMS_GPI_SDP1;
2534 switch (adapter->hw.mac.type) {
2535 case ixgbe_mac_82599EB:
2c4af694
AD
2536 mask |= IXGBE_EIMS_GPI_SDP1;
2537 mask |= IXGBE_EIMS_GPI_SDP2;
858bc081
DS
2538 case ixgbe_mac_X540:
2539 mask |= IXGBE_EIMS_ECC;
2c4af694
AD
2540 mask |= IXGBE_EIMS_MAILBOX;
2541 break;
2542 default:
2543 break;
9a799d71 2544 }
db0677fa 2545
db0677fa
JK
2546 if (adapter->hw.mac.type == ixgbe_mac_X540)
2547 mask |= IXGBE_EIMS_TIMESYNC;
db0677fa 2548
2c4af694
AD
2549 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2550 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2551 mask |= IXGBE_EIMS_FLOW_DIR;
9a799d71 2552
2c4af694
AD
2553 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2554 if (queues)
2555 ixgbe_irq_enable_queues(adapter, ~0);
2556 if (flush)
2557 IXGBE_WRITE_FLUSH(&adapter->hw);
9a799d71
AK
2558}
2559
2c4af694 2560static irqreturn_t ixgbe_msix_other(int irq, void *data)
f0848276 2561{
a65151ba 2562 struct ixgbe_adapter *adapter = data;
9a799d71 2563 struct ixgbe_hw *hw = &adapter->hw;
54037505 2564 u32 eicr;
91281fd3 2565
54037505
DS
2566 /*
2567 * Workaround for Silicon errata. Use clear-by-write instead
2568 * of clear-by-read. Reading with EICS will return the
2569 * interrupt causes without clearing, which later be done
2570 * with the write to EICR.
2571 */
2572 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
d87d8307
JK
2573
2574 /* The lower 16bits of the EICR register are for the queue interrupts
2575 * which should be masked here in order to not accidently clear them if
2576 * the bits are high when ixgbe_msix_other is called. There is a race
2577 * condition otherwise which results in possible performance loss
2578 * especially if the ixgbe_msix_other interrupt is triggering
2579 * consistently (as it would when PPS is turned on for the X540 device)
2580 */
2581 eicr &= 0xFFFF0000;
2582
54037505 2583 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
33cf09c9 2584
cf8280ee
JB
2585 if (eicr & IXGBE_EICR_LSC)
2586 ixgbe_check_lsc(adapter);
f0848276 2587
1cdd1ec8
GR
2588 if (eicr & IXGBE_EICR_MAILBOX)
2589 ixgbe_msg_task(adapter);
efe3d3c8 2590
bd508178
AD
2591 switch (hw->mac.type) {
2592 case ixgbe_mac_82599EB:
b93a2226 2593 case ixgbe_mac_X540:
2c4af694
AD
2594 if (eicr & IXGBE_EICR_ECC)
2595 e_info(link, "Received unrecoverable ECC Err, please "
2596 "reboot\n");
c4cf55e5
PWJ
2597 /* Handle Flow Director Full threshold interrupt */
2598 if (eicr & IXGBE_EICR_FLOW_DIR) {
d034acf1 2599 int reinit_count = 0;
c4cf55e5 2600 int i;
c4cf55e5 2601 for (i = 0; i < adapter->num_tx_queues; i++) {
d034acf1 2602 struct ixgbe_ring *ring = adapter->tx_ring[i];
7d637bcc 2603 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
d034acf1
AD
2604 &ring->state))
2605 reinit_count++;
2606 }
2607 if (reinit_count) {
2608 /* no more flow director interrupts until after init */
2609 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
d034acf1
AD
2610 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2611 ixgbe_service_event_schedule(adapter);
c4cf55e5
PWJ
2612 }
2613 }
f0f9778d 2614 ixgbe_check_sfp_event(adapter, eicr);
4f51bf70 2615 ixgbe_check_overtemp_event(adapter, eicr);
bd508178
AD
2616 break;
2617 default:
2618 break;
c4cf55e5 2619 }
f0848276 2620
bd508178 2621 ixgbe_check_fan_failure(adapter, eicr);
db0677fa 2622
db0677fa
JK
2623 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2624 ixgbe_ptp_check_pps_event(adapter, eicr);
efe3d3c8 2625
7086400d 2626 /* re-enable the original interrupt state, no lsc, no queues */
d4f80882 2627 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2c4af694 2628 ixgbe_irq_enable(adapter, false, false);
f0848276 2629
9a799d71 2630 return IRQ_HANDLED;
f0848276 2631}
91281fd3 2632
4ff7fb12 2633static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
91281fd3 2634{
021230d4 2635 struct ixgbe_q_vector *q_vector = data;
91281fd3 2636
9b471446 2637 /* EIAM disabled interrupts (on this vector) for us */
91281fd3 2638
4ff7fb12
AD
2639 if (q_vector->rx.ring || q_vector->tx.ring)
2640 napi_schedule(&q_vector->napi);
91281fd3 2641
9a799d71 2642 return IRQ_HANDLED;
91281fd3
AD
2643}
2644
eb01b975
AD
2645/**
2646 * ixgbe_poll - NAPI Rx polling callback
2647 * @napi: structure for representing this polling device
2648 * @budget: how many packets driver is allowed to clean
2649 *
2650 * This function is used for legacy and MSI, NAPI mode
2651 **/
8af3c33f 2652int ixgbe_poll(struct napi_struct *napi, int budget)
eb01b975
AD
2653{
2654 struct ixgbe_q_vector *q_vector =
2655 container_of(napi, struct ixgbe_q_vector, napi);
2656 struct ixgbe_adapter *adapter = q_vector->adapter;
2657 struct ixgbe_ring *ring;
2658 int per_ring_budget;
2659 bool clean_complete = true;
2660
2661#ifdef CONFIG_IXGBE_DCA
2662 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2663 ixgbe_update_dca(q_vector);
2664#endif
2665
2666 ixgbe_for_each_ring(ring, q_vector->tx)
2667 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2668
5a85e737
ET
2669 if (!ixgbe_qv_lock_napi(q_vector))
2670 return budget;
2671
eb01b975
AD
2672 /* attempt to distribute budget to each queue fairly, but don't allow
2673 * the budget to go below 1 because we'll exit polling */
2674 if (q_vector->rx.count > 1)
2675 per_ring_budget = max(budget/q_vector->rx.count, 1);
2676 else
2677 per_ring_budget = budget;
2678
2679 ixgbe_for_each_ring(ring, q_vector->rx)
5a85e737
ET
2680 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2681 per_ring_budget) < per_ring_budget);
eb01b975 2682
5a85e737 2683 ixgbe_qv_unlock_napi(q_vector);
eb01b975
AD
2684 /* If all work not completed, return budget and keep polling */
2685 if (!clean_complete)
2686 return budget;
2687
2688 /* all work done, exit the polling mode */
2689 napi_complete(napi);
2690 if (adapter->rx_itr_setting & 1)
2691 ixgbe_set_itr(q_vector);
2692 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2693 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2694
2695 return 0;
2696}
2697
021230d4
AV
2698/**
2699 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2700 * @adapter: board private structure
2701 *
2702 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2703 * interrupts from the kernel.
2704 **/
2705static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2706{
2707 struct net_device *netdev = adapter->netdev;
207867f5 2708 int vector, err;
e8e9f696 2709 int ri = 0, ti = 0;
021230d4 2710
49c7ffbe 2711 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
d0759ebb 2712 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
207867f5 2713 struct msix_entry *entry = &adapter->msix_entries[vector];
cb13fc20 2714
4ff7fb12 2715 if (q_vector->tx.ring && q_vector->rx.ring) {
9fe93afd 2716 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
4ff7fb12
AD
2717 "%s-%s-%d", netdev->name, "TxRx", ri++);
2718 ti++;
2719 } else if (q_vector->rx.ring) {
9fe93afd 2720 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
4ff7fb12
AD
2721 "%s-%s-%d", netdev->name, "rx", ri++);
2722 } else if (q_vector->tx.ring) {
9fe93afd 2723 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
4ff7fb12 2724 "%s-%s-%d", netdev->name, "tx", ti++);
d0759ebb
AD
2725 } else {
2726 /* skip this unused q_vector */
2727 continue;
32aa77a4 2728 }
207867f5
AD
2729 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2730 q_vector->name, q_vector);
9a799d71 2731 if (err) {
396e799c 2732 e_err(probe, "request_irq failed for MSIX interrupt "
849c4542 2733 "Error: %d\n", err);
021230d4 2734 goto free_queue_irqs;
9a799d71 2735 }
207867f5
AD
2736 /* If Flow Director is enabled, set interrupt affinity */
2737 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2738 /* assign the mask for this irq */
2739 irq_set_affinity_hint(entry->vector,
de88eeeb 2740 &q_vector->affinity_mask);
207867f5 2741 }
9a799d71
AK
2742 }
2743
021230d4 2744 err = request_irq(adapter->msix_entries[vector].vector,
2c4af694 2745 ixgbe_msix_other, 0, netdev->name, adapter);
9a799d71 2746 if (err) {
de88eeeb 2747 e_err(probe, "request_irq for msix_other failed: %d\n", err);
021230d4 2748 goto free_queue_irqs;
9a799d71
AK
2749 }
2750
9a799d71
AK
2751 return 0;
2752
021230d4 2753free_queue_irqs:
207867f5
AD
2754 while (vector) {
2755 vector--;
2756 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2757 NULL);
2758 free_irq(adapter->msix_entries[vector].vector,
2759 adapter->q_vector[vector]);
2760 }
021230d4
AV
2761 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2762 pci_disable_msix(adapter->pdev);
9a799d71
AK
2763 kfree(adapter->msix_entries);
2764 adapter->msix_entries = NULL;
9a799d71
AK
2765 return err;
2766}
2767
2768/**
021230d4 2769 * ixgbe_intr - legacy mode Interrupt Handler
9a799d71
AK
2770 * @irq: interrupt number
2771 * @data: pointer to a network interface device structure
9a799d71
AK
2772 **/
2773static irqreturn_t ixgbe_intr(int irq, void *data)
2774{
a65151ba 2775 struct ixgbe_adapter *adapter = data;
9a799d71 2776 struct ixgbe_hw *hw = &adapter->hw;
7a921c93 2777 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
9a799d71
AK
2778 u32 eicr;
2779
54037505 2780 /*
24ddd967 2781 * Workaround for silicon errata #26 on 82598. Mask the interrupt
54037505
DS
2782 * before the read of EICR.
2783 */
2784 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2785
021230d4 2786 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
52f33af8 2787 * therefore no explicit interrupt disable is necessary */
021230d4 2788 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
f47cf66e 2789 if (!eicr) {
6af3b9eb
ET
2790 /*
2791 * shared interrupt alert!
f47cf66e 2792 * make sure interrupts are enabled because the read will
6af3b9eb
ET
2793 * have disabled interrupts due to EIAM
2794 * finish the workaround of silicon errata on 82598. Unmask
2795 * the interrupt that we masked before the EICR read.
2796 */
2797 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2798 ixgbe_irq_enable(adapter, true, true);
9a799d71 2799 return IRQ_NONE; /* Not our interrupt */
f47cf66e 2800 }
9a799d71 2801
cf8280ee
JB
2802 if (eicr & IXGBE_EICR_LSC)
2803 ixgbe_check_lsc(adapter);
021230d4 2804
bd508178
AD
2805 switch (hw->mac.type) {
2806 case ixgbe_mac_82599EB:
e8e26350 2807 ixgbe_check_sfp_event(adapter, eicr);
0ccb974d
DS
2808 /* Fall through */
2809 case ixgbe_mac_X540:
2810 if (eicr & IXGBE_EICR_ECC)
2811 e_info(link, "Received unrecoverable ECC err, please "
2812 "reboot\n");
4f51bf70 2813 ixgbe_check_overtemp_event(adapter, eicr);
bd508178
AD
2814 break;
2815 default:
2816 break;
2817 }
e8e26350 2818
0befdb3e 2819 ixgbe_check_fan_failure(adapter, eicr);
db0677fa
JK
2820 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2821 ixgbe_ptp_check_pps_event(adapter, eicr);
0befdb3e 2822
b9f6ed2b
AD
2823 /* would disable interrupts here but EIAM disabled it */
2824 napi_schedule(&q_vector->napi);
9a799d71 2825
6af3b9eb
ET
2826 /*
2827 * re-enable link(maybe) and non-queue interrupts, no flush.
2828 * ixgbe_poll will re-enable the queue interrupts
2829 */
6af3b9eb
ET
2830 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2831 ixgbe_irq_enable(adapter, false, false);
2832
9a799d71
AK
2833 return IRQ_HANDLED;
2834}
2835
2836/**
2837 * ixgbe_request_irq - initialize interrupts
2838 * @adapter: board private structure
2839 *
2840 * Attempts to configure interrupts using the best available
2841 * capabilities of the hardware and kernel.
2842 **/
021230d4 2843static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
9a799d71
AK
2844{
2845 struct net_device *netdev = adapter->netdev;
021230d4 2846 int err;
9a799d71 2847
4cc6df29 2848 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
021230d4 2849 err = ixgbe_request_msix_irqs(adapter);
4cc6df29 2850 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
a0607fd3 2851 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
a65151ba 2852 netdev->name, adapter);
4cc6df29 2853 else
a0607fd3 2854 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
a65151ba 2855 netdev->name, adapter);
9a799d71 2856
de88eeeb 2857 if (err)
396e799c 2858 e_err(probe, "request_irq failed, Error %d\n", err);
9a799d71 2859
9a799d71
AK
2860 return err;
2861}
2862
2863static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2864{
49c7ffbe 2865 int vector;
9a799d71 2866
49c7ffbe
AD
2867 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
2868 free_irq(adapter->pdev->irq, adapter);
2869 return;
2870 }
4cc6df29 2871
49c7ffbe
AD
2872 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2873 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2874 struct msix_entry *entry = &adapter->msix_entries[vector];
894ff7cf 2875
49c7ffbe
AD
2876 /* free only the irqs that were actually requested */
2877 if (!q_vector->rx.ring && !q_vector->tx.ring)
2878 continue;
207867f5 2879
49c7ffbe
AD
2880 /* clear the affinity_mask in the IRQ descriptor */
2881 irq_set_affinity_hint(entry->vector, NULL);
2882
2883 free_irq(entry->vector, q_vector);
9a799d71 2884 }
49c7ffbe
AD
2885
2886 free_irq(adapter->msix_entries[vector++].vector, adapter);
9a799d71
AK
2887}
2888
22d5a71b
JB
2889/**
2890 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2891 * @adapter: board private structure
2892 **/
2893static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2894{
bd508178
AD
2895 switch (adapter->hw.mac.type) {
2896 case ixgbe_mac_82598EB:
835462fc 2897 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
bd508178
AD
2898 break;
2899 case ixgbe_mac_82599EB:
b93a2226 2900 case ixgbe_mac_X540:
835462fc
NS
2901 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2902 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
22d5a71b 2903 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
bd508178
AD
2904 break;
2905 default:
2906 break;
22d5a71b
JB
2907 }
2908 IXGBE_WRITE_FLUSH(&adapter->hw);
2909 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
49c7ffbe
AD
2910 int vector;
2911
2912 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2913 synchronize_irq(adapter->msix_entries[vector].vector);
2914
2915 synchronize_irq(adapter->msix_entries[vector++].vector);
22d5a71b
JB
2916 } else {
2917 synchronize_irq(adapter->pdev->irq);
2918 }
2919}
2920
9a799d71
AK
2921/**
2922 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2923 *
2924 **/
2925static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2926{
d5bf4f67 2927 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
9a799d71 2928
d5bf4f67 2929 ixgbe_write_eitr(q_vector);
9a799d71 2930
e8e26350
PW
2931 ixgbe_set_ivar(adapter, 0, 0, 0);
2932 ixgbe_set_ivar(adapter, 1, 0, 0);
021230d4 2933
396e799c 2934 e_info(hw, "Legacy interrupt IVAR setup done\n");
9a799d71
AK
2935}
2936
43e69bf0
AD
2937/**
2938 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2939 * @adapter: board private structure
2940 * @ring: structure containing ring specific data
2941 *
2942 * Configure the Tx descriptor ring after a reset.
2943 **/
84418e3b
AD
2944void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2945 struct ixgbe_ring *ring)
43e69bf0
AD
2946{
2947 struct ixgbe_hw *hw = &adapter->hw;
2948 u64 tdba = ring->dma;
2f1860b8 2949 int wait_loop = 10;
b88c6de2 2950 u32 txdctl = IXGBE_TXDCTL_ENABLE;
bf29ee6c 2951 u8 reg_idx = ring->reg_idx;
43e69bf0 2952
2f1860b8 2953 /* disable queue to avoid issues while updating state */
b88c6de2 2954 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2f1860b8
AD
2955 IXGBE_WRITE_FLUSH(hw);
2956
43e69bf0 2957 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
e8e9f696 2958 (tdba & DMA_BIT_MASK(32)));
43e69bf0
AD
2959 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2960 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2961 ring->count * sizeof(union ixgbe_adv_tx_desc));
2962 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2963 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
84ea2591 2964 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
43e69bf0 2965
b88c6de2
AD
2966 /*
2967 * set WTHRESH to encourage burst writeback, it should not be set
67da097e
ET
2968 * higher than 1 when:
2969 * - ITR is 0 as it could cause false TX hangs
2970 * - ITR is set to > 100k int/sec and BQL is enabled
b88c6de2
AD
2971 *
2972 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2973 * to or less than the number of on chip descriptors, which is
2974 * currently 40.
2975 */
67da097e
ET
2976#if IS_ENABLED(CONFIG_BQL)
2977 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2978#else
e954b374 2979 if (!ring->q_vector || (ring->q_vector->itr < 8))
67da097e 2980#endif
b88c6de2
AD
2981 txdctl |= (1 << 16); /* WTHRESH = 1 */
2982 else
2983 txdctl |= (8 << 16); /* WTHRESH = 8 */
2984
e954b374
AD
2985 /*
2986 * Setting PTHRESH to 32 both improves performance
2987 * and avoids a TX hang with DFP enabled
2988 */
b88c6de2
AD
2989 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2990 32; /* PTHRESH = 32 */
2f1860b8
AD
2991
2992 /* reinitialize flowdirector state */
39cb681b 2993 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
ee9e0f0b
AD
2994 ring->atr_sample_rate = adapter->atr_sample_rate;
2995 ring->atr_count = 0;
2996 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2997 } else {
2998 ring->atr_sample_rate = 0;
2999 }
2f1860b8 3000
fd786b7b
AD
3001 /* initialize XPS */
3002 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3003 struct ixgbe_q_vector *q_vector = ring->q_vector;
3004
3005 if (q_vector)
3006 netif_set_xps_queue(adapter->netdev,
3007 &q_vector->affinity_mask,
3008 ring->queue_index);
3009 }
3010
c84d324c
JF
3011 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3012
2f1860b8 3013 /* enable queue */
2f1860b8
AD
3014 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3015
3016 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3017 if (hw->mac.type == ixgbe_mac_82598EB &&
3018 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3019 return;
3020
3021 /* poll to verify queue is enabled */
3022 do {
032b4325 3023 usleep_range(1000, 2000);
2f1860b8
AD
3024 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3025 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3026 if (!wait_loop)
3027 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
43e69bf0
AD
3028}
3029
120ff942
AD
3030static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3031{
3032 struct ixgbe_hw *hw = &adapter->hw;
671c0adb 3033 u32 rttdcs, mtqc;
8b1c0b24 3034 u8 tcs = netdev_get_num_tc(adapter->netdev);
120ff942
AD
3035
3036 if (hw->mac.type == ixgbe_mac_82598EB)
3037 return;
3038
3039 /* disable the arbiter while setting MTQC */
3040 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3041 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3042 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3043
3044 /* set transmit pool layout */
671c0adb
AD
3045 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3046 mtqc = IXGBE_MTQC_VT_ENA;
3047 if (tcs > 4)
3048 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3049 else if (tcs > 1)
3050 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3051 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3052 mtqc |= IXGBE_MTQC_32VF;
3053 else
3054 mtqc |= IXGBE_MTQC_64VF;
3055 } else {
3056 if (tcs > 4)
3057 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3058 else if (tcs > 1)
3059 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
8b1c0b24 3060 else
671c0adb
AD
3061 mtqc = IXGBE_MTQC_64Q_1PB;
3062 }
120ff942 3063
671c0adb 3064 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
120ff942 3065
671c0adb
AD
3066 /* Enable Security TX Buffer IFG for multiple pb */
3067 if (tcs) {
3068 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3069 sectx |= IXGBE_SECTX_DCB;
3070 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
120ff942
AD
3071 }
3072
3073 /* re-enable the arbiter */
3074 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3075 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3076}
3077
9a799d71 3078/**
3a581073 3079 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
9a799d71
AK
3080 * @adapter: board private structure
3081 *
3082 * Configure the Tx unit of the MAC after a reset.
3083 **/
3084static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3085{
2f1860b8
AD
3086 struct ixgbe_hw *hw = &adapter->hw;
3087 u32 dmatxctl;
43e69bf0 3088 u32 i;
9a799d71 3089
2f1860b8
AD
3090 ixgbe_setup_mtqc(adapter);
3091
3092 if (hw->mac.type != ixgbe_mac_82598EB) {
3093 /* DMATXCTL.EN must be before Tx queues are enabled */
3094 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3095 dmatxctl |= IXGBE_DMATXCTL_TE;
3096 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3097 }
3098
9a799d71 3099 /* Setup the HW Tx Head and Tail descriptor pointers */
43e69bf0
AD
3100 for (i = 0; i < adapter->num_tx_queues; i++)
3101 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
9a799d71
AK
3102}
3103
3ebe8fde
AD
3104static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3105 struct ixgbe_ring *ring)
3106{
3107 struct ixgbe_hw *hw = &adapter->hw;
3108 u8 reg_idx = ring->reg_idx;
3109 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3110
3111 srrctl |= IXGBE_SRRCTL_DROP_EN;
3112
3113 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3114}
3115
3116static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3117 struct ixgbe_ring *ring)
3118{
3119 struct ixgbe_hw *hw = &adapter->hw;
3120 u8 reg_idx = ring->reg_idx;
3121 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3122
3123 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3124
3125 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3126}
3127
3128#ifdef CONFIG_IXGBE_DCB
3129void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3130#else
3131static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3132#endif
3133{
3134 int i;
3135 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3136
3137 if (adapter->ixgbe_ieee_pfc)
3138 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3139
3140 /*
3141 * We should set the drop enable bit if:
3142 * SR-IOV is enabled
3143 * or
3144 * Number of Rx queues > 1 and flow control is disabled
3145 *
3146 * This allows us to avoid head of line blocking for security
3147 * and performance reasons.
3148 */
3149 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3150 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3151 for (i = 0; i < adapter->num_rx_queues; i++)
3152 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3153 } else {
3154 for (i = 0; i < adapter->num_rx_queues; i++)
3155 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3156 }
3157}
3158
e8e26350 3159#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
cc41ac7c 3160
a6616b42 3161static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
e8e9f696 3162 struct ixgbe_ring *rx_ring)
cc41ac7c 3163{
45e9baa5 3164 struct ixgbe_hw *hw = &adapter->hw;
cc41ac7c 3165 u32 srrctl;
bf29ee6c 3166 u8 reg_idx = rx_ring->reg_idx;
3be1adfb 3167
45e9baa5
AD
3168 if (hw->mac.type == ixgbe_mac_82598EB) {
3169 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
cc41ac7c 3170
45e9baa5
AD
3171 /*
3172 * if VMDq is not active we must program one srrctl register
3173 * per RSS queue since we have enabled RDRXCTL.MVMEN
3174 */
3175 reg_idx &= mask;
3176 }
cc41ac7c 3177
45e9baa5
AD
3178 /* configure header buffer length, needed for RSC */
3179 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
afafd5b0 3180
45e9baa5 3181 /* configure the packet buffer length */
f800326d 3182 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
45e9baa5
AD
3183
3184 /* configure descriptor type */
f800326d 3185 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
e8e26350 3186
45e9baa5 3187 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
cc41ac7c 3188}
9a799d71 3189
05abb126 3190static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
0cefafad 3191{
05abb126
AD
3192 struct ixgbe_hw *hw = &adapter->hw;
3193 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
e8e9f696
JP
3194 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3195 0x6A3E67EA, 0x14364D17, 0x3BED200D};
05abb126
AD
3196 u32 mrqc = 0, reta = 0;
3197 u32 rxcsum;
3198 int i, j;
671c0adb
AD
3199 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
3200
671c0adb
AD
3201 /*
3202 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3203 * make full use of any rings they may have. We will use the
3204 * PSRTYPE register to control how many rings we use within the PF.
3205 */
3206 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3207 rss_i = 2;
0cefafad 3208
05abb126
AD
3209 /* Fill out hash function seeds */
3210 for (i = 0; i < 10; i++)
3211 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
3212
3213 /* Fill out redirection table */
3214 for (i = 0, j = 0; i < 128; i++, j++) {
671c0adb 3215 if (j == rss_i)
05abb126
AD
3216 j = 0;
3217 /* reta = 4-byte sliding window of
3218 * 0x00..(indices-1)(indices-1)00..etc. */
3219 reta = (reta << 8) | (j * 0x11);
3220 if ((i & 3) == 3)
3221 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3222 }
0cefafad 3223
05abb126
AD
3224 /* Disable indicating checksum in descriptor, enables RSS hash */
3225 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3226 rxcsum |= IXGBE_RXCSUM_PCSD;
3227 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3228
671c0adb 3229 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
fbe7ca7f 3230 if (adapter->ring_feature[RING_F_RSS].mask)
671c0adb 3231 mrqc = IXGBE_MRQC_RSSEN;
8b1c0b24 3232 } else {
671c0adb
AD
3233 u8 tcs = netdev_get_num_tc(adapter->netdev);
3234
3235 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3236 if (tcs > 4)
3237 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3238 else if (tcs > 1)
3239 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3240 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3241 mrqc = IXGBE_MRQC_VMDQRSS32EN;
8b1c0b24 3242 else
671c0adb
AD
3243 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3244 } else {
3245 if (tcs > 4)
8b1c0b24 3246 mrqc = IXGBE_MRQC_RTRSS8TCEN;
671c0adb
AD
3247 else if (tcs > 1)
3248 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3249 else
3250 mrqc = IXGBE_MRQC_RSSEN;
8b1c0b24 3251 }
0cefafad
JB
3252 }
3253
05abb126 3254 /* Perform hash on these packet types */
671c0adb
AD
3255 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3256 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3257 IXGBE_MRQC_RSS_FIELD_IPV6 |
3258 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
05abb126 3259
ef6afc0c
AD
3260 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3261 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3262 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3263 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3264
05abb126 3265 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
0cefafad
JB
3266}
3267
bb5a9ad2
NS
3268/**
3269 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3270 * @adapter: address of board private structure
3271 * @index: index of ring to set
bb5a9ad2 3272 **/
082757af 3273static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
7367096a 3274 struct ixgbe_ring *ring)
bb5a9ad2 3275{
bb5a9ad2 3276 struct ixgbe_hw *hw = &adapter->hw;
bb5a9ad2 3277 u32 rscctrl;
bf29ee6c 3278 u8 reg_idx = ring->reg_idx;
7367096a 3279
7d637bcc 3280 if (!ring_is_rsc_enabled(ring))
7367096a 3281 return;
bb5a9ad2 3282
7367096a 3283 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
bb5a9ad2
NS
3284 rscctrl |= IXGBE_RSCCTL_RSCEN;
3285 /*
3286 * we must limit the number of descriptors so that the
3287 * total size of max desc * buf_len is not greater
642c680e 3288 * than 65536
bb5a9ad2 3289 */
f800326d 3290 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
7367096a 3291 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
bb5a9ad2
NS
3292}
3293
9e10e045
AD
3294#define IXGBE_MAX_RX_DESC_POLL 10
3295static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3296 struct ixgbe_ring *ring)
3297{
3298 struct ixgbe_hw *hw = &adapter->hw;
9e10e045
AD
3299 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3300 u32 rxdctl;
bf29ee6c 3301 u8 reg_idx = ring->reg_idx;
9e10e045
AD
3302
3303 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3304 if (hw->mac.type == ixgbe_mac_82598EB &&
3305 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3306 return;
3307
3308 do {
032b4325 3309 usleep_range(1000, 2000);
9e10e045
AD
3310 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3311 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3312
3313 if (!wait_loop) {
3314 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3315 "the polling period\n", reg_idx);
3316 }
3317}
3318
2d39d576
YZ
3319void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3320 struct ixgbe_ring *ring)
3321{
3322 struct ixgbe_hw *hw = &adapter->hw;
3323 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3324 u32 rxdctl;
3325 u8 reg_idx = ring->reg_idx;
3326
3327 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3328 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3329
3330 /* write value back with RXDCTL.ENABLE bit cleared */
3331 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3332
3333 if (hw->mac.type == ixgbe_mac_82598EB &&
3334 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3335 return;
3336
3337 /* the hardware may take up to 100us to really disable the rx queue */
3338 do {
3339 udelay(10);
3340 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3341 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3342
3343 if (!wait_loop) {
3344 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3345 "the polling period\n", reg_idx);
3346 }
3347}
3348
84418e3b
AD
3349void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3350 struct ixgbe_ring *ring)
acd37177
AD
3351{
3352 struct ixgbe_hw *hw = &adapter->hw;
3353 u64 rdba = ring->dma;
9e10e045 3354 u32 rxdctl;
bf29ee6c 3355 u8 reg_idx = ring->reg_idx;
acd37177 3356
9e10e045
AD
3357 /* disable queue to avoid issues while updating state */
3358 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2d39d576 3359 ixgbe_disable_rx_queue(adapter, ring);
9e10e045 3360
acd37177
AD
3361 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3362 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3363 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3364 ring->count * sizeof(union ixgbe_adv_rx_desc));
3365 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3366 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
84ea2591 3367 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
9e10e045
AD
3368
3369 ixgbe_configure_srrctl(adapter, ring);
3370 ixgbe_configure_rscctl(adapter, ring);
3371
3372 if (hw->mac.type == ixgbe_mac_82598EB) {
3373 /*
3374 * enable cache line friendly hardware writes:
3375 * PTHRESH=32 descriptors (half the internal cache),
3376 * this also removes ugly rx_no_buffer_count increment
3377 * HTHRESH=4 descriptors (to minimize latency on fetch)
3378 * WTHRESH=8 burst writeback up to two cache lines
3379 */
3380 rxdctl &= ~0x3FFFFF;
3381 rxdctl |= 0x080420;
3382 }
3383
3384 /* enable receive descriptor ring */
3385 rxdctl |= IXGBE_RXDCTL_ENABLE;
3386 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3387
3388 ixgbe_rx_desc_queue_enable(adapter, ring);
7d4987de 3389 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
acd37177
AD
3390}
3391
48654521
AD
3392static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3393{
3394 struct ixgbe_hw *hw = &adapter->hw;
fbe7ca7f 3395 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
48654521
AD
3396 int p;
3397
3398 /* PSRTYPE must be initialized in non 82598 adapters */
3399 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
e8e9f696
JP
3400 IXGBE_PSRTYPE_UDPHDR |
3401 IXGBE_PSRTYPE_IPV4HDR |
48654521 3402 IXGBE_PSRTYPE_L2HDR |
e8e9f696 3403 IXGBE_PSRTYPE_IPV6HDR;
48654521
AD
3404
3405 if (hw->mac.type == ixgbe_mac_82598EB)
3406 return;
3407
fbe7ca7f
AD
3408 if (rss_i > 3)
3409 psrtype |= 2 << 29;
3410 else if (rss_i > 1)
3411 psrtype |= 1 << 29;
48654521
AD
3412
3413 for (p = 0; p < adapter->num_rx_pools; p++)
1d9c0bfd 3414 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
48654521
AD
3415 psrtype);
3416}
3417
f5b4a52e
AD
3418static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3419{
3420 struct ixgbe_hw *hw = &adapter->hw;
f5b4a52e 3421 u32 reg_offset, vf_shift;
435b19f6 3422 u32 gcr_ext, vmdctl;
de4c7f65 3423 int i;
f5b4a52e
AD
3424
3425 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3426 return;
3427
3428 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
435b19f6
AD
3429 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3430 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
1d9c0bfd 3431 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
435b19f6
AD
3432 vmdctl |= IXGBE_VT_CTL_REPLEN;
3433 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
f5b4a52e 3434
1d9c0bfd
AD
3435 vf_shift = VMDQ_P(0) % 32;
3436 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
f5b4a52e
AD
3437
3438 /* Enable only the PF's pool for Tx/Rx */
435b19f6
AD
3439 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3440 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3441 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3442 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
9b735984
GR
3443 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3444 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
f5b4a52e
AD
3445
3446 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
1d9c0bfd 3447 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
f5b4a52e
AD
3448
3449 /*
3450 * Set up VF register offsets for selected VT Mode,
3451 * i.e. 32 or 64 VFs for SR-IOV
3452 */
73079ea0
AD
3453 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3454 case IXGBE_82599_VMDQ_8Q_MASK:
3455 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3456 break;
3457 case IXGBE_82599_VMDQ_4Q_MASK:
3458 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3459 break;
3460 default:
3461 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3462 break;
3463 }
3464
f5b4a52e
AD
3465 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3466
435b19f6 3467
a985b6c3 3468 /* Enable MAC Anti-Spoofing */
435b19f6 3469 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
a985b6c3 3470 adapter->num_vfs);
de4c7f65
GR
3471 /* For VFs that have spoof checking turned off */
3472 for (i = 0; i < adapter->num_vfs; i++) {
3473 if (!adapter->vfinfo[i].spoofchk_enabled)
3474 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3475 }
f5b4a52e
AD
3476}
3477
477de6ed 3478static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
9a799d71 3479{
9a799d71
AK
3480 struct ixgbe_hw *hw = &adapter->hw;
3481 struct net_device *netdev = adapter->netdev;
3482 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
477de6ed
AD
3483 struct ixgbe_ring *rx_ring;
3484 int i;
3485 u32 mhadd, hlreg0;
48654521 3486
63f39bd1 3487#ifdef IXGBE_FCOE
477de6ed
AD
3488 /* adjust max frame to be able to do baby jumbo for FCoE */
3489 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3490 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3491 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
9a799d71 3492
477de6ed 3493#endif /* IXGBE_FCOE */
872844dd
AD
3494
3495 /* adjust max frame to be at least the size of a standard frame */
3496 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3497 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3498
477de6ed
AD
3499 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3500 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3501 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3502 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3503
3504 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
3505 }
3506
3507 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
3508 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3509 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
3510 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
9a799d71 3511
0cefafad
JB
3512 /*
3513 * Setup the HW Rx Head and Tail Descriptor Pointers and
3514 * the Base and Length of the Rx Descriptor Ring
3515 */
9a799d71 3516 for (i = 0; i < adapter->num_rx_queues; i++) {
4a0b9ca0 3517 rx_ring = adapter->rx_ring[i];
7d637bcc
AD
3518 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3519 set_ring_rsc_enabled(rx_ring);
1b3ff02e 3520 else
7d637bcc 3521 clear_ring_rsc_enabled(rx_ring);
477de6ed 3522 }
477de6ed
AD
3523}
3524
7367096a
AD
3525static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3526{
3527 struct ixgbe_hw *hw = &adapter->hw;
3528 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3529
3530 switch (hw->mac.type) {
3531 case ixgbe_mac_82598EB:
3532 /*
3533 * For VMDq support of different descriptor types or
3534 * buffer sizes through the use of multiple SRRCTL
3535 * registers, RDRXCTL.MVMEN must be set to 1
3536 *
3537 * also, the manual doesn't mention it clearly but DCA hints
3538 * will only use queue 0's tags unless this bit is set. Side
3539 * effects of setting this bit are only that SRRCTL must be
3540 * fully programmed [0..15]
3541 */
3542 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3543 break;
3544 case ixgbe_mac_82599EB:
b93a2226 3545 case ixgbe_mac_X540:
7367096a
AD
3546 /* Disable RSC for ACK packets */
3547 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3548 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3549 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3550 /* hardware requires some bits to be set by default */
3551 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3552 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3553 break;
3554 default:
3555 /* We should do nothing since we don't know this hardware */
3556 return;
3557 }
3558
3559 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3560}
3561
477de6ed
AD
3562/**
3563 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3564 * @adapter: board private structure
3565 *
3566 * Configure the Rx unit of the MAC after a reset.
3567 **/
3568static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3569{
3570 struct ixgbe_hw *hw = &adapter->hw;
477de6ed 3571 int i;
6dcc28b9 3572 u32 rxctrl, rfctl;
477de6ed
AD
3573
3574 /* disable receives while setting up the descriptors */
3575 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3576 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3577
3578 ixgbe_setup_psrtype(adapter);
7367096a 3579 ixgbe_setup_rdrxctl(adapter);
477de6ed 3580
6dcc28b9
JK
3581 /* RSC Setup */
3582 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3583 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3584 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3585 rfctl |= IXGBE_RFCTL_RSC_DIS;
3586 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3587
9e10e045 3588 /* Program registers for the distribution of queues */
f5b4a52e 3589 ixgbe_setup_mrqc(adapter);
f5b4a52e 3590
477de6ed
AD
3591 /* set_rx_buffer_len must be called before ring initialization */
3592 ixgbe_set_rx_buffer_len(adapter);
3593
3594 /*
3595 * Setup the HW Rx Head and Tail Descriptor Pointers and
3596 * the Base and Length of the Rx Descriptor Ring
3597 */
9e10e045
AD
3598 for (i = 0; i < adapter->num_rx_queues; i++)
3599 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
177db6ff 3600
9e10e045
AD
3601 /* disable drop enable for 82598 parts */
3602 if (hw->mac.type == ixgbe_mac_82598EB)
3603 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3604
3605 /* enable all receives */
3606 rxctrl |= IXGBE_RXCTRL_RXEN;
3607 hw->mac.ops.enable_rx_dma(hw, rxctrl);
9a799d71
AK
3608}
3609
80d5c368
PM
3610static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3611 __be16 proto, u16 vid)
068c89b0
DS
3612{
3613 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3614 struct ixgbe_hw *hw = &adapter->hw;
3615
3616 /* add VID to filter table */
1d9c0bfd 3617 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
f62bbb5e 3618 set_bit(vid, adapter->active_vlans);
8e586137
JP
3619
3620 return 0;
068c89b0
DS
3621}
3622
80d5c368
PM
3623static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3624 __be16 proto, u16 vid)
068c89b0
DS
3625{
3626 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3627 struct ixgbe_hw *hw = &adapter->hw;
3628
068c89b0 3629 /* remove VID from filter table */
1d9c0bfd 3630 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
f62bbb5e 3631 clear_bit(vid, adapter->active_vlans);
8e586137
JP
3632
3633 return 0;
068c89b0
DS
3634}
3635
5f6c0181
JB
3636/**
3637 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3638 * @adapter: driver data
3639 */
3640static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3641{
3642 struct ixgbe_hw *hw = &adapter->hw;
f62bbb5e
JG
3643 u32 vlnctrl;
3644
3645 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3646 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3647 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3648}
3649
3650/**
3651 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3652 * @adapter: driver data
3653 */
3654static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3655{
3656 struct ixgbe_hw *hw = &adapter->hw;
3657 u32 vlnctrl;
3658
3659 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3660 vlnctrl |= IXGBE_VLNCTRL_VFE;
3661 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3662 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3663}
3664
3665/**
3666 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3667 * @adapter: driver data
3668 */
3669static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3670{
3671 struct ixgbe_hw *hw = &adapter->hw;
3672 u32 vlnctrl;
5f6c0181
JB
3673 int i, j;
3674
3675 switch (hw->mac.type) {
3676 case ixgbe_mac_82598EB:
f62bbb5e
JG
3677 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3678 vlnctrl &= ~IXGBE_VLNCTRL_VME;
5f6c0181
JB
3679 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3680 break;
3681 case ixgbe_mac_82599EB:
b93a2226 3682 case ixgbe_mac_X540:
5f6c0181
JB
3683 for (i = 0; i < adapter->num_rx_queues; i++) {
3684 j = adapter->rx_ring[i]->reg_idx;
3685 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3686 vlnctrl &= ~IXGBE_RXDCTL_VME;
3687 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3688 }
3689 break;
3690 default:
3691 break;
3692 }
3693}
3694
3695/**
f62bbb5e 3696 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
5f6c0181
JB
3697 * @adapter: driver data
3698 */
f62bbb5e 3699static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
5f6c0181
JB
3700{
3701 struct ixgbe_hw *hw = &adapter->hw;
f62bbb5e 3702 u32 vlnctrl;
5f6c0181
JB
3703 int i, j;
3704
3705 switch (hw->mac.type) {
3706 case ixgbe_mac_82598EB:
f62bbb5e
JG
3707 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3708 vlnctrl |= IXGBE_VLNCTRL_VME;
5f6c0181
JB
3709 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3710 break;
3711 case ixgbe_mac_82599EB:
b93a2226 3712 case ixgbe_mac_X540:
5f6c0181
JB
3713 for (i = 0; i < adapter->num_rx_queues; i++) {
3714 j = adapter->rx_ring[i]->reg_idx;
3715 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3716 vlnctrl |= IXGBE_RXDCTL_VME;
3717 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3718 }
3719 break;
3720 default:
3721 break;
3722 }
3723}
3724
9a799d71
AK
3725static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3726{
f62bbb5e 3727 u16 vid;
9a799d71 3728
80d5c368 3729 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
f62bbb5e
JG
3730
3731 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
80d5c368 3732 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
9a799d71
AK
3733}
3734
2850062a
AD
3735/**
3736 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3737 * @netdev: network interface device structure
3738 *
3739 * Writes unicast address list to the RAR table.
3740 * Returns: -ENOMEM on failure/insufficient address space
3741 * 0 on no addresses written
3742 * X on writing X addresses to the RAR table
3743 **/
3744static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3745{
3746 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3747 struct ixgbe_hw *hw = &adapter->hw;
95447461 3748 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
2850062a
AD
3749 int count = 0;
3750
95447461
JF
3751 /* In SR-IOV mode significantly less RAR entries are available */
3752 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3753 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3754
2850062a
AD
3755 /* return ENOMEM indicating insufficient memory for addresses */
3756 if (netdev_uc_count(netdev) > rar_entries)
3757 return -ENOMEM;
3758
95447461 3759 if (!netdev_uc_empty(netdev)) {
2850062a
AD
3760 struct netdev_hw_addr *ha;
3761 /* return error if we do not support writing to RAR table */
3762 if (!hw->mac.ops.set_rar)
3763 return -ENOMEM;
3764
3765 netdev_for_each_uc_addr(ha, netdev) {
3766 if (!rar_entries)
3767 break;
3768 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
1d9c0bfd 3769 VMDQ_P(0), IXGBE_RAH_AV);
2850062a
AD
3770 count++;
3771 }
3772 }
3773 /* write the addresses in reverse order to avoid write combining */
3774 for (; rar_entries > 0 ; rar_entries--)
3775 hw->mac.ops.clear_rar(hw, rar_entries);
3776
3777 return count;
3778}
3779
9a799d71 3780/**
2c5645cf 3781 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
9a799d71
AK
3782 * @netdev: network interface device structure
3783 *
2c5645cf
CL
3784 * The set_rx_method entry point is called whenever the unicast/multicast
3785 * address list or the network interface flags are updated. This routine is
3786 * responsible for configuring the hardware for proper unicast, multicast and
3787 * promiscuous mode.
9a799d71 3788 **/
7f870475 3789void ixgbe_set_rx_mode(struct net_device *netdev)
9a799d71
AK
3790{
3791 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3792 struct ixgbe_hw *hw = &adapter->hw;
2850062a
AD
3793 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3794 int count;
9a799d71
AK
3795
3796 /* Check for Promiscuous and All Multicast modes */
3797
3798 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3799
f5dc442b 3800 /* set all bits that we expect to always be set */
3f2d1c0f 3801 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
f5dc442b
AD
3802 fctrl |= IXGBE_FCTRL_BAM;
3803 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3804 fctrl |= IXGBE_FCTRL_PMCF;
3805
2850062a
AD
3806 /* clear the bits we are changing the status of */
3807 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3808
9a799d71 3809 if (netdev->flags & IFF_PROMISC) {
e433ea1f 3810 hw->addr_ctrl.user_set_promisc = true;
9a799d71 3811 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
2850062a 3812 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
670224f1
GR
3813 /* Only disable hardware filter vlans in promiscuous mode
3814 * if SR-IOV and VMDQ are disabled - otherwise ensure
3815 * that hardware VLAN filters remain enabled.
3816 */
3817 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3818 IXGBE_FLAG_SRIOV_ENABLED)))
3819 ixgbe_vlan_filter_disable(adapter);
3820 else
3821 ixgbe_vlan_filter_enable(adapter);
9a799d71 3822 } else {
746b9f02
PM
3823 if (netdev->flags & IFF_ALLMULTI) {
3824 fctrl |= IXGBE_FCTRL_MPE;
2850062a
AD
3825 vmolr |= IXGBE_VMOLR_MPE;
3826 } else {
3827 /*
3828 * Write addresses to the MTA, if the attempt fails
25985edc 3829 * then we should just turn on promiscuous mode so
2850062a
AD
3830 * that we can at least receive multicast traffic
3831 */
3832 hw->mac.ops.update_mc_addr_list(hw, netdev);
3833 vmolr |= IXGBE_VMOLR_ROMPE;
746b9f02 3834 }
5f6c0181 3835 ixgbe_vlan_filter_enable(adapter);
e433ea1f 3836 hw->addr_ctrl.user_set_promisc = false;
9dcb373c
JF
3837 }
3838
3839 /*
3840 * Write addresses to available RAR registers, if there is not
3841 * sufficient space to store all the addresses then enable
3842 * unicast promiscuous mode
3843 */
3844 count = ixgbe_write_uc_addr_list(netdev);
3845 if (count < 0) {
3846 fctrl |= IXGBE_FCTRL_UPE;
3847 vmolr |= IXGBE_VMOLR_ROPE;
9a799d71
AK
3848 }
3849
1d9c0bfd 3850 if (adapter->num_vfs)
1cdd1ec8 3851 ixgbe_restore_vf_multicasts(adapter);
1d9c0bfd
AD
3852
3853 if (hw->mac.type != ixgbe_mac_82598EB) {
3854 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
2850062a
AD
3855 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3856 IXGBE_VMOLR_ROPE);
1d9c0bfd 3857 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
2850062a
AD
3858 }
3859
3f2d1c0f
BG
3860 /* This is useful for sniffing bad packets. */
3861 if (adapter->netdev->features & NETIF_F_RXALL) {
3862 /* UPE and MPE will be handled by normal PROMISC logic
3863 * in e1000e_set_rx_mode */
3864 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3865 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3866 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3867
3868 fctrl &= ~(IXGBE_FCTRL_DPF);
3869 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3870 }
3871
2850062a 3872 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
f62bbb5e 3873
f646968f 3874 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
f62bbb5e
JG
3875 ixgbe_vlan_strip_enable(adapter);
3876 else
3877 ixgbe_vlan_strip_disable(adapter);
9a799d71
AK
3878}
3879
021230d4
AV
3880static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3881{
3882 int q_idx;
021230d4 3883
5a85e737
ET
3884 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3885 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
49c7ffbe 3886 napi_enable(&adapter->q_vector[q_idx]->napi);
5a85e737 3887 }
021230d4
AV
3888}
3889
3890static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3891{
3892 int q_idx;
021230d4 3893
5a85e737
ET
3894 local_bh_disable(); /* for ixgbe_qv_lock_napi() */
3895 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
49c7ffbe 3896 napi_disable(&adapter->q_vector[q_idx]->napi);
5a85e737
ET
3897 while (!ixgbe_qv_lock_napi(adapter->q_vector[q_idx])) {
3898 pr_info("QV %d locked\n", q_idx);
3899 mdelay(1);
3900 }
3901 }
3902 local_bh_enable();
021230d4
AV
3903}
3904
7a6b6f51 3905#ifdef CONFIG_IXGBE_DCB
49ce9c2c 3906/**
2f90b865
AD
3907 * ixgbe_configure_dcb - Configure DCB hardware
3908 * @adapter: ixgbe adapter struct
3909 *
3910 * This is called by the driver on open to configure the DCB hardware.
3911 * This is also called by the gennetlink interface when reconfiguring
3912 * the DCB state.
3913 */
3914static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3915{
3916 struct ixgbe_hw *hw = &adapter->hw;
9806307a 3917 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2f90b865 3918
67ebd791
AD
3919 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3920 if (hw->mac.type == ixgbe_mac_82598EB)
3921 netif_set_gso_max_size(adapter->netdev, 65536);
3922 return;
3923 }
3924
3925 if (hw->mac.type == ixgbe_mac_82598EB)
3926 netif_set_gso_max_size(adapter->netdev, 32768);
3927
971060b1 3928#ifdef IXGBE_FCOE
b120818e
JF
3929 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3930 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
c27931da 3931#endif
b120818e
JF
3932
3933 /* reconfigure the hardware */
3934 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
c27931da
JF
3935 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3936 DCB_TX_CONFIG);
3937 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3938 DCB_RX_CONFIG);
3939 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
b120818e
JF
3940 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3941 ixgbe_dcb_hw_ets(&adapter->hw,
3942 adapter->ixgbe_ieee_ets,
3943 max_frame);
3944 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3945 adapter->ixgbe_ieee_pfc->pfc_en,
3946 adapter->ixgbe_ieee_ets->prio_tc);
c27931da 3947 }
8187cd48
JF
3948
3949 /* Enable RSS Hash per TC */
3950 if (hw->mac.type != ixgbe_mac_82598EB) {
4ae63730
AD
3951 u32 msb = 0;
3952 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
8187cd48 3953
d411a936
AD
3954 while (rss_i) {
3955 msb++;
3956 rss_i >>= 1;
3957 }
8187cd48 3958
4ae63730
AD
3959 /* write msb to all 8 TCs in one write */
3960 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
8187cd48 3961 }
2f90b865 3962}
9da712d2
JF
3963#endif
3964
3965/* Additional bittime to account for IXGBE framing */
3966#define IXGBE_ETH_FRAMING 20
3967
49ce9c2c 3968/**
9da712d2
JF
3969 * ixgbe_hpbthresh - calculate high water mark for flow control
3970 *
3971 * @adapter: board private structure to calculate for
49ce9c2c 3972 * @pb: packet buffer to calculate
9da712d2
JF
3973 */
3974static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3975{
3976 struct ixgbe_hw *hw = &adapter->hw;
3977 struct net_device *dev = adapter->netdev;
3978 int link, tc, kb, marker;
3979 u32 dv_id, rx_pba;
3980
3981 /* Calculate max LAN frame size */
3982 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3983
3984#ifdef IXGBE_FCOE
3985 /* FCoE traffic class uses FCOE jumbo frames */
800bd607
AD
3986 if ((dev->features & NETIF_F_FCOE_MTU) &&
3987 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3988 (pb == ixgbe_fcoe_get_tc(adapter)))
3989 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
9da712d2
JF
3990
3991#endif
9da712d2
JF
3992 /* Calculate delay value for device */
3993 switch (hw->mac.type) {
3994 case ixgbe_mac_X540:
3995 dv_id = IXGBE_DV_X540(link, tc);
3996 break;
3997 default:
3998 dv_id = IXGBE_DV(link, tc);
3999 break;
4000 }
4001
4002 /* Loopback switch introduces additional latency */
4003 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4004 dv_id += IXGBE_B2BT(tc);
4005
4006 /* Delay value is calculated in bit times convert to KB */
4007 kb = IXGBE_BT2KB(dv_id);
4008 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4009
4010 marker = rx_pba - kb;
4011
4012 /* It is possible that the packet buffer is not large enough
4013 * to provide required headroom. In this case throw an error
4014 * to user and a do the best we can.
4015 */
4016 if (marker < 0) {
4017 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4018 "headroom to support flow control."
4019 "Decrease MTU or number of traffic classes\n", pb);
4020 marker = tc + 1;
4021 }
4022
4023 return marker;
4024}
4025
49ce9c2c 4026/**
9da712d2
JF
4027 * ixgbe_lpbthresh - calculate low water mark for for flow control
4028 *
4029 * @adapter: board private structure to calculate for
49ce9c2c 4030 * @pb: packet buffer to calculate
9da712d2
JF
4031 */
4032static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
4033{
4034 struct ixgbe_hw *hw = &adapter->hw;
4035 struct net_device *dev = adapter->netdev;
4036 int tc;
4037 u32 dv_id;
4038
4039 /* Calculate max LAN frame size */
4040 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4041
4042 /* Calculate delay value for device */
4043 switch (hw->mac.type) {
4044 case ixgbe_mac_X540:
4045 dv_id = IXGBE_LOW_DV_X540(tc);
4046 break;
4047 default:
4048 dv_id = IXGBE_LOW_DV(tc);
4049 break;
4050 }
4051
4052 /* Delay value is calculated in bit times convert to KB */
4053 return IXGBE_BT2KB(dv_id);
4054}
4055
4056/*
4057 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4058 */
4059static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4060{
4061 struct ixgbe_hw *hw = &adapter->hw;
4062 int num_tc = netdev_get_num_tc(adapter->netdev);
4063 int i;
4064
4065 if (!num_tc)
4066 num_tc = 1;
4067
4068 hw->fc.low_water = ixgbe_lpbthresh(adapter);
4069
4070 for (i = 0; i < num_tc; i++) {
4071 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4072
4073 /* Low water marks must not be larger than high water marks */
4074 if (hw->fc.low_water > hw->fc.high_water[i])
4075 hw->fc.low_water = 0;
4076 }
4077}
4078
80605c65
JF
4079static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4080{
80605c65 4081 struct ixgbe_hw *hw = &adapter->hw;
f7e1027f
AD
4082 int hdrm;
4083 u8 tc = netdev_get_num_tc(adapter->netdev);
80605c65
JF
4084
4085 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4086 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
f7e1027f
AD
4087 hdrm = 32 << adapter->fdir_pballoc;
4088 else
4089 hdrm = 0;
80605c65 4090
f7e1027f 4091 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
9da712d2 4092 ixgbe_pbthresh_setup(adapter);
80605c65
JF
4093}
4094
e4911d57
AD
4095static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4096{
4097 struct ixgbe_hw *hw = &adapter->hw;
b67bfe0d 4098 struct hlist_node *node2;
e4911d57
AD
4099 struct ixgbe_fdir_filter *filter;
4100
4101 spin_lock(&adapter->fdir_perfect_lock);
4102
4103 if (!hlist_empty(&adapter->fdir_filter_list))
4104 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4105
b67bfe0d 4106 hlist_for_each_entry_safe(filter, node2,
e4911d57
AD
4107 &adapter->fdir_filter_list, fdir_node) {
4108 ixgbe_fdir_write_perfect_filter_82599(hw,
1f4d5183
AD
4109 &filter->filter,
4110 filter->sw_idx,
4111 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4112 IXGBE_FDIR_DROP_QUEUE :
4113 adapter->rx_ring[filter->action]->reg_idx);
e4911d57
AD
4114 }
4115
4116 spin_unlock(&adapter->fdir_perfect_lock);
4117}
4118
9a799d71
AK
4119static void ixgbe_configure(struct ixgbe_adapter *adapter)
4120{
d2f5e7f3
AS
4121 struct ixgbe_hw *hw = &adapter->hw;
4122
80605c65 4123 ixgbe_configure_pb(adapter);
7a6b6f51 4124#ifdef CONFIG_IXGBE_DCB
67ebd791 4125 ixgbe_configure_dcb(adapter);
2f90b865 4126#endif
b35d4d42
AD
4127 /*
4128 * We must restore virtualization before VLANs or else
4129 * the VLVF registers will not be populated
4130 */
4131 ixgbe_configure_virtualization(adapter);
9a799d71 4132
4c1d7b4b 4133 ixgbe_set_rx_mode(adapter->netdev);
f62bbb5e
JG
4134 ixgbe_restore_vlan(adapter);
4135
d2f5e7f3
AS
4136 switch (hw->mac.type) {
4137 case ixgbe_mac_82599EB:
4138 case ixgbe_mac_X540:
4139 hw->mac.ops.disable_rx_buff(hw);
4140 break;
4141 default:
4142 break;
4143 }
4144
c4cf55e5 4145 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4c1d7b4b
AD
4146 ixgbe_init_fdir_signature_82599(&adapter->hw,
4147 adapter->fdir_pballoc);
e4911d57
AD
4148 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4149 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4150 adapter->fdir_pballoc);
4151 ixgbe_fdir_filter_restore(adapter);
c4cf55e5 4152 }
4c1d7b4b 4153
d2f5e7f3
AS
4154 switch (hw->mac.type) {
4155 case ixgbe_mac_82599EB:
4156 case ixgbe_mac_X540:
4157 hw->mac.ops.enable_rx_buff(hw);
4158 break;
4159 default:
4160 break;
4161 }
4162
7c8ae65a
AD
4163#ifdef IXGBE_FCOE
4164 /* configure FCoE L2 filters, redirection table, and Rx control */
4165 ixgbe_configure_fcoe(adapter);
4166
4167#endif /* IXGBE_FCOE */
9a799d71
AK
4168 ixgbe_configure_tx(adapter);
4169 ixgbe_configure_rx(adapter);
9a799d71
AK
4170}
4171
e8e26350
PW
4172static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4173{
4174 switch (hw->phy.type) {
4175 case ixgbe_phy_sfp_avago:
4176 case ixgbe_phy_sfp_ftl:
4177 case ixgbe_phy_sfp_intel:
4178 case ixgbe_phy_sfp_unknown:
ea0a04df
DS
4179 case ixgbe_phy_sfp_passive_tyco:
4180 case ixgbe_phy_sfp_passive_unknown:
4181 case ixgbe_phy_sfp_active_unknown:
4182 case ixgbe_phy_sfp_ftl_active:
987e1d56
ET
4183 case ixgbe_phy_qsfp_passive_unknown:
4184 case ixgbe_phy_qsfp_active_unknown:
4185 case ixgbe_phy_qsfp_intel:
4186 case ixgbe_phy_qsfp_unknown:
e8e26350 4187 return true;
8917b447
AD
4188 case ixgbe_phy_nl:
4189 if (hw->mac.type == ixgbe_mac_82598EB)
4190 return true;
e8e26350
PW
4191 default:
4192 return false;
4193 }
4194}
4195
0ecc061d 4196/**
e8e26350
PW
4197 * ixgbe_sfp_link_config - set up SFP+ link
4198 * @adapter: pointer to private adapter struct
4199 **/
4200static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4201{
7086400d 4202 /*
52f33af8 4203 * We are assuming the worst case scenario here, and that
7086400d
AD
4204 * is that an SFP was inserted/removed after the reset
4205 * but before SFP detection was enabled. As such the best
4206 * solution is to just start searching as soon as we start
4207 */
4208 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4209 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
e8e26350 4210
7086400d 4211 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
e8e26350
PW
4212}
4213
4214/**
4215 * ixgbe_non_sfp_link_config - set up non-SFP+ link
0ecc061d
PWJ
4216 * @hw: pointer to private hardware struct
4217 *
4218 * Returns 0 on success, negative on failure
4219 **/
e8e26350 4220static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
0ecc061d 4221{
3d292265
JH
4222 u32 speed;
4223 bool autoneg, link_up = false;
0ecc061d
PWJ
4224 u32 ret = IXGBE_ERR_LINK_SETUP;
4225
4226 if (hw->mac.ops.check_link)
3d292265 4227 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
0ecc061d
PWJ
4228
4229 if (ret)
4230 goto link_cfg_out;
4231
3d292265
JH
4232 speed = hw->phy.autoneg_advertised;
4233 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4234 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4235 &autoneg);
0ecc061d
PWJ
4236 if (ret)
4237 goto link_cfg_out;
4238
8620a103 4239 if (hw->mac.ops.setup_link)
fd0326f2 4240 ret = hw->mac.ops.setup_link(hw, speed, link_up);
0ecc061d
PWJ
4241link_cfg_out:
4242 return ret;
4243}
4244
a34bcfff 4245static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
9a799d71 4246{
9a799d71 4247 struct ixgbe_hw *hw = &adapter->hw;
a34bcfff 4248 u32 gpie = 0;
9a799d71 4249
9b471446 4250 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
a34bcfff
AD
4251 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4252 IXGBE_GPIE_OCD;
4253 gpie |= IXGBE_GPIE_EIAME;
9b471446
JB
4254 /*
4255 * use EIAM to auto-mask when MSI-X interrupt is asserted
4256 * this saves a register write for every interrupt
4257 */
4258 switch (hw->mac.type) {
4259 case ixgbe_mac_82598EB:
4260 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4261 break;
9b471446 4262 case ixgbe_mac_82599EB:
b93a2226
DS
4263 case ixgbe_mac_X540:
4264 default:
9b471446
JB
4265 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4266 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4267 break;
4268 }
4269 } else {
021230d4
AV
4270 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4271 * specifically only auto mask tx and rx interrupts */
4272 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4273 }
9a799d71 4274
a34bcfff
AD
4275 /* XXX: to interrupt immediately for EICS writes, enable this */
4276 /* gpie |= IXGBE_GPIE_EIMEN; */
4277
4278 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4279 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
73079ea0
AD
4280
4281 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4282 case IXGBE_82599_VMDQ_8Q_MASK:
4283 gpie |= IXGBE_GPIE_VTMODE_16;
4284 break;
4285 case IXGBE_82599_VMDQ_4Q_MASK:
4286 gpie |= IXGBE_GPIE_VTMODE_32;
4287 break;
4288 default:
4289 gpie |= IXGBE_GPIE_VTMODE_64;
4290 break;
4291 }
119fc60a
MC
4292 }
4293
5fdd31f9 4294 /* Enable Thermal over heat sensor interrupt */
f3df98ec
DS
4295 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4296 switch (adapter->hw.mac.type) {
4297 case ixgbe_mac_82599EB:
4298 gpie |= IXGBE_SDP0_GPIEN;
4299 break;
4300 case ixgbe_mac_X540:
4301 gpie |= IXGBE_EIMS_TS;
4302 break;
4303 default:
4304 break;
4305 }
4306 }
5fdd31f9 4307
a34bcfff
AD
4308 /* Enable fan failure interrupt */
4309 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
0befdb3e 4310 gpie |= IXGBE_SDP1_GPIEN;
0befdb3e 4311
2698b208 4312 if (hw->mac.type == ixgbe_mac_82599EB) {
e8e26350
PW
4313 gpie |= IXGBE_SDP1_GPIEN;
4314 gpie |= IXGBE_SDP2_GPIEN;
2698b208 4315 }
a34bcfff
AD
4316
4317 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4318}
4319
c7ccde0f 4320static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
a34bcfff
AD
4321{
4322 struct ixgbe_hw *hw = &adapter->hw;
a34bcfff 4323 int err;
a34bcfff
AD
4324 u32 ctrl_ext;
4325
4326 ixgbe_get_hw_control(adapter);
4327 ixgbe_setup_gpie(adapter);
e8e26350 4328
9a799d71
AK
4329 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4330 ixgbe_configure_msix(adapter);
4331 else
4332 ixgbe_configure_msi_and_legacy(adapter);
4333
ec74a471
ET
4334 /* enable the optics for 82599 SFP+ fiber */
4335 if (hw->mac.ops.enable_tx_laser)
61fac744
PW
4336 hw->mac.ops.enable_tx_laser(hw);
4337
9a799d71 4338 clear_bit(__IXGBE_DOWN, &adapter->state);
021230d4
AV
4339 ixgbe_napi_enable_all(adapter);
4340
73c4b7cd
AD
4341 if (ixgbe_is_sfp(hw)) {
4342 ixgbe_sfp_link_config(adapter);
4343 } else {
4344 err = ixgbe_non_sfp_link_config(hw);
4345 if (err)
4346 e_err(probe, "link_config FAILED %d\n", err);
4347 }
4348
021230d4
AV
4349 /* clear any pending interrupts, may auto mask */
4350 IXGBE_READ_REG(hw, IXGBE_EICR);
6af3b9eb 4351 ixgbe_irq_enable(adapter, true, true);
9a799d71 4352
bf069c97
DS
4353 /*
4354 * If this adapter has a fan, check to see if we had a failure
4355 * before we enabled the interrupt.
4356 */
4357 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4358 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4359 if (esdp & IXGBE_ESDP_SDP1)
396e799c 4360 e_crit(drv, "Fan has stopped, replace the adapter\n");
bf069c97
DS
4361 }
4362
1da100bb 4363 /* enable transmits */
477de6ed 4364 netif_tx_start_all_queues(adapter->netdev);
1da100bb 4365
9a799d71
AK
4366 /* bring the link up in the watchdog, this could race with our first
4367 * link up interrupt but shouldn't be a problem */
cf8280ee
JB
4368 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4369 adapter->link_check_timeout = jiffies;
7086400d 4370 mod_timer(&adapter->service_timer, jiffies);
c9205697
GR
4371
4372 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4373 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4374 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4375 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
9a799d71
AK
4376}
4377
d4f80882
AV
4378void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4379{
4380 WARN_ON(in_interrupt());
7086400d
AD
4381 /* put off any impending NetWatchDogTimeout */
4382 adapter->netdev->trans_start = jiffies;
4383
d4f80882 4384 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
032b4325 4385 usleep_range(1000, 2000);
d4f80882 4386 ixgbe_down(adapter);
5809a1ae
GR
4387 /*
4388 * If SR-IOV enabled then wait a bit before bringing the adapter
4389 * back up to give the VFs time to respond to the reset. The
4390 * two second wait is based upon the watchdog timer cycle in
4391 * the VF driver.
4392 */
4393 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4394 msleep(2000);
d4f80882
AV
4395 ixgbe_up(adapter);
4396 clear_bit(__IXGBE_RESETTING, &adapter->state);
4397}
4398
c7ccde0f 4399void ixgbe_up(struct ixgbe_adapter *adapter)
9a799d71
AK
4400{
4401 /* hardware has been reset, we need to reload some things */
4402 ixgbe_configure(adapter);
4403
c7ccde0f 4404 ixgbe_up_complete(adapter);
9a799d71
AK
4405}
4406
4407void ixgbe_reset(struct ixgbe_adapter *adapter)
4408{
c44ade9e 4409 struct ixgbe_hw *hw = &adapter->hw;
8ca783ab
DS
4410 int err;
4411
7086400d
AD
4412 /* lock SFP init bit to prevent race conditions with the watchdog */
4413 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4414 usleep_range(1000, 2000);
4415
4416 /* clear all SFP and link config related flags while holding SFP_INIT */
4417 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4418 IXGBE_FLAG2_SFP_NEEDS_RESET);
4419 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4420
8ca783ab 4421 err = hw->mac.ops.init_hw(hw);
da4dd0f7
PWJ
4422 switch (err) {
4423 case 0:
4424 case IXGBE_ERR_SFP_NOT_PRESENT:
7086400d 4425 case IXGBE_ERR_SFP_NOT_SUPPORTED:
da4dd0f7
PWJ
4426 break;
4427 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
849c4542 4428 e_dev_err("master disable timed out\n");
da4dd0f7 4429 break;
794caeb2
PWJ
4430 case IXGBE_ERR_EEPROM_VERSION:
4431 /* We are running on a pre-production device, log a warning */
849c4542 4432 e_dev_warn("This device is a pre-production adapter/LOM. "
52f33af8 4433 "Please be aware there may be issues associated with "
849c4542
ET
4434 "your hardware. If you are experiencing problems "
4435 "please contact your Intel or hardware "
4436 "representative who provided you with this "
4437 "hardware.\n");
794caeb2 4438 break;
da4dd0f7 4439 default:
849c4542 4440 e_dev_err("Hardware Error: %d\n", err);
da4dd0f7 4441 }
9a799d71 4442
7086400d
AD
4443 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4444
9a799d71 4445 /* reprogram the RAR[0] in case user changed it. */
1d9c0bfd 4446 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
7fa7c9dc
AD
4447
4448 /* update SAN MAC vmdq pool selection */
4449 if (hw->mac.san_mac_rar_index)
4450 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
1a71ab24 4451
8fecf67c 4452 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
1a71ab24 4453 ixgbe_ptp_reset(adapter);
9a799d71
AK
4454}
4455
9a799d71
AK
4456/**
4457 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
9a799d71
AK
4458 * @rx_ring: ring to free buffers from
4459 **/
b6ec895e 4460static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
9a799d71 4461{
b6ec895e 4462 struct device *dev = rx_ring->dev;
9a799d71 4463 unsigned long size;
b6ec895e 4464 u16 i;
9a799d71 4465
84418e3b
AD
4466 /* ring already cleared, nothing to do */
4467 if (!rx_ring->rx_buffer_info)
4468 return;
9a799d71 4469
84418e3b 4470 /* Free all the Rx ring sk_buffs */
9a799d71 4471 for (i = 0; i < rx_ring->count; i++) {
f800326d
AD
4472 struct ixgbe_rx_buffer *rx_buffer;
4473
4474 rx_buffer = &rx_ring->rx_buffer_info[i];
4475 if (rx_buffer->skb) {
4476 struct sk_buff *skb = rx_buffer->skb;
4477 if (IXGBE_CB(skb)->page_released) {
4478 dma_unmap_page(dev,
4479 IXGBE_CB(skb)->dma,
4480 ixgbe_rx_bufsz(rx_ring),
4481 DMA_FROM_DEVICE);
4482 IXGBE_CB(skb)->page_released = false;
4c1975d7
AD
4483 }
4484 dev_kfree_skb(skb);
9a799d71 4485 }
f800326d
AD
4486 rx_buffer->skb = NULL;
4487 if (rx_buffer->dma)
4488 dma_unmap_page(dev, rx_buffer->dma,
4489 ixgbe_rx_pg_size(rx_ring),
4490 DMA_FROM_DEVICE);
4491 rx_buffer->dma = 0;
4492 if (rx_buffer->page)
dd411ec4
AD
4493 __free_pages(rx_buffer->page,
4494 ixgbe_rx_pg_order(rx_ring));
f800326d 4495 rx_buffer->page = NULL;
9a799d71
AK
4496 }
4497
4498 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4499 memset(rx_ring->rx_buffer_info, 0, size);
4500
4501 /* Zero out the descriptor ring */
4502 memset(rx_ring->desc, 0, rx_ring->size);
4503
f800326d 4504 rx_ring->next_to_alloc = 0;
9a799d71
AK
4505 rx_ring->next_to_clean = 0;
4506 rx_ring->next_to_use = 0;
9a799d71
AK
4507}
4508
4509/**
4510 * ixgbe_clean_tx_ring - Free Tx Buffers
9a799d71
AK
4511 * @tx_ring: ring to be cleaned
4512 **/
b6ec895e 4513static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
9a799d71
AK
4514{
4515 struct ixgbe_tx_buffer *tx_buffer_info;
4516 unsigned long size;
b6ec895e 4517 u16 i;
9a799d71 4518
84418e3b
AD
4519 /* ring already cleared, nothing to do */
4520 if (!tx_ring->tx_buffer_info)
4521 return;
9a799d71 4522
84418e3b 4523 /* Free all the Tx ring sk_buffs */
9a799d71
AK
4524 for (i = 0; i < tx_ring->count; i++) {
4525 tx_buffer_info = &tx_ring->tx_buffer_info[i];
b6ec895e 4526 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
9a799d71
AK
4527 }
4528
dad8a3b3
JF
4529 netdev_tx_reset_queue(txring_txq(tx_ring));
4530
9a799d71
AK
4531 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4532 memset(tx_ring->tx_buffer_info, 0, size);
4533
4534 /* Zero out the descriptor ring */
4535 memset(tx_ring->desc, 0, tx_ring->size);
4536
4537 tx_ring->next_to_use = 0;
4538 tx_ring->next_to_clean = 0;
9a799d71
AK
4539}
4540
4541/**
021230d4 4542 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
9a799d71
AK
4543 * @adapter: board private structure
4544 **/
021230d4 4545static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
9a799d71
AK
4546{
4547 int i;
4548
021230d4 4549 for (i = 0; i < adapter->num_rx_queues; i++)
b6ec895e 4550 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
9a799d71
AK
4551}
4552
4553/**
021230d4 4554 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
9a799d71
AK
4555 * @adapter: board private structure
4556 **/
021230d4 4557static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
9a799d71
AK
4558{
4559 int i;
4560
021230d4 4561 for (i = 0; i < adapter->num_tx_queues; i++)
b6ec895e 4562 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
9a799d71
AK
4563}
4564
e4911d57
AD
4565static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4566{
b67bfe0d 4567 struct hlist_node *node2;
e4911d57
AD
4568 struct ixgbe_fdir_filter *filter;
4569
4570 spin_lock(&adapter->fdir_perfect_lock);
4571
b67bfe0d 4572 hlist_for_each_entry_safe(filter, node2,
e4911d57
AD
4573 &adapter->fdir_filter_list, fdir_node) {
4574 hlist_del(&filter->fdir_node);
4575 kfree(filter);
4576 }
4577 adapter->fdir_filter_count = 0;
4578
4579 spin_unlock(&adapter->fdir_perfect_lock);
4580}
4581
9a799d71
AK
4582void ixgbe_down(struct ixgbe_adapter *adapter)
4583{
4584 struct net_device *netdev = adapter->netdev;
7f821875 4585 struct ixgbe_hw *hw = &adapter->hw;
9a799d71 4586 u32 rxctrl;
bf29ee6c 4587 int i;
9a799d71
AK
4588
4589 /* signal that we are down to the interrupt handler */
4590 set_bit(__IXGBE_DOWN, &adapter->state);
4591
4592 /* disable receives */
7f821875
JB
4593 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4594 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
9a799d71 4595
2d39d576
YZ
4596 /* disable all enabled rx queues */
4597 for (i = 0; i < adapter->num_rx_queues; i++)
4598 /* this call also flushes the previous write */
4599 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4600
032b4325 4601 usleep_range(10000, 20000);
9a799d71 4602
7f821875
JB
4603 netif_tx_stop_all_queues(netdev);
4604
7086400d 4605 /* call carrier off first to avoid false dev_watchdog timeouts */
c0dfb90e
JF
4606 netif_carrier_off(netdev);
4607 netif_tx_disable(netdev);
4608
4609 ixgbe_irq_disable(adapter);
4610
4611 ixgbe_napi_disable_all(adapter);
4612
d034acf1
AD
4613 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4614 IXGBE_FLAG2_RESET_REQUESTED);
7086400d
AD
4615 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4616
4617 del_timer_sync(&adapter->service_timer);
4618
34cecbbf 4619 if (adapter->num_vfs) {
8e34d1aa
AD
4620 /* Clear EITR Select mapping */
4621 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
34cecbbf
AD
4622
4623 /* Mark all the VFs as inactive */
4624 for (i = 0 ; i < adapter->num_vfs; i++)
3db1cd5c 4625 adapter->vfinfo[i].clear_to_send = false;
34cecbbf 4626
34cecbbf
AD
4627 /* ping all the active vfs to let them know we are going down */
4628 ixgbe_ping_all_vfs(adapter);
4629
4630 /* Disable all VFTE/VFRE TX/RX */
4631 ixgbe_disable_tx_rx(adapter);
b25ebfd2
PW
4632 }
4633
7f821875
JB
4634 /* disable transmits in the hardware now that interrupts are off */
4635 for (i = 0; i < adapter->num_tx_queues; i++) {
bf29ee6c 4636 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
34cecbbf 4637 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
7f821875 4638 }
34cecbbf
AD
4639
4640 /* Disable the Tx DMA engine on 82599 and X540 */
bd508178
AD
4641 switch (hw->mac.type) {
4642 case ixgbe_mac_82599EB:
b93a2226 4643 case ixgbe_mac_X540:
88512539 4644 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
e8e9f696
JP
4645 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4646 ~IXGBE_DMATXCTL_TE));
bd508178
AD
4647 break;
4648 default:
4649 break;
4650 }
7f821875 4651
6f4a0e45
PL
4652 if (!pci_channel_offline(adapter->pdev))
4653 ixgbe_reset(adapter);
c6ecf39a 4654
ec74a471
ET
4655 /* power down the optics for 82599 SFP+ fiber */
4656 if (hw->mac.ops.disable_tx_laser)
c6ecf39a
DS
4657 hw->mac.ops.disable_tx_laser(hw);
4658
9a799d71
AK
4659 ixgbe_clean_all_tx_rings(adapter);
4660 ixgbe_clean_all_rx_rings(adapter);
4661
5dd2d332 4662#ifdef CONFIG_IXGBE_DCA
96b0e0f6 4663 /* since we reset the hardware DCA settings were cleared */
e35ec126 4664 ixgbe_setup_dca(adapter);
96b0e0f6 4665#endif
9a799d71
AK
4666}
4667
9a799d71
AK
4668/**
4669 * ixgbe_tx_timeout - Respond to a Tx Hang
4670 * @netdev: network interface device structure
4671 **/
4672static void ixgbe_tx_timeout(struct net_device *netdev)
4673{
4674 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4675
4676 /* Do the reset outside of interrupt context */
c83c6cbd 4677 ixgbe_tx_timeout_reset(adapter);
9a799d71
AK
4678}
4679
9a799d71
AK
4680/**
4681 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4682 * @adapter: board private structure to initialize
4683 *
4684 * ixgbe_sw_init initializes the Adapter private data structure.
4685 * Fields are initialized based on PCI device information and
4686 * OS network device settings (MTU size).
4687 **/
9f9a12f8 4688static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
9a799d71
AK
4689{
4690 struct ixgbe_hw *hw = &adapter->hw;
4691 struct pci_dev *pdev = adapter->pdev;
d3cb9869 4692 unsigned int rss, fdir;
cb6d0f5e 4693 u32 fwsm;
7a6b6f51 4694#ifdef CONFIG_IXGBE_DCB
2f90b865
AD
4695 int j;
4696 struct tc_configuration *tc;
4697#endif
021230d4 4698
c44ade9e
JB
4699 /* PCI config space info */
4700
4701 hw->vendor_id = pdev->vendor;
4702 hw->device_id = pdev->device;
4703 hw->revision_id = pdev->revision;
4704 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4705 hw->subsystem_device_id = pdev->subsystem_device;
4706
8fc3bb6d 4707 /* Set common capability flags and settings */
3ed69d7e 4708 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
c087663e 4709 adapter->ring_feature[RING_F_RSS].limit = rss;
8fc3bb6d
ET
4710 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4711 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
8fc3bb6d
ET
4712 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4713 adapter->atr_sample_rate = 20;
d3cb9869
AD
4714 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4715 adapter->ring_feature[RING_F_FDIR].limit = fdir;
8fc3bb6d
ET
4716 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4717#ifdef CONFIG_IXGBE_DCA
4718 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4719#endif
4720#ifdef IXGBE_FCOE
4721 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4722 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4723#ifdef CONFIG_IXGBE_DCB
4724 /* Default traffic class to use for FCoE */
4725 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4726#endif /* CONFIG_IXGBE_DCB */
4727#endif /* IXGBE_FCOE */
4728
4729 /* Set MAC specific capability flags and exceptions */
bd508178
AD
4730 switch (hw->mac.type) {
4731 case ixgbe_mac_82598EB:
8fc3bb6d
ET
4732 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4733 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4734
bf069c97
DS
4735 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4736 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
8fc3bb6d 4737
49c7ffbe 4738 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
8fc3bb6d
ET
4739 adapter->ring_feature[RING_F_FDIR].limit = 0;
4740 adapter->atr_sample_rate = 0;
4741 adapter->fdir_pballoc = 0;
4742#ifdef IXGBE_FCOE
4743 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4744 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4745#ifdef CONFIG_IXGBE_DCB
4746 adapter->fcoe.up = 0;
4747#endif /* IXGBE_DCB */
4748#endif /* IXGBE_FCOE */
4749 break;
4750 case ixgbe_mac_82599EB:
4751 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4752 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
bd508178 4753 break;
b93a2226 4754 case ixgbe_mac_X540:
cb6d0f5e
JK
4755 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4756 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4757 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
bd508178
AD
4758 break;
4759 default:
4760 break;
f8212f97 4761 }
2f90b865 4762
7c8ae65a
AD
4763#ifdef IXGBE_FCOE
4764 /* FCoE support exists, always init the FCoE lock */
4765 spin_lock_init(&adapter->fcoe.lock);
4766
4767#endif
1fc5f038
AD
4768 /* n-tuple support exists, always init our spinlock */
4769 spin_lock_init(&adapter->fdir_perfect_lock);
4770
7a6b6f51 4771#ifdef CONFIG_IXGBE_DCB
4de2a022
JF
4772 switch (hw->mac.type) {
4773 case ixgbe_mac_X540:
4774 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4775 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4776 break;
4777 default:
4778 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4779 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4780 break;
4781 }
4782
2f90b865
AD
4783 /* Configure DCB traffic classes */
4784 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4785 tc = &adapter->dcb_cfg.tc_config[j];
4786 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4787 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4788 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4789 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4790 tc->dcb_pfc = pfc_disabled;
4791 }
4de2a022
JF
4792
4793 /* Initialize default user to priority mapping, UPx->TC0 */
4794 tc = &adapter->dcb_cfg.tc_config[0];
4795 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4796 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4797
2f90b865
AD
4798 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4799 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
264857b8 4800 adapter->dcb_cfg.pfc_mode_enable = false;
2f90b865 4801 adapter->dcb_set_bitmap = 0x00;
3032309b 4802 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
f525c6d2
JF
4803 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4804 sizeof(adapter->temp_dcb_cfg));
2f90b865
AD
4805
4806#endif
9a799d71
AK
4807
4808 /* default flow control settings */
cd7664f6 4809 hw->fc.requested_mode = ixgbe_fc_full;
71fd570b 4810 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
9da712d2 4811 ixgbe_pbthresh_setup(adapter);
2b9ade93
JB
4812 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4813 hw->fc.send_xon = true;
73d80953 4814 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
9a799d71 4815
99d74487
AD
4816#ifdef CONFIG_PCI_IOV
4817 /* assign number of SR-IOV VFs */
4818 if (hw->mac.type != ixgbe_mac_82598EB)
4819 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4820
4821#endif
30efa5a3 4822 /* enable itr by default in dynamic mode */
f7554a2b 4823 adapter->rx_itr_setting = 1;
f7554a2b 4824 adapter->tx_itr_setting = 1;
30efa5a3 4825
30efa5a3
JB
4826 /* set default ring sizes */
4827 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4828 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4829
bd198058 4830 /* set default work limits */
59224555 4831 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
bd198058 4832
9a799d71 4833 /* initialize eeprom parameters */
c44ade9e 4834 if (ixgbe_init_eeprom_params_generic(hw)) {
849c4542 4835 e_dev_err("EEPROM initialization failed\n");
9a799d71
AK
4836 return -EIO;
4837 }
4838
9a799d71
AK
4839 set_bit(__IXGBE_DOWN, &adapter->state);
4840
4841 return 0;
4842}
4843
4844/**
4845 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
3a581073 4846 * @tx_ring: tx descriptor ring (for a specific queue) to setup
9a799d71
AK
4847 *
4848 * Return 0 on success, negative on failure
4849 **/
b6ec895e 4850int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
9a799d71 4851{
b6ec895e 4852 struct device *dev = tx_ring->dev;
de88eeeb
AD
4853 int orig_node = dev_to_node(dev);
4854 int numa_node = -1;
9a799d71
AK
4855 int size;
4856
3a581073 4857 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
de88eeeb
AD
4858
4859 if (tx_ring->q_vector)
4860 numa_node = tx_ring->q_vector->numa_node;
4861
4862 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
1a6c14a2 4863 if (!tx_ring->tx_buffer_info)
89bf67f1 4864 tx_ring->tx_buffer_info = vzalloc(size);
e01c31a5
JB
4865 if (!tx_ring->tx_buffer_info)
4866 goto err;
9a799d71
AK
4867
4868 /* round up to nearest 4K */
12207e49 4869 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
3a581073 4870 tx_ring->size = ALIGN(tx_ring->size, 4096);
9a799d71 4871
de88eeeb
AD
4872 set_dev_node(dev, numa_node);
4873 tx_ring->desc = dma_alloc_coherent(dev,
4874 tx_ring->size,
4875 &tx_ring->dma,
4876 GFP_KERNEL);
4877 set_dev_node(dev, orig_node);
4878 if (!tx_ring->desc)
4879 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4880 &tx_ring->dma, GFP_KERNEL);
e01c31a5
JB
4881 if (!tx_ring->desc)
4882 goto err;
9a799d71 4883
3a581073
JB
4884 tx_ring->next_to_use = 0;
4885 tx_ring->next_to_clean = 0;
9a799d71 4886 return 0;
e01c31a5
JB
4887
4888err:
4889 vfree(tx_ring->tx_buffer_info);
4890 tx_ring->tx_buffer_info = NULL;
b6ec895e 4891 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
e01c31a5 4892 return -ENOMEM;
9a799d71
AK
4893}
4894
69888674
AD
4895/**
4896 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4897 * @adapter: board private structure
4898 *
4899 * If this function returns with an error, then it's possible one or
4900 * more of the rings is populated (while the rest are not). It is the
4901 * callers duty to clean those orphaned rings.
4902 *
4903 * Return 0 on success, negative on failure
4904 **/
4905static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4906{
4907 int i, err = 0;
4908
4909 for (i = 0; i < adapter->num_tx_queues; i++) {
b6ec895e 4910 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
69888674
AD
4911 if (!err)
4912 continue;
de3d5b94 4913
396e799c 4914 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
de3d5b94 4915 goto err_setup_tx;
69888674
AD
4916 }
4917
de3d5b94
AD
4918 return 0;
4919err_setup_tx:
4920 /* rewind the index freeing the rings as we go */
4921 while (i--)
4922 ixgbe_free_tx_resources(adapter->tx_ring[i]);
69888674
AD
4923 return err;
4924}
4925
9a799d71
AK
4926/**
4927 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
3a581073 4928 * @rx_ring: rx descriptor ring (for a specific queue) to setup
9a799d71
AK
4929 *
4930 * Returns 0 on success, negative on failure
4931 **/
b6ec895e 4932int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
9a799d71 4933{
b6ec895e 4934 struct device *dev = rx_ring->dev;
de88eeeb
AD
4935 int orig_node = dev_to_node(dev);
4936 int numa_node = -1;
021230d4 4937 int size;
9a799d71 4938
3a581073 4939 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
de88eeeb
AD
4940
4941 if (rx_ring->q_vector)
4942 numa_node = rx_ring->q_vector->numa_node;
4943
4944 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
1a6c14a2 4945 if (!rx_ring->rx_buffer_info)
89bf67f1 4946 rx_ring->rx_buffer_info = vzalloc(size);
b6ec895e
AD
4947 if (!rx_ring->rx_buffer_info)
4948 goto err;
9a799d71 4949
9a799d71 4950 /* Round up to nearest 4K */
3a581073
JB
4951 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4952 rx_ring->size = ALIGN(rx_ring->size, 4096);
9a799d71 4953
de88eeeb
AD
4954 set_dev_node(dev, numa_node);
4955 rx_ring->desc = dma_alloc_coherent(dev,
4956 rx_ring->size,
4957 &rx_ring->dma,
4958 GFP_KERNEL);
4959 set_dev_node(dev, orig_node);
4960 if (!rx_ring->desc)
4961 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4962 &rx_ring->dma, GFP_KERNEL);
b6ec895e
AD
4963 if (!rx_ring->desc)
4964 goto err;
9a799d71 4965
3a581073
JB
4966 rx_ring->next_to_clean = 0;
4967 rx_ring->next_to_use = 0;
9a799d71
AK
4968
4969 return 0;
b6ec895e
AD
4970err:
4971 vfree(rx_ring->rx_buffer_info);
4972 rx_ring->rx_buffer_info = NULL;
4973 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
177db6ff 4974 return -ENOMEM;
9a799d71
AK
4975}
4976
69888674
AD
4977/**
4978 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4979 * @adapter: board private structure
4980 *
4981 * If this function returns with an error, then it's possible one or
4982 * more of the rings is populated (while the rest are not). It is the
4983 * callers duty to clean those orphaned rings.
4984 *
4985 * Return 0 on success, negative on failure
4986 **/
69888674
AD
4987static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4988{
4989 int i, err = 0;
4990
4991 for (i = 0; i < adapter->num_rx_queues; i++) {
b6ec895e 4992 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
69888674
AD
4993 if (!err)
4994 continue;
de3d5b94 4995
396e799c 4996 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
de3d5b94 4997 goto err_setup_rx;
69888674
AD
4998 }
4999
7c8ae65a
AD
5000#ifdef IXGBE_FCOE
5001 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5002 if (!err)
5003#endif
5004 return 0;
de3d5b94
AD
5005err_setup_rx:
5006 /* rewind the index freeing the rings as we go */
5007 while (i--)
5008 ixgbe_free_rx_resources(adapter->rx_ring[i]);
69888674
AD
5009 return err;
5010}
5011
9a799d71
AK
5012/**
5013 * ixgbe_free_tx_resources - Free Tx Resources per Queue
9a799d71
AK
5014 * @tx_ring: Tx descriptor ring for a specific queue
5015 *
5016 * Free all transmit software resources
5017 **/
b6ec895e 5018void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
9a799d71 5019{
b6ec895e 5020 ixgbe_clean_tx_ring(tx_ring);
9a799d71
AK
5021
5022 vfree(tx_ring->tx_buffer_info);
5023 tx_ring->tx_buffer_info = NULL;
5024
b6ec895e
AD
5025 /* if not set, then don't free */
5026 if (!tx_ring->desc)
5027 return;
5028
5029 dma_free_coherent(tx_ring->dev, tx_ring->size,
5030 tx_ring->desc, tx_ring->dma);
9a799d71
AK
5031
5032 tx_ring->desc = NULL;
5033}
5034
5035/**
5036 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5037 * @adapter: board private structure
5038 *
5039 * Free all transmit software resources
5040 **/
5041static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5042{
5043 int i;
5044
5045 for (i = 0; i < adapter->num_tx_queues; i++)
4a0b9ca0 5046 if (adapter->tx_ring[i]->desc)
b6ec895e 5047 ixgbe_free_tx_resources(adapter->tx_ring[i]);
9a799d71
AK
5048}
5049
5050/**
b4617240 5051 * ixgbe_free_rx_resources - Free Rx Resources
9a799d71
AK
5052 * @rx_ring: ring to clean the resources from
5053 *
5054 * Free all receive software resources
5055 **/
b6ec895e 5056void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
9a799d71 5057{
b6ec895e 5058 ixgbe_clean_rx_ring(rx_ring);
9a799d71
AK
5059
5060 vfree(rx_ring->rx_buffer_info);
5061 rx_ring->rx_buffer_info = NULL;
5062
b6ec895e
AD
5063 /* if not set, then don't free */
5064 if (!rx_ring->desc)
5065 return;
5066
5067 dma_free_coherent(rx_ring->dev, rx_ring->size,
5068 rx_ring->desc, rx_ring->dma);
9a799d71
AK
5069
5070 rx_ring->desc = NULL;
5071}
5072
5073/**
5074 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5075 * @adapter: board private structure
5076 *
5077 * Free all receive software resources
5078 **/
5079static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5080{
5081 int i;
5082
7c8ae65a
AD
5083#ifdef IXGBE_FCOE
5084 ixgbe_free_fcoe_ddp_resources(adapter);
5085
5086#endif
9a799d71 5087 for (i = 0; i < adapter->num_rx_queues; i++)
4a0b9ca0 5088 if (adapter->rx_ring[i]->desc)
b6ec895e 5089 ixgbe_free_rx_resources(adapter->rx_ring[i]);
9a799d71
AK
5090}
5091
9a799d71
AK
5092/**
5093 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5094 * @netdev: network interface device structure
5095 * @new_mtu: new value for maximum frame size
5096 *
5097 * Returns 0 on success, negative on failure
5098 **/
5099static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5100{
5101 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5102 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5103
42c783c5 5104 /* MTU < 68 is an error and causes problems on some kernels */
655309e9
AD
5105 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5106 return -EINVAL;
5107
5108 /*
872844dd
AD
5109 * For 82599EB we cannot allow legacy VFs to enable their receive
5110 * paths when MTU greater than 1500 is configured. So display a
5111 * warning that legacy VFs will be disabled.
655309e9
AD
5112 */
5113 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5114 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
c560451c 5115 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
872844dd 5116 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
9a799d71 5117
396e799c 5118 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
655309e9 5119
021230d4 5120 /* must set new MTU before calling down or up */
9a799d71
AK
5121 netdev->mtu = new_mtu;
5122
d4f80882
AV
5123 if (netif_running(netdev))
5124 ixgbe_reinit_locked(adapter);
9a799d71
AK
5125
5126 return 0;
5127}
5128
5129/**
5130 * ixgbe_open - Called when a network interface is made active
5131 * @netdev: network interface device structure
5132 *
5133 * Returns 0 on success, negative value on failure
5134 *
5135 * The open entry point is called when a network interface is made
5136 * active by the system (IFF_UP). At this point all resources needed
5137 * for transmit and receive operations are allocated, the interrupt
5138 * handler is registered with the OS, the watchdog timer is started,
5139 * and the stack is notified that the interface is ready.
5140 **/
5141static int ixgbe_open(struct net_device *netdev)
5142{
5143 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5144 int err;
4bebfaa5
AK
5145
5146 /* disallow open during test */
5147 if (test_bit(__IXGBE_TESTING, &adapter->state))
5148 return -EBUSY;
9a799d71 5149
54386467
JB
5150 netif_carrier_off(netdev);
5151
9a799d71
AK
5152 /* allocate transmit descriptors */
5153 err = ixgbe_setup_all_tx_resources(adapter);
5154 if (err)
5155 goto err_setup_tx;
5156
9a799d71
AK
5157 /* allocate receive descriptors */
5158 err = ixgbe_setup_all_rx_resources(adapter);
5159 if (err)
5160 goto err_setup_rx;
5161
5162 ixgbe_configure(adapter);
5163
021230d4 5164 err = ixgbe_request_irq(adapter);
9a799d71
AK
5165 if (err)
5166 goto err_req_irq;
5167
ac802f5d
AD
5168 /* Notify the stack of the actual queue counts. */
5169 err = netif_set_real_num_tx_queues(netdev,
5170 adapter->num_rx_pools > 1 ? 1 :
5171 adapter->num_tx_queues);
5172 if (err)
5173 goto err_set_queues;
5174
5175
5176 err = netif_set_real_num_rx_queues(netdev,
5177 adapter->num_rx_pools > 1 ? 1 :
5178 adapter->num_rx_queues);
5179 if (err)
5180 goto err_set_queues;
5181
1a71ab24 5182 ixgbe_ptp_init(adapter);
1a71ab24 5183
c7ccde0f 5184 ixgbe_up_complete(adapter);
9a799d71
AK
5185
5186 return 0;
5187
ac802f5d
AD
5188err_set_queues:
5189 ixgbe_free_irq(adapter);
9a799d71 5190err_req_irq:
a20a1199 5191 ixgbe_free_all_rx_resources(adapter);
de3d5b94 5192err_setup_rx:
a20a1199 5193 ixgbe_free_all_tx_resources(adapter);
de3d5b94 5194err_setup_tx:
9a799d71
AK
5195 ixgbe_reset(adapter);
5196
5197 return err;
5198}
5199
5200/**
5201 * ixgbe_close - Disables a network interface
5202 * @netdev: network interface device structure
5203 *
5204 * Returns 0, this is not allowed to fail
5205 *
5206 * The close entry point is called when an interface is de-activated
5207 * by the OS. The hardware is still under the drivers control, but
5208 * needs to be disabled. A global MAC reset is issued to stop the
5209 * hardware, and all transmit and receive resources are freed.
5210 **/
5211static int ixgbe_close(struct net_device *netdev)
5212{
5213 struct ixgbe_adapter *adapter = netdev_priv(netdev);
9a799d71 5214
1a71ab24 5215 ixgbe_ptp_stop(adapter);
1a71ab24 5216
9a799d71
AK
5217 ixgbe_down(adapter);
5218 ixgbe_free_irq(adapter);
5219
e4911d57
AD
5220 ixgbe_fdir_filter_exit(adapter);
5221
9a799d71
AK
5222 ixgbe_free_all_tx_resources(adapter);
5223 ixgbe_free_all_rx_resources(adapter);
5224
5eba3699 5225 ixgbe_release_hw_control(adapter);
9a799d71
AK
5226
5227 return 0;
5228}
5229
b3c8b4ba
AD
5230#ifdef CONFIG_PM
5231static int ixgbe_resume(struct pci_dev *pdev)
5232{
c60fbb00
AD
5233 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5234 struct net_device *netdev = adapter->netdev;
b3c8b4ba
AD
5235 u32 err;
5236
5237 pci_set_power_state(pdev, PCI_D0);
5238 pci_restore_state(pdev);
656ab817
DS
5239 /*
5240 * pci_restore_state clears dev->state_saved so call
5241 * pci_save_state to restore it.
5242 */
5243 pci_save_state(pdev);
9ce77666 5244
5245 err = pci_enable_device_mem(pdev);
b3c8b4ba 5246 if (err) {
849c4542 5247 e_dev_err("Cannot enable PCI device from suspend\n");
b3c8b4ba
AD
5248 return err;
5249 }
5250 pci_set_master(pdev);
5251
dd4d8ca6 5252 pci_wake_from_d3(pdev, false);
b3c8b4ba 5253
b3c8b4ba
AD
5254 ixgbe_reset(adapter);
5255
495dce12
WJP
5256 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5257
ac802f5d
AD
5258 rtnl_lock();
5259 err = ixgbe_init_interrupt_scheme(adapter);
5260 if (!err && netif_running(netdev))
c60fbb00 5261 err = ixgbe_open(netdev);
ac802f5d
AD
5262
5263 rtnl_unlock();
5264
5265 if (err)
5266 return err;
b3c8b4ba
AD
5267
5268 netif_device_attach(netdev);
5269
5270 return 0;
5271}
b3c8b4ba 5272#endif /* CONFIG_PM */
9d8d05ae
RW
5273
5274static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
b3c8b4ba 5275{
c60fbb00
AD
5276 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5277 struct net_device *netdev = adapter->netdev;
e8e26350
PW
5278 struct ixgbe_hw *hw = &adapter->hw;
5279 u32 ctrl, fctrl;
5280 u32 wufc = adapter->wol;
b3c8b4ba
AD
5281#ifdef CONFIG_PM
5282 int retval = 0;
5283#endif
5284
5285 netif_device_detach(netdev);
5286
499ab5cc 5287 rtnl_lock();
b3c8b4ba
AD
5288 if (netif_running(netdev)) {
5289 ixgbe_down(adapter);
5290 ixgbe_free_irq(adapter);
5291 ixgbe_free_all_tx_resources(adapter);
5292 ixgbe_free_all_rx_resources(adapter);
5293 }
499ab5cc 5294 rtnl_unlock();
b3c8b4ba 5295
5f5ae6fc
AD
5296 ixgbe_clear_interrupt_scheme(adapter);
5297
b3c8b4ba
AD
5298#ifdef CONFIG_PM
5299 retval = pci_save_state(pdev);
5300 if (retval)
5301 return retval;
4df10466 5302
b3c8b4ba 5303#endif
f4f1040a
JK
5304 if (hw->mac.ops.stop_link_on_d3)
5305 hw->mac.ops.stop_link_on_d3(hw);
5306
e8e26350
PW
5307 if (wufc) {
5308 ixgbe_set_rx_mode(netdev);
b3c8b4ba 5309
ec74a471
ET
5310 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5311 if (hw->mac.ops.enable_tx_laser)
c509e754
DS
5312 hw->mac.ops.enable_tx_laser(hw);
5313
e8e26350
PW
5314 /* turn on all-multi mode if wake on multicast is enabled */
5315 if (wufc & IXGBE_WUFC_MC) {
5316 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5317 fctrl |= IXGBE_FCTRL_MPE;
5318 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5319 }
5320
5321 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5322 ctrl |= IXGBE_CTRL_GIO_DIS;
5323 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5324
5325 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5326 } else {
5327 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5328 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5329 }
5330
bd508178
AD
5331 switch (hw->mac.type) {
5332 case ixgbe_mac_82598EB:
dd4d8ca6 5333 pci_wake_from_d3(pdev, false);
bd508178
AD
5334 break;
5335 case ixgbe_mac_82599EB:
b93a2226 5336 case ixgbe_mac_X540:
bd508178
AD
5337 pci_wake_from_d3(pdev, !!wufc);
5338 break;
5339 default:
5340 break;
5341 }
b3c8b4ba 5342
9d8d05ae
RW
5343 *enable_wake = !!wufc;
5344
b3c8b4ba
AD
5345 ixgbe_release_hw_control(adapter);
5346
5347 pci_disable_device(pdev);
5348
9d8d05ae
RW
5349 return 0;
5350}
5351
5352#ifdef CONFIG_PM
5353static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5354{
5355 int retval;
5356 bool wake;
5357
5358 retval = __ixgbe_shutdown(pdev, &wake);
5359 if (retval)
5360 return retval;
5361
5362 if (wake) {
5363 pci_prepare_to_sleep(pdev);
5364 } else {
5365 pci_wake_from_d3(pdev, false);
5366 pci_set_power_state(pdev, PCI_D3hot);
5367 }
b3c8b4ba
AD
5368
5369 return 0;
5370}
9d8d05ae 5371#endif /* CONFIG_PM */
b3c8b4ba
AD
5372
5373static void ixgbe_shutdown(struct pci_dev *pdev)
5374{
9d8d05ae
RW
5375 bool wake;
5376
5377 __ixgbe_shutdown(pdev, &wake);
5378
5379 if (system_state == SYSTEM_POWER_OFF) {
5380 pci_wake_from_d3(pdev, wake);
5381 pci_set_power_state(pdev, PCI_D3hot);
5382 }
b3c8b4ba
AD
5383}
5384
9a799d71
AK
5385/**
5386 * ixgbe_update_stats - Update the board statistics counters.
5387 * @adapter: board private structure
5388 **/
5389void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5390{
2d86f139 5391 struct net_device *netdev = adapter->netdev;
9a799d71 5392 struct ixgbe_hw *hw = &adapter->hw;
5b7da515 5393 struct ixgbe_hw_stats *hwstats = &adapter->stats;
6f11eef7
AV
5394 u64 total_mpc = 0;
5395 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5b7da515
AD
5396 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5397 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
8a0da21b 5398 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
9a799d71 5399
d08935c2
DS
5400 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5401 test_bit(__IXGBE_RESETTING, &adapter->state))
5402 return;
5403
94b982b2 5404 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
f8212f97 5405 u64 rsc_count = 0;
94b982b2 5406 u64 rsc_flush = 0;
94b982b2 5407 for (i = 0; i < adapter->num_rx_queues; i++) {
5b7da515
AD
5408 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5409 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
94b982b2
MC
5410 }
5411 adapter->rsc_total_count = rsc_count;
5412 adapter->rsc_total_flush = rsc_flush;
d51019a4
PW
5413 }
5414
5b7da515
AD
5415 for (i = 0; i < adapter->num_rx_queues; i++) {
5416 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5417 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5418 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5419 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
8a0da21b 5420 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5b7da515
AD
5421 bytes += rx_ring->stats.bytes;
5422 packets += rx_ring->stats.packets;
5423 }
5424 adapter->non_eop_descs = non_eop_descs;
5425 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5426 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
8a0da21b 5427 adapter->hw_csum_rx_error = hw_csum_rx_error;
5b7da515
AD
5428 netdev->stats.rx_bytes = bytes;
5429 netdev->stats.rx_packets = packets;
5430
5431 bytes = 0;
5432 packets = 0;
7ca3bc58 5433 /* gather some stats to the adapter struct that are per queue */
5b7da515
AD
5434 for (i = 0; i < adapter->num_tx_queues; i++) {
5435 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5436 restart_queue += tx_ring->tx_stats.restart_queue;
5437 tx_busy += tx_ring->tx_stats.tx_busy;
5438 bytes += tx_ring->stats.bytes;
5439 packets += tx_ring->stats.packets;
5440 }
eb985f09 5441 adapter->restart_queue = restart_queue;
5b7da515
AD
5442 adapter->tx_busy = tx_busy;
5443 netdev->stats.tx_bytes = bytes;
5444 netdev->stats.tx_packets = packets;
7ca3bc58 5445
7ca647bd 5446 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
1a70db4b
ET
5447
5448 /* 8 register reads */
6f11eef7
AV
5449 for (i = 0; i < 8; i++) {
5450 /* for packet buffers not used, the register should read 0 */
5451 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5452 missed_rx += mpc;
7ca647bd
JP
5453 hwstats->mpc[i] += mpc;
5454 total_mpc += hwstats->mpc[i];
1a70db4b
ET
5455 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5456 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
bd508178
AD
5457 switch (hw->mac.type) {
5458 case ixgbe_mac_82598EB:
1a70db4b
ET
5459 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5460 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5461 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
7ca647bd
JP
5462 hwstats->pxonrxc[i] +=
5463 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
bd508178
AD
5464 break;
5465 case ixgbe_mac_82599EB:
b93a2226 5466 case ixgbe_mac_X540:
bd508178
AD
5467 hwstats->pxonrxc[i] +=
5468 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
bd508178
AD
5469 break;
5470 default:
5471 break;
e8e26350 5472 }
6f11eef7 5473 }
1a70db4b
ET
5474
5475 /*16 register reads */
5476 for (i = 0; i < 16; i++) {
5477 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5478 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5479 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5480 (hw->mac.type == ixgbe_mac_X540)) {
5481 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5482 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5483 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5484 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5485 }
5486 }
5487
7ca647bd 5488 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6f11eef7 5489 /* work around hardware counting issue */
7ca647bd 5490 hwstats->gprc -= missed_rx;
6f11eef7 5491
c84d324c
JF
5492 ixgbe_update_xoff_received(adapter);
5493
6f11eef7 5494 /* 82598 hardware only has a 32 bit counter in the high register */
bd508178
AD
5495 switch (hw->mac.type) {
5496 case ixgbe_mac_82598EB:
5497 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
bd508178
AD
5498 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5499 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5500 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5501 break;
b93a2226 5502 case ixgbe_mac_X540:
58f6bcf9
ET
5503 /* OS2BMC stats are X540 only*/
5504 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5505 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5506 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5507 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5508 case ixgbe_mac_82599EB:
a4d4f629
AD
5509 for (i = 0; i < 16; i++)
5510 adapter->hw_rx_no_dma_resources +=
5511 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
7ca647bd 5512 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
bd508178 5513 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
7ca647bd 5514 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
bd508178 5515 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
7ca647bd 5516 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
bd508178 5517 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
7ca647bd 5518 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
7ca647bd
JP
5519 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5520 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6d45522c 5521#ifdef IXGBE_FCOE
7ca647bd
JP
5522 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5523 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5524 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5525 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5526 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5527 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
7b859ebc 5528 /* Add up per cpu counters for total ddp aloc fail */
5a1ee270
AD
5529 if (adapter->fcoe.ddp_pool) {
5530 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5531 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5532 unsigned int cpu;
5533 u64 noddp = 0, noddp_ext_buff = 0;
7b859ebc 5534 for_each_possible_cpu(cpu) {
5a1ee270
AD
5535 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5536 noddp += ddp_pool->noddp;
5537 noddp_ext_buff += ddp_pool->noddp_ext_buff;
7b859ebc 5538 }
5a1ee270
AD
5539 hwstats->fcoe_noddp = noddp;
5540 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
7b859ebc 5541 }
6d45522c 5542#endif /* IXGBE_FCOE */
bd508178
AD
5543 break;
5544 default:
5545 break;
e8e26350 5546 }
9a799d71 5547 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
7ca647bd
JP
5548 hwstats->bprc += bprc;
5549 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
e8e26350 5550 if (hw->mac.type == ixgbe_mac_82598EB)
7ca647bd
JP
5551 hwstats->mprc -= bprc;
5552 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5553 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5554 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5555 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5556 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5557 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5558 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5559 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6f11eef7 5560 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
7ca647bd 5561 hwstats->lxontxc += lxon;
6f11eef7 5562 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
7ca647bd 5563 hwstats->lxofftxc += lxoff;
7ca647bd
JP
5564 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5565 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6f11eef7
AV
5566 /*
5567 * 82598 errata - tx of flow control packets is included in tx counters
5568 */
5569 xon_off_tot = lxon + lxoff;
7ca647bd
JP
5570 hwstats->gptc -= xon_off_tot;
5571 hwstats->mptc -= xon_off_tot;
5572 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5573 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5574 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5575 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5576 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5577 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5578 hwstats->ptc64 -= xon_off_tot;
5579 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5580 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5581 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5582 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5583 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5584 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
9a799d71
AK
5585
5586 /* Fill out the OS statistics structure */
7ca647bd 5587 netdev->stats.multicast = hwstats->mprc;
9a799d71
AK
5588
5589 /* Rx Errors */
7ca647bd 5590 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
2d86f139 5591 netdev->stats.rx_dropped = 0;
7ca647bd
JP
5592 netdev->stats.rx_length_errors = hwstats->rlec;
5593 netdev->stats.rx_crc_errors = hwstats->crcerrs;
2d86f139 5594 netdev->stats.rx_missed_errors = total_mpc;
9a799d71
AK
5595}
5596
5597/**
d034acf1 5598 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
49ce9c2c 5599 * @adapter: pointer to the device adapter structure
9a799d71 5600 **/
d034acf1 5601static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
9a799d71 5602{
cf8280ee 5603 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 5604 int i;
cf8280ee 5605
d034acf1
AD
5606 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5607 return;
5608
5609 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
22d5a71b 5610
d034acf1 5611 /* if interface is down do nothing */
fe49f04a 5612 if (test_bit(__IXGBE_DOWN, &adapter->state))
d034acf1
AD
5613 return;
5614
5615 /* do nothing if we are not using signature filters */
5616 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5617 return;
5618
5619 adapter->fdir_overflow++;
5620
93c52dd0
AD
5621 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5622 for (i = 0; i < adapter->num_tx_queues; i++)
5623 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
f0f9778d 5624 &(adapter->tx_ring[i]->state));
d034acf1
AD
5625 /* re-enable flow director interrupts */
5626 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
93c52dd0
AD
5627 } else {
5628 e_err(probe, "failed to finish FDIR re-initialization, "
5629 "ignored adding FDIR ATR filters\n");
5630 }
93c52dd0
AD
5631}
5632
5633/**
5634 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
49ce9c2c 5635 * @adapter: pointer to the device adapter structure
93c52dd0
AD
5636 *
5637 * This function serves two purposes. First it strobes the interrupt lines
52f33af8 5638 * in order to make certain interrupts are occurring. Secondly it sets the
93c52dd0 5639 * bits needed to check for TX hangs. As a result we should immediately
52f33af8 5640 * determine if a hang has occurred.
93c52dd0
AD
5641 */
5642static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
9a799d71 5643{
cf8280ee 5644 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a
AD
5645 u64 eics = 0;
5646 int i;
cf8280ee 5647
93c52dd0
AD
5648 /* If we're down or resetting, just bail */
5649 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5650 test_bit(__IXGBE_RESETTING, &adapter->state))
5651 return;
22d5a71b 5652
93c52dd0
AD
5653 /* Force detection of hung controller */
5654 if (netif_carrier_ok(adapter->netdev)) {
5655 for (i = 0; i < adapter->num_tx_queues; i++)
5656 set_check_for_tx_hang(adapter->tx_ring[i]);
5657 }
22d5a71b 5658
fe49f04a
AD
5659 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5660 /*
5661 * for legacy and MSI interrupts don't set any bits
5662 * that are enabled for EIAM, because this operation
5663 * would set *both* EIMS and EICS for any bit in EIAM
5664 */
5665 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5666 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
93c52dd0
AD
5667 } else {
5668 /* get one bit for every active tx/rx interrupt vector */
49c7ffbe 5669 for (i = 0; i < adapter->num_q_vectors; i++) {
93c52dd0 5670 struct ixgbe_q_vector *qv = adapter->q_vector[i];
efe3d3c8 5671 if (qv->rx.ring || qv->tx.ring)
93c52dd0
AD
5672 eics |= ((u64)1 << i);
5673 }
cf8280ee 5674 }
9a799d71 5675
93c52dd0 5676 /* Cause software interrupt to ensure rings are cleaned */
fe49f04a
AD
5677 ixgbe_irq_rearm_queues(adapter, eics);
5678
cf8280ee
JB
5679}
5680
e8e26350 5681/**
93c52dd0 5682 * ixgbe_watchdog_update_link - update the link status
49ce9c2c
BH
5683 * @adapter: pointer to the device adapter structure
5684 * @link_speed: pointer to a u32 to store the link_speed
e8e26350 5685 **/
93c52dd0 5686static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
e8e26350 5687{
e8e26350 5688 struct ixgbe_hw *hw = &adapter->hw;
93c52dd0
AD
5689 u32 link_speed = adapter->link_speed;
5690 bool link_up = adapter->link_up;
041441d0 5691 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
e8e26350 5692
93c52dd0
AD
5693 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5694 return;
5695
5696 if (hw->mac.ops.check_link) {
5697 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
c4cf55e5 5698 } else {
93c52dd0
AD
5699 /* always assume link is up, if no check link function */
5700 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5701 link_up = true;
c4cf55e5 5702 }
041441d0
AD
5703
5704 if (adapter->ixgbe_ieee_pfc)
5705 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5706
3ebe8fde 5707 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
041441d0 5708 hw->mac.ops.fc_enable(hw);
3ebe8fde
AD
5709 ixgbe_set_rx_drop_en(adapter);
5710 }
93c52dd0
AD
5711
5712 if (link_up ||
5713 time_after(jiffies, (adapter->link_check_timeout +
5714 IXGBE_TRY_LINK_TIMEOUT))) {
5715 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5716 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5717 IXGBE_WRITE_FLUSH(hw);
5718 }
5719
5720 adapter->link_up = link_up;
5721 adapter->link_speed = link_speed;
e8e26350
PW
5722}
5723
107d3018
AD
5724static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5725{
5726#ifdef CONFIG_IXGBE_DCB
5727 struct net_device *netdev = adapter->netdev;
5728 struct dcb_app app = {
5729 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5730 .protocol = 0,
5731 };
5732 u8 up = 0;
5733
5734 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5735 up = dcb_ieee_getapp_mask(netdev, &app);
5736
5737 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5738#endif
5739}
5740
e8e26350 5741/**
93c52dd0
AD
5742 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5743 * print link up message
49ce9c2c 5744 * @adapter: pointer to the device adapter structure
e8e26350 5745 **/
93c52dd0 5746static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
e8e26350 5747{
93c52dd0 5748 struct net_device *netdev = adapter->netdev;
e8e26350 5749 struct ixgbe_hw *hw = &adapter->hw;
93c52dd0
AD
5750 u32 link_speed = adapter->link_speed;
5751 bool flow_rx, flow_tx;
e8e26350 5752
93c52dd0
AD
5753 /* only continue if link was previously down */
5754 if (netif_carrier_ok(netdev))
a985b6c3 5755 return;
63d6e1d8 5756
93c52dd0 5757 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
63d6e1d8 5758
93c52dd0
AD
5759 switch (hw->mac.type) {
5760 case ixgbe_mac_82598EB: {
5761 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5762 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5763 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5764 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5765 }
5766 break;
5767 case ixgbe_mac_X540:
5768 case ixgbe_mac_82599EB: {
5769 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5770 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5771 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5772 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5773 }
5774 break;
5775 default:
5776 flow_tx = false;
5777 flow_rx = false;
5778 break;
e8e26350 5779 }
3a6a4eda 5780
6cb562d6
JK
5781 adapter->last_rx_ptp_check = jiffies;
5782
8fecf67c 5783 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
1a71ab24 5784 ixgbe_ptp_start_cyclecounter(adapter);
3a6a4eda 5785
93c52dd0
AD
5786 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5787 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5788 "10 Gbps" :
5789 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5790 "1 Gbps" :
5791 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5792 "100 Mbps" :
5793 "unknown speed"))),
5794 ((flow_rx && flow_tx) ? "RX/TX" :
5795 (flow_rx ? "RX" :
5796 (flow_tx ? "TX" : "None"))));
e8e26350 5797
93c52dd0 5798 netif_carrier_on(netdev);
93c52dd0 5799 ixgbe_check_vf_rate_limit(adapter);
befa2af7 5800
107d3018
AD
5801 /* update the default user priority for VFs */
5802 ixgbe_update_default_up(adapter);
5803
befa2af7
AD
5804 /* ping all the active vfs to let them know link has changed */
5805 ixgbe_ping_all_vfs(adapter);
e8e26350
PW
5806}
5807
c4cf55e5 5808/**
93c52dd0
AD
5809 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5810 * print link down message
49ce9c2c 5811 * @adapter: pointer to the adapter structure
c4cf55e5 5812 **/
581330ba 5813static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
c4cf55e5 5814{
cf8280ee 5815 struct net_device *netdev = adapter->netdev;
c4cf55e5 5816 struct ixgbe_hw *hw = &adapter->hw;
10eec955 5817
93c52dd0
AD
5818 adapter->link_up = false;
5819 adapter->link_speed = 0;
cf8280ee 5820
93c52dd0
AD
5821 /* only continue if link was up previously */
5822 if (!netif_carrier_ok(netdev))
5823 return;
264857b8 5824
93c52dd0
AD
5825 /* poll for SFP+ cable when link is down */
5826 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5827 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
9a799d71 5828
8fecf67c 5829 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
1a71ab24 5830 ixgbe_ptp_start_cyclecounter(adapter);
3a6a4eda 5831
93c52dd0
AD
5832 e_info(drv, "NIC Link is Down\n");
5833 netif_carrier_off(netdev);
befa2af7
AD
5834
5835 /* ping all the active vfs to let them know link has changed */
5836 ixgbe_ping_all_vfs(adapter);
93c52dd0 5837}
e8e26350 5838
93c52dd0
AD
5839/**
5840 * ixgbe_watchdog_flush_tx - flush queues on link down
49ce9c2c 5841 * @adapter: pointer to the device adapter structure
93c52dd0
AD
5842 **/
5843static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5844{
c4cf55e5 5845 int i;
93c52dd0 5846 int some_tx_pending = 0;
c4cf55e5 5847
93c52dd0 5848 if (!netif_carrier_ok(adapter->netdev)) {
bc59fcda 5849 for (i = 0; i < adapter->num_tx_queues; i++) {
93c52dd0 5850 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
bc59fcda
NS
5851 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5852 some_tx_pending = 1;
5853 break;
5854 }
5855 }
5856
5857 if (some_tx_pending) {
5858 /* We've lost link, so the controller stops DMA,
5859 * but we've got queued Tx work that's never going
5860 * to get done, so reset controller to flush Tx.
5861 * (Do the reset outside of interrupt context).
5862 */
12ff3f3b 5863 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
c83c6cbd 5864 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
bc59fcda 5865 }
c4cf55e5 5866 }
c4cf55e5
PWJ
5867}
5868
a985b6c3
GR
5869static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5870{
5871 u32 ssvpc;
5872
0584d999
GR
5873 /* Do not perform spoof check for 82598 or if not in IOV mode */
5874 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
5875 adapter->num_vfs == 0)
a985b6c3
GR
5876 return;
5877
5878 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5879
5880 /*
5881 * ssvpc register is cleared on read, if zero then no
5882 * spoofed packets in the last interval.
5883 */
5884 if (!ssvpc)
5885 return;
5886
d6ea0754 5887 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
a985b6c3
GR
5888}
5889
93c52dd0
AD
5890/**
5891 * ixgbe_watchdog_subtask - check and bring link up
49ce9c2c 5892 * @adapter: pointer to the device adapter structure
93c52dd0
AD
5893 **/
5894static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
5895{
5896 /* if interface is down do nothing */
7edebf9a
ET
5897 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5898 test_bit(__IXGBE_RESETTING, &adapter->state))
93c52dd0
AD
5899 return;
5900
5901 ixgbe_watchdog_update_link(adapter);
5902
5903 if (adapter->link_up)
5904 ixgbe_watchdog_link_is_up(adapter);
5905 else
5906 ixgbe_watchdog_link_is_down(adapter);
bc59fcda 5907
a985b6c3 5908 ixgbe_spoof_check(adapter);
9a799d71 5909 ixgbe_update_stats(adapter);
93c52dd0
AD
5910
5911 ixgbe_watchdog_flush_tx(adapter);
9a799d71 5912}
10eec955 5913
cf8280ee 5914/**
7086400d 5915 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
49ce9c2c 5916 * @adapter: the ixgbe adapter structure
cf8280ee 5917 **/
7086400d 5918static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
cf8280ee 5919{
cf8280ee 5920 struct ixgbe_hw *hw = &adapter->hw;
7086400d 5921 s32 err;
cf8280ee 5922
7086400d
AD
5923 /* not searching for SFP so there is nothing to do here */
5924 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5925 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5926 return;
10eec955 5927
7086400d
AD
5928 /* someone else is in init, wait until next service event */
5929 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5930 return;
cf8280ee 5931
7086400d
AD
5932 err = hw->phy.ops.identify_sfp(hw);
5933 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5934 goto sfp_out;
264857b8 5935
7086400d
AD
5936 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5937 /* If no cable is present, then we need to reset
5938 * the next time we find a good cable. */
5939 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
cf8280ee 5940 }
9a799d71 5941
7086400d
AD
5942 /* exit on error */
5943 if (err)
5944 goto sfp_out;
e8e26350 5945
7086400d
AD
5946 /* exit if reset not needed */
5947 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5948 goto sfp_out;
9a799d71 5949
7086400d 5950 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
bc59fcda 5951
7086400d
AD
5952 /*
5953 * A module may be identified correctly, but the EEPROM may not have
5954 * support for that module. setup_sfp() will fail in that case, so
5955 * we should not allow that module to load.
5956 */
5957 if (hw->mac.type == ixgbe_mac_82598EB)
5958 err = hw->phy.ops.reset(hw);
5959 else
5960 err = hw->mac.ops.setup_sfp(hw);
5961
5962 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5963 goto sfp_out;
5964
5965 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5966 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5967
5968sfp_out:
5969 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5970
5971 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5972 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5973 e_dev_err("failed to initialize because an unsupported "
5974 "SFP+ module type was detected.\n");
5975 e_dev_err("Reload the driver after installing a "
5976 "supported module.\n");
5977 unregister_netdev(adapter->netdev);
bc59fcda 5978 }
7086400d 5979}
bc59fcda 5980
7086400d
AD
5981/**
5982 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
49ce9c2c 5983 * @adapter: the ixgbe adapter structure
7086400d
AD
5984 **/
5985static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5986{
5987 struct ixgbe_hw *hw = &adapter->hw;
3d292265
JH
5988 u32 speed;
5989 bool autoneg = false;
7086400d
AD
5990
5991 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5992 return;
5993
5994 /* someone else is in init, wait until next service event */
5995 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5996 return;
5997
5998 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5999
3d292265 6000 speed = hw->phy.autoneg_advertised;
ed33ff66 6001 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
3d292265 6002 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
ed33ff66
ET
6003
6004 /* setup the highest link when no autoneg */
6005 if (!autoneg) {
6006 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6007 speed = IXGBE_LINK_SPEED_10GB_FULL;
6008 }
6009 }
6010
7086400d 6011 if (hw->mac.ops.setup_link)
fd0326f2 6012 hw->mac.ops.setup_link(hw, speed, true);
7086400d
AD
6013
6014 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6015 adapter->link_check_timeout = jiffies;
6016 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6017}
6018
83c61fa9
GR
6019#ifdef CONFIG_PCI_IOV
6020static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6021{
6022 int vf;
6023 struct ixgbe_hw *hw = &adapter->hw;
6024 struct net_device *netdev = adapter->netdev;
6025 u32 gpc;
6026 u32 ciaa, ciad;
6027
6028 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6029 if (gpc) /* If incrementing then no need for the check below */
6030 return;
6031 /*
6032 * Check to see if a bad DMA write target from an errant or
6033 * malicious VF has caused a PCIe error. If so then we can
6034 * issue a VFLR to the offending VF(s) and then resume without
6035 * requesting a full slot reset.
6036 */
6037
6038 for (vf = 0; vf < adapter->num_vfs; vf++) {
6039 ciaa = (vf << 16) | 0x80000000;
6040 /* 32 bit read so align, we really want status at offset 6 */
6041 ciaa |= PCI_COMMAND;
6042 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6043 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6044 ciaa &= 0x7FFFFFFF;
6045 /* disable debug mode asap after reading data */
6046 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6047 /* Get the upper 16 bits which will be the PCI status reg */
6048 ciad >>= 16;
6049 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6050 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6051 /* Issue VFLR */
6052 ciaa = (vf << 16) | 0x80000000;
6053 ciaa |= 0xA8;
6054 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6055 ciad = 0x00008000; /* VFLR */
6056 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6057 ciaa &= 0x7FFFFFFF;
6058 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6059 }
6060 }
6061}
6062
6063#endif
7086400d
AD
6064/**
6065 * ixgbe_service_timer - Timer Call-back
6066 * @data: pointer to adapter cast into an unsigned long
6067 **/
6068static void ixgbe_service_timer(unsigned long data)
6069{
6070 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6071 unsigned long next_event_offset;
83c61fa9 6072 bool ready = true;
7086400d 6073
6bb78cfb
AD
6074 /* poll faster when waiting for link */
6075 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6076 next_event_offset = HZ / 10;
6077 else
6078 next_event_offset = HZ * 2;
83c61fa9 6079
6bb78cfb 6080#ifdef CONFIG_PCI_IOV
83c61fa9
GR
6081 /*
6082 * don't bother with SR-IOV VF DMA hang check if there are
6083 * no VFs or the link is down
6084 */
6085 if (!adapter->num_vfs ||
6bb78cfb 6086 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
83c61fa9 6087 goto normal_timer_service;
83c61fa9
GR
6088
6089 /* If we have VFs allocated then we must check for DMA hangs */
6090 ixgbe_check_for_bad_vf(adapter);
6091 next_event_offset = HZ / 50;
6092 adapter->timer_event_accumulator++;
6093
6bb78cfb 6094 if (adapter->timer_event_accumulator >= 100)
83c61fa9 6095 adapter->timer_event_accumulator = 0;
7086400d 6096 else
6bb78cfb 6097 ready = false;
7086400d 6098
6bb78cfb 6099normal_timer_service:
83c61fa9 6100#endif
7086400d
AD
6101 /* Reset the timer */
6102 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6103
83c61fa9
GR
6104 if (ready)
6105 ixgbe_service_event_schedule(adapter);
7086400d
AD
6106}
6107
c83c6cbd
AD
6108static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6109{
6110 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6111 return;
6112
6113 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6114
6115 /* If we're already down or resetting, just bail */
6116 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6117 test_bit(__IXGBE_RESETTING, &adapter->state))
6118 return;
6119
6120 ixgbe_dump(adapter);
6121 netdev_err(adapter->netdev, "Reset adapter\n");
6122 adapter->tx_timeout_count++;
6123
6124 ixgbe_reinit_locked(adapter);
6125}
6126
7086400d
AD
6127/**
6128 * ixgbe_service_task - manages and runs subtasks
6129 * @work: pointer to work_struct containing our data
6130 **/
6131static void ixgbe_service_task(struct work_struct *work)
6132{
6133 struct ixgbe_adapter *adapter = container_of(work,
6134 struct ixgbe_adapter,
6135 service_task);
c83c6cbd 6136 ixgbe_reset_subtask(adapter);
7086400d
AD
6137 ixgbe_sfp_detection_subtask(adapter);
6138 ixgbe_sfp_link_config_subtask(adapter);
f0f9778d 6139 ixgbe_check_overtemp_subtask(adapter);
93c52dd0 6140 ixgbe_watchdog_subtask(adapter);
d034acf1 6141 ixgbe_fdir_reinit_subtask(adapter);
93c52dd0 6142 ixgbe_check_hang_subtask(adapter);
891dc082 6143
8fecf67c 6144 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
891dc082
JK
6145 ixgbe_ptp_overflow_check(adapter);
6146 ixgbe_ptp_rx_hang(adapter);
6147 }
7086400d
AD
6148
6149 ixgbe_service_event_complete(adapter);
9a799d71
AK
6150}
6151
fd0db0ed
AD
6152static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6153 struct ixgbe_tx_buffer *first,
244e27ad 6154 u8 *hdr_len)
897ab156 6155{
fd0db0ed 6156 struct sk_buff *skb = first->skb;
897ab156
AD
6157 u32 vlan_macip_lens, type_tucmd;
6158 u32 mss_l4len_idx, l4len;
9a799d71 6159
8f4fbb9b
AD
6160 if (skb->ip_summed != CHECKSUM_PARTIAL)
6161 return 0;
6162
897ab156
AD
6163 if (!skb_is_gso(skb))
6164 return 0;
9a799d71 6165
897ab156 6166 if (skb_header_cloned(skb)) {
244e27ad 6167 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
897ab156
AD
6168 if (err)
6169 return err;
9a799d71 6170 }
9a799d71 6171
897ab156
AD
6172 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6173 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6174
244e27ad 6175 if (first->protocol == __constant_htons(ETH_P_IP)) {
897ab156
AD
6176 struct iphdr *iph = ip_hdr(skb);
6177 iph->tot_len = 0;
6178 iph->check = 0;
6179 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6180 iph->daddr, 0,
6181 IPPROTO_TCP,
6182 0);
6183 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
244e27ad
AD
6184 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6185 IXGBE_TX_FLAGS_CSUM |
6186 IXGBE_TX_FLAGS_IPV4;
897ab156
AD
6187 } else if (skb_is_gso_v6(skb)) {
6188 ipv6_hdr(skb)->payload_len = 0;
6189 tcp_hdr(skb)->check =
6190 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6191 &ipv6_hdr(skb)->daddr,
6192 0, IPPROTO_TCP, 0);
244e27ad
AD
6193 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6194 IXGBE_TX_FLAGS_CSUM;
897ab156
AD
6195 }
6196
091a6246 6197 /* compute header lengths */
897ab156
AD
6198 l4len = tcp_hdrlen(skb);
6199 *hdr_len = skb_transport_offset(skb) + l4len;
6200
091a6246
AD
6201 /* update gso size and bytecount with header size */
6202 first->gso_segs = skb_shinfo(skb)->gso_segs;
6203 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6204
c44f5f51 6205 /* mss_l4len_id: use 0 as index for TSO */
897ab156
AD
6206 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6207 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
897ab156
AD
6208
6209 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6210 vlan_macip_lens = skb_network_header_len(skb);
6211 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
244e27ad 6212 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
897ab156
AD
6213
6214 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
244e27ad 6215 mss_l4len_idx);
897ab156
AD
6216
6217 return 1;
6218}
6219
244e27ad
AD
6220static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6221 struct ixgbe_tx_buffer *first)
7ca647bd 6222{
fd0db0ed 6223 struct sk_buff *skb = first->skb;
897ab156
AD
6224 u32 vlan_macip_lens = 0;
6225 u32 mss_l4len_idx = 0;
6226 u32 type_tucmd = 0;
7ca647bd 6227
897ab156 6228 if (skb->ip_summed != CHECKSUM_PARTIAL) {
472148c3
AD
6229 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6230 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6231 return;
897ab156
AD
6232 } else {
6233 u8 l4_hdr = 0;
244e27ad 6234 switch (first->protocol) {
897ab156
AD
6235 case __constant_htons(ETH_P_IP):
6236 vlan_macip_lens |= skb_network_header_len(skb);
6237 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6238 l4_hdr = ip_hdr(skb)->protocol;
7ca647bd 6239 break;
897ab156
AD
6240 case __constant_htons(ETH_P_IPV6):
6241 vlan_macip_lens |= skb_network_header_len(skb);
6242 l4_hdr = ipv6_hdr(skb)->nexthdr;
6243 break;
6244 default:
6245 if (unlikely(net_ratelimit())) {
6246 dev_warn(tx_ring->dev,
6247 "partial checksum but proto=%x!\n",
244e27ad 6248 first->protocol);
897ab156 6249 }
7ca647bd
JP
6250 break;
6251 }
897ab156
AD
6252
6253 switch (l4_hdr) {
7ca647bd 6254 case IPPROTO_TCP:
897ab156
AD
6255 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6256 mss_l4len_idx = tcp_hdrlen(skb) <<
6257 IXGBE_ADVTXD_L4LEN_SHIFT;
7ca647bd
JP
6258 break;
6259 case IPPROTO_SCTP:
897ab156
AD
6260 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6261 mss_l4len_idx = sizeof(struct sctphdr) <<
6262 IXGBE_ADVTXD_L4LEN_SHIFT;
6263 break;
6264 case IPPROTO_UDP:
6265 mss_l4len_idx = sizeof(struct udphdr) <<
6266 IXGBE_ADVTXD_L4LEN_SHIFT;
6267 break;
6268 default:
6269 if (unlikely(net_ratelimit())) {
6270 dev_warn(tx_ring->dev,
6271 "partial checksum but l4 proto=%x!\n",
244e27ad 6272 l4_hdr);
897ab156 6273 }
7ca647bd
JP
6274 break;
6275 }
244e27ad
AD
6276
6277 /* update TX checksum flag */
6278 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
7ca647bd
JP
6279 }
6280
244e27ad 6281 /* vlan_macip_lens: MACLEN, VLAN tag */
897ab156 6282 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
244e27ad 6283 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
9a799d71 6284
897ab156
AD
6285 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6286 type_tucmd, mss_l4len_idx);
9a799d71
AK
6287}
6288
472148c3
AD
6289#define IXGBE_SET_FLAG(_input, _flag, _result) \
6290 ((_flag <= _result) ? \
6291 ((u32)(_input & _flag) * (_result / _flag)) : \
6292 ((u32)(_input & _flag) / (_flag / _result)))
6293
6294static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
9a799d71 6295{
d3d00239 6296 /* set type for advanced descriptor with frame checksum insertion */
472148c3
AD
6297 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6298 IXGBE_ADVTXD_DCMD_DEXT |
6299 IXGBE_ADVTXD_DCMD_IFCS;
9a799d71 6300
d3d00239 6301 /* set HW vlan bit if vlan is present */
472148c3
AD
6302 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6303 IXGBE_ADVTXD_DCMD_VLE);
3a6a4eda 6304
d3d00239 6305 /* set segmentation enable bits for TSO/FSO */
472148c3
AD
6306 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6307 IXGBE_ADVTXD_DCMD_TSE);
6308
6309 /* set timestamp bit if present */
6310 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6311 IXGBE_ADVTXD_MAC_TSTAMP);
eacd73f7 6312
62748b7b 6313 /* insert frame checksum */
472148c3 6314 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
62748b7b 6315
d3d00239
AD
6316 return cmd_type;
6317}
9a799d71 6318
729739b7
AD
6319static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6320 u32 tx_flags, unsigned int paylen)
d3d00239 6321{
472148c3 6322 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
9a799d71 6323
d3d00239 6324 /* enable L4 checksum for TSO and TX checksum offload */
472148c3
AD
6325 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6326 IXGBE_TX_FLAGS_CSUM,
6327 IXGBE_ADVTXD_POPTS_TXSM);
9a799d71 6328
93f5b3c1 6329 /* enble IPv4 checksum for TSO */
472148c3
AD
6330 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6331 IXGBE_TX_FLAGS_IPV4,
6332 IXGBE_ADVTXD_POPTS_IXSM);
9a799d71 6333
7f9643fd
AD
6334 /*
6335 * Check Context must be set if Tx switch is enabled, which it
6336 * always is for case where virtual functions are running
6337 */
472148c3
AD
6338 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6339 IXGBE_TX_FLAGS_CC,
6340 IXGBE_ADVTXD_CC);
7f9643fd 6341
472148c3 6342 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
d3d00239 6343}
44df32c5 6344
d3d00239
AD
6345#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6346 IXGBE_TXD_CMD_RS)
6347
6348static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
d3d00239 6349 struct ixgbe_tx_buffer *first,
d3d00239
AD
6350 const u8 hdr_len)
6351{
fd0db0ed 6352 struct sk_buff *skb = first->skb;
729739b7 6353 struct ixgbe_tx_buffer *tx_buffer;
d3d00239 6354 union ixgbe_adv_tx_desc *tx_desc;
ec718254
AD
6355 struct skb_frag_struct *frag;
6356 dma_addr_t dma;
6357 unsigned int data_len, size;
244e27ad 6358 u32 tx_flags = first->tx_flags;
472148c3 6359 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
d3d00239 6360 u16 i = tx_ring->next_to_use;
d3d00239 6361
729739b7
AD
6362 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6363
ec718254
AD
6364 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6365
6366 size = skb_headlen(skb);
6367 data_len = skb->data_len;
729739b7 6368
d3d00239
AD
6369#ifdef IXGBE_FCOE
6370 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
729739b7 6371 if (data_len < sizeof(struct fcoe_crc_eof)) {
d3d00239
AD
6372 size -= sizeof(struct fcoe_crc_eof) - data_len;
6373 data_len = 0;
729739b7
AD
6374 } else {
6375 data_len -= sizeof(struct fcoe_crc_eof);
9a799d71
AK
6376 }
6377 }
44df32c5 6378
d3d00239 6379#endif
729739b7 6380 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
8ad494b0 6381
ec718254 6382 tx_buffer = first;
9a799d71 6383
ec718254
AD
6384 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6385 if (dma_mapping_error(tx_ring->dev, dma))
6386 goto dma_error;
6387
6388 /* record length, and DMA address */
6389 dma_unmap_len_set(tx_buffer, len, size);
6390 dma_unmap_addr_set(tx_buffer, dma, dma);
6391
6392 tx_desc->read.buffer_addr = cpu_to_le64(dma);
e5a43549 6393
729739b7 6394 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
d3d00239 6395 tx_desc->read.cmd_type_len =
472148c3 6396 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
e5a43549 6397
d3d00239 6398 i++;
729739b7 6399 tx_desc++;
d3d00239 6400 if (i == tx_ring->count) {
e4f74028 6401 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
d3d00239
AD
6402 i = 0;
6403 }
ec718254 6404 tx_desc->read.olinfo_status = 0;
729739b7
AD
6405
6406 dma += IXGBE_MAX_DATA_PER_TXD;
6407 size -= IXGBE_MAX_DATA_PER_TXD;
6408
6409 tx_desc->read.buffer_addr = cpu_to_le64(dma);
d3d00239 6410 }
e5a43549 6411
729739b7
AD
6412 if (likely(!data_len))
6413 break;
9a799d71 6414
472148c3 6415 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
9a799d71 6416
729739b7
AD
6417 i++;
6418 tx_desc++;
6419 if (i == tx_ring->count) {
6420 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6421 i = 0;
6422 }
ec718254 6423 tx_desc->read.olinfo_status = 0;
9a799d71 6424
d3d00239 6425#ifdef IXGBE_FCOE
9e903e08 6426 size = min_t(unsigned int, data_len, skb_frag_size(frag));
d3d00239 6427#else
9e903e08 6428 size = skb_frag_size(frag);
d3d00239
AD
6429#endif
6430 data_len -= size;
9a799d71 6431
729739b7
AD
6432 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6433 DMA_TO_DEVICE);
9a799d71 6434
729739b7 6435 tx_buffer = &tx_ring->tx_buffer_info[i];
729739b7 6436 }
9a799d71 6437
729739b7 6438 /* write last descriptor with RS and EOP bits */
472148c3
AD
6439 cmd_type |= size | IXGBE_TXD_CMD;
6440 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
eacd73f7 6441
091a6246 6442 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
b2d96e0a 6443
d3d00239
AD
6444 /* set the timestamp */
6445 first->time_stamp = jiffies;
9a799d71
AK
6446
6447 /*
729739b7
AD
6448 * Force memory writes to complete before letting h/w know there
6449 * are new descriptors to fetch. (Only applicable for weak-ordered
6450 * memory model archs, such as IA-64).
6451 *
6452 * We also need this memory barrier to make certain all of the
6453 * status bits have been updated before next_to_watch is written.
9a799d71
AK
6454 */
6455 wmb();
6456
d3d00239
AD
6457 /* set next_to_watch value indicating a packet is present */
6458 first->next_to_watch = tx_desc;
6459
729739b7
AD
6460 i++;
6461 if (i == tx_ring->count)
6462 i = 0;
6463
6464 tx_ring->next_to_use = i;
6465
d3d00239 6466 /* notify HW of packet */
84ea2591 6467 writel(i, tx_ring->tail);
d3d00239
AD
6468
6469 return;
6470dma_error:
729739b7 6471 dev_err(tx_ring->dev, "TX DMA map failed\n");
d3d00239
AD
6472
6473 /* clear dma mappings for failed tx_buffer_info map */
6474 for (;;) {
729739b7
AD
6475 tx_buffer = &tx_ring->tx_buffer_info[i];
6476 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6477 if (tx_buffer == first)
d3d00239
AD
6478 break;
6479 if (i == 0)
6480 i = tx_ring->count;
6481 i--;
6482 }
6483
d3d00239 6484 tx_ring->next_to_use = i;
9a799d71
AK
6485}
6486
fd0db0ed 6487static void ixgbe_atr(struct ixgbe_ring *ring,
244e27ad 6488 struct ixgbe_tx_buffer *first)
69830529
AD
6489{
6490 struct ixgbe_q_vector *q_vector = ring->q_vector;
6491 union ixgbe_atr_hash_dword input = { .dword = 0 };
6492 union ixgbe_atr_hash_dword common = { .dword = 0 };
6493 union {
6494 unsigned char *network;
6495 struct iphdr *ipv4;
6496 struct ipv6hdr *ipv6;
6497 } hdr;
ee9e0f0b 6498 struct tcphdr *th;
905e4a41 6499 __be16 vlan_id;
c4cf55e5 6500
69830529
AD
6501 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6502 if (!q_vector)
6503 return;
6504
6505 /* do nothing if sampling is disabled */
6506 if (!ring->atr_sample_rate)
d3ead241 6507 return;
c4cf55e5 6508
69830529 6509 ring->atr_count++;
c4cf55e5 6510
69830529 6511 /* snag network header to get L4 type and address */
fd0db0ed 6512 hdr.network = skb_network_header(first->skb);
69830529
AD
6513
6514 /* Currently only IPv4/IPv6 with TCP is supported */
244e27ad 6515 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
69830529 6516 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
244e27ad 6517 (first->protocol != __constant_htons(ETH_P_IP) ||
69830529
AD
6518 hdr.ipv4->protocol != IPPROTO_TCP))
6519 return;
ee9e0f0b 6520
fd0db0ed 6521 th = tcp_hdr(first->skb);
c4cf55e5 6522
66f32a8b
AD
6523 /* skip this packet since it is invalid or the socket is closing */
6524 if (!th || th->fin)
69830529
AD
6525 return;
6526
6527 /* sample on all syn packets or once every atr sample count */
6528 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6529 return;
6530
6531 /* reset sample count */
6532 ring->atr_count = 0;
6533
244e27ad 6534 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
69830529
AD
6535
6536 /*
6537 * src and dst are inverted, think how the receiver sees them
6538 *
6539 * The input is broken into two sections, a non-compressed section
6540 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6541 * is XORed together and stored in the compressed dword.
6542 */
6543 input.formatted.vlan_id = vlan_id;
6544
6545 /*
6546 * since src port and flex bytes occupy the same word XOR them together
6547 * and write the value to source port portion of compressed dword
6548 */
244e27ad 6549 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
69830529
AD
6550 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6551 else
244e27ad 6552 common.port.src ^= th->dest ^ first->protocol;
69830529
AD
6553 common.port.dst ^= th->source;
6554
244e27ad 6555 if (first->protocol == __constant_htons(ETH_P_IP)) {
69830529
AD
6556 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6557 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6558 } else {
6559 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6560 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6561 hdr.ipv6->saddr.s6_addr32[1] ^
6562 hdr.ipv6->saddr.s6_addr32[2] ^
6563 hdr.ipv6->saddr.s6_addr32[3] ^
6564 hdr.ipv6->daddr.s6_addr32[0] ^
6565 hdr.ipv6->daddr.s6_addr32[1] ^
6566 hdr.ipv6->daddr.s6_addr32[2] ^
6567 hdr.ipv6->daddr.s6_addr32[3];
6568 }
c4cf55e5
PWJ
6569
6570 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
69830529
AD
6571 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6572 input, common, ring->queue_index);
c4cf55e5
PWJ
6573}
6574
63544e9c 6575static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
e092be60 6576{
fc77dc3c 6577 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
e092be60
AV
6578 /* Herbert's original patch had:
6579 * smp_mb__after_netif_stop_queue();
6580 * but since that doesn't exist yet, just open code it. */
6581 smp_mb();
6582
6583 /* We need to check again in a case another CPU has just
6584 * made room available. */
7d4987de 6585 if (likely(ixgbe_desc_unused(tx_ring) < size))
e092be60
AV
6586 return -EBUSY;
6587
6588 /* A reprieve! - use start_queue because it doesn't call schedule */
fc77dc3c 6589 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
5b7da515 6590 ++tx_ring->tx_stats.restart_queue;
e092be60
AV
6591 return 0;
6592}
6593
82d4e46e 6594static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
e092be60 6595{
7d4987de 6596 if (likely(ixgbe_desc_unused(tx_ring) >= size))
e092be60 6597 return 0;
fc77dc3c 6598 return __ixgbe_maybe_stop_tx(tx_ring, size);
e092be60
AV
6599}
6600
97488bd1 6601#ifdef IXGBE_FCOE
09a3b1f8
SH
6602static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6603{
97488bd1
AD
6604 struct ixgbe_adapter *adapter;
6605 struct ixgbe_ring_feature *f;
6606 int txq;
5e09a105 6607
97488bd1
AD
6608 /*
6609 * only execute the code below if protocol is FCoE
6610 * or FIP and we have FCoE enabled on the adapter
6611 */
6612 switch (vlan_get_protocol(skb)) {
6613 case __constant_htons(ETH_P_FCOE):
6614 case __constant_htons(ETH_P_FIP):
6615 adapter = netdev_priv(dev);
c087663e 6616
97488bd1
AD
6617 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6618 break;
6619 default:
6620 return __netdev_pick_tx(dev, skb);
6621 }
c087663e 6622
97488bd1 6623 f = &adapter->ring_feature[RING_F_FCOE];
c087663e 6624
97488bd1
AD
6625 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6626 smp_processor_id();
56075a98 6627
97488bd1
AD
6628 while (txq >= f->indices)
6629 txq -= f->indices;
c4cf55e5 6630
97488bd1 6631 return txq + f->offset;
09a3b1f8
SH
6632}
6633
97488bd1 6634#endif
fc77dc3c 6635netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
84418e3b
AD
6636 struct ixgbe_adapter *adapter,
6637 struct ixgbe_ring *tx_ring)
9a799d71 6638{
d3d00239 6639 struct ixgbe_tx_buffer *first;
5f715823 6640 int tso;
d3d00239 6641 u32 tx_flags = 0;
a535c30e 6642 unsigned short f;
a535c30e 6643 u16 count = TXD_USE_COUNT(skb_headlen(skb));
66f32a8b 6644 __be16 protocol = skb->protocol;
63544e9c 6645 u8 hdr_len = 0;
5e09a105 6646
a535c30e
AD
6647 /*
6648 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
24ddd967 6649 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
a535c30e
AD
6650 * + 2 desc gap to keep tail from touching head,
6651 * + 1 desc for context descriptor,
6652 * otherwise try next time
6653 */
a535c30e
AD
6654 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6655 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7f66162b 6656
a535c30e
AD
6657 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6658 tx_ring->tx_stats.tx_busy++;
6659 return NETDEV_TX_BUSY;
6660 }
6661
fd0db0ed
AD
6662 /* record the location of the first descriptor for this packet */
6663 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6664 first->skb = skb;
091a6246
AD
6665 first->bytecount = skb->len;
6666 first->gso_segs = 1;
fd0db0ed 6667
66f32a8b 6668 /* if we have a HW VLAN tag being added default to the HW one */
eab6d18d 6669 if (vlan_tx_tag_present(skb)) {
66f32a8b
AD
6670 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6671 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6672 /* else if it is a SW VLAN check the next protocol and store the tag */
6673 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6674 struct vlan_hdr *vhdr, _vhdr;
6675 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6676 if (!vhdr)
6677 goto out_drop;
6678
6679 protocol = vhdr->h_vlan_encapsulated_proto;
9e0c5648
AD
6680 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6681 IXGBE_TX_FLAGS_VLAN_SHIFT;
66f32a8b
AD
6682 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
6683 }
6684
aa7bd467
JK
6685 skb_tx_timestamp(skb);
6686
3a6a4eda
JK
6687 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6688 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6689 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
891dc082
JK
6690
6691 /* schedule check for Tx timestamp */
6692 adapter->ptp_tx_skb = skb_get(skb);
6693 adapter->ptp_tx_start = jiffies;
6694 schedule_work(&adapter->ptp_tx_work);
3a6a4eda 6695 }
3a6a4eda 6696
9e0c5648
AD
6697#ifdef CONFIG_PCI_IOV
6698 /*
6699 * Use the l2switch_enable flag - would be false if the DMA
6700 * Tx switch had been disabled.
6701 */
6702 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
472148c3 6703 tx_flags |= IXGBE_TX_FLAGS_CC;
9e0c5648
AD
6704
6705#endif
32701dc2 6706 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
66f32a8b 6707 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
09dca476
AD
6708 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6709 (skb->priority != TC_PRIO_CONTROL))) {
66f32a8b 6710 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
32701dc2
JF
6711 tx_flags |= (skb->priority & 0x7) <<
6712 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
66f32a8b
AD
6713 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6714 struct vlan_ethhdr *vhdr;
6715 if (skb_header_cloned(skb) &&
6716 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6717 goto out_drop;
6718 vhdr = (struct vlan_ethhdr *)skb->data;
6719 vhdr->h_vlan_TCI = htons(tx_flags >>
6720 IXGBE_TX_FLAGS_VLAN_SHIFT);
6721 } else {
6722 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
2f90b865 6723 }
9a799d71 6724 }
eacd73f7 6725
244e27ad
AD
6726 /* record initial flags and protocol */
6727 first->tx_flags = tx_flags;
6728 first->protocol = protocol;
6729
eacd73f7 6730#ifdef IXGBE_FCOE
66f32a8b
AD
6731 /* setup tx offload for FCoE */
6732 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
a58915c7 6733 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
244e27ad 6734 tso = ixgbe_fso(tx_ring, first, &hdr_len);
897ab156
AD
6735 if (tso < 0)
6736 goto out_drop;
9a799d71 6737
66f32a8b 6738 goto xmit_fcoe;
eacd73f7 6739 }
9a799d71 6740
66f32a8b 6741#endif /* IXGBE_FCOE */
244e27ad 6742 tso = ixgbe_tso(tx_ring, first, &hdr_len);
66f32a8b 6743 if (tso < 0)
897ab156 6744 goto out_drop;
244e27ad
AD
6745 else if (!tso)
6746 ixgbe_tx_csum(tx_ring, first);
66f32a8b
AD
6747
6748 /* add the ATR filter if ATR is on */
6749 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
244e27ad 6750 ixgbe_atr(tx_ring, first);
66f32a8b
AD
6751
6752#ifdef IXGBE_FCOE
6753xmit_fcoe:
6754#endif /* IXGBE_FCOE */
244e27ad 6755 ixgbe_tx_map(tx_ring, first, hdr_len);
d3d00239
AD
6756
6757 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
9a799d71
AK
6758
6759 return NETDEV_TX_OK;
897ab156
AD
6760
6761out_drop:
fd0db0ed
AD
6762 dev_kfree_skb_any(first->skb);
6763 first->skb = NULL;
6764
897ab156 6765 return NETDEV_TX_OK;
9a799d71
AK
6766}
6767
a50c29dd
AD
6768static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6769 struct net_device *netdev)
84418e3b
AD
6770{
6771 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6772 struct ixgbe_ring *tx_ring;
6773
a50c29dd
AD
6774 /*
6775 * The minimum packet size for olinfo paylen is 17 so pad the skb
6776 * in order to meet this minimum size requirement.
6777 */
f73332fc
SH
6778 if (unlikely(skb->len < 17)) {
6779 if (skb_pad(skb, 17 - skb->len))
a50c29dd
AD
6780 return NETDEV_TX_OK;
6781 skb->len = 17;
71a49f77 6782 skb_set_tail_pointer(skb, 17);
a50c29dd
AD
6783 }
6784
84418e3b 6785 tx_ring = adapter->tx_ring[skb->queue_mapping];
fc77dc3c 6786 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
84418e3b
AD
6787}
6788
9a799d71
AK
6789/**
6790 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6791 * @netdev: network interface device structure
6792 * @p: pointer to an address structure
6793 *
6794 * Returns 0 on success, negative on failure
6795 **/
6796static int ixgbe_set_mac(struct net_device *netdev, void *p)
6797{
6798 struct ixgbe_adapter *adapter = netdev_priv(netdev);
b4617240 6799 struct ixgbe_hw *hw = &adapter->hw;
9a799d71
AK
6800 struct sockaddr *addr = p;
6801
6802 if (!is_valid_ether_addr(addr->sa_data))
6803 return -EADDRNOTAVAIL;
6804
6805 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
b4617240 6806 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
9a799d71 6807
1d9c0bfd 6808 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
9a799d71
AK
6809
6810 return 0;
6811}
6812
6b73e10d
BH
6813static int
6814ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6815{
6816 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6817 struct ixgbe_hw *hw = &adapter->hw;
6818 u16 value;
6819 int rc;
6820
6821 if (prtad != hw->phy.mdio.prtad)
6822 return -EINVAL;
6823 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6824 if (!rc)
6825 rc = value;
6826 return rc;
6827}
6828
6829static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6830 u16 addr, u16 value)
6831{
6832 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6833 struct ixgbe_hw *hw = &adapter->hw;
6834
6835 if (prtad != hw->phy.mdio.prtad)
6836 return -EINVAL;
6837 return hw->phy.ops.write_reg(hw, addr, devad, value);
6838}
6839
6840static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6841{
6842 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6843
3a6a4eda 6844 switch (cmd) {
3a6a4eda
JK
6845 case SIOCSHWTSTAMP:
6846 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
3a6a4eda
JK
6847 default:
6848 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6849 }
6b73e10d
BH
6850}
6851
0365e6e4
PW
6852/**
6853 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
31278e71 6854 * netdev->dev_addrs
0365e6e4
PW
6855 * @netdev: network interface device structure
6856 *
6857 * Returns non-zero on failure
6858 **/
6859static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6860{
6861 int err = 0;
6862 struct ixgbe_adapter *adapter = netdev_priv(dev);
7fa7c9dc 6863 struct ixgbe_hw *hw = &adapter->hw;
0365e6e4 6864
7fa7c9dc 6865 if (is_valid_ether_addr(hw->mac.san_addr)) {
0365e6e4 6866 rtnl_lock();
7fa7c9dc 6867 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
0365e6e4 6868 rtnl_unlock();
7fa7c9dc
AD
6869
6870 /* update SAN MAC vmdq pool selection */
6871 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
0365e6e4
PW
6872 }
6873 return err;
6874}
6875
6876/**
6877 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
31278e71 6878 * netdev->dev_addrs
0365e6e4
PW
6879 * @netdev: network interface device structure
6880 *
6881 * Returns non-zero on failure
6882 **/
6883static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6884{
6885 int err = 0;
6886 struct ixgbe_adapter *adapter = netdev_priv(dev);
6887 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6888
6889 if (is_valid_ether_addr(mac->san_addr)) {
6890 rtnl_lock();
6891 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6892 rtnl_unlock();
6893 }
6894 return err;
6895}
6896
9a799d71
AK
6897#ifdef CONFIG_NET_POLL_CONTROLLER
6898/*
6899 * Polling 'interrupt' - used by things like netconsole to send skbs
6900 * without having to re-enable interrupts. It's not called while
6901 * the interrupt routine is executing.
6902 */
6903static void ixgbe_netpoll(struct net_device *netdev)
6904{
6905 struct ixgbe_adapter *adapter = netdev_priv(netdev);
8f9a7167 6906 int i;
9a799d71 6907
1a647bd2
AD
6908 /* if interface is down do nothing */
6909 if (test_bit(__IXGBE_DOWN, &adapter->state))
6910 return;
6911
9a799d71 6912 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
8f9a7167 6913 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
49c7ffbe
AD
6914 for (i = 0; i < adapter->num_q_vectors; i++)
6915 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8f9a7167
PWJ
6916 } else {
6917 ixgbe_intr(adapter->pdev->irq, netdev);
6918 }
9a799d71 6919 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
9a799d71 6920}
9a799d71 6921
581330ba 6922#endif
de1036b1
ED
6923static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6924 struct rtnl_link_stats64 *stats)
6925{
6926 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6927 int i;
6928
1a51502b 6929 rcu_read_lock();
de1036b1 6930 for (i = 0; i < adapter->num_rx_queues; i++) {
1a51502b 6931 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
de1036b1
ED
6932 u64 bytes, packets;
6933 unsigned int start;
6934
1a51502b
ED
6935 if (ring) {
6936 do {
6937 start = u64_stats_fetch_begin_bh(&ring->syncp);
6938 packets = ring->stats.packets;
6939 bytes = ring->stats.bytes;
6940 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6941 stats->rx_packets += packets;
6942 stats->rx_bytes += bytes;
6943 }
de1036b1 6944 }
1ac9ad13
ED
6945
6946 for (i = 0; i < adapter->num_tx_queues; i++) {
6947 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6948 u64 bytes, packets;
6949 unsigned int start;
6950
6951 if (ring) {
6952 do {
6953 start = u64_stats_fetch_begin_bh(&ring->syncp);
6954 packets = ring->stats.packets;
6955 bytes = ring->stats.bytes;
6956 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6957 stats->tx_packets += packets;
6958 stats->tx_bytes += bytes;
6959 }
6960 }
1a51502b 6961 rcu_read_unlock();
de1036b1
ED
6962 /* following stats updated by ixgbe_watchdog_task() */
6963 stats->multicast = netdev->stats.multicast;
6964 stats->rx_errors = netdev->stats.rx_errors;
6965 stats->rx_length_errors = netdev->stats.rx_length_errors;
6966 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6967 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6968 return stats;
6969}
6970
8af3c33f 6971#ifdef CONFIG_IXGBE_DCB
49ce9c2c
BH
6972/**
6973 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6974 * @adapter: pointer to ixgbe_adapter
8b1c0b24
JF
6975 * @tc: number of traffic classes currently enabled
6976 *
6977 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6978 * 802.1Q priority maps to a packet buffer that exists.
6979 */
6980static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6981{
6982 struct ixgbe_hw *hw = &adapter->hw;
6983 u32 reg, rsave;
6984 int i;
6985
6986 /* 82598 have a static priority to TC mapping that can not
6987 * be changed so no validation is needed.
6988 */
6989 if (hw->mac.type == ixgbe_mac_82598EB)
6990 return;
6991
6992 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6993 rsave = reg;
6994
6995 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6996 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6997
6998 /* If up2tc is out of bounds default to zero */
6999 if (up2tc > tc)
7000 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7001 }
7002
7003 if (reg != rsave)
7004 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7005
7006 return;
7007}
7008
02debdc9
AD
7009/**
7010 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7011 * @adapter: Pointer to adapter struct
7012 *
7013 * Populate the netdev user priority to tc map
7014 */
7015static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7016{
7017 struct net_device *dev = adapter->netdev;
7018 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7019 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7020 u8 prio;
7021
7022 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7023 u8 tc = 0;
7024
7025 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7026 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7027 else if (ets)
7028 tc = ets->prio_tc[prio];
7029
7030 netdev_set_prio_tc_map(dev, prio, tc);
7031 }
7032}
7033
cca73c59 7034#endif /* CONFIG_IXGBE_DCB */
49ce9c2c
BH
7035/**
7036 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8b1c0b24
JF
7037 *
7038 * @netdev: net device to configure
7039 * @tc: number of traffic classes to enable
7040 */
7041int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7042{
8b1c0b24
JF
7043 struct ixgbe_adapter *adapter = netdev_priv(dev);
7044 struct ixgbe_hw *hw = &adapter->hw;
8b1c0b24 7045
8b1c0b24 7046 /* Hardware supports up to 8 traffic classes */
4de2a022 7047 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
581330ba
AD
7048 (hw->mac.type == ixgbe_mac_82598EB &&
7049 tc < MAX_TRAFFIC_CLASS))
8b1c0b24
JF
7050 return -EINVAL;
7051
7052 /* Hardware has to reinitialize queues and interrupts to
52f33af8 7053 * match packet buffer alignment. Unfortunately, the
8b1c0b24
JF
7054 * hardware is not flexible enough to do this dynamically.
7055 */
7056 if (netif_running(dev))
7057 ixgbe_close(dev);
7058 ixgbe_clear_interrupt_scheme(adapter);
7059
cca73c59 7060#ifdef CONFIG_IXGBE_DCB
e7589eab 7061 if (tc) {
8b1c0b24 7062 netdev_set_num_tc(dev, tc);
02debdc9
AD
7063 ixgbe_set_prio_tc_map(adapter);
7064
e7589eab 7065 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
e7589eab 7066
943561d3
AD
7067 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7068 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
e7589eab 7069 adapter->hw.fc.requested_mode = ixgbe_fc_none;
943561d3 7070 }
e7589eab 7071 } else {
8b1c0b24 7072 netdev_reset_tc(dev);
02debdc9 7073
943561d3
AD
7074 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7075 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
e7589eab
JF
7076
7077 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
e7589eab
JF
7078
7079 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7080 adapter->dcb_cfg.pfc_mode_enable = false;
7081 }
7082
8b1c0b24 7083 ixgbe_validate_rtr(adapter, tc);
cca73c59
AD
7084
7085#endif /* CONFIG_IXGBE_DCB */
7086 ixgbe_init_interrupt_scheme(adapter);
7087
8b1c0b24 7088 if (netif_running(dev))
cca73c59 7089 return ixgbe_open(dev);
8b1c0b24
JF
7090
7091 return 0;
7092}
de1036b1 7093
da36b647
GR
7094#ifdef CONFIG_PCI_IOV
7095void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7096{
7097 struct net_device *netdev = adapter->netdev;
7098
7099 rtnl_lock();
da36b647 7100 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
da36b647
GR
7101 rtnl_unlock();
7102}
7103
7104#endif
082757af
DS
7105void ixgbe_do_reset(struct net_device *netdev)
7106{
7107 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7108
7109 if (netif_running(netdev))
7110 ixgbe_reinit_locked(adapter);
7111 else
7112 ixgbe_reset(adapter);
7113}
7114
c8f44aff 7115static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
567d2de2 7116 netdev_features_t features)
082757af
DS
7117{
7118 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7119
082757af 7120 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
567d2de2
AD
7121 if (!(features & NETIF_F_RXCSUM))
7122 features &= ~NETIF_F_LRO;
082757af 7123
567d2de2
AD
7124 /* Turn off LRO if not RSC capable */
7125 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7126 features &= ~NETIF_F_LRO;
8e2813f5 7127
567d2de2 7128 return features;
082757af
DS
7129}
7130
c8f44aff 7131static int ixgbe_set_features(struct net_device *netdev,
567d2de2 7132 netdev_features_t features)
082757af
DS
7133{
7134 struct ixgbe_adapter *adapter = netdev_priv(netdev);
567d2de2 7135 netdev_features_t changed = netdev->features ^ features;
082757af
DS
7136 bool need_reset = false;
7137
082757af 7138 /* Make sure RSC matches LRO, reset if change */
567d2de2
AD
7139 if (!(features & NETIF_F_LRO)) {
7140 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
082757af 7141 need_reset = true;
567d2de2
AD
7142 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7143 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7144 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7145 if (adapter->rx_itr_setting == 1 ||
7146 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7147 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7148 need_reset = true;
7149 } else if ((changed ^ features) & NETIF_F_LRO) {
7150 e_info(probe, "rx-usecs set too low, "
7151 "disabling RSC\n");
082757af
DS
7152 }
7153 }
7154
7155 /*
7156 * Check if Flow Director n-tuple support was enabled or disabled. If
7157 * the state changed, we need to reset.
7158 */
39cb681b
AD
7159 switch (features & NETIF_F_NTUPLE) {
7160 case NETIF_F_NTUPLE:
567d2de2 7161 /* turn off ATR, enable perfect filters and reset */
39cb681b
AD
7162 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7163 need_reset = true;
7164
567d2de2
AD
7165 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7166 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
39cb681b
AD
7167 break;
7168 default:
7169 /* turn off perfect filters, enable ATR and reset */
7170 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7171 need_reset = true;
7172
7173 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7174
7175 /* We cannot enable ATR if SR-IOV is enabled */
7176 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7177 break;
7178
7179 /* We cannot enable ATR if we have 2 or more traffic classes */
7180 if (netdev_get_num_tc(netdev) > 1)
7181 break;
7182
7183 /* We cannot enable ATR if RSS is disabled */
7184 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7185 break;
7186
7187 /* A sample rate of 0 indicates ATR disabled */
7188 if (!adapter->atr_sample_rate)
7189 break;
7190
7191 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7192 break;
082757af
DS
7193 }
7194
f646968f 7195 if (features & NETIF_F_HW_VLAN_CTAG_RX)
146d4cc9
JF
7196 ixgbe_vlan_strip_enable(adapter);
7197 else
7198 ixgbe_vlan_strip_disable(adapter);
7199
3f2d1c0f
BG
7200 if (changed & NETIF_F_RXALL)
7201 need_reset = true;
7202
567d2de2 7203 netdev->features = features;
082757af
DS
7204 if (need_reset)
7205 ixgbe_do_reset(netdev);
7206
7207 return 0;
082757af
DS
7208}
7209
edc7d573 7210static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
0f4b0add 7211 struct net_device *dev,
6b6e2725 7212 const unsigned char *addr,
0f4b0add
JF
7213 u16 flags)
7214{
7215 struct ixgbe_adapter *adapter = netdev_priv(dev);
95447461
JF
7216 int err;
7217
7218 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
faaf02d2 7219 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
0f4b0add 7220
b1ac1ef7
JF
7221 /* Hardware does not support aging addresses so if a
7222 * ndm_state is given only allow permanent addresses
7223 */
7224 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
0f4b0add
JF
7225 pr_info("%s: FDB only supports static addresses\n",
7226 ixgbe_driver_name);
7227 return -EINVAL;
7228 }
7229
46acc460 7230 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
95447461
JF
7231 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7232
7233 if (netdev_uc_count(dev) < rar_uc_entries)
0f4b0add 7234 err = dev_uc_add_excl(dev, addr);
0f4b0add 7235 else
95447461
JF
7236 err = -ENOMEM;
7237 } else if (is_multicast_ether_addr(addr)) {
7238 err = dev_mc_add_excl(dev, addr);
7239 } else {
7240 err = -EINVAL;
0f4b0add
JF
7241 }
7242
7243 /* Only return duplicate errors if NLM_F_EXCL is set */
7244 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7245 err = 0;
7246
7247 return err;
7248}
7249
815cccbf
JF
7250static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7251 struct nlmsghdr *nlh)
7252{
7253 struct ixgbe_adapter *adapter = netdev_priv(dev);
7254 struct nlattr *attr, *br_spec;
7255 int rem;
7256
7257 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7258 return -EOPNOTSUPP;
7259
7260 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7261
7262 nla_for_each_nested(attr, br_spec, rem) {
7263 __u16 mode;
7264 u32 reg = 0;
7265
7266 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7267 continue;
7268
7269 mode = nla_get_u16(attr);
9b735984 7270 if (mode == BRIDGE_MODE_VEPA) {
815cccbf 7271 reg = 0;
9b735984
GR
7272 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7273 } else if (mode == BRIDGE_MODE_VEB) {
815cccbf 7274 reg = IXGBE_PFDTXGSWC_VT_LBEN;
9b735984
GR
7275 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7276 } else
815cccbf
JF
7277 return -EINVAL;
7278
7279 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7280
7281 e_info(drv, "enabling bridge mode: %s\n",
7282 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7283 }
7284
7285 return 0;
7286}
7287
7288static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
6cbdceeb
VY
7289 struct net_device *dev,
7290 u32 filter_mask)
815cccbf
JF
7291{
7292 struct ixgbe_adapter *adapter = netdev_priv(dev);
7293 u16 mode;
7294
7295 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7296 return 0;
7297
9b735984 7298 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
815cccbf
JF
7299 mode = BRIDGE_MODE_VEB;
7300 else
7301 mode = BRIDGE_MODE_VEPA;
7302
7303 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7304}
7305
0edc3527 7306static const struct net_device_ops ixgbe_netdev_ops = {
e8e9f696 7307 .ndo_open = ixgbe_open,
0edc3527 7308 .ndo_stop = ixgbe_close,
00829823 7309 .ndo_start_xmit = ixgbe_xmit_frame,
97488bd1 7310#ifdef IXGBE_FCOE
09a3b1f8 7311 .ndo_select_queue = ixgbe_select_queue,
97488bd1 7312#endif
581330ba 7313 .ndo_set_rx_mode = ixgbe_set_rx_mode,
0edc3527
SH
7314 .ndo_validate_addr = eth_validate_addr,
7315 .ndo_set_mac_address = ixgbe_set_mac,
7316 .ndo_change_mtu = ixgbe_change_mtu,
7317 .ndo_tx_timeout = ixgbe_tx_timeout,
0edc3527
SH
7318 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7319 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
6b73e10d 7320 .ndo_do_ioctl = ixgbe_ioctl,
7f01648a
GR
7321 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7322 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7323 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
581330ba 7324 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
7f01648a 7325 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
de1036b1 7326 .ndo_get_stats64 = ixgbe_get_stats64,
8af3c33f 7327#ifdef CONFIG_IXGBE_DCB
24095aa3 7328 .ndo_setup_tc = ixgbe_setup_tc,
8af3c33f 7329#endif
0edc3527
SH
7330#ifdef CONFIG_NET_POLL_CONTROLLER
7331 .ndo_poll_controller = ixgbe_netpoll,
7332#endif
e0d1095a 7333#ifdef CONFIG_NET_RX_BUSY_POLL
8b80cda5 7334 .ndo_busy_poll = ixgbe_low_latency_recv,
5a85e737 7335#endif
332d4a7d
YZ
7336#ifdef IXGBE_FCOE
7337 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
68a683cf 7338 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
332d4a7d 7339 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
8450ff8c
YZ
7340 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7341 .ndo_fcoe_disable = ixgbe_fcoe_disable,
61a1fa10 7342 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
ea81875a 7343 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
332d4a7d 7344#endif /* IXGBE_FCOE */
082757af
DS
7345 .ndo_set_features = ixgbe_set_features,
7346 .ndo_fix_features = ixgbe_fix_features,
0f4b0add 7347 .ndo_fdb_add = ixgbe_ndo_fdb_add,
815cccbf
JF
7348 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7349 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
0edc3527
SH
7350};
7351
e027d1ae
JK
7352/**
7353 * ixgbe_enumerate_functions - Get the number of ports this device has
7354 * @adapter: adapter structure
7355 *
7356 * This function enumerates the phsyical functions co-located on a single slot,
7357 * in order to determine how many ports a device has. This is most useful in
7358 * determining the required GT/s of PCIe bandwidth necessary for optimal
7359 * performance.
7360 **/
7361static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7362{
e027d1ae
JK
7363 struct list_head *entry;
7364 int physfns = 0;
7365
f1f96579
JK
7366 /* Some cards can not use the generic count PCIe functions method,
7367 * because they are behind a parent switch, so we hardcode these with
7368 * the correct number of functions.
e027d1ae 7369 */
f1f96579 7370 if (ixgbe_pcie_from_parent(&adapter->hw)) {
e027d1ae 7371 physfns = 4;
f1f96579 7372 } else {
e027d1ae
JK
7373 list_for_each(entry, &adapter->pdev->bus_list) {
7374 struct pci_dev *pdev =
7375 list_entry(entry, struct pci_dev, bus_list);
7376 /* don't count virtual functions */
7377 if (!pdev->is_virtfn)
7378 physfns++;
7379 }
7380 }
7381
7382 return physfns;
7383}
7384
8e2813f5
JK
7385/**
7386 * ixgbe_wol_supported - Check whether device supports WoL
7387 * @hw: hw specific details
7388 * @device_id: the device ID
7389 * @subdev_id: the subsystem device ID
7390 *
7391 * This function is used by probe and ethtool to determine
7392 * which devices have WoL support
7393 *
7394 **/
7395int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7396 u16 subdevice_id)
7397{
7398 struct ixgbe_hw *hw = &adapter->hw;
7399 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7400 int is_wol_supported = 0;
7401
7402 switch (device_id) {
7403 case IXGBE_DEV_ID_82599_SFP:
7404 /* Only these subdevices could supports WOL */
7405 switch (subdevice_id) {
7406 case IXGBE_SUBDEV_ID_82599_560FLR:
7407 /* only support first port */
7408 if (hw->bus.func != 0)
7409 break;
5700ff26 7410 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
8e2813f5 7411 case IXGBE_SUBDEV_ID_82599_SFP:
b6dfd939 7412 case IXGBE_SUBDEV_ID_82599_RNDC:
f8a06c2c 7413 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
979fe5f7 7414 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
8e2813f5
JK
7415 is_wol_supported = 1;
7416 break;
7417 }
7418 break;
5daebbb0
DS
7419 case IXGBE_DEV_ID_82599EN_SFP:
7420 /* Only this subdevice supports WOL */
7421 switch (subdevice_id) {
7422 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7423 is_wol_supported = 1;
7424 break;
7425 }
7426 break;
8e2813f5
JK
7427 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7428 /* All except this subdevice support WOL */
7429 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7430 is_wol_supported = 1;
7431 break;
7432 case IXGBE_DEV_ID_82599_KX4:
7433 is_wol_supported = 1;
7434 break;
7435 case IXGBE_DEV_ID_X540T:
df376f0d 7436 case IXGBE_DEV_ID_X540T1:
8e2813f5
JK
7437 /* check eeprom to see if enabled wol */
7438 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7439 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7440 (hw->bus.func == 0))) {
7441 is_wol_supported = 1;
7442 }
7443 break;
7444 }
7445
7446 return is_wol_supported;
7447}
7448
9a799d71
AK
7449/**
7450 * ixgbe_probe - Device Initialization Routine
7451 * @pdev: PCI device information struct
7452 * @ent: entry in ixgbe_pci_tbl
7453 *
7454 * Returns 0 on success, negative on failure
7455 *
7456 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7457 * The OS initialization, configuring of the adapter private structure,
7458 * and a hardware reset occur.
7459 **/
1dd06ae8 7460static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9a799d71
AK
7461{
7462 struct net_device *netdev;
7463 struct ixgbe_adapter *adapter = NULL;
7464 struct ixgbe_hw *hw;
7465 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9a799d71 7466 static int cards_found;
e027d1ae 7467 int i, err, pci_using_dac, expected_gts;
d3cb9869 7468 unsigned int indices = MAX_TX_QUEUES;
289700db 7469 u8 part_str[IXGBE_PBANUM_LENGTH];
eacd73f7
YZ
7470#ifdef IXGBE_FCOE
7471 u16 device_caps;
7472#endif
289700db 7473 u32 eec;
9a799d71 7474
bded64a7
AG
7475 /* Catch broken hardware that put the wrong VF device ID in
7476 * the PCIe SR-IOV capability.
7477 */
7478 if (pdev->is_virtfn) {
7479 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7480 pci_name(pdev), pdev->vendor, pdev->device);
7481 return -EINVAL;
7482 }
7483
9ce77666 7484 err = pci_enable_device_mem(pdev);
9a799d71
AK
7485 if (err)
7486 return err;
7487
1b507730
NN
7488 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7489 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
9a799d71
AK
7490 pci_using_dac = 1;
7491 } else {
1b507730 7492 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
9a799d71 7493 if (err) {
1b507730
NN
7494 err = dma_set_coherent_mask(&pdev->dev,
7495 DMA_BIT_MASK(32));
9a799d71 7496 if (err) {
b8bc0421
DC
7497 dev_err(&pdev->dev,
7498 "No usable DMA configuration, aborting\n");
9a799d71
AK
7499 goto err_dma;
7500 }
7501 }
7502 pci_using_dac = 0;
7503 }
7504
9ce77666 7505 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
e8e9f696 7506 IORESOURCE_MEM), ixgbe_driver_name);
9a799d71 7507 if (err) {
b8bc0421
DC
7508 dev_err(&pdev->dev,
7509 "pci_request_selected_regions failed 0x%x\n", err);
9a799d71
AK
7510 goto err_pci_reg;
7511 }
7512
19d5afd4 7513 pci_enable_pcie_error_reporting(pdev);
6fabd715 7514
9a799d71 7515 pci_set_master(pdev);
fb3b27bc 7516 pci_save_state(pdev);
9a799d71 7517
d3cb9869 7518 if (ii->mac == ixgbe_mac_82598EB) {
e901acd6 7519#ifdef CONFIG_IXGBE_DCB
d3cb9869
AD
7520 /* 8 TC w/ 4 queues per TC */
7521 indices = 4 * MAX_TRAFFIC_CLASS;
7522#else
7523 indices = IXGBE_MAX_RSS_INDICES;
e901acd6 7524#endif
d3cb9869 7525 }
e901acd6 7526
c85a2618 7527 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9a799d71
AK
7528 if (!netdev) {
7529 err = -ENOMEM;
7530 goto err_alloc_etherdev;
7531 }
7532
9a799d71
AK
7533 SET_NETDEV_DEV(netdev, &pdev->dev);
7534
9a799d71 7535 adapter = netdev_priv(netdev);
c60fbb00 7536 pci_set_drvdata(pdev, adapter);
9a799d71
AK
7537
7538 adapter->netdev = netdev;
7539 adapter->pdev = pdev;
7540 hw = &adapter->hw;
7541 hw->back = adapter;
b3f4d599 7542 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9a799d71 7543
05857980 7544 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
e8e9f696 7545 pci_resource_len(pdev, 0));
9a799d71
AK
7546 if (!hw->hw_addr) {
7547 err = -EIO;
7548 goto err_ioremap;
7549 }
7550
0edc3527 7551 netdev->netdev_ops = &ixgbe_netdev_ops;
9a799d71 7552 ixgbe_set_ethtool_ops(netdev);
9a799d71 7553 netdev->watchdog_timeo = 5 * HZ;
9fe93afd 7554 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
9a799d71 7555
9a799d71
AK
7556 adapter->bd_number = cards_found;
7557
9a799d71
AK
7558 /* Setup hw api */
7559 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
021230d4 7560 hw->mac.type = ii->mac;
9a799d71 7561
c44ade9e
JB
7562 /* EEPROM */
7563 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7564 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7565 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7566 if (!(eec & (1 << 8)))
7567 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7568
7569 /* PHY */
7570 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
c4900be0 7571 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
6b73e10d
BH
7572 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7573 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7574 hw->phy.mdio.mmds = 0;
7575 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7576 hw->phy.mdio.dev = netdev;
7577 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7578 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
c4900be0 7579
8ca783ab 7580 ii->get_invariants(hw);
9a799d71
AK
7581
7582 /* setup the private structure */
7583 err = ixgbe_sw_init(adapter);
7584 if (err)
7585 goto err_sw_init;
7586
0b2679d6
DS
7587 /* Cache if MNG FW is up so we don't have to read the REG later */
7588 if (hw->mac.ops.mng_fw_enabled)
7589 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7590
e86bff0e 7591 /* Make it possible the adapter to be woken up via WOL */
b93a2226
DS
7592 switch (adapter->hw.mac.type) {
7593 case ixgbe_mac_82599EB:
7594 case ixgbe_mac_X540:
e86bff0e 7595 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
b93a2226
DS
7596 break;
7597 default:
7598 break;
7599 }
e86bff0e 7600
bf069c97
DS
7601 /*
7602 * If there is a fan on this device and it has failed log the
7603 * failure.
7604 */
7605 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7606 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7607 if (esdp & IXGBE_ESDP_SDP1)
396e799c 7608 e_crit(probe, "Fan has stopped, replace the adapter\n");
bf069c97
DS
7609 }
7610
8ef78adc
PWJ
7611 if (allow_unsupported_sfp)
7612 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7613
c44ade9e 7614 /* reset_hw fills in the perm_addr as well */
119fc60a 7615 hw->phy.reset_if_overtemp = true;
c44ade9e 7616 err = hw->mac.ops.reset_hw(hw);
119fc60a 7617 hw->phy.reset_if_overtemp = false;
8ca783ab
DS
7618 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7619 hw->mac.type == ixgbe_mac_82598EB) {
8ca783ab
DS
7620 err = 0;
7621 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
1b1bf31a
DS
7622 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
7623 e_dev_err("Reload the driver after installing a supported module.\n");
04f165ef
PW
7624 goto err_sw_init;
7625 } else if (err) {
849c4542 7626 e_dev_err("HW Init failed: %d\n", err);
c44ade9e
JB
7627 goto err_sw_init;
7628 }
7629
99d74487 7630#ifdef CONFIG_PCI_IOV
60a1a680
GR
7631 /* SR-IOV not supported on the 82598 */
7632 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7633 goto skip_sriov;
7634 /* Mailbox */
7635 ixgbe_init_mbx_params_pf(hw);
7636 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7637 ixgbe_enable_sriov(adapter);
43dc4e01 7638 pci_sriov_set_totalvfs(pdev, 63);
60a1a680 7639skip_sriov:
1cdd1ec8 7640
99d74487 7641#endif
396e799c 7642 netdev->features = NETIF_F_SG |
e8e9f696 7643 NETIF_F_IP_CSUM |
082757af 7644 NETIF_F_IPV6_CSUM |
f646968f
PM
7645 NETIF_F_HW_VLAN_CTAG_TX |
7646 NETIF_F_HW_VLAN_CTAG_RX |
7647 NETIF_F_HW_VLAN_CTAG_FILTER |
082757af
DS
7648 NETIF_F_TSO |
7649 NETIF_F_TSO6 |
082757af
DS
7650 NETIF_F_RXHASH |
7651 NETIF_F_RXCSUM;
9a799d71 7652
082757af 7653 netdev->hw_features = netdev->features;
ad31c402 7654
58be7666
DS
7655 switch (adapter->hw.mac.type) {
7656 case ixgbe_mac_82599EB:
7657 case ixgbe_mac_X540:
45a5ead0 7658 netdev->features |= NETIF_F_SCTP_CSUM;
082757af
DS
7659 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7660 NETIF_F_NTUPLE;
58be7666
DS
7661 break;
7662 default:
7663 break;
7664 }
45a5ead0 7665
3f2d1c0f
BG
7666 netdev->hw_features |= NETIF_F_RXALL;
7667
ad31c402
JK
7668 netdev->vlan_features |= NETIF_F_TSO;
7669 netdev->vlan_features |= NETIF_F_TSO6;
22f32b7a 7670 netdev->vlan_features |= NETIF_F_IP_CSUM;
cd1da503 7671 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
ad31c402
JK
7672 netdev->vlan_features |= NETIF_F_SG;
7673
01789349 7674 netdev->priv_flags |= IFF_UNICAST_FLT;
f43f313e 7675 netdev->priv_flags |= IFF_SUPP_NOFCS;
01789349 7676
7a6b6f51 7677#ifdef CONFIG_IXGBE_DCB
2f90b865
AD
7678 netdev->dcbnl_ops = &dcbnl_ops;
7679#endif
7680
eacd73f7 7681#ifdef IXGBE_FCOE
0d551589 7682 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
d3cb9869
AD
7683 unsigned int fcoe_l;
7684
eacd73f7
YZ
7685 if (hw->mac.ops.get_device_caps) {
7686 hw->mac.ops.get_device_caps(hw, &device_caps);
0d551589
YZ
7687 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7688 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
eacd73f7 7689 }
7c8ae65a 7690
d3cb9869
AD
7691
7692 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
7693 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
7c8ae65a 7694
a58915c7
AD
7695 netdev->features |= NETIF_F_FSO |
7696 NETIF_F_FCOE_CRC;
7697
7c8ae65a
AD
7698 netdev->vlan_features |= NETIF_F_FSO |
7699 NETIF_F_FCOE_CRC |
7700 NETIF_F_FCOE_MTU;
5e09d7f6 7701 }
eacd73f7 7702#endif /* IXGBE_FCOE */
7b872a55 7703 if (pci_using_dac) {
9a799d71 7704 netdev->features |= NETIF_F_HIGHDMA;
7b872a55
YZ
7705 netdev->vlan_features |= NETIF_F_HIGHDMA;
7706 }
9a799d71 7707
082757af
DS
7708 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7709 netdev->hw_features |= NETIF_F_LRO;
0c19d6af 7710 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
f8212f97
AD
7711 netdev->features |= NETIF_F_LRO;
7712
9a799d71 7713 /* make sure the EEPROM is good */
c44ade9e 7714 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
849c4542 7715 e_dev_err("The EEPROM Checksum Is Not Valid\n");
9a799d71 7716 err = -EIO;
35937c05 7717 goto err_sw_init;
9a799d71
AK
7718 }
7719
7720 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
9a799d71 7721
aaeb6cdf 7722 if (!is_valid_ether_addr(netdev->dev_addr)) {
849c4542 7723 e_dev_err("invalid MAC address\n");
9a799d71 7724 err = -EIO;
35937c05 7725 goto err_sw_init;
9a799d71
AK
7726 }
7727
7086400d 7728 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
581330ba 7729 (unsigned long) adapter);
9a799d71 7730
7086400d
AD
7731 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7732 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9a799d71 7733
021230d4
AV
7734 err = ixgbe_init_interrupt_scheme(adapter);
7735 if (err)
7736 goto err_sw_init;
9a799d71 7737
8e2813f5 7738 /* WOL not supported for all devices */
c23f5b6b 7739 adapter->wol = 0;
8e2813f5 7740 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
6b92b0ba 7741 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
b8f83638 7742 pdev->subsystem_device);
6b92b0ba 7743 if (hw->wol_enabled)
9417c464 7744 adapter->wol = IXGBE_WUFC_MAG;
c23f5b6b 7745
e8e26350
PW
7746 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7747
15e5209f
ET
7748 /* save off EEPROM version number */
7749 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7750 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7751
04f165ef
PW
7752 /* pick up the PCI bus settings for reporting later */
7753 hw->mac.ops.get_bus_info(hw);
e027d1ae 7754 if (ixgbe_pcie_from_parent(hw))
b8e82001 7755 ixgbe_get_parent_bus_info(adapter);
04f165ef 7756
9a799d71 7757 /* print bus type/speed/width info */
849c4542 7758 e_dev_info("(PCI Express:%s:%s) %pM\n",
e8710a5f
JK
7759 (hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" :
7760 hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
6716344c 7761 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
e8e9f696
JP
7762 "Unknown"),
7763 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7764 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7765 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7766 "Unknown"),
7767 netdev->dev_addr);
289700db
DS
7768
7769 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7770 if (err)
9fe93afd 7771 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
e8e26350 7772 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
289700db 7773 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
849c4542 7774 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
289700db 7775 part_str);
e8e26350 7776 else
289700db
DS
7777 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7778 hw->mac.type, hw->phy.type, part_str);
9a799d71 7779
e027d1ae
JK
7780 /* calculate the expected PCIe bandwidth required for optimal
7781 * performance. Note that some older parts will never have enough
7782 * bandwidth due to being older generation PCIe parts. We clamp these
7783 * parts to ensure no warning is displayed if it can't be fixed.
7784 */
7785 switch (hw->mac.type) {
7786 case ixgbe_mac_82598EB:
7787 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
7788 break;
7789 default:
7790 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
7791 break;
0c254d86 7792 }
e027d1ae 7793 ixgbe_check_minimum_link(adapter, expected_gts);
0c254d86 7794
9a799d71 7795 /* reset the hardware with the new settings */
794caeb2 7796 err = hw->mac.ops.start_hw(hw);
794caeb2
PWJ
7797 if (err == IXGBE_ERR_EEPROM_VERSION) {
7798 /* We are running on a pre-production device, log a warning */
849c4542
ET
7799 e_dev_warn("This device is a pre-production adapter/LOM. "
7800 "Please be aware there may be issues associated "
7801 "with your hardware. If you are experiencing "
7802 "problems please contact your Intel or hardware "
7803 "representative who provided you with this "
7804 "hardware.\n");
794caeb2 7805 }
9a799d71
AK
7806 strcpy(netdev->name, "eth%d");
7807 err = register_netdev(netdev);
7808 if (err)
7809 goto err_register;
7810
ec74a471
ET
7811 /* power down the optics for 82599 SFP+ fiber */
7812 if (hw->mac.ops.disable_tx_laser)
93d3ce8f
ET
7813 hw->mac.ops.disable_tx_laser(hw);
7814
54386467
JB
7815 /* carrier off reporting is important to ethtool even BEFORE open */
7816 netif_carrier_off(netdev);
7817
5dd2d332 7818#ifdef CONFIG_IXGBE_DCA
652f093f 7819 if (dca_add_requester(&pdev->dev) == 0) {
bd0362dd 7820 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
bd0362dd
JC
7821 ixgbe_setup_dca(adapter);
7822 }
7823#endif
1cdd1ec8 7824 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
396e799c 7825 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
1cdd1ec8
GR
7826 for (i = 0; i < adapter->num_vfs; i++)
7827 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7828 }
7829
2466dd9c
JK
7830 /* firmware requires driver version to be 0xFFFFFFFF
7831 * since os does not support feature
7832 */
9612de92 7833 if (hw->mac.ops.set_fw_drv_ver)
2466dd9c
JK
7834 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7835 0xFF);
9612de92 7836
0365e6e4
PW
7837 /* add san mac addr to netdev */
7838 ixgbe_add_sanmac_netdev(netdev);
9a799d71 7839
ea81875a 7840 e_dev_info("%s\n", ixgbe_default_device_descr);
9a799d71 7841 cards_found++;
3ca8bc6d 7842
1210982b 7843#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d
DS
7844 if (ixgbe_sysfs_init(adapter))
7845 e_err(probe, "failed to allocate sysfs resources\n");
1210982b 7846#endif /* CONFIG_IXGBE_HWMON */
3ca8bc6d 7847
00949167 7848 ixgbe_dbg_adapter_init(adapter);
00949167 7849
0b2679d6
DS
7850 /* Need link setup for MNG FW, else wait for IXGBE_UP */
7851 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
7852 hw->mac.ops.setup_link(hw,
7853 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
7854 true);
7855
9a799d71
AK
7856 return 0;
7857
7858err_register:
5eba3699 7859 ixgbe_release_hw_control(adapter);
7a921c93 7860 ixgbe_clear_interrupt_scheme(adapter);
9a799d71 7861err_sw_init:
99d74487 7862 ixgbe_disable_sriov(adapter);
7086400d 7863 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9a799d71
AK
7864 iounmap(hw->hw_addr);
7865err_ioremap:
7866 free_netdev(netdev);
7867err_alloc_etherdev:
e8e9f696
JP
7868 pci_release_selected_regions(pdev,
7869 pci_select_bars(pdev, IORESOURCE_MEM));
9a799d71
AK
7870err_pci_reg:
7871err_dma:
7872 pci_disable_device(pdev);
7873 return err;
7874}
7875
7876/**
7877 * ixgbe_remove - Device Removal Routine
7878 * @pdev: PCI device information struct
7879 *
7880 * ixgbe_remove is called by the PCI subsystem to alert the driver
7881 * that it should release a PCI device. The could be caused by a
7882 * Hot-Plug event, or because the driver is going to be removed from
7883 * memory.
7884 **/
9f9a12f8 7885static void ixgbe_remove(struct pci_dev *pdev)
9a799d71 7886{
c60fbb00
AD
7887 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7888 struct net_device *netdev = adapter->netdev;
9a799d71 7889
00949167 7890 ixgbe_dbg_adapter_exit(adapter);
00949167 7891
9a799d71 7892 set_bit(__IXGBE_DOWN, &adapter->state);
7086400d 7893 cancel_work_sync(&adapter->service_task);
9a799d71 7894
3a6a4eda 7895
5dd2d332 7896#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
7897 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7898 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7899 dca_remove_requester(&pdev->dev);
7900 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7901 }
7902
7903#endif
1210982b 7904#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d 7905 ixgbe_sysfs_exit(adapter);
1210982b 7906#endif /* CONFIG_IXGBE_HWMON */
3ca8bc6d 7907
0365e6e4
PW
7908 /* remove the added san mac */
7909 ixgbe_del_sanmac_netdev(netdev);
7910
c4900be0
DS
7911 if (netdev->reg_state == NETREG_REGISTERED)
7912 unregister_netdev(netdev);
9a799d71 7913
da36b647
GR
7914#ifdef CONFIG_PCI_IOV
7915 /*
7916 * Only disable SR-IOV on unload if the user specified the now
7917 * deprecated max_vfs module parameter.
7918 */
7919 if (max_vfs)
7920 ixgbe_disable_sriov(adapter);
7921#endif
7a921c93 7922 ixgbe_clear_interrupt_scheme(adapter);
5eba3699 7923
021230d4 7924 ixgbe_release_hw_control(adapter);
9a799d71 7925
2b1588c3
AD
7926#ifdef CONFIG_DCB
7927 kfree(adapter->ixgbe_ieee_pfc);
7928 kfree(adapter->ixgbe_ieee_ets);
7929
7930#endif
9a799d71 7931 iounmap(adapter->hw.hw_addr);
9ce77666 7932 pci_release_selected_regions(pdev, pci_select_bars(pdev,
e8e9f696 7933 IORESOURCE_MEM));
9a799d71 7934
849c4542 7935 e_dev_info("complete\n");
021230d4 7936
9a799d71
AK
7937 free_netdev(netdev);
7938
19d5afd4 7939 pci_disable_pcie_error_reporting(pdev);
6fabd715 7940
9a799d71
AK
7941 pci_disable_device(pdev);
7942}
7943
7944/**
7945 * ixgbe_io_error_detected - called when PCI error is detected
7946 * @pdev: Pointer to PCI device
7947 * @state: The current pci connection state
7948 *
7949 * This function is called after a PCI bus error affecting
7950 * this device has been detected.
7951 */
7952static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
e8e9f696 7953 pci_channel_state_t state)
9a799d71 7954{
c60fbb00
AD
7955 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7956 struct net_device *netdev = adapter->netdev;
9a799d71 7957
83c61fa9
GR
7958#ifdef CONFIG_PCI_IOV
7959 struct pci_dev *bdev, *vfdev;
7960 u32 dw0, dw1, dw2, dw3;
7961 int vf, pos;
7962 u16 req_id, pf_func;
7963
7964 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7965 adapter->num_vfs == 0)
7966 goto skip_bad_vf_detection;
7967
7968 bdev = pdev->bus->self;
62f87c0e 7969 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
83c61fa9
GR
7970 bdev = bdev->bus->self;
7971
7972 if (!bdev)
7973 goto skip_bad_vf_detection;
7974
7975 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7976 if (!pos)
7977 goto skip_bad_vf_detection;
7978
7979 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7980 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7981 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7982 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7983
7984 req_id = dw1 >> 16;
7985 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7986 if (!(req_id & 0x0080))
7987 goto skip_bad_vf_detection;
7988
7989 pf_func = req_id & 0x01;
7990 if ((pf_func & 1) == (pdev->devfn & 1)) {
7991 unsigned int device_id;
7992
7993 vf = (req_id & 0x7F) >> 1;
7994 e_dev_err("VF %d has caused a PCIe error\n", vf);
7995 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7996 "%8.8x\tdw3: %8.8x\n",
7997 dw0, dw1, dw2, dw3);
7998 switch (adapter->hw.mac.type) {
7999 case ixgbe_mac_82599EB:
8000 device_id = IXGBE_82599_VF_DEVICE_ID;
8001 break;
8002 case ixgbe_mac_X540:
8003 device_id = IXGBE_X540_VF_DEVICE_ID;
8004 break;
8005 default:
8006 device_id = 0;
8007 break;
8008 }
8009
8010 /* Find the pci device of the offending VF */
36e90319 8011 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
83c61fa9
GR
8012 while (vfdev) {
8013 if (vfdev->devfn == (req_id & 0xFF))
8014 break;
36e90319 8015 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
83c61fa9
GR
8016 device_id, vfdev);
8017 }
8018 /*
8019 * There's a slim chance the VF could have been hot plugged,
8020 * so if it is no longer present we don't need to issue the
8021 * VFLR. Just clean up the AER in that case.
8022 */
8023 if (vfdev) {
8024 e_dev_err("Issuing VFLR to VF %d\n", vf);
8025 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
b4fafbe9
GR
8026 /* Free device reference count */
8027 pci_dev_put(vfdev);
83c61fa9
GR
8028 }
8029
8030 pci_cleanup_aer_uncorrect_error_status(pdev);
8031 }
8032
8033 /*
8034 * Even though the error may have occurred on the other port
8035 * we still need to increment the vf error reference count for
8036 * both ports because the I/O resume function will be called
8037 * for both of them.
8038 */
8039 adapter->vferr_refcount++;
8040
8041 return PCI_ERS_RESULT_RECOVERED;
8042
8043skip_bad_vf_detection:
8044#endif /* CONFIG_PCI_IOV */
9a799d71
AK
8045 netif_device_detach(netdev);
8046
3044b8d1
BL
8047 if (state == pci_channel_io_perm_failure)
8048 return PCI_ERS_RESULT_DISCONNECT;
8049
9a799d71
AK
8050 if (netif_running(netdev))
8051 ixgbe_down(adapter);
8052 pci_disable_device(pdev);
8053
b4617240 8054 /* Request a slot reset. */
9a799d71
AK
8055 return PCI_ERS_RESULT_NEED_RESET;
8056}
8057
8058/**
8059 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8060 * @pdev: Pointer to PCI device
8061 *
8062 * Restart the card from scratch, as if from a cold-boot.
8063 */
8064static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8065{
c60fbb00 8066 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
6fabd715
PWJ
8067 pci_ers_result_t result;
8068 int err;
9a799d71 8069
9ce77666 8070 if (pci_enable_device_mem(pdev)) {
396e799c 8071 e_err(probe, "Cannot re-enable PCI device after reset.\n");
6fabd715
PWJ
8072 result = PCI_ERS_RESULT_DISCONNECT;
8073 } else {
8074 pci_set_master(pdev);
8075 pci_restore_state(pdev);
c0e1f68b 8076 pci_save_state(pdev);
9a799d71 8077
dd4d8ca6 8078 pci_wake_from_d3(pdev, false);
9a799d71 8079
6fabd715 8080 ixgbe_reset(adapter);
88512539 8081 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6fabd715
PWJ
8082 result = PCI_ERS_RESULT_RECOVERED;
8083 }
8084
8085 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8086 if (err) {
849c4542
ET
8087 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8088 "failed 0x%0x\n", err);
6fabd715
PWJ
8089 /* non-fatal, continue */
8090 }
9a799d71 8091
6fabd715 8092 return result;
9a799d71
AK
8093}
8094
8095/**
8096 * ixgbe_io_resume - called when traffic can start flowing again.
8097 * @pdev: Pointer to PCI device
8098 *
8099 * This callback is called when the error recovery driver tells us that
8100 * its OK to resume normal operation.
8101 */
8102static void ixgbe_io_resume(struct pci_dev *pdev)
8103{
c60fbb00
AD
8104 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8105 struct net_device *netdev = adapter->netdev;
9a799d71 8106
83c61fa9
GR
8107#ifdef CONFIG_PCI_IOV
8108 if (adapter->vferr_refcount) {
8109 e_info(drv, "Resuming after VF err\n");
8110 adapter->vferr_refcount--;
8111 return;
8112 }
8113
8114#endif
c7ccde0f
AD
8115 if (netif_running(netdev))
8116 ixgbe_up(adapter);
9a799d71
AK
8117
8118 netif_device_attach(netdev);
9a799d71
AK
8119}
8120
3646f0e5 8121static const struct pci_error_handlers ixgbe_err_handler = {
9a799d71
AK
8122 .error_detected = ixgbe_io_error_detected,
8123 .slot_reset = ixgbe_io_slot_reset,
8124 .resume = ixgbe_io_resume,
8125};
8126
8127static struct pci_driver ixgbe_driver = {
8128 .name = ixgbe_driver_name,
8129 .id_table = ixgbe_pci_tbl,
8130 .probe = ixgbe_probe,
9f9a12f8 8131 .remove = ixgbe_remove,
9a799d71
AK
8132#ifdef CONFIG_PM
8133 .suspend = ixgbe_suspend,
8134 .resume = ixgbe_resume,
8135#endif
8136 .shutdown = ixgbe_shutdown,
da36b647 8137 .sriov_configure = ixgbe_pci_sriov_configure,
9a799d71
AK
8138 .err_handler = &ixgbe_err_handler
8139};
8140
8141/**
8142 * ixgbe_init_module - Driver Registration Routine
8143 *
8144 * ixgbe_init_module is the first routine called when the driver is
8145 * loaded. All it does is register with the PCI subsystem.
8146 **/
8147static int __init ixgbe_init_module(void)
8148{
8149 int ret;
c7689578 8150 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
849c4542 8151 pr_info("%s\n", ixgbe_copyright);
9a799d71 8152
00949167 8153 ixgbe_dbg_init();
00949167 8154
f01fc1a8
JK
8155 ret = pci_register_driver(&ixgbe_driver);
8156 if (ret) {
f01fc1a8 8157 ixgbe_dbg_exit();
f01fc1a8
JK
8158 return ret;
8159 }
8160
5dd2d332 8161#ifdef CONFIG_IXGBE_DCA
bd0362dd 8162 dca_register_notify(&dca_notifier);
bd0362dd 8163#endif
5dd2d332 8164
f01fc1a8 8165 return 0;
9a799d71 8166}
b4617240 8167
9a799d71
AK
8168module_init(ixgbe_init_module);
8169
8170/**
8171 * ixgbe_exit_module - Driver Exit Cleanup Routine
8172 *
8173 * ixgbe_exit_module is called just before the driver is removed
8174 * from memory.
8175 **/
8176static void __exit ixgbe_exit_module(void)
8177{
5dd2d332 8178#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
8179 dca_unregister_notify(&dca_notifier);
8180#endif
9a799d71 8181 pci_unregister_driver(&ixgbe_driver);
00949167 8182
00949167 8183 ixgbe_dbg_exit();
00949167 8184
1a51502b 8185 rcu_barrier(); /* Wait for completion of call_rcu()'s */
9a799d71 8186}
bd0362dd 8187
5dd2d332 8188#ifdef CONFIG_IXGBE_DCA
bd0362dd 8189static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
e8e9f696 8190 void *p)
bd0362dd
JC
8191{
8192 int ret_val;
8193
8194 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
e8e9f696 8195 __ixgbe_notify_dca);
bd0362dd
JC
8196
8197 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8198}
b453368d 8199
5dd2d332 8200#endif /* CONFIG_IXGBE_DCA */
849c4542 8201
9a799d71
AK
8202module_exit(ixgbe_exit_module);
8203
8204/* ixgbe_main.c */