]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/ethernet/intel/ixgbe/ixgbe_main.c
ixgbe: remove vlan_filter_disable and enable functions
[mirror_ubuntu-zesty-kernel.git] / drivers / net / ethernet / intel / ixgbe / ixgbe_main.c
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
0391bbe3 4 Copyright(c) 1999 - 2014 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
b89aae71 23 Linux NICS <linux.nics@intel.com>
9a799d71
AK
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/types.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/vmalloc.h>
34#include <linux/string.h>
35#include <linux/in.h>
a6b7a407 36#include <linux/interrupt.h>
9a799d71
AK
37#include <linux/ip.h>
38#include <linux/tcp.h>
897ab156 39#include <linux/sctp.h>
60127865 40#include <linux/pkt_sched.h>
9a799d71 41#include <linux/ipv6.h>
5a0e3ad6 42#include <linux/slab.h>
9a799d71
AK
43#include <net/checksum.h>
44#include <net/ip6_checksum.h>
45#include <linux/ethtool.h>
01789349 46#include <linux/if.h>
9a799d71 47#include <linux/if_vlan.h>
2a47fa45 48#include <linux/if_macvlan.h>
815cccbf 49#include <linux/if_bridge.h>
70c71606 50#include <linux/prefetch.h>
eacd73f7 51#include <scsi/fc/fc_fcoe.h>
9a799d71
AK
52
53#include "ixgbe.h"
54#include "ixgbe_common.h"
ee5f784a 55#include "ixgbe_dcb_82599.h"
1cdd1ec8 56#include "ixgbe_sriov.h"
9a799d71
AK
57
58char ixgbe_driver_name[] = "ixgbe";
9c8eb720 59static const char ixgbe_driver_string[] =
e8e9f696 60 "Intel(R) 10 Gigabit PCI Express Network Driver";
8af3c33f 61#ifdef IXGBE_FCOE
ea81875a
NP
62char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
8af3c33f
JK
64#else
65static char ixgbe_default_device_descr[] =
66 "Intel(R) 10 Gigabit Network Connection";
67#endif
f341c4e0 68#define DRV_VERSION "3.19.1-k"
9c8eb720 69const char ixgbe_driver_version[] = DRV_VERSION;
a52055e0 70static const char ixgbe_copyright[] =
0391bbe3 71 "Copyright (c) 1999-2014 Intel Corporation.";
9a799d71
AK
72
73static const struct ixgbe_info *ixgbe_info_tbl[] = {
b4617240 74 [board_82598] = &ixgbe_82598_info,
e8e26350 75 [board_82599] = &ixgbe_82599_info,
fe15e8e1 76 [board_X540] = &ixgbe_X540_info,
9a799d71
AK
77};
78
79/* ixgbe_pci_tbl - PCI Device ID Table
80 *
81 * Wildcard entries (PCI_ANY_ID) should come last
82 * Last entry must be all 0s
83 *
84 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
85 * Class, Class Mask, private data (not used) }
86 */
a3aa1884 87static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
54239c67
AD
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
8f58332b 114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
7d145282 115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
9e791e4a 116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
df376f0d 117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
9a799d71
AK
118 /* required last entry */
119 {0, }
120};
121MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
122
5dd2d332 123#ifdef CONFIG_IXGBE_DCA
bd0362dd 124static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
e8e9f696 125 void *p);
bd0362dd
JC
126static struct notifier_block dca_notifier = {
127 .notifier_call = ixgbe_notify_dca,
128 .next = NULL,
129 .priority = 0
130};
131#endif
132
1cdd1ec8
GR
133#ifdef CONFIG_PCI_IOV
134static unsigned int max_vfs;
135module_param(max_vfs, uint, 0);
e8e9f696 136MODULE_PARM_DESC(max_vfs,
170e8543 137 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
1cdd1ec8
GR
138#endif /* CONFIG_PCI_IOV */
139
8ef78adc
PWJ
140static unsigned int allow_unsupported_sfp;
141module_param(allow_unsupported_sfp, uint, 0);
142MODULE_PARM_DESC(allow_unsupported_sfp,
143 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
144
b3f4d599 145#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
146static int debug = -1;
147module_param(debug, int, 0);
148MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
149
9a799d71
AK
150MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
151MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
152MODULE_LICENSE("GPL");
153MODULE_VERSION(DRV_VERSION);
154
14438464
MR
155static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
156
b8e82001
JK
157static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
158 u32 reg, u16 *value)
159{
b8e82001
JK
160 struct pci_dev *parent_dev;
161 struct pci_bus *parent_bus;
162
163 parent_bus = adapter->pdev->bus->parent;
164 if (!parent_bus)
165 return -1;
166
167 parent_dev = parent_bus->self;
168 if (!parent_dev)
169 return -1;
170
c0798edf 171 if (!pci_is_pcie(parent_dev))
b8e82001
JK
172 return -1;
173
c0798edf 174 pcie_capability_read_word(parent_dev, reg, value);
14438464
MR
175 if (*value == IXGBE_FAILED_READ_CFG_WORD &&
176 ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
177 return -1;
b8e82001
JK
178 return 0;
179}
180
181static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
182{
183 struct ixgbe_hw *hw = &adapter->hw;
184 u16 link_status = 0;
185 int err;
186
187 hw->bus.type = ixgbe_bus_type_pci_express;
188
189 /* Get the negotiated link width and speed from PCI config space of the
190 * parent, as this device is behind a switch
191 */
192 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
193
194 /* assume caller will handle error case */
195 if (err)
196 return err;
197
198 hw->bus.width = ixgbe_convert_bus_width(link_status);
199 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
200
201 return 0;
202}
203
e027d1ae
JK
204/**
205 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
206 * @hw: hw specific details
207 *
208 * This function is used by probe to determine whether a device's PCI-Express
209 * bandwidth details should be gathered from the parent bus instead of from the
210 * device. Used to ensure that various locations all have the correct device ID
211 * checks.
212 */
213static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
214{
215 switch (hw->device_id) {
216 case IXGBE_DEV_ID_82599_SFP_SF_QP:
8f58332b 217 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
e027d1ae
JK
218 return true;
219 default:
220 return false;
221 }
222}
223
224static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
225 int expected_gts)
226{
227 int max_gts = 0;
228 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
229 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
230 struct pci_dev *pdev;
231
232 /* determine whether to use the the parent device
233 */
234 if (ixgbe_pcie_from_parent(&adapter->hw))
235 pdev = adapter->pdev->bus->parent->self;
236 else
237 pdev = adapter->pdev;
238
239 if (pcie_get_minimum_link(pdev, &speed, &width) ||
240 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
241 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
242 return;
243 }
244
245 switch (speed) {
246 case PCIE_SPEED_2_5GT:
247 /* 8b/10b encoding reduces max throughput by 20% */
248 max_gts = 2 * width;
249 break;
250 case PCIE_SPEED_5_0GT:
251 /* 8b/10b encoding reduces max throughput by 20% */
252 max_gts = 4 * width;
253 break;
254 case PCIE_SPEED_8_0GT:
9f0a433c 255 /* 128b/130b encoding reduces throughput by less than 2% */
e027d1ae
JK
256 max_gts = 8 * width;
257 break;
258 default:
259 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
260 return;
261 }
262
263 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
264 max_gts);
265 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
266 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
267 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
268 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
269 "Unknown"),
270 width,
271 (speed == PCIE_SPEED_2_5GT ? "20%" :
272 speed == PCIE_SPEED_5_0GT ? "20%" :
9f0a433c 273 speed == PCIE_SPEED_8_0GT ? "<2%" :
e027d1ae
JK
274 "Unknown"));
275
276 if (max_gts < expected_gts) {
277 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
278 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
279 expected_gts);
280 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
281 }
282}
283
7086400d
AD
284static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
285{
286 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
09f40aed 287 !test_bit(__IXGBE_REMOVING, &adapter->state) &&
7086400d
AD
288 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
289 schedule_work(&adapter->service_task);
290}
291
2a1a091c
MR
292static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
293{
294 struct ixgbe_adapter *adapter = hw->back;
295
296 if (!hw->hw_addr)
297 return;
298 hw->hw_addr = NULL;
299 e_dev_err("Adapter removed\n");
58cf663f
MR
300 if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
301 ixgbe_service_event_schedule(adapter);
2a1a091c
MR
302}
303
f8e2472f 304static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
2a1a091c
MR
305{
306 u32 value;
307
308 /* The following check not only optimizes a bit by not
309 * performing a read on the status register when the
310 * register just read was a status register read that
311 * returned IXGBE_FAILED_READ_REG. It also blocks any
312 * potential recursion.
313 */
314 if (reg == IXGBE_STATUS) {
315 ixgbe_remove_adapter(hw);
316 return;
317 }
318 value = ixgbe_read_reg(hw, IXGBE_STATUS);
319 if (value == IXGBE_FAILED_READ_REG)
320 ixgbe_remove_adapter(hw);
321}
322
f8e2472f
MR
323/**
324 * ixgbe_read_reg - Read from device register
325 * @hw: hw specific details
326 * @reg: offset of register to read
327 *
328 * Returns : value read or IXGBE_FAILED_READ_REG if removed
329 *
330 * This function is used to read device registers. It checks for device
331 * removal by confirming any read that returns all ones by checking the
332 * status register value for all ones. This function avoids reading from
333 * the hardware if a removal was previously detected in which case it
334 * returns IXGBE_FAILED_READ_REG (all ones).
335 */
336u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
337{
338 u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
339 u32 value;
340
341 if (ixgbe_removed(reg_addr))
342 return IXGBE_FAILED_READ_REG;
343 value = readl(reg_addr + reg);
344 if (unlikely(value == IXGBE_FAILED_READ_REG))
345 ixgbe_check_remove(hw, reg);
346 return value;
347}
348
14438464
MR
349static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
350{
351 u16 value;
352
353 pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
354 if (value == IXGBE_FAILED_READ_CFG_WORD) {
355 ixgbe_remove_adapter(hw);
356 return true;
357 }
358 return false;
359}
360
361u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
362{
363 struct ixgbe_adapter *adapter = hw->back;
364 u16 value;
365
366 if (ixgbe_removed(hw->hw_addr))
367 return IXGBE_FAILED_READ_CFG_WORD;
368 pci_read_config_word(adapter->pdev, reg, &value);
369 if (value == IXGBE_FAILED_READ_CFG_WORD &&
370 ixgbe_check_cfg_remove(hw, adapter->pdev))
371 return IXGBE_FAILED_READ_CFG_WORD;
372 return value;
373}
374
375#ifdef CONFIG_PCI_IOV
376static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
377{
378 struct ixgbe_adapter *adapter = hw->back;
379 u32 value;
380
381 if (ixgbe_removed(hw->hw_addr))
382 return IXGBE_FAILED_READ_CFG_DWORD;
383 pci_read_config_dword(adapter->pdev, reg, &value);
384 if (value == IXGBE_FAILED_READ_CFG_DWORD &&
385 ixgbe_check_cfg_remove(hw, adapter->pdev))
386 return IXGBE_FAILED_READ_CFG_DWORD;
387 return value;
388}
389#endif /* CONFIG_PCI_IOV */
390
ed19231c
JK
391void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
392{
393 struct ixgbe_adapter *adapter = hw->back;
394
395 if (ixgbe_removed(hw->hw_addr))
396 return;
397 pci_write_config_word(adapter->pdev, reg, value);
398}
399
7086400d
AD
400static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
401{
402 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
403
52f33af8 404 /* flush memory to make sure state is correct before next watchdog */
7086400d
AD
405 smp_mb__before_clear_bit();
406 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
407}
408
dcd79aeb
TI
409struct ixgbe_reg_info {
410 u32 ofs;
411 char *name;
412};
413
414static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
415
416 /* General Registers */
417 {IXGBE_CTRL, "CTRL"},
418 {IXGBE_STATUS, "STATUS"},
419 {IXGBE_CTRL_EXT, "CTRL_EXT"},
420
421 /* Interrupt Registers */
422 {IXGBE_EICR, "EICR"},
423
424 /* RX Registers */
425 {IXGBE_SRRCTL(0), "SRRCTL"},
426 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
427 {IXGBE_RDLEN(0), "RDLEN"},
428 {IXGBE_RDH(0), "RDH"},
429 {IXGBE_RDT(0), "RDT"},
430 {IXGBE_RXDCTL(0), "RXDCTL"},
431 {IXGBE_RDBAL(0), "RDBAL"},
432 {IXGBE_RDBAH(0), "RDBAH"},
433
434 /* TX Registers */
435 {IXGBE_TDBAL(0), "TDBAL"},
436 {IXGBE_TDBAH(0), "TDBAH"},
437 {IXGBE_TDLEN(0), "TDLEN"},
438 {IXGBE_TDH(0), "TDH"},
439 {IXGBE_TDT(0), "TDT"},
440 {IXGBE_TXDCTL(0), "TXDCTL"},
441
442 /* List Terminator */
443 {}
444};
445
446
447/*
448 * ixgbe_regdump - register printout routine
449 */
450static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
451{
452 int i = 0, j = 0;
453 char rname[16];
454 u32 regs[64];
455
456 switch (reginfo->ofs) {
457 case IXGBE_SRRCTL(0):
458 for (i = 0; i < 64; i++)
459 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
460 break;
461 case IXGBE_DCA_RXCTRL(0):
462 for (i = 0; i < 64; i++)
463 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
464 break;
465 case IXGBE_RDLEN(0):
466 for (i = 0; i < 64; i++)
467 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
468 break;
469 case IXGBE_RDH(0):
470 for (i = 0; i < 64; i++)
471 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
472 break;
473 case IXGBE_RDT(0):
474 for (i = 0; i < 64; i++)
475 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
476 break;
477 case IXGBE_RXDCTL(0):
478 for (i = 0; i < 64; i++)
479 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
480 break;
481 case IXGBE_RDBAL(0):
482 for (i = 0; i < 64; i++)
483 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
484 break;
485 case IXGBE_RDBAH(0):
486 for (i = 0; i < 64; i++)
487 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
488 break;
489 case IXGBE_TDBAL(0):
490 for (i = 0; i < 64; i++)
491 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
492 break;
493 case IXGBE_TDBAH(0):
494 for (i = 0; i < 64; i++)
495 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
496 break;
497 case IXGBE_TDLEN(0):
498 for (i = 0; i < 64; i++)
499 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
500 break;
501 case IXGBE_TDH(0):
502 for (i = 0; i < 64; i++)
503 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
504 break;
505 case IXGBE_TDT(0):
506 for (i = 0; i < 64; i++)
507 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
508 break;
509 case IXGBE_TXDCTL(0):
510 for (i = 0; i < 64; i++)
511 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
512 break;
513 default:
c7689578 514 pr_info("%-15s %08x\n", reginfo->name,
dcd79aeb
TI
515 IXGBE_READ_REG(hw, reginfo->ofs));
516 return;
517 }
518
519 for (i = 0; i < 8; i++) {
520 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
c7689578 521 pr_err("%-15s", rname);
dcd79aeb 522 for (j = 0; j < 8; j++)
c7689578
JP
523 pr_cont(" %08x", regs[i*8+j]);
524 pr_cont("\n");
dcd79aeb
TI
525 }
526
527}
528
529/*
530 * ixgbe_dump - Print registers, tx-rings and rx-rings
531 */
532static void ixgbe_dump(struct ixgbe_adapter *adapter)
533{
534 struct net_device *netdev = adapter->netdev;
535 struct ixgbe_hw *hw = &adapter->hw;
536 struct ixgbe_reg_info *reginfo;
537 int n = 0;
538 struct ixgbe_ring *tx_ring;
729739b7 539 struct ixgbe_tx_buffer *tx_buffer;
dcd79aeb
TI
540 union ixgbe_adv_tx_desc *tx_desc;
541 struct my_u0 { u64 a; u64 b; } *u0;
542 struct ixgbe_ring *rx_ring;
543 union ixgbe_adv_rx_desc *rx_desc;
544 struct ixgbe_rx_buffer *rx_buffer_info;
545 u32 staterr;
546 int i = 0;
547
548 if (!netif_msg_hw(adapter))
549 return;
550
551 /* Print netdevice Info */
552 if (netdev) {
553 dev_info(&adapter->pdev->dev, "Net device Info\n");
c7689578 554 pr_info("Device Name state "
dcd79aeb 555 "trans_start last_rx\n");
c7689578
JP
556 pr_info("%-15s %016lX %016lX %016lX\n",
557 netdev->name,
558 netdev->state,
559 netdev->trans_start,
560 netdev->last_rx);
dcd79aeb
TI
561 }
562
563 /* Print Registers */
564 dev_info(&adapter->pdev->dev, "Register Dump\n");
c7689578 565 pr_info(" Register Name Value\n");
dcd79aeb
TI
566 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
567 reginfo->name; reginfo++) {
568 ixgbe_regdump(hw, reginfo);
569 }
570
571 /* Print TX Ring Summary */
572 if (!netdev || !netif_running(netdev))
573 goto exit;
574
575 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
8ad88e37
JH
576 pr_info(" %s %s %s %s\n",
577 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
578 "leng", "ntw", "timestamp");
dcd79aeb
TI
579 for (n = 0; n < adapter->num_tx_queues; n++) {
580 tx_ring = adapter->tx_ring[n];
729739b7 581 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
8ad88e37 582 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
dcd79aeb 583 n, tx_ring->next_to_use, tx_ring->next_to_clean,
729739b7
AD
584 (u64)dma_unmap_addr(tx_buffer, dma),
585 dma_unmap_len(tx_buffer, len),
586 tx_buffer->next_to_watch,
587 (u64)tx_buffer->time_stamp);
dcd79aeb
TI
588 }
589
590 /* Print TX Rings */
591 if (!netif_msg_tx_done(adapter))
592 goto rx_ring_summary;
593
594 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
595
596 /* Transmit Descriptor Formats
597 *
39ac868a 598 * 82598 Advanced Transmit Descriptor
dcd79aeb
TI
599 * +--------------------------------------------------------------+
600 * 0 | Buffer Address [63:0] |
601 * +--------------------------------------------------------------+
39ac868a 602 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
dcd79aeb
TI
603 * +--------------------------------------------------------------+
604 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
39ac868a
JH
605 *
606 * 82598 Advanced Transmit Descriptor (Write-Back Format)
607 * +--------------------------------------------------------------+
608 * 0 | RSV [63:0] |
609 * +--------------------------------------------------------------+
610 * 8 | RSV | STA | NXTSEQ |
611 * +--------------------------------------------------------------+
612 * 63 36 35 32 31 0
613 *
614 * 82599+ Advanced Transmit Descriptor
615 * +--------------------------------------------------------------+
616 * 0 | Buffer Address [63:0] |
617 * +--------------------------------------------------------------+
618 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
619 * +--------------------------------------------------------------+
620 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
621 *
622 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
623 * +--------------------------------------------------------------+
624 * 0 | RSV [63:0] |
625 * +--------------------------------------------------------------+
626 * 8 | RSV | STA | RSV |
627 * +--------------------------------------------------------------+
628 * 63 36 35 32 31 0
dcd79aeb
TI
629 */
630
631 for (n = 0; n < adapter->num_tx_queues; n++) {
632 tx_ring = adapter->tx_ring[n];
c7689578
JP
633 pr_info("------------------------------------\n");
634 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
635 pr_info("------------------------------------\n");
8ad88e37
JH
636 pr_info("%s%s %s %s %s %s\n",
637 "T [desc] [address 63:0 ] ",
638 "[PlPOIdStDDt Ln] [bi->dma ] ",
639 "leng", "ntw", "timestamp", "bi->skb");
dcd79aeb
TI
640
641 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
e4f74028 642 tx_desc = IXGBE_TX_DESC(tx_ring, i);
729739b7 643 tx_buffer = &tx_ring->tx_buffer_info[i];
dcd79aeb 644 u0 = (struct my_u0 *)tx_desc;
8ad88e37
JH
645 if (dma_unmap_len(tx_buffer, len) > 0) {
646 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
647 i,
648 le64_to_cpu(u0->a),
649 le64_to_cpu(u0->b),
650 (u64)dma_unmap_addr(tx_buffer, dma),
729739b7 651 dma_unmap_len(tx_buffer, len),
8ad88e37
JH
652 tx_buffer->next_to_watch,
653 (u64)tx_buffer->time_stamp,
654 tx_buffer->skb);
655 if (i == tx_ring->next_to_use &&
656 i == tx_ring->next_to_clean)
657 pr_cont(" NTC/U\n");
658 else if (i == tx_ring->next_to_use)
659 pr_cont(" NTU\n");
660 else if (i == tx_ring->next_to_clean)
661 pr_cont(" NTC\n");
662 else
663 pr_cont("\n");
664
665 if (netif_msg_pktdata(adapter) &&
666 tx_buffer->skb)
667 print_hex_dump(KERN_INFO, "",
668 DUMP_PREFIX_ADDRESS, 16, 1,
669 tx_buffer->skb->data,
670 dma_unmap_len(tx_buffer, len),
671 true);
672 }
dcd79aeb
TI
673 }
674 }
675
676 /* Print RX Rings Summary */
677rx_ring_summary:
678 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
c7689578 679 pr_info("Queue [NTU] [NTC]\n");
dcd79aeb
TI
680 for (n = 0; n < adapter->num_rx_queues; n++) {
681 rx_ring = adapter->rx_ring[n];
c7689578
JP
682 pr_info("%5d %5X %5X\n",
683 n, rx_ring->next_to_use, rx_ring->next_to_clean);
dcd79aeb
TI
684 }
685
686 /* Print RX Rings */
687 if (!netif_msg_rx_status(adapter))
688 goto exit;
689
690 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
691
39ac868a
JH
692 /* Receive Descriptor Formats
693 *
694 * 82598 Advanced Receive Descriptor (Read) Format
dcd79aeb
TI
695 * 63 1 0
696 * +-----------------------------------------------------+
697 * 0 | Packet Buffer Address [63:1] |A0/NSE|
698 * +----------------------------------------------+------+
699 * 8 | Header Buffer Address [63:1] | DD |
700 * +-----------------------------------------------------+
701 *
702 *
39ac868a 703 * 82598 Advanced Receive Descriptor (Write-Back) Format
dcd79aeb
TI
704 *
705 * 63 48 47 32 31 30 21 20 16 15 4 3 0
706 * +------------------------------------------------------+
39ac868a
JH
707 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
708 * | Packet | IP | | | | Type | Type |
709 * | Checksum | Ident | | | | | |
dcd79aeb
TI
710 * +------------------------------------------------------+
711 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
712 * +------------------------------------------------------+
713 * 63 48 47 32 31 20 19 0
39ac868a
JH
714 *
715 * 82599+ Advanced Receive Descriptor (Read) Format
716 * 63 1 0
717 * +-----------------------------------------------------+
718 * 0 | Packet Buffer Address [63:1] |A0/NSE|
719 * +----------------------------------------------+------+
720 * 8 | Header Buffer Address [63:1] | DD |
721 * +-----------------------------------------------------+
722 *
723 *
724 * 82599+ Advanced Receive Descriptor (Write-Back) Format
725 *
726 * 63 48 47 32 31 30 21 20 17 16 4 3 0
727 * +------------------------------------------------------+
728 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
729 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
730 * |/ Flow Dir Flt ID | | | | | |
731 * +------------------------------------------------------+
732 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
733 * +------------------------------------------------------+
734 * 63 48 47 32 31 20 19 0
dcd79aeb 735 */
39ac868a 736
dcd79aeb
TI
737 for (n = 0; n < adapter->num_rx_queues; n++) {
738 rx_ring = adapter->rx_ring[n];
c7689578
JP
739 pr_info("------------------------------------\n");
740 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
741 pr_info("------------------------------------\n");
8ad88e37
JH
742 pr_info("%s%s%s",
743 "R [desc] [ PktBuf A0] ",
744 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
dcd79aeb 745 "<-- Adv Rx Read format\n");
8ad88e37
JH
746 pr_info("%s%s%s",
747 "RWB[desc] [PcsmIpSHl PtRs] ",
748 "[vl er S cks ln] ---------------- [bi->skb ] ",
dcd79aeb
TI
749 "<-- Adv Rx Write-Back format\n");
750
751 for (i = 0; i < rx_ring->count; i++) {
752 rx_buffer_info = &rx_ring->rx_buffer_info[i];
e4f74028 753 rx_desc = IXGBE_RX_DESC(rx_ring, i);
dcd79aeb
TI
754 u0 = (struct my_u0 *)rx_desc;
755 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
756 if (staterr & IXGBE_RXD_STAT_DD) {
757 /* Descriptor Done */
c7689578 758 pr_info("RWB[0x%03X] %016llX "
dcd79aeb
TI
759 "%016llX ---------------- %p", i,
760 le64_to_cpu(u0->a),
761 le64_to_cpu(u0->b),
762 rx_buffer_info->skb);
763 } else {
c7689578 764 pr_info("R [0x%03X] %016llX "
dcd79aeb
TI
765 "%016llX %016llX %p", i,
766 le64_to_cpu(u0->a),
767 le64_to_cpu(u0->b),
768 (u64)rx_buffer_info->dma,
769 rx_buffer_info->skb);
770
9c50c035
ET
771 if (netif_msg_pktdata(adapter) &&
772 rx_buffer_info->dma) {
dcd79aeb
TI
773 print_hex_dump(KERN_INFO, "",
774 DUMP_PREFIX_ADDRESS, 16, 1,
9c50c035
ET
775 page_address(rx_buffer_info->page) +
776 rx_buffer_info->page_offset,
f800326d 777 ixgbe_rx_bufsz(rx_ring), true);
dcd79aeb
TI
778 }
779 }
780
781 if (i == rx_ring->next_to_use)
c7689578 782 pr_cont(" NTU\n");
dcd79aeb 783 else if (i == rx_ring->next_to_clean)
c7689578 784 pr_cont(" NTC\n");
dcd79aeb 785 else
c7689578 786 pr_cont("\n");
dcd79aeb
TI
787
788 }
789 }
790
791exit:
792 return;
793}
794
5eba3699
AV
795static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
796{
797 u32 ctrl_ext;
798
799 /* Let firmware take over control of h/w */
800 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
801 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
e8e9f696 802 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
5eba3699
AV
803}
804
805static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
806{
807 u32 ctrl_ext;
808
809 /* Let firmware know the driver has taken over */
810 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
811 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
e8e9f696 812 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
5eba3699 813}
9a799d71 814
49ce9c2c 815/**
e8e26350
PW
816 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
817 * @adapter: pointer to adapter struct
818 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
819 * @queue: queue to map the corresponding interrupt to
820 * @msix_vector: the vector to map to the corresponding queue
821 *
822 */
823static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
e8e9f696 824 u8 queue, u8 msix_vector)
9a799d71
AK
825{
826 u32 ivar, index;
e8e26350
PW
827 struct ixgbe_hw *hw = &adapter->hw;
828 switch (hw->mac.type) {
829 case ixgbe_mac_82598EB:
830 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
831 if (direction == -1)
832 direction = 0;
833 index = (((direction * 64) + queue) >> 2) & 0x1F;
834 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
835 ivar &= ~(0xFF << (8 * (queue & 0x3)));
836 ivar |= (msix_vector << (8 * (queue & 0x3)));
837 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
838 break;
839 case ixgbe_mac_82599EB:
b93a2226 840 case ixgbe_mac_X540:
e8e26350
PW
841 if (direction == -1) {
842 /* other causes */
843 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
844 index = ((queue & 1) * 8);
845 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
846 ivar &= ~(0xFF << index);
847 ivar |= (msix_vector << index);
848 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
849 break;
850 } else {
851 /* tx or rx causes */
852 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
853 index = ((16 * (queue & 1)) + (8 * direction));
854 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
855 ivar &= ~(0xFF << index);
856 ivar |= (msix_vector << index);
857 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
858 break;
859 }
860 default:
861 break;
862 }
9a799d71
AK
863}
864
fe49f04a 865static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
e8e9f696 866 u64 qmask)
fe49f04a
AD
867{
868 u32 mask;
869
bd508178
AD
870 switch (adapter->hw.mac.type) {
871 case ixgbe_mac_82598EB:
fe49f04a
AD
872 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
873 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
bd508178
AD
874 break;
875 case ixgbe_mac_82599EB:
b93a2226 876 case ixgbe_mac_X540:
fe49f04a
AD
877 mask = (qmask & 0xFFFFFFFF);
878 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
879 mask = (qmask >> 32);
880 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
bd508178
AD
881 break;
882 default:
883 break;
fe49f04a
AD
884 }
885}
886
729739b7
AD
887void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
888 struct ixgbe_tx_buffer *tx_buffer)
9a799d71 889{
729739b7
AD
890 if (tx_buffer->skb) {
891 dev_kfree_skb_any(tx_buffer->skb);
892 if (dma_unmap_len(tx_buffer, len))
d3d00239 893 dma_unmap_single(ring->dev,
729739b7
AD
894 dma_unmap_addr(tx_buffer, dma),
895 dma_unmap_len(tx_buffer, len),
896 DMA_TO_DEVICE);
897 } else if (dma_unmap_len(tx_buffer, len)) {
898 dma_unmap_page(ring->dev,
899 dma_unmap_addr(tx_buffer, dma),
900 dma_unmap_len(tx_buffer, len),
901 DMA_TO_DEVICE);
e5a43549 902 }
729739b7
AD
903 tx_buffer->next_to_watch = NULL;
904 tx_buffer->skb = NULL;
905 dma_unmap_len_set(tx_buffer, len, 0);
906 /* tx_buffer must be completely set up in the transmit path */
9a799d71
AK
907}
908
943561d3 909static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
c84d324c
JF
910{
911 struct ixgbe_hw *hw = &adapter->hw;
912 struct ixgbe_hw_stats *hwstats = &adapter->stats;
c84d324c 913 int i;
943561d3 914 u32 data;
c84d324c 915
943561d3
AD
916 if ((hw->fc.current_mode != ixgbe_fc_full) &&
917 (hw->fc.current_mode != ixgbe_fc_rx_pause))
918 return;
c84d324c 919
943561d3
AD
920 switch (hw->mac.type) {
921 case ixgbe_mac_82598EB:
922 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
923 break;
924 default:
925 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
926 }
927 hwstats->lxoffrxc += data;
c84d324c 928
943561d3
AD
929 /* refill credits (no tx hang) if we received xoff */
930 if (!data)
c84d324c 931 return;
943561d3
AD
932
933 for (i = 0; i < adapter->num_tx_queues; i++)
934 clear_bit(__IXGBE_HANG_CHECK_ARMED,
935 &adapter->tx_ring[i]->state);
936}
937
938static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
939{
940 struct ixgbe_hw *hw = &adapter->hw;
941 struct ixgbe_hw_stats *hwstats = &adapter->stats;
942 u32 xoff[8] = {0};
2afaa00d 943 u8 tc;
943561d3
AD
944 int i;
945 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
946
947 if (adapter->ixgbe_ieee_pfc)
948 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
949
950 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
951 ixgbe_update_xoff_rx_lfc(adapter);
c84d324c 952 return;
943561d3 953 }
c84d324c
JF
954
955 /* update stats for each tc, only valid with PFC enabled */
956 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
2afaa00d
PN
957 u32 pxoffrxc;
958
c84d324c
JF
959 switch (hw->mac.type) {
960 case ixgbe_mac_82598EB:
2afaa00d 961 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
bd508178 962 break;
c84d324c 963 default:
2afaa00d 964 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
26f23d82 965 }
2afaa00d
PN
966 hwstats->pxoffrxc[i] += pxoffrxc;
967 /* Get the TC for given UP */
968 tc = netdev_get_prio_tc_map(adapter->netdev, i);
969 xoff[tc] += pxoffrxc;
c84d324c
JF
970 }
971
972 /* disarm tx queues that have received xoff frames */
973 for (i = 0; i < adapter->num_tx_queues; i++) {
974 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
c84d324c 975
2afaa00d 976 tc = tx_ring->dcb_tc;
c84d324c
JF
977 if (xoff[tc])
978 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
26f23d82 979 }
26f23d82
YZ
980}
981
c84d324c 982static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
9a799d71 983{
7d7ce682 984 return ring->stats.packets;
c84d324c
JF
985}
986
987static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
988{
2a47fa45
JF
989 struct ixgbe_adapter *adapter;
990 struct ixgbe_hw *hw;
991 u32 head, tail;
992
993 if (ring->l2_accel_priv)
994 adapter = ring->l2_accel_priv->real_adapter;
995 else
996 adapter = netdev_priv(ring->netdev);
e01c31a5 997
2a47fa45
JF
998 hw = &adapter->hw;
999 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
1000 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
c84d324c
JF
1001
1002 if (head != tail)
1003 return (head < tail) ?
1004 tail - head : (tail + ring->count - head);
1005
1006 return 0;
1007}
1008
1009static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
1010{
1011 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
1012 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
1013 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
1014 bool ret = false;
1015
7d637bcc 1016 clear_check_for_tx_hang(tx_ring);
c84d324c
JF
1017
1018 /*
1019 * Check for a hung queue, but be thorough. This verifies
1020 * that a transmit has been completed since the previous
1021 * check AND there is at least one packet pending. The
1022 * ARMED bit is set to indicate a potential hang. The
1023 * bit is cleared if a pause frame is received to remove
1024 * false hang detection due to PFC or 802.3x frames. By
1025 * requiring this to fail twice we avoid races with
1026 * pfc clearing the ARMED bit and conditions where we
1027 * run the check_tx_hang logic with a transmit completion
1028 * pending but without time to complete it yet.
1029 */
1030 if ((tx_done_old == tx_done) && tx_pending) {
1031 /* make sure it is true for two checks in a row */
1032 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
1033 &tx_ring->state);
1034 } else {
1035 /* update completed stats and continue */
1036 tx_ring->tx_stats.tx_done_old = tx_done;
1037 /* reset the countdown */
1038 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
9a799d71
AK
1039 }
1040
c84d324c 1041 return ret;
9a799d71
AK
1042}
1043
c83c6cbd
AD
1044/**
1045 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
1046 * @adapter: driver private struct
1047 **/
1048static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
1049{
1050
1051 /* Do the reset outside of interrupt context */
1052 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1053 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
12ff3f3b 1054 e_warn(drv, "initiating reset due to tx timeout\n");
c83c6cbd
AD
1055 ixgbe_service_event_schedule(adapter);
1056 }
1057}
e01c31a5 1058
9a799d71
AK
1059/**
1060 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
fe49f04a 1061 * @q_vector: structure containing interrupt and ring information
e01c31a5 1062 * @tx_ring: tx ring to clean
9a799d71 1063 **/
fe49f04a 1064static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
e8e9f696 1065 struct ixgbe_ring *tx_ring)
9a799d71 1066{
fe49f04a 1067 struct ixgbe_adapter *adapter = q_vector->adapter;
d3d00239
AD
1068 struct ixgbe_tx_buffer *tx_buffer;
1069 union ixgbe_adv_tx_desc *tx_desc;
e01c31a5 1070 unsigned int total_bytes = 0, total_packets = 0;
59224555 1071 unsigned int budget = q_vector->tx.work_limit;
729739b7
AD
1072 unsigned int i = tx_ring->next_to_clean;
1073
1074 if (test_bit(__IXGBE_DOWN, &adapter->state))
1075 return true;
9a799d71 1076
d3d00239 1077 tx_buffer = &tx_ring->tx_buffer_info[i];
e4f74028 1078 tx_desc = IXGBE_TX_DESC(tx_ring, i);
729739b7 1079 i -= tx_ring->count;
12207e49 1080
729739b7 1081 do {
d3d00239
AD
1082 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
1083
1084 /* if next_to_watch is not set then there is no work pending */
1085 if (!eop_desc)
1086 break;
1087
7f83a9e6 1088 /* prevent any other reads prior to eop_desc */
7e63bf49 1089 read_barrier_depends();
7f83a9e6 1090
d3d00239
AD
1091 /* if DD is not set pending work has not been completed */
1092 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1093 break;
8ad494b0 1094
d3d00239
AD
1095 /* clear next_to_watch to prevent false hangs */
1096 tx_buffer->next_to_watch = NULL;
8ad494b0 1097
091a6246
AD
1098 /* update the statistics for this packet */
1099 total_bytes += tx_buffer->bytecount;
1100 total_packets += tx_buffer->gso_segs;
1101
fd0db0ed
AD
1102 /* free the skb */
1103 dev_kfree_skb_any(tx_buffer->skb);
1104
729739b7
AD
1105 /* unmap skb header data */
1106 dma_unmap_single(tx_ring->dev,
1107 dma_unmap_addr(tx_buffer, dma),
1108 dma_unmap_len(tx_buffer, len),
1109 DMA_TO_DEVICE);
1110
fd0db0ed
AD
1111 /* clear tx_buffer data */
1112 tx_buffer->skb = NULL;
729739b7 1113 dma_unmap_len_set(tx_buffer, len, 0);
fd0db0ed 1114
729739b7
AD
1115 /* unmap remaining buffers */
1116 while (tx_desc != eop_desc) {
d3d00239
AD
1117 tx_buffer++;
1118 tx_desc++;
8ad494b0 1119 i++;
729739b7
AD
1120 if (unlikely(!i)) {
1121 i -= tx_ring->count;
d3d00239 1122 tx_buffer = tx_ring->tx_buffer_info;
e4f74028 1123 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
e092be60 1124 }
e01c31a5 1125
729739b7
AD
1126 /* unmap any remaining paged data */
1127 if (dma_unmap_len(tx_buffer, len)) {
1128 dma_unmap_page(tx_ring->dev,
1129 dma_unmap_addr(tx_buffer, dma),
1130 dma_unmap_len(tx_buffer, len),
1131 DMA_TO_DEVICE);
1132 dma_unmap_len_set(tx_buffer, len, 0);
1133 }
1134 }
1135
1136 /* move us one more past the eop_desc for start of next pkt */
1137 tx_buffer++;
1138 tx_desc++;
1139 i++;
1140 if (unlikely(!i)) {
1141 i -= tx_ring->count;
1142 tx_buffer = tx_ring->tx_buffer_info;
1143 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1144 }
1145
1146 /* issue prefetch for next Tx descriptor */
1147 prefetch(tx_desc);
12207e49 1148
729739b7
AD
1149 /* update budget accounting */
1150 budget--;
1151 } while (likely(budget));
1152
1153 i += tx_ring->count;
9a799d71 1154 tx_ring->next_to_clean = i;
d3d00239 1155 u64_stats_update_begin(&tx_ring->syncp);
b953799e 1156 tx_ring->stats.bytes += total_bytes;
bd198058 1157 tx_ring->stats.packets += total_packets;
d3d00239 1158 u64_stats_update_end(&tx_ring->syncp);
bd198058
AD
1159 q_vector->tx.total_bytes += total_bytes;
1160 q_vector->tx.total_packets += total_packets;
b953799e 1161
c84d324c
JF
1162 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
1163 /* schedule immediate reset if we believe we hung */
1164 struct ixgbe_hw *hw = &adapter->hw;
c84d324c
JF
1165 e_err(drv, "Detected Tx Unit Hang\n"
1166 " Tx Queue <%d>\n"
1167 " TDH, TDT <%x>, <%x>\n"
1168 " next_to_use <%x>\n"
1169 " next_to_clean <%x>\n"
1170 "tx_buffer_info[next_to_clean]\n"
1171 " time_stamp <%lx>\n"
1172 " jiffies <%lx>\n",
1173 tx_ring->queue_index,
1174 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1175 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
d3d00239
AD
1176 tx_ring->next_to_use, i,
1177 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
c84d324c
JF
1178
1179 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1180
1181 e_info(probe,
1182 "tx hang %d detected on queue %d, resetting adapter\n",
1183 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1184
b953799e 1185 /* schedule immediate reset if we believe we hung */
c83c6cbd 1186 ixgbe_tx_timeout_reset(adapter);
b953799e
AD
1187
1188 /* the adapter is about to reset, no point in enabling stuff */
59224555 1189 return true;
b953799e 1190 }
9a799d71 1191
b2d96e0a
AD
1192 netdev_tx_completed_queue(txring_txq(tx_ring),
1193 total_packets, total_bytes);
1194
e092be60 1195#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
30065e63 1196 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
7d4987de 1197 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
e092be60
AV
1198 /* Make sure that anybody stopping the queue after this
1199 * sees the new next_to_clean.
1200 */
1201 smp_mb();
729739b7
AD
1202 if (__netif_subqueue_stopped(tx_ring->netdev,
1203 tx_ring->queue_index)
1204 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1205 netif_wake_subqueue(tx_ring->netdev,
1206 tx_ring->queue_index);
5b7da515 1207 ++tx_ring->tx_stats.restart_queue;
30eba97a 1208 }
e092be60 1209 }
9a799d71 1210
59224555 1211 return !!budget;
9a799d71
AK
1212}
1213
5dd2d332 1214#ifdef CONFIG_IXGBE_DCA
bdda1a61
AD
1215static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
1216 struct ixgbe_ring *tx_ring,
33cf09c9 1217 int cpu)
bd0362dd 1218{
33cf09c9 1219 struct ixgbe_hw *hw = &adapter->hw;
bdda1a61
AD
1220 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1221 u16 reg_offset;
33cf09c9 1222
33cf09c9
AD
1223 switch (hw->mac.type) {
1224 case ixgbe_mac_82598EB:
bdda1a61 1225 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
33cf09c9
AD
1226 break;
1227 case ixgbe_mac_82599EB:
b93a2226 1228 case ixgbe_mac_X540:
bdda1a61
AD
1229 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1230 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
33cf09c9
AD
1231 break;
1232 default:
bdda1a61
AD
1233 /* for unknown hardware do not write register */
1234 return;
bd0362dd 1235 }
bdda1a61
AD
1236
1237 /*
1238 * We can enable relaxed ordering for reads, but not writes when
1239 * DCA is enabled. This is due to a known issue in some chipsets
1240 * which will cause the DCA tag to be cleared.
1241 */
1242 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1243 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1244 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1245
1246 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
bd0362dd
JC
1247}
1248
bdda1a61
AD
1249static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1250 struct ixgbe_ring *rx_ring,
33cf09c9 1251 int cpu)
bd0362dd 1252{
33cf09c9 1253 struct ixgbe_hw *hw = &adapter->hw;
bdda1a61
AD
1254 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1255 u8 reg_idx = rx_ring->reg_idx;
1256
33cf09c9
AD
1257
1258 switch (hw->mac.type) {
33cf09c9 1259 case ixgbe_mac_82599EB:
b93a2226 1260 case ixgbe_mac_X540:
bdda1a61 1261 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
33cf09c9
AD
1262 break;
1263 default:
1264 break;
1265 }
bdda1a61
AD
1266
1267 /*
1268 * We can enable relaxed ordering for reads, but not writes when
1269 * DCA is enabled. This is due to a known issue in some chipsets
1270 * which will cause the DCA tag to be cleared.
1271 */
1272 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
bdda1a61
AD
1273 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1274
1275 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
33cf09c9
AD
1276}
1277
1278static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1279{
1280 struct ixgbe_adapter *adapter = q_vector->adapter;
efe3d3c8 1281 struct ixgbe_ring *ring;
bd0362dd 1282 int cpu = get_cpu();
bd0362dd 1283
33cf09c9
AD
1284 if (q_vector->cpu == cpu)
1285 goto out_no_update;
1286
a557928e 1287 ixgbe_for_each_ring(ring, q_vector->tx)
efe3d3c8 1288 ixgbe_update_tx_dca(adapter, ring, cpu);
33cf09c9 1289
a557928e 1290 ixgbe_for_each_ring(ring, q_vector->rx)
efe3d3c8 1291 ixgbe_update_rx_dca(adapter, ring, cpu);
33cf09c9
AD
1292
1293 q_vector->cpu = cpu;
1294out_no_update:
bd0362dd
JC
1295 put_cpu();
1296}
1297
1298static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1299{
1300 int i;
1301
1302 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1303 return;
1304
e35ec126
AD
1305 /* always use CB2 mode, difference is masked in the CB driver */
1306 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1307
49c7ffbe 1308 for (i = 0; i < adapter->num_q_vectors; i++) {
33cf09c9
AD
1309 adapter->q_vector[i]->cpu = -1;
1310 ixgbe_update_dca(adapter->q_vector[i]);
bd0362dd
JC
1311 }
1312}
1313
1314static int __ixgbe_notify_dca(struct device *dev, void *data)
1315{
c60fbb00 1316 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
bd0362dd
JC
1317 unsigned long event = *(unsigned long *)data;
1318
2a72c31e 1319 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
33cf09c9
AD
1320 return 0;
1321
bd0362dd
JC
1322 switch (event) {
1323 case DCA_PROVIDER_ADD:
96b0e0f6
JB
1324 /* if we're already enabled, don't do it again */
1325 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1326 break;
652f093f 1327 if (dca_add_requester(dev) == 0) {
96b0e0f6 1328 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
bd0362dd
JC
1329 ixgbe_setup_dca(adapter);
1330 break;
1331 }
1332 /* Fall Through since DCA is disabled. */
1333 case DCA_PROVIDER_REMOVE:
1334 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1335 dca_remove_requester(dev);
1336 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1337 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1338 }
1339 break;
1340 }
1341
652f093f 1342 return 0;
bd0362dd 1343}
67a74ee2 1344
bdda1a61 1345#endif /* CONFIG_IXGBE_DCA */
8a0da21b
AD
1346static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1347 union ixgbe_adv_rx_desc *rx_desc,
67a74ee2
ET
1348 struct sk_buff *skb)
1349{
8a0da21b 1350 if (ring->netdev->features & NETIF_F_RXHASH)
38da9853
TH
1351 skb_set_hash(skb,
1352 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
1353 PKT_HASH_TYPE_L3);
67a74ee2
ET
1354}
1355
f800326d 1356#ifdef IXGBE_FCOE
ff886dfc
AD
1357/**
1358 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
57efd44c 1359 * @ring: structure containing ring specific data
ff886dfc
AD
1360 * @rx_desc: advanced rx descriptor
1361 *
1362 * Returns : true if it is FCoE pkt
1363 */
57efd44c 1364static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
ff886dfc
AD
1365 union ixgbe_adv_rx_desc *rx_desc)
1366{
1367 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1368
57efd44c 1369 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
ff886dfc
AD
1370 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1371 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1372 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1373}
1374
f800326d 1375#endif /* IXGBE_FCOE */
e59bd25d
AV
1376/**
1377 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
8a0da21b
AD
1378 * @ring: structure containing ring specific data
1379 * @rx_desc: current Rx descriptor being processed
e59bd25d
AV
1380 * @skb: skb currently being received and modified
1381 **/
8a0da21b 1382static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
8bae1b2b 1383 union ixgbe_adv_rx_desc *rx_desc,
f56e0cb1 1384 struct sk_buff *skb)
9a799d71 1385{
8a0da21b 1386 skb_checksum_none_assert(skb);
9a799d71 1387
712744be 1388 /* Rx csum disabled */
8a0da21b 1389 if (!(ring->netdev->features & NETIF_F_RXCSUM))
9a799d71 1390 return;
e59bd25d
AV
1391
1392 /* if IP and error */
f56e0cb1
AD
1393 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1394 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
8a0da21b 1395 ring->rx_stats.csum_err++;
9a799d71
AK
1396 return;
1397 }
e59bd25d 1398
f56e0cb1 1399 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
e59bd25d
AV
1400 return;
1401
f56e0cb1 1402 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
f800326d 1403 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
8bae1b2b
DS
1404
1405 /*
1406 * 82599 errata, UDP frames with a 0 checksum can be marked as
1407 * checksum errors.
1408 */
8a0da21b
AD
1409 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1410 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
8bae1b2b
DS
1411 return;
1412
8a0da21b 1413 ring->rx_stats.csum_err++;
e59bd25d
AV
1414 return;
1415 }
1416
9a799d71 1417 /* It must be a TCP or UDP packet with a valid checksum */
e59bd25d 1418 skb->ip_summed = CHECKSUM_UNNECESSARY;
9a799d71
AK
1419}
1420
84ea2591 1421static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
e8e26350 1422{
f56e0cb1 1423 rx_ring->next_to_use = val;
f800326d
AD
1424
1425 /* update next to alloc since we have filled the ring */
1426 rx_ring->next_to_alloc = val;
e8e26350
PW
1427 /*
1428 * Force memory writes to complete before letting h/w
1429 * know there are new descriptors to fetch. (Only
1430 * applicable for weak-ordered memory model archs,
1431 * such as IA-64).
1432 */
1433 wmb();
84227bcd 1434 ixgbe_write_tail(rx_ring, val);
e8e26350
PW
1435}
1436
f990b79b
AD
1437static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1438 struct ixgbe_rx_buffer *bi)
1439{
1440 struct page *page = bi->page;
f800326d 1441 dma_addr_t dma = bi->dma;
f990b79b 1442
f800326d
AD
1443 /* since we are recycling buffers we should seldom need to alloc */
1444 if (likely(dma))
f990b79b
AD
1445 return true;
1446
f800326d
AD
1447 /* alloc new page for storage */
1448 if (likely(!page)) {
0614002b
MG
1449 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1450 bi->skb, ixgbe_rx_pg_order(rx_ring));
f990b79b
AD
1451 if (unlikely(!page)) {
1452 rx_ring->rx_stats.alloc_rx_page_failed++;
1453 return false;
1454 }
f800326d 1455 bi->page = page;
f990b79b
AD
1456 }
1457
f800326d
AD
1458 /* map page for use */
1459 dma = dma_map_page(rx_ring->dev, page, 0,
1460 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1461
1462 /*
1463 * if mapping failed free memory back to system since
1464 * there isn't much point in holding memory we can't use
1465 */
1466 if (dma_mapping_error(rx_ring->dev, dma)) {
dd411ec4 1467 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
f800326d 1468 bi->page = NULL;
f990b79b 1469
f990b79b
AD
1470 rx_ring->rx_stats.alloc_rx_page_failed++;
1471 return false;
1472 }
1473
f800326d 1474 bi->dma = dma;
afaa9459 1475 bi->page_offset = 0;
f800326d 1476
f990b79b
AD
1477 return true;
1478}
1479
9a799d71 1480/**
f990b79b 1481 * ixgbe_alloc_rx_buffers - Replace used receive buffers
fc77dc3c
AD
1482 * @rx_ring: ring to place buffers on
1483 * @cleaned_count: number of buffers to replace
9a799d71 1484 **/
fc77dc3c 1485void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
9a799d71 1486{
9a799d71 1487 union ixgbe_adv_rx_desc *rx_desc;
3a581073 1488 struct ixgbe_rx_buffer *bi;
d5f398ed 1489 u16 i = rx_ring->next_to_use;
9a799d71 1490
f800326d
AD
1491 /* nothing to do */
1492 if (!cleaned_count)
fc77dc3c
AD
1493 return;
1494
e4f74028 1495 rx_desc = IXGBE_RX_DESC(rx_ring, i);
f990b79b
AD
1496 bi = &rx_ring->rx_buffer_info[i];
1497 i -= rx_ring->count;
9a799d71 1498
f800326d
AD
1499 do {
1500 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
f990b79b 1501 break;
d5f398ed 1502
f800326d
AD
1503 /*
1504 * Refresh the desc even if buffer_addrs didn't change
1505 * because each write-back erases this info.
1506 */
1507 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
9a799d71 1508
f990b79b
AD
1509 rx_desc++;
1510 bi++;
9a799d71 1511 i++;
f990b79b 1512 if (unlikely(!i)) {
e4f74028 1513 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
f990b79b
AD
1514 bi = rx_ring->rx_buffer_info;
1515 i -= rx_ring->count;
1516 }
1517
1518 /* clear the hdr_addr for the next_to_use descriptor */
1519 rx_desc->read.hdr_addr = 0;
f800326d
AD
1520
1521 cleaned_count--;
1522 } while (cleaned_count);
7c6e0a43 1523
f990b79b
AD
1524 i += rx_ring->count;
1525
f56e0cb1 1526 if (rx_ring->next_to_use != i)
84ea2591 1527 ixgbe_release_rx_desc(rx_ring, i);
9a799d71
AK
1528}
1529
1d2024f6
AD
1530/**
1531 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1532 * @data: pointer to the start of the headers
1533 * @max_len: total length of section to find headers in
1534 *
1535 * This function is meant to determine the length of headers that will
1536 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1537 * motivation of doing this is to only perform one pull for IPv4 TCP
1538 * packets so that we can do basic things like calculating the gso_size
1539 * based on the average data per packet.
1540 **/
1541static unsigned int ixgbe_get_headlen(unsigned char *data,
1542 unsigned int max_len)
1543{
1544 union {
1545 unsigned char *network;
1546 /* l2 headers */
1547 struct ethhdr *eth;
1548 struct vlan_hdr *vlan;
1549 /* l3 headers */
1550 struct iphdr *ipv4;
a048b40e 1551 struct ipv6hdr *ipv6;
1d2024f6
AD
1552 } hdr;
1553 __be16 protocol;
1554 u8 nexthdr = 0; /* default to not TCP */
1555 u8 hlen;
1556
1557 /* this should never happen, but better safe than sorry */
1558 if (max_len < ETH_HLEN)
1559 return max_len;
1560
1561 /* initialize network frame pointer */
1562 hdr.network = data;
1563
1564 /* set first protocol and move network header forward */
1565 protocol = hdr.eth->h_proto;
1566 hdr.network += ETH_HLEN;
1567
1568 /* handle any vlan tag if present */
a1108ffd 1569 if (protocol == htons(ETH_P_8021Q)) {
1d2024f6
AD
1570 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1571 return max_len;
1572
1573 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1574 hdr.network += VLAN_HLEN;
1575 }
1576
1577 /* handle L3 protocols */
a1108ffd 1578 if (protocol == htons(ETH_P_IP)) {
1d2024f6
AD
1579 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1580 return max_len;
1581
1582 /* access ihl as a u8 to avoid unaligned access on ia64 */
1583 hlen = (hdr.network[0] & 0x0F) << 2;
1584
1585 /* verify hlen meets minimum size requirements */
1586 if (hlen < sizeof(struct iphdr))
1587 return hdr.network - data;
1588
ed83da12 1589 /* record next protocol if header is present */
20967f42 1590 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
ed83da12 1591 nexthdr = hdr.ipv4->protocol;
a1108ffd 1592 } else if (protocol == htons(ETH_P_IPV6)) {
a048b40e
AD
1593 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1594 return max_len;
1595
1596 /* record next protocol */
1597 nexthdr = hdr.ipv6->nexthdr;
ed83da12 1598 hlen = sizeof(struct ipv6hdr);
f800326d 1599#ifdef IXGBE_FCOE
a1108ffd 1600 } else if (protocol == htons(ETH_P_FCOE)) {
1d2024f6
AD
1601 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1602 return max_len;
ed83da12 1603 hlen = FCOE_HEADER_LEN;
1d2024f6
AD
1604#endif
1605 } else {
1606 return hdr.network - data;
1607 }
1608
ed83da12
AD
1609 /* relocate pointer to start of L4 header */
1610 hdr.network += hlen;
1611
a048b40e 1612 /* finally sort out TCP/UDP */
1d2024f6
AD
1613 if (nexthdr == IPPROTO_TCP) {
1614 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1615 return max_len;
1616
1617 /* access doff as a u8 to avoid unaligned access on ia64 */
1618 hlen = (hdr.network[12] & 0xF0) >> 2;
1619
1620 /* verify hlen meets minimum size requirements */
1621 if (hlen < sizeof(struct tcphdr))
1622 return hdr.network - data;
1623
1624 hdr.network += hlen;
a048b40e
AD
1625 } else if (nexthdr == IPPROTO_UDP) {
1626 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1627 return max_len;
1628
1629 hdr.network += sizeof(struct udphdr);
1d2024f6
AD
1630 }
1631
1632 /*
1633 * If everything has gone correctly hdr.network should be the
1634 * data section of the packet and will be the end of the header.
1635 * If not then it probably represents the end of the last recognized
1636 * header.
1637 */
1638 if ((hdr.network - data) < max_len)
1639 return hdr.network - data;
1640 else
1641 return max_len;
1642}
1643
1d2024f6
AD
1644static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1645 struct sk_buff *skb)
1646{
f800326d 1647 u16 hdr_len = skb_headlen(skb);
1d2024f6
AD
1648
1649 /* set gso_size to avoid messing up TCP MSS */
1650 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1651 IXGBE_CB(skb)->append_cnt);
96be80ab 1652 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1d2024f6
AD
1653}
1654
1655static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1656 struct sk_buff *skb)
1657{
1658 /* if append_cnt is 0 then frame is not RSC */
1659 if (!IXGBE_CB(skb)->append_cnt)
1660 return;
1661
1662 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1663 rx_ring->rx_stats.rsc_flush++;
1664
1665 ixgbe_set_rsc_gso_size(rx_ring, skb);
1666
1667 /* gso_size is computed using append_cnt so always clear it last */
1668 IXGBE_CB(skb)->append_cnt = 0;
1669}
1670
8a0da21b
AD
1671/**
1672 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1673 * @rx_ring: rx descriptor ring packet is being transacted on
1674 * @rx_desc: pointer to the EOP Rx descriptor
1675 * @skb: pointer to current skb being populated
f8212f97 1676 *
8a0da21b
AD
1677 * This function checks the ring, descriptor, and packet information in
1678 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1679 * other fields within the skb.
f8212f97 1680 **/
8a0da21b
AD
1681static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1682 union ixgbe_adv_rx_desc *rx_desc,
1683 struct sk_buff *skb)
f8212f97 1684{
43e95f11
JF
1685 struct net_device *dev = rx_ring->netdev;
1686
8a0da21b
AD
1687 ixgbe_update_rsc_stats(rx_ring, skb);
1688
1689 ixgbe_rx_hash(rx_ring, rx_desc, skb);
f8212f97 1690
8a0da21b
AD
1691 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1692
6cb562d6 1693 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
3a6a4eda 1694
f646968f 1695 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
43e95f11 1696 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
8a0da21b 1697 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
86a9bad3 1698 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
f8212f97
AD
1699 }
1700
8a0da21b 1701 skb_record_rx_queue(skb, rx_ring->queue_index);
aa80175a 1702
43e95f11 1703 skb->protocol = eth_type_trans(skb, dev);
f8212f97
AD
1704}
1705
8a0da21b
AD
1706static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1707 struct sk_buff *skb)
aa80175a 1708{
8a0da21b
AD
1709 struct ixgbe_adapter *adapter = q_vector->adapter;
1710
b4640030 1711 if (ixgbe_qv_busy_polling(q_vector))
5a85e737
ET
1712 netif_receive_skb(skb);
1713 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
8a0da21b
AD
1714 napi_gro_receive(&q_vector->napi, skb);
1715 else
1716 netif_rx(skb);
aa80175a 1717}
43634e82 1718
f800326d
AD
1719/**
1720 * ixgbe_is_non_eop - process handling of non-EOP buffers
1721 * @rx_ring: Rx ring being processed
1722 * @rx_desc: Rx descriptor for current buffer
1723 * @skb: Current socket buffer containing buffer in progress
1724 *
1725 * This function updates next to clean. If the buffer is an EOP buffer
1726 * this function exits returning false, otherwise it will place the
1727 * sk_buff in the next buffer to be chained and return true indicating
1728 * that this is in fact a non-EOP buffer.
1729 **/
1730static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1731 union ixgbe_adv_rx_desc *rx_desc,
1732 struct sk_buff *skb)
1733{
1734 u32 ntc = rx_ring->next_to_clean + 1;
1735
1736 /* fetch, update, and store next to clean */
1737 ntc = (ntc < rx_ring->count) ? ntc : 0;
1738 rx_ring->next_to_clean = ntc;
1739
1740 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1741
5a02cbd1
AD
1742 /* update RSC append count if present */
1743 if (ring_is_rsc_enabled(rx_ring)) {
1744 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1745 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1746
1747 if (unlikely(rsc_enabled)) {
1748 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1749
1750 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1751 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
f800326d 1752
5a02cbd1
AD
1753 /* update ntc based on RSC value */
1754 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1755 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1756 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1757 }
f800326d
AD
1758 }
1759
5a02cbd1
AD
1760 /* if we are the last buffer then there is nothing else to do */
1761 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1762 return false;
1763
f800326d
AD
1764 /* place skb in next buffer to be received */
1765 rx_ring->rx_buffer_info[ntc].skb = skb;
1766 rx_ring->rx_stats.non_eop_descs++;
1767
1768 return true;
1769}
1770
19861ce2
AD
1771/**
1772 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1773 * @rx_ring: rx descriptor ring packet is being transacted on
1774 * @skb: pointer to current skb being adjusted
1775 *
1776 * This function is an ixgbe specific version of __pskb_pull_tail. The
1777 * main difference between this version and the original function is that
1778 * this function can make several assumptions about the state of things
1779 * that allow for significant optimizations versus the standard function.
1780 * As a result we can do things like drop a frag and maintain an accurate
1781 * truesize for the skb.
1782 */
1783static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1784 struct sk_buff *skb)
1785{
1786 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1787 unsigned char *va;
1788 unsigned int pull_len;
1789
1790 /*
1791 * it is valid to use page_address instead of kmap since we are
1792 * working with pages allocated out of the lomem pool per
1793 * alloc_page(GFP_ATOMIC)
1794 */
1795 va = skb_frag_address(frag);
1796
1797 /*
1798 * we need the header to contain the greater of either ETH_HLEN or
1799 * 60 bytes if the skb->len is less than 60 for skb_pad.
1800 */
cf3fe7ac 1801 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
19861ce2
AD
1802
1803 /* align pull length to size of long to optimize memcpy performance */
1804 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1805
1806 /* update all of the pointers */
1807 skb_frag_size_sub(frag, pull_len);
1808 frag->page_offset += pull_len;
1809 skb->data_len -= pull_len;
1810 skb->tail += pull_len;
19861ce2
AD
1811}
1812
42073d91
AD
1813/**
1814 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1815 * @rx_ring: rx descriptor ring packet is being transacted on
1816 * @skb: pointer to current skb being updated
1817 *
1818 * This function provides a basic DMA sync up for the first fragment of an
1819 * skb. The reason for doing this is that the first fragment cannot be
1820 * unmapped until we have reached the end of packet descriptor for a buffer
1821 * chain.
1822 */
1823static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1824 struct sk_buff *skb)
1825{
1826 /* if the page was released unmap it, else just sync our portion */
1827 if (unlikely(IXGBE_CB(skb)->page_released)) {
1828 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1829 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1830 IXGBE_CB(skb)->page_released = false;
1831 } else {
1832 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1833
1834 dma_sync_single_range_for_cpu(rx_ring->dev,
1835 IXGBE_CB(skb)->dma,
1836 frag->page_offset,
1837 ixgbe_rx_bufsz(rx_ring),
1838 DMA_FROM_DEVICE);
1839 }
1840 IXGBE_CB(skb)->dma = 0;
1841}
1842
f800326d
AD
1843/**
1844 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1845 * @rx_ring: rx descriptor ring packet is being transacted on
1846 * @rx_desc: pointer to the EOP Rx descriptor
1847 * @skb: pointer to current skb being fixed
1848 *
1849 * Check for corrupted packet headers caused by senders on the local L2
1850 * embedded NIC switch not setting up their Tx Descriptors right. These
1851 * should be very rare.
1852 *
1853 * Also address the case where we are pulling data in on pages only
1854 * and as such no data is present in the skb header.
1855 *
1856 * In addition if skb is not at least 60 bytes we need to pad it so that
1857 * it is large enough to qualify as a valid Ethernet frame.
1858 *
1859 * Returns true if an error was encountered and skb was freed.
1860 **/
1861static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1862 union ixgbe_adv_rx_desc *rx_desc,
1863 struct sk_buff *skb)
1864{
f800326d 1865 struct net_device *netdev = rx_ring->netdev;
f800326d
AD
1866
1867 /* verify that the packet does not have any known errors */
1868 if (unlikely(ixgbe_test_staterr(rx_desc,
1869 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1870 !(netdev->features & NETIF_F_RXALL))) {
1871 dev_kfree_skb_any(skb);
1872 return true;
1873 }
1874
19861ce2 1875 /* place header in linear portion of buffer */
cf3fe7ac
AD
1876 if (skb_is_nonlinear(skb))
1877 ixgbe_pull_tail(rx_ring, skb);
f800326d 1878
57efd44c
AD
1879#ifdef IXGBE_FCOE
1880 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1881 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1882 return false;
1883
1884#endif
f800326d
AD
1885 /* if skb_pad returns an error the skb was freed */
1886 if (unlikely(skb->len < 60)) {
1887 int pad_len = 60 - skb->len;
1888
1889 if (skb_pad(skb, pad_len))
1890 return true;
1891 __skb_put(skb, pad_len);
1892 }
1893
1894 return false;
1895}
1896
f800326d
AD
1897/**
1898 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1899 * @rx_ring: rx descriptor ring to store buffers on
1900 * @old_buff: donor buffer to have page reused
1901 *
0549ae20 1902 * Synchronizes page for reuse by the adapter
f800326d
AD
1903 **/
1904static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1905 struct ixgbe_rx_buffer *old_buff)
1906{
1907 struct ixgbe_rx_buffer *new_buff;
1908 u16 nta = rx_ring->next_to_alloc;
f800326d
AD
1909
1910 new_buff = &rx_ring->rx_buffer_info[nta];
1911
1912 /* update, and store next to alloc */
1913 nta++;
1914 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1915
1916 /* transfer page from old buffer to new buffer */
1917 new_buff->page = old_buff->page;
1918 new_buff->dma = old_buff->dma;
0549ae20 1919 new_buff->page_offset = old_buff->page_offset;
f800326d
AD
1920
1921 /* sync the buffer for use by the device */
1922 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
0549ae20
AD
1923 new_buff->page_offset,
1924 ixgbe_rx_bufsz(rx_ring),
f800326d 1925 DMA_FROM_DEVICE);
f800326d
AD
1926}
1927
1928/**
1929 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1930 * @rx_ring: rx descriptor ring to transact packets on
1931 * @rx_buffer: buffer containing page to add
1932 * @rx_desc: descriptor containing length of buffer written by hardware
1933 * @skb: sk_buff to place the data into
1934 *
0549ae20
AD
1935 * This function will add the data contained in rx_buffer->page to the skb.
1936 * This is done either through a direct copy if the data in the buffer is
1937 * less than the skb header size, otherwise it will just attach the page as
1938 * a frag to the skb.
1939 *
1940 * The function will then update the page offset if necessary and return
1941 * true if the buffer can be reused by the adapter.
f800326d 1942 **/
0549ae20 1943static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
f800326d 1944 struct ixgbe_rx_buffer *rx_buffer,
0549ae20
AD
1945 union ixgbe_adv_rx_desc *rx_desc,
1946 struct sk_buff *skb)
f800326d 1947{
0549ae20
AD
1948 struct page *page = rx_buffer->page;
1949 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
09816fbe 1950#if (PAGE_SIZE < 8192)
0549ae20 1951 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
09816fbe
AD
1952#else
1953 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1954 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1955 ixgbe_rx_bufsz(rx_ring);
1956#endif
0549ae20 1957
cf3fe7ac
AD
1958 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1959 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1960
1961 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1962
1963 /* we can reuse buffer as-is, just make sure it is local */
1964 if (likely(page_to_nid(page) == numa_node_id()))
1965 return true;
1966
1967 /* this page cannot be reused so discard it */
1968 put_page(page);
1969 return false;
1970 }
1971
0549ae20
AD
1972 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1973 rx_buffer->page_offset, size, truesize);
1974
09816fbe
AD
1975 /* avoid re-using remote pages */
1976 if (unlikely(page_to_nid(page) != numa_node_id()))
1977 return false;
1978
1979#if (PAGE_SIZE < 8192)
1980 /* if we are only owner of page we can reuse it */
1981 if (unlikely(page_count(page) != 1))
0549ae20
AD
1982 return false;
1983
1984 /* flip page offset to other buffer */
1985 rx_buffer->page_offset ^= truesize;
1986
09816fbe
AD
1987 /*
1988 * since we are the only owner of the page and we need to
1989 * increment it, just set the value to 2 in order to avoid
1990 * an unecessary locked operation
1991 */
1992 atomic_set(&page->_count, 2);
1993#else
1994 /* move offset up to the next cache line */
1995 rx_buffer->page_offset += truesize;
1996
1997 if (rx_buffer->page_offset > last_offset)
1998 return false;
1999
0549ae20
AD
2000 /* bump ref count on page before it is given to the stack */
2001 get_page(page);
09816fbe 2002#endif
0549ae20
AD
2003
2004 return true;
f800326d
AD
2005}
2006
18806c9e
AD
2007static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
2008 union ixgbe_adv_rx_desc *rx_desc)
2009{
2010 struct ixgbe_rx_buffer *rx_buffer;
2011 struct sk_buff *skb;
2012 struct page *page;
2013
2014 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
2015 page = rx_buffer->page;
2016 prefetchw(page);
2017
2018 skb = rx_buffer->skb;
2019
2020 if (likely(!skb)) {
2021 void *page_addr = page_address(page) +
2022 rx_buffer->page_offset;
2023
2024 /* prefetch first cache line of first page */
2025 prefetch(page_addr);
2026#if L1_CACHE_BYTES < 128
2027 prefetch(page_addr + L1_CACHE_BYTES);
2028#endif
2029
2030 /* allocate a skb to store the frags */
2031 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
2032 IXGBE_RX_HDR_SIZE);
2033 if (unlikely(!skb)) {
2034 rx_ring->rx_stats.alloc_rx_buff_failed++;
2035 return NULL;
2036 }
2037
2038 /*
2039 * we will be copying header into skb->data in
2040 * pskb_may_pull so it is in our interest to prefetch
2041 * it now to avoid a possible cache miss
2042 */
2043 prefetchw(skb->data);
2044
2045 /*
2046 * Delay unmapping of the first packet. It carries the
2047 * header information, HW may still access the header
2048 * after the writeback. Only unmap it when EOP is
2049 * reached
2050 */
2051 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
2052 goto dma_sync;
2053
2054 IXGBE_CB(skb)->dma = rx_buffer->dma;
2055 } else {
2056 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
2057 ixgbe_dma_sync_frag(rx_ring, skb);
2058
2059dma_sync:
2060 /* we are reusing so sync this buffer for CPU use */
2061 dma_sync_single_range_for_cpu(rx_ring->dev,
2062 rx_buffer->dma,
2063 rx_buffer->page_offset,
2064 ixgbe_rx_bufsz(rx_ring),
2065 DMA_FROM_DEVICE);
2066 }
2067
2068 /* pull page into skb */
2069 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
2070 /* hand second half of page back to the ring */
2071 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
2072 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
2073 /* the page has been released from the ring */
2074 IXGBE_CB(skb)->page_released = true;
2075 } else {
2076 /* we are not reusing the buffer so unmap it */
2077 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
2078 ixgbe_rx_pg_size(rx_ring),
2079 DMA_FROM_DEVICE);
2080 }
2081
2082 /* clear contents of buffer_info */
2083 rx_buffer->skb = NULL;
2084 rx_buffer->dma = 0;
2085 rx_buffer->page = NULL;
2086
2087 return skb;
f800326d
AD
2088}
2089
2090/**
2091 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2092 * @q_vector: structure containing interrupt and ring information
2093 * @rx_ring: rx descriptor ring to transact packets on
2094 * @budget: Total limit on number of packets to process
2095 *
2096 * This function provides a "bounce buffer" approach to Rx interrupt
2097 * processing. The advantage to this is that on systems that have
2098 * expensive overhead for IOMMU access this provides a means of avoiding
2099 * it by maintaining the mapping of the page to the syste.
2100 *
5a85e737 2101 * Returns amount of work completed
f800326d 2102 **/
5a85e737 2103static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
e8e9f696 2104 struct ixgbe_ring *rx_ring,
f4de00ed 2105 const int budget)
9a799d71 2106{
d2f4fbe2 2107 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
3f2d1c0f 2108#ifdef IXGBE_FCOE
f800326d 2109 struct ixgbe_adapter *adapter = q_vector->adapter;
4ffdf91a
MR
2110 int ddp_bytes;
2111 unsigned int mss = 0;
3d8fd385 2112#endif /* IXGBE_FCOE */
f800326d 2113 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
9a799d71 2114
fdabfc8a 2115 while (likely(total_rx_packets < budget)) {
f800326d
AD
2116 union ixgbe_adv_rx_desc *rx_desc;
2117 struct sk_buff *skb;
f800326d
AD
2118
2119 /* return some buffers to hardware, one at a time is too slow */
2120 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2121 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2122 cleaned_count = 0;
2123 }
2124
18806c9e 2125 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
f800326d
AD
2126
2127 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2128 break;
9a799d71 2129
f800326d
AD
2130 /*
2131 * This memory barrier is needed to keep us from reading
2132 * any other fields out of the rx_desc until we know the
2133 * RXD_STAT_DD bit is set
2134 */
2135 rmb();
9a799d71 2136
18806c9e
AD
2137 /* retrieve a buffer from the ring */
2138 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
f800326d 2139
18806c9e
AD
2140 /* exit if we failed to retrieve a buffer */
2141 if (!skb)
2142 break;
9a799d71 2143
9a799d71 2144 cleaned_count++;
f8212f97 2145
f800326d
AD
2146 /* place incomplete frames back on ring for completion */
2147 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2148 continue;
c267fc16 2149
f800326d
AD
2150 /* verify the packet layout is correct */
2151 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2152 continue;
9a799d71 2153
d2f4fbe2
AV
2154 /* probably a little skewed due to removing CRC */
2155 total_rx_bytes += skb->len;
d2f4fbe2 2156
8a0da21b
AD
2157 /* populate checksum, timestamp, VLAN, and protocol */
2158 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2159
332d4a7d
YZ
2160#ifdef IXGBE_FCOE
2161 /* if ddp, not passing to ULD unless for FCP_RSP or error */
57efd44c 2162 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
f56e0cb1 2163 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
4ffdf91a
MR
2164 /* include DDPed FCoE data */
2165 if (ddp_bytes > 0) {
2166 if (!mss) {
2167 mss = rx_ring->netdev->mtu -
2168 sizeof(struct fcoe_hdr) -
2169 sizeof(struct fc_frame_header) -
2170 sizeof(struct fcoe_crc_eof);
2171 if (mss > 512)
2172 mss &= ~511;
2173 }
2174 total_rx_bytes += ddp_bytes;
2175 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2176 mss);
2177 }
63d635b2
AD
2178 if (!ddp_bytes) {
2179 dev_kfree_skb_any(skb);
f800326d 2180 continue;
63d635b2 2181 }
3d8fd385 2182 }
f800326d 2183
332d4a7d 2184#endif /* IXGBE_FCOE */
8b80cda5 2185 skb_mark_napi_id(skb, &q_vector->napi);
8a0da21b 2186 ixgbe_rx_skb(q_vector, skb);
9a799d71 2187
f800326d 2188 /* update budget accounting */
f4de00ed 2189 total_rx_packets++;
fdabfc8a 2190 }
9a799d71 2191
c267fc16
AD
2192 u64_stats_update_begin(&rx_ring->syncp);
2193 rx_ring->stats.packets += total_rx_packets;
2194 rx_ring->stats.bytes += total_rx_bytes;
2195 u64_stats_update_end(&rx_ring->syncp);
bd198058
AD
2196 q_vector->rx.total_packets += total_rx_packets;
2197 q_vector->rx.total_bytes += total_rx_bytes;
4ff7fb12 2198
f800326d
AD
2199 if (cleaned_count)
2200 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2201
5a85e737 2202 return total_rx_packets;
9a799d71
AK
2203}
2204
e0d1095a 2205#ifdef CONFIG_NET_RX_BUSY_POLL
5a85e737
ET
2206/* must be called with local_bh_disable()d */
2207static int ixgbe_low_latency_recv(struct napi_struct *napi)
2208{
2209 struct ixgbe_q_vector *q_vector =
2210 container_of(napi, struct ixgbe_q_vector, napi);
2211 struct ixgbe_adapter *adapter = q_vector->adapter;
2212 struct ixgbe_ring *ring;
2213 int found = 0;
2214
2215 if (test_bit(__IXGBE_DOWN, &adapter->state))
2216 return LL_FLUSH_FAILED;
2217
2218 if (!ixgbe_qv_lock_poll(q_vector))
2219 return LL_FLUSH_BUSY;
2220
2221 ixgbe_for_each_ring(ring, q_vector->rx) {
2222 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
b4640030 2223#ifdef BP_EXTENDED_STATS
7e15b90f
ET
2224 if (found)
2225 ring->stats.cleaned += found;
2226 else
2227 ring->stats.misses++;
2228#endif
5a85e737
ET
2229 if (found)
2230 break;
2231 }
2232
2233 ixgbe_qv_unlock_poll(q_vector);
2234
2235 return found;
2236}
e0d1095a 2237#endif /* CONFIG_NET_RX_BUSY_POLL */
5a85e737 2238
9a799d71
AK
2239/**
2240 * ixgbe_configure_msix - Configure MSI-X hardware
2241 * @adapter: board private structure
2242 *
2243 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2244 * interrupts.
2245 **/
2246static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2247{
021230d4 2248 struct ixgbe_q_vector *q_vector;
49c7ffbe 2249 int v_idx;
021230d4 2250 u32 mask;
9a799d71 2251
8e34d1aa
AD
2252 /* Populate MSIX to EITR Select */
2253 if (adapter->num_vfs > 32) {
2254 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2255 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2256 }
2257
4df10466
JB
2258 /*
2259 * Populate the IVAR table and set the ITR values to the
021230d4
AV
2260 * corresponding register.
2261 */
49c7ffbe 2262 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
efe3d3c8 2263 struct ixgbe_ring *ring;
7a921c93 2264 q_vector = adapter->q_vector[v_idx];
021230d4 2265
a557928e 2266 ixgbe_for_each_ring(ring, q_vector->rx)
efe3d3c8
AD
2267 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
2268
a557928e 2269 ixgbe_for_each_ring(ring, q_vector->tx)
efe3d3c8
AD
2270 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
2271
fe49f04a 2272 ixgbe_write_eitr(q_vector);
9a799d71
AK
2273 }
2274
bd508178
AD
2275 switch (adapter->hw.mac.type) {
2276 case ixgbe_mac_82598EB:
e8e26350 2277 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
e8e9f696 2278 v_idx);
bd508178
AD
2279 break;
2280 case ixgbe_mac_82599EB:
b93a2226 2281 case ixgbe_mac_X540:
e8e26350 2282 ixgbe_set_ivar(adapter, -1, 1, v_idx);
bd508178 2283 break;
bd508178
AD
2284 default:
2285 break;
2286 }
021230d4
AV
2287 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
2288
41fb9248 2289 /* set up to autoclear timer, and the vectors */
021230d4 2290 mask = IXGBE_EIMS_ENABLE_MASK;
d5bf4f67
ET
2291 mask &= ~(IXGBE_EIMS_OTHER |
2292 IXGBE_EIMS_MAILBOX |
2293 IXGBE_EIMS_LSC);
2294
021230d4 2295 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
9a799d71
AK
2296}
2297
f494e8fa
AV
2298enum latency_range {
2299 lowest_latency = 0,
2300 low_latency = 1,
2301 bulk_latency = 2,
2302 latency_invalid = 255
2303};
2304
2305/**
2306 * ixgbe_update_itr - update the dynamic ITR value based on statistics
bd198058
AD
2307 * @q_vector: structure containing interrupt and ring information
2308 * @ring_container: structure containing ring performance data
f494e8fa
AV
2309 *
2310 * Stores a new ITR value based on packets and byte
2311 * counts during the last interrupt. The advantage of per interrupt
2312 * computation is faster updates and more accurate ITR for the current
2313 * traffic pattern. Constants in this function were computed
2314 * based on theoretical maximum wire speed and thresholds were set based
2315 * on testing data as well as attempting to minimize response time
2316 * while increasing bulk throughput.
2317 * this functionality is controlled by the InterruptThrottleRate module
2318 * parameter (see ixgbe_param.c)
2319 **/
bd198058
AD
2320static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2321 struct ixgbe_ring_container *ring_container)
f494e8fa 2322{
bd198058
AD
2323 int bytes = ring_container->total_bytes;
2324 int packets = ring_container->total_packets;
2325 u32 timepassed_us;
621bd70e 2326 u64 bytes_perint;
bd198058 2327 u8 itr_setting = ring_container->itr;
f494e8fa
AV
2328
2329 if (packets == 0)
bd198058 2330 return;
f494e8fa
AV
2331
2332 /* simple throttlerate management
621bd70e
AD
2333 * 0-10MB/s lowest (100000 ints/s)
2334 * 10-20MB/s low (20000 ints/s)
2335 * 20-1249MB/s bulk (8000 ints/s)
f494e8fa
AV
2336 */
2337 /* what was last interrupt timeslice? */
d5bf4f67 2338 timepassed_us = q_vector->itr >> 2;
bdbeefe8
DS
2339 if (timepassed_us == 0)
2340 return;
2341
f494e8fa
AV
2342 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2343
2344 switch (itr_setting) {
2345 case lowest_latency:
621bd70e 2346 if (bytes_perint > 10)
bd198058 2347 itr_setting = low_latency;
f494e8fa
AV
2348 break;
2349 case low_latency:
621bd70e 2350 if (bytes_perint > 20)
bd198058 2351 itr_setting = bulk_latency;
621bd70e 2352 else if (bytes_perint <= 10)
bd198058 2353 itr_setting = lowest_latency;
f494e8fa
AV
2354 break;
2355 case bulk_latency:
621bd70e 2356 if (bytes_perint <= 20)
bd198058 2357 itr_setting = low_latency;
f494e8fa
AV
2358 break;
2359 }
2360
bd198058
AD
2361 /* clear work counters since we have the values we need */
2362 ring_container->total_bytes = 0;
2363 ring_container->total_packets = 0;
2364
2365 /* write updated itr to ring container */
2366 ring_container->itr = itr_setting;
f494e8fa
AV
2367}
2368
509ee935
JB
2369/**
2370 * ixgbe_write_eitr - write EITR register in hardware specific way
fe49f04a 2371 * @q_vector: structure containing interrupt and ring information
509ee935
JB
2372 *
2373 * This function is made to be called by ethtool and by the driver
2374 * when it needs to update EITR registers at runtime. Hardware
2375 * specific quirks/differences are taken care of here.
2376 */
fe49f04a 2377void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
509ee935 2378{
fe49f04a 2379 struct ixgbe_adapter *adapter = q_vector->adapter;
509ee935 2380 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 2381 int v_idx = q_vector->v_idx;
5d967eb7 2382 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
fe49f04a 2383
bd508178
AD
2384 switch (adapter->hw.mac.type) {
2385 case ixgbe_mac_82598EB:
509ee935
JB
2386 /* must write high and low 16 bits to reset counter */
2387 itr_reg |= (itr_reg << 16);
bd508178
AD
2388 break;
2389 case ixgbe_mac_82599EB:
b93a2226 2390 case ixgbe_mac_X540:
509ee935
JB
2391 /*
2392 * set the WDIS bit to not clear the timer bits and cause an
2393 * immediate assertion of the interrupt
2394 */
2395 itr_reg |= IXGBE_EITR_CNT_WDIS;
bd508178
AD
2396 break;
2397 default:
2398 break;
509ee935
JB
2399 }
2400 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2401}
2402
bd198058 2403static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
f494e8fa 2404{
d5bf4f67 2405 u32 new_itr = q_vector->itr;
bd198058 2406 u8 current_itr;
f494e8fa 2407
bd198058
AD
2408 ixgbe_update_itr(q_vector, &q_vector->tx);
2409 ixgbe_update_itr(q_vector, &q_vector->rx);
f494e8fa 2410
08c8833b 2411 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
f494e8fa
AV
2412
2413 switch (current_itr) {
2414 /* counts and packets in update_itr are dependent on these numbers */
2415 case lowest_latency:
d5bf4f67 2416 new_itr = IXGBE_100K_ITR;
f494e8fa
AV
2417 break;
2418 case low_latency:
d5bf4f67 2419 new_itr = IXGBE_20K_ITR;
f494e8fa
AV
2420 break;
2421 case bulk_latency:
d5bf4f67 2422 new_itr = IXGBE_8K_ITR;
f494e8fa 2423 break;
bd198058
AD
2424 default:
2425 break;
f494e8fa
AV
2426 }
2427
d5bf4f67 2428 if (new_itr != q_vector->itr) {
fe49f04a 2429 /* do an exponential smoothing */
d5bf4f67
ET
2430 new_itr = (10 * new_itr * q_vector->itr) /
2431 ((9 * new_itr) + q_vector->itr);
509ee935 2432
bd198058 2433 /* save the algorithm value here */
5d967eb7 2434 q_vector->itr = new_itr;
fe49f04a
AD
2435
2436 ixgbe_write_eitr(q_vector);
f494e8fa 2437 }
f494e8fa
AV
2438}
2439
119fc60a 2440/**
de88eeeb 2441 * ixgbe_check_overtemp_subtask - check for over temperature
f0f9778d 2442 * @adapter: pointer to adapter
119fc60a 2443 **/
f0f9778d 2444static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
119fc60a 2445{
119fc60a
MC
2446 struct ixgbe_hw *hw = &adapter->hw;
2447 u32 eicr = adapter->interrupt_event;
2448
f0f9778d 2449 if (test_bit(__IXGBE_DOWN, &adapter->state))
7ca647bd
JP
2450 return;
2451
f0f9778d
AD
2452 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2453 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2454 return;
2455
2456 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2457
7ca647bd 2458 switch (hw->device_id) {
f0f9778d
AD
2459 case IXGBE_DEV_ID_82599_T3_LOM:
2460 /*
2461 * Since the warning interrupt is for both ports
2462 * we don't have to check if:
2463 * - This interrupt wasn't for our port.
2464 * - We may have missed the interrupt so always have to
2465 * check if we got a LSC
2466 */
2467 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2468 !(eicr & IXGBE_EICR_LSC))
2469 return;
2470
2471 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
3d292265 2472 u32 speed;
f0f9778d 2473 bool link_up = false;
7ca647bd 2474
3d292265 2475 hw->mac.ops.check_link(hw, &speed, &link_up, false);
7ca647bd 2476
f0f9778d
AD
2477 if (link_up)
2478 return;
2479 }
2480
2481 /* Check if this is not due to overtemp */
2482 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2483 return;
2484
2485 break;
7ca647bd
JP
2486 default:
2487 if (!(eicr & IXGBE_EICR_GPI_SDP0))
119fc60a 2488 return;
7ca647bd 2489 break;
119fc60a 2490 }
7ca647bd
JP
2491 e_crit(drv,
2492 "Network adapter has been stopped because it has over heated. "
2493 "Restart the computer. If the problem persists, "
2494 "power off the system and replace the adapter\n");
f0f9778d
AD
2495
2496 adapter->interrupt_event = 0;
119fc60a
MC
2497}
2498
0befdb3e
JB
2499static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2500{
2501 struct ixgbe_hw *hw = &adapter->hw;
2502
2503 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2504 (eicr & IXGBE_EICR_GPI_SDP1)) {
396e799c 2505 e_crit(probe, "Fan has stopped, replace the adapter\n");
0befdb3e
JB
2506 /* write to clear the interrupt */
2507 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2508 }
2509}
cf8280ee 2510
4f51bf70
JK
2511static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2512{
2513 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2514 return;
2515
2516 switch (adapter->hw.mac.type) {
2517 case ixgbe_mac_82599EB:
2518 /*
2519 * Need to check link state so complete overtemp check
2520 * on service task
2521 */
2522 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2523 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2524 adapter->interrupt_event = eicr;
2525 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2526 ixgbe_service_event_schedule(adapter);
2527 return;
2528 }
2529 return;
2530 case ixgbe_mac_X540:
2531 if (!(eicr & IXGBE_EICR_TS))
2532 return;
2533 break;
2534 default:
2535 return;
2536 }
2537
2538 e_crit(drv,
2539 "Network adapter has been stopped because it has over heated. "
2540 "Restart the computer. If the problem persists, "
2541 "power off the system and replace the adapter\n");
2542}
2543
e8e26350
PW
2544static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2545{
2546 struct ixgbe_hw *hw = &adapter->hw;
2547
73c4b7cd
AD
2548 if (eicr & IXGBE_EICR_GPI_SDP2) {
2549 /* Clear the interrupt */
2550 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
7086400d
AD
2551 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2552 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2553 ixgbe_service_event_schedule(adapter);
2554 }
73c4b7cd
AD
2555 }
2556
e8e26350
PW
2557 if (eicr & IXGBE_EICR_GPI_SDP1) {
2558 /* Clear the interrupt */
2559 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
7086400d
AD
2560 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2561 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2562 ixgbe_service_event_schedule(adapter);
2563 }
e8e26350
PW
2564 }
2565}
2566
cf8280ee
JB
2567static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2568{
2569 struct ixgbe_hw *hw = &adapter->hw;
2570
2571 adapter->lsc_int++;
2572 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2573 adapter->link_check_timeout = jiffies;
2574 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2575 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
8a0717f3 2576 IXGBE_WRITE_FLUSH(hw);
93c52dd0 2577 ixgbe_service_event_schedule(adapter);
cf8280ee
JB
2578 }
2579}
2580
fe49f04a
AD
2581static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2582 u64 qmask)
2583{
2584 u32 mask;
bd508178 2585 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 2586
bd508178
AD
2587 switch (hw->mac.type) {
2588 case ixgbe_mac_82598EB:
fe49f04a 2589 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
bd508178
AD
2590 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2591 break;
2592 case ixgbe_mac_82599EB:
b93a2226 2593 case ixgbe_mac_X540:
fe49f04a 2594 mask = (qmask & 0xFFFFFFFF);
bd508178
AD
2595 if (mask)
2596 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
fe49f04a 2597 mask = (qmask >> 32);
bd508178
AD
2598 if (mask)
2599 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2600 break;
2601 default:
2602 break;
fe49f04a
AD
2603 }
2604 /* skip the flush */
2605}
2606
2607static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
e8e9f696 2608 u64 qmask)
fe49f04a
AD
2609{
2610 u32 mask;
bd508178 2611 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 2612
bd508178
AD
2613 switch (hw->mac.type) {
2614 case ixgbe_mac_82598EB:
fe49f04a 2615 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
bd508178
AD
2616 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2617 break;
2618 case ixgbe_mac_82599EB:
b93a2226 2619 case ixgbe_mac_X540:
fe49f04a 2620 mask = (qmask & 0xFFFFFFFF);
bd508178
AD
2621 if (mask)
2622 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
fe49f04a 2623 mask = (qmask >> 32);
bd508178
AD
2624 if (mask)
2625 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2626 break;
2627 default:
2628 break;
fe49f04a
AD
2629 }
2630 /* skip the flush */
2631}
2632
021230d4 2633/**
2c4af694
AD
2634 * ixgbe_irq_enable - Enable default interrupt generation settings
2635 * @adapter: board private structure
021230d4 2636 **/
2c4af694
AD
2637static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2638 bool flush)
9a799d71 2639{
2c4af694 2640 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
9a799d71 2641
2c4af694
AD
2642 /* don't reenable LSC while waiting for link */
2643 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2644 mask &= ~IXGBE_EIMS_LSC;
9a799d71 2645
2c4af694 2646 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
4f51bf70
JK
2647 switch (adapter->hw.mac.type) {
2648 case ixgbe_mac_82599EB:
2649 mask |= IXGBE_EIMS_GPI_SDP0;
2650 break;
2651 case ixgbe_mac_X540:
2652 mask |= IXGBE_EIMS_TS;
2653 break;
2654 default:
2655 break;
2656 }
2c4af694
AD
2657 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2658 mask |= IXGBE_EIMS_GPI_SDP1;
2659 switch (adapter->hw.mac.type) {
2660 case ixgbe_mac_82599EB:
2c4af694
AD
2661 mask |= IXGBE_EIMS_GPI_SDP1;
2662 mask |= IXGBE_EIMS_GPI_SDP2;
858bc081
DS
2663 case ixgbe_mac_X540:
2664 mask |= IXGBE_EIMS_ECC;
2c4af694
AD
2665 mask |= IXGBE_EIMS_MAILBOX;
2666 break;
2667 default:
2668 break;
9a799d71 2669 }
db0677fa 2670
db0677fa
JK
2671 if (adapter->hw.mac.type == ixgbe_mac_X540)
2672 mask |= IXGBE_EIMS_TIMESYNC;
db0677fa 2673
2c4af694
AD
2674 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2675 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2676 mask |= IXGBE_EIMS_FLOW_DIR;
9a799d71 2677
2c4af694
AD
2678 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2679 if (queues)
2680 ixgbe_irq_enable_queues(adapter, ~0);
2681 if (flush)
2682 IXGBE_WRITE_FLUSH(&adapter->hw);
9a799d71
AK
2683}
2684
2c4af694 2685static irqreturn_t ixgbe_msix_other(int irq, void *data)
f0848276 2686{
a65151ba 2687 struct ixgbe_adapter *adapter = data;
9a799d71 2688 struct ixgbe_hw *hw = &adapter->hw;
54037505 2689 u32 eicr;
91281fd3 2690
54037505
DS
2691 /*
2692 * Workaround for Silicon errata. Use clear-by-write instead
2693 * of clear-by-read. Reading with EICS will return the
2694 * interrupt causes without clearing, which later be done
2695 * with the write to EICR.
2696 */
2697 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
d87d8307
JK
2698
2699 /* The lower 16bits of the EICR register are for the queue interrupts
2700 * which should be masked here in order to not accidently clear them if
2701 * the bits are high when ixgbe_msix_other is called. There is a race
2702 * condition otherwise which results in possible performance loss
2703 * especially if the ixgbe_msix_other interrupt is triggering
2704 * consistently (as it would when PPS is turned on for the X540 device)
2705 */
2706 eicr &= 0xFFFF0000;
2707
54037505 2708 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
33cf09c9 2709
cf8280ee
JB
2710 if (eicr & IXGBE_EICR_LSC)
2711 ixgbe_check_lsc(adapter);
f0848276 2712
1cdd1ec8
GR
2713 if (eicr & IXGBE_EICR_MAILBOX)
2714 ixgbe_msg_task(adapter);
efe3d3c8 2715
bd508178
AD
2716 switch (hw->mac.type) {
2717 case ixgbe_mac_82599EB:
b93a2226 2718 case ixgbe_mac_X540:
d773ce2d
DS
2719 if (eicr & IXGBE_EICR_ECC) {
2720 e_info(link, "Received ECC Err, initiating reset\n");
2721 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2722 ixgbe_service_event_schedule(adapter);
2723 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2724 }
c4cf55e5
PWJ
2725 /* Handle Flow Director Full threshold interrupt */
2726 if (eicr & IXGBE_EICR_FLOW_DIR) {
d034acf1 2727 int reinit_count = 0;
c4cf55e5 2728 int i;
c4cf55e5 2729 for (i = 0; i < adapter->num_tx_queues; i++) {
d034acf1 2730 struct ixgbe_ring *ring = adapter->tx_ring[i];
7d637bcc 2731 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
d034acf1
AD
2732 &ring->state))
2733 reinit_count++;
2734 }
2735 if (reinit_count) {
2736 /* no more flow director interrupts until after init */
2737 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
d034acf1
AD
2738 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2739 ixgbe_service_event_schedule(adapter);
c4cf55e5
PWJ
2740 }
2741 }
f0f9778d 2742 ixgbe_check_sfp_event(adapter, eicr);
4f51bf70 2743 ixgbe_check_overtemp_event(adapter, eicr);
bd508178
AD
2744 break;
2745 default:
2746 break;
c4cf55e5 2747 }
f0848276 2748
bd508178 2749 ixgbe_check_fan_failure(adapter, eicr);
db0677fa 2750
db0677fa
JK
2751 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2752 ixgbe_ptp_check_pps_event(adapter, eicr);
efe3d3c8 2753
7086400d 2754 /* re-enable the original interrupt state, no lsc, no queues */
d4f80882 2755 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2c4af694 2756 ixgbe_irq_enable(adapter, false, false);
f0848276 2757
9a799d71 2758 return IRQ_HANDLED;
f0848276 2759}
91281fd3 2760
4ff7fb12 2761static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
91281fd3 2762{
021230d4 2763 struct ixgbe_q_vector *q_vector = data;
91281fd3 2764
9b471446 2765 /* EIAM disabled interrupts (on this vector) for us */
91281fd3 2766
4ff7fb12
AD
2767 if (q_vector->rx.ring || q_vector->tx.ring)
2768 napi_schedule(&q_vector->napi);
91281fd3 2769
9a799d71 2770 return IRQ_HANDLED;
91281fd3
AD
2771}
2772
eb01b975
AD
2773/**
2774 * ixgbe_poll - NAPI Rx polling callback
2775 * @napi: structure for representing this polling device
2776 * @budget: how many packets driver is allowed to clean
2777 *
2778 * This function is used for legacy and MSI, NAPI mode
2779 **/
8af3c33f 2780int ixgbe_poll(struct napi_struct *napi, int budget)
eb01b975
AD
2781{
2782 struct ixgbe_q_vector *q_vector =
2783 container_of(napi, struct ixgbe_q_vector, napi);
2784 struct ixgbe_adapter *adapter = q_vector->adapter;
2785 struct ixgbe_ring *ring;
2786 int per_ring_budget;
2787 bool clean_complete = true;
2788
2789#ifdef CONFIG_IXGBE_DCA
2790 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2791 ixgbe_update_dca(q_vector);
2792#endif
2793
2794 ixgbe_for_each_ring(ring, q_vector->tx)
2795 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2796
5a85e737
ET
2797 if (!ixgbe_qv_lock_napi(q_vector))
2798 return budget;
2799
eb01b975
AD
2800 /* attempt to distribute budget to each queue fairly, but don't allow
2801 * the budget to go below 1 because we'll exit polling */
2802 if (q_vector->rx.count > 1)
2803 per_ring_budget = max(budget/q_vector->rx.count, 1);
2804 else
2805 per_ring_budget = budget;
2806
2807 ixgbe_for_each_ring(ring, q_vector->rx)
5a85e737
ET
2808 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2809 per_ring_budget) < per_ring_budget);
eb01b975 2810
5a85e737 2811 ixgbe_qv_unlock_napi(q_vector);
eb01b975
AD
2812 /* If all work not completed, return budget and keep polling */
2813 if (!clean_complete)
2814 return budget;
2815
2816 /* all work done, exit the polling mode */
2817 napi_complete(napi);
2818 if (adapter->rx_itr_setting & 1)
2819 ixgbe_set_itr(q_vector);
2820 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2821 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2822
2823 return 0;
2824}
2825
021230d4
AV
2826/**
2827 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2828 * @adapter: board private structure
2829 *
2830 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2831 * interrupts from the kernel.
2832 **/
2833static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2834{
2835 struct net_device *netdev = adapter->netdev;
207867f5 2836 int vector, err;
e8e9f696 2837 int ri = 0, ti = 0;
021230d4 2838
49c7ffbe 2839 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
d0759ebb 2840 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
207867f5 2841 struct msix_entry *entry = &adapter->msix_entries[vector];
cb13fc20 2842
4ff7fb12 2843 if (q_vector->tx.ring && q_vector->rx.ring) {
9fe93afd 2844 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
4ff7fb12
AD
2845 "%s-%s-%d", netdev->name, "TxRx", ri++);
2846 ti++;
2847 } else if (q_vector->rx.ring) {
9fe93afd 2848 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
4ff7fb12
AD
2849 "%s-%s-%d", netdev->name, "rx", ri++);
2850 } else if (q_vector->tx.ring) {
9fe93afd 2851 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
4ff7fb12 2852 "%s-%s-%d", netdev->name, "tx", ti++);
d0759ebb
AD
2853 } else {
2854 /* skip this unused q_vector */
2855 continue;
32aa77a4 2856 }
207867f5
AD
2857 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2858 q_vector->name, q_vector);
9a799d71 2859 if (err) {
396e799c 2860 e_err(probe, "request_irq failed for MSIX interrupt "
849c4542 2861 "Error: %d\n", err);
021230d4 2862 goto free_queue_irqs;
9a799d71 2863 }
207867f5
AD
2864 /* If Flow Director is enabled, set interrupt affinity */
2865 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2866 /* assign the mask for this irq */
2867 irq_set_affinity_hint(entry->vector,
de88eeeb 2868 &q_vector->affinity_mask);
207867f5 2869 }
9a799d71
AK
2870 }
2871
021230d4 2872 err = request_irq(adapter->msix_entries[vector].vector,
2c4af694 2873 ixgbe_msix_other, 0, netdev->name, adapter);
9a799d71 2874 if (err) {
de88eeeb 2875 e_err(probe, "request_irq for msix_other failed: %d\n", err);
021230d4 2876 goto free_queue_irqs;
9a799d71
AK
2877 }
2878
9a799d71
AK
2879 return 0;
2880
021230d4 2881free_queue_irqs:
207867f5
AD
2882 while (vector) {
2883 vector--;
2884 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2885 NULL);
2886 free_irq(adapter->msix_entries[vector].vector,
2887 adapter->q_vector[vector]);
2888 }
021230d4
AV
2889 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2890 pci_disable_msix(adapter->pdev);
9a799d71
AK
2891 kfree(adapter->msix_entries);
2892 adapter->msix_entries = NULL;
9a799d71
AK
2893 return err;
2894}
2895
2896/**
021230d4 2897 * ixgbe_intr - legacy mode Interrupt Handler
9a799d71
AK
2898 * @irq: interrupt number
2899 * @data: pointer to a network interface device structure
9a799d71
AK
2900 **/
2901static irqreturn_t ixgbe_intr(int irq, void *data)
2902{
a65151ba 2903 struct ixgbe_adapter *adapter = data;
9a799d71 2904 struct ixgbe_hw *hw = &adapter->hw;
7a921c93 2905 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
9a799d71
AK
2906 u32 eicr;
2907
54037505 2908 /*
24ddd967 2909 * Workaround for silicon errata #26 on 82598. Mask the interrupt
54037505
DS
2910 * before the read of EICR.
2911 */
2912 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2913
021230d4 2914 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
52f33af8 2915 * therefore no explicit interrupt disable is necessary */
021230d4 2916 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
f47cf66e 2917 if (!eicr) {
6af3b9eb
ET
2918 /*
2919 * shared interrupt alert!
f47cf66e 2920 * make sure interrupts are enabled because the read will
6af3b9eb
ET
2921 * have disabled interrupts due to EIAM
2922 * finish the workaround of silicon errata on 82598. Unmask
2923 * the interrupt that we masked before the EICR read.
2924 */
2925 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2926 ixgbe_irq_enable(adapter, true, true);
9a799d71 2927 return IRQ_NONE; /* Not our interrupt */
f47cf66e 2928 }
9a799d71 2929
cf8280ee
JB
2930 if (eicr & IXGBE_EICR_LSC)
2931 ixgbe_check_lsc(adapter);
021230d4 2932
bd508178
AD
2933 switch (hw->mac.type) {
2934 case ixgbe_mac_82599EB:
e8e26350 2935 ixgbe_check_sfp_event(adapter, eicr);
0ccb974d
DS
2936 /* Fall through */
2937 case ixgbe_mac_X540:
d773ce2d
DS
2938 if (eicr & IXGBE_EICR_ECC) {
2939 e_info(link, "Received ECC Err, initiating reset\n");
2940 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2941 ixgbe_service_event_schedule(adapter);
2942 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2943 }
4f51bf70 2944 ixgbe_check_overtemp_event(adapter, eicr);
bd508178
AD
2945 break;
2946 default:
2947 break;
2948 }
e8e26350 2949
0befdb3e 2950 ixgbe_check_fan_failure(adapter, eicr);
db0677fa
JK
2951 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2952 ixgbe_ptp_check_pps_event(adapter, eicr);
0befdb3e 2953
b9f6ed2b
AD
2954 /* would disable interrupts here but EIAM disabled it */
2955 napi_schedule(&q_vector->napi);
9a799d71 2956
6af3b9eb
ET
2957 /*
2958 * re-enable link(maybe) and non-queue interrupts, no flush.
2959 * ixgbe_poll will re-enable the queue interrupts
2960 */
6af3b9eb
ET
2961 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2962 ixgbe_irq_enable(adapter, false, false);
2963
9a799d71
AK
2964 return IRQ_HANDLED;
2965}
2966
2967/**
2968 * ixgbe_request_irq - initialize interrupts
2969 * @adapter: board private structure
2970 *
2971 * Attempts to configure interrupts using the best available
2972 * capabilities of the hardware and kernel.
2973 **/
021230d4 2974static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
9a799d71
AK
2975{
2976 struct net_device *netdev = adapter->netdev;
021230d4 2977 int err;
9a799d71 2978
4cc6df29 2979 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
021230d4 2980 err = ixgbe_request_msix_irqs(adapter);
4cc6df29 2981 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
a0607fd3 2982 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
a65151ba 2983 netdev->name, adapter);
4cc6df29 2984 else
a0607fd3 2985 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
a65151ba 2986 netdev->name, adapter);
9a799d71 2987
de88eeeb 2988 if (err)
396e799c 2989 e_err(probe, "request_irq failed, Error %d\n", err);
9a799d71 2990
9a799d71
AK
2991 return err;
2992}
2993
2994static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2995{
49c7ffbe 2996 int vector;
9a799d71 2997
49c7ffbe
AD
2998 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
2999 free_irq(adapter->pdev->irq, adapter);
3000 return;
3001 }
4cc6df29 3002
49c7ffbe
AD
3003 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
3004 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
3005 struct msix_entry *entry = &adapter->msix_entries[vector];
894ff7cf 3006
49c7ffbe
AD
3007 /* free only the irqs that were actually requested */
3008 if (!q_vector->rx.ring && !q_vector->tx.ring)
3009 continue;
207867f5 3010
49c7ffbe
AD
3011 /* clear the affinity_mask in the IRQ descriptor */
3012 irq_set_affinity_hint(entry->vector, NULL);
3013
3014 free_irq(entry->vector, q_vector);
9a799d71 3015 }
49c7ffbe
AD
3016
3017 free_irq(adapter->msix_entries[vector++].vector, adapter);
9a799d71
AK
3018}
3019
22d5a71b
JB
3020/**
3021 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
3022 * @adapter: board private structure
3023 **/
3024static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
3025{
bd508178
AD
3026 switch (adapter->hw.mac.type) {
3027 case ixgbe_mac_82598EB:
835462fc 3028 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
bd508178
AD
3029 break;
3030 case ixgbe_mac_82599EB:
b93a2226 3031 case ixgbe_mac_X540:
835462fc
NS
3032 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
3033 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
22d5a71b 3034 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
bd508178
AD
3035 break;
3036 default:
3037 break;
22d5a71b
JB
3038 }
3039 IXGBE_WRITE_FLUSH(&adapter->hw);
3040 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
49c7ffbe
AD
3041 int vector;
3042
3043 for (vector = 0; vector < adapter->num_q_vectors; vector++)
3044 synchronize_irq(adapter->msix_entries[vector].vector);
3045
3046 synchronize_irq(adapter->msix_entries[vector++].vector);
22d5a71b
JB
3047 } else {
3048 synchronize_irq(adapter->pdev->irq);
3049 }
3050}
3051
9a799d71
AK
3052/**
3053 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
3054 *
3055 **/
3056static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
3057{
d5bf4f67 3058 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
9a799d71 3059
d5bf4f67 3060 ixgbe_write_eitr(q_vector);
9a799d71 3061
e8e26350
PW
3062 ixgbe_set_ivar(adapter, 0, 0, 0);
3063 ixgbe_set_ivar(adapter, 1, 0, 0);
021230d4 3064
396e799c 3065 e_info(hw, "Legacy interrupt IVAR setup done\n");
9a799d71
AK
3066}
3067
43e69bf0
AD
3068/**
3069 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
3070 * @adapter: board private structure
3071 * @ring: structure containing ring specific data
3072 *
3073 * Configure the Tx descriptor ring after a reset.
3074 **/
84418e3b
AD
3075void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
3076 struct ixgbe_ring *ring)
43e69bf0
AD
3077{
3078 struct ixgbe_hw *hw = &adapter->hw;
3079 u64 tdba = ring->dma;
2f1860b8 3080 int wait_loop = 10;
b88c6de2 3081 u32 txdctl = IXGBE_TXDCTL_ENABLE;
bf29ee6c 3082 u8 reg_idx = ring->reg_idx;
43e69bf0 3083
2f1860b8 3084 /* disable queue to avoid issues while updating state */
b88c6de2 3085 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2f1860b8
AD
3086 IXGBE_WRITE_FLUSH(hw);
3087
43e69bf0 3088 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
e8e9f696 3089 (tdba & DMA_BIT_MASK(32)));
43e69bf0
AD
3090 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
3091 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
3092 ring->count * sizeof(union ixgbe_adv_tx_desc));
3093 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
3094 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2a1a091c 3095 ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
43e69bf0 3096
b88c6de2
AD
3097 /*
3098 * set WTHRESH to encourage burst writeback, it should not be set
67da097e
ET
3099 * higher than 1 when:
3100 * - ITR is 0 as it could cause false TX hangs
3101 * - ITR is set to > 100k int/sec and BQL is enabled
b88c6de2
AD
3102 *
3103 * In order to avoid issues WTHRESH + PTHRESH should always be equal
3104 * to or less than the number of on chip descriptors, which is
3105 * currently 40.
3106 */
67da097e
ET
3107#if IS_ENABLED(CONFIG_BQL)
3108 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3109#else
e954b374 3110 if (!ring->q_vector || (ring->q_vector->itr < 8))
67da097e 3111#endif
b88c6de2
AD
3112 txdctl |= (1 << 16); /* WTHRESH = 1 */
3113 else
3114 txdctl |= (8 << 16); /* WTHRESH = 8 */
3115
e954b374
AD
3116 /*
3117 * Setting PTHRESH to 32 both improves performance
3118 * and avoids a TX hang with DFP enabled
3119 */
b88c6de2
AD
3120 txdctl |= (1 << 8) | /* HTHRESH = 1 */
3121 32; /* PTHRESH = 32 */
2f1860b8
AD
3122
3123 /* reinitialize flowdirector state */
39cb681b 3124 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
ee9e0f0b
AD
3125 ring->atr_sample_rate = adapter->atr_sample_rate;
3126 ring->atr_count = 0;
3127 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3128 } else {
3129 ring->atr_sample_rate = 0;
3130 }
2f1860b8 3131
fd786b7b
AD
3132 /* initialize XPS */
3133 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3134 struct ixgbe_q_vector *q_vector = ring->q_vector;
3135
3136 if (q_vector)
2a47fa45 3137 netif_set_xps_queue(ring->netdev,
fd786b7b
AD
3138 &q_vector->affinity_mask,
3139 ring->queue_index);
3140 }
3141
c84d324c
JF
3142 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3143
2f1860b8 3144 /* enable queue */
2f1860b8
AD
3145 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3146
3147 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3148 if (hw->mac.type == ixgbe_mac_82598EB &&
3149 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3150 return;
3151
3152 /* poll to verify queue is enabled */
3153 do {
032b4325 3154 usleep_range(1000, 2000);
2f1860b8
AD
3155 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3156 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3157 if (!wait_loop)
3158 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
43e69bf0
AD
3159}
3160
120ff942
AD
3161static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3162{
3163 struct ixgbe_hw *hw = &adapter->hw;
671c0adb 3164 u32 rttdcs, mtqc;
8b1c0b24 3165 u8 tcs = netdev_get_num_tc(adapter->netdev);
120ff942
AD
3166
3167 if (hw->mac.type == ixgbe_mac_82598EB)
3168 return;
3169
3170 /* disable the arbiter while setting MTQC */
3171 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3172 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3173 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3174
3175 /* set transmit pool layout */
671c0adb
AD
3176 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3177 mtqc = IXGBE_MTQC_VT_ENA;
3178 if (tcs > 4)
3179 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3180 else if (tcs > 1)
3181 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3182 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3183 mtqc |= IXGBE_MTQC_32VF;
3184 else
3185 mtqc |= IXGBE_MTQC_64VF;
3186 } else {
3187 if (tcs > 4)
3188 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3189 else if (tcs > 1)
3190 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
8b1c0b24 3191 else
671c0adb
AD
3192 mtqc = IXGBE_MTQC_64Q_1PB;
3193 }
120ff942 3194
671c0adb 3195 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
120ff942 3196
671c0adb
AD
3197 /* Enable Security TX Buffer IFG for multiple pb */
3198 if (tcs) {
3199 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3200 sectx |= IXGBE_SECTX_DCB;
3201 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
120ff942
AD
3202 }
3203
3204 /* re-enable the arbiter */
3205 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3206 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3207}
3208
9a799d71 3209/**
3a581073 3210 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
9a799d71
AK
3211 * @adapter: board private structure
3212 *
3213 * Configure the Tx unit of the MAC after a reset.
3214 **/
3215static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3216{
2f1860b8
AD
3217 struct ixgbe_hw *hw = &adapter->hw;
3218 u32 dmatxctl;
43e69bf0 3219 u32 i;
9a799d71 3220
2f1860b8
AD
3221 ixgbe_setup_mtqc(adapter);
3222
3223 if (hw->mac.type != ixgbe_mac_82598EB) {
3224 /* DMATXCTL.EN must be before Tx queues are enabled */
3225 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3226 dmatxctl |= IXGBE_DMATXCTL_TE;
3227 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3228 }
3229
9a799d71 3230 /* Setup the HW Tx Head and Tail descriptor pointers */
43e69bf0
AD
3231 for (i = 0; i < adapter->num_tx_queues; i++)
3232 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
9a799d71
AK
3233}
3234
3ebe8fde
AD
3235static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3236 struct ixgbe_ring *ring)
3237{
3238 struct ixgbe_hw *hw = &adapter->hw;
3239 u8 reg_idx = ring->reg_idx;
3240 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3241
3242 srrctl |= IXGBE_SRRCTL_DROP_EN;
3243
3244 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3245}
3246
3247static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3248 struct ixgbe_ring *ring)
3249{
3250 struct ixgbe_hw *hw = &adapter->hw;
3251 u8 reg_idx = ring->reg_idx;
3252 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3253
3254 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3255
3256 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3257}
3258
3259#ifdef CONFIG_IXGBE_DCB
3260void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3261#else
3262static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3263#endif
3264{
3265 int i;
3266 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3267
3268 if (adapter->ixgbe_ieee_pfc)
3269 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3270
3271 /*
3272 * We should set the drop enable bit if:
3273 * SR-IOV is enabled
3274 * or
3275 * Number of Rx queues > 1 and flow control is disabled
3276 *
3277 * This allows us to avoid head of line blocking for security
3278 * and performance reasons.
3279 */
3280 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3281 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3282 for (i = 0; i < adapter->num_rx_queues; i++)
3283 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3284 } else {
3285 for (i = 0; i < adapter->num_rx_queues; i++)
3286 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3287 }
3288}
3289
e8e26350 3290#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
cc41ac7c 3291
a6616b42 3292static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
e8e9f696 3293 struct ixgbe_ring *rx_ring)
cc41ac7c 3294{
45e9baa5 3295 struct ixgbe_hw *hw = &adapter->hw;
cc41ac7c 3296 u32 srrctl;
bf29ee6c 3297 u8 reg_idx = rx_ring->reg_idx;
3be1adfb 3298
45e9baa5
AD
3299 if (hw->mac.type == ixgbe_mac_82598EB) {
3300 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
cc41ac7c 3301
45e9baa5
AD
3302 /*
3303 * if VMDq is not active we must program one srrctl register
3304 * per RSS queue since we have enabled RDRXCTL.MVMEN
3305 */
3306 reg_idx &= mask;
3307 }
cc41ac7c 3308
45e9baa5
AD
3309 /* configure header buffer length, needed for RSC */
3310 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
afafd5b0 3311
45e9baa5 3312 /* configure the packet buffer length */
f800326d 3313 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
45e9baa5
AD
3314
3315 /* configure descriptor type */
f800326d 3316 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
e8e26350 3317
45e9baa5 3318 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
cc41ac7c 3319}
9a799d71 3320
05abb126 3321static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
0cefafad 3322{
05abb126
AD
3323 struct ixgbe_hw *hw = &adapter->hw;
3324 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
e8e9f696
JP
3325 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3326 0x6A3E67EA, 0x14364D17, 0x3BED200D};
05abb126
AD
3327 u32 mrqc = 0, reta = 0;
3328 u32 rxcsum;
3329 int i, j;
671c0adb
AD
3330 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
3331
671c0adb
AD
3332 /*
3333 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3334 * make full use of any rings they may have. We will use the
3335 * PSRTYPE register to control how many rings we use within the PF.
3336 */
3337 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3338 rss_i = 2;
0cefafad 3339
05abb126
AD
3340 /* Fill out hash function seeds */
3341 for (i = 0; i < 10; i++)
3342 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
3343
3344 /* Fill out redirection table */
3345 for (i = 0, j = 0; i < 128; i++, j++) {
671c0adb 3346 if (j == rss_i)
05abb126
AD
3347 j = 0;
3348 /* reta = 4-byte sliding window of
3349 * 0x00..(indices-1)(indices-1)00..etc. */
3350 reta = (reta << 8) | (j * 0x11);
3351 if ((i & 3) == 3)
3352 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3353 }
0cefafad 3354
05abb126
AD
3355 /* Disable indicating checksum in descriptor, enables RSS hash */
3356 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3357 rxcsum |= IXGBE_RXCSUM_PCSD;
3358 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3359
671c0adb 3360 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
fbe7ca7f 3361 if (adapter->ring_feature[RING_F_RSS].mask)
671c0adb 3362 mrqc = IXGBE_MRQC_RSSEN;
8b1c0b24 3363 } else {
671c0adb
AD
3364 u8 tcs = netdev_get_num_tc(adapter->netdev);
3365
3366 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3367 if (tcs > 4)
3368 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3369 else if (tcs > 1)
3370 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3371 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3372 mrqc = IXGBE_MRQC_VMDQRSS32EN;
8b1c0b24 3373 else
671c0adb
AD
3374 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3375 } else {
3376 if (tcs > 4)
8b1c0b24 3377 mrqc = IXGBE_MRQC_RTRSS8TCEN;
671c0adb
AD
3378 else if (tcs > 1)
3379 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3380 else
3381 mrqc = IXGBE_MRQC_RSSEN;
8b1c0b24 3382 }
0cefafad
JB
3383 }
3384
05abb126 3385 /* Perform hash on these packet types */
671c0adb
AD
3386 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3387 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3388 IXGBE_MRQC_RSS_FIELD_IPV6 |
3389 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
05abb126 3390
ef6afc0c
AD
3391 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3392 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3393 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3394 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3395
05abb126 3396 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
0cefafad
JB
3397}
3398
bb5a9ad2
NS
3399/**
3400 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3401 * @adapter: address of board private structure
3402 * @index: index of ring to set
bb5a9ad2 3403 **/
082757af 3404static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
7367096a 3405 struct ixgbe_ring *ring)
bb5a9ad2 3406{
bb5a9ad2 3407 struct ixgbe_hw *hw = &adapter->hw;
bb5a9ad2 3408 u32 rscctrl;
bf29ee6c 3409 u8 reg_idx = ring->reg_idx;
7367096a 3410
7d637bcc 3411 if (!ring_is_rsc_enabled(ring))
7367096a 3412 return;
bb5a9ad2 3413
7367096a 3414 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
bb5a9ad2
NS
3415 rscctrl |= IXGBE_RSCCTL_RSCEN;
3416 /*
3417 * we must limit the number of descriptors so that the
3418 * total size of max desc * buf_len is not greater
642c680e 3419 * than 65536
bb5a9ad2 3420 */
f800326d 3421 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
7367096a 3422 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
bb5a9ad2
NS
3423}
3424
9e10e045
AD
3425#define IXGBE_MAX_RX_DESC_POLL 10
3426static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3427 struct ixgbe_ring *ring)
3428{
3429 struct ixgbe_hw *hw = &adapter->hw;
9e10e045
AD
3430 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3431 u32 rxdctl;
bf29ee6c 3432 u8 reg_idx = ring->reg_idx;
9e10e045 3433
b0483c8f
MR
3434 if (ixgbe_removed(hw->hw_addr))
3435 return;
9e10e045
AD
3436 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3437 if (hw->mac.type == ixgbe_mac_82598EB &&
3438 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3439 return;
3440
3441 do {
032b4325 3442 usleep_range(1000, 2000);
9e10e045
AD
3443 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3444 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3445
3446 if (!wait_loop) {
3447 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3448 "the polling period\n", reg_idx);
3449 }
3450}
3451
2d39d576
YZ
3452void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3453 struct ixgbe_ring *ring)
3454{
3455 struct ixgbe_hw *hw = &adapter->hw;
3456 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3457 u32 rxdctl;
3458 u8 reg_idx = ring->reg_idx;
3459
b0483c8f
MR
3460 if (ixgbe_removed(hw->hw_addr))
3461 return;
2d39d576
YZ
3462 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3463 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3464
3465 /* write value back with RXDCTL.ENABLE bit cleared */
3466 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3467
3468 if (hw->mac.type == ixgbe_mac_82598EB &&
3469 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3470 return;
3471
3472 /* the hardware may take up to 100us to really disable the rx queue */
3473 do {
3474 udelay(10);
3475 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3476 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3477
3478 if (!wait_loop) {
3479 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3480 "the polling period\n", reg_idx);
3481 }
3482}
3483
84418e3b
AD
3484void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3485 struct ixgbe_ring *ring)
acd37177
AD
3486{
3487 struct ixgbe_hw *hw = &adapter->hw;
3488 u64 rdba = ring->dma;
9e10e045 3489 u32 rxdctl;
bf29ee6c 3490 u8 reg_idx = ring->reg_idx;
acd37177 3491
9e10e045
AD
3492 /* disable queue to avoid issues while updating state */
3493 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2d39d576 3494 ixgbe_disable_rx_queue(adapter, ring);
9e10e045 3495
acd37177
AD
3496 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3497 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3498 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3499 ring->count * sizeof(union ixgbe_adv_rx_desc));
3500 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3501 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2a1a091c 3502 ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
9e10e045
AD
3503
3504 ixgbe_configure_srrctl(adapter, ring);
3505 ixgbe_configure_rscctl(adapter, ring);
3506
3507 if (hw->mac.type == ixgbe_mac_82598EB) {
3508 /*
3509 * enable cache line friendly hardware writes:
3510 * PTHRESH=32 descriptors (half the internal cache),
3511 * this also removes ugly rx_no_buffer_count increment
3512 * HTHRESH=4 descriptors (to minimize latency on fetch)
3513 * WTHRESH=8 burst writeback up to two cache lines
3514 */
3515 rxdctl &= ~0x3FFFFF;
3516 rxdctl |= 0x080420;
3517 }
3518
3519 /* enable receive descriptor ring */
3520 rxdctl |= IXGBE_RXDCTL_ENABLE;
3521 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3522
3523 ixgbe_rx_desc_queue_enable(adapter, ring);
7d4987de 3524 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
acd37177
AD
3525}
3526
48654521
AD
3527static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3528{
3529 struct ixgbe_hw *hw = &adapter->hw;
fbe7ca7f 3530 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
2a47fa45 3531 u16 pool;
48654521
AD
3532
3533 /* PSRTYPE must be initialized in non 82598 adapters */
3534 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
e8e9f696
JP
3535 IXGBE_PSRTYPE_UDPHDR |
3536 IXGBE_PSRTYPE_IPV4HDR |
48654521 3537 IXGBE_PSRTYPE_L2HDR |
e8e9f696 3538 IXGBE_PSRTYPE_IPV6HDR;
48654521
AD
3539
3540 if (hw->mac.type == ixgbe_mac_82598EB)
3541 return;
3542
fbe7ca7f
AD
3543 if (rss_i > 3)
3544 psrtype |= 2 << 29;
3545 else if (rss_i > 1)
3546 psrtype |= 1 << 29;
48654521 3547
2a47fa45
JF
3548 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3549 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
48654521
AD
3550}
3551
f5b4a52e
AD
3552static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3553{
3554 struct ixgbe_hw *hw = &adapter->hw;
f5b4a52e 3555 u32 reg_offset, vf_shift;
435b19f6 3556 u32 gcr_ext, vmdctl;
de4c7f65 3557 int i;
f5b4a52e
AD
3558
3559 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3560 return;
3561
3562 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
435b19f6
AD
3563 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3564 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
1d9c0bfd 3565 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
435b19f6
AD
3566 vmdctl |= IXGBE_VT_CTL_REPLEN;
3567 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
f5b4a52e 3568
1d9c0bfd
AD
3569 vf_shift = VMDQ_P(0) % 32;
3570 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
f5b4a52e
AD
3571
3572 /* Enable only the PF's pool for Tx/Rx */
435b19f6
AD
3573 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3574 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3575 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3576 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
9b735984
GR
3577 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3578 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
f5b4a52e
AD
3579
3580 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
1d9c0bfd 3581 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
f5b4a52e
AD
3582
3583 /*
3584 * Set up VF register offsets for selected VT Mode,
3585 * i.e. 32 or 64 VFs for SR-IOV
3586 */
73079ea0
AD
3587 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3588 case IXGBE_82599_VMDQ_8Q_MASK:
3589 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3590 break;
3591 case IXGBE_82599_VMDQ_4Q_MASK:
3592 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3593 break;
3594 default:
3595 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3596 break;
3597 }
3598
f5b4a52e
AD
3599 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3600
435b19f6 3601
a985b6c3 3602 /* Enable MAC Anti-Spoofing */
435b19f6 3603 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
a985b6c3 3604 adapter->num_vfs);
de4c7f65
GR
3605 /* For VFs that have spoof checking turned off */
3606 for (i = 0; i < adapter->num_vfs; i++) {
3607 if (!adapter->vfinfo[i].spoofchk_enabled)
3608 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3609 }
f5b4a52e
AD
3610}
3611
477de6ed 3612static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
9a799d71 3613{
9a799d71
AK
3614 struct ixgbe_hw *hw = &adapter->hw;
3615 struct net_device *netdev = adapter->netdev;
3616 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
477de6ed
AD
3617 struct ixgbe_ring *rx_ring;
3618 int i;
3619 u32 mhadd, hlreg0;
48654521 3620
63f39bd1 3621#ifdef IXGBE_FCOE
477de6ed
AD
3622 /* adjust max frame to be able to do baby jumbo for FCoE */
3623 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3624 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3625 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
9a799d71 3626
477de6ed 3627#endif /* IXGBE_FCOE */
872844dd
AD
3628
3629 /* adjust max frame to be at least the size of a standard frame */
3630 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3631 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3632
477de6ed
AD
3633 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3634 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3635 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3636 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3637
3638 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
3639 }
3640
3641 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
3642 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3643 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
3644 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
9a799d71 3645
0cefafad
JB
3646 /*
3647 * Setup the HW Rx Head and Tail Descriptor Pointers and
3648 * the Base and Length of the Rx Descriptor Ring
3649 */
9a799d71 3650 for (i = 0; i < adapter->num_rx_queues; i++) {
4a0b9ca0 3651 rx_ring = adapter->rx_ring[i];
7d637bcc
AD
3652 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3653 set_ring_rsc_enabled(rx_ring);
1b3ff02e 3654 else
7d637bcc 3655 clear_ring_rsc_enabled(rx_ring);
477de6ed 3656 }
477de6ed
AD
3657}
3658
7367096a
AD
3659static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3660{
3661 struct ixgbe_hw *hw = &adapter->hw;
3662 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3663
3664 switch (hw->mac.type) {
3665 case ixgbe_mac_82598EB:
3666 /*
3667 * For VMDq support of different descriptor types or
3668 * buffer sizes through the use of multiple SRRCTL
3669 * registers, RDRXCTL.MVMEN must be set to 1
3670 *
3671 * also, the manual doesn't mention it clearly but DCA hints
3672 * will only use queue 0's tags unless this bit is set. Side
3673 * effects of setting this bit are only that SRRCTL must be
3674 * fully programmed [0..15]
3675 */
3676 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3677 break;
3678 case ixgbe_mac_82599EB:
b93a2226 3679 case ixgbe_mac_X540:
7367096a
AD
3680 /* Disable RSC for ACK packets */
3681 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3682 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3683 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3684 /* hardware requires some bits to be set by default */
3685 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3686 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3687 break;
3688 default:
3689 /* We should do nothing since we don't know this hardware */
3690 return;
3691 }
3692
3693 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3694}
3695
477de6ed
AD
3696/**
3697 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3698 * @adapter: board private structure
3699 *
3700 * Configure the Rx unit of the MAC after a reset.
3701 **/
3702static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3703{
3704 struct ixgbe_hw *hw = &adapter->hw;
477de6ed 3705 int i;
6dcc28b9 3706 u32 rxctrl, rfctl;
477de6ed
AD
3707
3708 /* disable receives while setting up the descriptors */
3709 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3710 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3711
3712 ixgbe_setup_psrtype(adapter);
7367096a 3713 ixgbe_setup_rdrxctl(adapter);
477de6ed 3714
6dcc28b9
JK
3715 /* RSC Setup */
3716 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3717 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3718 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3719 rfctl |= IXGBE_RFCTL_RSC_DIS;
3720 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3721
9e10e045 3722 /* Program registers for the distribution of queues */
f5b4a52e 3723 ixgbe_setup_mrqc(adapter);
f5b4a52e 3724
477de6ed
AD
3725 /* set_rx_buffer_len must be called before ring initialization */
3726 ixgbe_set_rx_buffer_len(adapter);
3727
3728 /*
3729 * Setup the HW Rx Head and Tail Descriptor Pointers and
3730 * the Base and Length of the Rx Descriptor Ring
3731 */
9e10e045
AD
3732 for (i = 0; i < adapter->num_rx_queues; i++)
3733 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
177db6ff 3734
9e10e045
AD
3735 /* disable drop enable for 82598 parts */
3736 if (hw->mac.type == ixgbe_mac_82598EB)
3737 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3738
3739 /* enable all receives */
3740 rxctrl |= IXGBE_RXCTRL_RXEN;
3741 hw->mac.ops.enable_rx_dma(hw, rxctrl);
9a799d71
AK
3742}
3743
80d5c368
PM
3744static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3745 __be16 proto, u16 vid)
068c89b0
DS
3746{
3747 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3748 struct ixgbe_hw *hw = &adapter->hw;
3749
3750 /* add VID to filter table */
1d9c0bfd 3751 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
f62bbb5e 3752 set_bit(vid, adapter->active_vlans);
8e586137
JP
3753
3754 return 0;
068c89b0
DS
3755}
3756
80d5c368
PM
3757static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3758 __be16 proto, u16 vid)
068c89b0
DS
3759{
3760 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3761 struct ixgbe_hw *hw = &adapter->hw;
3762
068c89b0 3763 /* remove VID from filter table */
1d9c0bfd 3764 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
f62bbb5e 3765 clear_bit(vid, adapter->active_vlans);
8e586137
JP
3766
3767 return 0;
068c89b0
DS
3768}
3769
f62bbb5e
JG
3770/**
3771 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3772 * @adapter: driver data
3773 */
3774static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3775{
3776 struct ixgbe_hw *hw = &adapter->hw;
3777 u32 vlnctrl;
5f6c0181
JB
3778 int i, j;
3779
3780 switch (hw->mac.type) {
3781 case ixgbe_mac_82598EB:
f62bbb5e
JG
3782 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3783 vlnctrl &= ~IXGBE_VLNCTRL_VME;
5f6c0181
JB
3784 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3785 break;
3786 case ixgbe_mac_82599EB:
b93a2226 3787 case ixgbe_mac_X540:
5f6c0181 3788 for (i = 0; i < adapter->num_rx_queues; i++) {
2a47fa45
JF
3789 struct ixgbe_ring *ring = adapter->rx_ring[i];
3790
3791 if (ring->l2_accel_priv)
3792 continue;
3793 j = ring->reg_idx;
5f6c0181
JB
3794 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3795 vlnctrl &= ~IXGBE_RXDCTL_VME;
3796 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3797 }
3798 break;
3799 default:
3800 break;
3801 }
3802}
3803
3804/**
f62bbb5e 3805 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
5f6c0181
JB
3806 * @adapter: driver data
3807 */
f62bbb5e 3808static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
5f6c0181
JB
3809{
3810 struct ixgbe_hw *hw = &adapter->hw;
f62bbb5e 3811 u32 vlnctrl;
5f6c0181
JB
3812 int i, j;
3813
3814 switch (hw->mac.type) {
3815 case ixgbe_mac_82598EB:
f62bbb5e
JG
3816 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3817 vlnctrl |= IXGBE_VLNCTRL_VME;
5f6c0181
JB
3818 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3819 break;
3820 case ixgbe_mac_82599EB:
b93a2226 3821 case ixgbe_mac_X540:
5f6c0181 3822 for (i = 0; i < adapter->num_rx_queues; i++) {
2a47fa45
JF
3823 struct ixgbe_ring *ring = adapter->rx_ring[i];
3824
3825 if (ring->l2_accel_priv)
3826 continue;
3827 j = ring->reg_idx;
5f6c0181
JB
3828 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3829 vlnctrl |= IXGBE_RXDCTL_VME;
3830 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3831 }
3832 break;
3833 default:
3834 break;
3835 }
3836}
3837
9a799d71
AK
3838static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3839{
f62bbb5e 3840 u16 vid;
9a799d71 3841
80d5c368 3842 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
f62bbb5e
JG
3843
3844 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
80d5c368 3845 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
9a799d71
AK
3846}
3847
2850062a
AD
3848/**
3849 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3850 * @netdev: network interface device structure
3851 *
3852 * Writes unicast address list to the RAR table.
3853 * Returns: -ENOMEM on failure/insufficient address space
3854 * 0 on no addresses written
3855 * X on writing X addresses to the RAR table
3856 **/
3857static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3858{
3859 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3860 struct ixgbe_hw *hw = &adapter->hw;
95447461 3861 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
2850062a
AD
3862 int count = 0;
3863
2a47fa45 3864 /* In SR-IOV/VMDQ modes significantly less RAR entries are available */
95447461
JF
3865 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3866 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3867
2850062a
AD
3868 /* return ENOMEM indicating insufficient memory for addresses */
3869 if (netdev_uc_count(netdev) > rar_entries)
3870 return -ENOMEM;
3871
95447461 3872 if (!netdev_uc_empty(netdev)) {
2850062a
AD
3873 struct netdev_hw_addr *ha;
3874 /* return error if we do not support writing to RAR table */
3875 if (!hw->mac.ops.set_rar)
3876 return -ENOMEM;
3877
3878 netdev_for_each_uc_addr(ha, netdev) {
3879 if (!rar_entries)
3880 break;
3881 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
1d9c0bfd 3882 VMDQ_P(0), IXGBE_RAH_AV);
2850062a
AD
3883 count++;
3884 }
3885 }
3886 /* write the addresses in reverse order to avoid write combining */
3887 for (; rar_entries > 0 ; rar_entries--)
3888 hw->mac.ops.clear_rar(hw, rar_entries);
3889
3890 return count;
3891}
3892
9a799d71 3893/**
2c5645cf 3894 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
9a799d71
AK
3895 * @netdev: network interface device structure
3896 *
2c5645cf
CL
3897 * The set_rx_method entry point is called whenever the unicast/multicast
3898 * address list or the network interface flags are updated. This routine is
3899 * responsible for configuring the hardware for proper unicast, multicast and
3900 * promiscuous mode.
9a799d71 3901 **/
7f870475 3902void ixgbe_set_rx_mode(struct net_device *netdev)
9a799d71
AK
3903{
3904 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3905 struct ixgbe_hw *hw = &adapter->hw;
2850062a 3906 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
a9b8943e 3907 u32 vlnctrl;
2850062a 3908 int count;
9a799d71
AK
3909
3910 /* Check for Promiscuous and All Multicast modes */
3911
3912 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
a9b8943e 3913 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
9a799d71 3914
f5dc442b 3915 /* set all bits that we expect to always be set */
3f2d1c0f 3916 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
f5dc442b
AD
3917 fctrl |= IXGBE_FCTRL_BAM;
3918 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3919 fctrl |= IXGBE_FCTRL_PMCF;
3920
2850062a
AD
3921 /* clear the bits we are changing the status of */
3922 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
a9b8943e 3923 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
9a799d71 3924 if (netdev->flags & IFF_PROMISC) {
e433ea1f 3925 hw->addr_ctrl.user_set_promisc = true;
9a799d71 3926 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
2850062a 3927 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
670224f1
GR
3928 /* Only disable hardware filter vlans in promiscuous mode
3929 * if SR-IOV and VMDQ are disabled - otherwise ensure
3930 * that hardware VLAN filters remain enabled.
3931 */
3932 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3933 IXGBE_FLAG_SRIOV_ENABLED)))
a9b8943e 3934 vlnctrl |= (IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
9a799d71 3935 } else {
746b9f02
PM
3936 if (netdev->flags & IFF_ALLMULTI) {
3937 fctrl |= IXGBE_FCTRL_MPE;
2850062a 3938 vmolr |= IXGBE_VMOLR_MPE;
746b9f02 3939 }
a9b8943e 3940 vlnctrl |= IXGBE_VLNCTRL_VFE;
e433ea1f 3941 hw->addr_ctrl.user_set_promisc = false;
9dcb373c
JF
3942 }
3943
3944 /*
3945 * Write addresses to available RAR registers, if there is not
3946 * sufficient space to store all the addresses then enable
3947 * unicast promiscuous mode
3948 */
3949 count = ixgbe_write_uc_addr_list(netdev);
3950 if (count < 0) {
3951 fctrl |= IXGBE_FCTRL_UPE;
3952 vmolr |= IXGBE_VMOLR_ROPE;
9a799d71
AK
3953 }
3954
cf78959c
ET
3955 /* Write addresses to the MTA, if the attempt fails
3956 * then we should just turn on promiscuous mode so
3957 * that we can at least receive multicast traffic
3958 */
3959 hw->mac.ops.update_mc_addr_list(hw, netdev);
3960 vmolr |= IXGBE_VMOLR_ROMPE;
3961
1d9c0bfd 3962 if (adapter->num_vfs)
1cdd1ec8 3963 ixgbe_restore_vf_multicasts(adapter);
1d9c0bfd
AD
3964
3965 if (hw->mac.type != ixgbe_mac_82598EB) {
3966 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
2850062a
AD
3967 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3968 IXGBE_VMOLR_ROPE);
1d9c0bfd 3969 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
2850062a
AD
3970 }
3971
3f2d1c0f
BG
3972 /* This is useful for sniffing bad packets. */
3973 if (adapter->netdev->features & NETIF_F_RXALL) {
3974 /* UPE and MPE will be handled by normal PROMISC logic
3975 * in e1000e_set_rx_mode */
3976 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3977 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3978 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3979
3980 fctrl &= ~(IXGBE_FCTRL_DPF);
3981 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3982 }
3983
a9b8943e 3984 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
2850062a 3985 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
f62bbb5e 3986
f646968f 3987 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
f62bbb5e
JG
3988 ixgbe_vlan_strip_enable(adapter);
3989 else
3990 ixgbe_vlan_strip_disable(adapter);
9a799d71
AK
3991}
3992
021230d4
AV
3993static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3994{
3995 int q_idx;
021230d4 3996
5a85e737
ET
3997 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3998 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
49c7ffbe 3999 napi_enable(&adapter->q_vector[q_idx]->napi);
5a85e737 4000 }
021230d4
AV
4001}
4002
4003static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
4004{
4005 int q_idx;
021230d4 4006
5a85e737 4007 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
49c7ffbe 4008 napi_disable(&adapter->q_vector[q_idx]->napi);
27d9ce4f 4009 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
5a85e737 4010 pr_info("QV %d locked\n", q_idx);
27d9ce4f 4011 usleep_range(1000, 20000);
5a85e737
ET
4012 }
4013 }
021230d4
AV
4014}
4015
7a6b6f51 4016#ifdef CONFIG_IXGBE_DCB
49ce9c2c 4017/**
2f90b865
AD
4018 * ixgbe_configure_dcb - Configure DCB hardware
4019 * @adapter: ixgbe adapter struct
4020 *
4021 * This is called by the driver on open to configure the DCB hardware.
4022 * This is also called by the gennetlink interface when reconfiguring
4023 * the DCB state.
4024 */
4025static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
4026{
4027 struct ixgbe_hw *hw = &adapter->hw;
9806307a 4028 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2f90b865 4029
67ebd791
AD
4030 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
4031 if (hw->mac.type == ixgbe_mac_82598EB)
4032 netif_set_gso_max_size(adapter->netdev, 65536);
4033 return;
4034 }
4035
4036 if (hw->mac.type == ixgbe_mac_82598EB)
4037 netif_set_gso_max_size(adapter->netdev, 32768);
4038
971060b1 4039#ifdef IXGBE_FCOE
b120818e
JF
4040 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
4041 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
c27931da 4042#endif
b120818e
JF
4043
4044 /* reconfigure the hardware */
4045 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
c27931da
JF
4046 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4047 DCB_TX_CONFIG);
4048 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4049 DCB_RX_CONFIG);
4050 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
b120818e
JF
4051 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
4052 ixgbe_dcb_hw_ets(&adapter->hw,
4053 adapter->ixgbe_ieee_ets,
4054 max_frame);
4055 ixgbe_dcb_hw_pfc_config(&adapter->hw,
4056 adapter->ixgbe_ieee_pfc->pfc_en,
4057 adapter->ixgbe_ieee_ets->prio_tc);
c27931da 4058 }
8187cd48
JF
4059
4060 /* Enable RSS Hash per TC */
4061 if (hw->mac.type != ixgbe_mac_82598EB) {
4ae63730
AD
4062 u32 msb = 0;
4063 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
8187cd48 4064
d411a936
AD
4065 while (rss_i) {
4066 msb++;
4067 rss_i >>= 1;
4068 }
8187cd48 4069
4ae63730
AD
4070 /* write msb to all 8 TCs in one write */
4071 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
8187cd48 4072 }
2f90b865 4073}
9da712d2
JF
4074#endif
4075
4076/* Additional bittime to account for IXGBE framing */
4077#define IXGBE_ETH_FRAMING 20
4078
49ce9c2c 4079/**
9da712d2
JF
4080 * ixgbe_hpbthresh - calculate high water mark for flow control
4081 *
4082 * @adapter: board private structure to calculate for
49ce9c2c 4083 * @pb: packet buffer to calculate
9da712d2
JF
4084 */
4085static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
4086{
4087 struct ixgbe_hw *hw = &adapter->hw;
4088 struct net_device *dev = adapter->netdev;
4089 int link, tc, kb, marker;
4090 u32 dv_id, rx_pba;
4091
4092 /* Calculate max LAN frame size */
4093 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
4094
4095#ifdef IXGBE_FCOE
4096 /* FCoE traffic class uses FCOE jumbo frames */
800bd607
AD
4097 if ((dev->features & NETIF_F_FCOE_MTU) &&
4098 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4099 (pb == ixgbe_fcoe_get_tc(adapter)))
4100 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
9da712d2 4101#endif
e5776620 4102
9da712d2
JF
4103 /* Calculate delay value for device */
4104 switch (hw->mac.type) {
4105 case ixgbe_mac_X540:
4106 dv_id = IXGBE_DV_X540(link, tc);
4107 break;
4108 default:
4109 dv_id = IXGBE_DV(link, tc);
4110 break;
4111 }
4112
4113 /* Loopback switch introduces additional latency */
4114 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4115 dv_id += IXGBE_B2BT(tc);
4116
4117 /* Delay value is calculated in bit times convert to KB */
4118 kb = IXGBE_BT2KB(dv_id);
4119 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4120
4121 marker = rx_pba - kb;
4122
4123 /* It is possible that the packet buffer is not large enough
4124 * to provide required headroom. In this case throw an error
4125 * to user and a do the best we can.
4126 */
4127 if (marker < 0) {
4128 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4129 "headroom to support flow control."
4130 "Decrease MTU or number of traffic classes\n", pb);
4131 marker = tc + 1;
4132 }
4133
4134 return marker;
4135}
4136
49ce9c2c 4137/**
9da712d2
JF
4138 * ixgbe_lpbthresh - calculate low water mark for for flow control
4139 *
4140 * @adapter: board private structure to calculate for
49ce9c2c 4141 * @pb: packet buffer to calculate
9da712d2 4142 */
e5776620 4143static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
9da712d2
JF
4144{
4145 struct ixgbe_hw *hw = &adapter->hw;
4146 struct net_device *dev = adapter->netdev;
4147 int tc;
4148 u32 dv_id;
4149
4150 /* Calculate max LAN frame size */
4151 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4152
e5776620
JK
4153#ifdef IXGBE_FCOE
4154 /* FCoE traffic class uses FCOE jumbo frames */
4155 if ((dev->features & NETIF_F_FCOE_MTU) &&
4156 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4157 (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
4158 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4159#endif
4160
9da712d2
JF
4161 /* Calculate delay value for device */
4162 switch (hw->mac.type) {
4163 case ixgbe_mac_X540:
4164 dv_id = IXGBE_LOW_DV_X540(tc);
4165 break;
4166 default:
4167 dv_id = IXGBE_LOW_DV(tc);
4168 break;
4169 }
4170
4171 /* Delay value is calculated in bit times convert to KB */
4172 return IXGBE_BT2KB(dv_id);
4173}
4174
4175/*
4176 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4177 */
4178static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4179{
4180 struct ixgbe_hw *hw = &adapter->hw;
4181 int num_tc = netdev_get_num_tc(adapter->netdev);
4182 int i;
4183
4184 if (!num_tc)
4185 num_tc = 1;
4186
9da712d2
JF
4187 for (i = 0; i < num_tc; i++) {
4188 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
e5776620 4189 hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
9da712d2
JF
4190
4191 /* Low water marks must not be larger than high water marks */
e5776620
JK
4192 if (hw->fc.low_water[i] > hw->fc.high_water[i])
4193 hw->fc.low_water[i] = 0;
9da712d2 4194 }
e5776620
JK
4195
4196 for (; i < MAX_TRAFFIC_CLASS; i++)
4197 hw->fc.high_water[i] = 0;
9da712d2
JF
4198}
4199
80605c65
JF
4200static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4201{
80605c65 4202 struct ixgbe_hw *hw = &adapter->hw;
f7e1027f
AD
4203 int hdrm;
4204 u8 tc = netdev_get_num_tc(adapter->netdev);
80605c65
JF
4205
4206 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4207 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
f7e1027f
AD
4208 hdrm = 32 << adapter->fdir_pballoc;
4209 else
4210 hdrm = 0;
80605c65 4211
f7e1027f 4212 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
9da712d2 4213 ixgbe_pbthresh_setup(adapter);
80605c65
JF
4214}
4215
e4911d57
AD
4216static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4217{
4218 struct ixgbe_hw *hw = &adapter->hw;
b67bfe0d 4219 struct hlist_node *node2;
e4911d57
AD
4220 struct ixgbe_fdir_filter *filter;
4221
4222 spin_lock(&adapter->fdir_perfect_lock);
4223
4224 if (!hlist_empty(&adapter->fdir_filter_list))
4225 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4226
b67bfe0d 4227 hlist_for_each_entry_safe(filter, node2,
e4911d57
AD
4228 &adapter->fdir_filter_list, fdir_node) {
4229 ixgbe_fdir_write_perfect_filter_82599(hw,
1f4d5183
AD
4230 &filter->filter,
4231 filter->sw_idx,
4232 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4233 IXGBE_FDIR_DROP_QUEUE :
4234 adapter->rx_ring[filter->action]->reg_idx);
e4911d57
AD
4235 }
4236
4237 spin_unlock(&adapter->fdir_perfect_lock);
4238}
4239
2a47fa45
JF
4240static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4241 struct ixgbe_adapter *adapter)
4242{
4243 struct ixgbe_hw *hw = &adapter->hw;
4244 u32 vmolr;
4245
4246 /* No unicast promiscuous support for VMDQ devices. */
4247 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4248 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4249
4250 /* clear the affected bit */
4251 vmolr &= ~IXGBE_VMOLR_MPE;
4252
4253 if (dev->flags & IFF_ALLMULTI) {
4254 vmolr |= IXGBE_VMOLR_MPE;
4255 } else {
4256 vmolr |= IXGBE_VMOLR_ROMPE;
4257 hw->mac.ops.update_mc_addr_list(hw, dev);
4258 }
4259 ixgbe_write_uc_addr_list(adapter->netdev);
4260 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4261}
4262
4263static void ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
4264 u8 *addr, u16 pool)
4265{
4266 struct ixgbe_hw *hw = &adapter->hw;
4267 unsigned int entry;
4268
4269 entry = hw->mac.num_rar_entries - pool;
4270 hw->mac.ops.set_rar(hw, entry, addr, VMDQ_P(pool), IXGBE_RAH_AV);
4271}
4272
4273static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4274{
4275 struct ixgbe_adapter *adapter = vadapter->real_adapter;
219354d4 4276 int rss_i = adapter->num_rx_queues_per_pool;
2a47fa45
JF
4277 struct ixgbe_hw *hw = &adapter->hw;
4278 u16 pool = vadapter->pool;
4279 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4280 IXGBE_PSRTYPE_UDPHDR |
4281 IXGBE_PSRTYPE_IPV4HDR |
4282 IXGBE_PSRTYPE_L2HDR |
4283 IXGBE_PSRTYPE_IPV6HDR;
4284
4285 if (hw->mac.type == ixgbe_mac_82598EB)
4286 return;
4287
4288 if (rss_i > 3)
4289 psrtype |= 2 << 29;
4290 else if (rss_i > 1)
4291 psrtype |= 1 << 29;
4292
4293 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4294}
4295
4296/**
4297 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4298 * @rx_ring: ring to free buffers from
4299 **/
4300static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4301{
4302 struct device *dev = rx_ring->dev;
4303 unsigned long size;
4304 u16 i;
4305
4306 /* ring already cleared, nothing to do */
4307 if (!rx_ring->rx_buffer_info)
4308 return;
4309
4310 /* Free all the Rx ring sk_buffs */
4311 for (i = 0; i < rx_ring->count; i++) {
4312 struct ixgbe_rx_buffer *rx_buffer;
4313
4314 rx_buffer = &rx_ring->rx_buffer_info[i];
4315 if (rx_buffer->skb) {
4316 struct sk_buff *skb = rx_buffer->skb;
4317 if (IXGBE_CB(skb)->page_released) {
4318 dma_unmap_page(dev,
4319 IXGBE_CB(skb)->dma,
4320 ixgbe_rx_bufsz(rx_ring),
4321 DMA_FROM_DEVICE);
4322 IXGBE_CB(skb)->page_released = false;
4323 }
4324 dev_kfree_skb(skb);
4325 }
4326 rx_buffer->skb = NULL;
4327 if (rx_buffer->dma)
4328 dma_unmap_page(dev, rx_buffer->dma,
4329 ixgbe_rx_pg_size(rx_ring),
4330 DMA_FROM_DEVICE);
4331 rx_buffer->dma = 0;
4332 if (rx_buffer->page)
4333 __free_pages(rx_buffer->page,
4334 ixgbe_rx_pg_order(rx_ring));
4335 rx_buffer->page = NULL;
4336 }
4337
4338 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4339 memset(rx_ring->rx_buffer_info, 0, size);
4340
4341 /* Zero out the descriptor ring */
4342 memset(rx_ring->desc, 0, rx_ring->size);
4343
4344 rx_ring->next_to_alloc = 0;
4345 rx_ring->next_to_clean = 0;
4346 rx_ring->next_to_use = 0;
4347}
4348
4349static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4350 struct ixgbe_ring *rx_ring)
4351{
4352 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4353 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4354
4355 /* shutdown specific queue receive and wait for dma to settle */
4356 ixgbe_disable_rx_queue(adapter, rx_ring);
4357 usleep_range(10000, 20000);
4358 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4359 ixgbe_clean_rx_ring(rx_ring);
4360 rx_ring->l2_accel_priv = NULL;
4361}
4362
ae72c8d0
JF
4363static int ixgbe_fwd_ring_down(struct net_device *vdev,
4364 struct ixgbe_fwd_adapter *accel)
2a47fa45
JF
4365{
4366 struct ixgbe_adapter *adapter = accel->real_adapter;
4367 unsigned int rxbase = accel->rx_base_queue;
4368 unsigned int txbase = accel->tx_base_queue;
4369 int i;
4370
4371 netif_tx_stop_all_queues(vdev);
4372
4373 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4374 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4375 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4376 }
4377
4378 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4379 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4380 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4381 }
4382
4383
4384 return 0;
4385}
4386
4387static int ixgbe_fwd_ring_up(struct net_device *vdev,
4388 struct ixgbe_fwd_adapter *accel)
4389{
4390 struct ixgbe_adapter *adapter = accel->real_adapter;
4391 unsigned int rxbase, txbase, queues;
4392 int i, baseq, err = 0;
4393
4394 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4395 return 0;
4396
4397 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4398 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4399 accel->pool, adapter->num_rx_pools,
4400 baseq, baseq + adapter->num_rx_queues_per_pool,
4401 adapter->fwd_bitmask);
4402
4403 accel->netdev = vdev;
4404 accel->rx_base_queue = rxbase = baseq;
4405 accel->tx_base_queue = txbase = baseq;
4406
4407 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4408 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4409
4410 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4411 adapter->rx_ring[rxbase + i]->netdev = vdev;
4412 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4413 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4414 }
4415
4416 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4417 adapter->tx_ring[txbase + i]->netdev = vdev;
4418 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4419 }
4420
4421 queues = min_t(unsigned int,
4422 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4423 err = netif_set_real_num_tx_queues(vdev, queues);
4424 if (err)
4425 goto fwd_queue_err;
4426
2a47fa45
JF
4427 err = netif_set_real_num_rx_queues(vdev, queues);
4428 if (err)
4429 goto fwd_queue_err;
4430
4431 if (is_valid_ether_addr(vdev->dev_addr))
4432 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4433
4434 ixgbe_fwd_psrtype(accel);
4435 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4436 return err;
4437fwd_queue_err:
4438 ixgbe_fwd_ring_down(vdev, accel);
4439 return err;
4440}
4441
4442static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4443{
4444 struct net_device *upper;
4445 struct list_head *iter;
4446 int err;
4447
4448 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4449 if (netif_is_macvlan(upper)) {
4450 struct macvlan_dev *dfwd = netdev_priv(upper);
4451 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4452
4453 if (dfwd->fwd_priv) {
4454 err = ixgbe_fwd_ring_up(upper, vadapter);
4455 if (err)
4456 continue;
4457 }
4458 }
4459 }
4460}
4461
9a799d71
AK
4462static void ixgbe_configure(struct ixgbe_adapter *adapter)
4463{
d2f5e7f3
AS
4464 struct ixgbe_hw *hw = &adapter->hw;
4465
80605c65 4466 ixgbe_configure_pb(adapter);
7a6b6f51 4467#ifdef CONFIG_IXGBE_DCB
67ebd791 4468 ixgbe_configure_dcb(adapter);
2f90b865 4469#endif
b35d4d42
AD
4470 /*
4471 * We must restore virtualization before VLANs or else
4472 * the VLVF registers will not be populated
4473 */
4474 ixgbe_configure_virtualization(adapter);
9a799d71 4475
4c1d7b4b 4476 ixgbe_set_rx_mode(adapter->netdev);
f62bbb5e
JG
4477 ixgbe_restore_vlan(adapter);
4478
d2f5e7f3
AS
4479 switch (hw->mac.type) {
4480 case ixgbe_mac_82599EB:
4481 case ixgbe_mac_X540:
4482 hw->mac.ops.disable_rx_buff(hw);
4483 break;
4484 default:
4485 break;
4486 }
4487
c4cf55e5 4488 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4c1d7b4b
AD
4489 ixgbe_init_fdir_signature_82599(&adapter->hw,
4490 adapter->fdir_pballoc);
e4911d57
AD
4491 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4492 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4493 adapter->fdir_pballoc);
4494 ixgbe_fdir_filter_restore(adapter);
c4cf55e5 4495 }
4c1d7b4b 4496
d2f5e7f3
AS
4497 switch (hw->mac.type) {
4498 case ixgbe_mac_82599EB:
4499 case ixgbe_mac_X540:
4500 hw->mac.ops.enable_rx_buff(hw);
4501 break;
4502 default:
4503 break;
4504 }
4505
7c8ae65a
AD
4506#ifdef IXGBE_FCOE
4507 /* configure FCoE L2 filters, redirection table, and Rx control */
4508 ixgbe_configure_fcoe(adapter);
4509
4510#endif /* IXGBE_FCOE */
9a799d71
AK
4511 ixgbe_configure_tx(adapter);
4512 ixgbe_configure_rx(adapter);
2a47fa45 4513 ixgbe_configure_dfwd(adapter);
9a799d71
AK
4514}
4515
e8e26350
PW
4516static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4517{
4518 switch (hw->phy.type) {
4519 case ixgbe_phy_sfp_avago:
4520 case ixgbe_phy_sfp_ftl:
4521 case ixgbe_phy_sfp_intel:
4522 case ixgbe_phy_sfp_unknown:
ea0a04df
DS
4523 case ixgbe_phy_sfp_passive_tyco:
4524 case ixgbe_phy_sfp_passive_unknown:
4525 case ixgbe_phy_sfp_active_unknown:
4526 case ixgbe_phy_sfp_ftl_active:
987e1d56
ET
4527 case ixgbe_phy_qsfp_passive_unknown:
4528 case ixgbe_phy_qsfp_active_unknown:
4529 case ixgbe_phy_qsfp_intel:
4530 case ixgbe_phy_qsfp_unknown:
e8e26350 4531 return true;
8917b447
AD
4532 case ixgbe_phy_nl:
4533 if (hw->mac.type == ixgbe_mac_82598EB)
4534 return true;
e8e26350
PW
4535 default:
4536 return false;
4537 }
4538}
4539
0ecc061d 4540/**
e8e26350
PW
4541 * ixgbe_sfp_link_config - set up SFP+ link
4542 * @adapter: pointer to private adapter struct
4543 **/
4544static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4545{
7086400d 4546 /*
52f33af8 4547 * We are assuming the worst case scenario here, and that
7086400d
AD
4548 * is that an SFP was inserted/removed after the reset
4549 * but before SFP detection was enabled. As such the best
4550 * solution is to just start searching as soon as we start
4551 */
4552 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4553 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
e8e26350 4554
7086400d 4555 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
e8e26350
PW
4556}
4557
4558/**
4559 * ixgbe_non_sfp_link_config - set up non-SFP+ link
0ecc061d
PWJ
4560 * @hw: pointer to private hardware struct
4561 *
4562 * Returns 0 on success, negative on failure
4563 **/
e8e26350 4564static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
0ecc061d 4565{
3d292265
JH
4566 u32 speed;
4567 bool autoneg, link_up = false;
0ecc061d
PWJ
4568 u32 ret = IXGBE_ERR_LINK_SETUP;
4569
4570 if (hw->mac.ops.check_link)
3d292265 4571 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
0ecc061d
PWJ
4572
4573 if (ret)
4574 goto link_cfg_out;
4575
3d292265
JH
4576 speed = hw->phy.autoneg_advertised;
4577 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4578 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4579 &autoneg);
0ecc061d
PWJ
4580 if (ret)
4581 goto link_cfg_out;
4582
8620a103 4583 if (hw->mac.ops.setup_link)
fd0326f2 4584 ret = hw->mac.ops.setup_link(hw, speed, link_up);
0ecc061d
PWJ
4585link_cfg_out:
4586 return ret;
4587}
4588
a34bcfff 4589static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
9a799d71 4590{
9a799d71 4591 struct ixgbe_hw *hw = &adapter->hw;
a34bcfff 4592 u32 gpie = 0;
9a799d71 4593
9b471446 4594 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
a34bcfff
AD
4595 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4596 IXGBE_GPIE_OCD;
4597 gpie |= IXGBE_GPIE_EIAME;
9b471446
JB
4598 /*
4599 * use EIAM to auto-mask when MSI-X interrupt is asserted
4600 * this saves a register write for every interrupt
4601 */
4602 switch (hw->mac.type) {
4603 case ixgbe_mac_82598EB:
4604 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4605 break;
9b471446 4606 case ixgbe_mac_82599EB:
b93a2226
DS
4607 case ixgbe_mac_X540:
4608 default:
9b471446
JB
4609 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4610 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4611 break;
4612 }
4613 } else {
021230d4
AV
4614 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4615 * specifically only auto mask tx and rx interrupts */
4616 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4617 }
9a799d71 4618
a34bcfff
AD
4619 /* XXX: to interrupt immediately for EICS writes, enable this */
4620 /* gpie |= IXGBE_GPIE_EIMEN; */
4621
4622 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4623 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
73079ea0
AD
4624
4625 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4626 case IXGBE_82599_VMDQ_8Q_MASK:
4627 gpie |= IXGBE_GPIE_VTMODE_16;
4628 break;
4629 case IXGBE_82599_VMDQ_4Q_MASK:
4630 gpie |= IXGBE_GPIE_VTMODE_32;
4631 break;
4632 default:
4633 gpie |= IXGBE_GPIE_VTMODE_64;
4634 break;
4635 }
119fc60a
MC
4636 }
4637
5fdd31f9 4638 /* Enable Thermal over heat sensor interrupt */
f3df98ec
DS
4639 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4640 switch (adapter->hw.mac.type) {
4641 case ixgbe_mac_82599EB:
4642 gpie |= IXGBE_SDP0_GPIEN;
4643 break;
4644 case ixgbe_mac_X540:
4645 gpie |= IXGBE_EIMS_TS;
4646 break;
4647 default:
4648 break;
4649 }
4650 }
5fdd31f9 4651
a34bcfff
AD
4652 /* Enable fan failure interrupt */
4653 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
0befdb3e 4654 gpie |= IXGBE_SDP1_GPIEN;
0befdb3e 4655
2698b208 4656 if (hw->mac.type == ixgbe_mac_82599EB) {
e8e26350
PW
4657 gpie |= IXGBE_SDP1_GPIEN;
4658 gpie |= IXGBE_SDP2_GPIEN;
2698b208 4659 }
a34bcfff
AD
4660
4661 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4662}
4663
c7ccde0f 4664static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
a34bcfff
AD
4665{
4666 struct ixgbe_hw *hw = &adapter->hw;
a34bcfff 4667 int err;
a34bcfff
AD
4668 u32 ctrl_ext;
4669
4670 ixgbe_get_hw_control(adapter);
4671 ixgbe_setup_gpie(adapter);
e8e26350 4672
9a799d71
AK
4673 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4674 ixgbe_configure_msix(adapter);
4675 else
4676 ixgbe_configure_msi_and_legacy(adapter);
4677
ec74a471
ET
4678 /* enable the optics for 82599 SFP+ fiber */
4679 if (hw->mac.ops.enable_tx_laser)
61fac744
PW
4680 hw->mac.ops.enable_tx_laser(hw);
4681
c3049c8f 4682 smp_mb__before_clear_bit();
9a799d71 4683 clear_bit(__IXGBE_DOWN, &adapter->state);
021230d4
AV
4684 ixgbe_napi_enable_all(adapter);
4685
73c4b7cd
AD
4686 if (ixgbe_is_sfp(hw)) {
4687 ixgbe_sfp_link_config(adapter);
4688 } else {
4689 err = ixgbe_non_sfp_link_config(hw);
4690 if (err)
4691 e_err(probe, "link_config FAILED %d\n", err);
4692 }
4693
021230d4
AV
4694 /* clear any pending interrupts, may auto mask */
4695 IXGBE_READ_REG(hw, IXGBE_EICR);
6af3b9eb 4696 ixgbe_irq_enable(adapter, true, true);
9a799d71 4697
bf069c97
DS
4698 /*
4699 * If this adapter has a fan, check to see if we had a failure
4700 * before we enabled the interrupt.
4701 */
4702 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4703 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4704 if (esdp & IXGBE_ESDP_SDP1)
396e799c 4705 e_crit(drv, "Fan has stopped, replace the adapter\n");
bf069c97
DS
4706 }
4707
9a799d71
AK
4708 /* bring the link up in the watchdog, this could race with our first
4709 * link up interrupt but shouldn't be a problem */
cf8280ee
JB
4710 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4711 adapter->link_check_timeout = jiffies;
7086400d 4712 mod_timer(&adapter->service_timer, jiffies);
c9205697
GR
4713
4714 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4715 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4716 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4717 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
9a799d71
AK
4718}
4719
d4f80882
AV
4720void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4721{
4722 WARN_ON(in_interrupt());
7086400d
AD
4723 /* put off any impending NetWatchDogTimeout */
4724 adapter->netdev->trans_start = jiffies;
4725
d4f80882 4726 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
032b4325 4727 usleep_range(1000, 2000);
d4f80882 4728 ixgbe_down(adapter);
5809a1ae
GR
4729 /*
4730 * If SR-IOV enabled then wait a bit before bringing the adapter
4731 * back up to give the VFs time to respond to the reset. The
4732 * two second wait is based upon the watchdog timer cycle in
4733 * the VF driver.
4734 */
4735 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4736 msleep(2000);
d4f80882
AV
4737 ixgbe_up(adapter);
4738 clear_bit(__IXGBE_RESETTING, &adapter->state);
4739}
4740
c7ccde0f 4741void ixgbe_up(struct ixgbe_adapter *adapter)
9a799d71
AK
4742{
4743 /* hardware has been reset, we need to reload some things */
4744 ixgbe_configure(adapter);
4745
c7ccde0f 4746 ixgbe_up_complete(adapter);
9a799d71
AK
4747}
4748
4749void ixgbe_reset(struct ixgbe_adapter *adapter)
4750{
c44ade9e 4751 struct ixgbe_hw *hw = &adapter->hw;
8ca783ab
DS
4752 int err;
4753
b0483c8f
MR
4754 if (ixgbe_removed(hw->hw_addr))
4755 return;
7086400d
AD
4756 /* lock SFP init bit to prevent race conditions with the watchdog */
4757 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4758 usleep_range(1000, 2000);
4759
4760 /* clear all SFP and link config related flags while holding SFP_INIT */
4761 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4762 IXGBE_FLAG2_SFP_NEEDS_RESET);
4763 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4764
8ca783ab 4765 err = hw->mac.ops.init_hw(hw);
da4dd0f7
PWJ
4766 switch (err) {
4767 case 0:
4768 case IXGBE_ERR_SFP_NOT_PRESENT:
7086400d 4769 case IXGBE_ERR_SFP_NOT_SUPPORTED:
da4dd0f7
PWJ
4770 break;
4771 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
849c4542 4772 e_dev_err("master disable timed out\n");
da4dd0f7 4773 break;
794caeb2
PWJ
4774 case IXGBE_ERR_EEPROM_VERSION:
4775 /* We are running on a pre-production device, log a warning */
849c4542 4776 e_dev_warn("This device is a pre-production adapter/LOM. "
52f33af8 4777 "Please be aware there may be issues associated with "
849c4542
ET
4778 "your hardware. If you are experiencing problems "
4779 "please contact your Intel or hardware "
4780 "representative who provided you with this "
4781 "hardware.\n");
794caeb2 4782 break;
da4dd0f7 4783 default:
849c4542 4784 e_dev_err("Hardware Error: %d\n", err);
da4dd0f7 4785 }
9a799d71 4786
7086400d
AD
4787 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4788
9a799d71 4789 /* reprogram the RAR[0] in case user changed it. */
1d9c0bfd 4790 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
7fa7c9dc
AD
4791
4792 /* update SAN MAC vmdq pool selection */
4793 if (hw->mac.san_mac_rar_index)
4794 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
1a71ab24 4795
8fecf67c 4796 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
1a71ab24 4797 ixgbe_ptp_reset(adapter);
9a799d71
AK
4798}
4799
9a799d71
AK
4800/**
4801 * ixgbe_clean_tx_ring - Free Tx Buffers
9a799d71
AK
4802 * @tx_ring: ring to be cleaned
4803 **/
b6ec895e 4804static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
9a799d71
AK
4805{
4806 struct ixgbe_tx_buffer *tx_buffer_info;
4807 unsigned long size;
b6ec895e 4808 u16 i;
9a799d71 4809
84418e3b
AD
4810 /* ring already cleared, nothing to do */
4811 if (!tx_ring->tx_buffer_info)
4812 return;
9a799d71 4813
84418e3b 4814 /* Free all the Tx ring sk_buffs */
9a799d71
AK
4815 for (i = 0; i < tx_ring->count; i++) {
4816 tx_buffer_info = &tx_ring->tx_buffer_info[i];
b6ec895e 4817 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
9a799d71
AK
4818 }
4819
dad8a3b3
JF
4820 netdev_tx_reset_queue(txring_txq(tx_ring));
4821
9a799d71
AK
4822 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4823 memset(tx_ring->tx_buffer_info, 0, size);
4824
4825 /* Zero out the descriptor ring */
4826 memset(tx_ring->desc, 0, tx_ring->size);
4827
4828 tx_ring->next_to_use = 0;
4829 tx_ring->next_to_clean = 0;
9a799d71
AK
4830}
4831
4832/**
021230d4 4833 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
9a799d71
AK
4834 * @adapter: board private structure
4835 **/
021230d4 4836static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
9a799d71
AK
4837{
4838 int i;
4839
021230d4 4840 for (i = 0; i < adapter->num_rx_queues; i++)
b6ec895e 4841 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
9a799d71
AK
4842}
4843
4844/**
021230d4 4845 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
9a799d71
AK
4846 * @adapter: board private structure
4847 **/
021230d4 4848static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
9a799d71
AK
4849{
4850 int i;
4851
021230d4 4852 for (i = 0; i < adapter->num_tx_queues; i++)
b6ec895e 4853 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
9a799d71
AK
4854}
4855
e4911d57
AD
4856static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4857{
b67bfe0d 4858 struct hlist_node *node2;
e4911d57
AD
4859 struct ixgbe_fdir_filter *filter;
4860
4861 spin_lock(&adapter->fdir_perfect_lock);
4862
b67bfe0d 4863 hlist_for_each_entry_safe(filter, node2,
e4911d57
AD
4864 &adapter->fdir_filter_list, fdir_node) {
4865 hlist_del(&filter->fdir_node);
4866 kfree(filter);
4867 }
4868 adapter->fdir_filter_count = 0;
4869
4870 spin_unlock(&adapter->fdir_perfect_lock);
4871}
4872
9a799d71
AK
4873void ixgbe_down(struct ixgbe_adapter *adapter)
4874{
4875 struct net_device *netdev = adapter->netdev;
7f821875 4876 struct ixgbe_hw *hw = &adapter->hw;
2a47fa45
JF
4877 struct net_device *upper;
4878 struct list_head *iter;
9a799d71 4879 u32 rxctrl;
bf29ee6c 4880 int i;
9a799d71
AK
4881
4882 /* signal that we are down to the interrupt handler */
c3049c8f
MR
4883 if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
4884 return; /* do nothing if already down */
9a799d71
AK
4885
4886 /* disable receives */
7f821875
JB
4887 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4888 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
9a799d71 4889
2d39d576
YZ
4890 /* disable all enabled rx queues */
4891 for (i = 0; i < adapter->num_rx_queues; i++)
4892 /* this call also flushes the previous write */
4893 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4894
032b4325 4895 usleep_range(10000, 20000);
9a799d71 4896
7f821875
JB
4897 netif_tx_stop_all_queues(netdev);
4898
7086400d 4899 /* call carrier off first to avoid false dev_watchdog timeouts */
c0dfb90e
JF
4900 netif_carrier_off(netdev);
4901 netif_tx_disable(netdev);
4902
2a47fa45
JF
4903 /* disable any upper devices */
4904 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4905 if (netif_is_macvlan(upper)) {
4906 struct macvlan_dev *vlan = netdev_priv(upper);
4907
4908 if (vlan->fwd_priv) {
4909 netif_tx_stop_all_queues(upper);
4910 netif_carrier_off(upper);
4911 netif_tx_disable(upper);
4912 }
4913 }
4914 }
4915
c0dfb90e
JF
4916 ixgbe_irq_disable(adapter);
4917
4918 ixgbe_napi_disable_all(adapter);
4919
d034acf1
AD
4920 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4921 IXGBE_FLAG2_RESET_REQUESTED);
7086400d
AD
4922 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4923
4924 del_timer_sync(&adapter->service_timer);
4925
34cecbbf 4926 if (adapter->num_vfs) {
8e34d1aa
AD
4927 /* Clear EITR Select mapping */
4928 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
34cecbbf
AD
4929
4930 /* Mark all the VFs as inactive */
4931 for (i = 0 ; i < adapter->num_vfs; i++)
3db1cd5c 4932 adapter->vfinfo[i].clear_to_send = false;
34cecbbf 4933
34cecbbf
AD
4934 /* ping all the active vfs to let them know we are going down */
4935 ixgbe_ping_all_vfs(adapter);
4936
4937 /* Disable all VFTE/VFRE TX/RX */
4938 ixgbe_disable_tx_rx(adapter);
b25ebfd2
PW
4939 }
4940
7f821875
JB
4941 /* disable transmits in the hardware now that interrupts are off */
4942 for (i = 0; i < adapter->num_tx_queues; i++) {
bf29ee6c 4943 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
34cecbbf 4944 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
7f821875 4945 }
34cecbbf
AD
4946
4947 /* Disable the Tx DMA engine on 82599 and X540 */
bd508178
AD
4948 switch (hw->mac.type) {
4949 case ixgbe_mac_82599EB:
b93a2226 4950 case ixgbe_mac_X540:
88512539 4951 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
e8e9f696
JP
4952 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4953 ~IXGBE_DMATXCTL_TE));
bd508178
AD
4954 break;
4955 default:
4956 break;
4957 }
7f821875 4958
6f4a0e45
PL
4959 if (!pci_channel_offline(adapter->pdev))
4960 ixgbe_reset(adapter);
c6ecf39a 4961
ec74a471
ET
4962 /* power down the optics for 82599 SFP+ fiber */
4963 if (hw->mac.ops.disable_tx_laser)
c6ecf39a
DS
4964 hw->mac.ops.disable_tx_laser(hw);
4965
9a799d71
AK
4966 ixgbe_clean_all_tx_rings(adapter);
4967 ixgbe_clean_all_rx_rings(adapter);
4968
5dd2d332 4969#ifdef CONFIG_IXGBE_DCA
96b0e0f6 4970 /* since we reset the hardware DCA settings were cleared */
e35ec126 4971 ixgbe_setup_dca(adapter);
96b0e0f6 4972#endif
9a799d71
AK
4973}
4974
9a799d71
AK
4975/**
4976 * ixgbe_tx_timeout - Respond to a Tx Hang
4977 * @netdev: network interface device structure
4978 **/
4979static void ixgbe_tx_timeout(struct net_device *netdev)
4980{
4981 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4982
4983 /* Do the reset outside of interrupt context */
c83c6cbd 4984 ixgbe_tx_timeout_reset(adapter);
9a799d71
AK
4985}
4986
9a799d71
AK
4987/**
4988 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4989 * @adapter: board private structure to initialize
4990 *
4991 * ixgbe_sw_init initializes the Adapter private data structure.
4992 * Fields are initialized based on PCI device information and
4993 * OS network device settings (MTU size).
4994 **/
9f9a12f8 4995static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
9a799d71
AK
4996{
4997 struct ixgbe_hw *hw = &adapter->hw;
4998 struct pci_dev *pdev = adapter->pdev;
d3cb9869 4999 unsigned int rss, fdir;
cb6d0f5e 5000 u32 fwsm;
7a6b6f51 5001#ifdef CONFIG_IXGBE_DCB
2f90b865
AD
5002 int j;
5003 struct tc_configuration *tc;
5004#endif
021230d4 5005
c44ade9e
JB
5006 /* PCI config space info */
5007
5008 hw->vendor_id = pdev->vendor;
5009 hw->device_id = pdev->device;
5010 hw->revision_id = pdev->revision;
5011 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5012 hw->subsystem_device_id = pdev->subsystem_device;
5013
8fc3bb6d 5014 /* Set common capability flags and settings */
3ed69d7e 5015 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
c087663e 5016 adapter->ring_feature[RING_F_RSS].limit = rss;
8fc3bb6d
ET
5017 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5018 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
8fc3bb6d
ET
5019 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
5020 adapter->atr_sample_rate = 20;
d3cb9869
AD
5021 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
5022 adapter->ring_feature[RING_F_FDIR].limit = fdir;
8fc3bb6d
ET
5023 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
5024#ifdef CONFIG_IXGBE_DCA
5025 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
5026#endif
5027#ifdef IXGBE_FCOE
5028 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5029 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5030#ifdef CONFIG_IXGBE_DCB
5031 /* Default traffic class to use for FCoE */
5032 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5033#endif /* CONFIG_IXGBE_DCB */
5034#endif /* IXGBE_FCOE */
5035
5036 /* Set MAC specific capability flags and exceptions */
bd508178
AD
5037 switch (hw->mac.type) {
5038 case ixgbe_mac_82598EB:
8fc3bb6d
ET
5039 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
5040 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
5041
bf069c97
DS
5042 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5043 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
8fc3bb6d 5044
49c7ffbe 5045 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
8fc3bb6d
ET
5046 adapter->ring_feature[RING_F_FDIR].limit = 0;
5047 adapter->atr_sample_rate = 0;
5048 adapter->fdir_pballoc = 0;
5049#ifdef IXGBE_FCOE
5050 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
5051 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5052#ifdef CONFIG_IXGBE_DCB
5053 adapter->fcoe.up = 0;
5054#endif /* IXGBE_DCB */
5055#endif /* IXGBE_FCOE */
5056 break;
5057 case ixgbe_mac_82599EB:
5058 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5059 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
bd508178 5060 break;
b93a2226 5061 case ixgbe_mac_X540:
cb6d0f5e
JK
5062 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
5063 if (fwsm & IXGBE_FWSM_TS_ENABLED)
5064 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
bd508178
AD
5065 break;
5066 default:
5067 break;
f8212f97 5068 }
2f90b865 5069
7c8ae65a
AD
5070#ifdef IXGBE_FCOE
5071 /* FCoE support exists, always init the FCoE lock */
5072 spin_lock_init(&adapter->fcoe.lock);
5073
5074#endif
1fc5f038
AD
5075 /* n-tuple support exists, always init our spinlock */
5076 spin_lock_init(&adapter->fdir_perfect_lock);
5077
7a6b6f51 5078#ifdef CONFIG_IXGBE_DCB
4de2a022
JF
5079 switch (hw->mac.type) {
5080 case ixgbe_mac_X540:
5081 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5082 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5083 break;
5084 default:
5085 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5086 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5087 break;
5088 }
5089
2f90b865
AD
5090 /* Configure DCB traffic classes */
5091 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5092 tc = &adapter->dcb_cfg.tc_config[j];
5093 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5094 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5095 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5096 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5097 tc->dcb_pfc = pfc_disabled;
5098 }
4de2a022
JF
5099
5100 /* Initialize default user to priority mapping, UPx->TC0 */
5101 tc = &adapter->dcb_cfg.tc_config[0];
5102 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5103 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5104
2f90b865
AD
5105 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5106 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
264857b8 5107 adapter->dcb_cfg.pfc_mode_enable = false;
2f90b865 5108 adapter->dcb_set_bitmap = 0x00;
3032309b 5109 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
f525c6d2
JF
5110 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5111 sizeof(adapter->temp_dcb_cfg));
2f90b865
AD
5112
5113#endif
9a799d71
AK
5114
5115 /* default flow control settings */
cd7664f6 5116 hw->fc.requested_mode = ixgbe_fc_full;
71fd570b 5117 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
9da712d2 5118 ixgbe_pbthresh_setup(adapter);
2b9ade93
JB
5119 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5120 hw->fc.send_xon = true;
73d80953 5121 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
9a799d71 5122
99d74487 5123#ifdef CONFIG_PCI_IOV
170e8543
JK
5124 if (max_vfs > 0)
5125 e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");
5126
99d74487 5127 /* assign number of SR-IOV VFs */
170e8543 5128 if (hw->mac.type != ixgbe_mac_82598EB) {
dcc23e3a 5129 if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
170e8543
JK
5130 adapter->num_vfs = 0;
5131 e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
5132 } else {
5133 adapter->num_vfs = max_vfs;
5134 }
5135 }
5136#endif /* CONFIG_PCI_IOV */
99d74487 5137
30efa5a3 5138 /* enable itr by default in dynamic mode */
f7554a2b 5139 adapter->rx_itr_setting = 1;
f7554a2b 5140 adapter->tx_itr_setting = 1;
30efa5a3 5141
30efa5a3
JB
5142 /* set default ring sizes */
5143 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5144 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5145
bd198058 5146 /* set default work limits */
59224555 5147 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
bd198058 5148
9a799d71 5149 /* initialize eeprom parameters */
c44ade9e 5150 if (ixgbe_init_eeprom_params_generic(hw)) {
849c4542 5151 e_dev_err("EEPROM initialization failed\n");
9a799d71
AK
5152 return -EIO;
5153 }
5154
2a47fa45
JF
5155 /* PF holds first pool slot */
5156 set_bit(0, &adapter->fwd_bitmask);
9a799d71
AK
5157 set_bit(__IXGBE_DOWN, &adapter->state);
5158
5159 return 0;
5160}
5161
5162/**
5163 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
3a581073 5164 * @tx_ring: tx descriptor ring (for a specific queue) to setup
9a799d71
AK
5165 *
5166 * Return 0 on success, negative on failure
5167 **/
b6ec895e 5168int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
9a799d71 5169{
b6ec895e 5170 struct device *dev = tx_ring->dev;
de88eeeb
AD
5171 int orig_node = dev_to_node(dev);
5172 int numa_node = -1;
9a799d71
AK
5173 int size;
5174
3a581073 5175 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
de88eeeb
AD
5176
5177 if (tx_ring->q_vector)
5178 numa_node = tx_ring->q_vector->numa_node;
5179
5180 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
1a6c14a2 5181 if (!tx_ring->tx_buffer_info)
89bf67f1 5182 tx_ring->tx_buffer_info = vzalloc(size);
e01c31a5
JB
5183 if (!tx_ring->tx_buffer_info)
5184 goto err;
9a799d71 5185
827da44c
JS
5186 u64_stats_init(&tx_ring->syncp);
5187
9a799d71 5188 /* round up to nearest 4K */
12207e49 5189 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
3a581073 5190 tx_ring->size = ALIGN(tx_ring->size, 4096);
9a799d71 5191
de88eeeb
AD
5192 set_dev_node(dev, numa_node);
5193 tx_ring->desc = dma_alloc_coherent(dev,
5194 tx_ring->size,
5195 &tx_ring->dma,
5196 GFP_KERNEL);
5197 set_dev_node(dev, orig_node);
5198 if (!tx_ring->desc)
5199 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5200 &tx_ring->dma, GFP_KERNEL);
e01c31a5
JB
5201 if (!tx_ring->desc)
5202 goto err;
9a799d71 5203
3a581073
JB
5204 tx_ring->next_to_use = 0;
5205 tx_ring->next_to_clean = 0;
9a799d71 5206 return 0;
e01c31a5
JB
5207
5208err:
5209 vfree(tx_ring->tx_buffer_info);
5210 tx_ring->tx_buffer_info = NULL;
b6ec895e 5211 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
e01c31a5 5212 return -ENOMEM;
9a799d71
AK
5213}
5214
69888674
AD
5215/**
5216 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5217 * @adapter: board private structure
5218 *
5219 * If this function returns with an error, then it's possible one or
5220 * more of the rings is populated (while the rest are not). It is the
5221 * callers duty to clean those orphaned rings.
5222 *
5223 * Return 0 on success, negative on failure
5224 **/
5225static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5226{
5227 int i, err = 0;
5228
5229 for (i = 0; i < adapter->num_tx_queues; i++) {
b6ec895e 5230 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
69888674
AD
5231 if (!err)
5232 continue;
de3d5b94 5233
396e799c 5234 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
de3d5b94 5235 goto err_setup_tx;
69888674
AD
5236 }
5237
de3d5b94
AD
5238 return 0;
5239err_setup_tx:
5240 /* rewind the index freeing the rings as we go */
5241 while (i--)
5242 ixgbe_free_tx_resources(adapter->tx_ring[i]);
69888674
AD
5243 return err;
5244}
5245
9a799d71
AK
5246/**
5247 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
3a581073 5248 * @rx_ring: rx descriptor ring (for a specific queue) to setup
9a799d71
AK
5249 *
5250 * Returns 0 on success, negative on failure
5251 **/
b6ec895e 5252int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
9a799d71 5253{
b6ec895e 5254 struct device *dev = rx_ring->dev;
de88eeeb
AD
5255 int orig_node = dev_to_node(dev);
5256 int numa_node = -1;
021230d4 5257 int size;
9a799d71 5258
3a581073 5259 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
de88eeeb
AD
5260
5261 if (rx_ring->q_vector)
5262 numa_node = rx_ring->q_vector->numa_node;
5263
5264 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
1a6c14a2 5265 if (!rx_ring->rx_buffer_info)
89bf67f1 5266 rx_ring->rx_buffer_info = vzalloc(size);
b6ec895e
AD
5267 if (!rx_ring->rx_buffer_info)
5268 goto err;
9a799d71 5269
827da44c
JS
5270 u64_stats_init(&rx_ring->syncp);
5271
9a799d71 5272 /* Round up to nearest 4K */
3a581073
JB
5273 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5274 rx_ring->size = ALIGN(rx_ring->size, 4096);
9a799d71 5275
de88eeeb
AD
5276 set_dev_node(dev, numa_node);
5277 rx_ring->desc = dma_alloc_coherent(dev,
5278 rx_ring->size,
5279 &rx_ring->dma,
5280 GFP_KERNEL);
5281 set_dev_node(dev, orig_node);
5282 if (!rx_ring->desc)
5283 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5284 &rx_ring->dma, GFP_KERNEL);
b6ec895e
AD
5285 if (!rx_ring->desc)
5286 goto err;
9a799d71 5287
3a581073
JB
5288 rx_ring->next_to_clean = 0;
5289 rx_ring->next_to_use = 0;
9a799d71
AK
5290
5291 return 0;
b6ec895e
AD
5292err:
5293 vfree(rx_ring->rx_buffer_info);
5294 rx_ring->rx_buffer_info = NULL;
5295 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
177db6ff 5296 return -ENOMEM;
9a799d71
AK
5297}
5298
69888674
AD
5299/**
5300 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5301 * @adapter: board private structure
5302 *
5303 * If this function returns with an error, then it's possible one or
5304 * more of the rings is populated (while the rest are not). It is the
5305 * callers duty to clean those orphaned rings.
5306 *
5307 * Return 0 on success, negative on failure
5308 **/
69888674
AD
5309static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5310{
5311 int i, err = 0;
5312
5313 for (i = 0; i < adapter->num_rx_queues; i++) {
b6ec895e 5314 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
69888674
AD
5315 if (!err)
5316 continue;
de3d5b94 5317
396e799c 5318 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
de3d5b94 5319 goto err_setup_rx;
69888674
AD
5320 }
5321
7c8ae65a
AD
5322#ifdef IXGBE_FCOE
5323 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5324 if (!err)
5325#endif
5326 return 0;
de3d5b94
AD
5327err_setup_rx:
5328 /* rewind the index freeing the rings as we go */
5329 while (i--)
5330 ixgbe_free_rx_resources(adapter->rx_ring[i]);
69888674
AD
5331 return err;
5332}
5333
9a799d71
AK
5334/**
5335 * ixgbe_free_tx_resources - Free Tx Resources per Queue
9a799d71
AK
5336 * @tx_ring: Tx descriptor ring for a specific queue
5337 *
5338 * Free all transmit software resources
5339 **/
b6ec895e 5340void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
9a799d71 5341{
b6ec895e 5342 ixgbe_clean_tx_ring(tx_ring);
9a799d71
AK
5343
5344 vfree(tx_ring->tx_buffer_info);
5345 tx_ring->tx_buffer_info = NULL;
5346
b6ec895e
AD
5347 /* if not set, then don't free */
5348 if (!tx_ring->desc)
5349 return;
5350
5351 dma_free_coherent(tx_ring->dev, tx_ring->size,
5352 tx_ring->desc, tx_ring->dma);
9a799d71
AK
5353
5354 tx_ring->desc = NULL;
5355}
5356
5357/**
5358 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5359 * @adapter: board private structure
5360 *
5361 * Free all transmit software resources
5362 **/
5363static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5364{
5365 int i;
5366
5367 for (i = 0; i < adapter->num_tx_queues; i++)
4a0b9ca0 5368 if (adapter->tx_ring[i]->desc)
b6ec895e 5369 ixgbe_free_tx_resources(adapter->tx_ring[i]);
9a799d71
AK
5370}
5371
5372/**
b4617240 5373 * ixgbe_free_rx_resources - Free Rx Resources
9a799d71
AK
5374 * @rx_ring: ring to clean the resources from
5375 *
5376 * Free all receive software resources
5377 **/
b6ec895e 5378void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
9a799d71 5379{
b6ec895e 5380 ixgbe_clean_rx_ring(rx_ring);
9a799d71
AK
5381
5382 vfree(rx_ring->rx_buffer_info);
5383 rx_ring->rx_buffer_info = NULL;
5384
b6ec895e
AD
5385 /* if not set, then don't free */
5386 if (!rx_ring->desc)
5387 return;
5388
5389 dma_free_coherent(rx_ring->dev, rx_ring->size,
5390 rx_ring->desc, rx_ring->dma);
9a799d71
AK
5391
5392 rx_ring->desc = NULL;
5393}
5394
5395/**
5396 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5397 * @adapter: board private structure
5398 *
5399 * Free all receive software resources
5400 **/
5401static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5402{
5403 int i;
5404
7c8ae65a
AD
5405#ifdef IXGBE_FCOE
5406 ixgbe_free_fcoe_ddp_resources(adapter);
5407
5408#endif
9a799d71 5409 for (i = 0; i < adapter->num_rx_queues; i++)
4a0b9ca0 5410 if (adapter->rx_ring[i]->desc)
b6ec895e 5411 ixgbe_free_rx_resources(adapter->rx_ring[i]);
9a799d71
AK
5412}
5413
9a799d71
AK
5414/**
5415 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5416 * @netdev: network interface device structure
5417 * @new_mtu: new value for maximum frame size
5418 *
5419 * Returns 0 on success, negative on failure
5420 **/
5421static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5422{
5423 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5424 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5425
42c783c5 5426 /* MTU < 68 is an error and causes problems on some kernels */
655309e9
AD
5427 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5428 return -EINVAL;
5429
5430 /*
872844dd
AD
5431 * For 82599EB we cannot allow legacy VFs to enable their receive
5432 * paths when MTU greater than 1500 is configured. So display a
5433 * warning that legacy VFs will be disabled.
655309e9
AD
5434 */
5435 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5436 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
c560451c 5437 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
872844dd 5438 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
9a799d71 5439
396e799c 5440 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
655309e9 5441
021230d4 5442 /* must set new MTU before calling down or up */
9a799d71
AK
5443 netdev->mtu = new_mtu;
5444
d4f80882
AV
5445 if (netif_running(netdev))
5446 ixgbe_reinit_locked(adapter);
9a799d71
AK
5447
5448 return 0;
5449}
5450
5451/**
5452 * ixgbe_open - Called when a network interface is made active
5453 * @netdev: network interface device structure
5454 *
5455 * Returns 0 on success, negative value on failure
5456 *
5457 * The open entry point is called when a network interface is made
5458 * active by the system (IFF_UP). At this point all resources needed
5459 * for transmit and receive operations are allocated, the interrupt
5460 * handler is registered with the OS, the watchdog timer is started,
5461 * and the stack is notified that the interface is ready.
5462 **/
5463static int ixgbe_open(struct net_device *netdev)
5464{
5465 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2a47fa45 5466 int err, queues;
4bebfaa5
AK
5467
5468 /* disallow open during test */
5469 if (test_bit(__IXGBE_TESTING, &adapter->state))
5470 return -EBUSY;
9a799d71 5471
54386467
JB
5472 netif_carrier_off(netdev);
5473
9a799d71
AK
5474 /* allocate transmit descriptors */
5475 err = ixgbe_setup_all_tx_resources(adapter);
5476 if (err)
5477 goto err_setup_tx;
5478
9a799d71
AK
5479 /* allocate receive descriptors */
5480 err = ixgbe_setup_all_rx_resources(adapter);
5481 if (err)
5482 goto err_setup_rx;
5483
5484 ixgbe_configure(adapter);
5485
021230d4 5486 err = ixgbe_request_irq(adapter);
9a799d71
AK
5487 if (err)
5488 goto err_req_irq;
5489
ac802f5d 5490 /* Notify the stack of the actual queue counts. */
2a47fa45
JF
5491 if (adapter->num_rx_pools > 1)
5492 queues = adapter->num_rx_queues_per_pool;
5493 else
5494 queues = adapter->num_tx_queues;
5495
5496 err = netif_set_real_num_tx_queues(netdev, queues);
ac802f5d
AD
5497 if (err)
5498 goto err_set_queues;
5499
2a47fa45
JF
5500 if (adapter->num_rx_pools > 1 &&
5501 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5502 queues = IXGBE_MAX_L2A_QUEUES;
5503 else
5504 queues = adapter->num_rx_queues;
5505 err = netif_set_real_num_rx_queues(netdev, queues);
ac802f5d
AD
5506 if (err)
5507 goto err_set_queues;
5508
1a71ab24 5509 ixgbe_ptp_init(adapter);
1a71ab24 5510
c7ccde0f 5511 ixgbe_up_complete(adapter);
9a799d71
AK
5512
5513 return 0;
5514
ac802f5d
AD
5515err_set_queues:
5516 ixgbe_free_irq(adapter);
9a799d71 5517err_req_irq:
a20a1199 5518 ixgbe_free_all_rx_resources(adapter);
de3d5b94 5519err_setup_rx:
a20a1199 5520 ixgbe_free_all_tx_resources(adapter);
de3d5b94 5521err_setup_tx:
9a799d71
AK
5522 ixgbe_reset(adapter);
5523
5524 return err;
5525}
5526
5527/**
5528 * ixgbe_close - Disables a network interface
5529 * @netdev: network interface device structure
5530 *
5531 * Returns 0, this is not allowed to fail
5532 *
5533 * The close entry point is called when an interface is de-activated
5534 * by the OS. The hardware is still under the drivers control, but
5535 * needs to be disabled. A global MAC reset is issued to stop the
5536 * hardware, and all transmit and receive resources are freed.
5537 **/
5538static int ixgbe_close(struct net_device *netdev)
5539{
5540 struct ixgbe_adapter *adapter = netdev_priv(netdev);
9a799d71 5541
1a71ab24 5542 ixgbe_ptp_stop(adapter);
1a71ab24 5543
9a799d71
AK
5544 ixgbe_down(adapter);
5545 ixgbe_free_irq(adapter);
5546
e4911d57
AD
5547 ixgbe_fdir_filter_exit(adapter);
5548
9a799d71
AK
5549 ixgbe_free_all_tx_resources(adapter);
5550 ixgbe_free_all_rx_resources(adapter);
5551
5eba3699 5552 ixgbe_release_hw_control(adapter);
9a799d71
AK
5553
5554 return 0;
5555}
5556
b3c8b4ba
AD
5557#ifdef CONFIG_PM
5558static int ixgbe_resume(struct pci_dev *pdev)
5559{
c60fbb00
AD
5560 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5561 struct net_device *netdev = adapter->netdev;
b3c8b4ba
AD
5562 u32 err;
5563
0391bbe3 5564 adapter->hw.hw_addr = adapter->io_addr;
b3c8b4ba
AD
5565 pci_set_power_state(pdev, PCI_D0);
5566 pci_restore_state(pdev);
656ab817
DS
5567 /*
5568 * pci_restore_state clears dev->state_saved so call
5569 * pci_save_state to restore it.
5570 */
5571 pci_save_state(pdev);
9ce77666 5572
5573 err = pci_enable_device_mem(pdev);
b3c8b4ba 5574 if (err) {
849c4542 5575 e_dev_err("Cannot enable PCI device from suspend\n");
b3c8b4ba
AD
5576 return err;
5577 }
41c62843
MR
5578 smp_mb__before_clear_bit();
5579 clear_bit(__IXGBE_DISABLED, &adapter->state);
b3c8b4ba
AD
5580 pci_set_master(pdev);
5581
dd4d8ca6 5582 pci_wake_from_d3(pdev, false);
b3c8b4ba 5583
b3c8b4ba
AD
5584 ixgbe_reset(adapter);
5585
495dce12
WJP
5586 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5587
ac802f5d
AD
5588 rtnl_lock();
5589 err = ixgbe_init_interrupt_scheme(adapter);
5590 if (!err && netif_running(netdev))
c60fbb00 5591 err = ixgbe_open(netdev);
ac802f5d
AD
5592
5593 rtnl_unlock();
5594
5595 if (err)
5596 return err;
b3c8b4ba
AD
5597
5598 netif_device_attach(netdev);
5599
5600 return 0;
5601}
b3c8b4ba 5602#endif /* CONFIG_PM */
9d8d05ae
RW
5603
5604static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
b3c8b4ba 5605{
c60fbb00
AD
5606 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5607 struct net_device *netdev = adapter->netdev;
e8e26350
PW
5608 struct ixgbe_hw *hw = &adapter->hw;
5609 u32 ctrl, fctrl;
5610 u32 wufc = adapter->wol;
b3c8b4ba
AD
5611#ifdef CONFIG_PM
5612 int retval = 0;
5613#endif
5614
5615 netif_device_detach(netdev);
5616
499ab5cc 5617 rtnl_lock();
b3c8b4ba
AD
5618 if (netif_running(netdev)) {
5619 ixgbe_down(adapter);
5620 ixgbe_free_irq(adapter);
5621 ixgbe_free_all_tx_resources(adapter);
5622 ixgbe_free_all_rx_resources(adapter);
5623 }
499ab5cc 5624 rtnl_unlock();
b3c8b4ba 5625
5f5ae6fc
AD
5626 ixgbe_clear_interrupt_scheme(adapter);
5627
b3c8b4ba
AD
5628#ifdef CONFIG_PM
5629 retval = pci_save_state(pdev);
5630 if (retval)
5631 return retval;
4df10466 5632
b3c8b4ba 5633#endif
f4f1040a
JK
5634 if (hw->mac.ops.stop_link_on_d3)
5635 hw->mac.ops.stop_link_on_d3(hw);
5636
e8e26350
PW
5637 if (wufc) {
5638 ixgbe_set_rx_mode(netdev);
b3c8b4ba 5639
ec74a471
ET
5640 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5641 if (hw->mac.ops.enable_tx_laser)
c509e754
DS
5642 hw->mac.ops.enable_tx_laser(hw);
5643
e8e26350
PW
5644 /* turn on all-multi mode if wake on multicast is enabled */
5645 if (wufc & IXGBE_WUFC_MC) {
5646 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5647 fctrl |= IXGBE_FCTRL_MPE;
5648 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5649 }
5650
5651 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5652 ctrl |= IXGBE_CTRL_GIO_DIS;
5653 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5654
5655 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5656 } else {
5657 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5658 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5659 }
5660
bd508178
AD
5661 switch (hw->mac.type) {
5662 case ixgbe_mac_82598EB:
dd4d8ca6 5663 pci_wake_from_d3(pdev, false);
bd508178
AD
5664 break;
5665 case ixgbe_mac_82599EB:
b93a2226 5666 case ixgbe_mac_X540:
bd508178
AD
5667 pci_wake_from_d3(pdev, !!wufc);
5668 break;
5669 default:
5670 break;
5671 }
b3c8b4ba 5672
9d8d05ae
RW
5673 *enable_wake = !!wufc;
5674
b3c8b4ba
AD
5675 ixgbe_release_hw_control(adapter);
5676
41c62843
MR
5677 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
5678 pci_disable_device(pdev);
b3c8b4ba 5679
9d8d05ae
RW
5680 return 0;
5681}
5682
5683#ifdef CONFIG_PM
5684static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5685{
5686 int retval;
5687 bool wake;
5688
5689 retval = __ixgbe_shutdown(pdev, &wake);
5690 if (retval)
5691 return retval;
5692
5693 if (wake) {
5694 pci_prepare_to_sleep(pdev);
5695 } else {
5696 pci_wake_from_d3(pdev, false);
5697 pci_set_power_state(pdev, PCI_D3hot);
5698 }
b3c8b4ba
AD
5699
5700 return 0;
5701}
9d8d05ae 5702#endif /* CONFIG_PM */
b3c8b4ba
AD
5703
5704static void ixgbe_shutdown(struct pci_dev *pdev)
5705{
9d8d05ae
RW
5706 bool wake;
5707
5708 __ixgbe_shutdown(pdev, &wake);
5709
5710 if (system_state == SYSTEM_POWER_OFF) {
5711 pci_wake_from_d3(pdev, wake);
5712 pci_set_power_state(pdev, PCI_D3hot);
5713 }
b3c8b4ba
AD
5714}
5715
9a799d71
AK
5716/**
5717 * ixgbe_update_stats - Update the board statistics counters.
5718 * @adapter: board private structure
5719 **/
5720void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5721{
2d86f139 5722 struct net_device *netdev = adapter->netdev;
9a799d71 5723 struct ixgbe_hw *hw = &adapter->hw;
5b7da515 5724 struct ixgbe_hw_stats *hwstats = &adapter->stats;
6f11eef7
AV
5725 u64 total_mpc = 0;
5726 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5b7da515
AD
5727 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5728 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
8a0da21b 5729 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
9a799d71 5730
d08935c2
DS
5731 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5732 test_bit(__IXGBE_RESETTING, &adapter->state))
5733 return;
5734
94b982b2 5735 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
f8212f97 5736 u64 rsc_count = 0;
94b982b2 5737 u64 rsc_flush = 0;
94b982b2 5738 for (i = 0; i < adapter->num_rx_queues; i++) {
5b7da515
AD
5739 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5740 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
94b982b2
MC
5741 }
5742 adapter->rsc_total_count = rsc_count;
5743 adapter->rsc_total_flush = rsc_flush;
d51019a4
PW
5744 }
5745
5b7da515
AD
5746 for (i = 0; i < adapter->num_rx_queues; i++) {
5747 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5748 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5749 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5750 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
8a0da21b 5751 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5b7da515
AD
5752 bytes += rx_ring->stats.bytes;
5753 packets += rx_ring->stats.packets;
5754 }
5755 adapter->non_eop_descs = non_eop_descs;
5756 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5757 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
8a0da21b 5758 adapter->hw_csum_rx_error = hw_csum_rx_error;
5b7da515
AD
5759 netdev->stats.rx_bytes = bytes;
5760 netdev->stats.rx_packets = packets;
5761
5762 bytes = 0;
5763 packets = 0;
7ca3bc58 5764 /* gather some stats to the adapter struct that are per queue */
5b7da515
AD
5765 for (i = 0; i < adapter->num_tx_queues; i++) {
5766 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5767 restart_queue += tx_ring->tx_stats.restart_queue;
5768 tx_busy += tx_ring->tx_stats.tx_busy;
5769 bytes += tx_ring->stats.bytes;
5770 packets += tx_ring->stats.packets;
5771 }
eb985f09 5772 adapter->restart_queue = restart_queue;
5b7da515
AD
5773 adapter->tx_busy = tx_busy;
5774 netdev->stats.tx_bytes = bytes;
5775 netdev->stats.tx_packets = packets;
7ca3bc58 5776
7ca647bd 5777 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
1a70db4b
ET
5778
5779 /* 8 register reads */
6f11eef7
AV
5780 for (i = 0; i < 8; i++) {
5781 /* for packet buffers not used, the register should read 0 */
5782 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5783 missed_rx += mpc;
7ca647bd
JP
5784 hwstats->mpc[i] += mpc;
5785 total_mpc += hwstats->mpc[i];
1a70db4b
ET
5786 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5787 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
bd508178
AD
5788 switch (hw->mac.type) {
5789 case ixgbe_mac_82598EB:
1a70db4b
ET
5790 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5791 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5792 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
7ca647bd
JP
5793 hwstats->pxonrxc[i] +=
5794 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
bd508178
AD
5795 break;
5796 case ixgbe_mac_82599EB:
b93a2226 5797 case ixgbe_mac_X540:
bd508178
AD
5798 hwstats->pxonrxc[i] +=
5799 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
bd508178
AD
5800 break;
5801 default:
5802 break;
e8e26350 5803 }
6f11eef7 5804 }
1a70db4b
ET
5805
5806 /*16 register reads */
5807 for (i = 0; i < 16; i++) {
5808 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5809 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5810 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5811 (hw->mac.type == ixgbe_mac_X540)) {
5812 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5813 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5814 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5815 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5816 }
5817 }
5818
7ca647bd 5819 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6f11eef7 5820 /* work around hardware counting issue */
7ca647bd 5821 hwstats->gprc -= missed_rx;
6f11eef7 5822
c84d324c
JF
5823 ixgbe_update_xoff_received(adapter);
5824
6f11eef7 5825 /* 82598 hardware only has a 32 bit counter in the high register */
bd508178
AD
5826 switch (hw->mac.type) {
5827 case ixgbe_mac_82598EB:
5828 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
bd508178
AD
5829 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5830 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5831 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5832 break;
b93a2226 5833 case ixgbe_mac_X540:
58f6bcf9
ET
5834 /* OS2BMC stats are X540 only*/
5835 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5836 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5837 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5838 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5839 case ixgbe_mac_82599EB:
a4d4f629
AD
5840 for (i = 0; i < 16; i++)
5841 adapter->hw_rx_no_dma_resources +=
5842 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
7ca647bd 5843 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
bd508178 5844 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
7ca647bd 5845 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
bd508178 5846 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
7ca647bd 5847 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
bd508178 5848 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
7ca647bd 5849 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
7ca647bd
JP
5850 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5851 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6d45522c 5852#ifdef IXGBE_FCOE
7ca647bd
JP
5853 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5854 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5855 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5856 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5857 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5858 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
7b859ebc 5859 /* Add up per cpu counters for total ddp aloc fail */
5a1ee270
AD
5860 if (adapter->fcoe.ddp_pool) {
5861 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5862 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5863 unsigned int cpu;
5864 u64 noddp = 0, noddp_ext_buff = 0;
7b859ebc 5865 for_each_possible_cpu(cpu) {
5a1ee270
AD
5866 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5867 noddp += ddp_pool->noddp;
5868 noddp_ext_buff += ddp_pool->noddp_ext_buff;
7b859ebc 5869 }
5a1ee270
AD
5870 hwstats->fcoe_noddp = noddp;
5871 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
7b859ebc 5872 }
6d45522c 5873#endif /* IXGBE_FCOE */
bd508178
AD
5874 break;
5875 default:
5876 break;
e8e26350 5877 }
9a799d71 5878 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
7ca647bd
JP
5879 hwstats->bprc += bprc;
5880 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
e8e26350 5881 if (hw->mac.type == ixgbe_mac_82598EB)
7ca647bd
JP
5882 hwstats->mprc -= bprc;
5883 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5884 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5885 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5886 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5887 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5888 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5889 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5890 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6f11eef7 5891 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
7ca647bd 5892 hwstats->lxontxc += lxon;
6f11eef7 5893 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
7ca647bd 5894 hwstats->lxofftxc += lxoff;
7ca647bd
JP
5895 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5896 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6f11eef7
AV
5897 /*
5898 * 82598 errata - tx of flow control packets is included in tx counters
5899 */
5900 xon_off_tot = lxon + lxoff;
7ca647bd
JP
5901 hwstats->gptc -= xon_off_tot;
5902 hwstats->mptc -= xon_off_tot;
5903 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5904 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5905 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5906 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5907 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5908 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5909 hwstats->ptc64 -= xon_off_tot;
5910 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5911 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5912 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5913 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5914 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5915 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
9a799d71
AK
5916
5917 /* Fill out the OS statistics structure */
7ca647bd 5918 netdev->stats.multicast = hwstats->mprc;
9a799d71
AK
5919
5920 /* Rx Errors */
7ca647bd 5921 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
2d86f139 5922 netdev->stats.rx_dropped = 0;
7ca647bd
JP
5923 netdev->stats.rx_length_errors = hwstats->rlec;
5924 netdev->stats.rx_crc_errors = hwstats->crcerrs;
2d86f139 5925 netdev->stats.rx_missed_errors = total_mpc;
9a799d71
AK
5926}
5927
5928/**
d034acf1 5929 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
49ce9c2c 5930 * @adapter: pointer to the device adapter structure
9a799d71 5931 **/
d034acf1 5932static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
9a799d71 5933{
cf8280ee 5934 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a 5935 int i;
cf8280ee 5936
d034acf1
AD
5937 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5938 return;
5939
5940 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
22d5a71b 5941
d034acf1 5942 /* if interface is down do nothing */
fe49f04a 5943 if (test_bit(__IXGBE_DOWN, &adapter->state))
d034acf1
AD
5944 return;
5945
5946 /* do nothing if we are not using signature filters */
5947 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5948 return;
5949
5950 adapter->fdir_overflow++;
5951
93c52dd0
AD
5952 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5953 for (i = 0; i < adapter->num_tx_queues; i++)
5954 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
f0f9778d 5955 &(adapter->tx_ring[i]->state));
d034acf1
AD
5956 /* re-enable flow director interrupts */
5957 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
93c52dd0
AD
5958 } else {
5959 e_err(probe, "failed to finish FDIR re-initialization, "
5960 "ignored adding FDIR ATR filters\n");
5961 }
93c52dd0
AD
5962}
5963
5964/**
5965 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
49ce9c2c 5966 * @adapter: pointer to the device adapter structure
93c52dd0
AD
5967 *
5968 * This function serves two purposes. First it strobes the interrupt lines
52f33af8 5969 * in order to make certain interrupts are occurring. Secondly it sets the
93c52dd0 5970 * bits needed to check for TX hangs. As a result we should immediately
52f33af8 5971 * determine if a hang has occurred.
93c52dd0
AD
5972 */
5973static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
9a799d71 5974{
cf8280ee 5975 struct ixgbe_hw *hw = &adapter->hw;
fe49f04a
AD
5976 u64 eics = 0;
5977 int i;
cf8280ee 5978
09f40aed 5979 /* If we're down, removing or resetting, just bail */
93c52dd0 5980 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
09f40aed 5981 test_bit(__IXGBE_REMOVING, &adapter->state) ||
93c52dd0
AD
5982 test_bit(__IXGBE_RESETTING, &adapter->state))
5983 return;
22d5a71b 5984
93c52dd0
AD
5985 /* Force detection of hung controller */
5986 if (netif_carrier_ok(adapter->netdev)) {
5987 for (i = 0; i < adapter->num_tx_queues; i++)
5988 set_check_for_tx_hang(adapter->tx_ring[i]);
5989 }
22d5a71b 5990
fe49f04a
AD
5991 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5992 /*
5993 * for legacy and MSI interrupts don't set any bits
5994 * that are enabled for EIAM, because this operation
5995 * would set *both* EIMS and EICS for any bit in EIAM
5996 */
5997 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5998 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
93c52dd0
AD
5999 } else {
6000 /* get one bit for every active tx/rx interrupt vector */
49c7ffbe 6001 for (i = 0; i < adapter->num_q_vectors; i++) {
93c52dd0 6002 struct ixgbe_q_vector *qv = adapter->q_vector[i];
efe3d3c8 6003 if (qv->rx.ring || qv->tx.ring)
93c52dd0
AD
6004 eics |= ((u64)1 << i);
6005 }
cf8280ee 6006 }
9a799d71 6007
93c52dd0 6008 /* Cause software interrupt to ensure rings are cleaned */
fe49f04a
AD
6009 ixgbe_irq_rearm_queues(adapter, eics);
6010
cf8280ee
JB
6011}
6012
e8e26350 6013/**
93c52dd0 6014 * ixgbe_watchdog_update_link - update the link status
49ce9c2c
BH
6015 * @adapter: pointer to the device adapter structure
6016 * @link_speed: pointer to a u32 to store the link_speed
e8e26350 6017 **/
93c52dd0 6018static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
e8e26350 6019{
e8e26350 6020 struct ixgbe_hw *hw = &adapter->hw;
93c52dd0
AD
6021 u32 link_speed = adapter->link_speed;
6022 bool link_up = adapter->link_up;
041441d0 6023 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
e8e26350 6024
93c52dd0
AD
6025 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6026 return;
6027
6028 if (hw->mac.ops.check_link) {
6029 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
c4cf55e5 6030 } else {
93c52dd0
AD
6031 /* always assume link is up, if no check link function */
6032 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6033 link_up = true;
c4cf55e5 6034 }
041441d0
AD
6035
6036 if (adapter->ixgbe_ieee_pfc)
6037 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
6038
3ebe8fde 6039 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
041441d0 6040 hw->mac.ops.fc_enable(hw);
3ebe8fde
AD
6041 ixgbe_set_rx_drop_en(adapter);
6042 }
93c52dd0
AD
6043
6044 if (link_up ||
6045 time_after(jiffies, (adapter->link_check_timeout +
6046 IXGBE_TRY_LINK_TIMEOUT))) {
6047 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6048 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6049 IXGBE_WRITE_FLUSH(hw);
6050 }
6051
6052 adapter->link_up = link_up;
6053 adapter->link_speed = link_speed;
e8e26350
PW
6054}
6055
107d3018
AD
6056static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
6057{
6058#ifdef CONFIG_IXGBE_DCB
6059 struct net_device *netdev = adapter->netdev;
6060 struct dcb_app app = {
6061 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
6062 .protocol = 0,
6063 };
6064 u8 up = 0;
6065
6066 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
6067 up = dcb_ieee_getapp_mask(netdev, &app);
6068
6069 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
6070#endif
6071}
6072
e8e26350 6073/**
93c52dd0
AD
6074 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6075 * print link up message
49ce9c2c 6076 * @adapter: pointer to the device adapter structure
e8e26350 6077 **/
93c52dd0 6078static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
e8e26350 6079{
93c52dd0 6080 struct net_device *netdev = adapter->netdev;
e8e26350 6081 struct ixgbe_hw *hw = &adapter->hw;
cdc04dcc
ET
6082 struct net_device *upper;
6083 struct list_head *iter;
93c52dd0
AD
6084 u32 link_speed = adapter->link_speed;
6085 bool flow_rx, flow_tx;
e8e26350 6086
93c52dd0
AD
6087 /* only continue if link was previously down */
6088 if (netif_carrier_ok(netdev))
a985b6c3 6089 return;
63d6e1d8 6090
93c52dd0 6091 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
63d6e1d8 6092
93c52dd0
AD
6093 switch (hw->mac.type) {
6094 case ixgbe_mac_82598EB: {
6095 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6096 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6097 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6098 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6099 }
6100 break;
6101 case ixgbe_mac_X540:
6102 case ixgbe_mac_82599EB: {
6103 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6104 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6105 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6106 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6107 }
6108 break;
6109 default:
6110 flow_tx = false;
6111 flow_rx = false;
6112 break;
e8e26350 6113 }
3a6a4eda 6114
6cb562d6
JK
6115 adapter->last_rx_ptp_check = jiffies;
6116
8fecf67c 6117 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
1a71ab24 6118 ixgbe_ptp_start_cyclecounter(adapter);
3a6a4eda 6119
93c52dd0
AD
6120 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6121 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6122 "10 Gbps" :
6123 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6124 "1 Gbps" :
6125 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6126 "100 Mbps" :
6127 "unknown speed"))),
6128 ((flow_rx && flow_tx) ? "RX/TX" :
6129 (flow_rx ? "RX" :
6130 (flow_tx ? "TX" : "None"))));
e8e26350 6131
93c52dd0 6132 netif_carrier_on(netdev);
93c52dd0 6133 ixgbe_check_vf_rate_limit(adapter);
befa2af7 6134
cdc04dcc
ET
6135 /* enable transmits */
6136 netif_tx_wake_all_queues(adapter->netdev);
6137
6138 /* enable any upper devices */
6139 rtnl_lock();
6140 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
6141 if (netif_is_macvlan(upper)) {
6142 struct macvlan_dev *vlan = netdev_priv(upper);
6143
6144 if (vlan->fwd_priv)
6145 netif_tx_wake_all_queues(upper);
6146 }
6147 }
6148 rtnl_unlock();
6149
107d3018
AD
6150 /* update the default user priority for VFs */
6151 ixgbe_update_default_up(adapter);
6152
befa2af7
AD
6153 /* ping all the active vfs to let them know link has changed */
6154 ixgbe_ping_all_vfs(adapter);
e8e26350
PW
6155}
6156
c4cf55e5 6157/**
93c52dd0
AD
6158 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6159 * print link down message
49ce9c2c 6160 * @adapter: pointer to the adapter structure
c4cf55e5 6161 **/
581330ba 6162static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
c4cf55e5 6163{
cf8280ee 6164 struct net_device *netdev = adapter->netdev;
c4cf55e5 6165 struct ixgbe_hw *hw = &adapter->hw;
10eec955 6166
93c52dd0
AD
6167 adapter->link_up = false;
6168 adapter->link_speed = 0;
cf8280ee 6169
93c52dd0
AD
6170 /* only continue if link was up previously */
6171 if (!netif_carrier_ok(netdev))
6172 return;
264857b8 6173
93c52dd0
AD
6174 /* poll for SFP+ cable when link is down */
6175 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6176 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
9a799d71 6177
8fecf67c 6178 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
1a71ab24 6179 ixgbe_ptp_start_cyclecounter(adapter);
3a6a4eda 6180
93c52dd0
AD
6181 e_info(drv, "NIC Link is Down\n");
6182 netif_carrier_off(netdev);
befa2af7
AD
6183
6184 /* ping all the active vfs to let them know link has changed */
6185 ixgbe_ping_all_vfs(adapter);
93c52dd0 6186}
e8e26350 6187
93c52dd0
AD
6188/**
6189 * ixgbe_watchdog_flush_tx - flush queues on link down
49ce9c2c 6190 * @adapter: pointer to the device adapter structure
93c52dd0
AD
6191 **/
6192static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6193{
c4cf55e5 6194 int i;
93c52dd0 6195 int some_tx_pending = 0;
c4cf55e5 6196
93c52dd0 6197 if (!netif_carrier_ok(adapter->netdev)) {
bc59fcda 6198 for (i = 0; i < adapter->num_tx_queues; i++) {
93c52dd0 6199 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
bc59fcda
NS
6200 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6201 some_tx_pending = 1;
6202 break;
6203 }
6204 }
6205
6206 if (some_tx_pending) {
6207 /* We've lost link, so the controller stops DMA,
6208 * but we've got queued Tx work that's never going
6209 * to get done, so reset controller to flush Tx.
6210 * (Do the reset outside of interrupt context).
6211 */
12ff3f3b 6212 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
c83c6cbd 6213 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
bc59fcda 6214 }
c4cf55e5 6215 }
c4cf55e5
PWJ
6216}
6217
a985b6c3
GR
6218static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6219{
6220 u32 ssvpc;
6221
0584d999
GR
6222 /* Do not perform spoof check for 82598 or if not in IOV mode */
6223 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6224 adapter->num_vfs == 0)
a985b6c3
GR
6225 return;
6226
6227 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6228
6229 /*
6230 * ssvpc register is cleared on read, if zero then no
6231 * spoofed packets in the last interval.
6232 */
6233 if (!ssvpc)
6234 return;
6235
d6ea0754 6236 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
a985b6c3
GR
6237}
6238
93c52dd0
AD
6239/**
6240 * ixgbe_watchdog_subtask - check and bring link up
49ce9c2c 6241 * @adapter: pointer to the device adapter structure
93c52dd0
AD
6242 **/
6243static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
6244{
09f40aed 6245 /* if interface is down, removing or resetting, do nothing */
7edebf9a 6246 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
09f40aed 6247 test_bit(__IXGBE_REMOVING, &adapter->state) ||
7edebf9a 6248 test_bit(__IXGBE_RESETTING, &adapter->state))
93c52dd0
AD
6249 return;
6250
6251 ixgbe_watchdog_update_link(adapter);
6252
6253 if (adapter->link_up)
6254 ixgbe_watchdog_link_is_up(adapter);
6255 else
6256 ixgbe_watchdog_link_is_down(adapter);
bc59fcda 6257
a985b6c3 6258 ixgbe_spoof_check(adapter);
9a799d71 6259 ixgbe_update_stats(adapter);
93c52dd0
AD
6260
6261 ixgbe_watchdog_flush_tx(adapter);
9a799d71 6262}
10eec955 6263
cf8280ee 6264/**
7086400d 6265 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
49ce9c2c 6266 * @adapter: the ixgbe adapter structure
cf8280ee 6267 **/
7086400d 6268static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
cf8280ee 6269{
cf8280ee 6270 struct ixgbe_hw *hw = &adapter->hw;
7086400d 6271 s32 err;
cf8280ee 6272
7086400d
AD
6273 /* not searching for SFP so there is nothing to do here */
6274 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6275 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6276 return;
10eec955 6277
7086400d
AD
6278 /* someone else is in init, wait until next service event */
6279 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6280 return;
cf8280ee 6281
7086400d
AD
6282 err = hw->phy.ops.identify_sfp(hw);
6283 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6284 goto sfp_out;
264857b8 6285
7086400d
AD
6286 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6287 /* If no cable is present, then we need to reset
6288 * the next time we find a good cable. */
6289 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
cf8280ee 6290 }
9a799d71 6291
7086400d
AD
6292 /* exit on error */
6293 if (err)
6294 goto sfp_out;
e8e26350 6295
7086400d
AD
6296 /* exit if reset not needed */
6297 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6298 goto sfp_out;
9a799d71 6299
7086400d 6300 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
bc59fcda 6301
7086400d
AD
6302 /*
6303 * A module may be identified correctly, but the EEPROM may not have
6304 * support for that module. setup_sfp() will fail in that case, so
6305 * we should not allow that module to load.
6306 */
6307 if (hw->mac.type == ixgbe_mac_82598EB)
6308 err = hw->phy.ops.reset(hw);
6309 else
6310 err = hw->mac.ops.setup_sfp(hw);
6311
6312 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6313 goto sfp_out;
6314
6315 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6316 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6317
6318sfp_out:
6319 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6320
6321 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6322 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6323 e_dev_err("failed to initialize because an unsupported "
6324 "SFP+ module type was detected.\n");
6325 e_dev_err("Reload the driver after installing a "
6326 "supported module.\n");
6327 unregister_netdev(adapter->netdev);
bc59fcda 6328 }
7086400d 6329}
bc59fcda 6330
7086400d
AD
6331/**
6332 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
49ce9c2c 6333 * @adapter: the ixgbe adapter structure
7086400d
AD
6334 **/
6335static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6336{
6337 struct ixgbe_hw *hw = &adapter->hw;
3d292265
JH
6338 u32 speed;
6339 bool autoneg = false;
7086400d
AD
6340
6341 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6342 return;
6343
6344 /* someone else is in init, wait until next service event */
6345 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6346 return;
6347
6348 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6349
3d292265 6350 speed = hw->phy.autoneg_advertised;
ed33ff66 6351 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
3d292265 6352 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
ed33ff66
ET
6353
6354 /* setup the highest link when no autoneg */
6355 if (!autoneg) {
6356 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6357 speed = IXGBE_LINK_SPEED_10GB_FULL;
6358 }
6359 }
6360
7086400d 6361 if (hw->mac.ops.setup_link)
fd0326f2 6362 hw->mac.ops.setup_link(hw, speed, true);
7086400d
AD
6363
6364 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6365 adapter->link_check_timeout = jiffies;
6366 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6367}
6368
83c61fa9
GR
6369#ifdef CONFIG_PCI_IOV
6370static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6371{
6372 int vf;
6373 struct ixgbe_hw *hw = &adapter->hw;
6374 struct net_device *netdev = adapter->netdev;
6375 u32 gpc;
6376 u32 ciaa, ciad;
6377
6378 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6379 if (gpc) /* If incrementing then no need for the check below */
6380 return;
6381 /*
6382 * Check to see if a bad DMA write target from an errant or
6383 * malicious VF has caused a PCIe error. If so then we can
6384 * issue a VFLR to the offending VF(s) and then resume without
6385 * requesting a full slot reset.
6386 */
6387
6388 for (vf = 0; vf < adapter->num_vfs; vf++) {
6389 ciaa = (vf << 16) | 0x80000000;
6390 /* 32 bit read so align, we really want status at offset 6 */
6391 ciaa |= PCI_COMMAND;
6392 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6393 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6394 ciaa &= 0x7FFFFFFF;
6395 /* disable debug mode asap after reading data */
6396 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6397 /* Get the upper 16 bits which will be the PCI status reg */
6398 ciad >>= 16;
6399 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6400 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6401 /* Issue VFLR */
6402 ciaa = (vf << 16) | 0x80000000;
6403 ciaa |= 0xA8;
6404 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6405 ciad = 0x00008000; /* VFLR */
6406 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6407 ciaa &= 0x7FFFFFFF;
6408 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6409 }
6410 }
6411}
6412
6413#endif
7086400d
AD
6414/**
6415 * ixgbe_service_timer - Timer Call-back
6416 * @data: pointer to adapter cast into an unsigned long
6417 **/
6418static void ixgbe_service_timer(unsigned long data)
6419{
6420 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6421 unsigned long next_event_offset;
83c61fa9 6422 bool ready = true;
7086400d 6423
6bb78cfb
AD
6424 /* poll faster when waiting for link */
6425 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6426 next_event_offset = HZ / 10;
6427 else
6428 next_event_offset = HZ * 2;
83c61fa9 6429
6bb78cfb 6430#ifdef CONFIG_PCI_IOV
83c61fa9
GR
6431 /*
6432 * don't bother with SR-IOV VF DMA hang check if there are
6433 * no VFs or the link is down
6434 */
6435 if (!adapter->num_vfs ||
6bb78cfb 6436 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
83c61fa9 6437 goto normal_timer_service;
83c61fa9
GR
6438
6439 /* If we have VFs allocated then we must check for DMA hangs */
6440 ixgbe_check_for_bad_vf(adapter);
6441 next_event_offset = HZ / 50;
6442 adapter->timer_event_accumulator++;
6443
6bb78cfb 6444 if (adapter->timer_event_accumulator >= 100)
83c61fa9 6445 adapter->timer_event_accumulator = 0;
7086400d 6446 else
6bb78cfb 6447 ready = false;
7086400d 6448
6bb78cfb 6449normal_timer_service:
83c61fa9 6450#endif
7086400d
AD
6451 /* Reset the timer */
6452 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6453
83c61fa9
GR
6454 if (ready)
6455 ixgbe_service_event_schedule(adapter);
7086400d
AD
6456}
6457
c83c6cbd
AD
6458static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6459{
6460 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6461 return;
6462
6463 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6464
09f40aed 6465 /* If we're already down, removing or resetting, just bail */
c83c6cbd 6466 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
09f40aed 6467 test_bit(__IXGBE_REMOVING, &adapter->state) ||
c83c6cbd
AD
6468 test_bit(__IXGBE_RESETTING, &adapter->state))
6469 return;
6470
6471 ixgbe_dump(adapter);
6472 netdev_err(adapter->netdev, "Reset adapter\n");
6473 adapter->tx_timeout_count++;
6474
8f4c5c9f 6475 rtnl_lock();
c83c6cbd 6476 ixgbe_reinit_locked(adapter);
8f4c5c9f 6477 rtnl_unlock();
c83c6cbd
AD
6478}
6479
7086400d
AD
6480/**
6481 * ixgbe_service_task - manages and runs subtasks
6482 * @work: pointer to work_struct containing our data
6483 **/
6484static void ixgbe_service_task(struct work_struct *work)
6485{
6486 struct ixgbe_adapter *adapter = container_of(work,
6487 struct ixgbe_adapter,
6488 service_task);
b0483c8f
MR
6489 if (ixgbe_removed(adapter->hw.hw_addr)) {
6490 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
6491 rtnl_lock();
6492 ixgbe_down(adapter);
6493 rtnl_unlock();
6494 }
6495 ixgbe_service_event_complete(adapter);
6496 return;
6497 }
c83c6cbd 6498 ixgbe_reset_subtask(adapter);
7086400d
AD
6499 ixgbe_sfp_detection_subtask(adapter);
6500 ixgbe_sfp_link_config_subtask(adapter);
f0f9778d 6501 ixgbe_check_overtemp_subtask(adapter);
93c52dd0 6502 ixgbe_watchdog_subtask(adapter);
d034acf1 6503 ixgbe_fdir_reinit_subtask(adapter);
93c52dd0 6504 ixgbe_check_hang_subtask(adapter);
891dc082 6505
8fecf67c 6506 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
891dc082
JK
6507 ixgbe_ptp_overflow_check(adapter);
6508 ixgbe_ptp_rx_hang(adapter);
6509 }
7086400d
AD
6510
6511 ixgbe_service_event_complete(adapter);
9a799d71
AK
6512}
6513
fd0db0ed
AD
6514static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6515 struct ixgbe_tx_buffer *first,
244e27ad 6516 u8 *hdr_len)
897ab156 6517{
fd0db0ed 6518 struct sk_buff *skb = first->skb;
897ab156
AD
6519 u32 vlan_macip_lens, type_tucmd;
6520 u32 mss_l4len_idx, l4len;
2049e1f6 6521 int err;
9a799d71 6522
8f4fbb9b
AD
6523 if (skb->ip_summed != CHECKSUM_PARTIAL)
6524 return 0;
6525
897ab156
AD
6526 if (!skb_is_gso(skb))
6527 return 0;
9a799d71 6528
2049e1f6
FR
6529 err = skb_cow_head(skb, 0);
6530 if (err < 0)
6531 return err;
9a799d71 6532
897ab156
AD
6533 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6534 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6535
a1108ffd 6536 if (first->protocol == htons(ETH_P_IP)) {
897ab156
AD
6537 struct iphdr *iph = ip_hdr(skb);
6538 iph->tot_len = 0;
6539 iph->check = 0;
6540 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6541 iph->daddr, 0,
6542 IPPROTO_TCP,
6543 0);
6544 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
244e27ad
AD
6545 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6546 IXGBE_TX_FLAGS_CSUM |
6547 IXGBE_TX_FLAGS_IPV4;
897ab156
AD
6548 } else if (skb_is_gso_v6(skb)) {
6549 ipv6_hdr(skb)->payload_len = 0;
6550 tcp_hdr(skb)->check =
6551 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6552 &ipv6_hdr(skb)->daddr,
6553 0, IPPROTO_TCP, 0);
244e27ad
AD
6554 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6555 IXGBE_TX_FLAGS_CSUM;
897ab156
AD
6556 }
6557
091a6246 6558 /* compute header lengths */
897ab156
AD
6559 l4len = tcp_hdrlen(skb);
6560 *hdr_len = skb_transport_offset(skb) + l4len;
6561
091a6246
AD
6562 /* update gso size and bytecount with header size */
6563 first->gso_segs = skb_shinfo(skb)->gso_segs;
6564 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6565
c44f5f51 6566 /* mss_l4len_id: use 0 as index for TSO */
897ab156
AD
6567 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6568 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
897ab156
AD
6569
6570 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6571 vlan_macip_lens = skb_network_header_len(skb);
6572 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
244e27ad 6573 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
897ab156
AD
6574
6575 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
244e27ad 6576 mss_l4len_idx);
897ab156
AD
6577
6578 return 1;
6579}
6580
244e27ad
AD
6581static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6582 struct ixgbe_tx_buffer *first)
7ca647bd 6583{
fd0db0ed 6584 struct sk_buff *skb = first->skb;
897ab156
AD
6585 u32 vlan_macip_lens = 0;
6586 u32 mss_l4len_idx = 0;
6587 u32 type_tucmd = 0;
7ca647bd 6588
897ab156 6589 if (skb->ip_summed != CHECKSUM_PARTIAL) {
472148c3
AD
6590 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6591 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6592 return;
897ab156
AD
6593 } else {
6594 u8 l4_hdr = 0;
244e27ad 6595 switch (first->protocol) {
a1108ffd 6596 case htons(ETH_P_IP):
897ab156
AD
6597 vlan_macip_lens |= skb_network_header_len(skb);
6598 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6599 l4_hdr = ip_hdr(skb)->protocol;
7ca647bd 6600 break;
a1108ffd 6601 case htons(ETH_P_IPV6):
897ab156
AD
6602 vlan_macip_lens |= skb_network_header_len(skb);
6603 l4_hdr = ipv6_hdr(skb)->nexthdr;
6604 break;
6605 default:
6606 if (unlikely(net_ratelimit())) {
6607 dev_warn(tx_ring->dev,
6608 "partial checksum but proto=%x!\n",
244e27ad 6609 first->protocol);
897ab156 6610 }
7ca647bd
JP
6611 break;
6612 }
897ab156
AD
6613
6614 switch (l4_hdr) {
7ca647bd 6615 case IPPROTO_TCP:
897ab156
AD
6616 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6617 mss_l4len_idx = tcp_hdrlen(skb) <<
6618 IXGBE_ADVTXD_L4LEN_SHIFT;
7ca647bd
JP
6619 break;
6620 case IPPROTO_SCTP:
897ab156
AD
6621 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6622 mss_l4len_idx = sizeof(struct sctphdr) <<
6623 IXGBE_ADVTXD_L4LEN_SHIFT;
6624 break;
6625 case IPPROTO_UDP:
6626 mss_l4len_idx = sizeof(struct udphdr) <<
6627 IXGBE_ADVTXD_L4LEN_SHIFT;
6628 break;
6629 default:
6630 if (unlikely(net_ratelimit())) {
6631 dev_warn(tx_ring->dev,
6632 "partial checksum but l4 proto=%x!\n",
244e27ad 6633 l4_hdr);
897ab156 6634 }
7ca647bd
JP
6635 break;
6636 }
244e27ad
AD
6637
6638 /* update TX checksum flag */
6639 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
7ca647bd
JP
6640 }
6641
244e27ad 6642 /* vlan_macip_lens: MACLEN, VLAN tag */
897ab156 6643 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
244e27ad 6644 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
9a799d71 6645
897ab156
AD
6646 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6647 type_tucmd, mss_l4len_idx);
9a799d71
AK
6648}
6649
472148c3
AD
6650#define IXGBE_SET_FLAG(_input, _flag, _result) \
6651 ((_flag <= _result) ? \
6652 ((u32)(_input & _flag) * (_result / _flag)) : \
6653 ((u32)(_input & _flag) / (_flag / _result)))
6654
6655static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
9a799d71 6656{
d3d00239 6657 /* set type for advanced descriptor with frame checksum insertion */
472148c3
AD
6658 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6659 IXGBE_ADVTXD_DCMD_DEXT |
6660 IXGBE_ADVTXD_DCMD_IFCS;
9a799d71 6661
d3d00239 6662 /* set HW vlan bit if vlan is present */
472148c3
AD
6663 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6664 IXGBE_ADVTXD_DCMD_VLE);
3a6a4eda 6665
d3d00239 6666 /* set segmentation enable bits for TSO/FSO */
472148c3
AD
6667 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6668 IXGBE_ADVTXD_DCMD_TSE);
6669
6670 /* set timestamp bit if present */
6671 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6672 IXGBE_ADVTXD_MAC_TSTAMP);
eacd73f7 6673
62748b7b 6674 /* insert frame checksum */
472148c3 6675 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
62748b7b 6676
d3d00239
AD
6677 return cmd_type;
6678}
9a799d71 6679
729739b7
AD
6680static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6681 u32 tx_flags, unsigned int paylen)
d3d00239 6682{
472148c3 6683 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
9a799d71 6684
d3d00239 6685 /* enable L4 checksum for TSO and TX checksum offload */
472148c3
AD
6686 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6687 IXGBE_TX_FLAGS_CSUM,
6688 IXGBE_ADVTXD_POPTS_TXSM);
9a799d71 6689
93f5b3c1 6690 /* enble IPv4 checksum for TSO */
472148c3
AD
6691 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6692 IXGBE_TX_FLAGS_IPV4,
6693 IXGBE_ADVTXD_POPTS_IXSM);
9a799d71 6694
7f9643fd
AD
6695 /*
6696 * Check Context must be set if Tx switch is enabled, which it
6697 * always is for case where virtual functions are running
6698 */
472148c3
AD
6699 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6700 IXGBE_TX_FLAGS_CC,
6701 IXGBE_ADVTXD_CC);
7f9643fd 6702
472148c3 6703 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
d3d00239 6704}
44df32c5 6705
d3d00239
AD
6706#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6707 IXGBE_TXD_CMD_RS)
6708
6709static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
d3d00239 6710 struct ixgbe_tx_buffer *first,
d3d00239
AD
6711 const u8 hdr_len)
6712{
fd0db0ed 6713 struct sk_buff *skb = first->skb;
729739b7 6714 struct ixgbe_tx_buffer *tx_buffer;
d3d00239 6715 union ixgbe_adv_tx_desc *tx_desc;
ec718254
AD
6716 struct skb_frag_struct *frag;
6717 dma_addr_t dma;
6718 unsigned int data_len, size;
244e27ad 6719 u32 tx_flags = first->tx_flags;
472148c3 6720 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
d3d00239 6721 u16 i = tx_ring->next_to_use;
d3d00239 6722
729739b7
AD
6723 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6724
ec718254
AD
6725 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6726
6727 size = skb_headlen(skb);
6728 data_len = skb->data_len;
729739b7 6729
d3d00239
AD
6730#ifdef IXGBE_FCOE
6731 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
729739b7 6732 if (data_len < sizeof(struct fcoe_crc_eof)) {
d3d00239
AD
6733 size -= sizeof(struct fcoe_crc_eof) - data_len;
6734 data_len = 0;
729739b7
AD
6735 } else {
6736 data_len -= sizeof(struct fcoe_crc_eof);
9a799d71
AK
6737 }
6738 }
44df32c5 6739
d3d00239 6740#endif
729739b7 6741 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
8ad494b0 6742
ec718254 6743 tx_buffer = first;
9a799d71 6744
ec718254
AD
6745 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6746 if (dma_mapping_error(tx_ring->dev, dma))
6747 goto dma_error;
6748
6749 /* record length, and DMA address */
6750 dma_unmap_len_set(tx_buffer, len, size);
6751 dma_unmap_addr_set(tx_buffer, dma, dma);
6752
6753 tx_desc->read.buffer_addr = cpu_to_le64(dma);
e5a43549 6754
729739b7 6755 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
d3d00239 6756 tx_desc->read.cmd_type_len =
472148c3 6757 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
e5a43549 6758
d3d00239 6759 i++;
729739b7 6760 tx_desc++;
d3d00239 6761 if (i == tx_ring->count) {
e4f74028 6762 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
d3d00239
AD
6763 i = 0;
6764 }
ec718254 6765 tx_desc->read.olinfo_status = 0;
729739b7
AD
6766
6767 dma += IXGBE_MAX_DATA_PER_TXD;
6768 size -= IXGBE_MAX_DATA_PER_TXD;
6769
6770 tx_desc->read.buffer_addr = cpu_to_le64(dma);
d3d00239 6771 }
e5a43549 6772
729739b7
AD
6773 if (likely(!data_len))
6774 break;
9a799d71 6775
472148c3 6776 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
9a799d71 6777
729739b7
AD
6778 i++;
6779 tx_desc++;
6780 if (i == tx_ring->count) {
6781 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6782 i = 0;
6783 }
ec718254 6784 tx_desc->read.olinfo_status = 0;
9a799d71 6785
d3d00239 6786#ifdef IXGBE_FCOE
9e903e08 6787 size = min_t(unsigned int, data_len, skb_frag_size(frag));
d3d00239 6788#else
9e903e08 6789 size = skb_frag_size(frag);
d3d00239
AD
6790#endif
6791 data_len -= size;
9a799d71 6792
729739b7
AD
6793 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6794 DMA_TO_DEVICE);
9a799d71 6795
729739b7 6796 tx_buffer = &tx_ring->tx_buffer_info[i];
729739b7 6797 }
9a799d71 6798
729739b7 6799 /* write last descriptor with RS and EOP bits */
472148c3
AD
6800 cmd_type |= size | IXGBE_TXD_CMD;
6801 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
eacd73f7 6802
091a6246 6803 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
b2d96e0a 6804
d3d00239
AD
6805 /* set the timestamp */
6806 first->time_stamp = jiffies;
9a799d71
AK
6807
6808 /*
729739b7
AD
6809 * Force memory writes to complete before letting h/w know there
6810 * are new descriptors to fetch. (Only applicable for weak-ordered
6811 * memory model archs, such as IA-64).
6812 *
6813 * We also need this memory barrier to make certain all of the
6814 * status bits have been updated before next_to_watch is written.
9a799d71
AK
6815 */
6816 wmb();
6817
d3d00239
AD
6818 /* set next_to_watch value indicating a packet is present */
6819 first->next_to_watch = tx_desc;
6820
729739b7
AD
6821 i++;
6822 if (i == tx_ring->count)
6823 i = 0;
6824
6825 tx_ring->next_to_use = i;
6826
d3d00239 6827 /* notify HW of packet */
84227bcd 6828 ixgbe_write_tail(tx_ring, i);
d3d00239
AD
6829
6830 return;
6831dma_error:
729739b7 6832 dev_err(tx_ring->dev, "TX DMA map failed\n");
d3d00239
AD
6833
6834 /* clear dma mappings for failed tx_buffer_info map */
6835 for (;;) {
729739b7
AD
6836 tx_buffer = &tx_ring->tx_buffer_info[i];
6837 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6838 if (tx_buffer == first)
d3d00239
AD
6839 break;
6840 if (i == 0)
6841 i = tx_ring->count;
6842 i--;
6843 }
6844
d3d00239 6845 tx_ring->next_to_use = i;
9a799d71
AK
6846}
6847
fd0db0ed 6848static void ixgbe_atr(struct ixgbe_ring *ring,
244e27ad 6849 struct ixgbe_tx_buffer *first)
69830529
AD
6850{
6851 struct ixgbe_q_vector *q_vector = ring->q_vector;
6852 union ixgbe_atr_hash_dword input = { .dword = 0 };
6853 union ixgbe_atr_hash_dword common = { .dword = 0 };
6854 union {
6855 unsigned char *network;
6856 struct iphdr *ipv4;
6857 struct ipv6hdr *ipv6;
6858 } hdr;
ee9e0f0b 6859 struct tcphdr *th;
905e4a41 6860 __be16 vlan_id;
c4cf55e5 6861
69830529
AD
6862 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6863 if (!q_vector)
6864 return;
6865
6866 /* do nothing if sampling is disabled */
6867 if (!ring->atr_sample_rate)
d3ead241 6868 return;
c4cf55e5 6869
69830529 6870 ring->atr_count++;
c4cf55e5 6871
69830529 6872 /* snag network header to get L4 type and address */
fd0db0ed 6873 hdr.network = skb_network_header(first->skb);
69830529
AD
6874
6875 /* Currently only IPv4/IPv6 with TCP is supported */
a1108ffd 6876 if ((first->protocol != htons(ETH_P_IPV6) ||
69830529 6877 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
a1108ffd 6878 (first->protocol != htons(ETH_P_IP) ||
69830529
AD
6879 hdr.ipv4->protocol != IPPROTO_TCP))
6880 return;
ee9e0f0b 6881
fd0db0ed 6882 th = tcp_hdr(first->skb);
c4cf55e5 6883
66f32a8b
AD
6884 /* skip this packet since it is invalid or the socket is closing */
6885 if (!th || th->fin)
69830529
AD
6886 return;
6887
6888 /* sample on all syn packets or once every atr sample count */
6889 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6890 return;
6891
6892 /* reset sample count */
6893 ring->atr_count = 0;
6894
244e27ad 6895 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
69830529
AD
6896
6897 /*
6898 * src and dst are inverted, think how the receiver sees them
6899 *
6900 * The input is broken into two sections, a non-compressed section
6901 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6902 * is XORed together and stored in the compressed dword.
6903 */
6904 input.formatted.vlan_id = vlan_id;
6905
6906 /*
6907 * since src port and flex bytes occupy the same word XOR them together
6908 * and write the value to source port portion of compressed dword
6909 */
244e27ad 6910 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
a1108ffd 6911 common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
69830529 6912 else
244e27ad 6913 common.port.src ^= th->dest ^ first->protocol;
69830529
AD
6914 common.port.dst ^= th->source;
6915
a1108ffd 6916 if (first->protocol == htons(ETH_P_IP)) {
69830529
AD
6917 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6918 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6919 } else {
6920 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6921 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6922 hdr.ipv6->saddr.s6_addr32[1] ^
6923 hdr.ipv6->saddr.s6_addr32[2] ^
6924 hdr.ipv6->saddr.s6_addr32[3] ^
6925 hdr.ipv6->daddr.s6_addr32[0] ^
6926 hdr.ipv6->daddr.s6_addr32[1] ^
6927 hdr.ipv6->daddr.s6_addr32[2] ^
6928 hdr.ipv6->daddr.s6_addr32[3];
6929 }
c4cf55e5
PWJ
6930
6931 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
69830529
AD
6932 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6933 input, common, ring->queue_index);
c4cf55e5
PWJ
6934}
6935
63544e9c 6936static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
e092be60 6937{
fc77dc3c 6938 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
e092be60
AV
6939 /* Herbert's original patch had:
6940 * smp_mb__after_netif_stop_queue();
6941 * but since that doesn't exist yet, just open code it. */
6942 smp_mb();
6943
6944 /* We need to check again in a case another CPU has just
6945 * made room available. */
7d4987de 6946 if (likely(ixgbe_desc_unused(tx_ring) < size))
e092be60
AV
6947 return -EBUSY;
6948
6949 /* A reprieve! - use start_queue because it doesn't call schedule */
fc77dc3c 6950 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
5b7da515 6951 ++tx_ring->tx_stats.restart_queue;
e092be60
AV
6952 return 0;
6953}
6954
82d4e46e 6955static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
e092be60 6956{
7d4987de 6957 if (likely(ixgbe_desc_unused(tx_ring) >= size))
e092be60 6958 return 0;
fc77dc3c 6959 return __ixgbe_maybe_stop_tx(tx_ring, size);
e092be60
AV
6960}
6961
f663dd9a 6962static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
99932d4f 6963 void *accel_priv, select_queue_fallback_t fallback)
09a3b1f8 6964{
f663dd9a
JW
6965 struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
6966#ifdef IXGBE_FCOE
97488bd1
AD
6967 struct ixgbe_adapter *adapter;
6968 struct ixgbe_ring_feature *f;
6969 int txq;
f663dd9a
JW
6970#endif
6971
6972 if (fwd_adapter)
6973 return skb->queue_mapping + fwd_adapter->tx_base_queue;
6974
6975#ifdef IXGBE_FCOE
5e09a105 6976
97488bd1
AD
6977 /*
6978 * only execute the code below if protocol is FCoE
6979 * or FIP and we have FCoE enabled on the adapter
6980 */
6981 switch (vlan_get_protocol(skb)) {
a1108ffd
JP
6982 case htons(ETH_P_FCOE):
6983 case htons(ETH_P_FIP):
97488bd1 6984 adapter = netdev_priv(dev);
c087663e 6985
97488bd1
AD
6986 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6987 break;
6988 default:
99932d4f 6989 return fallback(dev, skb);
97488bd1 6990 }
c087663e 6991
97488bd1 6992 f = &adapter->ring_feature[RING_F_FCOE];
c087663e 6993
97488bd1
AD
6994 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6995 smp_processor_id();
56075a98 6996
97488bd1
AD
6997 while (txq >= f->indices)
6998 txq -= f->indices;
c4cf55e5 6999
97488bd1 7000 return txq + f->offset;
f663dd9a 7001#else
99932d4f 7002 return fallback(dev, skb);
f663dd9a 7003#endif
09a3b1f8
SH
7004}
7005
fc77dc3c 7006netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
84418e3b
AD
7007 struct ixgbe_adapter *adapter,
7008 struct ixgbe_ring *tx_ring)
9a799d71 7009{
d3d00239 7010 struct ixgbe_tx_buffer *first;
5f715823 7011 int tso;
d3d00239 7012 u32 tx_flags = 0;
a535c30e 7013 unsigned short f;
a535c30e 7014 u16 count = TXD_USE_COUNT(skb_headlen(skb));
66f32a8b 7015 __be16 protocol = skb->protocol;
63544e9c 7016 u8 hdr_len = 0;
5e09a105 7017
a535c30e
AD
7018 /*
7019 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
24ddd967 7020 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
a535c30e
AD
7021 * + 2 desc gap to keep tail from touching head,
7022 * + 1 desc for context descriptor,
7023 * otherwise try next time
7024 */
a535c30e
AD
7025 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7026 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7f66162b 7027
a535c30e
AD
7028 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7029 tx_ring->tx_stats.tx_busy++;
7030 return NETDEV_TX_BUSY;
7031 }
7032
fd0db0ed
AD
7033 /* record the location of the first descriptor for this packet */
7034 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7035 first->skb = skb;
091a6246
AD
7036 first->bytecount = skb->len;
7037 first->gso_segs = 1;
fd0db0ed 7038
66f32a8b 7039 /* if we have a HW VLAN tag being added default to the HW one */
eab6d18d 7040 if (vlan_tx_tag_present(skb)) {
66f32a8b
AD
7041 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7042 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7043 /* else if it is a SW VLAN check the next protocol and store the tag */
a1108ffd 7044 } else if (protocol == htons(ETH_P_8021Q)) {
66f32a8b
AD
7045 struct vlan_hdr *vhdr, _vhdr;
7046 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7047 if (!vhdr)
7048 goto out_drop;
7049
7050 protocol = vhdr->h_vlan_encapsulated_proto;
9e0c5648
AD
7051 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7052 IXGBE_TX_FLAGS_VLAN_SHIFT;
66f32a8b
AD
7053 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
7054 }
7055
151b260c
JK
7056 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
7057 !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
7058 &adapter->state))) {
3a6a4eda
JK
7059 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7060 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
891dc082
JK
7061
7062 /* schedule check for Tx timestamp */
7063 adapter->ptp_tx_skb = skb_get(skb);
7064 adapter->ptp_tx_start = jiffies;
7065 schedule_work(&adapter->ptp_tx_work);
3a6a4eda 7066 }
3a6a4eda 7067
ff29a86e
JK
7068 skb_tx_timestamp(skb);
7069
9e0c5648
AD
7070#ifdef CONFIG_PCI_IOV
7071 /*
7072 * Use the l2switch_enable flag - would be false if the DMA
7073 * Tx switch had been disabled.
7074 */
7075 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
472148c3 7076 tx_flags |= IXGBE_TX_FLAGS_CC;
9e0c5648
AD
7077
7078#endif
32701dc2 7079 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
66f32a8b 7080 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
09dca476
AD
7081 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7082 (skb->priority != TC_PRIO_CONTROL))) {
66f32a8b 7083 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
32701dc2
JF
7084 tx_flags |= (skb->priority & 0x7) <<
7085 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
66f32a8b
AD
7086 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7087 struct vlan_ethhdr *vhdr;
2049e1f6
FR
7088
7089 if (skb_cow_head(skb, 0))
66f32a8b
AD
7090 goto out_drop;
7091 vhdr = (struct vlan_ethhdr *)skb->data;
7092 vhdr->h_vlan_TCI = htons(tx_flags >>
7093 IXGBE_TX_FLAGS_VLAN_SHIFT);
7094 } else {
7095 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
2f90b865 7096 }
9a799d71 7097 }
eacd73f7 7098
244e27ad
AD
7099 /* record initial flags and protocol */
7100 first->tx_flags = tx_flags;
7101 first->protocol = protocol;
7102
eacd73f7 7103#ifdef IXGBE_FCOE
66f32a8b 7104 /* setup tx offload for FCoE */
a1108ffd 7105 if ((protocol == htons(ETH_P_FCOE)) &&
a58915c7 7106 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
244e27ad 7107 tso = ixgbe_fso(tx_ring, first, &hdr_len);
897ab156
AD
7108 if (tso < 0)
7109 goto out_drop;
9a799d71 7110
66f32a8b 7111 goto xmit_fcoe;
eacd73f7 7112 }
9a799d71 7113
66f32a8b 7114#endif /* IXGBE_FCOE */
244e27ad 7115 tso = ixgbe_tso(tx_ring, first, &hdr_len);
66f32a8b 7116 if (tso < 0)
897ab156 7117 goto out_drop;
244e27ad
AD
7118 else if (!tso)
7119 ixgbe_tx_csum(tx_ring, first);
66f32a8b
AD
7120
7121 /* add the ATR filter if ATR is on */
7122 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
244e27ad 7123 ixgbe_atr(tx_ring, first);
66f32a8b
AD
7124
7125#ifdef IXGBE_FCOE
7126xmit_fcoe:
7127#endif /* IXGBE_FCOE */
244e27ad 7128 ixgbe_tx_map(tx_ring, first, hdr_len);
d3d00239
AD
7129
7130 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
9a799d71
AK
7131
7132 return NETDEV_TX_OK;
897ab156
AD
7133
7134out_drop:
fd0db0ed
AD
7135 dev_kfree_skb_any(first->skb);
7136 first->skb = NULL;
7137
897ab156 7138 return NETDEV_TX_OK;
9a799d71
AK
7139}
7140
2a47fa45
JF
7141static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
7142 struct net_device *netdev,
7143 struct ixgbe_ring *ring)
84418e3b
AD
7144{
7145 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7146 struct ixgbe_ring *tx_ring;
7147
a50c29dd
AD
7148 /*
7149 * The minimum packet size for olinfo paylen is 17 so pad the skb
7150 * in order to meet this minimum size requirement.
7151 */
f73332fc
SH
7152 if (unlikely(skb->len < 17)) {
7153 if (skb_pad(skb, 17 - skb->len))
a50c29dd
AD
7154 return NETDEV_TX_OK;
7155 skb->len = 17;
71a49f77 7156 skb_set_tail_pointer(skb, 17);
a50c29dd
AD
7157 }
7158
2a47fa45
JF
7159 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7160
fc77dc3c 7161 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
84418e3b
AD
7162}
7163
2a47fa45
JF
7164static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7165 struct net_device *netdev)
7166{
7167 return __ixgbe_xmit_frame(skb, netdev, NULL);
7168}
7169
9a799d71
AK
7170/**
7171 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7172 * @netdev: network interface device structure
7173 * @p: pointer to an address structure
7174 *
7175 * Returns 0 on success, negative on failure
7176 **/
7177static int ixgbe_set_mac(struct net_device *netdev, void *p)
7178{
7179 struct ixgbe_adapter *adapter = netdev_priv(netdev);
b4617240 7180 struct ixgbe_hw *hw = &adapter->hw;
9a799d71
AK
7181 struct sockaddr *addr = p;
7182
7183 if (!is_valid_ether_addr(addr->sa_data))
7184 return -EADDRNOTAVAIL;
7185
7186 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
b4617240 7187 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
9a799d71 7188
1d9c0bfd 7189 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
9a799d71
AK
7190
7191 return 0;
7192}
7193
6b73e10d
BH
7194static int
7195ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7196{
7197 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7198 struct ixgbe_hw *hw = &adapter->hw;
7199 u16 value;
7200 int rc;
7201
7202 if (prtad != hw->phy.mdio.prtad)
7203 return -EINVAL;
7204 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7205 if (!rc)
7206 rc = value;
7207 return rc;
7208}
7209
7210static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7211 u16 addr, u16 value)
7212{
7213 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7214 struct ixgbe_hw *hw = &adapter->hw;
7215
7216 if (prtad != hw->phy.mdio.prtad)
7217 return -EINVAL;
7218 return hw->phy.ops.write_reg(hw, addr, devad, value);
7219}
7220
7221static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7222{
7223 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7224
3a6a4eda 7225 switch (cmd) {
3a6a4eda 7226 case SIOCSHWTSTAMP:
93501d48
JK
7227 return ixgbe_ptp_set_ts_config(adapter, req);
7228 case SIOCGHWTSTAMP:
7229 return ixgbe_ptp_get_ts_config(adapter, req);
3a6a4eda
JK
7230 default:
7231 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7232 }
6b73e10d
BH
7233}
7234
0365e6e4
PW
7235/**
7236 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
31278e71 7237 * netdev->dev_addrs
0365e6e4
PW
7238 * @netdev: network interface device structure
7239 *
7240 * Returns non-zero on failure
7241 **/
7242static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7243{
7244 int err = 0;
7245 struct ixgbe_adapter *adapter = netdev_priv(dev);
7fa7c9dc 7246 struct ixgbe_hw *hw = &adapter->hw;
0365e6e4 7247
7fa7c9dc 7248 if (is_valid_ether_addr(hw->mac.san_addr)) {
0365e6e4 7249 rtnl_lock();
7fa7c9dc 7250 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
0365e6e4 7251 rtnl_unlock();
7fa7c9dc
AD
7252
7253 /* update SAN MAC vmdq pool selection */
7254 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
0365e6e4
PW
7255 }
7256 return err;
7257}
7258
7259/**
7260 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
31278e71 7261 * netdev->dev_addrs
0365e6e4
PW
7262 * @netdev: network interface device structure
7263 *
7264 * Returns non-zero on failure
7265 **/
7266static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7267{
7268 int err = 0;
7269 struct ixgbe_adapter *adapter = netdev_priv(dev);
7270 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7271
7272 if (is_valid_ether_addr(mac->san_addr)) {
7273 rtnl_lock();
7274 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7275 rtnl_unlock();
7276 }
7277 return err;
7278}
7279
9a799d71
AK
7280#ifdef CONFIG_NET_POLL_CONTROLLER
7281/*
7282 * Polling 'interrupt' - used by things like netconsole to send skbs
7283 * without having to re-enable interrupts. It's not called while
7284 * the interrupt routine is executing.
7285 */
7286static void ixgbe_netpoll(struct net_device *netdev)
7287{
7288 struct ixgbe_adapter *adapter = netdev_priv(netdev);
8f9a7167 7289 int i;
9a799d71 7290
1a647bd2
AD
7291 /* if interface is down do nothing */
7292 if (test_bit(__IXGBE_DOWN, &adapter->state))
7293 return;
7294
9a799d71 7295 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
8f9a7167 7296 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
49c7ffbe
AD
7297 for (i = 0; i < adapter->num_q_vectors; i++)
7298 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8f9a7167
PWJ
7299 } else {
7300 ixgbe_intr(adapter->pdev->irq, netdev);
7301 }
9a799d71 7302 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
9a799d71 7303}
9a799d71 7304
581330ba 7305#endif
de1036b1
ED
7306static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7307 struct rtnl_link_stats64 *stats)
7308{
7309 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7310 int i;
7311
1a51502b 7312 rcu_read_lock();
de1036b1 7313 for (i = 0; i < adapter->num_rx_queues; i++) {
1a51502b 7314 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
de1036b1
ED
7315 u64 bytes, packets;
7316 unsigned int start;
7317
1a51502b
ED
7318 if (ring) {
7319 do {
57a7744e 7320 start = u64_stats_fetch_begin_irq(&ring->syncp);
1a51502b
ED
7321 packets = ring->stats.packets;
7322 bytes = ring->stats.bytes;
57a7744e 7323 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
1a51502b
ED
7324 stats->rx_packets += packets;
7325 stats->rx_bytes += bytes;
7326 }
de1036b1 7327 }
1ac9ad13
ED
7328
7329 for (i = 0; i < adapter->num_tx_queues; i++) {
7330 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7331 u64 bytes, packets;
7332 unsigned int start;
7333
7334 if (ring) {
7335 do {
57a7744e 7336 start = u64_stats_fetch_begin_irq(&ring->syncp);
1ac9ad13
ED
7337 packets = ring->stats.packets;
7338 bytes = ring->stats.bytes;
57a7744e 7339 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
1ac9ad13
ED
7340 stats->tx_packets += packets;
7341 stats->tx_bytes += bytes;
7342 }
7343 }
1a51502b 7344 rcu_read_unlock();
de1036b1
ED
7345 /* following stats updated by ixgbe_watchdog_task() */
7346 stats->multicast = netdev->stats.multicast;
7347 stats->rx_errors = netdev->stats.rx_errors;
7348 stats->rx_length_errors = netdev->stats.rx_length_errors;
7349 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7350 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7351 return stats;
7352}
7353
8af3c33f 7354#ifdef CONFIG_IXGBE_DCB
49ce9c2c
BH
7355/**
7356 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7357 * @adapter: pointer to ixgbe_adapter
8b1c0b24
JF
7358 * @tc: number of traffic classes currently enabled
7359 *
7360 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7361 * 802.1Q priority maps to a packet buffer that exists.
7362 */
7363static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7364{
7365 struct ixgbe_hw *hw = &adapter->hw;
7366 u32 reg, rsave;
7367 int i;
7368
7369 /* 82598 have a static priority to TC mapping that can not
7370 * be changed so no validation is needed.
7371 */
7372 if (hw->mac.type == ixgbe_mac_82598EB)
7373 return;
7374
7375 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7376 rsave = reg;
7377
7378 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7379 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7380
7381 /* If up2tc is out of bounds default to zero */
7382 if (up2tc > tc)
7383 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7384 }
7385
7386 if (reg != rsave)
7387 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7388
7389 return;
7390}
7391
02debdc9
AD
7392/**
7393 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7394 * @adapter: Pointer to adapter struct
7395 *
7396 * Populate the netdev user priority to tc map
7397 */
7398static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7399{
7400 struct net_device *dev = adapter->netdev;
7401 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7402 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7403 u8 prio;
7404
7405 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7406 u8 tc = 0;
7407
7408 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7409 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7410 else if (ets)
7411 tc = ets->prio_tc[prio];
7412
7413 netdev_set_prio_tc_map(dev, prio, tc);
7414 }
7415}
7416
cca73c59 7417#endif /* CONFIG_IXGBE_DCB */
49ce9c2c
BH
7418/**
7419 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8b1c0b24
JF
7420 *
7421 * @netdev: net device to configure
7422 * @tc: number of traffic classes to enable
7423 */
7424int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7425{
8b1c0b24
JF
7426 struct ixgbe_adapter *adapter = netdev_priv(dev);
7427 struct ixgbe_hw *hw = &adapter->hw;
2a47fa45 7428 bool pools;
8b1c0b24 7429
8b1c0b24 7430 /* Hardware supports up to 8 traffic classes */
4de2a022 7431 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
581330ba
AD
7432 (hw->mac.type == ixgbe_mac_82598EB &&
7433 tc < MAX_TRAFFIC_CLASS))
8b1c0b24
JF
7434 return -EINVAL;
7435
2a47fa45
JF
7436 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7437 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7438 return -EBUSY;
7439
8b1c0b24 7440 /* Hardware has to reinitialize queues and interrupts to
52f33af8 7441 * match packet buffer alignment. Unfortunately, the
8b1c0b24
JF
7442 * hardware is not flexible enough to do this dynamically.
7443 */
7444 if (netif_running(dev))
7445 ixgbe_close(dev);
7446 ixgbe_clear_interrupt_scheme(adapter);
7447
cca73c59 7448#ifdef CONFIG_IXGBE_DCB
e7589eab 7449 if (tc) {
8b1c0b24 7450 netdev_set_num_tc(dev, tc);
02debdc9
AD
7451 ixgbe_set_prio_tc_map(adapter);
7452
e7589eab 7453 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
e7589eab 7454
943561d3
AD
7455 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7456 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
e7589eab 7457 adapter->hw.fc.requested_mode = ixgbe_fc_none;
943561d3 7458 }
e7589eab 7459 } else {
8b1c0b24 7460 netdev_reset_tc(dev);
02debdc9 7461
943561d3
AD
7462 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7463 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
e7589eab
JF
7464
7465 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
e7589eab
JF
7466
7467 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7468 adapter->dcb_cfg.pfc_mode_enable = false;
7469 }
7470
8b1c0b24 7471 ixgbe_validate_rtr(adapter, tc);
cca73c59
AD
7472
7473#endif /* CONFIG_IXGBE_DCB */
7474 ixgbe_init_interrupt_scheme(adapter);
7475
8b1c0b24 7476 if (netif_running(dev))
cca73c59 7477 return ixgbe_open(dev);
8b1c0b24
JF
7478
7479 return 0;
7480}
de1036b1 7481
da36b647
GR
7482#ifdef CONFIG_PCI_IOV
7483void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7484{
7485 struct net_device *netdev = adapter->netdev;
7486
7487 rtnl_lock();
da36b647 7488 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
da36b647
GR
7489 rtnl_unlock();
7490}
7491
7492#endif
082757af
DS
7493void ixgbe_do_reset(struct net_device *netdev)
7494{
7495 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7496
7497 if (netif_running(netdev))
7498 ixgbe_reinit_locked(adapter);
7499 else
7500 ixgbe_reset(adapter);
7501}
7502
c8f44aff 7503static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
567d2de2 7504 netdev_features_t features)
082757af
DS
7505{
7506 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7507
082757af 7508 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
567d2de2
AD
7509 if (!(features & NETIF_F_RXCSUM))
7510 features &= ~NETIF_F_LRO;
082757af 7511
567d2de2
AD
7512 /* Turn off LRO if not RSC capable */
7513 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7514 features &= ~NETIF_F_LRO;
8e2813f5 7515
567d2de2 7516 return features;
082757af
DS
7517}
7518
c8f44aff 7519static int ixgbe_set_features(struct net_device *netdev,
567d2de2 7520 netdev_features_t features)
082757af
DS
7521{
7522 struct ixgbe_adapter *adapter = netdev_priv(netdev);
567d2de2 7523 netdev_features_t changed = netdev->features ^ features;
082757af
DS
7524 bool need_reset = false;
7525
082757af 7526 /* Make sure RSC matches LRO, reset if change */
567d2de2
AD
7527 if (!(features & NETIF_F_LRO)) {
7528 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
082757af 7529 need_reset = true;
567d2de2
AD
7530 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7531 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7532 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7533 if (adapter->rx_itr_setting == 1 ||
7534 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7535 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7536 need_reset = true;
7537 } else if ((changed ^ features) & NETIF_F_LRO) {
7538 e_info(probe, "rx-usecs set too low, "
7539 "disabling RSC\n");
082757af
DS
7540 }
7541 }
7542
7543 /*
7544 * Check if Flow Director n-tuple support was enabled or disabled. If
7545 * the state changed, we need to reset.
7546 */
39cb681b
AD
7547 switch (features & NETIF_F_NTUPLE) {
7548 case NETIF_F_NTUPLE:
567d2de2 7549 /* turn off ATR, enable perfect filters and reset */
39cb681b
AD
7550 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7551 need_reset = true;
7552
567d2de2
AD
7553 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7554 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
39cb681b
AD
7555 break;
7556 default:
7557 /* turn off perfect filters, enable ATR and reset */
7558 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7559 need_reset = true;
7560
7561 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7562
7563 /* We cannot enable ATR if SR-IOV is enabled */
7564 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7565 break;
7566
7567 /* We cannot enable ATR if we have 2 or more traffic classes */
7568 if (netdev_get_num_tc(netdev) > 1)
7569 break;
7570
7571 /* We cannot enable ATR if RSS is disabled */
7572 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7573 break;
7574
7575 /* A sample rate of 0 indicates ATR disabled */
7576 if (!adapter->atr_sample_rate)
7577 break;
7578
7579 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7580 break;
082757af
DS
7581 }
7582
f646968f 7583 if (features & NETIF_F_HW_VLAN_CTAG_RX)
146d4cc9
JF
7584 ixgbe_vlan_strip_enable(adapter);
7585 else
7586 ixgbe_vlan_strip_disable(adapter);
7587
3f2d1c0f
BG
7588 if (changed & NETIF_F_RXALL)
7589 need_reset = true;
7590
567d2de2 7591 netdev->features = features;
082757af
DS
7592 if (need_reset)
7593 ixgbe_do_reset(netdev);
7594
7595 return 0;
082757af
DS
7596}
7597
edc7d573 7598static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
0f4b0add 7599 struct net_device *dev,
6b6e2725 7600 const unsigned char *addr,
0f4b0add
JF
7601 u16 flags)
7602{
7603 struct ixgbe_adapter *adapter = netdev_priv(dev);
95447461
JF
7604 int err;
7605
7606 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
faaf02d2 7607 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
0f4b0add 7608
b1ac1ef7
JF
7609 /* Hardware does not support aging addresses so if a
7610 * ndm_state is given only allow permanent addresses
7611 */
7612 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
0f4b0add
JF
7613 pr_info("%s: FDB only supports static addresses\n",
7614 ixgbe_driver_name);
7615 return -EINVAL;
7616 }
7617
46acc460 7618 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
95447461
JF
7619 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7620
7621 if (netdev_uc_count(dev) < rar_uc_entries)
0f4b0add 7622 err = dev_uc_add_excl(dev, addr);
0f4b0add 7623 else
95447461
JF
7624 err = -ENOMEM;
7625 } else if (is_multicast_ether_addr(addr)) {
7626 err = dev_mc_add_excl(dev, addr);
7627 } else {
7628 err = -EINVAL;
0f4b0add
JF
7629 }
7630
7631 /* Only return duplicate errors if NLM_F_EXCL is set */
7632 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7633 err = 0;
7634
7635 return err;
7636}
7637
815cccbf
JF
7638static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7639 struct nlmsghdr *nlh)
7640{
7641 struct ixgbe_adapter *adapter = netdev_priv(dev);
7642 struct nlattr *attr, *br_spec;
7643 int rem;
7644
7645 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7646 return -EOPNOTSUPP;
7647
7648 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7649
7650 nla_for_each_nested(attr, br_spec, rem) {
7651 __u16 mode;
7652 u32 reg = 0;
7653
7654 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7655 continue;
7656
7657 mode = nla_get_u16(attr);
9b735984 7658 if (mode == BRIDGE_MODE_VEPA) {
815cccbf 7659 reg = 0;
9b735984
GR
7660 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7661 } else if (mode == BRIDGE_MODE_VEB) {
815cccbf 7662 reg = IXGBE_PFDTXGSWC_VT_LBEN;
9b735984
GR
7663 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7664 } else
815cccbf
JF
7665 return -EINVAL;
7666
7667 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7668
7669 e_info(drv, "enabling bridge mode: %s\n",
7670 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7671 }
7672
7673 return 0;
7674}
7675
7676static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
6cbdceeb
VY
7677 struct net_device *dev,
7678 u32 filter_mask)
815cccbf
JF
7679{
7680 struct ixgbe_adapter *adapter = netdev_priv(dev);
7681 u16 mode;
7682
7683 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7684 return 0;
7685
9b735984 7686 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
815cccbf
JF
7687 mode = BRIDGE_MODE_VEB;
7688 else
7689 mode = BRIDGE_MODE_VEPA;
7690
7691 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7692}
7693
2a47fa45
JF
7694static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7695{
7696 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7697 struct ixgbe_adapter *adapter = netdev_priv(pdev);
51f3773b 7698 unsigned int limit;
2a47fa45
JF
7699 int pool, err;
7700
219354d4
JF
7701#ifdef CONFIG_RPS
7702 if (vdev->num_rx_queues != vdev->num_tx_queues) {
7703 netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
7704 vdev->name);
7705 return ERR_PTR(-EINVAL);
7706 }
7707#endif
2a47fa45 7708 /* Check for hardware restriction on number of rx/tx queues */
219354d4 7709 if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
2a47fa45
JF
7710 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7711 netdev_info(pdev,
7712 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7713 pdev->name);
7714 return ERR_PTR(-EINVAL);
7715 }
7716
7717 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7718 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7719 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7720 return ERR_PTR(-EBUSY);
7721
7722 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7723 if (!fwd_adapter)
7724 return ERR_PTR(-ENOMEM);
7725
7726 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7727 adapter->num_rx_pools++;
7728 set_bit(pool, &adapter->fwd_bitmask);
51f3773b 7729 limit = find_last_bit(&adapter->fwd_bitmask, 32);
2a47fa45
JF
7730
7731 /* Enable VMDq flag so device will be set in VM mode */
7732 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
51f3773b 7733 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
219354d4 7734 adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
2a47fa45
JF
7735
7736 /* Force reinit of ring allocation with VMDQ enabled */
7737 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7738 if (err)
7739 goto fwd_add_err;
7740 fwd_adapter->pool = pool;
7741 fwd_adapter->real_adapter = adapter;
7742 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7743 if (err)
7744 goto fwd_add_err;
7745 netif_tx_start_all_queues(vdev);
7746 return fwd_adapter;
7747fwd_add_err:
7748 /* unwind counter and free adapter struct */
7749 netdev_info(pdev,
7750 "%s: dfwd hardware acceleration failed\n", vdev->name);
7751 clear_bit(pool, &adapter->fwd_bitmask);
7752 adapter->num_rx_pools--;
7753 kfree(fwd_adapter);
7754 return ERR_PTR(err);
7755}
7756
7757static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7758{
7759 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7760 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
51f3773b 7761 unsigned int limit;
2a47fa45
JF
7762
7763 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7764 adapter->num_rx_pools--;
7765
51f3773b
JF
7766 limit = find_last_bit(&adapter->fwd_bitmask, 32);
7767 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
2a47fa45
JF
7768 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7769 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7770 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7771 fwd_adapter->pool, adapter->num_rx_pools,
7772 fwd_adapter->rx_base_queue,
7773 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7774 adapter->fwd_bitmask);
7775 kfree(fwd_adapter);
7776}
7777
0edc3527 7778static const struct net_device_ops ixgbe_netdev_ops = {
e8e9f696 7779 .ndo_open = ixgbe_open,
0edc3527 7780 .ndo_stop = ixgbe_close,
00829823 7781 .ndo_start_xmit = ixgbe_xmit_frame,
09a3b1f8 7782 .ndo_select_queue = ixgbe_select_queue,
581330ba 7783 .ndo_set_rx_mode = ixgbe_set_rx_mode,
0edc3527
SH
7784 .ndo_validate_addr = eth_validate_addr,
7785 .ndo_set_mac_address = ixgbe_set_mac,
7786 .ndo_change_mtu = ixgbe_change_mtu,
7787 .ndo_tx_timeout = ixgbe_tx_timeout,
0edc3527
SH
7788 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7789 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
6b73e10d 7790 .ndo_do_ioctl = ixgbe_ioctl,
7f01648a
GR
7791 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7792 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7793 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
581330ba 7794 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
7f01648a 7795 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
de1036b1 7796 .ndo_get_stats64 = ixgbe_get_stats64,
8af3c33f 7797#ifdef CONFIG_IXGBE_DCB
24095aa3 7798 .ndo_setup_tc = ixgbe_setup_tc,
8af3c33f 7799#endif
0edc3527
SH
7800#ifdef CONFIG_NET_POLL_CONTROLLER
7801 .ndo_poll_controller = ixgbe_netpoll,
7802#endif
e0d1095a 7803#ifdef CONFIG_NET_RX_BUSY_POLL
8b80cda5 7804 .ndo_busy_poll = ixgbe_low_latency_recv,
5a85e737 7805#endif
332d4a7d
YZ
7806#ifdef IXGBE_FCOE
7807 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
68a683cf 7808 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
332d4a7d 7809 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
8450ff8c
YZ
7810 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7811 .ndo_fcoe_disable = ixgbe_fcoe_disable,
61a1fa10 7812 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
ea81875a 7813 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
332d4a7d 7814#endif /* IXGBE_FCOE */
082757af
DS
7815 .ndo_set_features = ixgbe_set_features,
7816 .ndo_fix_features = ixgbe_fix_features,
0f4b0add 7817 .ndo_fdb_add = ixgbe_ndo_fdb_add,
815cccbf
JF
7818 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7819 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
2a47fa45
JF
7820 .ndo_dfwd_add_station = ixgbe_fwd_add,
7821 .ndo_dfwd_del_station = ixgbe_fwd_del,
0edc3527
SH
7822};
7823
e027d1ae
JK
7824/**
7825 * ixgbe_enumerate_functions - Get the number of ports this device has
7826 * @adapter: adapter structure
7827 *
7828 * This function enumerates the phsyical functions co-located on a single slot,
7829 * in order to determine how many ports a device has. This is most useful in
7830 * determining the required GT/s of PCIe bandwidth necessary for optimal
7831 * performance.
7832 **/
7833static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7834{
e027d1ae
JK
7835 struct list_head *entry;
7836 int physfns = 0;
7837
f1f96579
JK
7838 /* Some cards can not use the generic count PCIe functions method,
7839 * because they are behind a parent switch, so we hardcode these with
7840 * the correct number of functions.
e027d1ae 7841 */
f1f96579 7842 if (ixgbe_pcie_from_parent(&adapter->hw)) {
e027d1ae 7843 physfns = 4;
f1f96579 7844 } else {
e027d1ae
JK
7845 list_for_each(entry, &adapter->pdev->bus_list) {
7846 struct pci_dev *pdev =
7847 list_entry(entry, struct pci_dev, bus_list);
7848 /* don't count virtual functions */
7849 if (!pdev->is_virtfn)
7850 physfns++;
7851 }
7852 }
7853
7854 return physfns;
7855}
7856
8e2813f5
JK
7857/**
7858 * ixgbe_wol_supported - Check whether device supports WoL
7859 * @hw: hw specific details
7860 * @device_id: the device ID
7861 * @subdev_id: the subsystem device ID
7862 *
7863 * This function is used by probe and ethtool to determine
7864 * which devices have WoL support
7865 *
7866 **/
7867int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7868 u16 subdevice_id)
7869{
7870 struct ixgbe_hw *hw = &adapter->hw;
7871 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7872 int is_wol_supported = 0;
7873
7874 switch (device_id) {
7875 case IXGBE_DEV_ID_82599_SFP:
7876 /* Only these subdevices could supports WOL */
7877 switch (subdevice_id) {
87557440 7878 case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
8e2813f5
JK
7879 case IXGBE_SUBDEV_ID_82599_560FLR:
7880 /* only support first port */
7881 if (hw->bus.func != 0)
7882 break;
5700ff26 7883 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
8e2813f5 7884 case IXGBE_SUBDEV_ID_82599_SFP:
b6dfd939 7885 case IXGBE_SUBDEV_ID_82599_RNDC:
f8a06c2c 7886 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
979fe5f7 7887 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
8e2813f5
JK
7888 is_wol_supported = 1;
7889 break;
7890 }
7891 break;
5daebbb0
DS
7892 case IXGBE_DEV_ID_82599EN_SFP:
7893 /* Only this subdevice supports WOL */
7894 switch (subdevice_id) {
7895 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7896 is_wol_supported = 1;
7897 break;
7898 }
7899 break;
8e2813f5
JK
7900 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7901 /* All except this subdevice support WOL */
7902 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7903 is_wol_supported = 1;
7904 break;
7905 case IXGBE_DEV_ID_82599_KX4:
7906 is_wol_supported = 1;
7907 break;
7908 case IXGBE_DEV_ID_X540T:
df376f0d 7909 case IXGBE_DEV_ID_X540T1:
8e2813f5
JK
7910 /* check eeprom to see if enabled wol */
7911 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7912 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7913 (hw->bus.func == 0))) {
7914 is_wol_supported = 1;
7915 }
7916 break;
7917 }
7918
7919 return is_wol_supported;
7920}
7921
9a799d71
AK
7922/**
7923 * ixgbe_probe - Device Initialization Routine
7924 * @pdev: PCI device information struct
7925 * @ent: entry in ixgbe_pci_tbl
7926 *
7927 * Returns 0 on success, negative on failure
7928 *
7929 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7930 * The OS initialization, configuring of the adapter private structure,
7931 * and a hardware reset occur.
7932 **/
1dd06ae8 7933static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9a799d71
AK
7934{
7935 struct net_device *netdev;
7936 struct ixgbe_adapter *adapter = NULL;
7937 struct ixgbe_hw *hw;
7938 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9a799d71 7939 static int cards_found;
e027d1ae 7940 int i, err, pci_using_dac, expected_gts;
d3cb9869 7941 unsigned int indices = MAX_TX_QUEUES;
289700db 7942 u8 part_str[IXGBE_PBANUM_LENGTH];
eacd73f7
YZ
7943#ifdef IXGBE_FCOE
7944 u16 device_caps;
7945#endif
289700db 7946 u32 eec;
9a799d71 7947
bded64a7
AG
7948 /* Catch broken hardware that put the wrong VF device ID in
7949 * the PCIe SR-IOV capability.
7950 */
7951 if (pdev->is_virtfn) {
7952 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7953 pci_name(pdev), pdev->vendor, pdev->device);
7954 return -EINVAL;
7955 }
7956
9ce77666 7957 err = pci_enable_device_mem(pdev);
9a799d71
AK
7958 if (err)
7959 return err;
7960
f5f2eda8 7961 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9a799d71
AK
7962 pci_using_dac = 1;
7963 } else {
f5f2eda8 7964 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9a799d71 7965 if (err) {
f5f2eda8
RK
7966 dev_err(&pdev->dev,
7967 "No usable DMA configuration, aborting\n");
7968 goto err_dma;
9a799d71
AK
7969 }
7970 pci_using_dac = 0;
7971 }
7972
9ce77666 7973 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
e8e9f696 7974 IORESOURCE_MEM), ixgbe_driver_name);
9a799d71 7975 if (err) {
b8bc0421
DC
7976 dev_err(&pdev->dev,
7977 "pci_request_selected_regions failed 0x%x\n", err);
9a799d71
AK
7978 goto err_pci_reg;
7979 }
7980
19d5afd4 7981 pci_enable_pcie_error_reporting(pdev);
6fabd715 7982
9a799d71 7983 pci_set_master(pdev);
fb3b27bc 7984 pci_save_state(pdev);
9a799d71 7985
d3cb9869 7986 if (ii->mac == ixgbe_mac_82598EB) {
e901acd6 7987#ifdef CONFIG_IXGBE_DCB
d3cb9869
AD
7988 /* 8 TC w/ 4 queues per TC */
7989 indices = 4 * MAX_TRAFFIC_CLASS;
7990#else
7991 indices = IXGBE_MAX_RSS_INDICES;
e901acd6 7992#endif
d3cb9869 7993 }
e901acd6 7994
c85a2618 7995 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9a799d71
AK
7996 if (!netdev) {
7997 err = -ENOMEM;
7998 goto err_alloc_etherdev;
7999 }
8000
9a799d71
AK
8001 SET_NETDEV_DEV(netdev, &pdev->dev);
8002
9a799d71 8003 adapter = netdev_priv(netdev);
c60fbb00 8004 pci_set_drvdata(pdev, adapter);
9a799d71
AK
8005
8006 adapter->netdev = netdev;
8007 adapter->pdev = pdev;
8008 hw = &adapter->hw;
8009 hw->back = adapter;
b3f4d599 8010 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9a799d71 8011
05857980 8012 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
e8e9f696 8013 pci_resource_len(pdev, 0));
2a1a091c 8014 adapter->io_addr = hw->hw_addr;
9a799d71
AK
8015 if (!hw->hw_addr) {
8016 err = -EIO;
8017 goto err_ioremap;
8018 }
8019
0edc3527 8020 netdev->netdev_ops = &ixgbe_netdev_ops;
9a799d71 8021 ixgbe_set_ethtool_ops(netdev);
9a799d71 8022 netdev->watchdog_timeo = 5 * HZ;
9fe93afd 8023 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
9a799d71 8024
9a799d71
AK
8025 adapter->bd_number = cards_found;
8026
9a799d71
AK
8027 /* Setup hw api */
8028 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
021230d4 8029 hw->mac.type = ii->mac;
9a799d71 8030
c44ade9e
JB
8031 /* EEPROM */
8032 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8033 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
58cf663f
MR
8034 if (ixgbe_removed(hw->hw_addr)) {
8035 err = -EIO;
8036 goto err_ioremap;
8037 }
c44ade9e
JB
8038 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
8039 if (!(eec & (1 << 8)))
8040 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
8041
8042 /* PHY */
8043 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
c4900be0 8044 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
6b73e10d
BH
8045 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
8046 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
8047 hw->phy.mdio.mmds = 0;
8048 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
8049 hw->phy.mdio.dev = netdev;
8050 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
8051 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
c4900be0 8052
8ca783ab 8053 ii->get_invariants(hw);
9a799d71
AK
8054
8055 /* setup the private structure */
8056 err = ixgbe_sw_init(adapter);
8057 if (err)
8058 goto err_sw_init;
8059
e86bff0e 8060 /* Make it possible the adapter to be woken up via WOL */
b93a2226
DS
8061 switch (adapter->hw.mac.type) {
8062 case ixgbe_mac_82599EB:
8063 case ixgbe_mac_X540:
e86bff0e 8064 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
b93a2226
DS
8065 break;
8066 default:
8067 break;
8068 }
e86bff0e 8069
bf069c97
DS
8070 /*
8071 * If there is a fan on this device and it has failed log the
8072 * failure.
8073 */
8074 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
8075 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
8076 if (esdp & IXGBE_ESDP_SDP1)
396e799c 8077 e_crit(probe, "Fan has stopped, replace the adapter\n");
bf069c97
DS
8078 }
8079
8ef78adc
PWJ
8080 if (allow_unsupported_sfp)
8081 hw->allow_unsupported_sfp = allow_unsupported_sfp;
8082
c44ade9e 8083 /* reset_hw fills in the perm_addr as well */
119fc60a 8084 hw->phy.reset_if_overtemp = true;
c44ade9e 8085 err = hw->mac.ops.reset_hw(hw);
119fc60a 8086 hw->phy.reset_if_overtemp = false;
8ca783ab
DS
8087 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
8088 hw->mac.type == ixgbe_mac_82598EB) {
8ca783ab
DS
8089 err = 0;
8090 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
1b1bf31a
DS
8091 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
8092 e_dev_err("Reload the driver after installing a supported module.\n");
04f165ef
PW
8093 goto err_sw_init;
8094 } else if (err) {
849c4542 8095 e_dev_err("HW Init failed: %d\n", err);
c44ade9e
JB
8096 goto err_sw_init;
8097 }
8098
99d74487 8099#ifdef CONFIG_PCI_IOV
60a1a680
GR
8100 /* SR-IOV not supported on the 82598 */
8101 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
8102 goto skip_sriov;
8103 /* Mailbox */
8104 ixgbe_init_mbx_params_pf(hw);
8105 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
dcc23e3a 8106 pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
31ac910e 8107 ixgbe_enable_sriov(adapter);
60a1a680 8108skip_sriov:
1cdd1ec8 8109
99d74487 8110#endif
396e799c 8111 netdev->features = NETIF_F_SG |
e8e9f696 8112 NETIF_F_IP_CSUM |
082757af 8113 NETIF_F_IPV6_CSUM |
f646968f
PM
8114 NETIF_F_HW_VLAN_CTAG_TX |
8115 NETIF_F_HW_VLAN_CTAG_RX |
8116 NETIF_F_HW_VLAN_CTAG_FILTER |
082757af
DS
8117 NETIF_F_TSO |
8118 NETIF_F_TSO6 |
082757af 8119 NETIF_F_RXHASH |
8bf1264d 8120 NETIF_F_RXCSUM;
9a799d71 8121
8bf1264d 8122 netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
ad31c402 8123
58be7666
DS
8124 switch (adapter->hw.mac.type) {
8125 case ixgbe_mac_82599EB:
8126 case ixgbe_mac_X540:
45a5ead0 8127 netdev->features |= NETIF_F_SCTP_CSUM;
082757af
DS
8128 netdev->hw_features |= NETIF_F_SCTP_CSUM |
8129 NETIF_F_NTUPLE;
58be7666
DS
8130 break;
8131 default:
8132 break;
8133 }
45a5ead0 8134
3f2d1c0f
BG
8135 netdev->hw_features |= NETIF_F_RXALL;
8136
ad31c402
JK
8137 netdev->vlan_features |= NETIF_F_TSO;
8138 netdev->vlan_features |= NETIF_F_TSO6;
22f32b7a 8139 netdev->vlan_features |= NETIF_F_IP_CSUM;
cd1da503 8140 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
ad31c402
JK
8141 netdev->vlan_features |= NETIF_F_SG;
8142
01789349 8143 netdev->priv_flags |= IFF_UNICAST_FLT;
f43f313e 8144 netdev->priv_flags |= IFF_SUPP_NOFCS;
01789349 8145
7a6b6f51 8146#ifdef CONFIG_IXGBE_DCB
2f90b865
AD
8147 netdev->dcbnl_ops = &dcbnl_ops;
8148#endif
8149
eacd73f7 8150#ifdef IXGBE_FCOE
0d551589 8151 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
d3cb9869
AD
8152 unsigned int fcoe_l;
8153
eacd73f7
YZ
8154 if (hw->mac.ops.get_device_caps) {
8155 hw->mac.ops.get_device_caps(hw, &device_caps);
0d551589
YZ
8156 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8157 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
eacd73f7 8158 }
7c8ae65a 8159
d3cb9869
AD
8160
8161 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8162 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
7c8ae65a 8163
a58915c7
AD
8164 netdev->features |= NETIF_F_FSO |
8165 NETIF_F_FCOE_CRC;
8166
7c8ae65a
AD
8167 netdev->vlan_features |= NETIF_F_FSO |
8168 NETIF_F_FCOE_CRC |
8169 NETIF_F_FCOE_MTU;
5e09d7f6 8170 }
eacd73f7 8171#endif /* IXGBE_FCOE */
7b872a55 8172 if (pci_using_dac) {
9a799d71 8173 netdev->features |= NETIF_F_HIGHDMA;
7b872a55
YZ
8174 netdev->vlan_features |= NETIF_F_HIGHDMA;
8175 }
9a799d71 8176
082757af
DS
8177 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8178 netdev->hw_features |= NETIF_F_LRO;
0c19d6af 8179 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
f8212f97
AD
8180 netdev->features |= NETIF_F_LRO;
8181
9a799d71 8182 /* make sure the EEPROM is good */
c44ade9e 8183 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
849c4542 8184 e_dev_err("The EEPROM Checksum Is Not Valid\n");
9a799d71 8185 err = -EIO;
35937c05 8186 goto err_sw_init;
9a799d71
AK
8187 }
8188
8189 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
9a799d71 8190
aaeb6cdf 8191 if (!is_valid_ether_addr(netdev->dev_addr)) {
849c4542 8192 e_dev_err("invalid MAC address\n");
9a799d71 8193 err = -EIO;
35937c05 8194 goto err_sw_init;
9a799d71
AK
8195 }
8196
7086400d 8197 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
581330ba 8198 (unsigned long) adapter);
9a799d71 8199
58cf663f
MR
8200 if (ixgbe_removed(hw->hw_addr)) {
8201 err = -EIO;
8202 goto err_sw_init;
8203 }
7086400d 8204 INIT_WORK(&adapter->service_task, ixgbe_service_task);
58cf663f 8205 set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
7086400d 8206 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9a799d71 8207
021230d4
AV
8208 err = ixgbe_init_interrupt_scheme(adapter);
8209 if (err)
8210 goto err_sw_init;
9a799d71 8211
8e2813f5 8212 /* WOL not supported for all devices */
c23f5b6b 8213 adapter->wol = 0;
8e2813f5 8214 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
6b92b0ba 8215 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
b8f83638 8216 pdev->subsystem_device);
6b92b0ba 8217 if (hw->wol_enabled)
9417c464 8218 adapter->wol = IXGBE_WUFC_MAG;
c23f5b6b 8219
e8e26350
PW
8220 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8221
15e5209f
ET
8222 /* save off EEPROM version number */
8223 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8224 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8225
04f165ef
PW
8226 /* pick up the PCI bus settings for reporting later */
8227 hw->mac.ops.get_bus_info(hw);
e027d1ae 8228 if (ixgbe_pcie_from_parent(hw))
b8e82001 8229 ixgbe_get_parent_bus_info(adapter);
04f165ef 8230
e027d1ae
JK
8231 /* calculate the expected PCIe bandwidth required for optimal
8232 * performance. Note that some older parts will never have enough
8233 * bandwidth due to being older generation PCIe parts. We clamp these
8234 * parts to ensure no warning is displayed if it can't be fixed.
8235 */
8236 switch (hw->mac.type) {
8237 case ixgbe_mac_82598EB:
8238 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8239 break;
8240 default:
8241 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8242 break;
0c254d86 8243 }
e027d1ae 8244 ixgbe_check_minimum_link(adapter, expected_gts);
0c254d86 8245
6a2aae5a
JK
8246 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
8247 if (err)
8248 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
8249 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8250 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8251 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8252 part_str);
8253 else
8254 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8255 hw->mac.type, hw->phy.type, part_str);
8256
8257 e_dev_info("%pM\n", netdev->dev_addr);
8258
9a799d71 8259 /* reset the hardware with the new settings */
794caeb2 8260 err = hw->mac.ops.start_hw(hw);
794caeb2
PWJ
8261 if (err == IXGBE_ERR_EEPROM_VERSION) {
8262 /* We are running on a pre-production device, log a warning */
849c4542
ET
8263 e_dev_warn("This device is a pre-production adapter/LOM. "
8264 "Please be aware there may be issues associated "
8265 "with your hardware. If you are experiencing "
8266 "problems please contact your Intel or hardware "
8267 "representative who provided you with this "
8268 "hardware.\n");
794caeb2 8269 }
9a799d71
AK
8270 strcpy(netdev->name, "eth%d");
8271 err = register_netdev(netdev);
8272 if (err)
8273 goto err_register;
8274
ec74a471
ET
8275 /* power down the optics for 82599 SFP+ fiber */
8276 if (hw->mac.ops.disable_tx_laser)
93d3ce8f
ET
8277 hw->mac.ops.disable_tx_laser(hw);
8278
54386467
JB
8279 /* carrier off reporting is important to ethtool even BEFORE open */
8280 netif_carrier_off(netdev);
8281
5dd2d332 8282#ifdef CONFIG_IXGBE_DCA
652f093f 8283 if (dca_add_requester(&pdev->dev) == 0) {
bd0362dd 8284 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
bd0362dd
JC
8285 ixgbe_setup_dca(adapter);
8286 }
8287#endif
1cdd1ec8 8288 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
396e799c 8289 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
1cdd1ec8
GR
8290 for (i = 0; i < adapter->num_vfs; i++)
8291 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8292 }
8293
2466dd9c
JK
8294 /* firmware requires driver version to be 0xFFFFFFFF
8295 * since os does not support feature
8296 */
9612de92 8297 if (hw->mac.ops.set_fw_drv_ver)
2466dd9c
JK
8298 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8299 0xFF);
9612de92 8300
0365e6e4
PW
8301 /* add san mac addr to netdev */
8302 ixgbe_add_sanmac_netdev(netdev);
9a799d71 8303
ea81875a 8304 e_dev_info("%s\n", ixgbe_default_device_descr);
9a799d71 8305 cards_found++;
3ca8bc6d 8306
1210982b 8307#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d
DS
8308 if (ixgbe_sysfs_init(adapter))
8309 e_err(probe, "failed to allocate sysfs resources\n");
1210982b 8310#endif /* CONFIG_IXGBE_HWMON */
3ca8bc6d 8311
00949167 8312 ixgbe_dbg_adapter_init(adapter);
00949167 8313
0b2679d6 8314 /* Need link setup for MNG FW, else wait for IXGBE_UP */
7155d051 8315 if (ixgbe_mng_enabled(hw) && hw->mac.ops.setup_link)
0b2679d6
DS
8316 hw->mac.ops.setup_link(hw,
8317 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8318 true);
8319
9a799d71
AK
8320 return 0;
8321
8322err_register:
5eba3699 8323 ixgbe_release_hw_control(adapter);
7a921c93 8324 ixgbe_clear_interrupt_scheme(adapter);
9a799d71 8325err_sw_init:
99d74487 8326 ixgbe_disable_sriov(adapter);
7086400d 8327 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
2a1a091c 8328 iounmap(adapter->io_addr);
9a799d71
AK
8329err_ioremap:
8330 free_netdev(netdev);
8331err_alloc_etherdev:
e8e9f696
JP
8332 pci_release_selected_regions(pdev,
8333 pci_select_bars(pdev, IORESOURCE_MEM));
9a799d71
AK
8334err_pci_reg:
8335err_dma:
41c62843
MR
8336 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8337 pci_disable_device(pdev);
9a799d71
AK
8338 return err;
8339}
8340
8341/**
8342 * ixgbe_remove - Device Removal Routine
8343 * @pdev: PCI device information struct
8344 *
8345 * ixgbe_remove is called by the PCI subsystem to alert the driver
8346 * that it should release a PCI device. The could be caused by a
8347 * Hot-Plug event, or because the driver is going to be removed from
8348 * memory.
8349 **/
9f9a12f8 8350static void ixgbe_remove(struct pci_dev *pdev)
9a799d71 8351{
c60fbb00
AD
8352 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8353 struct net_device *netdev = adapter->netdev;
9a799d71 8354
00949167 8355 ixgbe_dbg_adapter_exit(adapter);
00949167 8356
09f40aed 8357 set_bit(__IXGBE_REMOVING, &adapter->state);
7086400d 8358 cancel_work_sync(&adapter->service_task);
9a799d71 8359
3a6a4eda 8360
5dd2d332 8361#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
8362 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8363 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8364 dca_remove_requester(&pdev->dev);
8365 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8366 }
8367
8368#endif
1210982b 8369#ifdef CONFIG_IXGBE_HWMON
3ca8bc6d 8370 ixgbe_sysfs_exit(adapter);
1210982b 8371#endif /* CONFIG_IXGBE_HWMON */
3ca8bc6d 8372
0365e6e4
PW
8373 /* remove the added san mac */
8374 ixgbe_del_sanmac_netdev(netdev);
8375
c4900be0
DS
8376 if (netdev->reg_state == NETREG_REGISTERED)
8377 unregister_netdev(netdev);
9a799d71 8378
da36b647
GR
8379#ifdef CONFIG_PCI_IOV
8380 /*
8381 * Only disable SR-IOV on unload if the user specified the now
8382 * deprecated max_vfs module parameter.
8383 */
8384 if (max_vfs)
8385 ixgbe_disable_sriov(adapter);
8386#endif
7a921c93 8387 ixgbe_clear_interrupt_scheme(adapter);
5eba3699 8388
021230d4 8389 ixgbe_release_hw_control(adapter);
9a799d71 8390
2b1588c3
AD
8391#ifdef CONFIG_DCB
8392 kfree(adapter->ixgbe_ieee_pfc);
8393 kfree(adapter->ixgbe_ieee_ets);
8394
8395#endif
2a1a091c 8396 iounmap(adapter->io_addr);
9ce77666 8397 pci_release_selected_regions(pdev, pci_select_bars(pdev,
e8e9f696 8398 IORESOURCE_MEM));
9a799d71 8399
849c4542 8400 e_dev_info("complete\n");
021230d4 8401
9a799d71
AK
8402 free_netdev(netdev);
8403
19d5afd4 8404 pci_disable_pcie_error_reporting(pdev);
6fabd715 8405
41c62843
MR
8406 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8407 pci_disable_device(pdev);
9a799d71
AK
8408}
8409
8410/**
8411 * ixgbe_io_error_detected - called when PCI error is detected
8412 * @pdev: Pointer to PCI device
8413 * @state: The current pci connection state
8414 *
8415 * This function is called after a PCI bus error affecting
8416 * this device has been detected.
8417 */
8418static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
e8e9f696 8419 pci_channel_state_t state)
9a799d71 8420{
c60fbb00
AD
8421 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8422 struct net_device *netdev = adapter->netdev;
9a799d71 8423
83c61fa9 8424#ifdef CONFIG_PCI_IOV
14438464 8425 struct ixgbe_hw *hw = &adapter->hw;
83c61fa9
GR
8426 struct pci_dev *bdev, *vfdev;
8427 u32 dw0, dw1, dw2, dw3;
8428 int vf, pos;
8429 u16 req_id, pf_func;
8430
8431 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8432 adapter->num_vfs == 0)
8433 goto skip_bad_vf_detection;
8434
8435 bdev = pdev->bus->self;
62f87c0e 8436 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
83c61fa9
GR
8437 bdev = bdev->bus->self;
8438
8439 if (!bdev)
8440 goto skip_bad_vf_detection;
8441
8442 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8443 if (!pos)
8444 goto skip_bad_vf_detection;
8445
14438464
MR
8446 dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
8447 dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
8448 dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
8449 dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
8450 if (ixgbe_removed(hw->hw_addr))
8451 goto skip_bad_vf_detection;
83c61fa9
GR
8452
8453 req_id = dw1 >> 16;
8454 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8455 if (!(req_id & 0x0080))
8456 goto skip_bad_vf_detection;
8457
8458 pf_func = req_id & 0x01;
8459 if ((pf_func & 1) == (pdev->devfn & 1)) {
8460 unsigned int device_id;
8461
8462 vf = (req_id & 0x7F) >> 1;
8463 e_dev_err("VF %d has caused a PCIe error\n", vf);
8464 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8465 "%8.8x\tdw3: %8.8x\n",
8466 dw0, dw1, dw2, dw3);
8467 switch (adapter->hw.mac.type) {
8468 case ixgbe_mac_82599EB:
8469 device_id = IXGBE_82599_VF_DEVICE_ID;
8470 break;
8471 case ixgbe_mac_X540:
8472 device_id = IXGBE_X540_VF_DEVICE_ID;
8473 break;
8474 default:
8475 device_id = 0;
8476 break;
8477 }
8478
8479 /* Find the pci device of the offending VF */
36e90319 8480 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
83c61fa9
GR
8481 while (vfdev) {
8482 if (vfdev->devfn == (req_id & 0xFF))
8483 break;
36e90319 8484 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
83c61fa9
GR
8485 device_id, vfdev);
8486 }
8487 /*
8488 * There's a slim chance the VF could have been hot plugged,
8489 * so if it is no longer present we don't need to issue the
8490 * VFLR. Just clean up the AER in that case.
8491 */
8492 if (vfdev) {
8493 e_dev_err("Issuing VFLR to VF %d\n", vf);
8494 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
b4fafbe9
GR
8495 /* Free device reference count */
8496 pci_dev_put(vfdev);
83c61fa9
GR
8497 }
8498
8499 pci_cleanup_aer_uncorrect_error_status(pdev);
8500 }
8501
8502 /*
8503 * Even though the error may have occurred on the other port
8504 * we still need to increment the vf error reference count for
8505 * both ports because the I/O resume function will be called
8506 * for both of them.
8507 */
8508 adapter->vferr_refcount++;
8509
8510 return PCI_ERS_RESULT_RECOVERED;
8511
8512skip_bad_vf_detection:
8513#endif /* CONFIG_PCI_IOV */
58cf663f
MR
8514 if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
8515 return PCI_ERS_RESULT_DISCONNECT;
8516
41c62843 8517 rtnl_lock();
9a799d71
AK
8518 netif_device_detach(netdev);
8519
41c62843
MR
8520 if (state == pci_channel_io_perm_failure) {
8521 rtnl_unlock();
3044b8d1 8522 return PCI_ERS_RESULT_DISCONNECT;
41c62843 8523 }
3044b8d1 8524
9a799d71
AK
8525 if (netif_running(netdev))
8526 ixgbe_down(adapter);
41c62843
MR
8527
8528 if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
8529 pci_disable_device(pdev);
8530 rtnl_unlock();
9a799d71 8531
b4617240 8532 /* Request a slot reset. */
9a799d71
AK
8533 return PCI_ERS_RESULT_NEED_RESET;
8534}
8535
8536/**
8537 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8538 * @pdev: Pointer to PCI device
8539 *
8540 * Restart the card from scratch, as if from a cold-boot.
8541 */
8542static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8543{
c60fbb00 8544 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
6fabd715
PWJ
8545 pci_ers_result_t result;
8546 int err;
9a799d71 8547
9ce77666 8548 if (pci_enable_device_mem(pdev)) {
396e799c 8549 e_err(probe, "Cannot re-enable PCI device after reset.\n");
6fabd715
PWJ
8550 result = PCI_ERS_RESULT_DISCONNECT;
8551 } else {
41c62843
MR
8552 smp_mb__before_clear_bit();
8553 clear_bit(__IXGBE_DISABLED, &adapter->state);
0391bbe3 8554 adapter->hw.hw_addr = adapter->io_addr;
6fabd715
PWJ
8555 pci_set_master(pdev);
8556 pci_restore_state(pdev);
c0e1f68b 8557 pci_save_state(pdev);
9a799d71 8558
dd4d8ca6 8559 pci_wake_from_d3(pdev, false);
9a799d71 8560
6fabd715 8561 ixgbe_reset(adapter);
88512539 8562 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6fabd715
PWJ
8563 result = PCI_ERS_RESULT_RECOVERED;
8564 }
8565
8566 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8567 if (err) {
849c4542
ET
8568 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8569 "failed 0x%0x\n", err);
6fabd715
PWJ
8570 /* non-fatal, continue */
8571 }
9a799d71 8572
6fabd715 8573 return result;
9a799d71
AK
8574}
8575
8576/**
8577 * ixgbe_io_resume - called when traffic can start flowing again.
8578 * @pdev: Pointer to PCI device
8579 *
8580 * This callback is called when the error recovery driver tells us that
8581 * its OK to resume normal operation.
8582 */
8583static void ixgbe_io_resume(struct pci_dev *pdev)
8584{
c60fbb00
AD
8585 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8586 struct net_device *netdev = adapter->netdev;
9a799d71 8587
83c61fa9
GR
8588#ifdef CONFIG_PCI_IOV
8589 if (adapter->vferr_refcount) {
8590 e_info(drv, "Resuming after VF err\n");
8591 adapter->vferr_refcount--;
8592 return;
8593 }
8594
8595#endif
c7ccde0f
AD
8596 if (netif_running(netdev))
8597 ixgbe_up(adapter);
9a799d71
AK
8598
8599 netif_device_attach(netdev);
9a799d71
AK
8600}
8601
3646f0e5 8602static const struct pci_error_handlers ixgbe_err_handler = {
9a799d71
AK
8603 .error_detected = ixgbe_io_error_detected,
8604 .slot_reset = ixgbe_io_slot_reset,
8605 .resume = ixgbe_io_resume,
8606};
8607
8608static struct pci_driver ixgbe_driver = {
8609 .name = ixgbe_driver_name,
8610 .id_table = ixgbe_pci_tbl,
8611 .probe = ixgbe_probe,
9f9a12f8 8612 .remove = ixgbe_remove,
9a799d71
AK
8613#ifdef CONFIG_PM
8614 .suspend = ixgbe_suspend,
8615 .resume = ixgbe_resume,
8616#endif
8617 .shutdown = ixgbe_shutdown,
da36b647 8618 .sriov_configure = ixgbe_pci_sriov_configure,
9a799d71
AK
8619 .err_handler = &ixgbe_err_handler
8620};
8621
8622/**
8623 * ixgbe_init_module - Driver Registration Routine
8624 *
8625 * ixgbe_init_module is the first routine called when the driver is
8626 * loaded. All it does is register with the PCI subsystem.
8627 **/
8628static int __init ixgbe_init_module(void)
8629{
8630 int ret;
c7689578 8631 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
849c4542 8632 pr_info("%s\n", ixgbe_copyright);
9a799d71 8633
00949167 8634 ixgbe_dbg_init();
00949167 8635
f01fc1a8
JK
8636 ret = pci_register_driver(&ixgbe_driver);
8637 if (ret) {
f01fc1a8 8638 ixgbe_dbg_exit();
f01fc1a8
JK
8639 return ret;
8640 }
8641
5dd2d332 8642#ifdef CONFIG_IXGBE_DCA
bd0362dd 8643 dca_register_notify(&dca_notifier);
bd0362dd 8644#endif
5dd2d332 8645
f01fc1a8 8646 return 0;
9a799d71 8647}
b4617240 8648
9a799d71
AK
8649module_init(ixgbe_init_module);
8650
8651/**
8652 * ixgbe_exit_module - Driver Exit Cleanup Routine
8653 *
8654 * ixgbe_exit_module is called just before the driver is removed
8655 * from memory.
8656 **/
8657static void __exit ixgbe_exit_module(void)
8658{
5dd2d332 8659#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
8660 dca_unregister_notify(&dca_notifier);
8661#endif
9a799d71 8662 pci_unregister_driver(&ixgbe_driver);
00949167 8663
00949167 8664 ixgbe_dbg_exit();
00949167 8665
1a51502b 8666 rcu_barrier(); /* Wait for completion of call_rcu()'s */
9a799d71 8667}
bd0362dd 8668
5dd2d332 8669#ifdef CONFIG_IXGBE_DCA
bd0362dd 8670static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
e8e9f696 8671 void *p)
bd0362dd
JC
8672{
8673 int ret_val;
8674
8675 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
e8e9f696 8676 __ixgbe_notify_dca);
bd0362dd
JC
8677
8678 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8679}
b453368d 8680
5dd2d332 8681#endif /* CONFIG_IXGBE_DCA */
849c4542 8682
9a799d71
AK
8683module_exit(ixgbe_exit_module);
8684
8685/* ixgbe_main.c */