]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/net/ethernet/marvell/mvpp2.c
net: mvpp2: avoid checking for free aggregated descriptors twice
[mirror_ubuntu-focal-kernel.git] / drivers / net / ethernet / marvell / mvpp2.c
CommitLineData
3f518509
MW
1/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
a75edc7c 13#include <linux/acpi.h>
3f518509
MW
14#include <linux/kernel.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
17#include <linux/platform_device.h>
18#include <linux/skbuff.h>
19#include <linux/inetdevice.h>
20#include <linux/mbus.h>
21#include <linux/module.h>
f84bf386 22#include <linux/mfd/syscon.h>
3f518509
MW
23#include <linux/interrupt.h>
24#include <linux/cpumask.h>
25#include <linux/of.h>
26#include <linux/of_irq.h>
27#include <linux/of_mdio.h>
28#include <linux/of_net.h>
29#include <linux/of_address.h>
faca9247 30#include <linux/of_device.h>
3f518509 31#include <linux/phy.h>
4bb04326 32#include <linux/phylink.h>
542897d9 33#include <linux/phy/phy.h>
3f518509 34#include <linux/clk.h>
edc660fa
MW
35#include <linux/hrtimer.h>
36#include <linux/ktime.h>
f84bf386 37#include <linux/regmap.h>
3f518509
MW
38#include <uapi/linux/ppp_defs.h>
39#include <net/ip.h>
40#include <net/ipv6.h>
186cd4d4 41#include <net/tso.h>
3f518509 42
7c10f974 43/* Fifo Registers */
3f518509
MW
44#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
45#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
46#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
47#define MVPP2_RX_FIFO_INIT_REG 0x64
93ff130f 48#define MVPP22_TX_FIFO_THRESH_REG(port) (0x8840 + 4 * (port))
7c10f974 49#define MVPP22_TX_FIFO_SIZE_REG(port) (0x8860 + 4 * (port))
3f518509
MW
50
51/* RX DMA Top Registers */
52#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
53#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
54#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
55#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
56#define MVPP2_POOL_BUF_SIZE_OFFSET 5
57#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
58#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
59#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
60#define MVPP2_RXQ_POOL_SHORT_OFFS 20
5eac892a
TP
61#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
62#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
3f518509 63#define MVPP2_RXQ_POOL_LONG_OFFS 24
5eac892a
TP
64#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
65#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
3f518509
MW
66#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
67#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
68#define MVPP2_RXQ_DISABLE_MASK BIT(31)
69
56beda3d
MC
70/* Top Registers */
71#define MVPP2_MH_REG(port) (0x5040 + 4 * (port))
72#define MVPP2_DSA_EXTENDED BIT(5)
73
3f518509
MW
74/* Parser Registers */
75#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
76#define MVPP2_PRS_PORT_LU_MAX 0xf
77#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
78#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
79#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
80#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
81#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
82#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
83#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
84#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
85#define MVPP2_PRS_TCAM_IDX_REG 0x1100
86#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
87#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
88#define MVPP2_PRS_SRAM_IDX_REG 0x1200
89#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
90#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
91#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
92
1d7d15d7
AT
93/* RSS Registers */
94#define MVPP22_RSS_INDEX 0x1500
8a7b741e 95#define MVPP22_RSS_INDEX_TABLE_ENTRY(idx) (idx)
1d7d15d7
AT
96#define MVPP22_RSS_INDEX_TABLE(idx) ((idx) << 8)
97#define MVPP22_RSS_INDEX_QUEUE(idx) ((idx) << 16)
98#define MVPP22_RSS_TABLE_ENTRY 0x1508
99#define MVPP22_RSS_TABLE 0x1510
100#define MVPP22_RSS_TABLE_POINTER(p) (p)
101#define MVPP22_RSS_WIDTH 0x150c
102
3f518509
MW
103/* Classifier Registers */
104#define MVPP2_CLS_MODE_REG 0x1800
105#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
106#define MVPP2_CLS_PORT_WAY_REG 0x1810
107#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
108#define MVPP2_CLS_LKP_INDEX_REG 0x1814
109#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
110#define MVPP2_CLS_LKP_TBL_REG 0x1818
111#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
112#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
113#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
114#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
115#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
116#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
117#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
118#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
119#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
120#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
121#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
122#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
123
124/* Descriptor Manager Top Registers */
125#define MVPP2_RXQ_NUM_REG 0x2040
126#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
b02f31fb 127#define MVPP22_DESC_ADDR_OFFS 8
3f518509
MW
128#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
129#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
130#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
131#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
132#define MVPP2_RXQ_NUM_NEW_OFFSET 16
133#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
134#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
135#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
136#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
137#define MVPP2_RXQ_THRESH_REG 0x204c
138#define MVPP2_OCCUPIED_THRESH_OFFSET 0
139#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
140#define MVPP2_RXQ_INDEX_REG 0x2050
141#define MVPP2_TXQ_NUM_REG 0x2080
142#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
143#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
144#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
213f428f
TP
145#define MVPP2_TXQ_THRESH_REG 0x2094
146#define MVPP2_TXQ_THRESH_OFFSET 16
147#define MVPP2_TXQ_THRESH_MASK 0x3fff
3f518509 148#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
3f518509
MW
149#define MVPP2_TXQ_INDEX_REG 0x2098
150#define MVPP2_TXQ_PREF_BUF_REG 0x209c
151#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
152#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
153#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
154#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
155#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
156#define MVPP2_TXQ_PENDING_REG 0x20a0
157#define MVPP2_TXQ_PENDING_MASK 0x3fff
158#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
159#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
160#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
161#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
162#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
163#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
164#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
165#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
166#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
167#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
168#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
b02f31fb 169#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
3f518509
MW
170#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
171#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
172#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
173#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
174#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
175
176/* MBUS bridge registers */
177#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
178#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
179#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
180#define MVPP2_BASE_ADDR_ENABLE 0x4060
181
6763ce31
TP
182/* AXI Bridge Registers */
183#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
184#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
185#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
186#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
187#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
188#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
189#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
190#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
191#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
192#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
193#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
194#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
195
196/* Values for AXI Bridge registers */
197#define MVPP22_AXI_ATTR_CACHE_OFFS 0
198#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
199
200#define MVPP22_AXI_CODE_CACHE_OFFS 0
201#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
202
203#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
204#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
205#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
206
207#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
208#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
209
3f518509 210/* Interrupt Cause and Mask registers */
213f428f
TP
211#define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
212#define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
213
3f518509 214#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
ab42676a 215#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
eb1e93a1 216#define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
a73fef10 217
81b6630f 218#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
a73fef10 219#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
81b6630f
AT
220#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
221#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
a73fef10
TP
222
223#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
81b6630f 224#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
a73fef10 225
81b6630f
AT
226#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
227#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
228#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
229#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
a73fef10 230
3f518509
MW
231#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
232#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
233#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
234#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
235#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
236#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
213f428f 237#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
3f518509
MW
238#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
239#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
240#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
241#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
242#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
243#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
244#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
245#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
246#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
247#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
248#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
249#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
250
251/* Buffer Manager registers */
252#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
253#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
254#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
255#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
256#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
257#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
258#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
259#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
260#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
261#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
262#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
effbf5f5 263#define MVPP22_BM_POOL_PTRS_NUM_MASK 0xfff8
3f518509
MW
264#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
265#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
266#define MVPP2_BM_START_MASK BIT(0)
267#define MVPP2_BM_STOP_MASK BIT(1)
268#define MVPP2_BM_STATE_MASK BIT(4)
269#define MVPP2_BM_LOW_THRESH_OFFS 8
270#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
271#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
272 MVPP2_BM_LOW_THRESH_OFFS)
273#define MVPP2_BM_HIGH_THRESH_OFFS 16
274#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
275#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
276 MVPP2_BM_HIGH_THRESH_OFFS)
277#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
278#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
279#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
280#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
281#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
282#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
283#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
284#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
285#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
286#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
d01524d8
TP
287#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
288#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
289#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
290#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
3f518509
MW
291#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
292#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
293#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
294#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
295#define MVPP2_BM_VIRT_RLS_REG 0x64c0
d01524d8
TP
296#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
297#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
81b6630f 298#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
d01524d8 299#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
3f518509
MW
300
301/* TX Scheduler registers */
302#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
303#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
304#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
305#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
306#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
307#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
308#define MVPP2_TXP_SCHED_MTU_REG 0x801c
309#define MVPP2_TXP_MTU_MAX 0x7FFFF
310#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
311#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
312#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
313#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
314#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
315#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
316#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
317#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
318#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
319#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
320#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
321#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
322#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
323#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
324
325/* TX general registers */
326#define MVPP2_TX_SNOOP_REG 0x8800
327#define MVPP2_TX_PORT_FLUSH_REG 0x8810
328#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
329
330/* LMS registers */
331#define MVPP2_SRC_ADDR_MIDDLE 0x24
332#define MVPP2_SRC_ADDR_HIGH 0x28
08a23755
MW
333#define MVPP2_PHY_AN_CFG0_REG 0x34
334#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
3f518509 335#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
31d7677b 336#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
3f518509
MW
337
338/* Per-port registers */
339#define MVPP2_GMAC_CTRL_0_REG 0x0
81b6630f 340#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
3919357f 341#define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
81b6630f
AT
342#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
343#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
344#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
3f518509 345#define MVPP2_GMAC_CTRL_1_REG 0x4
81b6630f
AT
346#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
347#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
348#define MVPP2_GMAC_PCS_LB_EN_BIT 6
349#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
350#define MVPP2_GMAC_SA_LOW_OFFS 7
3f518509 351#define MVPP2_GMAC_CTRL_2_REG 0x8
81b6630f 352#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
3919357f 353#define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
81b6630f 354#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
c7dfc8c8 355#define MVPP2_GMAC_INTERNAL_CLK_MASK BIT(4)
3919357f 356#define MVPP2_GMAC_DISABLE_PADDING BIT(5)
81b6630f 357#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
3f518509 358#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
81b6630f
AT
359#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
360#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
3919357f
AT
361#define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
362#define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
4bb04326 363#define MVPP2_GMAC_IN_BAND_RESTART_AN BIT(4)
81b6630f
AT
364#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
365#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
366#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
367#define MVPP2_GMAC_FC_ADV_EN BIT(9)
4bb04326 368#define MVPP2_GMAC_FC_ADV_ASM_EN BIT(10)
3919357f 369#define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
81b6630f
AT
370#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
371#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
fd3651b2
AT
372#define MVPP2_GMAC_STATUS0 0x10
373#define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
4bb04326
AT
374#define MVPP2_GMAC_STATUS0_GMII_SPEED BIT(1)
375#define MVPP2_GMAC_STATUS0_MII_SPEED BIT(2)
376#define MVPP2_GMAC_STATUS0_FULL_DUPLEX BIT(3)
377#define MVPP2_GMAC_STATUS0_RX_PAUSE BIT(6)
378#define MVPP2_GMAC_STATUS0_TX_PAUSE BIT(7)
379#define MVPP2_GMAC_STATUS0_AN_COMPLETE BIT(11)
3f518509 380#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
81b6630f
AT
381#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
382#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
383#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
3f518509 384 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
fd3651b2
AT
385#define MVPP22_GMAC_INT_STAT 0x20
386#define MVPP22_GMAC_INT_STAT_LINK BIT(1)
387#define MVPP22_GMAC_INT_MASK 0x24
388#define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
26975821 389#define MVPP22_GMAC_CTRL_4_REG 0x90
81b6630f 390#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
4bb04326
AT
391#define MVPP22_CTRL4_RX_FC_EN BIT(3)
392#define MVPP22_CTRL4_TX_FC_EN BIT(4)
81b6630f 393#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
1068ec79 394#define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
81b6630f 395#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
fd3651b2
AT
396#define MVPP22_GMAC_INT_SUM_MASK 0xa4
397#define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
26975821
TP
398
399/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
400 * relative to port->base.
401 */
725757ae 402#define MVPP22_XLG_CTRL0_REG 0x100
81b6630f
AT
403#define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
404#define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
77321959 405#define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
4bb04326 406#define MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN BIT(8)
81b6630f 407#define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
76eb1b1d 408#define MVPP22_XLG_CTRL1_REG 0x104
ec15ecde 409#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
76eb1b1d 410#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
fd3651b2
AT
411#define MVPP22_XLG_STATUS 0x10c
412#define MVPP22_XLG_STATUS_LINK_UP BIT(0)
413#define MVPP22_XLG_INT_STAT 0x114
414#define MVPP22_XLG_INT_STAT_LINK BIT(1)
415#define MVPP22_XLG_INT_MASK 0x118
416#define MVPP22_XLG_INT_MASK_LINK BIT(1)
26975821 417#define MVPP22_XLG_CTRL3_REG 0x11c
81b6630f
AT
418#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
419#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
420#define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
fd3651b2
AT
421#define MVPP22_XLG_EXT_INT_MASK 0x15c
422#define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
423#define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
77321959
AT
424#define MVPP22_XLG_CTRL4_REG 0x184
425#define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
426#define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
427#define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
4bb04326 428#define MVPP22_XLG_CTRL4_EN_IDLE_CHECK BIT(14)
77321959 429
26975821
TP
430/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
431#define MVPP22_SMI_MISC_CFG_REG 0x1204
81b6630f 432#define MVPP22_SMI_POLLING_EN BIT(10)
3f518509 433
a786841d
TP
434#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
435
3f518509
MW
436#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
437
438/* Descriptor ring Macros */
439#define MVPP2_QUEUE_NEXT_DESC(q, index) \
440 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
441
f84bf386
AT
442/* XPCS registers. PPv2.2 only */
443#define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
444#define MVPP22_MPCS_CTRL 0x14
445#define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
446#define MVPP22_MPCS_CLK_RESET 0x14c
447#define MAC_CLK_RESET_SD_TX BIT(0)
448#define MAC_CLK_RESET_SD_RX BIT(1)
449#define MAC_CLK_RESET_MAC BIT(2)
450#define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
451#define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
452
453/* XPCS registers. PPv2.2 only */
454#define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
455#define MVPP22_XPCS_CFG0 0x0
456#define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
457#define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
458
459/* System controller registers. Accessed through a regmap. */
460#define GENCONF_SOFT_RESET1 0x1108
461#define GENCONF_SOFT_RESET1_GOP BIT(6)
462#define GENCONF_PORT_CTRL0 0x1110
463#define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
464#define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
465#define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
466#define GENCONF_PORT_CTRL1 0x1114
467#define GENCONF_PORT_CTRL1_EN(p) BIT(p)
468#define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
469#define GENCONF_CTRL0 0x1120
470#define GENCONF_CTRL0_PORT0_RGMII BIT(0)
471#define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
472#define GENCONF_CTRL0_PORT1_RGMII BIT(2)
473
3f518509
MW
474/* Various constants */
475
476/* Coalescing */
86162281 477#define MVPP2_TXDONE_COAL_PKTS_THRESH 64
edc660fa 478#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
213f428f 479#define MVPP2_TXDONE_COAL_USEC 1000
3f518509 480#define MVPP2_RX_COAL_PKTS 32
86162281 481#define MVPP2_RX_COAL_USEC 64
3f518509
MW
482
483/* The two bytes Marvell header. Either contains a special value used
484 * by Marvell switches when a specific hardware mode is enabled (not
485 * supported by this driver) or is filled automatically by zeroes on
486 * the RX side. Those two bytes being at the front of the Ethernet
487 * header, they allow to have the IP header aligned on a 4 bytes
488 * boundary automatically: the hardware skips those two bytes on its
489 * own.
490 */
491#define MVPP2_MH_SIZE 2
492#define MVPP2_ETH_TYPE_LEN 2
493#define MVPP2_PPPOE_HDR_SIZE 8
494#define MVPP2_VLAN_TAG_LEN 4
56beda3d 495#define MVPP2_VLAN_TAG_EDSA_LEN 8
3f518509
MW
496
497/* Lbtd 802.3 type */
498#define MVPP2_IP_LBDT_TYPE 0xfffa
499
3f518509
MW
500#define MVPP2_TX_CSUM_MAX_SIZE 9800
501
502/* Timeout constants */
503#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
504#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
505
506#define MVPP2_TX_MTU_MAX 0x7ffff
507
508/* Maximum number of T-CONTs of PON port */
509#define MVPP2_MAX_TCONT 16
510
511/* Maximum number of supported ports */
512#define MVPP2_MAX_PORTS 4
513
514/* Maximum number of TXQs used by single port */
515#define MVPP2_MAX_TXQ 8
516
1d17db08
AT
517/* MVPP2_MAX_TSO_SEGS is the maximum number of fragments to allow in the GSO
518 * skb. As we need a maxium of two descriptors per fragments (1 header, 1 data),
519 * multiply this value by two to count the maximum number of skb descs needed.
520 */
521#define MVPP2_MAX_TSO_SEGS 300
522#define MVPP2_MAX_SKB_DESCS (MVPP2_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
523
3f518509
MW
524/* Dfault number of RXQs in use */
525#define MVPP2_DEFAULT_RXQ 4
526
3f518509 527/* Max number of Rx descriptors */
7cf87e4a
YM
528#define MVPP2_MAX_RXD_MAX 1024
529#define MVPP2_MAX_RXD_DFLT 128
3f518509
MW
530
531/* Max number of Tx descriptors */
7cf87e4a
YM
532#define MVPP2_MAX_TXD_MAX 2048
533#define MVPP2_MAX_TXD_DFLT 1024
3f518509
MW
534
535/* Amount of Tx descriptors that can be reserved at once by CPU */
536#define MVPP2_CPU_DESC_CHUNK 64
537
538/* Max number of Tx descriptors in each aggregated queue */
539#define MVPP2_AGGR_TXQ_SIZE 256
540
541/* Descriptor aligned size */
542#define MVPP2_DESC_ALIGNED_SIZE 32
543
544/* Descriptor alignment mask */
545#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
546
547/* RX FIFO constants */
2d1d7df8
AT
548#define MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB 0x8000
549#define MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB 0x2000
550#define MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB 0x1000
551#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB 0x200
552#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB 0x80
553#define MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB 0x40
554#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
3f518509 555
7c10f974
AT
556/* TX FIFO constants */
557#define MVPP22_TX_FIFO_DATA_SIZE_10KB 0xa
558#define MVPP22_TX_FIFO_DATA_SIZE_3KB 0x3
93ff130f
YM
559#define MVPP2_TX_FIFO_THRESHOLD_MIN 256
560#define MVPP2_TX_FIFO_THRESHOLD_10KB \
561 (MVPP22_TX_FIFO_DATA_SIZE_10KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
562#define MVPP2_TX_FIFO_THRESHOLD_3KB \
563 (MVPP22_TX_FIFO_DATA_SIZE_3KB * 1024 - MVPP2_TX_FIFO_THRESHOLD_MIN)
7c10f974 564
3f518509
MW
565/* RX buffer constants */
566#define MVPP2_SKB_SHINFO_SIZE \
567 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
568
569#define MVPP2_RX_PKT_SIZE(mtu) \
570 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
4a0a12d2 571 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
3f518509
MW
572
573#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
574#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
575#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
576 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
577
578#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
579
580/* IPv6 max L3 address size */
581#define MVPP2_MAX_L3_ADDR_SIZE 16
582
583/* Port flags */
584#define MVPP2_F_LOOPBACK BIT(0)
585
586/* Marvell tag types */
587enum mvpp2_tag_type {
588 MVPP2_TAG_TYPE_NONE = 0,
589 MVPP2_TAG_TYPE_MH = 1,
590 MVPP2_TAG_TYPE_DSA = 2,
591 MVPP2_TAG_TYPE_EDSA = 3,
592 MVPP2_TAG_TYPE_VLAN = 4,
593 MVPP2_TAG_TYPE_LAST = 5
594};
595
596/* Parser constants */
597#define MVPP2_PRS_TCAM_SRAM_SIZE 256
598#define MVPP2_PRS_TCAM_WORDS 6
599#define MVPP2_PRS_SRAM_WORDS 4
600#define MVPP2_PRS_FLOW_ID_SIZE 64
601#define MVPP2_PRS_FLOW_ID_MASK 0x3f
602#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
603#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
604#define MVPP2_PRS_IPV4_HEAD 0x40
605#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
606#define MVPP2_PRS_IPV4_MC 0xe0
607#define MVPP2_PRS_IPV4_MC_MASK 0xf0
608#define MVPP2_PRS_IPV4_BC_MASK 0xff
609#define MVPP2_PRS_IPV4_IHL 0x5
610#define MVPP2_PRS_IPV4_IHL_MASK 0xf
611#define MVPP2_PRS_IPV6_MC 0xff
612#define MVPP2_PRS_IPV6_MC_MASK 0xff
613#define MVPP2_PRS_IPV6_HOP_MASK 0xff
614#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
615#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
616#define MVPP2_PRS_DBL_VLANS_MAX 100
10fea26c
MC
617#define MVPP2_PRS_CAST_MASK BIT(0)
618#define MVPP2_PRS_MCAST_VAL BIT(0)
619#define MVPP2_PRS_UCAST_VAL 0x0
3f518509
MW
620
621/* Tcam structure:
622 * - lookup ID - 4 bits
623 * - port ID - 1 byte
624 * - additional information - 1 byte
625 * - header data - 8 bytes
626 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
627 */
628#define MVPP2_PRS_AI_BITS 8
629#define MVPP2_PRS_PORT_MASK 0xff
630#define MVPP2_PRS_LU_MASK 0xf
631#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
632 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
633#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
634 (((offs) * 2) - ((offs) % 2) + 2)
635#define MVPP2_PRS_TCAM_AI_BYTE 16
636#define MVPP2_PRS_TCAM_PORT_BYTE 17
637#define MVPP2_PRS_TCAM_LU_BYTE 20
638#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
639#define MVPP2_PRS_TCAM_INV_WORD 5
56beda3d
MC
640
641#define MVPP2_PRS_VID_TCAM_BYTE 2
642
10fea26c
MC
643/* TCAM range for unicast and multicast filtering. We have 25 entries per port,
644 * with 4 dedicated to UC filtering and the rest to multicast filtering.
645 * Additionnally we reserve one entry for the broadcast address, and one for
646 * each port's own address.
647 */
648#define MVPP2_PRS_MAC_UC_MC_FILT_MAX 25
649#define MVPP2_PRS_MAC_RANGE_SIZE 80
650
651/* Number of entries per port dedicated to UC and MC filtering */
652#define MVPP2_PRS_MAC_UC_FILT_MAX 4
653#define MVPP2_PRS_MAC_MC_FILT_MAX (MVPP2_PRS_MAC_UC_MC_FILT_MAX - \
654 MVPP2_PRS_MAC_UC_FILT_MAX)
655
56beda3d
MC
656/* There is a TCAM range reserved for VLAN filtering entries, range size is 33
657 * 10 VLAN ID filter entries per port
658 * 1 default VLAN filter entry per port
659 * It is assumed that there are 3 ports for filter, not including loopback port
660 */
661#define MVPP2_PRS_VLAN_FILT_MAX 11
662#define MVPP2_PRS_VLAN_FILT_RANGE_SIZE 33
663
664#define MVPP2_PRS_VLAN_FILT_MAX_ENTRY (MVPP2_PRS_VLAN_FILT_MAX - 2)
665#define MVPP2_PRS_VLAN_FILT_DFLT_ENTRY (MVPP2_PRS_VLAN_FILT_MAX - 1)
666
3f518509
MW
667/* Tcam entries ID */
668#define MVPP2_PE_DROP_ALL 0
669#define MVPP2_PE_FIRST_FREE_TID 1
56beda3d 670
10fea26c
MC
671/* MAC filtering range */
672#define MVPP2_PE_MAC_RANGE_END (MVPP2_PE_VID_FILT_RANGE_START - 1)
673#define MVPP2_PE_MAC_RANGE_START (MVPP2_PE_MAC_RANGE_END - \
674 MVPP2_PRS_MAC_RANGE_SIZE + 1)
56beda3d
MC
675/* VLAN filtering range */
676#define MVPP2_PE_VID_FILT_RANGE_END (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
677#define MVPP2_PE_VID_FILT_RANGE_START (MVPP2_PE_VID_FILT_RANGE_END - \
678 MVPP2_PRS_VLAN_FILT_RANGE_SIZE + 1)
982e0500 679#define MVPP2_PE_LAST_FREE_TID (MVPP2_PE_MAC_RANGE_START - 1)
3f518509 680#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
10fea26c
MC
681#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
682#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
683#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
684#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 22)
685#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 21)
686#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 20)
687#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
688#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
689#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
690#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
691#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
692#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
693#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
694#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
695#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
696#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
697#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
698#define MVPP2_PE_VID_FLTR_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
699#define MVPP2_PE_VID_EDSA_FLTR_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
700#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
701#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
702/* reserved */
703#define MVPP2_PE_MAC_MC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
704#define MVPP2_PE_MAC_UC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
3f518509
MW
705#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
706
56beda3d
MC
707#define MVPP2_PRS_VID_PORT_FIRST(port) (MVPP2_PE_VID_FILT_RANGE_START + \
708 ((port) * MVPP2_PRS_VLAN_FILT_MAX))
709#define MVPP2_PRS_VID_PORT_LAST(port) (MVPP2_PRS_VID_PORT_FIRST(port) \
710 + MVPP2_PRS_VLAN_FILT_MAX_ENTRY)
711/* Index of default vid filter for given port */
712#define MVPP2_PRS_VID_PORT_DFLT(port) (MVPP2_PRS_VID_PORT_FIRST(port) \
713 + MVPP2_PRS_VLAN_FILT_DFLT_ENTRY)
714
3f518509
MW
715/* Sram structure
716 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
717 */
718#define MVPP2_PRS_SRAM_RI_OFFS 0
719#define MVPP2_PRS_SRAM_RI_WORD 0
720#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
721#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
722#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
723#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
724#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
725#define MVPP2_PRS_SRAM_UDF_OFFS 73
726#define MVPP2_PRS_SRAM_UDF_BITS 8
727#define MVPP2_PRS_SRAM_UDF_MASK 0xff
728#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
729#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
730#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
731#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
732#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
733#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
734#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
735#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
736#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
737#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
738#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
739#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
740#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
741#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
742#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
743#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
744#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
745#define MVPP2_PRS_SRAM_AI_OFFS 90
746#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
747#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
748#define MVPP2_PRS_SRAM_AI_MASK 0xff
749#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
750#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
751#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
752#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
753
754/* Sram result info bits assignment */
755#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
756#define MVPP2_PRS_RI_DSA_MASK 0x2
8138affc
TP
757#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
758#define MVPP2_PRS_RI_VLAN_NONE 0x0
3f518509
MW
759#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
760#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
761#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
762#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
763#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
8138affc
TP
764#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
765#define MVPP2_PRS_RI_L2_UCAST 0x0
3f518509
MW
766#define MVPP2_PRS_RI_L2_MCAST BIT(9)
767#define MVPP2_PRS_RI_L2_BCAST BIT(10)
768#define MVPP2_PRS_RI_PPPOE_MASK 0x800
8138affc
TP
769#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
770#define MVPP2_PRS_RI_L3_UN 0x0
3f518509
MW
771#define MVPP2_PRS_RI_L3_IP4 BIT(12)
772#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
773#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
774#define MVPP2_PRS_RI_L3_IP6 BIT(14)
775#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
776#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
8138affc
TP
777#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
778#define MVPP2_PRS_RI_L3_UCAST 0x0
3f518509
MW
779#define MVPP2_PRS_RI_L3_MCAST BIT(15)
780#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
781#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
aff3da39 782#define MVPP2_PRS_RI_IP_FRAG_TRUE BIT(17)
3f518509
MW
783#define MVPP2_PRS_RI_UDF3_MASK 0x300000
784#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
785#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
786#define MVPP2_PRS_RI_L4_TCP BIT(22)
787#define MVPP2_PRS_RI_L4_UDP BIT(23)
788#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
789#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
790#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
791#define MVPP2_PRS_RI_DROP_MASK 0x80000000
792
793/* Sram additional info bits assignment */
794#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
795#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
796#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
797#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
798#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
799#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
800#define MVPP2_PRS_SINGLE_VLAN_AI 0
801#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
56beda3d 802#define MVPP2_PRS_EDSA_VID_AI_BIT BIT(0)
3f518509
MW
803
804/* DSA/EDSA type */
805#define MVPP2_PRS_TAGGED true
806#define MVPP2_PRS_UNTAGGED false
807#define MVPP2_PRS_EDSA true
808#define MVPP2_PRS_DSA false
809
810/* MAC entries, shadow udf */
811enum mvpp2_prs_udf {
812 MVPP2_PRS_UDF_MAC_DEF,
813 MVPP2_PRS_UDF_MAC_RANGE,
814 MVPP2_PRS_UDF_L2_DEF,
815 MVPP2_PRS_UDF_L2_DEF_COPY,
816 MVPP2_PRS_UDF_L2_USER,
817};
818
819/* Lookup ID */
820enum mvpp2_prs_lookup {
821 MVPP2_PRS_LU_MH,
822 MVPP2_PRS_LU_MAC,
823 MVPP2_PRS_LU_DSA,
824 MVPP2_PRS_LU_VLAN,
56beda3d 825 MVPP2_PRS_LU_VID,
3f518509
MW
826 MVPP2_PRS_LU_L2,
827 MVPP2_PRS_LU_PPPOE,
828 MVPP2_PRS_LU_IP4,
829 MVPP2_PRS_LU_IP6,
830 MVPP2_PRS_LU_FLOWS,
831 MVPP2_PRS_LU_LAST,
832};
833
10fea26c
MC
834/* L2 cast enum */
835enum mvpp2_prs_l2_cast {
836 MVPP2_PRS_L2_UNI_CAST,
837 MVPP2_PRS_L2_MULTI_CAST,
838};
839
3f518509
MW
840/* L3 cast enum */
841enum mvpp2_prs_l3_cast {
842 MVPP2_PRS_L3_UNI_CAST,
843 MVPP2_PRS_L3_MULTI_CAST,
844 MVPP2_PRS_L3_BROAD_CAST
845};
846
847/* Classifier constants */
848#define MVPP2_CLS_FLOWS_TBL_SIZE 512
849#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
850#define MVPP2_CLS_LKP_TBL_SIZE 64
1d7d15d7
AT
851#define MVPP2_CLS_RX_QUEUES 256
852
853/* RSS constants */
854#define MVPP22_RSS_TABLE_ENTRIES 32
3f518509
MW
855
856/* BM constants */
576193f2 857#define MVPP2_BM_JUMBO_BUF_NUM 512
3f518509
MW
858#define MVPP2_BM_LONG_BUF_NUM 1024
859#define MVPP2_BM_SHORT_BUF_NUM 2048
860#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
861#define MVPP2_BM_POOL_PTR_ALIGN 128
3f518509
MW
862
863/* BM cookie (32 bits) definition */
864#define MVPP2_BM_COOKIE_POOL_OFFS 8
865#define MVPP2_BM_COOKIE_CPU_OFFS 24
866
01d04936
SC
867#define MVPP2_BM_SHORT_FRAME_SIZE 512
868#define MVPP2_BM_LONG_FRAME_SIZE 2048
576193f2 869#define MVPP2_BM_JUMBO_FRAME_SIZE 10240
3f518509
MW
870/* BM short pool packet size
871 * These value assure that for SWF the total number
872 * of bytes allocated for each buffer will be 512
873 */
01d04936
SC
874#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_SHORT_FRAME_SIZE)
875#define MVPP2_BM_LONG_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_LONG_FRAME_SIZE)
576193f2 876#define MVPP2_BM_JUMBO_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(MVPP2_BM_JUMBO_FRAME_SIZE)
3f518509 877
a786841d
TP
878#define MVPP21_ADDR_SPACE_SZ 0
879#define MVPP22_ADDR_SPACE_SZ SZ_64K
880
df089aa0 881#define MVPP2_MAX_THREADS 8
591f4cfa 882#define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
a786841d 883
01d04936
SC
884enum mvpp2_bm_pool_log_num {
885 MVPP2_BM_SHORT,
886 MVPP2_BM_LONG,
576193f2 887 MVPP2_BM_JUMBO,
01d04936 888 MVPP2_BM_POOLS_NUM
3f518509
MW
889};
890
01d04936
SC
891static struct {
892 int pkt_size;
893 int buf_num;
894} mvpp2_pools[MVPP2_BM_POOLS_NUM];
895
118d6298
MR
896/* GMAC MIB Counters register definitions */
897#define MVPP21_MIB_COUNTERS_OFFSET 0x1000
898#define MVPP21_MIB_COUNTERS_PORT_SZ 0x400
899#define MVPP22_MIB_COUNTERS_OFFSET 0x0
900#define MVPP22_MIB_COUNTERS_PORT_SZ 0x100
901
902#define MVPP2_MIB_GOOD_OCTETS_RCVD 0x0
903#define MVPP2_MIB_BAD_OCTETS_RCVD 0x8
904#define MVPP2_MIB_CRC_ERRORS_SENT 0xc
905#define MVPP2_MIB_UNICAST_FRAMES_RCVD 0x10
906#define MVPP2_MIB_BROADCAST_FRAMES_RCVD 0x18
907#define MVPP2_MIB_MULTICAST_FRAMES_RCVD 0x1c
908#define MVPP2_MIB_FRAMES_64_OCTETS 0x20
909#define MVPP2_MIB_FRAMES_65_TO_127_OCTETS 0x24
910#define MVPP2_MIB_FRAMES_128_TO_255_OCTETS 0x28
911#define MVPP2_MIB_FRAMES_256_TO_511_OCTETS 0x2c
912#define MVPP2_MIB_FRAMES_512_TO_1023_OCTETS 0x30
913#define MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
914#define MVPP2_MIB_GOOD_OCTETS_SENT 0x38
915#define MVPP2_MIB_UNICAST_FRAMES_SENT 0x40
916#define MVPP2_MIB_MULTICAST_FRAMES_SENT 0x48
917#define MVPP2_MIB_BROADCAST_FRAMES_SENT 0x4c
918#define MVPP2_MIB_FC_SENT 0x54
919#define MVPP2_MIB_FC_RCVD 0x58
920#define MVPP2_MIB_RX_FIFO_OVERRUN 0x5c
921#define MVPP2_MIB_UNDERSIZE_RCVD 0x60
922#define MVPP2_MIB_FRAGMENTS_RCVD 0x64
923#define MVPP2_MIB_OVERSIZE_RCVD 0x68
924#define MVPP2_MIB_JABBER_RCVD 0x6c
925#define MVPP2_MIB_MAC_RCV_ERROR 0x70
926#define MVPP2_MIB_BAD_CRC_EVENT 0x74
927#define MVPP2_MIB_COLLISION 0x78
928#define MVPP2_MIB_LATE_COLLISION 0x7c
929
930#define MVPP2_MIB_COUNTERS_STATS_DELAY (1 * HZ)
931
da42bb27
MC
932#define MVPP2_DESC_DMA_MASK DMA_BIT_MASK(40)
933
3f518509
MW
934/* Definitions */
935
936/* Shared Packet Processor resources */
937struct mvpp2 {
938 /* Shared registers' base addresses */
3f518509 939 void __iomem *lms_base;
a786841d
TP
940 void __iomem *iface_base;
941
df089aa0
TP
942 /* On PPv2.2, each "software thread" can access the base
943 * register through a separate address space, each 64 KB apart
944 * from each other. Typically, such address spaces will be
945 * used per CPU.
a786841d 946 */
df089aa0 947 void __iomem *swth_base[MVPP2_MAX_THREADS];
3f518509 948
f84bf386
AT
949 /* On PPv2.2, some port control registers are located into the system
950 * controller space. These registers are accessible through a regmap.
951 */
952 struct regmap *sysctrl_base;
953
3f518509
MW
954 /* Common clocks */
955 struct clk *pp_clk;
956 struct clk *gop_clk;
fceb55d4 957 struct clk *mg_clk;
9af771ce 958 struct clk *mg_core_clk;
4792ea04 959 struct clk *axi_clk;
3f518509
MW
960
961 /* List of pointers to port structures */
118d6298 962 int port_count;
bf147153 963 struct mvpp2_port *port_list[MVPP2_MAX_PORTS];
3f518509
MW
964
965 /* Aggregated TXQs */
966 struct mvpp2_tx_queue *aggr_txqs;
967
968 /* BM pools */
969 struct mvpp2_bm_pool *bm_pools;
970
971 /* PRS shadow table */
972 struct mvpp2_prs_shadow *prs_shadow;
973 /* PRS auxiliary table for double vlan entries control */
974 bool *prs_double_vlans;
975
976 /* Tclk value */
977 u32 tclk;
faca9247
TP
978
979 /* HW version */
980 enum { MVPP21, MVPP22 } hw_version;
59b9a31e
TP
981
982 /* Maximum number of RXQs per port */
983 unsigned int max_port_rxqs;
118d6298 984
e5c500eb 985 /* Workqueue to gather hardware statistics */
118d6298
MR
986 char queue_name[30];
987 struct workqueue_struct *stats_queue;
3f518509
MW
988};
989
990struct mvpp2_pcpu_stats {
991 struct u64_stats_sync syncp;
992 u64 rx_packets;
993 u64 rx_bytes;
994 u64 tx_packets;
995 u64 tx_bytes;
996};
997
edc660fa
MW
998/* Per-CPU port control */
999struct mvpp2_port_pcpu {
1000 struct hrtimer tx_done_timer;
1001 bool timer_scheduled;
1002 /* Tasklet for egress finalization */
1003 struct tasklet_struct tx_done_tasklet;
1004};
1005
591f4cfa
TP
1006struct mvpp2_queue_vector {
1007 int irq;
1008 struct napi_struct napi;
1009 enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
1010 int sw_thread_id;
1011 u16 sw_thread_mask;
1012 int first_rxq;
1013 int nrxqs;
1014 u32 pending_cause_rx;
1015 struct mvpp2_port *port;
1016};
1017
3f518509
MW
1018struct mvpp2_port {
1019 u8 id;
1020
a786841d
TP
1021 /* Index of the port from the "group of ports" complex point
1022 * of view
1023 */
1024 int gop_id;
1025
fd3651b2
AT
1026 int link_irq;
1027
3f518509
MW
1028 struct mvpp2 *priv;
1029
24812221
MW
1030 /* Firmware node associated to the port */
1031 struct fwnode_handle *fwnode;
1032
4bb04326
AT
1033 /* Is a PHY always connected to the port */
1034 bool has_phy;
1035
3f518509
MW
1036 /* Per-port registers' base address */
1037 void __iomem *base;
118d6298 1038 void __iomem *stats_base;
3f518509
MW
1039
1040 struct mvpp2_rx_queue **rxqs;
09f83975 1041 unsigned int nrxqs;
3f518509 1042 struct mvpp2_tx_queue **txqs;
09f83975 1043 unsigned int ntxqs;
3f518509
MW
1044 struct net_device *dev;
1045
1046 int pkt_size;
1047
edc660fa
MW
1048 /* Per-CPU port control */
1049 struct mvpp2_port_pcpu __percpu *pcpu;
1050
3f518509
MW
1051 /* Flags */
1052 unsigned long flags;
1053
1054 u16 tx_ring_size;
1055 u16 rx_ring_size;
1056 struct mvpp2_pcpu_stats __percpu *stats;
118d6298 1057 u64 *ethtool_stats;
3f518509 1058
e5c500eb
MR
1059 /* Per-port work and its lock to gather hardware statistics */
1060 struct mutex gather_stats_lock;
1061 struct delayed_work stats_work;
1062
4bb04326
AT
1063 struct device_node *of_node;
1064
3f518509 1065 phy_interface_t phy_interface;
4bb04326 1066 struct phylink *phylink;
542897d9 1067 struct phy *comphy;
3f518509
MW
1068
1069 struct mvpp2_bm_pool *pool_long;
1070 struct mvpp2_bm_pool *pool_short;
1071
1072 /* Index of first port's physical RXQ */
1073 u8 first_rxq;
591f4cfa
TP
1074
1075 struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
1076 unsigned int nqvecs;
213f428f
TP
1077 bool has_tx_irqs;
1078
1079 u32 tx_time_coal;
3f518509
MW
1080};
1081
1082/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
1083 * layout of the transmit and reception DMA descriptors, and their
1084 * layout is therefore defined by the hardware design
1085 */
1086
1087#define MVPP2_TXD_L3_OFF_SHIFT 0
1088#define MVPP2_TXD_IP_HLEN_SHIFT 8
1089#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
1090#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
1091#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
1092#define MVPP2_TXD_PADDING_DISABLE BIT(23)
1093#define MVPP2_TXD_L4_UDP BIT(24)
1094#define MVPP2_TXD_L3_IP6 BIT(26)
1095#define MVPP2_TXD_L_DESC BIT(28)
1096#define MVPP2_TXD_F_DESC BIT(29)
1097
1098#define MVPP2_RXD_ERR_SUMMARY BIT(15)
1099#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
1100#define MVPP2_RXD_ERR_CRC 0x0
1101#define MVPP2_RXD_ERR_OVERRUN BIT(13)
1102#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
1103#define MVPP2_RXD_BM_POOL_ID_OFFS 16
1104#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
1105#define MVPP2_RXD_HWF_SYNC BIT(21)
1106#define MVPP2_RXD_L4_CSUM_OK BIT(22)
1107#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
1108#define MVPP2_RXD_L4_TCP BIT(25)
1109#define MVPP2_RXD_L4_UDP BIT(26)
1110#define MVPP2_RXD_L3_IP4 BIT(28)
1111#define MVPP2_RXD_L3_IP6 BIT(30)
1112#define MVPP2_RXD_BUF_HDR BIT(31)
1113
054f6372
TP
1114/* HW TX descriptor for PPv2.1 */
1115struct mvpp21_tx_desc {
3f518509
MW
1116 u32 command; /* Options used by HW for packet transmitting.*/
1117 u8 packet_offset; /* the offset from the buffer beginning */
1118 u8 phys_txq; /* destination queue ID */
1119 u16 data_size; /* data size of transmitted packet in bytes */
20396136 1120 u32 buf_dma_addr; /* physical addr of transmitted buffer */
3f518509
MW
1121 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
1122 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
1123 u32 reserved2; /* reserved (for future use) */
1124};
1125
054f6372
TP
1126/* HW RX descriptor for PPv2.1 */
1127struct mvpp21_rx_desc {
3f518509
MW
1128 u32 status; /* info about received packet */
1129 u16 reserved1; /* parser_info (for future use, PnC) */
1130 u16 data_size; /* size of received packet in bytes */
20396136 1131 u32 buf_dma_addr; /* physical address of the buffer */
3f518509
MW
1132 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
1133 u16 reserved2; /* gem_port_id (for future use, PON) */
1134 u16 reserved3; /* csum_l4 (for future use, PnC) */
1135 u8 reserved4; /* bm_qset (for future use, BM) */
1136 u8 reserved5;
1137 u16 reserved6; /* classify_info (for future use, PnC) */
1138 u32 reserved7; /* flow_id (for future use, PnC) */
1139 u32 reserved8;
1140};
1141
e7c5359f
TP
1142/* HW TX descriptor for PPv2.2 */
1143struct mvpp22_tx_desc {
1144 u32 command;
1145 u8 packet_offset;
1146 u8 phys_txq;
1147 u16 data_size;
1148 u64 reserved1;
1149 u64 buf_dma_addr_ptp;
1150 u64 buf_cookie_misc;
1151};
1152
1153/* HW RX descriptor for PPv2.2 */
1154struct mvpp22_rx_desc {
1155 u32 status;
1156 u16 reserved1;
1157 u16 data_size;
1158 u32 reserved2;
1159 u32 reserved3;
1160 u64 buf_dma_addr_key_hash;
1161 u64 buf_cookie_misc;
1162};
1163
054f6372
TP
1164/* Opaque type used by the driver to manipulate the HW TX and RX
1165 * descriptors
1166 */
1167struct mvpp2_tx_desc {
1168 union {
1169 struct mvpp21_tx_desc pp21;
e7c5359f 1170 struct mvpp22_tx_desc pp22;
054f6372
TP
1171 };
1172};
1173
1174struct mvpp2_rx_desc {
1175 union {
1176 struct mvpp21_rx_desc pp21;
e7c5359f 1177 struct mvpp22_rx_desc pp22;
054f6372
TP
1178 };
1179};
1180
8354491c
TP
1181struct mvpp2_txq_pcpu_buf {
1182 /* Transmitted SKB */
1183 struct sk_buff *skb;
1184
1185 /* Physical address of transmitted buffer */
20396136 1186 dma_addr_t dma;
8354491c
TP
1187
1188 /* Size transmitted */
1189 size_t size;
1190};
1191
3f518509
MW
1192/* Per-CPU Tx queue control */
1193struct mvpp2_txq_pcpu {
1194 int cpu;
1195
1196 /* Number of Tx DMA descriptors in the descriptor ring */
1197 int size;
1198
1199 /* Number of currently used Tx DMA descriptor in the
1200 * descriptor ring
1201 */
1202 int count;
1203
1d17db08
AT
1204 int wake_threshold;
1205 int stop_threshold;
1206
3f518509
MW
1207 /* Number of Tx DMA descriptors reserved for each CPU */
1208 int reserved_num;
1209
8354491c
TP
1210 /* Infos about transmitted buffers */
1211 struct mvpp2_txq_pcpu_buf *buffs;
71ce391d 1212
3f518509
MW
1213 /* Index of last TX DMA descriptor that was inserted */
1214 int txq_put_index;
1215
1216 /* Index of the TX DMA descriptor to be cleaned up */
1217 int txq_get_index;
186cd4d4
AT
1218
1219 /* DMA buffer for TSO headers */
1220 char *tso_headers;
1221 dma_addr_t tso_headers_dma;
3f518509
MW
1222};
1223
1224struct mvpp2_tx_queue {
1225 /* Physical number of this Tx queue */
1226 u8 id;
1227
1228 /* Logical number of this Tx queue */
1229 u8 log_id;
1230
1231 /* Number of Tx DMA descriptors in the descriptor ring */
1232 int size;
1233
1234 /* Number of currently used Tx DMA descriptor in the descriptor ring */
1235 int count;
1236
1237 /* Per-CPU control of physical Tx queues */
1238 struct mvpp2_txq_pcpu __percpu *pcpu;
1239
3f518509
MW
1240 u32 done_pkts_coal;
1241
1242 /* Virtual address of thex Tx DMA descriptors array */
1243 struct mvpp2_tx_desc *descs;
1244
1245 /* DMA address of the Tx DMA descriptors array */
20396136 1246 dma_addr_t descs_dma;
3f518509
MW
1247
1248 /* Index of the last Tx DMA descriptor */
1249 int last_desc;
1250
1251 /* Index of the next Tx DMA descriptor to process */
1252 int next_desc_to_proc;
1253};
1254
1255struct mvpp2_rx_queue {
1256 /* RX queue number, in the range 0-31 for physical RXQs */
1257 u8 id;
1258
1259 /* Num of rx descriptors in the rx descriptor ring */
1260 int size;
1261
1262 u32 pkts_coal;
1263 u32 time_coal;
1264
1265 /* Virtual address of the RX DMA descriptors array */
1266 struct mvpp2_rx_desc *descs;
1267
1268 /* DMA address of the RX DMA descriptors array */
20396136 1269 dma_addr_t descs_dma;
3f518509
MW
1270
1271 /* Index of the last RX DMA descriptor */
1272 int last_desc;
1273
1274 /* Index of the next RX DMA descriptor to process */
1275 int next_desc_to_proc;
1276
1277 /* ID of port to which physical RXQ is mapped */
1278 int port;
1279
1280 /* Port's logic RXQ number to which physical RXQ is mapped */
1281 int logic_rxq;
1282};
1283
1284union mvpp2_prs_tcam_entry {
1285 u32 word[MVPP2_PRS_TCAM_WORDS];
1286 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
1287};
1288
1289union mvpp2_prs_sram_entry {
1290 u32 word[MVPP2_PRS_SRAM_WORDS];
1291 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
1292};
1293
1294struct mvpp2_prs_entry {
1295 u32 index;
1296 union mvpp2_prs_tcam_entry tcam;
1297 union mvpp2_prs_sram_entry sram;
1298};
1299
1300struct mvpp2_prs_shadow {
1301 bool valid;
1302 bool finish;
1303
1304 /* Lookup ID */
1305 int lu;
1306
1307 /* User defined offset */
1308 int udf;
1309
1310 /* Result info */
1311 u32 ri;
1312 u32 ri_mask;
1313};
1314
1315struct mvpp2_cls_flow_entry {
1316 u32 index;
1317 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1318};
1319
1320struct mvpp2_cls_lookup_entry {
1321 u32 lkpid;
1322 u32 way;
1323 u32 data;
1324};
1325
1326struct mvpp2_bm_pool {
1327 /* Pool number in the range 0-7 */
1328 int id;
3f518509
MW
1329
1330 /* Buffer Pointers Pool External (BPPE) size */
1331 int size;
d01524d8
TP
1332 /* BPPE size in bytes */
1333 int size_bytes;
3f518509
MW
1334 /* Number of buffers for this pool */
1335 int buf_num;
1336 /* Pool buffer size */
1337 int buf_size;
1338 /* Packet size */
1339 int pkt_size;
0e037281 1340 int frag_size;
3f518509
MW
1341
1342 /* BPPE virtual base address */
1343 u32 *virt_addr;
20396136
TP
1344 /* BPPE DMA base address */
1345 dma_addr_t dma_addr;
3f518509
MW
1346
1347 /* Ports using BM pool */
1348 u32 port_map;
3f518509
MW
1349};
1350
20920267
AT
1351#define IS_TSO_HEADER(txq_pcpu, addr) \
1352 ((addr) >= (txq_pcpu)->tso_headers_dma && \
1353 (addr) < (txq_pcpu)->tso_headers_dma + \
1354 (txq_pcpu)->size * TSO_HEADER_SIZE)
1355
4bb04326
AT
1356/* The prototype is added here to be used in start_dev when using ACPI. This
1357 * will be removed once phylink is used for all modes (dt+ACPI).
1358 */
1359static void mvpp2_mac_config(struct net_device *dev, unsigned int mode,
1360 const struct phylink_link_state *state);
1361
213f428f
TP
1362/* Queue modes */
1363#define MVPP2_QDIST_SINGLE_MODE 0
1364#define MVPP2_QDIST_MULTI_MODE 1
1365
1366static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
1367
1368module_param(queue_mode, int, 0444);
1369MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
1370
3f518509
MW
1371#define MVPP2_DRIVER_NAME "mvpp2"
1372#define MVPP2_DRIVER_VERSION "1.0"
1373
1374/* Utility/helper methods */
1375
1376static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1377{
df089aa0 1378 writel(data, priv->swth_base[0] + offset);
3f518509
MW
1379}
1380
1381static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1382{
df089aa0 1383 return readl(priv->swth_base[0] + offset);
a786841d
TP
1384}
1385
cdcfeb0f
YM
1386static u32 mvpp2_read_relaxed(struct mvpp2 *priv, u32 offset)
1387{
1388 return readl_relaxed(priv->swth_base[0] + offset);
1389}
a786841d
TP
1390/* These accessors should be used to access:
1391 *
1392 * - per-CPU registers, where each CPU has its own copy of the
1393 * register.
1394 *
1395 * MVPP2_BM_VIRT_ALLOC_REG
1396 * MVPP2_BM_ADDR_HIGH_ALLOC
1397 * MVPP22_BM_ADDR_HIGH_RLS_REG
1398 * MVPP2_BM_VIRT_RLS_REG
1399 * MVPP2_ISR_RX_TX_CAUSE_REG
1400 * MVPP2_ISR_RX_TX_MASK_REG
1401 * MVPP2_TXQ_NUM_REG
1402 * MVPP2_AGGR_TXQ_UPDATE_REG
1403 * MVPP2_TXQ_RSVD_REQ_REG
1404 * MVPP2_TXQ_RSVD_RSLT_REG
1405 * MVPP2_TXQ_SENT_REG
1406 * MVPP2_RXQ_NUM_REG
1407 *
1408 * - global registers that must be accessed through a specific CPU
1409 * window, because they are related to an access to a per-CPU
1410 * register
1411 *
1412 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1413 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1414 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1415 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1416 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1417 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1418 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1419 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1420 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1421 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1422 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1423 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1424 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1425 */
1426static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1427 u32 offset, u32 data)
1428{
df089aa0 1429 writel(data, priv->swth_base[cpu] + offset);
a786841d
TP
1430}
1431
1432static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1433 u32 offset)
1434{
df089aa0 1435 return readl(priv->swth_base[cpu] + offset);
3f518509
MW
1436}
1437
cdcfeb0f
YM
1438static void mvpp2_percpu_write_relaxed(struct mvpp2 *priv, int cpu,
1439 u32 offset, u32 data)
1440{
1441 writel_relaxed(data, priv->swth_base[cpu] + offset);
1442}
1443
1444static u32 mvpp2_percpu_read_relaxed(struct mvpp2 *priv, int cpu,
1445 u32 offset)
1446{
1447 return readl_relaxed(priv->swth_base[cpu] + offset);
1448}
1449
ac3dd277
TP
1450static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1451 struct mvpp2_tx_desc *tx_desc)
1452{
e7c5359f
TP
1453 if (port->priv->hw_version == MVPP21)
1454 return tx_desc->pp21.buf_dma_addr;
1455 else
da42bb27 1456 return tx_desc->pp22.buf_dma_addr_ptp & MVPP2_DESC_DMA_MASK;
ac3dd277
TP
1457}
1458
1459static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1460 struct mvpp2_tx_desc *tx_desc,
1461 dma_addr_t dma_addr)
1462{
6eb5d375
AT
1463 dma_addr_t addr, offset;
1464
1465 addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
1466 offset = dma_addr & MVPP2_TX_DESC_ALIGN;
1467
e7c5359f 1468 if (port->priv->hw_version == MVPP21) {
6eb5d375
AT
1469 tx_desc->pp21.buf_dma_addr = addr;
1470 tx_desc->pp21.packet_offset = offset;
e7c5359f 1471 } else {
6eb5d375 1472 u64 val = (u64)addr;
e7c5359f 1473
da42bb27 1474 tx_desc->pp22.buf_dma_addr_ptp &= ~MVPP2_DESC_DMA_MASK;
e7c5359f 1475 tx_desc->pp22.buf_dma_addr_ptp |= val;
6eb5d375 1476 tx_desc->pp22.packet_offset = offset;
e7c5359f 1477 }
ac3dd277
TP
1478}
1479
1480static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1481 struct mvpp2_tx_desc *tx_desc)
1482{
e7c5359f
TP
1483 if (port->priv->hw_version == MVPP21)
1484 return tx_desc->pp21.data_size;
1485 else
1486 return tx_desc->pp22.data_size;
ac3dd277
TP
1487}
1488
1489static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1490 struct mvpp2_tx_desc *tx_desc,
1491 size_t size)
1492{
e7c5359f
TP
1493 if (port->priv->hw_version == MVPP21)
1494 tx_desc->pp21.data_size = size;
1495 else
1496 tx_desc->pp22.data_size = size;
ac3dd277
TP
1497}
1498
1499static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1500 struct mvpp2_tx_desc *tx_desc,
1501 unsigned int txq)
1502{
e7c5359f
TP
1503 if (port->priv->hw_version == MVPP21)
1504 tx_desc->pp21.phys_txq = txq;
1505 else
1506 tx_desc->pp22.phys_txq = txq;
ac3dd277
TP
1507}
1508
1509static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1510 struct mvpp2_tx_desc *tx_desc,
1511 unsigned int command)
1512{
e7c5359f
TP
1513 if (port->priv->hw_version == MVPP21)
1514 tx_desc->pp21.command = command;
1515 else
1516 tx_desc->pp22.command = command;
ac3dd277
TP
1517}
1518
ac3dd277
TP
1519static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1520 struct mvpp2_tx_desc *tx_desc)
1521{
e7c5359f
TP
1522 if (port->priv->hw_version == MVPP21)
1523 return tx_desc->pp21.packet_offset;
1524 else
1525 return tx_desc->pp22.packet_offset;
ac3dd277
TP
1526}
1527
1528static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1529 struct mvpp2_rx_desc *rx_desc)
1530{
e7c5359f
TP
1531 if (port->priv->hw_version == MVPP21)
1532 return rx_desc->pp21.buf_dma_addr;
1533 else
da42bb27 1534 return rx_desc->pp22.buf_dma_addr_key_hash & MVPP2_DESC_DMA_MASK;
ac3dd277
TP
1535}
1536
1537static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1538 struct mvpp2_rx_desc *rx_desc)
1539{
e7c5359f
TP
1540 if (port->priv->hw_version == MVPP21)
1541 return rx_desc->pp21.buf_cookie;
1542 else
da42bb27 1543 return rx_desc->pp22.buf_cookie_misc & MVPP2_DESC_DMA_MASK;
ac3dd277
TP
1544}
1545
1546static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1547 struct mvpp2_rx_desc *rx_desc)
1548{
e7c5359f
TP
1549 if (port->priv->hw_version == MVPP21)
1550 return rx_desc->pp21.data_size;
1551 else
1552 return rx_desc->pp22.data_size;
ac3dd277
TP
1553}
1554
1555static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1556 struct mvpp2_rx_desc *rx_desc)
1557{
e7c5359f
TP
1558 if (port->priv->hw_version == MVPP21)
1559 return rx_desc->pp21.status;
1560 else
1561 return rx_desc->pp22.status;
ac3dd277
TP
1562}
1563
3f518509
MW
1564static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1565{
1566 txq_pcpu->txq_get_index++;
1567 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1568 txq_pcpu->txq_get_index = 0;
1569}
1570
ac3dd277
TP
1571static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1572 struct mvpp2_txq_pcpu *txq_pcpu,
71ce391d
MW
1573 struct sk_buff *skb,
1574 struct mvpp2_tx_desc *tx_desc)
3f518509 1575{
8354491c
TP
1576 struct mvpp2_txq_pcpu_buf *tx_buf =
1577 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1578 tx_buf->skb = skb;
ac3dd277
TP
1579 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1580 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1581 mvpp2_txdesc_offset_get(port, tx_desc);
3f518509
MW
1582 txq_pcpu->txq_put_index++;
1583 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1584 txq_pcpu->txq_put_index = 0;
1585}
1586
1587/* Get number of physical egress port */
1588static inline int mvpp2_egress_port(struct mvpp2_port *port)
1589{
1590 return MVPP2_MAX_TCONT + port->id;
1591}
1592
1593/* Get number of physical TXQ */
1594static inline int mvpp2_txq_phys(int port, int txq)
1595{
1596 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1597}
1598
1599/* Parser configuration routines */
1600
1601/* Update parser tcam and sram hw entries */
1602static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1603{
1604 int i;
1605
1606 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1607 return -EINVAL;
1608
1609 /* Clear entry invalidation bit */
1610 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1611
1612 /* Write tcam index - indirect access */
1613 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1614 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1615 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1616
1617 /* Write sram index - indirect access */
1618 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1619 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1620 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1621
1622 return 0;
1623}
1624
47e0e14e
MC
1625/* Initialize tcam entry from hw */
1626static int mvpp2_prs_init_from_hw(struct mvpp2 *priv,
1627 struct mvpp2_prs_entry *pe, int tid)
3f518509
MW
1628{
1629 int i;
1630
3d92f0b5 1631 if (tid > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
3f518509
MW
1632 return -EINVAL;
1633
47e0e14e
MC
1634 memset(pe, 0, sizeof(*pe));
1635 pe->index = tid;
1636
3f518509
MW
1637 /* Write tcam index - indirect access */
1638 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1639
1640 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1641 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1642 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1643 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1644
1645 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1646 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1647
1648 /* Write sram index - indirect access */
1649 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1650 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1651 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1652
1653 return 0;
1654}
1655
1656/* Invalidate tcam hw entry */
1657static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1658{
1659 /* Write index - indirect access */
1660 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1661 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1662 MVPP2_PRS_TCAM_INV_MASK);
1663}
1664
1665/* Enable shadow table entry and set its lookup ID */
1666static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1667{
1668 priv->prs_shadow[index].valid = true;
1669 priv->prs_shadow[index].lu = lu;
1670}
1671
1672/* Update ri fields in shadow table entry */
1673static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1674 unsigned int ri, unsigned int ri_mask)
1675{
1676 priv->prs_shadow[index].ri_mask = ri_mask;
1677 priv->prs_shadow[index].ri = ri;
1678}
1679
1680/* Update lookup field in tcam sw entry */
1681static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1682{
1683 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1684
1685 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1686 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1687}
1688
1689/* Update mask for single port in tcam sw entry */
1690static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1691 unsigned int port, bool add)
1692{
1693 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1694
1695 if (add)
1696 pe->tcam.byte[enable_off] &= ~(1 << port);
1697 else
1698 pe->tcam.byte[enable_off] |= 1 << port;
1699}
1700
1701/* Update port map in tcam sw entry */
1702static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1703 unsigned int ports)
1704{
1705 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1706 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1707
1708 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1709 pe->tcam.byte[enable_off] &= ~port_mask;
1710 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1711}
1712
1713/* Obtain port map from tcam sw entry */
1714static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1715{
1716 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1717
1718 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1719}
1720
1721/* Set byte of data and its enable bits in tcam sw entry */
1722static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1723 unsigned int offs, unsigned char byte,
1724 unsigned char enable)
1725{
1726 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1727 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1728}
1729
1730/* Get byte of data and its enable bits from tcam sw entry */
1731static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1732 unsigned int offs, unsigned char *byte,
1733 unsigned char *enable)
1734{
1735 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1736 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1737}
1738
1739/* Compare tcam data bytes with a pattern */
1740static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1741 u16 data)
1742{
1743 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1744 u16 tcam_data;
1745
ef4816f0 1746 tcam_data = (pe->tcam.byte[off + 1] << 8) | pe->tcam.byte[off];
3f518509
MW
1747 if (tcam_data != data)
1748 return false;
1749 return true;
1750}
1751
1752/* Update ai bits in tcam sw entry */
1753static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1754 unsigned int bits, unsigned int enable)
1755{
1756 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1757
1758 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1759
1760 if (!(enable & BIT(i)))
1761 continue;
1762
1763 if (bits & BIT(i))
1764 pe->tcam.byte[ai_idx] |= 1 << i;
1765 else
1766 pe->tcam.byte[ai_idx] &= ~(1 << i);
1767 }
1768
1769 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1770}
1771
1772/* Get ai bits from tcam sw entry */
1773static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1774{
1775 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1776}
1777
1778/* Set ethertype in tcam sw entry */
1779static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1780 unsigned short ethertype)
1781{
1782 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1783 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1784}
1785
56beda3d
MC
1786/* Set vid in tcam sw entry */
1787static void mvpp2_prs_match_vid(struct mvpp2_prs_entry *pe, int offset,
1788 unsigned short vid)
1789{
1790 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, (vid & 0xf00) >> 8, 0xf);
1791 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, vid & 0xff, 0xff);
1792}
1793
3f518509
MW
1794/* Set bits in sram sw entry */
1795static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1796 int val)
1797{
1798 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1799}
1800
1801/* Clear bits in sram sw entry */
1802static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1803 int val)
1804{
1805 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1806}
1807
1808/* Update ri bits in sram sw entry */
1809static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1810 unsigned int bits, unsigned int mask)
1811{
1812 unsigned int i;
1813
1814 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1815 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1816
1817 if (!(mask & BIT(i)))
1818 continue;
1819
1820 if (bits & BIT(i))
1821 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1822 else
1823 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1824
1825 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1826 }
1827}
1828
1829/* Obtain ri bits from sram sw entry */
1830static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1831{
1832 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1833}
1834
1835/* Update ai bits in sram sw entry */
1836static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1837 unsigned int bits, unsigned int mask)
1838{
1839 unsigned int i;
1840 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1841
1842 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1843
1844 if (!(mask & BIT(i)))
1845 continue;
1846
1847 if (bits & BIT(i))
1848 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1849 else
1850 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1851
1852 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1853 }
1854}
1855
1856/* Read ai bits from sram sw entry */
1857static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1858{
1859 u8 bits;
1860 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1861 int ai_en_off = ai_off + 1;
1862 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1863
1864 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1865 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1866
1867 return bits;
1868}
1869
1870/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1871 * lookup interation
1872 */
1873static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1874 unsigned int lu)
1875{
1876 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1877
1878 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1879 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1880 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1881}
1882
1883/* In the sram sw entry set sign and value of the next lookup offset
1884 * and the offset value generated to the classifier
1885 */
1886static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1887 unsigned int op)
1888{
1889 /* Set sign */
1890 if (shift < 0) {
1891 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1892 shift = 0 - shift;
1893 } else {
1894 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1895 }
1896
1897 /* Set value */
1898 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1899 (unsigned char)shift;
1900
1901 /* Reset and set operation */
1902 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1903 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1904 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1905
1906 /* Set base offset as current */
1907 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1908}
1909
1910/* In the sram sw entry set sign and value of the user defined offset
1911 * generated to the classifier
1912 */
1913static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1914 unsigned int type, int offset,
1915 unsigned int op)
1916{
1917 /* Set sign */
1918 if (offset < 0) {
1919 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1920 offset = 0 - offset;
1921 } else {
1922 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1923 }
1924
1925 /* Set value */
1926 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1927 MVPP2_PRS_SRAM_UDF_MASK);
1928 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1929 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1930 MVPP2_PRS_SRAM_UDF_BITS)] &=
1931 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1932 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1933 MVPP2_PRS_SRAM_UDF_BITS)] |=
1934 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1935
1936 /* Set offset type */
1937 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1938 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1939 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1940
1941 /* Set offset operation */
1942 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1943 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1944 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1945
1946 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1947 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1948 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1949 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1950
1951 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1952 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1953 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1954
1955 /* Set base offset as current */
1956 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1957}
1958
1959/* Find parser flow entry */
0c6d9b44 1960static int mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
3f518509 1961{
0c6d9b44 1962 struct mvpp2_prs_entry pe;
3f518509
MW
1963 int tid;
1964
3f518509
MW
1965 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1966 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1967 u8 bits;
1968
1969 if (!priv->prs_shadow[tid].valid ||
1970 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1971 continue;
1972
0c6d9b44
MC
1973 mvpp2_prs_init_from_hw(priv, &pe, tid);
1974 bits = mvpp2_prs_sram_ai_get(&pe);
3f518509
MW
1975
1976 /* Sram store classification lookup ID in AI bits [5:0] */
1977 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
0c6d9b44 1978 return tid;
3f518509 1979 }
3f518509 1980
0c6d9b44 1981 return -ENOENT;
3f518509
MW
1982}
1983
1984/* Return first free tcam index, seeking from start to end */
1985static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1986 unsigned char end)
1987{
1988 int tid;
1989
1990 if (start > end)
1991 swap(start, end);
1992
1993 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1994 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1995
1996 for (tid = start; tid <= end; tid++) {
1997 if (!priv->prs_shadow[tid].valid)
1998 return tid;
1999 }
2000
2001 return -EINVAL;
2002}
2003
2004/* Enable/disable dropping all mac da's */
2005static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
2006{
2007 struct mvpp2_prs_entry pe;
2008
2009 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
2010 /* Entry exist - update port only */
47e0e14e 2011 mvpp2_prs_init_from_hw(priv, &pe, MVPP2_PE_DROP_ALL);
3f518509
MW
2012 } else {
2013 /* Entry doesn't exist - create new */
c5b2ce24 2014 memset(&pe, 0, sizeof(pe));
3f518509
MW
2015 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2016 pe.index = MVPP2_PE_DROP_ALL;
2017
2018 /* Non-promiscuous mode for all ports - DROP unknown packets */
2019 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2020 MVPP2_PRS_RI_DROP_MASK);
2021
2022 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2023 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2024
2025 /* Update shadow table */
2026 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2027
2028 /* Mask all ports */
2029 mvpp2_prs_tcam_port_map_set(&pe, 0);
2030 }
2031
2032 /* Update port mask */
2033 mvpp2_prs_tcam_port_set(&pe, port, add);
2034
2035 mvpp2_prs_hw_write(priv, &pe);
2036}
2037
10fea26c
MC
2038/* Set port to unicast or multicast promiscuous mode */
2039static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port,
2040 enum mvpp2_prs_l2_cast l2_cast, bool add)
3f518509
MW
2041{
2042 struct mvpp2_prs_entry pe;
10fea26c
MC
2043 unsigned char cast_match;
2044 unsigned int ri;
2045 int tid;
3f518509 2046
10fea26c
MC
2047 if (l2_cast == MVPP2_PRS_L2_UNI_CAST) {
2048 cast_match = MVPP2_PRS_UCAST_VAL;
2049 tid = MVPP2_PE_MAC_UC_PROMISCUOUS;
2050 ri = MVPP2_PRS_RI_L2_UCAST;
3f518509 2051 } else {
10fea26c
MC
2052 cast_match = MVPP2_PRS_MCAST_VAL;
2053 tid = MVPP2_PE_MAC_MC_PROMISCUOUS;
2054 ri = MVPP2_PRS_RI_L2_MCAST;
3f518509
MW
2055 }
2056
10fea26c
MC
2057 /* promiscuous mode - Accept unknown unicast or multicast packets */
2058 if (priv->prs_shadow[tid].valid) {
47e0e14e 2059 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509 2060 } else {
c5b2ce24 2061 memset(&pe, 0, sizeof(pe));
3f518509 2062 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
10fea26c 2063 pe.index = tid;
3f518509
MW
2064
2065 /* Continue - set next lookup */
2066 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
2067
2068 /* Set result info bits */
10fea26c 2069 mvpp2_prs_sram_ri_update(&pe, ri, MVPP2_PRS_RI_L2_CAST_MASK);
3f518509 2070
10fea26c
MC
2071 /* Match UC or MC addresses */
2072 mvpp2_prs_tcam_data_byte_set(&pe, 0, cast_match,
2073 MVPP2_PRS_CAST_MASK);
3f518509
MW
2074
2075 /* Shift to ethertype */
2076 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
2077 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2078
2079 /* Mask all ports */
2080 mvpp2_prs_tcam_port_map_set(&pe, 0);
2081
2082 /* Update shadow table */
2083 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2084 }
2085
2086 /* Update port mask */
2087 mvpp2_prs_tcam_port_set(&pe, port, add);
2088
2089 mvpp2_prs_hw_write(priv, &pe);
2090}
2091
2092/* Set entry for dsa packets */
2093static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
2094 bool tagged, bool extend)
2095{
2096 struct mvpp2_prs_entry pe;
2097 int tid, shift;
2098
2099 if (extend) {
2100 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
2101 shift = 8;
2102 } else {
2103 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
2104 shift = 4;
2105 }
2106
2107 if (priv->prs_shadow[tid].valid) {
2108 /* Entry exist - update port only */
47e0e14e 2109 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509
MW
2110 } else {
2111 /* Entry doesn't exist - create new */
c5b2ce24 2112 memset(&pe, 0, sizeof(pe));
3f518509
MW
2113 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2114 pe.index = tid;
2115
3f518509
MW
2116 /* Update shadow table */
2117 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2118
2119 if (tagged) {
2120 /* Set tagged bit in DSA tag */
2121 mvpp2_prs_tcam_data_byte_set(&pe, 0,
56beda3d
MC
2122 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2123 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2124
2125 /* Set ai bits for next iteration */
2126 if (extend)
2127 mvpp2_prs_sram_ai_update(&pe, 1,
2128 MVPP2_PRS_SRAM_AI_MASK);
2129 else
2130 mvpp2_prs_sram_ai_update(&pe, 0,
2131 MVPP2_PRS_SRAM_AI_MASK);
2132
2133 /* If packet is tagged continue check vid filtering */
2134 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
3f518509 2135 } else {
56beda3d
MC
2136 /* Shift 4 bytes for DSA tag or 8 bytes for EDSA tag*/
2137 mvpp2_prs_sram_shift_set(&pe, shift,
2138 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2139
3f518509
MW
2140 /* Set result info bits to 'no vlans' */
2141 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2142 MVPP2_PRS_RI_VLAN_MASK);
2143 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2144 }
2145
2146 /* Mask all ports */
2147 mvpp2_prs_tcam_port_map_set(&pe, 0);
2148 }
2149
2150 /* Update port mask */
2151 mvpp2_prs_tcam_port_set(&pe, port, add);
2152
2153 mvpp2_prs_hw_write(priv, &pe);
2154}
2155
2156/* Set entry for dsa ethertype */
2157static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
2158 bool add, bool tagged, bool extend)
2159{
2160 struct mvpp2_prs_entry pe;
2161 int tid, shift, port_mask;
2162
2163 if (extend) {
2164 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
2165 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
2166 port_mask = 0;
2167 shift = 8;
2168 } else {
2169 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
2170 MVPP2_PE_ETYPE_DSA_UNTAGGED;
2171 port_mask = MVPP2_PRS_PORT_MASK;
2172 shift = 4;
2173 }
2174
2175 if (priv->prs_shadow[tid].valid) {
2176 /* Entry exist - update port only */
47e0e14e 2177 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509
MW
2178 } else {
2179 /* Entry doesn't exist - create new */
c5b2ce24 2180 memset(&pe, 0, sizeof(pe));
3f518509
MW
2181 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2182 pe.index = tid;
2183
2184 /* Set ethertype */
2185 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
2186 mvpp2_prs_match_etype(&pe, 2, 0);
2187
2188 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
2189 MVPP2_PRS_RI_DSA_MASK);
2190 /* Shift ethertype + 2 byte reserved + tag*/
2191 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
2192 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2193
2194 /* Update shadow table */
2195 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2196
2197 if (tagged) {
2198 /* Set tagged bit in DSA tag */
2199 mvpp2_prs_tcam_data_byte_set(&pe,
2200 MVPP2_ETH_TYPE_LEN + 2 + 3,
2201 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2202 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2203 /* Clear all ai bits for next iteration */
2204 mvpp2_prs_sram_ai_update(&pe, 0,
2205 MVPP2_PRS_SRAM_AI_MASK);
2206 /* If packet is tagged continue check vlans */
2207 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2208 } else {
2209 /* Set result info bits to 'no vlans' */
2210 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2211 MVPP2_PRS_RI_VLAN_MASK);
2212 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2213 }
2214 /* Mask/unmask all ports, depending on dsa type */
2215 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
2216 }
2217
2218 /* Update port mask */
2219 mvpp2_prs_tcam_port_set(&pe, port, add);
2220
2221 mvpp2_prs_hw_write(priv, &pe);
2222}
2223
2224/* Search for existing single/triple vlan entry */
0c6d9b44 2225static int mvpp2_prs_vlan_find(struct mvpp2 *priv, unsigned short tpid, int ai)
3f518509 2226{
0c6d9b44 2227 struct mvpp2_prs_entry pe;
3f518509
MW
2228 int tid;
2229
3f518509
MW
2230 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2231 for (tid = MVPP2_PE_FIRST_FREE_TID;
2232 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2233 unsigned int ri_bits, ai_bits;
2234 bool match;
2235
2236 if (!priv->prs_shadow[tid].valid ||
2237 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2238 continue;
2239
0c6d9b44
MC
2240 mvpp2_prs_init_from_hw(priv, &pe, tid);
2241 match = mvpp2_prs_tcam_data_cmp(&pe, 0, swab16(tpid));
3f518509
MW
2242 if (!match)
2243 continue;
2244
2245 /* Get vlan type */
0c6d9b44 2246 ri_bits = mvpp2_prs_sram_ri_get(&pe);
3f518509
MW
2247 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2248
2249 /* Get current ai value from tcam */
0c6d9b44 2250 ai_bits = mvpp2_prs_tcam_ai_get(&pe);
3f518509
MW
2251 /* Clear double vlan bit */
2252 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
2253
2254 if (ai != ai_bits)
2255 continue;
2256
2257 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2258 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
0c6d9b44 2259 return tid;
3f518509 2260 }
3f518509 2261
0c6d9b44 2262 return -ENOENT;
3f518509
MW
2263}
2264
2265/* Add/update single/triple vlan entry */
2266static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
2267 unsigned int port_map)
2268{
0c6d9b44 2269 struct mvpp2_prs_entry pe;
3f518509 2270 int tid_aux, tid;
43737473 2271 int ret = 0;
3f518509 2272
0c6d9b44
MC
2273 memset(&pe, 0, sizeof(pe));
2274
2275 tid = mvpp2_prs_vlan_find(priv, tpid, ai);
3f518509 2276
0c6d9b44 2277 if (tid < 0) {
3f518509
MW
2278 /* Create new tcam entry */
2279 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
2280 MVPP2_PE_FIRST_FREE_TID);
2281 if (tid < 0)
2282 return tid;
2283
3f518509
MW
2284 /* Get last double vlan tid */
2285 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2286 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2287 unsigned int ri_bits;
2288
2289 if (!priv->prs_shadow[tid_aux].valid ||
2290 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2291 continue;
2292
0c6d9b44
MC
2293 mvpp2_prs_init_from_hw(priv, &pe, tid_aux);
2294 ri_bits = mvpp2_prs_sram_ri_get(&pe);
3f518509
MW
2295 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2296 MVPP2_PRS_RI_VLAN_DOUBLE)
2297 break;
2298 }
2299
0c6d9b44
MC
2300 if (tid <= tid_aux)
2301 return -EINVAL;
3f518509 2302
0c6d9b44
MC
2303 memset(&pe, 0, sizeof(pe));
2304 pe.index = tid;
2305 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3f518509 2306
0c6d9b44 2307 mvpp2_prs_match_etype(&pe, 0, tpid);
3f518509 2308
56beda3d 2309 /* VLAN tag detected, proceed with VID filtering */
0c6d9b44 2310 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
56beda3d 2311
3f518509 2312 /* Clear all ai bits for next iteration */
0c6d9b44 2313 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3f518509
MW
2314
2315 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
0c6d9b44 2316 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_SINGLE,
3f518509
MW
2317 MVPP2_PRS_RI_VLAN_MASK);
2318 } else {
2319 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
0c6d9b44 2320 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_TRIPLE,
3f518509
MW
2321 MVPP2_PRS_RI_VLAN_MASK);
2322 }
0c6d9b44 2323 mvpp2_prs_tcam_ai_update(&pe, ai, MVPP2_PRS_SRAM_AI_MASK);
3f518509 2324
0c6d9b44
MC
2325 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2326 } else {
2327 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509
MW
2328 }
2329 /* Update ports' mask */
0c6d9b44 2330 mvpp2_prs_tcam_port_map_set(&pe, port_map);
3f518509 2331
0c6d9b44 2332 mvpp2_prs_hw_write(priv, &pe);
3f518509 2333
43737473 2334 return ret;
3f518509
MW
2335}
2336
2337/* Get first free double vlan ai number */
2338static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2339{
2340 int i;
2341
2342 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2343 if (!priv->prs_double_vlans[i])
2344 return i;
2345 }
2346
2347 return -EINVAL;
2348}
2349
2350/* Search for existing double vlan entry */
0c6d9b44
MC
2351static int mvpp2_prs_double_vlan_find(struct mvpp2 *priv, unsigned short tpid1,
2352 unsigned short tpid2)
3f518509 2353{
0c6d9b44 2354 struct mvpp2_prs_entry pe;
3f518509
MW
2355 int tid;
2356
3f518509
MW
2357 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2358 for (tid = MVPP2_PE_FIRST_FREE_TID;
2359 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2360 unsigned int ri_mask;
2361 bool match;
2362
2363 if (!priv->prs_shadow[tid].valid ||
2364 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2365 continue;
2366
0c6d9b44 2367 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509 2368
0c6d9b44
MC
2369 match = mvpp2_prs_tcam_data_cmp(&pe, 0, swab16(tpid1)) &&
2370 mvpp2_prs_tcam_data_cmp(&pe, 4, swab16(tpid2));
3f518509
MW
2371
2372 if (!match)
2373 continue;
2374
0c6d9b44 2375 ri_mask = mvpp2_prs_sram_ri_get(&pe) & MVPP2_PRS_RI_VLAN_MASK;
3f518509 2376 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
0c6d9b44 2377 return tid;
3f518509 2378 }
3f518509 2379
0c6d9b44 2380 return -ENOENT;
3f518509
MW
2381}
2382
2383/* Add or update double vlan entry */
2384static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2385 unsigned short tpid2,
2386 unsigned int port_map)
2387{
43737473 2388 int tid_aux, tid, ai, ret = 0;
0c6d9b44
MC
2389 struct mvpp2_prs_entry pe;
2390
2391 memset(&pe, 0, sizeof(pe));
3f518509 2392
0c6d9b44 2393 tid = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
3f518509 2394
0c6d9b44 2395 if (tid < 0) {
3f518509
MW
2396 /* Create new tcam entry */
2397 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2398 MVPP2_PE_LAST_FREE_TID);
2399 if (tid < 0)
2400 return tid;
2401
3f518509
MW
2402 /* Set ai value for new double vlan entry */
2403 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
0c6d9b44
MC
2404 if (ai < 0)
2405 return ai;
3f518509
MW
2406
2407 /* Get first single/triple vlan tid */
2408 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2409 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2410 unsigned int ri_bits;
2411
2412 if (!priv->prs_shadow[tid_aux].valid ||
2413 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2414 continue;
2415
0c6d9b44
MC
2416 mvpp2_prs_init_from_hw(priv, &pe, tid_aux);
2417 ri_bits = mvpp2_prs_sram_ri_get(&pe);
3f518509
MW
2418 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2419 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2420 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2421 break;
2422 }
2423
0c6d9b44
MC
2424 if (tid >= tid_aux)
2425 return -ERANGE;
3f518509 2426
0c6d9b44
MC
2427 memset(&pe, 0, sizeof(pe));
2428 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2429 pe.index = tid;
3f518509
MW
2430
2431 priv->prs_double_vlans[ai] = true;
2432
0c6d9b44
MC
2433 mvpp2_prs_match_etype(&pe, 0, tpid1);
2434 mvpp2_prs_match_etype(&pe, 4, tpid2);
3f518509 2435
0c6d9b44 2436 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
56beda3d 2437 /* Shift 4 bytes - skip outer vlan tag */
0c6d9b44 2438 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_LEN,
3f518509 2439 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
0c6d9b44 2440 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
3f518509 2441 MVPP2_PRS_RI_VLAN_MASK);
0c6d9b44 2442 mvpp2_prs_sram_ai_update(&pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
3f518509
MW
2443 MVPP2_PRS_SRAM_AI_MASK);
2444
0c6d9b44
MC
2445 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2446 } else {
2447 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509
MW
2448 }
2449
2450 /* Update ports' mask */
0c6d9b44
MC
2451 mvpp2_prs_tcam_port_map_set(&pe, port_map);
2452 mvpp2_prs_hw_write(priv, &pe);
2453
43737473 2454 return ret;
3f518509
MW
2455}
2456
2457/* IPv4 header parsing for fragmentation and L4 offset */
2458static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2459 unsigned int ri, unsigned int ri_mask)
2460{
2461 struct mvpp2_prs_entry pe;
2462 int tid;
2463
2464 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2465 (proto != IPPROTO_IGMP))
2466 return -EINVAL;
2467
aff3da39 2468 /* Not fragmented packet */
3f518509
MW
2469 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2470 MVPP2_PE_LAST_FREE_TID);
2471 if (tid < 0)
2472 return tid;
2473
c5b2ce24 2474 memset(&pe, 0, sizeof(pe));
3f518509
MW
2475 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2476 pe.index = tid;
2477
2478 /* Set next lu to IPv4 */
2479 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2480 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2481 /* Set L4 offset */
2482 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2483 sizeof(struct iphdr) - 4,
2484 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2485 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2486 MVPP2_PRS_IPV4_DIP_AI_BIT);
aff3da39
SC
2487 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2488
2489 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00,
2490 MVPP2_PRS_TCAM_PROTO_MASK_L);
2491 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00,
2492 MVPP2_PRS_TCAM_PROTO_MASK);
3f518509
MW
2493
2494 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2495 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2496 /* Unmask all ports */
2497 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2498
2499 /* Update shadow table and hw entry */
2500 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2501 mvpp2_prs_hw_write(priv, &pe);
2502
aff3da39 2503 /* Fragmented packet */
3f518509
MW
2504 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2505 MVPP2_PE_LAST_FREE_TID);
2506 if (tid < 0)
2507 return tid;
2508
2509 pe.index = tid;
2510 /* Clear ri before updating */
2511 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2512 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2513 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2514
aff3da39
SC
2515 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_TRUE,
2516 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2517
2518 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, 0x0);
2519 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, 0x0);
3f518509
MW
2520
2521 /* Update shadow table and hw entry */
2522 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2523 mvpp2_prs_hw_write(priv, &pe);
2524
2525 return 0;
2526}
2527
2528/* IPv4 L3 multicast or broadcast */
2529static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2530{
2531 struct mvpp2_prs_entry pe;
2532 int mask, tid;
2533
2534 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2535 MVPP2_PE_LAST_FREE_TID);
2536 if (tid < 0)
2537 return tid;
2538
c5b2ce24 2539 memset(&pe, 0, sizeof(pe));
3f518509
MW
2540 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2541 pe.index = tid;
2542
2543 switch (l3_cast) {
2544 case MVPP2_PRS_L3_MULTI_CAST:
2545 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2546 MVPP2_PRS_IPV4_MC_MASK);
2547 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2548 MVPP2_PRS_RI_L3_ADDR_MASK);
2549 break;
2550 case MVPP2_PRS_L3_BROAD_CAST:
2551 mask = MVPP2_PRS_IPV4_BC_MASK;
2552 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2553 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2554 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2555 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2556 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2557 MVPP2_PRS_RI_L3_ADDR_MASK);
2558 break;
2559 default:
2560 return -EINVAL;
2561 }
2562
2563 /* Finished: go to flowid generation */
2564 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2565 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2566
2567 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2568 MVPP2_PRS_IPV4_DIP_AI_BIT);
2569 /* Unmask all ports */
2570 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2571
2572 /* Update shadow table and hw entry */
2573 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2574 mvpp2_prs_hw_write(priv, &pe);
2575
2576 return 0;
2577}
2578
2579/* Set entries for protocols over IPv6 */
2580static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2581 unsigned int ri, unsigned int ri_mask)
2582{
2583 struct mvpp2_prs_entry pe;
2584 int tid;
2585
2586 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2587 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2588 return -EINVAL;
2589
2590 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2591 MVPP2_PE_LAST_FREE_TID);
2592 if (tid < 0)
2593 return tid;
2594
c5b2ce24 2595 memset(&pe, 0, sizeof(pe));
3f518509
MW
2596 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2597 pe.index = tid;
2598
2599 /* Finished: go to flowid generation */
2600 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2601 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2602 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2603 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2604 sizeof(struct ipv6hdr) - 6,
2605 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2606
2607 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2608 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2609 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2610 /* Unmask all ports */
2611 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2612
2613 /* Write HW */
2614 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2615 mvpp2_prs_hw_write(priv, &pe);
2616
2617 return 0;
2618}
2619
2620/* IPv6 L3 multicast entry */
2621static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2622{
2623 struct mvpp2_prs_entry pe;
2624 int tid;
2625
2626 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2627 return -EINVAL;
2628
2629 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2630 MVPP2_PE_LAST_FREE_TID);
2631 if (tid < 0)
2632 return tid;
2633
c5b2ce24 2634 memset(&pe, 0, sizeof(pe));
3f518509
MW
2635 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2636 pe.index = tid;
2637
2638 /* Finished: go to flowid generation */
2639 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2640 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2641 MVPP2_PRS_RI_L3_ADDR_MASK);
2642 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2643 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2644 /* Shift back to IPv6 NH */
2645 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2646
2647 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2648 MVPP2_PRS_IPV6_MC_MASK);
2649 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2650 /* Unmask all ports */
2651 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2652
2653 /* Update shadow table and hw entry */
2654 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2655 mvpp2_prs_hw_write(priv, &pe);
2656
2657 return 0;
2658}
2659
2660/* Parser per-port initialization */
2661static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2662 int lu_max, int offset)
2663{
2664 u32 val;
2665
2666 /* Set lookup ID */
2667 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2668 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2669 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2670 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2671
2672 /* Set maximum number of loops for packet received from port */
2673 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2674 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2675 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2676 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2677
2678 /* Set initial offset for packet header extraction for the first
2679 * searching loop
2680 */
2681 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2682 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2683 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2684 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2685}
2686
2687/* Default flow entries initialization for all ports */
2688static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2689{
2690 struct mvpp2_prs_entry pe;
2691 int port;
2692
2693 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
c5b2ce24 2694 memset(&pe, 0, sizeof(pe));
3f518509
MW
2695 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2696 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2697
2698 /* Mask all ports */
2699 mvpp2_prs_tcam_port_map_set(&pe, 0);
2700
2701 /* Set flow ID*/
2702 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2703 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2704
2705 /* Update shadow table and hw entry */
2706 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2707 mvpp2_prs_hw_write(priv, &pe);
2708 }
2709}
2710
2711/* Set default entry for Marvell Header field */
2712static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2713{
2714 struct mvpp2_prs_entry pe;
2715
c5b2ce24 2716 memset(&pe, 0, sizeof(pe));
3f518509
MW
2717
2718 pe.index = MVPP2_PE_MH_DEFAULT;
2719 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2720 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2721 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2722 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2723
2724 /* Unmask all ports */
2725 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2726
2727 /* Update shadow table and hw entry */
2728 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2729 mvpp2_prs_hw_write(priv, &pe);
2730}
2731
2732/* Set default entires (place holder) for promiscuous, non-promiscuous and
2733 * multicast MAC addresses
2734 */
2735static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2736{
2737 struct mvpp2_prs_entry pe;
2738
c5b2ce24 2739 memset(&pe, 0, sizeof(pe));
3f518509
MW
2740
2741 /* Non-promiscuous mode for all ports - DROP unknown packets */
2742 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2743 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2744
2745 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2746 MVPP2_PRS_RI_DROP_MASK);
2747 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2748 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2749
2750 /* Unmask all ports */
2751 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2752
2753 /* Update shadow table and hw entry */
2754 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2755 mvpp2_prs_hw_write(priv, &pe);
2756
10fea26c 2757 /* Create dummy entries for drop all and promiscuous modes */
3f518509 2758 mvpp2_prs_mac_drop_all_set(priv, 0, false);
10fea26c
MC
2759 mvpp2_prs_mac_promisc_set(priv, 0, MVPP2_PRS_L2_UNI_CAST, false);
2760 mvpp2_prs_mac_promisc_set(priv, 0, MVPP2_PRS_L2_MULTI_CAST, false);
3f518509
MW
2761}
2762
2763/* Set default entries for various types of dsa packets */
2764static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2765{
2766 struct mvpp2_prs_entry pe;
2767
2768 /* None tagged EDSA entry - place holder */
2769 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2770 MVPP2_PRS_EDSA);
2771
2772 /* Tagged EDSA entry - place holder */
2773 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2774
2775 /* None tagged DSA entry - place holder */
2776 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2777 MVPP2_PRS_DSA);
2778
2779 /* Tagged DSA entry - place holder */
2780 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2781
2782 /* None tagged EDSA ethertype entry - place holder*/
2783 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2784 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2785
2786 /* Tagged EDSA ethertype entry - place holder*/
2787 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2788 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2789
2790 /* None tagged DSA ethertype entry */
2791 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2792 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2793
2794 /* Tagged DSA ethertype entry */
2795 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2796 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2797
2798 /* Set default entry, in case DSA or EDSA tag not found */
c5b2ce24 2799 memset(&pe, 0, sizeof(pe));
3f518509
MW
2800 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2801 pe.index = MVPP2_PE_DSA_DEFAULT;
2802 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2803
2804 /* Shift 0 bytes */
2805 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2806 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2807
2808 /* Clear all sram ai bits for next iteration */
2809 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2810
2811 /* Unmask all ports */
2812 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2813
2814 mvpp2_prs_hw_write(priv, &pe);
2815}
2816
56beda3d
MC
2817/* Initialize parser entries for VID filtering */
2818static void mvpp2_prs_vid_init(struct mvpp2 *priv)
2819{
2820 struct mvpp2_prs_entry pe;
2821
2822 memset(&pe, 0, sizeof(pe));
2823
2824 /* Set default vid entry */
2825 pe.index = MVPP2_PE_VID_FLTR_DEFAULT;
2826 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
2827
2828 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_EDSA_VID_AI_BIT);
2829
2830 /* Skip VLAN header - Set offset to 4 bytes */
2831 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_LEN,
2832 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2833
2834 /* Clear all ai bits for next iteration */
2835 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2836
2837 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2838
2839 /* Unmask all ports */
2840 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2841
2842 /* Update shadow table and hw entry */
2843 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
2844 mvpp2_prs_hw_write(priv, &pe);
2845
2846 /* Set default vid entry for extended DSA*/
2847 memset(&pe, 0, sizeof(pe));
2848
2849 /* Set default vid entry */
2850 pe.index = MVPP2_PE_VID_EDSA_FLTR_DEFAULT;
2851 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
2852
2853 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_EDSA_VID_AI_BIT,
2854 MVPP2_PRS_EDSA_VID_AI_BIT);
2855
2856 /* Skip VLAN header - Set offset to 8 bytes */
2857 mvpp2_prs_sram_shift_set(&pe, MVPP2_VLAN_TAG_EDSA_LEN,
2858 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2859
2860 /* Clear all ai bits for next iteration */
2861 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2862
2863 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2864
2865 /* Unmask all ports */
2866 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2867
2868 /* Update shadow table and hw entry */
2869 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
2870 mvpp2_prs_hw_write(priv, &pe);
2871}
2872
3f518509
MW
2873/* Match basic ethertypes */
2874static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2875{
2876 struct mvpp2_prs_entry pe;
2877 int tid;
2878
2879 /* Ethertype: PPPoE */
2880 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2881 MVPP2_PE_LAST_FREE_TID);
2882 if (tid < 0)
2883 return tid;
2884
c5b2ce24 2885 memset(&pe, 0, sizeof(pe));
3f518509
MW
2886 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2887 pe.index = tid;
2888
2889 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2890
2891 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2892 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2893 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2894 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2895 MVPP2_PRS_RI_PPPOE_MASK);
2896
2897 /* Update shadow table and hw entry */
2898 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2899 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2900 priv->prs_shadow[pe.index].finish = false;
2901 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2902 MVPP2_PRS_RI_PPPOE_MASK);
2903 mvpp2_prs_hw_write(priv, &pe);
2904
2905 /* Ethertype: ARP */
2906 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2907 MVPP2_PE_LAST_FREE_TID);
2908 if (tid < 0)
2909 return tid;
2910
c5b2ce24 2911 memset(&pe, 0, sizeof(pe));
3f518509
MW
2912 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2913 pe.index = tid;
2914
2915 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2916
2917 /* Generate flow in the next iteration*/
2918 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2919 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2920 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2921 MVPP2_PRS_RI_L3_PROTO_MASK);
2922 /* Set L3 offset */
2923 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2924 MVPP2_ETH_TYPE_LEN,
2925 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2926
2927 /* Update shadow table and hw entry */
2928 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2929 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2930 priv->prs_shadow[pe.index].finish = true;
2931 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2932 MVPP2_PRS_RI_L3_PROTO_MASK);
2933 mvpp2_prs_hw_write(priv, &pe);
2934
2935 /* Ethertype: LBTD */
2936 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2937 MVPP2_PE_LAST_FREE_TID);
2938 if (tid < 0)
2939 return tid;
2940
c5b2ce24 2941 memset(&pe, 0, sizeof(pe));
3f518509
MW
2942 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2943 pe.index = tid;
2944
2945 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2946
2947 /* Generate flow in the next iteration*/
2948 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2949 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2950 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2951 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2952 MVPP2_PRS_RI_CPU_CODE_MASK |
2953 MVPP2_PRS_RI_UDF3_MASK);
2954 /* Set L3 offset */
2955 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2956 MVPP2_ETH_TYPE_LEN,
2957 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2958
2959 /* Update shadow table and hw entry */
2960 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2961 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2962 priv->prs_shadow[pe.index].finish = true;
2963 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2964 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2965 MVPP2_PRS_RI_CPU_CODE_MASK |
2966 MVPP2_PRS_RI_UDF3_MASK);
2967 mvpp2_prs_hw_write(priv, &pe);
2968
2969 /* Ethertype: IPv4 without options */
2970 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2971 MVPP2_PE_LAST_FREE_TID);
2972 if (tid < 0)
2973 return tid;
2974
c5b2ce24 2975 memset(&pe, 0, sizeof(pe));
3f518509
MW
2976 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2977 pe.index = tid;
2978
2979 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2980 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2981 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2982 MVPP2_PRS_IPV4_HEAD_MASK |
2983 MVPP2_PRS_IPV4_IHL_MASK);
2984
2985 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2986 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2987 MVPP2_PRS_RI_L3_PROTO_MASK);
2988 /* Skip eth_type + 4 bytes of IP header */
2989 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2990 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2991 /* Set L3 offset */
2992 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2993 MVPP2_ETH_TYPE_LEN,
2994 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2995
2996 /* Update shadow table and hw entry */
2997 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2998 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2999 priv->prs_shadow[pe.index].finish = false;
3000 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
3001 MVPP2_PRS_RI_L3_PROTO_MASK);
3002 mvpp2_prs_hw_write(priv, &pe);
3003
3004 /* Ethertype: IPv4 with options */
3005 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3006 MVPP2_PE_LAST_FREE_TID);
3007 if (tid < 0)
3008 return tid;
3009
3010 pe.index = tid;
3011
3012 /* Clear tcam data before updating */
3013 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
3014 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
3015
3016 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3017 MVPP2_PRS_IPV4_HEAD,
3018 MVPP2_PRS_IPV4_HEAD_MASK);
3019
3020 /* Clear ri before updating */
3021 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3022 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3023 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
3024 MVPP2_PRS_RI_L3_PROTO_MASK);
3025
3026 /* Update shadow table and hw entry */
3027 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3028 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3029 priv->prs_shadow[pe.index].finish = false;
3030 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
3031 MVPP2_PRS_RI_L3_PROTO_MASK);
3032 mvpp2_prs_hw_write(priv, &pe);
3033
3034 /* Ethertype: IPv6 without options */
3035 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3036 MVPP2_PE_LAST_FREE_TID);
3037 if (tid < 0)
3038 return tid;
3039
c5b2ce24 3040 memset(&pe, 0, sizeof(pe));
3f518509
MW
3041 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
3042 pe.index = tid;
3043
3044 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
3045
3046 /* Skip DIP of IPV6 header */
3047 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
3048 MVPP2_MAX_L3_ADDR_SIZE,
3049 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3050 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3051 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3052 MVPP2_PRS_RI_L3_PROTO_MASK);
3053 /* Set L3 offset */
3054 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3055 MVPP2_ETH_TYPE_LEN,
3056 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3057
3058 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3059 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3060 priv->prs_shadow[pe.index].finish = false;
3061 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
3062 MVPP2_PRS_RI_L3_PROTO_MASK);
3063 mvpp2_prs_hw_write(priv, &pe);
3064
3065 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
3066 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3067 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
3068 pe.index = MVPP2_PE_ETH_TYPE_UN;
3069
3070 /* Unmask all ports */
3071 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3072
3073 /* Generate flow in the next iteration*/
3074 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3075 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3076 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3077 MVPP2_PRS_RI_L3_PROTO_MASK);
3078 /* Set L3 offset even it's unknown L3 */
3079 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3080 MVPP2_ETH_TYPE_LEN,
3081 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3082
3083 /* Update shadow table and hw entry */
3084 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
3085 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
3086 priv->prs_shadow[pe.index].finish = true;
3087 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
3088 MVPP2_PRS_RI_L3_PROTO_MASK);
3089 mvpp2_prs_hw_write(priv, &pe);
3090
3091 return 0;
3092}
3093
3094/* Configure vlan entries and detect up to 2 successive VLAN tags.
3095 * Possible options:
3096 * 0x8100, 0x88A8
3097 * 0x8100, 0x8100
3098 * 0x8100
3099 * 0x88A8
3100 */
3101static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
3102{
3103 struct mvpp2_prs_entry pe;
3104 int err;
3105
3106 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
3107 MVPP2_PRS_DBL_VLANS_MAX,
3108 GFP_KERNEL);
3109 if (!priv->prs_double_vlans)
3110 return -ENOMEM;
3111
3112 /* Double VLAN: 0x8100, 0x88A8 */
3113 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
3114 MVPP2_PRS_PORT_MASK);
3115 if (err)
3116 return err;
3117
3118 /* Double VLAN: 0x8100, 0x8100 */
3119 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
3120 MVPP2_PRS_PORT_MASK);
3121 if (err)
3122 return err;
3123
3124 /* Single VLAN: 0x88a8 */
3125 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
3126 MVPP2_PRS_PORT_MASK);
3127 if (err)
3128 return err;
3129
3130 /* Single VLAN: 0x8100 */
3131 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
3132 MVPP2_PRS_PORT_MASK);
3133 if (err)
3134 return err;
3135
3136 /* Set default double vlan entry */
c5b2ce24 3137 memset(&pe, 0, sizeof(pe));
3f518509
MW
3138 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3139 pe.index = MVPP2_PE_VLAN_DBL;
3140
56beda3d
MC
3141 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VID);
3142
3f518509
MW
3143 /* Clear ai for next iterations */
3144 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3145 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
3146 MVPP2_PRS_RI_VLAN_MASK);
3147
3148 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
3149 MVPP2_PRS_DBL_VLAN_AI_BIT);
3150 /* Unmask all ports */
3151 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3152
3153 /* Update shadow table and hw entry */
3154 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3155 mvpp2_prs_hw_write(priv, &pe);
3156
3157 /* Set default vlan none entry */
c5b2ce24 3158 memset(&pe, 0, sizeof(pe));
3f518509
MW
3159 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
3160 pe.index = MVPP2_PE_VLAN_NONE;
3161
3162 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3163 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
3164 MVPP2_PRS_RI_VLAN_MASK);
3165
3166 /* Unmask all ports */
3167 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3168
3169 /* Update shadow table and hw entry */
3170 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
3171 mvpp2_prs_hw_write(priv, &pe);
3172
3173 return 0;
3174}
3175
3176/* Set entries for PPPoE ethertype */
3177static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
3178{
3179 struct mvpp2_prs_entry pe;
3180 int tid;
3181
3182 /* IPv4 over PPPoE with options */
3183 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3184 MVPP2_PE_LAST_FREE_TID);
3185 if (tid < 0)
3186 return tid;
3187
c5b2ce24 3188 memset(&pe, 0, sizeof(pe));
3f518509
MW
3189 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3190 pe.index = tid;
3191
3192 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
3193
3194 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3195 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
3196 MVPP2_PRS_RI_L3_PROTO_MASK);
3197 /* Skip eth_type + 4 bytes of IP header */
3198 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3199 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3200 /* Set L3 offset */
3201 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3202 MVPP2_ETH_TYPE_LEN,
3203 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3204
3205 /* Update shadow table and hw entry */
3206 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3207 mvpp2_prs_hw_write(priv, &pe);
3208
3209 /* IPv4 over PPPoE without options */
3210 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3211 MVPP2_PE_LAST_FREE_TID);
3212 if (tid < 0)
3213 return tid;
3214
3215 pe.index = tid;
3216
3217 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3218 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
3219 MVPP2_PRS_IPV4_HEAD_MASK |
3220 MVPP2_PRS_IPV4_IHL_MASK);
3221
3222 /* Clear ri before updating */
3223 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3224 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3225 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
3226 MVPP2_PRS_RI_L3_PROTO_MASK);
3227
3228 /* Update shadow table and hw entry */
3229 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3230 mvpp2_prs_hw_write(priv, &pe);
3231
3232 /* IPv6 over PPPoE */
3233 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3234 MVPP2_PE_LAST_FREE_TID);
3235 if (tid < 0)
3236 return tid;
3237
c5b2ce24 3238 memset(&pe, 0, sizeof(pe));
3f518509
MW
3239 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3240 pe.index = tid;
3241
3242 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
3243
3244 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3245 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3246 MVPP2_PRS_RI_L3_PROTO_MASK);
3247 /* Skip eth_type + 4 bytes of IPv6 header */
3248 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3249 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3250 /* Set L3 offset */
3251 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3252 MVPP2_ETH_TYPE_LEN,
3253 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3254
3255 /* Update shadow table and hw entry */
3256 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3257 mvpp2_prs_hw_write(priv, &pe);
3258
3259 /* Non-IP over PPPoE */
3260 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3261 MVPP2_PE_LAST_FREE_TID);
3262 if (tid < 0)
3263 return tid;
3264
c5b2ce24 3265 memset(&pe, 0, sizeof(pe));
3f518509
MW
3266 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3267 pe.index = tid;
3268
3269 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3270 MVPP2_PRS_RI_L3_PROTO_MASK);
3271
3272 /* Finished: go to flowid generation */
3273 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3274 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3275 /* Set L3 offset even if it's unknown L3 */
3276 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3277 MVPP2_ETH_TYPE_LEN,
3278 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3279
3280 /* Update shadow table and hw entry */
3281 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3282 mvpp2_prs_hw_write(priv, &pe);
3283
3284 return 0;
3285}
3286
3287/* Initialize entries for IPv4 */
3288static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
3289{
3290 struct mvpp2_prs_entry pe;
3291 int err;
3292
3293 /* Set entries for TCP, UDP and IGMP over IPv4 */
3294 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
3295 MVPP2_PRS_RI_L4_PROTO_MASK);
3296 if (err)
3297 return err;
3298
3299 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
3300 MVPP2_PRS_RI_L4_PROTO_MASK);
3301 if (err)
3302 return err;
3303
3304 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
3305 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3306 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3307 MVPP2_PRS_RI_CPU_CODE_MASK |
3308 MVPP2_PRS_RI_UDF3_MASK);
3309 if (err)
3310 return err;
3311
3312 /* IPv4 Broadcast */
3313 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
3314 if (err)
3315 return err;
3316
3317 /* IPv4 Multicast */
3318 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3319 if (err)
3320 return err;
3321
3322 /* Default IPv4 entry for unknown protocols */
c5b2ce24 3323 memset(&pe, 0, sizeof(pe));
3f518509
MW
3324 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3325 pe.index = MVPP2_PE_IP4_PROTO_UN;
3326
3327 /* Set next lu to IPv4 */
3328 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3329 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3330 /* Set L4 offset */
3331 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3332 sizeof(struct iphdr) - 4,
3333 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3334 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3335 MVPP2_PRS_IPV4_DIP_AI_BIT);
3336 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3337 MVPP2_PRS_RI_L4_PROTO_MASK);
3338
3339 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3340 /* Unmask all ports */
3341 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3342
3343 /* Update shadow table and hw entry */
3344 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3345 mvpp2_prs_hw_write(priv, &pe);
3346
3347 /* Default IPv4 entry for unicast address */
c5b2ce24 3348 memset(&pe, 0, sizeof(pe));
3f518509
MW
3349 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3350 pe.index = MVPP2_PE_IP4_ADDR_UN;
3351
3352 /* Finished: go to flowid generation */
3353 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3354 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3355 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3356 MVPP2_PRS_RI_L3_ADDR_MASK);
3357
3358 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3359 MVPP2_PRS_IPV4_DIP_AI_BIT);
3360 /* Unmask all ports */
3361 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3362
3363 /* Update shadow table and hw entry */
3364 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3365 mvpp2_prs_hw_write(priv, &pe);
3366
3367 return 0;
3368}
3369
3370/* Initialize entries for IPv6 */
3371static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3372{
3373 struct mvpp2_prs_entry pe;
3374 int tid, err;
3375
3376 /* Set entries for TCP, UDP and ICMP over IPv6 */
3377 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3378 MVPP2_PRS_RI_L4_TCP,
3379 MVPP2_PRS_RI_L4_PROTO_MASK);
3380 if (err)
3381 return err;
3382
3383 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3384 MVPP2_PRS_RI_L4_UDP,
3385 MVPP2_PRS_RI_L4_PROTO_MASK);
3386 if (err)
3387 return err;
3388
3389 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3390 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3391 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3392 MVPP2_PRS_RI_CPU_CODE_MASK |
3393 MVPP2_PRS_RI_UDF3_MASK);
3394 if (err)
3395 return err;
3396
3397 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3398 /* Result Info: UDF7=1, DS lite */
3399 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3400 MVPP2_PRS_RI_UDF7_IP6_LITE,
3401 MVPP2_PRS_RI_UDF7_MASK);
3402 if (err)
3403 return err;
3404
3405 /* IPv6 multicast */
3406 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3407 if (err)
3408 return err;
3409
3410 /* Entry for checking hop limit */
3411 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3412 MVPP2_PE_LAST_FREE_TID);
3413 if (tid < 0)
3414 return tid;
3415
c5b2ce24 3416 memset(&pe, 0, sizeof(pe));
3f518509
MW
3417 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3418 pe.index = tid;
3419
3420 /* Finished: go to flowid generation */
3421 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3422 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3423 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3424 MVPP2_PRS_RI_DROP_MASK,
3425 MVPP2_PRS_RI_L3_PROTO_MASK |
3426 MVPP2_PRS_RI_DROP_MASK);
3427
3428 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3429 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3430 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3431
3432 /* Update shadow table and hw entry */
3433 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3434 mvpp2_prs_hw_write(priv, &pe);
3435
3436 /* Default IPv6 entry for unknown protocols */
c5b2ce24 3437 memset(&pe, 0, sizeof(pe));
3f518509
MW
3438 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3439 pe.index = MVPP2_PE_IP6_PROTO_UN;
3440
3441 /* Finished: go to flowid generation */
3442 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3443 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3444 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3445 MVPP2_PRS_RI_L4_PROTO_MASK);
3446 /* Set L4 offset relatively to our current place */
3447 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3448 sizeof(struct ipv6hdr) - 4,
3449 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3450
3451 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3452 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3453 /* Unmask all ports */
3454 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3455
3456 /* Update shadow table and hw entry */
3457 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3458 mvpp2_prs_hw_write(priv, &pe);
3459
3460 /* Default IPv6 entry for unknown ext protocols */
3461 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3462 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3463 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3464
3465 /* Finished: go to flowid generation */
3466 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3467 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3468 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3469 MVPP2_PRS_RI_L4_PROTO_MASK);
3470
3471 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3472 MVPP2_PRS_IPV6_EXT_AI_BIT);
3473 /* Unmask all ports */
3474 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3475
3476 /* Update shadow table and hw entry */
3477 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3478 mvpp2_prs_hw_write(priv, &pe);
3479
3480 /* Default IPv6 entry for unicast address */
3481 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3482 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3483 pe.index = MVPP2_PE_IP6_ADDR_UN;
3484
3485 /* Finished: go to IPv6 again */
3486 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3487 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3488 MVPP2_PRS_RI_L3_ADDR_MASK);
3489 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3490 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3491 /* Shift back to IPV6 NH */
3492 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3493
3494 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3495 /* Unmask all ports */
3496 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3497
3498 /* Update shadow table and hw entry */
3499 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3500 mvpp2_prs_hw_write(priv, &pe);
3501
3502 return 0;
3503}
3504
56beda3d
MC
3505/* Find tcam entry with matched pair <vid,port> */
3506static int mvpp2_prs_vid_range_find(struct mvpp2 *priv, int pmap, u16 vid,
3507 u16 mask)
3508{
3509 unsigned char byte[2], enable[2];
3510 struct mvpp2_prs_entry pe;
3511 u16 rvid, rmask;
3512 int tid;
3513
3514 /* Go through the all entries with MVPP2_PRS_LU_VID */
3515 for (tid = MVPP2_PE_VID_FILT_RANGE_START;
3516 tid <= MVPP2_PE_VID_FILT_RANGE_END; tid++) {
3517 if (!priv->prs_shadow[tid].valid ||
3518 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VID)
3519 continue;
3520
47e0e14e 3521 mvpp2_prs_init_from_hw(priv, &pe, tid);
0c6d9b44 3522
56beda3d
MC
3523 mvpp2_prs_tcam_data_byte_get(&pe, 2, &byte[0], &enable[0]);
3524 mvpp2_prs_tcam_data_byte_get(&pe, 3, &byte[1], &enable[1]);
3525
3526 rvid = ((byte[0] & 0xf) << 8) + byte[1];
3527 rmask = ((enable[0] & 0xf) << 8) + enable[1];
3528
3529 if (rvid != vid || rmask != mask)
3530 continue;
3531
3532 return tid;
3533 }
3534
0c6d9b44 3535 return -ENOENT;
56beda3d
MC
3536}
3537
3538/* Write parser entry for VID filtering */
3539static int mvpp2_prs_vid_entry_add(struct mvpp2_port *port, u16 vid)
3540{
3541 unsigned int vid_start = MVPP2_PE_VID_FILT_RANGE_START +
3542 port->id * MVPP2_PRS_VLAN_FILT_MAX;
3543 unsigned int mask = 0xfff, reg_val, shift;
3544 struct mvpp2 *priv = port->priv;
3545 struct mvpp2_prs_entry pe;
3546 int tid;
3547
0c6d9b44
MC
3548 memset(&pe, 0, sizeof(pe));
3549
56beda3d
MC
3550 /* Scan TCAM and see if entry with this <vid,port> already exist */
3551 tid = mvpp2_prs_vid_range_find(priv, (1 << port->id), vid, mask);
3552
3553 reg_val = mvpp2_read(priv, MVPP2_MH_REG(port->id));
3554 if (reg_val & MVPP2_DSA_EXTENDED)
3555 shift = MVPP2_VLAN_TAG_EDSA_LEN;
3556 else
3557 shift = MVPP2_VLAN_TAG_LEN;
3558
3559 /* No such entry */
0c6d9b44 3560 if (tid < 0) {
56beda3d
MC
3561
3562 /* Go through all entries from first to last in vlan range */
3563 tid = mvpp2_prs_tcam_first_free(priv, vid_start,
3564 vid_start +
3565 MVPP2_PRS_VLAN_FILT_MAX_ENTRY);
3566
3567 /* There isn't room for a new VID filter */
3568 if (tid < 0)
3569 return tid;
3570
3571 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
3572 pe.index = tid;
3573
3574 /* Mask all ports */
3575 mvpp2_prs_tcam_port_map_set(&pe, 0);
3576 } else {
47e0e14e 3577 mvpp2_prs_init_from_hw(priv, &pe, tid);
56beda3d
MC
3578 }
3579
3580 /* Enable the current port */
3581 mvpp2_prs_tcam_port_set(&pe, port->id, true);
3582
3583 /* Continue - set next lookup */
3584 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3585
3586 /* Skip VLAN header - Set offset to 4 or 8 bytes */
3587 mvpp2_prs_sram_shift_set(&pe, shift, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3588
3589 /* Set match on VID */
3590 mvpp2_prs_match_vid(&pe, MVPP2_PRS_VID_TCAM_BYTE, vid);
3591
3592 /* Clear all ai bits for next iteration */
3593 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3594
3595 /* Update shadow table */
3596 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
3597 mvpp2_prs_hw_write(priv, &pe);
3598
3599 return 0;
3600}
3601
3602/* Write parser entry for VID filtering */
3603static void mvpp2_prs_vid_entry_remove(struct mvpp2_port *port, u16 vid)
3604{
3605 struct mvpp2 *priv = port->priv;
3606 int tid;
3607
3608 /* Scan TCAM and see if entry with this <vid,port> already exist */
3609 tid = mvpp2_prs_vid_range_find(priv, (1 << port->id), vid, 0xfff);
3610
3611 /* No such entry */
0c6d9b44 3612 if (tid < 0)
56beda3d
MC
3613 return;
3614
3615 mvpp2_prs_hw_inv(priv, tid);
3616 priv->prs_shadow[tid].valid = false;
3617}
3618
3619/* Remove all existing VID filters on this port */
3620static void mvpp2_prs_vid_remove_all(struct mvpp2_port *port)
3621{
3622 struct mvpp2 *priv = port->priv;
3623 int tid;
3624
3625 for (tid = MVPP2_PRS_VID_PORT_FIRST(port->id);
3626 tid <= MVPP2_PRS_VID_PORT_LAST(port->id); tid++) {
3627 if (priv->prs_shadow[tid].valid)
3628 mvpp2_prs_vid_entry_remove(port, tid);
3629 }
3630}
3631
3632/* Remove VID filering entry for this port */
3633static void mvpp2_prs_vid_disable_filtering(struct mvpp2_port *port)
3634{
3635 unsigned int tid = MVPP2_PRS_VID_PORT_DFLT(port->id);
3636 struct mvpp2 *priv = port->priv;
3637
3638 /* Invalidate the guard entry */
3639 mvpp2_prs_hw_inv(priv, tid);
3640
3641 priv->prs_shadow[tid].valid = false;
3642}
3643
3644/* Add guard entry that drops packets when no VID is matched on this port */
3645static void mvpp2_prs_vid_enable_filtering(struct mvpp2_port *port)
3646{
3647 unsigned int tid = MVPP2_PRS_VID_PORT_DFLT(port->id);
3648 struct mvpp2 *priv = port->priv;
3649 unsigned int reg_val, shift;
3650 struct mvpp2_prs_entry pe;
3651
3652 if (priv->prs_shadow[tid].valid)
3653 return;
3654
3655 memset(&pe, 0, sizeof(pe));
3656
3657 pe.index = tid;
3658
3659 reg_val = mvpp2_read(priv, MVPP2_MH_REG(port->id));
3660 if (reg_val & MVPP2_DSA_EXTENDED)
3661 shift = MVPP2_VLAN_TAG_EDSA_LEN;
3662 else
3663 shift = MVPP2_VLAN_TAG_LEN;
3664
3665 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VID);
3666
3667 /* Mask all ports */
3668 mvpp2_prs_tcam_port_map_set(&pe, 0);
3669
3670 /* Update port mask */
3671 mvpp2_prs_tcam_port_set(&pe, port->id, true);
3672
3673 /* Continue - set next lookup */
3674 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
3675
3676 /* Skip VLAN header - Set offset to 4 or 8 bytes */
3677 mvpp2_prs_sram_shift_set(&pe, shift, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3678
3679 /* Drop VLAN packets that don't belong to any VIDs on this port */
3680 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
3681 MVPP2_PRS_RI_DROP_MASK);
3682
3683 /* Clear all ai bits for next iteration */
3684 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
3685
3686 /* Update shadow table */
3687 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VID);
3688 mvpp2_prs_hw_write(priv, &pe);
3689}
3690
3f518509
MW
3691/* Parser default initialization */
3692static int mvpp2_prs_default_init(struct platform_device *pdev,
3693 struct mvpp2 *priv)
3694{
3695 int err, index, i;
3696
3697 /* Enable tcam table */
3698 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3699
3700 /* Clear all tcam and sram entries */
3701 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3702 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3703 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3704 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3705
3706 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3707 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3708 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3709 }
3710
3711 /* Invalidate all tcam entries */
3712 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3713 mvpp2_prs_hw_inv(priv, index);
3714
3715 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
37df25e8 3716 sizeof(*priv->prs_shadow),
3f518509
MW
3717 GFP_KERNEL);
3718 if (!priv->prs_shadow)
3719 return -ENOMEM;
3720
3721 /* Always start from lookup = 0 */
3722 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3723 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3724 MVPP2_PRS_PORT_LU_MAX, 0);
3725
3726 mvpp2_prs_def_flow_init(priv);
3727
3728 mvpp2_prs_mh_init(priv);
3729
3730 mvpp2_prs_mac_init(priv);
3731
3732 mvpp2_prs_dsa_init(priv);
3733
56beda3d
MC
3734 mvpp2_prs_vid_init(priv);
3735
3f518509
MW
3736 err = mvpp2_prs_etype_init(priv);
3737 if (err)
3738 return err;
3739
3740 err = mvpp2_prs_vlan_init(pdev, priv);
3741 if (err)
3742 return err;
3743
3744 err = mvpp2_prs_pppoe_init(priv);
3745 if (err)
3746 return err;
3747
3748 err = mvpp2_prs_ip6_init(priv);
3749 if (err)
3750 return err;
3751
3752 err = mvpp2_prs_ip4_init(priv);
3753 if (err)
3754 return err;
3755
3756 return 0;
3757}
3758
3759/* Compare MAC DA with tcam entry data */
3760static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3761 const u8 *da, unsigned char *mask)
3762{
3763 unsigned char tcam_byte, tcam_mask;
3764 int index;
3765
3766 for (index = 0; index < ETH_ALEN; index++) {
3767 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3768 if (tcam_mask != mask[index])
3769 return false;
3770
3771 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3772 return false;
3773 }
3774
3775 return true;
3776}
3777
3778/* Find tcam entry with matched pair <MAC DA, port> */
0c6d9b44 3779static int
3f518509
MW
3780mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3781 unsigned char *mask, int udf_type)
3782{
0c6d9b44 3783 struct mvpp2_prs_entry pe;
3f518509
MW
3784 int tid;
3785
3f518509 3786 /* Go through the all entires with MVPP2_PRS_LU_MAC */
10fea26c
MC
3787 for (tid = MVPP2_PE_MAC_RANGE_START;
3788 tid <= MVPP2_PE_MAC_RANGE_END; tid++) {
3f518509
MW
3789 unsigned int entry_pmap;
3790
3791 if (!priv->prs_shadow[tid].valid ||
3792 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3793 (priv->prs_shadow[tid].udf != udf_type))
3794 continue;
3795
0c6d9b44
MC
3796 mvpp2_prs_init_from_hw(priv, &pe, tid);
3797 entry_pmap = mvpp2_prs_tcam_port_map_get(&pe);
3f518509 3798
0c6d9b44 3799 if (mvpp2_prs_mac_range_equals(&pe, da, mask) &&
3f518509 3800 entry_pmap == pmap)
0c6d9b44 3801 return tid;
3f518509 3802 }
3f518509 3803
0c6d9b44 3804 return -ENOENT;
3f518509
MW
3805}
3806
3807/* Update parser's mac da entry */
ce2a27c7
MC
3808static int mvpp2_prs_mac_da_accept(struct mvpp2_port *port, const u8 *da,
3809 bool add)
3f518509 3810{
3f518509 3811 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
ce2a27c7
MC
3812 struct mvpp2 *priv = port->priv;
3813 unsigned int pmap, len, ri;
0c6d9b44 3814 struct mvpp2_prs_entry pe;
3f518509
MW
3815 int tid;
3816
0c6d9b44
MC
3817 memset(&pe, 0, sizeof(pe));
3818
3f518509 3819 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
0c6d9b44
MC
3820 tid = mvpp2_prs_mac_da_range_find(priv, BIT(port->id), da, mask,
3821 MVPP2_PRS_UDF_MAC_DEF);
3f518509
MW
3822
3823 /* No such entry */
0c6d9b44 3824 if (tid < 0) {
3f518509
MW
3825 if (!add)
3826 return 0;
3827
3828 /* Create new TCAM entry */
3f518509 3829 /* Go through the all entries from first to last */
10fea26c
MC
3830 tid = mvpp2_prs_tcam_first_free(priv,
3831 MVPP2_PE_MAC_RANGE_START,
3832 MVPP2_PE_MAC_RANGE_END);
3f518509
MW
3833 if (tid < 0)
3834 return tid;
3835
0c6d9b44 3836 pe.index = tid;
3f518509
MW
3837
3838 /* Mask all ports */
0c6d9b44
MC
3839 mvpp2_prs_tcam_port_map_set(&pe, 0);
3840 } else {
3841 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509
MW
3842 }
3843
0c6d9b44
MC
3844 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
3845
3f518509 3846 /* Update port mask */
0c6d9b44 3847 mvpp2_prs_tcam_port_set(&pe, port->id, add);
3f518509
MW
3848
3849 /* Invalidate the entry if no ports are left enabled */
0c6d9b44 3850 pmap = mvpp2_prs_tcam_port_map_get(&pe);
3f518509 3851 if (pmap == 0) {
0c6d9b44 3852 if (add)
c2bb7bc5 3853 return -EINVAL;
0c6d9b44
MC
3854
3855 mvpp2_prs_hw_inv(priv, pe.index);
3856 priv->prs_shadow[pe.index].valid = false;
3f518509
MW
3857 return 0;
3858 }
3859
3860 /* Continue - set next lookup */
0c6d9b44 3861 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
3f518509
MW
3862
3863 /* Set match on DA */
3864 len = ETH_ALEN;
3865 while (len--)
0c6d9b44 3866 mvpp2_prs_tcam_data_byte_set(&pe, len, da[len], 0xff);
3f518509
MW
3867
3868 /* Set result info bits */
10fea26c 3869 if (is_broadcast_ether_addr(da)) {
3f518509 3870 ri = MVPP2_PRS_RI_L2_BCAST;
10fea26c 3871 } else if (is_multicast_ether_addr(da)) {
3f518509 3872 ri = MVPP2_PRS_RI_L2_MCAST;
10fea26c
MC
3873 } else {
3874 ri = MVPP2_PRS_RI_L2_UCAST;
3875
3876 if (ether_addr_equal(da, port->dev->dev_addr))
3877 ri |= MVPP2_PRS_RI_MAC_ME_MASK;
3878 }
3f518509 3879
0c6d9b44 3880 mvpp2_prs_sram_ri_update(&pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3f518509 3881 MVPP2_PRS_RI_MAC_ME_MASK);
0c6d9b44 3882 mvpp2_prs_shadow_ri_set(priv, pe.index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3f518509
MW
3883 MVPP2_PRS_RI_MAC_ME_MASK);
3884
3885 /* Shift to ethertype */
0c6d9b44 3886 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
3f518509
MW
3887 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3888
3889 /* Update shadow table and hw entry */
0c6d9b44
MC
3890 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_MAC_DEF;
3891 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
3892 mvpp2_prs_hw_write(priv, &pe);
3f518509
MW
3893
3894 return 0;
3895}
3896
3897static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3898{
3899 struct mvpp2_port *port = netdev_priv(dev);
3900 int err;
3901
3902 /* Remove old parser entry */
ce2a27c7 3903 err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, false);
3f518509
MW
3904 if (err)
3905 return err;
3906
3907 /* Add new parser entry */
ce2a27c7 3908 err = mvpp2_prs_mac_da_accept(port, da, true);
3f518509
MW
3909 if (err)
3910 return err;
3911
3912 /* Set addr in the device */
3913 ether_addr_copy(dev->dev_addr, da);
3914
3915 return 0;
3916}
3917
10fea26c 3918static void mvpp2_prs_mac_del_all(struct mvpp2_port *port)
3f518509 3919{
10fea26c 3920 struct mvpp2 *priv = port->priv;
3f518509 3921 struct mvpp2_prs_entry pe;
10fea26c 3922 unsigned long pmap;
3f518509
MW
3923 int index, tid;
3924
10fea26c
MC
3925 for (tid = MVPP2_PE_MAC_RANGE_START;
3926 tid <= MVPP2_PE_MAC_RANGE_END; tid++) {
3f518509
MW
3927 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3928
3929 if (!priv->prs_shadow[tid].valid ||
3930 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3931 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3932 continue;
3933
47e0e14e 3934 mvpp2_prs_init_from_hw(priv, &pe, tid);
3f518509 3935
10fea26c
MC
3936 pmap = mvpp2_prs_tcam_port_map_get(&pe);
3937
3938 /* We only want entries active on this port */
3939 if (!test_bit(port->id, &pmap))
3940 continue;
3941
3f518509
MW
3942 /* Read mac addr from entry */
3943 for (index = 0; index < ETH_ALEN; index++)
3944 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3945 &da_mask[index]);
3946
10fea26c
MC
3947 /* Special cases : Don't remove broadcast and port's own
3948 * address
3949 */
3950 if (is_broadcast_ether_addr(da) ||
3951 ether_addr_equal(da, port->dev->dev_addr))
3952 continue;
3953
3954 /* Remove entry from TCAM */
3955 mvpp2_prs_mac_da_accept(port, da, false);
3f518509
MW
3956 }
3957}
3958
3959static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3960{
3961 switch (type) {
3962 case MVPP2_TAG_TYPE_EDSA:
3963 /* Add port to EDSA entries */
3964 mvpp2_prs_dsa_tag_set(priv, port, true,
3965 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3966 mvpp2_prs_dsa_tag_set(priv, port, true,
3967 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3968 /* Remove port from DSA entries */
3969 mvpp2_prs_dsa_tag_set(priv, port, false,
3970 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3971 mvpp2_prs_dsa_tag_set(priv, port, false,
3972 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3973 break;
3974
3975 case MVPP2_TAG_TYPE_DSA:
3976 /* Add port to DSA entries */
3977 mvpp2_prs_dsa_tag_set(priv, port, true,
3978 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3979 mvpp2_prs_dsa_tag_set(priv, port, true,
3980 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3981 /* Remove port from EDSA entries */
3982 mvpp2_prs_dsa_tag_set(priv, port, false,
3983 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3984 mvpp2_prs_dsa_tag_set(priv, port, false,
3985 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3986 break;
3987
3988 case MVPP2_TAG_TYPE_MH:
3989 case MVPP2_TAG_TYPE_NONE:
3990 /* Remove port form EDSA and DSA entries */
3991 mvpp2_prs_dsa_tag_set(priv, port, false,
3992 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3993 mvpp2_prs_dsa_tag_set(priv, port, false,
3994 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3995 mvpp2_prs_dsa_tag_set(priv, port, false,
3996 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3997 mvpp2_prs_dsa_tag_set(priv, port, false,
3998 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3999 break;
4000
4001 default:
4002 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
4003 return -EINVAL;
4004 }
4005
4006 return 0;
4007}
4008
4009/* Set prs flow for the port */
4010static int mvpp2_prs_def_flow(struct mvpp2_port *port)
4011{
0c6d9b44 4012 struct mvpp2_prs_entry pe;
3f518509
MW
4013 int tid;
4014
0c6d9b44
MC
4015 memset(&pe, 0, sizeof(pe));
4016
4017 tid = mvpp2_prs_flow_find(port->priv, port->id);
3f518509
MW
4018
4019 /* Such entry not exist */
0c6d9b44 4020 if (tid < 0) {
3f518509
MW
4021 /* Go through the all entires from last to first */
4022 tid = mvpp2_prs_tcam_first_free(port->priv,
4023 MVPP2_PE_LAST_FREE_TID,
4024 MVPP2_PE_FIRST_FREE_TID);
4025 if (tid < 0)
4026 return tid;
4027
0c6d9b44 4028 pe.index = tid;
3f518509
MW
4029
4030 /* Set flow ID*/
0c6d9b44
MC
4031 mvpp2_prs_sram_ai_update(&pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
4032 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
3f518509
MW
4033
4034 /* Update shadow table */
0c6d9b44
MC
4035 mvpp2_prs_shadow_set(port->priv, pe.index, MVPP2_PRS_LU_FLOWS);
4036 } else {
4037 mvpp2_prs_init_from_hw(port->priv, &pe, tid);
3f518509
MW
4038 }
4039
0c6d9b44
MC
4040 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
4041 mvpp2_prs_tcam_port_map_set(&pe, (1 << port->id));
4042 mvpp2_prs_hw_write(port->priv, &pe);
3f518509
MW
4043
4044 return 0;
4045}
4046
4047/* Classifier configuration routines */
4048
4049/* Update classification flow table registers */
4050static void mvpp2_cls_flow_write(struct mvpp2 *priv,
4051 struct mvpp2_cls_flow_entry *fe)
4052{
4053 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
4054 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
4055 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
4056 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
4057}
4058
4059/* Update classification lookup table register */
4060static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
4061 struct mvpp2_cls_lookup_entry *le)
4062{
4063 u32 val;
4064
4065 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
4066 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
4067 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
4068}
4069
4070/* Classifier default initialization */
4071static void mvpp2_cls_init(struct mvpp2 *priv)
4072{
4073 struct mvpp2_cls_lookup_entry le;
4074 struct mvpp2_cls_flow_entry fe;
4075 int index;
4076
4077 /* Enable classifier */
4078 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
4079
4080 /* Clear classifier flow table */
e8f967c3 4081 memset(&fe.data, 0, sizeof(fe.data));
3f518509
MW
4082 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
4083 fe.index = index;
4084 mvpp2_cls_flow_write(priv, &fe);
4085 }
4086
4087 /* Clear classifier lookup table */
4088 le.data = 0;
4089 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
4090 le.lkpid = index;
4091 le.way = 0;
4092 mvpp2_cls_lookup_write(priv, &le);
4093
4094 le.way = 1;
4095 mvpp2_cls_lookup_write(priv, &le);
4096 }
4097}
4098
4099static void mvpp2_cls_port_config(struct mvpp2_port *port)
4100{
4101 struct mvpp2_cls_lookup_entry le;
4102 u32 val;
4103
4104 /* Set way for the port */
4105 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
4106 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
4107 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
4108
4109 /* Pick the entry to be accessed in lookup ID decoding table
4110 * according to the way and lkpid.
4111 */
4112 le.lkpid = port->id;
4113 le.way = 0;
4114 le.data = 0;
4115
4116 /* Set initial CPU queue for receiving packets */
4117 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
4118 le.data |= port->first_rxq;
4119
4120 /* Disable classification engines */
4121 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
4122
4123 /* Update lookup ID table entry */
4124 mvpp2_cls_lookup_write(port->priv, &le);
4125}
4126
4127/* Set CPU queue number for oversize packets */
4128static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
4129{
4130 u32 val;
4131
4132 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
4133 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
4134
4135 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
4136 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
4137
4138 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
4139 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
4140 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
4141}
4142
0e037281
TP
4143static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
4144{
4145 if (likely(pool->frag_size <= PAGE_SIZE))
4146 return netdev_alloc_frag(pool->frag_size);
4147 else
4148 return kmalloc(pool->frag_size, GFP_ATOMIC);
4149}
4150
4151static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
4152{
4153 if (likely(pool->frag_size <= PAGE_SIZE))
4154 skb_free_frag(data);
4155 else
4156 kfree(data);
4157}
4158
3f518509
MW
4159/* Buffer Manager configuration routines */
4160
4161/* Create pool */
4162static int mvpp2_bm_pool_create(struct platform_device *pdev,
4163 struct mvpp2 *priv,
4164 struct mvpp2_bm_pool *bm_pool, int size)
4165{
3f518509
MW
4166 u32 val;
4167
d01524d8
TP
4168 /* Number of buffer pointers must be a multiple of 16, as per
4169 * hardware constraints
4170 */
4171 if (!IS_ALIGNED(size, 16))
4172 return -EINVAL;
4173
4174 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
4175 * bytes per buffer pointer
4176 */
4177 if (priv->hw_version == MVPP21)
4178 bm_pool->size_bytes = 2 * sizeof(u32) * size;
4179 else
4180 bm_pool->size_bytes = 2 * sizeof(u64) * size;
4181
4182 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
20396136 4183 &bm_pool->dma_addr,
3f518509
MW
4184 GFP_KERNEL);
4185 if (!bm_pool->virt_addr)
4186 return -ENOMEM;
4187
d3158807
TP
4188 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
4189 MVPP2_BM_POOL_PTR_ALIGN)) {
d01524d8
TP
4190 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
4191 bm_pool->virt_addr, bm_pool->dma_addr);
3f518509
MW
4192 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
4193 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
4194 return -ENOMEM;
4195 }
4196
4197 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
d01524d8 4198 lower_32_bits(bm_pool->dma_addr));
3f518509
MW
4199 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
4200
4201 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
4202 val |= MVPP2_BM_START_MASK;
4203 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
4204
3f518509
MW
4205 bm_pool->size = size;
4206 bm_pool->pkt_size = 0;
4207 bm_pool->buf_num = 0;
3f518509
MW
4208
4209 return 0;
4210}
4211
4212/* Set pool buffer size */
4213static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
4214 struct mvpp2_bm_pool *bm_pool,
4215 int buf_size)
4216{
4217 u32 val;
4218
4219 bm_pool->buf_size = buf_size;
4220
4221 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
4222 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
4223}
4224
d01524d8
TP
4225static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
4226 struct mvpp2_bm_pool *bm_pool,
4227 dma_addr_t *dma_addr,
4228 phys_addr_t *phys_addr)
4229{
a704bb5c 4230 int cpu = get_cpu();
a786841d
TP
4231
4232 *dma_addr = mvpp2_percpu_read(priv, cpu,
4233 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
4234 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
d01524d8
TP
4235
4236 if (priv->hw_version == MVPP22) {
4237 u32 val;
4238 u32 dma_addr_highbits, phys_addr_highbits;
4239
a786841d 4240 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
d01524d8
TP
4241 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
4242 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
4243 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
4244
4245 if (sizeof(dma_addr_t) == 8)
4246 *dma_addr |= (u64)dma_addr_highbits << 32;
4247
4248 if (sizeof(phys_addr_t) == 8)
4249 *phys_addr |= (u64)phys_addr_highbits << 32;
4250 }
a704bb5c
TP
4251
4252 put_cpu();
d01524d8
TP
4253}
4254
7861f12b 4255/* Free all buffers from the pool */
4229d502 4256static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
effbf5f5 4257 struct mvpp2_bm_pool *bm_pool, int buf_num)
3f518509
MW
4258{
4259 int i;
4260
effbf5f5
SC
4261 if (buf_num > bm_pool->buf_num) {
4262 WARN(1, "Pool does not have so many bufs pool(%d) bufs(%d)\n",
4263 bm_pool->id, buf_num);
4264 buf_num = bm_pool->buf_num;
4265 }
4266
4267 for (i = 0; i < buf_num; i++) {
20396136 4268 dma_addr_t buf_dma_addr;
4e4a105f
TP
4269 phys_addr_t buf_phys_addr;
4270 void *data;
3f518509 4271
d01524d8
TP
4272 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
4273 &buf_dma_addr, &buf_phys_addr);
4229d502 4274
20396136 4275 dma_unmap_single(dev, buf_dma_addr,
4229d502
MW
4276 bm_pool->buf_size, DMA_FROM_DEVICE);
4277
4e4a105f
TP
4278 data = (void *)phys_to_virt(buf_phys_addr);
4279 if (!data)
3f518509 4280 break;
0e037281 4281
4e4a105f 4282 mvpp2_frag_free(bm_pool, data);
3f518509
MW
4283 }
4284
4285 /* Update BM driver with number of buffers removed from pool */
4286 bm_pool->buf_num -= i;
3f518509
MW
4287}
4288
effbf5f5 4289/* Check number of buffers in BM pool */
6e61e10a 4290static int mvpp2_check_hw_buf_num(struct mvpp2 *priv, struct mvpp2_bm_pool *bm_pool)
effbf5f5
SC
4291{
4292 int buf_num = 0;
4293
4294 buf_num += mvpp2_read(priv, MVPP2_BM_POOL_PTRS_NUM_REG(bm_pool->id)) &
4295 MVPP22_BM_POOL_PTRS_NUM_MASK;
4296 buf_num += mvpp2_read(priv, MVPP2_BM_BPPI_PTRS_NUM_REG(bm_pool->id)) &
4297 MVPP2_BM_BPPI_PTR_NUM_MASK;
4298
4299 /* HW has one buffer ready which is not reflected in the counters */
4300 if (buf_num)
4301 buf_num += 1;
4302
4303 return buf_num;
4304}
4305
3f518509
MW
4306/* Cleanup pool */
4307static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
4308 struct mvpp2 *priv,
4309 struct mvpp2_bm_pool *bm_pool)
4310{
effbf5f5 4311 int buf_num;
3f518509
MW
4312 u32 val;
4313
effbf5f5
SC
4314 buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
4315 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool, buf_num);
4316
4317 /* Check buffer counters after free */
4318 buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
4319 if (buf_num) {
4320 WARN(1, "cannot free all buffers in pool %d, buf_num left %d\n",
4321 bm_pool->id, bm_pool->buf_num);
3f518509
MW
4322 return 0;
4323 }
4324
4325 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
4326 val |= MVPP2_BM_STOP_MASK;
4327 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
4328
d01524d8 4329 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
3f518509 4330 bm_pool->virt_addr,
20396136 4331 bm_pool->dma_addr);
3f518509
MW
4332 return 0;
4333}
4334
4335static int mvpp2_bm_pools_init(struct platform_device *pdev,
4336 struct mvpp2 *priv)
4337{
4338 int i, err, size;
4339 struct mvpp2_bm_pool *bm_pool;
4340
4341 /* Create all pools with maximum size */
4342 size = MVPP2_BM_POOL_SIZE_MAX;
4343 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4344 bm_pool = &priv->bm_pools[i];
4345 bm_pool->id = i;
4346 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
4347 if (err)
4348 goto err_unroll_pools;
4349 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
4350 }
4351 return 0;
4352
4353err_unroll_pools:
4354 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
4355 for (i = i - 1; i >= 0; i--)
4356 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
4357 return err;
4358}
4359
4360static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
4361{
4362 int i, err;
4363
4364 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4365 /* Mask BM all interrupts */
4366 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
4367 /* Clear BM cause register */
4368 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
4369 }
4370
4371 /* Allocate and initialize BM pools */
4372 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
81f915eb 4373 sizeof(*priv->bm_pools), GFP_KERNEL);
3f518509
MW
4374 if (!priv->bm_pools)
4375 return -ENOMEM;
4376
4377 err = mvpp2_bm_pools_init(pdev, priv);
4378 if (err < 0)
4379 return err;
4380 return 0;
4381}
4382
01d04936
SC
4383static void mvpp2_setup_bm_pool(void)
4384{
4385 /* Short pool */
4386 mvpp2_pools[MVPP2_BM_SHORT].buf_num = MVPP2_BM_SHORT_BUF_NUM;
4387 mvpp2_pools[MVPP2_BM_SHORT].pkt_size = MVPP2_BM_SHORT_PKT_SIZE;
4388
4389 /* Long pool */
4390 mvpp2_pools[MVPP2_BM_LONG].buf_num = MVPP2_BM_LONG_BUF_NUM;
4391 mvpp2_pools[MVPP2_BM_LONG].pkt_size = MVPP2_BM_LONG_PKT_SIZE;
576193f2
SC
4392
4393 /* Jumbo pool */
4394 mvpp2_pools[MVPP2_BM_JUMBO].buf_num = MVPP2_BM_JUMBO_BUF_NUM;
4395 mvpp2_pools[MVPP2_BM_JUMBO].pkt_size = MVPP2_BM_JUMBO_PKT_SIZE;
01d04936
SC
4396}
4397
3f518509
MW
4398/* Attach long pool to rxq */
4399static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
4400 int lrxq, int long_pool)
4401{
5eac892a 4402 u32 val, mask;
3f518509
MW
4403 int prxq;
4404
4405 /* Get queue physical ID */
4406 prxq = port->rxqs[lrxq]->id;
4407
5eac892a
TP
4408 if (port->priv->hw_version == MVPP21)
4409 mask = MVPP21_RXQ_POOL_LONG_MASK;
4410 else
4411 mask = MVPP22_RXQ_POOL_LONG_MASK;
3f518509 4412
5eac892a
TP
4413 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4414 val &= ~mask;
4415 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
3f518509
MW
4416 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4417}
4418
4419/* Attach short pool to rxq */
4420static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
4421 int lrxq, int short_pool)
4422{
5eac892a 4423 u32 val, mask;
3f518509
MW
4424 int prxq;
4425
4426 /* Get queue physical ID */
4427 prxq = port->rxqs[lrxq]->id;
4428
5eac892a
TP
4429 if (port->priv->hw_version == MVPP21)
4430 mask = MVPP21_RXQ_POOL_SHORT_MASK;
4431 else
4432 mask = MVPP22_RXQ_POOL_SHORT_MASK;
3f518509 4433
5eac892a
TP
4434 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4435 val &= ~mask;
4436 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
3f518509
MW
4437 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4438}
4439
0e037281
TP
4440static void *mvpp2_buf_alloc(struct mvpp2_port *port,
4441 struct mvpp2_bm_pool *bm_pool,
20396136 4442 dma_addr_t *buf_dma_addr,
4e4a105f 4443 phys_addr_t *buf_phys_addr,
0e037281 4444 gfp_t gfp_mask)
3f518509 4445{
20396136 4446 dma_addr_t dma_addr;
0e037281 4447 void *data;
3f518509 4448
0e037281
TP
4449 data = mvpp2_frag_alloc(bm_pool);
4450 if (!data)
3f518509
MW
4451 return NULL;
4452
20396136
TP
4453 dma_addr = dma_map_single(port->dev->dev.parent, data,
4454 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
4455 DMA_FROM_DEVICE);
4456 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
0e037281 4457 mvpp2_frag_free(bm_pool, data);
3f518509
MW
4458 return NULL;
4459 }
20396136 4460 *buf_dma_addr = dma_addr;
4e4a105f 4461 *buf_phys_addr = virt_to_phys(data);
3f518509 4462
0e037281 4463 return data;
3f518509
MW
4464}
4465
3f518509
MW
4466/* Release buffer to BM */
4467static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
20396136 4468 dma_addr_t buf_dma_addr,
4e4a105f 4469 phys_addr_t buf_phys_addr)
3f518509 4470{
a704bb5c 4471 int cpu = get_cpu();
a786841d 4472
d01524d8
TP
4473 if (port->priv->hw_version == MVPP22) {
4474 u32 val = 0;
4475
4476 if (sizeof(dma_addr_t) == 8)
4477 val |= upper_32_bits(buf_dma_addr) &
4478 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
4479
4480 if (sizeof(phys_addr_t) == 8)
4481 val |= (upper_32_bits(buf_phys_addr)
4482 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
4483 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
4484
cdcfeb0f
YM
4485 mvpp2_percpu_write_relaxed(port->priv, cpu,
4486 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
d01524d8
TP
4487 }
4488
4e4a105f
TP
4489 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
4490 * returned in the "cookie" field of the RX
4491 * descriptor. Instead of storing the virtual address, we
4492 * store the physical address
4493 */
cdcfeb0f
YM
4494 mvpp2_percpu_write_relaxed(port->priv, cpu,
4495 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
4496 mvpp2_percpu_write_relaxed(port->priv, cpu,
4497 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
a704bb5c
TP
4498
4499 put_cpu();
3f518509
MW
4500}
4501
3f518509
MW
4502/* Allocate buffers for the pool */
4503static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
4504 struct mvpp2_bm_pool *bm_pool, int buf_num)
4505{
3f518509 4506 int i, buf_size, total_size;
20396136 4507 dma_addr_t dma_addr;
4e4a105f 4508 phys_addr_t phys_addr;
0e037281 4509 void *buf;
3f518509
MW
4510
4511 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
4512 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
4513
4514 if (buf_num < 0 ||
4515 (buf_num + bm_pool->buf_num > bm_pool->size)) {
4516 netdev_err(port->dev,
4517 "cannot allocate %d buffers for pool %d\n",
4518 buf_num, bm_pool->id);
4519 return 0;
4520 }
4521
3f518509 4522 for (i = 0; i < buf_num; i++) {
4e4a105f
TP
4523 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
4524 &phys_addr, GFP_KERNEL);
0e037281 4525 if (!buf)
3f518509
MW
4526 break;
4527
20396136 4528 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
4e4a105f 4529 phys_addr);
3f518509
MW
4530 }
4531
4532 /* Update BM driver with number of buffers added to pool */
4533 bm_pool->buf_num += i;
3f518509
MW
4534
4535 netdev_dbg(port->dev,
01d04936 4536 "pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
3f518509
MW
4537 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4538
4539 netdev_dbg(port->dev,
01d04936 4540 "pool %d: %d of %d buffers added\n",
3f518509
MW
4541 bm_pool->id, i, buf_num);
4542 return i;
4543}
4544
4545/* Notify the driver that BM pool is being used as specific type and return the
4546 * pool pointer on success
4547 */
4548static struct mvpp2_bm_pool *
01d04936 4549mvpp2_bm_pool_use(struct mvpp2_port *port, unsigned pool, int pkt_size)
3f518509 4550{
3f518509
MW
4551 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4552 int num;
4553
01d04936
SC
4554 if (pool >= MVPP2_BM_POOLS_NUM) {
4555 netdev_err(port->dev, "Invalid pool %d\n", pool);
3f518509
MW
4556 return NULL;
4557 }
4558
3f518509
MW
4559 /* Allocate buffers in case BM pool is used as long pool, but packet
4560 * size doesn't match MTU or BM pool hasn't being used yet
4561 */
01d04936 4562 if (new_pool->pkt_size == 0) {
3f518509
MW
4563 int pkts_num;
4564
4565 /* Set default buffer number or free all the buffers in case
4566 * the pool is not empty
4567 */
4568 pkts_num = new_pool->buf_num;
4569 if (pkts_num == 0)
01d04936 4570 pkts_num = mvpp2_pools[pool].buf_num;
3f518509 4571 else
4229d502 4572 mvpp2_bm_bufs_free(port->dev->dev.parent,
effbf5f5 4573 port->priv, new_pool, pkts_num);
3f518509
MW
4574
4575 new_pool->pkt_size = pkt_size;
0e037281
TP
4576 new_pool->frag_size =
4577 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4578 MVPP2_SKB_SHINFO_SIZE;
3f518509
MW
4579
4580 /* Allocate buffers for this pool */
4581 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4582 if (num != pkts_num) {
4583 WARN(1, "pool %d: %d of %d allocated\n",
4584 new_pool->id, num, pkts_num);
3f518509
MW
4585 return NULL;
4586 }
4587 }
4588
4589 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4590 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4591
3f518509
MW
4592 return new_pool;
4593}
4594
4595/* Initialize pools for swf */
4596static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4597{
3f518509 4598 int rxq;
576193f2
SC
4599 enum mvpp2_bm_pool_log_num long_log_pool, short_log_pool;
4600
4601 /* If port pkt_size is higher than 1518B:
4602 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
4603 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
4604 */
4605 if (port->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
4606 long_log_pool = MVPP2_BM_JUMBO;
4607 short_log_pool = MVPP2_BM_LONG;
4608 } else {
4609 long_log_pool = MVPP2_BM_LONG;
4610 short_log_pool = MVPP2_BM_SHORT;
4611 }
3f518509
MW
4612
4613 if (!port->pool_long) {
4614 port->pool_long =
576193f2
SC
4615 mvpp2_bm_pool_use(port, long_log_pool,
4616 mvpp2_pools[long_log_pool].pkt_size);
3f518509
MW
4617 if (!port->pool_long)
4618 return -ENOMEM;
4619
576193f2 4620 port->pool_long->port_map |= BIT(port->id);
3f518509 4621
09f83975 4622 for (rxq = 0; rxq < port->nrxqs; rxq++)
3f518509
MW
4623 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4624 }
4625
4626 if (!port->pool_short) {
4627 port->pool_short =
576193f2 4628 mvpp2_bm_pool_use(port, short_log_pool,
e2e03164 4629 mvpp2_pools[short_log_pool].pkt_size);
3f518509
MW
4630 if (!port->pool_short)
4631 return -ENOMEM;
4632
576193f2 4633 port->pool_short->port_map |= BIT(port->id);
3f518509 4634
09f83975 4635 for (rxq = 0; rxq < port->nrxqs; rxq++)
3f518509
MW
4636 mvpp2_rxq_short_pool_set(port, rxq,
4637 port->pool_short->id);
4638 }
4639
4640 return 0;
4641}
4642
4643static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4644{
4645 struct mvpp2_port *port = netdev_priv(dev);
576193f2
SC
4646 enum mvpp2_bm_pool_log_num new_long_pool;
4647 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
3f518509 4648
576193f2
SC
4649 /* If port MTU is higher than 1518B:
4650 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
4651 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
4652 */
4653 if (pkt_size > MVPP2_BM_LONG_PKT_SIZE)
4654 new_long_pool = MVPP2_BM_JUMBO;
4655 else
4656 new_long_pool = MVPP2_BM_LONG;
4657
4658 if (new_long_pool != port->pool_long->id) {
4659 /* Remove port from old short & long pool */
4660 port->pool_long = mvpp2_bm_pool_use(port, port->pool_long->id,
4661 port->pool_long->pkt_size);
4662 port->pool_long->port_map &= ~BIT(port->id);
4663 port->pool_long = NULL;
4664
4665 port->pool_short = mvpp2_bm_pool_use(port, port->pool_short->id,
4666 port->pool_short->pkt_size);
4667 port->pool_short->port_map &= ~BIT(port->id);
4668 port->pool_short = NULL;
4669
4670 port->pkt_size = pkt_size;
4671
4672 /* Add port to new short & long pool */
4673 mvpp2_swf_bm_pool_init(port);
4674
4675 /* Update L4 checksum when jumbo enable/disable on port */
4676 if (new_long_pool == MVPP2_BM_JUMBO && port->id != 0) {
4677 dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
4678 dev->hw_features &= ~(NETIF_F_IP_CSUM |
4679 NETIF_F_IPV6_CSUM);
4680 } else {
4681 dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
4682 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
4683 }
3f518509
MW
4684 }
4685
3f518509 4686 dev->mtu = mtu;
576193f2
SC
4687 dev->wanted_features = dev->features;
4688
3f518509
MW
4689 netdev_update_features(dev);
4690 return 0;
4691}
4692
4693static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4694{
591f4cfa
TP
4695 int i, sw_thread_mask = 0;
4696
4697 for (i = 0; i < port->nqvecs; i++)
4698 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
3f518509 4699
3f518509 4700 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
591f4cfa 4701 MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
3f518509
MW
4702}
4703
4704static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4705{
591f4cfa
TP
4706 int i, sw_thread_mask = 0;
4707
4708 for (i = 0; i < port->nqvecs; i++)
4709 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4710
4711 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4712 MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
4713}
4714
4715static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
4716{
4717 struct mvpp2_port *port = qvec->port;
3f518509 4718
3f518509 4719 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
591f4cfa
TP
4720 MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
4721}
4722
4723static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
4724{
4725 struct mvpp2_port *port = qvec->port;
4726
4727 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4728 MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
3f518509
MW
4729}
4730
e0af22d9
TP
4731/* Mask the current CPU's Rx/Tx interrupts
4732 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4733 * using smp_processor_id() is OK.
4734 */
3f518509
MW
4735static void mvpp2_interrupts_mask(void *arg)
4736{
4737 struct mvpp2_port *port = arg;
4738
a786841d
TP
4739 mvpp2_percpu_write(port->priv, smp_processor_id(),
4740 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
3f518509
MW
4741}
4742
e0af22d9
TP
4743/* Unmask the current CPU's Rx/Tx interrupts.
4744 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4745 * using smp_processor_id() is OK.
4746 */
3f518509
MW
4747static void mvpp2_interrupts_unmask(void *arg)
4748{
4749 struct mvpp2_port *port = arg;
213f428f
TP
4750 u32 val;
4751
4752 val = MVPP2_CAUSE_MISC_SUM_MASK |
4753 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4754 if (port->has_tx_irqs)
4755 val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
3f518509 4756
a786841d 4757 mvpp2_percpu_write(port->priv, smp_processor_id(),
213f428f
TP
4758 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4759}
4760
4761static void
4762mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
4763{
4764 u32 val;
4765 int i;
4766
4767 if (port->priv->hw_version != MVPP22)
4768 return;
4769
4770 if (mask)
4771 val = 0;
4772 else
4773 val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4774
4775 for (i = 0; i < port->nqvecs; i++) {
4776 struct mvpp2_queue_vector *v = port->qvecs + i;
4777
4778 if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
4779 continue;
4780
4781 mvpp2_percpu_write(port->priv, v->sw_thread_id,
4782 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4783 }
3f518509
MW
4784}
4785
4786/* Port configuration routines */
4787
f84bf386
AT
4788static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
4789{
4790 struct mvpp2 *priv = port->priv;
4791 u32 val;
4792
4793 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4794 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
4795 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4796
4797 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4798 if (port->gop_id == 2)
4799 val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
4800 else if (port->gop_id == 3)
4801 val |= GENCONF_CTRL0_PORT1_RGMII_MII;
4802 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4803}
4804
4805static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
4806{
4807 struct mvpp2 *priv = port->priv;
4808 u32 val;
4809
4810 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4811 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
4812 GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
4813 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4814
4815 if (port->gop_id > 1) {
4816 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4817 if (port->gop_id == 2)
4818 val &= ~GENCONF_CTRL0_PORT0_RGMII;
4819 else if (port->gop_id == 3)
4820 val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
4821 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4822 }
4823}
4824
4825static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
4826{
4827 struct mvpp2 *priv = port->priv;
4828 void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
4829 void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
4830 u32 val;
4831
4832 /* XPCS */
4833 val = readl(xpcs + MVPP22_XPCS_CFG0);
4834 val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
4835 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
4836 val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
4837 writel(val, xpcs + MVPP22_XPCS_CFG0);
4838
4839 /* MPCS */
4840 val = readl(mpcs + MVPP22_MPCS_CTRL);
4841 val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
4842 writel(val, mpcs + MVPP22_MPCS_CTRL);
4843
4844 val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
4845 val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
4846 MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
4847 val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
4848 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4849
4850 val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
4851 val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
4852 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4853}
4854
4855static int mvpp22_gop_init(struct mvpp2_port *port)
4856{
4857 struct mvpp2 *priv = port->priv;
4858 u32 val;
4859
4860 if (!priv->sysctrl_base)
4861 return 0;
4862
4863 switch (port->phy_interface) {
4864 case PHY_INTERFACE_MODE_RGMII:
4865 case PHY_INTERFACE_MODE_RGMII_ID:
4866 case PHY_INTERFACE_MODE_RGMII_RXID:
4867 case PHY_INTERFACE_MODE_RGMII_TXID:
4868 if (port->gop_id == 0)
4869 goto invalid_conf;
4870 mvpp22_gop_init_rgmii(port);
4871 break;
4872 case PHY_INTERFACE_MODE_SGMII:
d97c9f4a 4873 case PHY_INTERFACE_MODE_1000BASEX:
a6fe31de 4874 case PHY_INTERFACE_MODE_2500BASEX:
f84bf386
AT
4875 mvpp22_gop_init_sgmii(port);
4876 break;
4877 case PHY_INTERFACE_MODE_10GKR:
4878 if (port->gop_id != 0)
4879 goto invalid_conf;
4880 mvpp22_gop_init_10gkr(port);
4881 break;
4882 default:
4883 goto unsupported_conf;
4884 }
4885
4886 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
4887 val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
4888 GENCONF_PORT_CTRL1_EN(port->gop_id);
4889 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
4890
4891 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4892 val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
4893 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4894
4895 regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
4896 val |= GENCONF_SOFT_RESET1_GOP;
4897 regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
4898
4899unsupported_conf:
4900 return 0;
4901
4902invalid_conf:
4903 netdev_err(port->dev, "Invalid port configuration\n");
4904 return -EINVAL;
4905}
4906
fd3651b2
AT
4907static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
4908{
4909 u32 val;
4910
4911 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
d97c9f4a 4912 port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
4913 port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
4914 port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
fd3651b2
AT
4915 /* Enable the GMAC link status irq for this port */
4916 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4917 val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4918 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4919 }
4920
4921 if (port->gop_id == 0) {
4922 /* Enable the XLG/GIG irqs for this port */
4923 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4924 if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4925 val |= MVPP22_XLG_EXT_INT_MASK_XLG;
4926 else
4927 val |= MVPP22_XLG_EXT_INT_MASK_GIG;
4928 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4929 }
4930}
4931
4932static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
4933{
4934 u32 val;
4935
4936 if (port->gop_id == 0) {
4937 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4938 val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
4939 MVPP22_XLG_EXT_INT_MASK_GIG);
4940 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4941 }
4942
4943 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
d97c9f4a 4944 port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
4945 port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
4946 port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
fd3651b2
AT
4947 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4948 val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4949 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4950 }
4951}
4952
4953static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
4954{
4955 u32 val;
4956
4957 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
d97c9f4a 4958 port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
4959 port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
4960 port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
fd3651b2
AT
4961 val = readl(port->base + MVPP22_GMAC_INT_MASK);
4962 val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
4963 writel(val, port->base + MVPP22_GMAC_INT_MASK);
4964 }
4965
4966 if (port->gop_id == 0) {
4967 val = readl(port->base + MVPP22_XLG_INT_MASK);
4968 val |= MVPP22_XLG_INT_MASK_LINK;
4969 writel(val, port->base + MVPP22_XLG_INT_MASK);
4970 }
4971
4972 mvpp22_gop_unmask_irq(port);
4973}
4974
a6fe31de
AT
4975/* Sets the PHY mode of the COMPHY (which configures the serdes lanes).
4976 *
4977 * The PHY mode used by the PPv2 driver comes from the network subsystem, while
4978 * the one given to the COMPHY comes from the generic PHY subsystem. Hence they
4979 * differ.
4980 *
4981 * The COMPHY configures the serdes lanes regardless of the actual use of the
4982 * lanes by the physical layer. This is why configurations like
4983 * "PPv2 (2500BaseX) - COMPHY (2500SGMII)" are valid.
4984 */
542897d9
AT
4985static int mvpp22_comphy_init(struct mvpp2_port *port)
4986{
4987 enum phy_mode mode;
4988 int ret;
4989
4990 if (!port->comphy)
4991 return 0;
4992
4993 switch (port->phy_interface) {
4994 case PHY_INTERFACE_MODE_SGMII:
d97c9f4a 4995 case PHY_INTERFACE_MODE_1000BASEX:
542897d9
AT
4996 mode = PHY_MODE_SGMII;
4997 break;
a6fe31de
AT
4998 case PHY_INTERFACE_MODE_2500BASEX:
4999 mode = PHY_MODE_2500SGMII;
5000 break;
542897d9
AT
5001 case PHY_INTERFACE_MODE_10GKR:
5002 mode = PHY_MODE_10GKR;
5003 break;
5004 default:
5005 return -EINVAL;
5006 }
5007
5008 ret = phy_set_mode(port->comphy, mode);
5009 if (ret)
5010 return ret;
5011
5012 return phy_power_on(port->comphy);
5013}
5014
3f518509
MW
5015static void mvpp2_port_enable(struct mvpp2_port *port)
5016{
5017 u32 val;
5018
725757ae
AT
5019 /* Only GOP port 0 has an XLG MAC */
5020 if (port->gop_id == 0 &&
5021 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5022 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
5023 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
5024 val |= MVPP22_XLG_CTRL0_PORT_EN |
5025 MVPP22_XLG_CTRL0_MAC_RESET_DIS;
5026 val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
5027 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5028 } else {
5029 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5030 val |= MVPP2_GMAC_PORT_EN_MASK;
5031 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
5032 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5033 }
3f518509
MW
5034}
5035
5036static void mvpp2_port_disable(struct mvpp2_port *port)
5037{
5038 u32 val;
5039
725757ae
AT
5040 /* Only GOP port 0 has an XLG MAC */
5041 if (port->gop_id == 0 &&
5042 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
5043 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
5044 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4bb04326
AT
5045 val &= ~MVPP22_XLG_CTRL0_PORT_EN;
5046 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5047
5048 /* Disable & reset should be done separately */
5049 val &= ~MVPP22_XLG_CTRL0_MAC_RESET_DIS;
725757ae
AT
5050 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5051 } else {
5052 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5053 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
5054 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5055 }
3f518509
MW
5056}
5057
5058/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
5059static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
5060{
5061 u32 val;
5062
5063 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
5064 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
5065 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
5066}
5067
5068/* Configure loopback port */
4bb04326
AT
5069static void mvpp2_port_loopback_set(struct mvpp2_port *port,
5070 const struct phylink_link_state *state)
3f518509
MW
5071{
5072 u32 val;
5073
5074 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
5075
4bb04326 5076 if (state->speed == 1000)
3f518509
MW
5077 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
5078 else
5079 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
5080
d97c9f4a 5081 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
5082 port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
5083 port->phy_interface == PHY_INTERFACE_MODE_2500BASEX)
3f518509
MW
5084 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
5085 else
5086 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
5087
5088 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
5089}
5090
118d6298
MR
5091struct mvpp2_ethtool_counter {
5092 unsigned int offset;
5093 const char string[ETH_GSTRING_LEN];
5094 bool reg_is_64b;
5095};
5096
5097static u64 mvpp2_read_count(struct mvpp2_port *port,
5098 const struct mvpp2_ethtool_counter *counter)
5099{
5100 u64 val;
5101
5102 val = readl(port->stats_base + counter->offset);
5103 if (counter->reg_is_64b)
5104 val += (u64)readl(port->stats_base + counter->offset + 4) << 32;
5105
5106 return val;
5107}
5108
5109/* Due to the fact that software statistics and hardware statistics are, by
5110 * design, incremented at different moments in the chain of packet processing,
5111 * it is very likely that incoming packets could have been dropped after being
5112 * counted by hardware but before reaching software statistics (most probably
5113 * multicast packets), and in the oppposite way, during transmission, FCS bytes
5114 * are added in between as well as TSO skb will be split and header bytes added.
5115 * Hence, statistics gathered from userspace with ifconfig (software) and
5116 * ethtool (hardware) cannot be compared.
5117 */
5118static const struct mvpp2_ethtool_counter mvpp2_ethtool_regs[] = {
5119 { MVPP2_MIB_GOOD_OCTETS_RCVD, "good_octets_received", true },
5120 { MVPP2_MIB_BAD_OCTETS_RCVD, "bad_octets_received" },
5121 { MVPP2_MIB_CRC_ERRORS_SENT, "crc_errors_sent" },
5122 { MVPP2_MIB_UNICAST_FRAMES_RCVD, "unicast_frames_received" },
5123 { MVPP2_MIB_BROADCAST_FRAMES_RCVD, "broadcast_frames_received" },
5124 { MVPP2_MIB_MULTICAST_FRAMES_RCVD, "multicast_frames_received" },
5125 { MVPP2_MIB_FRAMES_64_OCTETS, "frames_64_octets" },
5126 { MVPP2_MIB_FRAMES_65_TO_127_OCTETS, "frames_65_to_127_octet" },
5127 { MVPP2_MIB_FRAMES_128_TO_255_OCTETS, "frames_128_to_255_octet" },
5128 { MVPP2_MIB_FRAMES_256_TO_511_OCTETS, "frames_256_to_511_octet" },
5129 { MVPP2_MIB_FRAMES_512_TO_1023_OCTETS, "frames_512_to_1023_octet" },
5130 { MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS, "frames_1024_to_max_octet" },
5131 { MVPP2_MIB_GOOD_OCTETS_SENT, "good_octets_sent", true },
5132 { MVPP2_MIB_UNICAST_FRAMES_SENT, "unicast_frames_sent" },
5133 { MVPP2_MIB_MULTICAST_FRAMES_SENT, "multicast_frames_sent" },
5134 { MVPP2_MIB_BROADCAST_FRAMES_SENT, "broadcast_frames_sent" },
5135 { MVPP2_MIB_FC_SENT, "fc_sent" },
5136 { MVPP2_MIB_FC_RCVD, "fc_received" },
5137 { MVPP2_MIB_RX_FIFO_OVERRUN, "rx_fifo_overrun" },
5138 { MVPP2_MIB_UNDERSIZE_RCVD, "undersize_received" },
5139 { MVPP2_MIB_FRAGMENTS_RCVD, "fragments_received" },
5140 { MVPP2_MIB_OVERSIZE_RCVD, "oversize_received" },
5141 { MVPP2_MIB_JABBER_RCVD, "jabber_received" },
5142 { MVPP2_MIB_MAC_RCV_ERROR, "mac_receive_error" },
5143 { MVPP2_MIB_BAD_CRC_EVENT, "bad_crc_event" },
5144 { MVPP2_MIB_COLLISION, "collision" },
5145 { MVPP2_MIB_LATE_COLLISION, "late_collision" },
5146};
5147
5148static void mvpp2_ethtool_get_strings(struct net_device *netdev, u32 sset,
5149 u8 *data)
5150{
5151 if (sset == ETH_SS_STATS) {
5152 int i;
5153
5154 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5155 memcpy(data + i * ETH_GSTRING_LEN,
5156 &mvpp2_ethtool_regs[i].string, ETH_GSTRING_LEN);
5157 }
5158}
5159
5160static void mvpp2_gather_hw_statistics(struct work_struct *work)
5161{
5162 struct delayed_work *del_work = to_delayed_work(work);
e5c500eb
MR
5163 struct mvpp2_port *port = container_of(del_work, struct mvpp2_port,
5164 stats_work);
118d6298 5165 u64 *pstats;
e5c500eb 5166 int i;
118d6298 5167
e5c500eb 5168 mutex_lock(&port->gather_stats_lock);
118d6298 5169
e5c500eb
MR
5170 pstats = port->ethtool_stats;
5171 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5172 *pstats++ += mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
118d6298
MR
5173
5174 /* No need to read again the counters right after this function if it
5175 * was called asynchronously by the user (ie. use of ethtool).
5176 */
e5c500eb
MR
5177 cancel_delayed_work(&port->stats_work);
5178 queue_delayed_work(port->priv->stats_queue, &port->stats_work,
118d6298
MR
5179 MVPP2_MIB_COUNTERS_STATS_DELAY);
5180
e5c500eb 5181 mutex_unlock(&port->gather_stats_lock);
118d6298
MR
5182}
5183
5184static void mvpp2_ethtool_get_stats(struct net_device *dev,
5185 struct ethtool_stats *stats, u64 *data)
5186{
5187 struct mvpp2_port *port = netdev_priv(dev);
5188
e5c500eb
MR
5189 /* Update statistics for the given port, then take the lock to avoid
5190 * concurrent accesses on the ethtool_stats structure during its copy.
5191 */
5192 mvpp2_gather_hw_statistics(&port->stats_work.work);
118d6298 5193
e5c500eb 5194 mutex_lock(&port->gather_stats_lock);
118d6298
MR
5195 memcpy(data, port->ethtool_stats,
5196 sizeof(u64) * ARRAY_SIZE(mvpp2_ethtool_regs));
e5c500eb 5197 mutex_unlock(&port->gather_stats_lock);
118d6298
MR
5198}
5199
5200static int mvpp2_ethtool_get_sset_count(struct net_device *dev, int sset)
5201{
5202 if (sset == ETH_SS_STATS)
5203 return ARRAY_SIZE(mvpp2_ethtool_regs);
5204
5205 return -EOPNOTSUPP;
5206}
5207
3f518509
MW
5208static void mvpp2_port_reset(struct mvpp2_port *port)
5209{
5210 u32 val;
118d6298
MR
5211 unsigned int i;
5212
5213 /* Read the GOP statistics to reset the hardware counters */
5214 for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
5215 mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
3f518509
MW
5216
5217 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
5218 ~MVPP2_GMAC_PORT_RESET_MASK;
5219 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
5220
5221 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
5222 MVPP2_GMAC_PORT_RESET_MASK)
5223 continue;
5224}
5225
5226/* Change maximum receive size of the port */
5227static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
5228{
5229 u32 val;
5230
5231 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
5232 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
5233 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
5234 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
5235 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
5236}
5237
76eb1b1d
SC
5238/* Change maximum receive size of the port */
5239static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
5240{
5241 u32 val;
5242
5243 val = readl(port->base + MVPP22_XLG_CTRL1_REG);
5244 val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
5245 val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
ec15ecde 5246 MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
76eb1b1d
SC
5247 writel(val, port->base + MVPP22_XLG_CTRL1_REG);
5248}
5249
3f518509
MW
5250/* Set defaults to the MVPP2 port */
5251static void mvpp2_defaults_set(struct mvpp2_port *port)
5252{
5253 int tx_port_num, val, queue, ptxq, lrxq;
5254
3d9017d9 5255 if (port->priv->hw_version == MVPP21) {
3d9017d9
TP
5256 /* Update TX FIFO MIN Threshold */
5257 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
5258 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
5259 /* Min. TX threshold must be less than minimal packet length */
5260 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
5261 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
5262 }
3f518509
MW
5263
5264 /* Disable Legacy WRR, Disable EJP, Release from reset */
5265 tx_port_num = mvpp2_egress_port(port);
5266 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
5267 tx_port_num);
5268 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
5269
5270 /* Close bandwidth for all queues */
5271 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
5272 ptxq = mvpp2_txq_phys(port->id, queue);
5273 mvpp2_write(port->priv,
5274 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
5275 }
5276
5277 /* Set refill period to 1 usec, refill tokens
5278 * and bucket size to maximum
5279 */
5280 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
5281 port->priv->tclk / USEC_PER_SEC);
5282 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
5283 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
5284 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
5285 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
5286 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
5287 val = MVPP2_TXP_TOKEN_SIZE_MAX;
5288 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5289
5290 /* Set MaximumLowLatencyPacketSize value to 256 */
5291 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
5292 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
5293 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
5294
5295 /* Enable Rx cache snoop */
09f83975 5296 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
3f518509
MW
5297 queue = port->rxqs[lrxq]->id;
5298 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5299 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
5300 MVPP2_SNOOP_BUF_HDR_MASK;
5301 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5302 }
5303
5304 /* At default, mask all interrupts to all present cpus */
5305 mvpp2_interrupts_disable(port);
5306}
5307
5308/* Enable/disable receiving packets */
5309static void mvpp2_ingress_enable(struct mvpp2_port *port)
5310{
5311 u32 val;
5312 int lrxq, queue;
5313
09f83975 5314 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
3f518509
MW
5315 queue = port->rxqs[lrxq]->id;
5316 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5317 val &= ~MVPP2_RXQ_DISABLE_MASK;
5318 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5319 }
5320}
5321
5322static void mvpp2_ingress_disable(struct mvpp2_port *port)
5323{
5324 u32 val;
5325 int lrxq, queue;
5326
09f83975 5327 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
3f518509
MW
5328 queue = port->rxqs[lrxq]->id;
5329 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
5330 val |= MVPP2_RXQ_DISABLE_MASK;
5331 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
5332 }
5333}
5334
5335/* Enable transmit via physical egress queue
5336 * - HW starts take descriptors from DRAM
5337 */
5338static void mvpp2_egress_enable(struct mvpp2_port *port)
5339{
5340 u32 qmap;
5341 int queue;
5342 int tx_port_num = mvpp2_egress_port(port);
5343
5344 /* Enable all initialized TXs. */
5345 qmap = 0;
09f83975 5346 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
5347 struct mvpp2_tx_queue *txq = port->txqs[queue];
5348
dbbb2f03 5349 if (txq->descs)
3f518509
MW
5350 qmap |= (1 << queue);
5351 }
5352
5353 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5354 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
5355}
5356
5357/* Disable transmit via physical egress queue
5358 * - HW doesn't take descriptors from DRAM
5359 */
5360static void mvpp2_egress_disable(struct mvpp2_port *port)
5361{
5362 u32 reg_data;
5363 int delay;
5364 int tx_port_num = mvpp2_egress_port(port);
5365
5366 /* Issue stop command for active channels only */
5367 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5368 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
5369 MVPP2_TXP_SCHED_ENQ_MASK;
5370 if (reg_data != 0)
5371 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
5372 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
5373
5374 /* Wait for all Tx activity to terminate. */
5375 delay = 0;
5376 do {
5377 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
5378 netdev_warn(port->dev,
5379 "Tx stop timed out, status=0x%08x\n",
5380 reg_data);
5381 break;
5382 }
5383 mdelay(1);
5384 delay++;
5385
5386 /* Check port TX Command register that all
5387 * Tx queues are stopped
5388 */
5389 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
5390 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
5391}
5392
5393/* Rx descriptors helper methods */
5394
5395/* Get number of Rx descriptors occupied by received packets */
5396static inline int
5397mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
5398{
5399 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
5400
5401 return val & MVPP2_RXQ_OCCUPIED_MASK;
5402}
5403
5404/* Update Rx queue status with the number of occupied and available
5405 * Rx descriptor slots.
5406 */
5407static inline void
5408mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
5409 int used_count, int free_count)
5410{
5411 /* Decrement the number of used descriptors and increment count
5412 * increment the number of free descriptors.
5413 */
5414 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
5415
5416 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
5417}
5418
5419/* Get pointer to next RX descriptor to be processed by SW */
5420static inline struct mvpp2_rx_desc *
5421mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
5422{
5423 int rx_desc = rxq->next_desc_to_proc;
5424
5425 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
5426 prefetch(rxq->descs + rxq->next_desc_to_proc);
5427 return rxq->descs + rx_desc;
5428}
5429
5430/* Set rx queue offset */
5431static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
5432 int prxq, int offset)
5433{
5434 u32 val;
5435
5436 /* Convert offset from bytes to units of 32 bytes */
5437 offset = offset >> 5;
5438
5439 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
5440 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
5441
5442 /* Offset is in */
5443 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
5444 MVPP2_RXQ_PACKET_OFFSET_MASK);
5445
5446 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
5447}
5448
3f518509
MW
5449/* Tx descriptors helper methods */
5450
3f518509
MW
5451/* Get pointer to next Tx descriptor to be processed (send) by HW */
5452static struct mvpp2_tx_desc *
5453mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
5454{
5455 int tx_desc = txq->next_desc_to_proc;
5456
5457 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
5458 return txq->descs + tx_desc;
5459}
5460
e0af22d9
TP
5461/* Update HW with number of aggregated Tx descriptors to be sent
5462 *
5463 * Called only from mvpp2_tx(), so migration is disabled, using
5464 * smp_processor_id() is OK.
5465 */
3f518509
MW
5466static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
5467{
5468 /* aggregated access - relevant TXQ number is written in TX desc */
a786841d
TP
5469 mvpp2_percpu_write(port->priv, smp_processor_id(),
5470 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
3f518509
MW
5471}
5472
5473
5474/* Check if there are enough free descriptors in aggregated txq.
5475 * If not, update the number of occupied descriptors and repeat the check.
e0af22d9
TP
5476 *
5477 * Called only from mvpp2_tx(), so migration is disabled, using
5478 * smp_processor_id() is OK.
3f518509
MW
5479 */
5480static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
5481 struct mvpp2_tx_queue *aggr_txq, int num)
5482{
02856a3b 5483 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
3f518509
MW
5484 /* Update number of occupied aggregated Tx descriptors */
5485 int cpu = smp_processor_id();
cdcfeb0f
YM
5486 u32 val = mvpp2_read_relaxed(priv,
5487 MVPP2_AGGR_TXQ_STATUS_REG(cpu));
3f518509
MW
5488
5489 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
3f518509 5490
914365f1
YM
5491 if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
5492 return -ENOMEM;
5493 }
3f518509
MW
5494 return 0;
5495}
5496
e0af22d9
TP
5497/* Reserved Tx descriptors allocation request
5498 *
5499 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
5500 * only by mvpp2_tx(), so migration is disabled, using
5501 * smp_processor_id() is OK.
5502 */
3f518509
MW
5503static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
5504 struct mvpp2_tx_queue *txq, int num)
5505{
5506 u32 val;
a786841d 5507 int cpu = smp_processor_id();
3f518509
MW
5508
5509 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
cdcfeb0f 5510 mvpp2_percpu_write_relaxed(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
3f518509 5511
cdcfeb0f 5512 val = mvpp2_percpu_read_relaxed(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
3f518509
MW
5513
5514 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
5515}
5516
5517/* Check if there are enough reserved descriptors for transmission.
5518 * If not, request chunk of reserved descriptors and check again.
5519 */
5520static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
5521 struct mvpp2_tx_queue *txq,
5522 struct mvpp2_txq_pcpu *txq_pcpu,
5523 int num)
5524{
5525 int req, cpu, desc_count;
5526
5527 if (txq_pcpu->reserved_num >= num)
5528 return 0;
5529
5530 /* Not enough descriptors reserved! Update the reserved descriptor
5531 * count and check again.
5532 */
5533
5534 desc_count = 0;
5535 /* Compute total of used descriptors */
5536 for_each_present_cpu(cpu) {
5537 struct mvpp2_txq_pcpu *txq_pcpu_aux;
5538
5539 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
5540 desc_count += txq_pcpu_aux->count;
5541 desc_count += txq_pcpu_aux->reserved_num;
5542 }
5543
5544 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
5545 desc_count += req;
5546
5547 if (desc_count >
5548 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
5549 return -ENOMEM;
5550
5551 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
5552
5553 /* OK, the descriptor cound has been updated: check again. */
5554 if (txq_pcpu->reserved_num < num)
5555 return -ENOMEM;
5556 return 0;
5557}
5558
5559/* Release the last allocated Tx descriptor. Useful to handle DMA
5560 * mapping failures in the Tx path.
5561 */
5562static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
5563{
5564 if (txq->next_desc_to_proc == 0)
5565 txq->next_desc_to_proc = txq->last_desc - 1;
5566 else
5567 txq->next_desc_to_proc--;
5568}
5569
5570/* Set Tx descriptors fields relevant for CSUM calculation */
5571static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
5572 int ip_hdr_len, int l4_proto)
5573{
5574 u32 command;
5575
5576 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
5577 * G_L4_chk, L4_type required only for checksum calculation
5578 */
5579 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
5580 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
5581 command |= MVPP2_TXD_IP_CSUM_DISABLE;
5582
5583 if (l3_proto == swab16(ETH_P_IP)) {
5584 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
5585 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
5586 } else {
5587 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
5588 }
5589
5590 if (l4_proto == IPPROTO_TCP) {
5591 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
5592 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5593 } else if (l4_proto == IPPROTO_UDP) {
5594 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
5595 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5596 } else {
5597 command |= MVPP2_TXD_L4_CSUM_NOT;
5598 }
5599
5600 return command;
5601}
5602
5603/* Get number of sent descriptors and decrement counter.
5604 * The number of sent descriptors is returned.
5605 * Per-CPU access
e0af22d9
TP
5606 *
5607 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
5608 * (migration disabled) and from the TX completion tasklet (migration
5609 * disabled) so using smp_processor_id() is OK.
3f518509
MW
5610 */
5611static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
5612 struct mvpp2_tx_queue *txq)
5613{
5614 u32 val;
5615
5616 /* Reading status reg resets transmitted descriptor counter */
cdcfeb0f
YM
5617 val = mvpp2_percpu_read_relaxed(port->priv, smp_processor_id(),
5618 MVPP2_TXQ_SENT_REG(txq->id));
3f518509
MW
5619
5620 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
5621 MVPP2_TRANSMITTED_COUNT_OFFSET;
5622}
5623
e0af22d9
TP
5624/* Called through on_each_cpu(), so runs on all CPUs, with migration
5625 * disabled, therefore using smp_processor_id() is OK.
5626 */
3f518509
MW
5627static void mvpp2_txq_sent_counter_clear(void *arg)
5628{
5629 struct mvpp2_port *port = arg;
5630 int queue;
5631
09f83975 5632 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
5633 int id = port->txqs[queue]->id;
5634
a786841d
TP
5635 mvpp2_percpu_read(port->priv, smp_processor_id(),
5636 MVPP2_TXQ_SENT_REG(id));
3f518509
MW
5637 }
5638}
5639
5640/* Set max sizes for Tx queues */
5641static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
5642{
5643 u32 val, size, mtu;
5644 int txq, tx_port_num;
5645
5646 mtu = port->pkt_size * 8;
5647 if (mtu > MVPP2_TXP_MTU_MAX)
5648 mtu = MVPP2_TXP_MTU_MAX;
5649
5650 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
5651 mtu = 3 * mtu;
5652
5653 /* Indirect access to registers */
5654 tx_port_num = mvpp2_egress_port(port);
5655 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5656
5657 /* Set MTU */
5658 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
5659 val &= ~MVPP2_TXP_MTU_MAX;
5660 val |= mtu;
5661 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
5662
5663 /* TXP token size and all TXQs token size must be larger that MTU */
5664 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
5665 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
5666 if (size < mtu) {
5667 size = mtu;
5668 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
5669 val |= size;
5670 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5671 }
5672
09f83975 5673 for (txq = 0; txq < port->ntxqs; txq++) {
3f518509
MW
5674 val = mvpp2_read(port->priv,
5675 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
5676 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
5677
5678 if (size < mtu) {
5679 size = mtu;
5680 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
5681 val |= size;
5682 mvpp2_write(port->priv,
5683 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
5684 val);
5685 }
5686 }
5687}
5688
5689/* Set the number of packets that will be received before Rx interrupt
5690 * will be generated by HW.
5691 */
5692static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
d63f9e41 5693 struct mvpp2_rx_queue *rxq)
3f518509 5694{
a704bb5c 5695 int cpu = get_cpu();
a786841d 5696
f8b0d5f8
TP
5697 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
5698 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
3f518509 5699
a786841d
TP
5700 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5701 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
5702 rxq->pkts_coal);
a704bb5c
TP
5703
5704 put_cpu();
3f518509
MW
5705}
5706
213f428f
TP
5707/* For some reason in the LSP this is done on each CPU. Why ? */
5708static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
5709 struct mvpp2_tx_queue *txq)
5710{
5711 int cpu = get_cpu();
5712 u32 val;
5713
5714 if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
5715 txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
5716
5717 val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
5718 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5719 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
5720
5721 put_cpu();
5722}
5723
ab42676a
TP
5724static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
5725{
5726 u64 tmp = (u64)clk_hz * usec;
5727
5728 do_div(tmp, USEC_PER_SEC);
5729
5730 return tmp > U32_MAX ? U32_MAX : tmp;
5731}
5732
5733static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
5734{
5735 u64 tmp = (u64)cycles * USEC_PER_SEC;
5736
5737 do_div(tmp, clk_hz);
5738
5739 return tmp > U32_MAX ? U32_MAX : tmp;
5740}
5741
3f518509
MW
5742/* Set the time delay in usec before Rx interrupt */
5743static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
d63f9e41 5744 struct mvpp2_rx_queue *rxq)
3f518509 5745{
ab42676a
TP
5746 unsigned long freq = port->priv->tclk;
5747 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5748
5749 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
5750 rxq->time_coal =
5751 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
5752
5753 /* re-evaluate to get actual register value */
5754 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5755 }
3f518509 5756
3f518509 5757 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
3f518509
MW
5758}
5759
213f428f
TP
5760static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
5761{
5762 unsigned long freq = port->priv->tclk;
5763 u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5764
5765 if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
5766 port->tx_time_coal =
5767 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
5768
5769 /* re-evaluate to get actual register value */
5770 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5771 }
5772
5773 mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
5774}
5775
3f518509
MW
5776/* Free Tx queue skbuffs */
5777static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
5778 struct mvpp2_tx_queue *txq,
5779 struct mvpp2_txq_pcpu *txq_pcpu, int num)
5780{
5781 int i;
5782
5783 for (i = 0; i < num; i++) {
8354491c
TP
5784 struct mvpp2_txq_pcpu_buf *tx_buf =
5785 txq_pcpu->buffs + txq_pcpu->txq_get_index;
3f518509 5786
20920267
AT
5787 if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
5788 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
5789 tx_buf->size, DMA_TO_DEVICE);
36fb7435
TP
5790 if (tx_buf->skb)
5791 dev_kfree_skb_any(tx_buf->skb);
5792
5793 mvpp2_txq_inc_get(txq_pcpu);
3f518509
MW
5794 }
5795}
5796
5797static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
5798 u32 cause)
5799{
5800 int queue = fls(cause) - 1;
5801
5802 return port->rxqs[queue];
5803}
5804
5805static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
5806 u32 cause)
5807{
edc660fa 5808 int queue = fls(cause) - 1;
3f518509
MW
5809
5810 return port->txqs[queue];
5811}
5812
5813/* Handle end of transmission */
5814static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
5815 struct mvpp2_txq_pcpu *txq_pcpu)
5816{
5817 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
5818 int tx_done;
5819
5820 if (txq_pcpu->cpu != smp_processor_id())
5821 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
5822
5823 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5824 if (!tx_done)
5825 return;
5826 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
5827
5828 txq_pcpu->count -= tx_done;
5829
5830 if (netif_tx_queue_stopped(nq))
1d17db08 5831 if (txq_pcpu->count <= txq_pcpu->wake_threshold)
3f518509
MW
5832 netif_tx_wake_queue(nq);
5833}
5834
213f428f
TP
5835static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
5836 int cpu)
edc660fa
MW
5837{
5838 struct mvpp2_tx_queue *txq;
5839 struct mvpp2_txq_pcpu *txq_pcpu;
5840 unsigned int tx_todo = 0;
5841
5842 while (cause) {
5843 txq = mvpp2_get_tx_queue(port, cause);
5844 if (!txq)
5845 break;
5846
213f428f 5847 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
edc660fa
MW
5848
5849 if (txq_pcpu->count) {
5850 mvpp2_txq_done(port, txq, txq_pcpu);
5851 tx_todo += txq_pcpu->count;
5852 }
5853
5854 cause &= ~(1 << txq->log_id);
5855 }
5856 return tx_todo;
5857}
5858
3f518509
MW
5859/* Rx/Tx queue initialization/cleanup methods */
5860
5861/* Allocate and initialize descriptors for aggr TXQ */
5862static int mvpp2_aggr_txq_init(struct platform_device *pdev,
85affd7e 5863 struct mvpp2_tx_queue *aggr_txq, int cpu,
3f518509
MW
5864 struct mvpp2 *priv)
5865{
b02f31fb
TP
5866 u32 txq_dma;
5867
3f518509 5868 /* Allocate memory for TX descriptors */
a154f8e3 5869 aggr_txq->descs = dma_zalloc_coherent(&pdev->dev,
85affd7e 5870 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
20396136 5871 &aggr_txq->descs_dma, GFP_KERNEL);
3f518509
MW
5872 if (!aggr_txq->descs)
5873 return -ENOMEM;
5874
02856a3b 5875 aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
3f518509
MW
5876
5877 /* Aggr TXQ no reset WA */
5878 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
5879 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
5880
b02f31fb
TP
5881 /* Set Tx descriptors queue starting address indirect
5882 * access
5883 */
5884 if (priv->hw_version == MVPP21)
5885 txq_dma = aggr_txq->descs_dma;
5886 else
5887 txq_dma = aggr_txq->descs_dma >>
5888 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
5889
5890 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
85affd7e
AT
5891 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
5892 MVPP2_AGGR_TXQ_SIZE);
3f518509
MW
5893
5894 return 0;
5895}
5896
5897/* Create a specified Rx queue */
5898static int mvpp2_rxq_init(struct mvpp2_port *port,
5899 struct mvpp2_rx_queue *rxq)
5900
5901{
b02f31fb 5902 u32 rxq_dma;
a786841d 5903 int cpu;
b02f31fb 5904
3f518509
MW
5905 rxq->size = port->rx_ring_size;
5906
5907 /* Allocate memory for RX descriptors */
5908 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
5909 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
20396136 5910 &rxq->descs_dma, GFP_KERNEL);
3f518509
MW
5911 if (!rxq->descs)
5912 return -ENOMEM;
5913
3f518509
MW
5914 rxq->last_desc = rxq->size - 1;
5915
5916 /* Zero occupied and non-occupied counters - direct access */
5917 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
5918
5919 /* Set Rx descriptors queue starting address - indirect access */
a704bb5c 5920 cpu = get_cpu();
a786841d 5921 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
b02f31fb
TP
5922 if (port->priv->hw_version == MVPP21)
5923 rxq_dma = rxq->descs_dma;
5924 else
5925 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
a786841d
TP
5926 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
5927 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
5928 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
a704bb5c 5929 put_cpu();
3f518509
MW
5930
5931 /* Set Offset */
5932 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
5933
5934 /* Set coalescing pkts and time */
d63f9e41
TP
5935 mvpp2_rx_pkts_coal_set(port, rxq);
5936 mvpp2_rx_time_coal_set(port, rxq);
3f518509
MW
5937
5938 /* Add number of descriptors ready for receiving packets */
5939 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
5940
5941 return 0;
5942}
5943
5944/* Push packets received by the RXQ to BM pool */
5945static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
5946 struct mvpp2_rx_queue *rxq)
5947{
5948 int rx_received, i;
5949
5950 rx_received = mvpp2_rxq_received(port, rxq->id);
5951 if (!rx_received)
5952 return;
5953
5954 for (i = 0; i < rx_received; i++) {
5955 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
56b8aae9
TP
5956 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
5957 int pool;
5958
5959 pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
5960 MVPP2_RXD_BM_POOL_ID_OFFS;
3f518509 5961
7d7627ba 5962 mvpp2_bm_pool_put(port, pool,
ac3dd277
TP
5963 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
5964 mvpp2_rxdesc_cookie_get(port, rx_desc));
3f518509
MW
5965 }
5966 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
5967}
5968
5969/* Cleanup Rx queue */
5970static void mvpp2_rxq_deinit(struct mvpp2_port *port,
5971 struct mvpp2_rx_queue *rxq)
5972{
a786841d
TP
5973 int cpu;
5974
3f518509
MW
5975 mvpp2_rxq_drop_pkts(port, rxq);
5976
5977 if (rxq->descs)
5978 dma_free_coherent(port->dev->dev.parent,
5979 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
5980 rxq->descs,
20396136 5981 rxq->descs_dma);
3f518509
MW
5982
5983 rxq->descs = NULL;
5984 rxq->last_desc = 0;
5985 rxq->next_desc_to_proc = 0;
20396136 5986 rxq->descs_dma = 0;
3f518509
MW
5987
5988 /* Clear Rx descriptors queue starting address and size;
5989 * free descriptor number
5990 */
5991 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
a704bb5c 5992 cpu = get_cpu();
a786841d
TP
5993 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5994 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
5995 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
a704bb5c 5996 put_cpu();
3f518509
MW
5997}
5998
5999/* Create and initialize a Tx queue */
6000static int mvpp2_txq_init(struct mvpp2_port *port,
6001 struct mvpp2_tx_queue *txq)
6002{
6003 u32 val;
6004 int cpu, desc, desc_per_txq, tx_port_num;
6005 struct mvpp2_txq_pcpu *txq_pcpu;
6006
6007 txq->size = port->tx_ring_size;
6008
6009 /* Allocate memory for Tx descriptors */
6010 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
6011 txq->size * MVPP2_DESC_ALIGNED_SIZE,
20396136 6012 &txq->descs_dma, GFP_KERNEL);
3f518509
MW
6013 if (!txq->descs)
6014 return -ENOMEM;
6015
3f518509
MW
6016 txq->last_desc = txq->size - 1;
6017
6018 /* Set Tx descriptors queue starting address - indirect access */
a704bb5c 6019 cpu = get_cpu();
a786841d
TP
6020 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6021 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
6022 txq->descs_dma);
6023 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
6024 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
6025 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
6026 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
6027 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
6028 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
3f518509 6029 val &= ~MVPP2_TXQ_PENDING_MASK;
a786841d 6030 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
3f518509
MW
6031
6032 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
6033 * for each existing TXQ.
6034 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
6035 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
6036 */
6037 desc_per_txq = 16;
6038 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
6039 (txq->log_id * desc_per_txq);
6040
a786841d
TP
6041 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
6042 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
6043 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
a704bb5c 6044 put_cpu();
3f518509
MW
6045
6046 /* WRR / EJP configuration - indirect access */
6047 tx_port_num = mvpp2_egress_port(port);
6048 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
6049
6050 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
6051 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
6052 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
6053 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
6054 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
6055
6056 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
6057 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
6058 val);
6059
6060 for_each_present_cpu(cpu) {
6061 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6062 txq_pcpu->size = txq->size;
02c91ece
ME
6063 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
6064 sizeof(*txq_pcpu->buffs),
6065 GFP_KERNEL);
8354491c 6066 if (!txq_pcpu->buffs)
ba2d8d88 6067 return -ENOMEM;
3f518509
MW
6068
6069 txq_pcpu->count = 0;
6070 txq_pcpu->reserved_num = 0;
6071 txq_pcpu->txq_put_index = 0;
6072 txq_pcpu->txq_get_index = 0;
b70d4a51 6073 txq_pcpu->tso_headers = NULL;
186cd4d4 6074
1d17db08
AT
6075 txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
6076 txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;
6077
186cd4d4
AT
6078 txq_pcpu->tso_headers =
6079 dma_alloc_coherent(port->dev->dev.parent,
822eaf7c 6080 txq_pcpu->size * TSO_HEADER_SIZE,
186cd4d4
AT
6081 &txq_pcpu->tso_headers_dma,
6082 GFP_KERNEL);
6083 if (!txq_pcpu->tso_headers)
ba2d8d88 6084 return -ENOMEM;
3f518509
MW
6085 }
6086
6087 return 0;
6088}
6089
6090/* Free allocated TXQ resources */
6091static void mvpp2_txq_deinit(struct mvpp2_port *port,
6092 struct mvpp2_tx_queue *txq)
6093{
6094 struct mvpp2_txq_pcpu *txq_pcpu;
6095 int cpu;
6096
6097 for_each_present_cpu(cpu) {
6098 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
8354491c 6099 kfree(txq_pcpu->buffs);
186cd4d4 6100
b70d4a51
AT
6101 if (txq_pcpu->tso_headers)
6102 dma_free_coherent(port->dev->dev.parent,
6103 txq_pcpu->size * TSO_HEADER_SIZE,
6104 txq_pcpu->tso_headers,
6105 txq_pcpu->tso_headers_dma);
6106
6107 txq_pcpu->tso_headers = NULL;
3f518509
MW
6108 }
6109
6110 if (txq->descs)
6111 dma_free_coherent(port->dev->dev.parent,
6112 txq->size * MVPP2_DESC_ALIGNED_SIZE,
20396136 6113 txq->descs, txq->descs_dma);
3f518509
MW
6114
6115 txq->descs = NULL;
6116 txq->last_desc = 0;
6117 txq->next_desc_to_proc = 0;
20396136 6118 txq->descs_dma = 0;
3f518509
MW
6119
6120 /* Set minimum bandwidth for disabled TXQs */
6121 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
6122
6123 /* Set Tx descriptors queue starting address and size */
a704bb5c 6124 cpu = get_cpu();
a786841d
TP
6125 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6126 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
6127 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
a704bb5c 6128 put_cpu();
3f518509
MW
6129}
6130
6131/* Cleanup Tx ports */
6132static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
6133{
6134 struct mvpp2_txq_pcpu *txq_pcpu;
6135 int delay, pending, cpu;
6136 u32 val;
6137
a704bb5c 6138 cpu = get_cpu();
a786841d
TP
6139 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
6140 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
3f518509 6141 val |= MVPP2_TXQ_DRAIN_EN_MASK;
a786841d 6142 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
3f518509
MW
6143
6144 /* The napi queue has been stopped so wait for all packets
6145 * to be transmitted.
6146 */
6147 delay = 0;
6148 do {
6149 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
6150 netdev_warn(port->dev,
6151 "port %d: cleaning queue %d timed out\n",
6152 port->id, txq->log_id);
6153 break;
6154 }
6155 mdelay(1);
6156 delay++;
6157
a786841d
TP
6158 pending = mvpp2_percpu_read(port->priv, cpu,
6159 MVPP2_TXQ_PENDING_REG);
6160 pending &= MVPP2_TXQ_PENDING_MASK;
3f518509
MW
6161 } while (pending);
6162
6163 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
a786841d 6164 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
a704bb5c 6165 put_cpu();
3f518509
MW
6166
6167 for_each_present_cpu(cpu) {
6168 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6169
6170 /* Release all packets */
6171 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
6172
6173 /* Reset queue */
6174 txq_pcpu->count = 0;
6175 txq_pcpu->txq_put_index = 0;
6176 txq_pcpu->txq_get_index = 0;
6177 }
6178}
6179
6180/* Cleanup all Tx queues */
6181static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
6182{
6183 struct mvpp2_tx_queue *txq;
6184 int queue;
6185 u32 val;
6186
6187 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
6188
6189 /* Reset Tx ports and delete Tx queues */
6190 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
6191 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
6192
09f83975 6193 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
6194 txq = port->txqs[queue];
6195 mvpp2_txq_clean(port, txq);
6196 mvpp2_txq_deinit(port, txq);
6197 }
6198
6199 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
6200
6201 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
6202 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
6203}
6204
6205/* Cleanup all Rx queues */
6206static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
6207{
6208 int queue;
6209
09f83975 6210 for (queue = 0; queue < port->nrxqs; queue++)
3f518509
MW
6211 mvpp2_rxq_deinit(port, port->rxqs[queue]);
6212}
6213
6214/* Init all Rx queues for port */
6215static int mvpp2_setup_rxqs(struct mvpp2_port *port)
6216{
6217 int queue, err;
6218
09f83975 6219 for (queue = 0; queue < port->nrxqs; queue++) {
3f518509
MW
6220 err = mvpp2_rxq_init(port, port->rxqs[queue]);
6221 if (err)
6222 goto err_cleanup;
6223 }
6224 return 0;
6225
6226err_cleanup:
6227 mvpp2_cleanup_rxqs(port);
6228 return err;
6229}
6230
6231/* Init all tx queues for port */
6232static int mvpp2_setup_txqs(struct mvpp2_port *port)
6233{
6234 struct mvpp2_tx_queue *txq;
6235 int queue, err;
6236
09f83975 6237 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
6238 txq = port->txqs[queue];
6239 err = mvpp2_txq_init(port, txq);
6240 if (err)
6241 goto err_cleanup;
6242 }
6243
213f428f
TP
6244 if (port->has_tx_irqs) {
6245 mvpp2_tx_time_coal_set(port);
6246 for (queue = 0; queue < port->ntxqs; queue++) {
6247 txq = port->txqs[queue];
6248 mvpp2_tx_pkts_coal_set(port, txq);
6249 }
6250 }
6251
3f518509
MW
6252 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
6253 return 0;
6254
6255err_cleanup:
6256 mvpp2_cleanup_txqs(port);
6257 return err;
6258}
6259
6260/* The callback for per-port interrupt */
6261static irqreturn_t mvpp2_isr(int irq, void *dev_id)
6262{
591f4cfa 6263 struct mvpp2_queue_vector *qv = dev_id;
3f518509 6264
591f4cfa 6265 mvpp2_qvec_interrupt_disable(qv);
3f518509 6266
591f4cfa 6267 napi_schedule(&qv->napi);
3f518509
MW
6268
6269 return IRQ_HANDLED;
6270}
6271
fd3651b2
AT
6272/* Per-port interrupt for link status changes */
6273static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
6274{
6275 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
6276 struct net_device *dev = port->dev;
6277 bool event = false, link = false;
6278 u32 val;
6279
6280 mvpp22_gop_mask_irq(port);
6281
6282 if (port->gop_id == 0 &&
6283 port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
6284 val = readl(port->base + MVPP22_XLG_INT_STAT);
6285 if (val & MVPP22_XLG_INT_STAT_LINK) {
6286 event = true;
6287 val = readl(port->base + MVPP22_XLG_STATUS);
6288 if (val & MVPP22_XLG_STATUS_LINK_UP)
6289 link = true;
6290 }
6291 } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
d97c9f4a 6292 port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
6293 port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
6294 port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
fd3651b2
AT
6295 val = readl(port->base + MVPP22_GMAC_INT_STAT);
6296 if (val & MVPP22_GMAC_INT_STAT_LINK) {
6297 event = true;
6298 val = readl(port->base + MVPP2_GMAC_STATUS0);
6299 if (val & MVPP2_GMAC_STATUS0_LINK_UP)
6300 link = true;
6301 }
6302 }
6303
4bb04326
AT
6304 if (port->phylink) {
6305 phylink_mac_change(port->phylink, link);
6306 goto handled;
6307 }
6308
fd3651b2
AT
6309 if (!netif_running(dev) || !event)
6310 goto handled;
6311
6312 if (link) {
6313 mvpp2_interrupts_enable(port);
6314
6315 mvpp2_egress_enable(port);
6316 mvpp2_ingress_enable(port);
6317 netif_carrier_on(dev);
6318 netif_tx_wake_all_queues(dev);
6319 } else {
6320 netif_tx_stop_all_queues(dev);
6321 netif_carrier_off(dev);
6322 mvpp2_ingress_disable(port);
6323 mvpp2_egress_disable(port);
6324
6325 mvpp2_interrupts_disable(port);
6326 }
6327
6328handled:
6329 mvpp22_gop_unmask_irq(port);
6330 return IRQ_HANDLED;
6331}
6332
edc660fa
MW
6333static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
6334{
6335 ktime_t interval;
6336
6337 if (!port_pcpu->timer_scheduled) {
6338 port_pcpu->timer_scheduled = true;
8b0e1953 6339 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
edc660fa
MW
6340 hrtimer_start(&port_pcpu->tx_done_timer, interval,
6341 HRTIMER_MODE_REL_PINNED);
6342 }
6343}
6344
6345static void mvpp2_tx_proc_cb(unsigned long data)
6346{
6347 struct net_device *dev = (struct net_device *)data;
6348 struct mvpp2_port *port = netdev_priv(dev);
6349 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6350 unsigned int tx_todo, cause;
6351
6352 if (!netif_running(dev))
6353 return;
6354 port_pcpu->timer_scheduled = false;
6355
6356 /* Process all the Tx queues */
09f83975 6357 cause = (1 << port->ntxqs) - 1;
213f428f 6358 tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
edc660fa
MW
6359
6360 /* Set the timer in case not all the packets were processed */
6361 if (tx_todo)
6362 mvpp2_timer_set(port_pcpu);
6363}
6364
6365static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
6366{
6367 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
6368 struct mvpp2_port_pcpu,
6369 tx_done_timer);
6370
6371 tasklet_schedule(&port_pcpu->tx_done_tasklet);
6372
6373 return HRTIMER_NORESTART;
6374}
6375
3f518509
MW
6376/* Main RX/TX processing routines */
6377
6378/* Display more error info */
6379static void mvpp2_rx_error(struct mvpp2_port *port,
6380 struct mvpp2_rx_desc *rx_desc)
6381{
ac3dd277
TP
6382 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6383 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
3f518509
MW
6384
6385 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
6386 case MVPP2_RXD_ERR_CRC:
ac3dd277
TP
6387 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
6388 status, sz);
3f518509
MW
6389 break;
6390 case MVPP2_RXD_ERR_OVERRUN:
ac3dd277
TP
6391 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
6392 status, sz);
3f518509
MW
6393 break;
6394 case MVPP2_RXD_ERR_RESOURCE:
ac3dd277
TP
6395 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
6396 status, sz);
3f518509
MW
6397 break;
6398 }
6399}
6400
6401/* Handle RX checksum offload */
6402static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
6403 struct sk_buff *skb)
6404{
6405 if (((status & MVPP2_RXD_L3_IP4) &&
6406 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
6407 (status & MVPP2_RXD_L3_IP6))
6408 if (((status & MVPP2_RXD_L4_UDP) ||
6409 (status & MVPP2_RXD_L4_TCP)) &&
6410 (status & MVPP2_RXD_L4_CSUM_OK)) {
6411 skb->csum = 0;
6412 skb->ip_summed = CHECKSUM_UNNECESSARY;
6413 return;
6414 }
6415
6416 skb->ip_summed = CHECKSUM_NONE;
6417}
6418
6419/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
6420static int mvpp2_rx_refill(struct mvpp2_port *port,
56b8aae9 6421 struct mvpp2_bm_pool *bm_pool, int pool)
3f518509 6422{
20396136 6423 dma_addr_t dma_addr;
4e4a105f 6424 phys_addr_t phys_addr;
0e037281 6425 void *buf;
3f518509 6426
3f518509 6427 /* No recycle or too many buffers are in use, so allocate a new skb */
4e4a105f
TP
6428 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
6429 GFP_ATOMIC);
0e037281 6430 if (!buf)
3f518509
MW
6431 return -ENOMEM;
6432
7d7627ba 6433 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
7ef7e1d9 6434
3f518509
MW
6435 return 0;
6436}
6437
6438/* Handle tx checksum */
6439static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
6440{
6441 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6442 int ip_hdr_len = 0;
6443 u8 l4_proto;
6444
6445 if (skb->protocol == htons(ETH_P_IP)) {
6446 struct iphdr *ip4h = ip_hdr(skb);
6447
6448 /* Calculate IPv4 checksum and L4 checksum */
6449 ip_hdr_len = ip4h->ihl;
6450 l4_proto = ip4h->protocol;
6451 } else if (skb->protocol == htons(ETH_P_IPV6)) {
6452 struct ipv6hdr *ip6h = ipv6_hdr(skb);
6453
6454 /* Read l4_protocol from one of IPv6 extra headers */
6455 if (skb_network_header_len(skb) > 0)
6456 ip_hdr_len = (skb_network_header_len(skb) >> 2);
6457 l4_proto = ip6h->nexthdr;
6458 } else {
6459 return MVPP2_TXD_L4_CSUM_NOT;
6460 }
6461
6462 return mvpp2_txq_desc_csum(skb_network_offset(skb),
6463 skb->protocol, ip_hdr_len, l4_proto);
6464 }
6465
6466 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
6467}
6468
3f518509 6469/* Main rx processing */
591f4cfa
TP
6470static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
6471 int rx_todo, struct mvpp2_rx_queue *rxq)
3f518509
MW
6472{
6473 struct net_device *dev = port->dev;
b5015854
MW
6474 int rx_received;
6475 int rx_done = 0;
3f518509
MW
6476 u32 rcvd_pkts = 0;
6477 u32 rcvd_bytes = 0;
6478
6479 /* Get number of received packets and clamp the to-do */
6480 rx_received = mvpp2_rxq_received(port, rxq->id);
6481 if (rx_todo > rx_received)
6482 rx_todo = rx_received;
6483
b5015854 6484 while (rx_done < rx_todo) {
3f518509
MW
6485 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
6486 struct mvpp2_bm_pool *bm_pool;
6487 struct sk_buff *skb;
0e037281 6488 unsigned int frag_size;
20396136 6489 dma_addr_t dma_addr;
ac3dd277 6490 phys_addr_t phys_addr;
56b8aae9 6491 u32 rx_status;
3f518509 6492 int pool, rx_bytes, err;
0e037281 6493 void *data;
3f518509 6494
b5015854 6495 rx_done++;
ac3dd277
TP
6496 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
6497 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
6498 rx_bytes -= MVPP2_MH_SIZE;
6499 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
6500 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
6501 data = (void *)phys_to_virt(phys_addr);
6502
56b8aae9
TP
6503 pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6504 MVPP2_RXD_BM_POOL_ID_OFFS;
3f518509 6505 bm_pool = &port->priv->bm_pools[pool];
3f518509
MW
6506
6507 /* In case of an error, release the requested buffer pointer
6508 * to the Buffer Manager. This request process is controlled
6509 * by the hardware, and the information about the buffer is
6510 * comprised by the RX descriptor.
6511 */
6512 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
8a52488b 6513err_drop_frame:
3f518509
MW
6514 dev->stats.rx_errors++;
6515 mvpp2_rx_error(port, rx_desc);
b5015854 6516 /* Return the buffer to the pool */
7d7627ba 6517 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
3f518509
MW
6518 continue;
6519 }
6520
0e037281
TP
6521 if (bm_pool->frag_size > PAGE_SIZE)
6522 frag_size = 0;
6523 else
6524 frag_size = bm_pool->frag_size;
6525
6526 skb = build_skb(data, frag_size);
6527 if (!skb) {
6528 netdev_warn(port->dev, "skb build failed\n");
6529 goto err_drop_frame;
6530 }
3f518509 6531
56b8aae9 6532 err = mvpp2_rx_refill(port, bm_pool, pool);
b5015854
MW
6533 if (err) {
6534 netdev_err(port->dev, "failed to refill BM pools\n");
6535 goto err_drop_frame;
6536 }
6537
20396136 6538 dma_unmap_single(dev->dev.parent, dma_addr,
4229d502
MW
6539 bm_pool->buf_size, DMA_FROM_DEVICE);
6540
3f518509
MW
6541 rcvd_pkts++;
6542 rcvd_bytes += rx_bytes;
3f518509 6543
0e037281 6544 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
3f518509
MW
6545 skb_put(skb, rx_bytes);
6546 skb->protocol = eth_type_trans(skb, dev);
6547 mvpp2_rx_csum(port, rx_status, skb);
6548
591f4cfa 6549 napi_gro_receive(napi, skb);
3f518509
MW
6550 }
6551
6552 if (rcvd_pkts) {
6553 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
6554
6555 u64_stats_update_begin(&stats->syncp);
6556 stats->rx_packets += rcvd_pkts;
6557 stats->rx_bytes += rcvd_bytes;
6558 u64_stats_update_end(&stats->syncp);
6559 }
6560
6561 /* Update Rx queue management counters */
6562 wmb();
b5015854 6563 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
3f518509
MW
6564
6565 return rx_todo;
6566}
6567
6568static inline void
ac3dd277 6569tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
3f518509
MW
6570 struct mvpp2_tx_desc *desc)
6571{
20920267
AT
6572 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6573
ac3dd277
TP
6574 dma_addr_t buf_dma_addr =
6575 mvpp2_txdesc_dma_addr_get(port, desc);
6576 size_t buf_sz =
6577 mvpp2_txdesc_size_get(port, desc);
20920267
AT
6578 if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
6579 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
6580 buf_sz, DMA_TO_DEVICE);
3f518509
MW
6581 mvpp2_txq_desc_put(txq);
6582}
6583
6584/* Handle tx fragmentation processing */
6585static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
6586 struct mvpp2_tx_queue *aggr_txq,
6587 struct mvpp2_tx_queue *txq)
6588{
6589 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6590 struct mvpp2_tx_desc *tx_desc;
6591 int i;
20396136 6592 dma_addr_t buf_dma_addr;
3f518509
MW
6593
6594 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6595 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6596 void *addr = page_address(frag->page.p) + frag->page_offset;
6597
6598 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
ac3dd277
TP
6599 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6600 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
3f518509 6601
20396136 6602 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
ac3dd277
TP
6603 frag->size,
6604 DMA_TO_DEVICE);
20396136 6605 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
3f518509 6606 mvpp2_txq_desc_put(txq);
32bae631 6607 goto cleanup;
3f518509
MW
6608 }
6609
6eb5d375 6610 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
3f518509
MW
6611
6612 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
6613 /* Last descriptor */
ac3dd277
TP
6614 mvpp2_txdesc_cmd_set(port, tx_desc,
6615 MVPP2_TXD_L_DESC);
6616 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
3f518509
MW
6617 } else {
6618 /* Descriptor in the middle: Not First, Not Last */
ac3dd277
TP
6619 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6620 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
3f518509
MW
6621 }
6622 }
6623
6624 return 0;
32bae631 6625cleanup:
3f518509
MW
6626 /* Release all descriptors that were used to map fragments of
6627 * this packet, as well as the corresponding DMA mappings
6628 */
6629 for (i = i - 1; i >= 0; i--) {
6630 tx_desc = txq->descs + i;
ac3dd277 6631 tx_desc_unmap_put(port, txq, tx_desc);
3f518509
MW
6632 }
6633
6634 return -ENOMEM;
6635}
6636
186cd4d4
AT
6637static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
6638 struct net_device *dev,
6639 struct mvpp2_tx_queue *txq,
6640 struct mvpp2_tx_queue *aggr_txq,
6641 struct mvpp2_txq_pcpu *txq_pcpu,
6642 int hdr_sz)
6643{
6644 struct mvpp2_port *port = netdev_priv(dev);
6645 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6646 dma_addr_t addr;
6647
6648 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6649 mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
6650
6651 addr = txq_pcpu->tso_headers_dma +
6652 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6eb5d375 6653 mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
186cd4d4
AT
6654
6655 mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
6656 MVPP2_TXD_F_DESC |
6657 MVPP2_TXD_PADDING_DISABLE);
6658 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6659}
6660
6661static inline int mvpp2_tso_put_data(struct sk_buff *skb,
6662 struct net_device *dev, struct tso_t *tso,
6663 struct mvpp2_tx_queue *txq,
6664 struct mvpp2_tx_queue *aggr_txq,
6665 struct mvpp2_txq_pcpu *txq_pcpu,
6666 int sz, bool left, bool last)
6667{
6668 struct mvpp2_port *port = netdev_priv(dev);
6669 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6670 dma_addr_t buf_dma_addr;
6671
6672 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6673 mvpp2_txdesc_size_set(port, tx_desc, sz);
6674
6675 buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
6676 DMA_TO_DEVICE);
6677 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
6678 mvpp2_txq_desc_put(txq);
6679 return -ENOMEM;
6680 }
6681
6eb5d375 6682 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
186cd4d4
AT
6683
6684 if (!left) {
6685 mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
6686 if (last) {
6687 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
6688 return 0;
6689 }
6690 } else {
6691 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6692 }
6693
6694 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6695 return 0;
6696}
6697
6698static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
6699 struct mvpp2_tx_queue *txq,
6700 struct mvpp2_tx_queue *aggr_txq,
6701 struct mvpp2_txq_pcpu *txq_pcpu)
6702{
6703 struct mvpp2_port *port = netdev_priv(dev);
6704 struct tso_t tso;
6705 int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
6706 int i, len, descs = 0;
6707
6708 /* Check number of available descriptors */
6709 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
6710 tso_count_descs(skb)) ||
6711 mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
6712 tso_count_descs(skb)))
6713 return 0;
6714
6715 tso_start(skb, &tso);
6716 len = skb->len - hdr_sz;
6717 while (len > 0) {
6718 int left = min_t(int, skb_shinfo(skb)->gso_size, len);
6719 char *hdr = txq_pcpu->tso_headers +
6720 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6721
6722 len -= left;
6723 descs++;
6724
6725 tso_build_hdr(skb, hdr, &tso, left, len == 0);
6726 mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
6727
6728 while (left > 0) {
6729 int sz = min_t(int, tso.size, left);
6730 left -= sz;
6731 descs++;
6732
6733 if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
6734 txq_pcpu, sz, left, len == 0))
6735 goto release;
6736 tso_build_data(skb, &tso, sz);
6737 }
6738 }
6739
6740 return descs;
6741
6742release:
6743 for (i = descs - 1; i >= 0; i--) {
6744 struct mvpp2_tx_desc *tx_desc = txq->descs + i;
6745 tx_desc_unmap_put(port, txq, tx_desc);
6746 }
6747 return 0;
6748}
6749
3f518509
MW
6750/* Main tx processing */
6751static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
6752{
6753 struct mvpp2_port *port = netdev_priv(dev);
6754 struct mvpp2_tx_queue *txq, *aggr_txq;
6755 struct mvpp2_txq_pcpu *txq_pcpu;
6756 struct mvpp2_tx_desc *tx_desc;
20396136 6757 dma_addr_t buf_dma_addr;
3f518509
MW
6758 int frags = 0;
6759 u16 txq_id;
6760 u32 tx_cmd;
6761
6762 txq_id = skb_get_queue_mapping(skb);
6763 txq = port->txqs[txq_id];
6764 txq_pcpu = this_cpu_ptr(txq->pcpu);
6765 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
6766
186cd4d4
AT
6767 if (skb_is_gso(skb)) {
6768 frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
6769 goto out;
6770 }
3f518509
MW
6771 frags = skb_shinfo(skb)->nr_frags + 1;
6772
6773 /* Check number of available descriptors */
6774 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
6775 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
6776 txq_pcpu, frags)) {
6777 frags = 0;
6778 goto out;
6779 }
6780
6781 /* Get a descriptor for the first part of the packet */
6782 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
ac3dd277
TP
6783 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6784 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
3f518509 6785
20396136 6786 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
ac3dd277 6787 skb_headlen(skb), DMA_TO_DEVICE);
20396136 6788 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
3f518509
MW
6789 mvpp2_txq_desc_put(txq);
6790 frags = 0;
6791 goto out;
6792 }
ac3dd277 6793
6eb5d375 6794 mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
3f518509
MW
6795
6796 tx_cmd = mvpp2_skb_tx_csum(port, skb);
6797
6798 if (frags == 1) {
6799 /* First and Last descriptor */
6800 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
ac3dd277
TP
6801 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6802 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
3f518509
MW
6803 } else {
6804 /* First but not Last */
6805 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
ac3dd277
TP
6806 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6807 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
3f518509
MW
6808
6809 /* Continue with other skb fragments */
6810 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
ac3dd277 6811 tx_desc_unmap_put(port, txq, tx_desc);
3f518509 6812 frags = 0;
3f518509
MW
6813 }
6814 }
6815
3f518509
MW
6816out:
6817 if (frags > 0) {
6818 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
186cd4d4
AT
6819 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
6820
6821 txq_pcpu->reserved_num -= frags;
6822 txq_pcpu->count += frags;
6823 aggr_txq->count += frags;
6824
6825 /* Enable transmit */
6826 wmb();
6827 mvpp2_aggr_txq_pend_desc_add(port, frags);
6828
1d17db08 6829 if (txq_pcpu->count >= txq_pcpu->stop_threshold)
186cd4d4 6830 netif_tx_stop_queue(nq);
3f518509
MW
6831
6832 u64_stats_update_begin(&stats->syncp);
6833 stats->tx_packets++;
6834 stats->tx_bytes += skb->len;
6835 u64_stats_update_end(&stats->syncp);
6836 } else {
6837 dev->stats.tx_dropped++;
6838 dev_kfree_skb_any(skb);
6839 }
6840
edc660fa 6841 /* Finalize TX processing */
082297e6 6842 if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
edc660fa
MW
6843 mvpp2_txq_done(port, txq, txq_pcpu);
6844
6845 /* Set the timer in case not all frags were processed */
213f428f
TP
6846 if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
6847 txq_pcpu->count > 0) {
edc660fa
MW
6848 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6849
6850 mvpp2_timer_set(port_pcpu);
6851 }
6852
3f518509
MW
6853 return NETDEV_TX_OK;
6854}
6855
6856static inline void mvpp2_cause_error(struct net_device *dev, int cause)
6857{
6858 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
6859 netdev_err(dev, "FCS error\n");
6860 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
6861 netdev_err(dev, "rx fifo overrun error\n");
6862 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
6863 netdev_err(dev, "tx fifo underrun error\n");
6864}
6865
edc660fa 6866static int mvpp2_poll(struct napi_struct *napi, int budget)
3f518509 6867{
213f428f 6868 u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
edc660fa
MW
6869 int rx_done = 0;
6870 struct mvpp2_port *port = netdev_priv(napi->dev);
591f4cfa 6871 struct mvpp2_queue_vector *qv;
a786841d 6872 int cpu = smp_processor_id();
3f518509 6873
591f4cfa
TP
6874 qv = container_of(napi, struct mvpp2_queue_vector, napi);
6875
3f518509
MW
6876 /* Rx/Tx cause register
6877 *
6878 * Bits 0-15: each bit indicates received packets on the Rx queue
6879 * (bit 0 is for Rx queue 0).
6880 *
6881 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
6882 * (bit 16 is for Tx queue 0).
6883 *
6884 * Each CPU has its own Rx/Tx cause register
6885 */
cdcfeb0f
YM
6886 cause_rx_tx = mvpp2_percpu_read_relaxed(port->priv, qv->sw_thread_id,
6887 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
3f518509 6888
213f428f 6889 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
3f518509
MW
6890 if (cause_misc) {
6891 mvpp2_cause_error(port->dev, cause_misc);
6892
6893 /* Clear the cause register */
6894 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
a786841d
TP
6895 mvpp2_percpu_write(port->priv, cpu,
6896 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
6897 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
3f518509
MW
6898 }
6899
213f428f
TP
6900 cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
6901 if (cause_tx) {
6902 cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
6903 mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
6904 }
3f518509
MW
6905
6906 /* Process RX packets */
213f428f
TP
6907 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
6908 cause_rx <<= qv->first_rxq;
591f4cfa 6909 cause_rx |= qv->pending_cause_rx;
3f518509
MW
6910 while (cause_rx && budget > 0) {
6911 int count;
6912 struct mvpp2_rx_queue *rxq;
6913
6914 rxq = mvpp2_get_rx_queue(port, cause_rx);
6915 if (!rxq)
6916 break;
6917
591f4cfa 6918 count = mvpp2_rx(port, napi, budget, rxq);
3f518509
MW
6919 rx_done += count;
6920 budget -= count;
6921 if (budget > 0) {
6922 /* Clear the bit associated to this Rx queue
6923 * so that next iteration will continue from
6924 * the next Rx queue.
6925 */
6926 cause_rx &= ~(1 << rxq->logic_rxq);
6927 }
6928 }
6929
6930 if (budget > 0) {
6931 cause_rx = 0;
6ad20165 6932 napi_complete_done(napi, rx_done);
3f518509 6933
591f4cfa 6934 mvpp2_qvec_interrupt_enable(qv);
3f518509 6935 }
591f4cfa 6936 qv->pending_cause_rx = cause_rx;
3f518509
MW
6937 return rx_done;
6938}
6939
4bb04326 6940static void mvpp22_mode_reconfigure(struct mvpp2_port *port)
3f518509 6941{
4bb04326
AT
6942 u32 ctrl3;
6943
6944 /* comphy reconfiguration */
6945 mvpp22_comphy_init(port);
6946
6947 /* gop reconfiguration */
6948 mvpp22_gop_init(port);
6949
6950 /* Only GOP port 0 has an XLG MAC */
6951 if (port->gop_id == 0) {
6952 ctrl3 = readl(port->base + MVPP22_XLG_CTRL3_REG);
6953 ctrl3 &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
6954
6955 if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
6956 port->phy_interface == PHY_INTERFACE_MODE_10GKR)
6957 ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
6958 else
6959 ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
6960
6961 writel(ctrl3, port->base + MVPP22_XLG_CTRL3_REG);
6962 }
8e07269d 6963
76eb1b1d
SC
6964 if (port->gop_id == 0 &&
6965 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
6966 port->phy_interface == PHY_INTERFACE_MODE_10GKR))
6967 mvpp2_xlg_max_rx_size_set(port);
6968 else
6969 mvpp2_gmac_max_rx_size_set(port);
4bb04326
AT
6970}
6971
6972/* Set hw internals when starting port */
6973static void mvpp2_start_dev(struct mvpp2_port *port)
6974{
6975 int i;
76eb1b1d 6976
3f518509
MW
6977 mvpp2_txp_max_tx_size_set(port);
6978
591f4cfa
TP
6979 for (i = 0; i < port->nqvecs; i++)
6980 napi_enable(&port->qvecs[i].napi);
3f518509
MW
6981
6982 /* Enable interrupts on all CPUs */
6983 mvpp2_interrupts_enable(port);
6984
4bb04326
AT
6985 if (port->priv->hw_version == MVPP22)
6986 mvpp22_mode_reconfigure(port);
6987
6988 if (port->phylink) {
6989 phylink_start(port->phylink);
6990 } else {
6991 /* Phylink isn't used as of now for ACPI, so the MAC has to be
6992 * configured manually when the interface is started. This will
6993 * be removed as soon as the phylink ACPI support lands in.
6994 */
6995 struct phylink_link_state state = {
6996 .interface = port->phy_interface,
6997 .link = 1,
6998 };
6999 mvpp2_mac_config(port->dev, MLO_AN_INBAND, &state);
542897d9 7000 }
f84bf386 7001
3f518509
MW
7002 netif_tx_start_all_queues(port->dev);
7003}
7004
7005/* Set hw internals when stopping port */
7006static void mvpp2_stop_dev(struct mvpp2_port *port)
7007{
591f4cfa 7008 int i;
8e07269d 7009
3f518509
MW
7010 /* Disable interrupts on all CPUs */
7011 mvpp2_interrupts_disable(port);
7012
591f4cfa
TP
7013 for (i = 0; i < port->nqvecs; i++)
7014 napi_disable(&port->qvecs[i].napi);
3f518509 7015
4bb04326
AT
7016 if (port->phylink)
7017 phylink_stop(port->phylink);
542897d9 7018 phy_power_off(port->comphy);
3f518509
MW
7019}
7020
3f518509
MW
7021static int mvpp2_check_ringparam_valid(struct net_device *dev,
7022 struct ethtool_ringparam *ring)
7023{
7024 u16 new_rx_pending = ring->rx_pending;
7025 u16 new_tx_pending = ring->tx_pending;
7026
7027 if (ring->rx_pending == 0 || ring->tx_pending == 0)
7028 return -EINVAL;
7029
7cf87e4a
YM
7030 if (ring->rx_pending > MVPP2_MAX_RXD_MAX)
7031 new_rx_pending = MVPP2_MAX_RXD_MAX;
3f518509
MW
7032 else if (!IS_ALIGNED(ring->rx_pending, 16))
7033 new_rx_pending = ALIGN(ring->rx_pending, 16);
7034
7cf87e4a
YM
7035 if (ring->tx_pending > MVPP2_MAX_TXD_MAX)
7036 new_tx_pending = MVPP2_MAX_TXD_MAX;
3f518509
MW
7037 else if (!IS_ALIGNED(ring->tx_pending, 32))
7038 new_tx_pending = ALIGN(ring->tx_pending, 32);
7039
76e583c5
AT
7040 /* The Tx ring size cannot be smaller than the minimum number of
7041 * descriptors needed for TSO.
7042 */
7043 if (new_tx_pending < MVPP2_MAX_SKB_DESCS)
7044 new_tx_pending = ALIGN(MVPP2_MAX_SKB_DESCS, 32);
7045
3f518509
MW
7046 if (ring->rx_pending != new_rx_pending) {
7047 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
7048 ring->rx_pending, new_rx_pending);
7049 ring->rx_pending = new_rx_pending;
7050 }
7051
7052 if (ring->tx_pending != new_tx_pending) {
7053 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
7054 ring->tx_pending, new_tx_pending);
7055 ring->tx_pending = new_tx_pending;
7056 }
7057
7058 return 0;
7059}
7060
26975821 7061static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
3f518509
MW
7062{
7063 u32 mac_addr_l, mac_addr_m, mac_addr_h;
7064
7065 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
7066 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
7067 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
7068 addr[0] = (mac_addr_h >> 24) & 0xFF;
7069 addr[1] = (mac_addr_h >> 16) & 0xFF;
7070 addr[2] = (mac_addr_h >> 8) & 0xFF;
7071 addr[3] = mac_addr_h & 0xFF;
7072 addr[4] = mac_addr_m & 0xFF;
7073 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
7074}
7075
591f4cfa
TP
7076static int mvpp2_irqs_init(struct mvpp2_port *port)
7077{
7078 int err, i;
7079
7080 for (i = 0; i < port->nqvecs; i++) {
7081 struct mvpp2_queue_vector *qv = port->qvecs + i;
7082
13c249a9
MZ
7083 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
7084 irq_set_status_flags(qv->irq, IRQ_NO_BALANCING);
7085
591f4cfa
TP
7086 err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
7087 if (err)
7088 goto err;
213f428f
TP
7089
7090 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
7091 irq_set_affinity_hint(qv->irq,
7092 cpumask_of(qv->sw_thread_id));
591f4cfa
TP
7093 }
7094
7095 return 0;
7096err:
7097 for (i = 0; i < port->nqvecs; i++) {
7098 struct mvpp2_queue_vector *qv = port->qvecs + i;
7099
213f428f 7100 irq_set_affinity_hint(qv->irq, NULL);
591f4cfa
TP
7101 free_irq(qv->irq, qv);
7102 }
7103
7104 return err;
7105}
7106
7107static void mvpp2_irqs_deinit(struct mvpp2_port *port)
7108{
7109 int i;
7110
7111 for (i = 0; i < port->nqvecs; i++) {
7112 struct mvpp2_queue_vector *qv = port->qvecs + i;
7113
213f428f 7114 irq_set_affinity_hint(qv->irq, NULL);
13c249a9 7115 irq_clear_status_flags(qv->irq, IRQ_NO_BALANCING);
591f4cfa
TP
7116 free_irq(qv->irq, qv);
7117 }
7118}
7119
1d7d15d7
AT
7120static void mvpp22_init_rss(struct mvpp2_port *port)
7121{
7122 struct mvpp2 *priv = port->priv;
7123 int i;
7124
7125 /* Set the table width: replace the whole classifier Rx queue number
7126 * with the ones configured in RSS table entries.
7127 */
7128 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_TABLE(0));
7129 mvpp2_write(priv, MVPP22_RSS_WIDTH, 8);
7130
7131 /* Loop through the classifier Rx Queues and map them to a RSS table.
7132 * Map them all to the first table (0) by default.
7133 */
7134 for (i = 0; i < MVPP2_CLS_RX_QUEUES; i++) {
7135 mvpp2_write(priv, MVPP22_RSS_INDEX, MVPP22_RSS_INDEX_QUEUE(i));
7136 mvpp2_write(priv, MVPP22_RSS_TABLE,
7137 MVPP22_RSS_TABLE_POINTER(0));
7138 }
7139
7140 /* Configure the first table to evenly distribute the packets across
7141 * real Rx Queues. The table entries map a hash to an port Rx Queue.
7142 */
7143 for (i = 0; i < MVPP22_RSS_TABLE_ENTRIES; i++) {
7144 u32 sel = MVPP22_RSS_INDEX_TABLE(0) |
7145 MVPP22_RSS_INDEX_TABLE_ENTRY(i);
7146 mvpp2_write(priv, MVPP22_RSS_INDEX, sel);
7147
7148 mvpp2_write(priv, MVPP22_RSS_TABLE_ENTRY, i % port->nrxqs);
7149 }
7150
7151}
7152
3f518509
MW
7153static int mvpp2_open(struct net_device *dev)
7154{
7155 struct mvpp2_port *port = netdev_priv(dev);
fd3651b2 7156 struct mvpp2 *priv = port->priv;
3f518509
MW
7157 unsigned char mac_bcast[ETH_ALEN] = {
7158 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
4bb04326 7159 bool valid = false;
3f518509
MW
7160 int err;
7161
ce2a27c7 7162 err = mvpp2_prs_mac_da_accept(port, mac_bcast, true);
3f518509
MW
7163 if (err) {
7164 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
7165 return err;
7166 }
ce2a27c7 7167 err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, true);
3f518509 7168 if (err) {
ce2a27c7 7169 netdev_err(dev, "mvpp2_prs_mac_da_accept own addr failed\n");
3f518509
MW
7170 return err;
7171 }
7172 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
7173 if (err) {
7174 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
7175 return err;
7176 }
7177 err = mvpp2_prs_def_flow(port);
7178 if (err) {
7179 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
7180 return err;
7181 }
7182
7183 /* Allocate the Rx/Tx queues */
7184 err = mvpp2_setup_rxqs(port);
7185 if (err) {
7186 netdev_err(port->dev, "cannot allocate Rx queues\n");
7187 return err;
7188 }
7189
7190 err = mvpp2_setup_txqs(port);
7191 if (err) {
7192 netdev_err(port->dev, "cannot allocate Tx queues\n");
7193 goto err_cleanup_rxqs;
7194 }
7195
591f4cfa 7196 err = mvpp2_irqs_init(port);
3f518509 7197 if (err) {
591f4cfa 7198 netdev_err(port->dev, "cannot init IRQs\n");
3f518509
MW
7199 goto err_cleanup_txqs;
7200 }
7201
4bb04326
AT
7202 /* Phylink isn't supported yet in ACPI mode */
7203 if (port->of_node) {
7204 err = phylink_of_phy_connect(port->phylink, port->of_node, 0);
7205 if (err) {
7206 netdev_err(port->dev, "could not attach PHY (%d)\n",
7207 err);
7208 goto err_free_irq;
7209 }
7210
7211 valid = true;
7212 }
7213
7214 if (priv->hw_version == MVPP22 && port->link_irq && !port->phylink) {
fd3651b2
AT
7215 err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
7216 dev->name, port);
7217 if (err) {
7218 netdev_err(port->dev, "cannot request link IRQ %d\n",
7219 port->link_irq);
7220 goto err_free_irq;
7221 }
7222
7223 mvpp22_gop_setup_irq(port);
fd3651b2 7224
4bb04326
AT
7225 /* In default link is down */
7226 netif_carrier_off(port->dev);
3f518509 7227
4bb04326
AT
7228 valid = true;
7229 } else {
7230 port->link_irq = 0;
7231 }
7232
7233 if (!valid) {
7234 netdev_err(port->dev,
7235 "invalid configuration: no dt or link IRQ");
7236 goto err_free_irq;
7237 }
3f518509
MW
7238
7239 /* Unmask interrupts on all CPUs */
7240 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
213f428f 7241 mvpp2_shared_interrupt_mask_unmask(port, false);
3f518509
MW
7242
7243 mvpp2_start_dev(port);
7244
1d7d15d7
AT
7245 if (priv->hw_version == MVPP22)
7246 mvpp22_init_rss(port);
7247
118d6298 7248 /* Start hardware statistics gathering */
e5c500eb 7249 queue_delayed_work(priv->stats_queue, &port->stats_work,
118d6298
MR
7250 MVPP2_MIB_COUNTERS_STATS_DELAY);
7251
3f518509
MW
7252 return 0;
7253
7254err_free_irq:
591f4cfa 7255 mvpp2_irqs_deinit(port);
3f518509
MW
7256err_cleanup_txqs:
7257 mvpp2_cleanup_txqs(port);
7258err_cleanup_rxqs:
7259 mvpp2_cleanup_rxqs(port);
7260 return err;
7261}
7262
7263static int mvpp2_stop(struct net_device *dev)
7264{
7265 struct mvpp2_port *port = netdev_priv(dev);
edc660fa
MW
7266 struct mvpp2_port_pcpu *port_pcpu;
7267 int cpu;
3f518509
MW
7268
7269 mvpp2_stop_dev(port);
3f518509
MW
7270
7271 /* Mask interrupts on all CPUs */
7272 on_each_cpu(mvpp2_interrupts_mask, port, 1);
213f428f 7273 mvpp2_shared_interrupt_mask_unmask(port, true);
3f518509 7274
4bb04326
AT
7275 if (port->phylink)
7276 phylink_disconnect_phy(port->phylink);
7277 if (port->link_irq)
fd3651b2
AT
7278 free_irq(port->link_irq, port);
7279
591f4cfa 7280 mvpp2_irqs_deinit(port);
213f428f
TP
7281 if (!port->has_tx_irqs) {
7282 for_each_present_cpu(cpu) {
7283 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
edc660fa 7284
213f428f
TP
7285 hrtimer_cancel(&port_pcpu->tx_done_timer);
7286 port_pcpu->timer_scheduled = false;
7287 tasklet_kill(&port_pcpu->tx_done_tasklet);
7288 }
edc660fa 7289 }
3f518509
MW
7290 mvpp2_cleanup_rxqs(port);
7291 mvpp2_cleanup_txqs(port);
7292
e5c500eb 7293 cancel_delayed_work_sync(&port->stats_work);
118d6298 7294
3f518509
MW
7295 return 0;
7296}
7297
10fea26c
MC
7298static int mvpp2_prs_mac_da_accept_list(struct mvpp2_port *port,
7299 struct netdev_hw_addr_list *list)
3f518509 7300{
3f518509 7301 struct netdev_hw_addr *ha;
10fea26c
MC
7302 int ret;
7303
7304 netdev_hw_addr_list_for_each(ha, list) {
7305 ret = mvpp2_prs_mac_da_accept(port, ha->addr, true);
7306 if (ret)
7307 return ret;
3f518509 7308 }
56beda3d 7309
10fea26c
MC
7310 return 0;
7311}
7312
7313static void mvpp2_set_rx_promisc(struct mvpp2_port *port, bool enable)
7314{
7315 if (!enable && (port->dev->features & NETIF_F_HW_VLAN_CTAG_FILTER))
56beda3d 7316 mvpp2_prs_vid_enable_filtering(port);
10fea26c
MC
7317 else
7318 mvpp2_prs_vid_disable_filtering(port);
7319
7320 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7321 MVPP2_PRS_L2_UNI_CAST, enable);
7322
7323 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7324 MVPP2_PRS_L2_MULTI_CAST, enable);
7325}
7326
7327static void mvpp2_set_rx_mode(struct net_device *dev)
7328{
7329 struct mvpp2_port *port = netdev_priv(dev);
7330
7331 /* Clear the whole UC and MC list */
7332 mvpp2_prs_mac_del_all(port);
7333
7334 if (dev->flags & IFF_PROMISC) {
7335 mvpp2_set_rx_promisc(port, true);
7336 return;
7337 }
7338
7339 mvpp2_set_rx_promisc(port, false);
7340
7341 if (netdev_uc_count(dev) > MVPP2_PRS_MAC_UC_FILT_MAX ||
7342 mvpp2_prs_mac_da_accept_list(port, &dev->uc))
7343 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7344 MVPP2_PRS_L2_UNI_CAST, true);
7345
7346 if (dev->flags & IFF_ALLMULTI) {
7347 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7348 MVPP2_PRS_L2_MULTI_CAST, true);
7349 return;
7350 }
7351
7352 if (netdev_mc_count(dev) > MVPP2_PRS_MAC_MC_FILT_MAX ||
7353 mvpp2_prs_mac_da_accept_list(port, &dev->mc))
7354 mvpp2_prs_mac_promisc_set(port->priv, port->id,
7355 MVPP2_PRS_L2_MULTI_CAST, true);
3f518509
MW
7356}
7357
7358static int mvpp2_set_mac_address(struct net_device *dev, void *p)
7359{
7360 struct mvpp2_port *port = netdev_priv(dev);
7361 const struct sockaddr *addr = p;
7362 int err;
7363
7364 if (!is_valid_ether_addr(addr->sa_data)) {
7365 err = -EADDRNOTAVAIL;
c1175547 7366 goto log_error;
3f518509
MW
7367 }
7368
7369 if (!netif_running(dev)) {
7370 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7371 if (!err)
7372 return 0;
7373 /* Reconfigure parser to accept the original MAC address */
7374 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7375 if (err)
c1175547 7376 goto log_error;
3f518509
MW
7377 }
7378
7379 mvpp2_stop_dev(port);
7380
7381 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
7382 if (!err)
7383 goto out_start;
7384
7385 /* Reconfigure parser accept the original MAC address */
7386 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
7387 if (err)
c1175547 7388 goto log_error;
3f518509
MW
7389out_start:
7390 mvpp2_start_dev(port);
7391 mvpp2_egress_enable(port);
7392 mvpp2_ingress_enable(port);
7393 return 0;
c1175547 7394log_error:
dfd4240a 7395 netdev_err(dev, "failed to change MAC address\n");
3f518509
MW
7396 return err;
7397}
7398
7399static int mvpp2_change_mtu(struct net_device *dev, int mtu)
7400{
7401 struct mvpp2_port *port = netdev_priv(dev);
7402 int err;
7403
5777987e
JW
7404 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
7405 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
7406 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
7407 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
3f518509
MW
7408 }
7409
7410 if (!netif_running(dev)) {
7411 err = mvpp2_bm_update_mtu(dev, mtu);
7412 if (!err) {
7413 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7414 return 0;
7415 }
7416
7417 /* Reconfigure BM to the original MTU */
7418 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7419 if (err)
c1175547 7420 goto log_error;
3f518509
MW
7421 }
7422
7423 mvpp2_stop_dev(port);
7424
7425 err = mvpp2_bm_update_mtu(dev, mtu);
7426 if (!err) {
7427 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
7428 goto out_start;
7429 }
7430
7431 /* Reconfigure BM to the original MTU */
7432 err = mvpp2_bm_update_mtu(dev, dev->mtu);
7433 if (err)
c1175547 7434 goto log_error;
3f518509
MW
7435
7436out_start:
7437 mvpp2_start_dev(port);
7438 mvpp2_egress_enable(port);
7439 mvpp2_ingress_enable(port);
7440
7441 return 0;
c1175547 7442log_error:
dfd4240a 7443 netdev_err(dev, "failed to change MTU\n");
3f518509
MW
7444 return err;
7445}
7446
bc1f4470 7447static void
3f518509
MW
7448mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7449{
7450 struct mvpp2_port *port = netdev_priv(dev);
7451 unsigned int start;
7452 int cpu;
7453
7454 for_each_possible_cpu(cpu) {
7455 struct mvpp2_pcpu_stats *cpu_stats;
7456 u64 rx_packets;
7457 u64 rx_bytes;
7458 u64 tx_packets;
7459 u64 tx_bytes;
7460
7461 cpu_stats = per_cpu_ptr(port->stats, cpu);
7462 do {
7463 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
7464 rx_packets = cpu_stats->rx_packets;
7465 rx_bytes = cpu_stats->rx_bytes;
7466 tx_packets = cpu_stats->tx_packets;
7467 tx_bytes = cpu_stats->tx_bytes;
7468 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
7469
7470 stats->rx_packets += rx_packets;
7471 stats->rx_bytes += rx_bytes;
7472 stats->tx_packets += tx_packets;
7473 stats->tx_bytes += tx_bytes;
7474 }
7475
7476 stats->rx_errors = dev->stats.rx_errors;
7477 stats->rx_dropped = dev->stats.rx_dropped;
7478 stats->tx_dropped = dev->stats.tx_dropped;
3f518509
MW
7479}
7480
bd695a5f
TP
7481static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7482{
4bb04326 7483 struct mvpp2_port *port = netdev_priv(dev);
bd695a5f 7484
4bb04326 7485 if (!port->phylink)
bd695a5f
TP
7486 return -ENOTSUPP;
7487
4bb04326 7488 return phylink_mii_ioctl(port->phylink, ifr, cmd);
bd695a5f
TP
7489}
7490
56beda3d
MC
7491static int mvpp2_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
7492{
7493 struct mvpp2_port *port = netdev_priv(dev);
7494 int ret;
7495
7496 ret = mvpp2_prs_vid_entry_add(port, vid);
7497 if (ret)
7498 netdev_err(dev, "rx-vlan-filter offloading cannot accept more than %d VIDs per port\n",
7499 MVPP2_PRS_VLAN_FILT_MAX - 1);
7500 return ret;
7501}
7502
7503static int mvpp2_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
7504{
7505 struct mvpp2_port *port = netdev_priv(dev);
7506
7507 mvpp2_prs_vid_entry_remove(port, vid);
7508 return 0;
7509}
7510
7511static int mvpp2_set_features(struct net_device *dev,
7512 netdev_features_t features)
7513{
7514 netdev_features_t changed = dev->features ^ features;
7515 struct mvpp2_port *port = netdev_priv(dev);
7516
7517 if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
7518 if (features & NETIF_F_HW_VLAN_CTAG_FILTER) {
7519 mvpp2_prs_vid_enable_filtering(port);
7520 } else {
7521 /* Invalidate all registered VID filters for this
7522 * port
7523 */
7524 mvpp2_prs_vid_remove_all(port);
7525
7526 mvpp2_prs_vid_disable_filtering(port);
7527 }
7528 }
7529
7530 return 0;
7531}
7532
3f518509
MW
7533/* Ethtool methods */
7534
4bb04326
AT
7535static int mvpp2_ethtool_nway_reset(struct net_device *dev)
7536{
7537 struct mvpp2_port *port = netdev_priv(dev);
7538
7539 if (!port->phylink)
7540 return -ENOTSUPP;
7541
7542 return phylink_ethtool_nway_reset(port->phylink);
7543}
7544
3f518509
MW
7545/* Set interrupt coalescing for ethtools */
7546static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
7547 struct ethtool_coalesce *c)
7548{
7549 struct mvpp2_port *port = netdev_priv(dev);
7550 int queue;
7551
09f83975 7552 for (queue = 0; queue < port->nrxqs; queue++) {
3f518509
MW
7553 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7554
7555 rxq->time_coal = c->rx_coalesce_usecs;
7556 rxq->pkts_coal = c->rx_max_coalesced_frames;
d63f9e41
TP
7557 mvpp2_rx_pkts_coal_set(port, rxq);
7558 mvpp2_rx_time_coal_set(port, rxq);
3f518509
MW
7559 }
7560
213f428f
TP
7561 if (port->has_tx_irqs) {
7562 port->tx_time_coal = c->tx_coalesce_usecs;
7563 mvpp2_tx_time_coal_set(port);
7564 }
7565
09f83975 7566 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
7567 struct mvpp2_tx_queue *txq = port->txqs[queue];
7568
7569 txq->done_pkts_coal = c->tx_max_coalesced_frames;
213f428f
TP
7570
7571 if (port->has_tx_irqs)
7572 mvpp2_tx_pkts_coal_set(port, txq);
3f518509
MW
7573 }
7574
3f518509
MW
7575 return 0;
7576}
7577
7578/* get coalescing for ethtools */
7579static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
7580 struct ethtool_coalesce *c)
7581{
7582 struct mvpp2_port *port = netdev_priv(dev);
7583
385c284f
AT
7584 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
7585 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
7586 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
24b28ccb 7587 c->tx_coalesce_usecs = port->tx_time_coal;
3f518509
MW
7588 return 0;
7589}
7590
7591static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
7592 struct ethtool_drvinfo *drvinfo)
7593{
7594 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
7595 sizeof(drvinfo->driver));
7596 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
7597 sizeof(drvinfo->version));
7598 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
7599 sizeof(drvinfo->bus_info));
7600}
7601
7602static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
7603 struct ethtool_ringparam *ring)
7604{
7605 struct mvpp2_port *port = netdev_priv(dev);
7606
7cf87e4a
YM
7607 ring->rx_max_pending = MVPP2_MAX_RXD_MAX;
7608 ring->tx_max_pending = MVPP2_MAX_TXD_MAX;
3f518509
MW
7609 ring->rx_pending = port->rx_ring_size;
7610 ring->tx_pending = port->tx_ring_size;
7611}
7612
7613static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
7614 struct ethtool_ringparam *ring)
7615{
7616 struct mvpp2_port *port = netdev_priv(dev);
7617 u16 prev_rx_ring_size = port->rx_ring_size;
7618 u16 prev_tx_ring_size = port->tx_ring_size;
7619 int err;
7620
7621 err = mvpp2_check_ringparam_valid(dev, ring);
7622 if (err)
7623 return err;
7624
7625 if (!netif_running(dev)) {
7626 port->rx_ring_size = ring->rx_pending;
7627 port->tx_ring_size = ring->tx_pending;
7628 return 0;
7629 }
7630
7631 /* The interface is running, so we have to force a
7632 * reallocation of the queues
7633 */
7634 mvpp2_stop_dev(port);
7635 mvpp2_cleanup_rxqs(port);
7636 mvpp2_cleanup_txqs(port);
7637
7638 port->rx_ring_size = ring->rx_pending;
7639 port->tx_ring_size = ring->tx_pending;
7640
7641 err = mvpp2_setup_rxqs(port);
7642 if (err) {
7643 /* Reallocate Rx queues with the original ring size */
7644 port->rx_ring_size = prev_rx_ring_size;
7645 ring->rx_pending = prev_rx_ring_size;
7646 err = mvpp2_setup_rxqs(port);
7647 if (err)
7648 goto err_out;
7649 }
7650 err = mvpp2_setup_txqs(port);
7651 if (err) {
7652 /* Reallocate Tx queues with the original ring size */
7653 port->tx_ring_size = prev_tx_ring_size;
7654 ring->tx_pending = prev_tx_ring_size;
7655 err = mvpp2_setup_txqs(port);
7656 if (err)
7657 goto err_clean_rxqs;
7658 }
7659
7660 mvpp2_start_dev(port);
7661 mvpp2_egress_enable(port);
7662 mvpp2_ingress_enable(port);
7663
7664 return 0;
7665
7666err_clean_rxqs:
7667 mvpp2_cleanup_rxqs(port);
7668err_out:
dfd4240a 7669 netdev_err(dev, "failed to change ring parameters");
3f518509
MW
7670 return err;
7671}
7672
4bb04326
AT
7673static void mvpp2_ethtool_get_pause_param(struct net_device *dev,
7674 struct ethtool_pauseparam *pause)
7675{
7676 struct mvpp2_port *port = netdev_priv(dev);
7677
7678 if (!port->phylink)
7679 return;
7680
7681 phylink_ethtool_get_pauseparam(port->phylink, pause);
7682}
7683
7684static int mvpp2_ethtool_set_pause_param(struct net_device *dev,
7685 struct ethtool_pauseparam *pause)
7686{
7687 struct mvpp2_port *port = netdev_priv(dev);
7688
7689 if (!port->phylink)
7690 return -ENOTSUPP;
7691
7692 return phylink_ethtool_set_pauseparam(port->phylink, pause);
7693}
7694
7695static int mvpp2_ethtool_get_link_ksettings(struct net_device *dev,
7696 struct ethtool_link_ksettings *cmd)
7697{
7698 struct mvpp2_port *port = netdev_priv(dev);
7699
7700 if (!port->phylink)
7701 return -ENOTSUPP;
7702
7703 return phylink_ethtool_ksettings_get(port->phylink, cmd);
7704}
7705
7706static int mvpp2_ethtool_set_link_ksettings(struct net_device *dev,
7707 const struct ethtool_link_ksettings *cmd)
7708{
7709 struct mvpp2_port *port = netdev_priv(dev);
7710
7711 if (!port->phylink)
7712 return -ENOTSUPP;
7713
7714 return phylink_ethtool_ksettings_set(port->phylink, cmd);
7715}
7716
3f518509
MW
7717/* Device ops */
7718
7719static const struct net_device_ops mvpp2_netdev_ops = {
7720 .ndo_open = mvpp2_open,
7721 .ndo_stop = mvpp2_stop,
7722 .ndo_start_xmit = mvpp2_tx,
7723 .ndo_set_rx_mode = mvpp2_set_rx_mode,
7724 .ndo_set_mac_address = mvpp2_set_mac_address,
7725 .ndo_change_mtu = mvpp2_change_mtu,
7726 .ndo_get_stats64 = mvpp2_get_stats64,
bd695a5f 7727 .ndo_do_ioctl = mvpp2_ioctl,
56beda3d
MC
7728 .ndo_vlan_rx_add_vid = mvpp2_vlan_rx_add_vid,
7729 .ndo_vlan_rx_kill_vid = mvpp2_vlan_rx_kill_vid,
7730 .ndo_set_features = mvpp2_set_features,
3f518509
MW
7731};
7732
7733static const struct ethtool_ops mvpp2_eth_tool_ops = {
4bb04326 7734 .nway_reset = mvpp2_ethtool_nway_reset,
dcd3e73a
AT
7735 .get_link = ethtool_op_get_link,
7736 .set_coalesce = mvpp2_ethtool_set_coalesce,
7737 .get_coalesce = mvpp2_ethtool_get_coalesce,
7738 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
7739 .get_ringparam = mvpp2_ethtool_get_ringparam,
7740 .set_ringparam = mvpp2_ethtool_set_ringparam,
7741 .get_strings = mvpp2_ethtool_get_strings,
7742 .get_ethtool_stats = mvpp2_ethtool_get_stats,
7743 .get_sset_count = mvpp2_ethtool_get_sset_count,
4bb04326
AT
7744 .get_pauseparam = mvpp2_ethtool_get_pause_param,
7745 .set_pauseparam = mvpp2_ethtool_set_pause_param,
7746 .get_link_ksettings = mvpp2_ethtool_get_link_ksettings,
7747 .set_link_ksettings = mvpp2_ethtool_set_link_ksettings,
3f518509
MW
7748};
7749
213f428f
TP
7750/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
7751 * had a single IRQ defined per-port.
7752 */
7753static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
7754 struct device_node *port_node)
591f4cfa
TP
7755{
7756 struct mvpp2_queue_vector *v = &port->qvecs[0];
7757
7758 v->first_rxq = 0;
7759 v->nrxqs = port->nrxqs;
7760 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7761 v->sw_thread_id = 0;
7762 v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
7763 v->port = port;
7764 v->irq = irq_of_parse_and_map(port_node, 0);
7765 if (v->irq <= 0)
7766 return -EINVAL;
7767 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7768 NAPI_POLL_WEIGHT);
7769
7770 port->nqvecs = 1;
7771
7772 return 0;
7773}
7774
213f428f
TP
7775static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
7776 struct device_node *port_node)
7777{
7778 struct mvpp2_queue_vector *v;
7779 int i, ret;
7780
7781 port->nqvecs = num_possible_cpus();
7782 if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
7783 port->nqvecs += 1;
7784
7785 for (i = 0; i < port->nqvecs; i++) {
7786 char irqname[16];
7787
7788 v = port->qvecs + i;
7789
7790 v->port = port;
7791 v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
7792 v->sw_thread_id = i;
7793 v->sw_thread_mask = BIT(i);
7794
7795 snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
7796
7797 if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
7798 v->first_rxq = i * MVPP2_DEFAULT_RXQ;
7799 v->nrxqs = MVPP2_DEFAULT_RXQ;
7800 } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
7801 i == (port->nqvecs - 1)) {
7802 v->first_rxq = 0;
7803 v->nrxqs = port->nrxqs;
7804 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7805 strncpy(irqname, "rx-shared", sizeof(irqname));
7806 }
7807
a75edc7c
MW
7808 if (port_node)
7809 v->irq = of_irq_get_byname(port_node, irqname);
7810 else
7811 v->irq = fwnode_irq_get(port->fwnode, i);
213f428f
TP
7812 if (v->irq <= 0) {
7813 ret = -EINVAL;
7814 goto err;
7815 }
7816
7817 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7818 NAPI_POLL_WEIGHT);
7819 }
7820
7821 return 0;
7822
7823err:
7824 for (i = 0; i < port->nqvecs; i++)
7825 irq_dispose_mapping(port->qvecs[i].irq);
7826 return ret;
7827}
7828
7829static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
7830 struct device_node *port_node)
7831{
7832 if (port->has_tx_irqs)
7833 return mvpp2_multi_queue_vectors_init(port, port_node);
7834 else
7835 return mvpp2_simple_queue_vectors_init(port, port_node);
7836}
7837
591f4cfa
TP
7838static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
7839{
7840 int i;
7841
7842 for (i = 0; i < port->nqvecs; i++)
7843 irq_dispose_mapping(port->qvecs[i].irq);
7844}
7845
7846/* Configure Rx queue group interrupt for this port */
7847static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
7848{
7849 struct mvpp2 *priv = port->priv;
7850 u32 val;
7851 int i;
7852
7853 if (priv->hw_version == MVPP21) {
7854 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
7855 port->nrxqs);
7856 return;
7857 }
7858
7859 /* Handle the more complicated PPv2.2 case */
7860 for (i = 0; i < port->nqvecs; i++) {
7861 struct mvpp2_queue_vector *qv = port->qvecs + i;
7862
7863 if (!qv->nrxqs)
7864 continue;
7865
7866 val = qv->sw_thread_id;
7867 val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
7868 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
7869
7870 val = qv->first_rxq;
7871 val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
7872 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
7873 }
7874}
7875
3f518509
MW
7876/* Initialize port HW */
7877static int mvpp2_port_init(struct mvpp2_port *port)
7878{
7879 struct device *dev = port->dev->dev.parent;
7880 struct mvpp2 *priv = port->priv;
7881 struct mvpp2_txq_pcpu *txq_pcpu;
7882 int queue, cpu, err;
7883
09f83975
TP
7884 /* Checks for hardware constraints */
7885 if (port->first_rxq + port->nrxqs >
59b9a31e 7886 MVPP2_MAX_PORTS * priv->max_port_rxqs)
3f518509
MW
7887 return -EINVAL;
7888
09f83975
TP
7889 if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
7890 (port->ntxqs > MVPP2_MAX_TXQ))
7891 return -EINVAL;
7892
3f518509
MW
7893 /* Disable port */
7894 mvpp2_egress_disable(port);
7895 mvpp2_port_disable(port);
7896
213f428f
TP
7897 port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
7898
09f83975 7899 port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
3f518509
MW
7900 GFP_KERNEL);
7901 if (!port->txqs)
7902 return -ENOMEM;
7903
7904 /* Associate physical Tx queues to this port and initialize.
7905 * The mapping is predefined.
7906 */
09f83975 7907 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
7908 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
7909 struct mvpp2_tx_queue *txq;
7910
7911 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
177c8d1c
CJ
7912 if (!txq) {
7913 err = -ENOMEM;
7914 goto err_free_percpu;
7915 }
3f518509
MW
7916
7917 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
7918 if (!txq->pcpu) {
7919 err = -ENOMEM;
7920 goto err_free_percpu;
7921 }
7922
7923 txq->id = queue_phy_id;
7924 txq->log_id = queue;
7925 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
7926 for_each_present_cpu(cpu) {
7927 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
7928 txq_pcpu->cpu = cpu;
7929 }
7930
7931 port->txqs[queue] = txq;
7932 }
7933
09f83975 7934 port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
3f518509
MW
7935 GFP_KERNEL);
7936 if (!port->rxqs) {
7937 err = -ENOMEM;
7938 goto err_free_percpu;
7939 }
7940
7941 /* Allocate and initialize Rx queue for this port */
09f83975 7942 for (queue = 0; queue < port->nrxqs; queue++) {
3f518509
MW
7943 struct mvpp2_rx_queue *rxq;
7944
7945 /* Map physical Rx queue to port's logical Rx queue */
7946 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
d82b0c21
JZ
7947 if (!rxq) {
7948 err = -ENOMEM;
3f518509 7949 goto err_free_percpu;
d82b0c21 7950 }
3f518509
MW
7951 /* Map this Rx queue to a physical queue */
7952 rxq->id = port->first_rxq + queue;
7953 rxq->port = port->id;
7954 rxq->logic_rxq = queue;
7955
7956 port->rxqs[queue] = rxq;
7957 }
7958
591f4cfa 7959 mvpp2_rx_irqs_setup(port);
3f518509
MW
7960
7961 /* Create Rx descriptor rings */
09f83975 7962 for (queue = 0; queue < port->nrxqs; queue++) {
3f518509
MW
7963 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7964
7965 rxq->size = port->rx_ring_size;
7966 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
7967 rxq->time_coal = MVPP2_RX_COAL_USEC;
7968 }
7969
7970 mvpp2_ingress_disable(port);
7971
7972 /* Port default configuration */
7973 mvpp2_defaults_set(port);
7974
7975 /* Port's classifier configuration */
7976 mvpp2_cls_oversize_rxq_set(port);
7977 mvpp2_cls_port_config(port);
7978
7979 /* Provide an initial Rx packet size */
7980 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
7981
7982 /* Initialize pools for swf */
7983 err = mvpp2_swf_bm_pool_init(port);
7984 if (err)
7985 goto err_free_percpu;
7986
7987 return 0;
7988
7989err_free_percpu:
09f83975 7990 for (queue = 0; queue < port->ntxqs; queue++) {
3f518509
MW
7991 if (!port->txqs[queue])
7992 continue;
7993 free_percpu(port->txqs[queue]->pcpu);
7994 }
7995 return err;
7996}
7997
213f428f
TP
7998/* Checks if the port DT description has the TX interrupts
7999 * described. On PPv2.1, there are no such interrupts. On PPv2.2,
8000 * there are available, but we need to keep support for old DTs.
8001 */
8002static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
8003 struct device_node *port_node)
8004{
8005 char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
8006 "tx-cpu2", "tx-cpu3" };
8007 int ret, i;
8008
8009 if (priv->hw_version == MVPP21)
8010 return false;
8011
8012 for (i = 0; i < 5; i++) {
8013 ret = of_property_match_string(port_node, "interrupt-names",
8014 irqs[i]);
8015 if (ret < 0)
8016 return false;
8017 }
8018
8019 return true;
8020}
8021
3ba8c81e 8022static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
24812221 8023 struct fwnode_handle *fwnode,
3ba8c81e
AT
8024 char **mac_from)
8025{
8026 struct mvpp2_port *port = netdev_priv(dev);
8027 char hw_mac_addr[ETH_ALEN] = {0};
24812221 8028 char fw_mac_addr[ETH_ALEN];
3ba8c81e 8029
24812221
MW
8030 if (fwnode_get_mac_address(fwnode, fw_mac_addr, ETH_ALEN)) {
8031 *mac_from = "firmware node";
8032 ether_addr_copy(dev->dev_addr, fw_mac_addr);
688cbaf2
AT
8033 return;
8034 }
d2a6e48e 8035
688cbaf2
AT
8036 if (priv->hw_version == MVPP21) {
8037 mvpp21_get_mac_address(port, hw_mac_addr);
8038 if (is_valid_ether_addr(hw_mac_addr)) {
8039 *mac_from = "hardware";
8040 ether_addr_copy(dev->dev_addr, hw_mac_addr);
8041 return;
8042 }
3ba8c81e 8043 }
688cbaf2
AT
8044
8045 *mac_from = "random";
8046 eth_hw_addr_random(dev);
3ba8c81e
AT
8047}
8048
4bb04326
AT
8049static void mvpp2_phylink_validate(struct net_device *dev,
8050 unsigned long *supported,
8051 struct phylink_link_state *state)
8052{
8053 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
8054
8055 phylink_set(mask, Autoneg);
8056 phylink_set_port_modes(mask);
8057 phylink_set(mask, Pause);
8058 phylink_set(mask, Asym_Pause);
8059
d97c9f4a
AT
8060 switch (state->interface) {
8061 case PHY_INTERFACE_MODE_10GKR:
4bb04326
AT
8062 phylink_set(mask, 10000baseCR_Full);
8063 phylink_set(mask, 10000baseSR_Full);
8064 phylink_set(mask, 10000baseLR_Full);
8065 phylink_set(mask, 10000baseLRM_Full);
8066 phylink_set(mask, 10000baseER_Full);
8067 phylink_set(mask, 10000baseKR_Full);
d97c9f4a
AT
8068 /* Fall-through */
8069 default:
8070 phylink_set(mask, 10baseT_Half);
8071 phylink_set(mask, 10baseT_Full);
8072 phylink_set(mask, 100baseT_Half);
8073 phylink_set(mask, 100baseT_Full);
8074 phylink_set(mask, 10000baseT_Full);
8075 /* Fall-through */
8076 case PHY_INTERFACE_MODE_1000BASEX:
a6fe31de 8077 case PHY_INTERFACE_MODE_2500BASEX:
d97c9f4a
AT
8078 phylink_set(mask, 1000baseT_Full);
8079 phylink_set(mask, 1000baseX_Full);
a6fe31de 8080 phylink_set(mask, 2500baseX_Full);
4bb04326
AT
8081 }
8082
8083 bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
8084 bitmap_and(state->advertising, state->advertising, mask,
8085 __ETHTOOL_LINK_MODE_MASK_NBITS);
8086}
8087
8088static void mvpp22_xlg_link_state(struct mvpp2_port *port,
8089 struct phylink_link_state *state)
8090{
8091 u32 val;
8092
8093 state->speed = SPEED_10000;
8094 state->duplex = 1;
8095 state->an_complete = 1;
8096
8097 val = readl(port->base + MVPP22_XLG_STATUS);
8098 state->link = !!(val & MVPP22_XLG_STATUS_LINK_UP);
8099
8100 state->pause = 0;
8101 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
8102 if (val & MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN)
8103 state->pause |= MLO_PAUSE_TX;
8104 if (val & MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN)
8105 state->pause |= MLO_PAUSE_RX;
8106}
8107
8108static void mvpp2_gmac_link_state(struct mvpp2_port *port,
8109 struct phylink_link_state *state)
8110{
8111 u32 val;
8112
8113 val = readl(port->base + MVPP2_GMAC_STATUS0);
8114
8115 state->an_complete = !!(val & MVPP2_GMAC_STATUS0_AN_COMPLETE);
8116 state->link = !!(val & MVPP2_GMAC_STATUS0_LINK_UP);
8117 state->duplex = !!(val & MVPP2_GMAC_STATUS0_FULL_DUPLEX);
8118
d97c9f4a
AT
8119 switch (port->phy_interface) {
8120 case PHY_INTERFACE_MODE_1000BASEX:
4bb04326 8121 state->speed = SPEED_1000;
d97c9f4a 8122 break;
a6fe31de
AT
8123 case PHY_INTERFACE_MODE_2500BASEX:
8124 state->speed = SPEED_2500;
8125 break;
d97c9f4a
AT
8126 default:
8127 if (val & MVPP2_GMAC_STATUS0_GMII_SPEED)
8128 state->speed = SPEED_1000;
8129 else if (val & MVPP2_GMAC_STATUS0_MII_SPEED)
8130 state->speed = SPEED_100;
8131 else
8132 state->speed = SPEED_10;
8133 }
4bb04326
AT
8134
8135 state->pause = 0;
8136 if (val & MVPP2_GMAC_STATUS0_RX_PAUSE)
8137 state->pause |= MLO_PAUSE_RX;
8138 if (val & MVPP2_GMAC_STATUS0_TX_PAUSE)
8139 state->pause |= MLO_PAUSE_TX;
8140}
8141
8142static int mvpp2_phylink_mac_link_state(struct net_device *dev,
8143 struct phylink_link_state *state)
8144{
8145 struct mvpp2_port *port = netdev_priv(dev);
8146
8147 if (port->priv->hw_version == MVPP22 && port->gop_id == 0) {
8148 u32 mode = readl(port->base + MVPP22_XLG_CTRL3_REG);
8149 mode &= MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
8150
8151 if (mode == MVPP22_XLG_CTRL3_MACMODESELECT_10G) {
8152 mvpp22_xlg_link_state(port, state);
8153 return 1;
8154 }
8155 }
8156
8157 mvpp2_gmac_link_state(port, state);
8158 return 1;
8159}
8160
8161static void mvpp2_mac_an_restart(struct net_device *dev)
8162{
8163 struct mvpp2_port *port = netdev_priv(dev);
8164 u32 val;
8165
8166 if (port->phy_interface != PHY_INTERFACE_MODE_SGMII)
8167 return;
8168
8169 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8170 /* The RESTART_AN bit is cleared by the h/w after restarting the AN
8171 * process.
8172 */
8173 val |= MVPP2_GMAC_IN_BAND_RESTART_AN | MVPP2_GMAC_IN_BAND_AUTONEG;
8174 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8175}
8176
8177static void mvpp2_xlg_config(struct mvpp2_port *port, unsigned int mode,
8178 const struct phylink_link_state *state)
8179{
8180 u32 ctrl0, ctrl4;
8181
8182 ctrl0 = readl(port->base + MVPP22_XLG_CTRL0_REG);
8183 ctrl4 = readl(port->base + MVPP22_XLG_CTRL4_REG);
8184
8185 if (state->pause & MLO_PAUSE_TX)
8186 ctrl0 |= MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN;
8187 if (state->pause & MLO_PAUSE_RX)
8188 ctrl0 |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
8189
8190 ctrl4 &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
8191 ctrl4 |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC |
8192 MVPP22_XLG_CTRL4_EN_IDLE_CHECK;
8193
8194 writel(ctrl0, port->base + MVPP22_XLG_CTRL0_REG);
8195 writel(ctrl4, port->base + MVPP22_XLG_CTRL4_REG);
8196}
8197
8198static void mvpp2_gmac_config(struct mvpp2_port *port, unsigned int mode,
8199 const struct phylink_link_state *state)
8200{
8201 u32 an, ctrl0, ctrl2, ctrl4;
8202
8203 an = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8204 ctrl0 = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
8205 ctrl2 = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
8206 ctrl4 = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
8207
8208 /* Force link down */
8209 an &= ~MVPP2_GMAC_FORCE_LINK_PASS;
8210 an |= MVPP2_GMAC_FORCE_LINK_DOWN;
8211 writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8212
8213 /* Set the GMAC in a reset state */
8214 ctrl2 |= MVPP2_GMAC_PORT_RESET_MASK;
8215 writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
8216
8217 an &= ~(MVPP2_GMAC_CONFIG_MII_SPEED | MVPP2_GMAC_CONFIG_GMII_SPEED |
8218 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FC_ADV_EN |
8219 MVPP2_GMAC_FC_ADV_ASM_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
8220 MVPP2_GMAC_CONFIG_FULL_DUPLEX | MVPP2_GMAC_AN_DUPLEX_EN |
8221 MVPP2_GMAC_FORCE_LINK_DOWN);
8222 ctrl0 &= ~MVPP2_GMAC_PORT_TYPE_MASK;
8223 ctrl2 &= ~(MVPP2_GMAC_PORT_RESET_MASK | MVPP2_GMAC_PCS_ENABLE_MASK);
8224
a6fe31de
AT
8225 if (state->interface == PHY_INTERFACE_MODE_1000BASEX ||
8226 state->interface == PHY_INTERFACE_MODE_2500BASEX) {
8227 /* 1000BaseX and 2500BaseX ports cannot negotiate speed nor can
8228 * they negotiate duplex: they are always operating with a fixed
8229 * speed of 1000/2500Mbps in full duplex, so force 1000/2500
8230 * speed and full duplex here.
d97c9f4a
AT
8231 */
8232 ctrl0 |= MVPP2_GMAC_PORT_TYPE_MASK;
8233 an |= MVPP2_GMAC_CONFIG_GMII_SPEED |
8234 MVPP2_GMAC_CONFIG_FULL_DUPLEX;
8235 } else if (!phy_interface_mode_is_rgmii(state->interface)) {
4bb04326 8236 an |= MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG;
d97c9f4a 8237 }
4bb04326
AT
8238
8239 if (state->duplex)
8240 an |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
8241 if (phylink_test(state->advertising, Pause))
8242 an |= MVPP2_GMAC_FC_ADV_EN;
8243 if (phylink_test(state->advertising, Asym_Pause))
8244 an |= MVPP2_GMAC_FC_ADV_ASM_EN;
8245
d97c9f4a 8246 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
8247 state->interface == PHY_INTERFACE_MODE_1000BASEX ||
8248 state->interface == PHY_INTERFACE_MODE_2500BASEX) {
4bb04326
AT
8249 an |= MVPP2_GMAC_IN_BAND_AUTONEG;
8250 ctrl2 |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
8251
8252 ctrl4 &= ~(MVPP22_CTRL4_EXT_PIN_GMII_SEL |
8253 MVPP22_CTRL4_RX_FC_EN | MVPP22_CTRL4_TX_FC_EN);
8254 ctrl4 |= MVPP22_CTRL4_SYNC_BYPASS_DIS |
8255 MVPP22_CTRL4_DP_CLK_SEL |
8256 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
8257
8258 if (state->pause & MLO_PAUSE_TX)
8259 ctrl4 |= MVPP22_CTRL4_TX_FC_EN;
8260 if (state->pause & MLO_PAUSE_RX)
8261 ctrl4 |= MVPP22_CTRL4_RX_FC_EN;
8262 } else if (phy_interface_mode_is_rgmii(state->interface)) {
8263 an |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS;
8264
8265 if (state->speed == SPEED_1000)
8266 an |= MVPP2_GMAC_CONFIG_GMII_SPEED;
8267 else if (state->speed == SPEED_100)
8268 an |= MVPP2_GMAC_CONFIG_MII_SPEED;
8269
8270 ctrl4 &= ~MVPP22_CTRL4_DP_CLK_SEL;
8271 ctrl4 |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
8272 MVPP22_CTRL4_SYNC_BYPASS_DIS |
8273 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
8274 }
8275
8276 writel(ctrl0, port->base + MVPP2_GMAC_CTRL_0_REG);
8277 writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
8278 writel(ctrl4, port->base + MVPP22_GMAC_CTRL_4_REG);
8279 writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8280}
8281
8282static void mvpp2_mac_config(struct net_device *dev, unsigned int mode,
8283 const struct phylink_link_state *state)
8284{
8285 struct mvpp2_port *port = netdev_priv(dev);
8286
8287 /* Check for invalid configuration */
8288 if (state->interface == PHY_INTERFACE_MODE_10GKR && port->gop_id != 0) {
8289 netdev_err(dev, "Invalid mode on %s\n", dev->name);
8290 return;
8291 }
8292
8293 netif_tx_stop_all_queues(port->dev);
8294 if (!port->has_phy)
8295 netif_carrier_off(port->dev);
8296
8297 /* Make sure the port is disabled when reconfiguring the mode */
8298 mvpp2_port_disable(port);
8299
8300 if (port->priv->hw_version == MVPP22 &&
8301 port->phy_interface != state->interface) {
8302 port->phy_interface = state->interface;
8303
8304 /* Reconfigure the serdes lanes */
8305 phy_power_off(port->comphy);
8306 mvpp22_mode_reconfigure(port);
8307 }
8308
8309 /* mac (re)configuration */
8310 if (state->interface == PHY_INTERFACE_MODE_10GKR)
8311 mvpp2_xlg_config(port, mode, state);
8312 else if (phy_interface_mode_is_rgmii(state->interface) ||
d97c9f4a 8313 state->interface == PHY_INTERFACE_MODE_SGMII ||
a6fe31de
AT
8314 state->interface == PHY_INTERFACE_MODE_1000BASEX ||
8315 state->interface == PHY_INTERFACE_MODE_2500BASEX)
4bb04326
AT
8316 mvpp2_gmac_config(port, mode, state);
8317
8318 if (port->priv->hw_version == MVPP21 && port->flags & MVPP2_F_LOOPBACK)
8319 mvpp2_port_loopback_set(port, state);
8320
8321 /* If the port already was up, make sure it's still in the same state */
8322 if (state->link || !port->has_phy) {
8323 mvpp2_port_enable(port);
8324
8325 mvpp2_egress_enable(port);
8326 mvpp2_ingress_enable(port);
8327 if (!port->has_phy)
8328 netif_carrier_on(dev);
8329 netif_tx_wake_all_queues(dev);
8330 }
8331}
8332
8333static void mvpp2_mac_link_up(struct net_device *dev, unsigned int mode,
8334 phy_interface_t interface, struct phy_device *phy)
8335{
8336 struct mvpp2_port *port = netdev_priv(dev);
8337 u32 val;
8338
8339 if (!phylink_autoneg_inband(mode) &&
8340 interface != PHY_INTERFACE_MODE_10GKR) {
8341 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8342 val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
8343 if (phy_interface_mode_is_rgmii(interface))
8344 val |= MVPP2_GMAC_FORCE_LINK_PASS;
8345 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8346 }
8347
8348 mvpp2_port_enable(port);
8349
8350 mvpp2_egress_enable(port);
8351 mvpp2_ingress_enable(port);
8352 netif_tx_wake_all_queues(dev);
8353}
8354
8355static void mvpp2_mac_link_down(struct net_device *dev, unsigned int mode,
8356 phy_interface_t interface)
8357{
8358 struct mvpp2_port *port = netdev_priv(dev);
8359 u32 val;
8360
8361 if (!phylink_autoneg_inband(mode) &&
8362 interface != PHY_INTERFACE_MODE_10GKR) {
8363 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8364 val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
8365 val |= MVPP2_GMAC_FORCE_LINK_DOWN;
8366 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
8367 }
8368
8369 netif_tx_stop_all_queues(dev);
8370 mvpp2_egress_disable(port);
8371 mvpp2_ingress_disable(port);
8372
8373 /* When using link interrupts to notify phylink of a MAC state change,
8374 * we do not want the port to be disabled (we want to receive further
8375 * interrupts, to be notified when the port will have a link later).
8376 */
8377 if (!port->has_phy)
8378 return;
8379
8380 mvpp2_port_disable(port);
8381}
8382
8383static const struct phylink_mac_ops mvpp2_phylink_ops = {
8384 .validate = mvpp2_phylink_validate,
8385 .mac_link_state = mvpp2_phylink_mac_link_state,
8386 .mac_an_restart = mvpp2_mac_an_restart,
8387 .mac_config = mvpp2_mac_config,
8388 .mac_link_up = mvpp2_mac_link_up,
8389 .mac_link_down = mvpp2_mac_link_down,
8390};
8391
3f518509
MW
8392/* Ports initialization */
8393static int mvpp2_port_probe(struct platform_device *pdev,
24812221 8394 struct fwnode_handle *port_fwnode,
bf147153 8395 struct mvpp2 *priv)
3f518509 8396{
a75edc7c 8397 struct phy *comphy = NULL;
3f518509 8398 struct mvpp2_port *port;
edc660fa 8399 struct mvpp2_port_pcpu *port_pcpu;
24812221 8400 struct device_node *port_node = to_of_node(port_fwnode);
3f518509
MW
8401 struct net_device *dev;
8402 struct resource *res;
4bb04326 8403 struct phylink *phylink;
3ba8c81e 8404 char *mac_from = "";
09f83975 8405 unsigned int ntxqs, nrxqs;
213f428f 8406 bool has_tx_irqs;
3f518509
MW
8407 u32 id;
8408 int features;
8409 int phy_mode;
edc660fa 8410 int err, i, cpu;
3f518509 8411
a75edc7c
MW
8412 if (port_node) {
8413 has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
8414 } else {
8415 has_tx_irqs = true;
8416 queue_mode = MVPP2_QDIST_MULTI_MODE;
8417 }
213f428f
TP
8418
8419 if (!has_tx_irqs)
8420 queue_mode = MVPP2_QDIST_SINGLE_MODE;
8421
09f83975 8422 ntxqs = MVPP2_MAX_TXQ;
213f428f
TP
8423 if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
8424 nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
8425 else
8426 nrxqs = MVPP2_DEFAULT_RXQ;
09f83975
TP
8427
8428 dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
3f518509
MW
8429 if (!dev)
8430 return -ENOMEM;
8431
24812221 8432 phy_mode = fwnode_get_phy_mode(port_fwnode);
3f518509
MW
8433 if (phy_mode < 0) {
8434 dev_err(&pdev->dev, "incorrect phy mode\n");
8435 err = phy_mode;
8436 goto err_free_netdev;
8437 }
8438
a75edc7c
MW
8439 if (port_node) {
8440 comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
8441 if (IS_ERR(comphy)) {
8442 if (PTR_ERR(comphy) == -EPROBE_DEFER) {
8443 err = -EPROBE_DEFER;
8444 goto err_free_netdev;
8445 }
8446 comphy = NULL;
542897d9 8447 }
542897d9
AT
8448 }
8449
24812221 8450 if (fwnode_property_read_u32(port_fwnode, "port-id", &id)) {
3f518509
MW
8451 err = -EINVAL;
8452 dev_err(&pdev->dev, "missing port-id value\n");
8453 goto err_free_netdev;
8454 }
8455
7cf87e4a 8456 dev->tx_queue_len = MVPP2_MAX_TXD_MAX;
3f518509
MW
8457 dev->watchdog_timeo = 5 * HZ;
8458 dev->netdev_ops = &mvpp2_netdev_ops;
8459 dev->ethtool_ops = &mvpp2_eth_tool_ops;
8460
8461 port = netdev_priv(dev);
591f4cfa 8462 port->dev = dev;
a75edc7c 8463 port->fwnode = port_fwnode;
4bb04326 8464 port->has_phy = !!of_find_property(port_node, "phy", NULL);
09f83975
TP
8465 port->ntxqs = ntxqs;
8466 port->nrxqs = nrxqs;
213f428f
TP
8467 port->priv = priv;
8468 port->has_tx_irqs = has_tx_irqs;
3f518509 8469
591f4cfa
TP
8470 err = mvpp2_queue_vectors_init(port, port_node);
8471 if (err)
3f518509 8472 goto err_free_netdev;
3f518509 8473
a75edc7c
MW
8474 if (port_node)
8475 port->link_irq = of_irq_get_byname(port_node, "link");
8476 else
8477 port->link_irq = fwnode_irq_get(port_fwnode, port->nqvecs + 1);
fd3651b2
AT
8478 if (port->link_irq == -EPROBE_DEFER) {
8479 err = -EPROBE_DEFER;
8480 goto err_deinit_qvecs;
8481 }
8482 if (port->link_irq <= 0)
8483 /* the link irq is optional */
8484 port->link_irq = 0;
8485
24812221 8486 if (fwnode_property_read_bool(port_fwnode, "marvell,loopback"))
3f518509
MW
8487 port->flags |= MVPP2_F_LOOPBACK;
8488
3f518509 8489 port->id = id;
59b9a31e 8490 if (priv->hw_version == MVPP21)
09f83975 8491 port->first_rxq = port->id * port->nrxqs;
59b9a31e
TP
8492 else
8493 port->first_rxq = port->id * priv->max_port_rxqs;
8494
4bb04326 8495 port->of_node = port_node;
3f518509 8496 port->phy_interface = phy_mode;
542897d9 8497 port->comphy = comphy;
3f518509 8498
a786841d
TP
8499 if (priv->hw_version == MVPP21) {
8500 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
8501 port->base = devm_ioremap_resource(&pdev->dev, res);
8502 if (IS_ERR(port->base)) {
8503 err = PTR_ERR(port->base);
fd3651b2 8504 goto err_free_irq;
a786841d 8505 }
118d6298
MR
8506
8507 port->stats_base = port->priv->lms_base +
8508 MVPP21_MIB_COUNTERS_OFFSET +
8509 port->gop_id * MVPP21_MIB_COUNTERS_PORT_SZ;
a786841d 8510 } else {
24812221
MW
8511 if (fwnode_property_read_u32(port_fwnode, "gop-port-id",
8512 &port->gop_id)) {
a786841d
TP
8513 err = -EINVAL;
8514 dev_err(&pdev->dev, "missing gop-port-id value\n");
591f4cfa 8515 goto err_deinit_qvecs;
a786841d
TP
8516 }
8517
8518 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
118d6298
MR
8519 port->stats_base = port->priv->iface_base +
8520 MVPP22_MIB_COUNTERS_OFFSET +
8521 port->gop_id * MVPP22_MIB_COUNTERS_PORT_SZ;
3f518509
MW
8522 }
8523
118d6298 8524 /* Alloc per-cpu and ethtool stats */
3f518509
MW
8525 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
8526 if (!port->stats) {
8527 err = -ENOMEM;
fd3651b2 8528 goto err_free_irq;
3f518509
MW
8529 }
8530
118d6298
MR
8531 port->ethtool_stats = devm_kcalloc(&pdev->dev,
8532 ARRAY_SIZE(mvpp2_ethtool_regs),
8533 sizeof(u64), GFP_KERNEL);
8534 if (!port->ethtool_stats) {
8535 err = -ENOMEM;
8536 goto err_free_stats;
8537 }
8538
e5c500eb
MR
8539 mutex_init(&port->gather_stats_lock);
8540 INIT_DELAYED_WORK(&port->stats_work, mvpp2_gather_hw_statistics);
8541
24812221 8542 mvpp2_port_copy_mac_addr(dev, priv, port_fwnode, &mac_from);
3f518509 8543
7cf87e4a
YM
8544 port->tx_ring_size = MVPP2_MAX_TXD_DFLT;
8545 port->rx_ring_size = MVPP2_MAX_RXD_DFLT;
3f518509
MW
8546 SET_NETDEV_DEV(dev, &pdev->dev);
8547
8548 err = mvpp2_port_init(port);
8549 if (err < 0) {
8550 dev_err(&pdev->dev, "failed to init port %d\n", id);
8551 goto err_free_stats;
8552 }
26975821 8553
26975821
TP
8554 mvpp2_port_periodic_xon_disable(port);
8555
26975821 8556 mvpp2_port_reset(port);
3f518509 8557
edc660fa
MW
8558 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
8559 if (!port->pcpu) {
8560 err = -ENOMEM;
8561 goto err_free_txq_pcpu;
8562 }
8563
213f428f
TP
8564 if (!port->has_tx_irqs) {
8565 for_each_present_cpu(cpu) {
8566 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
edc660fa 8567
213f428f
TP
8568 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
8569 HRTIMER_MODE_REL_PINNED);
8570 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
8571 port_pcpu->timer_scheduled = false;
edc660fa 8572
213f428f
TP
8573 tasklet_init(&port_pcpu->tx_done_tasklet,
8574 mvpp2_tx_proc_cb,
8575 (unsigned long)dev);
8576 }
edc660fa
MW
8577 }
8578
381c5671
AT
8579 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
8580 NETIF_F_TSO;
3f518509 8581 dev->features = features | NETIF_F_RXCSUM;
56beda3d
MC
8582 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO |
8583 NETIF_F_HW_VLAN_CTAG_FILTER;
576193f2
SC
8584
8585 if (port->pool_long->id == MVPP2_BM_JUMBO && port->id != 0) {
8586 dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
8587 dev->hw_features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
8588 }
8589
3f518509 8590 dev->vlan_features |= features;
1d17db08 8591 dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
10fea26c 8592 dev->priv_flags |= IFF_UNICAST_FLT;
3f518509 8593
576193f2 8594 /* MTU range: 68 - 9704 */
5777987e 8595 dev->min_mtu = ETH_MIN_MTU;
576193f2
SC
8596 /* 9704 == 9728 - 20 and rounding to 8 */
8597 dev->max_mtu = MVPP2_BM_JUMBO_PKT_SIZE;
5777987e 8598
4bb04326
AT
8599 /* Phylink isn't used w/ ACPI as of now */
8600 if (port_node) {
8601 phylink = phylink_create(dev, port_fwnode, phy_mode,
8602 &mvpp2_phylink_ops);
8603 if (IS_ERR(phylink)) {
8604 err = PTR_ERR(phylink);
8605 goto err_free_port_pcpu;
8606 }
8607 port->phylink = phylink;
8608 } else {
8609 port->phylink = NULL;
8610 }
8611
3f518509
MW
8612 err = register_netdev(dev);
8613 if (err < 0) {
8614 dev_err(&pdev->dev, "failed to register netdev\n");
4bb04326 8615 goto err_phylink;
3f518509
MW
8616 }
8617 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
8618
bf147153
MW
8619 priv->port_list[priv->port_count++] = port;
8620
3f518509
MW
8621 return 0;
8622
4bb04326
AT
8623err_phylink:
8624 if (port->phylink)
8625 phylink_destroy(port->phylink);
edc660fa
MW
8626err_free_port_pcpu:
8627 free_percpu(port->pcpu);
3f518509 8628err_free_txq_pcpu:
09f83975 8629 for (i = 0; i < port->ntxqs; i++)
3f518509
MW
8630 free_percpu(port->txqs[i]->pcpu);
8631err_free_stats:
8632 free_percpu(port->stats);
fd3651b2
AT
8633err_free_irq:
8634 if (port->link_irq)
8635 irq_dispose_mapping(port->link_irq);
591f4cfa
TP
8636err_deinit_qvecs:
8637 mvpp2_queue_vectors_deinit(port);
3f518509
MW
8638err_free_netdev:
8639 free_netdev(dev);
8640 return err;
8641}
8642
8643/* Ports removal routine */
8644static void mvpp2_port_remove(struct mvpp2_port *port)
8645{
8646 int i;
8647
8648 unregister_netdev(port->dev);
4bb04326
AT
8649 if (port->phylink)
8650 phylink_destroy(port->phylink);
edc660fa 8651 free_percpu(port->pcpu);
3f518509 8652 free_percpu(port->stats);
09f83975 8653 for (i = 0; i < port->ntxqs; i++)
3f518509 8654 free_percpu(port->txqs[i]->pcpu);
591f4cfa 8655 mvpp2_queue_vectors_deinit(port);
fd3651b2
AT
8656 if (port->link_irq)
8657 irq_dispose_mapping(port->link_irq);
3f518509
MW
8658 free_netdev(port->dev);
8659}
8660
8661/* Initialize decoding windows */
8662static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
8663 struct mvpp2 *priv)
8664{
8665 u32 win_enable;
8666 int i;
8667
8668 for (i = 0; i < 6; i++) {
8669 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
8670 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
8671
8672 if (i < 4)
8673 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
8674 }
8675
8676 win_enable = 0;
8677
8678 for (i = 0; i < dram->num_cs; i++) {
8679 const struct mbus_dram_window *cs = dram->cs + i;
8680
8681 mvpp2_write(priv, MVPP2_WIN_BASE(i),
8682 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
8683 dram->mbus_dram_target_id);
8684
8685 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
8686 (cs->size - 1) & 0xffff0000);
8687
8688 win_enable |= (1 << i);
8689 }
8690
8691 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
8692}
8693
8694/* Initialize Rx FIFO's */
8695static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
8696{
8697 int port;
8698
8699 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
8700 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
2d1d7df8 8701 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
3f518509 8702 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
2d1d7df8
AT
8703 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
8704 }
8705
8706 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
8707 MVPP2_RX_FIFO_PORT_MIN_PKT);
8708 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
8709}
8710
8711static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
8712{
8713 int port;
8714
8715 /* The FIFO size parameters are set depending on the maximum speed a
8716 * given port can handle:
8717 * - Port 0: 10Gbps
8718 * - Port 1: 2.5Gbps
8719 * - Ports 2 and 3: 1Gbps
8720 */
8721
8722 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
8723 MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
8724 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
8725 MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);
8726
8727 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
8728 MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
8729 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
8730 MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);
8731
8732 for (port = 2; port < MVPP2_MAX_PORTS; port++) {
8733 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
8734 MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
8735 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
8736 MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
3f518509
MW
8737 }
8738
8739 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
8740 MVPP2_RX_FIFO_PORT_MIN_PKT);
8741 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
8742}
8743
93ff130f
YM
8744/* Initialize Tx FIFO's: the total FIFO size is 19kB on PPv2.2 and 10G
8745 * interfaces must have a Tx FIFO size of 10kB. As only port 0 can do 10G,
8746 * configure its Tx FIFO size to 10kB and the others ports Tx FIFO size to 3kB.
8747 */
7c10f974
AT
8748static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
8749{
93ff130f 8750 int port, size, thrs;
7c10f974 8751
93ff130f
YM
8752 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
8753 if (port == 0) {
8754 size = MVPP22_TX_FIFO_DATA_SIZE_10KB;
8755 thrs = MVPP2_TX_FIFO_THRESHOLD_10KB;
8756 } else {
8757 size = MVPP22_TX_FIFO_DATA_SIZE_3KB;
8758 thrs = MVPP2_TX_FIFO_THRESHOLD_3KB;
8759 }
8760 mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), size);
8761 mvpp2_write(priv, MVPP22_TX_FIFO_THRESH_REG(port), thrs);
8762 }
7c10f974
AT
8763}
8764
6763ce31
TP
8765static void mvpp2_axi_init(struct mvpp2 *priv)
8766{
8767 u32 val, rdval, wrval;
8768
8769 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
8770
8771 /* AXI Bridge Configuration */
8772
8773 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
8774 << MVPP22_AXI_ATTR_CACHE_OFFS;
8775 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8776 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
8777
8778 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
8779 << MVPP22_AXI_ATTR_CACHE_OFFS;
8780 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8781 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
8782
8783 /* BM */
8784 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
8785 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
8786
8787 /* Descriptors */
8788 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
8789 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
8790 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
8791 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
8792
8793 /* Buffer Data */
8794 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
8795 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
8796
8797 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
8798 << MVPP22_AXI_CODE_CACHE_OFFS;
8799 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
8800 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8801 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
8802 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
8803
8804 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
8805 << MVPP22_AXI_CODE_CACHE_OFFS;
8806 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8807 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8808
8809 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
8810
8811 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
8812 << MVPP22_AXI_CODE_CACHE_OFFS;
8813 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
8814 << MVPP22_AXI_CODE_DOMAIN_OFFS;
8815
8816 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
8817}
8818
3f518509
MW
8819/* Initialize network controller common part HW */
8820static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
8821{
8822 const struct mbus_dram_target_info *dram_target_info;
8823 int err, i;
08a23755 8824 u32 val;
3f518509 8825
3f518509
MW
8826 /* MBUS windows configuration */
8827 dram_target_info = mv_mbus_dram_info();
8828 if (dram_target_info)
8829 mvpp2_conf_mbus_windows(dram_target_info, priv);
8830
6763ce31
TP
8831 if (priv->hw_version == MVPP22)
8832 mvpp2_axi_init(priv);
8833
08a23755 8834 /* Disable HW PHY polling */
26975821
TP
8835 if (priv->hw_version == MVPP21) {
8836 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
8837 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
8838 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
8839 } else {
8840 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
8841 val &= ~MVPP22_SMI_POLLING_EN;
8842 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
8843 }
08a23755 8844
3f518509
MW
8845 /* Allocate and initialize aggregated TXQs */
8846 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
d7ce3cec 8847 sizeof(*priv->aggr_txqs),
3f518509
MW
8848 GFP_KERNEL);
8849 if (!priv->aggr_txqs)
8850 return -ENOMEM;
8851
8852 for_each_present_cpu(i) {
8853 priv->aggr_txqs[i].id = i;
8854 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
85affd7e 8855 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
3f518509
MW
8856 if (err < 0)
8857 return err;
8858 }
8859
7c10f974
AT
8860 /* Fifo Init */
8861 if (priv->hw_version == MVPP21) {
2d1d7df8 8862 mvpp2_rx_fifo_init(priv);
7c10f974 8863 } else {
2d1d7df8 8864 mvpp22_rx_fifo_init(priv);
7c10f974
AT
8865 mvpp22_tx_fifo_init(priv);
8866 }
3f518509 8867
26975821
TP
8868 if (priv->hw_version == MVPP21)
8869 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
8870 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
3f518509
MW
8871
8872 /* Allow cache snoop when transmiting packets */
8873 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
8874
8875 /* Buffer Manager initialization */
8876 err = mvpp2_bm_init(pdev, priv);
8877 if (err < 0)
8878 return err;
8879
8880 /* Parser default initialization */
8881 err = mvpp2_prs_default_init(pdev, priv);
8882 if (err < 0)
8883 return err;
8884
8885 /* Classifier default initialization */
8886 mvpp2_cls_init(priv);
8887
8888 return 0;
8889}
8890
8891static int mvpp2_probe(struct platform_device *pdev)
8892{
a75edc7c 8893 const struct acpi_device_id *acpi_id;
24812221
MW
8894 struct fwnode_handle *fwnode = pdev->dev.fwnode;
8895 struct fwnode_handle *port_fwnode;
3f518509
MW
8896 struct mvpp2 *priv;
8897 struct resource *res;
a786841d 8898 void __iomem *base;
118d6298 8899 int i;
3f518509
MW
8900 int err;
8901
0b92e594 8902 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
3f518509
MW
8903 if (!priv)
8904 return -ENOMEM;
8905
a75edc7c
MW
8906 if (has_acpi_companion(&pdev->dev)) {
8907 acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
8908 &pdev->dev);
8909 priv->hw_version = (unsigned long)acpi_id->driver_data;
8910 } else {
8911 priv->hw_version =
8912 (unsigned long)of_device_get_match_data(&pdev->dev);
8913 }
faca9247 8914
3f518509 8915 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
a786841d
TP
8916 base = devm_ioremap_resource(&pdev->dev, res);
8917 if (IS_ERR(base))
8918 return PTR_ERR(base);
8919
8920 if (priv->hw_version == MVPP21) {
8921 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
8922 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
8923 if (IS_ERR(priv->lms_base))
8924 return PTR_ERR(priv->lms_base);
8925 } else {
8926 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
a75edc7c
MW
8927 if (has_acpi_companion(&pdev->dev)) {
8928 /* In case the MDIO memory region is declared in
8929 * the ACPI, it can already appear as 'in-use'
8930 * in the OS. Because it is overlapped by second
8931 * region of the network controller, make
8932 * sure it is released, before requesting it again.
8933 * The care is taken by mvpp2 driver to avoid
8934 * concurrent access to this memory region.
8935 */
8936 release_resource(res);
8937 }
a786841d
TP
8938 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
8939 if (IS_ERR(priv->iface_base))
8940 return PTR_ERR(priv->iface_base);
a75edc7c 8941 }
f84bf386 8942
a75edc7c 8943 if (priv->hw_version == MVPP22 && dev_of_node(&pdev->dev)) {
f84bf386
AT
8944 priv->sysctrl_base =
8945 syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
8946 "marvell,system-controller");
8947 if (IS_ERR(priv->sysctrl_base))
8948 /* The system controller regmap is optional for dt
8949 * compatibility reasons. When not provided, the
8950 * configuration of the GoP relies on the
8951 * firmware/bootloader.
8952 */
8953 priv->sysctrl_base = NULL;
a786841d
TP
8954 }
8955
01d04936
SC
8956 mvpp2_setup_bm_pool();
8957
df089aa0 8958 for (i = 0; i < MVPP2_MAX_THREADS; i++) {
a786841d
TP
8959 u32 addr_space_sz;
8960
8961 addr_space_sz = (priv->hw_version == MVPP21 ?
8962 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
df089aa0 8963 priv->swth_base[i] = base + i * addr_space_sz;
a786841d 8964 }
3f518509 8965
59b9a31e
TP
8966 if (priv->hw_version == MVPP21)
8967 priv->max_port_rxqs = 8;
8968 else
8969 priv->max_port_rxqs = 32;
8970
a75edc7c
MW
8971 if (dev_of_node(&pdev->dev)) {
8972 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
8973 if (IS_ERR(priv->pp_clk))
8974 return PTR_ERR(priv->pp_clk);
8975 err = clk_prepare_enable(priv->pp_clk);
8976 if (err < 0)
8977 return err;
3f518509 8978
a75edc7c
MW
8979 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
8980 if (IS_ERR(priv->gop_clk)) {
8981 err = PTR_ERR(priv->gop_clk);
8982 goto err_pp_clk;
fceb55d4 8983 }
a75edc7c 8984 err = clk_prepare_enable(priv->gop_clk);
fceb55d4 8985 if (err < 0)
a75edc7c
MW
8986 goto err_pp_clk;
8987
8988 if (priv->hw_version == MVPP22) {
8989 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
8990 if (IS_ERR(priv->mg_clk)) {
8991 err = PTR_ERR(priv->mg_clk);
8992 goto err_gop_clk;
8993 }
8994
8995 err = clk_prepare_enable(priv->mg_clk);
8996 if (err < 0)
8997 goto err_gop_clk;
9af771ce
MC
8998
8999 priv->mg_core_clk = devm_clk_get(&pdev->dev, "mg_core_clk");
9000 if (IS_ERR(priv->mg_core_clk)) {
9001 priv->mg_core_clk = NULL;
9002 } else {
9003 err = clk_prepare_enable(priv->mg_core_clk);
9004 if (err < 0)
9005 goto err_mg_clk;
9006 }
a75edc7c 9007 }
4792ea04
GC
9008
9009 priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
9010 if (IS_ERR(priv->axi_clk)) {
9011 err = PTR_ERR(priv->axi_clk);
9012 if (err == -EPROBE_DEFER)
9af771ce 9013 goto err_mg_core_clk;
4792ea04
GC
9014 priv->axi_clk = NULL;
9015 } else {
9016 err = clk_prepare_enable(priv->axi_clk);
9017 if (err < 0)
9af771ce 9018 goto err_mg_core_clk;
4792ea04 9019 }
fceb55d4 9020
a75edc7c
MW
9021 /* Get system's tclk rate */
9022 priv->tclk = clk_get_rate(priv->pp_clk);
9023 } else if (device_property_read_u32(&pdev->dev, "clock-frequency",
9024 &priv->tclk)) {
9025 dev_err(&pdev->dev, "missing clock-frequency value\n");
9026 return -EINVAL;
9027 }
3f518509 9028
2067e0a1 9029 if (priv->hw_version == MVPP22) {
da42bb27 9030 err = dma_set_mask(&pdev->dev, MVPP2_DESC_DMA_MASK);
2067e0a1 9031 if (err)
45f972ad 9032 goto err_axi_clk;
2067e0a1
TP
9033 /* Sadly, the BM pools all share the same register to
9034 * store the high 32 bits of their address. So they
9035 * must all have the same high 32 bits, which forces
9036 * us to restrict coherent memory to DMA_BIT_MASK(32).
9037 */
9038 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
9039 if (err)
45f972ad 9040 goto err_axi_clk;
2067e0a1
TP
9041 }
9042
3f518509
MW
9043 /* Initialize network controller */
9044 err = mvpp2_init(pdev, priv);
9045 if (err < 0) {
9046 dev_err(&pdev->dev, "failed to initialize controller\n");
45f972ad 9047 goto err_axi_clk;
3f518509
MW
9048 }
9049
3f518509 9050 /* Initialize ports */
24812221
MW
9051 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
9052 err = mvpp2_port_probe(pdev, port_fwnode, priv);
3f518509 9053 if (err < 0)
26146b0e 9054 goto err_port_probe;
bf147153
MW
9055 }
9056
9057 if (priv->port_count == 0) {
9058 dev_err(&pdev->dev, "no ports enabled\n");
9059 err = -ENODEV;
45f972ad 9060 goto err_axi_clk;
3f518509
MW
9061 }
9062
118d6298
MR
9063 /* Statistics must be gathered regularly because some of them (like
9064 * packets counters) are 32-bit registers and could overflow quite
9065 * quickly. For instance, a 10Gb link used at full bandwidth with the
9066 * smallest packets (64B) will overflow a 32-bit counter in less than
9067 * 30 seconds. Then, use a workqueue to fill 64-bit counters.
9068 */
118d6298
MR
9069 snprintf(priv->queue_name, sizeof(priv->queue_name),
9070 "stats-wq-%s%s", netdev_name(priv->port_list[0]->dev),
9071 priv->port_count > 1 ? "+" : "");
9072 priv->stats_queue = create_singlethread_workqueue(priv->queue_name);
9073 if (!priv->stats_queue) {
9074 err = -ENOMEM;
26146b0e 9075 goto err_port_probe;
118d6298
MR
9076 }
9077
3f518509
MW
9078 platform_set_drvdata(pdev, priv);
9079 return 0;
9080
26146b0e
AT
9081err_port_probe:
9082 i = 0;
24812221 9083 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
26146b0e
AT
9084 if (priv->port_list[i])
9085 mvpp2_port_remove(priv->port_list[i]);
9086 i++;
9087 }
45f972ad 9088err_axi_clk:
4792ea04 9089 clk_disable_unprepare(priv->axi_clk);
9af771ce
MC
9090
9091err_mg_core_clk:
9092 if (priv->hw_version == MVPP22)
9093 clk_disable_unprepare(priv->mg_core_clk);
45f972ad 9094err_mg_clk:
fceb55d4
TP
9095 if (priv->hw_version == MVPP22)
9096 clk_disable_unprepare(priv->mg_clk);
3f518509
MW
9097err_gop_clk:
9098 clk_disable_unprepare(priv->gop_clk);
9099err_pp_clk:
9100 clk_disable_unprepare(priv->pp_clk);
9101 return err;
9102}
9103
9104static int mvpp2_remove(struct platform_device *pdev)
9105{
9106 struct mvpp2 *priv = platform_get_drvdata(pdev);
24812221
MW
9107 struct fwnode_handle *fwnode = pdev->dev.fwnode;
9108 struct fwnode_handle *port_fwnode;
3f518509
MW
9109 int i = 0;
9110
e5c500eb 9111 flush_workqueue(priv->stats_queue);
118d6298 9112 destroy_workqueue(priv->stats_queue);
118d6298 9113
24812221 9114 fwnode_for_each_available_child_node(fwnode, port_fwnode) {
e5c500eb
MR
9115 if (priv->port_list[i]) {
9116 mutex_destroy(&priv->port_list[i]->gather_stats_lock);
3f518509 9117 mvpp2_port_remove(priv->port_list[i]);
e5c500eb 9118 }
3f518509
MW
9119 i++;
9120 }
9121
9122 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
9123 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
9124
9125 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
9126 }
9127
9128 for_each_present_cpu(i) {
9129 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
9130
9131 dma_free_coherent(&pdev->dev,
9132 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
9133 aggr_txq->descs,
20396136 9134 aggr_txq->descs_dma);
3f518509
MW
9135 }
9136
a75edc7c
MW
9137 if (is_acpi_node(port_fwnode))
9138 return 0;
9139
4792ea04 9140 clk_disable_unprepare(priv->axi_clk);
9af771ce 9141 clk_disable_unprepare(priv->mg_core_clk);
fceb55d4 9142 clk_disable_unprepare(priv->mg_clk);
3f518509
MW
9143 clk_disable_unprepare(priv->pp_clk);
9144 clk_disable_unprepare(priv->gop_clk);
9145
9146 return 0;
9147}
9148
9149static const struct of_device_id mvpp2_match[] = {
faca9247
TP
9150 {
9151 .compatible = "marvell,armada-375-pp2",
9152 .data = (void *)MVPP21,
9153 },
fc5e1550
TP
9154 {
9155 .compatible = "marvell,armada-7k-pp22",
9156 .data = (void *)MVPP22,
9157 },
3f518509
MW
9158 { }
9159};
9160MODULE_DEVICE_TABLE(of, mvpp2_match);
9161
a75edc7c
MW
9162static const struct acpi_device_id mvpp2_acpi_match[] = {
9163 { "MRVL0110", MVPP22 },
9164 { },
9165};
9166MODULE_DEVICE_TABLE(acpi, mvpp2_acpi_match);
9167
3f518509
MW
9168static struct platform_driver mvpp2_driver = {
9169 .probe = mvpp2_probe,
9170 .remove = mvpp2_remove,
9171 .driver = {
9172 .name = MVPP2_DRIVER_NAME,
9173 .of_match_table = mvpp2_match,
a75edc7c 9174 .acpi_match_table = ACPI_PTR(mvpp2_acpi_match),
3f518509
MW
9175 },
9176};
9177
9178module_platform_driver(mvpp2_driver);
9179
9180MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
9181MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
c634099d 9182MODULE_LICENSE("GPL v2");