]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/en_rx.c
mlx4: use order-0 pages for RX
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / en_rx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
076bb0c8 34#include <net/busy_poll.h>
47a38e15 35#include <linux/bpf.h>
a67edbf4 36#include <linux/bpf_trace.h>
c27a02cd 37#include <linux/mlx4/cq.h>
5a0e3ad6 38#include <linux/slab.h>
c27a02cd
YP
39#include <linux/mlx4/qp.h>
40#include <linux/skbuff.h>
b67bfe0d 41#include <linux/rculist.h>
c27a02cd
YP
42#include <linux/if_ether.h>
43#include <linux/if_vlan.h>
44#include <linux/vmalloc.h>
35f6f453 45#include <linux/irq.h>
c27a02cd 46
f8c6455b
SM
47#if IS_ENABLED(CONFIG_IPV6)
48#include <net/ip6_checksum.h>
49#endif
50
c27a02cd
YP
51#include "mlx4_en.h"
52
51151a16
ED
53static int mlx4_alloc_pages(struct mlx4_en_priv *priv,
54 struct mlx4_en_rx_alloc *page_alloc,
55 const struct mlx4_en_frag_info *frag_info,
b5a54d9a 56 gfp_t gfp)
51151a16 57{
51151a16
ED
58 struct page *page;
59 dma_addr_t dma;
60
b5a54d9a
ED
61 page = alloc_page(gfp);
62 if (unlikely(!page))
63 return -ENOMEM;
64 dma = dma_map_page(priv->ddev, page, 0, PAGE_SIZE, priv->dma_dir);
de3d6fa8 65 if (unlikely(dma_mapping_error(priv->ddev, dma))) {
51151a16
ED
66 put_page(page);
67 return -ENOMEM;
68 }
51151a16
ED
69 page_alloc->page = page;
70 page_alloc->dma = dma;
5f6e9800 71 page_alloc->page_offset = 0;
51151a16 72 /* Not doing get_page() for each frag is a big win
98226208 73 * on asymetric workloads. Note we can not use atomic_set().
51151a16 74 */
b5a54d9a 75 page_ref_add(page, PAGE_SIZE / frag_info->frag_stride - 1);
51151a16
ED
76 return 0;
77}
78
4cce66cd
TLSC
79static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
80 struct mlx4_en_rx_desc *rx_desc,
81 struct mlx4_en_rx_alloc *frags,
51151a16
ED
82 struct mlx4_en_rx_alloc *ring_alloc,
83 gfp_t gfp)
c27a02cd 84{
4cce66cd 85 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
51151a16 86 const struct mlx4_en_frag_info *frag_info;
c27a02cd 87 struct page *page;
4cce66cd 88 int i;
c27a02cd 89
4cce66cd
TLSC
90 for (i = 0; i < priv->num_frags; i++) {
91 frag_info = &priv->frag_info[i];
51151a16 92 page_alloc[i] = ring_alloc[i];
70fbe079
AV
93 page_alloc[i].page_offset += frag_info->frag_stride;
94
95 if (page_alloc[i].page_offset + frag_info->frag_stride <=
b5a54d9a 96 PAGE_SIZE)
51151a16 97 continue;
70fbe079 98
de3d6fa8
TT
99 if (unlikely(mlx4_alloc_pages(priv, &page_alloc[i],
100 frag_info, gfp)))
51151a16 101 goto out;
4cce66cd 102 }
c27a02cd 103
4cce66cd
TLSC
104 for (i = 0; i < priv->num_frags; i++) {
105 frags[i] = ring_alloc[i];
d85f6c14 106 frags[i].page_offset += priv->rx_headroom;
ea3349a0
MKL
107 rx_desc->data[i].addr = cpu_to_be64(frags[i].dma +
108 frags[i].page_offset);
4cce66cd 109 ring_alloc[i] = page_alloc[i];
c27a02cd 110 }
4cce66cd 111
c27a02cd 112 return 0;
4cce66cd 113
4cce66cd
TLSC
114out:
115 while (i--) {
51151a16 116 if (page_alloc[i].page != ring_alloc[i].page) {
4cce66cd 117 dma_unmap_page(priv->ddev, page_alloc[i].dma,
b5a54d9a 118 PAGE_SIZE, priv->dma_dir);
51151a16 119 page = page_alloc[i].page;
851b10d6 120 /* Revert changes done by mlx4_alloc_pages */
b5a54d9a 121 page_ref_sub(page, PAGE_SIZE /
851b10d6 122 priv->frag_info[i].frag_stride - 1);
51151a16
ED
123 put_page(page);
124 }
4cce66cd
TLSC
125 }
126 return -ENOMEM;
127}
128
129static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
130 struct mlx4_en_rx_alloc *frags,
131 int i)
132{
51151a16 133 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
021f1107 134 u32 next_frag_end = frags[i].page_offset + 2 * frag_info->frag_stride;
4cce66cd 135
021f1107 136
b5a54d9a
ED
137 if (next_frag_end > PAGE_SIZE)
138 dma_unmap_page(priv->ddev, frags[i].dma, PAGE_SIZE,
69ba9431 139 priv->dma_dir);
51151a16 140
4cce66cd
TLSC
141 if (frags[i].page)
142 put_page(frags[i].page);
c27a02cd
YP
143}
144
145static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
146 struct mlx4_en_rx_ring *ring)
147{
c27a02cd 148 int i;
51151a16 149 struct mlx4_en_rx_alloc *page_alloc;
c27a02cd
YP
150
151 for (i = 0; i < priv->num_frags; i++) {
51151a16 152 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
c27a02cd 153
51151a16 154 if (mlx4_alloc_pages(priv, &ring->page_alloc[i],
1ab25f86 155 frag_info, GFP_KERNEL | __GFP_COLD))
4cce66cd 156 goto out;
b110d2ce 157
b5a54d9a
ED
158 en_dbg(DRV, priv, " frag %d allocator: - frags:%d\n",
159 i, page_ref_count(ring->page_alloc[i].page));
c27a02cd
YP
160 }
161 return 0;
162
163out:
164 while (i--) {
51151a16
ED
165 struct page *page;
166
c27a02cd 167 page_alloc = &ring->page_alloc[i];
4cce66cd 168 dma_unmap_page(priv->ddev, page_alloc->dma,
b5a54d9a 169 PAGE_SIZE, priv->dma_dir);
51151a16 170 page = page_alloc->page;
851b10d6 171 /* Revert changes done by mlx4_alloc_pages */
b5a54d9a 172 page_ref_sub(page, PAGE_SIZE /
851b10d6 173 priv->frag_info[i].frag_stride - 1);
51151a16 174 put_page(page);
c27a02cd
YP
175 page_alloc->page = NULL;
176 }
177 return -ENOMEM;
178}
179
180static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
181 struct mlx4_en_rx_ring *ring)
182{
183 struct mlx4_en_rx_alloc *page_alloc;
184 int i;
185
186 for (i = 0; i < priv->num_frags; i++) {
51151a16
ED
187 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
188
c27a02cd 189 page_alloc = &ring->page_alloc[i];
453a6082
YP
190 en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
191 i, page_count(page_alloc->page));
c27a02cd 192
4cce66cd 193 dma_unmap_page(priv->ddev, page_alloc->dma,
b5a54d9a 194 PAGE_SIZE, priv->dma_dir);
70fbe079 195 while (page_alloc->page_offset + frag_info->frag_stride <
b5a54d9a 196 PAGE_SIZE) {
51151a16 197 put_page(page_alloc->page);
70fbe079 198 page_alloc->page_offset += frag_info->frag_stride;
51151a16 199 }
c27a02cd
YP
200 page_alloc->page = NULL;
201 }
202}
203
c27a02cd
YP
204static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
205 struct mlx4_en_rx_ring *ring, int index)
206{
207 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
c27a02cd
YP
208 int possible_frags;
209 int i;
210
c27a02cd
YP
211 /* Set size and memtype fields */
212 for (i = 0; i < priv->num_frags; i++) {
c27a02cd
YP
213 rx_desc->data[i].byte_count =
214 cpu_to_be32(priv->frag_info[i].frag_size);
215 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
216 }
217
218 /* If the number of used fragments does not fill up the ring stride,
219 * remaining (unused) fragments must be padded with null address/size
220 * and a special memory key */
221 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
222 for (i = priv->num_frags; i < possible_frags; i++) {
223 rx_desc->data[i].byte_count = 0;
224 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
225 rx_desc->data[i].addr = 0;
226 }
227}
228
c27a02cd 229static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
51151a16
ED
230 struct mlx4_en_rx_ring *ring, int index,
231 gfp_t gfp)
c27a02cd
YP
232{
233 struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
4cce66cd
TLSC
234 struct mlx4_en_rx_alloc *frags = ring->rx_info +
235 (index << priv->log_rx_info);
c27a02cd 236
d576acf0 237 if (ring->page_cache.index > 0) {
acd7628d
ED
238 ring->page_cache.index--;
239 frags[0].page = ring->page_cache.buf[ring->page_cache.index].page;
240 frags[0].dma = ring->page_cache.buf[ring->page_cache.index].dma;
241 frags[0].page_offset = XDP_PACKET_HEADROOM;
ea3349a0
MKL
242 rx_desc->data[0].addr = cpu_to_be64(frags[0].dma +
243 frags[0].page_offset);
d576acf0
BB
244 return 0;
245 }
246
51151a16 247 return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc, gfp);
c27a02cd
YP
248}
249
07841f9d
IS
250static inline bool mlx4_en_is_ring_empty(struct mlx4_en_rx_ring *ring)
251{
07841f9d
IS
252 return ring->prod == ring->cons;
253}
254
c27a02cd
YP
255static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
256{
257 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
258}
259
38aab07c
YP
260static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
261 struct mlx4_en_rx_ring *ring,
262 int index)
263{
4cce66cd 264 struct mlx4_en_rx_alloc *frags;
38aab07c
YP
265 int nr;
266
4cce66cd 267 frags = ring->rx_info + (index << priv->log_rx_info);
38aab07c 268 for (nr = 0; nr < priv->num_frags; nr++) {
453a6082 269 en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
4cce66cd 270 mlx4_en_free_frag(priv, frags, nr);
38aab07c
YP
271 }
272}
273
c27a02cd
YP
274static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
275{
c27a02cd
YP
276 struct mlx4_en_rx_ring *ring;
277 int ring_ind;
278 int buf_ind;
38aab07c 279 int new_size;
c27a02cd
YP
280
281 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
282 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 283 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
284
285 if (mlx4_en_prepare_rx_desc(priv, ring,
51151a16 286 ring->actual_size,
1ab25f86 287 GFP_KERNEL | __GFP_COLD)) {
c27a02cd 288 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
1a91de28 289 en_err(priv, "Failed to allocate enough rx buffers\n");
c27a02cd
YP
290 return -ENOMEM;
291 } else {
38aab07c 292 new_size = rounddown_pow_of_two(ring->actual_size);
1a91de28 293 en_warn(priv, "Only %d buffers allocated reducing ring size to %d\n",
453a6082 294 ring->actual_size, new_size);
38aab07c 295 goto reduce_rings;
c27a02cd
YP
296 }
297 }
298 ring->actual_size++;
299 ring->prod++;
300 }
301 }
38aab07c
YP
302 return 0;
303
304reduce_rings:
305 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 306 ring = priv->rx_ring[ring_ind];
38aab07c
YP
307 while (ring->actual_size > new_size) {
308 ring->actual_size--;
309 ring->prod--;
310 mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
311 }
38aab07c
YP
312 }
313
c27a02cd
YP
314 return 0;
315}
316
c27a02cd
YP
317static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
318 struct mlx4_en_rx_ring *ring)
319{
c27a02cd 320 int index;
c27a02cd 321
453a6082
YP
322 en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
323 ring->cons, ring->prod);
c27a02cd
YP
324
325 /* Unmap and free Rx buffers */
07841f9d 326 while (!mlx4_en_is_ring_empty(ring)) {
c27a02cd 327 index = ring->cons & ring->size_mask;
453a6082 328 en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
38aab07c 329 mlx4_en_free_rx_desc(priv, ring, index);
c27a02cd
YP
330 ++ring->cons;
331 }
332}
333
02512482
IS
334void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev)
335{
336 int i;
337 int num_of_eqs;
bb2146bc 338 int num_rx_rings;
02512482
IS
339 struct mlx4_dev *dev = mdev->dev;
340
341 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_ETH) {
c66fa19c
MB
342 num_of_eqs = max_t(int, MIN_RX_RINGS,
343 min_t(int,
344 mlx4_get_eqs_per_port(mdev->dev, i),
345 DEF_RX_RINGS));
02512482 346
ea1c1af1
AV
347 num_rx_rings = mlx4_low_memory_profile() ? MIN_RX_RINGS :
348 min_t(int, num_of_eqs,
349 netif_get_num_default_rss_queues());
02512482 350 mdev->profile.prof[i].rx_ring_num =
bb2146bc 351 rounddown_pow_of_two(num_rx_rings);
02512482
IS
352 }
353}
354
c27a02cd 355int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
41d942d5 356 struct mlx4_en_rx_ring **pring,
163561a4 357 u32 size, u16 stride, int node)
c27a02cd
YP
358{
359 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 360 struct mlx4_en_rx_ring *ring;
4cce66cd 361 int err = -ENOMEM;
c27a02cd
YP
362 int tmp;
363
163561a4 364 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
41d942d5 365 if (!ring) {
163561a4
EE
366 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
367 if (!ring) {
368 en_err(priv, "Failed to allocate RX ring structure\n");
369 return -ENOMEM;
370 }
41d942d5
EE
371 }
372
c27a02cd
YP
373 ring->prod = 0;
374 ring->cons = 0;
375 ring->size = size;
376 ring->size_mask = size - 1;
377 ring->stride = stride;
378 ring->log_stride = ffs(ring->stride) - 1;
9f519f68 379 ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
c27a02cd
YP
380
381 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
4cce66cd 382 sizeof(struct mlx4_en_rx_alloc));
163561a4 383 ring->rx_info = vmalloc_node(tmp, node);
41d942d5 384 if (!ring->rx_info) {
163561a4
EE
385 ring->rx_info = vmalloc(tmp);
386 if (!ring->rx_info) {
387 err = -ENOMEM;
388 goto err_ring;
389 }
41d942d5 390 }
e404decb 391
453a6082 392 en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
c27a02cd
YP
393 ring->rx_info, tmp);
394
163561a4 395 /* Allocate HW buffers on provided NUMA node */
872bf2fb 396 set_dev_node(&mdev->dev->persist->pdev->dev, node);
73898db0 397 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
872bf2fb 398 set_dev_node(&mdev->dev->persist->pdev->dev, mdev->dev->numa_node);
c27a02cd 399 if (err)
41d942d5 400 goto err_info;
c27a02cd 401
c27a02cd
YP
402 ring->buf = ring->wqres.buf.direct.buf;
403
ec693d47
AV
404 ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
405
41d942d5 406 *pring = ring;
c27a02cd
YP
407 return 0;
408
41d942d5 409err_info:
c27a02cd
YP
410 vfree(ring->rx_info);
411 ring->rx_info = NULL;
41d942d5
EE
412err_ring:
413 kfree(ring);
414 *pring = NULL;
415
c27a02cd
YP
416 return err;
417}
418
419int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
420{
c27a02cd
YP
421 struct mlx4_en_rx_ring *ring;
422 int i;
423 int ring_ind;
424 int err;
425 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
426 DS_SIZE * priv->num_frags);
c27a02cd
YP
427
428 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 429 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
430
431 ring->prod = 0;
432 ring->cons = 0;
433 ring->actual_size = 0;
41d942d5 434 ring->cqn = priv->rx_cq[ring_ind]->mcq.cqn;
c27a02cd
YP
435
436 ring->stride = stride;
6496bbf0
EE
437 if (ring->stride <= TXBB_SIZE) {
438 /* Stamp first unused send wqe */
439 __be32 *ptr = (__be32 *)ring->buf;
440 __be32 stamp = cpu_to_be32(1 << STAMP_SHIFT);
441 *ptr = stamp;
442 /* Move pointer to start of rx section */
9f519f68 443 ring->buf += TXBB_SIZE;
6496bbf0 444 }
9f519f68 445
c27a02cd
YP
446 ring->log_stride = ffs(ring->stride) - 1;
447 ring->buf_size = ring->size * ring->stride;
448
449 memset(ring->buf, 0, ring->buf_size);
450 mlx4_en_update_rx_prod_db(ring);
451
4cce66cd 452 /* Initialize all descriptors */
c27a02cd
YP
453 for (i = 0; i < ring->size; i++)
454 mlx4_en_init_rx_desc(priv, ring, i);
455
456 /* Initialize page allocators */
457 err = mlx4_en_init_allocator(priv, ring);
458 if (err) {
453a6082 459 en_err(priv, "Failed initializing ring allocator\n");
60b1809f
YP
460 if (ring->stride <= TXBB_SIZE)
461 ring->buf -= TXBB_SIZE;
9a4f92a6
YP
462 ring_ind--;
463 goto err_allocator;
c27a02cd 464 }
c27a02cd 465 }
b58515be
IM
466 err = mlx4_en_fill_rx_buffers(priv);
467 if (err)
c27a02cd
YP
468 goto err_buffers;
469
470 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 471 ring = priv->rx_ring[ring_ind];
c27a02cd 472
00d7d7bc 473 ring->size_mask = ring->actual_size - 1;
c27a02cd 474 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
475 }
476
477 return 0;
478
c27a02cd
YP
479err_buffers:
480 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
41d942d5 481 mlx4_en_free_rx_buf(priv, priv->rx_ring[ring_ind]);
c27a02cd
YP
482
483 ring_ind = priv->rx_ring_num - 1;
484err_allocator:
485 while (ring_ind >= 0) {
41d942d5
EE
486 if (priv->rx_ring[ring_ind]->stride <= TXBB_SIZE)
487 priv->rx_ring[ring_ind]->buf -= TXBB_SIZE;
488 mlx4_en_destroy_allocator(priv, priv->rx_ring[ring_ind]);
c27a02cd
YP
489 ring_ind--;
490 }
491 return err;
492}
493
07841f9d
IS
494/* We recover from out of memory by scheduling our napi poll
495 * function (mlx4_en_process_cq), which tries to allocate
496 * all missing RX buffers (call to mlx4_en_refill_rx_buffers).
497 */
498void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv)
499{
500 int ring;
501
502 if (!priv->port_up)
503 return;
504
505 for (ring = 0; ring < priv->rx_ring_num; ring++) {
bd4ce941
BP
506 if (mlx4_en_is_ring_empty(priv->rx_ring[ring])) {
507 local_bh_disable();
07841f9d 508 napi_reschedule(&priv->rx_cq[ring]->napi);
bd4ce941
BP
509 local_bh_enable();
510 }
07841f9d
IS
511 }
512}
513
d576acf0
BB
514/* When the rx ring is running in page-per-packet mode, a released frame can go
515 * directly into a small cache, to avoid unmapping or touching the page
516 * allocator. In bpf prog performance scenarios, buffers are either forwarded
517 * or dropped, never converted to skbs, so every page can come directly from
518 * this cache when it is sized to be a multiple of the napi budget.
519 */
520bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
521 struct mlx4_en_rx_alloc *frame)
522{
523 struct mlx4_en_page_cache *cache = &ring->page_cache;
524
525 if (cache->index >= MLX4_EN_CACHE_SIZE)
526 return false;
527
acd7628d
ED
528 cache->buf[cache->index].page = frame->page;
529 cache->buf[cache->index].dma = frame->dma;
530 cache->index++;
d576acf0
BB
531 return true;
532}
533
c27a02cd 534void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
41d942d5
EE
535 struct mlx4_en_rx_ring **pring,
536 u32 size, u16 stride)
c27a02cd
YP
537{
538 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 539 struct mlx4_en_rx_ring *ring = *pring;
cb7386d3 540 struct bpf_prog *old_prog;
c27a02cd 541
326fe02d
BB
542 old_prog = rcu_dereference_protected(
543 ring->xdp_prog,
544 lockdep_is_held(&mdev->state_lock));
cb7386d3
BB
545 if (old_prog)
546 bpf_prog_put(old_prog);
68355f71 547 mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
c27a02cd
YP
548 vfree(ring->rx_info);
549 ring->rx_info = NULL;
41d942d5
EE
550 kfree(ring);
551 *pring = NULL;
c27a02cd
YP
552}
553
554void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
555 struct mlx4_en_rx_ring *ring)
556{
d576acf0
BB
557 int i;
558
559 for (i = 0; i < ring->page_cache.index; i++) {
acd7628d
ED
560 dma_unmap_page(priv->ddev, ring->page_cache.buf[i].dma,
561 PAGE_SIZE, priv->dma_dir);
562 put_page(ring->page_cache.buf[i].page);
d576acf0
BB
563 }
564 ring->page_cache.index = 0;
c27a02cd 565 mlx4_en_free_rx_buf(priv, ring);
9f519f68
YP
566 if (ring->stride <= TXBB_SIZE)
567 ring->buf -= TXBB_SIZE;
c27a02cd
YP
568 mlx4_en_destroy_allocator(priv, ring);
569}
570
571
c27a02cd
YP
572static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
573 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 574 struct mlx4_en_rx_alloc *frags,
90278c9f 575 struct sk_buff *skb,
c27a02cd
YP
576 int length)
577{
90278c9f 578 struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
aaca121d
ED
579 struct mlx4_en_frag_info *frag_info = priv->frag_info;
580 int nr, frag_size;
c27a02cd
YP
581 dma_addr_t dma;
582
4cce66cd 583 /* Collect used fragments while replacing them in the HW descriptors */
aaca121d
ED
584 for (nr = 0;;) {
585 frag_size = min_t(int, length, frag_info->frag_size);
586
de3d6fa8 587 if (unlikely(!frags[nr].page))
4cce66cd 588 goto fail;
c27a02cd 589
c27a02cd 590 dma = be64_to_cpu(rx_desc->data[nr].addr);
4cce66cd
TLSC
591 dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
592 DMA_FROM_DEVICE);
c27a02cd 593
7f0137e2
ED
594 __skb_fill_page_desc(skb, nr, frags[nr].page,
595 frags[nr].page_offset,
aaca121d 596 frag_size);
7f0137e2 597
4cce66cd 598 skb->truesize += frag_info->frag_stride;
51151a16 599 frags[nr].page = NULL;
aaca121d
ED
600 nr++;
601 length -= frag_size;
602 if (!length)
603 break;
604 frag_info++;
c27a02cd 605 }
c27a02cd
YP
606 return nr;
607
608fail:
c27a02cd
YP
609 while (nr > 0) {
610 nr--;
311761c8 611 __skb_frag_unref(&skb_frags_rx[nr]);
c27a02cd
YP
612 }
613 return 0;
614}
615
616
617static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
618 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 619 struct mlx4_en_rx_alloc *frags,
c27a02cd
YP
620 unsigned int length)
621{
c27a02cd
YP
622 struct sk_buff *skb;
623 void *va;
624 int used_frags;
625 dma_addr_t dma;
626
c056b734 627 skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
de3d6fa8 628 if (unlikely(!skb)) {
453a6082 629 en_dbg(RX_ERR, priv, "Failed allocating skb\n");
c27a02cd
YP
630 return NULL;
631 }
c27a02cd
YP
632 skb_reserve(skb, NET_IP_ALIGN);
633 skb->len = length;
c27a02cd
YP
634
635 /* Get pointer to first fragment so we could copy the headers into the
636 * (linear part of the) skb */
70fbe079 637 va = page_address(frags[0].page) + frags[0].page_offset;
c27a02cd
YP
638
639 if (length <= SMALL_PACKET_SIZE) {
640 /* We are copying all relevant data to the skb - temporarily
4cce66cd 641 * sync buffers for the copy */
c27a02cd 642 dma = be64_to_cpu(rx_desc->data[0].addr);
ebf8c9aa 643 dma_sync_single_for_cpu(priv->ddev, dma, length,
e4fc8560 644 DMA_FROM_DEVICE);
c27a02cd 645 skb_copy_to_linear_data(skb, va, length);
c27a02cd
YP
646 skb->tail += length;
647 } else {
cfecec56
ED
648 unsigned int pull_len;
649
c27a02cd 650 /* Move relevant fragments to skb */
4cce66cd
TLSC
651 used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
652 skb, length);
785a0982
YP
653 if (unlikely(!used_frags)) {
654 kfree_skb(skb);
655 return NULL;
656 }
c27a02cd
YP
657 skb_shinfo(skb)->nr_frags = used_frags;
658
cfecec56 659 pull_len = eth_get_headlen(va, SMALL_PACKET_SIZE);
c27a02cd 660 /* Copy headers into the skb linear buffer */
cfecec56
ED
661 memcpy(skb->data, va, pull_len);
662 skb->tail += pull_len;
c27a02cd
YP
663
664 /* Skip headers in first fragment */
cfecec56 665 skb_shinfo(skb)->frags[0].page_offset += pull_len;
c27a02cd
YP
666
667 /* Adjust size of first fragment */
cfecec56
ED
668 skb_frag_size_sub(&skb_shinfo(skb)->frags[0], pull_len);
669 skb->data_len = length - pull_len;
c27a02cd
YP
670 }
671 return skb;
672}
673
e7c1c2c4
YP
674static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
675{
676 int i;
677 int offset = ETH_HLEN;
678
679 for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
680 if (*(skb->data + offset) != (unsigned char) (i & 0xff))
681 goto out_loopback;
682 }
683 /* Loopback found */
684 priv->loopback_ok = 1;
685
686out_loopback:
687 dev_kfree_skb_any(skb);
688}
c27a02cd 689
dad42c30
ED
690static bool mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
691 struct mlx4_en_rx_ring *ring)
4cce66cd 692{
dad42c30 693 u32 missing = ring->actual_size - (ring->prod - ring->cons);
4cce66cd 694
dad42c30
ED
695 /* Try to batch allocations, but not too much. */
696 if (missing < 8)
697 return false;
698 do {
699 if (mlx4_en_prepare_rx_desc(priv, ring,
700 ring->prod & ring->size_mask,
dceeab0e
ED
701 GFP_ATOMIC | __GFP_COLD |
702 __GFP_MEMALLOC))
4cce66cd
TLSC
703 break;
704 ring->prod++;
dad42c30
ED
705 } while (--missing);
706
707 return true;
4cce66cd
TLSC
708}
709
f8c6455b
SM
710/* When hardware doesn't strip the vlan, we need to calculate the checksum
711 * over it and add it to the hardware's checksum calculation
712 */
713static inline __wsum get_fixed_vlan_csum(__wsum hw_checksum,
714 struct vlan_hdr *vlanh)
715{
716 return csum_add(hw_checksum, *(__wsum *)vlanh);
717}
718
719/* Although the stack expects checksum which doesn't include the pseudo
720 * header, the HW adds it. To address that, we are subtracting the pseudo
721 * header checksum from the checksum value provided by the HW.
722 */
723static void get_fixed_ipv4_csum(__wsum hw_checksum, struct sk_buff *skb,
724 struct iphdr *iph)
725{
726 __u16 length_for_csum = 0;
727 __wsum csum_pseudo_header = 0;
728
729 length_for_csum = (be16_to_cpu(iph->tot_len) - (iph->ihl << 2));
730 csum_pseudo_header = csum_tcpudp_nofold(iph->saddr, iph->daddr,
731 length_for_csum, iph->protocol, 0);
732 skb->csum = csum_sub(hw_checksum, csum_pseudo_header);
733}
734
735#if IS_ENABLED(CONFIG_IPV6)
736/* In IPv6 packets, besides subtracting the pseudo header checksum,
737 * we also compute/add the IP header checksum which
738 * is not added by the HW.
739 */
740static int get_fixed_ipv6_csum(__wsum hw_checksum, struct sk_buff *skb,
741 struct ipv6hdr *ipv6h)
742{
743 __wsum csum_pseudo_hdr = 0;
744
de3d6fa8
TT
745 if (unlikely(ipv6h->nexthdr == IPPROTO_FRAGMENT ||
746 ipv6h->nexthdr == IPPROTO_HOPOPTS))
f8c6455b 747 return -1;
82d69203 748 hw_checksum = csum_add(hw_checksum, (__force __wsum)htons(ipv6h->nexthdr));
f8c6455b
SM
749
750 csum_pseudo_hdr = csum_partial(&ipv6h->saddr,
751 sizeof(ipv6h->saddr) + sizeof(ipv6h->daddr), 0);
752 csum_pseudo_hdr = csum_add(csum_pseudo_hdr, (__force __wsum)ipv6h->payload_len);
753 csum_pseudo_hdr = csum_add(csum_pseudo_hdr, (__force __wsum)ntohs(ipv6h->nexthdr));
754
755 skb->csum = csum_sub(hw_checksum, csum_pseudo_hdr);
756 skb->csum = csum_add(skb->csum, csum_partial(ipv6h, sizeof(struct ipv6hdr), 0));
757 return 0;
758}
759#endif
760static int check_csum(struct mlx4_cqe *cqe, struct sk_buff *skb, void *va,
79a25852 761 netdev_features_t dev_features)
f8c6455b
SM
762{
763 __wsum hw_checksum = 0;
764
765 void *hdr = (u8 *)va + sizeof(struct ethhdr);
766
767 hw_checksum = csum_unfold((__force __sum16)cqe->checksum);
768
e802f8e4 769 if (cqe->vlan_my_qpn & cpu_to_be32(MLX4_CQE_CVLAN_PRESENT_MASK) &&
79a25852 770 !(dev_features & NETIF_F_HW_VLAN_CTAG_RX)) {
f8c6455b
SM
771 hw_checksum = get_fixed_vlan_csum(hw_checksum, hdr);
772 hdr += sizeof(struct vlan_hdr);
773 }
774
775 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV4))
776 get_fixed_ipv4_csum(hw_checksum, skb, hdr);
777#if IS_ENABLED(CONFIG_IPV6)
778 else if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV6))
de3d6fa8 779 if (unlikely(get_fixed_ipv6_csum(hw_checksum, skb, hdr)))
f8c6455b
SM
780 return -1;
781#endif
782 return 0;
783}
784
c27a02cd
YP
785int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
786{
787 struct mlx4_en_priv *priv = netdev_priv(dev);
ec693d47 788 struct mlx4_en_dev *mdev = priv->mdev;
c27a02cd 789 struct mlx4_cqe *cqe;
41d942d5 790 struct mlx4_en_rx_ring *ring = priv->rx_ring[cq->ring];
4cce66cd 791 struct mlx4_en_rx_alloc *frags;
c27a02cd 792 struct mlx4_en_rx_desc *rx_desc;
47a38e15 793 struct bpf_prog *xdp_prog;
9ecc2d86 794 int doorbell_pending;
c27a02cd
YP
795 struct sk_buff *skb;
796 int index;
797 int nr;
798 unsigned int length;
799 int polled = 0;
800 int ip_summed;
08ff3235 801 int factor = priv->cqe_factor;
ec693d47 802 u64 timestamp;
837052d0 803 bool l2_tunnel;
c27a02cd 804
de3d6fa8 805 if (unlikely(!priv->port_up))
c27a02cd
YP
806 return 0;
807
de3d6fa8 808 if (unlikely(budget <= 0))
38be0a34
EB
809 return polled;
810
326fe02d
BB
811 /* Protect accesses to: ring->xdp_prog, priv->mac_hash list */
812 rcu_read_lock();
813 xdp_prog = rcu_dereference(ring->xdp_prog);
9ecc2d86 814 doorbell_pending = 0;
47a38e15 815
c27a02cd
YP
816 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
817 * descriptor offset can be deduced from the CQE index instead of
818 * reading 'cqe->index' */
819 index = cq->mcq.cons_index & ring->size_mask;
b1b6b4da 820 cqe = mlx4_en_get_cqe(cq->buf, index, priv->cqe_size) + factor;
c27a02cd
YP
821
822 /* Process all completed CQEs */
823 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
824 cq->mcq.cons_index & cq->size)) {
825
4cce66cd 826 frags = ring->rx_info + (index << priv->log_rx_info);
c27a02cd
YP
827 rx_desc = ring->buf + (index << ring->log_stride);
828
829 /*
830 * make sure we read the CQE after we read the ownership bit
831 */
12b3375f 832 dma_rmb();
c27a02cd
YP
833
834 /* Drop packet on bad receive or bad checksum */
835 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
836 MLX4_CQE_OPCODE_ERROR)) {
1a91de28
JP
837 en_err(priv, "CQE completed in error - vendor syndrom:%d syndrom:%d\n",
838 ((struct mlx4_err_cqe *)cqe)->vendor_err_syndrome,
839 ((struct mlx4_err_cqe *)cqe)->syndrome);
c27a02cd
YP
840 goto next;
841 }
842 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
453a6082 843 en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
c27a02cd
YP
844 goto next;
845 }
846
79aeaccd
YB
847 /* Check if we need to drop the packet if SRIOV is not enabled
848 * and not performing the selftest or flb disabled
849 */
850 if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
851 struct ethhdr *ethh;
852 dma_addr_t dma;
79aeaccd
YB
853 /* Get pointer to first fragment since we haven't
854 * skb yet and cast it to ethhdr struct
855 */
856 dma = be64_to_cpu(rx_desc->data[0].addr);
857 dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
858 DMA_FROM_DEVICE);
859 ethh = (struct ethhdr *)(page_address(frags[0].page) +
70fbe079 860 frags[0].page_offset);
79aeaccd 861
c07cb4b0
YB
862 if (is_multicast_ether_addr(ethh->h_dest)) {
863 struct mlx4_mac_entry *entry;
c07cb4b0
YB
864 struct hlist_head *bucket;
865 unsigned int mac_hash;
866
867 /* Drop the packet, since HW loopback-ed it */
868 mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
869 bucket = &priv->mac_hash[mac_hash];
b67bfe0d 870 hlist_for_each_entry_rcu(entry, bucket, hlist) {
c07cb4b0 871 if (ether_addr_equal_64bits(entry->mac,
326fe02d 872 ethh->h_source))
c07cb4b0 873 goto next;
c07cb4b0 874 }
c07cb4b0 875 }
79aeaccd 876 }
5b4c4d36 877
c27a02cd
YP
878 /*
879 * Packet is OK - process it.
880 */
881 length = be32_to_cpu(cqe->byte_cnt);
4a5f4dd8 882 length -= ring->fcs_del;
837052d0
OG
883 l2_tunnel = (dev->hw_enc_features & NETIF_F_RXCSUM) &&
884 (cqe->vlan_my_qpn & cpu_to_be32(MLX4_CQE_L2_TUNNEL));
c27a02cd 885
47a38e15
BB
886 /* A bpf program gets first chance to drop the packet. It may
887 * read bytes but not past the end of the frag.
888 */
889 if (xdp_prog) {
890 struct xdp_buff xdp;
891 dma_addr_t dma;
ea3349a0 892 void *orig_data;
47a38e15
BB
893 u32 act;
894
895 dma = be64_to_cpu(rx_desc->data[0].addr);
896 dma_sync_single_for_cpu(priv->ddev, dma,
897 priv->frag_info[0].frag_size,
898 DMA_FROM_DEVICE);
899
ea3349a0
MKL
900 xdp.data_hard_start = page_address(frags[0].page);
901 xdp.data = xdp.data_hard_start + frags[0].page_offset;
47a38e15 902 xdp.data_end = xdp.data + length;
ea3349a0 903 orig_data = xdp.data;
47a38e15
BB
904
905 act = bpf_prog_run_xdp(xdp_prog, &xdp);
ea3349a0
MKL
906
907 if (xdp.data != orig_data) {
908 length = xdp.data_end - xdp.data;
909 frags[0].page_offset = xdp.data -
910 xdp.data_hard_start;
911 }
912
47a38e15
BB
913 switch (act) {
914 case XDP_PASS:
915 break;
9ecc2d86 916 case XDP_TX:
15fca2c8 917 if (likely(!mlx4_en_xmit_frame(ring, frags, dev,
67f8b1dc 918 length, cq->ring,
de3d6fa8 919 &doorbell_pending)))
9ecc2d86 920 goto consumed;
a67edbf4 921 trace_xdp_exception(dev, xdp_prog, act);
15fca2c8 922 goto xdp_drop_no_cnt; /* Drop on xmit failure */
47a38e15
BB
923 default:
924 bpf_warn_invalid_xdp_action(act);
925 case XDP_ABORTED:
a67edbf4 926 trace_xdp_exception(dev, xdp_prog, act);
47a38e15 927 case XDP_DROP:
15fca2c8
TT
928 ring->xdp_drop++;
929xdp_drop_no_cnt:
de3d6fa8 930 if (likely(mlx4_en_rx_recycle(ring, frags)))
d576acf0 931 goto consumed;
47a38e15
BB
932 goto next;
933 }
934 }
935
15fca2c8
TT
936 ring->bytes += length;
937 ring->packets++;
938
c8c64cff 939 if (likely(dev->features & NETIF_F_RXCSUM)) {
f8c6455b
SM
940 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_TCP |
941 MLX4_CQE_STATUS_UDP)) {
942 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
943 cqe->checksum == cpu_to_be16(0xffff)) {
944 ip_summed = CHECKSUM_UNNECESSARY;
945 ring->csum_ok++;
946 } else {
947 ip_summed = CHECKSUM_NONE;
948 ring->csum_none++;
949 }
c27a02cd 950 } else {
f8c6455b
SM
951 if (priv->flags & MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP &&
952 (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
953 MLX4_CQE_STATUS_IPV6))) {
954 ip_summed = CHECKSUM_COMPLETE;
955 ring->csum_complete++;
956 } else {
957 ip_summed = CHECKSUM_NONE;
958 ring->csum_none++;
959 }
c27a02cd
YP
960 }
961 } else {
962 ip_summed = CHECKSUM_NONE;
ad04378c 963 ring->csum_none++;
c27a02cd
YP
964 }
965
dd65beac
SM
966 /* This packet is eligible for GRO if it is:
967 * - DIX Ethernet (type interpretation)
968 * - TCP/IP (v4)
969 * - without IP options
970 * - not an IP fragment
dd65beac 971 */
868fdb06 972 if (dev->features & NETIF_F_GRO) {
dd65beac
SM
973 struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
974 if (!gro_skb)
975 goto next;
976
977 nr = mlx4_en_complete_rx_desc(priv,
978 rx_desc, frags, gro_skb,
979 length);
980 if (!nr)
981 goto next;
982
f8c6455b
SM
983 if (ip_summed == CHECKSUM_COMPLETE) {
984 void *va = skb_frag_address(skb_shinfo(gro_skb)->frags);
79a25852
IS
985 if (check_csum(cqe, gro_skb, va,
986 dev->features)) {
f8c6455b
SM
987 ip_summed = CHECKSUM_NONE;
988 ring->csum_none++;
989 ring->csum_complete--;
990 }
991 }
992
dd65beac
SM
993 skb_shinfo(gro_skb)->nr_frags = nr;
994 gro_skb->len = length;
995 gro_skb->data_len = length;
996 gro_skb->ip_summed = ip_summed;
997
998 if (l2_tunnel && ip_summed == CHECKSUM_UNNECESSARY)
c58942f2
OG
999 gro_skb->csum_level = 1;
1000
dd65beac 1001 if ((cqe->vlan_my_qpn &
e802f8e4 1002 cpu_to_be32(MLX4_CQE_CVLAN_PRESENT_MASK)) &&
dd65beac
SM
1003 (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
1004 u16 vid = be16_to_cpu(cqe->sl_vid);
1005
1006 __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
e38af4fa
HHZ
1007 } else if ((be32_to_cpu(cqe->vlan_my_qpn) &
1008 MLX4_CQE_SVLAN_PRESENT_MASK) &&
1009 (dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
1010 __vlan_hwaccel_put_tag(gro_skb,
1011 htons(ETH_P_8021AD),
1012 be16_to_cpu(cqe->sl_vid));
dd65beac
SM
1013 }
1014
1015 if (dev->features & NETIF_F_RXHASH)
1016 skb_set_hash(gro_skb,
1017 be32_to_cpu(cqe->immed_rss_invalid),
0a6d4245
ED
1018 (ip_summed == CHECKSUM_UNNECESSARY) ?
1019 PKT_HASH_TYPE_L4 :
1020 PKT_HASH_TYPE_L3);
dd65beac
SM
1021
1022 skb_record_rx_queue(gro_skb, cq->ring);
dd65beac
SM
1023
1024 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
1025 timestamp = mlx4_en_get_cqe_ts(cqe);
1026 mlx4_en_fill_hwtstamps(mdev,
1027 skb_hwtstamps(gro_skb),
1028 timestamp);
1029 }
1030
1031 napi_gro_frags(&cq->napi);
1032 goto next;
1033 }
1034
1035 /* GRO not possible, complete processing here */
4cce66cd 1036 skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
de3d6fa8 1037 if (unlikely(!skb)) {
d21ed3a3 1038 ring->dropped++;
c27a02cd
YP
1039 goto next;
1040 }
1041
57c970c2 1042 if (unlikely(priv->validate_loopback)) {
e7c1c2c4
YP
1043 validate_loopback(priv, skb);
1044 goto next;
1045 }
1046
f8c6455b 1047 if (ip_summed == CHECKSUM_COMPLETE) {
79a25852 1048 if (check_csum(cqe, skb, skb->data, dev->features)) {
f8c6455b
SM
1049 ip_summed = CHECKSUM_NONE;
1050 ring->csum_complete--;
1051 ring->csum_none++;
1052 }
1053 }
1054
c27a02cd
YP
1055 skb->ip_summed = ip_summed;
1056 skb->protocol = eth_type_trans(skb, dev);
0c8dfc83 1057 skb_record_rx_queue(skb, cq->ring);
c27a02cd 1058
9ca8600e
TH
1059 if (l2_tunnel && ip_summed == CHECKSUM_UNNECESSARY)
1060 skb->csum_level = 1;
837052d0 1061
ad86107f 1062 if (dev->features & NETIF_F_RXHASH)
69174416
TH
1063 skb_set_hash(skb,
1064 be32_to_cpu(cqe->immed_rss_invalid),
0a6d4245
ED
1065 (ip_summed == CHECKSUM_UNNECESSARY) ?
1066 PKT_HASH_TYPE_L4 :
1067 PKT_HASH_TYPE_L3);
ad86107f 1068
ec693d47 1069 if ((be32_to_cpu(cqe->vlan_my_qpn) &
e802f8e4 1070 MLX4_CQE_CVLAN_PRESENT_MASK) &&
ec693d47 1071 (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
86a9bad3 1072 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
e38af4fa
HHZ
1073 else if ((be32_to_cpu(cqe->vlan_my_qpn) &
1074 MLX4_CQE_SVLAN_PRESENT_MASK) &&
1075 (dev->features & NETIF_F_HW_VLAN_STAG_RX))
1076 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021AD),
1077 be16_to_cpu(cqe->sl_vid));
f1b553fb 1078
ec693d47
AV
1079 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
1080 timestamp = mlx4_en_get_cqe_ts(cqe);
1081 mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
1082 timestamp);
1083 }
1084
868fdb06 1085 napi_gro_receive(&cq->napi, skb);
c27a02cd 1086next:
4cce66cd
TLSC
1087 for (nr = 0; nr < priv->num_frags; nr++)
1088 mlx4_en_free_frag(priv, frags, nr);
1089
d576acf0 1090consumed:
c27a02cd
YP
1091 ++cq->mcq.cons_index;
1092 index = (cq->mcq.cons_index) & ring->size_mask;
b1b6b4da 1093 cqe = mlx4_en_get_cqe(cq->buf, index, priv->cqe_size) + factor;
f1d29a3f 1094 if (++polled == budget)
c27a02cd 1095 goto out;
c27a02cd
YP
1096 }
1097
c27a02cd 1098out:
326fe02d 1099 rcu_read_unlock();
9ecc2d86 1100
dad42c30
ED
1101 if (polled) {
1102 if (doorbell_pending)
1103 mlx4_en_xmit_doorbell(priv->tx_ring[TX_XDP][cq->ring]);
1104
1105 mlx4_cq_set_ci(&cq->mcq);
1106 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
1107 ring->cons = cq->mcq.cons_index;
1108 }
c27a02cd 1109 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
dad42c30
ED
1110
1111 if (mlx4_en_refill_rx_buffers(priv, ring))
1112 mlx4_en_update_rx_prod_db(ring);
1113
c27a02cd
YP
1114 return polled;
1115}
1116
1117
1118void mlx4_en_rx_irq(struct mlx4_cq *mcq)
1119{
1120 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
1121 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
1122
477b35b4
ED
1123 if (likely(priv->port_up))
1124 napi_schedule_irqoff(&cq->napi);
c27a02cd
YP
1125 else
1126 mlx4_en_arm_cq(priv, cq);
1127}
1128
1129/* Rx CQ polling - called by NAPI */
1130int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
1131{
1132 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
1133 struct net_device *dev = cq->dev;
1134 struct mlx4_en_priv *priv = netdev_priv(dev);
1135 int done;
1136
1137 done = mlx4_en_process_rx_cq(dev, cq, budget);
1138
1139 /* If we used up all the quota - we're probably not done yet... */
2eacc23c 1140 if (done == budget) {
35f6f453 1141 const struct cpumask *aff;
dc2ec62f
TG
1142 struct irq_data *idata;
1143 int cpu_curr;
35f6f453 1144
c27a02cd 1145 INC_PERF_COUNTER(priv->pstats.napi_quota);
35f6f453
AV
1146
1147 cpu_curr = smp_processor_id();
dc2ec62f
TG
1148 idata = irq_desc_get_irq_data(cq->irq_desc);
1149 aff = irq_data_get_affinity_mask(idata);
35f6f453 1150
2e1af7d7
ED
1151 if (likely(cpumask_test_cpu(cpu_curr, aff)))
1152 return budget;
1153
1154 /* Current cpu is not according to smp_irq_affinity -
dad42c30
ED
1155 * probably affinity changed. Need to stop this NAPI
1156 * poll, and restart it on the right CPU.
1157 * Try to avoid returning a too small value (like 0),
1158 * to not fool net_rx_action() and its netdev_budget
2e1af7d7 1159 */
dad42c30
ED
1160 if (done)
1161 done--;
c27a02cd 1162 }
1a288172 1163 /* Done for now */
2e713283
ED
1164 if (napi_complete_done(napi, done))
1165 mlx4_en_arm_cq(priv, cq);
c27a02cd
YP
1166 return done;
1167}
1168
c27a02cd
YP
1169void mlx4_en_calc_rx_buf(struct net_device *dev)
1170{
1171 struct mlx4_en_priv *priv = netdev_priv(dev);
47a38e15 1172 int eff_mtu = MLX4_EN_EFF_MTU(dev->mtu);
c27a02cd
YP
1173 int i = 0;
1174
d576acf0
BB
1175 /* bpf requires buffers to be set up as 1 packet per page.
1176 * This only works when num_frags == 1.
1177 */
67f8b1dc 1178 if (priv->tx_ring_num[TX_XDP]) {
b45f0674 1179 priv->frag_info[0].frag_size = eff_mtu;
b45f0674
MKL
1180 /* This will gain efficient xdp frame recycling at the
1181 * expense of more costly truesize accounting
d576acf0 1182 */
b45f0674 1183 priv->frag_info[0].frag_stride = PAGE_SIZE;
69ba9431 1184 priv->dma_dir = PCI_DMA_BIDIRECTIONAL;
d85f6c14 1185 priv->rx_headroom = XDP_PACKET_HEADROOM;
b45f0674
MKL
1186 i = 1;
1187 } else {
b5a54d9a
ED
1188 int frag_size_max = 2048, buf_size = 0;
1189
1190 /* should not happen, right ? */
1191 if (eff_mtu > PAGE_SIZE + (MLX4_EN_MAX_RX_FRAGS - 1) * 2048)
1192 frag_size_max = PAGE_SIZE;
b45f0674
MKL
1193
1194 while (buf_size < eff_mtu) {
b5a54d9a
ED
1195 int frag_stride, frag_size = eff_mtu - buf_size;
1196 int pad, nb;
60c7f5ae
ED
1197
1198 if (i < MLX4_EN_MAX_RX_FRAGS - 1)
b5a54d9a 1199 frag_size = min(frag_size, frag_size_max);
60c7f5ae
ED
1200
1201 priv->frag_info[i].frag_size = frag_size;
b5a54d9a
ED
1202 frag_stride = ALIGN(frag_size, SMP_CACHE_BYTES);
1203 /* We can only pack 2 1536-bytes frames in on 4K page
1204 * Therefore, each frame would consume more bytes (truesize)
1205 */
1206 nb = PAGE_SIZE / frag_stride;
1207 pad = (PAGE_SIZE - nb * frag_stride) / nb;
1208 pad &= ~(SMP_CACHE_BYTES - 1);
1209 priv->frag_info[i].frag_stride = frag_stride + pad;
60c7f5ae 1210
60c7f5ae 1211 buf_size += frag_size;
b45f0674
MKL
1212 i++;
1213 }
69ba9431 1214 priv->dma_dir = PCI_DMA_FROMDEVICE;
d85f6c14 1215 priv->rx_headroom = 0;
c27a02cd
YP
1216 }
1217
1218 priv->num_frags = i;
1219 priv->rx_skb_size = eff_mtu;
4cce66cd 1220 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
c27a02cd 1221
1a91de28
JP
1222 en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d num_frags:%d):\n",
1223 eff_mtu, priv->num_frags);
c27a02cd 1224 for (i = 0; i < priv->num_frags; i++) {
51151a16 1225 en_err(priv,
aaca121d 1226 " frag:%d - size:%d stride:%d\n",
51151a16
ED
1227 i,
1228 priv->frag_info[i].frag_size,
51151a16 1229 priv->frag_info[i].frag_stride);
c27a02cd
YP
1230 }
1231}
1232
1233/* RSS related functions */
1234
9f519f68
YP
1235static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
1236 struct mlx4_en_rx_ring *ring,
c27a02cd
YP
1237 enum mlx4_qp_state *state,
1238 struct mlx4_qp *qp)
1239{
1240 struct mlx4_en_dev *mdev = priv->mdev;
1241 struct mlx4_qp_context *context;
1242 int err = 0;
1243
14f8dc49
JP
1244 context = kmalloc(sizeof(*context), GFP_KERNEL);
1245 if (!context)
c27a02cd 1246 return -ENOMEM;
c27a02cd 1247
40f2287b 1248 err = mlx4_qp_alloc(mdev->dev, qpn, qp, GFP_KERNEL);
c27a02cd 1249 if (err) {
453a6082 1250 en_err(priv, "Failed to allocate qp #%x\n", qpn);
c27a02cd 1251 goto out;
c27a02cd
YP
1252 }
1253 qp->event = mlx4_en_sqp_event;
1254
1255 memset(context, 0, sizeof *context);
00d7d7bc 1256 mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
0e98b523 1257 qpn, ring->cqn, -1, context);
9f519f68 1258 context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
c27a02cd 1259
f3a9d1f2 1260 /* Cancel FCS removal if FW allows */
4a5f4dd8 1261 if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
f3a9d1f2 1262 context->param3 |= cpu_to_be32(1 << 29);
f0df3503
MM
1263 if (priv->dev->features & NETIF_F_RXFCS)
1264 ring->fcs_del = 0;
1265 else
1266 ring->fcs_del = ETH_FCS_LEN;
4a5f4dd8
YP
1267 } else
1268 ring->fcs_del = 0;
f3a9d1f2 1269
9f519f68 1270 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
c27a02cd
YP
1271 if (err) {
1272 mlx4_qp_remove(mdev->dev, qp);
1273 mlx4_qp_free(mdev->dev, qp);
1274 }
9f519f68 1275 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
1276out:
1277 kfree(context);
1278 return err;
1279}
1280
cabdc8ee
HHZ
1281int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
1282{
1283 int err;
1284 u32 qpn;
1285
d57febe1
MB
1286 err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn,
1287 MLX4_RESERVE_A0_QP);
cabdc8ee
HHZ
1288 if (err) {
1289 en_err(priv, "Failed reserving drop qpn\n");
1290 return err;
1291 }
40f2287b 1292 err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp, GFP_KERNEL);
cabdc8ee
HHZ
1293 if (err) {
1294 en_err(priv, "Failed allocating drop qp\n");
1295 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
1296 return err;
1297 }
1298
1299 return 0;
1300}
1301
1302void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
1303{
1304 u32 qpn;
1305
1306 qpn = priv->drop_qp.qpn;
1307 mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
1308 mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
1309 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
1310}
1311
c27a02cd
YP
1312/* Allocate rx qp's and configure them according to rss map */
1313int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
1314{
1315 struct mlx4_en_dev *mdev = priv->mdev;
1316 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1317 struct mlx4_qp_context context;
876f6e67 1318 struct mlx4_rss_context *rss_context;
93d3e367 1319 int rss_rings;
c27a02cd 1320 void *ptr;
876f6e67 1321 u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
1202d460 1322 MLX4_RSS_TCP_IPV6);
9f519f68 1323 int i, qpn;
c27a02cd
YP
1324 int err = 0;
1325 int good_qps = 0;
1326
453a6082 1327 en_dbg(DRV, priv, "Configuring rss steering\n");
b6b912e0
YP
1328 err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
1329 priv->rx_ring_num,
ddae0349 1330 &rss_map->base_qpn, 0);
c27a02cd 1331 if (err) {
b6b912e0 1332 en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
c27a02cd
YP
1333 return err;
1334 }
1335
b6b912e0 1336 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd 1337 qpn = rss_map->base_qpn + i;
41d942d5 1338 err = mlx4_en_config_rss_qp(priv, qpn, priv->rx_ring[i],
c27a02cd
YP
1339 &rss_map->state[i],
1340 &rss_map->qps[i]);
1341 if (err)
1342 goto rss_err;
1343
1344 ++good_qps;
1345 }
1346
1347 /* Configure RSS indirection qp */
40f2287b 1348 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp, GFP_KERNEL);
c27a02cd 1349 if (err) {
453a6082 1350 en_err(priv, "Failed to allocate RSS indirection QP\n");
1679200f 1351 goto rss_err;
c27a02cd
YP
1352 }
1353 rss_map->indir_qp.event = mlx4_en_sqp_event;
1354 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
41d942d5 1355 priv->rx_ring[0]->cqn, -1, &context);
c27a02cd 1356
93d3e367
YP
1357 if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
1358 rss_rings = priv->rx_ring_num;
1359 else
1360 rss_rings = priv->prof->rss_rings;
1361
876f6e67
OG
1362 ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
1363 + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
43d620c8 1364 rss_context = ptr;
93d3e367 1365 rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
c27a02cd 1366 (rss_map->base_qpn));
89efea25 1367 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1202d460
OG
1368 if (priv->mdev->profile.udp_rss) {
1369 rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
1370 rss_context->base_qpn_udp = rss_context->default_qpn;
1371 }
837052d0
OG
1372
1373 if (mdev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
1374 en_info(priv, "Setting RSS context tunnel type to RSS on inner headers\n");
1375 rss_mask |= MLX4_RSS_BY_INNER_HEADERS;
1376 }
1377
0533943c 1378 rss_context->flags = rss_mask;
876f6e67 1379 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
947cbb0a
EP
1380 if (priv->rss_hash_fn == ETH_RSS_HASH_XOR) {
1381 rss_context->hash_fn = MLX4_RSS_HASH_XOR;
1382 } else if (priv->rss_hash_fn == ETH_RSS_HASH_TOP) {
1383 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
1384 memcpy(rss_context->rss_key, priv->rss_key,
1385 MLX4_EN_RSS_KEY_SIZE);
947cbb0a
EP
1386 } else {
1387 en_err(priv, "Unknown RSS hash function requested\n");
1388 err = -EINVAL;
1389 goto indir_err;
1390 }
c27a02cd
YP
1391 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
1392 &rss_map->indir_qp, &rss_map->indir_state);
1393 if (err)
1394 goto indir_err;
1395
1396 return 0;
1397
1398indir_err:
1399 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1400 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1401 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1402 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd
YP
1403rss_err:
1404 for (i = 0; i < good_qps; i++) {
1405 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1406 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1407 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1408 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1409 }
b6b912e0 1410 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd
YP
1411 return err;
1412}
1413
1414void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1415{
1416 struct mlx4_en_dev *mdev = priv->mdev;
1417 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1418 int i;
1419
1420 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1421 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1422 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1423 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd 1424
b6b912e0 1425 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd
YP
1426 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1427 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1428 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1429 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1430 }
b6b912e0 1431 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd 1432}