]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/en_rx.c
Merge tag 'for-linus-20170825' of git://git.infradead.org/linux-mtd
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / en_rx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
076bb0c8 34#include <net/busy_poll.h>
47a38e15 35#include <linux/bpf.h>
a67edbf4 36#include <linux/bpf_trace.h>
c27a02cd 37#include <linux/mlx4/cq.h>
5a0e3ad6 38#include <linux/slab.h>
c27a02cd
YP
39#include <linux/mlx4/qp.h>
40#include <linux/skbuff.h>
b67bfe0d 41#include <linux/rculist.h>
c27a02cd
YP
42#include <linux/if_ether.h>
43#include <linux/if_vlan.h>
44#include <linux/vmalloc.h>
35f6f453 45#include <linux/irq.h>
c27a02cd 46
f8c6455b
SM
47#if IS_ENABLED(CONFIG_IPV6)
48#include <net/ip6_checksum.h>
49#endif
50
c27a02cd
YP
51#include "mlx4_en.h"
52
34db548b
ED
53static int mlx4_alloc_page(struct mlx4_en_priv *priv,
54 struct mlx4_en_rx_alloc *frag,
55 gfp_t gfp)
51151a16 56{
51151a16
ED
57 struct page *page;
58 dma_addr_t dma;
59
b5a54d9a
ED
60 page = alloc_page(gfp);
61 if (unlikely(!page))
62 return -ENOMEM;
63 dma = dma_map_page(priv->ddev, page, 0, PAGE_SIZE, priv->dma_dir);
de3d6fa8 64 if (unlikely(dma_mapping_error(priv->ddev, dma))) {
34db548b 65 __free_page(page);
51151a16
ED
66 return -ENOMEM;
67 }
34db548b
ED
68 frag->page = page;
69 frag->dma = dma;
70 frag->page_offset = priv->rx_headroom;
51151a16
ED
71 return 0;
72}
73
4cce66cd 74static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
7d7bfc6a 75 struct mlx4_en_rx_ring *ring,
4cce66cd
TLSC
76 struct mlx4_en_rx_desc *rx_desc,
77 struct mlx4_en_rx_alloc *frags,
51151a16 78 gfp_t gfp)
c27a02cd 79{
4cce66cd 80 int i;
c27a02cd 81
34db548b 82 for (i = 0; i < priv->num_frags; i++, frags++) {
7d7bfc6a
ED
83 if (!frags->page) {
84 if (mlx4_alloc_page(priv, frags, gfp))
85 return -ENOMEM;
86 ring->rx_alloc_pages++;
87 }
34db548b
ED
88 rx_desc->data[i].addr = cpu_to_be64(frags->dma +
89 frags->page_offset);
c27a02cd
YP
90 }
91 return 0;
c27a02cd
YP
92}
93
34db548b
ED
94static void mlx4_en_free_frag(const struct mlx4_en_priv *priv,
95 struct mlx4_en_rx_alloc *frag)
c27a02cd 96{
34db548b
ED
97 if (frag->page) {
98 dma_unmap_page(priv->ddev, frag->dma,
b5a54d9a 99 PAGE_SIZE, priv->dma_dir);
34db548b 100 __free_page(frag->page);
c27a02cd 101 }
34db548b
ED
102 /* We need to clear all fields, otherwise a change of priv->log_rx_info
103 * could lead to see garbage later in frag->page.
104 */
105 memset(frag, 0, sizeof(*frag));
c27a02cd
YP
106}
107
34db548b 108static void mlx4_en_init_rx_desc(const struct mlx4_en_priv *priv,
c27a02cd
YP
109 struct mlx4_en_rx_ring *ring, int index)
110{
111 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
c27a02cd
YP
112 int possible_frags;
113 int i;
114
c27a02cd
YP
115 /* Set size and memtype fields */
116 for (i = 0; i < priv->num_frags; i++) {
c27a02cd
YP
117 rx_desc->data[i].byte_count =
118 cpu_to_be32(priv->frag_info[i].frag_size);
119 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
120 }
121
122 /* If the number of used fragments does not fill up the ring stride,
123 * remaining (unused) fragments must be padded with null address/size
124 * and a special memory key */
125 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
126 for (i = priv->num_frags; i < possible_frags; i++) {
127 rx_desc->data[i].byte_count = 0;
128 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
129 rx_desc->data[i].addr = 0;
130 }
131}
132
c27a02cd 133static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
51151a16
ED
134 struct mlx4_en_rx_ring *ring, int index,
135 gfp_t gfp)
c27a02cd 136{
9bcee89a
TT
137 struct mlx4_en_rx_desc *rx_desc = ring->buf +
138 (index << ring->log_stride);
4cce66cd
TLSC
139 struct mlx4_en_rx_alloc *frags = ring->rx_info +
140 (index << priv->log_rx_info);
9bcee89a 141 if (likely(ring->page_cache.index > 0)) {
34db548b
ED
142 /* XDP uses a single page per frame */
143 if (!frags->page) {
144 ring->page_cache.index--;
145 frags->page = ring->page_cache.buf[ring->page_cache.index].page;
146 frags->dma = ring->page_cache.buf[ring->page_cache.index].dma;
147 }
148 frags->page_offset = XDP_PACKET_HEADROOM;
149 rx_desc->data[0].addr = cpu_to_be64(frags->dma +
150 XDP_PACKET_HEADROOM);
d576acf0
BB
151 return 0;
152 }
153
7d7bfc6a 154 return mlx4_en_alloc_frags(priv, ring, rx_desc, frags, gfp);
c27a02cd
YP
155}
156
34db548b 157static bool mlx4_en_is_ring_empty(const struct mlx4_en_rx_ring *ring)
07841f9d 158{
07841f9d
IS
159 return ring->prod == ring->cons;
160}
161
c27a02cd
YP
162static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
163{
164 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
165}
166
34db548b
ED
167/* slow path */
168static void mlx4_en_free_rx_desc(const struct mlx4_en_priv *priv,
38aab07c
YP
169 struct mlx4_en_rx_ring *ring,
170 int index)
171{
4cce66cd 172 struct mlx4_en_rx_alloc *frags;
38aab07c
YP
173 int nr;
174
4cce66cd 175 frags = ring->rx_info + (index << priv->log_rx_info);
38aab07c 176 for (nr = 0; nr < priv->num_frags; nr++) {
453a6082 177 en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
34db548b 178 mlx4_en_free_frag(priv, frags + nr);
38aab07c
YP
179 }
180}
181
9bcee89a 182/* Function not in fast-path */
c27a02cd
YP
183static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
184{
c27a02cd
YP
185 struct mlx4_en_rx_ring *ring;
186 int ring_ind;
187 int buf_ind;
38aab07c 188 int new_size;
c27a02cd
YP
189
190 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
191 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 192 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
193
194 if (mlx4_en_prepare_rx_desc(priv, ring,
51151a16 195 ring->actual_size,
1ab25f86 196 GFP_KERNEL | __GFP_COLD)) {
c27a02cd 197 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
1a91de28 198 en_err(priv, "Failed to allocate enough rx buffers\n");
c27a02cd
YP
199 return -ENOMEM;
200 } else {
38aab07c 201 new_size = rounddown_pow_of_two(ring->actual_size);
1a91de28 202 en_warn(priv, "Only %d buffers allocated reducing ring size to %d\n",
453a6082 203 ring->actual_size, new_size);
38aab07c 204 goto reduce_rings;
c27a02cd
YP
205 }
206 }
207 ring->actual_size++;
208 ring->prod++;
209 }
210 }
38aab07c
YP
211 return 0;
212
213reduce_rings:
214 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 215 ring = priv->rx_ring[ring_ind];
38aab07c
YP
216 while (ring->actual_size > new_size) {
217 ring->actual_size--;
218 ring->prod--;
219 mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
220 }
38aab07c
YP
221 }
222
c27a02cd
YP
223 return 0;
224}
225
c27a02cd
YP
226static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
227 struct mlx4_en_rx_ring *ring)
228{
c27a02cd 229 int index;
c27a02cd 230
453a6082
YP
231 en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
232 ring->cons, ring->prod);
c27a02cd
YP
233
234 /* Unmap and free Rx buffers */
34db548b 235 for (index = 0; index < ring->size; index++) {
453a6082 236 en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
38aab07c 237 mlx4_en_free_rx_desc(priv, ring, index);
c27a02cd 238 }
34db548b
ED
239 ring->cons = 0;
240 ring->prod = 0;
c27a02cd
YP
241}
242
02512482
IS
243void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev)
244{
245 int i;
246 int num_of_eqs;
bb2146bc 247 int num_rx_rings;
02512482
IS
248 struct mlx4_dev *dev = mdev->dev;
249
250 mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_ETH) {
c66fa19c
MB
251 num_of_eqs = max_t(int, MIN_RX_RINGS,
252 min_t(int,
253 mlx4_get_eqs_per_port(mdev->dev, i),
254 DEF_RX_RINGS));
02512482 255
ea1c1af1
AV
256 num_rx_rings = mlx4_low_memory_profile() ? MIN_RX_RINGS :
257 min_t(int, num_of_eqs,
258 netif_get_num_default_rss_queues());
02512482 259 mdev->profile.prof[i].rx_ring_num =
bb2146bc 260 rounddown_pow_of_two(num_rx_rings);
02512482
IS
261 }
262}
263
c27a02cd 264int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
41d942d5 265 struct mlx4_en_rx_ring **pring,
163561a4 266 u32 size, u16 stride, int node)
c27a02cd
YP
267{
268 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 269 struct mlx4_en_rx_ring *ring;
4cce66cd 270 int err = -ENOMEM;
c27a02cd
YP
271 int tmp;
272
163561a4 273 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
41d942d5 274 if (!ring) {
163561a4
EE
275 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
276 if (!ring) {
277 en_err(priv, "Failed to allocate RX ring structure\n");
278 return -ENOMEM;
279 }
41d942d5
EE
280 }
281
c27a02cd
YP
282 ring->prod = 0;
283 ring->cons = 0;
284 ring->size = size;
285 ring->size_mask = size - 1;
286 ring->stride = stride;
287 ring->log_stride = ffs(ring->stride) - 1;
9f519f68 288 ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
c27a02cd
YP
289
290 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
4cce66cd 291 sizeof(struct mlx4_en_rx_alloc));
34db548b 292 ring->rx_info = vzalloc_node(tmp, node);
41d942d5 293 if (!ring->rx_info) {
34db548b 294 ring->rx_info = vzalloc(tmp);
163561a4
EE
295 if (!ring->rx_info) {
296 err = -ENOMEM;
297 goto err_ring;
298 }
41d942d5 299 }
e404decb 300
453a6082 301 en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
c27a02cd
YP
302 ring->rx_info, tmp);
303
163561a4 304 /* Allocate HW buffers on provided NUMA node */
872bf2fb 305 set_dev_node(&mdev->dev->persist->pdev->dev, node);
73898db0 306 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
872bf2fb 307 set_dev_node(&mdev->dev->persist->pdev->dev, mdev->dev->numa_node);
c27a02cd 308 if (err)
41d942d5 309 goto err_info;
c27a02cd 310
c27a02cd
YP
311 ring->buf = ring->wqres.buf.direct.buf;
312
ec693d47
AV
313 ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
314
41d942d5 315 *pring = ring;
c27a02cd
YP
316 return 0;
317
41d942d5 318err_info:
c27a02cd
YP
319 vfree(ring->rx_info);
320 ring->rx_info = NULL;
41d942d5
EE
321err_ring:
322 kfree(ring);
323 *pring = NULL;
324
c27a02cd
YP
325 return err;
326}
327
328int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
329{
c27a02cd
YP
330 struct mlx4_en_rx_ring *ring;
331 int i;
332 int ring_ind;
333 int err;
334 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
335 DS_SIZE * priv->num_frags);
c27a02cd
YP
336
337 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 338 ring = priv->rx_ring[ring_ind];
c27a02cd
YP
339
340 ring->prod = 0;
341 ring->cons = 0;
342 ring->actual_size = 0;
41d942d5 343 ring->cqn = priv->rx_cq[ring_ind]->mcq.cqn;
c27a02cd
YP
344
345 ring->stride = stride;
6496bbf0
EE
346 if (ring->stride <= TXBB_SIZE) {
347 /* Stamp first unused send wqe */
348 __be32 *ptr = (__be32 *)ring->buf;
349 __be32 stamp = cpu_to_be32(1 << STAMP_SHIFT);
350 *ptr = stamp;
351 /* Move pointer to start of rx section */
9f519f68 352 ring->buf += TXBB_SIZE;
6496bbf0 353 }
9f519f68 354
c27a02cd
YP
355 ring->log_stride = ffs(ring->stride) - 1;
356 ring->buf_size = ring->size * ring->stride;
357
358 memset(ring->buf, 0, ring->buf_size);
359 mlx4_en_update_rx_prod_db(ring);
360
4cce66cd 361 /* Initialize all descriptors */
c27a02cd
YP
362 for (i = 0; i < ring->size; i++)
363 mlx4_en_init_rx_desc(priv, ring, i);
c27a02cd 364 }
b58515be
IM
365 err = mlx4_en_fill_rx_buffers(priv);
366 if (err)
c27a02cd
YP
367 goto err_buffers;
368
369 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
41d942d5 370 ring = priv->rx_ring[ring_ind];
c27a02cd 371
00d7d7bc 372 ring->size_mask = ring->actual_size - 1;
c27a02cd 373 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
374 }
375
376 return 0;
377
c27a02cd
YP
378err_buffers:
379 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
41d942d5 380 mlx4_en_free_rx_buf(priv, priv->rx_ring[ring_ind]);
c27a02cd
YP
381
382 ring_ind = priv->rx_ring_num - 1;
c27a02cd 383 while (ring_ind >= 0) {
41d942d5
EE
384 if (priv->rx_ring[ring_ind]->stride <= TXBB_SIZE)
385 priv->rx_ring[ring_ind]->buf -= TXBB_SIZE;
c27a02cd
YP
386 ring_ind--;
387 }
388 return err;
389}
390
07841f9d
IS
391/* We recover from out of memory by scheduling our napi poll
392 * function (mlx4_en_process_cq), which tries to allocate
393 * all missing RX buffers (call to mlx4_en_refill_rx_buffers).
394 */
395void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv)
396{
397 int ring;
398
399 if (!priv->port_up)
400 return;
401
402 for (ring = 0; ring < priv->rx_ring_num; ring++) {
bd4ce941
BP
403 if (mlx4_en_is_ring_empty(priv->rx_ring[ring])) {
404 local_bh_disable();
07841f9d 405 napi_reschedule(&priv->rx_cq[ring]->napi);
bd4ce941
BP
406 local_bh_enable();
407 }
07841f9d
IS
408 }
409}
410
d576acf0
BB
411/* When the rx ring is running in page-per-packet mode, a released frame can go
412 * directly into a small cache, to avoid unmapping or touching the page
413 * allocator. In bpf prog performance scenarios, buffers are either forwarded
414 * or dropped, never converted to skbs, so every page can come directly from
415 * this cache when it is sized to be a multiple of the napi budget.
416 */
417bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
418 struct mlx4_en_rx_alloc *frame)
419{
420 struct mlx4_en_page_cache *cache = &ring->page_cache;
421
422 if (cache->index >= MLX4_EN_CACHE_SIZE)
423 return false;
424
acd7628d
ED
425 cache->buf[cache->index].page = frame->page;
426 cache->buf[cache->index].dma = frame->dma;
427 cache->index++;
d576acf0
BB
428 return true;
429}
430
c27a02cd 431void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
41d942d5
EE
432 struct mlx4_en_rx_ring **pring,
433 u32 size, u16 stride)
c27a02cd
YP
434{
435 struct mlx4_en_dev *mdev = priv->mdev;
41d942d5 436 struct mlx4_en_rx_ring *ring = *pring;
cb7386d3 437 struct bpf_prog *old_prog;
c27a02cd 438
326fe02d
BB
439 old_prog = rcu_dereference_protected(
440 ring->xdp_prog,
441 lockdep_is_held(&mdev->state_lock));
cb7386d3
BB
442 if (old_prog)
443 bpf_prog_put(old_prog);
68355f71 444 mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
c27a02cd
YP
445 vfree(ring->rx_info);
446 ring->rx_info = NULL;
41d942d5
EE
447 kfree(ring);
448 *pring = NULL;
c27a02cd
YP
449}
450
451void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
452 struct mlx4_en_rx_ring *ring)
453{
d576acf0
BB
454 int i;
455
456 for (i = 0; i < ring->page_cache.index; i++) {
acd7628d
ED
457 dma_unmap_page(priv->ddev, ring->page_cache.buf[i].dma,
458 PAGE_SIZE, priv->dma_dir);
459 put_page(ring->page_cache.buf[i].page);
d576acf0
BB
460 }
461 ring->page_cache.index = 0;
c27a02cd 462 mlx4_en_free_rx_buf(priv, ring);
9f519f68
YP
463 if (ring->stride <= TXBB_SIZE)
464 ring->buf -= TXBB_SIZE;
c27a02cd
YP
465}
466
467
c27a02cd 468static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
4cce66cd 469 struct mlx4_en_rx_alloc *frags,
90278c9f 470 struct sk_buff *skb,
c27a02cd
YP
471 int length)
472{
34db548b
ED
473 const struct mlx4_en_frag_info *frag_info = priv->frag_info;
474 unsigned int truesize = 0;
aaca121d 475 int nr, frag_size;
34db548b 476 struct page *page;
c27a02cd 477 dma_addr_t dma;
34db548b 478 bool release;
c27a02cd 479
4cce66cd 480 /* Collect used fragments while replacing them in the HW descriptors */
34db548b 481 for (nr = 0;; frags++) {
aaca121d
ED
482 frag_size = min_t(int, length, frag_info->frag_size);
483
34db548b
ED
484 page = frags->page;
485 if (unlikely(!page))
4cce66cd 486 goto fail;
c27a02cd 487
34db548b
ED
488 dma = frags->dma;
489 dma_sync_single_range_for_cpu(priv->ddev, dma, frags->page_offset,
490 frag_size, priv->dma_dir);
c27a02cd 491
34db548b 492 __skb_fill_page_desc(skb, nr, page, frags->page_offset,
aaca121d 493 frag_size);
7f0137e2 494
34db548b
ED
495 truesize += frag_info->frag_stride;
496 if (frag_info->frag_stride == PAGE_SIZE / 2) {
497 frags->page_offset ^= PAGE_SIZE / 2;
498 release = page_count(page) != 1 ||
499 page_is_pfmemalloc(page) ||
500 page_to_nid(page) != numa_mem_id();
501 } else {
502 u32 sz_align = ALIGN(frag_size, SMP_CACHE_BYTES);
503
504 frags->page_offset += sz_align;
505 release = frags->page_offset + frag_info->frag_size > PAGE_SIZE;
506 }
507 if (release) {
508 dma_unmap_page(priv->ddev, dma, PAGE_SIZE, priv->dma_dir);
509 frags->page = NULL;
510 } else {
511 page_ref_inc(page);
512 }
513
aaca121d
ED
514 nr++;
515 length -= frag_size;
516 if (!length)
517 break;
518 frag_info++;
c27a02cd 519 }
34db548b 520 skb->truesize += truesize;
c27a02cd
YP
521 return nr;
522
523fail:
c27a02cd
YP
524 while (nr > 0) {
525 nr--;
34db548b 526 __skb_frag_unref(skb_shinfo(skb)->frags + nr);
c27a02cd
YP
527 }
528 return 0;
529}
530
6969cf0f 531static void validate_loopback(struct mlx4_en_priv *priv, void *va)
e7c1c2c4 532{
6969cf0f 533 const unsigned char *data = va + ETH_HLEN;
e7c1c2c4 534 int i;
e7c1c2c4 535
6969cf0f
ED
536 for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++) {
537 if (data[i] != (unsigned char)i)
538 return;
e7c1c2c4
YP
539 }
540 /* Loopback found */
541 priv->loopback_ok = 1;
e7c1c2c4 542}
c27a02cd 543
9bcee89a 544static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
dad42c30 545 struct mlx4_en_rx_ring *ring)
4cce66cd 546{
dad42c30 547 u32 missing = ring->actual_size - (ring->prod - ring->cons);
4cce66cd 548
dad42c30
ED
549 /* Try to batch allocations, but not too much. */
550 if (missing < 8)
9bcee89a 551 return;
dad42c30
ED
552 do {
553 if (mlx4_en_prepare_rx_desc(priv, ring,
554 ring->prod & ring->size_mask,
dceeab0e
ED
555 GFP_ATOMIC | __GFP_COLD |
556 __GFP_MEMALLOC))
4cce66cd
TLSC
557 break;
558 ring->prod++;
9bcee89a 559 } while (likely(--missing));
dad42c30 560
9bcee89a 561 mlx4_en_update_rx_prod_db(ring);
4cce66cd
TLSC
562}
563
f8c6455b
SM
564/* When hardware doesn't strip the vlan, we need to calculate the checksum
565 * over it and add it to the hardware's checksum calculation
566 */
567static inline __wsum get_fixed_vlan_csum(__wsum hw_checksum,
568 struct vlan_hdr *vlanh)
569{
570 return csum_add(hw_checksum, *(__wsum *)vlanh);
571}
572
573/* Although the stack expects checksum which doesn't include the pseudo
574 * header, the HW adds it. To address that, we are subtracting the pseudo
575 * header checksum from the checksum value provided by the HW.
576 */
e718fe45
DC
577static int get_fixed_ipv4_csum(__wsum hw_checksum, struct sk_buff *skb,
578 struct iphdr *iph)
f8c6455b
SM
579{
580 __u16 length_for_csum = 0;
581 __wsum csum_pseudo_header = 0;
e718fe45
DC
582 __u8 ipproto = iph->protocol;
583
584 if (unlikely(ipproto == IPPROTO_SCTP))
585 return -1;
f8c6455b
SM
586
587 length_for_csum = (be16_to_cpu(iph->tot_len) - (iph->ihl << 2));
588 csum_pseudo_header = csum_tcpudp_nofold(iph->saddr, iph->daddr,
e718fe45 589 length_for_csum, ipproto, 0);
f8c6455b 590 skb->csum = csum_sub(hw_checksum, csum_pseudo_header);
e718fe45 591 return 0;
f8c6455b
SM
592}
593
594#if IS_ENABLED(CONFIG_IPV6)
595/* In IPv6 packets, besides subtracting the pseudo header checksum,
596 * we also compute/add the IP header checksum which
597 * is not added by the HW.
598 */
599static int get_fixed_ipv6_csum(__wsum hw_checksum, struct sk_buff *skb,
600 struct ipv6hdr *ipv6h)
601{
e718fe45 602 __u8 nexthdr = ipv6h->nexthdr;
f8c6455b
SM
603 __wsum csum_pseudo_hdr = 0;
604
e718fe45
DC
605 if (unlikely(nexthdr == IPPROTO_FRAGMENT ||
606 nexthdr == IPPROTO_HOPOPTS ||
607 nexthdr == IPPROTO_SCTP))
f8c6455b 608 return -1;
e718fe45 609 hw_checksum = csum_add(hw_checksum, (__force __wsum)htons(nexthdr));
f8c6455b
SM
610
611 csum_pseudo_hdr = csum_partial(&ipv6h->saddr,
612 sizeof(ipv6h->saddr) + sizeof(ipv6h->daddr), 0);
613 csum_pseudo_hdr = csum_add(csum_pseudo_hdr, (__force __wsum)ipv6h->payload_len);
e718fe45
DC
614 csum_pseudo_hdr = csum_add(csum_pseudo_hdr,
615 (__force __wsum)htons(nexthdr));
f8c6455b
SM
616
617 skb->csum = csum_sub(hw_checksum, csum_pseudo_hdr);
618 skb->csum = csum_add(skb->csum, csum_partial(ipv6h, sizeof(struct ipv6hdr), 0));
619 return 0;
620}
621#endif
622static int check_csum(struct mlx4_cqe *cqe, struct sk_buff *skb, void *va,
79a25852 623 netdev_features_t dev_features)
f8c6455b
SM
624{
625 __wsum hw_checksum = 0;
626
627 void *hdr = (u8 *)va + sizeof(struct ethhdr);
628
629 hw_checksum = csum_unfold((__force __sum16)cqe->checksum);
630
e802f8e4 631 if (cqe->vlan_my_qpn & cpu_to_be32(MLX4_CQE_CVLAN_PRESENT_MASK) &&
79a25852 632 !(dev_features & NETIF_F_HW_VLAN_CTAG_RX)) {
f8c6455b
SM
633 hw_checksum = get_fixed_vlan_csum(hw_checksum, hdr);
634 hdr += sizeof(struct vlan_hdr);
635 }
636
637 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV4))
e718fe45 638 return get_fixed_ipv4_csum(hw_checksum, skb, hdr);
f8c6455b 639#if IS_ENABLED(CONFIG_IPV6)
e718fe45
DC
640 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV6))
641 return get_fixed_ipv6_csum(hw_checksum, skb, hdr);
f8c6455b
SM
642#endif
643 return 0;
644}
645
c27a02cd
YP
646int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
647{
648 struct mlx4_en_priv *priv = netdev_priv(dev);
9bcee89a
TT
649 int factor = priv->cqe_factor;
650 struct mlx4_en_rx_ring *ring;
47a38e15 651 struct bpf_prog *xdp_prog;
9bcee89a 652 int cq_ring = cq->ring;
36ea7964 653 bool doorbell_pending;
9bcee89a 654 struct mlx4_cqe *cqe;
c27a02cd 655 int polled = 0;
9bcee89a 656 int index;
c27a02cd 657
de3d6fa8 658 if (unlikely(!priv->port_up))
c27a02cd
YP
659 return 0;
660
de3d6fa8 661 if (unlikely(budget <= 0))
38be0a34
EB
662 return polled;
663
9bcee89a
TT
664 ring = priv->rx_ring[cq_ring];
665
326fe02d
BB
666 /* Protect accesses to: ring->xdp_prog, priv->mac_hash list */
667 rcu_read_lock();
668 xdp_prog = rcu_dereference(ring->xdp_prog);
9ecc2d86 669 doorbell_pending = 0;
47a38e15 670
c27a02cd
YP
671 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
672 * descriptor offset can be deduced from the CQE index instead of
673 * reading 'cqe->index' */
674 index = cq->mcq.cons_index & ring->size_mask;
b1b6b4da 675 cqe = mlx4_en_get_cqe(cq->buf, index, priv->cqe_size) + factor;
c27a02cd
YP
676
677 /* Process all completed CQEs */
678 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
679 cq->mcq.cons_index & cq->size)) {
9bcee89a
TT
680 struct mlx4_en_rx_alloc *frags;
681 enum pkt_hash_types hash_type;
682 struct sk_buff *skb;
683 unsigned int length;
684 int ip_summed;
02e6fd3e 685 void *va;
9bcee89a 686 int nr;
c27a02cd 687
4cce66cd 688 frags = ring->rx_info + (index << priv->log_rx_info);
02e6fd3e 689 va = page_address(frags[0].page) + frags[0].page_offset;
9bcee89a 690 prefetchw(va);
c27a02cd
YP
691 /*
692 * make sure we read the CQE after we read the ownership bit
693 */
12b3375f 694 dma_rmb();
c27a02cd
YP
695
696 /* Drop packet on bad receive or bad checksum */
697 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
698 MLX4_CQE_OPCODE_ERROR)) {
1a91de28
JP
699 en_err(priv, "CQE completed in error - vendor syndrom:%d syndrom:%d\n",
700 ((struct mlx4_err_cqe *)cqe)->vendor_err_syndrome,
701 ((struct mlx4_err_cqe *)cqe)->syndrome);
c27a02cd
YP
702 goto next;
703 }
704 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
453a6082 705 en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
c27a02cd
YP
706 goto next;
707 }
708
79aeaccd
YB
709 /* Check if we need to drop the packet if SRIOV is not enabled
710 * and not performing the selftest or flb disabled
711 */
712 if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
02e6fd3e 713 const struct ethhdr *ethh = va;
79aeaccd 714 dma_addr_t dma;
79aeaccd
YB
715 /* Get pointer to first fragment since we haven't
716 * skb yet and cast it to ethhdr struct
717 */
9e8c0395 718 dma = frags[0].dma + frags[0].page_offset;
79aeaccd
YB
719 dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
720 DMA_FROM_DEVICE);
79aeaccd 721
c07cb4b0
YB
722 if (is_multicast_ether_addr(ethh->h_dest)) {
723 struct mlx4_mac_entry *entry;
c07cb4b0
YB
724 struct hlist_head *bucket;
725 unsigned int mac_hash;
726
727 /* Drop the packet, since HW loopback-ed it */
728 mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
729 bucket = &priv->mac_hash[mac_hash];
b67bfe0d 730 hlist_for_each_entry_rcu(entry, bucket, hlist) {
c07cb4b0 731 if (ether_addr_equal_64bits(entry->mac,
326fe02d 732 ethh->h_source))
c07cb4b0 733 goto next;
c07cb4b0 734 }
c07cb4b0 735 }
79aeaccd 736 }
5b4c4d36 737
6969cf0f
ED
738 if (unlikely(priv->validate_loopback)) {
739 validate_loopback(priv, va);
740 goto next;
741 }
742
c27a02cd
YP
743 /*
744 * Packet is OK - process it.
745 */
746 length = be32_to_cpu(cqe->byte_cnt);
4a5f4dd8 747 length -= ring->fcs_del;
c27a02cd 748
47a38e15
BB
749 /* A bpf program gets first chance to drop the packet. It may
750 * read bytes but not past the end of the frag.
751 */
752 if (xdp_prog) {
753 struct xdp_buff xdp;
754 dma_addr_t dma;
ea3349a0 755 void *orig_data;
47a38e15
BB
756 u32 act;
757
9e8c0395 758 dma = frags[0].dma + frags[0].page_offset;
47a38e15
BB
759 dma_sync_single_for_cpu(priv->ddev, dma,
760 priv->frag_info[0].frag_size,
761 DMA_FROM_DEVICE);
762
02e6fd3e
ED
763 xdp.data_hard_start = va - frags[0].page_offset;
764 xdp.data = va;
47a38e15 765 xdp.data_end = xdp.data + length;
ea3349a0 766 orig_data = xdp.data;
47a38e15
BB
767
768 act = bpf_prog_run_xdp(xdp_prog, &xdp);
ea3349a0
MKL
769
770 if (xdp.data != orig_data) {
771 length = xdp.data_end - xdp.data;
772 frags[0].page_offset = xdp.data -
773 xdp.data_hard_start;
02e6fd3e 774 va = xdp.data;
ea3349a0
MKL
775 }
776
47a38e15
BB
777 switch (act) {
778 case XDP_PASS:
779 break;
9ecc2d86 780 case XDP_TX:
15fca2c8 781 if (likely(!mlx4_en_xmit_frame(ring, frags, dev,
9bcee89a 782 length, cq_ring,
34db548b
ED
783 &doorbell_pending))) {
784 frags[0].page = NULL;
785 goto next;
786 }
a67edbf4 787 trace_xdp_exception(dev, xdp_prog, act);
15fca2c8 788 goto xdp_drop_no_cnt; /* Drop on xmit failure */
47a38e15
BB
789 default:
790 bpf_warn_invalid_xdp_action(act);
791 case XDP_ABORTED:
a67edbf4 792 trace_xdp_exception(dev, xdp_prog, act);
47a38e15 793 case XDP_DROP:
15fca2c8
TT
794 ring->xdp_drop++;
795xdp_drop_no_cnt:
47a38e15
BB
796 goto next;
797 }
798 }
799
15fca2c8
TT
800 ring->bytes += length;
801 ring->packets++;
802
68b8df46 803 skb = napi_get_frags(&cq->napi);
9bcee89a 804 if (unlikely(!skb))
68b8df46
ED
805 goto next;
806
807 if (unlikely(ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL)) {
9bcee89a
TT
808 u64 timestamp = mlx4_en_get_cqe_ts(cqe);
809
810 mlx4_en_fill_hwtstamps(priv->mdev, skb_hwtstamps(skb),
68b8df46
ED
811 timestamp);
812 }
9bcee89a 813 skb_record_rx_queue(skb, cq_ring);
68b8df46 814
c8c64cff 815 if (likely(dev->features & NETIF_F_RXCSUM)) {
f8c6455b
SM
816 if (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_TCP |
817 MLX4_CQE_STATUS_UDP)) {
818 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
819 cqe->checksum == cpu_to_be16(0xffff)) {
9bcee89a 820 bool l2_tunnel = (dev->hw_enc_features & NETIF_F_RXCSUM) &&
68b8df46 821 (cqe->vlan_my_qpn & cpu_to_be32(MLX4_CQE_L2_TUNNEL));
9bcee89a
TT
822
823 ip_summed = CHECKSUM_UNNECESSARY;
824 hash_type = PKT_HASH_TYPE_L4;
68b8df46
ED
825 if (l2_tunnel)
826 skb->csum_level = 1;
f8c6455b
SM
827 ring->csum_ok++;
828 } else {
68b8df46 829 goto csum_none;
f8c6455b 830 }
c27a02cd 831 } else {
f8c6455b
SM
832 if (priv->flags & MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP &&
833 (cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
834 MLX4_CQE_STATUS_IPV6))) {
68b8df46
ED
835 if (check_csum(cqe, skb, va, dev->features)) {
836 goto csum_none;
837 } else {
838 ip_summed = CHECKSUM_COMPLETE;
9bcee89a 839 hash_type = PKT_HASH_TYPE_L3;
68b8df46
ED
840 ring->csum_complete++;
841 }
f8c6455b 842 } else {
68b8df46 843 goto csum_none;
f8c6455b 844 }
c27a02cd
YP
845 }
846 } else {
68b8df46 847csum_none:
c27a02cd 848 ip_summed = CHECKSUM_NONE;
9bcee89a 849 hash_type = PKT_HASH_TYPE_L3;
ad04378c 850 ring->csum_none++;
c27a02cd 851 }
c27a02cd 852 skb->ip_summed = ip_summed;
ad86107f 853 if (dev->features & NETIF_F_RXHASH)
69174416
TH
854 skb_set_hash(skb,
855 be32_to_cpu(cqe->immed_rss_invalid),
9bcee89a 856 hash_type);
68b8df46
ED
857
858 if ((cqe->vlan_my_qpn &
859 cpu_to_be32(MLX4_CQE_CVLAN_PRESENT_MASK)) &&
ec693d47 860 (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
68b8df46
ED
861 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
862 be16_to_cpu(cqe->sl_vid));
863 else if ((cqe->vlan_my_qpn &
864 cpu_to_be32(MLX4_CQE_SVLAN_PRESENT_MASK)) &&
e38af4fa
HHZ
865 (dev->features & NETIF_F_HW_VLAN_STAG_RX))
866 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021AD),
867 be16_to_cpu(cqe->sl_vid));
f1b553fb 868
68b8df46
ED
869 nr = mlx4_en_complete_rx_desc(priv, frags, skb, length);
870 if (likely(nr)) {
871 skb_shinfo(skb)->nr_frags = nr;
872 skb->len = length;
873 skb->data_len = length;
874 napi_gro_frags(&cq->napi);
875 } else {
876 skb->vlan_tci = 0;
877 skb_clear_hash(skb);
ec693d47 878 }
c27a02cd
YP
879next:
880 ++cq->mcq.cons_index;
881 index = (cq->mcq.cons_index) & ring->size_mask;
b1b6b4da 882 cqe = mlx4_en_get_cqe(cq->buf, index, priv->cqe_size) + factor;
9bcee89a 883 if (unlikely(++polled == budget))
68b8df46 884 break;
c27a02cd
YP
885 }
886
326fe02d 887 rcu_read_unlock();
9ecc2d86 888
9bcee89a 889 if (likely(polled)) {
6c78511b
TT
890 if (doorbell_pending) {
891 priv->tx_cq[TX_XDP][cq_ring]->xdp_busy = true;
892 mlx4_en_xmit_doorbell(priv->tx_ring[TX_XDP][cq_ring]);
893 }
dad42c30
ED
894
895 mlx4_cq_set_ci(&cq->mcq);
896 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
897 ring->cons = cq->mcq.cons_index;
898 }
c27a02cd 899 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
dad42c30 900
9bcee89a 901 mlx4_en_refill_rx_buffers(priv, ring);
dad42c30 902
c27a02cd
YP
903 return polled;
904}
905
906
907void mlx4_en_rx_irq(struct mlx4_cq *mcq)
908{
909 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
910 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
911
477b35b4
ED
912 if (likely(priv->port_up))
913 napi_schedule_irqoff(&cq->napi);
c27a02cd
YP
914 else
915 mlx4_en_arm_cq(priv, cq);
916}
917
918/* Rx CQ polling - called by NAPI */
919int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
920{
921 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
922 struct net_device *dev = cq->dev;
923 struct mlx4_en_priv *priv = netdev_priv(dev);
6c78511b
TT
924 struct mlx4_en_cq *xdp_tx_cq = NULL;
925 bool clean_complete = true;
c27a02cd
YP
926 int done;
927
6c78511b
TT
928 if (priv->tx_ring_num[TX_XDP]) {
929 xdp_tx_cq = priv->tx_cq[TX_XDP][cq->ring];
930 if (xdp_tx_cq->xdp_busy) {
931 clean_complete = mlx4_en_process_tx_cq(dev, xdp_tx_cq,
932 budget);
933 xdp_tx_cq->xdp_busy = !clean_complete;
934 }
935 }
936
c27a02cd
YP
937 done = mlx4_en_process_rx_cq(dev, cq, budget);
938
939 /* If we used up all the quota - we're probably not done yet... */
6c78511b 940 if (done == budget || !clean_complete) {
35f6f453 941 const struct cpumask *aff;
dc2ec62f
TG
942 struct irq_data *idata;
943 int cpu_curr;
35f6f453 944
6c78511b
TT
945 /* in case we got here because of !clean_complete */
946 done = budget;
947
c27a02cd 948 INC_PERF_COUNTER(priv->pstats.napi_quota);
35f6f453
AV
949
950 cpu_curr = smp_processor_id();
dc2ec62f
TG
951 idata = irq_desc_get_irq_data(cq->irq_desc);
952 aff = irq_data_get_affinity_mask(idata);
35f6f453 953
2e1af7d7
ED
954 if (likely(cpumask_test_cpu(cpu_curr, aff)))
955 return budget;
956
957 /* Current cpu is not according to smp_irq_affinity -
dad42c30
ED
958 * probably affinity changed. Need to stop this NAPI
959 * poll, and restart it on the right CPU.
960 * Try to avoid returning a too small value (like 0),
961 * to not fool net_rx_action() and its netdev_budget
2e1af7d7 962 */
dad42c30
ED
963 if (done)
964 done--;
c27a02cd 965 }
1a288172 966 /* Done for now */
9bcee89a 967 if (likely(napi_complete_done(napi, done)))
2e713283 968 mlx4_en_arm_cq(priv, cq);
c27a02cd
YP
969 return done;
970}
971
c27a02cd
YP
972void mlx4_en_calc_rx_buf(struct net_device *dev)
973{
974 struct mlx4_en_priv *priv = netdev_priv(dev);
47a38e15 975 int eff_mtu = MLX4_EN_EFF_MTU(dev->mtu);
c27a02cd
YP
976 int i = 0;
977
d576acf0
BB
978 /* bpf requires buffers to be set up as 1 packet per page.
979 * This only works when num_frags == 1.
980 */
67f8b1dc 981 if (priv->tx_ring_num[TX_XDP]) {
b45f0674 982 priv->frag_info[0].frag_size = eff_mtu;
b45f0674
MKL
983 /* This will gain efficient xdp frame recycling at the
984 * expense of more costly truesize accounting
d576acf0 985 */
b45f0674 986 priv->frag_info[0].frag_stride = PAGE_SIZE;
69ba9431 987 priv->dma_dir = PCI_DMA_BIDIRECTIONAL;
d85f6c14 988 priv->rx_headroom = XDP_PACKET_HEADROOM;
b45f0674
MKL
989 i = 1;
990 } else {
b5a54d9a
ED
991 int frag_size_max = 2048, buf_size = 0;
992
993 /* should not happen, right ? */
994 if (eff_mtu > PAGE_SIZE + (MLX4_EN_MAX_RX_FRAGS - 1) * 2048)
995 frag_size_max = PAGE_SIZE;
b45f0674
MKL
996
997 while (buf_size < eff_mtu) {
b5a54d9a
ED
998 int frag_stride, frag_size = eff_mtu - buf_size;
999 int pad, nb;
60c7f5ae
ED
1000
1001 if (i < MLX4_EN_MAX_RX_FRAGS - 1)
b5a54d9a 1002 frag_size = min(frag_size, frag_size_max);
60c7f5ae
ED
1003
1004 priv->frag_info[i].frag_size = frag_size;
b5a54d9a
ED
1005 frag_stride = ALIGN(frag_size, SMP_CACHE_BYTES);
1006 /* We can only pack 2 1536-bytes frames in on 4K page
1007 * Therefore, each frame would consume more bytes (truesize)
1008 */
1009 nb = PAGE_SIZE / frag_stride;
1010 pad = (PAGE_SIZE - nb * frag_stride) / nb;
1011 pad &= ~(SMP_CACHE_BYTES - 1);
1012 priv->frag_info[i].frag_stride = frag_stride + pad;
60c7f5ae 1013
60c7f5ae 1014 buf_size += frag_size;
b45f0674
MKL
1015 i++;
1016 }
69ba9431 1017 priv->dma_dir = PCI_DMA_FROMDEVICE;
d85f6c14 1018 priv->rx_headroom = 0;
c27a02cd
YP
1019 }
1020
1021 priv->num_frags = i;
1022 priv->rx_skb_size = eff_mtu;
4cce66cd 1023 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
c27a02cd 1024
1a91de28
JP
1025 en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d num_frags:%d):\n",
1026 eff_mtu, priv->num_frags);
c27a02cd 1027 for (i = 0; i < priv->num_frags; i++) {
505a9249
KH
1028 en_dbg(DRV,
1029 priv,
aaca121d 1030 " frag:%d - size:%d stride:%d\n",
51151a16
ED
1031 i,
1032 priv->frag_info[i].frag_size,
51151a16 1033 priv->frag_info[i].frag_stride);
c27a02cd
YP
1034 }
1035}
1036
1037/* RSS related functions */
1038
9f519f68
YP
1039static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
1040 struct mlx4_en_rx_ring *ring,
c27a02cd
YP
1041 enum mlx4_qp_state *state,
1042 struct mlx4_qp *qp)
1043{
1044 struct mlx4_en_dev *mdev = priv->mdev;
1045 struct mlx4_qp_context *context;
1046 int err = 0;
1047
14f8dc49
JP
1048 context = kmalloc(sizeof(*context), GFP_KERNEL);
1049 if (!context)
c27a02cd 1050 return -ENOMEM;
c27a02cd 1051
8900b894 1052 err = mlx4_qp_alloc(mdev->dev, qpn, qp);
c27a02cd 1053 if (err) {
453a6082 1054 en_err(priv, "Failed to allocate qp #%x\n", qpn);
c27a02cd 1055 goto out;
c27a02cd
YP
1056 }
1057 qp->event = mlx4_en_sqp_event;
1058
1059 memset(context, 0, sizeof *context);
00d7d7bc 1060 mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
0e98b523 1061 qpn, ring->cqn, -1, context);
9f519f68 1062 context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
c27a02cd 1063
f3a9d1f2 1064 /* Cancel FCS removal if FW allows */
4a5f4dd8 1065 if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
f3a9d1f2 1066 context->param3 |= cpu_to_be32(1 << 29);
f0df3503
MM
1067 if (priv->dev->features & NETIF_F_RXFCS)
1068 ring->fcs_del = 0;
1069 else
1070 ring->fcs_del = ETH_FCS_LEN;
4a5f4dd8
YP
1071 } else
1072 ring->fcs_del = 0;
f3a9d1f2 1073
9f519f68 1074 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
c27a02cd
YP
1075 if (err) {
1076 mlx4_qp_remove(mdev->dev, qp);
1077 mlx4_qp_free(mdev->dev, qp);
1078 }
9f519f68 1079 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
1080out:
1081 kfree(context);
1082 return err;
1083}
1084
cabdc8ee
HHZ
1085int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
1086{
1087 int err;
1088 u32 qpn;
1089
d57febe1
MB
1090 err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn,
1091 MLX4_RESERVE_A0_QP);
cabdc8ee
HHZ
1092 if (err) {
1093 en_err(priv, "Failed reserving drop qpn\n");
1094 return err;
1095 }
8900b894 1096 err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
cabdc8ee
HHZ
1097 if (err) {
1098 en_err(priv, "Failed allocating drop qp\n");
1099 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
1100 return err;
1101 }
1102
1103 return 0;
1104}
1105
1106void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
1107{
1108 u32 qpn;
1109
1110 qpn = priv->drop_qp.qpn;
1111 mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
1112 mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
1113 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
1114}
1115
c27a02cd
YP
1116/* Allocate rx qp's and configure them according to rss map */
1117int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
1118{
1119 struct mlx4_en_dev *mdev = priv->mdev;
1120 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1121 struct mlx4_qp_context context;
876f6e67 1122 struct mlx4_rss_context *rss_context;
93d3e367 1123 int rss_rings;
c27a02cd 1124 void *ptr;
876f6e67 1125 u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
1202d460 1126 MLX4_RSS_TCP_IPV6);
9f519f68 1127 int i, qpn;
c27a02cd
YP
1128 int err = 0;
1129 int good_qps = 0;
4931c6ef 1130 u8 flags;
c27a02cd 1131
453a6082 1132 en_dbg(DRV, priv, "Configuring rss steering\n");
4931c6ef
SM
1133
1134 flags = priv->rx_ring_num == 1 ? MLX4_RESERVE_A0_QP : 0;
b6b912e0
YP
1135 err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
1136 priv->rx_ring_num,
4931c6ef 1137 &rss_map->base_qpn, flags);
c27a02cd 1138 if (err) {
b6b912e0 1139 en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
c27a02cd
YP
1140 return err;
1141 }
1142
b6b912e0 1143 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd 1144 qpn = rss_map->base_qpn + i;
41d942d5 1145 err = mlx4_en_config_rss_qp(priv, qpn, priv->rx_ring[i],
c27a02cd
YP
1146 &rss_map->state[i],
1147 &rss_map->qps[i]);
1148 if (err)
1149 goto rss_err;
1150
1151 ++good_qps;
1152 }
1153
4931c6ef
SM
1154 if (priv->rx_ring_num == 1) {
1155 rss_map->indir_qp = &rss_map->qps[0];
1156 priv->base_qpn = rss_map->indir_qp->qpn;
1157 en_info(priv, "Optimized Non-RSS steering\n");
1158 return 0;
1159 }
1160
1161 rss_map->indir_qp = kzalloc(sizeof(*rss_map->indir_qp), GFP_KERNEL);
1162 if (!rss_map->indir_qp) {
1163 err = -ENOMEM;
1164 goto rss_err;
1165 }
1166
c27a02cd 1167 /* Configure RSS indirection qp */
8900b894 1168 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, rss_map->indir_qp);
c27a02cd 1169 if (err) {
453a6082 1170 en_err(priv, "Failed to allocate RSS indirection QP\n");
1679200f 1171 goto rss_err;
c27a02cd 1172 }
4931c6ef
SM
1173
1174 rss_map->indir_qp->event = mlx4_en_sqp_event;
c27a02cd 1175 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
41d942d5 1176 priv->rx_ring[0]->cqn, -1, &context);
c27a02cd 1177
93d3e367
YP
1178 if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
1179 rss_rings = priv->rx_ring_num;
1180 else
1181 rss_rings = priv->prof->rss_rings;
1182
876f6e67
OG
1183 ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
1184 + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
43d620c8 1185 rss_context = ptr;
93d3e367 1186 rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
c27a02cd 1187 (rss_map->base_qpn));
89efea25 1188 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1202d460
OG
1189 if (priv->mdev->profile.udp_rss) {
1190 rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
1191 rss_context->base_qpn_udp = rss_context->default_qpn;
1192 }
837052d0
OG
1193
1194 if (mdev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
1195 en_info(priv, "Setting RSS context tunnel type to RSS on inner headers\n");
1196 rss_mask |= MLX4_RSS_BY_INNER_HEADERS;
1197 }
1198
0533943c 1199 rss_context->flags = rss_mask;
876f6e67 1200 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
947cbb0a
EP
1201 if (priv->rss_hash_fn == ETH_RSS_HASH_XOR) {
1202 rss_context->hash_fn = MLX4_RSS_HASH_XOR;
1203 } else if (priv->rss_hash_fn == ETH_RSS_HASH_TOP) {
1204 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
1205 memcpy(rss_context->rss_key, priv->rss_key,
1206 MLX4_EN_RSS_KEY_SIZE);
947cbb0a
EP
1207 } else {
1208 en_err(priv, "Unknown RSS hash function requested\n");
1209 err = -EINVAL;
1210 goto indir_err;
1211 }
4931c6ef 1212
c27a02cd 1213 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
4931c6ef 1214 rss_map->indir_qp, &rss_map->indir_state);
c27a02cd
YP
1215 if (err)
1216 goto indir_err;
1217
1218 return 0;
1219
1220indir_err:
1221 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
4931c6ef
SM
1222 MLX4_QP_STATE_RST, NULL, 0, 0, rss_map->indir_qp);
1223 mlx4_qp_remove(mdev->dev, rss_map->indir_qp);
1224 mlx4_qp_free(mdev->dev, rss_map->indir_qp);
1225 kfree(rss_map->indir_qp);
1226 rss_map->indir_qp = NULL;
c27a02cd
YP
1227rss_err:
1228 for (i = 0; i < good_qps; i++) {
1229 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1230 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1231 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1232 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1233 }
b6b912e0 1234 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd
YP
1235 return err;
1236}
1237
1238void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1239{
1240 struct mlx4_en_dev *mdev = priv->mdev;
1241 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1242 int i;
1243
4931c6ef
SM
1244 if (priv->rx_ring_num > 1) {
1245 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1246 MLX4_QP_STATE_RST, NULL, 0, 0,
1247 rss_map->indir_qp);
1248 mlx4_qp_remove(mdev->dev, rss_map->indir_qp);
1249 mlx4_qp_free(mdev->dev, rss_map->indir_qp);
1250 kfree(rss_map->indir_qp);
1251 rss_map->indir_qp = NULL;
1252 }
c27a02cd 1253
b6b912e0 1254 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd
YP
1255 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1256 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1257 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1258 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1259 }
b6b912e0 1260 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd 1261}