]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/en_rx.c
openvswitch: gre tunneling support.
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / en_rx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#include <linux/mlx4/cq.h>
5a0e3ad6 35#include <linux/slab.h>
c27a02cd
YP
36#include <linux/mlx4/qp.h>
37#include <linux/skbuff.h>
b67bfe0d 38#include <linux/rculist.h>
c27a02cd
YP
39#include <linux/if_ether.h>
40#include <linux/if_vlan.h>
41#include <linux/vmalloc.h>
42
43#include "mlx4_en.h"
44
4cce66cd
TLSC
45static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
46 struct mlx4_en_rx_desc *rx_desc,
47 struct mlx4_en_rx_alloc *frags,
48 struct mlx4_en_rx_alloc *ring_alloc)
c27a02cd 49{
4cce66cd
TLSC
50 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
51 struct mlx4_en_frag_info *frag_info;
c27a02cd
YP
52 struct page *page;
53 dma_addr_t dma;
4cce66cd 54 int i;
c27a02cd 55
4cce66cd
TLSC
56 for (i = 0; i < priv->num_frags; i++) {
57 frag_info = &priv->frag_info[i];
58 if (ring_alloc[i].offset == frag_info->last_offset) {
59 page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
60 MLX4_EN_ALLOC_ORDER);
61 if (!page)
62 goto out;
63 dma = dma_map_page(priv->ddev, page, 0,
64 MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
65 if (dma_mapping_error(priv->ddev, dma)) {
66 put_page(page);
67 goto out;
68 }
69 page_alloc[i].page = page;
70 page_alloc[i].dma = dma;
71 page_alloc[i].offset = frag_info->frag_align;
72 } else {
73 page_alloc[i].page = ring_alloc[i].page;
74 get_page(ring_alloc[i].page);
75 page_alloc[i].dma = ring_alloc[i].dma;
76 page_alloc[i].offset = ring_alloc[i].offset +
77 frag_info->frag_stride;
78 }
79 }
c27a02cd 80
4cce66cd
TLSC
81 for (i = 0; i < priv->num_frags; i++) {
82 frags[i] = ring_alloc[i];
83 dma = ring_alloc[i].dma + ring_alloc[i].offset;
84 ring_alloc[i] = page_alloc[i];
85 rx_desc->data[i].addr = cpu_to_be64(dma);
c27a02cd 86 }
4cce66cd 87
c27a02cd 88 return 0;
4cce66cd
TLSC
89
90
91out:
92 while (i--) {
93 frag_info = &priv->frag_info[i];
94 if (ring_alloc[i].offset == frag_info->last_offset)
95 dma_unmap_page(priv->ddev, page_alloc[i].dma,
96 MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
97 put_page(page_alloc[i].page);
98 }
99 return -ENOMEM;
100}
101
102static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
103 struct mlx4_en_rx_alloc *frags,
104 int i)
105{
106 struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
107
108 if (frags[i].offset == frag_info->last_offset) {
109 dma_unmap_page(priv->ddev, frags[i].dma, MLX4_EN_ALLOC_SIZE,
110 PCI_DMA_FROMDEVICE);
111 }
112 if (frags[i].page)
113 put_page(frags[i].page);
c27a02cd
YP
114}
115
116static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
117 struct mlx4_en_rx_ring *ring)
118{
119 struct mlx4_en_rx_alloc *page_alloc;
120 int i;
121
122 for (i = 0; i < priv->num_frags; i++) {
123 page_alloc = &ring->page_alloc[i];
124 page_alloc->page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
125 MLX4_EN_ALLOC_ORDER);
126 if (!page_alloc->page)
127 goto out;
128
4cce66cd
TLSC
129 page_alloc->dma = dma_map_page(priv->ddev, page_alloc->page, 0,
130 MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
131 if (dma_mapping_error(priv->ddev, page_alloc->dma)) {
132 put_page(page_alloc->page);
133 page_alloc->page = NULL;
134 goto out;
135 }
c27a02cd 136 page_alloc->offset = priv->frag_info[i].frag_align;
453a6082
YP
137 en_dbg(DRV, priv, "Initialized allocator:%d with page:%p\n",
138 i, page_alloc->page);
c27a02cd
YP
139 }
140 return 0;
141
142out:
143 while (i--) {
144 page_alloc = &ring->page_alloc[i];
4cce66cd
TLSC
145 dma_unmap_page(priv->ddev, page_alloc->dma,
146 MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
c27a02cd
YP
147 put_page(page_alloc->page);
148 page_alloc->page = NULL;
149 }
150 return -ENOMEM;
151}
152
153static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
154 struct mlx4_en_rx_ring *ring)
155{
156 struct mlx4_en_rx_alloc *page_alloc;
157 int i;
158
159 for (i = 0; i < priv->num_frags; i++) {
160 page_alloc = &ring->page_alloc[i];
453a6082
YP
161 en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
162 i, page_count(page_alloc->page));
c27a02cd 163
4cce66cd
TLSC
164 dma_unmap_page(priv->ddev, page_alloc->dma,
165 MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
c27a02cd
YP
166 put_page(page_alloc->page);
167 page_alloc->page = NULL;
168 }
169}
170
c27a02cd
YP
171static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
172 struct mlx4_en_rx_ring *ring, int index)
173{
174 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
c27a02cd
YP
175 int possible_frags;
176 int i;
177
c27a02cd
YP
178 /* Set size and memtype fields */
179 for (i = 0; i < priv->num_frags; i++) {
c27a02cd
YP
180 rx_desc->data[i].byte_count =
181 cpu_to_be32(priv->frag_info[i].frag_size);
182 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
183 }
184
185 /* If the number of used fragments does not fill up the ring stride,
186 * remaining (unused) fragments must be padded with null address/size
187 * and a special memory key */
188 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
189 for (i = priv->num_frags; i < possible_frags; i++) {
190 rx_desc->data[i].byte_count = 0;
191 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
192 rx_desc->data[i].addr = 0;
193 }
194}
195
c27a02cd
YP
196static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
197 struct mlx4_en_rx_ring *ring, int index)
198{
199 struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
4cce66cd
TLSC
200 struct mlx4_en_rx_alloc *frags = ring->rx_info +
201 (index << priv->log_rx_info);
c27a02cd 202
4cce66cd 203 return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc);
c27a02cd
YP
204}
205
206static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
207{
208 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
209}
210
38aab07c
YP
211static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
212 struct mlx4_en_rx_ring *ring,
213 int index)
214{
4cce66cd 215 struct mlx4_en_rx_alloc *frags;
38aab07c
YP
216 int nr;
217
4cce66cd 218 frags = ring->rx_info + (index << priv->log_rx_info);
38aab07c 219 for (nr = 0; nr < priv->num_frags; nr++) {
453a6082 220 en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
4cce66cd 221 mlx4_en_free_frag(priv, frags, nr);
38aab07c
YP
222 }
223}
224
c27a02cd
YP
225static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
226{
c27a02cd
YP
227 struct mlx4_en_rx_ring *ring;
228 int ring_ind;
229 int buf_ind;
38aab07c 230 int new_size;
c27a02cd
YP
231
232 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
233 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
234 ring = &priv->rx_ring[ring_ind];
235
236 if (mlx4_en_prepare_rx_desc(priv, ring,
237 ring->actual_size)) {
238 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
453a6082
YP
239 en_err(priv, "Failed to allocate "
240 "enough rx buffers\n");
c27a02cd
YP
241 return -ENOMEM;
242 } else {
38aab07c 243 new_size = rounddown_pow_of_two(ring->actual_size);
453a6082
YP
244 en_warn(priv, "Only %d buffers allocated "
245 "reducing ring size to %d",
246 ring->actual_size, new_size);
38aab07c 247 goto reduce_rings;
c27a02cd
YP
248 }
249 }
250 ring->actual_size++;
251 ring->prod++;
252 }
253 }
38aab07c
YP
254 return 0;
255
256reduce_rings:
257 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
258 ring = &priv->rx_ring[ring_ind];
259 while (ring->actual_size > new_size) {
260 ring->actual_size--;
261 ring->prod--;
262 mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
263 }
38aab07c
YP
264 }
265
c27a02cd
YP
266 return 0;
267}
268
c27a02cd
YP
269static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
270 struct mlx4_en_rx_ring *ring)
271{
c27a02cd 272 int index;
c27a02cd 273
453a6082
YP
274 en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
275 ring->cons, ring->prod);
c27a02cd
YP
276
277 /* Unmap and free Rx buffers */
38aab07c 278 BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
c27a02cd
YP
279 while (ring->cons != ring->prod) {
280 index = ring->cons & ring->size_mask;
453a6082 281 en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
38aab07c 282 mlx4_en_free_rx_desc(priv, ring, index);
c27a02cd
YP
283 ++ring->cons;
284 }
285}
286
c27a02cd
YP
287int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
288 struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
289{
290 struct mlx4_en_dev *mdev = priv->mdev;
4cce66cd 291 int err = -ENOMEM;
c27a02cd
YP
292 int tmp;
293
c27a02cd
YP
294 ring->prod = 0;
295 ring->cons = 0;
296 ring->size = size;
297 ring->size_mask = size - 1;
298 ring->stride = stride;
299 ring->log_stride = ffs(ring->stride) - 1;
9f519f68 300 ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
c27a02cd
YP
301
302 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
4cce66cd 303 sizeof(struct mlx4_en_rx_alloc));
c27a02cd 304 ring->rx_info = vmalloc(tmp);
e404decb 305 if (!ring->rx_info)
c27a02cd 306 return -ENOMEM;
e404decb 307
453a6082 308 en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
c27a02cd
YP
309 ring->rx_info, tmp);
310
311 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
312 ring->buf_size, 2 * PAGE_SIZE);
313 if (err)
314 goto err_ring;
315
316 err = mlx4_en_map_buffer(&ring->wqres.buf);
317 if (err) {
453a6082 318 en_err(priv, "Failed to map RX buffer\n");
c27a02cd
YP
319 goto err_hwq;
320 }
321 ring->buf = ring->wqres.buf.direct.buf;
322
ec693d47
AV
323 ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
324
c27a02cd
YP
325 return 0;
326
c27a02cd
YP
327err_hwq:
328 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
329err_ring:
330 vfree(ring->rx_info);
331 ring->rx_info = NULL;
332 return err;
333}
334
335int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
336{
c27a02cd
YP
337 struct mlx4_en_rx_ring *ring;
338 int i;
339 int ring_ind;
340 int err;
341 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
342 DS_SIZE * priv->num_frags);
c27a02cd
YP
343
344 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
345 ring = &priv->rx_ring[ring_ind];
346
347 ring->prod = 0;
348 ring->cons = 0;
349 ring->actual_size = 0;
350 ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
351
352 ring->stride = stride;
9f519f68
YP
353 if (ring->stride <= TXBB_SIZE)
354 ring->buf += TXBB_SIZE;
355
c27a02cd
YP
356 ring->log_stride = ffs(ring->stride) - 1;
357 ring->buf_size = ring->size * ring->stride;
358
359 memset(ring->buf, 0, ring->buf_size);
360 mlx4_en_update_rx_prod_db(ring);
361
4cce66cd 362 /* Initialize all descriptors */
c27a02cd
YP
363 for (i = 0; i < ring->size; i++)
364 mlx4_en_init_rx_desc(priv, ring, i);
365
366 /* Initialize page allocators */
367 err = mlx4_en_init_allocator(priv, ring);
368 if (err) {
453a6082 369 en_err(priv, "Failed initializing ring allocator\n");
60b1809f
YP
370 if (ring->stride <= TXBB_SIZE)
371 ring->buf -= TXBB_SIZE;
9a4f92a6
YP
372 ring_ind--;
373 goto err_allocator;
c27a02cd 374 }
c27a02cd 375 }
b58515be
IM
376 err = mlx4_en_fill_rx_buffers(priv);
377 if (err)
c27a02cd
YP
378 goto err_buffers;
379
380 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
381 ring = &priv->rx_ring[ring_ind];
382
00d7d7bc 383 ring->size_mask = ring->actual_size - 1;
c27a02cd 384 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
385 }
386
387 return 0;
388
c27a02cd
YP
389err_buffers:
390 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
391 mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
392
393 ring_ind = priv->rx_ring_num - 1;
394err_allocator:
395 while (ring_ind >= 0) {
60b1809f
YP
396 if (priv->rx_ring[ring_ind].stride <= TXBB_SIZE)
397 priv->rx_ring[ring_ind].buf -= TXBB_SIZE;
c27a02cd
YP
398 mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
399 ring_ind--;
400 }
401 return err;
402}
403
404void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
68355f71 405 struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
c27a02cd
YP
406{
407 struct mlx4_en_dev *mdev = priv->mdev;
408
c27a02cd 409 mlx4_en_unmap_buffer(&ring->wqres.buf);
68355f71 410 mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
c27a02cd
YP
411 vfree(ring->rx_info);
412 ring->rx_info = NULL;
1eb8c695
AV
413#ifdef CONFIG_RFS_ACCEL
414 mlx4_en_cleanup_filters(priv, ring);
415#endif
c27a02cd
YP
416}
417
418void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
419 struct mlx4_en_rx_ring *ring)
420{
c27a02cd 421 mlx4_en_free_rx_buf(priv, ring);
9f519f68
YP
422 if (ring->stride <= TXBB_SIZE)
423 ring->buf -= TXBB_SIZE;
c27a02cd
YP
424 mlx4_en_destroy_allocator(priv, ring);
425}
426
427
c27a02cd
YP
428static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
429 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 430 struct mlx4_en_rx_alloc *frags,
90278c9f 431 struct sk_buff *skb,
c27a02cd
YP
432 int length)
433{
90278c9f 434 struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
c27a02cd
YP
435 struct mlx4_en_frag_info *frag_info;
436 int nr;
437 dma_addr_t dma;
438
4cce66cd 439 /* Collect used fragments while replacing them in the HW descriptors */
c27a02cd
YP
440 for (nr = 0; nr < priv->num_frags; nr++) {
441 frag_info = &priv->frag_info[nr];
442 if (length <= frag_info->frag_prefix_size)
443 break;
4cce66cd
TLSC
444 if (!frags[nr].page)
445 goto fail;
c27a02cd 446
c27a02cd 447 dma = be64_to_cpu(rx_desc->data[nr].addr);
4cce66cd
TLSC
448 dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
449 DMA_FROM_DEVICE);
c27a02cd 450
4cce66cd
TLSC
451 /* Save page reference in skb */
452 get_page(frags[nr].page);
453 __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
454 skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
455 skb_frags_rx[nr].page_offset = frags[nr].offset;
456 skb->truesize += frag_info->frag_stride;
c27a02cd
YP
457 }
458 /* Adjust size of last fragment to match actual length */
973507cb 459 if (nr > 0)
9e903e08
ED
460 skb_frag_size_set(&skb_frags_rx[nr - 1],
461 length - priv->frag_info[nr - 1].frag_prefix_size);
c27a02cd
YP
462 return nr;
463
464fail:
c27a02cd
YP
465 while (nr > 0) {
466 nr--;
311761c8 467 __skb_frag_unref(&skb_frags_rx[nr]);
c27a02cd
YP
468 }
469 return 0;
470}
471
472
473static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
474 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 475 struct mlx4_en_rx_alloc *frags,
c27a02cd
YP
476 unsigned int length)
477{
c27a02cd
YP
478 struct sk_buff *skb;
479 void *va;
480 int used_frags;
481 dma_addr_t dma;
482
c056b734 483 skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
c27a02cd 484 if (!skb) {
453a6082 485 en_dbg(RX_ERR, priv, "Failed allocating skb\n");
c27a02cd
YP
486 return NULL;
487 }
c27a02cd
YP
488 skb_reserve(skb, NET_IP_ALIGN);
489 skb->len = length;
c27a02cd
YP
490
491 /* Get pointer to first fragment so we could copy the headers into the
492 * (linear part of the) skb */
4cce66cd 493 va = page_address(frags[0].page) + frags[0].offset;
c27a02cd
YP
494
495 if (length <= SMALL_PACKET_SIZE) {
496 /* We are copying all relevant data to the skb - temporarily
4cce66cd 497 * sync buffers for the copy */
c27a02cd 498 dma = be64_to_cpu(rx_desc->data[0].addr);
ebf8c9aa 499 dma_sync_single_for_cpu(priv->ddev, dma, length,
e4fc8560 500 DMA_FROM_DEVICE);
c27a02cd 501 skb_copy_to_linear_data(skb, va, length);
c27a02cd
YP
502 skb->tail += length;
503 } else {
c27a02cd 504 /* Move relevant fragments to skb */
4cce66cd
TLSC
505 used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
506 skb, length);
785a0982
YP
507 if (unlikely(!used_frags)) {
508 kfree_skb(skb);
509 return NULL;
510 }
c27a02cd
YP
511 skb_shinfo(skb)->nr_frags = used_frags;
512
513 /* Copy headers into the skb linear buffer */
514 memcpy(skb->data, va, HEADER_COPY_SIZE);
515 skb->tail += HEADER_COPY_SIZE;
516
517 /* Skip headers in first fragment */
518 skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
519
520 /* Adjust size of first fragment */
9e903e08 521 skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
c27a02cd
YP
522 skb->data_len = length - HEADER_COPY_SIZE;
523 }
524 return skb;
525}
526
e7c1c2c4
YP
527static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
528{
529 int i;
530 int offset = ETH_HLEN;
531
532 for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
533 if (*(skb->data + offset) != (unsigned char) (i & 0xff))
534 goto out_loopback;
535 }
536 /* Loopback found */
537 priv->loopback_ok = 1;
538
539out_loopback:
540 dev_kfree_skb_any(skb);
541}
c27a02cd 542
4cce66cd
TLSC
543static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
544 struct mlx4_en_rx_ring *ring)
545{
546 int index = ring->prod & ring->size_mask;
547
548 while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
549 if (mlx4_en_prepare_rx_desc(priv, ring, index))
550 break;
551 ring->prod++;
552 index = ring->prod & ring->size_mask;
553 }
554}
555
c27a02cd
YP
556int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
557{
558 struct mlx4_en_priv *priv = netdev_priv(dev);
ec693d47 559 struct mlx4_en_dev *mdev = priv->mdev;
c27a02cd
YP
560 struct mlx4_cqe *cqe;
561 struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
4cce66cd 562 struct mlx4_en_rx_alloc *frags;
c27a02cd
YP
563 struct mlx4_en_rx_desc *rx_desc;
564 struct sk_buff *skb;
565 int index;
566 int nr;
567 unsigned int length;
568 int polled = 0;
569 int ip_summed;
08ff3235 570 int factor = priv->cqe_factor;
ec693d47 571 u64 timestamp;
c27a02cd
YP
572
573 if (!priv->port_up)
574 return 0;
575
576 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
577 * descriptor offset can be deduced from the CQE index instead of
578 * reading 'cqe->index' */
579 index = cq->mcq.cons_index & ring->size_mask;
08ff3235 580 cqe = &cq->buf[(index << factor) + factor];
c27a02cd
YP
581
582 /* Process all completed CQEs */
583 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
584 cq->mcq.cons_index & cq->size)) {
585
4cce66cd 586 frags = ring->rx_info + (index << priv->log_rx_info);
c27a02cd
YP
587 rx_desc = ring->buf + (index << ring->log_stride);
588
589 /*
590 * make sure we read the CQE after we read the ownership bit
591 */
592 rmb();
593
594 /* Drop packet on bad receive or bad checksum */
595 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
596 MLX4_CQE_OPCODE_ERROR)) {
453a6082 597 en_err(priv, "CQE completed in error - vendor "
c27a02cd
YP
598 "syndrom:%d syndrom:%d\n",
599 ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
600 ((struct mlx4_err_cqe *) cqe)->syndrome);
601 goto next;
602 }
603 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
453a6082 604 en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
c27a02cd
YP
605 goto next;
606 }
607
79aeaccd
YB
608 /* Check if we need to drop the packet if SRIOV is not enabled
609 * and not performing the selftest or flb disabled
610 */
611 if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
612 struct ethhdr *ethh;
613 dma_addr_t dma;
79aeaccd
YB
614 /* Get pointer to first fragment since we haven't
615 * skb yet and cast it to ethhdr struct
616 */
617 dma = be64_to_cpu(rx_desc->data[0].addr);
618 dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
619 DMA_FROM_DEVICE);
620 ethh = (struct ethhdr *)(page_address(frags[0].page) +
621 frags[0].offset);
622
c07cb4b0
YB
623 if (is_multicast_ether_addr(ethh->h_dest)) {
624 struct mlx4_mac_entry *entry;
c07cb4b0
YB
625 struct hlist_head *bucket;
626 unsigned int mac_hash;
627
628 /* Drop the packet, since HW loopback-ed it */
629 mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
630 bucket = &priv->mac_hash[mac_hash];
631 rcu_read_lock();
b67bfe0d 632 hlist_for_each_entry_rcu(entry, bucket, hlist) {
c07cb4b0
YB
633 if (ether_addr_equal_64bits(entry->mac,
634 ethh->h_source)) {
635 rcu_read_unlock();
636 goto next;
637 }
638 }
639 rcu_read_unlock();
640 }
79aeaccd 641 }
5b4c4d36 642
c27a02cd
YP
643 /*
644 * Packet is OK - process it.
645 */
646 length = be32_to_cpu(cqe->byte_cnt);
4a5f4dd8 647 length -= ring->fcs_del;
c27a02cd
YP
648 ring->bytes += length;
649 ring->packets++;
650
c8c64cff 651 if (likely(dev->features & NETIF_F_RXCSUM)) {
c27a02cd
YP
652 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
653 (cqe->checksum == cpu_to_be16(0xffff))) {
ad04378c 654 ring->csum_ok++;
f1d29a3f 655 /* This packet is eligible for GRO if it is:
c27a02cd
YP
656 * - DIX Ethernet (type interpretation)
657 * - TCP/IP (v4)
658 * - without IP options
659 * - not an IP fragment */
fa37a958
YP
660 if (dev->features & NETIF_F_GRO) {
661 struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
ebc872c7
YP
662 if (!gro_skb)
663 goto next;
c27a02cd 664
4cce66cd
TLSC
665 nr = mlx4_en_complete_rx_desc(priv,
666 rx_desc, frags, gro_skb,
667 length);
c27a02cd
YP
668 if (!nr)
669 goto next;
670
fa37a958
YP
671 skb_shinfo(gro_skb)->nr_frags = nr;
672 gro_skb->len = length;
673 gro_skb->data_len = length;
fa37a958
YP
674 gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
675
ec693d47
AV
676 if ((cqe->vlan_my_qpn &
677 cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) &&
678 (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
f1b553fb
JP
679 u16 vid = be16_to_cpu(cqe->sl_vid);
680
86a9bad3 681 __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
f1b553fb
JP
682 }
683
ad86107f
YP
684 if (dev->features & NETIF_F_RXHASH)
685 gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
686
3b61008d 687 skb_record_rx_queue(gro_skb, cq->ring);
c27a02cd 688
ec693d47
AV
689 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
690 timestamp = mlx4_en_get_cqe_ts(cqe);
691 mlx4_en_fill_hwtstamps(mdev,
692 skb_hwtstamps(gro_skb),
693 timestamp);
694 }
695
696 napi_gro_frags(&cq->napi);
c27a02cd
YP
697 goto next;
698 }
699
f1d29a3f 700 /* GRO not possible, complete processing here */
c27a02cd 701 ip_summed = CHECKSUM_UNNECESSARY;
c27a02cd
YP
702 } else {
703 ip_summed = CHECKSUM_NONE;
ad04378c 704 ring->csum_none++;
c27a02cd
YP
705 }
706 } else {
707 ip_summed = CHECKSUM_NONE;
ad04378c 708 ring->csum_none++;
c27a02cd
YP
709 }
710
4cce66cd 711 skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
c27a02cd
YP
712 if (!skb) {
713 priv->stats.rx_dropped++;
714 goto next;
715 }
716
e7c1c2c4
YP
717 if (unlikely(priv->validate_loopback)) {
718 validate_loopback(priv, skb);
719 goto next;
720 }
721
c27a02cd
YP
722 skb->ip_summed = ip_summed;
723 skb->protocol = eth_type_trans(skb, dev);
0c8dfc83 724 skb_record_rx_queue(skb, cq->ring);
c27a02cd 725
ad86107f
YP
726 if (dev->features & NETIF_F_RXHASH)
727 skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
728
ec693d47
AV
729 if ((be32_to_cpu(cqe->vlan_my_qpn) &
730 MLX4_CQE_VLAN_PRESENT_MASK) &&
731 (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
86a9bad3 732 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
f1b553fb 733
ec693d47
AV
734 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
735 timestamp = mlx4_en_get_cqe_ts(cqe);
736 mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
737 timestamp);
738 }
739
c27a02cd 740 /* Push it up the stack */
f1b553fb 741 netif_receive_skb(skb);
c27a02cd 742
c27a02cd 743next:
4cce66cd
TLSC
744 for (nr = 0; nr < priv->num_frags; nr++)
745 mlx4_en_free_frag(priv, frags, nr);
746
c27a02cd
YP
747 ++cq->mcq.cons_index;
748 index = (cq->mcq.cons_index) & ring->size_mask;
08ff3235 749 cqe = &cq->buf[(index << factor) + factor];
f1d29a3f 750 if (++polled == budget)
c27a02cd 751 goto out;
c27a02cd
YP
752 }
753
c27a02cd
YP
754out:
755 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
756 mlx4_cq_set_ci(&cq->mcq);
757 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
758 ring->cons = cq->mcq.cons_index;
4cce66cd 759 mlx4_en_refill_rx_buffers(priv, ring);
c27a02cd
YP
760 mlx4_en_update_rx_prod_db(ring);
761 return polled;
762}
763
764
765void mlx4_en_rx_irq(struct mlx4_cq *mcq)
766{
767 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
768 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
769
770 if (priv->port_up)
288379f0 771 napi_schedule(&cq->napi);
c27a02cd
YP
772 else
773 mlx4_en_arm_cq(priv, cq);
774}
775
776/* Rx CQ polling - called by NAPI */
777int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
778{
779 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
780 struct net_device *dev = cq->dev;
781 struct mlx4_en_priv *priv = netdev_priv(dev);
782 int done;
783
784 done = mlx4_en_process_rx_cq(dev, cq, budget);
785
786 /* If we used up all the quota - we're probably not done yet... */
787 if (done == budget)
788 INC_PERF_COUNTER(priv->pstats.napi_quota);
789 else {
790 /* Done for now */
288379f0 791 napi_complete(napi);
c27a02cd
YP
792 mlx4_en_arm_cq(priv, cq);
793 }
794 return done;
795}
796
797
25985edc 798/* Calculate the last offset position that accommodates a full fragment
c27a02cd
YP
799 * (assuming fagment size = stride-align) */
800static int mlx4_en_last_alloc_offset(struct mlx4_en_priv *priv, u16 stride, u16 align)
801{
802 u16 res = MLX4_EN_ALLOC_SIZE % stride;
803 u16 offset = MLX4_EN_ALLOC_SIZE - stride - res + align;
804
453a6082 805 en_dbg(DRV, priv, "Calculated last offset for stride:%d align:%d "
c27a02cd
YP
806 "res:%d offset:%d\n", stride, align, res, offset);
807 return offset;
808}
809
810
811static int frag_sizes[] = {
812 FRAG_SZ0,
813 FRAG_SZ1,
814 FRAG_SZ2,
815 FRAG_SZ3
816};
817
818void mlx4_en_calc_rx_buf(struct net_device *dev)
819{
820 struct mlx4_en_priv *priv = netdev_priv(dev);
821 int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
822 int buf_size = 0;
823 int i = 0;
824
825 while (buf_size < eff_mtu) {
826 priv->frag_info[i].frag_size =
827 (eff_mtu > buf_size + frag_sizes[i]) ?
828 frag_sizes[i] : eff_mtu - buf_size;
829 priv->frag_info[i].frag_prefix_size = buf_size;
830 if (!i) {
831 priv->frag_info[i].frag_align = NET_IP_ALIGN;
832 priv->frag_info[i].frag_stride =
833 ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
834 } else {
835 priv->frag_info[i].frag_align = 0;
836 priv->frag_info[i].frag_stride =
837 ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
838 }
839 priv->frag_info[i].last_offset = mlx4_en_last_alloc_offset(
840 priv, priv->frag_info[i].frag_stride,
841 priv->frag_info[i].frag_align);
842 buf_size += priv->frag_info[i].frag_size;
843 i++;
844 }
845
846 priv->num_frags = i;
847 priv->rx_skb_size = eff_mtu;
4cce66cd 848 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
c27a02cd 849
453a6082 850 en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
c27a02cd
YP
851 "num_frags:%d):\n", eff_mtu, priv->num_frags);
852 for (i = 0; i < priv->num_frags; i++) {
453a6082 853 en_dbg(DRV, priv, " frag:%d - size:%d prefix:%d align:%d "
c27a02cd
YP
854 "stride:%d last_offset:%d\n", i,
855 priv->frag_info[i].frag_size,
856 priv->frag_info[i].frag_prefix_size,
857 priv->frag_info[i].frag_align,
858 priv->frag_info[i].frag_stride,
859 priv->frag_info[i].last_offset);
860 }
861}
862
863/* RSS related functions */
864
9f519f68
YP
865static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
866 struct mlx4_en_rx_ring *ring,
c27a02cd
YP
867 enum mlx4_qp_state *state,
868 struct mlx4_qp *qp)
869{
870 struct mlx4_en_dev *mdev = priv->mdev;
871 struct mlx4_qp_context *context;
872 int err = 0;
873
14f8dc49
JP
874 context = kmalloc(sizeof(*context), GFP_KERNEL);
875 if (!context)
c27a02cd 876 return -ENOMEM;
c27a02cd
YP
877
878 err = mlx4_qp_alloc(mdev->dev, qpn, qp);
879 if (err) {
453a6082 880 en_err(priv, "Failed to allocate qp #%x\n", qpn);
c27a02cd 881 goto out;
c27a02cd
YP
882 }
883 qp->event = mlx4_en_sqp_event;
884
885 memset(context, 0, sizeof *context);
00d7d7bc 886 mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
0e98b523 887 qpn, ring->cqn, -1, context);
9f519f68 888 context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
c27a02cd 889
f3a9d1f2 890 /* Cancel FCS removal if FW allows */
4a5f4dd8 891 if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
f3a9d1f2 892 context->param3 |= cpu_to_be32(1 << 29);
4a5f4dd8
YP
893 ring->fcs_del = ETH_FCS_LEN;
894 } else
895 ring->fcs_del = 0;
f3a9d1f2 896
9f519f68 897 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
c27a02cd
YP
898 if (err) {
899 mlx4_qp_remove(mdev->dev, qp);
900 mlx4_qp_free(mdev->dev, qp);
901 }
9f519f68 902 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
903out:
904 kfree(context);
905 return err;
906}
907
cabdc8ee
HHZ
908int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
909{
910 int err;
911 u32 qpn;
912
913 err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
914 if (err) {
915 en_err(priv, "Failed reserving drop qpn\n");
916 return err;
917 }
918 err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
919 if (err) {
920 en_err(priv, "Failed allocating drop qp\n");
921 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
922 return err;
923 }
924
925 return 0;
926}
927
928void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
929{
930 u32 qpn;
931
932 qpn = priv->drop_qp.qpn;
933 mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
934 mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
935 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
936}
937
c27a02cd
YP
938/* Allocate rx qp's and configure them according to rss map */
939int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
940{
941 struct mlx4_en_dev *mdev = priv->mdev;
942 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
943 struct mlx4_qp_context context;
876f6e67 944 struct mlx4_rss_context *rss_context;
93d3e367 945 int rss_rings;
c27a02cd 946 void *ptr;
876f6e67 947 u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
1202d460 948 MLX4_RSS_TCP_IPV6);
9f519f68 949 int i, qpn;
c27a02cd
YP
950 int err = 0;
951 int good_qps = 0;
ad86107f
YP
952 static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
953 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
954 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
c27a02cd 955
453a6082 956 en_dbg(DRV, priv, "Configuring rss steering\n");
b6b912e0
YP
957 err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
958 priv->rx_ring_num,
959 &rss_map->base_qpn);
c27a02cd 960 if (err) {
b6b912e0 961 en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
c27a02cd
YP
962 return err;
963 }
964
b6b912e0 965 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd 966 qpn = rss_map->base_qpn + i;
9f519f68 967 err = mlx4_en_config_rss_qp(priv, qpn, &priv->rx_ring[i],
c27a02cd
YP
968 &rss_map->state[i],
969 &rss_map->qps[i]);
970 if (err)
971 goto rss_err;
972
973 ++good_qps;
974 }
975
976 /* Configure RSS indirection qp */
c27a02cd
YP
977 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
978 if (err) {
453a6082 979 en_err(priv, "Failed to allocate RSS indirection QP\n");
1679200f 980 goto rss_err;
c27a02cd
YP
981 }
982 rss_map->indir_qp.event = mlx4_en_sqp_event;
983 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
0e98b523 984 priv->rx_ring[0].cqn, -1, &context);
c27a02cd 985
93d3e367
YP
986 if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
987 rss_rings = priv->rx_ring_num;
988 else
989 rss_rings = priv->prof->rss_rings;
990
876f6e67
OG
991 ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
992 + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
43d620c8 993 rss_context = ptr;
93d3e367 994 rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
c27a02cd 995 (rss_map->base_qpn));
89efea25 996 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1202d460
OG
997 if (priv->mdev->profile.udp_rss) {
998 rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
999 rss_context->base_qpn_udp = rss_context->default_qpn;
1000 }
0533943c 1001 rss_context->flags = rss_mask;
876f6e67 1002 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
ad86107f 1003 for (i = 0; i < 10; i++)
39b2c4eb 1004 rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
c27a02cd
YP
1005
1006 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
1007 &rss_map->indir_qp, &rss_map->indir_state);
1008 if (err)
1009 goto indir_err;
1010
1011 return 0;
1012
1013indir_err:
1014 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1015 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1016 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1017 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd
YP
1018rss_err:
1019 for (i = 0; i < good_qps; i++) {
1020 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1021 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1022 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1023 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1024 }
b6b912e0 1025 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd
YP
1026 return err;
1027}
1028
1029void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1030{
1031 struct mlx4_en_dev *mdev = priv->mdev;
1032 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1033 int i;
1034
1035 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1036 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1037 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1038 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd 1039
b6b912e0 1040 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd
YP
1041 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1042 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1043 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1044 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1045 }
b6b912e0 1046 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd 1047}