]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/en_rx.c
net/mlx4_core: Add immediate activate for VGT->VST->VGT
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / en_rx.c
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
076bb0c8 34#include <net/busy_poll.h>
c27a02cd 35#include <linux/mlx4/cq.h>
5a0e3ad6 36#include <linux/slab.h>
c27a02cd
YP
37#include <linux/mlx4/qp.h>
38#include <linux/skbuff.h>
b67bfe0d 39#include <linux/rculist.h>
c27a02cd
YP
40#include <linux/if_ether.h>
41#include <linux/if_vlan.h>
42#include <linux/vmalloc.h>
43
44#include "mlx4_en.h"
45
51151a16
ED
46static int mlx4_alloc_pages(struct mlx4_en_priv *priv,
47 struct mlx4_en_rx_alloc *page_alloc,
48 const struct mlx4_en_frag_info *frag_info,
49 gfp_t _gfp)
50{
51 int order;
52 struct page *page;
53 dma_addr_t dma;
54
55 for (order = MLX4_EN_ALLOC_PREFER_ORDER; ;) {
56 gfp_t gfp = _gfp;
57
58 if (order)
59 gfp |= __GFP_COMP | __GFP_NOWARN;
60 page = alloc_pages(gfp, order);
61 if (likely(page))
62 break;
63 if (--order < 0 ||
64 ((PAGE_SIZE << order) < frag_info->frag_size))
65 return -ENOMEM;
66 }
67 dma = dma_map_page(priv->ddev, page, 0, PAGE_SIZE << order,
68 PCI_DMA_FROMDEVICE);
69 if (dma_mapping_error(priv->ddev, dma)) {
70 put_page(page);
71 return -ENOMEM;
72 }
70fbe079 73 page_alloc->page_size = PAGE_SIZE << order;
51151a16
ED
74 page_alloc->page = page;
75 page_alloc->dma = dma;
70fbe079 76 page_alloc->page_offset = frag_info->frag_align;
51151a16
ED
77 /* Not doing get_page() for each frag is a big win
78 * on asymetric workloads.
79 */
70fbe079
AV
80 atomic_set(&page->_count,
81 page_alloc->page_size / frag_info->frag_stride);
51151a16
ED
82 return 0;
83}
84
4cce66cd
TLSC
85static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
86 struct mlx4_en_rx_desc *rx_desc,
87 struct mlx4_en_rx_alloc *frags,
51151a16
ED
88 struct mlx4_en_rx_alloc *ring_alloc,
89 gfp_t gfp)
c27a02cd 90{
4cce66cd 91 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
51151a16 92 const struct mlx4_en_frag_info *frag_info;
c27a02cd
YP
93 struct page *page;
94 dma_addr_t dma;
4cce66cd 95 int i;
c27a02cd 96
4cce66cd
TLSC
97 for (i = 0; i < priv->num_frags; i++) {
98 frag_info = &priv->frag_info[i];
51151a16 99 page_alloc[i] = ring_alloc[i];
70fbe079
AV
100 page_alloc[i].page_offset += frag_info->frag_stride;
101
102 if (page_alloc[i].page_offset + frag_info->frag_stride <=
103 ring_alloc[i].page_size)
51151a16 104 continue;
70fbe079 105
51151a16
ED
106 if (mlx4_alloc_pages(priv, &page_alloc[i], frag_info, gfp))
107 goto out;
4cce66cd 108 }
c27a02cd 109
4cce66cd
TLSC
110 for (i = 0; i < priv->num_frags; i++) {
111 frags[i] = ring_alloc[i];
70fbe079 112 dma = ring_alloc[i].dma + ring_alloc[i].page_offset;
4cce66cd
TLSC
113 ring_alloc[i] = page_alloc[i];
114 rx_desc->data[i].addr = cpu_to_be64(dma);
c27a02cd 115 }
4cce66cd 116
c27a02cd 117 return 0;
4cce66cd 118
4cce66cd
TLSC
119out:
120 while (i--) {
121 frag_info = &priv->frag_info[i];
51151a16 122 if (page_alloc[i].page != ring_alloc[i].page) {
4cce66cd 123 dma_unmap_page(priv->ddev, page_alloc[i].dma,
70fbe079 124 page_alloc[i].page_size, PCI_DMA_FROMDEVICE);
51151a16
ED
125 page = page_alloc[i].page;
126 atomic_set(&page->_count, 1);
127 put_page(page);
128 }
4cce66cd
TLSC
129 }
130 return -ENOMEM;
131}
132
133static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
134 struct mlx4_en_rx_alloc *frags,
135 int i)
136{
51151a16 137 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
021f1107 138 u32 next_frag_end = frags[i].page_offset + 2 * frag_info->frag_stride;
4cce66cd 139
021f1107
AV
140
141 if (next_frag_end > frags[i].page_size)
70fbe079
AV
142 dma_unmap_page(priv->ddev, frags[i].dma, frags[i].page_size,
143 PCI_DMA_FROMDEVICE);
51151a16 144
4cce66cd
TLSC
145 if (frags[i].page)
146 put_page(frags[i].page);
c27a02cd
YP
147}
148
149static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
150 struct mlx4_en_rx_ring *ring)
151{
c27a02cd 152 int i;
51151a16 153 struct mlx4_en_rx_alloc *page_alloc;
c27a02cd
YP
154
155 for (i = 0; i < priv->num_frags; i++) {
51151a16 156 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
c27a02cd 157
51151a16
ED
158 if (mlx4_alloc_pages(priv, &ring->page_alloc[i],
159 frag_info, GFP_KERNEL))
4cce66cd 160 goto out;
c27a02cd
YP
161 }
162 return 0;
163
164out:
165 while (i--) {
51151a16
ED
166 struct page *page;
167
c27a02cd 168 page_alloc = &ring->page_alloc[i];
4cce66cd 169 dma_unmap_page(priv->ddev, page_alloc->dma,
70fbe079 170 page_alloc->page_size, PCI_DMA_FROMDEVICE);
51151a16
ED
171 page = page_alloc->page;
172 atomic_set(&page->_count, 1);
173 put_page(page);
c27a02cd
YP
174 page_alloc->page = NULL;
175 }
176 return -ENOMEM;
177}
178
179static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
180 struct mlx4_en_rx_ring *ring)
181{
182 struct mlx4_en_rx_alloc *page_alloc;
183 int i;
184
185 for (i = 0; i < priv->num_frags; i++) {
51151a16
ED
186 const struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
187
c27a02cd 188 page_alloc = &ring->page_alloc[i];
453a6082
YP
189 en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
190 i, page_count(page_alloc->page));
c27a02cd 191
4cce66cd 192 dma_unmap_page(priv->ddev, page_alloc->dma,
70fbe079
AV
193 page_alloc->page_size, PCI_DMA_FROMDEVICE);
194 while (page_alloc->page_offset + frag_info->frag_stride <
195 page_alloc->page_size) {
51151a16 196 put_page(page_alloc->page);
70fbe079 197 page_alloc->page_offset += frag_info->frag_stride;
51151a16 198 }
c27a02cd
YP
199 page_alloc->page = NULL;
200 }
201}
202
c27a02cd
YP
203static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
204 struct mlx4_en_rx_ring *ring, int index)
205{
206 struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
c27a02cd
YP
207 int possible_frags;
208 int i;
209
c27a02cd
YP
210 /* Set size and memtype fields */
211 for (i = 0; i < priv->num_frags; i++) {
c27a02cd
YP
212 rx_desc->data[i].byte_count =
213 cpu_to_be32(priv->frag_info[i].frag_size);
214 rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
215 }
216
217 /* If the number of used fragments does not fill up the ring stride,
218 * remaining (unused) fragments must be padded with null address/size
219 * and a special memory key */
220 possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
221 for (i = priv->num_frags; i < possible_frags; i++) {
222 rx_desc->data[i].byte_count = 0;
223 rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
224 rx_desc->data[i].addr = 0;
225 }
226}
227
c27a02cd 228static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
51151a16
ED
229 struct mlx4_en_rx_ring *ring, int index,
230 gfp_t gfp)
c27a02cd
YP
231{
232 struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
4cce66cd
TLSC
233 struct mlx4_en_rx_alloc *frags = ring->rx_info +
234 (index << priv->log_rx_info);
c27a02cd 235
51151a16 236 return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc, gfp);
c27a02cd
YP
237}
238
239static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
240{
241 *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
242}
243
38aab07c
YP
244static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
245 struct mlx4_en_rx_ring *ring,
246 int index)
247{
4cce66cd 248 struct mlx4_en_rx_alloc *frags;
38aab07c
YP
249 int nr;
250
4cce66cd 251 frags = ring->rx_info + (index << priv->log_rx_info);
38aab07c 252 for (nr = 0; nr < priv->num_frags; nr++) {
453a6082 253 en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
4cce66cd 254 mlx4_en_free_frag(priv, frags, nr);
38aab07c
YP
255 }
256}
257
c27a02cd
YP
258static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
259{
c27a02cd
YP
260 struct mlx4_en_rx_ring *ring;
261 int ring_ind;
262 int buf_ind;
38aab07c 263 int new_size;
c27a02cd
YP
264
265 for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
266 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
267 ring = &priv->rx_ring[ring_ind];
268
269 if (mlx4_en_prepare_rx_desc(priv, ring,
51151a16
ED
270 ring->actual_size,
271 GFP_KERNEL)) {
c27a02cd 272 if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
453a6082
YP
273 en_err(priv, "Failed to allocate "
274 "enough rx buffers\n");
c27a02cd
YP
275 return -ENOMEM;
276 } else {
38aab07c 277 new_size = rounddown_pow_of_two(ring->actual_size);
453a6082
YP
278 en_warn(priv, "Only %d buffers allocated "
279 "reducing ring size to %d",
280 ring->actual_size, new_size);
38aab07c 281 goto reduce_rings;
c27a02cd
YP
282 }
283 }
284 ring->actual_size++;
285 ring->prod++;
286 }
287 }
38aab07c
YP
288 return 0;
289
290reduce_rings:
291 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
292 ring = &priv->rx_ring[ring_ind];
293 while (ring->actual_size > new_size) {
294 ring->actual_size--;
295 ring->prod--;
296 mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
297 }
38aab07c
YP
298 }
299
c27a02cd
YP
300 return 0;
301}
302
c27a02cd
YP
303static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
304 struct mlx4_en_rx_ring *ring)
305{
c27a02cd 306 int index;
c27a02cd 307
453a6082
YP
308 en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
309 ring->cons, ring->prod);
c27a02cd
YP
310
311 /* Unmap and free Rx buffers */
38aab07c 312 BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
c27a02cd
YP
313 while (ring->cons != ring->prod) {
314 index = ring->cons & ring->size_mask;
453a6082 315 en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
38aab07c 316 mlx4_en_free_rx_desc(priv, ring, index);
c27a02cd
YP
317 ++ring->cons;
318 }
319}
320
c27a02cd
YP
321int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
322 struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
323{
324 struct mlx4_en_dev *mdev = priv->mdev;
4cce66cd 325 int err = -ENOMEM;
c27a02cd
YP
326 int tmp;
327
c27a02cd
YP
328 ring->prod = 0;
329 ring->cons = 0;
330 ring->size = size;
331 ring->size_mask = size - 1;
332 ring->stride = stride;
333 ring->log_stride = ffs(ring->stride) - 1;
9f519f68 334 ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
c27a02cd
YP
335
336 tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
4cce66cd 337 sizeof(struct mlx4_en_rx_alloc));
c27a02cd 338 ring->rx_info = vmalloc(tmp);
e404decb 339 if (!ring->rx_info)
c27a02cd 340 return -ENOMEM;
e404decb 341
453a6082 342 en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
c27a02cd
YP
343 ring->rx_info, tmp);
344
345 err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
346 ring->buf_size, 2 * PAGE_SIZE);
347 if (err)
348 goto err_ring;
349
350 err = mlx4_en_map_buffer(&ring->wqres.buf);
351 if (err) {
453a6082 352 en_err(priv, "Failed to map RX buffer\n");
c27a02cd
YP
353 goto err_hwq;
354 }
355 ring->buf = ring->wqres.buf.direct.buf;
356
ec693d47
AV
357 ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
358
c27a02cd
YP
359 return 0;
360
c27a02cd
YP
361err_hwq:
362 mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
363err_ring:
364 vfree(ring->rx_info);
365 ring->rx_info = NULL;
366 return err;
367}
368
369int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
370{
c27a02cd
YP
371 struct mlx4_en_rx_ring *ring;
372 int i;
373 int ring_ind;
374 int err;
375 int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
376 DS_SIZE * priv->num_frags);
c27a02cd
YP
377
378 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
379 ring = &priv->rx_ring[ring_ind];
380
381 ring->prod = 0;
382 ring->cons = 0;
383 ring->actual_size = 0;
384 ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
385
386 ring->stride = stride;
9f519f68
YP
387 if (ring->stride <= TXBB_SIZE)
388 ring->buf += TXBB_SIZE;
389
c27a02cd
YP
390 ring->log_stride = ffs(ring->stride) - 1;
391 ring->buf_size = ring->size * ring->stride;
392
393 memset(ring->buf, 0, ring->buf_size);
394 mlx4_en_update_rx_prod_db(ring);
395
4cce66cd 396 /* Initialize all descriptors */
c27a02cd
YP
397 for (i = 0; i < ring->size; i++)
398 mlx4_en_init_rx_desc(priv, ring, i);
399
400 /* Initialize page allocators */
401 err = mlx4_en_init_allocator(priv, ring);
402 if (err) {
453a6082 403 en_err(priv, "Failed initializing ring allocator\n");
60b1809f
YP
404 if (ring->stride <= TXBB_SIZE)
405 ring->buf -= TXBB_SIZE;
9a4f92a6
YP
406 ring_ind--;
407 goto err_allocator;
c27a02cd 408 }
c27a02cd 409 }
b58515be
IM
410 err = mlx4_en_fill_rx_buffers(priv);
411 if (err)
c27a02cd
YP
412 goto err_buffers;
413
414 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
415 ring = &priv->rx_ring[ring_ind];
416
00d7d7bc 417 ring->size_mask = ring->actual_size - 1;
c27a02cd 418 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
419 }
420
421 return 0;
422
c27a02cd
YP
423err_buffers:
424 for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
425 mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
426
427 ring_ind = priv->rx_ring_num - 1;
428err_allocator:
429 while (ring_ind >= 0) {
60b1809f
YP
430 if (priv->rx_ring[ring_ind].stride <= TXBB_SIZE)
431 priv->rx_ring[ring_ind].buf -= TXBB_SIZE;
c27a02cd
YP
432 mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
433 ring_ind--;
434 }
435 return err;
436}
437
438void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
68355f71 439 struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
c27a02cd
YP
440{
441 struct mlx4_en_dev *mdev = priv->mdev;
442
c27a02cd 443 mlx4_en_unmap_buffer(&ring->wqres.buf);
68355f71 444 mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
c27a02cd
YP
445 vfree(ring->rx_info);
446 ring->rx_info = NULL;
1eb8c695
AV
447#ifdef CONFIG_RFS_ACCEL
448 mlx4_en_cleanup_filters(priv, ring);
449#endif
c27a02cd
YP
450}
451
452void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
453 struct mlx4_en_rx_ring *ring)
454{
c27a02cd 455 mlx4_en_free_rx_buf(priv, ring);
9f519f68
YP
456 if (ring->stride <= TXBB_SIZE)
457 ring->buf -= TXBB_SIZE;
c27a02cd
YP
458 mlx4_en_destroy_allocator(priv, ring);
459}
460
461
c27a02cd
YP
462static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
463 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 464 struct mlx4_en_rx_alloc *frags,
90278c9f 465 struct sk_buff *skb,
c27a02cd
YP
466 int length)
467{
90278c9f 468 struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
c27a02cd
YP
469 struct mlx4_en_frag_info *frag_info;
470 int nr;
471 dma_addr_t dma;
472
4cce66cd 473 /* Collect used fragments while replacing them in the HW descriptors */
c27a02cd
YP
474 for (nr = 0; nr < priv->num_frags; nr++) {
475 frag_info = &priv->frag_info[nr];
476 if (length <= frag_info->frag_prefix_size)
477 break;
4cce66cd
TLSC
478 if (!frags[nr].page)
479 goto fail;
c27a02cd 480
c27a02cd 481 dma = be64_to_cpu(rx_desc->data[nr].addr);
4cce66cd
TLSC
482 dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
483 DMA_FROM_DEVICE);
c27a02cd 484
4cce66cd 485 /* Save page reference in skb */
4cce66cd
TLSC
486 __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
487 skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
70fbe079 488 skb_frags_rx[nr].page_offset = frags[nr].page_offset;
4cce66cd 489 skb->truesize += frag_info->frag_stride;
51151a16 490 frags[nr].page = NULL;
c27a02cd
YP
491 }
492 /* Adjust size of last fragment to match actual length */
973507cb 493 if (nr > 0)
9e903e08
ED
494 skb_frag_size_set(&skb_frags_rx[nr - 1],
495 length - priv->frag_info[nr - 1].frag_prefix_size);
c27a02cd
YP
496 return nr;
497
498fail:
c27a02cd
YP
499 while (nr > 0) {
500 nr--;
311761c8 501 __skb_frag_unref(&skb_frags_rx[nr]);
c27a02cd
YP
502 }
503 return 0;
504}
505
506
507static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
508 struct mlx4_en_rx_desc *rx_desc,
4cce66cd 509 struct mlx4_en_rx_alloc *frags,
c27a02cd
YP
510 unsigned int length)
511{
c27a02cd
YP
512 struct sk_buff *skb;
513 void *va;
514 int used_frags;
515 dma_addr_t dma;
516
c056b734 517 skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
c27a02cd 518 if (!skb) {
453a6082 519 en_dbg(RX_ERR, priv, "Failed allocating skb\n");
c27a02cd
YP
520 return NULL;
521 }
c27a02cd
YP
522 skb_reserve(skb, NET_IP_ALIGN);
523 skb->len = length;
c27a02cd
YP
524
525 /* Get pointer to first fragment so we could copy the headers into the
526 * (linear part of the) skb */
70fbe079 527 va = page_address(frags[0].page) + frags[0].page_offset;
c27a02cd
YP
528
529 if (length <= SMALL_PACKET_SIZE) {
530 /* We are copying all relevant data to the skb - temporarily
4cce66cd 531 * sync buffers for the copy */
c27a02cd 532 dma = be64_to_cpu(rx_desc->data[0].addr);
ebf8c9aa 533 dma_sync_single_for_cpu(priv->ddev, dma, length,
e4fc8560 534 DMA_FROM_DEVICE);
c27a02cd 535 skb_copy_to_linear_data(skb, va, length);
c27a02cd
YP
536 skb->tail += length;
537 } else {
c27a02cd 538 /* Move relevant fragments to skb */
4cce66cd
TLSC
539 used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
540 skb, length);
785a0982
YP
541 if (unlikely(!used_frags)) {
542 kfree_skb(skb);
543 return NULL;
544 }
c27a02cd
YP
545 skb_shinfo(skb)->nr_frags = used_frags;
546
547 /* Copy headers into the skb linear buffer */
548 memcpy(skb->data, va, HEADER_COPY_SIZE);
549 skb->tail += HEADER_COPY_SIZE;
550
551 /* Skip headers in first fragment */
552 skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
553
554 /* Adjust size of first fragment */
9e903e08 555 skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
c27a02cd
YP
556 skb->data_len = length - HEADER_COPY_SIZE;
557 }
558 return skb;
559}
560
e7c1c2c4
YP
561static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
562{
563 int i;
564 int offset = ETH_HLEN;
565
566 for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
567 if (*(skb->data + offset) != (unsigned char) (i & 0xff))
568 goto out_loopback;
569 }
570 /* Loopback found */
571 priv->loopback_ok = 1;
572
573out_loopback:
574 dev_kfree_skb_any(skb);
575}
c27a02cd 576
4cce66cd
TLSC
577static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
578 struct mlx4_en_rx_ring *ring)
579{
580 int index = ring->prod & ring->size_mask;
581
582 while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
51151a16 583 if (mlx4_en_prepare_rx_desc(priv, ring, index, GFP_ATOMIC))
4cce66cd
TLSC
584 break;
585 ring->prod++;
586 index = ring->prod & ring->size_mask;
587 }
588}
589
c27a02cd
YP
590int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
591{
592 struct mlx4_en_priv *priv = netdev_priv(dev);
ec693d47 593 struct mlx4_en_dev *mdev = priv->mdev;
c27a02cd
YP
594 struct mlx4_cqe *cqe;
595 struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
4cce66cd 596 struct mlx4_en_rx_alloc *frags;
c27a02cd
YP
597 struct mlx4_en_rx_desc *rx_desc;
598 struct sk_buff *skb;
599 int index;
600 int nr;
601 unsigned int length;
602 int polled = 0;
603 int ip_summed;
08ff3235 604 int factor = priv->cqe_factor;
ec693d47 605 u64 timestamp;
c27a02cd
YP
606
607 if (!priv->port_up)
608 return 0;
609
610 /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
611 * descriptor offset can be deduced from the CQE index instead of
612 * reading 'cqe->index' */
613 index = cq->mcq.cons_index & ring->size_mask;
08ff3235 614 cqe = &cq->buf[(index << factor) + factor];
c27a02cd
YP
615
616 /* Process all completed CQEs */
617 while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
618 cq->mcq.cons_index & cq->size)) {
619
4cce66cd 620 frags = ring->rx_info + (index << priv->log_rx_info);
c27a02cd
YP
621 rx_desc = ring->buf + (index << ring->log_stride);
622
623 /*
624 * make sure we read the CQE after we read the ownership bit
625 */
626 rmb();
627
628 /* Drop packet on bad receive or bad checksum */
629 if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
630 MLX4_CQE_OPCODE_ERROR)) {
453a6082 631 en_err(priv, "CQE completed in error - vendor "
c27a02cd
YP
632 "syndrom:%d syndrom:%d\n",
633 ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
634 ((struct mlx4_err_cqe *) cqe)->syndrome);
635 goto next;
636 }
637 if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
453a6082 638 en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
c27a02cd
YP
639 goto next;
640 }
641
79aeaccd
YB
642 /* Check if we need to drop the packet if SRIOV is not enabled
643 * and not performing the selftest or flb disabled
644 */
645 if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
646 struct ethhdr *ethh;
647 dma_addr_t dma;
79aeaccd
YB
648 /* Get pointer to first fragment since we haven't
649 * skb yet and cast it to ethhdr struct
650 */
651 dma = be64_to_cpu(rx_desc->data[0].addr);
652 dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
653 DMA_FROM_DEVICE);
654 ethh = (struct ethhdr *)(page_address(frags[0].page) +
70fbe079 655 frags[0].page_offset);
79aeaccd 656
c07cb4b0
YB
657 if (is_multicast_ether_addr(ethh->h_dest)) {
658 struct mlx4_mac_entry *entry;
c07cb4b0
YB
659 struct hlist_head *bucket;
660 unsigned int mac_hash;
661
662 /* Drop the packet, since HW loopback-ed it */
663 mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
664 bucket = &priv->mac_hash[mac_hash];
665 rcu_read_lock();
b67bfe0d 666 hlist_for_each_entry_rcu(entry, bucket, hlist) {
c07cb4b0
YB
667 if (ether_addr_equal_64bits(entry->mac,
668 ethh->h_source)) {
669 rcu_read_unlock();
670 goto next;
671 }
672 }
673 rcu_read_unlock();
674 }
79aeaccd 675 }
5b4c4d36 676
c27a02cd
YP
677 /*
678 * Packet is OK - process it.
679 */
680 length = be32_to_cpu(cqe->byte_cnt);
4a5f4dd8 681 length -= ring->fcs_del;
c27a02cd
YP
682 ring->bytes += length;
683 ring->packets++;
684
c8c64cff 685 if (likely(dev->features & NETIF_F_RXCSUM)) {
c27a02cd
YP
686 if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
687 (cqe->checksum == cpu_to_be16(0xffff))) {
ad04378c 688 ring->csum_ok++;
f1d29a3f 689 /* This packet is eligible for GRO if it is:
c27a02cd
YP
690 * - DIX Ethernet (type interpretation)
691 * - TCP/IP (v4)
692 * - without IP options
9e77a2b8
AV
693 * - not an IP fragment
694 * - no LLS polling in progress
695 */
696 if (!mlx4_en_cq_ll_polling(cq) &&
697 (dev->features & NETIF_F_GRO)) {
fa37a958 698 struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
ebc872c7
YP
699 if (!gro_skb)
700 goto next;
c27a02cd 701
4cce66cd
TLSC
702 nr = mlx4_en_complete_rx_desc(priv,
703 rx_desc, frags, gro_skb,
704 length);
c27a02cd
YP
705 if (!nr)
706 goto next;
707
fa37a958
YP
708 skb_shinfo(gro_skb)->nr_frags = nr;
709 gro_skb->len = length;
710 gro_skb->data_len = length;
fa37a958
YP
711 gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
712
ec693d47
AV
713 if ((cqe->vlan_my_qpn &
714 cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) &&
715 (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
f1b553fb
JP
716 u16 vid = be16_to_cpu(cqe->sl_vid);
717
86a9bad3 718 __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
f1b553fb
JP
719 }
720
ad86107f
YP
721 if (dev->features & NETIF_F_RXHASH)
722 gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
723
3b61008d 724 skb_record_rx_queue(gro_skb, cq->ring);
c27a02cd 725
ec693d47
AV
726 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
727 timestamp = mlx4_en_get_cqe_ts(cqe);
728 mlx4_en_fill_hwtstamps(mdev,
729 skb_hwtstamps(gro_skb),
730 timestamp);
731 }
732
733 napi_gro_frags(&cq->napi);
c27a02cd
YP
734 goto next;
735 }
736
f1d29a3f 737 /* GRO not possible, complete processing here */
c27a02cd 738 ip_summed = CHECKSUM_UNNECESSARY;
c27a02cd
YP
739 } else {
740 ip_summed = CHECKSUM_NONE;
ad04378c 741 ring->csum_none++;
c27a02cd
YP
742 }
743 } else {
744 ip_summed = CHECKSUM_NONE;
ad04378c 745 ring->csum_none++;
c27a02cd
YP
746 }
747
4cce66cd 748 skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
c27a02cd
YP
749 if (!skb) {
750 priv->stats.rx_dropped++;
751 goto next;
752 }
753
e7c1c2c4
YP
754 if (unlikely(priv->validate_loopback)) {
755 validate_loopback(priv, skb);
756 goto next;
757 }
758
c27a02cd
YP
759 skb->ip_summed = ip_summed;
760 skb->protocol = eth_type_trans(skb, dev);
0c8dfc83 761 skb_record_rx_queue(skb, cq->ring);
c27a02cd 762
ad86107f
YP
763 if (dev->features & NETIF_F_RXHASH)
764 skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
765
ec693d47
AV
766 if ((be32_to_cpu(cqe->vlan_my_qpn) &
767 MLX4_CQE_VLAN_PRESENT_MASK) &&
768 (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
86a9bad3 769 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
f1b553fb 770
ec693d47
AV
771 if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
772 timestamp = mlx4_en_get_cqe_ts(cqe);
773 mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
774 timestamp);
775 }
776
8b80cda5 777 skb_mark_napi_id(skb, &cq->napi);
9e77a2b8 778
c27a02cd 779 /* Push it up the stack */
f1b553fb 780 netif_receive_skb(skb);
c27a02cd 781
c27a02cd 782next:
4cce66cd
TLSC
783 for (nr = 0; nr < priv->num_frags; nr++)
784 mlx4_en_free_frag(priv, frags, nr);
785
c27a02cd
YP
786 ++cq->mcq.cons_index;
787 index = (cq->mcq.cons_index) & ring->size_mask;
08ff3235 788 cqe = &cq->buf[(index << factor) + factor];
f1d29a3f 789 if (++polled == budget)
c27a02cd 790 goto out;
c27a02cd
YP
791 }
792
c27a02cd
YP
793out:
794 AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
795 mlx4_cq_set_ci(&cq->mcq);
796 wmb(); /* ensure HW sees CQ consumer before we post new buffers */
797 ring->cons = cq->mcq.cons_index;
4cce66cd 798 mlx4_en_refill_rx_buffers(priv, ring);
c27a02cd
YP
799 mlx4_en_update_rx_prod_db(ring);
800 return polled;
801}
802
803
804void mlx4_en_rx_irq(struct mlx4_cq *mcq)
805{
806 struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
807 struct mlx4_en_priv *priv = netdev_priv(cq->dev);
808
809 if (priv->port_up)
288379f0 810 napi_schedule(&cq->napi);
c27a02cd
YP
811 else
812 mlx4_en_arm_cq(priv, cq);
813}
814
815/* Rx CQ polling - called by NAPI */
816int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
817{
818 struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
819 struct net_device *dev = cq->dev;
820 struct mlx4_en_priv *priv = netdev_priv(dev);
821 int done;
822
9e77a2b8
AV
823 if (!mlx4_en_cq_lock_napi(cq))
824 return budget;
825
c27a02cd
YP
826 done = mlx4_en_process_rx_cq(dev, cq, budget);
827
9e77a2b8
AV
828 mlx4_en_cq_unlock_napi(cq);
829
c27a02cd
YP
830 /* If we used up all the quota - we're probably not done yet... */
831 if (done == budget)
832 INC_PERF_COUNTER(priv->pstats.napi_quota);
833 else {
834 /* Done for now */
288379f0 835 napi_complete(napi);
c27a02cd
YP
836 mlx4_en_arm_cq(priv, cq);
837 }
838 return done;
839}
840
51151a16 841static const int frag_sizes[] = {
c27a02cd
YP
842 FRAG_SZ0,
843 FRAG_SZ1,
844 FRAG_SZ2,
845 FRAG_SZ3
846};
847
848void mlx4_en_calc_rx_buf(struct net_device *dev)
849{
850 struct mlx4_en_priv *priv = netdev_priv(dev);
851 int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
852 int buf_size = 0;
853 int i = 0;
854
855 while (buf_size < eff_mtu) {
856 priv->frag_info[i].frag_size =
857 (eff_mtu > buf_size + frag_sizes[i]) ?
858 frag_sizes[i] : eff_mtu - buf_size;
859 priv->frag_info[i].frag_prefix_size = buf_size;
860 if (!i) {
861 priv->frag_info[i].frag_align = NET_IP_ALIGN;
862 priv->frag_info[i].frag_stride =
863 ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
864 } else {
865 priv->frag_info[i].frag_align = 0;
866 priv->frag_info[i].frag_stride =
867 ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
868 }
c27a02cd
YP
869 buf_size += priv->frag_info[i].frag_size;
870 i++;
871 }
872
873 priv->num_frags = i;
874 priv->rx_skb_size = eff_mtu;
4cce66cd 875 priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
c27a02cd 876
453a6082 877 en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
c27a02cd
YP
878 "num_frags:%d):\n", eff_mtu, priv->num_frags);
879 for (i = 0; i < priv->num_frags; i++) {
51151a16
ED
880 en_err(priv,
881 " frag:%d - size:%d prefix:%d align:%d stride:%d\n",
882 i,
883 priv->frag_info[i].frag_size,
884 priv->frag_info[i].frag_prefix_size,
885 priv->frag_info[i].frag_align,
886 priv->frag_info[i].frag_stride);
c27a02cd
YP
887 }
888}
889
890/* RSS related functions */
891
9f519f68
YP
892static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
893 struct mlx4_en_rx_ring *ring,
c27a02cd
YP
894 enum mlx4_qp_state *state,
895 struct mlx4_qp *qp)
896{
897 struct mlx4_en_dev *mdev = priv->mdev;
898 struct mlx4_qp_context *context;
899 int err = 0;
900
14f8dc49
JP
901 context = kmalloc(sizeof(*context), GFP_KERNEL);
902 if (!context)
c27a02cd 903 return -ENOMEM;
c27a02cd
YP
904
905 err = mlx4_qp_alloc(mdev->dev, qpn, qp);
906 if (err) {
453a6082 907 en_err(priv, "Failed to allocate qp #%x\n", qpn);
c27a02cd 908 goto out;
c27a02cd
YP
909 }
910 qp->event = mlx4_en_sqp_event;
911
912 memset(context, 0, sizeof *context);
00d7d7bc 913 mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
0e98b523 914 qpn, ring->cqn, -1, context);
9f519f68 915 context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
c27a02cd 916
f3a9d1f2 917 /* Cancel FCS removal if FW allows */
4a5f4dd8 918 if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
f3a9d1f2 919 context->param3 |= cpu_to_be32(1 << 29);
4a5f4dd8
YP
920 ring->fcs_del = ETH_FCS_LEN;
921 } else
922 ring->fcs_del = 0;
f3a9d1f2 923
9f519f68 924 err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
c27a02cd
YP
925 if (err) {
926 mlx4_qp_remove(mdev->dev, qp);
927 mlx4_qp_free(mdev->dev, qp);
928 }
9f519f68 929 mlx4_en_update_rx_prod_db(ring);
c27a02cd
YP
930out:
931 kfree(context);
932 return err;
933}
934
cabdc8ee
HHZ
935int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
936{
937 int err;
938 u32 qpn;
939
940 err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
941 if (err) {
942 en_err(priv, "Failed reserving drop qpn\n");
943 return err;
944 }
945 err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
946 if (err) {
947 en_err(priv, "Failed allocating drop qp\n");
948 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
949 return err;
950 }
951
952 return 0;
953}
954
955void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
956{
957 u32 qpn;
958
959 qpn = priv->drop_qp.qpn;
960 mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
961 mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
962 mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
963}
964
c27a02cd
YP
965/* Allocate rx qp's and configure them according to rss map */
966int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
967{
968 struct mlx4_en_dev *mdev = priv->mdev;
969 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
970 struct mlx4_qp_context context;
876f6e67 971 struct mlx4_rss_context *rss_context;
93d3e367 972 int rss_rings;
c27a02cd 973 void *ptr;
876f6e67 974 u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
1202d460 975 MLX4_RSS_TCP_IPV6);
9f519f68 976 int i, qpn;
c27a02cd
YP
977 int err = 0;
978 int good_qps = 0;
ad86107f
YP
979 static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
980 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
981 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
c27a02cd 982
453a6082 983 en_dbg(DRV, priv, "Configuring rss steering\n");
b6b912e0
YP
984 err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
985 priv->rx_ring_num,
986 &rss_map->base_qpn);
c27a02cd 987 if (err) {
b6b912e0 988 en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
c27a02cd
YP
989 return err;
990 }
991
b6b912e0 992 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd 993 qpn = rss_map->base_qpn + i;
9f519f68 994 err = mlx4_en_config_rss_qp(priv, qpn, &priv->rx_ring[i],
c27a02cd
YP
995 &rss_map->state[i],
996 &rss_map->qps[i]);
997 if (err)
998 goto rss_err;
999
1000 ++good_qps;
1001 }
1002
1003 /* Configure RSS indirection qp */
c27a02cd
YP
1004 err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
1005 if (err) {
453a6082 1006 en_err(priv, "Failed to allocate RSS indirection QP\n");
1679200f 1007 goto rss_err;
c27a02cd
YP
1008 }
1009 rss_map->indir_qp.event = mlx4_en_sqp_event;
1010 mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
0e98b523 1011 priv->rx_ring[0].cqn, -1, &context);
c27a02cd 1012
93d3e367
YP
1013 if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
1014 rss_rings = priv->rx_ring_num;
1015 else
1016 rss_rings = priv->prof->rss_rings;
1017
876f6e67
OG
1018 ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
1019 + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
43d620c8 1020 rss_context = ptr;
93d3e367 1021 rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
c27a02cd 1022 (rss_map->base_qpn));
89efea25 1023 rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
1202d460
OG
1024 if (priv->mdev->profile.udp_rss) {
1025 rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
1026 rss_context->base_qpn_udp = rss_context->default_qpn;
1027 }
0533943c 1028 rss_context->flags = rss_mask;
876f6e67 1029 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
ad86107f 1030 for (i = 0; i < 10; i++)
39b2c4eb 1031 rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
c27a02cd
YP
1032
1033 err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
1034 &rss_map->indir_qp, &rss_map->indir_state);
1035 if (err)
1036 goto indir_err;
1037
1038 return 0;
1039
1040indir_err:
1041 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1042 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1043 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1044 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd
YP
1045rss_err:
1046 for (i = 0; i < good_qps; i++) {
1047 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1048 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1049 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1050 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1051 }
b6b912e0 1052 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd
YP
1053 return err;
1054}
1055
1056void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
1057{
1058 struct mlx4_en_dev *mdev = priv->mdev;
1059 struct mlx4_en_rss_map *rss_map = &priv->rss_map;
1060 int i;
1061
1062 mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
1063 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
1064 mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
1065 mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
c27a02cd 1066
b6b912e0 1067 for (i = 0; i < priv->rx_ring_num; i++) {
c27a02cd
YP
1068 mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
1069 MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
1070 mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
1071 mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
1072 }
b6b912e0 1073 mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
c27a02cd 1074}