]>
Commit | Line | Data |
---|---|---|
c27a02cd YP |
1 | /* |
2 | * Copyright (c) 2007 Mellanox Technologies. All rights reserved. | |
3 | * | |
4 | * This software is available to you under a choice of one of two | |
5 | * licenses. You may choose to be licensed under the terms of the GNU | |
6 | * General Public License (GPL) Version 2, available from the file | |
7 | * COPYING in the main directory of this source tree, or the | |
8 | * OpenIB.org BSD license below: | |
9 | * | |
10 | * Redistribution and use in source and binary forms, with or | |
11 | * without modification, are permitted provided that the following | |
12 | * conditions are met: | |
13 | * | |
14 | * - Redistributions of source code must retain the above | |
15 | * copyright notice, this list of conditions and the following | |
16 | * disclaimer. | |
17 | * | |
18 | * - Redistributions in binary form must reproduce the above | |
19 | * copyright notice, this list of conditions and the following | |
20 | * disclaimer in the documentation and/or other materials | |
21 | * provided with the distribution. | |
22 | * | |
23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | |
24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | |
26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS | |
27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN | |
28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | |
29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE | |
30 | * SOFTWARE. | |
31 | * | |
32 | */ | |
33 | ||
34 | #include <asm/page.h> | |
35 | #include <linux/mlx4/cq.h> | |
5a0e3ad6 | 36 | #include <linux/slab.h> |
c27a02cd YP |
37 | #include <linux/mlx4/qp.h> |
38 | #include <linux/skbuff.h> | |
39 | #include <linux/if_vlan.h> | |
29d40c90 | 40 | #include <linux/prefetch.h> |
c27a02cd | 41 | #include <linux/vmalloc.h> |
fa37a958 | 42 | #include <linux/tcp.h> |
837052d0 | 43 | #include <linux/ip.h> |
09067122 | 44 | #include <linux/ipv6.h> |
6eb07caf | 45 | #include <linux/moduleparam.h> |
310660a1 | 46 | #include <linux/indirect_call_wrapper.h> |
c27a02cd YP |
47 | |
48 | #include "mlx4_en.h" | |
49 | ||
c27a02cd | 50 | int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, |
ddae0349 | 51 | struct mlx4_en_tx_ring **pring, u32 size, |
d03a68f8 | 52 | u16 stride, int node, int queue_index) |
c27a02cd YP |
53 | { |
54 | struct mlx4_en_dev *mdev = priv->mdev; | |
41d942d5 | 55 | struct mlx4_en_tx_ring *ring; |
c27a02cd YP |
56 | int tmp; |
57 | int err; | |
58 | ||
163561a4 | 59 | ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node); |
41d942d5 | 60 | if (!ring) { |
4beaacc6 ED |
61 | en_err(priv, "Failed allocating TX ring\n"); |
62 | return -ENOMEM; | |
41d942d5 EE |
63 | } |
64 | ||
c27a02cd YP |
65 | ring->size = size; |
66 | ring->size_mask = size - 1; | |
e3f42f84 | 67 | ring->sp_stride = stride; |
488a9b48 | 68 | ring->full_size = ring->size - HEADROOM - MAX_DESC_TXBBS; |
c27a02cd | 69 | |
c27a02cd | 70 | tmp = size * sizeof(struct mlx4_en_tx_info); |
752ade68 | 71 | ring->tx_info = kvmalloc_node(tmp, GFP_KERNEL, node); |
41d942d5 | 72 | if (!ring->tx_info) { |
752ade68 MH |
73 | err = -ENOMEM; |
74 | goto err_ring; | |
41d942d5 | 75 | } |
e404decb | 76 | |
453a6082 | 77 | en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n", |
c27a02cd YP |
78 | ring->tx_info, tmp); |
79 | ||
163561a4 | 80 | ring->bounce_buf = kmalloc_node(MAX_DESC_SIZE, GFP_KERNEL, node); |
c27a02cd | 81 | if (!ring->bounce_buf) { |
163561a4 EE |
82 | ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL); |
83 | if (!ring->bounce_buf) { | |
84 | err = -ENOMEM; | |
85 | goto err_info; | |
86 | } | |
c27a02cd | 87 | } |
e3f42f84 | 88 | ring->buf_size = ALIGN(size * ring->sp_stride, MLX4_EN_PAGE_SIZE); |
c27a02cd | 89 | |
163561a4 | 90 | /* Allocate HW buffers on provided NUMA node */ |
872bf2fb | 91 | set_dev_node(&mdev->dev->persist->pdev->dev, node); |
e3f42f84 | 92 | err = mlx4_alloc_hwq_res(mdev->dev, &ring->sp_wqres, ring->buf_size); |
872bf2fb | 93 | set_dev_node(&mdev->dev->persist->pdev->dev, mdev->dev->numa_node); |
c27a02cd | 94 | if (err) { |
453a6082 | 95 | en_err(priv, "Failed allocating hwq resources\n"); |
c27a02cd YP |
96 | goto err_bounce; |
97 | } | |
98 | ||
e3f42f84 | 99 | ring->buf = ring->sp_wqres.buf.direct.buf; |
c27a02cd | 100 | |
1a91de28 JP |
101 | en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d buf_size:%d dma:%llx\n", |
102 | ring, ring->buf, ring->size, ring->buf_size, | |
e3f42f84 | 103 | (unsigned long long) ring->sp_wqres.buf.direct.map); |
c27a02cd | 104 | |
ddae0349 | 105 | err = mlx4_qp_reserve_range(mdev->dev, 1, 1, &ring->qpn, |
f3301870 MS |
106 | MLX4_RESERVE_ETH_BF_QP, |
107 | MLX4_RES_USAGE_DRIVER); | |
ddae0349 EE |
108 | if (err) { |
109 | en_err(priv, "failed reserving qp for TX ring\n"); | |
73898db0 | 110 | goto err_hwq_res; |
ddae0349 EE |
111 | } |
112 | ||
8900b894 | 113 | err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->sp_qp); |
c27a02cd | 114 | if (err) { |
453a6082 | 115 | en_err(priv, "Failed allocating qp %d\n", ring->qpn); |
ddae0349 | 116 | goto err_reserve; |
c27a02cd | 117 | } |
e3f42f84 | 118 | ring->sp_qp.event = mlx4_en_sqp_event; |
c27a02cd | 119 | |
163561a4 | 120 | err = mlx4_bf_alloc(mdev->dev, &ring->bf, node); |
87a5c389 | 121 | if (err) { |
1a91de28 | 122 | en_dbg(DRV, priv, "working without blueflame (%d)\n", err); |
87a5c389 YP |
123 | ring->bf.uar = &mdev->priv_uar; |
124 | ring->bf.uar->map = mdev->uar_map; | |
125 | ring->bf_enabled = false; | |
0fef9d03 AV |
126 | ring->bf_alloced = false; |
127 | priv->pflags &= ~MLX4_EN_PRIV_FLAGS_BLUEFLAME; | |
128 | } else { | |
129 | ring->bf_alloced = true; | |
130 | ring->bf_enabled = !!(priv->pflags & | |
131 | MLX4_EN_PRIV_FLAGS_BLUEFLAME); | |
132 | } | |
87a5c389 | 133 | |
ec693d47 | 134 | ring->hwtstamp_tx_type = priv->hwtstamp_config.tx_type; |
d03a68f8 IS |
135 | ring->queue_index = queue_index; |
136 | ||
42eab005 | 137 | if (queue_index < priv->num_tx_rings_p_up) |
f36963c9 RR |
138 | cpumask_set_cpu(cpumask_local_spread(queue_index, |
139 | priv->mdev->dev->numa_node), | |
e3f42f84 | 140 | &ring->sp_affinity_mask); |
ec693d47 | 141 | |
41d942d5 | 142 | *pring = ring; |
c27a02cd YP |
143 | return 0; |
144 | ||
ddae0349 EE |
145 | err_reserve: |
146 | mlx4_qp_release_range(mdev->dev, ring->qpn, 1); | |
c27a02cd | 147 | err_hwq_res: |
e3f42f84 | 148 | mlx4_free_hwq_res(mdev->dev, &ring->sp_wqres, ring->buf_size); |
c27a02cd YP |
149 | err_bounce: |
150 | kfree(ring->bounce_buf); | |
151 | ring->bounce_buf = NULL; | |
41d942d5 | 152 | err_info: |
dc9b06d1 | 153 | kvfree(ring->tx_info); |
c27a02cd | 154 | ring->tx_info = NULL; |
41d942d5 EE |
155 | err_ring: |
156 | kfree(ring); | |
157 | *pring = NULL; | |
c27a02cd YP |
158 | return err; |
159 | } | |
160 | ||
161 | void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, | |
41d942d5 | 162 | struct mlx4_en_tx_ring **pring) |
c27a02cd YP |
163 | { |
164 | struct mlx4_en_dev *mdev = priv->mdev; | |
41d942d5 | 165 | struct mlx4_en_tx_ring *ring = *pring; |
453a6082 | 166 | en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn); |
c27a02cd | 167 | |
0fef9d03 | 168 | if (ring->bf_alloced) |
87a5c389 | 169 | mlx4_bf_free(mdev->dev, &ring->bf); |
e3f42f84 ED |
170 | mlx4_qp_remove(mdev->dev, &ring->sp_qp); |
171 | mlx4_qp_free(mdev->dev, &ring->sp_qp); | |
0eb08514 | 172 | mlx4_qp_release_range(priv->mdev->dev, ring->qpn, 1); |
e3f42f84 | 173 | mlx4_free_hwq_res(mdev->dev, &ring->sp_wqres, ring->buf_size); |
c27a02cd YP |
174 | kfree(ring->bounce_buf); |
175 | ring->bounce_buf = NULL; | |
dc9b06d1 | 176 | kvfree(ring->tx_info); |
c27a02cd | 177 | ring->tx_info = NULL; |
41d942d5 EE |
178 | kfree(ring); |
179 | *pring = NULL; | |
c27a02cd YP |
180 | } |
181 | ||
182 | int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv, | |
183 | struct mlx4_en_tx_ring *ring, | |
0e98b523 | 184 | int cq, int user_prio) |
c27a02cd YP |
185 | { |
186 | struct mlx4_en_dev *mdev = priv->mdev; | |
187 | int err; | |
188 | ||
e3f42f84 | 189 | ring->sp_cqn = cq; |
c27a02cd YP |
190 | ring->prod = 0; |
191 | ring->cons = 0xffffffff; | |
192 | ring->last_nr_txbb = 1; | |
c27a02cd YP |
193 | memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info)); |
194 | memset(ring->buf, 0, ring->buf_size); | |
9ecc2d86 | 195 | ring->free_tx_desc = mlx4_en_free_tx_desc; |
c27a02cd | 196 | |
e3f42f84 ED |
197 | ring->sp_qp_state = MLX4_QP_STATE_RST; |
198 | ring->doorbell_qpn = cpu_to_be32(ring->sp_qp.qpn << 8); | |
6a4e8121 | 199 | ring->mr_key = cpu_to_be32(mdev->mr.key); |
c27a02cd | 200 | |
e3f42f84 ED |
201 | mlx4_en_fill_qp_context(priv, ring->size, ring->sp_stride, 1, 0, ring->qpn, |
202 | ring->sp_cqn, user_prio, &ring->sp_context); | |
0fef9d03 | 203 | if (ring->bf_alloced) |
e3f42f84 | 204 | ring->sp_context.usr_page = |
85743f1e HN |
205 | cpu_to_be32(mlx4_to_hw_uar_index(mdev->dev, |
206 | ring->bf.uar->index)); | |
c27a02cd | 207 | |
e3f42f84 ED |
208 | err = mlx4_qp_to_ready(mdev->dev, &ring->sp_wqres.mtt, &ring->sp_context, |
209 | &ring->sp_qp, &ring->sp_qp_state); | |
210 | if (!cpumask_empty(&ring->sp_affinity_mask)) | |
211 | netif_set_xps_queue(priv->dev, &ring->sp_affinity_mask, | |
d03a68f8 | 212 | ring->queue_index); |
c27a02cd YP |
213 | |
214 | return err; | |
215 | } | |
216 | ||
217 | void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv, | |
218 | struct mlx4_en_tx_ring *ring) | |
219 | { | |
220 | struct mlx4_en_dev *mdev = priv->mdev; | |
221 | ||
e3f42f84 ED |
222 | mlx4_qp_modify(mdev->dev, NULL, ring->sp_qp_state, |
223 | MLX4_QP_STATE_RST, NULL, 0, 0, &ring->sp_qp); | |
c27a02cd YP |
224 | } |
225 | ||
488a9b48 IS |
226 | static inline bool mlx4_en_is_tx_ring_full(struct mlx4_en_tx_ring *ring) |
227 | { | |
228 | return ring->prod - ring->cons > ring->full_size; | |
229 | } | |
230 | ||
2d4b6466 EE |
231 | static void mlx4_en_stamp_wqe(struct mlx4_en_priv *priv, |
232 | struct mlx4_en_tx_ring *ring, int index, | |
233 | u8 owner) | |
234 | { | |
235 | __be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT)); | |
9573e0d3 | 236 | struct mlx4_en_tx_desc *tx_desc = ring->buf + (index << LOG_TXBB_SIZE); |
2d4b6466 EE |
237 | struct mlx4_en_tx_info *tx_info = &ring->tx_info[index]; |
238 | void *end = ring->buf + ring->buf_size; | |
239 | __be32 *ptr = (__be32 *)tx_desc; | |
240 | int i; | |
241 | ||
242 | /* Optimize the common case when there are no wraparounds */ | |
9573e0d3 TT |
243 | if (likely((void *)tx_desc + |
244 | (tx_info->nr_txbb << LOG_TXBB_SIZE) <= end)) { | |
2d4b6466 | 245 | /* Stamp the freed descriptor */ |
9573e0d3 | 246 | for (i = 0; i < tx_info->nr_txbb << LOG_TXBB_SIZE; |
2d4b6466 EE |
247 | i += STAMP_STRIDE) { |
248 | *ptr = stamp; | |
249 | ptr += STAMP_DWORDS; | |
250 | } | |
251 | } else { | |
252 | /* Stamp the freed descriptor */ | |
9573e0d3 | 253 | for (i = 0; i < tx_info->nr_txbb << LOG_TXBB_SIZE; |
2d4b6466 EE |
254 | i += STAMP_STRIDE) { |
255 | *ptr = stamp; | |
256 | ptr += STAMP_DWORDS; | |
257 | if ((void *)ptr >= end) { | |
258 | ptr = ring->buf; | |
259 | stamp ^= cpu_to_be32(0x80000000); | |
260 | } | |
261 | } | |
262 | } | |
263 | } | |
264 | ||
310660a1 ED |
265 | INDIRECT_CALLABLE_DECLARE(u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv, |
266 | struct mlx4_en_tx_ring *ring, | |
267 | int index, u64 timestamp, | |
268 | int napi_mode)); | |
c27a02cd | 269 | |
9ecc2d86 BB |
270 | u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv, |
271 | struct mlx4_en_tx_ring *ring, | |
cf97050d | 272 | int index, u64 timestamp, |
9ecc2d86 | 273 | int napi_mode) |
c27a02cd | 274 | { |
c27a02cd | 275 | struct mlx4_en_tx_info *tx_info = &ring->tx_info[index]; |
9573e0d3 | 276 | struct mlx4_en_tx_desc *tx_desc = ring->buf + (index << LOG_TXBB_SIZE); |
c27a02cd | 277 | struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset; |
c27a02cd | 278 | void *end = ring->buf + ring->buf_size; |
3d03641c ED |
279 | struct sk_buff *skb = tx_info->skb; |
280 | int nr_maps = tx_info->nr_maps; | |
c27a02cd | 281 | int i; |
ec693d47 | 282 | |
29d40c90 ED |
283 | /* We do not touch skb here, so prefetch skb->users location |
284 | * to speedup consume_skb() | |
285 | */ | |
286 | prefetchw(&skb->users); | |
287 | ||
3d03641c ED |
288 | if (unlikely(timestamp)) { |
289 | struct skb_shared_hwtstamps hwts; | |
290 | ||
291 | mlx4_en_fill_hwtstamps(priv->mdev, &hwts, timestamp); | |
ec693d47 AV |
292 | skb_tstamp_tx(skb, &hwts); |
293 | } | |
c27a02cd | 294 | |
4c07c132 TT |
295 | if (!tx_info->inl) { |
296 | if (tx_info->linear) | |
297 | dma_unmap_single(priv->ddev, | |
298 | tx_info->map0_dma, | |
299 | tx_info->map0_byte_count, | |
eb9c5c0d | 300 | DMA_TO_DEVICE); |
4c07c132 TT |
301 | else |
302 | dma_unmap_page(priv->ddev, | |
303 | tx_info->map0_dma, | |
304 | tx_info->map0_byte_count, | |
eb9c5c0d | 305 | DMA_TO_DEVICE); |
4c07c132 TT |
306 | /* Optimize the common case when there are no wraparounds */ |
307 | if (likely((void *)tx_desc + | |
308 | (tx_info->nr_txbb << LOG_TXBB_SIZE) <= end)) { | |
3d03641c ED |
309 | for (i = 1; i < nr_maps; i++) { |
310 | data++; | |
ebf8c9aa | 311 | dma_unmap_page(priv->ddev, |
3d03641c ED |
312 | (dma_addr_t)be64_to_cpu(data->addr), |
313 | be32_to_cpu(data->byte_count), | |
eb9c5c0d | 314 | DMA_TO_DEVICE); |
41efea5a | 315 | } |
4c07c132 TT |
316 | } else { |
317 | if ((void *)data >= end) | |
43d620c8 | 318 | data = ring->buf + ((void *)data - end); |
c27a02cd | 319 | |
3d03641c ED |
320 | for (i = 1; i < nr_maps; i++) { |
321 | data++; | |
41efea5a YP |
322 | /* Check for wraparound before unmapping */ |
323 | if ((void *) data >= end) | |
43d620c8 | 324 | data = ring->buf; |
ebf8c9aa | 325 | dma_unmap_page(priv->ddev, |
3d03641c ED |
326 | (dma_addr_t)be64_to_cpu(data->addr), |
327 | be32_to_cpu(data->byte_count), | |
eb9c5c0d | 328 | DMA_TO_DEVICE); |
41efea5a | 329 | } |
c27a02cd | 330 | } |
c27a02cd | 331 | } |
b4a53379 JDB |
332 | napi_consume_skb(skb, napi_mode); |
333 | ||
c27a02cd YP |
334 | return tx_info->nr_txbb; |
335 | } | |
336 | ||
310660a1 ED |
337 | INDIRECT_CALLABLE_DECLARE(u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv, |
338 | struct mlx4_en_tx_ring *ring, | |
339 | int index, u64 timestamp, | |
340 | int napi_mode)); | |
341 | ||
9ecc2d86 BB |
342 | u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv, |
343 | struct mlx4_en_tx_ring *ring, | |
cf97050d | 344 | int index, u64 timestamp, |
9ecc2d86 BB |
345 | int napi_mode) |
346 | { | |
347 | struct mlx4_en_tx_info *tx_info = &ring->tx_info[index]; | |
348 | struct mlx4_en_rx_alloc frame = { | |
349 | .page = tx_info->page, | |
350 | .dma = tx_info->map0_dma, | |
9ecc2d86 BB |
351 | }; |
352 | ||
b2b8a927 | 353 | if (!napi_mode || !mlx4_en_rx_recycle(ring->recycle_ring, &frame)) { |
9ecc2d86 | 354 | dma_unmap_page(priv->ddev, tx_info->map0_dma, |
69ba9431 | 355 | PAGE_SIZE, priv->dma_dir); |
9ecc2d86 BB |
356 | put_page(tx_info->page); |
357 | } | |
358 | ||
359 | return tx_info->nr_txbb; | |
360 | } | |
c27a02cd YP |
361 | |
362 | int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring) | |
363 | { | |
364 | struct mlx4_en_priv *priv = netdev_priv(dev); | |
365 | int cnt = 0; | |
366 | ||
367 | /* Skip last polled descriptor */ | |
368 | ring->cons += ring->last_nr_txbb; | |
453a6082 | 369 | en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n", |
c27a02cd YP |
370 | ring->cons, ring->prod); |
371 | ||
372 | if ((u32) (ring->prod - ring->cons) > ring->size) { | |
373 | if (netif_msg_tx_err(priv)) | |
453a6082 | 374 | en_warn(priv, "Tx consumer passed producer!\n"); |
c27a02cd YP |
375 | return 0; |
376 | } | |
377 | ||
378 | while (ring->cons != ring->prod) { | |
9ecc2d86 | 379 | ring->last_nr_txbb = ring->free_tx_desc(priv, ring, |
c27a02cd | 380 | ring->cons & ring->size_mask, |
cf97050d | 381 | 0, 0 /* Non-NAPI caller */); |
c27a02cd YP |
382 | ring->cons += ring->last_nr_txbb; |
383 | cnt++; | |
384 | } | |
385 | ||
67f8b1dc TT |
386 | if (ring->tx_queue) |
387 | netdev_tx_reset_queue(ring->tx_queue); | |
41b74920 | 388 | |
c27a02cd | 389 | if (cnt) |
453a6082 | 390 | en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt); |
c27a02cd YP |
391 | |
392 | return cnt; | |
393 | } | |
394 | ||
ba603d9d MS |
395 | static void mlx4_en_handle_err_cqe(struct mlx4_en_priv *priv, struct mlx4_err_cqe *err_cqe, |
396 | u16 cqe_index, struct mlx4_en_tx_ring *ring) | |
397 | { | |
398 | struct mlx4_en_dev *mdev = priv->mdev; | |
399 | struct mlx4_en_tx_info *tx_info; | |
400 | struct mlx4_en_tx_desc *tx_desc; | |
401 | u16 wqe_index; | |
402 | int desc_size; | |
403 | ||
404 | en_err(priv, "CQE error - cqn 0x%x, ci 0x%x, vendor syndrome: 0x%x syndrome: 0x%x\n", | |
405 | ring->sp_cqn, cqe_index, err_cqe->vendor_err_syndrome, err_cqe->syndrome); | |
406 | print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET, 16, 1, err_cqe, sizeof(*err_cqe), | |
407 | false); | |
408 | ||
409 | wqe_index = be16_to_cpu(err_cqe->wqe_index) & ring->size_mask; | |
410 | tx_info = &ring->tx_info[wqe_index]; | |
411 | desc_size = tx_info->nr_txbb << LOG_TXBB_SIZE; | |
412 | en_err(priv, "Related WQE - qpn 0x%x, wqe index 0x%x, wqe size 0x%x\n", ring->qpn, | |
413 | wqe_index, desc_size); | |
414 | tx_desc = ring->buf + (wqe_index << LOG_TXBB_SIZE); | |
415 | print_hex_dump(KERN_WARNING, "", DUMP_PREFIX_OFFSET, 16, 1, tx_desc, desc_size, false); | |
416 | ||
417 | if (test_and_set_bit(MLX4_EN_STATE_FLAG_RESTARTING, &priv->state)) | |
418 | return; | |
419 | ||
420 | en_err(priv, "Scheduling port restart\n"); | |
421 | queue_work(mdev->workqueue, &priv->restart_task); | |
422 | } | |
423 | ||
cf4058db ED |
424 | int mlx4_en_process_tx_cq(struct net_device *dev, |
425 | struct mlx4_en_cq *cq, int napi_budget) | |
c27a02cd YP |
426 | { |
427 | struct mlx4_en_priv *priv = netdev_priv(dev); | |
428 | struct mlx4_cq *mcq = &cq->mcq; | |
67f8b1dc | 429 | struct mlx4_en_tx_ring *ring = priv->tx_ring[cq->type][cq->ring]; |
f0ab34f0 | 430 | struct mlx4_cqe *cqe; |
cc26a490 | 431 | u16 index, ring_index, stamp_index; |
c27a02cd | 432 | u32 txbbs_skipped = 0; |
2d4b6466 | 433 | u32 txbbs_stamp = 0; |
f0ab34f0 YP |
434 | u32 cons_index = mcq->cons_index; |
435 | int size = cq->size; | |
436 | u32 size_mask = ring->size_mask; | |
437 | struct mlx4_cqe *buf = cq->buf; | |
5b263f53 YP |
438 | u32 packets = 0; |
439 | u32 bytes = 0; | |
08ff3235 | 440 | int factor = priv->cqe_factor; |
0276a330 | 441 | int done = 0; |
fbc6daf1 | 442 | int budget = priv->tx_work_limit; |
fb1843ee ED |
443 | u32 last_nr_txbb; |
444 | u32 ring_cons; | |
c27a02cd | 445 | |
cc26a490 | 446 | if (unlikely(!priv->port_up)) |
cf4058db | 447 | return 0; |
c27a02cd | 448 | |
53511453 ED |
449 | netdev_txq_bql_complete_prefetchw(ring->tx_queue); |
450 | ||
f0ab34f0 | 451 | index = cons_index & size_mask; |
b1b6b4da | 452 | cqe = mlx4_en_get_cqe(buf, index, priv->cqe_size) + factor; |
6aa7de05 MR |
453 | last_nr_txbb = READ_ONCE(ring->last_nr_txbb); |
454 | ring_cons = READ_ONCE(ring->cons); | |
fb1843ee | 455 | ring_index = ring_cons & size_mask; |
2d4b6466 | 456 | stamp_index = ring_index; |
f0ab34f0 YP |
457 | |
458 | /* Process all completed CQEs */ | |
459 | while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK, | |
0276a330 | 460 | cons_index & size) && (done < budget)) { |
cc26a490 TT |
461 | u16 new_index; |
462 | ||
f0ab34f0 YP |
463 | /* |
464 | * make sure we read the CQE after we read the | |
465 | * ownership bit | |
466 | */ | |
12b3375f | 467 | dma_rmb(); |
f0ab34f0 | 468 | |
bd2f631d | 469 | if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) == |
ba603d9d MS |
470 | MLX4_CQE_OPCODE_ERROR)) |
471 | if (!test_and_set_bit(MLX4_EN_TX_RING_STATE_RECOVERING, &ring->state)) | |
472 | mlx4_en_handle_err_cqe(priv, (struct mlx4_err_cqe *)cqe, index, | |
473 | ring); | |
bd2f631d | 474 | |
f0ab34f0 YP |
475 | /* Skip over last polled CQE */ |
476 | new_index = be16_to_cpu(cqe->wqe_index) & size_mask; | |
477 | ||
c27a02cd | 478 | do { |
fc96256c ED |
479 | u64 timestamp = 0; |
480 | ||
fb1843ee ED |
481 | txbbs_skipped += last_nr_txbb; |
482 | ring_index = (ring_index + last_nr_txbb) & size_mask; | |
fc96256c ED |
483 | |
484 | if (unlikely(ring->tx_info[ring_index].ts_requested)) | |
ec693d47 AV |
485 | timestamp = mlx4_en_get_cqe_ts(cqe); |
486 | ||
f0ab34f0 | 487 | /* free next descriptor */ |
310660a1 ED |
488 | last_nr_txbb = INDIRECT_CALL_2(ring->free_tx_desc, |
489 | mlx4_en_free_tx_desc, | |
490 | mlx4_en_recycle_tx_desc, | |
f0ab34f0 | 491 | priv, ring, ring_index, |
cf97050d | 492 | timestamp, napi_budget); |
2d4b6466 EE |
493 | |
494 | mlx4_en_stamp_wqe(priv, ring, stamp_index, | |
fb1843ee | 495 | !!((ring_cons + txbbs_stamp) & |
2d4b6466 EE |
496 | ring->size)); |
497 | stamp_index = ring_index; | |
498 | txbbs_stamp = txbbs_skipped; | |
5b263f53 YP |
499 | packets++; |
500 | bytes += ring->tx_info[ring_index].nr_bytes; | |
0276a330 | 501 | } while ((++done < budget) && (ring_index != new_index)); |
f0ab34f0 YP |
502 | |
503 | ++cons_index; | |
504 | index = cons_index & size_mask; | |
b1b6b4da | 505 | cqe = mlx4_en_get_cqe(buf, index, priv->cqe_size) + factor; |
f0ab34f0 | 506 | } |
c27a02cd | 507 | |
c27a02cd YP |
508 | /* |
509 | * To prevent CQ overflow we first update CQ consumer and only then | |
510 | * the ring consumer. | |
511 | */ | |
f0ab34f0 | 512 | mcq->cons_index = cons_index; |
c27a02cd YP |
513 | mlx4_cq_set_ci(mcq); |
514 | wmb(); | |
fb1843ee ED |
515 | |
516 | /* we want to dirty this cache line once */ | |
6aa7de05 MR |
517 | WRITE_ONCE(ring->last_nr_txbb, last_nr_txbb); |
518 | WRITE_ONCE(ring->cons, ring_cons + txbbs_skipped); | |
fb1843ee | 519 | |
cc26a490 | 520 | if (cq->type == TX_XDP) |
cf4058db | 521 | return done; |
9ecc2d86 | 522 | |
5b263f53 | 523 | netdev_tx_completed_queue(ring->tx_queue, packets, bytes); |
c27a02cd | 524 | |
488a9b48 | 525 | /* Wakeup Tx queue if this stopped, and ring is not full. |
c18520bd | 526 | */ |
488a9b48 IS |
527 | if (netif_tx_queue_stopped(ring->tx_queue) && |
528 | !mlx4_en_is_tx_ring_full(ring)) { | |
c18520bd | 529 | netif_tx_wake_queue(ring->tx_queue); |
15bffdff | 530 | ring->wake_queue++; |
c27a02cd | 531 | } |
cc26a490 | 532 | |
cf4058db | 533 | return done; |
c27a02cd YP |
534 | } |
535 | ||
536 | void mlx4_en_tx_irq(struct mlx4_cq *mcq) | |
537 | { | |
538 | struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq); | |
539 | struct mlx4_en_priv *priv = netdev_priv(cq->dev); | |
c27a02cd | 540 | |
477b35b4 ED |
541 | if (likely(priv->port_up)) |
542 | napi_schedule_irqoff(&cq->napi); | |
0276a330 EE |
543 | else |
544 | mlx4_en_arm_cq(priv, cq); | |
c27a02cd YP |
545 | } |
546 | ||
0276a330 EE |
547 | /* TX CQ polling - called by NAPI */ |
548 | int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget) | |
549 | { | |
550 | struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi); | |
551 | struct net_device *dev = cq->dev; | |
552 | struct mlx4_en_priv *priv = netdev_priv(dev); | |
cf4058db | 553 | int work_done; |
0276a330 | 554 | |
cf4058db ED |
555 | work_done = mlx4_en_process_tx_cq(dev, cq, budget); |
556 | if (work_done >= budget) | |
fbc6daf1 | 557 | return budget; |
0276a330 | 558 | |
cf4058db ED |
559 | if (napi_complete_done(napi, work_done)) |
560 | mlx4_en_arm_cq(priv, cq); | |
fbc6daf1 AV |
561 | |
562 | return 0; | |
0276a330 | 563 | } |
c27a02cd | 564 | |
c27a02cd YP |
565 | static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv, |
566 | struct mlx4_en_tx_ring *ring, | |
567 | u32 index, | |
568 | unsigned int desc_size) | |
569 | { | |
9573e0d3 | 570 | u32 copy = (ring->size - index) << LOG_TXBB_SIZE; |
c27a02cd YP |
571 | int i; |
572 | ||
573 | for (i = desc_size - copy - 4; i >= 0; i -= 4) { | |
574 | if ((i & (TXBB_SIZE - 1)) == 0) | |
575 | wmb(); | |
576 | ||
577 | *((u32 *) (ring->buf + i)) = | |
578 | *((u32 *) (ring->bounce_buf + copy + i)); | |
579 | } | |
580 | ||
581 | for (i = copy - 4; i >= 4 ; i -= 4) { | |
582 | if ((i & (TXBB_SIZE - 1)) == 0) | |
583 | wmb(); | |
584 | ||
9573e0d3 | 585 | *((u32 *)(ring->buf + (index << LOG_TXBB_SIZE) + i)) = |
c27a02cd YP |
586 | *((u32 *) (ring->bounce_buf + i)); |
587 | } | |
588 | ||
589 | /* Return real descriptor location */ | |
9573e0d3 | 590 | return ring->buf + (index << LOG_TXBB_SIZE); |
c27a02cd YP |
591 | } |
592 | ||
acea73d6 ED |
593 | /* Decide if skb can be inlined in tx descriptor to avoid dma mapping |
594 | * | |
595 | * It seems strange we do not simply use skb_copy_bits(). | |
596 | * This would allow to inline all skbs iff skb->len <= inline_thold | |
597 | * | |
598 | * Note that caller already checked skb was not a gso packet | |
599 | */ | |
7dfa4b41 | 600 | static bool is_inline(int inline_thold, const struct sk_buff *skb, |
b9d8839a | 601 | const struct skb_shared_info *shinfo, |
7dfa4b41 | 602 | void **pfrag) |
c27a02cd YP |
603 | { |
604 | void *ptr; | |
605 | ||
acea73d6 ED |
606 | if (skb->len > inline_thold || !inline_thold) |
607 | return false; | |
c27a02cd | 608 | |
acea73d6 ED |
609 | if (shinfo->nr_frags == 1) { |
610 | ptr = skb_frag_address_safe(&shinfo->frags[0]); | |
611 | if (unlikely(!ptr)) | |
612 | return false; | |
613 | *pfrag = ptr; | |
614 | return true; | |
c27a02cd | 615 | } |
acea73d6 ED |
616 | if (shinfo->nr_frags) |
617 | return false; | |
618 | return true; | |
c27a02cd YP |
619 | } |
620 | ||
7dfa4b41 | 621 | static int inline_size(const struct sk_buff *skb) |
c27a02cd YP |
622 | { |
623 | if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg) | |
624 | <= MLX4_INLINE_ALIGN) | |
625 | return ALIGN(skb->len + CTRL_SIZE + | |
626 | sizeof(struct mlx4_wqe_inline_seg), 16); | |
627 | else | |
628 | return ALIGN(skb->len + CTRL_SIZE + 2 * | |
629 | sizeof(struct mlx4_wqe_inline_seg), 16); | |
630 | } | |
631 | ||
7dfa4b41 | 632 | static int get_real_size(const struct sk_buff *skb, |
b9d8839a | 633 | const struct skb_shared_info *shinfo, |
7dfa4b41 | 634 | struct net_device *dev, |
acea73d6 ED |
635 | int *lso_header_size, |
636 | bool *inline_ok, | |
637 | void **pfrag) | |
c27a02cd YP |
638 | { |
639 | struct mlx4_en_priv *priv = netdev_priv(dev); | |
c27a02cd YP |
640 | int real_size; |
641 | ||
b9d8839a | 642 | if (shinfo->gso_size) { |
acea73d6 | 643 | *inline_ok = false; |
837052d0 OG |
644 | if (skb->encapsulation) |
645 | *lso_header_size = (skb_inner_transport_header(skb) - skb->data) + inner_tcp_hdrlen(skb); | |
646 | else | |
647 | *lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb); | |
b9d8839a | 648 | real_size = CTRL_SIZE + shinfo->nr_frags * DS_SIZE + |
c27a02cd YP |
649 | ALIGN(*lso_header_size + 4, DS_SIZE); |
650 | if (unlikely(*lso_header_size != skb_headlen(skb))) { | |
651 | /* We add a segment for the skb linear buffer only if | |
652 | * it contains data */ | |
653 | if (*lso_header_size < skb_headlen(skb)) | |
654 | real_size += DS_SIZE; | |
655 | else { | |
656 | if (netif_msg_tx_err(priv)) | |
453a6082 | 657 | en_warn(priv, "Non-linear headers\n"); |
c27a02cd YP |
658 | return 0; |
659 | } | |
660 | } | |
c27a02cd YP |
661 | } else { |
662 | *lso_header_size = 0; | |
acea73d6 ED |
663 | *inline_ok = is_inline(priv->prof->inline_thold, skb, |
664 | shinfo, pfrag); | |
665 | ||
666 | if (*inline_ok) | |
c27a02cd | 667 | real_size = inline_size(skb); |
acea73d6 ED |
668 | else |
669 | real_size = CTRL_SIZE + | |
670 | (shinfo->nr_frags + 1) * DS_SIZE; | |
c27a02cd YP |
671 | } |
672 | ||
673 | return real_size; | |
674 | } | |
675 | ||
7dfa4b41 ED |
676 | static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc, |
677 | const struct sk_buff *skb, | |
b9d8839a | 678 | const struct skb_shared_info *shinfo, |
224e92e0 | 679 | void *fragptr) |
c27a02cd YP |
680 | { |
681 | struct mlx4_wqe_inline_seg *inl = &tx_desc->inl; | |
31975e27 | 682 | int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof(*inl); |
e533ac7e | 683 | unsigned int hlen = skb_headlen(skb); |
c27a02cd YP |
684 | |
685 | if (skb->len <= spc) { | |
93591aaa EE |
686 | if (likely(skb->len >= MIN_PKT_LEN)) { |
687 | inl->byte_count = cpu_to_be32(1 << 31 | skb->len); | |
688 | } else { | |
689 | inl->byte_count = cpu_to_be32(1 << 31 | MIN_PKT_LEN); | |
690 | memset(((void *)(inl + 1)) + skb->len, 0, | |
691 | MIN_PKT_LEN - skb->len); | |
692 | } | |
e533ac7e | 693 | skb_copy_from_linear_data(skb, inl + 1, hlen); |
b9d8839a | 694 | if (shinfo->nr_frags) |
e533ac7e | 695 | memcpy(((void *)(inl + 1)) + hlen, fragptr, |
b9d8839a | 696 | skb_frag_size(&shinfo->frags[0])); |
c27a02cd YP |
697 | |
698 | } else { | |
699 | inl->byte_count = cpu_to_be32(1 << 31 | spc); | |
e533ac7e ED |
700 | if (hlen <= spc) { |
701 | skb_copy_from_linear_data(skb, inl + 1, hlen); | |
702 | if (hlen < spc) { | |
703 | memcpy(((void *)(inl + 1)) + hlen, | |
704 | fragptr, spc - hlen); | |
705 | fragptr += spc - hlen; | |
c27a02cd YP |
706 | } |
707 | inl = (void *) (inl + 1) + spc; | |
708 | memcpy(((void *)(inl + 1)), fragptr, skb->len - spc); | |
709 | } else { | |
710 | skb_copy_from_linear_data(skb, inl + 1, spc); | |
711 | inl = (void *) (inl + 1) + spc; | |
712 | skb_copy_from_linear_data_offset(skb, spc, inl + 1, | |
e533ac7e | 713 | hlen - spc); |
b9d8839a | 714 | if (shinfo->nr_frags) |
e533ac7e | 715 | memcpy(((void *)(inl + 1)) + hlen - spc, |
b9d8839a ED |
716 | fragptr, |
717 | skb_frag_size(&shinfo->frags[0])); | |
c27a02cd YP |
718 | } |
719 | ||
12b3375f | 720 | dma_wmb(); |
c27a02cd YP |
721 | inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc)); |
722 | } | |
c27a02cd YP |
723 | } |
724 | ||
f663dd9a | 725 | u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb, |
a350ecce | 726 | struct net_device *sb_dev) |
c27a02cd | 727 | { |
bc6a4744 | 728 | struct mlx4_en_priv *priv = netdev_priv(dev); |
d317966b | 729 | u16 rings_p_up = priv->num_tx_rings_p_up; |
c27a02cd | 730 | |
4b5e5b7e | 731 | if (netdev_get_num_tc(dev)) |
a350ecce | 732 | return netdev_pick_tx(dev, skb, NULL); |
bc6a4744 | 733 | |
a350ecce | 734 | return netdev_pick_tx(dev, skb, NULL) % rings_p_up; |
c27a02cd YP |
735 | } |
736 | ||
7dfa4b41 ED |
737 | static void mlx4_bf_copy(void __iomem *dst, const void *src, |
738 | unsigned int bytecnt) | |
87a5c389 YP |
739 | { |
740 | __iowrite64_copy(dst, src, bytecnt / 8); | |
741 | } | |
742 | ||
224e92e0 BB |
743 | void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring) |
744 | { | |
745 | wmb(); | |
746 | /* Since there is no iowrite*_native() that writes the | |
747 | * value as is, without byteswapping - using the one | |
748 | * the doesn't do byteswapping in the relevant arch | |
749 | * endianness. | |
750 | */ | |
751 | #if defined(__LITTLE_ENDIAN) | |
752 | iowrite32( | |
753 | #else | |
754 | iowrite32be( | |
755 | #endif | |
7ba5e7bd | 756 | (__force u32)ring->doorbell_qpn, |
224e92e0 BB |
757 | ring->bf.uar->map + MLX4_SEND_DOORBELL); |
758 | } | |
759 | ||
760 | static void mlx4_en_tx_write_desc(struct mlx4_en_tx_ring *ring, | |
761 | struct mlx4_en_tx_desc *tx_desc, | |
762 | union mlx4_wqe_qpn_vlan qpn_vlan, | |
763 | int desc_size, int bf_index, | |
764 | __be32 op_own, bool bf_ok, | |
765 | bool send_doorbell) | |
766 | { | |
767 | tx_desc->ctrl.qpn_vlan = qpn_vlan; | |
768 | ||
769 | if (bf_ok) { | |
770 | op_own |= htonl((bf_index & 0xffff) << 8); | |
771 | /* Ensure new descriptor hits memory | |
772 | * before setting ownership of this descriptor to HW | |
773 | */ | |
774 | dma_wmb(); | |
775 | tx_desc->ctrl.owner_opcode = op_own; | |
776 | ||
777 | wmb(); | |
778 | ||
779 | mlx4_bf_copy(ring->bf.reg + ring->bf.offset, &tx_desc->ctrl, | |
780 | desc_size); | |
781 | ||
782 | wmb(); | |
783 | ||
784 | ring->bf.offset ^= ring->bf.buf_size; | |
785 | } else { | |
786 | /* Ensure new descriptor hits memory | |
787 | * before setting ownership of this descriptor to HW | |
788 | */ | |
789 | dma_wmb(); | |
790 | tx_desc->ctrl.owner_opcode = op_own; | |
791 | if (send_doorbell) | |
792 | mlx4_en_xmit_doorbell(ring); | |
793 | else | |
794 | ring->xmit_more++; | |
795 | } | |
796 | } | |
797 | ||
f28186d6 TT |
798 | static bool mlx4_en_build_dma_wqe(struct mlx4_en_priv *priv, |
799 | struct skb_shared_info *shinfo, | |
800 | struct mlx4_wqe_data_seg *data, | |
801 | struct sk_buff *skb, | |
802 | int lso_header_size, | |
803 | __be32 mr_key, | |
804 | struct mlx4_en_tx_info *tx_info) | |
805 | { | |
806 | struct device *ddev = priv->ddev; | |
807 | dma_addr_t dma = 0; | |
808 | u32 byte_count = 0; | |
809 | int i_frag; | |
810 | ||
811 | /* Map fragments if any */ | |
812 | for (i_frag = shinfo->nr_frags - 1; i_frag >= 0; i_frag--) { | |
d7840976 | 813 | const skb_frag_t *frag = &shinfo->frags[i_frag]; |
f28186d6 TT |
814 | byte_count = skb_frag_size(frag); |
815 | dma = skb_frag_dma_map(ddev, frag, | |
816 | 0, byte_count, | |
817 | DMA_TO_DEVICE); | |
818 | if (dma_mapping_error(ddev, dma)) | |
819 | goto tx_drop_unmap; | |
820 | ||
821 | data->addr = cpu_to_be64(dma); | |
822 | data->lkey = mr_key; | |
823 | dma_wmb(); | |
824 | data->byte_count = cpu_to_be32(byte_count); | |
825 | --data; | |
826 | } | |
827 | ||
828 | /* Map linear part if needed */ | |
829 | if (tx_info->linear) { | |
830 | byte_count = skb_headlen(skb) - lso_header_size; | |
831 | ||
832 | dma = dma_map_single(ddev, skb->data + | |
833 | lso_header_size, byte_count, | |
eb9c5c0d | 834 | DMA_TO_DEVICE); |
f28186d6 TT |
835 | if (dma_mapping_error(ddev, dma)) |
836 | goto tx_drop_unmap; | |
837 | ||
838 | data->addr = cpu_to_be64(dma); | |
839 | data->lkey = mr_key; | |
840 | dma_wmb(); | |
841 | data->byte_count = cpu_to_be32(byte_count); | |
842 | } | |
843 | /* tx completion can avoid cache line miss for common cases */ | |
844 | tx_info->map0_dma = dma; | |
845 | tx_info->map0_byte_count = byte_count; | |
846 | ||
847 | return true; | |
848 | ||
849 | tx_drop_unmap: | |
850 | en_err(priv, "DMA mapping error\n"); | |
851 | ||
852 | while (++i_frag < shinfo->nr_frags) { | |
853 | ++data; | |
854 | dma_unmap_page(ddev, (dma_addr_t)be64_to_cpu(data->addr), | |
855 | be32_to_cpu(data->byte_count), | |
eb9c5c0d | 856 | DMA_TO_DEVICE); |
f28186d6 TT |
857 | } |
858 | ||
859 | return false; | |
860 | } | |
861 | ||
61357325 | 862 | netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev) |
c27a02cd | 863 | { |
b9d8839a | 864 | struct skb_shared_info *shinfo = skb_shinfo(skb); |
c27a02cd | 865 | struct mlx4_en_priv *priv = netdev_priv(dev); |
224e92e0 | 866 | union mlx4_wqe_qpn_vlan qpn_vlan = {}; |
c27a02cd | 867 | struct mlx4_en_tx_ring *ring; |
c27a02cd YP |
868 | struct mlx4_en_tx_desc *tx_desc; |
869 | struct mlx4_wqe_data_seg *data; | |
c27a02cd | 870 | struct mlx4_en_tx_info *tx_info; |
7c8c0291 | 871 | u32 __maybe_unused ring_cons; |
f28186d6 | 872 | int tx_ind; |
c27a02cd YP |
873 | int nr_txbb; |
874 | int desc_size; | |
875 | int real_size; | |
87a5c389 | 876 | u32 index, bf_index; |
c27a02cd | 877 | __be32 op_own; |
c27a02cd | 878 | int lso_header_size; |
acea73d6 | 879 | void *fragptr = NULL; |
87a5c389 | 880 | bool bounce = false; |
5804283d | 881 | bool send_doorbell; |
fe971b95 | 882 | bool stop_queue; |
acea73d6 | 883 | bool inline_ok; |
f28186d6 | 884 | u8 data_offset; |
224e92e0 | 885 | bool bf_ok; |
c27a02cd | 886 | |
f905c79e | 887 | tx_ind = skb_get_queue_mapping(skb); |
67f8b1dc | 888 | ring = priv->tx_ring[TX][tx_ind]; |
f905c79e | 889 | |
f28186d6 | 890 | if (unlikely(!priv->port_up)) |
63a664b7 ED |
891 | goto tx_drop; |
892 | ||
acea73d6 ED |
893 | real_size = get_real_size(skb, shinfo, dev, &lso_header_size, |
894 | &inline_ok, &fragptr); | |
c27a02cd | 895 | if (unlikely(!real_size)) |
7a61fc86 | 896 | goto tx_drop_count; |
c27a02cd | 897 | |
25985edc | 898 | /* Align descriptor to TXBB size */ |
c27a02cd | 899 | desc_size = ALIGN(real_size, TXBB_SIZE); |
9573e0d3 | 900 | nr_txbb = desc_size >> LOG_TXBB_SIZE; |
c27a02cd YP |
901 | if (unlikely(nr_txbb > MAX_DESC_TXBBS)) { |
902 | if (netif_msg_tx_err(priv)) | |
453a6082 | 903 | en_warn(priv, "Oversized header or SG list\n"); |
7a61fc86 | 904 | goto tx_drop_count; |
c27a02cd YP |
905 | } |
906 | ||
224e92e0 | 907 | bf_ok = ring->bf_enabled; |
e38af4fa | 908 | if (skb_vlan_tag_present(skb)) { |
f28186d6 TT |
909 | u16 vlan_proto; |
910 | ||
224e92e0 | 911 | qpn_vlan.vlan_tag = cpu_to_be16(skb_vlan_tag_get(skb)); |
e38af4fa | 912 | vlan_proto = be16_to_cpu(skb->vlan_proto); |
224e92e0 BB |
913 | if (vlan_proto == ETH_P_8021AD) |
914 | qpn_vlan.ins_vlan = MLX4_WQE_CTRL_INS_SVLAN; | |
915 | else if (vlan_proto == ETH_P_8021Q) | |
916 | qpn_vlan.ins_vlan = MLX4_WQE_CTRL_INS_CVLAN; | |
917 | else | |
918 | qpn_vlan.ins_vlan = 0; | |
919 | bf_ok = false; | |
e38af4fa | 920 | } |
c27a02cd | 921 | |
53511453 | 922 | netdev_txq_bql_enqueue_prefetchw(ring->tx_queue); |
29d40c90 | 923 | |
c27a02cd YP |
924 | /* Packet is good - grab an index and transmit it */ |
925 | index = ring->prod & ring->size_mask; | |
87a5c389 | 926 | bf_index = ring->prod; |
c27a02cd YP |
927 | |
928 | /* See if we have enough space for whole descriptor TXBB for setting | |
929 | * SW ownership on next descriptor; if not, use a bounce buffer. */ | |
930 | if (likely(index + nr_txbb <= ring->size)) | |
9573e0d3 | 931 | tx_desc = ring->buf + (index << LOG_TXBB_SIZE); |
87a5c389 | 932 | else { |
c27a02cd | 933 | tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf; |
87a5c389 | 934 | bounce = true; |
224e92e0 | 935 | bf_ok = false; |
87a5c389 | 936 | } |
c27a02cd YP |
937 | |
938 | /* Save skb in tx_info ring */ | |
939 | tx_info = &ring->tx_info[index]; | |
940 | tx_info->skb = skb; | |
941 | tx_info->nr_txbb = nr_txbb; | |
942 | ||
f28186d6 TT |
943 | if (!lso_header_size) { |
944 | data = &tx_desc->data; | |
945 | data_offset = offsetof(struct mlx4_en_tx_desc, data); | |
946 | } else { | |
947 | int lso_align = ALIGN(lso_header_size + 4, DS_SIZE); | |
948 | ||
949 | data = (void *)&tx_desc->lso + lso_align; | |
950 | data_offset = offsetof(struct mlx4_en_tx_desc, lso) + lso_align; | |
951 | } | |
237a3a3b AV |
952 | |
953 | /* valid only for none inline segments */ | |
f28186d6 | 954 | tx_info->data_offset = data_offset; |
237a3a3b | 955 | |
acea73d6 ED |
956 | tx_info->inl = inline_ok; |
957 | ||
f28186d6 | 958 | tx_info->linear = lso_header_size < skb_headlen(skb) && !inline_ok; |
237a3a3b | 959 | |
b9d8839a | 960 | tx_info->nr_maps = shinfo->nr_frags + tx_info->linear; |
3d03641c | 961 | data += tx_info->nr_maps - 1; |
237a3a3b | 962 | |
f28186d6 TT |
963 | if (!tx_info->inl) |
964 | if (!mlx4_en_build_dma_wqe(priv, shinfo, data, skb, | |
965 | lso_header_size, ring->mr_key, | |
966 | tx_info)) | |
967 | goto tx_drop_count; | |
237a3a3b | 968 | |
ec693d47 AV |
969 | /* |
970 | * For timestamping add flag to skb_shinfo and | |
971 | * set flag for further reference | |
972 | */ | |
e70602a8 | 973 | tx_info->ts_requested = 0; |
7dfa4b41 ED |
974 | if (unlikely(ring->hwtstamp_tx_type == HWTSTAMP_TX_ON && |
975 | shinfo->tx_flags & SKBTX_HW_TSTAMP)) { | |
976 | shinfo->tx_flags |= SKBTX_IN_PROGRESS; | |
ec693d47 AV |
977 | tx_info->ts_requested = 1; |
978 | } | |
979 | ||
c27a02cd YP |
980 | /* Prepare ctrl segement apart opcode+ownership, which depends on |
981 | * whether LSO is used */ | |
60d6fe99 | 982 | tx_desc->ctrl.srcrb_flags = priv->ctrl_flags; |
c27a02cd | 983 | if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) { |
a4f2dacb OG |
984 | if (!skb->encapsulation) |
985 | tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM | | |
986 | MLX4_WQE_CTRL_TCP_UDP_CSUM); | |
987 | else | |
988 | tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM); | |
ad04378c | 989 | ring->tx_csum++; |
c27a02cd YP |
990 | } |
991 | ||
79aeaccd | 992 | if (priv->flags & MLX4_EN_FLAG_ENABLE_HW_LOOPBACK) { |
5f1cd200 AV |
993 | struct ethhdr *ethh; |
994 | ||
213815a1 YB |
995 | /* Copy dst mac address to wqe. This allows loopback in eSwitch, |
996 | * so that VFs and PF can communicate with each other | |
997 | */ | |
998 | ethh = (struct ethhdr *)skb->data; | |
999 | tx_desc->ctrl.srcrb_flags16[0] = get_unaligned((__be16 *)ethh->h_dest); | |
1000 | tx_desc->ctrl.imm = get_unaligned((__be32 *)(ethh->h_dest + 2)); | |
1001 | } | |
1002 | ||
c27a02cd YP |
1003 | /* Handle LSO (TSO) packets */ |
1004 | if (lso_header_size) { | |
b9d8839a ED |
1005 | int i; |
1006 | ||
c27a02cd YP |
1007 | /* Mark opcode as LSO */ |
1008 | op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) | | |
1009 | ((ring->prod & ring->size) ? | |
1010 | cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0); | |
1011 | ||
1012 | /* Fill in the LSO prefix */ | |
1013 | tx_desc->lso.mss_hdr_size = cpu_to_be32( | |
b9d8839a | 1014 | shinfo->gso_size << 16 | lso_header_size); |
c27a02cd YP |
1015 | |
1016 | /* Copy headers; | |
1017 | * note that we already verified that it is linear */ | |
1018 | memcpy(tx_desc->lso.header, skb->data, lso_header_size); | |
c27a02cd | 1019 | |
9fab426d | 1020 | ring->tso_packets++; |
b9d8839a | 1021 | |
75d04aa3 | 1022 | i = shinfo->gso_segs; |
5b263f53 | 1023 | tx_info->nr_bytes = skb->len + (i - 1) * lso_header_size; |
c27a02cd YP |
1024 | ring->packets += i; |
1025 | } else { | |
1026 | /* Normal (Non LSO) packet */ | |
1027 | op_own = cpu_to_be32(MLX4_OPCODE_SEND) | | |
1028 | ((ring->prod & ring->size) ? | |
1029 | cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0); | |
5b263f53 | 1030 | tx_info->nr_bytes = max_t(unsigned int, skb->len, ETH_ZLEN); |
c27a02cd | 1031 | ring->packets++; |
c27a02cd | 1032 | } |
5b263f53 | 1033 | ring->bytes += tx_info->nr_bytes; |
c27a02cd | 1034 | |
acea73d6 | 1035 | if (tx_info->inl) |
224e92e0 | 1036 | build_inline_wqe(tx_desc, skb, shinfo, fragptr); |
c27a02cd | 1037 | |
837052d0 | 1038 | if (skb->encapsulation) { |
09067122 AD |
1039 | union { |
1040 | struct iphdr *v4; | |
1041 | struct ipv6hdr *v6; | |
1042 | unsigned char *hdr; | |
1043 | } ip; | |
1044 | u8 proto; | |
1045 | ||
1046 | ip.hdr = skb_inner_network_header(skb); | |
1047 | proto = (ip.v4->version == 4) ? ip.v4->protocol : | |
1048 | ip.v6->nexthdr; | |
1049 | ||
1050 | if (proto == IPPROTO_TCP || proto == IPPROTO_UDP) | |
837052d0 OG |
1051 | op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP | MLX4_WQE_CTRL_ILP); |
1052 | else | |
1053 | op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP); | |
1054 | } | |
1055 | ||
c27a02cd YP |
1056 | ring->prod += nr_txbb; |
1057 | ||
1058 | /* If we used a bounce buffer then copy descriptor back into place */ | |
7dfa4b41 | 1059 | if (unlikely(bounce)) |
c27a02cd YP |
1060 | tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size); |
1061 | ||
eb0cabbd AV |
1062 | skb_tx_timestamp(skb); |
1063 | ||
fe971b95 | 1064 | /* Check available TXBBs And 2K spare for prefetch */ |
488a9b48 | 1065 | stop_queue = mlx4_en_is_tx_ring_full(ring); |
fe971b95 ED |
1066 | if (unlikely(stop_queue)) { |
1067 | netif_tx_stop_queue(ring->tx_queue); | |
1068 | ring->queue_stopped++; | |
1069 | } | |
c2973444 ED |
1070 | |
1071 | send_doorbell = __netdev_tx_sent_queue(ring->tx_queue, | |
1072 | tx_info->nr_bytes, | |
3c31ff22 | 1073 | netdev_xmit_more()); |
5804283d | 1074 | |
6a4e8121 ED |
1075 | real_size = (real_size / 16) & 0x3f; |
1076 | ||
224e92e0 | 1077 | bf_ok &= desc_size <= MAX_BF && send_doorbell; |
e38af4fa | 1078 | |
224e92e0 BB |
1079 | if (bf_ok) |
1080 | qpn_vlan.bf_qpn = ring->doorbell_qpn | cpu_to_be32(real_size); | |
1081 | else | |
1082 | qpn_vlan.fence_size = real_size; | |
7dfa4b41 | 1083 | |
224e92e0 BB |
1084 | mlx4_en_tx_write_desc(ring, tx_desc, qpn_vlan, desc_size, bf_index, |
1085 | op_own, bf_ok, send_doorbell); | |
c27a02cd | 1086 | |
fe971b95 ED |
1087 | if (unlikely(stop_queue)) { |
1088 | /* If queue was emptied after the if (stop_queue) , and before | |
1089 | * the netif_tx_stop_queue() - need to wake the queue, | |
1090 | * or else it will remain stopped forever. | |
1091 | * Need a memory barrier to make sure ring->cons was not | |
1092 | * updated before queue was stopped. | |
1093 | */ | |
1094 | smp_rmb(); | |
1095 | ||
488a9b48 | 1096 | if (unlikely(!mlx4_en_is_tx_ring_full(ring))) { |
fe971b95 ED |
1097 | netif_tx_wake_queue(ring->tx_queue); |
1098 | ring->wake_queue++; | |
1099 | } | |
1100 | } | |
ec634fe3 | 1101 | return NETDEV_TX_OK; |
7e230913 | 1102 | |
7a61fc86 MS |
1103 | tx_drop_count: |
1104 | ring->tx_dropped++; | |
7e230913 YP |
1105 | tx_drop: |
1106 | dev_kfree_skb_any(skb); | |
7e230913 | 1107 | return NETDEV_TX_OK; |
c27a02cd YP |
1108 | } |
1109 | ||
36ea7964 TT |
1110 | #define MLX4_EN_XDP_TX_NRTXBB 1 |
1111 | #define MLX4_EN_XDP_TX_REAL_SZ (((CTRL_SIZE + MLX4_EN_XDP_TX_NRTXBB * DS_SIZE) \ | |
1112 | / 16) & 0x3f) | |
1113 | ||
f025fd60 TT |
1114 | void mlx4_en_init_tx_xdp_ring_descs(struct mlx4_en_priv *priv, |
1115 | struct mlx4_en_tx_ring *ring) | |
1116 | { | |
1117 | int i; | |
1118 | ||
1119 | for (i = 0; i < ring->size; i++) { | |
1120 | struct mlx4_en_tx_info *tx_info = &ring->tx_info[i]; | |
1121 | struct mlx4_en_tx_desc *tx_desc = ring->buf + | |
1122 | (i << LOG_TXBB_SIZE); | |
1123 | ||
1124 | tx_info->map0_byte_count = PAGE_SIZE; | |
1125 | tx_info->nr_txbb = MLX4_EN_XDP_TX_NRTXBB; | |
1126 | tx_info->data_offset = offsetof(struct mlx4_en_tx_desc, data); | |
1127 | tx_info->ts_requested = 0; | |
1128 | tx_info->nr_maps = 1; | |
1129 | tx_info->linear = 1; | |
1130 | tx_info->inl = 0; | |
1131 | ||
1132 | tx_desc->data.lkey = ring->mr_key; | |
1133 | tx_desc->ctrl.qpn_vlan.fence_size = MLX4_EN_XDP_TX_REAL_SZ; | |
1134 | tx_desc->ctrl.srcrb_flags = priv->ctrl_flags; | |
1135 | } | |
1136 | } | |
1137 | ||
15fca2c8 TT |
1138 | netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_ring *rx_ring, |
1139 | struct mlx4_en_rx_alloc *frame, | |
5dad61b8 | 1140 | struct mlx4_en_priv *priv, unsigned int length, |
36ea7964 | 1141 | int tx_ind, bool *doorbell_pending) |
9ecc2d86 | 1142 | { |
9ecc2d86 | 1143 | struct mlx4_en_tx_desc *tx_desc; |
9ecc2d86 | 1144 | struct mlx4_en_tx_info *tx_info; |
36ea7964 TT |
1145 | struct mlx4_wqe_data_seg *data; |
1146 | struct mlx4_en_tx_ring *ring; | |
9ecc2d86 | 1147 | dma_addr_t dma; |
9ecc2d86 | 1148 | __be32 op_own; |
36ea7964 | 1149 | int index; |
9ecc2d86 | 1150 | |
36ea7964 TT |
1151 | if (unlikely(!priv->port_up)) |
1152 | goto tx_drop; | |
9ecc2d86 | 1153 | |
67f8b1dc | 1154 | ring = priv->tx_ring[TX_XDP][tx_ind]; |
9ecc2d86 | 1155 | |
36ea7964 | 1156 | if (unlikely(mlx4_en_is_tx_ring_full(ring))) |
7a61fc86 | 1157 | goto tx_drop_count; |
9ecc2d86 | 1158 | |
9ecc2d86 BB |
1159 | index = ring->prod & ring->size_mask; |
1160 | tx_info = &ring->tx_info[index]; | |
1161 | ||
9573e0d3 | 1162 | tx_desc = ring->buf + (index << LOG_TXBB_SIZE); |
9ecc2d86 BB |
1163 | data = &tx_desc->data; |
1164 | ||
1165 | dma = frame->dma; | |
1166 | ||
1167 | tx_info->page = frame->page; | |
1168 | frame->page = NULL; | |
1169 | tx_info->map0_dma = dma; | |
9ecc2d86 | 1170 | tx_info->nr_bytes = max_t(unsigned int, length, ETH_ZLEN); |
9ecc2d86 | 1171 | |
ea3349a0 | 1172 | dma_sync_single_range_for_device(priv->ddev, dma, frame->page_offset, |
eb9c5c0d | 1173 | length, DMA_TO_DEVICE); |
9ecc2d86 | 1174 | |
ea3349a0 | 1175 | data->addr = cpu_to_be64(dma + frame->page_offset); |
9ecc2d86 BB |
1176 | dma_wmb(); |
1177 | data->byte_count = cpu_to_be32(length); | |
1178 | ||
1179 | /* tx completion can avoid cache line miss for common cases */ | |
9ecc2d86 BB |
1180 | |
1181 | op_own = cpu_to_be32(MLX4_OPCODE_SEND) | | |
1182 | ((ring->prod & ring->size) ? | |
1183 | cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0); | |
1184 | ||
15fca2c8 | 1185 | rx_ring->xdp_tx++; |
9ecc2d86 | 1186 | |
36ea7964 | 1187 | ring->prod += MLX4_EN_XDP_TX_NRTXBB; |
9ecc2d86 | 1188 | |
f6f0aa97 TT |
1189 | /* Ensure new descriptor hits memory |
1190 | * before setting ownership of this descriptor to HW | |
1191 | */ | |
1192 | dma_wmb(); | |
1193 | tx_desc->ctrl.owner_opcode = op_own; | |
1194 | ring->xmit_more++; | |
9ecc2d86 | 1195 | |
36ea7964 | 1196 | *doorbell_pending = true; |
9ecc2d86 BB |
1197 | |
1198 | return NETDEV_TX_OK; | |
1199 | ||
7a61fc86 | 1200 | tx_drop_count: |
15fca2c8 | 1201 | rx_ring->xdp_tx_full++; |
6c78511b | 1202 | *doorbell_pending = true; |
7a61fc86 | 1203 | tx_drop: |
9ecc2d86 BB |
1204 | return NETDEV_TX_BUSY; |
1205 | } |