]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/mlx4.h
net/mlx4: Allocate VPPs for each port on PF init
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
51a379d0 5 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37#ifndef MLX4_H
38#define MLX4_H
39
525f5f44 40#include <linux/mutex.h>
225c7b1f 41#include <linux/radix-tree.h>
4af1c048 42#include <linux/rbtree.h>
ee49bd93 43#include <linux/timer.h>
3142788b 44#include <linux/semaphore.h>
27bf91d6 45#include <linux/workqueue.h>
3dca0f42
MB
46#include <linux/interrupt.h>
47#include <linux/spinlock.h>
225c7b1f
RD
48
49#include <linux/mlx4/device.h>
37608eea 50#include <linux/mlx4/driver.h>
225c7b1f 51#include <linux/mlx4/doorbell.h>
623ed84b 52#include <linux/mlx4/cmd.h>
666672d4 53#include "fw_qos.h"
225c7b1f
RD
54
55#define DRV_NAME "mlx4_core"
ab9c17a0 56#define PFX DRV_NAME ": "
169a1d85
AV
57#define DRV_VERSION "2.2-1"
58#define DRV_RELDATE "Feb, 2014"
225c7b1f 59
0ff1fb65
HHZ
60#define MLX4_FS_UDP_UC_EN (1 << 1)
61#define MLX4_FS_TCP_UC_EN (1 << 2)
62#define MLX4_FS_NUM_OF_L2_ADDR 8
63#define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
64#define MLX4_FS_NUM_MCG (1 << 17)
65
e448834e
SM
66#define INIT_HCA_TPT_MW_ENABLE (1 << 7)
67
225c7b1f
RD
68enum {
69 MLX4_HCR_BASE = 0x80680,
70 MLX4_HCR_SIZE = 0x0001c,
623ed84b
JM
71 MLX4_CLR_INT_SIZE = 0x00008,
72 MLX4_SLAVE_COMM_BASE = 0x0,
ddd8a6c1 73 MLX4_COMM_PAGESIZE = 0x1000,
55ad3592
YH
74 MLX4_CLOCK_SIZE = 0x00008,
75 MLX4_COMM_CHAN_CAPS = 0x8,
76 MLX4_COMM_CHAN_FLAGS = 0xc
225c7b1f
RD
77};
78
225c7b1f 79enum {
3c439b55
JM
80 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
81 MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
82 MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
83 MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
0ec2c0f8 84 MLX4_MTT_ENTRY_PER_SEG = 8,
225c7b1f
RD
85};
86
225c7b1f
RD
87enum {
88 MLX4_NUM_PDS = 1 << 15
89};
90
91enum {
92 MLX4_CMPT_TYPE_QP = 0,
93 MLX4_CMPT_TYPE_SRQ = 1,
94 MLX4_CMPT_TYPE_CQ = 2,
95 MLX4_CMPT_TYPE_EQ = 3,
96 MLX4_CMPT_NUM_TYPE
97};
98
99enum {
100 MLX4_CMPT_SHIFT = 24,
101 MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
102};
103
b20e519a
SM
104enum mlx4_mpt_state {
105 MLX4_MPT_DISABLED = 0,
106 MLX4_MPT_EN_HW,
107 MLX4_MPT_EN_SW
623ed84b
JM
108};
109
110#define MLX4_COMM_TIME 10000
55ad3592 111#define MLX4_COMM_OFFLINE_TIME_OUT 30000
0cd93027
YH
112#define MLX4_COMM_CMD_NA_OP 0x0
113
55ad3592 114
623ed84b
JM
115enum {
116 MLX4_COMM_CMD_RESET,
117 MLX4_COMM_CMD_VHCR0,
118 MLX4_COMM_CMD_VHCR1,
119 MLX4_COMM_CMD_VHCR2,
120 MLX4_COMM_CMD_VHCR_EN,
121 MLX4_COMM_CMD_VHCR_POST,
122 MLX4_COMM_CMD_FLR = 254
123};
124
99ec41d0
JM
125enum {
126 MLX4_VF_SMI_DISABLED,
127 MLX4_VF_SMI_ENABLED
128};
129
623ed84b
JM
130/*The flag indicates that the slave should delay the RESET cmd*/
131#define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
132/*indicates how many retries will be done if we are in the middle of FLR*/
133#define NUM_OF_RESET_RETRIES 10
134#define SLEEP_TIME_IN_RESET (2 * 1000)
135enum mlx4_resource {
136 RES_QP,
137 RES_CQ,
138 RES_SRQ,
139 RES_XRCD,
140 RES_MPT,
141 RES_MTT,
142 RES_MAC,
143 RES_VLAN,
144 RES_EQ,
145 RES_COUNTER,
1b9c6b06 146 RES_FS_RULE,
623ed84b
JM
147 MLX4_NUM_OF_RESOURCE_TYPE
148};
149
150enum mlx4_alloc_mode {
151 RES_OP_RESERVE,
152 RES_OP_RESERVE_AND_MAP,
153 RES_OP_MAP_ICM,
154};
155
b8924951
JM
156enum mlx4_res_tracker_free_type {
157 RES_TR_FREE_ALL,
158 RES_TR_FREE_SLAVES_ONLY,
159 RES_TR_FREE_STRUCTS_ONLY,
160};
623ed84b
JM
161
162/*
163 *Virtual HCR structures.
dbedd44e 164 * mlx4_vhcr is the sw representation, in machine endianness
623ed84b
JM
165 *
166 * mlx4_vhcr_cmd is the formalized structure, the one that is passed
167 * to FW to go through communication channel.
168 * It is big endian, and has the same structure as the physical HCR
169 * used by command interface
170 */
171struct mlx4_vhcr {
172 u64 in_param;
173 u64 out_param;
174 u32 in_modifier;
175 u32 errno;
176 u16 op;
177 u16 token;
178 u8 op_modifier;
179 u8 e_bit;
180};
181
182struct mlx4_vhcr_cmd {
183 __be64 in_param;
184 __be32 in_modifier;
dc7d5004 185 u32 reserved1;
623ed84b
JM
186 __be64 out_param;
187 __be16 token;
188 u16 reserved;
189 u8 status;
190 u8 flags;
191 __be16 opcode;
192};
193
194struct mlx4_cmd_info {
195 u16 opcode;
196 bool has_inbox;
197 bool has_outbox;
198 bool out_is_imm;
199 bool encode_slave_id;
200 int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
201 struct mlx4_cmd_mailbox *inbox);
202 int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
203 struct mlx4_cmd_mailbox *inbox,
204 struct mlx4_cmd_mailbox *outbox,
205 struct mlx4_cmd_info *cmd);
206};
207
225c7b1f
RD
208#ifdef CONFIG_MLX4_DEBUG
209extern int mlx4_debug_level;
7b0f5df4
RD
210#else /* CONFIG_MLX4_DEBUG */
211#define mlx4_debug_level (0)
212#endif /* CONFIG_MLX4_DEBUG */
225c7b1f 213
1a91de28 214#define mlx4_dbg(mdev, format, ...) \
0a645e80
JP
215do { \
216 if (mlx4_debug_level) \
872bf2fb
YH
217 dev_printk(KERN_DEBUG, \
218 &(mdev)->persist->pdev->dev, format, \
1a91de28 219 ##__VA_ARGS__); \
0a645e80 220} while (0)
225c7b1f 221
1a91de28 222#define mlx4_err(mdev, format, ...) \
872bf2fb 223 dev_err(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
1a91de28 224#define mlx4_info(mdev, format, ...) \
872bf2fb 225 dev_info(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
1a91de28 226#define mlx4_warn(mdev, format, ...) \
872bf2fb 227 dev_warn(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
225c7b1f 228
0ec2c0f8 229extern int mlx4_log_num_mgm_entry_size;
2b8fb286 230extern int log_mtts_per_seg;
f5aef5aa 231extern int mlx4_internal_err_reset;
0ec2c0f8 232
5a2e87b1
JM
233#define MLX4_MAX_NUM_SLAVES (min(MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF, \
234 MLX4_MFUNC_MAX))
623ed84b
JM
235#define ALL_SLAVES 0xff
236
225c7b1f
RD
237struct mlx4_bitmap {
238 u32 last;
239 u32 top;
240 u32 max;
93fc9e1b 241 u32 reserved_top;
225c7b1f 242 u32 mask;
42d1e017 243 u32 avail;
7a89399f 244 u32 effective_len;
225c7b1f
RD
245 spinlock_t lock;
246 unsigned long *table;
247};
248
249struct mlx4_buddy {
250 unsigned long **bits;
e4044cfc 251 unsigned int *num_free;
3de819e6 252 u32 max_order;
225c7b1f
RD
253 spinlock_t lock;
254};
255
256struct mlx4_icm;
257
258struct mlx4_icm_table {
259 u64 virt;
260 int num_icm;
3de819e6 261 u32 num_obj;
225c7b1f
RD
262 int obj_size;
263 int lowmem;
5b0bf5e2 264 int coherent;
225c7b1f
RD
265 struct mutex mutex;
266 struct mlx4_icm **icm;
267};
268
cc1ade94
SM
269#define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
270#define MLX4_MPT_FLAG_FREE (0x3UL << 28)
271#define MLX4_MPT_FLAG_MIO (1 << 17)
272#define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
273#define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
274#define MLX4_MPT_FLAG_REGION (1 << 8)
275
e630664c
MB
276#define MLX4_MPT_PD_MASK (0x1FFFFUL)
277#define MLX4_MPT_PD_VF_MASK (0xFE0000UL)
cc1ade94
SM
278#define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
279#define MLX4_MPT_PD_FLAG_RAE (1 << 28)
280#define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
281
282#define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
283
284#define MLX4_MPT_STATUS_SW 0xF0
285#define MLX4_MPT_STATUS_HW 0x00
286
77507aa2
IS
287#define MLX4_CQE_SIZE_MASK_STRIDE 0x3
288#define MLX4_EQE_SIZE_MASK_STRIDE 0x30
289
c82e9aa0
EC
290/*
291 * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
292 */
293struct mlx4_mpt_entry {
294 __be32 flags;
295 __be32 qpn;
296 __be32 key;
297 __be32 pd_flags;
298 __be64 start;
299 __be64 length;
300 __be32 lkey;
301 __be32 win_cnt;
302 u8 reserved1[3];
303 u8 mtt_rep;
2b8fb286 304 __be64 mtt_addr;
c82e9aa0
EC
305 __be32 mtt_sz;
306 __be32 entity_size;
307 __be32 first_byte_offset;
308} __packed;
309
310/*
311 * Must be packed because start is 64 bits but only aligned to 32 bits.
312 */
313struct mlx4_eq_context {
314 __be32 flags;
315 u16 reserved1[3];
316 __be16 page_offset;
317 u8 log_eq_size;
318 u8 reserved2[4];
319 u8 eq_period;
320 u8 reserved3;
321 u8 eq_max_count;
322 u8 reserved4[3];
323 u8 intr;
324 u8 log_page_size;
325 u8 reserved5[2];
326 u8 mtt_base_addr_h;
327 __be32 mtt_base_addr_l;
328 u32 reserved6[2];
329 __be32 consumer_index;
330 __be32 producer_index;
331 u32 reserved7[4];
332};
333
334struct mlx4_cq_context {
335 __be32 flags;
336 u16 reserved1[3];
337 __be16 page_offset;
338 __be32 logsize_usrpage;
339 __be16 cq_period;
340 __be16 cq_max_count;
341 u8 reserved2[3];
342 u8 comp_eqn;
343 u8 log_page_size;
344 u8 reserved3[2];
345 u8 mtt_base_addr_h;
346 __be32 mtt_base_addr_l;
347 __be32 last_notified_index;
348 __be32 solicit_producer_index;
349 __be32 consumer_index;
350 __be32 producer_index;
351 u32 reserved4[2];
352 __be64 db_rec_addr;
353};
354
355struct mlx4_srq_context {
356 __be32 state_logsize_srqn;
357 u8 logstride;
358 u8 reserved1;
359 __be16 xrcd;
360 __be32 pg_offset_cqn;
361 u32 reserved2;
362 u8 log_page_size;
363 u8 reserved3[2];
364 u8 mtt_base_addr_h;
365 __be32 mtt_base_addr_l;
366 __be32 pd;
367 __be16 limit_watermark;
368 __be16 wqe_cnt;
369 u16 reserved4;
370 __be16 wqe_counter;
371 u32 reserved5;
372 __be64 db_rec_addr;
373};
374
3dca0f42
MB
375struct mlx4_eq_tasklet {
376 struct list_head list;
377 struct list_head process_list;
378 struct tasklet_struct task;
379 /* lock on completion tasklet list */
380 spinlock_t lock;
381};
382
225c7b1f
RD
383struct mlx4_eq {
384 struct mlx4_dev *dev;
385 void __iomem *doorbell;
386 int eqn;
387 u32 cons_index;
388 u16 irq;
389 u16 have_irq;
390 int nent;
391 struct mlx4_buf_list *page_list;
392 struct mlx4_mtt mtt;
3dca0f42 393 struct mlx4_eq_tasklet tasklet_ctx;
225c7b1f
RD
394};
395
623ed84b
JM
396struct mlx4_slave_eqe {
397 u8 type;
398 u8 port;
399 u32 param;
400};
401
402struct mlx4_slave_event_eq_info {
803143fb 403 int eqn;
623ed84b 404 u16 token;
623ed84b
JM
405};
406
225c7b1f
RD
407struct mlx4_profile {
408 int num_qp;
409 int rdmarc_per_qp;
410 int num_srq;
411 int num_cq;
412 int num_mcg;
413 int num_mpt;
db5a7a65 414 unsigned num_mtt;
225c7b1f
RD
415};
416
417struct mlx4_fw {
418 u64 clr_int_base;
419 u64 catas_offset;
623ed84b 420 u64 comm_base;
ddd8a6c1 421 u64 clock_offset;
225c7b1f
RD
422 struct mlx4_icm *fw_icm;
423 struct mlx4_icm *aux_icm;
424 u32 catas_size;
425 u16 fw_pages;
426 u8 clr_int_bar;
427 u8 catas_bar;
623ed84b 428 u8 comm_bar;
ddd8a6c1 429 u8 clock_bar;
623ed84b
JM
430};
431
432struct mlx4_comm {
433 u32 slave_write;
434 u32 slave_read;
225c7b1f
RD
435};
436
ffe455ad
EE
437enum {
438 MLX4_MCAST_CONFIG = 0,
439 MLX4_MCAST_DISABLE = 1,
440 MLX4_MCAST_ENABLE = 2,
441};
442
623ed84b
JM
443#define VLAN_FLTR_SIZE 128
444
445struct mlx4_vlan_fltr {
446 __be32 entry[VLAN_FLTR_SIZE];
447};
448
ffe455ad
EE
449struct mlx4_mcast_entry {
450 struct list_head list;
451 u64 addr;
452};
453
b12d93d6
YP
454struct mlx4_promisc_qp {
455 struct list_head list;
456 u32 qpn;
457};
458
459struct mlx4_steer_index {
460 struct list_head list;
461 unsigned int index;
462 struct list_head duplicates;
463};
464
803143fb
MA
465#define MLX4_EVENT_TYPES_NUM 64
466
623ed84b
JM
467struct mlx4_slave_state {
468 u8 comm_toggle;
469 u8 last_cmd;
470 u8 init_port_mask;
471 bool active;
2c957ff2 472 bool old_vlan_api;
623ed84b
JM
473 u8 function;
474 dma_addr_t vhcr_dma;
475 u16 mtu[MLX4_MAX_PORTS + 1];
476 __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
477 struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
478 struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
479 struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
803143fb
MA
480 /* event type to eq number lookup */
481 struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
623ed84b
JM
482 u16 eq_pi;
483 u16 eq_ci;
484 spinlock_t lock;
485 /*initialized via the kzalloc*/
486 u8 is_slave_going_down;
487 u32 cookie;
993c401e 488 enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
623ed84b
JM
489};
490
0eb62b93
RE
491#define MLX4_VGT 4095
492#define NO_INDX (-1)
493
494struct mlx4_vport_state {
495 u64 mac;
496 u16 default_vlan;
497 u8 default_qos;
498 u32 tx_rate;
499 bool spoofchk;
948e306d 500 u32 link_state;
0eb62b93
RE
501};
502
503struct mlx4_vf_admin_state {
504 struct mlx4_vport_state vport[MLX4_MAX_PORTS + 1];
99ec41d0 505 u8 enable_smi[MLX4_MAX_PORTS + 1];
0eb62b93
RE
506};
507
508struct mlx4_vport_oper_state {
509 struct mlx4_vport_state state;
510 int mac_idx;
511 int vlan_idx;
512};
99ec41d0 513
0eb62b93
RE
514struct mlx4_vf_oper_state {
515 struct mlx4_vport_oper_state vport[MLX4_MAX_PORTS + 1];
99ec41d0 516 u8 smi_enabled[MLX4_MAX_PORTS + 1];
0eb62b93
RE
517};
518
623ed84b
JM
519struct slave_list {
520 struct mutex mutex;
521 struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
522};
523
5a0d0a61 524struct resource_allocator {
146f3ef4 525 spinlock_t alloc_lock; /* protect quotas */
5a0d0a61
JM
526 union {
527 int res_reserved;
528 int res_port_rsvd[MLX4_MAX_PORTS];
529 };
530 union {
531 int res_free;
532 int res_port_free[MLX4_MAX_PORTS];
533 };
534 int *quota;
535 int *allocated;
536 int *guaranteed;
537};
538
623ed84b
JM
539struct mlx4_resource_tracker {
540 spinlock_t lock;
541 /* tree for each resources */
4af1c048 542 struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
543 /* num_of_slave's lists, one per slave */
544 struct slave_list *slave_list;
5a0d0a61 545 struct resource_allocator res_alloc[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
546};
547
548#define SLAVE_EVENT_EQ_SIZE 128
549struct mlx4_slave_event_eq {
550 u32 eqn;
551 u32 cons;
552 u32 prod;
992e8e6e 553 spinlock_t event_lock;
623ed84b
JM
554 struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
555};
556
666672d4
IS
557struct mlx4_qos_manager {
558 int num_of_qos_vfs;
559 DECLARE_BITMAP(priority_bm, MLX4_NUM_UP);
560};
561
623ed84b
JM
562struct mlx4_master_qp0_state {
563 int proxy_qp0_active;
564 int qp0_active;
565 int port_active;
566};
567
568struct mlx4_mfunc_master_ctx {
569 struct mlx4_slave_state *slave_state;
0eb62b93
RE
570 struct mlx4_vf_admin_state *vf_admin;
571 struct mlx4_vf_oper_state *vf_oper;
623ed84b
JM
572 struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
573 int init_port_ref[MLX4_MAX_PORTS + 1];
574 u16 max_mtu[MLX4_MAX_PORTS + 1];
575 int disable_mcast_ref[MLX4_MAX_PORTS + 1];
576 struct mlx4_resource_tracker res_tracker;
577 struct workqueue_struct *comm_wq;
578 struct work_struct comm_work;
579 struct work_struct slave_event_work;
580 struct work_struct slave_flr_event_work;
581 spinlock_t slave_state_lock;
f5311ac1 582 __be32 comm_arm_bit_vector[4];
623ed84b
JM
583 struct mlx4_eqe cmd_eqe;
584 struct mlx4_slave_event_eq slave_eq;
585 struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
666672d4 586 struct mlx4_qos_manager qos_ctl[MLX4_MAX_PORTS + 1];
623ed84b
JM
587};
588
589struct mlx4_mfunc {
590 struct mlx4_comm __iomem *comm;
591 struct mlx4_vhcr_cmd *vhcr;
592 dma_addr_t vhcr_dma;
593
594 struct mlx4_mfunc_master_ctx master;
595};
596
fe6f700d
YP
597#define MGM_QPN_MASK 0x00FFFFFF
598#define MGM_BLCK_LB_BIT 30
599
600struct mlx4_mgm {
601 __be32 next_gid_index;
602 __be32 members_count;
603 u32 reserved[2];
604 u8 gid[16];
605 __be32 qp[MLX4_MAX_QP_PER_MGM];
606};
607
225c7b1f
RD
608struct mlx4_cmd {
609 struct pci_pool *pool;
610 void __iomem *hcr;
f3d4c89e 611 struct mutex slave_cmd_mutex;
225c7b1f
RD
612 struct semaphore poll_sem;
613 struct semaphore event_sem;
614 int max_cmds;
615 spinlock_t context_lock;
616 int free_head;
617 struct mlx4_cmd_context *context;
618 u16 token_mask;
619 u8 use_events;
620 u8 toggle;
623ed84b 621 u8 comm_toggle;
ffc39f6d 622 u8 initialized;
225c7b1f
RD
623};
624
b01978ca
JM
625enum {
626 MLX4_VF_IMMED_VLAN_FLAG_VLAN = 1 << 0,
627 MLX4_VF_IMMED_VLAN_FLAG_QOS = 1 << 1,
0a6eac24 628 MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE = 1 << 2,
b01978ca
JM
629};
630struct mlx4_vf_immed_vlan_work {
631 struct work_struct work;
632 struct mlx4_priv *priv;
633 int flags;
634 int slave;
635 int vlan_ix;
636 int orig_vlan_ix;
637 u8 port;
638 u8 qos;
639 u16 vlan_id;
640 u16 orig_vlan_id;
641};
642
643
225c7b1f
RD
644struct mlx4_uar_table {
645 struct mlx4_bitmap bitmap;
646};
647
648struct mlx4_mr_table {
649 struct mlx4_bitmap mpt_bitmap;
650 struct mlx4_buddy mtt_buddy;
651 u64 mtt_base;
652 u64 mpt_base;
653 struct mlx4_icm_table mtt_table;
654 struct mlx4_icm_table dmpt_table;
655};
656
657struct mlx4_cq_table {
658 struct mlx4_bitmap bitmap;
659 spinlock_t lock;
660 struct radix_tree_root tree;
661 struct mlx4_icm_table table;
662 struct mlx4_icm_table cmpt_table;
663};
664
665struct mlx4_eq_table {
666 struct mlx4_bitmap bitmap;
b8dd786f 667 char *irq_names;
225c7b1f 668 void __iomem *clr_int;
b8dd786f 669 void __iomem **uar_map;
225c7b1f 670 u32 clr_mask;
b8dd786f 671 struct mlx4_eq *eq;
fa0681d2 672 struct mlx4_icm_table table;
225c7b1f
RD
673 struct mlx4_icm_table cmpt_table;
674 int have_irq;
675 u8 inta_pin;
676};
677
678struct mlx4_srq_table {
679 struct mlx4_bitmap bitmap;
680 spinlock_t lock;
681 struct radix_tree_root tree;
682 struct mlx4_icm_table table;
683 struct mlx4_icm_table cmpt_table;
684};
685
d57febe1
MB
686enum mlx4_qp_table_zones {
687 MLX4_QP_TABLE_ZONE_GENERAL,
688 MLX4_QP_TABLE_ZONE_RSS,
689 MLX4_QP_TABLE_ZONE_RAW_ETH,
690 MLX4_QP_TABLE_ZONE_NUM
691};
692
225c7b1f 693struct mlx4_qp_table {
d57febe1
MB
694 struct mlx4_bitmap *bitmap_gen;
695 struct mlx4_zone_allocator *zones;
696 u32 zones_uids[MLX4_QP_TABLE_ZONE_NUM];
225c7b1f
RD
697 u32 rdmarc_base;
698 int rdmarc_shift;
699 spinlock_t lock;
700 struct mlx4_icm_table qp_table;
701 struct mlx4_icm_table auxc_table;
702 struct mlx4_icm_table altc_table;
703 struct mlx4_icm_table rdmarc_table;
704 struct mlx4_icm_table cmpt_table;
705};
706
707struct mlx4_mcg_table {
708 struct mutex mutex;
709 struct mlx4_bitmap bitmap;
710 struct mlx4_icm_table table;
711};
712
713struct mlx4_catas_err {
714 u32 __iomem *map;
ee49bd93
JM
715 struct timer_list timer;
716 struct list_head list;
225c7b1f
RD
717};
718
2a2336f8
YP
719#define MLX4_MAX_MAC_NUM 128
720#define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
721
722struct mlx4_mac_table {
723 __be64 entries[MLX4_MAX_MAC_NUM];
724 int refs[MLX4_MAX_MAC_NUM];
725 struct mutex mutex;
726 int total;
727 int max;
728};
729
111c6094
JM
730#define MLX4_ROCE_GID_ENTRY_SIZE 16
731
732struct mlx4_roce_gid_entry {
733 u8 raw[MLX4_ROCE_GID_ENTRY_SIZE];
734};
735
736struct mlx4_roce_gid_table {
737 struct mlx4_roce_gid_entry roce_gids[MLX4_ROCE_MAX_GIDS];
738 struct mutex mutex;
739};
740
2a2336f8
YP
741#define MLX4_MAX_VLAN_NUM 128
742#define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
743
744struct mlx4_vlan_table {
745 __be32 entries[MLX4_MAX_VLAN_NUM];
746 int refs[MLX4_MAX_VLAN_NUM];
747 struct mutex mutex;
748 int total;
749 int max;
750};
751
ffe455ad
EE
752#define SET_PORT_GEN_ALL_VALID 0x7
753#define SET_PORT_PROMISC_SHIFT 31
754#define SET_PORT_MC_PROMISC_SHIFT 30
755
756enum {
757 MCAST_DIRECT_ONLY = 0,
758 MCAST_DIRECT = 1,
759 MCAST_DEFAULT = 2
760};
761
762
763struct mlx4_set_port_general_context {
764 u8 reserved[3];
765 u8 flags;
766 u16 reserved2;
767 __be16 mtu;
768 u8 pptx;
769 u8 pfctx;
770 u16 reserved3;
771 u8 pprx;
772 u8 pfcrx;
773 u16 reserved4;
774};
775
776struct mlx4_set_port_rqp_calc_context {
777 __be32 base_qpn;
778 u8 rererved;
779 u8 n_mac;
780 u8 n_vlan;
781 u8 n_prio;
782 u8 reserved2[3];
783 u8 mac_miss;
784 u8 intra_no_vlan;
785 u8 no_vlan;
786 u8 intra_vlan_miss;
787 u8 vlan_miss;
788 u8 reserved3[3];
789 u8 no_vlan_prio;
790 __be32 promisc;
791 __be32 mcast;
792};
793
2a2336f8
YP
794struct mlx4_port_info {
795 struct mlx4_dev *dev;
796 int port;
7ff93f8b
YP
797 char dev_name[16];
798 struct device_attribute port_attr;
799 enum mlx4_port_type tmp_type;
096335b3
OG
800 char dev_mtu_name[16];
801 struct device_attribute port_mtu_attr;
2a2336f8
YP
802 struct mlx4_mac_table mac_table;
803 struct mlx4_vlan_table vlan_table;
111c6094 804 struct mlx4_roce_gid_table gid_table;
1679200f 805 int base_qpn;
2a2336f8
YP
806};
807
27bf91d6
YP
808struct mlx4_sense {
809 struct mlx4_dev *dev;
810 u8 do_sense_port[MLX4_MAX_PORTS + 1];
811 u8 sense_allowed[MLX4_MAX_PORTS + 1];
812 struct delayed_work sense_poll;
813};
814
0b7ca5a9
YP
815struct mlx4_msix_ctl {
816 u64 pool_bm;
730c41d5 817 struct mutex pool_lock;
0b7ca5a9
YP
818};
819
b12d93d6
YP
820struct mlx4_steer {
821 struct list_head promisc_qps[MLX4_NUM_STEERS];
822 struct list_head steer_entries[MLX4_NUM_STEERS];
b12d93d6
YP
823};
824
839f1243
RD
825enum {
826 MLX4_PCI_DEV_IS_VF = 1 << 0,
ca3e57a5 827 MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
839f1243
RD
828};
829
7c6d74d2
JM
830enum {
831 MLX4_NO_RR = 0,
832 MLX4_USE_RR = 1,
833};
834
225c7b1f
RD
835struct mlx4_priv {
836 struct mlx4_dev dev;
837
838 struct list_head dev_list;
839 struct list_head ctx_list;
840 spinlock_t ctx_lock;
841
839f1243 842 int pci_dev_data;
befdf897 843 int removed;
839f1243 844
6296883c
YP
845 struct list_head pgdir_list;
846 struct mutex pgdir_mutex;
847
225c7b1f
RD
848 struct mlx4_fw fw;
849 struct mlx4_cmd cmd;
623ed84b 850 struct mlx4_mfunc mfunc;
225c7b1f
RD
851
852 struct mlx4_bitmap pd_bitmap;
012a8ff5 853 struct mlx4_bitmap xrcd_bitmap;
225c7b1f
RD
854 struct mlx4_uar_table uar_table;
855 struct mlx4_mr_table mr_table;
856 struct mlx4_cq_table cq_table;
857 struct mlx4_eq_table eq_table;
858 struct mlx4_srq_table srq_table;
859 struct mlx4_qp_table qp_table;
860 struct mlx4_mcg_table mcg_table;
f2a3f6a3 861 struct mlx4_bitmap counters_bitmap;
225c7b1f
RD
862
863 struct mlx4_catas_err catas_err;
864
865 void __iomem *clr_base;
866
867 struct mlx4_uar driver_uar;
868 void __iomem *kar;
2a2336f8 869 struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
27bf91d6 870 struct mlx4_sense sense;
7ff93f8b 871 struct mutex port_mutex;
0b7ca5a9 872 struct mlx4_msix_ctl msix_ctl;
b12d93d6 873 struct mlx4_steer *steer;
c1b43dca
EC
874 struct list_head bf_list;
875 struct mutex bf_mutex;
876 struct io_mapping *bf_mapping;
ddd8a6c1 877 void __iomem *clock_mapping;
ea51b377 878 int reserved_mtts;
0ff1fb65 879 int fs_hash_mode;
54679e14 880 u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
53f33ae2
MS
881 struct mlx4_port_map v2p; /* cached port mapping configuration */
882 struct mutex bond_mutex; /* for bond mode */
afa8fd1d 883 __be64 slave_node_guids[MLX4_MFUNC_MAX];
54679e14 884
fe6f700d
YP
885 atomic_t opreq_count;
886 struct work_struct opreq_task;
225c7b1f
RD
887};
888
889static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
890{
891 return container_of(dev, struct mlx4_priv, dev);
892}
893
27bf91d6
YP
894#define MLX4_SENSE_RANGE (HZ * 3)
895
896extern struct workqueue_struct *mlx4_wq;
897
225c7b1f 898u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
7c6d74d2 899void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj, int use_rr);
ddae0349
EE
900u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt,
901 int align, u32 skip_mask);
7c6d74d2
JM
902void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt,
903 int use_rr);
42d1e017 904u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
93fc9e1b
YP
905int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
906 u32 reserved_bot, u32 resetrved_top);
225c7b1f
RD
907void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
908
909int mlx4_reset(struct mlx4_dev *dev);
910
b8dd786f
YP
911int mlx4_alloc_eq_table(struct mlx4_dev *dev);
912void mlx4_free_eq_table(struct mlx4_dev *dev);
913
225c7b1f 914int mlx4_init_pd_table(struct mlx4_dev *dev);
012a8ff5 915int mlx4_init_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
916int mlx4_init_uar_table(struct mlx4_dev *dev);
917int mlx4_init_mr_table(struct mlx4_dev *dev);
918int mlx4_init_eq_table(struct mlx4_dev *dev);
919int mlx4_init_cq_table(struct mlx4_dev *dev);
920int mlx4_init_qp_table(struct mlx4_dev *dev);
921int mlx4_init_srq_table(struct mlx4_dev *dev);
922int mlx4_init_mcg_table(struct mlx4_dev *dev);
923
924void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
012a8ff5 925void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
926void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
927void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
928void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
929void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
930void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
931void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
932void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
40f2287b 933int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn, gfp_t gfp);
c82e9aa0
EC
934void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
935int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
936void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
937int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
938void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
b20e519a
SM
939int __mlx4_mpt_reserve(struct mlx4_dev *dev);
940void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
40f2287b 941int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp);
b20e519a 942void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
c82e9aa0
EC
943u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
944void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
225c7b1f 945
623ed84b
JM
946int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
947 struct mlx4_vhcr *vhcr,
948 struct mlx4_cmd_mailbox *inbox,
949 struct mlx4_cmd_mailbox *outbox,
950 struct mlx4_cmd_info *cmd);
951int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
952 struct mlx4_vhcr *vhcr,
953 struct mlx4_cmd_mailbox *inbox,
954 struct mlx4_cmd_mailbox *outbox,
955 struct mlx4_cmd_info *cmd);
956int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
957 struct mlx4_vhcr *vhcr,
958 struct mlx4_cmd_mailbox *inbox,
959 struct mlx4_cmd_mailbox *outbox,
960 struct mlx4_cmd_info *cmd);
961int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
962 struct mlx4_vhcr *vhcr,
963 struct mlx4_cmd_mailbox *inbox,
964 struct mlx4_cmd_mailbox *outbox,
965 struct mlx4_cmd_info *cmd);
966int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
967 struct mlx4_vhcr *vhcr,
968 struct mlx4_cmd_mailbox *inbox,
969 struct mlx4_cmd_mailbox *outbox,
970 struct mlx4_cmd_info *cmd);
971int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
972 struct mlx4_vhcr *vhcr,
973 struct mlx4_cmd_mailbox *inbox,
974 struct mlx4_cmd_mailbox *outbox,
975 struct mlx4_cmd_info *cmd);
d475c95b
MB
976int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
977 struct mlx4_vhcr *vhcr,
978 struct mlx4_cmd_mailbox *inbox,
979 struct mlx4_cmd_mailbox *outbox,
980 struct mlx4_cmd_info *cmd);
623ed84b
JM
981int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
982 struct mlx4_vhcr *vhcr,
983 struct mlx4_cmd_mailbox *inbox,
984 struct mlx4_cmd_mailbox *outbox,
985 struct mlx4_cmd_info *cmd);
c82e9aa0 986int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
ddae0349 987 int *base, u8 flags);
c82e9aa0
EC
988void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
989int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
990void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
c82e9aa0
EC
991int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
992 int start_index, int npages, u64 *page_list);
ba062d52
JM
993int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
994void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
995int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
996void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
623ed84b 997
ee49bd93
JM
998void mlx4_start_catas_poll(struct mlx4_dev *dev);
999void mlx4_stop_catas_poll(struct mlx4_dev *dev);
ad9a0bf0
YH
1000int mlx4_catas_init(struct mlx4_dev *dev);
1001void mlx4_catas_end(struct mlx4_dev *dev);
ee49bd93 1002int mlx4_restart_one(struct pci_dev *pdev);
225c7b1f
RD
1003int mlx4_register_device(struct mlx4_dev *dev);
1004void mlx4_unregister_device(struct mlx4_dev *dev);
00f5ce99
JM
1005void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
1006 unsigned long param);
225c7b1f
RD
1007
1008struct mlx4_dev_cap;
1009struct mlx4_init_hca_param;
1010
1011u64 mlx4_make_profile(struct mlx4_dev *dev,
1012 struct mlx4_profile *request,
1013 struct mlx4_dev_cap *dev_cap,
1014 struct mlx4_init_hca_param *init_hca);
623ed84b
JM
1015void mlx4_master_comm_channel(struct work_struct *work);
1016void mlx4_gen_slave_eqe(struct work_struct *work);
1017void mlx4_master_handle_slave_flr(struct work_struct *work);
1018
1019int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
1020 struct mlx4_vhcr *vhcr,
1021 struct mlx4_cmd_mailbox *inbox,
1022 struct mlx4_cmd_mailbox *outbox,
1023 struct mlx4_cmd_info *cmd);
1024int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
1025 struct mlx4_vhcr *vhcr,
1026 struct mlx4_cmd_mailbox *inbox,
1027 struct mlx4_cmd_mailbox *outbox,
1028 struct mlx4_cmd_info *cmd);
1029int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
1030 struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
1031 struct mlx4_cmd_mailbox *outbox,
1032 struct mlx4_cmd_info *cmd);
1033int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
1034 struct mlx4_vhcr *vhcr,
1035 struct mlx4_cmd_mailbox *inbox,
1036 struct mlx4_cmd_mailbox *outbox,
1037 struct mlx4_cmd_info *cmd);
1038int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1039 struct mlx4_vhcr *vhcr,
1040 struct mlx4_cmd_mailbox *inbox,
1041 struct mlx4_cmd_mailbox *outbox,
1042 struct mlx4_cmd_info *cmd);
1043int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
1044 struct mlx4_vhcr *vhcr,
1045 struct mlx4_cmd_mailbox *inbox,
1046 struct mlx4_cmd_mailbox *outbox,
1047 struct mlx4_cmd_info *cmd);
1048int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1049 struct mlx4_vhcr *vhcr,
1050 struct mlx4_cmd_mailbox *inbox,
1051 struct mlx4_cmd_mailbox *outbox,
1052 struct mlx4_cmd_info *cmd);
1053int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1054 struct mlx4_vhcr *vhcr,
1055 struct mlx4_cmd_mailbox *inbox,
1056 struct mlx4_cmd_mailbox *outbox,
1057 struct mlx4_cmd_info *cmd);
1058int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1059 struct mlx4_vhcr *vhcr,
1060 struct mlx4_cmd_mailbox *inbox,
1061 struct mlx4_cmd_mailbox *outbox,
1062 struct mlx4_cmd_info *cmd);
1063int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1064 struct mlx4_vhcr *vhcr,
1065 struct mlx4_cmd_mailbox *inbox,
1066 struct mlx4_cmd_mailbox *outbox,
1067 struct mlx4_cmd_info *cmd);
1068int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1069 struct mlx4_vhcr *vhcr,
1070 struct mlx4_cmd_mailbox *inbox,
1071 struct mlx4_cmd_mailbox *outbox,
1072 struct mlx4_cmd_info *cmd);
1073int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1074 struct mlx4_vhcr *vhcr,
1075 struct mlx4_cmd_mailbox *inbox,
1076 struct mlx4_cmd_mailbox *outbox,
1077 struct mlx4_cmd_info *cmd);
1078int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1079 struct mlx4_vhcr *vhcr,
1080 struct mlx4_cmd_mailbox *inbox,
1081 struct mlx4_cmd_mailbox *outbox,
1082 struct mlx4_cmd_info *cmd);
1083int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1084 struct mlx4_vhcr *vhcr,
1085 struct mlx4_cmd_mailbox *inbox,
1086 struct mlx4_cmd_mailbox *outbox,
1087 struct mlx4_cmd_info *cmd);
1088int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
1089 struct mlx4_vhcr *vhcr,
1090 struct mlx4_cmd_mailbox *inbox,
1091 struct mlx4_cmd_mailbox *outbox,
1092 struct mlx4_cmd_info *cmd);
1093int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1094 struct mlx4_vhcr *vhcr,
1095 struct mlx4_cmd_mailbox *inbox,
1096 struct mlx4_cmd_mailbox *outbox,
1097 struct mlx4_cmd_info *cmd);
54679e14
JM
1098int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1099 struct mlx4_vhcr *vhcr,
1100 struct mlx4_cmd_mailbox *inbox,
1101 struct mlx4_cmd_mailbox *outbox,
1102 struct mlx4_cmd_info *cmd);
623ed84b
JM
1103int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
1104 struct mlx4_vhcr *vhcr,
1105 struct mlx4_cmd_mailbox *inbox,
1106 struct mlx4_cmd_mailbox *outbox,
1107 struct mlx4_cmd_info *cmd);
54679e14
JM
1108int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1109 struct mlx4_vhcr *vhcr,
1110 struct mlx4_cmd_mailbox *inbox,
1111 struct mlx4_cmd_mailbox *outbox,
1112 struct mlx4_cmd_info *cmd);
1113int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1114 struct mlx4_vhcr *vhcr,
1115 struct mlx4_cmd_mailbox *inbox,
1116 struct mlx4_cmd_mailbox *outbox,
1117 struct mlx4_cmd_info *cmd);
1118int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1119 struct mlx4_vhcr *vhcr,
1120 struct mlx4_cmd_mailbox *inbox,
1121 struct mlx4_cmd_mailbox *outbox,
1122 struct mlx4_cmd_info *cmd);
1123int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
1124 struct mlx4_vhcr *vhcr,
1125 struct mlx4_cmd_mailbox *inbox,
1126 struct mlx4_cmd_mailbox *outbox,
1127 struct mlx4_cmd_info *cmd);
1128int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1129 struct mlx4_vhcr *vhcr,
1130 struct mlx4_cmd_mailbox *inbox,
1131 struct mlx4_cmd_mailbox *outbox,
1132 struct mlx4_cmd_info *cmd);
1133int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1134 struct mlx4_vhcr *vhcr,
1135 struct mlx4_cmd_mailbox *inbox,
1136 struct mlx4_cmd_mailbox *outbox,
1137 struct mlx4_cmd_info *cmd);
1138int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1139 struct mlx4_vhcr *vhcr,
1140 struct mlx4_cmd_mailbox *inbox,
1141 struct mlx4_cmd_mailbox *outbox,
1142 struct mlx4_cmd_info *cmd);
623ed84b
JM
1143int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
1144 struct mlx4_vhcr *vhcr,
1145 struct mlx4_cmd_mailbox *inbox,
1146 struct mlx4_cmd_mailbox *outbox,
1147 struct mlx4_cmd_info *cmd);
54679e14
JM
1148int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
1149 struct mlx4_vhcr *vhcr,
1150 struct mlx4_cmd_mailbox *inbox,
1151 struct mlx4_cmd_mailbox *outbox,
1152 struct mlx4_cmd_info *cmd);
623ed84b
JM
1153
1154int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
225c7b1f 1155
ffc39f6d
MB
1156enum {
1157 MLX4_CMD_CLEANUP_STRUCT = 1UL << 0,
1158 MLX4_CMD_CLEANUP_POOL = 1UL << 1,
1159 MLX4_CMD_CLEANUP_HCR = 1UL << 2,
1160 MLX4_CMD_CLEANUP_VHCR = 1UL << 3,
1161 MLX4_CMD_CLEANUP_ALL = (MLX4_CMD_CLEANUP_VHCR << 1) - 1
1162};
1163
225c7b1f 1164int mlx4_cmd_init(struct mlx4_dev *dev);
ffc39f6d 1165void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask);
ab9c17a0 1166int mlx4_multi_func_init(struct mlx4_dev *dev);
55ad3592 1167int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev);
ab9c17a0 1168void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
225c7b1f
RD
1169void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
1170int mlx4_cmd_use_events(struct mlx4_dev *dev);
1171void mlx4_cmd_use_polling(struct mlx4_dev *dev);
1172
ab9c17a0 1173int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
0cd93027 1174 u16 op, unsigned long timeout);
ab9c17a0 1175
3dca0f42 1176void mlx4_cq_tasklet_cb(unsigned long data);
225c7b1f
RD
1177void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
1178void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
1179
1180void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
1181
1182void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
1183
f6bc11e4 1184void mlx4_enter_error_state(struct mlx4_dev_persistent *persist);
225c7b1f 1185
ab6dc30d
YP
1186int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
1187 enum mlx4_port_type *type);
27bf91d6
YP
1188void mlx4_do_sense_ports(struct mlx4_dev *dev,
1189 enum mlx4_port_type *stype,
1190 enum mlx4_port_type *defaults);
1191void mlx4_start_sense(struct mlx4_dev *dev);
1192void mlx4_stop_sense(struct mlx4_dev *dev);
1193void mlx4_sense_init(struct mlx4_dev *dev);
1194int mlx4_check_port_params(struct mlx4_dev *dev,
1195 enum mlx4_port_type *port_type);
1196int mlx4_change_port_types(struct mlx4_dev *dev,
1197 enum mlx4_port_type *port_types);
1198
2a2336f8
YP
1199void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
1200void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
111c6094
JM
1201void mlx4_init_roce_gid_table(struct mlx4_dev *dev,
1202 struct mlx4_roce_gid_table *table);
2009d005 1203void __mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
3f7fb021 1204int __mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2a2336f8 1205
6634961c 1206int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
623ed84b
JM
1207/* resource tracker functions*/
1208int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
1209 enum mlx4_resource resource_type,
aa1ec3dd 1210 u64 resource_id, int *slave);
623ed84b 1211void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
111c6094 1212void mlx4_reset_roce_gids(struct mlx4_dev *dev, int slave);
623ed84b
JM
1213int mlx4_init_resource_tracker(struct mlx4_dev *dev);
1214
b8924951
JM
1215void mlx4_free_resource_tracker(struct mlx4_dev *dev,
1216 enum mlx4_res_tracker_free_type type);
623ed84b 1217
b91cb3eb
JM
1218int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1219 struct mlx4_vhcr *vhcr,
1220 struct mlx4_cmd_mailbox *inbox,
1221 struct mlx4_cmd_mailbox *outbox,
1222 struct mlx4_cmd_info *cmd);
623ed84b
JM
1223int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
1224 struct mlx4_vhcr *vhcr,
1225 struct mlx4_cmd_mailbox *inbox,
1226 struct mlx4_cmd_mailbox *outbox,
1227 struct mlx4_cmd_info *cmd);
1228int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1229 struct mlx4_vhcr *vhcr,
1230 struct mlx4_cmd_mailbox *inbox,
1231 struct mlx4_cmd_mailbox *outbox,
1232 struct mlx4_cmd_info *cmd);
1233int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1234 struct mlx4_vhcr *vhcr,
1235 struct mlx4_cmd_mailbox *inbox,
1236 struct mlx4_cmd_mailbox *outbox,
1237 struct mlx4_cmd_info *cmd);
b91cb3eb
JM
1238int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1239 struct mlx4_vhcr *vhcr,
1240 struct mlx4_cmd_mailbox *inbox,
1241 struct mlx4_cmd_mailbox *outbox,
1242 struct mlx4_cmd_info *cmd);
623ed84b
JM
1243int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1244 struct mlx4_vhcr *vhcr,
1245 struct mlx4_cmd_mailbox *inbox,
1246 struct mlx4_cmd_mailbox *outbox,
1247 struct mlx4_cmd_info *cmd);
9a5aa622 1248int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
7ff93f8b 1249
6634961c
JM
1250int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1251 int *gid_tbl_len, int *pkey_tbl_len);
623ed84b
JM
1252
1253int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1254 struct mlx4_vhcr *vhcr,
1255 struct mlx4_cmd_mailbox *inbox,
1256 struct mlx4_cmd_mailbox *outbox,
1257 struct mlx4_cmd_info *cmd);
1258
ce8d9e0d
MB
1259int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
1260 struct mlx4_vhcr *vhcr,
1261 struct mlx4_cmd_mailbox *inbox,
1262 struct mlx4_cmd_mailbox *outbox,
1263 struct mlx4_cmd_info *cmd);
1264
623ed84b
JM
1265int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1266 struct mlx4_vhcr *vhcr,
1267 struct mlx4_cmd_mailbox *inbox,
1268 struct mlx4_cmd_mailbox *outbox,
1269 struct mlx4_cmd_info *cmd);
b12d93d6
YP
1270int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1271 enum mlx4_protocol prot, enum mlx4_steer_type steer);
1272int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1273 int block_mcast_loopback, enum mlx4_protocol prot,
1274 enum mlx4_steer_type steer);
fd91c49f
HHZ
1275int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1276 u8 gid[16], u8 port,
1277 int block_mcast_loopback,
1278 enum mlx4_protocol prot, u64 *reg_id);
623ed84b
JM
1279int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1280 struct mlx4_vhcr *vhcr,
1281 struct mlx4_cmd_mailbox *inbox,
1282 struct mlx4_cmd_mailbox *outbox,
1283 struct mlx4_cmd_info *cmd);
1284int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1285 struct mlx4_vhcr *vhcr,
1286 struct mlx4_cmd_mailbox *inbox,
1287 struct mlx4_cmd_mailbox *outbox,
1288 struct mlx4_cmd_info *cmd);
1289int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
1290 int port, void *buf);
1291int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
1292 struct mlx4_cmd_mailbox *outbox);
1293int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
1294 struct mlx4_vhcr *vhcr,
1295 struct mlx4_cmd_mailbox *inbox,
1296 struct mlx4_cmd_mailbox *outbox,
1297 struct mlx4_cmd_info *cmd);
1298int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
1299 struct mlx4_vhcr *vhcr,
1300 struct mlx4_cmd_mailbox *inbox,
1301 struct mlx4_cmd_mailbox *outbox,
1302 struct mlx4_cmd_info *cmd);
1303int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
1304 struct mlx4_vhcr *vhcr,
1305 struct mlx4_cmd_mailbox *inbox,
1306 struct mlx4_cmd_mailbox *outbox,
1307 struct mlx4_cmd_info *cmd);
8fcfb4db
HHZ
1308int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1309 struct mlx4_vhcr *vhcr,
1310 struct mlx4_cmd_mailbox *inbox,
1311 struct mlx4_cmd_mailbox *outbox,
1312 struct mlx4_cmd_info *cmd);
1313int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
1314 struct mlx4_vhcr *vhcr,
1315 struct mlx4_cmd_mailbox *inbox,
1316 struct mlx4_cmd_mailbox *outbox,
1317 struct mlx4_cmd_info *cmd);
6e806699
SM
1318int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
1319 struct mlx4_vhcr *vhcr,
1320 struct mlx4_cmd_mailbox *inbox,
1321 struct mlx4_cmd_mailbox *outbox,
1322 struct mlx4_cmd_info *cmd);
f5311ac1 1323
0ec2c0f8
EE
1324int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
1325int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
1326
5cc914f1
MA
1327static inline void set_param_l(u64 *arg, u32 val)
1328{
e7dbeba8 1329 *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
5cc914f1
MA
1330}
1331
1332static inline void set_param_h(u64 *arg, u32 val)
1333{
1334 *arg = (*arg & 0xffffffff) | ((u64) val << 32);
1335}
1336
1337static inline u32 get_param_l(u64 *arg)
1338{
1339 return (u32) (*arg & 0xffffffff);
1340}
1341
1342static inline u32 get_param_h(u64 *arg)
1343{
1344 return (u32)(*arg >> 32);
1345}
1346
c82e9aa0
EC
1347static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
1348{
1349 return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
1350}
1351
f5311ac1
JM
1352#define NOT_MASKED_PD_BITS 17
1353
b01978ca
JM
1354void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work);
1355
5a0d0a61
JM
1356void mlx4_init_quotas(struct mlx4_dev *dev);
1357
449fc488 1358int mlx4_get_slave_num_gids(struct mlx4_dev *dev, int slave, int port);
f74462ac
MB
1359/* Returns the VF index of slave */
1360int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave);
114840c3 1361int mlx4_config_mad_demux(struct mlx4_dev *dev);
53f33ae2 1362int mlx4_do_bond(struct mlx4_dev *dev, bool enable);
b6ffaeff 1363
7a89399f
MB
1364enum mlx4_zone_flags {
1365 MLX4_ZONE_ALLOW_ALLOC_FROM_LOWER_PRIO = 1UL << 0,
1366 MLX4_ZONE_ALLOW_ALLOC_FROM_EQ_PRIO = 1UL << 1,
1367 MLX4_ZONE_FALLBACK_TO_HIGHER_PRIO = 1UL << 2,
1368 MLX4_ZONE_USE_RR = 1UL << 3,
1369};
1370
1371enum mlx4_zone_alloc_flags {
1372 /* No two objects could overlap between zones. UID
1373 * could be left unused. If this flag is given and
1374 * two overlapped zones are used, an object will be free'd
1375 * from the smallest possible matching zone.
1376 */
1377 MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP = 1UL << 0,
1378};
1379
1380struct mlx4_zone_allocator;
1381
1382/* Create a new zone allocator */
1383struct mlx4_zone_allocator *mlx4_zone_allocator_create(enum mlx4_zone_alloc_flags flags);
1384
1385/* Attach a mlx4_bitmap <bitmap> of priority <priority> to the zone allocator
1386 * <zone_alloc>. Allocating an object from this zone adds an offset <offset>.
1387 * Similarly, when searching for an object to free, this offset it taken into
1388 * account. The use_rr mlx4_ib parameter for allocating objects from this <bitmap>
1389 * is given through the MLX4_ZONE_USE_RR flag in <flags>.
1390 * When an allocation fails, <zone_alloc> tries to allocate from other zones
1391 * according to the policy set by <flags>. <puid> is the unique identifier
1392 * received to this zone.
1393 */
1394int mlx4_zone_add_one(struct mlx4_zone_allocator *zone_alloc,
1395 struct mlx4_bitmap *bitmap,
1396 u32 flags,
1397 int priority,
1398 int offset,
1399 u32 *puid);
1400
1401/* Remove bitmap indicated by <uid> from <zone_alloc> */
1402int mlx4_zone_remove_one(struct mlx4_zone_allocator *zone_alloc, u32 uid);
1403
1404/* Delete the zone allocator <zone_alloc. This function doesn't destroy
1405 * the attached bitmaps.
1406 */
1407void mlx4_zone_allocator_destroy(struct mlx4_zone_allocator *zone_alloc);
1408
1409/* Allocate <count> objects with align <align> and skip_mask <skip_mask>
1410 * from the mlx4_bitmap whose uid is <uid>. The bitmap which we actually
1411 * allocated from is returned in <puid>. If the allocation fails, a negative
1412 * number is returned. Otherwise, the offset of the first object is returned.
1413 */
1414u32 mlx4_zone_alloc_entries(struct mlx4_zone_allocator *zones, u32 uid, int count,
1415 int align, u32 skip_mask, u32 *puid);
1416
1417/* Free <count> objects, start from <obj> of the uid <uid> from zone_allocator
1418 * <zones>.
1419 */
1420u32 mlx4_zone_free_entries(struct mlx4_zone_allocator *zones,
1421 u32 uid, u32 obj, u32 count);
1422
1423/* If <zones> was allocated with MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP, instead of
1424 * specifying the uid when freeing an object, zone allocator could figure it by
1425 * itself. Other parameters are similar to mlx4_zone_free.
1426 */
1427u32 mlx4_zone_free_entries_unique(struct mlx4_zone_allocator *zones, u32 obj, u32 count);
1428
1429/* Returns a pointer to mlx4_bitmap that was attached to <zones> with <uid> */
1430struct mlx4_bitmap *mlx4_zone_get_bitmap(struct mlx4_zone_allocator *zones, u32 uid);
1431
225c7b1f 1432#endif /* MLX4_H */