]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/mlx4.h
net: Update API for VF vlan protocol 802.1ad support
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
51a379d0 5 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37#ifndef MLX4_H
38#define MLX4_H
39
525f5f44 40#include <linux/mutex.h>
225c7b1f 41#include <linux/radix-tree.h>
4af1c048 42#include <linux/rbtree.h>
ee49bd93 43#include <linux/timer.h>
3142788b 44#include <linux/semaphore.h>
27bf91d6 45#include <linux/workqueue.h>
3dca0f42
MB
46#include <linux/interrupt.h>
47#include <linux/spinlock.h>
09d4d087 48#include <net/devlink.h>
a7e1f049 49#include <linux/rwsem.h>
225c7b1f
RD
50
51#include <linux/mlx4/device.h>
37608eea 52#include <linux/mlx4/driver.h>
225c7b1f 53#include <linux/mlx4/doorbell.h>
623ed84b 54#include <linux/mlx4/cmd.h>
666672d4 55#include "fw_qos.h"
225c7b1f
RD
56
57#define DRV_NAME "mlx4_core"
ab9c17a0 58#define PFX DRV_NAME ": "
169a1d85
AV
59#define DRV_VERSION "2.2-1"
60#define DRV_RELDATE "Feb, 2014"
225c7b1f 61
0ff1fb65
HHZ
62#define MLX4_FS_UDP_UC_EN (1 << 1)
63#define MLX4_FS_TCP_UC_EN (1 << 2)
64#define MLX4_FS_NUM_OF_L2_ADDR 8
65#define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
66#define MLX4_FS_NUM_MCG (1 << 17)
67
e448834e
SM
68#define INIT_HCA_TPT_MW_ENABLE (1 << 7)
69
b72ca7e9
EBE
70#define MLX4_QUERY_IF_STAT_RESET BIT(31)
71
225c7b1f
RD
72enum {
73 MLX4_HCR_BASE = 0x80680,
74 MLX4_HCR_SIZE = 0x0001c,
623ed84b
JM
75 MLX4_CLR_INT_SIZE = 0x00008,
76 MLX4_SLAVE_COMM_BASE = 0x0,
ddd8a6c1 77 MLX4_COMM_PAGESIZE = 0x1000,
55ad3592
YH
78 MLX4_CLOCK_SIZE = 0x00008,
79 MLX4_COMM_CHAN_CAPS = 0x8,
80 MLX4_COMM_CHAN_FLAGS = 0xc
225c7b1f
RD
81};
82
225c7b1f 83enum {
3c439b55
JM
84 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
85 MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
86 MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
87 MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
0ec2c0f8 88 MLX4_MTT_ENTRY_PER_SEG = 8,
225c7b1f
RD
89};
90
225c7b1f
RD
91enum {
92 MLX4_NUM_PDS = 1 << 15
93};
94
95enum {
96 MLX4_CMPT_TYPE_QP = 0,
97 MLX4_CMPT_TYPE_SRQ = 1,
98 MLX4_CMPT_TYPE_CQ = 2,
99 MLX4_CMPT_TYPE_EQ = 3,
100 MLX4_CMPT_NUM_TYPE
101};
102
103enum {
104 MLX4_CMPT_SHIFT = 24,
105 MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
106};
107
b20e519a
SM
108enum mlx4_mpt_state {
109 MLX4_MPT_DISABLED = 0,
110 MLX4_MPT_EN_HW,
111 MLX4_MPT_EN_SW
623ed84b
JM
112};
113
114#define MLX4_COMM_TIME 10000
55ad3592 115#define MLX4_COMM_OFFLINE_TIME_OUT 30000
0cd93027
YH
116#define MLX4_COMM_CMD_NA_OP 0x0
117
55ad3592 118
623ed84b
JM
119enum {
120 MLX4_COMM_CMD_RESET,
121 MLX4_COMM_CMD_VHCR0,
122 MLX4_COMM_CMD_VHCR1,
123 MLX4_COMM_CMD_VHCR2,
124 MLX4_COMM_CMD_VHCR_EN,
125 MLX4_COMM_CMD_VHCR_POST,
126 MLX4_COMM_CMD_FLR = 254
127};
128
99ec41d0
JM
129enum {
130 MLX4_VF_SMI_DISABLED,
131 MLX4_VF_SMI_ENABLED
132};
133
623ed84b
JM
134/*The flag indicates that the slave should delay the RESET cmd*/
135#define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
136/*indicates how many retries will be done if we are in the middle of FLR*/
137#define NUM_OF_RESET_RETRIES 10
138#define SLEEP_TIME_IN_RESET (2 * 1000)
139enum mlx4_resource {
140 RES_QP,
141 RES_CQ,
142 RES_SRQ,
143 RES_XRCD,
144 RES_MPT,
145 RES_MTT,
146 RES_MAC,
147 RES_VLAN,
148 RES_EQ,
149 RES_COUNTER,
1b9c6b06 150 RES_FS_RULE,
623ed84b
JM
151 MLX4_NUM_OF_RESOURCE_TYPE
152};
153
154enum mlx4_alloc_mode {
155 RES_OP_RESERVE,
156 RES_OP_RESERVE_AND_MAP,
157 RES_OP_MAP_ICM,
158};
159
b8924951
JM
160enum mlx4_res_tracker_free_type {
161 RES_TR_FREE_ALL,
162 RES_TR_FREE_SLAVES_ONLY,
163 RES_TR_FREE_STRUCTS_ONLY,
164};
623ed84b
JM
165
166/*
167 *Virtual HCR structures.
dbedd44e 168 * mlx4_vhcr is the sw representation, in machine endianness
623ed84b
JM
169 *
170 * mlx4_vhcr_cmd is the formalized structure, the one that is passed
171 * to FW to go through communication channel.
172 * It is big endian, and has the same structure as the physical HCR
173 * used by command interface
174 */
175struct mlx4_vhcr {
176 u64 in_param;
177 u64 out_param;
178 u32 in_modifier;
179 u32 errno;
180 u16 op;
181 u16 token;
182 u8 op_modifier;
183 u8 e_bit;
184};
185
186struct mlx4_vhcr_cmd {
187 __be64 in_param;
188 __be32 in_modifier;
dc7d5004 189 u32 reserved1;
623ed84b
JM
190 __be64 out_param;
191 __be16 token;
192 u16 reserved;
193 u8 status;
194 u8 flags;
195 __be16 opcode;
196};
197
198struct mlx4_cmd_info {
199 u16 opcode;
200 bool has_inbox;
201 bool has_outbox;
202 bool out_is_imm;
203 bool encode_slave_id;
204 int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
205 struct mlx4_cmd_mailbox *inbox);
206 int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
207 struct mlx4_cmd_mailbox *inbox,
208 struct mlx4_cmd_mailbox *outbox,
209 struct mlx4_cmd_info *cmd);
210};
211
225c7b1f
RD
212#ifdef CONFIG_MLX4_DEBUG
213extern int mlx4_debug_level;
7b0f5df4
RD
214#else /* CONFIG_MLX4_DEBUG */
215#define mlx4_debug_level (0)
216#endif /* CONFIG_MLX4_DEBUG */
225c7b1f 217
1a91de28 218#define mlx4_dbg(mdev, format, ...) \
0a645e80
JP
219do { \
220 if (mlx4_debug_level) \
872bf2fb
YH
221 dev_printk(KERN_DEBUG, \
222 &(mdev)->persist->pdev->dev, format, \
1a91de28 223 ##__VA_ARGS__); \
0a645e80 224} while (0)
225c7b1f 225
1a91de28 226#define mlx4_err(mdev, format, ...) \
872bf2fb 227 dev_err(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
1a91de28 228#define mlx4_info(mdev, format, ...) \
872bf2fb 229 dev_info(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
1a91de28 230#define mlx4_warn(mdev, format, ...) \
872bf2fb 231 dev_warn(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
225c7b1f 232
0ec2c0f8 233extern int mlx4_log_num_mgm_entry_size;
2b8fb286 234extern int log_mtts_per_seg;
f5aef5aa 235extern int mlx4_internal_err_reset;
0ec2c0f8 236
5a2e87b1
JM
237#define MLX4_MAX_NUM_SLAVES (min(MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF, \
238 MLX4_MFUNC_MAX))
623ed84b
JM
239#define ALL_SLAVES 0xff
240
225c7b1f
RD
241struct mlx4_bitmap {
242 u32 last;
243 u32 top;
244 u32 max;
93fc9e1b 245 u32 reserved_top;
225c7b1f 246 u32 mask;
42d1e017 247 u32 avail;
7a89399f 248 u32 effective_len;
225c7b1f
RD
249 spinlock_t lock;
250 unsigned long *table;
251};
252
253struct mlx4_buddy {
254 unsigned long **bits;
e4044cfc 255 unsigned int *num_free;
3de819e6 256 u32 max_order;
225c7b1f
RD
257 spinlock_t lock;
258};
259
260struct mlx4_icm;
261
262struct mlx4_icm_table {
263 u64 virt;
264 int num_icm;
3de819e6 265 u32 num_obj;
225c7b1f
RD
266 int obj_size;
267 int lowmem;
5b0bf5e2 268 int coherent;
225c7b1f
RD
269 struct mutex mutex;
270 struct mlx4_icm **icm;
271};
272
cc1ade94
SM
273#define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
274#define MLX4_MPT_FLAG_FREE (0x3UL << 28)
275#define MLX4_MPT_FLAG_MIO (1 << 17)
276#define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
277#define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
278#define MLX4_MPT_FLAG_REGION (1 << 8)
279
e630664c
MB
280#define MLX4_MPT_PD_MASK (0x1FFFFUL)
281#define MLX4_MPT_PD_VF_MASK (0xFE0000UL)
cc1ade94
SM
282#define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
283#define MLX4_MPT_PD_FLAG_RAE (1 << 28)
284#define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
285
286#define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
287
288#define MLX4_MPT_STATUS_SW 0xF0
289#define MLX4_MPT_STATUS_HW 0x00
290
77507aa2
IS
291#define MLX4_CQE_SIZE_MASK_STRIDE 0x3
292#define MLX4_EQE_SIZE_MASK_STRIDE 0x30
293
c66fa19c
MB
294#define MLX4_EQ_ASYNC 0
295#define MLX4_EQ_TO_CQ_VECTOR(vector) ((vector) - \
296 !!((int)(vector) >= MLX4_EQ_ASYNC))
297#define MLX4_CQ_TO_EQ_VECTOR(vector) ((vector) + \
298 !!((int)(vector) >= MLX4_EQ_ASYNC))
299
c82e9aa0
EC
300/*
301 * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
302 */
303struct mlx4_mpt_entry {
304 __be32 flags;
305 __be32 qpn;
306 __be32 key;
307 __be32 pd_flags;
308 __be64 start;
309 __be64 length;
310 __be32 lkey;
311 __be32 win_cnt;
312 u8 reserved1[3];
313 u8 mtt_rep;
2b8fb286 314 __be64 mtt_addr;
c82e9aa0
EC
315 __be32 mtt_sz;
316 __be32 entity_size;
317 __be32 first_byte_offset;
318} __packed;
319
320/*
321 * Must be packed because start is 64 bits but only aligned to 32 bits.
322 */
323struct mlx4_eq_context {
324 __be32 flags;
325 u16 reserved1[3];
326 __be16 page_offset;
327 u8 log_eq_size;
328 u8 reserved2[4];
329 u8 eq_period;
330 u8 reserved3;
331 u8 eq_max_count;
332 u8 reserved4[3];
333 u8 intr;
334 u8 log_page_size;
335 u8 reserved5[2];
336 u8 mtt_base_addr_h;
337 __be32 mtt_base_addr_l;
338 u32 reserved6[2];
339 __be32 consumer_index;
340 __be32 producer_index;
341 u32 reserved7[4];
342};
343
344struct mlx4_cq_context {
345 __be32 flags;
346 u16 reserved1[3];
347 __be16 page_offset;
348 __be32 logsize_usrpage;
349 __be16 cq_period;
350 __be16 cq_max_count;
351 u8 reserved2[3];
352 u8 comp_eqn;
353 u8 log_page_size;
354 u8 reserved3[2];
355 u8 mtt_base_addr_h;
356 __be32 mtt_base_addr_l;
357 __be32 last_notified_index;
358 __be32 solicit_producer_index;
359 __be32 consumer_index;
360 __be32 producer_index;
361 u32 reserved4[2];
362 __be64 db_rec_addr;
363};
364
365struct mlx4_srq_context {
366 __be32 state_logsize_srqn;
367 u8 logstride;
368 u8 reserved1;
369 __be16 xrcd;
370 __be32 pg_offset_cqn;
371 u32 reserved2;
372 u8 log_page_size;
373 u8 reserved3[2];
374 u8 mtt_base_addr_h;
375 __be32 mtt_base_addr_l;
376 __be32 pd;
377 __be16 limit_watermark;
378 __be16 wqe_cnt;
379 u16 reserved4;
380 __be16 wqe_counter;
381 u32 reserved5;
382 __be64 db_rec_addr;
383};
384
3dca0f42
MB
385struct mlx4_eq_tasklet {
386 struct list_head list;
387 struct list_head process_list;
388 struct tasklet_struct task;
389 /* lock on completion tasklet list */
390 spinlock_t lock;
391};
392
225c7b1f
RD
393struct mlx4_eq {
394 struct mlx4_dev *dev;
395 void __iomem *doorbell;
396 int eqn;
397 u32 cons_index;
398 u16 irq;
399 u16 have_irq;
400 int nent;
401 struct mlx4_buf_list *page_list;
402 struct mlx4_mtt mtt;
3dca0f42 403 struct mlx4_eq_tasklet tasklet_ctx;
c66fa19c
MB
404 struct mlx4_active_ports actv_ports;
405 u32 ref_count;
de161803 406 cpumask_var_t affinity_mask;
225c7b1f
RD
407};
408
623ed84b
JM
409struct mlx4_slave_eqe {
410 u8 type;
411 u8 port;
412 u32 param;
413};
414
415struct mlx4_slave_event_eq_info {
803143fb 416 int eqn;
623ed84b 417 u16 token;
623ed84b
JM
418};
419
225c7b1f
RD
420struct mlx4_profile {
421 int num_qp;
422 int rdmarc_per_qp;
423 int num_srq;
424 int num_cq;
425 int num_mcg;
426 int num_mpt;
db5a7a65 427 unsigned num_mtt;
225c7b1f
RD
428};
429
430struct mlx4_fw {
431 u64 clr_int_base;
432 u64 catas_offset;
623ed84b 433 u64 comm_base;
ddd8a6c1 434 u64 clock_offset;
225c7b1f
RD
435 struct mlx4_icm *fw_icm;
436 struct mlx4_icm *aux_icm;
437 u32 catas_size;
438 u16 fw_pages;
439 u8 clr_int_bar;
440 u8 catas_bar;
623ed84b 441 u8 comm_bar;
ddd8a6c1 442 u8 clock_bar;
623ed84b
JM
443};
444
445struct mlx4_comm {
446 u32 slave_write;
447 u32 slave_read;
225c7b1f
RD
448};
449
ffe455ad
EE
450enum {
451 MLX4_MCAST_CONFIG = 0,
452 MLX4_MCAST_DISABLE = 1,
453 MLX4_MCAST_ENABLE = 2,
454};
455
623ed84b
JM
456#define VLAN_FLTR_SIZE 128
457
458struct mlx4_vlan_fltr {
459 __be32 entry[VLAN_FLTR_SIZE];
460};
461
ffe455ad
EE
462struct mlx4_mcast_entry {
463 struct list_head list;
464 u64 addr;
465};
466
b12d93d6
YP
467struct mlx4_promisc_qp {
468 struct list_head list;
469 u32 qpn;
470};
471
472struct mlx4_steer_index {
473 struct list_head list;
474 unsigned int index;
475 struct list_head duplicates;
476};
477
803143fb
MA
478#define MLX4_EVENT_TYPES_NUM 64
479
623ed84b
JM
480struct mlx4_slave_state {
481 u8 comm_toggle;
482 u8 last_cmd;
483 u8 init_port_mask;
484 bool active;
2c957ff2 485 bool old_vlan_api;
623ed84b
JM
486 u8 function;
487 dma_addr_t vhcr_dma;
488 u16 mtu[MLX4_MAX_PORTS + 1];
489 __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
490 struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
491 struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
492 struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
803143fb
MA
493 /* event type to eq number lookup */
494 struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
623ed84b
JM
495 u16 eq_pi;
496 u16 eq_ci;
497 spinlock_t lock;
498 /*initialized via the kzalloc*/
499 u8 is_slave_going_down;
500 u32 cookie;
993c401e 501 enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
623ed84b
JM
502};
503
0eb62b93
RE
504#define MLX4_VGT 4095
505#define NO_INDX (-1)
506
507struct mlx4_vport_state {
508 u64 mac;
509 u16 default_vlan;
510 u8 default_qos;
7c3d21c8 511 __be16 vlan_proto;
0eb62b93
RE
512 u32 tx_rate;
513 bool spoofchk;
948e306d 514 u32 link_state;
08068cd5 515 u8 qos_vport;
773af94e 516 __be64 guid;
0eb62b93
RE
517};
518
519struct mlx4_vf_admin_state {
520 struct mlx4_vport_state vport[MLX4_MAX_PORTS + 1];
99ec41d0 521 u8 enable_smi[MLX4_MAX_PORTS + 1];
0eb62b93
RE
522};
523
524struct mlx4_vport_oper_state {
525 struct mlx4_vport_state state;
526 int mac_idx;
527 int vlan_idx;
528};
99ec41d0 529
0eb62b93
RE
530struct mlx4_vf_oper_state {
531 struct mlx4_vport_oper_state vport[MLX4_MAX_PORTS + 1];
99ec41d0 532 u8 smi_enabled[MLX4_MAX_PORTS + 1];
0eb62b93
RE
533};
534
623ed84b
JM
535struct slave_list {
536 struct mutex mutex;
537 struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
538};
539
5a0d0a61 540struct resource_allocator {
146f3ef4 541 spinlock_t alloc_lock; /* protect quotas */
5a0d0a61
JM
542 union {
543 int res_reserved;
544 int res_port_rsvd[MLX4_MAX_PORTS];
545 };
546 union {
547 int res_free;
548 int res_port_free[MLX4_MAX_PORTS];
549 };
550 int *quota;
551 int *allocated;
552 int *guaranteed;
553};
554
623ed84b
JM
555struct mlx4_resource_tracker {
556 spinlock_t lock;
557 /* tree for each resources */
4af1c048 558 struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
559 /* num_of_slave's lists, one per slave */
560 struct slave_list *slave_list;
5a0d0a61 561 struct resource_allocator res_alloc[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
562};
563
564#define SLAVE_EVENT_EQ_SIZE 128
565struct mlx4_slave_event_eq {
566 u32 eqn;
567 u32 cons;
568 u32 prod;
992e8e6e 569 spinlock_t event_lock;
623ed84b
JM
570 struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
571};
572
666672d4
IS
573struct mlx4_qos_manager {
574 int num_of_qos_vfs;
575 DECLARE_BITMAP(priority_bm, MLX4_NUM_UP);
576};
577
623ed84b
JM
578struct mlx4_master_qp0_state {
579 int proxy_qp0_active;
580 int qp0_active;
581 int port_active;
582};
583
584struct mlx4_mfunc_master_ctx {
585 struct mlx4_slave_state *slave_state;
0eb62b93
RE
586 struct mlx4_vf_admin_state *vf_admin;
587 struct mlx4_vf_oper_state *vf_oper;
623ed84b
JM
588 struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
589 int init_port_ref[MLX4_MAX_PORTS + 1];
590 u16 max_mtu[MLX4_MAX_PORTS + 1];
2a500090
EE
591 u8 pptx;
592 u8 pprx;
623ed84b
JM
593 int disable_mcast_ref[MLX4_MAX_PORTS + 1];
594 struct mlx4_resource_tracker res_tracker;
595 struct workqueue_struct *comm_wq;
596 struct work_struct comm_work;
597 struct work_struct slave_event_work;
598 struct work_struct slave_flr_event_work;
599 spinlock_t slave_state_lock;
f5311ac1 600 __be32 comm_arm_bit_vector[4];
623ed84b
JM
601 struct mlx4_eqe cmd_eqe;
602 struct mlx4_slave_event_eq slave_eq;
603 struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
666672d4 604 struct mlx4_qos_manager qos_ctl[MLX4_MAX_PORTS + 1];
623ed84b
JM
605};
606
607struct mlx4_mfunc {
608 struct mlx4_comm __iomem *comm;
609 struct mlx4_vhcr_cmd *vhcr;
610 dma_addr_t vhcr_dma;
611
612 struct mlx4_mfunc_master_ctx master;
613};
614
fe6f700d
YP
615#define MGM_QPN_MASK 0x00FFFFFF
616#define MGM_BLCK_LB_BIT 30
617
618struct mlx4_mgm {
619 __be32 next_gid_index;
620 __be32 members_count;
621 u32 reserved[2];
622 u8 gid[16];
623 __be32 qp[MLX4_MAX_QP_PER_MGM];
624};
625
225c7b1f
RD
626struct mlx4_cmd {
627 struct pci_pool *pool;
628 void __iomem *hcr;
f3d4c89e 629 struct mutex slave_cmd_mutex;
225c7b1f
RD
630 struct semaphore poll_sem;
631 struct semaphore event_sem;
a7e1f049 632 struct rw_semaphore switch_sem;
225c7b1f
RD
633 int max_cmds;
634 spinlock_t context_lock;
635 int free_head;
636 struct mlx4_cmd_context *context;
637 u16 token_mask;
638 u8 use_events;
639 u8 toggle;
623ed84b 640 u8 comm_toggle;
ffc39f6d 641 u8 initialized;
225c7b1f
RD
642};
643
b01978ca
JM
644enum {
645 MLX4_VF_IMMED_VLAN_FLAG_VLAN = 1 << 0,
646 MLX4_VF_IMMED_VLAN_FLAG_QOS = 1 << 1,
0a6eac24 647 MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE = 1 << 2,
b01978ca
JM
648};
649struct mlx4_vf_immed_vlan_work {
650 struct work_struct work;
651 struct mlx4_priv *priv;
652 int flags;
653 int slave;
654 int vlan_ix;
655 int orig_vlan_ix;
656 u8 port;
657 u8 qos;
08068cd5 658 u8 qos_vport;
b01978ca
JM
659 u16 vlan_id;
660 u16 orig_vlan_id;
7c3d21c8 661 __be16 vlan_proto;
b01978ca
JM
662};
663
664
225c7b1f
RD
665struct mlx4_uar_table {
666 struct mlx4_bitmap bitmap;
667};
668
669struct mlx4_mr_table {
670 struct mlx4_bitmap mpt_bitmap;
671 struct mlx4_buddy mtt_buddy;
672 u64 mtt_base;
673 u64 mpt_base;
674 struct mlx4_icm_table mtt_table;
675 struct mlx4_icm_table dmpt_table;
676};
677
678struct mlx4_cq_table {
679 struct mlx4_bitmap bitmap;
680 spinlock_t lock;
681 struct radix_tree_root tree;
682 struct mlx4_icm_table table;
683 struct mlx4_icm_table cmpt_table;
684};
685
686struct mlx4_eq_table {
687 struct mlx4_bitmap bitmap;
b8dd786f 688 char *irq_names;
225c7b1f 689 void __iomem *clr_int;
b8dd786f 690 void __iomem **uar_map;
225c7b1f 691 u32 clr_mask;
b8dd786f 692 struct mlx4_eq *eq;
fa0681d2 693 struct mlx4_icm_table table;
225c7b1f
RD
694 struct mlx4_icm_table cmpt_table;
695 int have_irq;
696 u8 inta_pin;
697};
698
699struct mlx4_srq_table {
700 struct mlx4_bitmap bitmap;
701 spinlock_t lock;
702 struct radix_tree_root tree;
703 struct mlx4_icm_table table;
704 struct mlx4_icm_table cmpt_table;
705};
706
d57febe1
MB
707enum mlx4_qp_table_zones {
708 MLX4_QP_TABLE_ZONE_GENERAL,
709 MLX4_QP_TABLE_ZONE_RSS,
710 MLX4_QP_TABLE_ZONE_RAW_ETH,
711 MLX4_QP_TABLE_ZONE_NUM
712};
713
225c7b1f 714struct mlx4_qp_table {
d57febe1
MB
715 struct mlx4_bitmap *bitmap_gen;
716 struct mlx4_zone_allocator *zones;
717 u32 zones_uids[MLX4_QP_TABLE_ZONE_NUM];
225c7b1f
RD
718 u32 rdmarc_base;
719 int rdmarc_shift;
720 spinlock_t lock;
721 struct mlx4_icm_table qp_table;
722 struct mlx4_icm_table auxc_table;
723 struct mlx4_icm_table altc_table;
724 struct mlx4_icm_table rdmarc_table;
725 struct mlx4_icm_table cmpt_table;
726};
727
728struct mlx4_mcg_table {
729 struct mutex mutex;
730 struct mlx4_bitmap bitmap;
731 struct mlx4_icm_table table;
732};
733
734struct mlx4_catas_err {
735 u32 __iomem *map;
ee49bd93
JM
736 struct timer_list timer;
737 struct list_head list;
225c7b1f
RD
738};
739
2a2336f8
YP
740#define MLX4_MAX_MAC_NUM 128
741#define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
742
743struct mlx4_mac_table {
744 __be64 entries[MLX4_MAX_MAC_NUM];
745 int refs[MLX4_MAX_MAC_NUM];
5f61385d 746 bool is_dup[MLX4_MAX_MAC_NUM];
2a2336f8
YP
747 struct mutex mutex;
748 int total;
749 int max;
750};
751
111c6094
JM
752#define MLX4_ROCE_GID_ENTRY_SIZE 16
753
754struct mlx4_roce_gid_entry {
755 u8 raw[MLX4_ROCE_GID_ENTRY_SIZE];
756};
757
758struct mlx4_roce_gid_table {
759 struct mlx4_roce_gid_entry roce_gids[MLX4_ROCE_MAX_GIDS];
760 struct mutex mutex;
761};
762
2a2336f8
YP
763#define MLX4_MAX_VLAN_NUM 128
764#define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
765
766struct mlx4_vlan_table {
767 __be32 entries[MLX4_MAX_VLAN_NUM];
768 int refs[MLX4_MAX_VLAN_NUM];
5f61385d 769 int is_dup[MLX4_MAX_VLAN_NUM];
2a2336f8
YP
770 struct mutex mutex;
771 int total;
772 int max;
773};
774
ffe455ad
EE
775#define SET_PORT_GEN_ALL_VALID 0x7
776#define SET_PORT_PROMISC_SHIFT 31
777#define SET_PORT_MC_PROMISC_SHIFT 30
778
779enum {
780 MCAST_DIRECT_ONLY = 0,
781 MCAST_DIRECT = 1,
782 MCAST_DEFAULT = 2
783};
784
785
786struct mlx4_set_port_general_context {
78500b8c
MM
787 u16 reserved1;
788 u8 v_ignore_fcs;
ffe455ad 789 u8 flags;
1da494cb
MS
790 union {
791 u8 ignore_fcs;
792 u8 roce_mode;
793 };
78500b8c 794 u8 reserved2;
ffe455ad
EE
795 __be16 mtu;
796 u8 pptx;
797 u8 pfctx;
798 u16 reserved3;
799 u8 pprx;
800 u8 pfcrx;
801 u16 reserved4;
77fc29c4
HHZ
802 u32 reserved5;
803 u8 phv_en;
804 u8 reserved6[3];
ffe455ad
EE
805};
806
807struct mlx4_set_port_rqp_calc_context {
808 __be32 base_qpn;
809 u8 rererved;
810 u8 n_mac;
811 u8 n_vlan;
812 u8 n_prio;
813 u8 reserved2[3];
814 u8 mac_miss;
815 u8 intra_no_vlan;
816 u8 no_vlan;
817 u8 intra_vlan_miss;
818 u8 vlan_miss;
819 u8 reserved3[3];
820 u8 no_vlan_prio;
821 __be32 promisc;
822 __be32 mcast;
823};
824
2a2336f8
YP
825struct mlx4_port_info {
826 struct mlx4_dev *dev;
827 int port;
7ff93f8b
YP
828 char dev_name[16];
829 struct device_attribute port_attr;
830 enum mlx4_port_type tmp_type;
096335b3
OG
831 char dev_mtu_name[16];
832 struct device_attribute port_mtu_attr;
2a2336f8
YP
833 struct mlx4_mac_table mac_table;
834 struct mlx4_vlan_table vlan_table;
111c6094 835 struct mlx4_roce_gid_table gid_table;
1679200f 836 int base_qpn;
c66fa19c 837 struct cpu_rmap *rmap;
09d4d087 838 struct devlink_port devlink_port;
2a2336f8
YP
839};
840
27bf91d6
YP
841struct mlx4_sense {
842 struct mlx4_dev *dev;
843 u8 do_sense_port[MLX4_MAX_PORTS + 1];
844 u8 sense_allowed[MLX4_MAX_PORTS + 1];
845 struct delayed_work sense_poll;
846};
847
0b7ca5a9 848struct mlx4_msix_ctl {
c66fa19c 849 DECLARE_BITMAP(pool_bm, MAX_MSIX);
730c41d5 850 struct mutex pool_lock;
0b7ca5a9
YP
851};
852
b12d93d6
YP
853struct mlx4_steer {
854 struct list_head promisc_qps[MLX4_NUM_STEERS];
855 struct list_head steer_entries[MLX4_NUM_STEERS];
b12d93d6
YP
856};
857
839f1243
RD
858enum {
859 MLX4_PCI_DEV_IS_VF = 1 << 0,
ca3e57a5 860 MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
839f1243
RD
861};
862
7c6d74d2
JM
863enum {
864 MLX4_NO_RR = 0,
865 MLX4_USE_RR = 1,
866};
867
225c7b1f
RD
868struct mlx4_priv {
869 struct mlx4_dev dev;
870
871 struct list_head dev_list;
872 struct list_head ctx_list;
873 spinlock_t ctx_lock;
874
839f1243 875 int pci_dev_data;
befdf897 876 int removed;
839f1243 877
6296883c
YP
878 struct list_head pgdir_list;
879 struct mutex pgdir_mutex;
880
225c7b1f
RD
881 struct mlx4_fw fw;
882 struct mlx4_cmd cmd;
623ed84b 883 struct mlx4_mfunc mfunc;
225c7b1f
RD
884
885 struct mlx4_bitmap pd_bitmap;
012a8ff5 886 struct mlx4_bitmap xrcd_bitmap;
225c7b1f
RD
887 struct mlx4_uar_table uar_table;
888 struct mlx4_mr_table mr_table;
889 struct mlx4_cq_table cq_table;
890 struct mlx4_eq_table eq_table;
891 struct mlx4_srq_table srq_table;
892 struct mlx4_qp_table qp_table;
893 struct mlx4_mcg_table mcg_table;
f2a3f6a3 894 struct mlx4_bitmap counters_bitmap;
6de5f7f6 895 int def_counter[MLX4_MAX_PORTS];
225c7b1f
RD
896
897 struct mlx4_catas_err catas_err;
898
899 void __iomem *clr_base;
900
901 struct mlx4_uar driver_uar;
902 void __iomem *kar;
2a2336f8 903 struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
27bf91d6 904 struct mlx4_sense sense;
7ff93f8b 905 struct mutex port_mutex;
0b7ca5a9 906 struct mlx4_msix_ctl msix_ctl;
b12d93d6 907 struct mlx4_steer *steer;
c1b43dca
EC
908 struct list_head bf_list;
909 struct mutex bf_mutex;
910 struct io_mapping *bf_mapping;
ddd8a6c1 911 void __iomem *clock_mapping;
ea51b377 912 int reserved_mtts;
0ff1fb65 913 int fs_hash_mode;
54679e14 914 u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
53f33ae2
MS
915 struct mlx4_port_map v2p; /* cached port mapping configuration */
916 struct mutex bond_mutex; /* for bond mode */
afa8fd1d 917 __be64 slave_node_guids[MLX4_MFUNC_MAX];
54679e14 918
fe6f700d
YP
919 atomic_t opreq_count;
920 struct work_struct opreq_task;
225c7b1f
RD
921};
922
923static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
924{
925 return container_of(dev, struct mlx4_priv, dev);
926}
927
27bf91d6
YP
928#define MLX4_SENSE_RANGE (HZ * 3)
929
930extern struct workqueue_struct *mlx4_wq;
931
225c7b1f 932u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
7c6d74d2 933void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj, int use_rr);
ddae0349
EE
934u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt,
935 int align, u32 skip_mask);
7c6d74d2
JM
936void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt,
937 int use_rr);
42d1e017 938u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
93fc9e1b
YP
939int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
940 u32 reserved_bot, u32 resetrved_top);
225c7b1f
RD
941void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
942
943int mlx4_reset(struct mlx4_dev *dev);
944
b8dd786f
YP
945int mlx4_alloc_eq_table(struct mlx4_dev *dev);
946void mlx4_free_eq_table(struct mlx4_dev *dev);
947
225c7b1f 948int mlx4_init_pd_table(struct mlx4_dev *dev);
012a8ff5 949int mlx4_init_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
950int mlx4_init_uar_table(struct mlx4_dev *dev);
951int mlx4_init_mr_table(struct mlx4_dev *dev);
952int mlx4_init_eq_table(struct mlx4_dev *dev);
953int mlx4_init_cq_table(struct mlx4_dev *dev);
954int mlx4_init_qp_table(struct mlx4_dev *dev);
955int mlx4_init_srq_table(struct mlx4_dev *dev);
956int mlx4_init_mcg_table(struct mlx4_dev *dev);
957
958void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
012a8ff5 959void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
960void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
961void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
962void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
963void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
964void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
965void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
966void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
40f2287b 967int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn, gfp_t gfp);
c82e9aa0
EC
968void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
969int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
970void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
971int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
972void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
b20e519a
SM
973int __mlx4_mpt_reserve(struct mlx4_dev *dev);
974void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
40f2287b 975int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp);
b20e519a 976void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
c82e9aa0
EC
977u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
978void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
225c7b1f 979
623ed84b
JM
980int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
981 struct mlx4_vhcr *vhcr,
982 struct mlx4_cmd_mailbox *inbox,
983 struct mlx4_cmd_mailbox *outbox,
984 struct mlx4_cmd_info *cmd);
985int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
986 struct mlx4_vhcr *vhcr,
987 struct mlx4_cmd_mailbox *inbox,
988 struct mlx4_cmd_mailbox *outbox,
989 struct mlx4_cmd_info *cmd);
990int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
991 struct mlx4_vhcr *vhcr,
992 struct mlx4_cmd_mailbox *inbox,
993 struct mlx4_cmd_mailbox *outbox,
994 struct mlx4_cmd_info *cmd);
995int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
996 struct mlx4_vhcr *vhcr,
997 struct mlx4_cmd_mailbox *inbox,
998 struct mlx4_cmd_mailbox *outbox,
999 struct mlx4_cmd_info *cmd);
1000int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
1001 struct mlx4_vhcr *vhcr,
1002 struct mlx4_cmd_mailbox *inbox,
1003 struct mlx4_cmd_mailbox *outbox,
1004 struct mlx4_cmd_info *cmd);
1005int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1006 struct mlx4_vhcr *vhcr,
1007 struct mlx4_cmd_mailbox *inbox,
1008 struct mlx4_cmd_mailbox *outbox,
1009 struct mlx4_cmd_info *cmd);
d475c95b
MB
1010int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
1011 struct mlx4_vhcr *vhcr,
1012 struct mlx4_cmd_mailbox *inbox,
1013 struct mlx4_cmd_mailbox *outbox,
1014 struct mlx4_cmd_info *cmd);
623ed84b
JM
1015int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1016 struct mlx4_vhcr *vhcr,
1017 struct mlx4_cmd_mailbox *inbox,
1018 struct mlx4_cmd_mailbox *outbox,
1019 struct mlx4_cmd_info *cmd);
c82e9aa0 1020int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
ddae0349 1021 int *base, u8 flags);
c82e9aa0
EC
1022void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1023int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1024void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
c82e9aa0
EC
1025int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1026 int start_index, int npages, u64 *page_list);
ba062d52
JM
1027int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1028void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
62a89055
EBE
1029int mlx4_calc_vf_counters(struct mlx4_dev *dev, int slave, int port,
1030 struct mlx4_counter *data);
ba062d52
JM
1031int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1032void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
623ed84b 1033
ee49bd93
JM
1034void mlx4_start_catas_poll(struct mlx4_dev *dev);
1035void mlx4_stop_catas_poll(struct mlx4_dev *dev);
ad9a0bf0
YH
1036int mlx4_catas_init(struct mlx4_dev *dev);
1037void mlx4_catas_end(struct mlx4_dev *dev);
ee49bd93 1038int mlx4_restart_one(struct pci_dev *pdev);
225c7b1f
RD
1039int mlx4_register_device(struct mlx4_dev *dev);
1040void mlx4_unregister_device(struct mlx4_dev *dev);
00f5ce99
JM
1041void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
1042 unsigned long param);
225c7b1f
RD
1043
1044struct mlx4_dev_cap;
1045struct mlx4_init_hca_param;
1046
1047u64 mlx4_make_profile(struct mlx4_dev *dev,
1048 struct mlx4_profile *request,
1049 struct mlx4_dev_cap *dev_cap,
1050 struct mlx4_init_hca_param *init_hca);
623ed84b
JM
1051void mlx4_master_comm_channel(struct work_struct *work);
1052void mlx4_gen_slave_eqe(struct work_struct *work);
1053void mlx4_master_handle_slave_flr(struct work_struct *work);
1054
1055int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
1056 struct mlx4_vhcr *vhcr,
1057 struct mlx4_cmd_mailbox *inbox,
1058 struct mlx4_cmd_mailbox *outbox,
1059 struct mlx4_cmd_info *cmd);
1060int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
1061 struct mlx4_vhcr *vhcr,
1062 struct mlx4_cmd_mailbox *inbox,
1063 struct mlx4_cmd_mailbox *outbox,
1064 struct mlx4_cmd_info *cmd);
1065int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
1066 struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
1067 struct mlx4_cmd_mailbox *outbox,
1068 struct mlx4_cmd_info *cmd);
1069int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
1070 struct mlx4_vhcr *vhcr,
1071 struct mlx4_cmd_mailbox *inbox,
1072 struct mlx4_cmd_mailbox *outbox,
1073 struct mlx4_cmd_info *cmd);
1074int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1075 struct mlx4_vhcr *vhcr,
1076 struct mlx4_cmd_mailbox *inbox,
1077 struct mlx4_cmd_mailbox *outbox,
1078 struct mlx4_cmd_info *cmd);
1079int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
1080 struct mlx4_vhcr *vhcr,
1081 struct mlx4_cmd_mailbox *inbox,
1082 struct mlx4_cmd_mailbox *outbox,
1083 struct mlx4_cmd_info *cmd);
1084int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1085 struct mlx4_vhcr *vhcr,
1086 struct mlx4_cmd_mailbox *inbox,
1087 struct mlx4_cmd_mailbox *outbox,
1088 struct mlx4_cmd_info *cmd);
1089int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1090 struct mlx4_vhcr *vhcr,
1091 struct mlx4_cmd_mailbox *inbox,
1092 struct mlx4_cmd_mailbox *outbox,
1093 struct mlx4_cmd_info *cmd);
1094int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1095 struct mlx4_vhcr *vhcr,
1096 struct mlx4_cmd_mailbox *inbox,
1097 struct mlx4_cmd_mailbox *outbox,
1098 struct mlx4_cmd_info *cmd);
1099int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1100 struct mlx4_vhcr *vhcr,
1101 struct mlx4_cmd_mailbox *inbox,
1102 struct mlx4_cmd_mailbox *outbox,
1103 struct mlx4_cmd_info *cmd);
1104int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1105 struct mlx4_vhcr *vhcr,
1106 struct mlx4_cmd_mailbox *inbox,
1107 struct mlx4_cmd_mailbox *outbox,
1108 struct mlx4_cmd_info *cmd);
1109int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1110 struct mlx4_vhcr *vhcr,
1111 struct mlx4_cmd_mailbox *inbox,
1112 struct mlx4_cmd_mailbox *outbox,
1113 struct mlx4_cmd_info *cmd);
1114int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1115 struct mlx4_vhcr *vhcr,
1116 struct mlx4_cmd_mailbox *inbox,
1117 struct mlx4_cmd_mailbox *outbox,
1118 struct mlx4_cmd_info *cmd);
1119int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1120 struct mlx4_vhcr *vhcr,
1121 struct mlx4_cmd_mailbox *inbox,
1122 struct mlx4_cmd_mailbox *outbox,
1123 struct mlx4_cmd_info *cmd);
1124int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
1125 struct mlx4_vhcr *vhcr,
1126 struct mlx4_cmd_mailbox *inbox,
1127 struct mlx4_cmd_mailbox *outbox,
1128 struct mlx4_cmd_info *cmd);
1129int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1130 struct mlx4_vhcr *vhcr,
1131 struct mlx4_cmd_mailbox *inbox,
1132 struct mlx4_cmd_mailbox *outbox,
1133 struct mlx4_cmd_info *cmd);
54679e14
JM
1134int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1135 struct mlx4_vhcr *vhcr,
1136 struct mlx4_cmd_mailbox *inbox,
1137 struct mlx4_cmd_mailbox *outbox,
1138 struct mlx4_cmd_info *cmd);
623ed84b
JM
1139int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
1140 struct mlx4_vhcr *vhcr,
1141 struct mlx4_cmd_mailbox *inbox,
1142 struct mlx4_cmd_mailbox *outbox,
1143 struct mlx4_cmd_info *cmd);
54679e14
JM
1144int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1145 struct mlx4_vhcr *vhcr,
1146 struct mlx4_cmd_mailbox *inbox,
1147 struct mlx4_cmd_mailbox *outbox,
1148 struct mlx4_cmd_info *cmd);
1149int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1150 struct mlx4_vhcr *vhcr,
1151 struct mlx4_cmd_mailbox *inbox,
1152 struct mlx4_cmd_mailbox *outbox,
1153 struct mlx4_cmd_info *cmd);
1154int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1155 struct mlx4_vhcr *vhcr,
1156 struct mlx4_cmd_mailbox *inbox,
1157 struct mlx4_cmd_mailbox *outbox,
1158 struct mlx4_cmd_info *cmd);
1159int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
1160 struct mlx4_vhcr *vhcr,
1161 struct mlx4_cmd_mailbox *inbox,
1162 struct mlx4_cmd_mailbox *outbox,
1163 struct mlx4_cmd_info *cmd);
1164int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1165 struct mlx4_vhcr *vhcr,
1166 struct mlx4_cmd_mailbox *inbox,
1167 struct mlx4_cmd_mailbox *outbox,
1168 struct mlx4_cmd_info *cmd);
1169int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1170 struct mlx4_vhcr *vhcr,
1171 struct mlx4_cmd_mailbox *inbox,
1172 struct mlx4_cmd_mailbox *outbox,
1173 struct mlx4_cmd_info *cmd);
1174int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1175 struct mlx4_vhcr *vhcr,
1176 struct mlx4_cmd_mailbox *inbox,
1177 struct mlx4_cmd_mailbox *outbox,
1178 struct mlx4_cmd_info *cmd);
623ed84b
JM
1179int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
1180 struct mlx4_vhcr *vhcr,
1181 struct mlx4_cmd_mailbox *inbox,
1182 struct mlx4_cmd_mailbox *outbox,
1183 struct mlx4_cmd_info *cmd);
54679e14
JM
1184int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
1185 struct mlx4_vhcr *vhcr,
1186 struct mlx4_cmd_mailbox *inbox,
1187 struct mlx4_cmd_mailbox *outbox,
1188 struct mlx4_cmd_info *cmd);
623ed84b
JM
1189
1190int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
225c7b1f 1191
ffc39f6d
MB
1192enum {
1193 MLX4_CMD_CLEANUP_STRUCT = 1UL << 0,
1194 MLX4_CMD_CLEANUP_POOL = 1UL << 1,
1195 MLX4_CMD_CLEANUP_HCR = 1UL << 2,
1196 MLX4_CMD_CLEANUP_VHCR = 1UL << 3,
1197 MLX4_CMD_CLEANUP_ALL = (MLX4_CMD_CLEANUP_VHCR << 1) - 1
1198};
1199
225c7b1f 1200int mlx4_cmd_init(struct mlx4_dev *dev);
ffc39f6d 1201void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask);
ab9c17a0 1202int mlx4_multi_func_init(struct mlx4_dev *dev);
55ad3592 1203int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev);
ab9c17a0 1204void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
225c7b1f
RD
1205void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
1206int mlx4_cmd_use_events(struct mlx4_dev *dev);
1207void mlx4_cmd_use_polling(struct mlx4_dev *dev);
1208
ab9c17a0 1209int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
0cd93027 1210 u16 op, unsigned long timeout);
ab9c17a0 1211
3dca0f42 1212void mlx4_cq_tasklet_cb(unsigned long data);
225c7b1f
RD
1213void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
1214void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
1215
1216void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
1217
1218void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
1219
f6bc11e4 1220void mlx4_enter_error_state(struct mlx4_dev_persistent *persist);
225c7b1f 1221
ab6dc30d
YP
1222int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
1223 enum mlx4_port_type *type);
27bf91d6
YP
1224void mlx4_do_sense_ports(struct mlx4_dev *dev,
1225 enum mlx4_port_type *stype,
1226 enum mlx4_port_type *defaults);
1227void mlx4_start_sense(struct mlx4_dev *dev);
1228void mlx4_stop_sense(struct mlx4_dev *dev);
1229void mlx4_sense_init(struct mlx4_dev *dev);
1230int mlx4_check_port_params(struct mlx4_dev *dev,
1231 enum mlx4_port_type *port_type);
1232int mlx4_change_port_types(struct mlx4_dev *dev,
1233 enum mlx4_port_type *port_types);
1234
2a2336f8
YP
1235void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
1236void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
111c6094
JM
1237void mlx4_init_roce_gid_table(struct mlx4_dev *dev,
1238 struct mlx4_roce_gid_table *table);
2009d005 1239void __mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
3f7fb021 1240int __mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
5f61385d
MS
1241int mlx4_bond_vlan_table(struct mlx4_dev *dev);
1242int mlx4_unbond_vlan_table(struct mlx4_dev *dev);
1243int mlx4_bond_mac_table(struct mlx4_dev *dev);
1244int mlx4_unbond_mac_table(struct mlx4_dev *dev);
2a2336f8 1245
6634961c 1246int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
623ed84b
JM
1247/* resource tracker functions*/
1248int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
1249 enum mlx4_resource resource_type,
aa1ec3dd 1250 u64 resource_id, int *slave);
623ed84b 1251void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
111c6094 1252void mlx4_reset_roce_gids(struct mlx4_dev *dev, int slave);
623ed84b
JM
1253int mlx4_init_resource_tracker(struct mlx4_dev *dev);
1254
b8924951
JM
1255void mlx4_free_resource_tracker(struct mlx4_dev *dev,
1256 enum mlx4_res_tracker_free_type type);
623ed84b 1257
b91cb3eb
JM
1258int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1259 struct mlx4_vhcr *vhcr,
1260 struct mlx4_cmd_mailbox *inbox,
1261 struct mlx4_cmd_mailbox *outbox,
1262 struct mlx4_cmd_info *cmd);
623ed84b
JM
1263int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
1264 struct mlx4_vhcr *vhcr,
1265 struct mlx4_cmd_mailbox *inbox,
1266 struct mlx4_cmd_mailbox *outbox,
1267 struct mlx4_cmd_info *cmd);
1268int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1269 struct mlx4_vhcr *vhcr,
1270 struct mlx4_cmd_mailbox *inbox,
1271 struct mlx4_cmd_mailbox *outbox,
1272 struct mlx4_cmd_info *cmd);
1273int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1274 struct mlx4_vhcr *vhcr,
1275 struct mlx4_cmd_mailbox *inbox,
1276 struct mlx4_cmd_mailbox *outbox,
1277 struct mlx4_cmd_info *cmd);
b91cb3eb
JM
1278int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1279 struct mlx4_vhcr *vhcr,
1280 struct mlx4_cmd_mailbox *inbox,
1281 struct mlx4_cmd_mailbox *outbox,
1282 struct mlx4_cmd_info *cmd);
623ed84b
JM
1283int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1284 struct mlx4_vhcr *vhcr,
1285 struct mlx4_cmd_mailbox *inbox,
1286 struct mlx4_cmd_mailbox *outbox,
1287 struct mlx4_cmd_info *cmd);
9a5aa622 1288int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
7ff93f8b 1289
6634961c
JM
1290int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1291 int *gid_tbl_len, int *pkey_tbl_len);
623ed84b
JM
1292
1293int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1294 struct mlx4_vhcr *vhcr,
1295 struct mlx4_cmd_mailbox *inbox,
1296 struct mlx4_cmd_mailbox *outbox,
1297 struct mlx4_cmd_info *cmd);
1298
ce8d9e0d
MB
1299int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
1300 struct mlx4_vhcr *vhcr,
1301 struct mlx4_cmd_mailbox *inbox,
1302 struct mlx4_cmd_mailbox *outbox,
1303 struct mlx4_cmd_info *cmd);
1304
623ed84b
JM
1305int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1306 struct mlx4_vhcr *vhcr,
1307 struct mlx4_cmd_mailbox *inbox,
1308 struct mlx4_cmd_mailbox *outbox,
1309 struct mlx4_cmd_info *cmd);
b12d93d6
YP
1310int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1311 enum mlx4_protocol prot, enum mlx4_steer_type steer);
1312int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1313 int block_mcast_loopback, enum mlx4_protocol prot,
1314 enum mlx4_steer_type steer);
fd91c49f
HHZ
1315int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1316 u8 gid[16], u8 port,
1317 int block_mcast_loopback,
1318 enum mlx4_protocol prot, u64 *reg_id);
623ed84b
JM
1319int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1320 struct mlx4_vhcr *vhcr,
1321 struct mlx4_cmd_mailbox *inbox,
1322 struct mlx4_cmd_mailbox *outbox,
1323 struct mlx4_cmd_info *cmd);
1324int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1325 struct mlx4_vhcr *vhcr,
1326 struct mlx4_cmd_mailbox *inbox,
1327 struct mlx4_cmd_mailbox *outbox,
1328 struct mlx4_cmd_info *cmd);
1329int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
1330 int port, void *buf);
1331int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
1332 struct mlx4_cmd_mailbox *outbox);
1333int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
1334 struct mlx4_vhcr *vhcr,
1335 struct mlx4_cmd_mailbox *inbox,
1336 struct mlx4_cmd_mailbox *outbox,
1337 struct mlx4_cmd_info *cmd);
1338int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
1339 struct mlx4_vhcr *vhcr,
1340 struct mlx4_cmd_mailbox *inbox,
1341 struct mlx4_cmd_mailbox *outbox,
1342 struct mlx4_cmd_info *cmd);
1343int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
1344 struct mlx4_vhcr *vhcr,
1345 struct mlx4_cmd_mailbox *inbox,
1346 struct mlx4_cmd_mailbox *outbox,
1347 struct mlx4_cmd_info *cmd);
8fcfb4db
HHZ
1348int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1349 struct mlx4_vhcr *vhcr,
1350 struct mlx4_cmd_mailbox *inbox,
1351 struct mlx4_cmd_mailbox *outbox,
1352 struct mlx4_cmd_info *cmd);
1353int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
1354 struct mlx4_vhcr *vhcr,
1355 struct mlx4_cmd_mailbox *inbox,
1356 struct mlx4_cmd_mailbox *outbox,
1357 struct mlx4_cmd_info *cmd);
6e806699
SM
1358int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
1359 struct mlx4_vhcr *vhcr,
1360 struct mlx4_cmd_mailbox *inbox,
1361 struct mlx4_cmd_mailbox *outbox,
1362 struct mlx4_cmd_info *cmd);
f5311ac1 1363
0ec2c0f8
EE
1364int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
1365int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
1366
5cc914f1
MA
1367static inline void set_param_l(u64 *arg, u32 val)
1368{
e7dbeba8 1369 *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
5cc914f1
MA
1370}
1371
1372static inline void set_param_h(u64 *arg, u32 val)
1373{
1374 *arg = (*arg & 0xffffffff) | ((u64) val << 32);
1375}
1376
1377static inline u32 get_param_l(u64 *arg)
1378{
1379 return (u32) (*arg & 0xffffffff);
1380}
1381
1382static inline u32 get_param_h(u64 *arg)
1383{
1384 return (u32)(*arg >> 32);
1385}
1386
c82e9aa0
EC
1387static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
1388{
1389 return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
1390}
1391
f5311ac1
JM
1392#define NOT_MASKED_PD_BITS 17
1393
b01978ca
JM
1394void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work);
1395
5a0d0a61
JM
1396void mlx4_init_quotas(struct mlx4_dev *dev);
1397
2b3ddf27
JM
1398/* for VFs, replace zero MACs with randomly-generated MACs at driver start */
1399void mlx4_replace_zero_macs(struct mlx4_dev *dev);
449fc488 1400int mlx4_get_slave_num_gids(struct mlx4_dev *dev, int slave, int port);
f74462ac
MB
1401/* Returns the VF index of slave */
1402int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave);
114840c3 1403int mlx4_config_mad_demux(struct mlx4_dev *dev);
53f33ae2 1404int mlx4_do_bond(struct mlx4_dev *dev, bool enable);
78efed27
MS
1405int mlx4_bond_fs_rules(struct mlx4_dev *dev);
1406int mlx4_unbond_fs_rules(struct mlx4_dev *dev);
b6ffaeff 1407
7a89399f
MB
1408enum mlx4_zone_flags {
1409 MLX4_ZONE_ALLOW_ALLOC_FROM_LOWER_PRIO = 1UL << 0,
1410 MLX4_ZONE_ALLOW_ALLOC_FROM_EQ_PRIO = 1UL << 1,
1411 MLX4_ZONE_FALLBACK_TO_HIGHER_PRIO = 1UL << 2,
1412 MLX4_ZONE_USE_RR = 1UL << 3,
1413};
1414
1415enum mlx4_zone_alloc_flags {
1416 /* No two objects could overlap between zones. UID
1417 * could be left unused. If this flag is given and
1418 * two overlapped zones are used, an object will be free'd
1419 * from the smallest possible matching zone.
1420 */
1421 MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP = 1UL << 0,
1422};
1423
1424struct mlx4_zone_allocator;
1425
1426/* Create a new zone allocator */
1427struct mlx4_zone_allocator *mlx4_zone_allocator_create(enum mlx4_zone_alloc_flags flags);
1428
1429/* Attach a mlx4_bitmap <bitmap> of priority <priority> to the zone allocator
1430 * <zone_alloc>. Allocating an object from this zone adds an offset <offset>.
1431 * Similarly, when searching for an object to free, this offset it taken into
1432 * account. The use_rr mlx4_ib parameter for allocating objects from this <bitmap>
1433 * is given through the MLX4_ZONE_USE_RR flag in <flags>.
1434 * When an allocation fails, <zone_alloc> tries to allocate from other zones
1435 * according to the policy set by <flags>. <puid> is the unique identifier
1436 * received to this zone.
1437 */
1438int mlx4_zone_add_one(struct mlx4_zone_allocator *zone_alloc,
1439 struct mlx4_bitmap *bitmap,
1440 u32 flags,
1441 int priority,
1442 int offset,
1443 u32 *puid);
1444
1445/* Remove bitmap indicated by <uid> from <zone_alloc> */
1446int mlx4_zone_remove_one(struct mlx4_zone_allocator *zone_alloc, u32 uid);
1447
1448/* Delete the zone allocator <zone_alloc. This function doesn't destroy
1449 * the attached bitmaps.
1450 */
1451void mlx4_zone_allocator_destroy(struct mlx4_zone_allocator *zone_alloc);
1452
1453/* Allocate <count> objects with align <align> and skip_mask <skip_mask>
1454 * from the mlx4_bitmap whose uid is <uid>. The bitmap which we actually
1455 * allocated from is returned in <puid>. If the allocation fails, a negative
1456 * number is returned. Otherwise, the offset of the first object is returned.
1457 */
1458u32 mlx4_zone_alloc_entries(struct mlx4_zone_allocator *zones, u32 uid, int count,
1459 int align, u32 skip_mask, u32 *puid);
1460
1461/* Free <count> objects, start from <obj> of the uid <uid> from zone_allocator
1462 * <zones>.
1463 */
1464u32 mlx4_zone_free_entries(struct mlx4_zone_allocator *zones,
1465 u32 uid, u32 obj, u32 count);
1466
1467/* If <zones> was allocated with MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP, instead of
1468 * specifying the uid when freeing an object, zone allocator could figure it by
1469 * itself. Other parameters are similar to mlx4_zone_free.
1470 */
1471u32 mlx4_zone_free_entries_unique(struct mlx4_zone_allocator *zones, u32 obj, u32 count);
1472
1473/* Returns a pointer to mlx4_bitmap that was attached to <zones> with <uid> */
1474struct mlx4_bitmap *mlx4_zone_get_bitmap(struct mlx4_zone_allocator *zones, u32 uid);
1475
225c7b1f 1476#endif /* MLX4_H */