]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/mlx4.h
net/mlx4_core: Dynamic VST to VST vlan/qos changes
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
51a379d0 5 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37#ifndef MLX4_H
38#define MLX4_H
39
525f5f44 40#include <linux/mutex.h>
225c7b1f 41#include <linux/radix-tree.h>
4af1c048 42#include <linux/rbtree.h>
ee49bd93 43#include <linux/timer.h>
3142788b 44#include <linux/semaphore.h>
27bf91d6 45#include <linux/workqueue.h>
225c7b1f
RD
46
47#include <linux/mlx4/device.h>
37608eea 48#include <linux/mlx4/driver.h>
225c7b1f 49#include <linux/mlx4/doorbell.h>
623ed84b 50#include <linux/mlx4/cmd.h>
225c7b1f
RD
51
52#define DRV_NAME "mlx4_core"
ab9c17a0 53#define PFX DRV_NAME ": "
7d4b6bcc
YP
54#define DRV_VERSION "1.1"
55#define DRV_RELDATE "Dec, 2011"
225c7b1f 56
0ff1fb65
HHZ
57#define MLX4_FS_UDP_UC_EN (1 << 1)
58#define MLX4_FS_TCP_UC_EN (1 << 2)
59#define MLX4_FS_NUM_OF_L2_ADDR 8
60#define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
61#define MLX4_FS_NUM_MCG (1 << 17)
62
e448834e
SM
63#define INIT_HCA_TPT_MW_ENABLE (1 << 7)
64
e5395e92
AV
65#define MLX4_NUM_UP 8
66#define MLX4_NUM_TC 8
67#define MLX4_RATELIMIT_UNITS 3 /* 100 Mbps */
68#define MLX4_RATELIMIT_DEFAULT 0xffff
69
70struct mlx4_set_port_prio2tc_context {
71 u8 prio2tc[4];
72};
73
74struct mlx4_port_scheduler_tc_cfg_be {
75 __be16 pg;
76 __be16 bw_precentage;
77 __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
78 __be16 max_bw_value;
79};
80
81struct mlx4_set_port_scheduler_context {
82 struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
83};
84
225c7b1f
RD
85enum {
86 MLX4_HCR_BASE = 0x80680,
87 MLX4_HCR_SIZE = 0x0001c,
623ed84b
JM
88 MLX4_CLR_INT_SIZE = 0x00008,
89 MLX4_SLAVE_COMM_BASE = 0x0,
ddd8a6c1
EE
90 MLX4_COMM_PAGESIZE = 0x1000,
91 MLX4_CLOCK_SIZE = 0x00008
225c7b1f
RD
92};
93
225c7b1f 94enum {
3c439b55
JM
95 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
96 MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
97 MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
98 MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
0ec2c0f8 99 MLX4_MTT_ENTRY_PER_SEG = 8,
225c7b1f
RD
100};
101
225c7b1f
RD
102enum {
103 MLX4_NUM_PDS = 1 << 15
104};
105
106enum {
107 MLX4_CMPT_TYPE_QP = 0,
108 MLX4_CMPT_TYPE_SRQ = 1,
109 MLX4_CMPT_TYPE_CQ = 2,
110 MLX4_CMPT_TYPE_EQ = 3,
111 MLX4_CMPT_NUM_TYPE
112};
113
114enum {
115 MLX4_CMPT_SHIFT = 24,
116 MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
117};
118
b20e519a
SM
119enum mlx4_mpt_state {
120 MLX4_MPT_DISABLED = 0,
121 MLX4_MPT_EN_HW,
122 MLX4_MPT_EN_SW
623ed84b
JM
123};
124
125#define MLX4_COMM_TIME 10000
126enum {
127 MLX4_COMM_CMD_RESET,
128 MLX4_COMM_CMD_VHCR0,
129 MLX4_COMM_CMD_VHCR1,
130 MLX4_COMM_CMD_VHCR2,
131 MLX4_COMM_CMD_VHCR_EN,
132 MLX4_COMM_CMD_VHCR_POST,
133 MLX4_COMM_CMD_FLR = 254
134};
135
136/*The flag indicates that the slave should delay the RESET cmd*/
137#define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
138/*indicates how many retries will be done if we are in the middle of FLR*/
139#define NUM_OF_RESET_RETRIES 10
140#define SLEEP_TIME_IN_RESET (2 * 1000)
141enum mlx4_resource {
142 RES_QP,
143 RES_CQ,
144 RES_SRQ,
145 RES_XRCD,
146 RES_MPT,
147 RES_MTT,
148 RES_MAC,
149 RES_VLAN,
150 RES_EQ,
151 RES_COUNTER,
1b9c6b06 152 RES_FS_RULE,
623ed84b
JM
153 MLX4_NUM_OF_RESOURCE_TYPE
154};
155
156enum mlx4_alloc_mode {
157 RES_OP_RESERVE,
158 RES_OP_RESERVE_AND_MAP,
159 RES_OP_MAP_ICM,
160};
161
b8924951
JM
162enum mlx4_res_tracker_free_type {
163 RES_TR_FREE_ALL,
164 RES_TR_FREE_SLAVES_ONLY,
165 RES_TR_FREE_STRUCTS_ONLY,
166};
623ed84b
JM
167
168/*
169 *Virtual HCR structures.
170 * mlx4_vhcr is the sw representation, in machine endianess
171 *
172 * mlx4_vhcr_cmd is the formalized structure, the one that is passed
173 * to FW to go through communication channel.
174 * It is big endian, and has the same structure as the physical HCR
175 * used by command interface
176 */
177struct mlx4_vhcr {
178 u64 in_param;
179 u64 out_param;
180 u32 in_modifier;
181 u32 errno;
182 u16 op;
183 u16 token;
184 u8 op_modifier;
185 u8 e_bit;
186};
187
188struct mlx4_vhcr_cmd {
189 __be64 in_param;
190 __be32 in_modifier;
191 __be64 out_param;
192 __be16 token;
193 u16 reserved;
194 u8 status;
195 u8 flags;
196 __be16 opcode;
197};
198
199struct mlx4_cmd_info {
200 u16 opcode;
201 bool has_inbox;
202 bool has_outbox;
203 bool out_is_imm;
204 bool encode_slave_id;
205 int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
206 struct mlx4_cmd_mailbox *inbox);
207 int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
208 struct mlx4_cmd_mailbox *inbox,
209 struct mlx4_cmd_mailbox *outbox,
210 struct mlx4_cmd_info *cmd);
211};
212
225c7b1f
RD
213#ifdef CONFIG_MLX4_DEBUG
214extern int mlx4_debug_level;
7b0f5df4
RD
215#else /* CONFIG_MLX4_DEBUG */
216#define mlx4_debug_level (0)
217#endif /* CONFIG_MLX4_DEBUG */
225c7b1f
RD
218
219#define mlx4_dbg(mdev, format, arg...) \
0a645e80
JP
220do { \
221 if (mlx4_debug_level) \
222 dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
223} while (0)
225c7b1f 224
225c7b1f 225#define mlx4_err(mdev, format, arg...) \
0a645e80 226 dev_err(&mdev->pdev->dev, format, ##arg)
225c7b1f 227#define mlx4_info(mdev, format, arg...) \
0a645e80 228 dev_info(&mdev->pdev->dev, format, ##arg)
225c7b1f 229#define mlx4_warn(mdev, format, arg...) \
0a645e80 230 dev_warn(&mdev->pdev->dev, format, ##arg)
225c7b1f 231
0ec2c0f8 232extern int mlx4_log_num_mgm_entry_size;
2b8fb286 233extern int log_mtts_per_seg;
0ec2c0f8 234
623ed84b
JM
235#define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
236#define ALL_SLAVES 0xff
237
225c7b1f
RD
238struct mlx4_bitmap {
239 u32 last;
240 u32 top;
241 u32 max;
93fc9e1b 242 u32 reserved_top;
225c7b1f 243 u32 mask;
42d1e017 244 u32 avail;
225c7b1f
RD
245 spinlock_t lock;
246 unsigned long *table;
247};
248
249struct mlx4_buddy {
250 unsigned long **bits;
e4044cfc 251 unsigned int *num_free;
3de819e6 252 u32 max_order;
225c7b1f
RD
253 spinlock_t lock;
254};
255
256struct mlx4_icm;
257
258struct mlx4_icm_table {
259 u64 virt;
260 int num_icm;
3de819e6 261 u32 num_obj;
225c7b1f
RD
262 int obj_size;
263 int lowmem;
5b0bf5e2 264 int coherent;
225c7b1f
RD
265 struct mutex mutex;
266 struct mlx4_icm **icm;
267};
268
cc1ade94
SM
269#define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
270#define MLX4_MPT_FLAG_FREE (0x3UL << 28)
271#define MLX4_MPT_FLAG_MIO (1 << 17)
272#define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
273#define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
274#define MLX4_MPT_FLAG_REGION (1 << 8)
275
276#define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
277#define MLX4_MPT_PD_FLAG_RAE (1 << 28)
278#define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
279
280#define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
281
282#define MLX4_MPT_STATUS_SW 0xF0
283#define MLX4_MPT_STATUS_HW 0x00
284
c82e9aa0
EC
285/*
286 * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
287 */
288struct mlx4_mpt_entry {
289 __be32 flags;
290 __be32 qpn;
291 __be32 key;
292 __be32 pd_flags;
293 __be64 start;
294 __be64 length;
295 __be32 lkey;
296 __be32 win_cnt;
297 u8 reserved1[3];
298 u8 mtt_rep;
2b8fb286 299 __be64 mtt_addr;
c82e9aa0
EC
300 __be32 mtt_sz;
301 __be32 entity_size;
302 __be32 first_byte_offset;
303} __packed;
304
305/*
306 * Must be packed because start is 64 bits but only aligned to 32 bits.
307 */
308struct mlx4_eq_context {
309 __be32 flags;
310 u16 reserved1[3];
311 __be16 page_offset;
312 u8 log_eq_size;
313 u8 reserved2[4];
314 u8 eq_period;
315 u8 reserved3;
316 u8 eq_max_count;
317 u8 reserved4[3];
318 u8 intr;
319 u8 log_page_size;
320 u8 reserved5[2];
321 u8 mtt_base_addr_h;
322 __be32 mtt_base_addr_l;
323 u32 reserved6[2];
324 __be32 consumer_index;
325 __be32 producer_index;
326 u32 reserved7[4];
327};
328
329struct mlx4_cq_context {
330 __be32 flags;
331 u16 reserved1[3];
332 __be16 page_offset;
333 __be32 logsize_usrpage;
334 __be16 cq_period;
335 __be16 cq_max_count;
336 u8 reserved2[3];
337 u8 comp_eqn;
338 u8 log_page_size;
339 u8 reserved3[2];
340 u8 mtt_base_addr_h;
341 __be32 mtt_base_addr_l;
342 __be32 last_notified_index;
343 __be32 solicit_producer_index;
344 __be32 consumer_index;
345 __be32 producer_index;
346 u32 reserved4[2];
347 __be64 db_rec_addr;
348};
349
350struct mlx4_srq_context {
351 __be32 state_logsize_srqn;
352 u8 logstride;
353 u8 reserved1;
354 __be16 xrcd;
355 __be32 pg_offset_cqn;
356 u32 reserved2;
357 u8 log_page_size;
358 u8 reserved3[2];
359 u8 mtt_base_addr_h;
360 __be32 mtt_base_addr_l;
361 __be32 pd;
362 __be16 limit_watermark;
363 __be16 wqe_cnt;
364 u16 reserved4;
365 __be16 wqe_counter;
366 u32 reserved5;
367 __be64 db_rec_addr;
368};
369
225c7b1f
RD
370struct mlx4_eq {
371 struct mlx4_dev *dev;
372 void __iomem *doorbell;
373 int eqn;
374 u32 cons_index;
375 u16 irq;
376 u16 have_irq;
377 int nent;
378 struct mlx4_buf_list *page_list;
379 struct mlx4_mtt mtt;
380};
381
623ed84b
JM
382struct mlx4_slave_eqe {
383 u8 type;
384 u8 port;
385 u32 param;
386};
387
388struct mlx4_slave_event_eq_info {
803143fb 389 int eqn;
623ed84b 390 u16 token;
623ed84b
JM
391};
392
225c7b1f
RD
393struct mlx4_profile {
394 int num_qp;
395 int rdmarc_per_qp;
396 int num_srq;
397 int num_cq;
398 int num_mcg;
399 int num_mpt;
db5a7a65 400 unsigned num_mtt;
225c7b1f
RD
401};
402
403struct mlx4_fw {
404 u64 clr_int_base;
405 u64 catas_offset;
623ed84b 406 u64 comm_base;
ddd8a6c1 407 u64 clock_offset;
225c7b1f
RD
408 struct mlx4_icm *fw_icm;
409 struct mlx4_icm *aux_icm;
410 u32 catas_size;
411 u16 fw_pages;
412 u8 clr_int_bar;
413 u8 catas_bar;
623ed84b 414 u8 comm_bar;
ddd8a6c1 415 u8 clock_bar;
623ed84b
JM
416};
417
418struct mlx4_comm {
419 u32 slave_write;
420 u32 slave_read;
225c7b1f
RD
421};
422
ffe455ad
EE
423enum {
424 MLX4_MCAST_CONFIG = 0,
425 MLX4_MCAST_DISABLE = 1,
426 MLX4_MCAST_ENABLE = 2,
427};
428
623ed84b
JM
429#define VLAN_FLTR_SIZE 128
430
431struct mlx4_vlan_fltr {
432 __be32 entry[VLAN_FLTR_SIZE];
433};
434
ffe455ad
EE
435struct mlx4_mcast_entry {
436 struct list_head list;
437 u64 addr;
438};
439
b12d93d6
YP
440struct mlx4_promisc_qp {
441 struct list_head list;
442 u32 qpn;
443};
444
445struct mlx4_steer_index {
446 struct list_head list;
447 unsigned int index;
448 struct list_head duplicates;
449};
450
803143fb
MA
451#define MLX4_EVENT_TYPES_NUM 64
452
623ed84b
JM
453struct mlx4_slave_state {
454 u8 comm_toggle;
455 u8 last_cmd;
456 u8 init_port_mask;
457 bool active;
458 u8 function;
459 dma_addr_t vhcr_dma;
460 u16 mtu[MLX4_MAX_PORTS + 1];
461 __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
462 struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
463 struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
464 struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
803143fb
MA
465 /* event type to eq number lookup */
466 struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
623ed84b
JM
467 u16 eq_pi;
468 u16 eq_ci;
469 spinlock_t lock;
470 /*initialized via the kzalloc*/
471 u8 is_slave_going_down;
472 u32 cookie;
993c401e 473 enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
623ed84b
JM
474};
475
0eb62b93
RE
476#define MLX4_VGT 4095
477#define NO_INDX (-1)
478
479struct mlx4_vport_state {
480 u64 mac;
481 u16 default_vlan;
482 u8 default_qos;
483 u32 tx_rate;
484 bool spoofchk;
948e306d 485 u32 link_state;
0eb62b93
RE
486};
487
488struct mlx4_vf_admin_state {
489 struct mlx4_vport_state vport[MLX4_MAX_PORTS + 1];
490};
491
492struct mlx4_vport_oper_state {
493 struct mlx4_vport_state state;
494 int mac_idx;
495 int vlan_idx;
496};
497struct mlx4_vf_oper_state {
498 struct mlx4_vport_oper_state vport[MLX4_MAX_PORTS + 1];
499};
500
623ed84b
JM
501struct slave_list {
502 struct mutex mutex;
503 struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
504};
505
506struct mlx4_resource_tracker {
507 spinlock_t lock;
508 /* tree for each resources */
4af1c048 509 struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
623ed84b
JM
510 /* num_of_slave's lists, one per slave */
511 struct slave_list *slave_list;
512};
513
514#define SLAVE_EVENT_EQ_SIZE 128
515struct mlx4_slave_event_eq {
516 u32 eqn;
517 u32 cons;
518 u32 prod;
992e8e6e 519 spinlock_t event_lock;
623ed84b
JM
520 struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
521};
522
523struct mlx4_master_qp0_state {
524 int proxy_qp0_active;
525 int qp0_active;
526 int port_active;
527};
528
529struct mlx4_mfunc_master_ctx {
530 struct mlx4_slave_state *slave_state;
0eb62b93
RE
531 struct mlx4_vf_admin_state *vf_admin;
532 struct mlx4_vf_oper_state *vf_oper;
623ed84b
JM
533 struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
534 int init_port_ref[MLX4_MAX_PORTS + 1];
535 u16 max_mtu[MLX4_MAX_PORTS + 1];
536 int disable_mcast_ref[MLX4_MAX_PORTS + 1];
537 struct mlx4_resource_tracker res_tracker;
538 struct workqueue_struct *comm_wq;
539 struct work_struct comm_work;
540 struct work_struct slave_event_work;
541 struct work_struct slave_flr_event_work;
542 spinlock_t slave_state_lock;
f5311ac1 543 __be32 comm_arm_bit_vector[4];
623ed84b
JM
544 struct mlx4_eqe cmd_eqe;
545 struct mlx4_slave_event_eq slave_eq;
546 struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
547};
548
549struct mlx4_mfunc {
550 struct mlx4_comm __iomem *comm;
551 struct mlx4_vhcr_cmd *vhcr;
552 dma_addr_t vhcr_dma;
553
554 struct mlx4_mfunc_master_ctx master;
555};
556
225c7b1f
RD
557struct mlx4_cmd {
558 struct pci_pool *pool;
559 void __iomem *hcr;
560 struct mutex hcr_mutex;
f3d4c89e 561 struct mutex slave_cmd_mutex;
225c7b1f
RD
562 struct semaphore poll_sem;
563 struct semaphore event_sem;
564 int max_cmds;
565 spinlock_t context_lock;
566 int free_head;
567 struct mlx4_cmd_context *context;
568 u16 token_mask;
569 u8 use_events;
570 u8 toggle;
623ed84b 571 u8 comm_toggle;
225c7b1f
RD
572};
573
b01978ca
JM
574enum {
575 MLX4_VF_IMMED_VLAN_FLAG_VLAN = 1 << 0,
576 MLX4_VF_IMMED_VLAN_FLAG_QOS = 1 << 1,
577};
578struct mlx4_vf_immed_vlan_work {
579 struct work_struct work;
580 struct mlx4_priv *priv;
581 int flags;
582 int slave;
583 int vlan_ix;
584 int orig_vlan_ix;
585 u8 port;
586 u8 qos;
587 u16 vlan_id;
588 u16 orig_vlan_id;
589};
590
591
225c7b1f
RD
592struct mlx4_uar_table {
593 struct mlx4_bitmap bitmap;
594};
595
596struct mlx4_mr_table {
597 struct mlx4_bitmap mpt_bitmap;
598 struct mlx4_buddy mtt_buddy;
599 u64 mtt_base;
600 u64 mpt_base;
601 struct mlx4_icm_table mtt_table;
602 struct mlx4_icm_table dmpt_table;
603};
604
605struct mlx4_cq_table {
606 struct mlx4_bitmap bitmap;
607 spinlock_t lock;
608 struct radix_tree_root tree;
609 struct mlx4_icm_table table;
610 struct mlx4_icm_table cmpt_table;
611};
612
613struct mlx4_eq_table {
614 struct mlx4_bitmap bitmap;
b8dd786f 615 char *irq_names;
225c7b1f 616 void __iomem *clr_int;
b8dd786f 617 void __iomem **uar_map;
225c7b1f 618 u32 clr_mask;
b8dd786f 619 struct mlx4_eq *eq;
fa0681d2 620 struct mlx4_icm_table table;
225c7b1f
RD
621 struct mlx4_icm_table cmpt_table;
622 int have_irq;
623 u8 inta_pin;
624};
625
626struct mlx4_srq_table {
627 struct mlx4_bitmap bitmap;
628 spinlock_t lock;
629 struct radix_tree_root tree;
630 struct mlx4_icm_table table;
631 struct mlx4_icm_table cmpt_table;
632};
633
634struct mlx4_qp_table {
635 struct mlx4_bitmap bitmap;
636 u32 rdmarc_base;
637 int rdmarc_shift;
638 spinlock_t lock;
639 struct mlx4_icm_table qp_table;
640 struct mlx4_icm_table auxc_table;
641 struct mlx4_icm_table altc_table;
642 struct mlx4_icm_table rdmarc_table;
643 struct mlx4_icm_table cmpt_table;
644};
645
646struct mlx4_mcg_table {
647 struct mutex mutex;
648 struct mlx4_bitmap bitmap;
649 struct mlx4_icm_table table;
650};
651
652struct mlx4_catas_err {
653 u32 __iomem *map;
ee49bd93
JM
654 struct timer_list timer;
655 struct list_head list;
225c7b1f
RD
656};
657
2a2336f8
YP
658#define MLX4_MAX_MAC_NUM 128
659#define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
660
661struct mlx4_mac_table {
662 __be64 entries[MLX4_MAX_MAC_NUM];
663 int refs[MLX4_MAX_MAC_NUM];
664 struct mutex mutex;
665 int total;
666 int max;
667};
668
669#define MLX4_MAX_VLAN_NUM 128
670#define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
671
672struct mlx4_vlan_table {
673 __be32 entries[MLX4_MAX_VLAN_NUM];
674 int refs[MLX4_MAX_VLAN_NUM];
675 struct mutex mutex;
676 int total;
677 int max;
678};
679
ffe455ad
EE
680#define SET_PORT_GEN_ALL_VALID 0x7
681#define SET_PORT_PROMISC_SHIFT 31
682#define SET_PORT_MC_PROMISC_SHIFT 30
683
684enum {
685 MCAST_DIRECT_ONLY = 0,
686 MCAST_DIRECT = 1,
687 MCAST_DEFAULT = 2
688};
689
690
691struct mlx4_set_port_general_context {
692 u8 reserved[3];
693 u8 flags;
694 u16 reserved2;
695 __be16 mtu;
696 u8 pptx;
697 u8 pfctx;
698 u16 reserved3;
699 u8 pprx;
700 u8 pfcrx;
701 u16 reserved4;
702};
703
704struct mlx4_set_port_rqp_calc_context {
705 __be32 base_qpn;
706 u8 rererved;
707 u8 n_mac;
708 u8 n_vlan;
709 u8 n_prio;
710 u8 reserved2[3];
711 u8 mac_miss;
712 u8 intra_no_vlan;
713 u8 no_vlan;
714 u8 intra_vlan_miss;
715 u8 vlan_miss;
716 u8 reserved3[3];
717 u8 no_vlan_prio;
718 __be32 promisc;
719 __be32 mcast;
720};
721
2a2336f8
YP
722struct mlx4_port_info {
723 struct mlx4_dev *dev;
724 int port;
7ff93f8b
YP
725 char dev_name[16];
726 struct device_attribute port_attr;
727 enum mlx4_port_type tmp_type;
096335b3
OG
728 char dev_mtu_name[16];
729 struct device_attribute port_mtu_attr;
2a2336f8
YP
730 struct mlx4_mac_table mac_table;
731 struct mlx4_vlan_table vlan_table;
1679200f 732 int base_qpn;
2a2336f8
YP
733};
734
27bf91d6
YP
735struct mlx4_sense {
736 struct mlx4_dev *dev;
737 u8 do_sense_port[MLX4_MAX_PORTS + 1];
738 u8 sense_allowed[MLX4_MAX_PORTS + 1];
739 struct delayed_work sense_poll;
740};
741
0b7ca5a9
YP
742struct mlx4_msix_ctl {
743 u64 pool_bm;
730c41d5 744 struct mutex pool_lock;
0b7ca5a9
YP
745};
746
b12d93d6
YP
747struct mlx4_steer {
748 struct list_head promisc_qps[MLX4_NUM_STEERS];
749 struct list_head steer_entries[MLX4_NUM_STEERS];
b12d93d6
YP
750};
751
839f1243
RD
752enum {
753 MLX4_PCI_DEV_IS_VF = 1 << 0,
ca3e57a5 754 MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
839f1243
RD
755};
756
225c7b1f
RD
757struct mlx4_priv {
758 struct mlx4_dev dev;
759
760 struct list_head dev_list;
761 struct list_head ctx_list;
762 spinlock_t ctx_lock;
763
839f1243
RD
764 int pci_dev_data;
765
6296883c
YP
766 struct list_head pgdir_list;
767 struct mutex pgdir_mutex;
768
225c7b1f
RD
769 struct mlx4_fw fw;
770 struct mlx4_cmd cmd;
623ed84b 771 struct mlx4_mfunc mfunc;
225c7b1f
RD
772
773 struct mlx4_bitmap pd_bitmap;
012a8ff5 774 struct mlx4_bitmap xrcd_bitmap;
225c7b1f
RD
775 struct mlx4_uar_table uar_table;
776 struct mlx4_mr_table mr_table;
777 struct mlx4_cq_table cq_table;
778 struct mlx4_eq_table eq_table;
779 struct mlx4_srq_table srq_table;
780 struct mlx4_qp_table qp_table;
781 struct mlx4_mcg_table mcg_table;
f2a3f6a3 782 struct mlx4_bitmap counters_bitmap;
225c7b1f
RD
783
784 struct mlx4_catas_err catas_err;
785
786 void __iomem *clr_base;
787
788 struct mlx4_uar driver_uar;
789 void __iomem *kar;
2a2336f8 790 struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
27bf91d6 791 struct mlx4_sense sense;
7ff93f8b 792 struct mutex port_mutex;
0b7ca5a9 793 struct mlx4_msix_ctl msix_ctl;
b12d93d6 794 struct mlx4_steer *steer;
c1b43dca
EC
795 struct list_head bf_list;
796 struct mutex bf_mutex;
797 struct io_mapping *bf_mapping;
ddd8a6c1 798 void __iomem *clock_mapping;
ea51b377 799 int reserved_mtts;
0ff1fb65 800 int fs_hash_mode;
54679e14 801 u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
afa8fd1d 802 __be64 slave_node_guids[MLX4_MFUNC_MAX];
54679e14 803
225c7b1f
RD
804};
805
806static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
807{
808 return container_of(dev, struct mlx4_priv, dev);
809}
810
27bf91d6
YP
811#define MLX4_SENSE_RANGE (HZ * 3)
812
813extern struct workqueue_struct *mlx4_wq;
814
225c7b1f
RD
815u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
816void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
a3cdcbfa
YP
817u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
818void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
42d1e017 819u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
93fc9e1b
YP
820int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
821 u32 reserved_bot, u32 resetrved_top);
225c7b1f
RD
822void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
823
824int mlx4_reset(struct mlx4_dev *dev);
825
b8dd786f
YP
826int mlx4_alloc_eq_table(struct mlx4_dev *dev);
827void mlx4_free_eq_table(struct mlx4_dev *dev);
828
225c7b1f 829int mlx4_init_pd_table(struct mlx4_dev *dev);
012a8ff5 830int mlx4_init_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
831int mlx4_init_uar_table(struct mlx4_dev *dev);
832int mlx4_init_mr_table(struct mlx4_dev *dev);
833int mlx4_init_eq_table(struct mlx4_dev *dev);
834int mlx4_init_cq_table(struct mlx4_dev *dev);
835int mlx4_init_qp_table(struct mlx4_dev *dev);
836int mlx4_init_srq_table(struct mlx4_dev *dev);
837int mlx4_init_mcg_table(struct mlx4_dev *dev);
838
839void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
012a8ff5 840void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
225c7b1f
RD
841void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
842void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
843void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
844void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
845void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
846void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
847void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
c82e9aa0
EC
848int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
849void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
850int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
851void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
852int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
853void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
b20e519a
SM
854int __mlx4_mpt_reserve(struct mlx4_dev *dev);
855void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
856int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index);
857void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
c82e9aa0
EC
858u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
859void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
225c7b1f 860
623ed84b
JM
861int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
862 struct mlx4_vhcr *vhcr,
863 struct mlx4_cmd_mailbox *inbox,
864 struct mlx4_cmd_mailbox *outbox,
865 struct mlx4_cmd_info *cmd);
866int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
867 struct mlx4_vhcr *vhcr,
868 struct mlx4_cmd_mailbox *inbox,
869 struct mlx4_cmd_mailbox *outbox,
870 struct mlx4_cmd_info *cmd);
871int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
872 struct mlx4_vhcr *vhcr,
873 struct mlx4_cmd_mailbox *inbox,
874 struct mlx4_cmd_mailbox *outbox,
875 struct mlx4_cmd_info *cmd);
876int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
877 struct mlx4_vhcr *vhcr,
878 struct mlx4_cmd_mailbox *inbox,
879 struct mlx4_cmd_mailbox *outbox,
880 struct mlx4_cmd_info *cmd);
881int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
882 struct mlx4_vhcr *vhcr,
883 struct mlx4_cmd_mailbox *inbox,
884 struct mlx4_cmd_mailbox *outbox,
885 struct mlx4_cmd_info *cmd);
886int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
887 struct mlx4_vhcr *vhcr,
888 struct mlx4_cmd_mailbox *inbox,
889 struct mlx4_cmd_mailbox *outbox,
890 struct mlx4_cmd_info *cmd);
891int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
892 struct mlx4_vhcr *vhcr,
893 struct mlx4_cmd_mailbox *inbox,
894 struct mlx4_cmd_mailbox *outbox,
895 struct mlx4_cmd_info *cmd);
c82e9aa0
EC
896int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
897 int *base);
898void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
899int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
900void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
c82e9aa0
EC
901int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
902 int start_index, int npages, u64 *page_list);
ba062d52
JM
903int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
904void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
905int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
906void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
623ed84b 907
ee49bd93
JM
908void mlx4_start_catas_poll(struct mlx4_dev *dev);
909void mlx4_stop_catas_poll(struct mlx4_dev *dev);
27bf91d6 910void mlx4_catas_init(void);
ee49bd93 911int mlx4_restart_one(struct pci_dev *pdev);
225c7b1f
RD
912int mlx4_register_device(struct mlx4_dev *dev);
913void mlx4_unregister_device(struct mlx4_dev *dev);
00f5ce99
JM
914void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
915 unsigned long param);
225c7b1f
RD
916
917struct mlx4_dev_cap;
918struct mlx4_init_hca_param;
919
920u64 mlx4_make_profile(struct mlx4_dev *dev,
921 struct mlx4_profile *request,
922 struct mlx4_dev_cap *dev_cap,
923 struct mlx4_init_hca_param *init_hca);
623ed84b
JM
924void mlx4_master_comm_channel(struct work_struct *work);
925void mlx4_gen_slave_eqe(struct work_struct *work);
926void mlx4_master_handle_slave_flr(struct work_struct *work);
927
928int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
929 struct mlx4_vhcr *vhcr,
930 struct mlx4_cmd_mailbox *inbox,
931 struct mlx4_cmd_mailbox *outbox,
932 struct mlx4_cmd_info *cmd);
933int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
934 struct mlx4_vhcr *vhcr,
935 struct mlx4_cmd_mailbox *inbox,
936 struct mlx4_cmd_mailbox *outbox,
937 struct mlx4_cmd_info *cmd);
938int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
939 struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
940 struct mlx4_cmd_mailbox *outbox,
941 struct mlx4_cmd_info *cmd);
942int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
943 struct mlx4_vhcr *vhcr,
944 struct mlx4_cmd_mailbox *inbox,
945 struct mlx4_cmd_mailbox *outbox,
946 struct mlx4_cmd_info *cmd);
947int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
948 struct mlx4_vhcr *vhcr,
949 struct mlx4_cmd_mailbox *inbox,
950 struct mlx4_cmd_mailbox *outbox,
951 struct mlx4_cmd_info *cmd);
952int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
953 struct mlx4_vhcr *vhcr,
954 struct mlx4_cmd_mailbox *inbox,
955 struct mlx4_cmd_mailbox *outbox,
956 struct mlx4_cmd_info *cmd);
957int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
958 struct mlx4_vhcr *vhcr,
959 struct mlx4_cmd_mailbox *inbox,
960 struct mlx4_cmd_mailbox *outbox,
961 struct mlx4_cmd_info *cmd);
962int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
963 struct mlx4_vhcr *vhcr,
964 struct mlx4_cmd_mailbox *inbox,
965 struct mlx4_cmd_mailbox *outbox,
966 struct mlx4_cmd_info *cmd);
967int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
968 struct mlx4_vhcr *vhcr,
969 struct mlx4_cmd_mailbox *inbox,
970 struct mlx4_cmd_mailbox *outbox,
971 struct mlx4_cmd_info *cmd);
972int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
973 struct mlx4_vhcr *vhcr,
974 struct mlx4_cmd_mailbox *inbox,
975 struct mlx4_cmd_mailbox *outbox,
976 struct mlx4_cmd_info *cmd);
977int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
978 struct mlx4_vhcr *vhcr,
979 struct mlx4_cmd_mailbox *inbox,
980 struct mlx4_cmd_mailbox *outbox,
981 struct mlx4_cmd_info *cmd);
982int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
983 struct mlx4_vhcr *vhcr,
984 struct mlx4_cmd_mailbox *inbox,
985 struct mlx4_cmd_mailbox *outbox,
986 struct mlx4_cmd_info *cmd);
987int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
988 struct mlx4_vhcr *vhcr,
989 struct mlx4_cmd_mailbox *inbox,
990 struct mlx4_cmd_mailbox *outbox,
991 struct mlx4_cmd_info *cmd);
992int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
993 struct mlx4_vhcr *vhcr,
994 struct mlx4_cmd_mailbox *inbox,
995 struct mlx4_cmd_mailbox *outbox,
996 struct mlx4_cmd_info *cmd);
997int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
998 struct mlx4_vhcr *vhcr,
999 struct mlx4_cmd_mailbox *inbox,
1000 struct mlx4_cmd_mailbox *outbox,
1001 struct mlx4_cmd_info *cmd);
1002int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1003 struct mlx4_vhcr *vhcr,
1004 struct mlx4_cmd_mailbox *inbox,
1005 struct mlx4_cmd_mailbox *outbox,
1006 struct mlx4_cmd_info *cmd);
54679e14
JM
1007int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1008 struct mlx4_vhcr *vhcr,
1009 struct mlx4_cmd_mailbox *inbox,
1010 struct mlx4_cmd_mailbox *outbox,
1011 struct mlx4_cmd_info *cmd);
623ed84b
JM
1012int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
1013 struct mlx4_vhcr *vhcr,
1014 struct mlx4_cmd_mailbox *inbox,
1015 struct mlx4_cmd_mailbox *outbox,
1016 struct mlx4_cmd_info *cmd);
54679e14
JM
1017int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1018 struct mlx4_vhcr *vhcr,
1019 struct mlx4_cmd_mailbox *inbox,
1020 struct mlx4_cmd_mailbox *outbox,
1021 struct mlx4_cmd_info *cmd);
1022int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1023 struct mlx4_vhcr *vhcr,
1024 struct mlx4_cmd_mailbox *inbox,
1025 struct mlx4_cmd_mailbox *outbox,
1026 struct mlx4_cmd_info *cmd);
1027int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1028 struct mlx4_vhcr *vhcr,
1029 struct mlx4_cmd_mailbox *inbox,
1030 struct mlx4_cmd_mailbox *outbox,
1031 struct mlx4_cmd_info *cmd);
1032int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
1033 struct mlx4_vhcr *vhcr,
1034 struct mlx4_cmd_mailbox *inbox,
1035 struct mlx4_cmd_mailbox *outbox,
1036 struct mlx4_cmd_info *cmd);
1037int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1038 struct mlx4_vhcr *vhcr,
1039 struct mlx4_cmd_mailbox *inbox,
1040 struct mlx4_cmd_mailbox *outbox,
1041 struct mlx4_cmd_info *cmd);
1042int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1043 struct mlx4_vhcr *vhcr,
1044 struct mlx4_cmd_mailbox *inbox,
1045 struct mlx4_cmd_mailbox *outbox,
1046 struct mlx4_cmd_info *cmd);
1047int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1048 struct mlx4_vhcr *vhcr,
1049 struct mlx4_cmd_mailbox *inbox,
1050 struct mlx4_cmd_mailbox *outbox,
1051 struct mlx4_cmd_info *cmd);
623ed84b
JM
1052int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
1053 struct mlx4_vhcr *vhcr,
1054 struct mlx4_cmd_mailbox *inbox,
1055 struct mlx4_cmd_mailbox *outbox,
1056 struct mlx4_cmd_info *cmd);
54679e14
JM
1057int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
1058 struct mlx4_vhcr *vhcr,
1059 struct mlx4_cmd_mailbox *inbox,
1060 struct mlx4_cmd_mailbox *outbox,
1061 struct mlx4_cmd_info *cmd);
623ed84b
JM
1062
1063int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
225c7b1f 1064
225c7b1f
RD
1065int mlx4_cmd_init(struct mlx4_dev *dev);
1066void mlx4_cmd_cleanup(struct mlx4_dev *dev);
ab9c17a0
JM
1067int mlx4_multi_func_init(struct mlx4_dev *dev);
1068void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
225c7b1f
RD
1069void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
1070int mlx4_cmd_use_events(struct mlx4_dev *dev);
1071void mlx4_cmd_use_polling(struct mlx4_dev *dev);
1072
ab9c17a0
JM
1073int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
1074 unsigned long timeout);
1075
225c7b1f
RD
1076void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
1077void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
1078
1079void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
1080
1081void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
1082
1083void mlx4_handle_catas_err(struct mlx4_dev *dev);
1084
ab6dc30d
YP
1085int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
1086 enum mlx4_port_type *type);
27bf91d6
YP
1087void mlx4_do_sense_ports(struct mlx4_dev *dev,
1088 enum mlx4_port_type *stype,
1089 enum mlx4_port_type *defaults);
1090void mlx4_start_sense(struct mlx4_dev *dev);
1091void mlx4_stop_sense(struct mlx4_dev *dev);
1092void mlx4_sense_init(struct mlx4_dev *dev);
1093int mlx4_check_port_params(struct mlx4_dev *dev,
1094 enum mlx4_port_type *port_type);
1095int mlx4_change_port_types(struct mlx4_dev *dev,
1096 enum mlx4_port_type *port_types);
1097
2a2336f8
YP
1098void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
1099void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
3f7fb021
RE
1100void __mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
1101int __mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2a2336f8 1102
6634961c 1103int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
623ed84b
JM
1104/* resource tracker functions*/
1105int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
1106 enum mlx4_resource resource_type,
aa1ec3dd 1107 u64 resource_id, int *slave);
623ed84b
JM
1108void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
1109int mlx4_init_resource_tracker(struct mlx4_dev *dev);
1110
b8924951
JM
1111void mlx4_free_resource_tracker(struct mlx4_dev *dev,
1112 enum mlx4_res_tracker_free_type type);
623ed84b 1113
b91cb3eb
JM
1114int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1115 struct mlx4_vhcr *vhcr,
1116 struct mlx4_cmd_mailbox *inbox,
1117 struct mlx4_cmd_mailbox *outbox,
1118 struct mlx4_cmd_info *cmd);
623ed84b
JM
1119int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
1120 struct mlx4_vhcr *vhcr,
1121 struct mlx4_cmd_mailbox *inbox,
1122 struct mlx4_cmd_mailbox *outbox,
1123 struct mlx4_cmd_info *cmd);
1124int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1125 struct mlx4_vhcr *vhcr,
1126 struct mlx4_cmd_mailbox *inbox,
1127 struct mlx4_cmd_mailbox *outbox,
1128 struct mlx4_cmd_info *cmd);
1129int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1130 struct mlx4_vhcr *vhcr,
1131 struct mlx4_cmd_mailbox *inbox,
1132 struct mlx4_cmd_mailbox *outbox,
1133 struct mlx4_cmd_info *cmd);
b91cb3eb
JM
1134int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1135 struct mlx4_vhcr *vhcr,
1136 struct mlx4_cmd_mailbox *inbox,
1137 struct mlx4_cmd_mailbox *outbox,
1138 struct mlx4_cmd_info *cmd);
623ed84b
JM
1139int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1140 struct mlx4_vhcr *vhcr,
1141 struct mlx4_cmd_mailbox *inbox,
1142 struct mlx4_cmd_mailbox *outbox,
1143 struct mlx4_cmd_info *cmd);
9a5aa622 1144int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
7ff93f8b 1145
6634961c
JM
1146int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1147 int *gid_tbl_len, int *pkey_tbl_len);
623ed84b
JM
1148
1149int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1150 struct mlx4_vhcr *vhcr,
1151 struct mlx4_cmd_mailbox *inbox,
1152 struct mlx4_cmd_mailbox *outbox,
1153 struct mlx4_cmd_info *cmd);
1154
1155int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1156 struct mlx4_vhcr *vhcr,
1157 struct mlx4_cmd_mailbox *inbox,
1158 struct mlx4_cmd_mailbox *outbox,
1159 struct mlx4_cmd_info *cmd);
b12d93d6
YP
1160int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1161 enum mlx4_protocol prot, enum mlx4_steer_type steer);
1162int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1163 int block_mcast_loopback, enum mlx4_protocol prot,
1164 enum mlx4_steer_type steer);
fd91c49f
HHZ
1165int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1166 u8 gid[16], u8 port,
1167 int block_mcast_loopback,
1168 enum mlx4_protocol prot, u64 *reg_id);
623ed84b
JM
1169int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1170 struct mlx4_vhcr *vhcr,
1171 struct mlx4_cmd_mailbox *inbox,
1172 struct mlx4_cmd_mailbox *outbox,
1173 struct mlx4_cmd_info *cmd);
1174int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1175 struct mlx4_vhcr *vhcr,
1176 struct mlx4_cmd_mailbox *inbox,
1177 struct mlx4_cmd_mailbox *outbox,
1178 struct mlx4_cmd_info *cmd);
1179int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
1180 int port, void *buf);
1181int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
1182 struct mlx4_cmd_mailbox *outbox);
1183int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
1184 struct mlx4_vhcr *vhcr,
1185 struct mlx4_cmd_mailbox *inbox,
1186 struct mlx4_cmd_mailbox *outbox,
1187 struct mlx4_cmd_info *cmd);
1188int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
1189 struct mlx4_vhcr *vhcr,
1190 struct mlx4_cmd_mailbox *inbox,
1191 struct mlx4_cmd_mailbox *outbox,
1192 struct mlx4_cmd_info *cmd);
1193int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
1194 struct mlx4_vhcr *vhcr,
1195 struct mlx4_cmd_mailbox *inbox,
1196 struct mlx4_cmd_mailbox *outbox,
1197 struct mlx4_cmd_info *cmd);
8fcfb4db
HHZ
1198int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1199 struct mlx4_vhcr *vhcr,
1200 struct mlx4_cmd_mailbox *inbox,
1201 struct mlx4_cmd_mailbox *outbox,
1202 struct mlx4_cmd_info *cmd);
1203int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
1204 struct mlx4_vhcr *vhcr,
1205 struct mlx4_cmd_mailbox *inbox,
1206 struct mlx4_cmd_mailbox *outbox,
1207 struct mlx4_cmd_info *cmd);
f5311ac1 1208
0ec2c0f8
EE
1209int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
1210int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
1211
5cc914f1
MA
1212static inline void set_param_l(u64 *arg, u32 val)
1213{
e7dbeba8 1214 *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
5cc914f1
MA
1215}
1216
1217static inline void set_param_h(u64 *arg, u32 val)
1218{
1219 *arg = (*arg & 0xffffffff) | ((u64) val << 32);
1220}
1221
1222static inline u32 get_param_l(u64 *arg)
1223{
1224 return (u32) (*arg & 0xffffffff);
1225}
1226
1227static inline u32 get_param_h(u64 *arg)
1228{
1229 return (u32)(*arg >> 32);
1230}
1231
c82e9aa0
EC
1232static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
1233{
1234 return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
1235}
1236
f5311ac1
JM
1237#define NOT_MASKED_PD_BITS 17
1238
b01978ca
JM
1239void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work);
1240
225c7b1f 1241#endif /* MLX4_H */