]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx4/mr.c
net/mlx4_core: Correcly update the mtt's offset in the MR re-reg flow
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx4 / mr.c
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004 Topspin Communications. All rights reserved.
51a379d0 3 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
4 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
225c7b1f 35#include <linux/errno.h>
ee40fa06 36#include <linux/export.h>
5a0e3ad6 37#include <linux/slab.h>
ea51b377 38#include <linux/kernel.h>
89dd86db 39#include <linux/vmalloc.h>
225c7b1f
RD
40
41#include <linux/mlx4/cmd.h>
42
43#include "mlx4.h"
44#include "icm.h"
45
225c7b1f
RD
46static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
47{
48 int o;
49 int m;
50 u32 seg;
51
52 spin_lock(&buddy->lock);
53
e4044cfc
RD
54 for (o = order; o <= buddy->max_order; ++o)
55 if (buddy->num_free[o]) {
56 m = 1 << (buddy->max_order - o);
57 seg = find_first_bit(buddy->bits[o], m);
58 if (seg < m)
59 goto found;
60 }
225c7b1f
RD
61
62 spin_unlock(&buddy->lock);
63 return -1;
64
65 found:
66 clear_bit(seg, buddy->bits[o]);
e4044cfc 67 --buddy->num_free[o];
225c7b1f
RD
68
69 while (o > order) {
70 --o;
71 seg <<= 1;
72 set_bit(seg ^ 1, buddy->bits[o]);
e4044cfc 73 ++buddy->num_free[o];
225c7b1f
RD
74 }
75
76 spin_unlock(&buddy->lock);
77
78 seg <<= order;
79
80 return seg;
81}
82
83static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
84{
85 seg >>= order;
86
87 spin_lock(&buddy->lock);
88
89 while (test_bit(seg ^ 1, buddy->bits[order])) {
90 clear_bit(seg ^ 1, buddy->bits[order]);
e4044cfc 91 --buddy->num_free[order];
225c7b1f
RD
92 seg >>= 1;
93 ++order;
94 }
95
96 set_bit(seg, buddy->bits[order]);
e4044cfc 97 ++buddy->num_free[order];
225c7b1f
RD
98
99 spin_unlock(&buddy->lock);
100}
101
e8f9b2ed 102static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
225c7b1f
RD
103{
104 int i, s;
105
106 buddy->max_order = max_order;
107 spin_lock_init(&buddy->lock);
108
96f17d59 109 buddy->bits = kcalloc(buddy->max_order + 1, sizeof (long *),
225c7b1f 110 GFP_KERNEL);
a8312755 111 buddy->num_free = kcalloc((buddy->max_order + 1), sizeof *buddy->num_free,
e4044cfc
RD
112 GFP_KERNEL);
113 if (!buddy->bits || !buddy->num_free)
225c7b1f
RD
114 goto err_out;
115
116 for (i = 0; i <= buddy->max_order; ++i) {
117 s = BITS_TO_LONGS(1 << (buddy->max_order - i));
96f17d59 118 buddy->bits[i] = kcalloc(s, sizeof (long), GFP_KERNEL | __GFP_NOWARN);
89dd86db 119 if (!buddy->bits[i]) {
96f17d59 120 buddy->bits[i] = vzalloc(s * sizeof(long));
89dd86db
YH
121 if (!buddy->bits[i])
122 goto err_out_free;
123 }
225c7b1f
RD
124 }
125
126 set_bit(0, buddy->bits[buddy->max_order]);
e4044cfc 127 buddy->num_free[buddy->max_order] = 1;
225c7b1f
RD
128
129 return 0;
130
131err_out_free:
132 for (i = 0; i <= buddy->max_order; ++i)
914efb02 133 kvfree(buddy->bits[i]);
225c7b1f 134
e4044cfc 135err_out:
225c7b1f 136 kfree(buddy->bits);
e4044cfc 137 kfree(buddy->num_free);
225c7b1f 138
225c7b1f
RD
139 return -ENOMEM;
140}
141
142static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
143{
144 int i;
145
146 for (i = 0; i <= buddy->max_order; ++i)
914efb02 147 kvfree(buddy->bits[i]);
225c7b1f
RD
148
149 kfree(buddy->bits);
e4044cfc 150 kfree(buddy->num_free);
225c7b1f
RD
151}
152
c82e9aa0 153u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
225c7b1f
RD
154{
155 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
156 u32 seg;
2b8fb286
MA
157 int seg_order;
158 u32 offset;
225c7b1f 159
2b8fb286
MA
160 seg_order = max_t(int, order - log_mtts_per_seg, 0);
161
162 seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
225c7b1f
RD
163 if (seg == -1)
164 return -1;
165
2b8fb286
MA
166 offset = seg * (1 << log_mtts_per_seg);
167
168 if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
169 offset + (1 << order) - 1)) {
170 mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
225c7b1f
RD
171 return -1;
172 }
173
2b8fb286 174 return offset;
225c7b1f
RD
175}
176
ea51b377
JM
177static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
178{
e7dbeba8 179 u64 in_param = 0;
ea51b377
JM
180 u64 out_param;
181 int err;
182
183 if (mlx4_is_mfunc(dev)) {
184 set_param_l(&in_param, order);
185 err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
186 RES_OP_RESERVE_AND_MAP,
187 MLX4_CMD_ALLOC_RES,
188 MLX4_CMD_TIME_CLASS_A,
189 MLX4_CMD_WRAPPED);
190 if (err)
191 return -1;
192 return get_param_l(&out_param);
193 }
194 return __mlx4_alloc_mtt_range(dev, order);
195}
196
225c7b1f
RD
197int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
198 struct mlx4_mtt *mtt)
199{
200 int i;
201
202 if (!npages) {
203 mtt->order = -1;
204 mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
205 return 0;
206 } else
207 mtt->page_shift = page_shift;
208
2b8fb286 209 for (mtt->order = 0, i = 1; i < npages; i <<= 1)
225c7b1f
RD
210 ++mtt->order;
211
2b8fb286
MA
212 mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
213 if (mtt->offset == -1)
225c7b1f
RD
214 return -ENOMEM;
215
216 return 0;
217}
218EXPORT_SYMBOL_GPL(mlx4_mtt_init);
219
2b8fb286 220void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
225c7b1f 221{
2b8fb286
MA
222 u32 first_seg;
223 int seg_order;
225c7b1f
RD
224 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
225
2b8fb286
MA
226 seg_order = max_t(int, order - log_mtts_per_seg, 0);
227 first_seg = offset / (1 << log_mtts_per_seg);
228
229 mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
1e27ca69
MA
230 mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
231 offset + (1 << order) - 1);
ea51b377
JM
232}
233
2b8fb286 234static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
ea51b377 235{
e7dbeba8 236 u64 in_param = 0;
ea51b377
JM
237 int err;
238
239 if (mlx4_is_mfunc(dev)) {
2b8fb286 240 set_param_l(&in_param, offset);
ea51b377
JM
241 set_param_h(&in_param, order);
242 err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
243 MLX4_CMD_FREE_RES,
244 MLX4_CMD_TIME_CLASS_A,
245 MLX4_CMD_WRAPPED);
246 if (err)
1a91de28
JP
247 mlx4_warn(dev, "Failed to free mtt range at:%d order:%d\n",
248 offset, order);
ea51b377
JM
249 return;
250 }
2b8fb286 251 __mlx4_free_mtt_range(dev, offset, order);
ea51b377
JM
252}
253
254void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
255{
225c7b1f
RD
256 if (mtt->order < 0)
257 return;
258
2b8fb286 259 mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
225c7b1f
RD
260}
261EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
262
263u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
264{
2b8fb286 265 return (u64) mtt->offset * dev->caps.mtt_entry_sz;
225c7b1f
RD
266}
267EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
268
269static u32 hw_index_to_key(u32 ind)
270{
271 return (ind >> 24) | (ind << 8);
272}
273
274static u32 key_to_hw_index(u32 key)
275{
276 return (key << 24) | (key >> 8);
277}
278
279static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
280 int mpt_index)
281{
eb41049f 282 return mlx4_cmd(dev, mailbox->dma, mpt_index,
ea51b377
JM
283 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
284 MLX4_CMD_WRAPPED);
225c7b1f
RD
285}
286
287static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
288 int mpt_index)
289{
290 return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
f9baff50
JM
291 !mailbox, MLX4_CMD_HW2SW_MPT,
292 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
225c7b1f
RD
293}
294
4ff0acca 295/* Must protect against concurrent access */
e630664c
MB
296int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
297 struct mlx4_mpt_entry ***mpt_entry)
298{
299 int err;
300 int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
301 struct mlx4_cmd_mailbox *mailbox = NULL;
302
e630664c
MB
303 if (mmr->enabled != MLX4_MPT_EN_HW)
304 return -EINVAL;
305
306 err = mlx4_HW2SW_MPT(dev, NULL, key);
e630664c
MB
307 if (err) {
308 mlx4_warn(dev, "HW2SW_MPT failed (%d).", err);
309 mlx4_warn(dev, "Most likely the MR has MWs bound to it.\n");
310 return err;
311 }
312
313 mmr->enabled = MLX4_MPT_EN_SW;
314
315 if (!mlx4_is_mfunc(dev)) {
316 **mpt_entry = mlx4_table_find(
317 &mlx4_priv(dev)->mr_table.dmpt_table,
318 key, NULL);
319 } else {
320 mailbox = mlx4_alloc_cmd_mailbox(dev);
321 if (IS_ERR_OR_NULL(mailbox))
322 return PTR_ERR(mailbox);
323
324 err = mlx4_cmd_box(dev, 0, mailbox->dma, key,
325 0, MLX4_CMD_QUERY_MPT,
326 MLX4_CMD_TIME_CLASS_B,
327 MLX4_CMD_WRAPPED);
e630664c
MB
328 if (err)
329 goto free_mailbox;
330
331 *mpt_entry = (struct mlx4_mpt_entry **)&mailbox->buf;
332 }
333
334 if (!(*mpt_entry) || !(**mpt_entry)) {
335 err = -ENOMEM;
336 goto free_mailbox;
337 }
338
339 return 0;
340
341free_mailbox:
342 mlx4_free_cmd_mailbox(dev, mailbox);
343 return err;
344}
345EXPORT_SYMBOL_GPL(mlx4_mr_hw_get_mpt);
346
347int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
348 struct mlx4_mpt_entry **mpt_entry)
349{
350 int err;
351
352 if (!mlx4_is_mfunc(dev)) {
353 /* Make sure any changes to this entry are flushed */
354 wmb();
355
356 *(u8 *)(*mpt_entry) = MLX4_MPT_STATUS_HW;
357
358 /* Make sure the new status is written */
359 wmb();
360
361 err = mlx4_SYNC_TPT(dev);
362 } else {
363 int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
364
365 struct mlx4_cmd_mailbox *mailbox =
366 container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
367 buf);
368
369 err = mlx4_SW2HW_MPT(dev, mailbox, key);
370 }
371
4ff0acca
MB
372 if (!err) {
373 mmr->pd = be32_to_cpu((*mpt_entry)->pd_flags) & MLX4_MPT_PD_MASK;
e630664c 374 mmr->enabled = MLX4_MPT_EN_HW;
4ff0acca 375 }
e630664c
MB
376 return err;
377}
378EXPORT_SYMBOL_GPL(mlx4_mr_hw_write_mpt);
379
380void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
381 struct mlx4_mpt_entry **mpt_entry)
382{
383 if (mlx4_is_mfunc(dev)) {
384 struct mlx4_cmd_mailbox *mailbox =
385 container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
386 buf);
387 mlx4_free_cmd_mailbox(dev, mailbox);
388 }
389}
390EXPORT_SYMBOL_GPL(mlx4_mr_hw_put_mpt);
391
392int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
393 u32 pdn)
394{
4ff0acca 395 u32 pd_flags = be32_to_cpu(mpt_entry->pd_flags) & ~MLX4_MPT_PD_MASK;
e630664c
MB
396 /* The wrapper function will put the slave's id here */
397 if (mlx4_is_mfunc(dev))
398 pd_flags &= ~MLX4_MPT_PD_VF_MASK;
4ff0acca
MB
399
400 mpt_entry->pd_flags = cpu_to_be32(pd_flags |
e630664c
MB
401 (pdn & MLX4_MPT_PD_MASK)
402 | MLX4_MPT_PD_FLAG_EN_INV);
403 return 0;
404}
405EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_pd);
406
407int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
408 struct mlx4_mpt_entry *mpt_entry,
409 u32 access)
410{
411 u32 flags = (be32_to_cpu(mpt_entry->flags) & ~MLX4_PERM_MASK) |
412 (access & MLX4_PERM_MASK);
413
414 mpt_entry->flags = cpu_to_be32(flags);
415 return 0;
416}
417EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_access);
418
66431a7d 419static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
ea51b377
JM
420 u64 iova, u64 size, u32 access, int npages,
421 int page_shift, struct mlx4_mr *mr)
422{
225c7b1f
RD
423 mr->iova = iova;
424 mr->size = size;
425 mr->pd = pd;
426 mr->access = access;
b20e519a 427 mr->enabled = MLX4_MPT_DISABLED;
ea51b377
JM
428 mr->key = hw_index_to_key(mridx);
429
430 return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
431}
ea51b377
JM
432
433static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
434 struct mlx4_cmd_mailbox *mailbox,
435 int num_entries)
436{
437 return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
438 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
439}
440
b20e519a 441int __mlx4_mpt_reserve(struct mlx4_dev *dev)
ea51b377
JM
442{
443 struct mlx4_priv *priv = mlx4_priv(dev);
444
445 return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
446}
225c7b1f 447
b20e519a 448static int mlx4_mpt_reserve(struct mlx4_dev *dev)
ea51b377
JM
449{
450 u64 out_param;
451
452 if (mlx4_is_mfunc(dev)) {
453 if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
454 MLX4_CMD_ALLOC_RES,
455 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
456 return -1;
457 return get_param_l(&out_param);
458 }
b20e519a 459 return __mlx4_mpt_reserve(dev);
ea51b377
JM
460}
461
b20e519a 462void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
ea51b377
JM
463{
464 struct mlx4_priv *priv = mlx4_priv(dev);
465
7c6d74d2 466 mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index, MLX4_NO_RR);
ea51b377
JM
467}
468
b20e519a 469static void mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
ea51b377 470{
e7dbeba8 471 u64 in_param = 0;
ea51b377
JM
472
473 if (mlx4_is_mfunc(dev)) {
474 set_param_l(&in_param, index);
475 if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
476 MLX4_CMD_FREE_RES,
477 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
478 mlx4_warn(dev, "Failed to release mr index:%d\n",
479 index);
480 return;
481 }
b20e519a 482 __mlx4_mpt_release(dev, index);
ea51b377
JM
483}
484
40f2287b 485int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp)
ea51b377
JM
486{
487 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
488
40f2287b 489 return mlx4_table_get(dev, &mr_table->dmpt_table, index, gfp);
ea51b377
JM
490}
491
40f2287b 492static int mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp)
ea51b377 493{
e7dbeba8 494 u64 param = 0;
ea51b377
JM
495
496 if (mlx4_is_mfunc(dev)) {
497 set_param_l(&param, index);
498 return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
499 MLX4_CMD_ALLOC_RES,
500 MLX4_CMD_TIME_CLASS_A,
501 MLX4_CMD_WRAPPED);
502 }
40f2287b 503 return __mlx4_mpt_alloc_icm(dev, index, gfp);
ea51b377
JM
504}
505
b20e519a 506void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
ea51b377
JM
507{
508 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
509
510 mlx4_table_put(dev, &mr_table->dmpt_table, index);
511}
512
b20e519a 513static void mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
ea51b377 514{
e7dbeba8 515 u64 in_param = 0;
ea51b377
JM
516
517 if (mlx4_is_mfunc(dev)) {
518 set_param_l(&in_param, index);
519 if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
520 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
521 MLX4_CMD_WRAPPED))
522 mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
523 index);
524 return;
525 }
b20e519a 526 return __mlx4_mpt_free_icm(dev, index);
ea51b377
JM
527}
528
529int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
530 int npages, int page_shift, struct mlx4_mr *mr)
531{
532 u32 index;
533 int err;
534
b20e519a 535 index = mlx4_mpt_reserve(dev);
ea51b377
JM
536 if (index == -1)
537 return -ENOMEM;
538
539 err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
540 access, npages, page_shift, mr);
225c7b1f 541 if (err)
b20e519a 542 mlx4_mpt_release(dev, index);
225c7b1f 543
225c7b1f
RD
544 return err;
545}
546EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
547
61083720 548static int mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
225c7b1f 549{
225c7b1f
RD
550 int err;
551
b20e519a 552 if (mr->enabled == MLX4_MPT_EN_HW) {
225c7b1f
RD
553 err = mlx4_HW2SW_MPT(dev, NULL,
554 key_to_hw_index(mr->key) &
555 (dev->caps.num_mpts - 1));
61083720 556 if (err) {
1a91de28
JP
557 mlx4_warn(dev, "HW2SW_MPT failed (%d), MR has MWs bound to it\n",
558 err);
61083720
SM
559 return err;
560 }
225c7b1f 561
b20e519a 562 mr->enabled = MLX4_MPT_EN_SW;
ea51b377 563 }
225c7b1f 564 mlx4_mtt_cleanup(dev, &mr->mtt);
61083720
SM
565
566 return 0;
ea51b377 567}
ea51b377 568
61083720 569int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
ea51b377 570{
61083720
SM
571 int ret;
572
573 ret = mlx4_mr_free_reserved(dev, mr);
574 if (ret)
575 return ret;
ea51b377 576 if (mr->enabled)
b20e519a
SM
577 mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
578 mlx4_mpt_release(dev, key_to_hw_index(mr->key));
61083720
SM
579
580 return 0;
225c7b1f
RD
581}
582EXPORT_SYMBOL_GPL(mlx4_mr_free);
583
e630664c
MB
584void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr)
585{
586 mlx4_mtt_cleanup(dev, &mr->mtt);
a51e0df4 587 mr->mtt.order = -1;
e630664c
MB
588}
589EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_cleanup);
590
591int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
592 u64 iova, u64 size, int npages,
593 int page_shift, struct mlx4_mpt_entry *mpt_entry)
594{
595 int err;
596
e630664c
MB
597 err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
598 if (err)
599 return err;
600
a51e0df4
MG
601 mpt_entry->start = cpu_to_be64(mr->iova);
602 mpt_entry->length = cpu_to_be64(mr->size);
603 mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
604
4ff0acca
MB
605 mpt_entry->pd_flags &= cpu_to_be32(MLX4_MPT_PD_MASK |
606 MLX4_MPT_PD_FLAG_EN_INV);
607 mpt_entry->flags &= cpu_to_be32(MLX4_MPT_FLAG_FREE |
608 MLX4_MPT_FLAG_SW_OWNS);
e630664c
MB
609 if (mr->mtt.order < 0) {
610 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
611 mpt_entry->mtt_addr = 0;
612 } else {
613 mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
614 &mr->mtt));
615 if (mr->mtt.page_shift == 0)
616 mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
617 }
4ff0acca
MB
618 if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
619 /* fast register MR in free state */
620 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
621 mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
622 MLX4_MPT_PD_FLAG_RAE);
623 } else {
624 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
625 }
e630664c
MB
626 mr->enabled = MLX4_MPT_EN_SW;
627
628 return 0;
629}
630EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_write);
631
225c7b1f
RD
632int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
633{
225c7b1f
RD
634 struct mlx4_cmd_mailbox *mailbox;
635 struct mlx4_mpt_entry *mpt_entry;
636 int err;
637
40f2287b 638 err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mr->key), GFP_KERNEL);
225c7b1f
RD
639 if (err)
640 return err;
641
642 mailbox = mlx4_alloc_cmd_mailbox(dev);
643 if (IS_ERR(mailbox)) {
644 err = PTR_ERR(mailbox);
645 goto err_table;
646 }
647 mpt_entry = mailbox->buf;
95d04f07 648 mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
225c7b1f
RD
649 MLX4_MPT_FLAG_REGION |
650 mr->access);
225c7b1f
RD
651
652 mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
95d04f07 653 mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
225c7b1f
RD
654 mpt_entry->start = cpu_to_be64(mr->iova);
655 mpt_entry->length = cpu_to_be64(mr->size);
656 mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
95d04f07 657
b2d9308a
JM
658 if (mr->mtt.order < 0) {
659 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
2b8fb286 660 mpt_entry->mtt_addr = 0;
95d04f07 661 } else {
2b8fb286
MA
662 mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
663 &mr->mtt));
95d04f07
RD
664 }
665
666 if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
667 /* fast register MR in free state */
668 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
c9257433
VS
669 mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
670 MLX4_MPT_PD_FLAG_RAE);
2b8fb286 671 mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
95d04f07
RD
672 } else {
673 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
674 }
225c7b1f
RD
675
676 err = mlx4_SW2HW_MPT(dev, mailbox,
677 key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
678 if (err) {
679 mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
680 goto err_cmd;
681 }
b20e519a 682 mr->enabled = MLX4_MPT_EN_HW;
225c7b1f
RD
683
684 mlx4_free_cmd_mailbox(dev, mailbox);
685
686 return 0;
687
688err_cmd:
689 mlx4_free_cmd_mailbox(dev, mailbox);
690
691err_table:
b20e519a 692 mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
225c7b1f
RD
693 return err;
694}
695EXPORT_SYMBOL_GPL(mlx4_mr_enable);
696
d7bb58fb
JM
697static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
698 int start_index, int npages, u64 *page_list)
225c7b1f 699{
d7bb58fb
JM
700 struct mlx4_priv *priv = mlx4_priv(dev);
701 __be64 *mtts;
702 dma_addr_t dma_handle;
703 int i;
d7bb58fb 704
2b8fb286
MA
705 mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
706 start_index, &dma_handle);
d7bb58fb 707
d7bb58fb
JM
708 if (!mtts)
709 return -ENOMEM;
710
e727f5cd
RD
711 dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
712 npages * sizeof (u64), DMA_TO_DEVICE);
713
d7bb58fb
JM
714 for (i = 0; i < npages; ++i)
715 mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
716
e727f5cd
RD
717 dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
718 npages * sizeof (u64), DMA_TO_DEVICE);
d7bb58fb
JM
719
720 return 0;
225c7b1f
RD
721}
722
c82e9aa0 723int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
ea51b377 724 int start_index, int npages, u64 *page_list)
225c7b1f 725{
ea51b377 726 int err = 0;
d7bb58fb 727 int chunk;
2b8fb286
MA
728 int mtts_per_page;
729 int max_mtts_first_page;
730
731 /* compute how may mtts fit in the first page */
732 mtts_per_page = PAGE_SIZE / sizeof(u64);
733 max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
734 % mtts_per_page;
735
736 chunk = min_t(int, max_mtts_first_page, npages);
225c7b1f 737
225c7b1f 738 while (npages > 0) {
d7bb58fb 739 err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
225c7b1f 740 if (err)
d7bb58fb 741 return err;
d7bb58fb
JM
742 npages -= chunk;
743 start_index += chunk;
744 page_list += chunk;
2b8fb286
MA
745
746 chunk = min_t(int, mtts_per_page, npages);
225c7b1f 747 }
ea51b377
JM
748 return err;
749}
225c7b1f 750
ea51b377
JM
751int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
752 int start_index, int npages, u64 *page_list)
753{
754 struct mlx4_cmd_mailbox *mailbox = NULL;
755 __be64 *inbox = NULL;
756 int chunk;
757 int err = 0;
758 int i;
759
760 if (mtt->order < 0)
761 return -EINVAL;
762
763 if (mlx4_is_mfunc(dev)) {
764 mailbox = mlx4_alloc_cmd_mailbox(dev);
765 if (IS_ERR(mailbox))
766 return PTR_ERR(mailbox);
767 inbox = mailbox->buf;
768
769 while (npages > 0) {
2b8fb286
MA
770 chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
771 npages);
772 inbox[0] = cpu_to_be64(mtt->offset + start_index);
ea51b377
JM
773 inbox[1] = 0;
774 for (i = 0; i < chunk; ++i)
775 inbox[i + 2] = cpu_to_be64(page_list[i] |
776 MLX4_MTT_FLAG_PRESENT);
777 err = mlx4_WRITE_MTT(dev, mailbox, chunk);
778 if (err) {
779 mlx4_free_cmd_mailbox(dev, mailbox);
780 return err;
781 }
782
783 npages -= chunk;
784 start_index += chunk;
785 page_list += chunk;
786 }
787 mlx4_free_cmd_mailbox(dev, mailbox);
788 return err;
789 }
790
791 return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
225c7b1f
RD
792}
793EXPORT_SYMBOL_GPL(mlx4_write_mtt);
794
795int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 796 struct mlx4_buf *buf, gfp_t gfp)
225c7b1f
RD
797{
798 u64 *page_list;
799 int err;
800 int i;
801
40f2287b
JK
802 page_list = kmalloc(buf->npages * sizeof *page_list,
803 gfp);
225c7b1f
RD
804 if (!page_list)
805 return -ENOMEM;
806
807 for (i = 0; i < buf->npages; ++i)
808 if (buf->nbufs == 1)
b57aacfa 809 page_list[i] = buf->direct.map + (i << buf->page_shift);
225c7b1f 810 else
b57aacfa 811 page_list[i] = buf->page_list[i].map;
225c7b1f
RD
812
813 err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
814
815 kfree(page_list);
816 return err;
817}
818EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
819
804d6a89
SM
820int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
821 struct mlx4_mw *mw)
822{
823 u32 index;
824
825 if ((type == MLX4_MW_TYPE_1 &&
826 !(dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW)) ||
827 (type == MLX4_MW_TYPE_2 &&
828 !(dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)))
829 return -ENOTSUPP;
830
831 index = mlx4_mpt_reserve(dev);
832 if (index == -1)
833 return -ENOMEM;
834
835 mw->key = hw_index_to_key(index);
836 mw->pd = pd;
837 mw->type = type;
838 mw->enabled = MLX4_MPT_DISABLED;
839
840 return 0;
841}
842EXPORT_SYMBOL_GPL(mlx4_mw_alloc);
843
844int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw)
845{
846 struct mlx4_cmd_mailbox *mailbox;
847 struct mlx4_mpt_entry *mpt_entry;
848 int err;
849
40f2287b 850 err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mw->key), GFP_KERNEL);
804d6a89
SM
851 if (err)
852 return err;
853
854 mailbox = mlx4_alloc_cmd_mailbox(dev);
855 if (IS_ERR(mailbox)) {
856 err = PTR_ERR(mailbox);
857 goto err_table;
858 }
859 mpt_entry = mailbox->buf;
860
804d6a89
SM
861 /* Note that the MLX4_MPT_FLAG_REGION bit in mpt_entry->flags is turned
862 * off, thus creating a memory window and not a memory region.
863 */
864 mpt_entry->key = cpu_to_be32(key_to_hw_index(mw->key));
865 mpt_entry->pd_flags = cpu_to_be32(mw->pd);
866 if (mw->type == MLX4_MW_TYPE_2) {
867 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
868 mpt_entry->qpn = cpu_to_be32(MLX4_MPT_QP_FLAG_BOUND_QP);
869 mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_EN_INV);
870 }
871
872 err = mlx4_SW2HW_MPT(dev, mailbox,
873 key_to_hw_index(mw->key) &
874 (dev->caps.num_mpts - 1));
875 if (err) {
876 mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
877 goto err_cmd;
878 }
879 mw->enabled = MLX4_MPT_EN_HW;
880
881 mlx4_free_cmd_mailbox(dev, mailbox);
882
883 return 0;
884
885err_cmd:
886 mlx4_free_cmd_mailbox(dev, mailbox);
887
888err_table:
889 mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
890 return err;
891}
892EXPORT_SYMBOL_GPL(mlx4_mw_enable);
893
894void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw)
895{
896 int err;
897
898 if (mw->enabled == MLX4_MPT_EN_HW) {
899 err = mlx4_HW2SW_MPT(dev, NULL,
900 key_to_hw_index(mw->key) &
901 (dev->caps.num_mpts - 1));
902 if (err)
903 mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
904
905 mw->enabled = MLX4_MPT_EN_SW;
906 }
907 if (mw->enabled)
908 mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
909 mlx4_mpt_release(dev, key_to_hw_index(mw->key));
910}
911EXPORT_SYMBOL_GPL(mlx4_mw_free);
912
3d73c288 913int mlx4_init_mr_table(struct mlx4_dev *dev)
225c7b1f 914{
ea51b377
JM
915 struct mlx4_priv *priv = mlx4_priv(dev);
916 struct mlx4_mr_table *mr_table = &priv->mr_table;
225c7b1f
RD
917 int err;
918
ea51b377
JM
919 /* Nothing to do for slaves - all MR handling is forwarded
920 * to the master */
921 if (mlx4_is_slave(dev))
922 return 0;
923
a30f1bc5
JM
924 if (!is_power_of_2(dev->caps.num_mpts))
925 return -EINVAL;
926
225c7b1f 927 err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
93fc9e1b 928 ~0, dev->caps.reserved_mrws, 0);
225c7b1f
RD
929 if (err)
930 return err;
931
932 err = mlx4_buddy_init(&mr_table->mtt_buddy,
3de819e6 933 ilog2((u32)dev->caps.num_mtts /
2b8fb286 934 (1 << log_mtts_per_seg)));
225c7b1f
RD
935 if (err)
936 goto err_buddy;
937
938 if (dev->caps.reserved_mtts) {
ea51b377
JM
939 priv->reserved_mtts =
940 mlx4_alloc_mtt_range(dev,
941 fls(dev->caps.reserved_mtts - 1));
942 if (priv->reserved_mtts < 0) {
1a91de28 943 mlx4_warn(dev, "MTT table of order %u is too small\n",
225c7b1f
RD
944 mr_table->mtt_buddy.max_order);
945 err = -ENOMEM;
946 goto err_reserve_mtts;
947 }
948 }
949
950 return 0;
951
952err_reserve_mtts:
953 mlx4_buddy_cleanup(&mr_table->mtt_buddy);
954
955err_buddy:
956 mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
957
958 return err;
959}
960
961void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
962{
ea51b377
JM
963 struct mlx4_priv *priv = mlx4_priv(dev);
964 struct mlx4_mr_table *mr_table = &priv->mr_table;
225c7b1f 965
ea51b377
JM
966 if (mlx4_is_slave(dev))
967 return;
968 if (priv->reserved_mtts >= 0)
969 mlx4_free_mtt_range(dev, priv->reserved_mtts,
970 fls(dev->caps.reserved_mtts - 1));
225c7b1f
RD
971 mlx4_buddy_cleanup(&mr_table->mtt_buddy);
972 mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
973}
8ad11fb6
JM
974
975static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
976 int npages, u64 iova)
977{
978 int i, page_mask;
979
980 if (npages > fmr->max_pages)
981 return -EINVAL;
982
983 page_mask = (1 << fmr->page_shift) - 1;
984
985 /* We are getting page lists, so va must be page aligned. */
986 if (iova & page_mask)
987 return -EINVAL;
988
989 /* Trust the user not to pass misaligned data in page_list */
990 if (0)
991 for (i = 0; i < npages; ++i) {
992 if (page_list[i] & ~page_mask)
993 return -EINVAL;
994 }
995
996 if (fmr->maps >= fmr->max_maps)
997 return -EINVAL;
998
999 return 0;
1000}
1001
1002int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1003 int npages, u64 iova, u32 *lkey, u32 *rkey)
1004{
1005 u32 key;
1006 int i, err;
1007
1008 err = mlx4_check_fmr(fmr, page_list, npages, iova);
1009 if (err)
1010 return err;
1011
1012 ++fmr->maps;
1013
1014 key = key_to_hw_index(fmr->mr.key);
1015 key += dev->caps.num_mpts;
1016 *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
1017
1018 *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
1019
1020 /* Make sure MPT status is visible before writing MTT entries */
1021 wmb();
1022
e727f5cd
RD
1023 dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
1024 npages * sizeof(u64), DMA_TO_DEVICE);
1025
8ad11fb6
JM
1026 for (i = 0; i < npages; ++i)
1027 fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
1028
e727f5cd
RD
1029 dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
1030 npages * sizeof(u64), DMA_TO_DEVICE);
8ad11fb6
JM
1031
1032 fmr->mpt->key = cpu_to_be32(key);
1033 fmr->mpt->lkey = cpu_to_be32(key);
1034 fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
1035 fmr->mpt->start = cpu_to_be64(iova);
1036
1037 /* Make MTT entries are visible before setting MPT status */
1038 wmb();
1039
1040 *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
1041
1042 /* Make sure MPT status is visible before consumer can use FMR */
1043 wmb();
1044
1045 return 0;
1046}
1047EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
1048
1049int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1050 int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
1051{
1052 struct mlx4_priv *priv = mlx4_priv(dev);
8ad11fb6
JM
1053 int err = -ENOMEM;
1054
a5bbe892
EC
1055 if (max_maps > dev->caps.max_fmr_maps)
1056 return -EINVAL;
1057
c5057ddc 1058 if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
8ad11fb6
JM
1059 return -EINVAL;
1060
1061 /* All MTTs must fit in the same page */
1062 if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
1063 return -EINVAL;
1064
1065 fmr->page_shift = page_shift;
1066 fmr->max_pages = max_pages;
1067 fmr->max_maps = max_maps;
1068 fmr->maps = 0;
1069
1070 err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
1071 page_shift, &fmr->mr);
1072 if (err)
1073 return err;
1074
8ad11fb6 1075 fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
2b8fb286 1076 fmr->mr.mtt.offset,
8ad11fb6 1077 &fmr->dma_handle);
2b8fb286 1078
8ad11fb6
JM
1079 if (!fmr->mtts) {
1080 err = -ENOMEM;
1081 goto err_free;
1082 }
1083
8ad11fb6
JM
1084 return 0;
1085
1086err_free:
61083720 1087 (void) mlx4_mr_free(dev, &fmr->mr);
8ad11fb6
JM
1088 return err;
1089}
1090EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
1091
1092int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
1093{
11e75a74
JM
1094 struct mlx4_priv *priv = mlx4_priv(dev);
1095 int err;
1096
1097 err = mlx4_mr_enable(dev, &fmr->mr);
1098 if (err)
1099 return err;
1100
1101 fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
1102 key_to_hw_index(fmr->mr.key), NULL);
1103 if (!fmr->mpt)
1104 return -ENOMEM;
1105
1106 return 0;
8ad11fb6
JM
1107}
1108EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
1109
1110void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1111 u32 *lkey, u32 *rkey)
1112{
ea51b377
JM
1113 struct mlx4_cmd_mailbox *mailbox;
1114 int err;
1115
8ad11fb6
JM
1116 if (!fmr->maps)
1117 return;
1118
8ad11fb6
JM
1119 fmr->maps = 0;
1120
ea51b377
JM
1121 mailbox = mlx4_alloc_cmd_mailbox(dev);
1122 if (IS_ERR(mailbox)) {
1123 err = PTR_ERR(mailbox);
c20862c8 1124 pr_warn("mlx4_ib: mlx4_alloc_cmd_mailbox failed (%d)\n", err);
ea51b377
JM
1125 return;
1126 }
1127
1128 err = mlx4_HW2SW_MPT(dev, NULL,
1129 key_to_hw_index(fmr->mr.key) &
1130 (dev->caps.num_mpts - 1));
1131 mlx4_free_cmd_mailbox(dev, mailbox);
1132 if (err) {
c20862c8 1133 pr_warn("mlx4_ib: mlx4_HW2SW_MPT failed (%d)\n", err);
ea51b377
JM
1134 return;
1135 }
b20e519a 1136 fmr->mr.enabled = MLX4_MPT_EN_SW;
8ad11fb6
JM
1137}
1138EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
1139
1140int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
1141{
61083720
SM
1142 int ret;
1143
8ad11fb6
JM
1144 if (fmr->maps)
1145 return -EBUSY;
1146
61083720
SM
1147 ret = mlx4_mr_free(dev, &fmr->mr);
1148 if (ret)
1149 return ret;
b20e519a 1150 fmr->mr.enabled = MLX4_MPT_DISABLED;
8ad11fb6
JM
1151
1152 return 0;
1153}
1154EXPORT_SYMBOL_GPL(mlx4_fmr_free);
1155
1156int mlx4_SYNC_TPT(struct mlx4_dev *dev)
1157{
f9baff50 1158 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000,
5e92d803 1159 MLX4_CMD_NATIVE);
8ad11fb6
JM
1160}
1161EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);