]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/ethernet/mellanox/mlx5/core/en.h
net/mlx5e: Optimize XDP frame xmit
[mirror_ubuntu-artful-kernel.git] / drivers / net / ethernet / mellanox / mlx5 / core / en.h
CommitLineData
f62b8bb8 1/*
1afff42c 2 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
f62b8bb8
AV
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
1afff42c
MF
32#ifndef __MLX5_EN_H__
33#define __MLX5_EN_H__
f62b8bb8
AV
34
35#include <linux/if_vlan.h>
36#include <linux/etherdevice.h>
ef9814de
EBE
37#include <linux/timecounter.h>
38#include <linux/net_tstamp.h>
3d8c38af 39#include <linux/ptp_clock_kernel.h>
f62b8bb8
AV
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/qp.h>
42#include <linux/mlx5/cq.h>
ada68c31 43#include <linux/mlx5/port.h>
d18a9470 44#include <linux/mlx5/vport.h>
8d7f9ecb 45#include <linux/mlx5/transobj.h>
e8f887ac 46#include <linux/rhashtable.h>
cb67b832 47#include <net/switchdev.h>
f62b8bb8 48#include "wq.h"
f62b8bb8 49#include "mlx5_core.h"
9218b44d 50#include "en_stats.h"
f62b8bb8 51
1cabe6b0
MG
52#define MLX5_SET_CFG(p, f, v) MLX5_SET(create_flow_group_in, p, f, v)
53
d8bec2b2
MKL
54#define MLX5E_HW2SW_MTU(hwmtu) ((hwmtu) - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN))
55#define MLX5E_SW2HW_MTU(swmtu) ((swmtu) + (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN))
56
f62b8bb8
AV
57#define MLX5E_MAX_NUM_TC 8
58
e842b100 59#define MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE 0x6
f62b8bb8
AV
60#define MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE 0xa
61#define MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE 0xd
62
e842b100 63#define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE 0x1
f62b8bb8
AV
64#define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE 0xa
65#define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE 0xd
66
461017cb 67#define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW 0x1
7e426671 68#define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE_MPW 0x3
461017cb
TT
69#define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE_MPW 0x6
70
1bfecfca
SM
71#define MLX5_RX_HEADROOM NET_SKB_PAD
72
f32f5bd2
DJ
73#define MLX5_MPWRQ_MIN_LOG_STRIDE_SZ(mdev) \
74 (6 + MLX5_CAP_GEN(mdev, cache_line_128byte)) /* HW restriction */
75#define MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, req) \
76 max_t(u32, MLX5_MPWRQ_MIN_LOG_STRIDE_SZ(mdev), req)
77#define MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev) MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, 6)
78#define MLX5_MPWRQ_CQE_CMPRS_LOG_STRIDE_SZ(mdev) MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, 8)
79
7e426671 80#define MLX5_MPWRQ_LOG_WQE_SZ 18
461017cb
TT
81#define MLX5_MPWRQ_WQE_PAGE_ORDER (MLX5_MPWRQ_LOG_WQE_SZ - PAGE_SHIFT > 0 ? \
82 MLX5_MPWRQ_LOG_WQE_SZ - PAGE_SHIFT : 0)
83#define MLX5_MPWRQ_PAGES_PER_WQE BIT(MLX5_MPWRQ_WQE_PAGE_ORDER)
84#define MLX5_MPWRQ_STRIDES_PER_PAGE (MLX5_MPWRQ_NUM_STRIDES >> \
85 MLX5_MPWRQ_WQE_PAGE_ORDER)
fe4c988b
SM
86
87#define MLX5_MTT_OCTW(npages) (ALIGN(npages, 8) / 2)
ec8b9981
TT
88#define MLX5E_REQUIRED_MTTS(wqes) \
89 (wqes * ALIGN(MLX5_MPWRQ_PAGES_PER_WQE, 8))
90#define MLX5E_VALID_NUM_MTTS(num_mtts) (MLX5_MTT_OCTW(num_mtts) - 1 <= U16_MAX)
fe4c988b 91
bc77b240 92#define MLX5_UMR_ALIGN (2048)
461017cb
TT
93#define MLX5_MPWRQ_SMALL_PACKET_THRESHOLD (128)
94
d9a40271 95#define MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ (64 * 1024)
2b029556
SM
96#define MLX5E_DEFAULT_LRO_TIMEOUT 32
97#define MLX5E_LRO_TIMEOUT_ARR_SIZE 4
98
f62b8bb8 99#define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC 0x10
9908aa29 100#define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE 0x3
f62b8bb8
AV
101#define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS 0x20
102#define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC 0x10
103#define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS 0x20
104#define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES 0x80
461017cb 105#define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES_MPW 0x2
f62b8bb8 106
936896e9
AS
107#define MLX5E_LOG_INDIR_RQT_SIZE 0x7
108#define MLX5E_INDIR_RQT_SIZE BIT(MLX5E_LOG_INDIR_RQT_SIZE)
b4e029da 109#define MLX5E_MIN_NUM_CHANNELS 0x1
936896e9 110#define MLX5E_MAX_NUM_CHANNELS (MLX5E_INDIR_RQT_SIZE >> 1)
507f0c81 111#define MLX5E_MAX_NUM_SQS (MLX5E_MAX_NUM_CHANNELS * MLX5E_MAX_NUM_TC)
f62b8bb8
AV
112#define MLX5E_TX_CQ_POLL_BUDGET 128
113#define MLX5E_UPDATE_STATS_INTERVAL 200 /* msecs */
114
f10b7cc7
SM
115#define MLX5E_ICOSQ_MAX_WQEBBS \
116 (DIV_ROUND_UP(sizeof(struct mlx5e_umr_wqe), MLX5_SEND_WQE_BB))
117
b5503b99 118#define MLX5E_XDP_MIN_INLINE (ETH_HLEN + VLAN_HLEN)
b5503b99 119#define MLX5E_XDP_TX_DS_COUNT \
b70149dd 120 ((sizeof(struct mlx5e_tx_wqe) / MLX5_SEND_WQE_DS) + 1 /* SG DS */)
b5503b99 121
86d722ad 122#define MLX5E_NUM_MAIN_GROUPS 9
2f48af12 123
461017cb
TT
124static inline u16 mlx5_min_rx_wqes(int wq_type, u32 wq_size)
125{
126 switch (wq_type) {
127 case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
128 return min_t(u16, MLX5E_PARAMS_DEFAULT_MIN_RX_WQES_MPW,
129 wq_size / 2);
130 default:
131 return min_t(u16, MLX5E_PARAMS_DEFAULT_MIN_RX_WQES,
132 wq_size / 2);
133 }
134}
135
136static inline int mlx5_min_log_rq_size(int wq_type)
137{
138 switch (wq_type) {
139 case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
140 return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW;
141 default:
142 return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE;
143 }
144}
145
146static inline int mlx5_max_log_rq_size(int wq_type)
147{
148 switch (wq_type) {
149 case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
150 return MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE_MPW;
151 default:
152 return MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE;
153 }
154}
155
2f48af12
TT
156struct mlx5e_tx_wqe {
157 struct mlx5_wqe_ctrl_seg ctrl;
158 struct mlx5_wqe_eth_seg eth;
159};
160
161struct mlx5e_rx_wqe {
162 struct mlx5_wqe_srq_next_seg next;
163 struct mlx5_wqe_data_seg data;
164};
86d722ad 165
bc77b240
TT
166struct mlx5e_umr_wqe {
167 struct mlx5_wqe_ctrl_seg ctrl;
168 struct mlx5_wqe_umr_ctrl_seg uctrl;
169 struct mlx5_mkey_seg mkc;
170 struct mlx5_wqe_data_seg data;
171};
172
d605d668
KH
173extern const char mlx5e_self_tests[][ETH_GSTRING_LEN];
174
4e59e288 175static const char mlx5e_priv_flags[][ETH_GSTRING_LEN] = {
9908aa29 176 "rx_cqe_moder",
9bcc8606 177 "rx_cqe_compress",
4e59e288
GP
178};
179
180enum mlx5e_priv_flag {
9908aa29 181 MLX5E_PFLAG_RX_CQE_BASED_MODER = (1 << 0),
9bcc8606 182 MLX5E_PFLAG_RX_CQE_COMPRESS = (1 << 1),
4e59e288
GP
183};
184
59ece1c9
SD
185#define MLX5E_SET_PFLAG(priv, pflag, enable) \
186 do { \
187 if (enable) \
188 (priv)->params.pflags |= (pflag); \
189 else \
190 (priv)->params.pflags &= ~(pflag); \
4e59e288
GP
191 } while (0)
192
59ece1c9
SD
193#define MLX5E_GET_PFLAG(priv, pflag) (!!((priv)->params.pflags & (pflag)))
194
08fb1dac
SM
195#ifdef CONFIG_MLX5_CORE_EN_DCB
196#define MLX5E_MAX_BW_ALLOC 100 /* Max percentage of BW allocation */
08fb1dac
SM
197#endif
198
9908aa29
TT
199struct mlx5e_cq_moder {
200 u16 usec;
201 u16 pkts;
202};
203
f62b8bb8
AV
204struct mlx5e_params {
205 u8 log_sq_size;
461017cb 206 u8 rq_wq_type;
d9d9f156
TT
207 u8 mpwqe_log_stride_sz;
208 u8 mpwqe_log_num_strides;
f62b8bb8
AV
209 u8 log_rq_size;
210 u16 num_channels;
f62b8bb8 211 u8 num_tc;
9908aa29 212 u8 rx_cq_period_mode;
9bcc8606 213 bool rx_cqe_compress_def;
9908aa29
TT
214 struct mlx5e_cq_moder rx_cq_moderation;
215 struct mlx5e_cq_moder tx_cq_moderation;
f62b8bb8 216 u16 min_rx_wqes;
f62b8bb8
AV
217 bool lro_en;
218 u32 lro_wqe_sz;
58d52291 219 u16 tx_max_inline;
cff92d7c 220 u8 tx_min_inline_mode;
2d75b2bc
AS
221 u8 rss_hfunc;
222 u8 toeplitz_hash_key[40];
223 u32 indirection_rqt[MLX5E_INDIR_RQT_SIZE];
36350114 224 bool vlan_strip_disable;
cb3c7fd4 225 bool rx_am_enabled;
2b029556 226 u32 lro_timeout;
59ece1c9 227 u32 pflags;
f62b8bb8
AV
228};
229
3a6a931d
HN
230#ifdef CONFIG_MLX5_CORE_EN_DCB
231struct mlx5e_cee_config {
232 /* bw pct for priority group */
233 u8 pg_bw_pct[CEE_DCBX_MAX_PGS];
234 u8 prio_to_pg_map[CEE_DCBX_MAX_PRIO];
235 bool pfc_setting[CEE_DCBX_MAX_PRIO];
236 bool pfc_enable;
237};
238
239enum {
240 MLX5_DCB_CHG_RESET,
241 MLX5_DCB_NO_CHG,
242 MLX5_DCB_CHG_NO_RESET,
243};
244
245struct mlx5e_dcbx {
e207b7e9 246 enum mlx5_dcbx_oper_mode mode;
3a6a931d 247 struct mlx5e_cee_config cee_cfg; /* pending configuration */
820c2c5e
HN
248
249 /* The only setting that cannot be read from FW */
250 u8 tc_tsa[IEEE_8021QAZ_MAX_TCS];
3a6a931d
HN
251};
252#endif
253
ef9814de
EBE
254struct mlx5e_tstamp {
255 rwlock_t lock;
256 struct cyclecounter cycles;
257 struct timecounter clock;
258 struct hwtstamp_config hwtstamp_config;
259 u32 nominal_c_mult;
260 unsigned long overflow_period;
261 struct delayed_work overflow_work;
262 struct mlx5_core_dev *mdev;
3d8c38af
EBE
263 struct ptp_clock *ptp;
264 struct ptp_clock_info ptp_info;
ee7f1220 265 u8 *pps_pin_caps;
ef9814de
EBE
266};
267
f62b8bb8 268enum {
c0f1147d 269 MLX5E_RQ_STATE_ENABLED,
bc77b240 270 MLX5E_RQ_STATE_UMR_WQE_IN_PROGRESS,
cb3c7fd4 271 MLX5E_RQ_STATE_AM,
f62b8bb8
AV
272};
273
f62b8bb8
AV
274struct mlx5e_cq {
275 /* data path - accessed per cqe */
276 struct mlx5_cqwq wq;
f62b8bb8
AV
277
278 /* data path - accessed per napi poll */
cb3c7fd4 279 u16 event_ctr;
f62b8bb8
AV
280 struct napi_struct *napi;
281 struct mlx5_core_cq mcq;
282 struct mlx5e_channel *channel;
50cfa25a 283 struct mlx5e_priv *priv;
f62b8bb8 284
7219ab34
TT
285 /* cqe decompression */
286 struct mlx5_cqe64 title;
287 struct mlx5_mini_cqe8 mini_arr[MLX5_MINI_CQE_ARRAY_SIZE];
288 u8 mini_arr_idx;
289 u16 decmprs_left;
290 u16 decmprs_wqe_counter;
291
f62b8bb8 292 /* control */
1c1b5228 293 struct mlx5_frag_wq_ctrl wq_ctrl;
f62b8bb8
AV
294} ____cacheline_aligned_in_smp;
295
eba2db2b
SM
296struct mlx5e_tx_wqe_info {
297 u32 num_bytes;
298 u8 num_wqebbs;
299 u8 num_dma;
300};
301
302enum mlx5e_dma_map_type {
303 MLX5E_DMA_MAP_SINGLE,
304 MLX5E_DMA_MAP_PAGE
305};
306
307struct mlx5e_sq_dma {
308 dma_addr_t addr;
309 u32 size;
310 enum mlx5e_dma_map_type type;
311};
312
313enum {
314 MLX5E_SQ_STATE_ENABLED,
315};
316
317struct mlx5e_sq_wqe_info {
318 u8 opcode;
319 u8 num_wqebbs;
320};
2f48af12 321
eba2db2b
SM
322enum mlx5e_sq_type {
323 MLX5E_SQ_TXQ,
324 MLX5E_SQ_ICO,
325 MLX5E_SQ_XDP
326};
327
328struct mlx5e_sq {
329 /* data path */
330
331 /* dirtied @completion */
332 u16 cc;
333 u32 dma_fifo_cc;
334
335 /* dirtied @xmit */
336 u16 pc ____cacheline_aligned_in_smp;
337 u32 dma_fifo_pc;
338 struct mlx5e_sq_stats stats;
339
340 struct mlx5e_cq cq;
341
342 /* pointers to per tx element info: write@xmit, read@completion */
343 union {
344 struct {
345 struct sk_buff **skb;
346 struct mlx5e_sq_dma *dma_fifo;
347 struct mlx5e_tx_wqe_info *wqe_info;
348 } txq;
349 struct mlx5e_sq_wqe_info *ico_wqe;
350 struct {
eba2db2b
SM
351 struct mlx5e_dma_info *di;
352 bool doorbell;
353 } xdp;
354 } db;
355
356 /* read only */
357 struct mlx5_wq_cyc wq;
358 u32 dma_fifo_mask;
359 void __iomem *uar_map;
360 struct netdev_queue *txq;
361 u32 sqn;
362 u16 max_inline;
363 u8 min_inline_mode;
364 u16 edge;
365 struct device *pdev;
366 struct mlx5e_tstamp *tstamp;
367 __be32 mkey_be;
368 unsigned long state;
369
370 /* control path */
371 struct mlx5_wq_ctrl wq_ctrl;
372 struct mlx5e_channel *channel;
373 int tc;
374 u32 rate_limit;
375 u8 type;
376} ____cacheline_aligned_in_smp;
377
378static inline bool mlx5e_sq_has_room_for(struct mlx5e_sq *sq, u16 n)
379{
380 return (((sq->wq.sz_m1 & (sq->cc - sq->pc)) >= n) ||
381 (sq->cc == sq->pc));
382}
6cd392a0 383
461017cb
TT
384struct mlx5e_dma_info {
385 struct page *page;
386 dma_addr_t addr;
387};
388
eba2db2b
SM
389struct mlx5e_umr_dma_info {
390 __be64 *mtt;
391 dma_addr_t mtt_addr;
392 struct mlx5e_dma_info dma_info[MLX5_MPWRQ_PAGES_PER_WQE];
393 struct mlx5e_umr_wqe wqe;
394};
395
396struct mlx5e_mpw_info {
397 struct mlx5e_umr_dma_info umr;
398 u16 consumed_strides;
399 u16 skbs_frags[MLX5_MPWRQ_PAGES_PER_WQE];
400};
401
cb3c7fd4
GR
402struct mlx5e_rx_am_stats {
403 int ppms; /* packets per msec */
404 int epms; /* events per msec */
405};
406
407struct mlx5e_rx_am_sample {
408 ktime_t time;
409 unsigned int pkt_ctr;
410 u16 event_ctr;
411};
412
413struct mlx5e_rx_am { /* Adaptive Moderation */
414 u8 state;
415 struct mlx5e_rx_am_stats prev_stats;
416 struct mlx5e_rx_am_sample start_sample;
417 struct work_struct work;
418 u8 profile_ix;
419 u8 mode;
420 u8 tune_state;
421 u8 steps_right;
422 u8 steps_left;
423 u8 tired;
424};
425
4415a031
TT
426/* a single cache unit is capable to serve one napi call (for non-striding rq)
427 * or a MPWQE (for striding rq).
428 */
429#define MLX5E_CACHE_UNIT (MLX5_MPWRQ_PAGES_PER_WQE > NAPI_POLL_WEIGHT ? \
430 MLX5_MPWRQ_PAGES_PER_WQE : NAPI_POLL_WEIGHT)
431#define MLX5E_CACHE_SIZE (2 * roundup_pow_of_two(MLX5E_CACHE_UNIT))
432struct mlx5e_page_cache {
433 u32 head;
434 u32 tail;
435 struct mlx5e_dma_info page_cache[MLX5E_CACHE_SIZE];
436};
437
eba2db2b
SM
438struct mlx5e_rq;
439typedef void (*mlx5e_fp_handle_rx_cqe)(struct mlx5e_rq*, struct mlx5_cqe64*);
440typedef int (*mlx5e_fp_alloc_wqe)(struct mlx5e_rq*, struct mlx5e_rx_wqe*, u16);
441typedef void (*mlx5e_fp_dealloc_wqe)(struct mlx5e_rq*, u16);
442
f62b8bb8
AV
443struct mlx5e_rq {
444 /* data path */
445 struct mlx5_wq_ll wq;
1bfecfca 446
21c59685
SM
447 union {
448 struct mlx5e_dma_info *dma_info;
449 struct {
450 struct mlx5e_mpw_info *info;
451 void *mtt_no_align;
21c59685
SM
452 } mpwqe;
453 };
1bfecfca
SM
454 struct {
455 u8 page_order;
456 u32 wqe_sz; /* wqe data buffer size */
b5503b99 457 u8 map_dir; /* dma map direction */
1bfecfca 458 } buff;
bc77b240 459 __be32 mkey_be;
f62b8bb8
AV
460
461 struct device *pdev;
462 struct net_device *netdev;
ef9814de 463 struct mlx5e_tstamp *tstamp;
f62b8bb8
AV
464 struct mlx5e_rq_stats stats;
465 struct mlx5e_cq cq;
4415a031
TT
466 struct mlx5e_page_cache page_cache;
467
2f48af12
TT
468 mlx5e_fp_handle_rx_cqe handle_rx_cqe;
469 mlx5e_fp_alloc_wqe alloc_wqe;
6cd392a0 470 mlx5e_fp_dealloc_wqe dealloc_wqe;
f62b8bb8
AV
471
472 unsigned long state;
473 int ix;
d8bec2b2 474 u16 rx_headroom;
f62b8bb8 475
cb3c7fd4 476 struct mlx5e_rx_am am; /* Adaptive Moderation */
31871f87
SM
477
478 /* XDP */
86994156 479 struct bpf_prog *xdp_prog;
31871f87 480 struct mlx5e_sq xdpsq;
cb3c7fd4 481
f62b8bb8
AV
482 /* control */
483 struct mlx5_wq_ctrl wq_ctrl;
461017cb 484 u8 wq_type;
d9d9f156
TT
485 u32 mpwqe_stride_sz;
486 u32 mpwqe_num_strides;
f62b8bb8
AV
487 u32 rqn;
488 struct mlx5e_channel *channel;
50cfa25a 489 struct mlx5e_priv *priv;
ec8b9981 490 struct mlx5_core_mkey umr_mkey;
f62b8bb8
AV
491} ____cacheline_aligned_in_smp;
492
f62b8bb8
AV
493enum channel_flags {
494 MLX5E_CHANNEL_NAPI_SCHED = 1,
495};
496
497struct mlx5e_channel {
498 /* data path */
499 struct mlx5e_rq rq;
500 struct mlx5e_sq sq[MLX5E_MAX_NUM_TC];
d3c9bc27 501 struct mlx5e_sq icosq; /* internal control operations */
b5503b99 502 bool xdp;
f62b8bb8
AV
503 struct napi_struct napi;
504 struct device *pdev;
505 struct net_device *netdev;
506 __be32 mkey_be;
507 u8 num_tc;
508 unsigned long flags;
509
510 /* control */
511 struct mlx5e_priv *priv;
512 int ix;
513 int cpu;
514};
515
516enum mlx5e_traffic_types {
5a6f8aef
AS
517 MLX5E_TT_IPV4_TCP,
518 MLX5E_TT_IPV6_TCP,
519 MLX5E_TT_IPV4_UDP,
520 MLX5E_TT_IPV6_UDP,
a741749f
AS
521 MLX5E_TT_IPV4_IPSEC_AH,
522 MLX5E_TT_IPV6_IPSEC_AH,
523 MLX5E_TT_IPV4_IPSEC_ESP,
524 MLX5E_TT_IPV6_IPSEC_ESP,
5a6f8aef
AS
525 MLX5E_TT_IPV4,
526 MLX5E_TT_IPV6,
527 MLX5E_TT_ANY,
528 MLX5E_NUM_TT,
1da36696 529 MLX5E_NUM_INDIR_TIRS = MLX5E_TT_ANY,
f62b8bb8
AV
530};
531
acff797c 532enum {
e0f46eb9 533 MLX5E_STATE_ASYNC_EVENTS_ENABLED,
acff797c
MG
534 MLX5E_STATE_OPENED,
535 MLX5E_STATE_DESTROYING,
536};
537
538struct mlx5e_vxlan_db {
539 spinlock_t lock; /* protect vxlan table */
540 struct radix_tree_root tree;
541};
542
33cfaaa8 543struct mlx5e_l2_rule {
f62b8bb8 544 u8 addr[ETH_ALEN + 2];
74491de9 545 struct mlx5_flow_handle *rule;
f62b8bb8
AV
546};
547
acff797c
MG
548struct mlx5e_flow_table {
549 int num_groups;
550 struct mlx5_flow_table *t;
551 struct mlx5_flow_group **g;
552};
553
33cfaaa8 554#define MLX5E_L2_ADDR_HASH_SIZE BIT(BITS_PER_BYTE)
f62b8bb8 555
acff797c
MG
556struct mlx5e_tc_table {
557 struct mlx5_flow_table *t;
558
559 struct rhashtable_params ht_params;
560 struct rhashtable ht;
f62b8bb8
AV
561};
562
acff797c
MG
563struct mlx5e_vlan_table {
564 struct mlx5e_flow_table ft;
aad9e6e4 565 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
74491de9
MB
566 struct mlx5_flow_handle *active_vlans_rule[VLAN_N_VID];
567 struct mlx5_flow_handle *untagged_rule;
8a271746
MHY
568 struct mlx5_flow_handle *any_cvlan_rule;
569 struct mlx5_flow_handle *any_svlan_rule;
570 bool filter_disabled;
f62b8bb8
AV
571};
572
33cfaaa8
MG
573struct mlx5e_l2_table {
574 struct mlx5e_flow_table ft;
575 struct hlist_head netdev_uc[MLX5E_L2_ADDR_HASH_SIZE];
576 struct hlist_head netdev_mc[MLX5E_L2_ADDR_HASH_SIZE];
577 struct mlx5e_l2_rule broadcast;
578 struct mlx5e_l2_rule allmulti;
579 struct mlx5e_l2_rule promisc;
580 bool broadcast_enabled;
581 bool allmulti_enabled;
582 bool promisc_enabled;
583};
584
585/* L3/L4 traffic type classifier */
586struct mlx5e_ttc_table {
587 struct mlx5e_flow_table ft;
74491de9 588 struct mlx5_flow_handle *rules[MLX5E_NUM_TT];
33cfaaa8
MG
589};
590
18c908e4
MG
591#define ARFS_HASH_SHIFT BITS_PER_BYTE
592#define ARFS_HASH_SIZE BIT(BITS_PER_BYTE)
1cabe6b0
MG
593struct arfs_table {
594 struct mlx5e_flow_table ft;
74491de9 595 struct mlx5_flow_handle *default_rule;
18c908e4 596 struct hlist_head rules_hash[ARFS_HASH_SIZE];
1cabe6b0
MG
597};
598
599enum arfs_type {
600 ARFS_IPV4_TCP,
601 ARFS_IPV6_TCP,
602 ARFS_IPV4_UDP,
603 ARFS_IPV6_UDP,
604 ARFS_NUM_TYPES,
605};
606
607struct mlx5e_arfs_tables {
608 struct arfs_table arfs_tables[ARFS_NUM_TYPES];
18c908e4
MG
609 /* Protect aRFS rules list */
610 spinlock_t arfs_lock;
611 struct list_head rules;
612 int last_filter_id;
613 struct workqueue_struct *wq;
1cabe6b0
MG
614};
615
616/* NIC prio FTS */
617enum {
618 MLX5E_VLAN_FT_LEVEL = 0,
619 MLX5E_L2_FT_LEVEL,
620 MLX5E_TTC_FT_LEVEL,
621 MLX5E_ARFS_FT_LEVEL
622};
623
6dc6071c
MG
624struct mlx5e_ethtool_table {
625 struct mlx5_flow_table *ft;
626 int num_rules;
627};
628
1174fce8 629#define ETHTOOL_NUM_L3_L4_FTS 7
6dc6071c
MG
630#define ETHTOOL_NUM_L2_FTS 4
631
632struct mlx5e_ethtool_steering {
1174fce8 633 struct mlx5e_ethtool_table l3_l4_ft[ETHTOOL_NUM_L3_L4_FTS];
6dc6071c
MG
634 struct mlx5e_ethtool_table l2_ft[ETHTOOL_NUM_L2_FTS];
635 struct list_head rules;
636 int tot_num_rules;
637};
638
acff797c
MG
639struct mlx5e_flow_steering {
640 struct mlx5_flow_namespace *ns;
6dc6071c 641 struct mlx5e_ethtool_steering ethtool;
acff797c
MG
642 struct mlx5e_tc_table tc;
643 struct mlx5e_vlan_table vlan;
33cfaaa8
MG
644 struct mlx5e_l2_table l2;
645 struct mlx5e_ttc_table ttc;
1cabe6b0 646 struct mlx5e_arfs_tables arfs;
f62b8bb8
AV
647};
648
398f3351 649struct mlx5e_rqt {
1da36696 650 u32 rqtn;
398f3351
HHZ
651 bool enabled;
652};
653
654struct mlx5e_tir {
655 u32 tirn;
656 struct mlx5e_rqt rqt;
657 struct list_head list;
1da36696
TT
658};
659
acff797c
MG
660enum {
661 MLX5E_TC_PRIO = 0,
662 MLX5E_NIC_PRIO
663};
664
6bfd390b
HHZ
665struct mlx5e_profile {
666 void (*init)(struct mlx5_core_dev *mdev,
667 struct net_device *netdev,
127ea380 668 const struct mlx5e_profile *profile, void *ppriv);
6bfd390b
HHZ
669 void (*cleanup)(struct mlx5e_priv *priv);
670 int (*init_rx)(struct mlx5e_priv *priv);
671 void (*cleanup_rx)(struct mlx5e_priv *priv);
672 int (*init_tx)(struct mlx5e_priv *priv);
673 void (*cleanup_tx)(struct mlx5e_priv *priv);
674 void (*enable)(struct mlx5e_priv *priv);
675 void (*disable)(struct mlx5e_priv *priv);
676 void (*update_stats)(struct mlx5e_priv *priv);
677 int (*max_nch)(struct mlx5_core_dev *mdev);
678 int max_tc;
679};
680
f62b8bb8
AV
681struct mlx5e_priv {
682 /* priv data path fields - start */
03289b88 683 struct mlx5e_sq **txq_to_sq_map;
5283af89 684 int channeltc_to_txq_map[MLX5E_MAX_NUM_CHANNELS][MLX5E_MAX_NUM_TC];
86994156 685 struct bpf_prog *xdp_prog;
f62b8bb8
AV
686 /* priv data path fields - end */
687
688 unsigned long state;
689 struct mutex state_lock; /* Protects Interface state */
50cfa25a 690 struct mlx5e_rq drop_rq;
f62b8bb8
AV
691
692 struct mlx5e_channel **channel;
693 u32 tisn[MLX5E_MAX_NUM_TC];
398f3351 694 struct mlx5e_rqt indir_rqt;
724b2aa1
HHZ
695 struct mlx5e_tir indir_tir[MLX5E_NUM_INDIR_TIRS];
696 struct mlx5e_tir direct_tir[MLX5E_MAX_NUM_CHANNELS];
507f0c81 697 u32 tx_rates[MLX5E_MAX_NUM_SQS];
f62b8bb8 698
acff797c 699 struct mlx5e_flow_steering fs;
b3f63c3d 700 struct mlx5e_vxlan_db vxlan;
f62b8bb8
AV
701
702 struct mlx5e_params params;
7bb29755 703 struct workqueue_struct *wq;
f62b8bb8
AV
704 struct work_struct update_carrier_work;
705 struct work_struct set_rx_mode_work;
3947ca18 706 struct work_struct tx_timeout_work;
f62b8bb8
AV
707 struct delayed_work update_stats_work;
708
709 struct mlx5_core_dev *mdev;
710 struct net_device *netdev;
711 struct mlx5e_stats stats;
ef9814de 712 struct mlx5e_tstamp tstamp;
593cf338 713 u16 q_counter;
3a6a931d
HN
714#ifdef CONFIG_MLX5_CORE_EN_DCB
715 struct mlx5e_dcbx dcbx;
716#endif
717
6bfd390b 718 const struct mlx5e_profile *profile;
127ea380 719 void *ppriv;
f62b8bb8
AV
720};
721
665bc539
GP
722void mlx5e_build_ptys2ethtool_map(void);
723
12be4b21 724void mlx5e_send_nop(struct mlx5e_sq *sq, bool notify_hw);
f62b8bb8
AV
725u16 mlx5e_select_queue(struct net_device *dev, struct sk_buff *skb,
726 void *accel_priv, select_queue_fallback_t fallback);
727netdev_tx_t mlx5e_xmit(struct sk_buff *skb, struct net_device *dev);
f62b8bb8
AV
728
729void mlx5e_completion_event(struct mlx5_core_cq *mcq);
730void mlx5e_cq_error_event(struct mlx5_core_cq *mcq, enum mlx5_event event);
731int mlx5e_napi_poll(struct napi_struct *napi, int budget);
8ec736e5 732bool mlx5e_poll_tx_cq(struct mlx5e_cq *cq, int napi_budget);
44fb6fbb 733int mlx5e_poll_rx_cq(struct mlx5e_cq *cq, int budget);
1c4bf940
SM
734bool mlx5e_poll_xdpsq_cq(struct mlx5e_cq *cq);
735void mlx5e_free_xdpsq_descs(struct mlx5e_sq *sq);
b5503b99 736void mlx5e_free_sq_descs(struct mlx5e_sq *sq);
461017cb 737
4415a031
TT
738void mlx5e_page_release(struct mlx5e_rq *rq, struct mlx5e_dma_info *dma_info,
739 bool recycle);
2f48af12 740void mlx5e_handle_rx_cqe(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
461017cb 741void mlx5e_handle_rx_cqe_mpwrq(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
f62b8bb8 742bool mlx5e_post_rx_wqes(struct mlx5e_rq *rq);
2f48af12 743int mlx5e_alloc_rx_wqe(struct mlx5e_rq *rq, struct mlx5e_rx_wqe *wqe, u16 ix);
7e426671 744int mlx5e_alloc_rx_mpwqe(struct mlx5e_rq *rq, struct mlx5e_rx_wqe *wqe, u16 ix);
6cd392a0
DJ
745void mlx5e_dealloc_rx_wqe(struct mlx5e_rq *rq, u16 ix);
746void mlx5e_dealloc_rx_mpwqe(struct mlx5e_rq *rq, u16 ix);
7e426671
TT
747void mlx5e_post_rx_mpwqe(struct mlx5e_rq *rq);
748void mlx5e_free_rx_mpwqe(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi);
f62b8bb8
AV
749struct mlx5_cqe64 *mlx5e_get_cqe(struct mlx5e_cq *cq);
750
cb3c7fd4
GR
751void mlx5e_rx_am(struct mlx5e_rq *rq);
752void mlx5e_rx_am_work(struct work_struct *work);
753struct mlx5e_cq_moder mlx5e_am_get_def_profile(u8 rx_cq_period_mode);
754
f62b8bb8
AV
755void mlx5e_update_stats(struct mlx5e_priv *priv);
756
acff797c
MG
757int mlx5e_create_flow_steering(struct mlx5e_priv *priv);
758void mlx5e_destroy_flow_steering(struct mlx5e_priv *priv);
33cfaaa8 759void mlx5e_init_l2_addr(struct mlx5e_priv *priv);
1cabe6b0 760void mlx5e_destroy_flow_table(struct mlx5e_flow_table *ft);
d605d668
KH
761int mlx5e_self_test_num(struct mlx5e_priv *priv);
762void mlx5e_self_test(struct net_device *ndev, struct ethtool_test *etest,
763 u64 *buf);
f913a72a
MG
764int mlx5e_ethtool_get_flow(struct mlx5e_priv *priv, struct ethtool_rxnfc *info,
765 int location);
766int mlx5e_ethtool_get_all_flows(struct mlx5e_priv *priv,
767 struct ethtool_rxnfc *info, u32 *rule_locs);
6dc6071c
MG
768int mlx5e_ethtool_flow_replace(struct mlx5e_priv *priv,
769 struct ethtool_rx_flow_spec *fs);
770int mlx5e_ethtool_flow_remove(struct mlx5e_priv *priv,
771 int location);
772void mlx5e_ethtool_init_steering(struct mlx5e_priv *priv);
773void mlx5e_ethtool_cleanup_steering(struct mlx5e_priv *priv);
f62b8bb8
AV
774void mlx5e_set_rx_mode_work(struct work_struct *work);
775
ef9814de
EBE
776void mlx5e_fill_hwstamp(struct mlx5e_tstamp *clock, u64 timestamp,
777 struct skb_shared_hwtstamps *hwts);
778void mlx5e_timestamp_init(struct mlx5e_priv *priv);
779void mlx5e_timestamp_cleanup(struct mlx5e_priv *priv);
ee7f1220
EE
780void mlx5e_pps_event_handler(struct mlx5e_priv *priv,
781 struct ptp_clock_event *event);
ef9814de
EBE
782int mlx5e_hwstamp_set(struct net_device *dev, struct ifreq *ifr);
783int mlx5e_hwstamp_get(struct net_device *dev, struct ifreq *ifr);
5eb0249b 784void mlx5e_modify_rx_cqe_compression_locked(struct mlx5e_priv *priv, bool val);
ef9814de 785
f62b8bb8
AV
786int mlx5e_vlan_rx_add_vid(struct net_device *dev, __always_unused __be16 proto,
787 u16 vid);
788int mlx5e_vlan_rx_kill_vid(struct net_device *dev, __always_unused __be16 proto,
789 u16 vid);
790void mlx5e_enable_vlan_filter(struct mlx5e_priv *priv);
791void mlx5e_disable_vlan_filter(struct mlx5e_priv *priv);
f62b8bb8 792
36350114
GP
793int mlx5e_modify_rqs_vsd(struct mlx5e_priv *priv, bool vsd);
794
1da36696 795int mlx5e_redirect_rqt(struct mlx5e_priv *priv, u32 rqtn, int sz, int ix);
a100ff3e
GP
796void mlx5e_build_indir_tir_ctx_hash(struct mlx5e_priv *priv, void *tirc,
797 enum mlx5e_traffic_types tt);
2d75b2bc 798
f62b8bb8
AV
799int mlx5e_open_locked(struct net_device *netdev);
800int mlx5e_close_locked(struct net_device *netdev);
d8c9660d
TT
801void mlx5e_build_default_indir_rqt(struct mlx5_core_dev *mdev,
802 u32 *indirection_rqt, int len,
85082dba 803 int num_channels);
b797a684 804int mlx5e_get_max_linkspeed(struct mlx5_core_dev *mdev, u32 *speed);
f62b8bb8 805
9908aa29
TT
806void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params,
807 u8 cq_period_mode);
6dc4b54e 808void mlx5e_set_rq_type_params(struct mlx5e_priv *priv, u8 rq_type);
9908aa29 809
6982ab60
SM
810static inline void
811mlx5e_tx_notify_hw(struct mlx5e_sq *sq, struct mlx5_wqe_ctrl_seg *ctrl)
f62b8bb8
AV
812{
813 /* ensure wqe is visible to device before updating doorbell record */
814 dma_wmb();
815
816 *sq->wq.db = cpu_to_be32(sq->pc);
817
818 /* ensure doorbell record is visible to device before ringing the
819 * doorbell
820 */
821 wmb();
f62b8bb8 822
6982ab60 823 mlx5_write64((__be32 *)ctrl, sq->uar_map, NULL);
f62b8bb8
AV
824}
825
826static inline void mlx5e_cq_arm(struct mlx5e_cq *cq)
827{
828 struct mlx5_core_cq *mcq;
829
830 mcq = &cq->mcq;
5fe9dec0 831 mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, cq->wq.cc);
f62b8bb8
AV
832}
833
7e426671
TT
834static inline u32 mlx5e_get_wqe_mtt_offset(struct mlx5e_rq *rq, u16 wqe_ix)
835{
ec8b9981 836 return wqe_ix * ALIGN(MLX5_MPWRQ_PAGES_PER_WQE, 8);
7e426671
TT
837}
838
f62b8bb8 839extern const struct ethtool_ops mlx5e_ethtool_ops;
08fb1dac
SM
840#ifdef CONFIG_MLX5_CORE_EN_DCB
841extern const struct dcbnl_rtnl_ops mlx5e_dcbnl_ops;
842int mlx5e_dcbnl_ieee_setets_core(struct mlx5e_priv *priv, struct ieee_ets *ets);
e207b7e9 843void mlx5e_dcbnl_initialize(struct mlx5e_priv *priv);
08fb1dac
SM
844#endif
845
1cabe6b0
MG
846#ifndef CONFIG_RFS_ACCEL
847static inline int mlx5e_arfs_create_tables(struct mlx5e_priv *priv)
848{
849 return 0;
850}
851
852static inline void mlx5e_arfs_destroy_tables(struct mlx5e_priv *priv) {}
45bf454a
MG
853
854static inline int mlx5e_arfs_enable(struct mlx5e_priv *priv)
855{
9eb78923 856 return -EOPNOTSUPP;
45bf454a
MG
857}
858
859static inline int mlx5e_arfs_disable(struct mlx5e_priv *priv)
860{
9eb78923 861 return -EOPNOTSUPP;
45bf454a 862}
1cabe6b0
MG
863#else
864int mlx5e_arfs_create_tables(struct mlx5e_priv *priv);
865void mlx5e_arfs_destroy_tables(struct mlx5e_priv *priv);
45bf454a
MG
866int mlx5e_arfs_enable(struct mlx5e_priv *priv);
867int mlx5e_arfs_disable(struct mlx5e_priv *priv);
18c908e4
MG
868int mlx5e_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
869 u16 rxq_index, u32 flow_id);
1cabe6b0
MG
870#endif
871
58d52291 872u16 mlx5e_get_max_inline_cap(struct mlx5_core_dev *mdev);
724b2aa1
HHZ
873int mlx5e_create_tir(struct mlx5_core_dev *mdev,
874 struct mlx5e_tir *tir, u32 *in, int inlen);
875void mlx5e_destroy_tir(struct mlx5_core_dev *mdev,
876 struct mlx5e_tir *tir);
b50d292b
HHZ
877int mlx5e_create_mdev_resources(struct mlx5_core_dev *mdev);
878void mlx5e_destroy_mdev_resources(struct mlx5_core_dev *mdev);
0952da79
SM
879int mlx5e_refresh_tirs_self_loopback(struct mlx5_core_dev *mdev,
880 bool enable_uc_lb);
1afff42c 881
cb67b832
HHZ
882struct mlx5_eswitch_rep;
883int mlx5e_vport_rep_load(struct mlx5_eswitch *esw,
884 struct mlx5_eswitch_rep *rep);
885void mlx5e_vport_rep_unload(struct mlx5_eswitch *esw,
886 struct mlx5_eswitch_rep *rep);
887int mlx5e_nic_rep_load(struct mlx5_eswitch *esw, struct mlx5_eswitch_rep *rep);
888void mlx5e_nic_rep_unload(struct mlx5_eswitch *esw,
889 struct mlx5_eswitch_rep *rep);
890int mlx5e_add_sqs_fwd_rules(struct mlx5e_priv *priv);
891void mlx5e_remove_sqs_fwd_rules(struct mlx5e_priv *priv);
892int mlx5e_attr_get(struct net_device *dev, struct switchdev_attr *attr);
f5f82476 893void mlx5e_handle_rx_cqe_rep(struct mlx5e_rq *rq, struct mlx5_cqe64 *cqe);
370bad0f 894void mlx5e_update_hw_rep_counters(struct mlx5e_priv *priv);
cb67b832
HHZ
895
896int mlx5e_create_direct_rqts(struct mlx5e_priv *priv);
897void mlx5e_destroy_rqt(struct mlx5e_priv *priv, struct mlx5e_rqt *rqt);
898int mlx5e_create_direct_tirs(struct mlx5e_priv *priv);
899void mlx5e_destroy_direct_tirs(struct mlx5e_priv *priv);
900int mlx5e_create_tises(struct mlx5e_priv *priv);
901void mlx5e_cleanup_nic_tx(struct mlx5e_priv *priv);
902int mlx5e_close(struct net_device *netdev);
903int mlx5e_open(struct net_device *netdev);
904void mlx5e_update_stats_work(struct work_struct *work);
26e59d80
MHY
905struct net_device *mlx5e_create_netdev(struct mlx5_core_dev *mdev,
906 const struct mlx5e_profile *profile,
907 void *ppriv);
cb67b832 908void mlx5e_destroy_netdev(struct mlx5_core_dev *mdev, struct mlx5e_priv *priv);
26e59d80
MHY
909int mlx5e_attach_netdev(struct mlx5_core_dev *mdev, struct net_device *netdev);
910void mlx5e_detach_netdev(struct mlx5_core_dev *mdev, struct net_device *netdev);
2b029556 911u32 mlx5e_choose_lro_timeout(struct mlx5_core_dev *mdev, u32 wanted_timeout);
cb67b832 912
370bad0f
OG
913int mlx5e_get_offload_stats(int attr_id, const struct net_device *dev,
914 void *sp);
915bool mlx5e_has_offload_stats(const struct net_device *dev, int attr_id);
916
917bool mlx5e_is_uplink_rep(struct mlx5e_priv *priv);
918bool mlx5e_is_vf_vport_rep(struct mlx5e_priv *priv);
1afff42c 919#endif /* __MLX5_EN_H__ */