]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/net/ethernet/mellanox/mlx5/core/eswitch.h
Merge tag 'kvm-s390-next-5.15-1' of git://git.kernel.org/pub/scm/linux/kernel/git...
[mirror_ubuntu-jammy-kernel.git] / drivers / net / ethernet / mellanox / mlx5 / core / eswitch.h
CommitLineData
073bb189
SM
1/*
2 * Copyright (c) 2015, Mellanox Technologies, Ltd. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef __MLX5_ESWITCH_H__
34#define __MLX5_ESWITCH_H__
35
77256579
SM
36#include <linux/if_ether.h>
37#include <linux/if_link.h>
525e84be 38#include <linux/atomic.h>
84ae9c1f 39#include <linux/xarray.h>
feae9087 40#include <net/devlink.h>
073bb189 41#include <linux/mlx5/device.h>
57cbd893 42#include <linux/mlx5/eswitch.h>
a1b3839a 43#include <linux/mlx5/vport.h>
cc495188 44#include <linux/mlx5/fs.h>
eeb66cdb 45#include "lib/mpfs.h"
ae430332 46#include "lib/fs_chains.h"
d7f33a45 47#include "sf/sf.h"
4c3844d9 48#include "en/tc_ct.h"
41c2fd94 49#include "esw/sample.h"
073bb189 50
a91d98a0
CM
51enum mlx5_mapped_obj_type {
52 MLX5_MAPPED_OBJ_CHAIN,
be9dc004 53 MLX5_MAPPED_OBJ_SAMPLE,
a91d98a0
CM
54};
55
56struct mlx5_mapped_obj {
57 enum mlx5_mapped_obj_type type;
58 union {
59 u32 chain;
be9dc004
CM
60 struct {
61 u32 group_id;
62 u32 rate;
63 u32 trunc_size;
64 } sample;
a91d98a0
CM
65 };
66};
67
e80541ec
SM
68#ifdef CONFIG_MLX5_ESWITCH
69
87dac697
JL
70#define ESW_OFFLOADS_DEFAULT_NUM_GROUPS 15
71
073bb189
SM
72#define MLX5_MAX_UC_PER_VPORT(dev) \
73 (1 << MLX5_CAP_GEN(dev, log_max_current_uc_list))
74
75#define MLX5_MAX_MC_PER_VPORT(dev) \
76 (1 << MLX5_CAP_GEN(dev, log_max_current_mc_list))
77
c9497c98
MHY
78#define MLX5_MIN_BW_SHARE 1
79
80#define MLX5_RATE_TO_BW_SHARE(rate, divider, limit) \
81 min_t(u32, max_t(u32, (rate) / (divider), MLX5_MIN_BW_SHARE), limit)
82
a842dd04
CM
83#define mlx5_esw_has_fwd_fdb(dev) \
84 MLX5_CAP_ESW_FLOWTABLE(dev, fdb_multi_path_to_table)
85
ae430332
AL
86#define esw_chains(esw) \
87 ((esw)->fdb_table.offloads.esw_chains_priv)
88
5742df0f
MHY
89struct vport_ingress {
90 struct mlx5_flow_table *acl;
10652f39 91 struct mlx5_flow_handle *allow_rule;
853b5352 92 struct {
10652f39
PP
93 struct mlx5_flow_group *allow_spoofchk_only_grp;
94 struct mlx5_flow_group *allow_untagged_spoofchk_grp;
95 struct mlx5_flow_group *allow_untagged_only_grp;
96 struct mlx5_flow_group *drop_grp;
853b5352
PP
97 struct mlx5_flow_handle *drop_rule;
98 struct mlx5_fc *drop_counter;
99 } legacy;
d68316b5 100 struct {
b7826076
PP
101 /* Optional group to add an FTE to do internal priority
102 * tagging on ingress packets.
103 */
104 struct mlx5_flow_group *metadata_prio_tag_grp;
105 /* Group to add default match-all FTE entry to tag ingress
106 * packet with metadata.
107 */
108 struct mlx5_flow_group *metadata_allmatch_grp;
d68316b5
PP
109 struct mlx5_modify_hdr *modify_metadata;
110 struct mlx5_flow_handle *modify_metadata_rule;
111 } offloads;
5742df0f
MHY
112};
113
114struct vport_egress {
115 struct mlx5_flow_table *acl;
74491de9 116 struct mlx5_flow_handle *allowed_vlan;
ea651a86 117 struct mlx5_flow_group *vlan_grp;
bf773dc0
VP
118 union {
119 struct {
120 struct mlx5_flow_group *drop_grp;
121 struct mlx5_flow_handle *drop_rule;
122 struct mlx5_fc *drop_counter;
123 } legacy;
124 struct {
125 struct mlx5_flow_group *fwd_grp;
126 struct mlx5_flow_handle *fwd_rule;
127 } offloads;
128 };
b8a0dbe3
EE
129};
130
131struct mlx5_vport_drop_stats {
132 u64 rx_dropped;
133 u64 tx_dropped;
5742df0f
MHY
134};
135
1ab2068a
MHY
136struct mlx5_vport_info {
137 u8 mac[ETH_ALEN];
138 u16 vlan;
1ab2068a
MHY
139 u64 node_guid;
140 int link_state;
cadb129f
PP
141 u8 qos;
142 u8 spoofchk: 1;
143 u8 trusted: 1;
1ab2068a
MHY
144};
145
5019833d
PP
146/* Vport context events */
147enum mlx5_eswitch_vport_event {
148 MLX5_VPORT_UC_ADDR_CHANGE = BIT(0),
149 MLX5_VPORT_MC_ADDR_CHANGE = BIT(1),
150 MLX5_VPORT_PROMISC_CHANGE = BIT(3),
151};
152
19e9bfa0
VB
153struct mlx5_esw_bridge;
154
073bb189
SM
155struct mlx5_vport {
156 struct mlx5_core_dev *dev;
073bb189 157 struct hlist_head uc_list[MLX5_L2_ADDR_HASH_SIZE];
81848731 158 struct hlist_head mc_list[MLX5_L2_ADDR_HASH_SIZE];
74491de9
MB
159 struct mlx5_flow_handle *promisc_rule;
160 struct mlx5_flow_handle *allmulti_rule;
073bb189
SM
161 struct work_struct vport_change_handler;
162
5742df0f
MHY
163 struct vport_ingress ingress;
164 struct vport_egress egress;
133dcfc5
VP
165 u32 default_metadata;
166 u32 metadata;
5742df0f 167
1ab2068a
MHY
168 struct mlx5_vport_info info;
169
1bd27b11
MHY
170 struct {
171 bool enabled;
172 u32 esw_tsar_ix;
c9497c98 173 u32 bw_share;
e591605f
PP
174 u32 min_rate;
175 u32 max_rate;
1bd27b11
MHY
176 } qos;
177
6308a5f0 178 u16 vport;
073bb189 179 bool enabled;
5019833d 180 enum mlx5_eswitch_vport_event enabled_events;
47dd7e60 181 int index;
c7eddc60 182 struct devlink_port *dl_port;
19e9bfa0 183 struct mlx5_esw_bridge *bridge;
073bb189
SM
184};
185
34ca6535
VB
186struct mlx5_esw_indir_table;
187
81848731 188struct mlx5_eswitch_fdb {
6ab36e35
OG
189 union {
190 struct legacy_fdb {
52fff327 191 struct mlx5_flow_table *fdb;
6ab36e35
OG
192 struct mlx5_flow_group *addr_grp;
193 struct mlx5_flow_group *allmulti_grp;
194 struct mlx5_flow_group *promisc_grp;
8da202b2
HN
195 struct mlx5_flow_table *vepa_fdb;
196 struct mlx5_flow_handle *vepa_uplink_rule;
197 struct mlx5_flow_handle *vepa_star_rule;
6ab36e35 198 } legacy;
69697b6e
OG
199
200 struct offloads_fdb {
8463daf1 201 struct mlx5_flow_namespace *ns;
ec3be887 202 struct mlx5_flow_table *tc_miss_table;
52fff327 203 struct mlx5_flow_table *slow_fdb;
69697b6e 204 struct mlx5_flow_group *send_to_vport_grp;
8e404fef 205 struct mlx5_flow_group *send_to_vport_meta_grp;
ac004b83
RD
206 struct mlx5_flow_group *peer_miss_grp;
207 struct mlx5_flow_handle **peer_miss_rules;
69697b6e 208 struct mlx5_flow_group *miss_grp;
8e404fef 209 struct mlx5_flow_handle **send_to_vport_meta_rules;
f80be543
MB
210 struct mlx5_flow_handle *miss_rule_uni;
211 struct mlx5_flow_handle *miss_rule_multi;
f5f82476 212 int vlan_push_pop_refcount;
e52c2802 213
ae430332 214 struct mlx5_fs_chains *esw_chains_priv;
96e32687
EC
215 struct {
216 DECLARE_HASHTABLE(table, 8);
217 /* Protects vports.table */
218 struct mutex lock;
219 } vports;
220
34ca6535
VB
221 struct mlx5_esw_indir_table *indir;
222
69697b6e 223 } offloads;
6ab36e35 224 };
e52c2802 225 u32 flags;
6ab36e35
OG
226};
227
c116c6ee 228struct mlx5_esw_offload {
11b717d6
PB
229 struct mlx5_flow_table *ft_offloads_restore;
230 struct mlx5_flow_group *restore_group;
6724e66b 231 struct mlx5_modify_hdr *restore_copy_hdr_id;
c9355682 232 struct mapping_ctx *reg_c0_obj_pool;
11b717d6 233
c116c6ee 234 struct mlx5_flow_table *ft_offloads;
fed9ce22 235 struct mlx5_flow_group *vport_rx_group;
47dd7e60 236 struct xarray vport_reps;
04de7dda
RD
237 struct list_head peer_flows;
238 struct mutex peer_mutex;
61086f39 239 struct mutex encap_tbl_lock; /* protects encap_tbl */
a54e20b4 240 DECLARE_HASHTABLE(encap_tbl, 8);
14e6b038
EC
241 struct mutex decap_tbl_lock; /* protects decap_tbl */
242 DECLARE_HASHTABLE(decap_tbl, 8);
dd58edc3 243 struct mod_hdr_tbl mod_hdr;
10caabda
OS
244 DECLARE_HASHTABLE(termtbl_tbl, 8);
245 struct mutex termtbl_mutex; /* protects termtbl hash */
84ae9c1f 246 struct xarray vhca_map;
8693115a 247 const struct mlx5_eswitch_rep_ops *rep_ops[NUM_REP_TYPES];
bffaa916 248 u8 inline_mode;
525e84be 249 atomic64_t num_flows;
98fdbea5 250 enum devlink_eswitch_encap_mode encap;
133dcfc5 251 struct ida vport_metadata_ida;
a53cf949 252 unsigned int host_number; /* ECPF supports one external host */
c116c6ee
OG
253};
254
0a0ab1d2
EC
255/* E-Switch MC FDB table hash node */
256struct esw_mc_addr { /* SRIOV only */
257 struct l2addr_node node;
258 struct mlx5_flow_handle *uplink_rule; /* Forward to uplink rule */
259 u32 refcnt;
260};
261
a3888f33
BW
262struct mlx5_host_work {
263 struct work_struct work;
264 struct mlx5_eswitch *esw;
265};
266
cd56f929 267struct mlx5_esw_functions {
a3888f33
BW
268 struct mlx5_nb nb;
269 u16 num_vfs;
270};
271
7445cfb1
JL
272enum {
273 MLX5_ESWITCH_VPORT_MATCH_METADATA = BIT(0),
5b7cb745 274 MLX5_ESWITCH_REG_C1_LOOPBACK_ENABLED = BIT(1),
7445cfb1
JL
275};
276
19e9bfa0
VB
277struct mlx5_esw_bridge_offloads;
278
073bb189
SM
279struct mlx5_eswitch {
280 struct mlx5_core_dev *dev;
6933a937 281 struct mlx5_nb nb;
81848731 282 struct mlx5_eswitch_fdb fdb_table;
99ecd646 283 /* legacy data structures */
81848731 284 struct hlist_head mc_table[MLX5_L2_ADDR_HASH_SIZE];
131ce701
PP
285 struct esw_mc_addr mc_promisc;
286 /* end of legacy */
073bb189 287 struct workqueue_struct *work_queue;
47dd7e60 288 struct xarray vports;
7445cfb1 289 u32 flags;
073bb189 290 int total_vports;
81848731 291 int enabled_vports;
dfcb1ed3
MHY
292 /* Synchronize between vport change events
293 * and async SRIOV admin state changes
294 */
295 struct mutex state_lock;
1bd27b11 296
8e0aa4bc
PP
297 /* Protects eswitch mode change that occurs via one or more
298 * user commands, i.e. sriov state change, devlink commands.
299 */
c55479d0 300 struct rw_semaphore mode_lock;
7dc84de9 301 atomic64_t user_count;
8e0aa4bc 302
1bd27b11
MHY
303 struct {
304 bool enabled;
305 u32 root_tsar_id;
306 } qos;
307
19e9bfa0 308 struct mlx5_esw_bridge_offloads *br_offloads;
c116c6ee 309 struct mlx5_esw_offload offloads;
6ab36e35 310 int mode;
a1b3839a 311 u16 manager_vport;
411ec9e0 312 u16 first_host_vport;
cd56f929 313 struct mlx5_esw_functions esw_funcs;
87dac697
JL
314 struct {
315 u32 large_group_num;
316 } params;
8f010541 317 struct blocking_notifier_head n_head;
073bb189
SM
318};
319
5896b972
PP
320void esw_offloads_disable(struct mlx5_eswitch *esw);
321int esw_offloads_enable(struct mlx5_eswitch *esw);
e8d31c4d
MB
322void esw_offloads_cleanup_reps(struct mlx5_eswitch *esw);
323int esw_offloads_init_reps(struct mlx5_eswitch *esw);
ea651a86 324
7bf481d7
PP
325bool mlx5_esw_vport_match_metadata_supported(const struct mlx5_eswitch *esw);
326int mlx5_esw_offloads_vport_metadata_set(struct mlx5_eswitch *esw, bool enable);
133dcfc5
VP
327u32 mlx5_esw_match_metadata_alloc(struct mlx5_eswitch *esw);
328void mlx5_esw_match_metadata_free(struct mlx5_eswitch *esw, u32 metadata);
329
fcb64c0f
EC
330int mlx5_esw_modify_vport_rate(struct mlx5_eswitch *esw, u16 vport_num,
331 u32 rate_mbps);
766a0e97 332
073bb189
SM
333/* E-Switch API */
334int mlx5_eswitch_init(struct mlx5_core_dev *dev);
335void mlx5_eswitch_cleanup(struct mlx5_eswitch *esw);
ebf77bb8
PP
336
337#define MLX5_ESWITCH_IGNORE_NUM_VFS (-1)
8e0aa4bc
PP
338int mlx5_eswitch_enable_locked(struct mlx5_eswitch *esw, int mode, int num_vfs);
339int mlx5_eswitch_enable(struct mlx5_eswitch *esw, int num_vfs);
340void mlx5_eswitch_disable_locked(struct mlx5_eswitch *esw, bool clear_vf);
556b9d16 341void mlx5_eswitch_disable(struct mlx5_eswitch *esw, bool clear_vf);
77256579 342int mlx5_eswitch_set_vport_mac(struct mlx5_eswitch *esw,
fa997825 343 u16 vport, const u8 *mac);
77256579 344int mlx5_eswitch_set_vport_state(struct mlx5_eswitch *esw,
02f3afd9 345 u16 vport, int link_state);
9e7ea352 346int mlx5_eswitch_set_vport_vlan(struct mlx5_eswitch *esw,
02f3afd9 347 u16 vport, u16 vlan, u8 qos);
f942380c 348int mlx5_eswitch_set_vport_spoofchk(struct mlx5_eswitch *esw,
02f3afd9 349 u16 vport, bool spoofchk);
1edc57e2 350int mlx5_eswitch_set_vport_trust(struct mlx5_eswitch *esw,
02f3afd9
PP
351 u16 vport_num, bool setting);
352int mlx5_eswitch_set_vport_rate(struct mlx5_eswitch *esw, u16 vport,
c9497c98 353 u32 max_rate, u32 min_rate);
8da202b2
HN
354int mlx5_eswitch_set_vepa(struct mlx5_eswitch *esw, u8 setting);
355int mlx5_eswitch_get_vepa(struct mlx5_eswitch *esw, u8 *setting);
77256579 356int mlx5_eswitch_get_vport_config(struct mlx5_eswitch *esw,
02f3afd9 357 u16 vport, struct ifla_vf_info *ivi);
3b751a2a 358int mlx5_eswitch_get_vport_stats(struct mlx5_eswitch *esw,
02f3afd9 359 u16 vport,
3b751a2a 360 struct ifla_vf_stats *vf_stats);
159fe639 361void mlx5_eswitch_del_send_to_vport_rule(struct mlx5_flow_handle *rule);
073bb189 362
238302fa 363int mlx5_eswitch_modify_esw_vport_context(struct mlx5_core_dev *dev, u16 vport,
e08a6832 364 bool other_vport, void *in);
57843868 365
3d80d1a2 366struct mlx5_flow_spec;
776b12b6 367struct mlx5_esw_flow_attr;
10caabda
OS
368struct mlx5_termtbl_handle;
369
370bool
371mlx5_eswitch_termtbl_required(struct mlx5_eswitch *esw,
c620b772 372 struct mlx5_flow_attr *attr,
10caabda
OS
373 struct mlx5_flow_act *flow_act,
374 struct mlx5_flow_spec *spec);
375
376struct mlx5_flow_handle *
377mlx5_eswitch_add_termtbl_rule(struct mlx5_eswitch *esw,
378 struct mlx5_flow_table *ft,
379 struct mlx5_flow_spec *spec,
380 struct mlx5_esw_flow_attr *attr,
381 struct mlx5_flow_act *flow_act,
382 struct mlx5_flow_destination *dest,
383 int num_dest);
384
385void
386mlx5_eswitch_termtbl_put(struct mlx5_eswitch *esw,
387 struct mlx5_termtbl_handle *tt);
3d80d1a2 388
f94d6389
CM
389void
390mlx5_eswitch_clear_rule_source_port(struct mlx5_eswitch *esw, struct mlx5_flow_spec *spec);
391
74491de9 392struct mlx5_flow_handle *
3d80d1a2
OG
393mlx5_eswitch_add_offloaded_rule(struct mlx5_eswitch *esw,
394 struct mlx5_flow_spec *spec,
c620b772 395 struct mlx5_flow_attr *attr);
e4ad91f2
CM
396struct mlx5_flow_handle *
397mlx5_eswitch_add_fwd_rule(struct mlx5_eswitch *esw,
398 struct mlx5_flow_spec *spec,
c620b772 399 struct mlx5_flow_attr *attr);
d85cdccb
OG
400void
401mlx5_eswitch_del_offloaded_rule(struct mlx5_eswitch *esw,
402 struct mlx5_flow_handle *rule,
c620b772 403 struct mlx5_flow_attr *attr);
48265006
OG
404void
405mlx5_eswitch_del_fwd_rule(struct mlx5_eswitch *esw,
406 struct mlx5_flow_handle *rule,
c620b772 407 struct mlx5_flow_attr *attr);
d85cdccb 408
74491de9 409struct mlx5_flow_handle *
02f3afd9 410mlx5_eswitch_create_vport_rx_rule(struct mlx5_eswitch *esw, u16 vport,
c966f7d5 411 struct mlx5_flow_destination *dest);
fed9ce22 412
e33dfe31
OG
413enum {
414 SET_VLAN_STRIP = BIT(0),
415 SET_VLAN_INSERT = BIT(1)
416};
417
d708f902
OG
418enum mlx5_flow_match_level {
419 MLX5_MATCH_NONE = MLX5_INLINE_MODE_NONE,
420 MLX5_MATCH_L2 = MLX5_INLINE_MODE_L2,
421 MLX5_MATCH_L3 = MLX5_INLINE_MODE_IP,
422 MLX5_MATCH_L4 = MLX5_INLINE_MODE_TCP_UDP,
423};
424
592d3651
CM
425/* current maximum for flow based vport multicasting */
426#define MLX5_MAX_FLOW_FWD_VPORTS 2
427
f493f155
EB
428enum {
429 MLX5_ESW_DEST_ENCAP = BIT(0),
8c4dc42b 430 MLX5_ESW_DEST_ENCAP_VALID = BIT(1),
10742efc 431 MLX5_ESW_DEST_CHAIN_WITH_SRC_PORT_CHANGE = BIT(2),
f493f155
EB
432};
433
39ac237c
PB
434enum {
435 MLX5_ESW_ATTR_FLAG_VLAN_HANDLED = BIT(0),
436 MLX5_ESW_ATTR_FLAG_SLOW_PATH = BIT(1),
6fb0701a 437 MLX5_ESW_ATTR_FLAG_NO_IN_PORT = BIT(2),
10742efc 438 MLX5_ESW_ATTR_FLAG_SRC_REWRITE = BIT(3),
f94d6389 439 MLX5_ESW_ATTR_FLAG_SAMPLE = BIT(4),
39ac237c
PB
440};
441
776b12b6
OG
442struct mlx5_esw_flow_attr {
443 struct mlx5_eswitch_rep *in_rep;
10ff5359 444 struct mlx5_core_dev *in_mdev;
f9392795 445 struct mlx5_core_dev *counter_dev;
776b12b6 446
e85e02ba 447 int split_count;
592d3651
CM
448 int out_count;
449
cc495188
JL
450 __be16 vlan_proto[MLX5_FS_VLAN_DEPTH];
451 u16 vlan_vid[MLX5_FS_VLAN_DEPTH];
452 u8 vlan_prio[MLX5_FS_VLAN_DEPTH];
453 u8 total_vlan;
df65a573 454 struct {
f493f155 455 u32 flags;
df65a573 456 struct mlx5_eswitch_rep *rep;
2b688ea5 457 struct mlx5_pkt_reformat *pkt_reformat;
df65a573 458 struct mlx5_core_dev *mdev;
10caabda 459 struct mlx5_termtbl_handle *termtbl;
8914add2 460 int src_port_rewrite_act_id;
df65a573 461 } dests[MLX5_MAX_FLOW_FWD_VPORTS];
34ca6535 462 struct mlx5_rx_tun_attr *rx_tun_attr;
14e6b038 463 struct mlx5_pkt_reformat *decap_pkt_reformat;
41c2fd94 464 struct mlx5_sample_attr *sample;
776b12b6
OG
465};
466
db7ff19e
EB
467int mlx5_devlink_eswitch_mode_set(struct devlink *devlink, u16 mode,
468 struct netlink_ext_ack *extack);
feae9087 469int mlx5_devlink_eswitch_mode_get(struct devlink *devlink, u16 *mode);
db7ff19e
EB
470int mlx5_devlink_eswitch_inline_mode_set(struct devlink *devlink, u8 mode,
471 struct netlink_ext_ack *extack);
bffaa916 472int mlx5_devlink_eswitch_inline_mode_get(struct devlink *devlink, u8 *mode);
98fdbea5
LR
473int mlx5_devlink_eswitch_encap_mode_set(struct devlink *devlink,
474 enum devlink_eswitch_encap_mode encap,
db7ff19e 475 struct netlink_ext_ack *extack);
98fdbea5
LR
476int mlx5_devlink_eswitch_encap_mode_get(struct devlink *devlink,
477 enum devlink_eswitch_encap_mode *encap);
f099fde1
PP
478int mlx5_devlink_port_function_hw_addr_get(struct devlink *devlink,
479 struct devlink_port *port,
480 u8 *hw_addr, int *hw_addr_len,
481 struct netlink_ext_ack *extack);
330077d1
PP
482int mlx5_devlink_port_function_hw_addr_set(struct devlink *devlink,
483 struct devlink_port *port,
484 const u8 *hw_addr, int hw_addr_len,
485 struct netlink_ext_ack *extack);
f099fde1 486
a4b97ab4 487void *mlx5_eswitch_get_uplink_priv(struct mlx5_eswitch *esw, u8 rep_type);
feae9087 488
f5f82476 489int mlx5_eswitch_add_vlan_action(struct mlx5_eswitch *esw,
c620b772 490 struct mlx5_flow_attr *attr);
f5f82476 491int mlx5_eswitch_del_vlan_action(struct mlx5_eswitch *esw,
c620b772 492 struct mlx5_flow_attr *attr);
f5f82476 493int __mlx5_eswitch_set_vport_vlan(struct mlx5_eswitch *esw,
02f3afd9 494 u16 vport, u16 vlan, u8 qos, u8 set_flags);
f5f82476 495
b5f814cc
EC
496static inline bool mlx5_esw_qos_enabled(struct mlx5_eswitch *esw)
497{
498 return esw->qos.enabled;
499}
500
cc495188
JL
501static inline bool mlx5_eswitch_vlan_actions_supported(struct mlx5_core_dev *dev,
502 u8 vlan_depth)
6acfbf38 503{
cc495188
JL
504 bool ret = MLX5_CAP_ESW_FLOWTABLE_FDB(dev, pop_vlan) &&
505 MLX5_CAP_ESW_FLOWTABLE_FDB(dev, push_vlan);
506
507 if (vlan_depth == 1)
508 return ret;
509
510 return ret && MLX5_CAP_ESW_FLOWTABLE_FDB(dev, pop_vlan_2) &&
511 MLX5_CAP_ESW_FLOWTABLE_FDB(dev, push_vlan_2);
6acfbf38
OG
512}
513
eff849b2
RL
514bool mlx5_esw_lag_prereq(struct mlx5_core_dev *dev0,
515 struct mlx5_core_dev *dev1);
544fe7c2
RD
516bool mlx5_esw_multipath_prereq(struct mlx5_core_dev *dev0,
517 struct mlx5_core_dev *dev1);
eff849b2 518
dd28087c 519const u32 *mlx5_esw_query_functions(struct mlx5_core_dev *dev);
cd56f929 520
69697b6e
OG
521#define MLX5_DEBUG_ESWITCH_MASK BIT(3)
522
27b942fb
PP
523#define esw_info(__dev, format, ...) \
524 dev_info((__dev)->device, "E-Switch: " format, ##__VA_ARGS__)
69697b6e 525
27b942fb
PP
526#define esw_warn(__dev, format, ...) \
527 dev_warn((__dev)->device, "E-Switch: " format, ##__VA_ARGS__)
69697b6e
OG
528
529#define esw_debug(dev, format, ...) \
530 mlx5_core_dbg_mask(dev, MLX5_DEBUG_ESWITCH_MASK, format, ##__VA_ARGS__)
a1b3839a 531
b16f2bb6
PP
532static inline bool mlx5_esw_allowed(const struct mlx5_eswitch *esw)
533{
534 return esw && MLX5_ESWITCH_MANAGER(esw->dev);
535}
536
a1b3839a
BW
537/* The returned number is valid only when the dev is eswitch manager. */
538static inline u16 mlx5_eswitch_manager_vport(struct mlx5_core_dev *dev)
539{
540 return mlx5_core_is_ecpf_esw_manager(dev) ?
541 MLX5_VPORT_ECPF : MLX5_VPORT_PF;
542}
543
ea2300e0
PP
544static inline bool
545mlx5_esw_is_manager_vport(const struct mlx5_eswitch *esw, u16 vport_num)
546{
547 return esw->manager_vport == vport_num;
548}
549
411ec9e0
BW
550static inline u16 mlx5_eswitch_first_host_vport_num(struct mlx5_core_dev *dev)
551{
552 return mlx5_core_is_ecpf_esw_manager(dev) ?
553 MLX5_VPORT_PF : MLX5_VPORT_FIRST_VF;
554}
555
3d5f41ca 556static inline bool mlx5_eswitch_is_funcs_handler(const struct mlx5_core_dev *dev)
6706a3b9 557{
3d5f41ca 558 return mlx5_core_is_ecpf_esw_manager(dev);
6706a3b9
VP
559}
560
443bf36e
PP
561static inline unsigned int
562mlx5_esw_vport_to_devlink_port_index(const struct mlx5_core_dev *dev,
563 u16 vport_num)
564{
565 return (MLX5_CAP_GEN(dev, vhca_id) << 16) | vport_num;
566}
567
f099fde1
PP
568static inline u16
569mlx5_esw_devlink_port_index_to_vport_num(unsigned int dl_port_index)
570{
571 return dl_port_index & 0xffff;
572}
573
ee576ec1
SM
574/* TODO: This mlx5e_tc function shouldn't be called by eswitch */
575void mlx5e_tc_clean_fdb_peer_flows(struct mlx5_eswitch *esw);
576
47dd7e60
PP
577/* Each mark identifies eswitch vport type.
578 * MLX5_ESW_VPT_HOST_FN is used to identify both PF and VF ports using
579 * a single mark.
580 * MLX5_ESW_VPT_VF identifies a SRIOV VF vport.
581 * MLX5_ESW_VPT_SF identifies SF vport.
786ef904 582 */
47dd7e60
PP
583#define MLX5_ESW_VPT_HOST_FN XA_MARK_0
584#define MLX5_ESW_VPT_VF XA_MARK_1
585#define MLX5_ESW_VPT_SF XA_MARK_2
586
587/* The vport iterator is valid only after vport are initialized in mlx5_eswitch_init.
588 * Borrowed the idea from xa_for_each_marked() but with support for desired last element.
786ef904 589 */
47dd7e60
PP
590
591#define mlx5_esw_for_each_vport(esw, index, vport) \
592 xa_for_each(&((esw)->vports), index, vport)
593
594#define mlx5_esw_for_each_entry_marked(xa, index, entry, last, filter) \
595 for (index = 0, entry = xa_find(xa, &index, last, filter); \
596 entry; entry = xa_find_after(xa, &index, last, filter))
597
598#define mlx5_esw_for_each_vport_marked(esw, index, vport, last, filter) \
599 mlx5_esw_for_each_entry_marked(&((esw)->vports), index, vport, last, filter)
600
601#define mlx5_esw_for_each_vf_vport(esw, index, vport, last) \
602 mlx5_esw_for_each_vport_marked(esw, index, vport, last, MLX5_ESW_VPT_VF)
603
604#define mlx5_esw_for_each_host_func_vport(esw, index, vport, last) \
605 mlx5_esw_for_each_vport_marked(esw, index, vport, last, MLX5_ESW_VPT_HOST_FN)
d7f33a45 606
bd939753 607struct mlx5_eswitch *mlx5_devlink_eswitch_get(struct devlink *devlink);
5d9986a3
BW
608struct mlx5_vport *__must_check
609mlx5_eswitch_get_vport(struct mlx5_eswitch *esw, u16 vport_num);
610
47dd7e60
PP
611bool mlx5_eswitch_is_vf_vport(struct mlx5_eswitch *esw, u16 vport_num);
612bool mlx5_esw_is_sf_vport(struct mlx5_eswitch *esw, u16 vport_num);
91d6291c 613
16fff98a 614int mlx5_esw_funcs_changed_handler(struct notifier_block *nb, unsigned long type, void *data);
062f4bf4 615
925a6acc 616int
5019833d
PP
617mlx5_eswitch_enable_pf_vf_vports(struct mlx5_eswitch *esw,
618 enum mlx5_eswitch_vport_event enabled_events);
619void mlx5_eswitch_disable_pf_vf_vports(struct mlx5_eswitch *esw);
620
d970812b
PP
621int mlx5_esw_vport_enable(struct mlx5_eswitch *esw, u16 vport_num,
622 enum mlx5_eswitch_vport_event enabled_events);
623void mlx5_esw_vport_disable(struct mlx5_eswitch *esw, u16 vport_num);
624
748da30b
VP
625int
626esw_vport_create_offloads_acl_tables(struct mlx5_eswitch *esw,
627 struct mlx5_vport *vport);
628void
629esw_vport_destroy_offloads_acl_tables(struct mlx5_eswitch *esw,
630 struct mlx5_vport *vport);
631
c796bb7c
CM
632struct esw_vport_tbl_namespace {
633 int max_fte;
634 int max_num_groups;
635 u32 flags;
636};
637
4c7f4028
CM
638struct mlx5_vport_tbl_attr {
639 u16 chain;
640 u16 prio;
641 u16 vport;
c796bb7c 642 const struct esw_vport_tbl_namespace *vport_ns;
4c7f4028
CM
643};
644
645struct mlx5_flow_table *
0a9e2307 646mlx5_esw_vporttbl_get(struct mlx5_eswitch *esw, struct mlx5_vport_tbl_attr *attr);
4c7f4028 647void
0a9e2307 648mlx5_esw_vporttbl_put(struct mlx5_eswitch *esw, struct mlx5_vport_tbl_attr *attr);
96e32687 649
11b717d6
PB
650struct mlx5_flow_handle *
651esw_add_restore_rule(struct mlx5_eswitch *esw, u32 tag);
11b717d6 652
c2d7712c
BW
653int esw_offloads_load_rep(struct mlx5_eswitch *esw, u16 vport_num);
654void esw_offloads_unload_rep(struct mlx5_eswitch *esw, u16 vport_num);
655
d970812b
PP
656int mlx5_esw_offloads_rep_load(struct mlx5_eswitch *esw, u16 vport_num);
657void mlx5_esw_offloads_rep_unload(struct mlx5_eswitch *esw, u16 vport_num);
658
23bb50cf
BW
659int mlx5_eswitch_load_vport(struct mlx5_eswitch *esw, u16 vport_num,
660 enum mlx5_eswitch_vport_event enabled_events);
661void mlx5_eswitch_unload_vport(struct mlx5_eswitch *esw, u16 vport_num);
662
663int mlx5_eswitch_load_vf_vports(struct mlx5_eswitch *esw, u16 num_vfs,
664 enum mlx5_eswitch_vport_event enabled_events);
665void mlx5_eswitch_unload_vf_vports(struct mlx5_eswitch *esw, u16 num_vfs);
666
c7eddc60
PP
667int mlx5_esw_offloads_devlink_port_register(struct mlx5_eswitch *esw, u16 vport_num);
668void mlx5_esw_offloads_devlink_port_unregister(struct mlx5_eswitch *esw, u16 vport_num);
669struct devlink_port *mlx5_esw_offloads_devlink_port(struct mlx5_eswitch *esw, u16 vport_num);
d970812b
PP
670
671int mlx5_esw_devlink_sf_port_register(struct mlx5_eswitch *esw, struct devlink_port *dl_port,
f1b9acd3 672 u16 vport_num, u32 controller, u32 sfnum);
d970812b
PP
673void mlx5_esw_devlink_sf_port_unregister(struct mlx5_eswitch *esw, u16 vport_num);
674
675int mlx5_esw_offloads_sf_vport_enable(struct mlx5_eswitch *esw, struct devlink_port *dl_port,
f1b9acd3 676 u16 vport_num, u32 controller, u32 sfnum);
d970812b 677void mlx5_esw_offloads_sf_vport_disable(struct mlx5_eswitch *esw, u16 vport_num);
87bd418e 678int mlx5_esw_sf_max_hpf_functions(struct mlx5_core_dev *dev, u16 *max_sfs, u16 *sf_base_id);
d970812b 679
84ae9c1f
VB
680int mlx5_esw_vport_vhca_id_set(struct mlx5_eswitch *esw, u16 vport_num);
681void mlx5_esw_vport_vhca_id_clear(struct mlx5_eswitch *esw, u16 vport_num);
682int mlx5_eswitch_vhca_id_to_vport(struct mlx5_eswitch *esw, u16 vhca_id, u16 *vport_num);
683
8f010541
PP
684/**
685 * mlx5_esw_event_info - Indicates eswitch mode changed/changing.
686 *
687 * @new_mode: New mode of eswitch.
688 */
689struct mlx5_esw_event_info {
690 u16 new_mode;
691};
692
693int mlx5_esw_event_notifier_register(struct mlx5_eswitch *esw, struct notifier_block *n);
694void mlx5_esw_event_notifier_unregister(struct mlx5_eswitch *esw, struct notifier_block *n);
7dc84de9
RD
695
696bool mlx5_esw_hold(struct mlx5_core_dev *dev);
697void mlx5_esw_release(struct mlx5_core_dev *dev);
698void mlx5_esw_get(struct mlx5_core_dev *dev);
699void mlx5_esw_put(struct mlx5_core_dev *dev);
700int mlx5_esw_try_lock(struct mlx5_eswitch *esw);
701void mlx5_esw_unlock(struct mlx5_eswitch *esw);
702
b55b3538
PP
703void esw_vport_change_handle_locked(struct mlx5_vport *vport);
704
f1b9acd3
PP
705bool mlx5_esw_offloads_controller_valid(const struct mlx5_eswitch *esw, u32 controller);
706
e80541ec
SM
707#else /* CONFIG_MLX5_ESWITCH */
708/* eswitch API stubs */
709static inline int mlx5_eswitch_init(struct mlx5_core_dev *dev) { return 0; }
710static inline void mlx5_eswitch_cleanup(struct mlx5_eswitch *esw) {}
8e0aa4bc 711static inline int mlx5_eswitch_enable(struct mlx5_eswitch *esw, int num_vfs) { return 0; }
556b9d16 712static inline void mlx5_eswitch_disable(struct mlx5_eswitch *esw, bool clear_vf) {}
eff849b2 713static inline bool mlx5_esw_lag_prereq(struct mlx5_core_dev *dev0, struct mlx5_core_dev *dev1) { return true; }
6706a3b9 714static inline bool mlx5_eswitch_is_funcs_handler(struct mlx5_core_dev *dev) { return false; }
7d0314b1
RD
715static inline
716int mlx5_eswitch_set_vport_state(struct mlx5_eswitch *esw, u16 vport, int link_state) { return 0; }
dd28087c 717static inline const u32 *mlx5_esw_query_functions(struct mlx5_core_dev *dev)
10ee82ce 718{
dd28087c 719 return ERR_PTR(-EOPNOTSUPP);
10ee82ce 720}
328edb49 721
9d3faa51 722static inline struct mlx5_flow_handle *
11b717d6
PB
723esw_add_restore_rule(struct mlx5_eswitch *esw, u32 tag)
724{
725 return ERR_PTR(-EOPNOTSUPP);
726}
5a65d85d
RD
727
728static inline unsigned int
729mlx5_esw_vport_to_devlink_port_index(const struct mlx5_core_dev *dev,
730 u16 vport_num)
731{
732 return vport_num;
733}
e80541ec
SM
734#endif /* CONFIG_MLX5_ESWITCH */
735
073bb189 736#endif /* __MLX5_ESWITCH_H__ */