]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/mellanox/mlx5/core/main.c
net/mlx5: Decrease default mr cache size
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / mellanox / mlx5 / core / main.c
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
adec640e 33#include <linux/highmem.h>
e126ba97
EC
34#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
40#include <linux/io-mapping.h>
db058a18 41#include <linux/interrupt.h>
e3297246 42#include <linux/delay.h>
e126ba97
EC
43#include <linux/mlx5/driver.h>
44#include <linux/mlx5/cq.h>
45#include <linux/mlx5/qp.h>
46#include <linux/mlx5/srq.h>
47#include <linux/debugfs.h>
f66f049f 48#include <linux/kmod.h>
b775516b 49#include <linux/mlx5/mlx5_ifc.h>
c85023e1 50#include <linux/mlx5/vport.h>
5a7b27eb
MG
51#ifdef CONFIG_RFS_ACCEL
52#include <linux/cpu_rmap.h>
53#endif
feae9087 54#include <net/devlink.h>
e126ba97 55#include "mlx5_core.h"
86d722ad 56#include "fs_core.h"
eeb66cdb 57#include "lib/mpfs.h"
073bb189 58#include "eswitch.h"
52ec462e 59#include "lib/mlx5.h"
e29341fb 60#include "fpga/core.h"
bebb23e6 61#include "accel/ipsec.h"
7c39afb3 62#include "lib/clock.h"
e126ba97 63
e126ba97 64MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
4ae6c18c 65MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
e126ba97
EC
66MODULE_LICENSE("Dual BSD/GPL");
67MODULE_VERSION(DRIVER_VERSION);
68
f663ad98
KH
69unsigned int mlx5_core_debug_mask;
70module_param_named(debug_mask, mlx5_core_debug_mask, uint, 0644);
e126ba97
EC
71MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
72
9603b61d 73#define MLX5_DEFAULT_PROF 2
f663ad98
KH
74static unsigned int prof_sel = MLX5_DEFAULT_PROF;
75module_param_named(prof_sel, prof_sel, uint, 0444);
9603b61d
JM
76MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
77
f91e6d89
EBE
78enum {
79 MLX5_ATOMIC_REQ_MODE_BE = 0x0,
80 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
81};
82
9603b61d
JM
83static struct mlx5_profile profile[] = {
84 [0] = {
85 .mask = 0,
86 },
87 [1] = {
88 .mask = MLX5_PROF_MASK_QP_SIZE,
89 .log_max_qp = 12,
90 },
91 [2] = {
92 .mask = MLX5_PROF_MASK_QP_SIZE |
93 MLX5_PROF_MASK_MR_CACHE,
5f40b4ed 94 .log_max_qp = 18,
9603b61d
JM
95 .mr_cache[0] = {
96 .size = 500,
97 .limit = 250
98 },
99 .mr_cache[1] = {
100 .size = 500,
101 .limit = 250
102 },
103 .mr_cache[2] = {
104 .size = 500,
105 .limit = 250
106 },
107 .mr_cache[3] = {
108 .size = 500,
109 .limit = 250
110 },
111 .mr_cache[4] = {
112 .size = 500,
113 .limit = 250
114 },
115 .mr_cache[5] = {
116 .size = 500,
117 .limit = 250
118 },
119 .mr_cache[6] = {
120 .size = 500,
121 .limit = 250
122 },
123 .mr_cache[7] = {
124 .size = 500,
125 .limit = 250
126 },
127 .mr_cache[8] = {
128 .size = 500,
129 .limit = 250
130 },
131 .mr_cache[9] = {
132 .size = 500,
133 .limit = 250
134 },
135 .mr_cache[10] = {
136 .size = 500,
137 .limit = 250
138 },
139 .mr_cache[11] = {
140 .size = 500,
141 .limit = 250
142 },
143 .mr_cache[12] = {
144 .size = 64,
145 .limit = 32
146 },
147 .mr_cache[13] = {
148 .size = 32,
149 .limit = 16
150 },
151 .mr_cache[14] = {
152 .size = 16,
153 .limit = 8
154 },
155 .mr_cache[15] = {
156 .size = 8,
157 .limit = 4
158 },
159 },
160};
e126ba97 161
6c780a02
EC
162#define FW_INIT_TIMEOUT_MILI 2000
163#define FW_INIT_WAIT_MS 2
164#define FW_PRE_INIT_TIMEOUT_MILI 10000
e3297246
EC
165
166static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili)
167{
168 unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
169 int err = 0;
170
171 while (fw_initializing(dev)) {
172 if (time_after(jiffies, end)) {
173 err = -EBUSY;
174 break;
175 }
176 msleep(FW_INIT_WAIT_MS);
177 }
178
179 return err;
180}
181
012e50e1
HN
182static void mlx5_set_driver_version(struct mlx5_core_dev *dev)
183{
184 int driver_ver_sz = MLX5_FLD_SZ_BYTES(set_driver_version_in,
185 driver_version);
186 u8 in[MLX5_ST_SZ_BYTES(set_driver_version_in)] = {0};
187 u8 out[MLX5_ST_SZ_BYTES(set_driver_version_out)] = {0};
188 int remaining_size = driver_ver_sz;
189 char *string;
190
191 if (!MLX5_CAP_GEN(dev, driver_version))
192 return;
193
194 string = MLX5_ADDR_OF(set_driver_version_in, in, driver_version);
195
196 strncpy(string, "Linux", remaining_size);
197
198 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
199 strncat(string, ",", remaining_size);
200
201 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
202 strncat(string, DRIVER_NAME, remaining_size);
203
204 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
205 strncat(string, ",", remaining_size);
206
207 remaining_size = max_t(int, 0, driver_ver_sz - strlen(string));
208 strncat(string, DRIVER_VERSION, remaining_size);
209
210 /*Send the command*/
211 MLX5_SET(set_driver_version_in, in, opcode,
212 MLX5_CMD_OP_SET_DRIVER_VERSION);
213
214 mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
215}
216
e126ba97
EC
217static int set_dma_caps(struct pci_dev *pdev)
218{
219 int err;
220
221 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
222 if (err) {
1a91de28 223 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
e126ba97
EC
224 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
225 if (err) {
1a91de28 226 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
e126ba97
EC
227 return err;
228 }
229 }
230
231 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
232 if (err) {
233 dev_warn(&pdev->dev,
1a91de28 234 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
e126ba97
EC
235 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
236 if (err) {
237 dev_err(&pdev->dev,
1a91de28 238 "Can't set consistent PCI DMA mask, aborting\n");
e126ba97
EC
239 return err;
240 }
241 }
242
243 dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
244 return err;
245}
246
89d44f0a
MD
247static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
248{
249 struct pci_dev *pdev = dev->pdev;
250 int err = 0;
251
252 mutex_lock(&dev->pci_status_mutex);
253 if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
254 err = pci_enable_device(pdev);
255 if (!err)
256 dev->pci_status = MLX5_PCI_STATUS_ENABLED;
257 }
258 mutex_unlock(&dev->pci_status_mutex);
259
260 return err;
261}
262
263static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
264{
265 struct pci_dev *pdev = dev->pdev;
266
267 mutex_lock(&dev->pci_status_mutex);
268 if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
269 pci_disable_device(pdev);
270 dev->pci_status = MLX5_PCI_STATUS_DISABLED;
271 }
272 mutex_unlock(&dev->pci_status_mutex);
273}
274
e126ba97
EC
275static int request_bar(struct pci_dev *pdev)
276{
277 int err = 0;
278
279 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
1a91de28 280 dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
e126ba97
EC
281 return -ENODEV;
282 }
283
284 err = pci_request_regions(pdev, DRIVER_NAME);
285 if (err)
286 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
287
288 return err;
289}
290
291static void release_bar(struct pci_dev *pdev)
292{
293 pci_release_regions(pdev);
294}
295
78249c42 296static int mlx5_alloc_irq_vectors(struct mlx5_core_dev *dev)
e126ba97 297{
db058a18
SM
298 struct mlx5_priv *priv = &dev->priv;
299 struct mlx5_eq_table *table = &priv->eq_table;
938fe83c 300 int num_eqs = 1 << MLX5_CAP_GEN(dev, log_max_eq);
e126ba97 301 int nvec;
b6908c29 302 int err;
e126ba97 303
938fe83c
SM
304 nvec = MLX5_CAP_GEN(dev, num_ports) * num_online_cpus() +
305 MLX5_EQ_VEC_COMP_BASE;
e126ba97
EC
306 nvec = min_t(int, nvec, num_eqs);
307 if (nvec <= MLX5_EQ_VEC_COMP_BASE)
308 return -ENOMEM;
309
db058a18 310 priv->irq_info = kcalloc(nvec, sizeof(*priv->irq_info), GFP_KERNEL);
78249c42 311 if (!priv->irq_info)
b6908c29 312 return -ENOMEM;
e126ba97 313
231243c8 314 nvec = pci_alloc_irq_vectors(dev->pdev,
78249c42 315 MLX5_EQ_VEC_COMP_BASE + 1, nvec,
231243c8 316 PCI_IRQ_MSIX);
b6908c29
AH
317 if (nvec < 0) {
318 err = nvec;
319 goto err_free_irq_info;
320 }
e126ba97 321
f3c9407b 322 table->num_comp_vectors = nvec - MLX5_EQ_VEC_COMP_BASE;
e126ba97
EC
323
324 return 0;
db058a18 325
b6908c29 326err_free_irq_info:
db058a18 327 kfree(priv->irq_info);
b6908c29 328 return err;
e126ba97
EC
329}
330
78249c42 331static void mlx5_free_irq_vectors(struct mlx5_core_dev *dev)
e126ba97 332{
db058a18 333 struct mlx5_priv *priv = &dev->priv;
e126ba97 334
78249c42 335 pci_free_irq_vectors(dev->pdev);
db058a18 336 kfree(priv->irq_info);
e126ba97
EC
337}
338
bd10838a 339struct mlx5_reg_host_endianness {
e126ba97
EC
340 u8 he;
341 u8 rsvd[15];
342};
343
87b8de49
EC
344#define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))
345
346enum {
c7a08ac7
EC
347 MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
348 MLX5_DEV_CAP_FLAG_DCT,
87b8de49
EC
349};
350
2974ab6e 351static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
c7a08ac7
EC
352{
353 switch (size) {
354 case 128:
355 return 0;
356 case 256:
357 return 1;
358 case 512:
359 return 2;
360 case 1024:
361 return 3;
362 case 2048:
363 return 4;
364 case 4096:
365 return 5;
366 default:
2974ab6e 367 mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
c7a08ac7
EC
368 return 0;
369 }
370}
371
b06e7de8
LR
372static int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev,
373 enum mlx5_cap_type cap_type,
374 enum mlx5_cap_mode cap_mode)
c7a08ac7 375{
b775516b
EC
376 u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
377 int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
938fe83c
SM
378 void *out, *hca_caps;
379 u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
e126ba97
EC
380 int err;
381
b775516b
EC
382 memset(in, 0, sizeof(in));
383 out = kzalloc(out_sz, GFP_KERNEL);
c7a08ac7 384 if (!out)
e126ba97 385 return -ENOMEM;
938fe83c 386
b775516b
EC
387 MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
388 MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
389 err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
c7a08ac7 390 if (err) {
938fe83c
SM
391 mlx5_core_warn(dev,
392 "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
393 cap_type, cap_mode, err);
e126ba97
EC
394 goto query_ex;
395 }
c7a08ac7 396
938fe83c
SM
397 hca_caps = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
398
399 switch (cap_mode) {
400 case HCA_CAP_OPMOD_GET_MAX:
701052c5 401 memcpy(dev->caps.hca_max[cap_type], hca_caps,
938fe83c
SM
402 MLX5_UN_SZ_BYTES(hca_cap_union));
403 break;
404 case HCA_CAP_OPMOD_GET_CUR:
701052c5 405 memcpy(dev->caps.hca_cur[cap_type], hca_caps,
938fe83c
SM
406 MLX5_UN_SZ_BYTES(hca_cap_union));
407 break;
408 default:
409 mlx5_core_warn(dev,
410 "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
411 cap_type, cap_mode);
412 err = -EINVAL;
413 break;
414 }
c7a08ac7
EC
415query_ex:
416 kfree(out);
417 return err;
418}
419
b06e7de8
LR
420int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
421{
422 int ret;
423
424 ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
425 if (ret)
426 return ret;
427 return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
428}
429
f91e6d89 430static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz, int opmod)
c7a08ac7 431{
c4f287c4 432 u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)] = {0};
e126ba97 433
b775516b 434 MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
f91e6d89 435 MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
c4f287c4 436 return mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
c7a08ac7
EC
437}
438
f91e6d89
EBE
439static int handle_hca_cap_atomic(struct mlx5_core_dev *dev)
440{
441 void *set_ctx;
442 void *set_hca_cap;
443 int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
444 int req_endianness;
445 int err;
446
447 if (MLX5_CAP_GEN(dev, atomic)) {
b06e7de8 448 err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
f91e6d89
EBE
449 if (err)
450 return err;
451 } else {
452 return 0;
453 }
454
455 req_endianness =
456 MLX5_CAP_ATOMIC(dev,
bd10838a 457 supported_atomic_req_8B_endianness_mode_1);
f91e6d89
EBE
458
459 if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
460 return 0;
461
462 set_ctx = kzalloc(set_sz, GFP_KERNEL);
463 if (!set_ctx)
464 return -ENOMEM;
465
466 set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
467
468 /* Set requestor to host endianness */
bd10838a 469 MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianness_mode,
f91e6d89
EBE
470 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);
471
472 err = set_caps(dev, set_ctx, set_sz, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);
473
474 kfree(set_ctx);
475 return err;
476}
477
c7a08ac7
EC
478static int handle_hca_cap(struct mlx5_core_dev *dev)
479{
b775516b 480 void *set_ctx = NULL;
c7a08ac7 481 struct mlx5_profile *prof = dev->profile;
c7a08ac7 482 int err = -ENOMEM;
b775516b 483 int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
938fe83c 484 void *set_hca_cap;
c7a08ac7 485
b775516b 486 set_ctx = kzalloc(set_sz, GFP_KERNEL);
c7a08ac7 487 if (!set_ctx)
e126ba97 488 goto query_ex;
e126ba97 489
b06e7de8 490 err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
e126ba97
EC
491 if (err)
492 goto query_ex;
493
938fe83c
SM
494 set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
495 capability);
701052c5 496 memcpy(set_hca_cap, dev->caps.hca_cur[MLX5_CAP_GENERAL],
938fe83c
SM
497 MLX5_ST_SZ_BYTES(cmd_hca_cap));
498
499 mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
707c4602 500 mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
938fe83c 501 128);
c7a08ac7 502 /* we limit the size of the pkey table to 128 entries for now */
938fe83c 503 MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
2974ab6e 504 to_fw_pkey_sz(dev, 128));
c7a08ac7 505
883371c4
NO
506 /* Check log_max_qp from HCA caps to set in current profile */
507 if (MLX5_CAP_GEN_MAX(dev, log_max_qp) < profile[prof_sel].log_max_qp) {
508 mlx5_core_warn(dev, "log_max_qp value in current profile is %d, changing it to HCA capability limit (%d)\n",
509 profile[prof_sel].log_max_qp,
510 MLX5_CAP_GEN_MAX(dev, log_max_qp));
511 profile[prof_sel].log_max_qp = MLX5_CAP_GEN_MAX(dev, log_max_qp);
512 }
c7a08ac7 513 if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
938fe83c
SM
514 MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
515 prof->log_max_qp);
c7a08ac7 516
938fe83c
SM
517 /* disable cmdif checksum */
518 MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
c7a08ac7 519
91828bd8
MD
520 /* Enable 4K UAR only when HCA supports it and page size is bigger
521 * than 4K.
522 */
523 if (MLX5_CAP_GEN_MAX(dev, uar_4k) && PAGE_SIZE > 4096)
f502d834
EC
524 MLX5_SET(cmd_hca_cap, set_hca_cap, uar_4k, 1);
525
fe1e1876
CS
526 MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);
527
f32f5bd2
DJ
528 if (MLX5_CAP_GEN_MAX(dev, cache_line_128byte))
529 MLX5_SET(cmd_hca_cap,
530 set_hca_cap,
531 cache_line_128byte,
532 cache_line_size() == 128 ? 1 : 0);
533
f91e6d89
EBE
534 err = set_caps(dev, set_ctx, set_sz,
535 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
c7a08ac7 536
e126ba97 537query_ex:
e126ba97 538 kfree(set_ctx);
e126ba97
EC
539 return err;
540}
541
542static int set_hca_ctrl(struct mlx5_core_dev *dev)
543{
bd10838a
OG
544 struct mlx5_reg_host_endianness he_in;
545 struct mlx5_reg_host_endianness he_out;
e126ba97
EC
546 int err;
547
fc50db98
EC
548 if (!mlx5_core_is_pf(dev))
549 return 0;
550
e126ba97
EC
551 memset(&he_in, 0, sizeof(he_in));
552 he_in.he = MLX5_SET_HOST_ENDIANNESS;
553 err = mlx5_core_access_reg(dev, &he_in, sizeof(he_in),
554 &he_out, sizeof(he_out),
555 MLX5_REG_HOST_ENDIANNESS, 0, 1);
556 return err;
557}
558
c85023e1
HN
559static int mlx5_core_set_hca_defaults(struct mlx5_core_dev *dev)
560{
561 int ret = 0;
562
563 /* Disable local_lb by default */
8978cc92 564 if (MLX5_CAP_GEN(dev, port_type) == MLX5_CAP_PORT_TYPE_ETH)
c85023e1
HN
565 ret = mlx5_nic_vport_update_local_lb(dev, false);
566
567 return ret;
568}
569
0b107106 570int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
cd23b14b 571{
c4f287c4
SM
572 u32 out[MLX5_ST_SZ_DW(enable_hca_out)] = {0};
573 u32 in[MLX5_ST_SZ_DW(enable_hca_in)] = {0};
cd23b14b 574
0b107106
EC
575 MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
576 MLX5_SET(enable_hca_in, in, function_id, func_id);
c4f287c4 577 return mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
cd23b14b
EC
578}
579
0b107106 580int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
cd23b14b 581{
c4f287c4
SM
582 u32 out[MLX5_ST_SZ_DW(disable_hca_out)] = {0};
583 u32 in[MLX5_ST_SZ_DW(disable_hca_in)] = {0};
cd23b14b 584
0b107106
EC
585 MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
586 MLX5_SET(disable_hca_in, in, function_id, func_id);
c4f287c4 587 return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
cd23b14b
EC
588}
589
a5a1d1c2 590u64 mlx5_read_internal_timer(struct mlx5_core_dev *dev)
b0844444
EBE
591{
592 u32 timer_h, timer_h1, timer_l;
593
594 timer_h = ioread32be(&dev->iseg->internal_timer_h);
595 timer_l = ioread32be(&dev->iseg->internal_timer_l);
596 timer_h1 = ioread32be(&dev->iseg->internal_timer_h);
597 if (timer_h != timer_h1) /* wrap around */
598 timer_l = ioread32be(&dev->iseg->internal_timer_l);
599
a5a1d1c2 600 return (u64)timer_l | (u64)timer_h1 << 32;
b0844444
EBE
601}
602
231243c8
SM
603static int mlx5_irq_set_affinity_hint(struct mlx5_core_dev *mdev, int i)
604{
605 struct mlx5_priv *priv = &mdev->priv;
7f2045c8
SM
606 int vecidx = MLX5_EQ_VEC_COMP_BASE + i;
607 int irq = pci_irq_vector(mdev->pdev, vecidx);
231243c8 608
7f2045c8 609 if (!zalloc_cpumask_var(&priv->irq_info[vecidx].mask, GFP_KERNEL)) {
231243c8
SM
610 mlx5_core_warn(mdev, "zalloc_cpumask_var failed");
611 return -ENOMEM;
612 }
613
614 cpumask_set_cpu(cpumask_local_spread(i, priv->numa_node),
7f2045c8 615 priv->irq_info[vecidx].mask);
231243c8
SM
616
617 if (IS_ENABLED(CONFIG_SMP) &&
7f2045c8 618 irq_set_affinity_hint(irq, priv->irq_info[vecidx].mask))
231243c8
SM
619 mlx5_core_warn(mdev, "irq_set_affinity_hint failed, irq 0x%.4x", irq);
620
621 return 0;
622}
623
624static void mlx5_irq_clear_affinity_hint(struct mlx5_core_dev *mdev, int i)
625{
7f2045c8 626 int vecidx = MLX5_EQ_VEC_COMP_BASE + i;
231243c8 627 struct mlx5_priv *priv = &mdev->priv;
7f2045c8 628 int irq = pci_irq_vector(mdev->pdev, vecidx);
231243c8
SM
629
630 irq_set_affinity_hint(irq, NULL);
7f2045c8 631 free_cpumask_var(priv->irq_info[vecidx].mask);
231243c8
SM
632}
633
634static int mlx5_irq_set_affinity_hints(struct mlx5_core_dev *mdev)
635{
636 int err;
637 int i;
638
639 for (i = 0; i < mdev->priv.eq_table.num_comp_vectors; i++) {
640 err = mlx5_irq_set_affinity_hint(mdev, i);
641 if (err)
642 goto err_out;
643 }
644
645 return 0;
646
647err_out:
648 for (i--; i >= 0; i--)
649 mlx5_irq_clear_affinity_hint(mdev, i);
650
651 return err;
652}
653
654static void mlx5_irq_clear_affinity_hints(struct mlx5_core_dev *mdev)
655{
656 int i;
657
658 for (i = 0; i < mdev->priv.eq_table.num_comp_vectors; i++)
659 mlx5_irq_clear_affinity_hint(mdev, i);
660}
661
0b6e26ce
DT
662int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
663 unsigned int *irqn)
233d05d2
SM
664{
665 struct mlx5_eq_table *table = &dev->priv.eq_table;
666 struct mlx5_eq *eq, *n;
667 int err = -ENOENT;
668
669 spin_lock(&table->lock);
670 list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
671 if (eq->index == vector) {
672 *eqn = eq->eqn;
673 *irqn = eq->irqn;
674 err = 0;
675 break;
676 }
677 }
678 spin_unlock(&table->lock);
679
680 return err;
681}
682EXPORT_SYMBOL(mlx5_vector2eqn);
683
94c6825e
MB
684struct mlx5_eq *mlx5_eqn2eq(struct mlx5_core_dev *dev, int eqn)
685{
686 struct mlx5_eq_table *table = &dev->priv.eq_table;
687 struct mlx5_eq *eq;
688
689 spin_lock(&table->lock);
690 list_for_each_entry(eq, &table->comp_eqs_list, list)
691 if (eq->eqn == eqn) {
692 spin_unlock(&table->lock);
693 return eq;
694 }
695
696 spin_unlock(&table->lock);
697
698 return ERR_PTR(-ENOENT);
699}
700
233d05d2
SM
701static void free_comp_eqs(struct mlx5_core_dev *dev)
702{
703 struct mlx5_eq_table *table = &dev->priv.eq_table;
704 struct mlx5_eq *eq, *n;
705
5a7b27eb
MG
706#ifdef CONFIG_RFS_ACCEL
707 if (dev->rmap) {
708 free_irq_cpu_rmap(dev->rmap);
709 dev->rmap = NULL;
710 }
711#endif
233d05d2
SM
712 spin_lock(&table->lock);
713 list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
714 list_del(&eq->list);
715 spin_unlock(&table->lock);
716 if (mlx5_destroy_unmap_eq(dev, eq))
717 mlx5_core_warn(dev, "failed to destroy EQ 0x%x\n",
718 eq->eqn);
719 kfree(eq);
720 spin_lock(&table->lock);
721 }
722 spin_unlock(&table->lock);
723}
724
725static int alloc_comp_eqs(struct mlx5_core_dev *dev)
726{
727 struct mlx5_eq_table *table = &dev->priv.eq_table;
db058a18 728 char name[MLX5_MAX_IRQ_NAME];
233d05d2
SM
729 struct mlx5_eq *eq;
730 int ncomp_vec;
731 int nent;
732 int err;
733 int i;
734
735 INIT_LIST_HEAD(&table->comp_eqs_list);
736 ncomp_vec = table->num_comp_vectors;
737 nent = MLX5_COMP_EQ_SIZE;
5a7b27eb
MG
738#ifdef CONFIG_RFS_ACCEL
739 dev->rmap = alloc_irq_cpu_rmap(ncomp_vec);
740 if (!dev->rmap)
741 return -ENOMEM;
742#endif
233d05d2
SM
743 for (i = 0; i < ncomp_vec; i++) {
744 eq = kzalloc(sizeof(*eq), GFP_KERNEL);
745 if (!eq) {
746 err = -ENOMEM;
747 goto clean;
748 }
749
5a7b27eb 750#ifdef CONFIG_RFS_ACCEL
78249c42
SG
751 irq_cpu_rmap_add(dev->rmap, pci_irq_vector(dev->pdev,
752 MLX5_EQ_VEC_COMP_BASE + i));
5a7b27eb 753#endif
db058a18 754 snprintf(name, MLX5_MAX_IRQ_NAME, "mlx5_comp%d", i);
233d05d2
SM
755 err = mlx5_create_map_eq(dev, eq,
756 i + MLX5_EQ_VEC_COMP_BASE, nent, 0,
01187175 757 name, MLX5_EQ_TYPE_COMP);
233d05d2
SM
758 if (err) {
759 kfree(eq);
760 goto clean;
761 }
762 mlx5_core_dbg(dev, "allocated completion EQN %d\n", eq->eqn);
763 eq->index = i;
764 spin_lock(&table->lock);
765 list_add_tail(&eq->list, &table->comp_eqs_list);
766 spin_unlock(&table->lock);
767 }
768
769 return 0;
770
771clean:
772 free_comp_eqs(dev);
773 return err;
774}
775
f62b8bb8
AV
776static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
777{
c4f287c4
SM
778 u32 query_in[MLX5_ST_SZ_DW(query_issi_in)] = {0};
779 u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {0};
f62b8bb8 780 u32 sup_issi;
c4f287c4 781 int err;
f62b8bb8
AV
782
783 MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
c4f287c4
SM
784 err = mlx5_cmd_exec(dev, query_in, sizeof(query_in),
785 query_out, sizeof(query_out));
f62b8bb8 786 if (err) {
c4f287c4
SM
787 u32 syndrome;
788 u8 status;
789
790 mlx5_cmd_mbox_status(query_out, &status, &syndrome);
f9c14e46
KH
791 if (!status || syndrome == MLX5_DRIVER_SYND) {
792 mlx5_core_err(dev, "Failed to query ISSI err(%d) status(%d) synd(%d)\n",
793 err, status, syndrome);
794 return err;
f62b8bb8
AV
795 }
796
f9c14e46
KH
797 mlx5_core_warn(dev, "Query ISSI is not supported by FW, ISSI is 0\n");
798 dev->issi = 0;
799 return 0;
f62b8bb8
AV
800 }
801
802 sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);
803
804 if (sup_issi & (1 << 1)) {
c4f287c4
SM
805 u32 set_in[MLX5_ST_SZ_DW(set_issi_in)] = {0};
806 u32 set_out[MLX5_ST_SZ_DW(set_issi_out)] = {0};
f62b8bb8
AV
807
808 MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
809 MLX5_SET(set_issi_in, set_in, current_issi, 1);
c4f287c4
SM
810 err = mlx5_cmd_exec(dev, set_in, sizeof(set_in),
811 set_out, sizeof(set_out));
f62b8bb8 812 if (err) {
f9c14e46
KH
813 mlx5_core_err(dev, "Failed to set ISSI to 1 err(%d)\n",
814 err);
f62b8bb8
AV
815 return err;
816 }
817
818 dev->issi = 1;
819
820 return 0;
e74a1db0 821 } else if (sup_issi & (1 << 0) || !sup_issi) {
f62b8bb8
AV
822 return 0;
823 }
824
9eb78923 825 return -EOPNOTSUPP;
f62b8bb8 826}
f62b8bb8 827
a31208b1
MD
828static int mlx5_pci_init(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
829{
830 struct pci_dev *pdev = dev->pdev;
831 int err = 0;
e126ba97 832
e126ba97
EC
833 pci_set_drvdata(dev->pdev, dev);
834 strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
835 priv->name[MLX5_MAX_NAME_LEN - 1] = 0;
836
837 mutex_init(&priv->pgdir_mutex);
838 INIT_LIST_HEAD(&priv->pgdir_list);
839 spin_lock_init(&priv->mkey_lock);
840
311c7c71
SM
841 mutex_init(&priv->alloc_mutex);
842
843 priv->numa_node = dev_to_node(&dev->pdev->dev);
844
e126ba97 845 priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
9c11c85a
JM
846 if (!priv->dbg_root) {
847 dev_err(&pdev->dev, "Cannot create debugfs dir, aborting\n");
e126ba97 848 return -ENOMEM;
9c11c85a 849 }
e126ba97 850
89d44f0a 851 err = mlx5_pci_enable_device(dev);
e126ba97 852 if (err) {
1a91de28 853 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
e126ba97
EC
854 goto err_dbg;
855 }
856
857 err = request_bar(pdev);
858 if (err) {
1a91de28 859 dev_err(&pdev->dev, "error requesting BARs, aborting\n");
e126ba97
EC
860 goto err_disable;
861 }
862
863 pci_set_master(pdev);
864
865 err = set_dma_caps(pdev);
866 if (err) {
867 dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
868 goto err_clr_master;
869 }
870
871 dev->iseg_base = pci_resource_start(dev->pdev, 0);
872 dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
873 if (!dev->iseg) {
874 err = -ENOMEM;
875 dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
876 goto err_clr_master;
877 }
a31208b1
MD
878
879 return 0;
880
881err_clr_master:
882 pci_clear_master(dev->pdev);
883 release_bar(dev->pdev);
884err_disable:
89d44f0a 885 mlx5_pci_disable_device(dev);
a31208b1
MD
886
887err_dbg:
888 debugfs_remove(priv->dbg_root);
889 return err;
890}
891
892static void mlx5_pci_close(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
893{
894 iounmap(dev->iseg);
895 pci_clear_master(dev->pdev);
896 release_bar(dev->pdev);
89d44f0a 897 mlx5_pci_disable_device(dev);
9c11c85a 898 debugfs_remove_recursive(priv->dbg_root);
a31208b1
MD
899}
900
59211bd3
MHY
901static int mlx5_init_once(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
902{
903 struct pci_dev *pdev = dev->pdev;
904 int err;
905
59211bd3
MHY
906 err = mlx5_query_board_id(dev);
907 if (err) {
908 dev_err(&pdev->dev, "query board id failed\n");
909 goto out;
910 }
911
912 err = mlx5_eq_init(dev);
913 if (err) {
914 dev_err(&pdev->dev, "failed to initialize eq\n");
915 goto out;
916 }
917
59211bd3
MHY
918 err = mlx5_init_cq_table(dev);
919 if (err) {
920 dev_err(&pdev->dev, "failed to initialize cq table\n");
921 goto err_eq_cleanup;
922 }
923
924 mlx5_init_qp_table(dev);
925
926 mlx5_init_srq_table(dev);
927
928 mlx5_init_mkey_table(dev);
929
52ec462e
IT
930 mlx5_init_reserved_gids(dev);
931
7c39afb3
FD
932 mlx5_init_clock(dev);
933
59211bd3
MHY
934 err = mlx5_init_rl_table(dev);
935 if (err) {
936 dev_err(&pdev->dev, "Failed to init rate limiting\n");
937 goto err_tables_cleanup;
938 }
939
eeb66cdb
SM
940 err = mlx5_mpfs_init(dev);
941 if (err) {
942 dev_err(&pdev->dev, "Failed to init l2 table %d\n", err);
943 goto err_rl_cleanup;
944 }
945
c2d6e31a
MHY
946 err = mlx5_eswitch_init(dev);
947 if (err) {
948 dev_err(&pdev->dev, "Failed to init eswitch %d\n", err);
eeb66cdb 949 goto err_mpfs_cleanup;
c2d6e31a 950 }
c2d6e31a
MHY
951
952 err = mlx5_sriov_init(dev);
953 if (err) {
954 dev_err(&pdev->dev, "Failed to init sriov %d\n", err);
955 goto err_eswitch_cleanup;
956 }
957
9410733c
IT
958 err = mlx5_fpga_init(dev);
959 if (err) {
960 dev_err(&pdev->dev, "Failed to init fpga device %d\n", err);
961 goto err_sriov_cleanup;
962 }
963
59211bd3
MHY
964 return 0;
965
9410733c
IT
966err_sriov_cleanup:
967 mlx5_sriov_cleanup(dev);
c2d6e31a 968err_eswitch_cleanup:
c2d6e31a 969 mlx5_eswitch_cleanup(dev->priv.eswitch);
eeb66cdb 970err_mpfs_cleanup:
eeb66cdb 971 mlx5_mpfs_cleanup(dev);
c2d6e31a 972err_rl_cleanup:
c2d6e31a 973 mlx5_cleanup_rl_table(dev);
59211bd3
MHY
974err_tables_cleanup:
975 mlx5_cleanup_mkey_table(dev);
976 mlx5_cleanup_srq_table(dev);
977 mlx5_cleanup_qp_table(dev);
978 mlx5_cleanup_cq_table(dev);
979
980err_eq_cleanup:
981 mlx5_eq_cleanup(dev);
982
983out:
984 return err;
985}
986
987static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
988{
9410733c 989 mlx5_fpga_cleanup(dev);
c2d6e31a 990 mlx5_sriov_cleanup(dev);
c2d6e31a 991 mlx5_eswitch_cleanup(dev->priv.eswitch);
eeb66cdb 992 mlx5_mpfs_cleanup(dev);
59211bd3 993 mlx5_cleanup_rl_table(dev);
7c39afb3 994 mlx5_cleanup_clock(dev);
52ec462e 995 mlx5_cleanup_reserved_gids(dev);
59211bd3
MHY
996 mlx5_cleanup_mkey_table(dev);
997 mlx5_cleanup_srq_table(dev);
998 mlx5_cleanup_qp_table(dev);
999 mlx5_cleanup_cq_table(dev);
1000 mlx5_eq_cleanup(dev);
1001}
1002
1003static int mlx5_load_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
1004 bool boot)
a31208b1
MD
1005{
1006 struct pci_dev *pdev = dev->pdev;
1007 int err;
1008
89d44f0a 1009 mutex_lock(&dev->intf_state_mutex);
5fc7197d 1010 if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
89d44f0a
MD
1011 dev_warn(&dev->pdev->dev, "%s: interface is up, NOP\n",
1012 __func__);
1013 goto out;
1014 }
1015
e126ba97
EC
1016 dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
1017 fw_rev_min(dev), fw_rev_sub(dev));
1018
89d44f0a
MD
1019 /* on load removing any previous indication of internal error, device is
1020 * up
1021 */
1022 dev->state = MLX5_DEVICE_STATE_UP;
1023
6c780a02
EC
1024 /* wait for firmware to accept initialization segments configurations
1025 */
1026 err = wait_fw_init(dev, FW_PRE_INIT_TIMEOUT_MILI);
1027 if (err) {
1028 dev_err(&dev->pdev->dev, "Firmware over %d MS in pre-initializing state, aborting\n",
1029 FW_PRE_INIT_TIMEOUT_MILI);
8ce59b16 1030 goto out_err;
6c780a02
EC
1031 }
1032
e126ba97
EC
1033 err = mlx5_cmd_init(dev);
1034 if (err) {
1035 dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
89d44f0a 1036 goto out_err;
e126ba97
EC
1037 }
1038
e3297246
EC
1039 err = wait_fw_init(dev, FW_INIT_TIMEOUT_MILI);
1040 if (err) {
1041 dev_err(&dev->pdev->dev, "Firmware over %d MS in initializing state, aborting\n",
1042 FW_INIT_TIMEOUT_MILI);
55378a23 1043 goto err_cmd_cleanup;
e3297246
EC
1044 }
1045
0b107106 1046 err = mlx5_core_enable_hca(dev, 0);
cd23b14b
EC
1047 if (err) {
1048 dev_err(&pdev->dev, "enable hca failed\n");
59211bd3 1049 goto err_cmd_cleanup;
cd23b14b
EC
1050 }
1051
f62b8bb8
AV
1052 err = mlx5_core_set_issi(dev);
1053 if (err) {
1054 dev_err(&pdev->dev, "failed to set issi\n");
1055 goto err_disable_hca;
1056 }
f62b8bb8 1057
cd23b14b
EC
1058 err = mlx5_satisfy_startup_pages(dev, 1);
1059 if (err) {
1060 dev_err(&pdev->dev, "failed to allocate boot pages\n");
1061 goto err_disable_hca;
1062 }
1063
e126ba97
EC
1064 err = set_hca_ctrl(dev);
1065 if (err) {
1066 dev_err(&pdev->dev, "set_hca_ctrl failed\n");
cd23b14b 1067 goto reclaim_boot_pages;
e126ba97
EC
1068 }
1069
1070 err = handle_hca_cap(dev);
1071 if (err) {
1072 dev_err(&pdev->dev, "handle_hca_cap failed\n");
cd23b14b 1073 goto reclaim_boot_pages;
e126ba97
EC
1074 }
1075
f91e6d89
EBE
1076 err = handle_hca_cap_atomic(dev);
1077 if (err) {
1078 dev_err(&pdev->dev, "handle_hca_cap_atomic failed\n");
1079 goto reclaim_boot_pages;
e126ba97
EC
1080 }
1081
cd23b14b 1082 err = mlx5_satisfy_startup_pages(dev, 0);
e126ba97 1083 if (err) {
cd23b14b
EC
1084 dev_err(&pdev->dev, "failed to allocate init pages\n");
1085 goto reclaim_boot_pages;
e126ba97
EC
1086 }
1087
1088 err = mlx5_pagealloc_start(dev);
1089 if (err) {
1090 dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
cd23b14b 1091 goto reclaim_boot_pages;
e126ba97
EC
1092 }
1093
1094 err = mlx5_cmd_init_hca(dev);
1095 if (err) {
1096 dev_err(&pdev->dev, "init hca failed\n");
1097 goto err_pagealloc_stop;
1098 }
1099
012e50e1
HN
1100 mlx5_set_driver_version(dev);
1101
e126ba97
EC
1102 mlx5_start_health_poll(dev);
1103
bba1574c
DJ
1104 err = mlx5_query_hca_caps(dev);
1105 if (err) {
1106 dev_err(&pdev->dev, "query hca failed\n");
1107 goto err_stop_poll;
1108 }
1109
259bbc57
MG
1110 if (boot) {
1111 err = mlx5_init_once(dev, priv);
1112 if (err) {
1113 dev_err(&pdev->dev, "sw objs init failed\n");
1114 goto err_stop_poll;
1115 }
e126ba97
EC
1116 }
1117
78249c42 1118 err = mlx5_alloc_irq_vectors(dev);
e126ba97 1119 if (err) {
78249c42 1120 dev_err(&pdev->dev, "alloc irq vectors failed\n");
59211bd3 1121 goto err_cleanup_once;
e126ba97
EC
1122 }
1123
01187175 1124 dev->priv.uar = mlx5_get_uars_page(dev);
72f36be0 1125 if (IS_ERR(dev->priv.uar)) {
e126ba97 1126 dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
72f36be0 1127 err = PTR_ERR(dev->priv.uar);
59211bd3 1128 goto err_disable_msix;
e126ba97
EC
1129 }
1130
1131 err = mlx5_start_eqs(dev);
1132 if (err) {
1133 dev_err(&pdev->dev, "Failed to start pages and async EQs\n");
9410733c 1134 goto err_put_uars;
e126ba97
EC
1135 }
1136
233d05d2
SM
1137 err = alloc_comp_eqs(dev);
1138 if (err) {
1139 dev_err(&pdev->dev, "Failed to alloc completion EQs\n");
1140 goto err_stop_eqs;
1141 }
1142
231243c8
SM
1143 err = mlx5_irq_set_affinity_hints(dev);
1144 if (err) {
1145 dev_err(&pdev->dev, "Failed to alloc affinity hint cpumask\n");
1146 goto err_affinity_hints;
1147 }
1148
86d722ad 1149 err = mlx5_init_fs(dev);
59211bd3 1150 if (err) {
86d722ad 1151 dev_err(&pdev->dev, "Failed to init flow steering\n");
c85023e1 1152 goto err_fs;
59211bd3 1153 }
e126ba97 1154
c85023e1 1155 err = mlx5_core_set_hca_defaults(dev);
86d722ad 1156 if (err) {
c85023e1 1157 dev_err(&pdev->dev, "Failed to set hca defaults\n");
86d722ad
MG
1158 goto err_fs;
1159 }
1466cc5b 1160
c2d6e31a 1161 err = mlx5_sriov_attach(dev);
fc50db98
EC
1162 if (err) {
1163 dev_err(&pdev->dev, "sriov init failed %d\n", err);
1164 goto err_sriov;
1165 }
1166
e29341fb
IT
1167 err = mlx5_fpga_device_start(dev);
1168 if (err) {
1169 dev_err(&pdev->dev, "fpga device start failed %d\n", err);
52ec462e 1170 goto err_fpga_start;
e29341fb 1171 }
bebb23e6
IT
1172 err = mlx5_accel_ipsec_init(dev);
1173 if (err) {
1174 dev_err(&pdev->dev, "IPSec device start failed %d\n", err);
1175 goto err_ipsec_start;
1176 }
e29341fb 1177
737a234b
MHY
1178 if (mlx5_device_registered(dev)) {
1179 mlx5_attach_device(dev);
1180 } else {
1181 err = mlx5_register_device(dev);
1182 if (err) {
1183 dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
1184 goto err_reg_dev;
1185 }
a31208b1
MD
1186 }
1187
5fc7197d 1188 set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
89d44f0a
MD
1189out:
1190 mutex_unlock(&dev->intf_state_mutex);
1191
e126ba97
EC
1192 return 0;
1193
59211bd3 1194err_reg_dev:
bebb23e6
IT
1195 mlx5_accel_ipsec_cleanup(dev);
1196err_ipsec_start:
52ec462e
IT
1197 mlx5_fpga_device_stop(dev);
1198
1199err_fpga_start:
c2d6e31a 1200 mlx5_sriov_detach(dev);
fc50db98 1201
59211bd3 1202err_sriov:
86d722ad 1203 mlx5_cleanup_fs(dev);
59211bd3 1204
86d722ad 1205err_fs:
231243c8
SM
1206 mlx5_irq_clear_affinity_hints(dev);
1207
1208err_affinity_hints:
db058a18
SM
1209 free_comp_eqs(dev);
1210
233d05d2
SM
1211err_stop_eqs:
1212 mlx5_stop_eqs(dev);
1213
5fe9dec0 1214err_put_uars:
01187175 1215 mlx5_put_uars_page(dev, priv->uar);
e126ba97 1216
59211bd3 1217err_disable_msix:
78249c42 1218 mlx5_free_irq_vectors(dev);
e126ba97 1219
59211bd3
MHY
1220err_cleanup_once:
1221 if (boot)
1222 mlx5_cleanup_once(dev);
1223
e126ba97 1224err_stop_poll:
17254682 1225 mlx5_stop_health_poll(dev, boot);
1bde6e30
EC
1226 if (mlx5_cmd_teardown_hca(dev)) {
1227 dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
89d44f0a 1228 goto out_err;
1bde6e30 1229 }
e126ba97
EC
1230
1231err_pagealloc_stop:
1232 mlx5_pagealloc_stop(dev);
1233
cd23b14b 1234reclaim_boot_pages:
e126ba97
EC
1235 mlx5_reclaim_startup_pages(dev);
1236
cd23b14b 1237err_disable_hca:
0b107106 1238 mlx5_core_disable_hca(dev, 0);
cd23b14b 1239
59211bd3 1240err_cmd_cleanup:
e126ba97
EC
1241 mlx5_cmd_cleanup(dev);
1242
89d44f0a
MD
1243out_err:
1244 dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
1245 mutex_unlock(&dev->intf_state_mutex);
1246
e126ba97
EC
1247 return err;
1248}
e126ba97 1249
59211bd3
MHY
1250static int mlx5_unload_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
1251 bool cleanup)
e126ba97 1252{
89d44f0a 1253 int err = 0;
e126ba97 1254
5e44fca5 1255 if (cleanup)
2a0165a0 1256 mlx5_drain_health_recovery(dev);
689a248d 1257
89d44f0a 1258 mutex_lock(&dev->intf_state_mutex);
b3cb5388 1259 if (!test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
89d44f0a
MD
1260 dev_warn(&dev->pdev->dev, "%s: interface is down, NOP\n",
1261 __func__);
59211bd3
MHY
1262 if (cleanup)
1263 mlx5_cleanup_once(dev);
89d44f0a
MD
1264 goto out;
1265 }
6b6adee3 1266
9ade8c7c 1267 clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
9ade8c7c 1268
737a234b
MHY
1269 if (mlx5_device_registered(dev))
1270 mlx5_detach_device(dev);
1271
bebb23e6 1272 mlx5_accel_ipsec_cleanup(dev);
52ec462e
IT
1273 mlx5_fpga_device_stop(dev);
1274
c2d6e31a 1275 mlx5_sriov_detach(dev);
86d722ad 1276 mlx5_cleanup_fs(dev);
231243c8 1277 mlx5_irq_clear_affinity_hints(dev);
233d05d2 1278 free_comp_eqs(dev);
e126ba97 1279 mlx5_stop_eqs(dev);
01187175 1280 mlx5_put_uars_page(dev, priv->uar);
78249c42 1281 mlx5_free_irq_vectors(dev);
59211bd3
MHY
1282 if (cleanup)
1283 mlx5_cleanup_once(dev);
17254682 1284 mlx5_stop_health_poll(dev, cleanup);
ac6ea6e8
EC
1285 err = mlx5_cmd_teardown_hca(dev);
1286 if (err) {
1bde6e30 1287 dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
ac6ea6e8 1288 goto out;
1bde6e30 1289 }
e126ba97
EC
1290 mlx5_pagealloc_stop(dev);
1291 mlx5_reclaim_startup_pages(dev);
0b107106 1292 mlx5_core_disable_hca(dev, 0);
e126ba97 1293 mlx5_cmd_cleanup(dev);
9603b61d 1294
ac6ea6e8 1295out:
89d44f0a 1296 mutex_unlock(&dev->intf_state_mutex);
ac6ea6e8 1297 return err;
9603b61d 1298}
64613d94 1299
9603b61d
JM
1300struct mlx5_core_event_handler {
1301 void (*event)(struct mlx5_core_dev *dev,
1302 enum mlx5_dev_event event,
1303 void *data);
1304};
1305
feae9087 1306static const struct devlink_ops mlx5_devlink_ops = {
e80541ec 1307#ifdef CONFIG_MLX5_ESWITCH
feae9087
OG
1308 .eswitch_mode_set = mlx5_devlink_eswitch_mode_set,
1309 .eswitch_mode_get = mlx5_devlink_eswitch_mode_get,
bffaa916
RD
1310 .eswitch_inline_mode_set = mlx5_devlink_eswitch_inline_mode_set,
1311 .eswitch_inline_mode_get = mlx5_devlink_eswitch_inline_mode_get,
7768d197
RD
1312 .eswitch_encap_mode_set = mlx5_devlink_eswitch_encap_mode_set,
1313 .eswitch_encap_mode_get = mlx5_devlink_eswitch_encap_mode_get,
feae9087
OG
1314#endif
1315};
f66f049f 1316
59211bd3 1317#define MLX5_IB_MOD "mlx5_ib"
9603b61d
JM
1318static int init_one(struct pci_dev *pdev,
1319 const struct pci_device_id *id)
1320{
1321 struct mlx5_core_dev *dev;
feae9087 1322 struct devlink *devlink;
9603b61d
JM
1323 struct mlx5_priv *priv;
1324 int err;
1325
feae9087
OG
1326 devlink = devlink_alloc(&mlx5_devlink_ops, sizeof(*dev));
1327 if (!devlink) {
9603b61d
JM
1328 dev_err(&pdev->dev, "kzalloc failed\n");
1329 return -ENOMEM;
1330 }
feae9087
OG
1331
1332 dev = devlink_priv(devlink);
9603b61d 1333 priv = &dev->priv;
fc50db98 1334 priv->pci_dev_data = id->driver_data;
9603b61d
JM
1335
1336 pci_set_drvdata(pdev, dev);
1337
0e97a340
HN
1338 dev->pdev = pdev;
1339 dev->event = mlx5_core_event;
9603b61d 1340 dev->profile = &profile[prof_sel];
9603b61d 1341
364d1798
EC
1342 INIT_LIST_HEAD(&priv->ctx_list);
1343 spin_lock_init(&priv->ctx_lock);
89d44f0a
MD
1344 mutex_init(&dev->pci_status_mutex);
1345 mutex_init(&dev->intf_state_mutex);
d9aaed83 1346
97834eba
ES
1347 INIT_LIST_HEAD(&priv->waiting_events_list);
1348 priv->is_accum_events = false;
1349
d9aaed83
AK
1350#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1351 err = init_srcu_struct(&priv->pfault_srcu);
1352 if (err) {
1353 dev_err(&pdev->dev, "init_srcu_struct failed with error code %d\n",
1354 err);
1355 goto clean_dev;
1356 }
1357#endif
01187175
EC
1358 mutex_init(&priv->bfregs.reg_head.lock);
1359 mutex_init(&priv->bfregs.wc_head.lock);
1360 INIT_LIST_HEAD(&priv->bfregs.reg_head.list);
1361 INIT_LIST_HEAD(&priv->bfregs.wc_head.list);
1362
a31208b1 1363 err = mlx5_pci_init(dev, priv);
9603b61d 1364 if (err) {
a31208b1 1365 dev_err(&pdev->dev, "mlx5_pci_init failed with error code %d\n", err);
d9aaed83 1366 goto clean_srcu;
9603b61d
JM
1367 }
1368
ac6ea6e8
EC
1369 err = mlx5_health_init(dev);
1370 if (err) {
1371 dev_err(&pdev->dev, "mlx5_health_init failed with error code %d\n", err);
1372 goto close_pci;
1373 }
1374
59211bd3
MHY
1375 mlx5_pagealloc_init(dev);
1376
1377 err = mlx5_load_one(dev, priv, true);
9603b61d 1378 if (err) {
a31208b1 1379 dev_err(&pdev->dev, "mlx5_load_one failed with error code %d\n", err);
ac6ea6e8 1380 goto clean_health;
9603b61d 1381 }
59211bd3 1382
f82eed45 1383 request_module_nowait(MLX5_IB_MOD);
9603b61d 1384
feae9087
OG
1385 err = devlink_register(devlink, &pdev->dev);
1386 if (err)
1387 goto clean_load;
1388
5d47f6c8 1389 pci_save_state(pdev);
9603b61d
JM
1390 return 0;
1391
feae9087 1392clean_load:
59211bd3 1393 mlx5_unload_one(dev, priv, true);
ac6ea6e8 1394clean_health:
59211bd3 1395 mlx5_pagealloc_cleanup(dev);
ac6ea6e8 1396 mlx5_health_cleanup(dev);
a31208b1
MD
1397close_pci:
1398 mlx5_pci_close(dev, priv);
d9aaed83
AK
1399clean_srcu:
1400#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1401 cleanup_srcu_struct(&priv->pfault_srcu);
a31208b1 1402clean_dev:
d9aaed83 1403#endif
feae9087 1404 devlink_free(devlink);
a31208b1 1405
9603b61d
JM
1406 return err;
1407}
a31208b1 1408
9603b61d
JM
1409static void remove_one(struct pci_dev *pdev)
1410{
1411 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
feae9087 1412 struct devlink *devlink = priv_to_devlink(dev);
a31208b1 1413 struct mlx5_priv *priv = &dev->priv;
9603b61d 1414
feae9087 1415 devlink_unregister(devlink);
737a234b
MHY
1416 mlx5_unregister_device(dev);
1417
59211bd3 1418 if (mlx5_unload_one(dev, priv, true)) {
a31208b1 1419 dev_err(&dev->pdev->dev, "mlx5_unload_one failed\n");
ac6ea6e8 1420 mlx5_health_cleanup(dev);
a31208b1
MD
1421 return;
1422 }
737a234b 1423
59211bd3 1424 mlx5_pagealloc_cleanup(dev);
ac6ea6e8 1425 mlx5_health_cleanup(dev);
a31208b1 1426 mlx5_pci_close(dev, priv);
d9aaed83
AK
1427#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1428 cleanup_srcu_struct(&priv->pfault_srcu);
1429#endif
feae9087 1430 devlink_free(devlink);
9603b61d
JM
1431}
1432
89d44f0a
MD
1433static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
1434 pci_channel_state_t state)
1435{
1436 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1437 struct mlx5_priv *priv = &dev->priv;
1438
1439 dev_info(&pdev->dev, "%s was called\n", __func__);
04c0c1ab 1440
8812c24d 1441 mlx5_enter_error_state(dev, false);
59211bd3 1442 mlx5_unload_one(dev, priv, false);
5d47f6c8 1443 /* In case of kernel call drain the health wq */
05ac2c0b 1444 if (state) {
5e44fca5 1445 mlx5_drain_health_wq(dev);
05ac2c0b
MHY
1446 mlx5_pci_disable_device(dev);
1447 }
1448
89d44f0a
MD
1449 return state == pci_channel_io_perm_failure ?
1450 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
1451}
1452
d57847dc
DJ
1453/* wait for the device to show vital signs by waiting
1454 * for the health counter to start counting.
89d44f0a 1455 */
d57847dc 1456static int wait_vital(struct pci_dev *pdev)
89d44f0a
MD
1457{
1458 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1459 struct mlx5_core_health *health = &dev->priv.health;
1460 const int niter = 100;
d57847dc 1461 u32 last_count = 0;
89d44f0a 1462 u32 count;
89d44f0a
MD
1463 int i;
1464
89d44f0a
MD
1465 for (i = 0; i < niter; i++) {
1466 count = ioread32be(health->health_counter);
1467 if (count && count != 0xffffffff) {
d57847dc
DJ
1468 if (last_count && last_count != count) {
1469 dev_info(&pdev->dev, "Counter value 0x%x after %d iterations\n", count, i);
1470 return 0;
1471 }
1472 last_count = count;
89d44f0a
MD
1473 }
1474 msleep(50);
1475 }
1476
d57847dc 1477 return -ETIMEDOUT;
89d44f0a
MD
1478}
1479
1061c90f 1480static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
89d44f0a
MD
1481{
1482 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
89d44f0a
MD
1483 int err;
1484
1485 dev_info(&pdev->dev, "%s was called\n", __func__);
1486
1061c90f 1487 err = mlx5_pci_enable_device(dev);
d57847dc 1488 if (err) {
1061c90f
MHY
1489 dev_err(&pdev->dev, "%s: mlx5_pci_enable_device failed with error code: %d\n"
1490 , __func__, err);
1491 return PCI_ERS_RESULT_DISCONNECT;
1492 }
1493
1494 pci_set_master(pdev);
1495 pci_restore_state(pdev);
5d47f6c8 1496 pci_save_state(pdev);
1061c90f
MHY
1497
1498 if (wait_vital(pdev)) {
d57847dc 1499 dev_err(&pdev->dev, "%s: wait_vital timed out\n", __func__);
1061c90f 1500 return PCI_ERS_RESULT_DISCONNECT;
d57847dc 1501 }
89d44f0a 1502
1061c90f
MHY
1503 return PCI_ERS_RESULT_RECOVERED;
1504}
1505
1061c90f
MHY
1506static void mlx5_pci_resume(struct pci_dev *pdev)
1507{
1508 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1509 struct mlx5_priv *priv = &dev->priv;
1510 int err;
1511
1512 dev_info(&pdev->dev, "%s was called\n", __func__);
1513
59211bd3 1514 err = mlx5_load_one(dev, priv, false);
89d44f0a
MD
1515 if (err)
1516 dev_err(&pdev->dev, "%s: mlx5_load_one failed with error code: %d\n"
1517 , __func__, err);
1518 else
1519 dev_info(&pdev->dev, "%s: device recovered\n", __func__);
1520}
1521
1522static const struct pci_error_handlers mlx5_err_handler = {
1523 .error_detected = mlx5_pci_err_detected,
1524 .slot_reset = mlx5_pci_slot_reset,
1525 .resume = mlx5_pci_resume
1526};
1527
8812c24d
MD
1528static int mlx5_try_fast_unload(struct mlx5_core_dev *dev)
1529{
1530 int ret;
1531
1532 if (!MLX5_CAP_GEN(dev, force_teardown)) {
1533 mlx5_core_dbg(dev, "force teardown is not supported in the firmware\n");
1534 return -EOPNOTSUPP;
1535 }
1536
1537 if (dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
1538 mlx5_core_dbg(dev, "Device in internal error state, giving up\n");
1539 return -EAGAIN;
1540 }
1541
d2aa060d
HN
1542 /* Panic tear down fw command will stop the PCI bus communication
1543 * with the HCA, so the health polll is no longer needed.
1544 */
1545 mlx5_drain_health_wq(dev);
17254682 1546 mlx5_stop_health_poll(dev, false);
d2aa060d 1547
8812c24d
MD
1548 ret = mlx5_cmd_force_teardown_hca(dev);
1549 if (ret) {
1550 mlx5_core_dbg(dev, "Firmware couldn't do fast unload error: %d\n", ret);
d2aa060d 1551 mlx5_start_health_poll(dev);
8812c24d
MD
1552 return ret;
1553 }
1554
1555 mlx5_enter_error_state(dev, true);
1556
1557 return 0;
1558}
1559
5fc7197d
MD
1560static void shutdown(struct pci_dev *pdev)
1561{
1562 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1563 struct mlx5_priv *priv = &dev->priv;
8812c24d 1564 int err;
5fc7197d
MD
1565
1566 dev_info(&pdev->dev, "Shutdown was called\n");
8812c24d
MD
1567 err = mlx5_try_fast_unload(dev);
1568 if (err)
1569 mlx5_unload_one(dev, priv, false);
5fc7197d
MD
1570 mlx5_pci_disable_device(dev);
1571}
1572
9603b61d 1573static const struct pci_device_id mlx5_core_pci_table[] = {
bbad7c21 1574 { PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTIB) },
fc50db98 1575 { PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF}, /* Connect-IB VF */
bbad7c21 1576 { PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4) },
fc50db98 1577 { PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF}, /* ConnectX-4 VF */
bbad7c21 1578 { PCI_VDEVICE(MELLANOX, PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) },
fc50db98 1579 { PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF}, /* ConnectX-4LX VF */
7092fe86 1580 { PCI_VDEVICE(MELLANOX, 0x1017) }, /* ConnectX-5, PCIe 3.0 */
64dbbdfe 1581 { PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF}, /* ConnectX-5 VF */
d0dd989f
MD
1582 { PCI_VDEVICE(MELLANOX, 0x1019) }, /* ConnectX-5 Ex */
1583 { PCI_VDEVICE(MELLANOX, 0x101a), MLX5_PCI_DEV_IS_VF}, /* ConnectX-5 Ex VF */
1584 { PCI_VDEVICE(MELLANOX, 0x101b) }, /* ConnectX-6 */
1585 { PCI_VDEVICE(MELLANOX, 0x101c), MLX5_PCI_DEV_IS_VF}, /* ConnectX-6 VF */
2e9d3e83
NO
1586 { PCI_VDEVICE(MELLANOX, 0xa2d2) }, /* BlueField integrated ConnectX-5 network controller */
1587 { PCI_VDEVICE(MELLANOX, 0xa2d3), MLX5_PCI_DEV_IS_VF}, /* BlueField integrated ConnectX-5 network controller VF */
9603b61d
JM
1588 { 0, }
1589};
1590
1591MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);
1592
04c0c1ab
MHY
1593void mlx5_disable_device(struct mlx5_core_dev *dev)
1594{
1595 mlx5_pci_err_detected(dev->pdev, 0);
1596}
1597
1598void mlx5_recover_device(struct mlx5_core_dev *dev)
1599{
1600 mlx5_pci_disable_device(dev);
1601 if (mlx5_pci_slot_reset(dev->pdev) == PCI_ERS_RESULT_RECOVERED)
1602 mlx5_pci_resume(dev->pdev);
1603}
1604
9603b61d
JM
1605static struct pci_driver mlx5_core_driver = {
1606 .name = DRIVER_NAME,
1607 .id_table = mlx5_core_pci_table,
1608 .probe = init_one,
89d44f0a 1609 .remove = remove_one,
5fc7197d 1610 .shutdown = shutdown,
fc50db98
EC
1611 .err_handler = &mlx5_err_handler,
1612 .sriov_configure = mlx5_core_sriov_configure,
9603b61d 1613};
e126ba97 1614
f663ad98
KH
1615static void mlx5_core_verify_params(void)
1616{
1617 if (prof_sel >= ARRAY_SIZE(profile)) {
1618 pr_warn("mlx5_core: WARNING: Invalid module parameter prof_sel %d, valid range 0-%zu, changing back to default(%d)\n",
1619 prof_sel,
1620 ARRAY_SIZE(profile) - 1,
1621 MLX5_DEFAULT_PROF);
1622 prof_sel = MLX5_DEFAULT_PROF;
1623 }
1624}
1625
e126ba97
EC
1626static int __init init(void)
1627{
1628 int err;
1629
f663ad98 1630 mlx5_core_verify_params();
e126ba97 1631 mlx5_register_debugfs();
e126ba97 1632
9603b61d
JM
1633 err = pci_register_driver(&mlx5_core_driver);
1634 if (err)
ac6ea6e8 1635 goto err_debug;
9603b61d 1636
f62b8bb8
AV
1637#ifdef CONFIG_MLX5_CORE_EN
1638 mlx5e_init();
1639#endif
1640
e126ba97
EC
1641 return 0;
1642
e126ba97
EC
1643err_debug:
1644 mlx5_unregister_debugfs();
1645 return err;
1646}
1647
1648static void __exit cleanup(void)
1649{
f62b8bb8
AV
1650#ifdef CONFIG_MLX5_CORE_EN
1651 mlx5e_cleanup();
1652#endif
9603b61d 1653 pci_unregister_driver(&mlx5_core_driver);
e126ba97
EC
1654 mlx5_unregister_debugfs();
1655}
1656
1657module_init(init);
1658module_exit(cleanup);