]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/nvidia/forcedeth.c
forcedeth: Acknowledge only interrupts that are being processed
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / nvidia / forcedeth.c
CommitLineData
1da177e4
LT
1/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
87046e50 6 * and Andrew de Quincey.
1da177e4
LT
7 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
1836098f 12 * Copyright (C) 2003,4,5 Manfred Spraul
1da177e4
LT
13 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
f1405d32 16 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
1da177e4
LT
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
1da177e4
LT
32 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
294a554e
JP
42
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
3e1a3ce2 45#define FORCEDETH_VERSION "0.64"
1da177e4
LT
46#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
d43c36dc 55#include <linux/sched.h>
1da177e4
LT
56#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
22c6d143 63#include <linux/if_vlan.h>
910638ae 64#include <linux/dma-mapping.h>
5a0e3ad6 65#include <linux/slab.h>
5504e139 66#include <linux/uaccess.h>
70c71606 67#include <linux/prefetch.h>
5504e139 68#include <linux/io.h>
1da177e4
LT
69
70#include <asm/irq.h>
1da177e4
LT
71#include <asm/system.h>
72
bea3348e
SH
73#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
1da177e4
LT
75
76/*
77 * Hardware access:
78 */
79
3c2e1c11
AA
80#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
7b5e078c
MD
90#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
3c2e1c11
AA
94#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
1da177e4
LT
107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
daa91a9d 111#define NVREG_IRQSTAT_MASK 0x83ff
1da177e4
LT
112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
c2dba06d 117#define NVREG_IRQ_TX_OK 0x0010
1da177e4
LT
118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
d33a73c8
AA
120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
daa91a9d 122#define NVREG_IRQ_RECOVER_ERROR 0x8200
a971c324 123#define NVREG_IRQMASK_THROUGHPUT 0x00df
096a458c 124#define NVREG_IRQMASK_CPU 0x0060
d33a73c8
AA
125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
c5cf9101 127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
c2dba06d 128
1da177e4
LT
129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
6cef67a0 137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
a971c324 138#define NVREG_POLL_DEFAULT_CPU 13
d33a73c8
AA
139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
1da177e4 143 NvRegMisc1 = 0x080,
eb91f61b 144#define NVREG_MISC1_PAUSE_TX 0x01
1da177e4
LT
145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
0a62677b 148 NvRegMacReset = 0x34,
86a0f043 149#define NVREG_MAC_RESET_ASSERT 0x0F3
1da177e4
LT
150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
7e680c22
AA
152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
f35723ec 161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
cac1c52c
AA
162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
1da177e4
LT
165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
eb91f61b
AA
169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
1da177e4
LT
171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
9589c77a 173#define NVREG_PFF_LOOPBACK 0x10
1da177e4
LT
174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
f35723ec 180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
1da177e4
LT
181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
a433686c
AA
184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
78aea4fc 187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
a433686c 188#define NVREG_SLOTTIME_HALF 0x0000ff00
78aea4fc 189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
a433686c 190#define NVREG_SLOTTIME_MASK 0x000000ff
1da177e4 191
9744e218 192 NvRegTxDeferral = 0xA0,
fd9b558c
AA
193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
9744e218
AA
199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
1da177e4
LT
201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
bb9a4fd1 207#define NVREG_MCASTMASKA_NONE 0xffffffff
1da177e4 208 NvRegMulticastMaskB = 0xBC,
bb9a4fd1 209#define NVREG_MCASTMASKB_NONE 0xffff
1da177e4
LT
210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
a433686c
AA
213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
1da177e4
LT
218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
5070d340
AA
224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
1da177e4
LT
226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
95d161cb
AA
234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
1da177e4
LT
238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
8a4ae7f2 245#define NVREG_TXRXCTL_DESC_1 0
d2f78412
AA
246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
ee407b02
AA
248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
0832b25a
AA
250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
eb91f61b 252 NvRegTxPauseFrame = 0x170,
5289b4c4
AA
253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
9a33e883
AA
257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
1da177e4
LT
259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
eb798428
AA
262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
7e680c22
AA
264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
1da177e4
LT
266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
9c662435
AA
281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
1da177e4
LT
284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
cac1c52c 297 NvRegMgmtUnitGetVersion = 0x204,
78aea4fc 298#define NVREG_MGMTUNITGETVERSION 0x01
cac1c52c
AA
299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
1da177e4
LT
301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
cac1c52c
AA
313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
52da3578
AA
315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
ee407b02
AA
342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
d33a73c8
AA
344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
86a0f043
AA
347
348 NvRegPowerState2 = 0x600,
1545e205 349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
86a0f043 350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
22ae03a1 351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
88d7d8b0 352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
1da177e4
LT
353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
a8bed49e
SH
357 __le32 buf;
358 __le32 flaglen;
1da177e4
LT
359};
360
ee73362c 361struct ring_desc_ex {
a8bed49e
SH
362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
ee73362c
MS
366};
367
f82a9352 368union ring_type {
78aea4fc
SJ
369 struct ring_desc *orig;
370 struct ring_desc_ex *ex;
f82a9352 371};
ee73362c 372
1da177e4
LT
373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
a433686c 380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
c2dba06d 381#define NV_TX_FORCED_INTERRUPT (1<<24)
1da177e4
LT
382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
a433686c 391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
c2dba06d 392#define NV_TX2_FORCED_INTERRUPT (1<<30)
1da177e4
LT
393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
ac9c1897
AA
400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
fa45459e
AA
402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
8a4ae7f2
MS
404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
1da177e4 406
ee407b02
AA
407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
1da177e4
LT
409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
1ef6841b 421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
1da177e4
LT
422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
bfaffe8f
AA
424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
1da177e4
LT
427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
1ef6841b 439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
1da177e4 440
ee407b02
AA
441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
25985edc 444/* Miscellaneous hardware related defines: */
78aea4fc
SJ
445#define NV_PCI_REGSZ_VER1 0x270
446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
448#define NV_PCI_REGSZ_MAX 0x604
1da177e4
LT
449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
86a0f043 465#define NV_MAC_RESET_DELAY 64
1da177e4
LT
466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
6cef67a0 473#define RX_RING_DEFAULT 512
eafa59f6
AA
474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
1da177e4
LT
479
480/* rx/tx mac addr + type + vlan + align + slack*/
d81c0983
MS
481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
1da177e4
LT
488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
52da3578 492#define STATS_INTERVAL (10*HZ)
1da177e4 493
f3b197ac 494/*
1da177e4 495 * desc_ver values:
8a4ae7f2
MS
496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
1da177e4 500 */
8a4ae7f2
MS
501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
1da177e4
LT
504
505/* PHY defines */
9f3f7910
AA
506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
1da177e4
LT
511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
edf7e5ec 515#define PHYID2_MODEL_MASK 0x03f0
9f3f7910
AA
516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
edf7e5ec 522#define PHY_MARVELL_E3016_INITMASK 0x0300
14a67f3c
AA
523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
d215d8a2
AA
529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
c5e3ae88
AA
545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
9f3f7910
AA
548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
22ae03a1 551#define PHY_REALTEK_INIT_REG7 0x01
c5e3ae88
AA
552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
9f3f7910
AA
556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
22ae03a1
AA
560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
9f3f7910 563#define PHY_REALTEK_INIT_MSK1 0x0003
d215d8a2 564
1da177e4
LT
565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
eb91f61b
AA
574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
b6d0773f
AA
578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
1da177e4 581
d33a73c8
AA
582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
1da177e4 594
b6e4405b
AA
595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
b2976d23
AA
598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
3b446c3e
AA
601#define NV_TX_LIMIT_COUNT 16
602
4145ade2
AA
603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
52da3578
AA
606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
612 { "tx_bytes" },
613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
52da3578
AA
621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
57fff698
AA
633 { "rx_packets" },
634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
52da3578 640 { "rx_bytes" },
57fff698 641 { "tx_pause" },
52da3578 642 { "rx_pause" },
9c662435
AA
643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
52da3578
AA
649};
650
651struct nv_ethtool_stats {
652 u64 tx_bytes;
653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
52da3578
AA
661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
57fff698
AA
673 u64 rx_packets;
674 u64 rx_errors_total;
675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
679 u64 tx_packets;
52da3578 680 u64 rx_bytes;
57fff698 681 u64 tx_pause;
52da3578
AA
682 u64 rx_pause;
683 u64 rx_drop_frame;
9c662435
AA
684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
52da3578
AA
689};
690
9c662435
AA
691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
57fff698
AA
693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
9589c77a
AA
695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
5bb7ea26
AV
707 __u32 reg;
708 __u32 mask;
9589c77a
AA
709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
95d161cb 716 { NvRegTxWatermark, 0x0ff },
9589c77a 717 { NvRegWakeUpFlags, 0x07777 },
78aea4fc 718 { 0, 0 }
9589c77a
AA
719};
720
761fcd9e
AA
721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
73a37079
ED
724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
3b446c3e
AA
726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
761fcd9e
AA
728};
729
1da177e4
LT
730/*
731 * SMP locking:
b74ca3a8 732 * All hardware access under netdev_priv(dev)->lock, except the performance
1da177e4
LT
733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
932ff279 736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
b74ca3a8 737 * needs netdev_priv(dev)->lock :-(
932ff279 738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
1da177e4
LT
739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
bea3348e
SH
745 struct net_device *dev;
746 struct napi_struct napi;
747
1da177e4
LT
748 /* General data:
749 * Locking: spin_lock(&np->lock); */
52da3578 750 struct nv_ethtool_stats estats;
1da177e4
LT
751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
edf7e5ec 759 unsigned int phy_model;
9f3f7910 760 unsigned int phy_rev;
1da177e4 761 u16 gigabit;
9589c77a 762 int intr_test;
c5cf9101 763 int recover_error;
4145ade2 764 int quiet_count;
1da177e4
LT
765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
582806be 770 u32 events;
1da177e4
LT
771 u32 irqmask;
772 u32 desc_ver;
8a4ae7f2 773 u32 txrxctl_bits;
ee407b02 774 u32 vlanctl_bits;
86a0f043 775 u32 driver_data;
9f3f7910 776 u32 device_id;
86a0f043 777 u32 register_size;
7e680c22 778 u32 mac_in_use;
cac1c52c
AA
779 int mgmt_version;
780 int mgmt_sema;
1da177e4
LT
781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
761fcd9e
AA
787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
f82a9352 792 union ring_type rx_ring;
1da177e4 793 unsigned int rx_buf_sz;
d81c0983 794 unsigned int pkt_limit;
1da177e4
LT
795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
52da3578 797 struct timer_list stats_poll;
d33a73c8 798 u32 nic_poll_irq;
eafa59f6 799 int rx_ring_size;
1da177e4
LT
800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
761fcd9e
AA
809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
f82a9352 814 union ring_type tx_ring;
1da177e4 815 u32 tx_flags;
eafa59f6 816 int tx_ring_size;
3b446c3e
AA
817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
aaa37d2d 821 int tx_stop;
ee407b02 822
d33a73c8
AA
823 /* msi/msi-x fields */
824 u32 msi_flags;
825 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
eb91f61b
AA
826
827 /* flow control */
828 u32 pause_flags;
1a1ca861
TD
829
830 /* power saved state */
831 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
ddb213f0
YL
832
833 /* for different msi-x irq type */
834 char name_rx[IFNAMSIZ + 3]; /* -rx */
835 char name_tx[IFNAMSIZ + 3]; /* -tx */
836 char name_other[IFNAMSIZ + 6]; /* -other */
1da177e4
LT
837};
838
839/*
840 * Maximum number of loops until we assume that a bit in the irq mask
841 * is stuck. Overridable with module param.
842 */
4145ade2 843static int max_interrupt_work = 4;
1da177e4 844
a971c324
AA
845/*
846 * Optimization can be either throuput mode or cpu mode
f3b197ac 847 *
a971c324
AA
848 * Throughput Mode: Every tx and rx packet will generate an interrupt.
849 * CPU Mode: Interrupts are controlled by a timer.
850 */
69fe3fd7
AA
851enum {
852 NV_OPTIMIZATION_MODE_THROUGHPUT,
9e184767
AA
853 NV_OPTIMIZATION_MODE_CPU,
854 NV_OPTIMIZATION_MODE_DYNAMIC
69fe3fd7 855};
9e184767 856static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
a971c324
AA
857
858/*
859 * Poll interval for timer irq
860 *
861 * This interval determines how frequent an interrupt is generated.
862 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
863 * Min = 0, and Max = 65535
864 */
865static int poll_interval = -1;
866
d33a73c8 867/*
69fe3fd7 868 * MSI interrupts
d33a73c8 869 */
69fe3fd7
AA
870enum {
871 NV_MSI_INT_DISABLED,
872 NV_MSI_INT_ENABLED
873};
874static int msi = NV_MSI_INT_ENABLED;
d33a73c8
AA
875
876/*
69fe3fd7 877 * MSIX interrupts
d33a73c8 878 */
69fe3fd7
AA
879enum {
880 NV_MSIX_INT_DISABLED,
881 NV_MSIX_INT_ENABLED
882};
39482791 883static int msix = NV_MSIX_INT_ENABLED;
69fe3fd7
AA
884
885/*
886 * DMA 64bit
887 */
888enum {
889 NV_DMA_64BIT_DISABLED,
890 NV_DMA_64BIT_ENABLED
891};
892static int dma_64bit = NV_DMA_64BIT_ENABLED;
d33a73c8 893
9f3f7910
AA
894/*
895 * Crossover Detection
896 * Realtek 8201 phy + some OEM boards do not work properly.
897 */
898enum {
899 NV_CROSSOVER_DETECTION_DISABLED,
900 NV_CROSSOVER_DETECTION_ENABLED
901};
902static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
903
5a9a8e32
ES
904/*
905 * Power down phy when interface is down (persists through reboot;
906 * older Linux and other OSes may not power it up again)
907 */
78aea4fc 908static int phy_power_down;
5a9a8e32 909
1da177e4
LT
910static inline struct fe_priv *get_nvpriv(struct net_device *dev)
911{
912 return netdev_priv(dev);
913}
914
915static inline u8 __iomem *get_hwbase(struct net_device *dev)
916{
ac9c1897 917 return ((struct fe_priv *)netdev_priv(dev))->base;
1da177e4
LT
918}
919
920static inline void pci_push(u8 __iomem *base)
921{
922 /* force out pending posted writes */
923 readl(base);
924}
925
926static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
927{
f82a9352 928 return le32_to_cpu(prd->flaglen)
1da177e4
LT
929 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
930}
931
ee73362c
MS
932static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
933{
f82a9352 934 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
ee73362c
MS
935}
936
36b30ea9
JG
937static bool nv_optimized(struct fe_priv *np)
938{
939 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
940 return false;
941 return true;
942}
943
1da177e4 944static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
344d0dce 945 int delay, int delaymax)
1da177e4
LT
946{
947 u8 __iomem *base = get_hwbase(dev);
948
949 pci_push(base);
950 do {
951 udelay(delay);
952 delaymax -= delay;
344d0dce 953 if (delaymax < 0)
1da177e4 954 return 1;
1da177e4
LT
955 } while ((readl(base + offset) & mask) != target);
956 return 0;
957}
958
0832b25a
AA
959#define NV_SETUP_RX_RING 0x01
960#define NV_SETUP_TX_RING 0x02
961
5bb7ea26
AV
962static inline u32 dma_low(dma_addr_t addr)
963{
964 return addr;
965}
966
967static inline u32 dma_high(dma_addr_t addr)
968{
969 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
970}
971
0832b25a
AA
972static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
973{
974 struct fe_priv *np = get_nvpriv(dev);
975 u8 __iomem *base = get_hwbase(dev);
976
36b30ea9 977 if (!nv_optimized(np)) {
78aea4fc 978 if (rxtx_flags & NV_SETUP_RX_RING)
5bb7ea26 979 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
78aea4fc 980 if (rxtx_flags & NV_SETUP_TX_RING)
5bb7ea26 981 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
0832b25a
AA
982 } else {
983 if (rxtx_flags & NV_SETUP_RX_RING) {
5bb7ea26
AV
984 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
985 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
0832b25a
AA
986 }
987 if (rxtx_flags & NV_SETUP_TX_RING) {
5bb7ea26
AV
988 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
989 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
0832b25a
AA
990 }
991 }
992}
993
eafa59f6
AA
994static void free_rings(struct net_device *dev)
995{
996 struct fe_priv *np = get_nvpriv(dev);
997
36b30ea9 998 if (!nv_optimized(np)) {
f82a9352 999 if (np->rx_ring.orig)
eafa59f6
AA
1000 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1001 np->rx_ring.orig, np->ring_addr);
1002 } else {
1003 if (np->rx_ring.ex)
1004 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1005 np->rx_ring.ex, np->ring_addr);
1006 }
9b03b06b
SJ
1007 kfree(np->rx_skb);
1008 kfree(np->tx_skb);
eafa59f6
AA
1009}
1010
84b3932b
AA
1011static int using_multi_irqs(struct net_device *dev)
1012{
1013 struct fe_priv *np = get_nvpriv(dev);
1014
1015 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1016 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1017 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1018 return 0;
1019 else
1020 return 1;
1021}
1022
88d7d8b0
AA
1023static void nv_txrx_gate(struct net_device *dev, bool gate)
1024{
1025 struct fe_priv *np = get_nvpriv(dev);
1026 u8 __iomem *base = get_hwbase(dev);
1027 u32 powerstate;
1028
1029 if (!np->mac_in_use &&
1030 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1031 powerstate = readl(base + NvRegPowerState2);
1032 if (gate)
1033 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1034 else
1035 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1036 writel(powerstate, base + NvRegPowerState2);
1037 }
1038}
1039
84b3932b
AA
1040static void nv_enable_irq(struct net_device *dev)
1041{
1042 struct fe_priv *np = get_nvpriv(dev);
1043
1044 if (!using_multi_irqs(dev)) {
1045 if (np->msi_flags & NV_MSI_X_ENABLED)
1046 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1047 else
a7475906 1048 enable_irq(np->pci_dev->irq);
84b3932b
AA
1049 } else {
1050 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1051 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1052 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1053 }
1054}
1055
1056static void nv_disable_irq(struct net_device *dev)
1057{
1058 struct fe_priv *np = get_nvpriv(dev);
1059
1060 if (!using_multi_irqs(dev)) {
1061 if (np->msi_flags & NV_MSI_X_ENABLED)
1062 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1063 else
a7475906 1064 disable_irq(np->pci_dev->irq);
84b3932b
AA
1065 } else {
1066 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1067 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1068 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1069 }
1070}
1071
1072/* In MSIX mode, a write to irqmask behaves as XOR */
1073static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1074{
1075 u8 __iomem *base = get_hwbase(dev);
1076
1077 writel(mask, base + NvRegIrqMask);
1078}
1079
1080static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1081{
1082 struct fe_priv *np = get_nvpriv(dev);
1083 u8 __iomem *base = get_hwbase(dev);
1084
1085 if (np->msi_flags & NV_MSI_X_ENABLED) {
1086 writel(mask, base + NvRegIrqMask);
1087 } else {
1088 if (np->msi_flags & NV_MSI_ENABLED)
1089 writel(0, base + NvRegMSIIrqMask);
1090 writel(0, base + NvRegIrqMask);
1091 }
1092}
1093
08d93575
AA
1094static void nv_napi_enable(struct net_device *dev)
1095{
08d93575
AA
1096 struct fe_priv *np = get_nvpriv(dev);
1097
1098 napi_enable(&np->napi);
08d93575
AA
1099}
1100
1101static void nv_napi_disable(struct net_device *dev)
1102{
08d93575
AA
1103 struct fe_priv *np = get_nvpriv(dev);
1104
1105 napi_disable(&np->napi);
08d93575
AA
1106}
1107
1da177e4
LT
1108#define MII_READ (-1)
1109/* mii_rw: read/write a register on the PHY.
1110 *
1111 * Caller must guarantee serialization
1112 */
1113static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1114{
1115 u8 __iomem *base = get_hwbase(dev);
1116 u32 reg;
1117 int retval;
1118
eb798428 1119 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
1da177e4
LT
1120
1121 reg = readl(base + NvRegMIIControl);
1122 if (reg & NVREG_MIICTL_INUSE) {
1123 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1124 udelay(NV_MIIBUSY_DELAY);
1125 }
1126
1127 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1128 if (value != MII_READ) {
1129 writel(value, base + NvRegMIIData);
1130 reg |= NVREG_MIICTL_WRITE;
1131 }
1132 writel(reg, base + NvRegMIIControl);
1133
1134 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
344d0dce 1135 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
1da177e4
LT
1136 retval = -1;
1137 } else if (value != MII_READ) {
1138 /* it was a write operation - fewer failures are detectable */
1da177e4
LT
1139 retval = 0;
1140 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1da177e4
LT
1141 retval = -1;
1142 } else {
1143 retval = readl(base + NvRegMIIData);
1da177e4
LT
1144 }
1145
1146 return retval;
1147}
1148
edf7e5ec 1149static int phy_reset(struct net_device *dev, u32 bmcr_setup)
1da177e4 1150{
ac9c1897 1151 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1152 u32 miicontrol;
1153 unsigned int tries = 0;
1154
edf7e5ec 1155 miicontrol = BMCR_RESET | bmcr_setup;
78aea4fc 1156 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
1da177e4 1157 return -1;
1da177e4
LT
1158
1159 /* wait for 500ms */
1160 msleep(500);
1161
1162 /* must wait till reset is deasserted */
1163 while (miicontrol & BMCR_RESET) {
de855b99 1164 usleep_range(10000, 20000);
1da177e4
LT
1165 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1166 /* FIXME: 100 tries seem excessive */
1167 if (tries++ > 100)
1168 return -1;
1169 }
1170 return 0;
1171}
1172
c41d41e1
JP
1173static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1174{
1175 static const struct {
1176 int reg;
1177 int init;
1178 } ri[] = {
1179 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1180 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1181 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1182 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1183 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1184 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1185 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1186 };
1187 int i;
1188
1189 for (i = 0; i < ARRAY_SIZE(ri); i++) {
cd66328b
JP
1190 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
1191 return PHY_ERROR;
1192 }
1193
1194 return 0;
1195}
1196
1197static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1198{
1199 u32 reg;
1200 u8 __iomem *base = get_hwbase(dev);
1201 u32 powerstate = readl(base + NvRegPowerState2);
1202
1203 /* need to perform hw phy reset */
1204 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1205 writel(powerstate, base + NvRegPowerState2);
1206 msleep(25);
1207
1208 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1209 writel(powerstate, base + NvRegPowerState2);
1210 msleep(25);
1211
1212 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1213 reg |= PHY_REALTEK_INIT9;
1214 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1215 return PHY_ERROR;
1216 if (mii_rw(dev, np->phyaddr,
1217 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1218 return PHY_ERROR;
1219 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1220 if (!(reg & PHY_REALTEK_INIT11)) {
1221 reg |= PHY_REALTEK_INIT11;
1222 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1223 return PHY_ERROR;
1224 }
1225 if (mii_rw(dev, np->phyaddr,
1226 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1227 return PHY_ERROR;
1228
1229 return 0;
1230}
1231
1232static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1233{
1234 u32 phy_reserved;
1235
1236 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1237 phy_reserved = mii_rw(dev, np->phyaddr,
1238 PHY_REALTEK_INIT_REG6, MII_READ);
1239 phy_reserved |= PHY_REALTEK_INIT7;
1240 if (mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, phy_reserved))
1242 return PHY_ERROR;
1243 }
1244
1245 return 0;
1246}
1247
1248static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1249{
1250 u32 phy_reserved;
1251
1252 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1253 if (mii_rw(dev, np->phyaddr,
1254 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1255 return PHY_ERROR;
1256 phy_reserved = mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG2, MII_READ);
1258 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1259 phy_reserved |= PHY_REALTEK_INIT3;
1260 if (mii_rw(dev, np->phyaddr,
1261 PHY_REALTEK_INIT_REG2, phy_reserved))
1262 return PHY_ERROR;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
c41d41e1 1265 return PHY_ERROR;
c41d41e1
JP
1266 }
1267
1268 return 0;
1269}
1270
cd66328b
JP
1271static int init_cicada(struct net_device *dev, struct fe_priv *np,
1272 u32 phyinterface)
1273{
1274 u32 phy_reserved;
1275
1276 if (phyinterface & PHY_RGMII) {
1277 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1278 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1279 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1280 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1281 return PHY_ERROR;
1282 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1283 phy_reserved |= PHY_CICADA_INIT5;
1284 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1285 return PHY_ERROR;
1286 }
1287 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1288 phy_reserved |= PHY_CICADA_INIT6;
1289 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1290 return PHY_ERROR;
1291
1292 return 0;
1293}
1294
1295static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1296{
1297 u32 phy_reserved;
1298
1299 if (mii_rw(dev, np->phyaddr,
1300 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1301 return PHY_ERROR;
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1304 return PHY_ERROR;
1305 phy_reserved = mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG4, MII_READ);
1307 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr,
1310 PHY_VITESSE_INIT_REG3, MII_READ);
1311 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1312 phy_reserved |= PHY_VITESSE_INIT3;
1313 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1314 return PHY_ERROR;
1315 if (mii_rw(dev, np->phyaddr,
1316 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1320 return PHY_ERROR;
1321 phy_reserved = mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG4, MII_READ);
1323 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1324 phy_reserved |= PHY_VITESSE_INIT3;
1325 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1326 return PHY_ERROR;
1327 phy_reserved = mii_rw(dev, np->phyaddr,
1328 PHY_VITESSE_INIT_REG3, MII_READ);
1329 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1330 return PHY_ERROR;
1331 if (mii_rw(dev, np->phyaddr,
1332 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1336 return PHY_ERROR;
1337 phy_reserved = mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG4, MII_READ);
1339 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1340 return PHY_ERROR;
1341 phy_reserved = mii_rw(dev, np->phyaddr,
1342 PHY_VITESSE_INIT_REG3, MII_READ);
1343 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1344 phy_reserved |= PHY_VITESSE_INIT8;
1345 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1346 return PHY_ERROR;
1347 if (mii_rw(dev, np->phyaddr,
1348 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1352 return PHY_ERROR;
1353
1354 return 0;
1355}
1356
1da177e4
LT
1357static int phy_init(struct net_device *dev)
1358{
1359 struct fe_priv *np = get_nvpriv(dev);
1360 u8 __iomem *base = get_hwbase(dev);
cd66328b
JP
1361 u32 phyinterface;
1362 u32 mii_status, mii_control, mii_control_1000, reg;
1da177e4 1363
edf7e5ec
AA
1364 /* phy errata for E3016 phy */
1365 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1366 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1367 reg &= ~PHY_MARVELL_E3016_INITMASK;
1368 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1d397f36
JP
1369 netdev_info(dev, "%s: phy write to errata reg failed\n",
1370 pci_name(np->pci_dev));
edf7e5ec
AA
1371 return PHY_ERROR;
1372 }
1373 }
c5e3ae88 1374 if (np->phy_oui == PHY_OUI_REALTEK) {
9f3f7910
AA
1375 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1376 np->phy_rev == PHY_REV_REALTEK_8211B) {
cd66328b 1377 if (init_realtek_8211b(dev, np)) {
1d397f36
JP
1378 netdev_info(dev, "%s: phy init failed\n",
1379 pci_name(np->pci_dev));
22ae03a1
AA
1380 return PHY_ERROR;
1381 }
cd66328b
JP
1382 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1383 np->phy_rev == PHY_REV_REALTEK_8211C) {
1384 if (init_realtek_8211c(dev, np)) {
1d397f36
JP
1385 netdev_info(dev, "%s: phy init failed\n",
1386 pci_name(np->pci_dev));
22ae03a1
AA
1387 return PHY_ERROR;
1388 }
cd66328b
JP
1389 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1390 if (init_realtek_8201(dev, np)) {
1d397f36
JP
1391 netdev_info(dev, "%s: phy init failed\n",
1392 pci_name(np->pci_dev));
22ae03a1
AA
1393 return PHY_ERROR;
1394 }
1395 }
c5e3ae88 1396 }
edf7e5ec 1397
1da177e4
LT
1398 /* set advertise register */
1399 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
cd66328b
JP
1400 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1401 ADVERTISE_100HALF | ADVERTISE_100FULL |
1402 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
1da177e4 1403 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1d397f36
JP
1404 netdev_info(dev, "%s: phy write to advertise failed\n",
1405 pci_name(np->pci_dev));
1da177e4
LT
1406 return PHY_ERROR;
1407 }
1408
1409 /* get phy interface type */
1410 phyinterface = readl(base + NvRegPhyInterface);
1411
1412 /* see if gigabit phy */
1413 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1414 if (mii_status & PHY_GIGABIT) {
1415 np->gigabit = PHY_GIGABIT;
cd66328b
JP
1416 mii_control_1000 = mii_rw(dev, np->phyaddr,
1417 MII_CTRL1000, MII_READ);
1da177e4
LT
1418 mii_control_1000 &= ~ADVERTISE_1000HALF;
1419 if (phyinterface & PHY_RGMII)
1420 mii_control_1000 |= ADVERTISE_1000FULL;
1421 else
1422 mii_control_1000 &= ~ADVERTISE_1000FULL;
1423
eb91f61b 1424 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
1d397f36
JP
1425 netdev_info(dev, "%s: phy init failed\n",
1426 pci_name(np->pci_dev));
1da177e4
LT
1427 return PHY_ERROR;
1428 }
78aea4fc 1429 } else
1da177e4
LT
1430 np->gigabit = 0;
1431
edf7e5ec
AA
1432 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1433 mii_control |= BMCR_ANENABLE;
1434
22ae03a1
AA
1435 if (np->phy_oui == PHY_OUI_REALTEK &&
1436 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1437 np->phy_rev == PHY_REV_REALTEK_8211C) {
1438 /* start autoneg since we already performed hw reset above */
1439 mii_control |= BMCR_ANRESTART;
1440 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1d397f36
JP
1441 netdev_info(dev, "%s: phy init failed\n",
1442 pci_name(np->pci_dev));
22ae03a1
AA
1443 return PHY_ERROR;
1444 }
1445 } else {
1446 /* reset the phy
1447 * (certain phys need bmcr to be setup with reset)
1448 */
1449 if (phy_reset(dev, mii_control)) {
1d397f36
JP
1450 netdev_info(dev, "%s: phy reset failed\n",
1451 pci_name(np->pci_dev));
22ae03a1
AA
1452 return PHY_ERROR;
1453 }
1da177e4
LT
1454 }
1455
1456 /* phy vendor specific configuration */
cd66328b
JP
1457 if ((np->phy_oui == PHY_OUI_CICADA)) {
1458 if (init_cicada(dev, np, phyinterface)) {
1d397f36
JP
1459 netdev_info(dev, "%s: phy init failed\n",
1460 pci_name(np->pci_dev));
d215d8a2
AA
1461 return PHY_ERROR;
1462 }
cd66328b
JP
1463 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1464 if (init_vitesse(dev, np)) {
1d397f36
JP
1465 netdev_info(dev, "%s: phy init failed\n",
1466 pci_name(np->pci_dev));
d215d8a2
AA
1467 return PHY_ERROR;
1468 }
cd66328b 1469 } else if (np->phy_oui == PHY_OUI_REALTEK) {
9f3f7910
AA
1470 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1471 np->phy_rev == PHY_REV_REALTEK_8211B) {
1472 /* reset could have cleared these out, set them back */
cd66328b
JP
1473 if (init_realtek_8211b(dev, np)) {
1474 netdev_info(dev, "%s: phy init failed\n",
1475 pci_name(np->pci_dev));
9f3f7910 1476 return PHY_ERROR;
9f3f7910 1477 }
cd66328b
JP
1478 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1479 if (init_realtek_8201(dev, np) ||
1480 init_realtek_8201_cross(dev, np)) {
1481 netdev_info(dev, "%s: phy init failed\n",
1482 pci_name(np->pci_dev));
1483 return PHY_ERROR;
9f3f7910 1484 }
c5e3ae88
AA
1485 }
1486 }
1487
25985edc 1488 /* some phys clear out pause advertisement on reset, set it back */
eb91f61b 1489 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
1da177e4 1490
cb52deba 1491 /* restart auto negotiation, power down phy */
1da177e4 1492 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5a9a8e32 1493 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
78aea4fc 1494 if (phy_power_down)
5a9a8e32 1495 mii_control |= BMCR_PDOWN;
78aea4fc 1496 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
1da177e4 1497 return PHY_ERROR;
1da177e4
LT
1498
1499 return 0;
1500}
1501
1502static void nv_start_rx(struct net_device *dev)
1503{
ac9c1897 1504 struct fe_priv *np = netdev_priv(dev);
1da177e4 1505 u8 __iomem *base = get_hwbase(dev);
f35723ec 1506 u32 rx_ctrl = readl(base + NvRegReceiverControl);
1da177e4 1507
1da177e4 1508 /* Already running? Stop it. */
f35723ec
AA
1509 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1510 rx_ctrl &= ~NVREG_RCVCTL_START;
1511 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1512 pci_push(base);
1513 }
1514 writel(np->linkspeed, base + NvRegLinkSpeed);
1515 pci_push(base);
78aea4fc
SJ
1516 rx_ctrl |= NVREG_RCVCTL_START;
1517 if (np->mac_in_use)
f35723ec
AA
1518 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1519 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1520 pci_push(base);
1521}
1522
1523static void nv_stop_rx(struct net_device *dev)
1524{
f35723ec 1525 struct fe_priv *np = netdev_priv(dev);
1da177e4 1526 u8 __iomem *base = get_hwbase(dev);
f35723ec 1527 u32 rx_ctrl = readl(base + NvRegReceiverControl);
1da177e4 1528
f35723ec
AA
1529 if (!np->mac_in_use)
1530 rx_ctrl &= ~NVREG_RCVCTL_START;
1531 else
1532 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1533 writel(rx_ctrl, base + NvRegReceiverControl);
344d0dce
JP
1534 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1535 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
1d397f36
JP
1536 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1537 __func__);
1da177e4
LT
1538
1539 udelay(NV_RXSTOP_DELAY2);
f35723ec
AA
1540 if (!np->mac_in_use)
1541 writel(0, base + NvRegLinkSpeed);
1da177e4
LT
1542}
1543
1544static void nv_start_tx(struct net_device *dev)
1545{
f35723ec 1546 struct fe_priv *np = netdev_priv(dev);
1da177e4 1547 u8 __iomem *base = get_hwbase(dev);
f35723ec 1548 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1da177e4 1549
f35723ec
AA
1550 tx_ctrl |= NVREG_XMITCTL_START;
1551 if (np->mac_in_use)
1552 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1553 writel(tx_ctrl, base + NvRegTransmitterControl);
1da177e4
LT
1554 pci_push(base);
1555}
1556
1557static void nv_stop_tx(struct net_device *dev)
1558{
f35723ec 1559 struct fe_priv *np = netdev_priv(dev);
1da177e4 1560 u8 __iomem *base = get_hwbase(dev);
f35723ec 1561 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1da177e4 1562
f35723ec
AA
1563 if (!np->mac_in_use)
1564 tx_ctrl &= ~NVREG_XMITCTL_START;
1565 else
1566 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1567 writel(tx_ctrl, base + NvRegTransmitterControl);
344d0dce
JP
1568 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1569 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
1d397f36
JP
1570 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1571 __func__);
1da177e4
LT
1572
1573 udelay(NV_TXSTOP_DELAY2);
f35723ec
AA
1574 if (!np->mac_in_use)
1575 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1576 base + NvRegTransmitPoll);
1da177e4
LT
1577}
1578
36b30ea9
JG
1579static void nv_start_rxtx(struct net_device *dev)
1580{
1581 nv_start_rx(dev);
1582 nv_start_tx(dev);
1583}
1584
1585static void nv_stop_rxtx(struct net_device *dev)
1586{
1587 nv_stop_rx(dev);
1588 nv_stop_tx(dev);
1589}
1590
1da177e4
LT
1591static void nv_txrx_reset(struct net_device *dev)
1592{
ac9c1897 1593 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1594 u8 __iomem *base = get_hwbase(dev);
1595
8a4ae7f2 1596 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
1597 pci_push(base);
1598 udelay(NV_TXRX_RESET_DELAY);
8a4ae7f2 1599 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
1600 pci_push(base);
1601}
1602
86a0f043
AA
1603static void nv_mac_reset(struct net_device *dev)
1604{
1605 struct fe_priv *np = netdev_priv(dev);
1606 u8 __iomem *base = get_hwbase(dev);
4e84f9b1 1607 u32 temp1, temp2, temp3;
86a0f043 1608
86a0f043
AA
1609 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1610 pci_push(base);
4e84f9b1
AA
1611
1612 /* save registers since they will be cleared on reset */
1613 temp1 = readl(base + NvRegMacAddrA);
1614 temp2 = readl(base + NvRegMacAddrB);
1615 temp3 = readl(base + NvRegTransmitPoll);
1616
86a0f043
AA
1617 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1618 pci_push(base);
1619 udelay(NV_MAC_RESET_DELAY);
1620 writel(0, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
4e84f9b1
AA
1623
1624 /* restore saved registers */
1625 writel(temp1, base + NvRegMacAddrA);
1626 writel(temp2, base + NvRegMacAddrB);
1627 writel(temp3, base + NvRegTransmitPoll);
1628
86a0f043
AA
1629 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630 pci_push(base);
1631}
1632
57fff698
AA
1633static void nv_get_hw_stats(struct net_device *dev)
1634{
1635 struct fe_priv *np = netdev_priv(dev);
1636 u8 __iomem *base = get_hwbase(dev);
1637
1638 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1639 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1640 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1641 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1642 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1643 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1644 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1645 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1646 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1647 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1648 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1649 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1650 np->estats.rx_runt += readl(base + NvRegRxRunt);
1651 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1652 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1653 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1654 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1655 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1656 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1657 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1658 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1659 np->estats.rx_packets =
1660 np->estats.rx_unicast +
1661 np->estats.rx_multicast +
1662 np->estats.rx_broadcast;
1663 np->estats.rx_errors_total =
1664 np->estats.rx_crc_errors +
1665 np->estats.rx_over_errors +
1666 np->estats.rx_frame_error +
1667 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1668 np->estats.rx_late_collision +
1669 np->estats.rx_runt +
1670 np->estats.rx_frame_too_long;
1671 np->estats.tx_errors_total =
1672 np->estats.tx_late_collision +
1673 np->estats.tx_fifo_errors +
1674 np->estats.tx_carrier_errors +
1675 np->estats.tx_excess_deferral +
1676 np->estats.tx_retry_error;
1677
1678 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1679 np->estats.tx_deferral += readl(base + NvRegTxDef);
1680 np->estats.tx_packets += readl(base + NvRegTxFrame);
1681 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1682 np->estats.tx_pause += readl(base + NvRegTxPause);
1683 np->estats.rx_pause += readl(base + NvRegRxPause);
1684 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1685 }
9c662435
AA
1686
1687 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1688 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1689 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1690 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1691 }
57fff698
AA
1692}
1693
1da177e4
LT
1694/*
1695 * nv_get_stats: dev->get_stats function
1696 * Get latest stats value from the nic.
1697 * Called with read_lock(&dev_base_lock) held for read -
1698 * only synchronized against unregister_netdevice.
1699 */
1700static struct net_device_stats *nv_get_stats(struct net_device *dev)
1701{
ac9c1897 1702 struct fe_priv *np = netdev_priv(dev);
1da177e4 1703
21828163 1704 /* If the nic supports hw counters then retrieve latest values */
9c662435 1705 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
21828163
AA
1706 nv_get_hw_stats(dev);
1707
1708 /* copy to net_device stats */
8148ff45
JG
1709 dev->stats.tx_bytes = np->estats.tx_bytes;
1710 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1711 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1712 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1713 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1714 dev->stats.rx_errors = np->estats.rx_errors_total;
1715 dev->stats.tx_errors = np->estats.tx_errors_total;
21828163 1716 }
8148ff45
JG
1717
1718 return &dev->stats;
1da177e4
LT
1719}
1720
1721/*
1722 * nv_alloc_rx: fill rx ring entries.
1723 * Return 1 if the allocations for the skbs failed and the
1724 * rx engine is without Available descriptors
1725 */
1726static int nv_alloc_rx(struct net_device *dev)
1727{
ac9c1897 1728 struct fe_priv *np = netdev_priv(dev);
78aea4fc 1729 struct ring_desc *less_rx;
1da177e4 1730
86b22b0d
AA
1731 less_rx = np->get_rx.orig;
1732 if (less_rx-- == np->first_rx.orig)
1733 less_rx = np->last_rx.orig;
761fcd9e 1734
86b22b0d
AA
1735 while (np->put_rx.orig != less_rx) {
1736 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1737 if (skb) {
86b22b0d 1738 np->put_rx_ctx->skb = skb;
4305b541
ACM
1739 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1740 skb->data,
8b5be268 1741 skb_tailroom(skb),
4305b541 1742 PCI_DMA_FROMDEVICE);
8b5be268 1743 np->put_rx_ctx->dma_len = skb_tailroom(skb);
86b22b0d
AA
1744 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1745 wmb();
1746 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
b01867cb 1747 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
86b22b0d 1748 np->put_rx.orig = np->first_rx.orig;
b01867cb 1749 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
86b22b0d 1750 np->put_rx_ctx = np->first_rx_ctx;
78aea4fc 1751 } else
86b22b0d 1752 return 1;
86b22b0d
AA
1753 }
1754 return 0;
1755}
1756
1757static int nv_alloc_rx_optimized(struct net_device *dev)
1758{
1759 struct fe_priv *np = netdev_priv(dev);
78aea4fc 1760 struct ring_desc_ex *less_rx;
86b22b0d
AA
1761
1762 less_rx = np->get_rx.ex;
1763 if (less_rx-- == np->first_rx.ex)
1764 less_rx = np->last_rx.ex;
761fcd9e 1765
86b22b0d
AA
1766 while (np->put_rx.ex != less_rx) {
1767 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
0d63fb32 1768 if (skb) {
761fcd9e 1769 np->put_rx_ctx->skb = skb;
4305b541
ACM
1770 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1771 skb->data,
8b5be268 1772 skb_tailroom(skb),
4305b541 1773 PCI_DMA_FROMDEVICE);
8b5be268 1774 np->put_rx_ctx->dma_len = skb_tailroom(skb);
5bb7ea26
AV
1775 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1776 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
86b22b0d
AA
1777 wmb();
1778 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
b01867cb 1779 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
86b22b0d 1780 np->put_rx.ex = np->first_rx.ex;
b01867cb 1781 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
0d63fb32 1782 np->put_rx_ctx = np->first_rx_ctx;
78aea4fc 1783 } else
0d63fb32 1784 return 1;
1da177e4 1785 }
1da177e4
LT
1786 return 0;
1787}
1788
e27cdba5 1789/* If rx bufs are exhausted called after 50ms to attempt to refresh */
e27cdba5
SH
1790static void nv_do_rx_refill(unsigned long data)
1791{
1792 struct net_device *dev = (struct net_device *) data;
bea3348e 1793 struct fe_priv *np = netdev_priv(dev);
e27cdba5
SH
1794
1795 /* Just reschedule NAPI rx processing */
288379f0 1796 napi_schedule(&np->napi);
e27cdba5 1797}
1da177e4 1798
f3b197ac 1799static void nv_init_rx(struct net_device *dev)
1da177e4 1800{
ac9c1897 1801 struct fe_priv *np = netdev_priv(dev);
1da177e4 1802 int i;
36b30ea9 1803
761fcd9e 1804 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
36b30ea9
JG
1805
1806 if (!nv_optimized(np))
761fcd9e
AA
1807 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1808 else
1809 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1810 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1811 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
1da177e4 1812
761fcd9e 1813 for (i = 0; i < np->rx_ring_size; i++) {
36b30ea9 1814 if (!nv_optimized(np)) {
f82a9352 1815 np->rx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1816 np->rx_ring.orig[i].buf = 0;
1817 } else {
f82a9352 1818 np->rx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1819 np->rx_ring.ex[i].txvlan = 0;
1820 np->rx_ring.ex[i].bufhigh = 0;
1821 np->rx_ring.ex[i].buflow = 0;
1822 }
1823 np->rx_skb[i].skb = NULL;
1824 np->rx_skb[i].dma = 0;
1825 }
d81c0983
MS
1826}
1827
1828static void nv_init_tx(struct net_device *dev)
1829{
ac9c1897 1830 struct fe_priv *np = netdev_priv(dev);
d81c0983 1831 int i;
36b30ea9 1832
761fcd9e 1833 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
36b30ea9
JG
1834
1835 if (!nv_optimized(np))
761fcd9e
AA
1836 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1837 else
1838 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1839 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1840 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
3b446c3e
AA
1841 np->tx_pkts_in_progress = 0;
1842 np->tx_change_owner = NULL;
1843 np->tx_end_flip = NULL;
8f955d7f 1844 np->tx_stop = 0;
d81c0983 1845
eafa59f6 1846 for (i = 0; i < np->tx_ring_size; i++) {
36b30ea9 1847 if (!nv_optimized(np)) {
f82a9352 1848 np->tx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1849 np->tx_ring.orig[i].buf = 0;
1850 } else {
f82a9352 1851 np->tx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1852 np->tx_ring.ex[i].txvlan = 0;
1853 np->tx_ring.ex[i].bufhigh = 0;
1854 np->tx_ring.ex[i].buflow = 0;
1855 }
1856 np->tx_skb[i].skb = NULL;
1857 np->tx_skb[i].dma = 0;
3b446c3e 1858 np->tx_skb[i].dma_len = 0;
73a37079 1859 np->tx_skb[i].dma_single = 0;
3b446c3e
AA
1860 np->tx_skb[i].first_tx_desc = NULL;
1861 np->tx_skb[i].next_tx_ctx = NULL;
ac9c1897 1862 }
d81c0983
MS
1863}
1864
1865static int nv_init_ring(struct net_device *dev)
1866{
86b22b0d
AA
1867 struct fe_priv *np = netdev_priv(dev);
1868
d81c0983
MS
1869 nv_init_tx(dev);
1870 nv_init_rx(dev);
36b30ea9
JG
1871
1872 if (!nv_optimized(np))
86b22b0d
AA
1873 return nv_alloc_rx(dev);
1874 else
1875 return nv_alloc_rx_optimized(dev);
1da177e4
LT
1876}
1877
73a37079 1878static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
ac9c1897 1879{
761fcd9e 1880 if (tx_skb->dma) {
73a37079
ED
1881 if (tx_skb->dma_single)
1882 pci_unmap_single(np->pci_dev, tx_skb->dma,
1883 tx_skb->dma_len,
1884 PCI_DMA_TODEVICE);
1885 else
1886 pci_unmap_page(np->pci_dev, tx_skb->dma,
1887 tx_skb->dma_len,
1888 PCI_DMA_TODEVICE);
761fcd9e 1889 tx_skb->dma = 0;
fa45459e 1890 }
73a37079
ED
1891}
1892
1893static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1894{
1895 nv_unmap_txskb(np, tx_skb);
761fcd9e
AA
1896 if (tx_skb->skb) {
1897 dev_kfree_skb_any(tx_skb->skb);
1898 tx_skb->skb = NULL;
fa45459e 1899 return 1;
ac9c1897 1900 }
73a37079 1901 return 0;
ac9c1897
AA
1902}
1903
1da177e4
LT
1904static void nv_drain_tx(struct net_device *dev)
1905{
ac9c1897
AA
1906 struct fe_priv *np = netdev_priv(dev);
1907 unsigned int i;
f3b197ac 1908
eafa59f6 1909 for (i = 0; i < np->tx_ring_size; i++) {
36b30ea9 1910 if (!nv_optimized(np)) {
f82a9352 1911 np->tx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1912 np->tx_ring.orig[i].buf = 0;
1913 } else {
f82a9352 1914 np->tx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1915 np->tx_ring.ex[i].txvlan = 0;
1916 np->tx_ring.ex[i].bufhigh = 0;
1917 np->tx_ring.ex[i].buflow = 0;
1918 }
73a37079 1919 if (nv_release_txskb(np, &np->tx_skb[i]))
8148ff45 1920 dev->stats.tx_dropped++;
3b446c3e
AA
1921 np->tx_skb[i].dma = 0;
1922 np->tx_skb[i].dma_len = 0;
73a37079 1923 np->tx_skb[i].dma_single = 0;
3b446c3e
AA
1924 np->tx_skb[i].first_tx_desc = NULL;
1925 np->tx_skb[i].next_tx_ctx = NULL;
1da177e4 1926 }
3b446c3e
AA
1927 np->tx_pkts_in_progress = 0;
1928 np->tx_change_owner = NULL;
1929 np->tx_end_flip = NULL;
1da177e4
LT
1930}
1931
1932static void nv_drain_rx(struct net_device *dev)
1933{
ac9c1897 1934 struct fe_priv *np = netdev_priv(dev);
1da177e4 1935 int i;
761fcd9e 1936
eafa59f6 1937 for (i = 0; i < np->rx_ring_size; i++) {
36b30ea9 1938 if (!nv_optimized(np)) {
f82a9352 1939 np->rx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1940 np->rx_ring.orig[i].buf = 0;
1941 } else {
f82a9352 1942 np->rx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1943 np->rx_ring.ex[i].txvlan = 0;
1944 np->rx_ring.ex[i].bufhigh = 0;
1945 np->rx_ring.ex[i].buflow = 0;
1946 }
1da177e4 1947 wmb();
761fcd9e
AA
1948 if (np->rx_skb[i].skb) {
1949 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
4305b541
ACM
1950 (skb_end_pointer(np->rx_skb[i].skb) -
1951 np->rx_skb[i].skb->data),
1952 PCI_DMA_FROMDEVICE);
761fcd9e
AA
1953 dev_kfree_skb(np->rx_skb[i].skb);
1954 np->rx_skb[i].skb = NULL;
1da177e4
LT
1955 }
1956 }
1957}
1958
36b30ea9 1959static void nv_drain_rxtx(struct net_device *dev)
1da177e4
LT
1960{
1961 nv_drain_tx(dev);
1962 nv_drain_rx(dev);
1963}
1964
761fcd9e
AA
1965static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1966{
1967 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1968}
1969
a433686c
AA
1970static void nv_legacybackoff_reseed(struct net_device *dev)
1971{
1972 u8 __iomem *base = get_hwbase(dev);
1973 u32 reg;
1974 u32 low;
1975 int tx_status = 0;
1976
1977 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1978 get_random_bytes(&low, sizeof(low));
1979 reg |= low & NVREG_SLOTTIME_MASK;
1980
1981 /* Need to stop tx before change takes effect.
1982 * Caller has already gained np->lock.
1983 */
1984 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1985 if (tx_status)
1986 nv_stop_tx(dev);
1987 nv_stop_rx(dev);
1988 writel(reg, base + NvRegSlotTime);
1989 if (tx_status)
1990 nv_start_tx(dev);
1991 nv_start_rx(dev);
1992}
1993
1994/* Gear Backoff Seeds */
1995#define BACKOFF_SEEDSET_ROWS 8
1996#define BACKOFF_SEEDSET_LFSRS 15
1997
1998/* Known Good seed sets */
1999static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
78aea4fc
SJ
2000 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2001 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2002 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2003 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2004 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2005 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2006 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2007 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
a433686c
AA
2008
2009static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
78aea4fc
SJ
2010 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2011 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2012 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2013 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2014 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2016 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2017 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
a433686c
AA
2018
2019static void nv_gear_backoff_reseed(struct net_device *dev)
2020{
2021 u8 __iomem *base = get_hwbase(dev);
2022 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2023 u32 temp, seedset, combinedSeed;
2024 int i;
2025
2026 /* Setup seed for free running LFSR */
2027 /* We are going to read the time stamp counter 3 times
2028 and swizzle bits around to increase randomness */
2029 get_random_bytes(&miniseed1, sizeof(miniseed1));
2030 miniseed1 &= 0x0fff;
2031 if (miniseed1 == 0)
2032 miniseed1 = 0xabc;
2033
2034 get_random_bytes(&miniseed2, sizeof(miniseed2));
2035 miniseed2 &= 0x0fff;
2036 if (miniseed2 == 0)
2037 miniseed2 = 0xabc;
2038 miniseed2_reversed =
2039 ((miniseed2 & 0xF00) >> 8) |
2040 (miniseed2 & 0x0F0) |
2041 ((miniseed2 & 0x00F) << 8);
2042
2043 get_random_bytes(&miniseed3, sizeof(miniseed3));
2044 miniseed3 &= 0x0fff;
2045 if (miniseed3 == 0)
2046 miniseed3 = 0xabc;
2047 miniseed3_reversed =
2048 ((miniseed3 & 0xF00) >> 8) |
2049 (miniseed3 & 0x0F0) |
2050 ((miniseed3 & 0x00F) << 8);
2051
2052 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2053 (miniseed2 ^ miniseed3_reversed);
2054
2055 /* Seeds can not be zero */
2056 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2057 combinedSeed |= 0x08;
2058 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2059 combinedSeed |= 0x8000;
2060
2061 /* No need to disable tx here */
2062 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2063 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2064 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
78aea4fc 2065 writel(temp, base + NvRegBackOffControl);
a433686c 2066
78aea4fc 2067 /* Setup seeds for all gear LFSRs. */
a433686c
AA
2068 get_random_bytes(&seedset, sizeof(seedset));
2069 seedset = seedset % BACKOFF_SEEDSET_ROWS;
78aea4fc 2070 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
a433686c
AA
2071 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2072 temp |= main_seedset[seedset][i-1] & 0x3ff;
2073 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2074 writel(temp, base + NvRegBackOffControl);
2075 }
2076}
2077
1da177e4
LT
2078/*
2079 * nv_start_xmit: dev->hard_start_xmit function
932ff279 2080 * Called with netif_tx_lock held.
1da177e4 2081 */
61357325 2082static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4 2083{
ac9c1897 2084 struct fe_priv *np = netdev_priv(dev);
fa45459e 2085 u32 tx_flags = 0;
ac9c1897
AA
2086 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2087 unsigned int fragments = skb_shinfo(skb)->nr_frags;
ac9c1897 2088 unsigned int i;
fa45459e
AA
2089 u32 offset = 0;
2090 u32 bcnt;
e743d313 2091 u32 size = skb_headlen(skb);
fa45459e 2092 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
761fcd9e 2093 u32 empty_slots;
78aea4fc
SJ
2094 struct ring_desc *put_tx;
2095 struct ring_desc *start_tx;
2096 struct ring_desc *prev_tx;
2097 struct nv_skb_map *prev_tx_ctx;
bd6ca637 2098 unsigned long flags;
fa45459e
AA
2099
2100 /* add fragments to entries count */
2101 for (i = 0; i < fragments; i++) {
9e903e08
ED
2102 u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2103
2104 entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
2105 ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
fa45459e 2106 }
ac9c1897 2107
001eb84b 2108 spin_lock_irqsave(&np->lock, flags);
761fcd9e 2109 empty_slots = nv_get_empty_tx_slots(np);
445583b8 2110 if (unlikely(empty_slots <= entries)) {
ac9c1897 2111 netif_stop_queue(dev);
aaa37d2d 2112 np->tx_stop = 1;
bd6ca637 2113 spin_unlock_irqrestore(&np->lock, flags);
ac9c1897
AA
2114 return NETDEV_TX_BUSY;
2115 }
001eb84b 2116 spin_unlock_irqrestore(&np->lock, flags);
1da177e4 2117
86b22b0d 2118 start_tx = put_tx = np->put_tx.orig;
761fcd9e 2119
fa45459e
AA
2120 /* setup the header buffer */
2121 do {
761fcd9e
AA
2122 prev_tx = put_tx;
2123 prev_tx_ctx = np->put_tx_ctx;
fa45459e 2124 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
761fcd9e 2125 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
fa45459e 2126 PCI_DMA_TODEVICE);
761fcd9e 2127 np->put_tx_ctx->dma_len = bcnt;
73a37079 2128 np->put_tx_ctx->dma_single = 1;
86b22b0d
AA
2129 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2130 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8 2131
fa45459e
AA
2132 tx_flags = np->tx_flags;
2133 offset += bcnt;
2134 size -= bcnt;
445583b8 2135 if (unlikely(put_tx++ == np->last_tx.orig))
86b22b0d 2136 put_tx = np->first_tx.orig;
445583b8 2137 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
761fcd9e 2138 np->put_tx_ctx = np->first_tx_ctx;
f82a9352 2139 } while (size);
fa45459e
AA
2140
2141 /* setup the fragments */
2142 for (i = 0; i < fragments; i++) {
9e903e08
ED
2143 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2144 u32 size = skb_frag_size(frag);
fa45459e
AA
2145 offset = 0;
2146
2147 do {
761fcd9e
AA
2148 prev_tx = put_tx;
2149 prev_tx_ctx = np->put_tx_ctx;
fa45459e 2150 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
671173c3
IC
2151 np->put_tx_ctx->dma = skb_frag_dma_map(
2152 &np->pci_dev->dev,
2153 frag, offset,
2154 bcnt,
5d6bcdfe 2155 DMA_TO_DEVICE);
761fcd9e 2156 np->put_tx_ctx->dma_len = bcnt;
73a37079 2157 np->put_tx_ctx->dma_single = 0;
86b22b0d
AA
2158 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2159 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8 2160
fa45459e
AA
2161 offset += bcnt;
2162 size -= bcnt;
445583b8 2163 if (unlikely(put_tx++ == np->last_tx.orig))
86b22b0d 2164 put_tx = np->first_tx.orig;
445583b8 2165 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
761fcd9e 2166 np->put_tx_ctx = np->first_tx_ctx;
fa45459e
AA
2167 } while (size);
2168 }
ac9c1897 2169
fa45459e 2170 /* set last fragment flag */
86b22b0d 2171 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
ac9c1897 2172
761fcd9e
AA
2173 /* save skb in this slot's context area */
2174 prev_tx_ctx->skb = skb;
fa45459e 2175
89114afd 2176 if (skb_is_gso(skb))
7967168c 2177 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
ac9c1897 2178 else
1d39ed56 2179 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
84fa7933 2180 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
ac9c1897 2181
bd6ca637 2182 spin_lock_irqsave(&np->lock, flags);
164a86e4 2183
fa45459e 2184 /* set tx flags */
86b22b0d
AA
2185 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2186 np->put_tx.orig = put_tx;
1da177e4 2187
bd6ca637 2188 spin_unlock_irqrestore(&np->lock, flags);
761fcd9e 2189
8a4ae7f2 2190 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
ac9c1897 2191 return NETDEV_TX_OK;
1da177e4
LT
2192}
2193
61357325
SH
2194static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2195 struct net_device *dev)
86b22b0d
AA
2196{
2197 struct fe_priv *np = netdev_priv(dev);
2198 u32 tx_flags = 0;
445583b8 2199 u32 tx_flags_extra;
86b22b0d
AA
2200 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2201 unsigned int i;
2202 u32 offset = 0;
2203 u32 bcnt;
e743d313 2204 u32 size = skb_headlen(skb);
86b22b0d
AA
2205 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2206 u32 empty_slots;
78aea4fc
SJ
2207 struct ring_desc_ex *put_tx;
2208 struct ring_desc_ex *start_tx;
2209 struct ring_desc_ex *prev_tx;
2210 struct nv_skb_map *prev_tx_ctx;
2211 struct nv_skb_map *start_tx_ctx;
bd6ca637 2212 unsigned long flags;
86b22b0d
AA
2213
2214 /* add fragments to entries count */
2215 for (i = 0; i < fragments; i++) {
9e903e08
ED
2216 u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2217
2218 entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
2219 ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
86b22b0d
AA
2220 }
2221
001eb84b 2222 spin_lock_irqsave(&np->lock, flags);
86b22b0d 2223 empty_slots = nv_get_empty_tx_slots(np);
445583b8 2224 if (unlikely(empty_slots <= entries)) {
86b22b0d 2225 netif_stop_queue(dev);
aaa37d2d 2226 np->tx_stop = 1;
bd6ca637 2227 spin_unlock_irqrestore(&np->lock, flags);
86b22b0d
AA
2228 return NETDEV_TX_BUSY;
2229 }
001eb84b 2230 spin_unlock_irqrestore(&np->lock, flags);
86b22b0d
AA
2231
2232 start_tx = put_tx = np->put_tx.ex;
3b446c3e 2233 start_tx_ctx = np->put_tx_ctx;
86b22b0d
AA
2234
2235 /* setup the header buffer */
2236 do {
2237 prev_tx = put_tx;
2238 prev_tx_ctx = np->put_tx_ctx;
2239 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2240 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2241 PCI_DMA_TODEVICE);
2242 np->put_tx_ctx->dma_len = bcnt;
73a37079 2243 np->put_tx_ctx->dma_single = 1;
5bb7ea26
AV
2244 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2245 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
86b22b0d 2246 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8
AA
2247
2248 tx_flags = NV_TX2_VALID;
86b22b0d
AA
2249 offset += bcnt;
2250 size -= bcnt;
445583b8 2251 if (unlikely(put_tx++ == np->last_tx.ex))
86b22b0d 2252 put_tx = np->first_tx.ex;
445583b8 2253 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
86b22b0d
AA
2254 np->put_tx_ctx = np->first_tx_ctx;
2255 } while (size);
2256
2257 /* setup the fragments */
2258 for (i = 0; i < fragments; i++) {
2259 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
9e903e08 2260 u32 size = skb_frag_size(frag);
86b22b0d
AA
2261 offset = 0;
2262
2263 do {
2264 prev_tx = put_tx;
2265 prev_tx_ctx = np->put_tx_ctx;
2266 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
671173c3
IC
2267 np->put_tx_ctx->dma = skb_frag_dma_map(
2268 &np->pci_dev->dev,
2269 frag, offset,
2270 bcnt,
5d6bcdfe 2271 DMA_TO_DEVICE);
86b22b0d 2272 np->put_tx_ctx->dma_len = bcnt;
73a37079 2273 np->put_tx_ctx->dma_single = 0;
5bb7ea26
AV
2274 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2275 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
86b22b0d 2276 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8 2277
86b22b0d
AA
2278 offset += bcnt;
2279 size -= bcnt;
445583b8 2280 if (unlikely(put_tx++ == np->last_tx.ex))
86b22b0d 2281 put_tx = np->first_tx.ex;
445583b8 2282 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
86b22b0d
AA
2283 np->put_tx_ctx = np->first_tx_ctx;
2284 } while (size);
2285 }
2286
2287 /* set last fragment flag */
445583b8 2288 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
86b22b0d
AA
2289
2290 /* save skb in this slot's context area */
2291 prev_tx_ctx->skb = skb;
2292
2293 if (skb_is_gso(skb))
2294 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2295 else
2296 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2297 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2298
2299 /* vlan tag */
eab6d18d
JG
2300 if (vlan_tx_tag_present(skb))
2301 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2302 vlan_tx_tag_get(skb));
2303 else
445583b8 2304 start_tx->txvlan = 0;
86b22b0d 2305
bd6ca637 2306 spin_lock_irqsave(&np->lock, flags);
86b22b0d 2307
3b446c3e
AA
2308 if (np->tx_limit) {
2309 /* Limit the number of outstanding tx. Setup all fragments, but
2310 * do not set the VALID bit on the first descriptor. Save a pointer
2311 * to that descriptor and also for next skb_map element.
2312 */
2313
2314 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2315 if (!np->tx_change_owner)
2316 np->tx_change_owner = start_tx_ctx;
2317
2318 /* remove VALID bit */
2319 tx_flags &= ~NV_TX2_VALID;
2320 start_tx_ctx->first_tx_desc = start_tx;
2321 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2322 np->tx_end_flip = np->put_tx_ctx;
2323 } else {
2324 np->tx_pkts_in_progress++;
2325 }
2326 }
2327
86b22b0d 2328 /* set tx flags */
86b22b0d
AA
2329 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2330 np->put_tx.ex = put_tx;
2331
bd6ca637 2332 spin_unlock_irqrestore(&np->lock, flags);
86b22b0d 2333
86b22b0d 2334 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
86b22b0d
AA
2335 return NETDEV_TX_OK;
2336}
2337
3b446c3e
AA
2338static inline void nv_tx_flip_ownership(struct net_device *dev)
2339{
2340 struct fe_priv *np = netdev_priv(dev);
2341
2342 np->tx_pkts_in_progress--;
2343 if (np->tx_change_owner) {
30ecce90
AV
2344 np->tx_change_owner->first_tx_desc->flaglen |=
2345 cpu_to_le32(NV_TX2_VALID);
3b446c3e
AA
2346 np->tx_pkts_in_progress++;
2347
2348 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2349 if (np->tx_change_owner == np->tx_end_flip)
2350 np->tx_change_owner = NULL;
2351
2352 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2353 }
2354}
2355
1da177e4
LT
2356/*
2357 * nv_tx_done: check for completed packets, release the skbs.
2358 *
2359 * Caller must own np->lock.
2360 */
33912e72 2361static int nv_tx_done(struct net_device *dev, int limit)
1da177e4 2362{
ac9c1897 2363 struct fe_priv *np = netdev_priv(dev);
f82a9352 2364 u32 flags;
33912e72 2365 int tx_work = 0;
78aea4fc 2366 struct ring_desc *orig_get_tx = np->get_tx.orig;
1da177e4 2367
445583b8 2368 while ((np->get_tx.orig != np->put_tx.orig) &&
33912e72
AA
2369 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2370 (tx_work < limit)) {
1da177e4 2371
73a37079 2372 nv_unmap_txskb(np, np->get_tx_ctx);
445583b8 2373
1da177e4 2374 if (np->desc_ver == DESC_VER_1) {
f82a9352 2375 if (flags & NV_TX_LASTPACKET) {
445583b8 2376 if (flags & NV_TX_ERROR) {
f82a9352 2377 if (flags & NV_TX_UNDERFLOW)
8148ff45 2378 dev->stats.tx_fifo_errors++;
f82a9352 2379 if (flags & NV_TX_CARRIERLOST)
8148ff45 2380 dev->stats.tx_carrier_errors++;
a433686c
AA
2381 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2382 nv_legacybackoff_reseed(dev);
8148ff45 2383 dev->stats.tx_errors++;
ac9c1897 2384 } else {
8148ff45
JG
2385 dev->stats.tx_packets++;
2386 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
ac9c1897 2387 }
445583b8
AA
2388 dev_kfree_skb_any(np->get_tx_ctx->skb);
2389 np->get_tx_ctx->skb = NULL;
33912e72 2390 tx_work++;
1da177e4
LT
2391 }
2392 } else {
f82a9352 2393 if (flags & NV_TX2_LASTPACKET) {
445583b8 2394 if (flags & NV_TX2_ERROR) {
f82a9352 2395 if (flags & NV_TX2_UNDERFLOW)
8148ff45 2396 dev->stats.tx_fifo_errors++;
f82a9352 2397 if (flags & NV_TX2_CARRIERLOST)
8148ff45 2398 dev->stats.tx_carrier_errors++;
a433686c
AA
2399 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2400 nv_legacybackoff_reseed(dev);
8148ff45 2401 dev->stats.tx_errors++;
ac9c1897 2402 } else {
8148ff45
JG
2403 dev->stats.tx_packets++;
2404 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
f3b197ac 2405 }
445583b8
AA
2406 dev_kfree_skb_any(np->get_tx_ctx->skb);
2407 np->get_tx_ctx->skb = NULL;
33912e72 2408 tx_work++;
1da177e4
LT
2409 }
2410 }
445583b8 2411 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
86b22b0d 2412 np->get_tx.orig = np->first_tx.orig;
445583b8 2413 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
86b22b0d
AA
2414 np->get_tx_ctx = np->first_tx_ctx;
2415 }
445583b8 2416 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
aaa37d2d 2417 np->tx_stop = 0;
86b22b0d 2418 netif_wake_queue(dev);
aaa37d2d 2419 }
33912e72 2420 return tx_work;
86b22b0d
AA
2421}
2422
33912e72 2423static int nv_tx_done_optimized(struct net_device *dev, int limit)
86b22b0d
AA
2424{
2425 struct fe_priv *np = netdev_priv(dev);
2426 u32 flags;
33912e72 2427 int tx_work = 0;
78aea4fc 2428 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
86b22b0d 2429
445583b8 2430 while ((np->get_tx.ex != np->put_tx.ex) &&
217d32dc 2431 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
33912e72 2432 (tx_work < limit)) {
86b22b0d 2433
73a37079 2434 nv_unmap_txskb(np, np->get_tx_ctx);
445583b8 2435
86b22b0d 2436 if (flags & NV_TX2_LASTPACKET) {
21828163 2437 if (!(flags & NV_TX2_ERROR))
8148ff45 2438 dev->stats.tx_packets++;
a433686c
AA
2439 else {
2440 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2441 if (np->driver_data & DEV_HAS_GEAR_MODE)
2442 nv_gear_backoff_reseed(dev);
2443 else
2444 nv_legacybackoff_reseed(dev);
2445 }
2446 }
2447
445583b8
AA
2448 dev_kfree_skb_any(np->get_tx_ctx->skb);
2449 np->get_tx_ctx->skb = NULL;
33912e72 2450 tx_work++;
3b446c3e 2451
78aea4fc 2452 if (np->tx_limit)
3b446c3e 2453 nv_tx_flip_ownership(dev);
761fcd9e 2454 }
445583b8 2455 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
86b22b0d 2456 np->get_tx.ex = np->first_tx.ex;
445583b8 2457 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
761fcd9e 2458 np->get_tx_ctx = np->first_tx_ctx;
1da177e4 2459 }
445583b8 2460 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
aaa37d2d 2461 np->tx_stop = 0;
1da177e4 2462 netif_wake_queue(dev);
aaa37d2d 2463 }
33912e72 2464 return tx_work;
1da177e4
LT
2465}
2466
2467/*
2468 * nv_tx_timeout: dev->tx_timeout function
932ff279 2469 * Called with netif_tx_lock held.
1da177e4
LT
2470 */
2471static void nv_tx_timeout(struct net_device *dev)
2472{
ac9c1897 2473 struct fe_priv *np = netdev_priv(dev);
1da177e4 2474 u8 __iomem *base = get_hwbase(dev);
d33a73c8 2475 u32 status;
8f955d7f
AA
2476 union ring_type put_tx;
2477 int saved_tx_limit;
294a554e 2478 int i;
d33a73c8
AA
2479
2480 if (np->msi_flags & NV_MSI_X_ENABLED)
2481 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2482 else
2483 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
1da177e4 2484
1d397f36 2485 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
1da177e4 2486
1d397f36
JP
2487 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2488 netdev_info(dev, "Dumping tx registers\n");
294a554e 2489 for (i = 0; i <= np->register_size; i += 32) {
1d397f36
JP
2490 netdev_info(dev,
2491 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2492 i,
2493 readl(base + i + 0), readl(base + i + 4),
2494 readl(base + i + 8), readl(base + i + 12),
2495 readl(base + i + 16), readl(base + i + 20),
2496 readl(base + i + 24), readl(base + i + 28));
2497 }
2498 netdev_info(dev, "Dumping tx ring\n");
294a554e
JP
2499 for (i = 0; i < np->tx_ring_size; i += 4) {
2500 if (!nv_optimized(np)) {
1d397f36
JP
2501 netdev_info(dev,
2502 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2503 i,
2504 le32_to_cpu(np->tx_ring.orig[i].buf),
2505 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2506 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2507 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2508 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2509 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2510 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2511 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
294a554e 2512 } else {
1d397f36
JP
2513 netdev_info(dev,
2514 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2515 i,
2516 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2517 le32_to_cpu(np->tx_ring.ex[i].buflow),
2518 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2519 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2520 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2521 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2522 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2523 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2524 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2525 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2526 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2527 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
c2dba06d
MS
2528 }
2529 }
2530
1da177e4
LT
2531 spin_lock_irq(&np->lock);
2532
2533 /* 1) stop tx engine */
2534 nv_stop_tx(dev);
2535
8f955d7f
AA
2536 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2537 saved_tx_limit = np->tx_limit;
2538 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2539 np->tx_stop = 0; /* prevent waking tx queue */
36b30ea9 2540 if (!nv_optimized(np))
33912e72 2541 nv_tx_done(dev, np->tx_ring_size);
86b22b0d 2542 else
4e16ed1b 2543 nv_tx_done_optimized(dev, np->tx_ring_size);
1da177e4 2544
25985edc 2545 /* save current HW position */
8f955d7f
AA
2546 if (np->tx_change_owner)
2547 put_tx.ex = np->tx_change_owner->first_tx_desc;
2548 else
2549 put_tx = np->put_tx;
1da177e4 2550
8f955d7f
AA
2551 /* 3) clear all tx state */
2552 nv_drain_tx(dev);
2553 nv_init_tx(dev);
2554
2555 /* 4) restore state to current HW position */
2556 np->get_tx = np->put_tx = put_tx;
2557 np->tx_limit = saved_tx_limit;
3ba4d093 2558
8f955d7f 2559 /* 5) restart tx engine */
1da177e4 2560 nv_start_tx(dev);
8f955d7f 2561 netif_wake_queue(dev);
1da177e4
LT
2562 spin_unlock_irq(&np->lock);
2563}
2564
22c6d143
MS
2565/*
2566 * Called when the nic notices a mismatch between the actual data len on the
2567 * wire and the len indicated in the 802 header
2568 */
2569static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2570{
2571 int hdrlen; /* length of the 802 header */
2572 int protolen; /* length as stored in the proto field */
2573
2574 /* 1) calculate len according to header */
78aea4fc
SJ
2575 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2576 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
22c6d143
MS
2577 hdrlen = VLAN_HLEN;
2578 } else {
78aea4fc 2579 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
22c6d143
MS
2580 hdrlen = ETH_HLEN;
2581 }
22c6d143
MS
2582 if (protolen > ETH_DATA_LEN)
2583 return datalen; /* Value in proto field not a len, no checks possible */
2584
2585 protolen += hdrlen;
2586 /* consistency checks: */
2587 if (datalen > ETH_ZLEN) {
2588 if (datalen >= protolen) {
2589 /* more data on wire than in 802 header, trim of
2590 * additional data.
2591 */
22c6d143
MS
2592 return protolen;
2593 } else {
2594 /* less data on wire than mentioned in header.
2595 * Discard the packet.
2596 */
22c6d143
MS
2597 return -1;
2598 }
2599 } else {
2600 /* short packet. Accept only if 802 values are also short */
2601 if (protolen > ETH_ZLEN) {
22c6d143
MS
2602 return -1;
2603 }
22c6d143
MS
2604 return datalen;
2605 }
2606}
2607
e27cdba5 2608static int nv_rx_process(struct net_device *dev, int limit)
1da177e4 2609{
ac9c1897 2610 struct fe_priv *np = netdev_priv(dev);
f82a9352 2611 u32 flags;
bcb5febb 2612 int rx_work = 0;
b01867cb
AA
2613 struct sk_buff *skb;
2614 int len;
1da177e4 2615
78aea4fc 2616 while ((np->get_rx.orig != np->put_rx.orig) &&
b01867cb 2617 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
bcb5febb 2618 (rx_work < limit)) {
1da177e4 2619
1da177e4
LT
2620 /*
2621 * the packet is for us - immediately tear down the pci mapping.
2622 * TODO: check if a prefetch of the first cacheline improves
2623 * the performance.
2624 */
761fcd9e
AA
2625 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2626 np->get_rx_ctx->dma_len,
1da177e4 2627 PCI_DMA_FROMDEVICE);
0d63fb32
AA
2628 skb = np->get_rx_ctx->skb;
2629 np->get_rx_ctx->skb = NULL;
1da177e4 2630
1da177e4
LT
2631 /* look at what we actually got: */
2632 if (np->desc_ver == DESC_VER_1) {
b01867cb
AA
2633 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2634 len = flags & LEN_MASK_V1;
2635 if (unlikely(flags & NV_RX_ERROR)) {
1ef6841b 2636 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
b01867cb
AA
2637 len = nv_getlen(dev, skb->data, len);
2638 if (len < 0) {
8148ff45 2639 dev->stats.rx_errors++;
b01867cb
AA
2640 dev_kfree_skb(skb);
2641 goto next_pkt;
2642 }
2643 }
2644 /* framing errors are soft errors */
1ef6841b 2645 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
78aea4fc 2646 if (flags & NV_RX_SUBSTRACT1)
b01867cb 2647 len--;
b01867cb
AA
2648 }
2649 /* the rest are hard errors */
2650 else {
2651 if (flags & NV_RX_MISSEDFRAME)
8148ff45 2652 dev->stats.rx_missed_errors++;
b01867cb 2653 if (flags & NV_RX_CRCERR)
8148ff45 2654 dev->stats.rx_crc_errors++;
b01867cb 2655 if (flags & NV_RX_OVERFLOW)
8148ff45
JG
2656 dev->stats.rx_over_errors++;
2657 dev->stats.rx_errors++;
0d63fb32 2658 dev_kfree_skb(skb);
a971c324
AA
2659 goto next_pkt;
2660 }
2661 }
b01867cb 2662 } else {
0d63fb32 2663 dev_kfree_skb(skb);
1da177e4 2664 goto next_pkt;
0d63fb32 2665 }
b01867cb
AA
2666 } else {
2667 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2668 len = flags & LEN_MASK_V2;
2669 if (unlikely(flags & NV_RX2_ERROR)) {
1ef6841b 2670 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
b01867cb
AA
2671 len = nv_getlen(dev, skb->data, len);
2672 if (len < 0) {
8148ff45 2673 dev->stats.rx_errors++;
b01867cb
AA
2674 dev_kfree_skb(skb);
2675 goto next_pkt;
2676 }
2677 }
2678 /* framing errors are soft errors */
1ef6841b 2679 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
78aea4fc 2680 if (flags & NV_RX2_SUBSTRACT1)
b01867cb 2681 len--;
b01867cb
AA
2682 }
2683 /* the rest are hard errors */
2684 else {
2685 if (flags & NV_RX2_CRCERR)
8148ff45 2686 dev->stats.rx_crc_errors++;
b01867cb 2687 if (flags & NV_RX2_OVERFLOW)
8148ff45
JG
2688 dev->stats.rx_over_errors++;
2689 dev->stats.rx_errors++;
0d63fb32 2690 dev_kfree_skb(skb);
a971c324
AA
2691 goto next_pkt;
2692 }
2693 }
bfaffe8f
AA
2694 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2695 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
0d63fb32 2696 skb->ip_summed = CHECKSUM_UNNECESSARY;
b01867cb
AA
2697 } else {
2698 dev_kfree_skb(skb);
2699 goto next_pkt;
1da177e4
LT
2700 }
2701 }
2702 /* got a valid packet - forward it to the network core */
1da177e4
LT
2703 skb_put(skb, len);
2704 skb->protocol = eth_type_trans(skb, dev);
53f224cc 2705 napi_gro_receive(&np->napi, skb);
8148ff45
JG
2706 dev->stats.rx_packets++;
2707 dev->stats.rx_bytes += len;
1da177e4 2708next_pkt:
b01867cb 2709 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
86b22b0d 2710 np->get_rx.orig = np->first_rx.orig;
b01867cb 2711 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
86b22b0d 2712 np->get_rx_ctx = np->first_rx_ctx;
bcb5febb
IM
2713
2714 rx_work++;
86b22b0d
AA
2715 }
2716
bcb5febb 2717 return rx_work;
86b22b0d
AA
2718}
2719
2720static int nv_rx_process_optimized(struct net_device *dev, int limit)
2721{
2722 struct fe_priv *np = netdev_priv(dev);
2723 u32 flags;
2724 u32 vlanflags = 0;
c1b7151a 2725 int rx_work = 0;
b01867cb
AA
2726 struct sk_buff *skb;
2727 int len;
86b22b0d 2728
78aea4fc 2729 while ((np->get_rx.ex != np->put_rx.ex) &&
b01867cb 2730 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
c1b7151a 2731 (rx_work < limit)) {
86b22b0d 2732
86b22b0d
AA
2733 /*
2734 * the packet is for us - immediately tear down the pci mapping.
2735 * TODO: check if a prefetch of the first cacheline improves
2736 * the performance.
2737 */
2738 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2739 np->get_rx_ctx->dma_len,
2740 PCI_DMA_FROMDEVICE);
2741 skb = np->get_rx_ctx->skb;
2742 np->get_rx_ctx->skb = NULL;
2743
86b22b0d 2744 /* look at what we actually got: */
b01867cb
AA
2745 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2746 len = flags & LEN_MASK_V2;
2747 if (unlikely(flags & NV_RX2_ERROR)) {
1ef6841b 2748 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
b01867cb
AA
2749 len = nv_getlen(dev, skb->data, len);
2750 if (len < 0) {
b01867cb
AA
2751 dev_kfree_skb(skb);
2752 goto next_pkt;
2753 }
2754 }
2755 /* framing errors are soft errors */
1ef6841b 2756 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
78aea4fc 2757 if (flags & NV_RX2_SUBSTRACT1)
b01867cb 2758 len--;
b01867cb
AA
2759 }
2760 /* the rest are hard errors */
2761 else {
86b22b0d
AA
2762 dev_kfree_skb(skb);
2763 goto next_pkt;
2764 }
2765 }
b01867cb 2766
bfaffe8f
AA
2767 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2768 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
86b22b0d 2769 skb->ip_summed = CHECKSUM_UNNECESSARY;
b01867cb
AA
2770
2771 /* got a valid packet - forward it to the network core */
2772 skb_put(skb, len);
2773 skb->protocol = eth_type_trans(skb, dev);
2774 prefetch(skb->data);
2775
3326c784 2776 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
0891b0e0
JP
2777
2778 /*
2779 * There's need to check for NETIF_F_HW_VLAN_RX here.
2780 * Even if vlan rx accel is disabled,
2781 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2782 */
2783 if (dev->features & NETIF_F_HW_VLAN_RX &&
2784 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
3326c784
JP
2785 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2786
2787 __vlan_hwaccel_put_tag(skb, vid);
b01867cb 2788 }
3326c784 2789 napi_gro_receive(&np->napi, skb);
b01867cb 2790
8148ff45
JG
2791 dev->stats.rx_packets++;
2792 dev->stats.rx_bytes += len;
b01867cb
AA
2793 } else {
2794 dev_kfree_skb(skb);
2795 }
86b22b0d 2796next_pkt:
b01867cb 2797 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
86b22b0d 2798 np->get_rx.ex = np->first_rx.ex;
b01867cb 2799 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
761fcd9e 2800 np->get_rx_ctx = np->first_rx_ctx;
c1b7151a
IM
2801
2802 rx_work++;
1da177e4 2803 }
e27cdba5 2804
c1b7151a 2805 return rx_work;
1da177e4
LT
2806}
2807
d81c0983
MS
2808static void set_bufsize(struct net_device *dev)
2809{
2810 struct fe_priv *np = netdev_priv(dev);
2811
2812 if (dev->mtu <= ETH_DATA_LEN)
2813 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2814 else
2815 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2816}
2817
1da177e4
LT
2818/*
2819 * nv_change_mtu: dev->change_mtu function
2820 * Called with dev_base_lock held for read.
2821 */
2822static int nv_change_mtu(struct net_device *dev, int new_mtu)
2823{
ac9c1897 2824 struct fe_priv *np = netdev_priv(dev);
d81c0983
MS
2825 int old_mtu;
2826
2827 if (new_mtu < 64 || new_mtu > np->pkt_limit)
1da177e4 2828 return -EINVAL;
d81c0983
MS
2829
2830 old_mtu = dev->mtu;
1da177e4 2831 dev->mtu = new_mtu;
d81c0983
MS
2832
2833 /* return early if the buffer sizes will not change */
2834 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2835 return 0;
2836 if (old_mtu == new_mtu)
2837 return 0;
2838
2839 /* synchronized against open : rtnl_lock() held by caller */
2840 if (netif_running(dev)) {
25097d4b 2841 u8 __iomem *base = get_hwbase(dev);
d81c0983
MS
2842 /*
2843 * It seems that the nic preloads valid ring entries into an
2844 * internal buffer. The procedure for flushing everything is
2845 * guessed, there is probably a simpler approach.
2846 * Changing the MTU is a rare event, it shouldn't matter.
2847 */
84b3932b 2848 nv_disable_irq(dev);
08d93575 2849 nv_napi_disable(dev);
932ff279 2850 netif_tx_lock_bh(dev);
e308a5d8 2851 netif_addr_lock(dev);
d81c0983
MS
2852 spin_lock(&np->lock);
2853 /* stop engines */
36b30ea9 2854 nv_stop_rxtx(dev);
d81c0983
MS
2855 nv_txrx_reset(dev);
2856 /* drain rx queue */
36b30ea9 2857 nv_drain_rxtx(dev);
d81c0983 2858 /* reinit driver view of the rx queue */
d81c0983 2859 set_bufsize(dev);
eafa59f6 2860 if (nv_init_ring(dev)) {
d81c0983
MS
2861 if (!np->in_shutdown)
2862 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2863 }
2864 /* reinit nic view of the rx queue */
2865 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
0832b25a 2866 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
78aea4fc 2867 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
d81c0983
MS
2868 base + NvRegRingSizes);
2869 pci_push(base);
8a4ae7f2 2870 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
d81c0983
MS
2871 pci_push(base);
2872
2873 /* restart rx engine */
36b30ea9 2874 nv_start_rxtx(dev);
d81c0983 2875 spin_unlock(&np->lock);
e308a5d8 2876 netif_addr_unlock(dev);
932ff279 2877 netif_tx_unlock_bh(dev);
08d93575 2878 nv_napi_enable(dev);
84b3932b 2879 nv_enable_irq(dev);
d81c0983 2880 }
1da177e4
LT
2881 return 0;
2882}
2883
72b31782
MS
2884static void nv_copy_mac_to_hw(struct net_device *dev)
2885{
25097d4b 2886 u8 __iomem *base = get_hwbase(dev);
72b31782
MS
2887 u32 mac[2];
2888
2889 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2890 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2891 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2892
2893 writel(mac[0], base + NvRegMacAddrA);
2894 writel(mac[1], base + NvRegMacAddrB);
2895}
2896
2897/*
2898 * nv_set_mac_address: dev->set_mac_address function
2899 * Called with rtnl_lock() held.
2900 */
2901static int nv_set_mac_address(struct net_device *dev, void *addr)
2902{
ac9c1897 2903 struct fe_priv *np = netdev_priv(dev);
78aea4fc 2904 struct sockaddr *macaddr = (struct sockaddr *)addr;
72b31782 2905
f82a9352 2906 if (!is_valid_ether_addr(macaddr->sa_data))
72b31782
MS
2907 return -EADDRNOTAVAIL;
2908
2909 /* synchronized against open : rtnl_lock() held by caller */
2910 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2911
2912 if (netif_running(dev)) {
932ff279 2913 netif_tx_lock_bh(dev);
e308a5d8 2914 netif_addr_lock(dev);
72b31782
MS
2915 spin_lock_irq(&np->lock);
2916
2917 /* stop rx engine */
2918 nv_stop_rx(dev);
2919
2920 /* set mac address */
2921 nv_copy_mac_to_hw(dev);
2922
2923 /* restart rx engine */
2924 nv_start_rx(dev);
2925 spin_unlock_irq(&np->lock);
e308a5d8 2926 netif_addr_unlock(dev);
932ff279 2927 netif_tx_unlock_bh(dev);
72b31782
MS
2928 } else {
2929 nv_copy_mac_to_hw(dev);
2930 }
2931 return 0;
2932}
2933
1da177e4
LT
2934/*
2935 * nv_set_multicast: dev->set_multicast function
932ff279 2936 * Called with netif_tx_lock held.
1da177e4
LT
2937 */
2938static void nv_set_multicast(struct net_device *dev)
2939{
ac9c1897 2940 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
2941 u8 __iomem *base = get_hwbase(dev);
2942 u32 addr[2];
2943 u32 mask[2];
b6d0773f 2944 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
1da177e4
LT
2945
2946 memset(addr, 0, sizeof(addr));
2947 memset(mask, 0, sizeof(mask));
2948
2949 if (dev->flags & IFF_PROMISC) {
b6d0773f 2950 pff |= NVREG_PFF_PROMISC;
1da177e4 2951 } else {
b6d0773f 2952 pff |= NVREG_PFF_MYADDR;
1da177e4 2953
48e2f183 2954 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
1da177e4
LT
2955 u32 alwaysOff[2];
2956 u32 alwaysOn[2];
2957
2958 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2959 if (dev->flags & IFF_ALLMULTI) {
2960 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2961 } else {
22bedad3 2962 struct netdev_hw_addr *ha;
1da177e4 2963
22bedad3
JP
2964 netdev_for_each_mc_addr(ha, dev) {
2965 unsigned char *addr = ha->addr;
1da177e4 2966 u32 a, b;
22bedad3
JP
2967
2968 a = le32_to_cpu(*(__le32 *) addr);
2969 b = le16_to_cpu(*(__le16 *) (&addr[4]));
1da177e4
LT
2970 alwaysOn[0] &= a;
2971 alwaysOff[0] &= ~a;
2972 alwaysOn[1] &= b;
2973 alwaysOff[1] &= ~b;
1da177e4
LT
2974 }
2975 }
2976 addr[0] = alwaysOn[0];
2977 addr[1] = alwaysOn[1];
2978 mask[0] = alwaysOn[0] | alwaysOff[0];
2979 mask[1] = alwaysOn[1] | alwaysOff[1];
bb9a4fd1
AA
2980 } else {
2981 mask[0] = NVREG_MCASTMASKA_NONE;
2982 mask[1] = NVREG_MCASTMASKB_NONE;
1da177e4
LT
2983 }
2984 }
2985 addr[0] |= NVREG_MCASTADDRA_FORCE;
2986 pff |= NVREG_PFF_ALWAYS;
2987 spin_lock_irq(&np->lock);
2988 nv_stop_rx(dev);
2989 writel(addr[0], base + NvRegMulticastAddrA);
2990 writel(addr[1], base + NvRegMulticastAddrB);
2991 writel(mask[0], base + NvRegMulticastMaskA);
2992 writel(mask[1], base + NvRegMulticastMaskB);
2993 writel(pff, base + NvRegPacketFilterFlags);
1da177e4
LT
2994 nv_start_rx(dev);
2995 spin_unlock_irq(&np->lock);
2996}
2997
c7985051 2998static void nv_update_pause(struct net_device *dev, u32 pause_flags)
b6d0773f
AA
2999{
3000 struct fe_priv *np = netdev_priv(dev);
3001 u8 __iomem *base = get_hwbase(dev);
3002
3003 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3004
3005 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3006 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3007 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3008 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3009 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3010 } else {
3011 writel(pff, base + NvRegPacketFilterFlags);
3012 }
3013 }
3014 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3015 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3016 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
5289b4c4
AA
3017 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3018 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3019 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
9a33e883 3020 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
5289b4c4 3021 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
9a33e883
AA
3022 /* limit the number of tx pause frames to a default of 8 */
3023 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3024 }
5289b4c4 3025 writel(pause_enable, base + NvRegTxPauseFrame);
b6d0773f
AA
3026 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3027 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3028 } else {
3029 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3030 writel(regmisc, base + NvRegMisc1);
3031 }
3032 }
3033}
3034
4ea7f299
AA
3035/**
3036 * nv_update_linkspeed: Setup the MAC according to the link partner
3037 * @dev: Network device to be configured
3038 *
3039 * The function queries the PHY and checks if there is a link partner.
3040 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3041 * set to 10 MBit HD.
3042 *
3043 * The function returns 0 if there is no link partner and 1 if there is
3044 * a good link partner.
3045 */
1da177e4
LT
3046static int nv_update_linkspeed(struct net_device *dev)
3047{
ac9c1897 3048 struct fe_priv *np = netdev_priv(dev);
1da177e4 3049 u8 __iomem *base = get_hwbase(dev);
eb91f61b
AA
3050 int adv = 0;
3051 int lpa = 0;
3052 int adv_lpa, adv_pause, lpa_pause;
1da177e4
LT
3053 int newls = np->linkspeed;
3054 int newdup = np->duplex;
3055 int mii_status;
3056 int retval = 0;
9744e218 3057 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
b2976d23 3058 u32 txrxFlags = 0;
fd9b558c 3059 u32 phy_exp;
1da177e4
LT
3060
3061 /* BMSR_LSTATUS is latched, read it twice:
3062 * we want the current value.
3063 */
3064 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3065 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3066
3067 if (!(mii_status & BMSR_LSTATUS)) {
1da177e4
LT
3068 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3069 newdup = 0;
3070 retval = 0;
3071 goto set_speed;
3072 }
3073
3074 if (np->autoneg == 0) {
1da177e4
LT
3075 if (np->fixed_mode & LPA_100FULL) {
3076 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3077 newdup = 1;
3078 } else if (np->fixed_mode & LPA_100HALF) {
3079 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3080 newdup = 0;
3081 } else if (np->fixed_mode & LPA_10FULL) {
3082 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3083 newdup = 1;
3084 } else {
3085 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3086 newdup = 0;
3087 }
3088 retval = 1;
3089 goto set_speed;
3090 }
3091 /* check auto negotiation is complete */
3092 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3093 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3094 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3095 newdup = 0;
3096 retval = 0;
1da177e4
LT
3097 goto set_speed;
3098 }
3099
b6d0773f
AA
3100 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3101 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
b6d0773f 3102
1da177e4
LT
3103 retval = 1;
3104 if (np->gigabit == PHY_GIGABIT) {
eb91f61b
AA
3105 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3106 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
1da177e4
LT
3107
3108 if ((control_1000 & ADVERTISE_1000FULL) &&
3109 (status_1000 & LPA_1000FULL)) {
1da177e4
LT
3110 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3111 newdup = 1;
3112 goto set_speed;
3113 }
3114 }
3115
1da177e4 3116 /* FIXME: handle parallel detection properly */
eb91f61b
AA
3117 adv_lpa = lpa & adv;
3118 if (adv_lpa & LPA_100FULL) {
1da177e4
LT
3119 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3120 newdup = 1;
eb91f61b 3121 } else if (adv_lpa & LPA_100HALF) {
1da177e4
LT
3122 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3123 newdup = 0;
eb91f61b 3124 } else if (adv_lpa & LPA_10FULL) {
1da177e4
LT
3125 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3126 newdup = 1;
eb91f61b 3127 } else if (adv_lpa & LPA_10HALF) {
1da177e4
LT
3128 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3129 newdup = 0;
3130 } else {
1da177e4
LT
3131 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3132 newdup = 0;
3133 }
3134
3135set_speed:
3136 if (np->duplex == newdup && np->linkspeed == newls)
3137 return retval;
3138
1da177e4
LT
3139 np->duplex = newdup;
3140 np->linkspeed = newls;
3141
b2976d23
AA
3142 /* The transmitter and receiver must be restarted for safe update */
3143 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3144 txrxFlags |= NV_RESTART_TX;
3145 nv_stop_tx(dev);
3146 }
3147 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3148 txrxFlags |= NV_RESTART_RX;
3149 nv_stop_rx(dev);
3150 }
3151
1da177e4 3152 if (np->gigabit == PHY_GIGABIT) {
a433686c 3153 phyreg = readl(base + NvRegSlotTime);
1da177e4 3154 phyreg &= ~(0x3FF00);
a433686c
AA
3155 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3156 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3157 phyreg |= NVREG_SLOTTIME_10_100_FULL;
1da177e4 3158 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
a433686c
AA
3159 phyreg |= NVREG_SLOTTIME_1000_FULL;
3160 writel(phyreg, base + NvRegSlotTime);
1da177e4
LT
3161 }
3162
3163 phyreg = readl(base + NvRegPhyInterface);
3164 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3165 if (np->duplex == 0)
3166 phyreg |= PHY_HALF;
3167 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3168 phyreg |= PHY_100;
3169 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3170 phyreg |= PHY_1000;
3171 writel(phyreg, base + NvRegPhyInterface);
3172
fd9b558c 3173 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
9744e218 3174 if (phyreg & PHY_RGMII) {
fd9b558c 3175 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
9744e218 3176 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
fd9b558c
AA
3177 } else {
3178 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3179 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3180 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3181 else
3182 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3183 } else {
3184 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3185 }
3186 }
9744e218 3187 } else {
fd9b558c
AA
3188 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3189 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3190 else
3191 txreg = NVREG_TX_DEFERRAL_DEFAULT;
9744e218
AA
3192 }
3193 writel(txreg, base + NvRegTxDeferral);
3194
95d161cb
AA
3195 if (np->desc_ver == DESC_VER_1) {
3196 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3197 } else {
3198 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3199 txreg = NVREG_TX_WM_DESC2_3_1000;
3200 else
3201 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3202 }
3203 writel(txreg, base + NvRegTxWatermark);
3204
78aea4fc 3205 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
1da177e4
LT
3206 base + NvRegMisc1);
3207 pci_push(base);
3208 writel(np->linkspeed, base + NvRegLinkSpeed);
3209 pci_push(base);
3210
b6d0773f
AA
3211 pause_flags = 0;
3212 /* setup pause frame */
eb91f61b 3213 if (np->duplex != 0) {
b6d0773f 3214 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
78aea4fc
SJ
3215 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3216 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
b6d0773f
AA
3217
3218 switch (adv_pause) {
f82a9352 3219 case ADVERTISE_PAUSE_CAP:
b6d0773f
AA
3220 if (lpa_pause & LPA_PAUSE_CAP) {
3221 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3222 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3223 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3224 }
3225 break;
f82a9352 3226 case ADVERTISE_PAUSE_ASYM:
78aea4fc 3227 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
b6d0773f 3228 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
b6d0773f 3229 break;
78aea4fc
SJ
3230 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3231 if (lpa_pause & LPA_PAUSE_CAP) {
b6d0773f
AA
3232 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3233 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3234 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3235 }
3236 if (lpa_pause == LPA_PAUSE_ASYM)
b6d0773f 3237 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
b6d0773f 3238 break;
f3b197ac 3239 }
eb91f61b 3240 } else {
b6d0773f 3241 pause_flags = np->pause_flags;
eb91f61b
AA
3242 }
3243 }
b6d0773f 3244 nv_update_pause(dev, pause_flags);
eb91f61b 3245
b2976d23
AA
3246 if (txrxFlags & NV_RESTART_TX)
3247 nv_start_tx(dev);
3248 if (txrxFlags & NV_RESTART_RX)
3249 nv_start_rx(dev);
3250
1da177e4
LT
3251 return retval;
3252}
3253
3254static void nv_linkchange(struct net_device *dev)
3255{
3256 if (nv_update_linkspeed(dev)) {
4ea7f299 3257 if (!netif_carrier_ok(dev)) {
1da177e4 3258 netif_carrier_on(dev);
1d397f36 3259 netdev_info(dev, "link up\n");
88d7d8b0 3260 nv_txrx_gate(dev, false);
4ea7f299 3261 nv_start_rx(dev);
1da177e4 3262 }
1da177e4
LT
3263 } else {
3264 if (netif_carrier_ok(dev)) {
3265 netif_carrier_off(dev);
1d397f36 3266 netdev_info(dev, "link down\n");
88d7d8b0 3267 nv_txrx_gate(dev, true);
1da177e4
LT
3268 nv_stop_rx(dev);
3269 }
3270 }
3271}
3272
3273static void nv_link_irq(struct net_device *dev)
3274{
3275 u8 __iomem *base = get_hwbase(dev);
3276 u32 miistat;
3277
3278 miistat = readl(base + NvRegMIIStatus);
eb798428 3279 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
1da177e4
LT
3280
3281 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3282 nv_linkchange(dev);
1da177e4
LT
3283}
3284
4db0ee17
AA
3285static void nv_msi_workaround(struct fe_priv *np)
3286{
3287
3288 /* Need to toggle the msi irq mask within the ethernet device,
3289 * otherwise, future interrupts will not be detected.
3290 */
3291 if (np->msi_flags & NV_MSI_ENABLED) {
3292 u8 __iomem *base = np->base;
3293
3294 writel(0, base + NvRegMSIIrqMask);
3295 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3296 }
3297}
3298
4145ade2
AA
3299static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3300{
3301 struct fe_priv *np = netdev_priv(dev);
3302
3303 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3304 if (total_work > NV_DYNAMIC_THRESHOLD) {
3305 /* transition to poll based interrupts */
3306 np->quiet_count = 0;
3307 if (np->irqmask != NVREG_IRQMASK_CPU) {
3308 np->irqmask = NVREG_IRQMASK_CPU;
3309 return 1;
3310 }
3311 } else {
3312 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3313 np->quiet_count++;
3314 } else {
3315 /* reached a period of low activity, switch
3316 to per tx/rx packet interrupts */
3317 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3318 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3319 return 1;
3320 }
3321 }
3322 }
3323 }
3324 return 0;
3325}
3326
7d12e780 3327static irqreturn_t nv_nic_irq(int foo, void *data)
1da177e4
LT
3328{
3329 struct net_device *dev = (struct net_device *) data;
ac9c1897 3330 struct fe_priv *np = netdev_priv(dev);
1da177e4 3331 u8 __iomem *base = get_hwbase(dev);
1da177e4 3332
b67874ac
AA
3333 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3334 np->events = readl(base + NvRegIrqStatus);
1b2bb76f 3335 writel(np->events, base + NvRegIrqStatus);
b67874ac
AA
3336 } else {
3337 np->events = readl(base + NvRegMSIXIrqStatus);
1b2bb76f 3338 writel(np->events, base + NvRegMSIXIrqStatus);
b67874ac 3339 }
b67874ac
AA
3340 if (!(np->events & np->irqmask))
3341 return IRQ_NONE;
1da177e4 3342
b67874ac 3343 nv_msi_workaround(np);
4db0ee17 3344
78c29bd9
ED
3345 if (napi_schedule_prep(&np->napi)) {
3346 /*
3347 * Disable further irq's (msix not enabled with napi)
3348 */
3349 writel(0, base + NvRegIrqMask);
3350 __napi_schedule(&np->napi);
3351 }
f0734ab6 3352
b67874ac 3353 return IRQ_HANDLED;
1da177e4
LT
3354}
3355
f0734ab6
AA
3356/**
3357 * All _optimized functions are used to help increase performance
3358 * (reduce CPU and increase throughput). They use descripter version 3,
3359 * compiler directives, and reduce memory accesses.
3360 */
86b22b0d
AA
3361static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3362{
3363 struct net_device *dev = (struct net_device *) data;
3364 struct fe_priv *np = netdev_priv(dev);
3365 u8 __iomem *base = get_hwbase(dev);
86b22b0d 3366
b67874ac
AA
3367 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3368 np->events = readl(base + NvRegIrqStatus);
1b2bb76f 3369 writel(np->events, base + NvRegIrqStatus);
b67874ac
AA
3370 } else {
3371 np->events = readl(base + NvRegMSIXIrqStatus);
1b2bb76f 3372 writel(np->events, base + NvRegMSIXIrqStatus);
b67874ac 3373 }
b67874ac
AA
3374 if (!(np->events & np->irqmask))
3375 return IRQ_NONE;
86b22b0d 3376
b67874ac 3377 nv_msi_workaround(np);
4db0ee17 3378
78c29bd9
ED
3379 if (napi_schedule_prep(&np->napi)) {
3380 /*
3381 * Disable further irq's (msix not enabled with napi)
3382 */
3383 writel(0, base + NvRegIrqMask);
3384 __napi_schedule(&np->napi);
3385 }
86b22b0d 3386
b67874ac 3387 return IRQ_HANDLED;
86b22b0d
AA
3388}
3389
7d12e780 3390static irqreturn_t nv_nic_irq_tx(int foo, void *data)
d33a73c8
AA
3391{
3392 struct net_device *dev = (struct net_device *) data;
3393 struct fe_priv *np = netdev_priv(dev);
3394 u8 __iomem *base = get_hwbase(dev);
3395 u32 events;
3396 int i;
0a07bc64 3397 unsigned long flags;
d33a73c8 3398
78aea4fc 3399 for (i = 0;; i++) {
d33a73c8 3400 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
2a4e7a08
MD
3401 writel(events, base + NvRegMSIXIrqStatus);
3402 netdev_dbg(dev, "tx irq events: %08x\n", events);
d33a73c8
AA
3403 if (!(events & np->irqmask))
3404 break;
3405
0a07bc64 3406 spin_lock_irqsave(&np->lock, flags);
4e16ed1b 3407 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
0a07bc64 3408 spin_unlock_irqrestore(&np->lock, flags);
f3b197ac 3409
f0734ab6 3410 if (unlikely(i > max_interrupt_work)) {
0a07bc64 3411 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
3412 /* disable interrupts on the nic */
3413 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3414 pci_push(base);
3415
3416 if (!np->in_shutdown) {
3417 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3418 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3419 }
0a07bc64 3420 spin_unlock_irqrestore(&np->lock, flags);
c20ec761
JP
3421 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3422 __func__, i);
d33a73c8
AA
3423 break;
3424 }
3425
3426 }
d33a73c8
AA
3427
3428 return IRQ_RETVAL(i);
3429}
3430
bea3348e 3431static int nv_napi_poll(struct napi_struct *napi, int budget)
e27cdba5 3432{
bea3348e
SH
3433 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3434 struct net_device *dev = np->dev;
e27cdba5 3435 u8 __iomem *base = get_hwbase(dev);
d15e9c4d 3436 unsigned long flags;
4145ade2 3437 int retcode;
78aea4fc 3438 int rx_count, tx_work = 0, rx_work = 0;
e27cdba5 3439
81a2e36d 3440 do {
3441 if (!nv_optimized(np)) {
3442 spin_lock_irqsave(&np->lock, flags);
3443 tx_work += nv_tx_done(dev, np->tx_ring_size);
3444 spin_unlock_irqrestore(&np->lock, flags);
f27e6f39 3445
d951f725 3446 rx_count = nv_rx_process(dev, budget - rx_work);
81a2e36d 3447 retcode = nv_alloc_rx(dev);
3448 } else {
3449 spin_lock_irqsave(&np->lock, flags);
3450 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3451 spin_unlock_irqrestore(&np->lock, flags);
f27e6f39 3452
d951f725
TH
3453 rx_count = nv_rx_process_optimized(dev,
3454 budget - rx_work);
81a2e36d 3455 retcode = nv_alloc_rx_optimized(dev);
3456 }
3457 } while (retcode == 0 &&
3458 rx_count > 0 && (rx_work += rx_count) < budget);
e27cdba5 3459
e0379a14 3460 if (retcode) {
d15e9c4d 3461 spin_lock_irqsave(&np->lock, flags);
e27cdba5
SH
3462 if (!np->in_shutdown)
3463 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
d15e9c4d 3464 spin_unlock_irqrestore(&np->lock, flags);
e27cdba5
SH
3465 }
3466
4145ade2
AA
3467 nv_change_interrupt_mode(dev, tx_work + rx_work);
3468
f27e6f39
AA
3469 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3470 spin_lock_irqsave(&np->lock, flags);
3471 nv_link_irq(dev);
3472 spin_unlock_irqrestore(&np->lock, flags);
3473 }
3474 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3475 spin_lock_irqsave(&np->lock, flags);
3476 nv_linkchange(dev);
3477 spin_unlock_irqrestore(&np->lock, flags);
3478 np->link_timeout = jiffies + LINK_TIMEOUT;
3479 }
3480 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3481 spin_lock_irqsave(&np->lock, flags);
3482 if (!np->in_shutdown) {
3483 np->nic_poll_irq = np->irqmask;
3484 np->recover_error = 1;
3485 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3486 }
3487 spin_unlock_irqrestore(&np->lock, flags);
6c2da9c2 3488 napi_complete(napi);
4145ade2 3489 return rx_work;
f27e6f39
AA
3490 }
3491
4145ade2 3492 if (rx_work < budget) {
f27e6f39
AA
3493 /* re-enable interrupts
3494 (msix not enabled in napi) */
6c2da9c2 3495 napi_complete(napi);
bea3348e 3496
f27e6f39 3497 writel(np->irqmask, base + NvRegIrqMask);
e27cdba5 3498 }
4145ade2 3499 return rx_work;
e27cdba5 3500}
e27cdba5 3501
7d12e780 3502static irqreturn_t nv_nic_irq_rx(int foo, void *data)
d33a73c8
AA
3503{
3504 struct net_device *dev = (struct net_device *) data;
3505 struct fe_priv *np = netdev_priv(dev);
3506 u8 __iomem *base = get_hwbase(dev);
3507 u32 events;
3508 int i;
0a07bc64 3509 unsigned long flags;
d33a73c8 3510
78aea4fc 3511 for (i = 0;; i++) {
d33a73c8 3512 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
2a4e7a08
MD
3513 writel(events, base + NvRegMSIXIrqStatus);
3514 netdev_dbg(dev, "rx irq events: %08x\n", events);
d33a73c8
AA
3515 if (!(events & np->irqmask))
3516 break;
f3b197ac 3517
bea3348e 3518 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
f0734ab6
AA
3519 if (unlikely(nv_alloc_rx_optimized(dev))) {
3520 spin_lock_irqsave(&np->lock, flags);
3521 if (!np->in_shutdown)
3522 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3523 spin_unlock_irqrestore(&np->lock, flags);
3524 }
d33a73c8 3525 }
f3b197ac 3526
f0734ab6 3527 if (unlikely(i > max_interrupt_work)) {
0a07bc64 3528 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
3529 /* disable interrupts on the nic */
3530 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3531 pci_push(base);
3532
3533 if (!np->in_shutdown) {
3534 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3535 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3536 }
0a07bc64 3537 spin_unlock_irqrestore(&np->lock, flags);
c20ec761
JP
3538 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3539 __func__, i);
d33a73c8
AA
3540 break;
3541 }
d33a73c8 3542 }
d33a73c8
AA
3543
3544 return IRQ_RETVAL(i);
3545}
3546
7d12e780 3547static irqreturn_t nv_nic_irq_other(int foo, void *data)
d33a73c8
AA
3548{
3549 struct net_device *dev = (struct net_device *) data;
3550 struct fe_priv *np = netdev_priv(dev);
3551 u8 __iomem *base = get_hwbase(dev);
3552 u32 events;
3553 int i;
0a07bc64 3554 unsigned long flags;
d33a73c8 3555
78aea4fc 3556 for (i = 0;; i++) {
d33a73c8 3557 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
2a4e7a08
MD
3558 writel(events, base + NvRegMSIXIrqStatus);
3559 netdev_dbg(dev, "irq events: %08x\n", events);
d33a73c8
AA
3560 if (!(events & np->irqmask))
3561 break;
f3b197ac 3562
4e16ed1b
AA
3563 /* check tx in case we reached max loop limit in tx isr */
3564 spin_lock_irqsave(&np->lock, flags);
3565 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3566 spin_unlock_irqrestore(&np->lock, flags);
3567
d33a73c8 3568 if (events & NVREG_IRQ_LINK) {
0a07bc64 3569 spin_lock_irqsave(&np->lock, flags);
d33a73c8 3570 nv_link_irq(dev);
0a07bc64 3571 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
3572 }
3573 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
0a07bc64 3574 spin_lock_irqsave(&np->lock, flags);
d33a73c8 3575 nv_linkchange(dev);
0a07bc64 3576 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
3577 np->link_timeout = jiffies + LINK_TIMEOUT;
3578 }
c5cf9101
AA
3579 if (events & NVREG_IRQ_RECOVER_ERROR) {
3580 spin_lock_irq(&np->lock);
3581 /* disable interrupts on the nic */
3582 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3583 pci_push(base);
3584
3585 if (!np->in_shutdown) {
3586 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3587 np->recover_error = 1;
3588 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3589 }
3590 spin_unlock_irq(&np->lock);
3591 break;
3592 }
f0734ab6 3593 if (unlikely(i > max_interrupt_work)) {
0a07bc64 3594 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
3595 /* disable interrupts on the nic */
3596 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3597 pci_push(base);
3598
3599 if (!np->in_shutdown) {
3600 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3601 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3602 }
0a07bc64 3603 spin_unlock_irqrestore(&np->lock, flags);
c20ec761
JP
3604 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3605 __func__, i);
d33a73c8
AA
3606 break;
3607 }
3608
3609 }
d33a73c8
AA
3610
3611 return IRQ_RETVAL(i);
3612}
3613
7d12e780 3614static irqreturn_t nv_nic_irq_test(int foo, void *data)
9589c77a
AA
3615{
3616 struct net_device *dev = (struct net_device *) data;
3617 struct fe_priv *np = netdev_priv(dev);
3618 u8 __iomem *base = get_hwbase(dev);
3619 u32 events;
3620
9589c77a
AA
3621 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3622 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2a4e7a08 3623 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
9589c77a
AA
3624 } else {
3625 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2a4e7a08 3626 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
9589c77a
AA
3627 }
3628 pci_push(base);
9589c77a
AA
3629 if (!(events & NVREG_IRQ_TIMER))
3630 return IRQ_RETVAL(0);
3631
4db0ee17
AA
3632 nv_msi_workaround(np);
3633
9589c77a
AA
3634 spin_lock(&np->lock);
3635 np->intr_test = 1;
3636 spin_unlock(&np->lock);
3637
9589c77a
AA
3638 return IRQ_RETVAL(1);
3639}
3640
7a1854b7
AA
3641static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3642{
3643 u8 __iomem *base = get_hwbase(dev);
3644 int i;
3645 u32 msixmap = 0;
3646
3647 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3648 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3649 * the remaining 8 interrupts.
3650 */
3651 for (i = 0; i < 8; i++) {
78aea4fc 3652 if ((irqmask >> i) & 0x1)
7a1854b7 3653 msixmap |= vector << (i << 2);
7a1854b7
AA
3654 }
3655 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3656
3657 msixmap = 0;
3658 for (i = 0; i < 8; i++) {
78aea4fc 3659 if ((irqmask >> (i + 8)) & 0x1)
7a1854b7 3660 msixmap |= vector << (i << 2);
7a1854b7
AA
3661 }
3662 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3663}
3664
9589c77a 3665static int nv_request_irq(struct net_device *dev, int intr_test)
7a1854b7
AA
3666{
3667 struct fe_priv *np = get_nvpriv(dev);
3668 u8 __iomem *base = get_hwbase(dev);
3669 int ret = 1;
3670 int i;
86b22b0d
AA
3671 irqreturn_t (*handler)(int foo, void *data);
3672
3673 if (intr_test) {
3674 handler = nv_nic_irq_test;
3675 } else {
36b30ea9 3676 if (nv_optimized(np))
86b22b0d
AA
3677 handler = nv_nic_irq_optimized;
3678 else
3679 handler = nv_nic_irq;
3680 }
7a1854b7
AA
3681
3682 if (np->msi_flags & NV_MSI_X_CAPABLE) {
78aea4fc 3683 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
7a1854b7 3684 np->msi_x_entry[i].entry = i;
34cf97eb
SJ
3685 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3686 if (ret == 0) {
7a1854b7 3687 np->msi_flags |= NV_MSI_X_ENABLED;
9589c77a 3688 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
7a1854b7 3689 /* Request irq for rx handling */
ddb213f0
YL
3690 sprintf(np->name_rx, "%s-rx", dev->name);
3691 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
a0607fd3 3692 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
1d397f36
JP
3693 netdev_info(dev,
3694 "request_irq failed for rx %d\n",
3695 ret);
7a1854b7
AA
3696 pci_disable_msix(np->pci_dev);
3697 np->msi_flags &= ~NV_MSI_X_ENABLED;
3698 goto out_err;
3699 }
3700 /* Request irq for tx handling */
ddb213f0
YL
3701 sprintf(np->name_tx, "%s-tx", dev->name);
3702 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
a0607fd3 3703 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
1d397f36
JP
3704 netdev_info(dev,
3705 "request_irq failed for tx %d\n",
3706 ret);
7a1854b7
AA
3707 pci_disable_msix(np->pci_dev);
3708 np->msi_flags &= ~NV_MSI_X_ENABLED;
3709 goto out_free_rx;
3710 }
3711 /* Request irq for link and timer handling */
ddb213f0
YL
3712 sprintf(np->name_other, "%s-other", dev->name);
3713 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
a0607fd3 3714 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
1d397f36
JP
3715 netdev_info(dev,
3716 "request_irq failed for link %d\n",
3717 ret);
7a1854b7
AA
3718 pci_disable_msix(np->pci_dev);
3719 np->msi_flags &= ~NV_MSI_X_ENABLED;
3720 goto out_free_tx;
3721 }
3722 /* map interrupts to their respective vector */
3723 writel(0, base + NvRegMSIXMap0);
3724 writel(0, base + NvRegMSIXMap1);
3725 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3726 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3727 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3728 } else {
3729 /* Request irq for all interrupts */
86b22b0d 3730 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
1d397f36
JP
3731 netdev_info(dev,
3732 "request_irq failed %d\n",
3733 ret);
7a1854b7
AA
3734 pci_disable_msix(np->pci_dev);
3735 np->msi_flags &= ~NV_MSI_X_ENABLED;
3736 goto out_err;
3737 }
3738
3739 /* map interrupts to vector 0 */
3740 writel(0, base + NvRegMSIXMap0);
3741 writel(0, base + NvRegMSIXMap1);
3742 }
3743 }
3744 }
3745 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
34cf97eb
SJ
3746 ret = pci_enable_msi(np->pci_dev);
3747 if (ret == 0) {
7a1854b7 3748 np->msi_flags |= NV_MSI_ENABLED;
a7475906 3749 dev->irq = np->pci_dev->irq;
86b22b0d 3750 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
1d397f36
JP
3751 netdev_info(dev, "request_irq failed %d\n",
3752 ret);
7a1854b7
AA
3753 pci_disable_msi(np->pci_dev);
3754 np->msi_flags &= ~NV_MSI_ENABLED;
a7475906 3755 dev->irq = np->pci_dev->irq;
7a1854b7
AA
3756 goto out_err;
3757 }
3758
3759 /* map interrupts to vector 0 */
3760 writel(0, base + NvRegMSIMap0);
3761 writel(0, base + NvRegMSIMap1);
3762 /* enable msi vector 0 */
3763 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3764 }
3765 }
3766 if (ret != 0) {
86b22b0d 3767 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
7a1854b7 3768 goto out_err;
9589c77a 3769
7a1854b7
AA
3770 }
3771
3772 return 0;
3773out_free_tx:
3774 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3775out_free_rx:
3776 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3777out_err:
3778 return 1;
3779}
3780
3781static void nv_free_irq(struct net_device *dev)
3782{
3783 struct fe_priv *np = get_nvpriv(dev);
3784 int i;
3785
3786 if (np->msi_flags & NV_MSI_X_ENABLED) {
78aea4fc 3787 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
7a1854b7 3788 free_irq(np->msi_x_entry[i].vector, dev);
7a1854b7
AA
3789 pci_disable_msix(np->pci_dev);
3790 np->msi_flags &= ~NV_MSI_X_ENABLED;
3791 } else {
3792 free_irq(np->pci_dev->irq, dev);
3793 if (np->msi_flags & NV_MSI_ENABLED) {
3794 pci_disable_msi(np->pci_dev);
3795 np->msi_flags &= ~NV_MSI_ENABLED;
3796 }
3797 }
3798}
3799
1da177e4
LT
3800static void nv_do_nic_poll(unsigned long data)
3801{
3802 struct net_device *dev = (struct net_device *) data;
ac9c1897 3803 struct fe_priv *np = netdev_priv(dev);
1da177e4 3804 u8 __iomem *base = get_hwbase(dev);
d33a73c8 3805 u32 mask = 0;
1da177e4 3806
1da177e4 3807 /*
d33a73c8 3808 * First disable irq(s) and then
1da177e4
LT
3809 * reenable interrupts on the nic, we have to do this before calling
3810 * nv_nic_irq because that may decide to do otherwise
3811 */
d33a73c8 3812
84b3932b
AA
3813 if (!using_multi_irqs(dev)) {
3814 if (np->msi_flags & NV_MSI_X_ENABLED)
8688cfce 3815 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
84b3932b 3816 else
a7475906 3817 disable_irq_lockdep(np->pci_dev->irq);
d33a73c8
AA
3818 mask = np->irqmask;
3819 } else {
3820 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
8688cfce 3821 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
d33a73c8
AA
3822 mask |= NVREG_IRQ_RX_ALL;
3823 }
3824 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
8688cfce 3825 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
d33a73c8
AA
3826 mask |= NVREG_IRQ_TX_ALL;
3827 }
3828 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
8688cfce 3829 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
d33a73c8
AA
3830 mask |= NVREG_IRQ_OTHER;
3831 }
3832 }
a7475906
MS
3833 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3834
c5cf9101
AA
3835 if (np->recover_error) {
3836 np->recover_error = 0;
1d397f36 3837 netdev_info(dev, "MAC in recoverable error state\n");
c5cf9101
AA
3838 if (netif_running(dev)) {
3839 netif_tx_lock_bh(dev);
e308a5d8 3840 netif_addr_lock(dev);
c5cf9101
AA
3841 spin_lock(&np->lock);
3842 /* stop engines */
36b30ea9 3843 nv_stop_rxtx(dev);
daa91a9d
AA
3844 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3845 nv_mac_reset(dev);
c5cf9101
AA
3846 nv_txrx_reset(dev);
3847 /* drain rx queue */
36b30ea9 3848 nv_drain_rxtx(dev);
c5cf9101
AA
3849 /* reinit driver view of the rx queue */
3850 set_bufsize(dev);
3851 if (nv_init_ring(dev)) {
3852 if (!np->in_shutdown)
3853 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3854 }
3855 /* reinit nic view of the rx queue */
3856 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3857 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
78aea4fc 3858 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
c5cf9101
AA
3859 base + NvRegRingSizes);
3860 pci_push(base);
3861 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3862 pci_push(base);
daa91a9d
AA
3863 /* clear interrupts */
3864 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3865 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3866 else
3867 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
c5cf9101
AA
3868
3869 /* restart rx engine */
36b30ea9 3870 nv_start_rxtx(dev);
c5cf9101 3871 spin_unlock(&np->lock);
e308a5d8 3872 netif_addr_unlock(dev);
c5cf9101
AA
3873 netif_tx_unlock_bh(dev);
3874 }
3875 }
3876
d33a73c8 3877 writel(mask, base + NvRegIrqMask);
1da177e4 3878 pci_push(base);
d33a73c8 3879
84b3932b 3880 if (!using_multi_irqs(dev)) {
79d30a58 3881 np->nic_poll_irq = 0;
36b30ea9 3882 if (nv_optimized(np))
fcc5f266
AA
3883 nv_nic_irq_optimized(0, dev);
3884 else
3885 nv_nic_irq(0, dev);
84b3932b 3886 if (np->msi_flags & NV_MSI_X_ENABLED)
8688cfce 3887 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
84b3932b 3888 else
a7475906 3889 enable_irq_lockdep(np->pci_dev->irq);
d33a73c8
AA
3890 } else {
3891 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
79d30a58 3892 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
7d12e780 3893 nv_nic_irq_rx(0, dev);
8688cfce 3894 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
d33a73c8
AA
3895 }
3896 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
79d30a58 3897 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
7d12e780 3898 nv_nic_irq_tx(0, dev);
8688cfce 3899 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
d33a73c8
AA
3900 }
3901 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
79d30a58 3902 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
7d12e780 3903 nv_nic_irq_other(0, dev);
8688cfce 3904 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
d33a73c8
AA
3905 }
3906 }
79d30a58 3907
1da177e4
LT
3908}
3909
2918c35d
MS
3910#ifdef CONFIG_NET_POLL_CONTROLLER
3911static void nv_poll_controller(struct net_device *dev)
3912{
3913 nv_do_nic_poll((unsigned long) dev);
3914}
3915#endif
3916
52da3578
AA
3917static void nv_do_stats_poll(unsigned long data)
3918{
3919 struct net_device *dev = (struct net_device *) data;
3920 struct fe_priv *np = netdev_priv(dev);
52da3578 3921
57fff698 3922 nv_get_hw_stats(dev);
52da3578
AA
3923
3924 if (!np->in_shutdown)
bfebbb88
DD
3925 mod_timer(&np->stats_poll,
3926 round_jiffies(jiffies + STATS_INTERVAL));
52da3578
AA
3927}
3928
1da177e4
LT
3929static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3930{
ac9c1897 3931 struct fe_priv *np = netdev_priv(dev);
3f88ce49 3932 strcpy(info->driver, DRV_NAME);
1da177e4
LT
3933 strcpy(info->version, FORCEDETH_VERSION);
3934 strcpy(info->bus_info, pci_name(np->pci_dev));
3935}
3936
3937static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3938{
ac9c1897 3939 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
3940 wolinfo->supported = WAKE_MAGIC;
3941
3942 spin_lock_irq(&np->lock);
3943 if (np->wolenabled)
3944 wolinfo->wolopts = WAKE_MAGIC;
3945 spin_unlock_irq(&np->lock);
3946}
3947
3948static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3949{
ac9c1897 3950 struct fe_priv *np = netdev_priv(dev);
1da177e4 3951 u8 __iomem *base = get_hwbase(dev);
c42d9df9 3952 u32 flags = 0;
1da177e4 3953
1da177e4 3954 if (wolinfo->wolopts == 0) {
1da177e4 3955 np->wolenabled = 0;
c42d9df9 3956 } else if (wolinfo->wolopts & WAKE_MAGIC) {
1da177e4 3957 np->wolenabled = 1;
c42d9df9
AA
3958 flags = NVREG_WAKEUPFLAGS_ENABLE;
3959 }
3960 if (netif_running(dev)) {
3961 spin_lock_irq(&np->lock);
3962 writel(flags, base + NvRegWakeUpFlags);
3963 spin_unlock_irq(&np->lock);
1da177e4 3964 }
dba5a68a 3965 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
1da177e4
LT
3966 return 0;
3967}
3968
3969static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3970{
3971 struct fe_priv *np = netdev_priv(dev);
70739497 3972 u32 speed;
1da177e4
LT
3973 int adv;
3974
3975 spin_lock_irq(&np->lock);
3976 ecmd->port = PORT_MII;
3977 if (!netif_running(dev)) {
3978 /* We do not track link speed / duplex setting if the
3979 * interface is disabled. Force a link check */
f9430a01
AA
3980 if (nv_update_linkspeed(dev)) {
3981 if (!netif_carrier_ok(dev))
3982 netif_carrier_on(dev);
3983 } else {
3984 if (netif_carrier_ok(dev))
3985 netif_carrier_off(dev);
3986 }
1da177e4 3987 }
f9430a01
AA
3988
3989 if (netif_carrier_ok(dev)) {
78aea4fc 3990 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
1da177e4 3991 case NVREG_LINKSPEED_10:
70739497 3992 speed = SPEED_10;
1da177e4
LT
3993 break;
3994 case NVREG_LINKSPEED_100:
70739497 3995 speed = SPEED_100;
1da177e4
LT
3996 break;
3997 case NVREG_LINKSPEED_1000:
70739497
DD
3998 speed = SPEED_1000;
3999 break;
4000 default:
4001 speed = -1;
1da177e4 4002 break;
f9430a01
AA
4003 }
4004 ecmd->duplex = DUPLEX_HALF;
4005 if (np->duplex)
4006 ecmd->duplex = DUPLEX_FULL;
4007 } else {
70739497 4008 speed = -1;
f9430a01 4009 ecmd->duplex = -1;
1da177e4 4010 }
70739497 4011 ethtool_cmd_speed_set(ecmd, speed);
1da177e4
LT
4012 ecmd->autoneg = np->autoneg;
4013
4014 ecmd->advertising = ADVERTISED_MII;
4015 if (np->autoneg) {
4016 ecmd->advertising |= ADVERTISED_Autoneg;
4017 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
f9430a01
AA
4018 if (adv & ADVERTISE_10HALF)
4019 ecmd->advertising |= ADVERTISED_10baseT_Half;
4020 if (adv & ADVERTISE_10FULL)
4021 ecmd->advertising |= ADVERTISED_10baseT_Full;
4022 if (adv & ADVERTISE_100HALF)
4023 ecmd->advertising |= ADVERTISED_100baseT_Half;
4024 if (adv & ADVERTISE_100FULL)
4025 ecmd->advertising |= ADVERTISED_100baseT_Full;
4026 if (np->gigabit == PHY_GIGABIT) {
4027 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4028 if (adv & ADVERTISE_1000FULL)
4029 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4030 }
1da177e4 4031 }
1da177e4
LT
4032 ecmd->supported = (SUPPORTED_Autoneg |
4033 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4034 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4035 SUPPORTED_MII);
4036 if (np->gigabit == PHY_GIGABIT)
4037 ecmd->supported |= SUPPORTED_1000baseT_Full;
4038
4039 ecmd->phy_address = np->phyaddr;
4040 ecmd->transceiver = XCVR_EXTERNAL;
4041
4042 /* ignore maxtxpkt, maxrxpkt for now */
4043 spin_unlock_irq(&np->lock);
4044 return 0;
4045}
4046
4047static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4048{
4049 struct fe_priv *np = netdev_priv(dev);
25db0338 4050 u32 speed = ethtool_cmd_speed(ecmd);
1da177e4
LT
4051
4052 if (ecmd->port != PORT_MII)
4053 return -EINVAL;
4054 if (ecmd->transceiver != XCVR_EXTERNAL)
4055 return -EINVAL;
4056 if (ecmd->phy_address != np->phyaddr) {
4057 /* TODO: support switching between multiple phys. Should be
4058 * trivial, but not enabled due to lack of test hardware. */
4059 return -EINVAL;
4060 }
4061 if (ecmd->autoneg == AUTONEG_ENABLE) {
4062 u32 mask;
4063
4064 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4065 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4066 if (np->gigabit == PHY_GIGABIT)
4067 mask |= ADVERTISED_1000baseT_Full;
4068
4069 if ((ecmd->advertising & mask) == 0)
4070 return -EINVAL;
4071
4072 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4073 /* Note: autonegotiation disable, speed 1000 intentionally
25985edc 4074 * forbidden - no one should need that. */
1da177e4 4075
25db0338 4076 if (speed != SPEED_10 && speed != SPEED_100)
1da177e4
LT
4077 return -EINVAL;
4078 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4079 return -EINVAL;
4080 } else {
4081 return -EINVAL;
4082 }
4083
f9430a01
AA
4084 netif_carrier_off(dev);
4085 if (netif_running(dev)) {
97bff095
TD
4086 unsigned long flags;
4087
f9430a01 4088 nv_disable_irq(dev);
58dfd9c1 4089 netif_tx_lock_bh(dev);
e308a5d8 4090 netif_addr_lock(dev);
97bff095
TD
4091 /* with plain spinlock lockdep complains */
4092 spin_lock_irqsave(&np->lock, flags);
f9430a01 4093 /* stop engines */
97bff095
TD
4094 /* FIXME:
4095 * this can take some time, and interrupts are disabled
4096 * due to spin_lock_irqsave, but let's hope no daemon
4097 * is going to change the settings very often...
4098 * Worst case:
4099 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4100 * + some minor delays, which is up to a second approximately
4101 */
36b30ea9 4102 nv_stop_rxtx(dev);
97bff095 4103 spin_unlock_irqrestore(&np->lock, flags);
e308a5d8 4104 netif_addr_unlock(dev);
58dfd9c1 4105 netif_tx_unlock_bh(dev);
f9430a01
AA
4106 }
4107
1da177e4
LT
4108 if (ecmd->autoneg == AUTONEG_ENABLE) {
4109 int adv, bmcr;
4110
4111 np->autoneg = 1;
4112
4113 /* advertise only what has been requested */
4114 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 4115 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
1da177e4
LT
4116 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4117 adv |= ADVERTISE_10HALF;
4118 if (ecmd->advertising & ADVERTISED_10baseT_Full)
b6d0773f 4119 adv |= ADVERTISE_10FULL;
1da177e4
LT
4120 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4121 adv |= ADVERTISE_100HALF;
4122 if (ecmd->advertising & ADVERTISED_100baseT_Full)
b6d0773f 4123 adv |= ADVERTISE_100FULL;
25985edc 4124 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
b6d0773f
AA
4125 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4126 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4127 adv |= ADVERTISE_PAUSE_ASYM;
1da177e4
LT
4128 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4129
4130 if (np->gigabit == PHY_GIGABIT) {
eb91f61b 4131 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4
LT
4132 adv &= ~ADVERTISE_1000FULL;
4133 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4134 adv |= ADVERTISE_1000FULL;
eb91f61b 4135 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
1da177e4
LT
4136 }
4137
f9430a01 4138 if (netif_running(dev))
1d397f36 4139 netdev_info(dev, "link down\n");
1da177e4 4140 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
edf7e5ec
AA
4141 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4142 bmcr |= BMCR_ANENABLE;
4143 /* reset the phy in order for settings to stick,
4144 * and cause autoneg to start */
4145 if (phy_reset(dev, bmcr)) {
1d397f36 4146 netdev_info(dev, "phy reset failed\n");
edf7e5ec
AA
4147 return -EINVAL;
4148 }
4149 } else {
4150 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4151 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4152 }
1da177e4
LT
4153 } else {
4154 int adv, bmcr;
4155
4156 np->autoneg = 0;
4157
4158 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 4159 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
25db0338 4160 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
1da177e4 4161 adv |= ADVERTISE_10HALF;
25db0338 4162 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
b6d0773f 4163 adv |= ADVERTISE_10FULL;
25db0338 4164 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
1da177e4 4165 adv |= ADVERTISE_100HALF;
25db0338 4166 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
b6d0773f
AA
4167 adv |= ADVERTISE_100FULL;
4168 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
25985edc 4169 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
b6d0773f
AA
4170 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4171 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4172 }
4173 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4174 adv |= ADVERTISE_PAUSE_ASYM;
4175 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4176 }
1da177e4
LT
4177 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4178 np->fixed_mode = adv;
4179
4180 if (np->gigabit == PHY_GIGABIT) {
eb91f61b 4181 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4 4182 adv &= ~ADVERTISE_1000FULL;
eb91f61b 4183 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
1da177e4
LT
4184 }
4185
4186 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
f9430a01
AA
4187 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4188 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
1da177e4 4189 bmcr |= BMCR_FULLDPLX;
f9430a01 4190 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
1da177e4 4191 bmcr |= BMCR_SPEED100;
f9430a01 4192 if (np->phy_oui == PHY_OUI_MARVELL) {
edf7e5ec
AA
4193 /* reset the phy in order for forced mode settings to stick */
4194 if (phy_reset(dev, bmcr)) {
1d397f36 4195 netdev_info(dev, "phy reset failed\n");
f9430a01
AA
4196 return -EINVAL;
4197 }
edf7e5ec
AA
4198 } else {
4199 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4200 if (netif_running(dev)) {
4201 /* Wait a bit and then reconfigure the nic. */
4202 udelay(10);
4203 nv_linkchange(dev);
4204 }
1da177e4
LT
4205 }
4206 }
f9430a01
AA
4207
4208 if (netif_running(dev)) {
36b30ea9 4209 nv_start_rxtx(dev);
f9430a01
AA
4210 nv_enable_irq(dev);
4211 }
1da177e4
LT
4212
4213 return 0;
4214}
4215
dc8216c1 4216#define FORCEDETH_REGS_VER 1
dc8216c1
MS
4217
4218static int nv_get_regs_len(struct net_device *dev)
4219{
86a0f043
AA
4220 struct fe_priv *np = netdev_priv(dev);
4221 return np->register_size;
dc8216c1
MS
4222}
4223
4224static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4225{
ac9c1897 4226 struct fe_priv *np = netdev_priv(dev);
dc8216c1
MS
4227 u8 __iomem *base = get_hwbase(dev);
4228 u32 *rbuf = buf;
4229 int i;
4230
4231 regs->version = FORCEDETH_REGS_VER;
4232 spin_lock_irq(&np->lock);
78aea4fc 4233 for (i = 0; i <= np->register_size/sizeof(u32); i++)
dc8216c1
MS
4234 rbuf[i] = readl(base + i*sizeof(u32));
4235 spin_unlock_irq(&np->lock);
4236}
4237
4238static int nv_nway_reset(struct net_device *dev)
4239{
ac9c1897 4240 struct fe_priv *np = netdev_priv(dev);
dc8216c1
MS
4241 int ret;
4242
dc8216c1
MS
4243 if (np->autoneg) {
4244 int bmcr;
4245
f9430a01
AA
4246 netif_carrier_off(dev);
4247 if (netif_running(dev)) {
4248 nv_disable_irq(dev);
58dfd9c1 4249 netif_tx_lock_bh(dev);
e308a5d8 4250 netif_addr_lock(dev);
f9430a01
AA
4251 spin_lock(&np->lock);
4252 /* stop engines */
36b30ea9 4253 nv_stop_rxtx(dev);
f9430a01 4254 spin_unlock(&np->lock);
e308a5d8 4255 netif_addr_unlock(dev);
58dfd9c1 4256 netif_tx_unlock_bh(dev);
1d397f36 4257 netdev_info(dev, "link down\n");
f9430a01
AA
4258 }
4259
dc8216c1 4260 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
edf7e5ec
AA
4261 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4262 bmcr |= BMCR_ANENABLE;
4263 /* reset the phy in order for settings to stick*/
4264 if (phy_reset(dev, bmcr)) {
1d397f36 4265 netdev_info(dev, "phy reset failed\n");
edf7e5ec
AA
4266 return -EINVAL;
4267 }
4268 } else {
4269 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4270 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4271 }
dc8216c1 4272
f9430a01 4273 if (netif_running(dev)) {
36b30ea9 4274 nv_start_rxtx(dev);
f9430a01
AA
4275 nv_enable_irq(dev);
4276 }
dc8216c1
MS
4277 ret = 0;
4278 } else {
4279 ret = -EINVAL;
4280 }
dc8216c1
MS
4281
4282 return ret;
4283}
4284
eafa59f6
AA
4285static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4286{
4287 struct fe_priv *np = netdev_priv(dev);
4288
4289 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
eafa59f6
AA
4290 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4291
4292 ring->rx_pending = np->rx_ring_size;
eafa59f6
AA
4293 ring->tx_pending = np->tx_ring_size;
4294}
4295
4296static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4297{
4298 struct fe_priv *np = netdev_priv(dev);
4299 u8 __iomem *base = get_hwbase(dev);
761fcd9e 4300 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
eafa59f6
AA
4301 dma_addr_t ring_addr;
4302
4303 if (ring->rx_pending < RX_RING_MIN ||
4304 ring->tx_pending < TX_RING_MIN ||
4305 ring->rx_mini_pending != 0 ||
4306 ring->rx_jumbo_pending != 0 ||
4307 (np->desc_ver == DESC_VER_1 &&
4308 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4309 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4310 (np->desc_ver != DESC_VER_1 &&
4311 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4312 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4313 return -EINVAL;
4314 }
4315
4316 /* allocate new rings */
36b30ea9 4317 if (!nv_optimized(np)) {
eafa59f6
AA
4318 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4319 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4320 &ring_addr);
4321 } else {
4322 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4323 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4324 &ring_addr);
4325 }
761fcd9e
AA
4326 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4327 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4328 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
eafa59f6 4329 /* fall back to old rings */
36b30ea9 4330 if (!nv_optimized(np)) {
f82a9352 4331 if (rxtx_ring)
eafa59f6
AA
4332 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4333 rxtx_ring, ring_addr);
4334 } else {
4335 if (rxtx_ring)
4336 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4337 rxtx_ring, ring_addr);
4338 }
9b03b06b
SJ
4339
4340 kfree(rx_skbuff);
4341 kfree(tx_skbuff);
eafa59f6
AA
4342 goto exit;
4343 }
4344
4345 if (netif_running(dev)) {
4346 nv_disable_irq(dev);
08d93575 4347 nv_napi_disable(dev);
58dfd9c1 4348 netif_tx_lock_bh(dev);
e308a5d8 4349 netif_addr_lock(dev);
eafa59f6
AA
4350 spin_lock(&np->lock);
4351 /* stop engines */
36b30ea9 4352 nv_stop_rxtx(dev);
eafa59f6
AA
4353 nv_txrx_reset(dev);
4354 /* drain queues */
36b30ea9 4355 nv_drain_rxtx(dev);
eafa59f6
AA
4356 /* delete queues */
4357 free_rings(dev);
4358 }
4359
4360 /* set new values */
4361 np->rx_ring_size = ring->rx_pending;
4362 np->tx_ring_size = ring->tx_pending;
36b30ea9
JG
4363
4364 if (!nv_optimized(np)) {
78aea4fc 4365 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
eafa59f6
AA
4366 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4367 } else {
78aea4fc 4368 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
eafa59f6
AA
4369 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4370 }
78aea4fc
SJ
4371 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4372 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
eafa59f6
AA
4373 np->ring_addr = ring_addr;
4374
761fcd9e
AA
4375 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4376 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
eafa59f6
AA
4377
4378 if (netif_running(dev)) {
4379 /* reinit driver view of the queues */
4380 set_bufsize(dev);
4381 if (nv_init_ring(dev)) {
4382 if (!np->in_shutdown)
4383 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4384 }
4385
4386 /* reinit nic view of the queues */
4387 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4388 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
78aea4fc 4389 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
eafa59f6
AA
4390 base + NvRegRingSizes);
4391 pci_push(base);
4392 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4393 pci_push(base);
4394
4395 /* restart engines */
36b30ea9 4396 nv_start_rxtx(dev);
eafa59f6 4397 spin_unlock(&np->lock);
e308a5d8 4398 netif_addr_unlock(dev);
58dfd9c1 4399 netif_tx_unlock_bh(dev);
08d93575 4400 nv_napi_enable(dev);
eafa59f6
AA
4401 nv_enable_irq(dev);
4402 }
4403 return 0;
4404exit:
4405 return -ENOMEM;
4406}
4407
b6d0773f
AA
4408static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4409{
4410 struct fe_priv *np = netdev_priv(dev);
4411
4412 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4413 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4414 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4415}
4416
4417static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4418{
4419 struct fe_priv *np = netdev_priv(dev);
4420 int adv, bmcr;
4421
4422 if ((!np->autoneg && np->duplex == 0) ||
4423 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
1d397f36 4424 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
b6d0773f
AA
4425 return -EINVAL;
4426 }
4427 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
1d397f36 4428 netdev_info(dev, "hardware does not support tx pause frames\n");
b6d0773f
AA
4429 return -EINVAL;
4430 }
4431
4432 netif_carrier_off(dev);
4433 if (netif_running(dev)) {
4434 nv_disable_irq(dev);
58dfd9c1 4435 netif_tx_lock_bh(dev);
e308a5d8 4436 netif_addr_lock(dev);
b6d0773f
AA
4437 spin_lock(&np->lock);
4438 /* stop engines */
36b30ea9 4439 nv_stop_rxtx(dev);
b6d0773f 4440 spin_unlock(&np->lock);
e308a5d8 4441 netif_addr_unlock(dev);
58dfd9c1 4442 netif_tx_unlock_bh(dev);
b6d0773f
AA
4443 }
4444
4445 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4446 if (pause->rx_pause)
4447 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4448 if (pause->tx_pause)
4449 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4450
4451 if (np->autoneg && pause->autoneg) {
4452 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4453
4454 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4455 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
25985edc 4456 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
b6d0773f
AA
4457 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4458 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4459 adv |= ADVERTISE_PAUSE_ASYM;
4460 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4461
4462 if (netif_running(dev))
1d397f36 4463 netdev_info(dev, "link down\n");
b6d0773f
AA
4464 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4465 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4466 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4467 } else {
4468 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4469 if (pause->rx_pause)
4470 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4471 if (pause->tx_pause)
4472 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4473
4474 if (!netif_running(dev))
4475 nv_update_linkspeed(dev);
4476 else
4477 nv_update_pause(dev, np->pause_flags);
4478 }
4479
4480 if (netif_running(dev)) {
36b30ea9 4481 nv_start_rxtx(dev);
b6d0773f
AA
4482 nv_enable_irq(dev);
4483 }
4484 return 0;
4485}
4486
569e1463 4487static u32 nv_fix_features(struct net_device *dev, u32 features)
5ed2616f 4488{
569e1463
MM
4489 /* vlan is dependent on rx checksum offload */
4490 if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4491 features |= NETIF_F_RXCSUM;
4492
4493 return features;
5ed2616f
AA
4494}
4495
3326c784
JP
4496static void nv_vlan_mode(struct net_device *dev, u32 features)
4497{
4498 struct fe_priv *np = get_nvpriv(dev);
4499
4500 spin_lock_irq(&np->lock);
4501
4502 if (features & NETIF_F_HW_VLAN_RX)
4503 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4504 else
4505 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4506
4507 if (features & NETIF_F_HW_VLAN_TX)
4508 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4509 else
4510 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4511
4512 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4513
4514 spin_unlock_irq(&np->lock);
4515}
4516
569e1463 4517static int nv_set_features(struct net_device *dev, u32 features)
5ed2616f
AA
4518{
4519 struct fe_priv *np = netdev_priv(dev);
4520 u8 __iomem *base = get_hwbase(dev);
569e1463 4521 u32 changed = dev->features ^ features;
5ed2616f 4522
569e1463
MM
4523 if (changed & NETIF_F_RXCSUM) {
4524 spin_lock_irq(&np->lock);
5ed2616f 4525
569e1463
MM
4526 if (features & NETIF_F_RXCSUM)
4527 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
4528 else
4529 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
5ed2616f 4530
569e1463
MM
4531 if (netif_running(dev))
4532 writel(np->txrxctl_bits, base + NvRegTxRxControl);
5ed2616f 4533
569e1463
MM
4534 spin_unlock_irq(&np->lock);
4535 }
5ed2616f 4536
3326c784
JP
4537 if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
4538 nv_vlan_mode(dev, features);
4539
569e1463 4540 return 0;
5ed2616f
AA
4541}
4542
b9f2c044 4543static int nv_get_sset_count(struct net_device *dev, int sset)
52da3578
AA
4544{
4545 struct fe_priv *np = netdev_priv(dev);
4546
b9f2c044
JG
4547 switch (sset) {
4548 case ETH_SS_TEST:
4549 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4550 return NV_TEST_COUNT_EXTENDED;
4551 else
4552 return NV_TEST_COUNT_BASE;
4553 case ETH_SS_STATS:
8ed1454a
AA
4554 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4555 return NV_DEV_STATISTICS_V3_COUNT;
b9f2c044
JG
4556 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4557 return NV_DEV_STATISTICS_V2_COUNT;
8ed1454a
AA
4558 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4559 return NV_DEV_STATISTICS_V1_COUNT;
b9f2c044
JG
4560 else
4561 return 0;
4562 default:
4563 return -EOPNOTSUPP;
4564 }
52da3578
AA
4565}
4566
4567static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4568{
4569 struct fe_priv *np = netdev_priv(dev);
4570
4571 /* update stats */
f9c4082d 4572 nv_get_hw_stats(dev);
52da3578 4573
b9f2c044 4574 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
9589c77a
AA
4575}
4576
4577static int nv_link_test(struct net_device *dev)
4578{
4579 struct fe_priv *np = netdev_priv(dev);
4580 int mii_status;
4581
4582 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4583 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4584
4585 /* check phy link status */
4586 if (!(mii_status & BMSR_LSTATUS))
4587 return 0;
4588 else
4589 return 1;
4590}
4591
4592static int nv_register_test(struct net_device *dev)
4593{
4594 u8 __iomem *base = get_hwbase(dev);
4595 int i = 0;
4596 u32 orig_read, new_read;
4597
4598 do {
4599 orig_read = readl(base + nv_registers_test[i].reg);
4600
4601 /* xor with mask to toggle bits */
4602 orig_read ^= nv_registers_test[i].mask;
4603
4604 writel(orig_read, base + nv_registers_test[i].reg);
4605
4606 new_read = readl(base + nv_registers_test[i].reg);
4607
4608 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4609 return 0;
4610
4611 /* restore original value */
4612 orig_read ^= nv_registers_test[i].mask;
4613 writel(orig_read, base + nv_registers_test[i].reg);
4614
4615 } while (nv_registers_test[++i].reg != 0);
4616
4617 return 1;
4618}
4619
4620static int nv_interrupt_test(struct net_device *dev)
4621{
4622 struct fe_priv *np = netdev_priv(dev);
4623 u8 __iomem *base = get_hwbase(dev);
4624 int ret = 1;
4625 int testcnt;
4626 u32 save_msi_flags, save_poll_interval = 0;
4627
4628 if (netif_running(dev)) {
4629 /* free current irq */
4630 nv_free_irq(dev);
4631 save_poll_interval = readl(base+NvRegPollingInterval);
4632 }
4633
4634 /* flag to test interrupt handler */
4635 np->intr_test = 0;
4636
4637 /* setup test irq */
4638 save_msi_flags = np->msi_flags;
4639 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4640 np->msi_flags |= 0x001; /* setup 1 vector */
4641 if (nv_request_irq(dev, 1))
4642 return 0;
4643
4644 /* setup timer interrupt */
4645 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4646 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4647
4648 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4649
4650 /* wait for at least one interrupt */
4651 msleep(100);
4652
4653 spin_lock_irq(&np->lock);
4654
4655 /* flag should be set within ISR */
4656 testcnt = np->intr_test;
4657 if (!testcnt)
4658 ret = 2;
4659
4660 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4661 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4662 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4663 else
4664 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4665
4666 spin_unlock_irq(&np->lock);
4667
4668 nv_free_irq(dev);
4669
4670 np->msi_flags = save_msi_flags;
4671
4672 if (netif_running(dev)) {
4673 writel(save_poll_interval, base + NvRegPollingInterval);
4674 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4675 /* restore original irq */
4676 if (nv_request_irq(dev, 0))
4677 return 0;
4678 }
4679
4680 return ret;
4681}
4682
4683static int nv_loopback_test(struct net_device *dev)
4684{
4685 struct fe_priv *np = netdev_priv(dev);
4686 u8 __iomem *base = get_hwbase(dev);
4687 struct sk_buff *tx_skb, *rx_skb;
4688 dma_addr_t test_dma_addr;
4689 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
f82a9352 4690 u32 flags;
9589c77a
AA
4691 int len, i, pkt_len;
4692 u8 *pkt_data;
4693 u32 filter_flags = 0;
4694 u32 misc1_flags = 0;
4695 int ret = 1;
4696
4697 if (netif_running(dev)) {
4698 nv_disable_irq(dev);
4699 filter_flags = readl(base + NvRegPacketFilterFlags);
4700 misc1_flags = readl(base + NvRegMisc1);
4701 } else {
4702 nv_txrx_reset(dev);
4703 }
4704
4705 /* reinit driver view of the rx queue */
4706 set_bufsize(dev);
4707 nv_init_ring(dev);
4708
4709 /* setup hardware for loopback */
4710 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4711 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4712
4713 /* reinit nic view of the rx queue */
4714 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4715 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
78aea4fc 4716 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
9589c77a
AA
4717 base + NvRegRingSizes);
4718 pci_push(base);
4719
4720 /* restart rx engine */
36b30ea9 4721 nv_start_rxtx(dev);
9589c77a
AA
4722
4723 /* setup packet for tx */
4724 pkt_len = ETH_DATA_LEN;
4725 tx_skb = dev_alloc_skb(pkt_len);
46798c89 4726 if (!tx_skb) {
1d397f36 4727 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
46798c89
JJ
4728 ret = 0;
4729 goto out;
4730 }
8b5be268
ACM
4731 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4732 skb_tailroom(tx_skb),
4733 PCI_DMA_FROMDEVICE);
9589c77a
AA
4734 pkt_data = skb_put(tx_skb, pkt_len);
4735 for (i = 0; i < pkt_len; i++)
4736 pkt_data[i] = (u8)(i & 0xff);
9589c77a 4737
36b30ea9 4738 if (!nv_optimized(np)) {
f82a9352
SH
4739 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4740 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
9589c77a 4741 } else {
5bb7ea26
AV
4742 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4743 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
f82a9352 4744 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
9589c77a
AA
4745 }
4746 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4747 pci_push(get_hwbase(dev));
4748
4749 msleep(500);
4750
4751 /* check for rx of the packet */
36b30ea9 4752 if (!nv_optimized(np)) {
f82a9352 4753 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
9589c77a
AA
4754 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4755
4756 } else {
f82a9352 4757 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
9589c77a
AA
4758 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4759 }
4760
f82a9352 4761 if (flags & NV_RX_AVAIL) {
9589c77a
AA
4762 ret = 0;
4763 } else if (np->desc_ver == DESC_VER_1) {
f82a9352 4764 if (flags & NV_RX_ERROR)
9589c77a
AA
4765 ret = 0;
4766 } else {
78aea4fc 4767 if (flags & NV_RX2_ERROR)
9589c77a 4768 ret = 0;
9589c77a
AA
4769 }
4770
4771 if (ret) {
4772 if (len != pkt_len) {
4773 ret = 0;
9589c77a 4774 } else {
761fcd9e 4775 rx_skb = np->rx_skb[0].skb;
9589c77a
AA
4776 for (i = 0; i < pkt_len; i++) {
4777 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4778 ret = 0;
9589c77a
AA
4779 break;
4780 }
4781 }
4782 }
9589c77a
AA
4783 }
4784
73a37079 4785 pci_unmap_single(np->pci_dev, test_dma_addr,
4305b541 4786 (skb_end_pointer(tx_skb) - tx_skb->data),
9589c77a
AA
4787 PCI_DMA_TODEVICE);
4788 dev_kfree_skb_any(tx_skb);
46798c89 4789 out:
9589c77a 4790 /* stop engines */
36b30ea9 4791 nv_stop_rxtx(dev);
9589c77a
AA
4792 nv_txrx_reset(dev);
4793 /* drain rx queue */
36b30ea9 4794 nv_drain_rxtx(dev);
9589c77a
AA
4795
4796 if (netif_running(dev)) {
4797 writel(misc1_flags, base + NvRegMisc1);
4798 writel(filter_flags, base + NvRegPacketFilterFlags);
4799 nv_enable_irq(dev);
4800 }
4801
4802 return ret;
4803}
4804
4805static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4806{
4807 struct fe_priv *np = netdev_priv(dev);
4808 u8 __iomem *base = get_hwbase(dev);
4809 int result;
b9f2c044 4810 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
9589c77a
AA
4811
4812 if (!nv_link_test(dev)) {
4813 test->flags |= ETH_TEST_FL_FAILED;
4814 buffer[0] = 1;
4815 }
4816
4817 if (test->flags & ETH_TEST_FL_OFFLINE) {
4818 if (netif_running(dev)) {
4819 netif_stop_queue(dev);
08d93575 4820 nv_napi_disable(dev);
58dfd9c1 4821 netif_tx_lock_bh(dev);
e308a5d8 4822 netif_addr_lock(dev);
9589c77a
AA
4823 spin_lock_irq(&np->lock);
4824 nv_disable_hw_interrupts(dev, np->irqmask);
78aea4fc 4825 if (!(np->msi_flags & NV_MSI_X_ENABLED))
9589c77a 4826 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
78aea4fc 4827 else
9589c77a 4828 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
9589c77a 4829 /* stop engines */
36b30ea9 4830 nv_stop_rxtx(dev);
9589c77a
AA
4831 nv_txrx_reset(dev);
4832 /* drain rx queue */
36b30ea9 4833 nv_drain_rxtx(dev);
9589c77a 4834 spin_unlock_irq(&np->lock);
e308a5d8 4835 netif_addr_unlock(dev);
58dfd9c1 4836 netif_tx_unlock_bh(dev);
9589c77a
AA
4837 }
4838
4839 if (!nv_register_test(dev)) {
4840 test->flags |= ETH_TEST_FL_FAILED;
4841 buffer[1] = 1;
4842 }
4843
4844 result = nv_interrupt_test(dev);
4845 if (result != 1) {
4846 test->flags |= ETH_TEST_FL_FAILED;
4847 buffer[2] = 1;
4848 }
4849 if (result == 0) {
4850 /* bail out */
4851 return;
4852 }
4853
4854 if (!nv_loopback_test(dev)) {
4855 test->flags |= ETH_TEST_FL_FAILED;
4856 buffer[3] = 1;
4857 }
4858
4859 if (netif_running(dev)) {
4860 /* reinit driver view of the rx queue */
4861 set_bufsize(dev);
4862 if (nv_init_ring(dev)) {
4863 if (!np->in_shutdown)
4864 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4865 }
4866 /* reinit nic view of the rx queue */
4867 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4868 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
78aea4fc 4869 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
9589c77a
AA
4870 base + NvRegRingSizes);
4871 pci_push(base);
4872 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4873 pci_push(base);
4874 /* restart rx engine */
36b30ea9 4875 nv_start_rxtx(dev);
9589c77a 4876 netif_start_queue(dev);
08d93575 4877 nv_napi_enable(dev);
9589c77a
AA
4878 nv_enable_hw_interrupts(dev, np->irqmask);
4879 }
4880 }
4881}
4882
52da3578
AA
4883static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4884{
4885 switch (stringset) {
4886 case ETH_SS_STATS:
b9f2c044 4887 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
52da3578 4888 break;
9589c77a 4889 case ETH_SS_TEST:
b9f2c044 4890 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
9589c77a 4891 break;
52da3578
AA
4892 }
4893}
4894
7282d491 4895static const struct ethtool_ops ops = {
1da177e4
LT
4896 .get_drvinfo = nv_get_drvinfo,
4897 .get_link = ethtool_op_get_link,
4898 .get_wol = nv_get_wol,
4899 .set_wol = nv_set_wol,
4900 .get_settings = nv_get_settings,
4901 .set_settings = nv_set_settings,
dc8216c1
MS
4902 .get_regs_len = nv_get_regs_len,
4903 .get_regs = nv_get_regs,
4904 .nway_reset = nv_nway_reset,
eafa59f6
AA
4905 .get_ringparam = nv_get_ringparam,
4906 .set_ringparam = nv_set_ringparam,
b6d0773f
AA
4907 .get_pauseparam = nv_get_pauseparam,
4908 .set_pauseparam = nv_set_pauseparam,
52da3578 4909 .get_strings = nv_get_strings,
52da3578 4910 .get_ethtool_stats = nv_get_ethtool_stats,
b9f2c044 4911 .get_sset_count = nv_get_sset_count,
9589c77a 4912 .self_test = nv_self_test,
1da177e4
LT
4913};
4914
7e680c22
AA
4915/* The mgmt unit and driver use a semaphore to access the phy during init */
4916static int nv_mgmt_acquire_sema(struct net_device *dev)
4917{
cac1c52c 4918 struct fe_priv *np = netdev_priv(dev);
7e680c22
AA
4919 u8 __iomem *base = get_hwbase(dev);
4920 int i;
4921 u32 tx_ctrl, mgmt_sema;
4922
4923 for (i = 0; i < 10; i++) {
4924 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4925 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4926 break;
4927 msleep(500);
4928 }
4929
4930 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4931 return 0;
4932
4933 for (i = 0; i < 2; i++) {
4934 tx_ctrl = readl(base + NvRegTransmitterControl);
4935 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4936 writel(tx_ctrl, base + NvRegTransmitterControl);
4937
4938 /* verify that semaphore was acquired */
4939 tx_ctrl = readl(base + NvRegTransmitterControl);
4940 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
cac1c52c
AA
4941 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
4942 np->mgmt_sema = 1;
7e680c22 4943 return 1;
78aea4fc 4944 } else
7e680c22
AA
4945 udelay(50);
4946 }
4947
4948 return 0;
4949}
4950
cac1c52c
AA
4951static void nv_mgmt_release_sema(struct net_device *dev)
4952{
4953 struct fe_priv *np = netdev_priv(dev);
4954 u8 __iomem *base = get_hwbase(dev);
4955 u32 tx_ctrl;
4956
4957 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
4958 if (np->mgmt_sema) {
4959 tx_ctrl = readl(base + NvRegTransmitterControl);
4960 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
4961 writel(tx_ctrl, base + NvRegTransmitterControl);
4962 }
4963 }
4964}
4965
4966
4967static int nv_mgmt_get_version(struct net_device *dev)
4968{
4969 struct fe_priv *np = netdev_priv(dev);
4970 u8 __iomem *base = get_hwbase(dev);
4971 u32 data_ready = readl(base + NvRegTransmitterControl);
4972 u32 data_ready2 = 0;
4973 unsigned long start;
4974 int ready = 0;
4975
4976 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
4977 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
4978 start = jiffies;
4979 while (time_before(jiffies, start + 5*HZ)) {
4980 data_ready2 = readl(base + NvRegTransmitterControl);
4981 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
4982 ready = 1;
4983 break;
4984 }
4985 schedule_timeout_uninterruptible(1);
4986 }
4987
4988 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
4989 return 0;
4990
4991 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
4992
4993 return 1;
4994}
4995
1da177e4
LT
4996static int nv_open(struct net_device *dev)
4997{
ac9c1897 4998 struct fe_priv *np = netdev_priv(dev);
1da177e4 4999 u8 __iomem *base = get_hwbase(dev);
d33a73c8
AA
5000 int ret = 1;
5001 int oom, i;
a433686c 5002 u32 low;
1da177e4 5003
cb52deba
ES
5004 /* power up phy */
5005 mii_rw(dev, np->phyaddr, MII_BMCR,
5006 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5007
88d7d8b0 5008 nv_txrx_gate(dev, false);
f1489653 5009 /* erase previous misconfiguration */
86a0f043
AA
5010 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5011 nv_mac_reset(dev);
1da177e4
LT
5012 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5013 writel(0, base + NvRegMulticastAddrB);
bb9a4fd1
AA
5014 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5015 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
1da177e4
LT
5016 writel(0, base + NvRegPacketFilterFlags);
5017
5018 writel(0, base + NvRegTransmitterControl);
5019 writel(0, base + NvRegReceiverControl);
5020
5021 writel(0, base + NvRegAdapterControl);
5022
eb91f61b
AA
5023 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5024 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5025
f1489653 5026 /* initialize descriptor rings */
d81c0983 5027 set_bufsize(dev);
1da177e4
LT
5028 oom = nv_init_ring(dev);
5029
5030 writel(0, base + NvRegLinkSpeed);
5070d340 5031 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
1da177e4
LT
5032 nv_txrx_reset(dev);
5033 writel(0, base + NvRegUnknownSetupReg6);
5034
5035 np->in_shutdown = 0;
5036
f1489653 5037 /* give hw rings */
0832b25a 5038 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
78aea4fc 5039 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
1da177e4
LT
5040 base + NvRegRingSizes);
5041
1da177e4 5042 writel(np->linkspeed, base + NvRegLinkSpeed);
95d161cb
AA
5043 if (np->desc_ver == DESC_VER_1)
5044 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5045 else
5046 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
8a4ae7f2 5047 writel(np->txrxctl_bits, base + NvRegTxRxControl);
ee407b02 5048 writel(np->vlanctl_bits, base + NvRegVlanControl);
1da177e4 5049 pci_push(base);
8a4ae7f2 5050 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
344d0dce
JP
5051 if (reg_delay(dev, NvRegUnknownSetupReg5,
5052 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5053 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
1d397f36
JP
5054 netdev_info(dev,
5055 "%s: SetupReg5, Bit 31 remained off\n", __func__);
1da177e4 5056
7e680c22 5057 writel(0, base + NvRegMIIMask);
1da177e4 5058 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
eb798428 5059 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
1da177e4 5060
1da177e4
LT
5061 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5062 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5063 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
d81c0983 5064 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
1da177e4
LT
5065
5066 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
a433686c
AA
5067
5068 get_random_bytes(&low, sizeof(low));
5069 low &= NVREG_SLOTTIME_MASK;
5070 if (np->desc_ver == DESC_VER_1) {
5071 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5072 } else {
5073 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5074 /* setup legacy backoff */
5075 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5076 } else {
5077 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5078 nv_gear_backoff_reseed(dev);
5079 }
5080 }
9744e218
AA
5081 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5082 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
a971c324
AA
5083 if (poll_interval == -1) {
5084 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5085 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5086 else
5087 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
78aea4fc 5088 } else
a971c324 5089 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
1da177e4
LT
5090 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5091 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5092 base + NvRegAdapterControl);
5093 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
7e680c22 5094 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
c42d9df9
AA
5095 if (np->wolenabled)
5096 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
1da177e4
LT
5097
5098 i = readl(base + NvRegPowerState);
78aea4fc 5099 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
1da177e4
LT
5100 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5101
5102 pci_push(base);
5103 udelay(10);
5104 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5105
84b3932b 5106 nv_disable_hw_interrupts(dev, np->irqmask);
1da177e4 5107 pci_push(base);
eb798428 5108 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
1da177e4
LT
5109 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5110 pci_push(base);
5111
78aea4fc 5112 if (nv_request_irq(dev, 0))
84b3932b 5113 goto out_drain;
1da177e4
LT
5114
5115 /* ask for interrupts */
84b3932b 5116 nv_enable_hw_interrupts(dev, np->irqmask);
1da177e4
LT
5117
5118 spin_lock_irq(&np->lock);
5119 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5120 writel(0, base + NvRegMulticastAddrB);
bb9a4fd1
AA
5121 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5122 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
1da177e4
LT
5123 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5124 /* One manual link speed update: Interrupts are enabled, future link
5125 * speed changes cause interrupts and are handled by nv_link_irq().
5126 */
5127 {
5128 u32 miistat;
5129 miistat = readl(base + NvRegMIIStatus);
eb798428 5130 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
1da177e4 5131 }
1b1b3c9b
MS
5132 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5133 * to init hw */
5134 np->linkspeed = 0;
1da177e4 5135 ret = nv_update_linkspeed(dev);
36b30ea9 5136 nv_start_rxtx(dev);
1da177e4 5137 netif_start_queue(dev);
08d93575 5138 nv_napi_enable(dev);
e27cdba5 5139
1da177e4
LT
5140 if (ret) {
5141 netif_carrier_on(dev);
5142 } else {
1d397f36 5143 netdev_info(dev, "no link during initialization\n");
1da177e4
LT
5144 netif_carrier_off(dev);
5145 }
5146 if (oom)
5147 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
52da3578
AA
5148
5149 /* start statistics timer */
9c662435 5150 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
bfebbb88
DD
5151 mod_timer(&np->stats_poll,
5152 round_jiffies(jiffies + STATS_INTERVAL));
52da3578 5153
1da177e4
LT
5154 spin_unlock_irq(&np->lock);
5155
5156 return 0;
5157out_drain:
36b30ea9 5158 nv_drain_rxtx(dev);
1da177e4
LT
5159 return ret;
5160}
5161
5162static int nv_close(struct net_device *dev)
5163{
ac9c1897 5164 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
5165 u8 __iomem *base;
5166
5167 spin_lock_irq(&np->lock);
5168 np->in_shutdown = 1;
5169 spin_unlock_irq(&np->lock);
08d93575 5170 nv_napi_disable(dev);
a7475906 5171 synchronize_irq(np->pci_dev->irq);
1da177e4
LT
5172
5173 del_timer_sync(&np->oom_kick);
5174 del_timer_sync(&np->nic_poll);
52da3578 5175 del_timer_sync(&np->stats_poll);
1da177e4
LT
5176
5177 netif_stop_queue(dev);
5178 spin_lock_irq(&np->lock);
36b30ea9 5179 nv_stop_rxtx(dev);
1da177e4
LT
5180 nv_txrx_reset(dev);
5181
5182 /* disable interrupts on the nic or we will lock up */
5183 base = get_hwbase(dev);
84b3932b 5184 nv_disable_hw_interrupts(dev, np->irqmask);
1da177e4 5185 pci_push(base);
1da177e4
LT
5186
5187 spin_unlock_irq(&np->lock);
5188
84b3932b 5189 nv_free_irq(dev);
1da177e4 5190
36b30ea9 5191 nv_drain_rxtx(dev);
1da177e4 5192
5a9a8e32 5193 if (np->wolenabled || !phy_power_down) {
88d7d8b0 5194 nv_txrx_gate(dev, false);
2cc49a5c 5195 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
1da177e4 5196 nv_start_rx(dev);
cb52deba
ES
5197 } else {
5198 /* power down phy */
5199 mii_rw(dev, np->phyaddr, MII_BMCR,
5200 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
88d7d8b0 5201 nv_txrx_gate(dev, true);
2cc49a5c 5202 }
1da177e4
LT
5203
5204 /* FIXME: power down nic */
5205
5206 return 0;
5207}
5208
b94426bd
SH
5209static const struct net_device_ops nv_netdev_ops = {
5210 .ndo_open = nv_open,
5211 .ndo_stop = nv_close,
5212 .ndo_get_stats = nv_get_stats,
00829823
SH
5213 .ndo_start_xmit = nv_start_xmit,
5214 .ndo_tx_timeout = nv_tx_timeout,
5215 .ndo_change_mtu = nv_change_mtu,
569e1463
MM
5216 .ndo_fix_features = nv_fix_features,
5217 .ndo_set_features = nv_set_features,
00829823
SH
5218 .ndo_validate_addr = eth_validate_addr,
5219 .ndo_set_mac_address = nv_set_mac_address,
afc4b13d 5220 .ndo_set_rx_mode = nv_set_multicast,
00829823
SH
5221#ifdef CONFIG_NET_POLL_CONTROLLER
5222 .ndo_poll_controller = nv_poll_controller,
5223#endif
5224};
5225
5226static const struct net_device_ops nv_netdev_ops_optimized = {
5227 .ndo_open = nv_open,
5228 .ndo_stop = nv_close,
5229 .ndo_get_stats = nv_get_stats,
5230 .ndo_start_xmit = nv_start_xmit_optimized,
b94426bd
SH
5231 .ndo_tx_timeout = nv_tx_timeout,
5232 .ndo_change_mtu = nv_change_mtu,
569e1463
MM
5233 .ndo_fix_features = nv_fix_features,
5234 .ndo_set_features = nv_set_features,
b94426bd
SH
5235 .ndo_validate_addr = eth_validate_addr,
5236 .ndo_set_mac_address = nv_set_mac_address,
afc4b13d 5237 .ndo_set_rx_mode = nv_set_multicast,
b94426bd
SH
5238#ifdef CONFIG_NET_POLL_CONTROLLER
5239 .ndo_poll_controller = nv_poll_controller,
5240#endif
5241};
5242
1da177e4
LT
5243static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5244{
5245 struct net_device *dev;
5246 struct fe_priv *np;
5247 unsigned long addr;
5248 u8 __iomem *base;
5249 int err, i;
5070d340 5250 u32 powerstate, txreg;
7e680c22
AA
5251 u32 phystate_orig = 0, phystate;
5252 int phyinitialized = 0;
3f88ce49
JG
5253 static int printed_version;
5254
5255 if (!printed_version++)
294a554e
JP
5256 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5257 FORCEDETH_VERSION);
1da177e4
LT
5258
5259 dev = alloc_etherdev(sizeof(struct fe_priv));
5260 err = -ENOMEM;
5261 if (!dev)
5262 goto out;
5263
ac9c1897 5264 np = netdev_priv(dev);
bea3348e 5265 np->dev = dev;
1da177e4
LT
5266 np->pci_dev = pci_dev;
5267 spin_lock_init(&np->lock);
1da177e4
LT
5268 SET_NETDEV_DEV(dev, &pci_dev->dev);
5269
5270 init_timer(&np->oom_kick);
5271 np->oom_kick.data = (unsigned long) dev;
c061b18d 5272 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
1da177e4
LT
5273 init_timer(&np->nic_poll);
5274 np->nic_poll.data = (unsigned long) dev;
c061b18d 5275 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
52da3578
AA
5276 init_timer(&np->stats_poll);
5277 np->stats_poll.data = (unsigned long) dev;
c061b18d 5278 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
1da177e4
LT
5279
5280 err = pci_enable_device(pci_dev);
3f88ce49 5281 if (err)
1da177e4 5282 goto out_free;
1da177e4
LT
5283
5284 pci_set_master(pci_dev);
5285
5286 err = pci_request_regions(pci_dev, DRV_NAME);
5287 if (err < 0)
5288 goto out_disable;
5289
9c662435 5290 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
57fff698
AA
5291 np->register_size = NV_PCI_REGSZ_VER3;
5292 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
86a0f043
AA
5293 np->register_size = NV_PCI_REGSZ_VER2;
5294 else
5295 np->register_size = NV_PCI_REGSZ_VER1;
5296
1da177e4
LT
5297 err = -EINVAL;
5298 addr = 0;
5299 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1da177e4 5300 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
86a0f043 5301 pci_resource_len(pci_dev, i) >= np->register_size) {
1da177e4
LT
5302 addr = pci_resource_start(pci_dev, i);
5303 break;
5304 }
5305 }
5306 if (i == DEVICE_COUNT_RESOURCE) {
b2ba08e6 5307 dev_info(&pci_dev->dev, "Couldn't find register window\n");
1da177e4
LT
5308 goto out_relreg;
5309 }
5310
86a0f043
AA
5311 /* copy of driver data */
5312 np->driver_data = id->driver_data;
9f3f7910
AA
5313 /* copy of device id */
5314 np->device_id = id->device;
86a0f043 5315
1da177e4 5316 /* handle different descriptor versions */
ee73362c
MS
5317 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5318 /* packet format 3: supports 40-bit addressing */
5319 np->desc_ver = DESC_VER_3;
84b3932b 5320 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
69fe3fd7 5321 if (dma_64bit) {
6afd142f 5322 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
b2ba08e6
JP
5323 dev_info(&pci_dev->dev,
5324 "64-bit DMA failed, using 32-bit addressing\n");
3f88ce49 5325 else
69fe3fd7 5326 dev->features |= NETIF_F_HIGHDMA;
6afd142f 5327 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
b2ba08e6
JP
5328 dev_info(&pci_dev->dev,
5329 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
69fe3fd7 5330 }
ee73362c
MS
5331 }
5332 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5333 /* packet format 2: supports jumbo frames */
1da177e4 5334 np->desc_ver = DESC_VER_2;
8a4ae7f2 5335 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
ee73362c
MS
5336 } else {
5337 /* original packet format */
5338 np->desc_ver = DESC_VER_1;
8a4ae7f2 5339 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
d81c0983 5340 }
ee73362c
MS
5341
5342 np->pkt_limit = NV_PKTLIMIT_1;
5343 if (id->driver_data & DEV_HAS_LARGEDESC)
5344 np->pkt_limit = NV_PKTLIMIT_2;
5345
8a4ae7f2
MS
5346 if (id->driver_data & DEV_HAS_CHECKSUM) {
5347 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
569e1463
MM
5348 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5349 NETIF_F_TSO | NETIF_F_RXCSUM;
21828163 5350 }
8a4ae7f2 5351
ee407b02
AA
5352 np->vlanctl_bits = 0;
5353 if (id->driver_data & DEV_HAS_VLAN) {
5354 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
0891b0e0 5355 dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
ee407b02
AA
5356 }
5357
0891b0e0
JP
5358 dev->features |= dev->hw_features;
5359
b6d0773f 5360 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
5289b4c4
AA
5361 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5362 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5363 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
b6d0773f 5364 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
eb91f61b 5365 }
f3b197ac 5366
1da177e4 5367 err = -ENOMEM;
86a0f043 5368 np->base = ioremap(addr, np->register_size);
1da177e4
LT
5369 if (!np->base)
5370 goto out_relreg;
5371 dev->base_addr = (unsigned long)np->base;
ee73362c 5372
1da177e4 5373 dev->irq = pci_dev->irq;
ee73362c 5374
eafa59f6
AA
5375 np->rx_ring_size = RX_RING_DEFAULT;
5376 np->tx_ring_size = TX_RING_DEFAULT;
eafa59f6 5377
36b30ea9 5378 if (!nv_optimized(np)) {
ee73362c 5379 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
eafa59f6 5380 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
ee73362c
MS
5381 &np->ring_addr);
5382 if (!np->rx_ring.orig)
5383 goto out_unmap;
eafa59f6 5384 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
ee73362c
MS
5385 } else {
5386 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
eafa59f6 5387 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
ee73362c
MS
5388 &np->ring_addr);
5389 if (!np->rx_ring.ex)
5390 goto out_unmap;
eafa59f6
AA
5391 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
5392 }
dd00cc48
YP
5393 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5394 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
761fcd9e 5395 if (!np->rx_skb || !np->tx_skb)
eafa59f6 5396 goto out_freering;
1da177e4 5397
36b30ea9 5398 if (!nv_optimized(np))
00829823 5399 dev->netdev_ops = &nv_netdev_ops;
86b22b0d 5400 else
00829823 5401 dev->netdev_ops = &nv_netdev_ops_optimized;
b94426bd 5402
bea3348e 5403 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
1da177e4 5404 SET_ETHTOOL_OPS(dev, &ops);
1da177e4
LT
5405 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5406
5407 pci_set_drvdata(pci_dev, dev);
5408
5409 /* read the mac address */
5410 base = get_hwbase(dev);
5411 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5412 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5413
5070d340
AA
5414 /* check the workaround bit for correct mac address order */
5415 txreg = readl(base + NvRegTransmitPoll);
a376e79c 5416 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
5070d340
AA
5417 /* mac address is already in correct order */
5418 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5419 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5420 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5421 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5422 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5423 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
a376e79c
AA
5424 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5425 /* mac address is already in correct order */
5426 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5427 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5428 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5429 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5430 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5431 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5432 /*
5433 * Set orig mac address back to the reversed version.
5434 * This flag will be cleared during low power transition.
5435 * Therefore, we should always put back the reversed address.
5436 */
5437 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5438 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5439 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
5070d340
AA
5440 } else {
5441 /* need to reverse mac address to correct order */
5442 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5443 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5444 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5445 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5446 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5447 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
5070d340 5448 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
c20ec761
JP
5449 dev_dbg(&pci_dev->dev,
5450 "%s: set workaround bit for reversed mac addr\n",
5451 __func__);
5070d340 5452 }
c704b856 5453 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4 5454
c704b856 5455 if (!is_valid_ether_addr(dev->perm_addr)) {
1da177e4
LT
5456 /*
5457 * Bad mac address. At least one bios sets the mac address
5458 * to 01:23:45:67:89:ab
5459 */
b2ba08e6 5460 dev_err(&pci_dev->dev,
c20ec761 5461 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
78aea4fc 5462 dev->dev_addr);
655a6595 5463 random_ether_addr(dev->dev_addr);
c20ec761
JP
5464 dev_err(&pci_dev->dev,
5465 "Using random MAC address: %pM\n", dev->dev_addr);
1da177e4
LT
5466 }
5467
f1489653
AA
5468 /* set mac address */
5469 nv_copy_mac_to_hw(dev);
5470
1da177e4
LT
5471 /* disable WOL */
5472 writel(0, base + NvRegWakeUpFlags);
5473 np->wolenabled = 0;
dba5a68a 5474 device_set_wakeup_enable(&pci_dev->dev, false);
1da177e4 5475
86a0f043 5476 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
86a0f043
AA
5477
5478 /* take phy and nic out of low power mode */
5479 powerstate = readl(base + NvRegPowerState2);
5480 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
3c2e1c11 5481 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
44c10138 5482 pci_dev->revision >= 0xA3)
86a0f043
AA
5483 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5484 writel(powerstate, base + NvRegPowerState2);
5485 }
5486
78aea4fc 5487 if (np->desc_ver == DESC_VER_1)
ac9c1897 5488 np->tx_flags = NV_TX_VALID;
78aea4fc 5489 else
ac9c1897 5490 np->tx_flags = NV_TX2_VALID;
9e184767
AA
5491
5492 np->msi_flags = 0;
78aea4fc 5493 if ((id->driver_data & DEV_HAS_MSI) && msi)
9e184767 5494 np->msi_flags |= NV_MSI_CAPABLE;
78aea4fc 5495
9e184767
AA
5496 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5497 /* msix has had reported issues when modifying irqmask
5498 as in the case of napi, therefore, disable for now
5499 */
0a12761b 5500#if 0
9e184767
AA
5501 np->msi_flags |= NV_MSI_X_CAPABLE;
5502#endif
5503 }
5504
5505 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
a971c324 5506 np->irqmask = NVREG_IRQMASK_CPU;
d33a73c8
AA
5507 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5508 np->msi_flags |= 0x0001;
9e184767
AA
5509 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5510 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5511 /* start off in throughput mode */
5512 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5513 /* remove support for msix mode */
5514 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5515 } else {
5516 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5517 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5518 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5519 np->msi_flags |= 0x0003;
d33a73c8 5520 }
a971c324 5521
1da177e4
LT
5522 if (id->driver_data & DEV_NEED_TIMERIRQ)
5523 np->irqmask |= NVREG_IRQ_TIMER;
5524 if (id->driver_data & DEV_NEED_LINKTIMER) {
1da177e4
LT
5525 np->need_linktimer = 1;
5526 np->link_timeout = jiffies + LINK_TIMEOUT;
5527 } else {
1da177e4
LT
5528 np->need_linktimer = 0;
5529 }
5530
3b446c3e
AA
5531 /* Limit the number of tx's outstanding for hw bug */
5532 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5533 np->tx_limit = 1;
5c659322 5534 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
3b446c3e
AA
5535 pci_dev->revision >= 0xA2)
5536 np->tx_limit = 0;
5537 }
5538
7e680c22
AA
5539 /* clear phy state and temporarily halt phy interrupts */
5540 writel(0, base + NvRegMIIMask);
5541 phystate = readl(base + NvRegAdapterControl);
5542 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5543 phystate_orig = 1;
5544 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5545 writel(phystate, base + NvRegAdapterControl);
5546 }
eb798428 5547 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
7e680c22
AA
5548
5549 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
7e680c22 5550 /* management unit running on the mac? */
cac1c52c
AA
5551 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5552 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5553 nv_mgmt_acquire_sema(dev) &&
5554 nv_mgmt_get_version(dev)) {
5555 np->mac_in_use = 1;
78aea4fc 5556 if (np->mgmt_version > 0)
cac1c52c 5557 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
cac1c52c
AA
5558 /* management unit setup the phy already? */
5559 if (np->mac_in_use &&
5560 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5561 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5562 /* phy is inited by mgmt unit */
5563 phyinitialized = 1;
cac1c52c
AA
5564 } else {
5565 /* we need to init the phy */
7e680c22
AA
5566 }
5567 }
5568 }
5569
1da177e4 5570 /* find a suitable phy */
7a33e45a 5571 for (i = 1; i <= 32; i++) {
1da177e4 5572 int id1, id2;
7a33e45a 5573 int phyaddr = i & 0x1F;
1da177e4
LT
5574
5575 spin_lock_irq(&np->lock);
7a33e45a 5576 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
1da177e4
LT
5577 spin_unlock_irq(&np->lock);
5578 if (id1 < 0 || id1 == 0xffff)
5579 continue;
5580 spin_lock_irq(&np->lock);
7a33e45a 5581 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
1da177e4
LT
5582 spin_unlock_irq(&np->lock);
5583 if (id2 < 0 || id2 == 0xffff)
5584 continue;
5585
edf7e5ec 5586 np->phy_model = id2 & PHYID2_MODEL_MASK;
1da177e4
LT
5587 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5588 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
7a33e45a 5589 np->phyaddr = phyaddr;
1da177e4 5590 np->phy_oui = id1 | id2;
9f3f7910
AA
5591
5592 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5593 if (np->phy_oui == PHY_OUI_REALTEK2)
5594 np->phy_oui = PHY_OUI_REALTEK;
5595 /* Setup phy revision for Realtek */
5596 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5597 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5598
1da177e4
LT
5599 break;
5600 }
7a33e45a 5601 if (i == 33) {
b2ba08e6 5602 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
eafa59f6 5603 goto out_error;
1da177e4 5604 }
f3b197ac 5605
7e680c22
AA
5606 if (!phyinitialized) {
5607 /* reset it */
5608 phy_init(dev);
f35723ec
AA
5609 } else {
5610 /* see if it is a gigabit phy */
5611 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
78aea4fc 5612 if (mii_status & PHY_GIGABIT)
f35723ec 5613 np->gigabit = PHY_GIGABIT;
7e680c22 5614 }
1da177e4
LT
5615
5616 /* set default link speed settings */
5617 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5618 np->duplex = 0;
5619 np->autoneg = 1;
5620
5621 err = register_netdev(dev);
5622 if (err) {
b2ba08e6 5623 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
eafa59f6 5624 goto out_error;
1da177e4 5625 }
3f88ce49 5626
9331db4f
JP
5627 if (id->driver_data & DEV_HAS_VLAN)
5628 nv_vlan_mode(dev, dev->features);
0891b0e0 5629
0d672e9f
IV
5630 netif_carrier_off(dev);
5631
b2ba08e6
JP
5632 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5633 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
5634
5635 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5636 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5637 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
78aea4fc 5638 "csum " : "",
b2ba08e6 5639 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
78aea4fc 5640 "vlan " : "",
b2ba08e6
JP
5641 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5642 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5643 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5644 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5645 np->need_linktimer ? "lnktim " : "",
5646 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5647 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5648 np->desc_ver);
1da177e4
LT
5649
5650 return 0;
5651
eafa59f6 5652out_error:
7e680c22
AA
5653 if (phystate_orig)
5654 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
1da177e4 5655 pci_set_drvdata(pci_dev, NULL);
eafa59f6
AA
5656out_freering:
5657 free_rings(dev);
1da177e4
LT
5658out_unmap:
5659 iounmap(get_hwbase(dev));
5660out_relreg:
5661 pci_release_regions(pci_dev);
5662out_disable:
5663 pci_disable_device(pci_dev);
5664out_free:
5665 free_netdev(dev);
5666out:
5667 return err;
5668}
5669
9f3f7910
AA
5670static void nv_restore_phy(struct net_device *dev)
5671{
5672 struct fe_priv *np = netdev_priv(dev);
5673 u16 phy_reserved, mii_control;
5674
5675 if (np->phy_oui == PHY_OUI_REALTEK &&
5676 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5677 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5678 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5679 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5680 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5681 phy_reserved |= PHY_REALTEK_INIT8;
5682 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5683 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5684
5685 /* restart auto negotiation */
5686 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5687 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5688 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5689 }
5690}
5691
f55c21fd 5692static void nv_restore_mac_addr(struct pci_dev *pci_dev)
1da177e4
LT
5693{
5694 struct net_device *dev = pci_get_drvdata(pci_dev);
f1489653
AA
5695 struct fe_priv *np = netdev_priv(dev);
5696 u8 __iomem *base = get_hwbase(dev);
1da177e4 5697
f1489653
AA
5698 /* special op: write back the misordered MAC address - otherwise
5699 * the next nv_probe would see a wrong address.
5700 */
5701 writel(np->orig_mac[0], base + NvRegMacAddrA);
5702 writel(np->orig_mac[1], base + NvRegMacAddrB);
2e3884b5
BS
5703 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5704 base + NvRegTransmitPoll);
f55c21fd
YL
5705}
5706
5707static void __devexit nv_remove(struct pci_dev *pci_dev)
5708{
5709 struct net_device *dev = pci_get_drvdata(pci_dev);
5710
5711 unregister_netdev(dev);
5712
5713 nv_restore_mac_addr(pci_dev);
f1489653 5714
9f3f7910
AA
5715 /* restore any phy related changes */
5716 nv_restore_phy(dev);
5717
cac1c52c
AA
5718 nv_mgmt_release_sema(dev);
5719
1da177e4 5720 /* free all structures */
eafa59f6 5721 free_rings(dev);
1da177e4
LT
5722 iounmap(get_hwbase(dev));
5723 pci_release_regions(pci_dev);
5724 pci_disable_device(pci_dev);
5725 free_netdev(dev);
5726 pci_set_drvdata(pci_dev, NULL);
5727}
5728
94252763 5729#ifdef CONFIG_PM_SLEEP
dba5a68a 5730static int nv_suspend(struct device *device)
a189317f 5731{
dba5a68a 5732 struct pci_dev *pdev = to_pci_dev(device);
a189317f
FR
5733 struct net_device *dev = pci_get_drvdata(pdev);
5734 struct fe_priv *np = netdev_priv(dev);
1a1ca861
TD
5735 u8 __iomem *base = get_hwbase(dev);
5736 int i;
a189317f 5737
25d90810 5738 if (netif_running(dev)) {
78aea4fc 5739 /* Gross. */
25d90810
TD
5740 nv_close(dev);
5741 }
a189317f
FR
5742 netif_device_detach(dev);
5743
1a1ca861 5744 /* save non-pci configuration space */
78aea4fc 5745 for (i = 0; i <= np->register_size/sizeof(u32); i++)
1a1ca861
TD
5746 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5747
a189317f
FR
5748 return 0;
5749}
5750
dba5a68a 5751static int nv_resume(struct device *device)
a189317f 5752{
dba5a68a 5753 struct pci_dev *pdev = to_pci_dev(device);
a189317f 5754 struct net_device *dev = pci_get_drvdata(pdev);
1a1ca861 5755 struct fe_priv *np = netdev_priv(dev);
a376e79c 5756 u8 __iomem *base = get_hwbase(dev);
1a1ca861 5757 int i, rc = 0;
a189317f 5758
1a1ca861 5759 /* restore non-pci configuration space */
78aea4fc 5760 for (i = 0; i <= np->register_size/sizeof(u32); i++)
1a1ca861 5761 writel(np->saved_config_space[i], base+i*sizeof(u32));
a376e79c 5762
3c2e1c11
AA
5763 if (np->driver_data & DEV_NEED_MSI_FIX)
5764 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
b6e4405b 5765
35a7433c
ES
5766 /* restore phy state, including autoneg */
5767 phy_init(dev);
5768
25d90810
TD
5769 netif_device_attach(dev);
5770 if (netif_running(dev)) {
5771 rc = nv_open(dev);
5772 nv_set_multicast(dev);
5773 }
a189317f
FR
5774 return rc;
5775}
f735a2a1 5776
dba5a68a
RW
5777static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
5778#define NV_PM_OPS (&nv_pm_ops)
5779
94252763
ML
5780#else
5781#define NV_PM_OPS NULL
5782#endif /* CONFIG_PM_SLEEP */
5783
5784#ifdef CONFIG_PM
f735a2a1
TD
5785static void nv_shutdown(struct pci_dev *pdev)
5786{
5787 struct net_device *dev = pci_get_drvdata(pdev);
5788 struct fe_priv *np = netdev_priv(dev);
5789
5790 if (netif_running(dev))
5791 nv_close(dev);
5792
34edaa88
TD
5793 /*
5794 * Restore the MAC so a kernel started by kexec won't get confused.
5795 * If we really go for poweroff, we must not restore the MAC,
5796 * otherwise the MAC for WOL will be reversed at least on some boards.
5797 */
78aea4fc 5798 if (system_state != SYSTEM_POWER_OFF)
34edaa88 5799 nv_restore_mac_addr(pdev);
f55c21fd 5800
f735a2a1 5801 pci_disable_device(pdev);
34edaa88
TD
5802 /*
5803 * Apparently it is not possible to reinitialise from D3 hot,
5804 * only put the device into D3 if we really go for poweroff.
5805 */
3cb5599a 5806 if (system_state == SYSTEM_POWER_OFF) {
dba5a68a 5807 pci_wake_from_d3(pdev, np->wolenabled);
3cb5599a
RW
5808 pci_set_power_state(pdev, PCI_D3hot);
5809 }
f735a2a1 5810}
a189317f 5811#else
f735a2a1 5812#define nv_shutdown NULL
a189317f
FR
5813#endif /* CONFIG_PM */
5814
a3aa1884 5815static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
1da177e4 5816 { /* nForce Ethernet Controller */
3c2e1c11 5817 PCI_DEVICE(0x10DE, 0x01C3),
c2dba06d 5818 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
5819 },
5820 { /* nForce2 Ethernet Controller */
3c2e1c11 5821 PCI_DEVICE(0x10DE, 0x0066),
c2dba06d 5822 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
5823 },
5824 { /* nForce3 Ethernet Controller */
3c2e1c11 5825 PCI_DEVICE(0x10DE, 0x00D6),
c2dba06d 5826 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
5827 },
5828 { /* nForce3 Ethernet Controller */
3c2e1c11 5829 PCI_DEVICE(0x10DE, 0x0086),
8a4ae7f2 5830 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
5831 },
5832 { /* nForce3 Ethernet Controller */
3c2e1c11 5833 PCI_DEVICE(0x10DE, 0x008C),
8a4ae7f2 5834 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
5835 },
5836 { /* nForce3 Ethernet Controller */
3c2e1c11 5837 PCI_DEVICE(0x10DE, 0x00E6),
8a4ae7f2 5838 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
5839 },
5840 { /* nForce3 Ethernet Controller */
3c2e1c11 5841 PCI_DEVICE(0x10DE, 0x00DF),
8a4ae7f2 5842 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
5843 },
5844 { /* CK804 Ethernet Controller */
3c2e1c11 5845 PCI_DEVICE(0x10DE, 0x0056),
033e97b2 5846 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4
LT
5847 },
5848 { /* CK804 Ethernet Controller */
3c2e1c11 5849 PCI_DEVICE(0x10DE, 0x0057),
033e97b2 5850 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4
LT
5851 },
5852 { /* MCP04 Ethernet Controller */
3c2e1c11 5853 PCI_DEVICE(0x10DE, 0x0037),
9e184767 5854 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4
LT
5855 },
5856 { /* MCP04 Ethernet Controller */
3c2e1c11 5857 PCI_DEVICE(0x10DE, 0x0038),
9e184767 5858 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4 5859 },
9992d4aa 5860 { /* MCP51 Ethernet Controller */
3c2e1c11
AA
5861 PCI_DEVICE(0x10DE, 0x0268),
5862 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
9992d4aa
MS
5863 },
5864 { /* MCP51 Ethernet Controller */
3c2e1c11
AA
5865 PCI_DEVICE(0x10DE, 0x0269),
5866 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
9992d4aa 5867 },
f49d16ef 5868 { /* MCP55 Ethernet Controller */
3c2e1c11 5869 PCI_DEVICE(0x10DE, 0x0372),
7b5e078c 5870 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
f49d16ef
MS
5871 },
5872 { /* MCP55 Ethernet Controller */
3c2e1c11 5873 PCI_DEVICE(0x10DE, 0x0373),
7b5e078c 5874 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
f49d16ef 5875 },
c99ce7ee 5876 { /* MCP61 Ethernet Controller */
3c2e1c11 5877 PCI_DEVICE(0x10DE, 0x03E5),
7b5e078c 5878 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5879 },
5880 { /* MCP61 Ethernet Controller */
3c2e1c11 5881 PCI_DEVICE(0x10DE, 0x03E6),
7b5e078c 5882 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5883 },
5884 { /* MCP61 Ethernet Controller */
3c2e1c11 5885 PCI_DEVICE(0x10DE, 0x03EE),
7b5e078c 5886 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5887 },
5888 { /* MCP61 Ethernet Controller */
3c2e1c11 5889 PCI_DEVICE(0x10DE, 0x03EF),
7b5e078c 5890 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5891 },
5892 { /* MCP65 Ethernet Controller */
3c2e1c11 5893 PCI_DEVICE(0x10DE, 0x0450),
7b5e078c 5894 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5895 },
5896 { /* MCP65 Ethernet Controller */
3c2e1c11 5897 PCI_DEVICE(0x10DE, 0x0451),
7b5e078c 5898 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5899 },
5900 { /* MCP65 Ethernet Controller */
3c2e1c11 5901 PCI_DEVICE(0x10DE, 0x0452),
7b5e078c 5902 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
c99ce7ee
AA
5903 },
5904 { /* MCP65 Ethernet Controller */
3c2e1c11 5905 PCI_DEVICE(0x10DE, 0x0453),
7b5e078c 5906 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
c99ce7ee 5907 },
f4344848 5908 { /* MCP67 Ethernet Controller */
3c2e1c11 5909 PCI_DEVICE(0x10DE, 0x054C),
7b5e078c 5910 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
f4344848
AA
5911 },
5912 { /* MCP67 Ethernet Controller */
3c2e1c11 5913 PCI_DEVICE(0x10DE, 0x054D),
7b5e078c 5914 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
f4344848
AA
5915 },
5916 { /* MCP67 Ethernet Controller */
3c2e1c11 5917 PCI_DEVICE(0x10DE, 0x054E),
7b5e078c 5918 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
f4344848
AA
5919 },
5920 { /* MCP67 Ethernet Controller */
3c2e1c11 5921 PCI_DEVICE(0x10DE, 0x054F),
7b5e078c 5922 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
f4344848 5923 },
1398661b 5924 { /* MCP73 Ethernet Controller */
3c2e1c11 5925 PCI_DEVICE(0x10DE, 0x07DC),
7b5e078c 5926 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
1398661b
AA
5927 },
5928 { /* MCP73 Ethernet Controller */
3c2e1c11 5929 PCI_DEVICE(0x10DE, 0x07DD),
7b5e078c 5930 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
1398661b
AA
5931 },
5932 { /* MCP73 Ethernet Controller */
3c2e1c11 5933 PCI_DEVICE(0x10DE, 0x07DE),
7b5e078c 5934 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
1398661b
AA
5935 },
5936 { /* MCP73 Ethernet Controller */
3c2e1c11 5937 PCI_DEVICE(0x10DE, 0x07DF),
7b5e078c 5938 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
1398661b 5939 },
96fd4cd3 5940 { /* MCP77 Ethernet Controller */
3c2e1c11 5941 PCI_DEVICE(0x10DE, 0x0760),
7b5e078c 5942 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
96fd4cd3
AA
5943 },
5944 { /* MCP77 Ethernet Controller */
3c2e1c11 5945 PCI_DEVICE(0x10DE, 0x0761),
7b5e078c 5946 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
96fd4cd3
AA
5947 },
5948 { /* MCP77 Ethernet Controller */
3c2e1c11 5949 PCI_DEVICE(0x10DE, 0x0762),
7b5e078c 5950 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
96fd4cd3
AA
5951 },
5952 { /* MCP77 Ethernet Controller */
3c2e1c11 5953 PCI_DEVICE(0x10DE, 0x0763),
7b5e078c 5954 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
96fd4cd3 5955 },
490dde89 5956 { /* MCP79 Ethernet Controller */
3c2e1c11 5957 PCI_DEVICE(0x10DE, 0x0AB0),
7b5e078c 5958 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
490dde89
AA
5959 },
5960 { /* MCP79 Ethernet Controller */
3c2e1c11 5961 PCI_DEVICE(0x10DE, 0x0AB1),
7b5e078c 5962 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
490dde89
AA
5963 },
5964 { /* MCP79 Ethernet Controller */
3c2e1c11 5965 PCI_DEVICE(0x10DE, 0x0AB2),
7b5e078c 5966 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
490dde89
AA
5967 },
5968 { /* MCP79 Ethernet Controller */
3c2e1c11 5969 PCI_DEVICE(0x10DE, 0x0AB3),
7b5e078c 5970 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
490dde89 5971 },
3df81c4e
AA
5972 { /* MCP89 Ethernet Controller */
5973 PCI_DEVICE(0x10DE, 0x0D7D),
7b5e078c 5974 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
3df81c4e 5975 },
1da177e4
LT
5976 {0,},
5977};
5978
5979static struct pci_driver driver = {
3f88ce49
JG
5980 .name = DRV_NAME,
5981 .id_table = pci_tbl,
5982 .probe = nv_probe,
5983 .remove = __devexit_p(nv_remove),
f735a2a1 5984 .shutdown = nv_shutdown,
dba5a68a 5985 .driver.pm = NV_PM_OPS,
1da177e4
LT
5986};
5987
1da177e4
LT
5988static int __init init_nic(void)
5989{
29917620 5990 return pci_register_driver(&driver);
1da177e4
LT
5991}
5992
5993static void __exit exit_nic(void)
5994{
5995 pci_unregister_driver(&driver);
5996}
5997
5998module_param(max_interrupt_work, int, 0);
5999MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
a971c324 6000module_param(optimization_mode, int, 0);
9e184767 6001MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
a971c324
AA
6002module_param(poll_interval, int, 0);
6003MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
69fe3fd7
AA
6004module_param(msi, int, 0);
6005MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6006module_param(msix, int, 0);
6007MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6008module_param(dma_64bit, int, 0);
6009MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
9f3f7910
AA
6010module_param(phy_cross, int, 0);
6011MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
5a9a8e32
ES
6012module_param(phy_power_down, int, 0);
6013MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
1da177e4
LT
6014
6015MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6016MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6017MODULE_LICENSE("GPL");
6018
6019MODULE_DEVICE_TABLE(pci, pci_tbl);
6020
6021module_init(init_nic);
6022module_exit(exit_nic);