]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/ethernet/qlogic/qlcnic/qlcnic.h
gianfar: dont conditionally alloc Rx/Err irq structs
[mirror_ubuntu-zesty-kernel.git] / drivers / net / ethernet / qlogic / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129
SV
2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
b9796a14
AC
32#include <linux/bitops.h>
33#include <linux/if_vlan.h>
af19b491
AKS
34
35#include "qlcnic_hdr.h"
7f966452
SC
36#include "qlcnic_hw.h"
37#include "qlcnic_83xx_hw.h"
af19b491
AKS
38
39#define _QLCNIC_LINUX_MAJOR 5
7a8feb42 40#define _QLCNIC_LINUX_MINOR 1
45acd3a0
JK
41#define _QLCNIC_LINUX_SUBVERSION 33
42#define QLCNIC_LINUX_VERSIONID "5.1.33"
96f8118c 43#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
44#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
45 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
46
47#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
48#define _major(v) (((v) >> 24) & 0xff)
49#define _minor(v) (((v) >> 16) & 0xff)
50#define _build(v) ((v) & 0xffff)
51
52/* version in image has weird encoding:
53 * 7:0 - major
54 * 15:8 - minor
55 * 31:16 - build (little endian)
56 */
57#define QLCNIC_DECODE_VERSION(v) \
58 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
59
8f891387 60#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
61#define QLCNIC_NUM_FLASH_SECTORS (64)
62#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
63#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
64 * QLCNIC_FLASH_SECTOR_SIZE)
65
66#define RCV_DESC_RINGSIZE(rds_ring) \
67 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
68#define RCV_BUFF_RINGSIZE(rds_ring) \
69 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
70#define STATUS_DESC_RINGSIZE(sds_ring) \
71 (sizeof(struct status_desc) * (sds_ring)->num_desc)
72#define TX_BUFF_RINGSIZE(tx_ring) \
73 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
74#define TX_DESC_RINGSIZE(tx_ring) \
75 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
76
77#define QLCNIC_P3P_A0 0x50
a2050c7e 78#define QLCNIC_P3P_C0 0x58
af19b491
AKS
79
80#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
81
82#define FIRST_PAGE_GROUP_START 0
83#define FIRST_PAGE_GROUP_END 0x100000
84
ff1b1bf8
SV
85#define P3P_MAX_MTU (9600)
86#define P3P_MIN_MTU (68)
af19b491
AKS
87#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
88
ff1b1bf8
SV
89#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
90#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
91#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
92#define QLCNIC_LRO_BUFFER_EXTRA 2048
93
af19b491 94/* Tx defines */
91a403ca 95#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
96#define MAX_TSO_HEADER_DESC 2
97#define MGMT_CMD_DESC_RESV 4
98#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
99 + MGMT_CMD_DESC_RESV)
af19b491 100#define QLCNIC_MAX_TX_TIMEOUTS 2
af19b491
AKS
101/*
102 * Following are the states of the Phantom. Phantom will set them and
103 * Host will read to check if the fields are correct.
104 */
105#define PHAN_INITIALIZE_FAILED 0xffff
106#define PHAN_INITIALIZE_COMPLETE 0xff01
107
108/* Host writes the following to notify that it has done the init-handshake */
109#define PHAN_INITIALIZE_ACK 0xf00f
110#define PHAN_PEG_RCV_INITIALIZED 0xff01
111
112#define NUM_RCV_DESC_RINGS 3
af19b491
AKS
113
114#define RCV_RING_NORMAL 0
115#define RCV_RING_JUMBO 1
af19b491
AKS
116
117#define MIN_CMD_DESCRIPTORS 64
118#define MIN_RCV_DESCRIPTORS 64
119#define MIN_JUMBO_DESCRIPTORS 32
120
121#define MAX_CMD_DESCRIPTORS 1024
122#define MAX_RCV_DESCRIPTORS_1G 4096
123#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 124#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
125#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
126#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
127
128#define DEFAULT_RCV_DESCRIPTORS_1G 2048
129#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 130#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 131#define MAX_RDS_RINGS 2
af19b491
AKS
132
133#define get_next_index(index, length) \
134 (((index) + 1) & ((length) - 1))
135
af19b491
AKS
136/*
137 * Following data structures describe the descriptors that will be used.
138 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
139 * we are doing LSO (above the 1500 size packet) only.
140 */
af19b491
AKS
141struct cmd_desc_type0 {
142 u8 tcp_hdr_offset; /* For LSO only */
143 u8 ip_hdr_offset; /* For LSO only */
144 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
145 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
146
147 __le64 addr_buffer2;
148
149 __le16 reference_handle;
150 __le16 mss;
151 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
152 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
153 __le16 conn_id; /* IPSec offoad only */
154
155 __le64 addr_buffer3;
156 __le64 addr_buffer1;
157
158 __le16 buffer_length[4];
159
160 __le64 addr_buffer4;
161
2e9d722d 162 u8 eth_addr[ETH_ALEN];
af19b491
AKS
163 __le16 vlan_TCI;
164
165} __attribute__ ((aligned(64)));
166
167/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
168struct rcv_desc {
169 __le16 reference_handle;
170 __le16 reserved;
171 __le32 buffer_length; /* allocated buffer length (usually 2K) */
172 __le64 addr_buffer;
b1fc6d3c 173} __packed;
af19b491 174
af19b491
AKS
175struct status_desc {
176 __le64 status_desc_data[2];
177} __attribute__ ((aligned(16)));
178
179/* UNIFIED ROMIMAGE */
180#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
181#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
182#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
183#define QLCNIC_UNI_DIR_SECT_FW 0x7
184
185/*Offsets */
186#define QLCNIC_UNI_CHIP_REV_OFF 10
187#define QLCNIC_UNI_FLAGS_OFF 11
188#define QLCNIC_UNI_BIOS_VERSION_OFF 12
189#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
190#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
191
192struct uni_table_desc{
63507592
SS
193 __le32 findex;
194 __le32 num_entries;
195 __le32 entry_size;
196 __le32 reserved[5];
af19b491
AKS
197};
198
199struct uni_data_desc{
63507592
SS
200 __le32 findex;
201 __le32 size;
202 __le32 reserved[5];
af19b491
AKS
203};
204
0e5f20b6 205/* Flash Defines and Structures */
206#define QLCNIC_FLT_LOCATION 0x3F1000
d865ebb4 207#define QLCNIC_FDT_LOCATION 0x3F0000
a2050c7e
SV
208#define QLCNIC_B0_FW_IMAGE_REGION 0x74
209#define QLCNIC_C0_FW_IMAGE_REGION 0x97
f8d54811 210#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 211struct qlcnic_flt_header {
212 u16 version;
213 u16 len;
214 u16 checksum;
215 u16 reserved;
216};
217
218struct qlcnic_flt_entry {
219 u8 region;
220 u8 reserved0;
221 u8 attrib;
222 u8 reserved1;
223 u32 size;
224 u32 start_addr;
f8d54811 225 u32 end_addr;
0e5f20b6 226};
227
d865ebb4
SC
228/* Flash Descriptor Table */
229struct qlcnic_fdt {
230 u32 valid;
231 u16 ver;
232 u16 len;
233 u16 cksum;
234 u16 unused;
235 u8 model[16];
236 u16 mfg_id;
237 u16 id;
238 u8 flag;
239 u8 erase_cmd;
240 u8 alt_erase_cmd;
241 u8 write_enable_cmd;
242 u8 write_enable_bits;
243 u8 write_statusreg_cmd;
244 u8 unprotected_sec_cmd;
245 u8 read_manuf_cmd;
246 u32 block_size;
247 u32 alt_block_size;
248 u32 flash_size;
249 u32 write_enable_data;
250 u8 readid_addr_len;
251 u8 write_disable_bits;
252 u8 read_dev_id_len;
253 u8 chip_erase_cmd;
254 u16 read_timeo;
255 u8 protected_sec_cmd;
256 u8 resvd[65];
257};
af19b491
AKS
258/* Magic number to let user know flash is programmed */
259#define QLCNIC_BDINFO_MAGIC 0x12345678
260
ff1b1bf8
SV
261#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
262#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
263#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
264#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
265#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
266#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
267#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
268#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
269#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
270#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
271#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
272#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
273#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
274#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 275
2e9d722d
AC
276#define QLCNIC_MSIX_TABLE_OFFSET 0x44
277
af19b491
AKS
278/* Flash memory map */
279#define QLCNIC_BRDCFG_START 0x4000 /* board config */
280#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
281#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
282#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
283
284#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
285#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
286#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
287#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
288
289#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
290#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
291
292#define QLCNIC_FW_MIN_SIZE (0x3fffff)
293#define QLCNIC_UNIFIED_ROMIMAGE 0
294#define QLCNIC_FLASH_ROMIMAGE 1
295#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
296
297#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
298#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
299
300extern char qlcnic_driver_name[];
301
629263ac
SC
302extern int qlcnic_use_msi;
303extern int qlcnic_use_msi_x;
304extern int qlcnic_auto_fw_reset;
305extern int qlcnic_load_fw_file;
306extern int qlcnic_config_npars;
307
af19b491
AKS
308/* Number of status descriptors to handle per interrupt */
309#define MAX_STATUS_HANDLE (64)
310
311/*
312 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
313 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
314 */
315struct qlcnic_skb_frag {
316 u64 dma;
317 u64 length;
318};
319
af19b491
AKS
320/* Following defines are for the state of the buffers */
321#define QLCNIC_BUFFER_FREE 0
322#define QLCNIC_BUFFER_BUSY 1
323
324/*
325 * There will be one qlcnic_buffer per skb packet. These will be
326 * used to save the dma info for pci_unmap_page()
327 */
328struct qlcnic_cmd_buffer {
329 struct sk_buff *skb;
ef71ff83 330 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
331 u32 frag_count;
332};
333
334/* In rx_buffer, we do not need multiple fragments as is a single buffer */
335struct qlcnic_rx_buffer {
b1fc6d3c 336 u16 ref_handle;
af19b491 337 struct sk_buff *skb;
b1fc6d3c 338 struct list_head list;
af19b491 339 u64 dma;
af19b491
AKS
340};
341
342/* Board types */
343#define QLCNIC_GBE 0x01
344#define QLCNIC_XGBE 0x02
345
8816d009
AC
346/*
347 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
348 * adjusted based on configured MTU.
349 */
350#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
351#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
352
353#define QLCNIC_INTR_DEFAULT 0x04
354#define QLCNIC_CONFIG_INTR_COALESCE 3
7e38d04b 355#define QLCNIC_DEV_INFO_SIZE 1
8816d009
AC
356
357struct qlcnic_nic_intr_coalesce {
358 u8 type;
359 u8 sts_ring_mask;
360 u16 rx_packets;
361 u16 rx_time_us;
362 u16 flag;
363 u32 timer_out;
364};
365
18f2f616 366struct qlcnic_dump_template_hdr {
63507592
SS
367 u32 type;
368 u32 offset;
369 u32 size;
370 u32 cap_mask;
371 u32 num_entries;
372 u32 version;
373 u32 timestamp;
374 u32 checksum;
375 u32 drv_cap_mask;
376 u32 sys_info[3];
377 u32 saved_state[16];
378 u32 cap_sizes[8];
4e60ac46 379 u32 ocm_wnd_reg[16];
63507592 380 u32 rsvd[0];
18f2f616
AC
381};
382
383struct qlcnic_fw_dump {
384 u8 clr; /* flag to indicate if dump is cleared */
9d6a6440 385 u8 enable; /* enable/disable dump */
18f2f616
AC
386 u32 size; /* total size of the dump */
387 void *data; /* dump data area */
388 struct qlcnic_dump_template_hdr *tmpl_hdr;
389};
390
af19b491
AKS
391/*
392 * One hardware_context{} per adapter
393 * contains interrupt info as well shared hardware info.
394 */
395struct qlcnic_hardware_context {
396 void __iomem *pci_base0;
397 void __iomem *ocm_win_crb;
398
399 unsigned long pci_len0;
400
af19b491
AKS
401 rwlock_t crb_lock;
402 struct mutex mem_lock;
403
af19b491
AKS
404 u8 revision_id;
405 u8 pci_func;
406 u8 linkup;
22c8c934 407 u8 loopback_state;
79788450
SC
408 u8 beacon_state;
409 u8 has_link_events;
410 u8 fw_type;
411 u8 physical_port;
412 u8 reset_context;
413 u8 msix_supported;
414 u8 max_mac_filters;
415 u8 mc_enabled;
416 u8 max_mc_count;
417 u8 diag_test;
418 u8 num_msix;
419 u8 nic_mode;
420 char diag_cnt;
421
af19b491
AKS
422 u16 port_type;
423 u16 board_type;
8816d009 424
79788450
SC
425 u16 link_speed;
426 u16 link_duplex;
427 u16 link_autoneg;
428 u16 module_type;
429
430 u16 op_mode;
431 u16 switch_mode;
432 u16 max_tx_ques;
433 u16 max_rx_ques;
434 u16 max_mtu;
435 u32 msg_enable;
436 u16 act_pci_func;
728a98b8 437
79788450 438 u32 capabilities;
776e7bde 439 u32 capabilities2;
79788450
SC
440 u32 temp;
441 u32 int_vec_bit;
442 u32 fw_hal_version;
7f966452 443 u32 port_config;
79788450 444 struct qlcnic_hardware_ops *hw_ops;
8816d009 445 struct qlcnic_nic_intr_coalesce coal;
18f2f616 446 struct qlcnic_fw_dump fw_dump;
d865ebb4 447 struct qlcnic_fdt fdt;
81d0aeb0 448 struct qlc_83xx_reset reset;
629263ac
SC
449 struct qlc_83xx_idc idc;
450 struct qlc_83xx_fw_info fw_info;
7f966452 451 struct qlcnic_intrpt_config *intr_tbl;
7e2cf4fe 452 u32 *reg_tbl;
7f966452
SC
453 u32 *ext_reg_tbl;
454 u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
455 u32 mbox_reg[4];
456 spinlock_t mbx_lock;
af19b491
AKS
457};
458
459struct qlcnic_adapter_stats {
460 u64 xmitcalled;
461 u64 xmitfinished;
462 u64 rxdropped;
463 u64 txdropped;
464 u64 csummed;
465 u64 rx_pkts;
466 u64 lro_pkts;
467 u64 rxbytes;
468 u64 txbytes;
8bfe8b91
SC
469 u64 lrobytes;
470 u64 lso_frames;
471 u64 xmit_on;
472 u64 xmit_off;
473 u64 skb_alloc_failure;
8ae6df97
AKS
474 u64 null_rxbuf;
475 u64 rx_dma_map_error;
476 u64 tx_dma_map_error;
7f966452 477 u64 spurious_intr;
4be41e92 478 u64 mac_filter_limit_overrun;
af19b491
AKS
479};
480
481/*
482 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
483 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
484 */
485struct qlcnic_host_rds_ring {
036d61f0
AC
486 void __iomem *crb_rcv_producer;
487 struct rcv_desc *desc_head;
488 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 489 u32 num_desc;
036d61f0 490 u32 producer;
af19b491
AKS
491 u32 dma_size;
492 u32 skb_size;
493 u32 flags;
af19b491
AKS
494 struct list_head free_list;
495 spinlock_t lock;
496 dma_addr_t phys_addr;
036d61f0 497} ____cacheline_internodealigned_in_smp;
af19b491
AKS
498
499struct qlcnic_host_sds_ring {
500 u32 consumer;
501 u32 num_desc;
502 void __iomem *crb_sts_consumer;
af19b491
AKS
503
504 struct status_desc *desc_head;
505 struct qlcnic_adapter *adapter;
506 struct napi_struct napi;
507 struct list_head free_list[NUM_RCV_DESC_RINGS];
508
036d61f0 509 void __iomem *crb_intr_mask;
af19b491
AKS
510 int irq;
511
512 dma_addr_t phys_addr;
513 char name[IFNAMSIZ+4];
036d61f0 514} ____cacheline_internodealigned_in_smp;
af19b491
AKS
515
516struct qlcnic_host_tx_ring {
4be41e92 517 int irq;
7f966452
SC
518 void __iomem *crb_intr_mask;
519 char name[IFNAMSIZ+4];
79788450 520 u16 ctx_id;
af19b491 521 u32 producer;
af19b491 522 u32 sw_consumer;
af19b491 523 u32 num_desc;
036d61f0 524 void __iomem *crb_cmd_producer;
af19b491 525 struct cmd_desc_type0 *desc_head;
4be41e92
SC
526 struct qlcnic_adapter *adapter;
527 struct napi_struct napi;
036d61f0
AC
528 struct qlcnic_cmd_buffer *cmd_buf_arr;
529 __le32 *hw_consumer;
530
af19b491
AKS
531 dma_addr_t phys_addr;
532 dma_addr_t hw_cons_phys_addr;
036d61f0
AC
533 struct netdev_queue *txq;
534} ____cacheline_internodealigned_in_smp;
af19b491
AKS
535
536/*
537 * Receive context. There is one such structure per instance of the
538 * receive processing. Any state information that is relevant to
539 * the receive, and is must be in this structure. The global data may be
540 * present elsewhere.
541 */
542struct qlcnic_recv_context {
b1fc6d3c
AC
543 struct qlcnic_host_rds_ring *rds_rings;
544 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
545 u32 state;
546 u16 context_id;
547 u16 virt_port;
548
af19b491
AKS
549};
550
551/* HW context creation */
552
553#define QLCNIC_OS_CRB_RETRY_COUNT 4000
af19b491
AKS
554
555#define QLCNIC_CDRP_CMD_BIT 0x80000000
556
557/*
558 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
559 * in the crb QLCNIC_CDRP_CRB_OFFSET.
560 */
561#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
562#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
563
564#define QLCNIC_CDRP_RSP_OK 0x00000001
565#define QLCNIC_CDRP_RSP_FAIL 0x00000002
566#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
567
568/*
569 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
570 * the crb QLCNIC_CDRP_CRB_OFFSET.
571 */
572#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
af19b491
AKS
573
574#define QLCNIC_RCODE_SUCCESS 0
e42ede22 575#define QLCNIC_RCODE_INVALID_ARGS 6
7e610caa 576#define QLCNIC_RCODE_NOT_SUPPORTED 9
e42ede22
JK
577#define QLCNIC_RCODE_NOT_PERMITTED 10
578#define QLCNIC_RCODE_NOT_IMPL 15
579#define QLCNIC_RCODE_INVALID 16
af19b491
AKS
580#define QLCNIC_RCODE_TIMEOUT 17
581#define QLCNIC_DESTROY_CTX_RESET 0
582
583/*
584 * Capabilities Announced
585 */
586#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
587#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
588#define QLCNIC_CAP0_LSO (1 << 6)
589#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
590#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 591#define QLCNIC_CAP0_VALIDOFF (1 << 11)
cae82d49 592#define QLCNIC_CAP0_LRO_MSS (1 << 21)
af19b491
AKS
593
594/*
595 * Context state
596 */
d626ad4d 597#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
598#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
599
600/*
601 * Rx context
602 */
603
604struct qlcnic_hostrq_sds_ring {
605 __le64 host_phys_addr; /* Ring base addr */
606 __le32 ring_size; /* Ring entries */
607 __le16 msi_index;
608 __le16 rsvd; /* Padding */
b1fc6d3c 609} __packed;
af19b491
AKS
610
611struct qlcnic_hostrq_rds_ring {
612 __le64 host_phys_addr; /* Ring base addr */
613 __le64 buff_size; /* Packet buffer size */
614 __le32 ring_size; /* Ring entries */
615 __le32 ring_kind; /* Class of ring */
b1fc6d3c 616} __packed;
af19b491
AKS
617
618struct qlcnic_hostrq_rx_ctx {
619 __le64 host_rsp_dma_addr; /* Response dma'd here */
620 __le32 capabilities[4]; /* Flag bit vector */
621 __le32 host_int_crb_mode; /* Interrupt crb usage */
622 __le32 host_rds_crb_mode; /* RDS crb usage */
623 /* These ring offsets are relative to data[0] below */
624 __le32 rds_ring_offset; /* Offset to RDS config */
625 __le32 sds_ring_offset; /* Offset to SDS config */
626 __le16 num_rds_rings; /* Count of RDS rings */
627 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 628 __le16 valid_field_offset;
629 u8 txrx_sds_binding;
630 u8 msix_handler;
631 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
632 /* MUST BE 64-bit aligned.
633 The following is packed:
634 - N hostrq_rds_rings
635 - N hostrq_sds_rings */
636 char data[0];
b1fc6d3c 637} __packed;
af19b491
AKS
638
639struct qlcnic_cardrsp_rds_ring{
640 __le32 host_producer_crb; /* Crb to use */
641 __le32 rsvd1; /* Padding */
b1fc6d3c 642} __packed;
af19b491
AKS
643
644struct qlcnic_cardrsp_sds_ring {
645 __le32 host_consumer_crb; /* Crb to use */
646 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 647} __packed;
af19b491
AKS
648
649struct qlcnic_cardrsp_rx_ctx {
650 /* These ring offsets are relative to data[0] below */
651 __le32 rds_ring_offset; /* Offset to RDS config */
652 __le32 sds_ring_offset; /* Offset to SDS config */
653 __le32 host_ctx_state; /* Starting State */
654 __le32 num_fn_per_port; /* How many PCI fn share the port */
655 __le16 num_rds_rings; /* Count of RDS rings */
656 __le16 num_sds_rings; /* Count of SDS rings */
657 __le16 context_id; /* Handle for context */
658 u8 phys_port; /* Physical id of port */
659 u8 virt_port; /* Virtual/Logical id of port */
660 u8 reserved[128]; /* save space for future expansion */
661 /* MUST BE 64-bit aligned.
662 The following is packed:
663 - N cardrsp_rds_rings
664 - N cardrs_sds_rings */
665 char data[0];
b1fc6d3c 666} __packed;
af19b491
AKS
667
668#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
669 (sizeof(HOSTRQ_RX) + \
670 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
671 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
672
673#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
674 (sizeof(CARDRSP_RX) + \
675 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
676 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
677
678/*
679 * Tx context
680 */
681
682struct qlcnic_hostrq_cds_ring {
683 __le64 host_phys_addr; /* Ring base addr */
684 __le32 ring_size; /* Ring entries */
685 __le32 rsvd; /* Padding */
b1fc6d3c 686} __packed;
af19b491
AKS
687
688struct qlcnic_hostrq_tx_ctx {
689 __le64 host_rsp_dma_addr; /* Response dma'd here */
690 __le64 cmd_cons_dma_addr; /* */
691 __le64 dummy_dma_addr; /* */
692 __le32 capabilities[4]; /* Flag bit vector */
693 __le32 host_int_crb_mode; /* Interrupt crb usage */
694 __le32 rsvd1; /* Padding */
695 __le16 rsvd2; /* Padding */
696 __le16 interrupt_ctl;
697 __le16 msi_index;
698 __le16 rsvd3; /* Padding */
699 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
700 u8 reserved[128]; /* future expansion */
b1fc6d3c 701} __packed;
af19b491
AKS
702
703struct qlcnic_cardrsp_cds_ring {
704 __le32 host_producer_crb; /* Crb to use */
705 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 706} __packed;
af19b491
AKS
707
708struct qlcnic_cardrsp_tx_ctx {
709 __le32 host_ctx_state; /* Starting state */
710 __le16 context_id; /* Handle for context */
711 u8 phys_port; /* Physical id of port */
712 u8 virt_port; /* Virtual/Logical id of port */
713 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
714 u8 reserved[128]; /* future expansion */
b1fc6d3c 715} __packed;
af19b491
AKS
716
717#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
718#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
719
720/* CRB */
721
722#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
723#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
724#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
725#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
726
727#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
728#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
729#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
730#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
731#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
732
733
734/* MAC */
735
ff1b1bf8 736#define MC_COUNT_P3P 38
af19b491
AKS
737
738#define QLCNIC_MAC_NOOP 0
739#define QLCNIC_MAC_ADD 1
740#define QLCNIC_MAC_DEL 2
03c5d770
AKS
741#define QLCNIC_MAC_VLAN_ADD 3
742#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
743
744struct qlcnic_mac_list_s {
745 struct list_head list;
746 uint8_t mac_addr[ETH_ALEN+2];
747};
748
fe1adc6b
JK
749/* MAC Learn */
750#define NO_MAC_LEARN 0
751#define DRV_MAC_LEARN 1
752#define FDB_MAC_LEARN 2
753
af19b491
AKS
754#define QLCNIC_HOST_REQUEST 0x13
755#define QLCNIC_REQUEST 0x14
756
757#define QLCNIC_MAC_EVENT 0x1
758
759#define QLCNIC_IP_UP 2
760#define QLCNIC_IP_DOWN 3
761
22c8c934 762#define QLCNIC_ILB_MODE 0x1
e1428d26 763#define QLCNIC_ELB_MODE 0x2
22c8c934
SC
764
765#define QLCNIC_LINKEVENT 0x1
766#define QLCNIC_LB_RESPONSE 0x2
767#define QLCNIC_IS_LB_CONFIGURED(VAL) \
768 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
769
af19b491
AKS
770/*
771 * Driver --> Firmware
772 */
b1fc6d3c
AC
773#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
774#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
775#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
776#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
777#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
778#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
22c8c934 779
b1fc6d3c
AC
780#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
781#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
782#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
22c8c934
SC
783#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
784
af19b491
AKS
785/*
786 * Firmware --> Driver
787 */
788
22c8c934 789#define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
7f966452 790#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
af19b491
AKS
791
792#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
793#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
794#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
795
796#define QLCNIC_LRO_REQUEST_CLEANUP 4
797
798/* Capabilites received */
ac8d0c4f
AC
799#define QLCNIC_FW_CAPABILITY_TSO BIT_1
800#define QLCNIC_FW_CAPABILITY_BDG BIT_8
801#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
802#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
fef0c060 803#define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
cae82d49
RB
804#define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
805
806#define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
776e7bde 807#define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
c84e340a 808#define QLCNIC_FW_CAPABILITY_2_OCBB BIT_5
af19b491
AKS
809
810/* module types */
811#define LINKEVENT_MODULE_NOT_PRESENT 1
812#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
813#define LINKEVENT_MODULE_OPTICAL_SRLR 3
814#define LINKEVENT_MODULE_OPTICAL_LRM 4
815#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
816#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
817#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
818#define LINKEVENT_MODULE_TWINAX 8
819
820#define LINKSPEED_10GBPS 10000
821#define LINKSPEED_1GBPS 1000
822#define LINKSPEED_100MBPS 100
823#define LINKSPEED_10MBPS 10
824
825#define LINKSPEED_ENCODED_10MBPS 0
826#define LINKSPEED_ENCODED_100MBPS 1
827#define LINKSPEED_ENCODED_1GBPS 2
828
829#define LINKEVENT_AUTONEG_DISABLED 0
830#define LINKEVENT_AUTONEG_ENABLED 1
831
832#define LINKEVENT_HALF_DUPLEX 0
833#define LINKEVENT_FULL_DUPLEX 1
834
835#define LINKEVENT_LINKSPEED_MBPS 0
836#define LINKEVENT_LINKSPEED_ENCODED 1
837
af19b491
AKS
838/* firmware response header:
839 * 63:58 - message type
840 * 57:56 - owner
841 * 55:53 - desc count
842 * 52:48 - reserved
843 * 47:40 - completion id
844 * 39:32 - opcode
845 * 31:16 - error code
846 * 15:00 - reserved
847 */
848#define qlcnic_get_nic_msg_opcode(msg_hdr) \
849 ((msg_hdr >> 32) & 0xFF)
850
851struct qlcnic_fw_msg {
852 union {
853 struct {
854 u64 hdr;
855 u64 body[7];
856 };
857 u64 words[8];
858 };
859};
860
861struct qlcnic_nic_req {
862 __le64 qhdr;
863 __le64 req_hdr;
864 __le64 words[6];
b1fc6d3c 865} __packed;
af19b491
AKS
866
867struct qlcnic_mac_req {
868 u8 op;
869 u8 tag;
870 u8 mac_addr[6];
871};
872
7e56cac4
SC
873struct qlcnic_vlan_req {
874 __le16 vlan_id;
875 __le16 rsvd[3];
b1fc6d3c 876} __packed;
7e56cac4 877
b501595c
SC
878struct qlcnic_ipaddr {
879 __be32 ipv4;
880 __be32 ipv6[4];
881};
882
af19b491
AKS
883#define QLCNIC_MSI_ENABLED 0x02
884#define QLCNIC_MSIX_ENABLED 0x04
7f966452 885#define QLCNIC_LRO_ENABLED 0x01
24763d80 886#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
887#define QLCNIC_BRIDGE_ENABLED 0X10
888#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 889#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 890#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 891#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 892#define QLCNIC_MACSPOOF 0x200
7373373d 893#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 894#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 895#define QLCNIC_NEED_FLR 0x1000
602ca6f0 896#define QLCNIC_FW_RESET_OWNER 0x2000
032a13c7 897#define QLCNIC_FW_HANG 0x4000
cae82d49 898#define QLCNIC_FW_LRO_MSS_CAP 0x8000
af19b491
AKS
899#define QLCNIC_IS_MSI_FAMILY(adapter) \
900 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
901
f94bc1e7 902#define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
af19b491
AKS
903#define QLCNIC_MSIX_TBL_SPACE 8192
904#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 905#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
906
907#define QLCNIC_NETDEV_WEIGHT 128
908#define QLCNIC_ADAPTER_UP_MAGIC 777
909
910#define __QLCNIC_FW_ATTACHED 0
911#define __QLCNIC_DEV_UP 1
912#define __QLCNIC_RESETTING 2
913#define __QLCNIC_START_FW 4
451724c8 914#define __QLCNIC_AER 5
89b4208e 915#define __QLCNIC_DIAG_RES_ALLOC 6
728a98b8 916#define __QLCNIC_LED_ENABLE 7
7e38d04b 917#define __QLCNIC_ELB_INPROGRESS 8
af19b491 918
7eb9855d 919#define QLCNIC_INTERRUPT_TEST 1
cdaff185 920#define QLCNIC_LOOPBACK_TEST 2
c75822a3 921#define QLCNIC_LED_TEST 3
7eb9855d 922
b5e5492c 923#define QLCNIC_FILTER_AGE 80
e5edb7b1 924#define QLCNIC_READD_AGE 20
b5e5492c 925#define QLCNIC_LB_MAX_FILTERS 64
7f966452 926#define QLCNIC_LB_BUCKET_SIZE 32
b5e5492c 927
fef0c060
AKS
928/* QLCNIC Driver Error Code */
929#define QLCNIC_FW_NOT_RESPOND 51
930#define QLCNIC_TEST_IN_PROGRESS 52
931#define QLCNIC_UNDEFINED_ERROR 53
932#define QLCNIC_LB_CABLE_NOT_CONN 54
629263ac 933#define QLCNIC_ILB_MAX_RCV_LOOP 10
fef0c060 934
b5e5492c
AKS
935struct qlcnic_filter {
936 struct hlist_node fnode;
937 u8 faddr[ETH_ALEN];
7e56cac4 938 __le16 vlan_id;
b5e5492c
AKS
939 unsigned long ftime;
940};
941
942struct qlcnic_filter_hash {
943 struct hlist_head *fhead;
944 u8 fnum;
7f966452
SC
945 u16 fmax;
946 u16 fbucket_size;
b5e5492c
AKS
947};
948
af19b491 949struct qlcnic_adapter {
b1fc6d3c
AC
950 struct qlcnic_hardware_context *ahw;
951 struct qlcnic_recv_context *recv_ctx;
952 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
953 struct net_device *netdev;
954 struct pci_dev *pdev;
af19b491 955
b1fc6d3c
AC
956 unsigned long state;
957 u32 flags;
af19b491 958
79788450 959 int max_drv_tx_rings;
af19b491
AKS
960 u16 num_txd;
961 u16 num_rxd;
962 u16 num_jumbo_rxd;
90d19005
SC
963 u16 max_rxd;
964 u16 max_jumbo_rxd;
af19b491
AKS
965
966 u8 max_rds_rings;
967 u8 max_sds_rings;
7f966452 968 u8 rx_csum;
af19b491 969 u8 portnum;
af19b491 970
af19b491
AKS
971 u8 fw_wait_cnt;
972 u8 fw_fail_cnt;
973 u8 tx_timeo_cnt;
974 u8 need_fw_reset;
975
af19b491 976 u16 is_up;
8cf61f89 977 u16 pvid;
2e9d722d 978
af19b491 979 u32 irq;
4e70812b 980 u32 heartbeat;
af19b491
AKS
981
982 u8 dev_state;
aa5e18c0
SC
983 u8 reset_ack_timeo;
984 u8 dev_init_timeo;
af19b491
AKS
985
986 u8 mac_addr[ETH_ALEN];
987
6df900e9 988 u64 dev_rst_time;
fe1adc6b
JK
989 bool drv_mac_learn;
990 bool fdb_mac_learn;
b9796a14 991 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
d865ebb4 992 u8 flash_mfg_id;
346fe763 993 struct qlcnic_npar_info *npars;
2e9d722d
AC
994 struct qlcnic_eswitch *eswitch;
995 struct qlcnic_nic_template *nic_ops;
996
af19b491 997 struct qlcnic_adapter_stats stats;
b1fc6d3c 998 struct list_head mac_list;
af19b491
AKS
999
1000 void __iomem *tgt_mask_reg;
1001 void __iomem *tgt_status_reg;
1002 void __iomem *crb_int_state_reg;
1003 void __iomem *isr_int_vec;
1004
f94bc1e7 1005 struct msix_entry *msix_entries;
7f966452 1006 struct workqueue_struct *qlcnic_wq;
af19b491 1007 struct delayed_work fw_work;
7f966452 1008 struct delayed_work idc_aen_work;
af19b491 1009
b5e5492c
AKS
1010 struct qlcnic_filter_hash fhash;
1011
b1fc6d3c
AC
1012 spinlock_t tx_clean_lock;
1013 spinlock_t mac_learn_lock;
63507592 1014 u32 file_prd_off; /*File fw product offset*/
af19b491
AKS
1015 u32 fw_version;
1016 const struct firmware *fw;
1017};
1018
63507592 1019struct qlcnic_info_le {
2e9d722d 1020 __le16 pci_func;
63507592 1021 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
2e9d722d 1022 __le16 phys_port;
63507592 1023 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
2e9d722d
AC
1024
1025 __le32 capabilities;
1026 u8 max_mac_filters;
1027 u8 reserved1;
1028 __le16 max_mtu;
1029
1030 __le16 max_tx_ques;
1031 __le16 max_rx_ques;
1032 __le16 min_tx_bw;
1033 __le16 max_tx_bw;
7f966452
SC
1034 __le32 op_type;
1035 __le16 max_bw_reg_offset;
1036 __le16 max_linkspeed_reg_offset;
1037 __le32 capability1;
1038 __le32 capability2;
1039 __le32 capability3;
1040 __le16 max_tx_mac_filters;
1041 __le16 max_rx_mcast_mac_filters;
1042 __le16 max_rx_ucast_mac_filters;
1043 __le16 max_rx_ip_addr;
1044 __le16 max_rx_lro_flow;
1045 __le16 max_rx_status_rings;
1046 __le16 max_rx_buf_rings;
1047 __le16 max_tx_vlan_keys;
1048 u8 total_pf;
1049 u8 total_rss_engines;
1050 __le16 max_vports;
1051 u8 reserved2[64];
b1fc6d3c 1052} __packed;
2e9d722d 1053
63507592
SS
1054struct qlcnic_info {
1055 u16 pci_func;
1056 u16 op_mode;
1057 u16 phys_port;
1058 u16 switch_mode;
1059 u32 capabilities;
1060 u8 max_mac_filters;
63507592
SS
1061 u16 max_mtu;
1062 u16 max_tx_ques;
1063 u16 max_rx_ques;
1064 u16 min_tx_bw;
1065 u16 max_tx_bw;
7f966452
SC
1066 u32 op_type;
1067 u16 max_bw_reg_offset;
1068 u16 max_linkspeed_reg_offset;
1069 u32 capability1;
1070 u32 capability2;
1071 u32 capability3;
1072 u16 max_tx_mac_filters;
1073 u16 max_rx_mcast_mac_filters;
1074 u16 max_rx_ucast_mac_filters;
1075 u16 max_rx_ip_addr;
1076 u16 max_rx_lro_flow;
1077 u16 max_rx_status_rings;
1078 u16 max_rx_buf_rings;
1079 u16 max_tx_vlan_keys;
1080 u8 total_pf;
1081 u8 total_rss_engines;
1082 u16 max_vports;
63507592 1083};
2e9d722d 1084
63507592
SS
1085struct qlcnic_pci_info_le {
1086 __le16 id; /* pci function id */
1087 __le16 active; /* 1 = Enabled */
1088 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1089 __le16 default_port; /* default port number */
1090
1091 __le16 tx_min_bw; /* Multiple of 100mbpc */
2e9d722d
AC
1092 __le16 tx_max_bw;
1093 __le16 reserved1[2];
1094
1095 u8 mac[ETH_ALEN];
7f966452
SC
1096 __le16 func_count;
1097 u8 reserved2[104];
1098
b1fc6d3c 1099} __packed;
2e9d722d 1100
63507592
SS
1101struct qlcnic_pci_info {
1102 u16 id;
1103 u16 active;
1104 u16 type;
1105 u16 default_port;
1106 u16 tx_min_bw;
1107 u16 tx_max_bw;
1108 u8 mac[ETH_ALEN];
7f966452 1109 u16 func_count;
63507592
SS
1110};
1111
346fe763 1112struct qlcnic_npar_info {
4e8acb01 1113 u16 pvid;
cea8975e
AC
1114 u16 min_bw;
1115 u16 max_bw;
346fe763
RB
1116 u8 phy_port;
1117 u8 type;
1118 u8 active;
1119 u8 enable_pm;
1120 u8 dest_npar;
346fe763 1121 u8 discard_tagged;
7373373d 1122 u8 mac_override;
4e8acb01
RB
1123 u8 mac_anti_spoof;
1124 u8 promisc_mode;
1125 u8 offload_flags;
bff57d8e 1126 u8 pci_func;
346fe763 1127};
4e8acb01 1128
2e9d722d
AC
1129struct qlcnic_eswitch {
1130 u8 port;
1131 u8 active_vports;
1132 u8 active_vlans;
1133 u8 active_ucast_filters;
1134 u8 max_ucast_filters;
1135 u8 max_active_vlans;
1136
1137 u32 flags;
1138#define QLCNIC_SWITCH_ENABLE BIT_1
1139#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1140#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1141#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1142};
1143
346fe763
RB
1144
1145/* Return codes for Error handling */
1146#define QL_STATUS_INVALID_PARAM -1
1147
2abea2f0 1148#define MAX_BW 100 /* % of link speed */
346fe763
RB
1149#define MAX_VLAN_ID 4095
1150#define MIN_VLAN_ID 2
346fe763
RB
1151#define DEFAULT_MAC_LEARN 1
1152
0184bbba 1153#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1154#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1155
1156struct qlcnic_pci_func_cfg {
1157 u16 func_type;
1158 u16 min_bw;
1159 u16 max_bw;
1160 u16 port_num;
1161 u8 pci_func;
1162 u8 func_state;
1163 u8 def_mac_addr[6];
1164};
1165
1166struct qlcnic_npar_func_cfg {
1167 u32 fw_capab;
1168 u16 port_num;
1169 u16 min_bw;
1170 u16 max_bw;
1171 u16 max_tx_queues;
1172 u16 max_rx_queues;
1173 u8 pci_func;
1174 u8 op_mode;
1175};
1176
1177struct qlcnic_pm_func_cfg {
1178 u8 pci_func;
1179 u8 action;
1180 u8 dest_npar;
1181 u8 reserved[5];
1182};
1183
1184struct qlcnic_esw_func_cfg {
1185 u16 vlan_id;
4e8acb01
RB
1186 u8 op_mode;
1187 u8 op_type;
346fe763
RB
1188 u8 pci_func;
1189 u8 host_vlan_tag;
1190 u8 promisc_mode;
1191 u8 discard_tagged;
7373373d 1192 u8 mac_override;
4e8acb01
RB
1193 u8 mac_anti_spoof;
1194 u8 offload_flags;
1195 u8 reserved[5];
346fe763
RB
1196};
1197
b6021212
AKS
1198#define QLCNIC_STATS_VERSION 1
1199#define QLCNIC_STATS_PORT 1
1200#define QLCNIC_STATS_ESWITCH 2
1201#define QLCNIC_QUERY_RX_COUNTER 0
1202#define QLCNIC_QUERY_TX_COUNTER 1
54a8997c
JK
1203#define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
1204#define QLCNIC_FILL_STATS(VAL1) \
1205 (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1206#define QLCNIC_MAC_STATS 1
1207#define QLCNIC_ESW_STATS 2
ef182805
AKS
1208
1209#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1210do { \
54a8997c
JK
1211 if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1212 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805 1213 (VAL1) = (VAL2); \
54a8997c
JK
1214 else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1215 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805
AKS
1216 (VAL1) += (VAL2); \
1217} while (0)
1218
63507592 1219struct qlcnic_mac_statistics_le {
54a8997c
JK
1220 __le64 mac_tx_frames;
1221 __le64 mac_tx_bytes;
1222 __le64 mac_tx_mcast_pkts;
1223 __le64 mac_tx_bcast_pkts;
1224 __le64 mac_tx_pause_cnt;
1225 __le64 mac_tx_ctrl_pkt;
1226 __le64 mac_tx_lt_64b_pkts;
1227 __le64 mac_tx_lt_127b_pkts;
1228 __le64 mac_tx_lt_255b_pkts;
1229 __le64 mac_tx_lt_511b_pkts;
1230 __le64 mac_tx_lt_1023b_pkts;
1231 __le64 mac_tx_lt_1518b_pkts;
1232 __le64 mac_tx_gt_1518b_pkts;
1233 __le64 rsvd1[3];
1234
1235 __le64 mac_rx_frames;
1236 __le64 mac_rx_bytes;
1237 __le64 mac_rx_mcast_pkts;
1238 __le64 mac_rx_bcast_pkts;
1239 __le64 mac_rx_pause_cnt;
1240 __le64 mac_rx_ctrl_pkt;
1241 __le64 mac_rx_lt_64b_pkts;
1242 __le64 mac_rx_lt_127b_pkts;
1243 __le64 mac_rx_lt_255b_pkts;
1244 __le64 mac_rx_lt_511b_pkts;
1245 __le64 mac_rx_lt_1023b_pkts;
1246 __le64 mac_rx_lt_1518b_pkts;
1247 __le64 mac_rx_gt_1518b_pkts;
1248 __le64 rsvd2[3];
1249
1250 __le64 mac_rx_length_error;
1251 __le64 mac_rx_length_small;
1252 __le64 mac_rx_length_large;
1253 __le64 mac_rx_jabber;
1254 __le64 mac_rx_dropped;
1255 __le64 mac_rx_crc_error;
1256 __le64 mac_align_error;
1257} __packed;
1258
63507592
SS
1259struct qlcnic_mac_statistics {
1260 u64 mac_tx_frames;
1261 u64 mac_tx_bytes;
1262 u64 mac_tx_mcast_pkts;
1263 u64 mac_tx_bcast_pkts;
1264 u64 mac_tx_pause_cnt;
1265 u64 mac_tx_ctrl_pkt;
1266 u64 mac_tx_lt_64b_pkts;
1267 u64 mac_tx_lt_127b_pkts;
1268 u64 mac_tx_lt_255b_pkts;
1269 u64 mac_tx_lt_511b_pkts;
1270 u64 mac_tx_lt_1023b_pkts;
1271 u64 mac_tx_lt_1518b_pkts;
1272 u64 mac_tx_gt_1518b_pkts;
1273 u64 rsvd1[3];
1274 u64 mac_rx_frames;
1275 u64 mac_rx_bytes;
1276 u64 mac_rx_mcast_pkts;
1277 u64 mac_rx_bcast_pkts;
1278 u64 mac_rx_pause_cnt;
1279 u64 mac_rx_ctrl_pkt;
1280 u64 mac_rx_lt_64b_pkts;
1281 u64 mac_rx_lt_127b_pkts;
1282 u64 mac_rx_lt_255b_pkts;
1283 u64 mac_rx_lt_511b_pkts;
1284 u64 mac_rx_lt_1023b_pkts;
1285 u64 mac_rx_lt_1518b_pkts;
1286 u64 mac_rx_gt_1518b_pkts;
1287 u64 rsvd2[3];
1288 u64 mac_rx_length_error;
1289 u64 mac_rx_length_small;
1290 u64 mac_rx_length_large;
1291 u64 mac_rx_jabber;
1292 u64 mac_rx_dropped;
1293 u64 mac_rx_crc_error;
1294 u64 mac_align_error;
1295};
1296
1297struct qlcnic_esw_stats_le {
b6021212
AKS
1298 __le16 context_id;
1299 __le16 version;
1300 __le16 size;
1301 __le16 unused;
1302 __le64 unicast_frames;
1303 __le64 multicast_frames;
1304 __le64 broadcast_frames;
1305 __le64 dropped_frames;
1306 __le64 errors;
1307 __le64 local_frames;
1308 __le64 numbytes;
1309 __le64 rsvd[3];
b1fc6d3c 1310} __packed;
b6021212 1311
63507592
SS
1312struct __qlcnic_esw_statistics {
1313 u16 context_id;
1314 u16 version;
1315 u16 size;
1316 u16 unused;
1317 u64 unicast_frames;
1318 u64 multicast_frames;
1319 u64 broadcast_frames;
1320 u64 dropped_frames;
1321 u64 errors;
1322 u64 local_frames;
1323 u64 numbytes;
1324 u64 rsvd[3];
1325};
1326
b6021212
AKS
1327struct qlcnic_esw_statistics {
1328 struct __qlcnic_esw_statistics rx;
1329 struct __qlcnic_esw_statistics tx;
1330};
1331
40522998 1332#define QLCNIC_DUMP_MASK_DEF 0x1f
18f2f616 1333#define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
9d6a6440
AC
1334#define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1335#define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
3d46512c 1336#define QLCNIC_FORCE_FW_RESET 0xdeaddead
b43e5ee7
SC
1337#define QLCNIC_SET_QUIESCENT 0xadd00010
1338#define QLCNIC_RESET_QUIESCENT 0xadd00020
18f2f616 1339
7777de9a 1340struct _cdrp_cmd {
7e2cf4fe
SC
1341 u32 num;
1342 u32 *arg;
7777de9a
AC
1343};
1344
1345struct qlcnic_cmd_args {
1346 struct _cdrp_cmd req;
1347 struct _cdrp_cmd rsp;
1348};
1349
18f2f616 1350int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
7e610caa 1351int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
af19b491
AKS
1352int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1353int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1354void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1355void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1356
1357#define ADDR_IN_RANGE(addr, low, high) \
1358 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1359
1360#define QLCRD32(adapter, off) \
7e2cf4fe
SC
1361 (adapter->ahw->hw_ops->read_reg)(adapter, off)
1362
af19b491 1363#define QLCWR32(adapter, off, val) \
7e2cf4fe 1364 adapter->ahw->hw_ops->write_reg(adapter, off, val)
af19b491
AKS
1365
1366int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1367void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1368
1369#define qlcnic_rom_lock(a) \
1370 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1371#define qlcnic_rom_unlock(a) \
1372 qlcnic_pcie_sem_unlock((a), 2)
1373#define qlcnic_phy_lock(a) \
1374 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1375#define qlcnic_phy_unlock(a) \
1376 qlcnic_pcie_sem_unlock((a), 3)
af19b491
AKS
1377#define qlcnic_sw_lock(a) \
1378 qlcnic_pcie_sem_lock((a), 6, 0)
1379#define qlcnic_sw_unlock(a) \
1380 qlcnic_pcie_sem_unlock((a), 6)
1381#define crb_win_lock(a) \
1382 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1383#define crb_win_unlock(a) \
1384 qlcnic_pcie_sem_unlock((a), 7)
1385
728a98b8
SC
1386#define __QLCNIC_MAX_LED_RATE 0xf
1387#define __QLCNIC_MAX_LED_STATE 0x2
1388
58634e74
SC
1389#define MAX_CTL_CHECK 1000
1390
af19b491 1391int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
b5e5492c
AKS
1392void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1393void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
18f2f616 1394int qlcnic_dump_fw(struct qlcnic_adapter *);
af19b491
AKS
1395
1396/* Functions from qlcnic_init.c */
13159183 1397void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
af19b491
AKS
1398int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1399int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1400void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1401void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1402int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1403int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1404int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491 1405
18f2f616 1406int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
af19b491
AKS
1407int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1408 u8 *bytes, size_t size);
1409int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1410void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1411
15087c2b 1412void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
af19b491
AKS
1413
1414int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1415void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1416
8a15ad1f
AKS
1417int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1418void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1419
1420void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1421void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1422void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1423
d4066833 1424int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1425void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1426void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
4be41e92 1427 struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
af19b491
AKS
1428int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1429void qlcnic_set_multi(struct net_device *netdev);
fe1adc6b
JK
1430int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *);
1431int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
af19b491 1432void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1433
1434int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
c84e340a 1435int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *);
af19b491 1436int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
c8f44aff
MM
1437netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1438 netdev_features_t features);
1439int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
2e9d722d 1440int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491 1441int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
5ad6ff9d 1442void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
22c8c934
SC
1443
1444/* Functions from qlcnic_ethtool.c */
1445int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
af19b491
AKS
1446
1447/* Functions from qlcnic_main.c */
1448int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1449void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1450int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185 1451netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
319ecf12
SC
1452int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, size_t);
1453int qlcnic_validate_max_rss(u8, u8);
e5dcf6dc 1454void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
7f966452 1455int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
af19b491 1456
2e9d722d 1457/* eSwitch management functions */
4e8acb01
RB
1458int qlcnic_config_switch_port(struct qlcnic_adapter *,
1459 struct qlcnic_esw_func_cfg *);
629263ac 1460
4e8acb01
RB
1461int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1462 struct qlcnic_esw_func_cfg *);
2e9d722d 1463int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1464int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1465 struct __qlcnic_esw_statistics *);
1466int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1467 struct __qlcnic_esw_statistics *);
1468int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
54a8997c 1469int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
2e9d722d 1470
7e2cf4fe 1471void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
7e2cf4fe 1472
c70001a9
SC
1473int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1474void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
7f966452 1475void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
c70001a9
SC
1476void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1477int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
1478
ec079a07
SC
1479void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1480void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
1481void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
1482void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
7e2cf4fe
SC
1483void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1484void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
1485
ec079a07
SC
1486int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1487int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1488void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1489 struct qlcnic_esw_func_cfg *);
1490void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1491 struct qlcnic_esw_func_cfg *);
629263ac
SC
1492
1493void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1494int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
319ecf12
SC
1495void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1496void qlcnic_detach(struct qlcnic_adapter *);
1497void qlcnic_teardown_intr(struct qlcnic_adapter *);
1498int qlcnic_attach(struct qlcnic_adapter *);
1499int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1500void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
1501
629263ac 1502int qlcnic_check_temp(struct qlcnic_adapter *);
d71170fb
SC
1503int qlcnic_init_pci_info(struct qlcnic_adapter *);
1504int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
1505int qlcnic_reset_npar_config(struct qlcnic_adapter *);
1506int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
af19b491
AKS
1507/*
1508 * QLOGIC Board information
1509 */
1510
02420be6 1511#define QLCNIC_MAX_BOARD_NAME_LEN 100
22999798 1512struct qlcnic_board_info {
af19b491
AKS
1513 unsigned short vendor;
1514 unsigned short device;
1515 unsigned short sub_vendor;
1516 unsigned short sub_device;
1517 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1518};
1519
af19b491
AKS
1520static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1521{
036d61f0 1522 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1523 return tx_ring->sw_consumer - tx_ring->producer;
1524 else
1525 return tx_ring->sw_consumer + tx_ring->num_desc -
1526 tx_ring->producer;
1527}
1528
7e2cf4fe
SC
1529struct qlcnic_nic_template {
1530 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1531 int (*config_led) (struct qlcnic_adapter *, u32, u32);
1532 int (*start_firmware) (struct qlcnic_adapter *);
1533 int (*init_driver) (struct qlcnic_adapter *);
1534 void (*request_reset) (struct qlcnic_adapter *, u32);
1535 void (*cancel_idc_work) (struct qlcnic_adapter *);
1536 int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
4be41e92 1537 void (*napi_del)(struct qlcnic_adapter *);
7e2cf4fe
SC
1538 void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1539 irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
1540};
1541
1542/* Adapter hardware abstraction */
1543struct qlcnic_hardware_ops {
1544 void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1545 void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1546 int (*read_reg) (struct qlcnic_adapter *, ulong);
1547 int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1548 void (*get_ocm_win) (struct qlcnic_hardware_context *);
1549 int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
1550 int (*setup_intr) (struct qlcnic_adapter *, u8);
1551 int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1552 struct qlcnic_adapter *, u32);
1553 int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1554 void (*get_func_no) (struct qlcnic_adapter *);
1555 int (*api_lock) (struct qlcnic_adapter *);
1556 void (*api_unlock) (struct qlcnic_adapter *);
1557 void (*add_sysfs) (struct qlcnic_adapter *);
1558 void (*remove_sysfs) (struct qlcnic_adapter *);
1559 void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1560 int (*create_rx_ctx) (struct qlcnic_adapter *);
1561 int (*create_tx_ctx) (struct qlcnic_adapter *,
1562 struct qlcnic_host_tx_ring *, int);
1563 int (*setup_link_event) (struct qlcnic_adapter *, int);
1564 int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1565 int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1566 int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
1567 int (*change_macvlan) (struct qlcnic_adapter *, u8*, __le16, u8);
1568 void (*napi_enable) (struct qlcnic_adapter *);
1569 void (*napi_disable) (struct qlcnic_adapter *);
1570 void (*config_intr_coal) (struct qlcnic_adapter *);
1571 int (*config_rss) (struct qlcnic_adapter *, int);
1572 int (*config_hw_lro) (struct qlcnic_adapter *, int);
1573 int (*config_loopback) (struct qlcnic_adapter *, u8);
1574 int (*clear_loopback) (struct qlcnic_adapter *, u8);
1575 int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
1576 void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, __le16);
1577 int (*get_board_info) (struct qlcnic_adapter *);
1578};
1579
1580extern struct qlcnic_nic_template qlcnic_vf_ops;
1581
1582static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1583{
1584 return adapter->nic_ops->start_firmware(adapter);
1585}
1586
1587static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1588 loff_t offset, size_t size)
1589{
1590 adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1591}
1592
1593static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1594 loff_t offset, size_t size)
1595{
1596 adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1597}
1598
7f966452 1599static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
7e2cf4fe
SC
1600 ulong off)
1601{
1602 return adapter->ahw->hw_ops->read_reg(adapter, off);
1603}
1604
1605static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
1606 ulong off, u32 data)
1607{
1608 return adapter->ahw->hw_ops->write_reg(adapter, off, data);
1609}
1610
1611static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
1612 u8 *mac)
1613{
1614 return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
1615}
1616
1617static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
1618{
1619 return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
1620}
1621
1622static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1623 struct qlcnic_adapter *adapter, u32 arg)
1624{
1625 return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1626}
1627
1628static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1629 struct qlcnic_cmd_args *cmd)
1630{
1631 return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1632}
1633
1634static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1635{
1636 adapter->ahw->hw_ops->get_func_no(adapter);
1637}
1638
1639static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1640{
1641 return adapter->ahw->hw_ops->api_lock(adapter);
1642}
1643
1644static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1645{
1646 adapter->ahw->hw_ops->api_unlock(adapter);
1647}
1648
1649static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1650{
1651 adapter->ahw->hw_ops->add_sysfs(adapter);
1652}
1653
1654static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1655{
1656 adapter->ahw->hw_ops->remove_sysfs(adapter);
1657}
1658
1659static inline void
1660qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1661{
1662 sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1663}
1664
1665static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1666{
1667 return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1668}
1669
1670static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1671 struct qlcnic_host_tx_ring *ptr,
1672 int ring)
1673{
1674 return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1675}
1676
1677static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1678 int enable)
1679{
1680 return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1681}
1682
1683static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1684 struct qlcnic_info *info, u8 id)
1685{
1686 return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1687}
1688
1689static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1690 struct qlcnic_pci_info *info)
1691{
1692 return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1693}
1694
1695static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1696 struct qlcnic_info *info)
1697{
1698 return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1699}
1700
1701static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
1702 u8 *addr, __le16 id, u8 cmd)
1703{
1704 return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1705}
1706
1707static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1708 struct net_device *netdev)
1709{
1710 return adapter->nic_ops->napi_add(adapter, netdev);
1711}
1712
4be41e92
SC
1713static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1714{
1715 adapter->nic_ops->napi_del(adapter);
1716}
1717
7e2cf4fe
SC
1718static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
1719{
1720 adapter->ahw->hw_ops->napi_enable(adapter);
1721}
1722
1723static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
1724{
1725 adapter->ahw->hw_ops->napi_disable(adapter);
1726}
1727
1728static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
1729{
1730 adapter->ahw->hw_ops->config_intr_coal(adapter);
1731}
1732
1733static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
1734{
1735 return adapter->ahw->hw_ops->config_rss(adapter, enable);
1736}
1737
1738static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
1739 int enable)
1740{
1741 return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
1742}
1743
1744static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1745{
1746 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1747}
1748
1749static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1750{
1751 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1752}
1753
1754static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
1755 u32 mode)
1756{
1757 return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
1758}
1759
1760static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
1761 u64 *addr, __le16 id)
1762{
1763 adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
1764}
1765
1766static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1767{
1768 return adapter->ahw->hw_ops->get_board_info(adapter);
1769}
1770
1771static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
1772 u32 key)
1773{
1774 adapter->nic_ops->request_reset(adapter, key);
1775}
1776
1777static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
1778{
1779 adapter->nic_ops->cancel_idc_work(adapter);
1780}
1781
1782static inline irqreturn_t
1783qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
1784{
1785 return adapter->nic_ops->clear_legacy_intr(adapter);
1786}
1787
1788static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
1789 u32 rate)
1790{
1791 return adapter->nic_ops->config_led(adapter, state, rate);
1792}
1793
1794static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
1795 __be32 ip, int cmd)
1796{
1797 adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
1798}
1799
c70001a9
SC
1800static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
1801{
1802 writel(0, sds_ring->crb_intr_mask);
1803}
1804
1805static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
1806{
1807 struct qlcnic_adapter *adapter = sds_ring->adapter;
1808
1809 writel(0x1, sds_ring->crb_intr_mask);
1810
1811 if (!QLCNIC_IS_MSI_FAMILY(adapter))
1812 writel(0xfbff, adapter->tgt_mask_reg);
1813}
1814
af19b491 1815extern const struct ethtool_ops qlcnic_ethtool_ops;
b43e5ee7 1816extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
af19b491 1817
65b5b420 1818#define QLCDB(adapter, lvl, _fmt, _args...) do { \
79788450 1819 if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
65b5b420
AKS
1820 printk(KERN_INFO "%s: %s: " _fmt, \
1821 dev_name(&adapter->pdev->dev), \
1822 __func__, ##_args); \
1823 } while (0)
1824
7f966452 1825#define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
97ee45eb
SC
1826#define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
1827static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
1828{
1829 unsigned short device = adapter->pdev->device;
1830 return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
1831}
1832
7f966452
SC
1833static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
1834{
1835 unsigned short device = adapter->pdev->device;
1836 return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
1837}
1838
1839
af19b491 1840#endif /* __QLCNIC_H_ */