]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/ethernet/qlogic/qlcnic/qlcnic.h
qlcnic: Enhance diagnostic loopback error codes.
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / qlogic / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129 2 * QLogic qlcnic NIC Driver
577ae39d 3 * Copyright (c) 2009-2013 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
b9796a14
AC
32#include <linux/bitops.h>
33#include <linux/if_vlan.h>
af19b491
AKS
34
35#include "qlcnic_hdr.h"
7f966452
SC
36#include "qlcnic_hw.h"
37#include "qlcnic_83xx_hw.h"
af19b491
AKS
38
39#define _QLCNIC_LINUX_MAJOR 5
f4983547 40#define _QLCNIC_LINUX_MINOR 2
8640caf6
JK
41#define _QLCNIC_LINUX_SUBVERSION 44
42#define QLCNIC_LINUX_VERSIONID "5.2.44"
96f8118c 43#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
44#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
45 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
46
47#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
48#define _major(v) (((v) >> 24) & 0xff)
49#define _minor(v) (((v) >> 16) & 0xff)
50#define _build(v) ((v) & 0xffff)
51
52/* version in image has weird encoding:
53 * 7:0 - major
54 * 15:8 - minor
55 * 31:16 - build (little endian)
56 */
57#define QLCNIC_DECODE_VERSION(v) \
58 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
59
8f891387 60#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
61#define QLCNIC_NUM_FLASH_SECTORS (64)
62#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
63#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
64 * QLCNIC_FLASH_SECTOR_SIZE)
65
66#define RCV_DESC_RINGSIZE(rds_ring) \
67 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
68#define RCV_BUFF_RINGSIZE(rds_ring) \
69 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
70#define STATUS_DESC_RINGSIZE(sds_ring) \
71 (sizeof(struct status_desc) * (sds_ring)->num_desc)
72#define TX_BUFF_RINGSIZE(tx_ring) \
73 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
74#define TX_DESC_RINGSIZE(tx_ring) \
75 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
76
77#define QLCNIC_P3P_A0 0x50
a2050c7e 78#define QLCNIC_P3P_C0 0x58
af19b491
AKS
79
80#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
81
82#define FIRST_PAGE_GROUP_START 0
83#define FIRST_PAGE_GROUP_END 0x100000
84
ff1b1bf8
SV
85#define P3P_MAX_MTU (9600)
86#define P3P_MIN_MTU (68)
af19b491
AKS
87#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
88
ff1b1bf8
SV
89#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
90#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
91#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
92#define QLCNIC_LRO_BUFFER_EXTRA 2048
93
af19b491 94/* Tx defines */
91a403ca 95#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
96#define MAX_TSO_HEADER_DESC 2
97#define MGMT_CMD_DESC_RESV 4
98#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
99 + MGMT_CMD_DESC_RESV)
af19b491 100#define QLCNIC_MAX_TX_TIMEOUTS 2
af19b491
AKS
101/*
102 * Following are the states of the Phantom. Phantom will set them and
103 * Host will read to check if the fields are correct.
104 */
105#define PHAN_INITIALIZE_FAILED 0xffff
106#define PHAN_INITIALIZE_COMPLETE 0xff01
107
108/* Host writes the following to notify that it has done the init-handshake */
109#define PHAN_INITIALIZE_ACK 0xf00f
110#define PHAN_PEG_RCV_INITIALIZED 0xff01
111
112#define NUM_RCV_DESC_RINGS 3
af19b491
AKS
113
114#define RCV_RING_NORMAL 0
115#define RCV_RING_JUMBO 1
af19b491
AKS
116
117#define MIN_CMD_DESCRIPTORS 64
118#define MIN_RCV_DESCRIPTORS 64
119#define MIN_JUMBO_DESCRIPTORS 32
120
121#define MAX_CMD_DESCRIPTORS 1024
122#define MAX_RCV_DESCRIPTORS_1G 4096
123#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 124#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
125#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
126#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
127
128#define DEFAULT_RCV_DESCRIPTORS_1G 2048
129#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 130#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 131#define MAX_RDS_RINGS 2
af19b491
AKS
132
133#define get_next_index(index, length) \
134 (((index) + 1) & ((length) - 1))
135
af19b491
AKS
136/*
137 * Following data structures describe the descriptors that will be used.
138 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
139 * we are doing LSO (above the 1500 size packet) only.
140 */
af19b491
AKS
141struct cmd_desc_type0 {
142 u8 tcp_hdr_offset; /* For LSO only */
143 u8 ip_hdr_offset; /* For LSO only */
144 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
145 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
146
147 __le64 addr_buffer2;
148
149 __le16 reference_handle;
150 __le16 mss;
151 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
152 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
153 __le16 conn_id; /* IPSec offoad only */
154
155 __le64 addr_buffer3;
156 __le64 addr_buffer1;
157
158 __le16 buffer_length[4];
159
160 __le64 addr_buffer4;
161
2e9d722d 162 u8 eth_addr[ETH_ALEN];
af19b491
AKS
163 __le16 vlan_TCI;
164
165} __attribute__ ((aligned(64)));
166
167/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
168struct rcv_desc {
169 __le16 reference_handle;
170 __le16 reserved;
171 __le32 buffer_length; /* allocated buffer length (usually 2K) */
172 __le64 addr_buffer;
b1fc6d3c 173} __packed;
af19b491 174
af19b491
AKS
175struct status_desc {
176 __le64 status_desc_data[2];
177} __attribute__ ((aligned(16)));
178
179/* UNIFIED ROMIMAGE */
180#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
181#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
182#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
183#define QLCNIC_UNI_DIR_SECT_FW 0x7
184
185/*Offsets */
186#define QLCNIC_UNI_CHIP_REV_OFF 10
187#define QLCNIC_UNI_FLAGS_OFF 11
188#define QLCNIC_UNI_BIOS_VERSION_OFF 12
189#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
190#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
191
192struct uni_table_desc{
63507592
SS
193 __le32 findex;
194 __le32 num_entries;
195 __le32 entry_size;
196 __le32 reserved[5];
af19b491
AKS
197};
198
199struct uni_data_desc{
63507592
SS
200 __le32 findex;
201 __le32 size;
202 __le32 reserved[5];
af19b491
AKS
203};
204
0e5f20b6 205/* Flash Defines and Structures */
206#define QLCNIC_FLT_LOCATION 0x3F1000
d865ebb4 207#define QLCNIC_FDT_LOCATION 0x3F0000
a2050c7e
SV
208#define QLCNIC_B0_FW_IMAGE_REGION 0x74
209#define QLCNIC_C0_FW_IMAGE_REGION 0x97
f8d54811 210#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 211struct qlcnic_flt_header {
212 u16 version;
213 u16 len;
214 u16 checksum;
215 u16 reserved;
216};
217
218struct qlcnic_flt_entry {
219 u8 region;
220 u8 reserved0;
221 u8 attrib;
222 u8 reserved1;
223 u32 size;
224 u32 start_addr;
f8d54811 225 u32 end_addr;
0e5f20b6 226};
227
d865ebb4
SC
228/* Flash Descriptor Table */
229struct qlcnic_fdt {
230 u32 valid;
231 u16 ver;
232 u16 len;
233 u16 cksum;
234 u16 unused;
235 u8 model[16];
236 u16 mfg_id;
237 u16 id;
238 u8 flag;
239 u8 erase_cmd;
240 u8 alt_erase_cmd;
241 u8 write_enable_cmd;
242 u8 write_enable_bits;
243 u8 write_statusreg_cmd;
244 u8 unprotected_sec_cmd;
245 u8 read_manuf_cmd;
246 u32 block_size;
247 u32 alt_block_size;
248 u32 flash_size;
249 u32 write_enable_data;
250 u8 readid_addr_len;
251 u8 write_disable_bits;
252 u8 read_dev_id_len;
253 u8 chip_erase_cmd;
254 u16 read_timeo;
255 u8 protected_sec_cmd;
256 u8 resvd[65];
257};
af19b491
AKS
258/* Magic number to let user know flash is programmed */
259#define QLCNIC_BDINFO_MAGIC 0x12345678
260
ff1b1bf8
SV
261#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
262#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
263#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
264#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
265#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
266#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
267#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
268#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
269#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
270#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
271#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
272#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
273#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
274#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 275
2e9d722d
AC
276#define QLCNIC_MSIX_TABLE_OFFSET 0x44
277
af19b491
AKS
278/* Flash memory map */
279#define QLCNIC_BRDCFG_START 0x4000 /* board config */
280#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
281#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
282#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
283
284#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
285#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
286#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
287#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
288
289#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
290#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
291
292#define QLCNIC_FW_MIN_SIZE (0x3fffff)
293#define QLCNIC_UNIFIED_ROMIMAGE 0
294#define QLCNIC_FLASH_ROMIMAGE 1
295#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
296
297#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
298#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
299
300extern char qlcnic_driver_name[];
301
629263ac
SC
302extern int qlcnic_use_msi;
303extern int qlcnic_use_msi_x;
304extern int qlcnic_auto_fw_reset;
305extern int qlcnic_load_fw_file;
629263ac 306
af19b491
AKS
307/* Number of status descriptors to handle per interrupt */
308#define MAX_STATUS_HANDLE (64)
309
310/*
311 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
312 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
313 */
314struct qlcnic_skb_frag {
315 u64 dma;
316 u64 length;
317};
318
af19b491
AKS
319/* Following defines are for the state of the buffers */
320#define QLCNIC_BUFFER_FREE 0
321#define QLCNIC_BUFFER_BUSY 1
322
323/*
324 * There will be one qlcnic_buffer per skb packet. These will be
325 * used to save the dma info for pci_unmap_page()
326 */
327struct qlcnic_cmd_buffer {
328 struct sk_buff *skb;
ef71ff83 329 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
330 u32 frag_count;
331};
332
333/* In rx_buffer, we do not need multiple fragments as is a single buffer */
334struct qlcnic_rx_buffer {
b1fc6d3c 335 u16 ref_handle;
af19b491 336 struct sk_buff *skb;
b1fc6d3c 337 struct list_head list;
af19b491 338 u64 dma;
af19b491
AKS
339};
340
341/* Board types */
342#define QLCNIC_GBE 0x01
343#define QLCNIC_XGBE 0x02
344
8816d009
AC
345/*
346 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
347 * adjusted based on configured MTU.
348 */
be273dc1
HM
349#define QLCNIC_INTR_COAL_TYPE_RX 1
350#define QLCNIC_INTR_COAL_TYPE_TX 2
351
352#define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
353#define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
354
355#define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
356#define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
8816d009
AC
357
358#define QLCNIC_INTR_DEFAULT 0x04
359#define QLCNIC_CONFIG_INTR_COALESCE 3
7e38d04b 360#define QLCNIC_DEV_INFO_SIZE 1
8816d009
AC
361
362struct qlcnic_nic_intr_coalesce {
363 u8 type;
364 u8 sts_ring_mask;
365 u16 rx_packets;
366 u16 rx_time_us;
be273dc1
HM
367 u16 tx_packets;
368 u16 tx_time_us;
8816d009
AC
369 u16 flag;
370 u32 timer_out;
371};
372
18f2f616 373struct qlcnic_dump_template_hdr {
63507592
SS
374 u32 type;
375 u32 offset;
376 u32 size;
377 u32 cap_mask;
378 u32 num_entries;
379 u32 version;
380 u32 timestamp;
381 u32 checksum;
382 u32 drv_cap_mask;
383 u32 sys_info[3];
384 u32 saved_state[16];
385 u32 cap_sizes[8];
4e60ac46 386 u32 ocm_wnd_reg[16];
63507592 387 u32 rsvd[0];
18f2f616
AC
388};
389
390struct qlcnic_fw_dump {
391 u8 clr; /* flag to indicate if dump is cleared */
9d6a6440 392 u8 enable; /* enable/disable dump */
18f2f616
AC
393 u32 size; /* total size of the dump */
394 void *data; /* dump data area */
395 struct qlcnic_dump_template_hdr *tmpl_hdr;
9baf1aa9
SS
396 dma_addr_t phys_addr;
397 void *dma_buffer;
398 bool use_pex_dma;
18f2f616
AC
399};
400
af19b491
AKS
401/*
402 * One hardware_context{} per adapter
403 * contains interrupt info as well shared hardware info.
404 */
405struct qlcnic_hardware_context {
406 void __iomem *pci_base0;
407 void __iomem *ocm_win_crb;
408
409 unsigned long pci_len0;
410
af19b491
AKS
411 rwlock_t crb_lock;
412 struct mutex mem_lock;
413
af19b491
AKS
414 u8 revision_id;
415 u8 pci_func;
416 u8 linkup;
22c8c934 417 u8 loopback_state;
79788450
SC
418 u8 beacon_state;
419 u8 has_link_events;
420 u8 fw_type;
421 u8 physical_port;
422 u8 reset_context;
423 u8 msix_supported;
424 u8 max_mac_filters;
425 u8 mc_enabled;
426 u8 max_mc_count;
427 u8 diag_test;
428 u8 num_msix;
429 u8 nic_mode;
430 char diag_cnt;
431
52e493d0 432 u16 max_uc_count;
af19b491
AKS
433 u16 port_type;
434 u16 board_type;
b938662d 435 u16 supported_type;
8816d009 436
79788450
SC
437 u16 link_speed;
438 u16 link_duplex;
439 u16 link_autoneg;
440 u16 module_type;
441
442 u16 op_mode;
443 u16 switch_mode;
444 u16 max_tx_ques;
445 u16 max_rx_ques;
446 u16 max_mtu;
447 u32 msg_enable;
448 u16 act_pci_func;
ee9e8b6c 449 u16 max_pci_func;
728a98b8 450
79788450 451 u32 capabilities;
db131786 452 u32 extra_capability[3];
79788450
SC
453 u32 temp;
454 u32 int_vec_bit;
455 u32 fw_hal_version;
7f966452 456 u32 port_config;
79788450 457 struct qlcnic_hardware_ops *hw_ops;
8816d009 458 struct qlcnic_nic_intr_coalesce coal;
18f2f616 459 struct qlcnic_fw_dump fw_dump;
d865ebb4 460 struct qlcnic_fdt fdt;
81d0aeb0 461 struct qlc_83xx_reset reset;
629263ac
SC
462 struct qlc_83xx_idc idc;
463 struct qlc_83xx_fw_info fw_info;
7f966452 464 struct qlcnic_intrpt_config *intr_tbl;
02feda17 465 struct qlcnic_sriov *sriov;
7e2cf4fe 466 u32 *reg_tbl;
7f966452
SC
467 u32 *ext_reg_tbl;
468 u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
469 u32 mbox_reg[4];
470 spinlock_t mbx_lock;
af19b491
AKS
471};
472
473struct qlcnic_adapter_stats {
474 u64 xmitcalled;
475 u64 xmitfinished;
476 u64 rxdropped;
477 u64 txdropped;
478 u64 csummed;
479 u64 rx_pkts;
480 u64 lro_pkts;
481 u64 rxbytes;
482 u64 txbytes;
8bfe8b91
SC
483 u64 lrobytes;
484 u64 lso_frames;
485 u64 xmit_on;
486 u64 xmit_off;
487 u64 skb_alloc_failure;
8ae6df97
AKS
488 u64 null_rxbuf;
489 u64 rx_dma_map_error;
490 u64 tx_dma_map_error;
7f966452 491 u64 spurious_intr;
4be41e92 492 u64 mac_filter_limit_overrun;
af19b491
AKS
493};
494
495/*
496 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
497 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
498 */
499struct qlcnic_host_rds_ring {
036d61f0
AC
500 void __iomem *crb_rcv_producer;
501 struct rcv_desc *desc_head;
502 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 503 u32 num_desc;
036d61f0 504 u32 producer;
af19b491
AKS
505 u32 dma_size;
506 u32 skb_size;
507 u32 flags;
af19b491
AKS
508 struct list_head free_list;
509 spinlock_t lock;
510 dma_addr_t phys_addr;
036d61f0 511} ____cacheline_internodealigned_in_smp;
af19b491
AKS
512
513struct qlcnic_host_sds_ring {
514 u32 consumer;
515 u32 num_desc;
516 void __iomem *crb_sts_consumer;
af19b491
AKS
517
518 struct status_desc *desc_head;
519 struct qlcnic_adapter *adapter;
520 struct napi_struct napi;
521 struct list_head free_list[NUM_RCV_DESC_RINGS];
522
036d61f0 523 void __iomem *crb_intr_mask;
af19b491
AKS
524 int irq;
525
526 dma_addr_t phys_addr;
ddb2e174 527 char name[IFNAMSIZ + 12];
036d61f0 528} ____cacheline_internodealigned_in_smp;
af19b491
AKS
529
530struct qlcnic_host_tx_ring {
4be41e92 531 int irq;
7f966452 532 void __iomem *crb_intr_mask;
ddb2e174 533 char name[IFNAMSIZ + 12];
79788450 534 u16 ctx_id;
af19b491 535 u32 producer;
af19b491 536 u32 sw_consumer;
af19b491 537 u32 num_desc;
036d61f0 538 void __iomem *crb_cmd_producer;
af19b491 539 struct cmd_desc_type0 *desc_head;
4be41e92
SC
540 struct qlcnic_adapter *adapter;
541 struct napi_struct napi;
036d61f0
AC
542 struct qlcnic_cmd_buffer *cmd_buf_arr;
543 __le32 *hw_consumer;
544
af19b491
AKS
545 dma_addr_t phys_addr;
546 dma_addr_t hw_cons_phys_addr;
036d61f0
AC
547 struct netdev_queue *txq;
548} ____cacheline_internodealigned_in_smp;
af19b491
AKS
549
550/*
551 * Receive context. There is one such structure per instance of the
552 * receive processing. Any state information that is relevant to
553 * the receive, and is must be in this structure. The global data may be
554 * present elsewhere.
555 */
556struct qlcnic_recv_context {
b1fc6d3c
AC
557 struct qlcnic_host_rds_ring *rds_rings;
558 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
559 u32 state;
560 u16 context_id;
561 u16 virt_port;
562
af19b491
AKS
563};
564
565/* HW context creation */
566
567#define QLCNIC_OS_CRB_RETRY_COUNT 4000
af19b491
AKS
568
569#define QLCNIC_CDRP_CMD_BIT 0x80000000
570
571/*
572 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
573 * in the crb QLCNIC_CDRP_CRB_OFFSET.
574 */
575#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
576#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
577
578#define QLCNIC_CDRP_RSP_OK 0x00000001
579#define QLCNIC_CDRP_RSP_FAIL 0x00000002
580#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
581
582/*
583 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
584 * the crb QLCNIC_CDRP_CRB_OFFSET.
585 */
586#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
af19b491
AKS
587
588#define QLCNIC_RCODE_SUCCESS 0
e42ede22 589#define QLCNIC_RCODE_INVALID_ARGS 6
7e610caa 590#define QLCNIC_RCODE_NOT_SUPPORTED 9
e42ede22
JK
591#define QLCNIC_RCODE_NOT_PERMITTED 10
592#define QLCNIC_RCODE_NOT_IMPL 15
593#define QLCNIC_RCODE_INVALID 16
af19b491
AKS
594#define QLCNIC_RCODE_TIMEOUT 17
595#define QLCNIC_DESTROY_CTX_RESET 0
596
597/*
598 * Capabilities Announced
599 */
600#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
601#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
602#define QLCNIC_CAP0_LSO (1 << 6)
603#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
604#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 605#define QLCNIC_CAP0_VALIDOFF (1 << 11)
cae82d49 606#define QLCNIC_CAP0_LRO_MSS (1 << 21)
af19b491
AKS
607
608/*
609 * Context state
610 */
d626ad4d 611#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
612#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
613
614/*
615 * Rx context
616 */
617
618struct qlcnic_hostrq_sds_ring {
619 __le64 host_phys_addr; /* Ring base addr */
620 __le32 ring_size; /* Ring entries */
621 __le16 msi_index;
622 __le16 rsvd; /* Padding */
b1fc6d3c 623} __packed;
af19b491
AKS
624
625struct qlcnic_hostrq_rds_ring {
626 __le64 host_phys_addr; /* Ring base addr */
627 __le64 buff_size; /* Packet buffer size */
628 __le32 ring_size; /* Ring entries */
629 __le32 ring_kind; /* Class of ring */
b1fc6d3c 630} __packed;
af19b491
AKS
631
632struct qlcnic_hostrq_rx_ctx {
633 __le64 host_rsp_dma_addr; /* Response dma'd here */
634 __le32 capabilities[4]; /* Flag bit vector */
635 __le32 host_int_crb_mode; /* Interrupt crb usage */
636 __le32 host_rds_crb_mode; /* RDS crb usage */
637 /* These ring offsets are relative to data[0] below */
638 __le32 rds_ring_offset; /* Offset to RDS config */
639 __le32 sds_ring_offset; /* Offset to SDS config */
640 __le16 num_rds_rings; /* Count of RDS rings */
641 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 642 __le16 valid_field_offset;
643 u8 txrx_sds_binding;
644 u8 msix_handler;
645 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
646 /* MUST BE 64-bit aligned.
647 The following is packed:
648 - N hostrq_rds_rings
649 - N hostrq_sds_rings */
650 char data[0];
b1fc6d3c 651} __packed;
af19b491
AKS
652
653struct qlcnic_cardrsp_rds_ring{
654 __le32 host_producer_crb; /* Crb to use */
655 __le32 rsvd1; /* Padding */
b1fc6d3c 656} __packed;
af19b491
AKS
657
658struct qlcnic_cardrsp_sds_ring {
659 __le32 host_consumer_crb; /* Crb to use */
660 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 661} __packed;
af19b491
AKS
662
663struct qlcnic_cardrsp_rx_ctx {
664 /* These ring offsets are relative to data[0] below */
665 __le32 rds_ring_offset; /* Offset to RDS config */
666 __le32 sds_ring_offset; /* Offset to SDS config */
667 __le32 host_ctx_state; /* Starting State */
668 __le32 num_fn_per_port; /* How many PCI fn share the port */
669 __le16 num_rds_rings; /* Count of RDS rings */
670 __le16 num_sds_rings; /* Count of SDS rings */
671 __le16 context_id; /* Handle for context */
672 u8 phys_port; /* Physical id of port */
673 u8 virt_port; /* Virtual/Logical id of port */
674 u8 reserved[128]; /* save space for future expansion */
675 /* MUST BE 64-bit aligned.
676 The following is packed:
677 - N cardrsp_rds_rings
678 - N cardrs_sds_rings */
679 char data[0];
b1fc6d3c 680} __packed;
af19b491
AKS
681
682#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
683 (sizeof(HOSTRQ_RX) + \
684 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
685 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
686
687#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
688 (sizeof(CARDRSP_RX) + \
689 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
690 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
691
692/*
693 * Tx context
694 */
695
696struct qlcnic_hostrq_cds_ring {
697 __le64 host_phys_addr; /* Ring base addr */
698 __le32 ring_size; /* Ring entries */
699 __le32 rsvd; /* Padding */
b1fc6d3c 700} __packed;
af19b491
AKS
701
702struct qlcnic_hostrq_tx_ctx {
703 __le64 host_rsp_dma_addr; /* Response dma'd here */
704 __le64 cmd_cons_dma_addr; /* */
705 __le64 dummy_dma_addr; /* */
706 __le32 capabilities[4]; /* Flag bit vector */
707 __le32 host_int_crb_mode; /* Interrupt crb usage */
708 __le32 rsvd1; /* Padding */
709 __le16 rsvd2; /* Padding */
710 __le16 interrupt_ctl;
711 __le16 msi_index;
712 __le16 rsvd3; /* Padding */
713 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
714 u8 reserved[128]; /* future expansion */
b1fc6d3c 715} __packed;
af19b491
AKS
716
717struct qlcnic_cardrsp_cds_ring {
718 __le32 host_producer_crb; /* Crb to use */
719 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 720} __packed;
af19b491
AKS
721
722struct qlcnic_cardrsp_tx_ctx {
723 __le32 host_ctx_state; /* Starting state */
724 __le16 context_id; /* Handle for context */
725 u8 phys_port; /* Physical id of port */
726 u8 virt_port; /* Virtual/Logical id of port */
727 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
728 u8 reserved[128]; /* future expansion */
b1fc6d3c 729} __packed;
af19b491
AKS
730
731#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
732#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
733
734/* CRB */
735
736#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
737#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
738#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
739#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
740
741#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
742#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
743#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
744#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
745#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
746
747
748/* MAC */
749
ff1b1bf8 750#define MC_COUNT_P3P 38
af19b491
AKS
751
752#define QLCNIC_MAC_NOOP 0
753#define QLCNIC_MAC_ADD 1
754#define QLCNIC_MAC_DEL 2
03c5d770
AKS
755#define QLCNIC_MAC_VLAN_ADD 3
756#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
757
758struct qlcnic_mac_list_s {
759 struct list_head list;
760 uint8_t mac_addr[ETH_ALEN+2];
761};
762
fe1adc6b
JK
763/* MAC Learn */
764#define NO_MAC_LEARN 0
765#define DRV_MAC_LEARN 1
766#define FDB_MAC_LEARN 2
767
af19b491
AKS
768#define QLCNIC_HOST_REQUEST 0x13
769#define QLCNIC_REQUEST 0x14
770
771#define QLCNIC_MAC_EVENT 0x1
772
773#define QLCNIC_IP_UP 2
774#define QLCNIC_IP_DOWN 3
775
22c8c934 776#define QLCNIC_ILB_MODE 0x1
e1428d26 777#define QLCNIC_ELB_MODE 0x2
22c8c934
SC
778
779#define QLCNIC_LINKEVENT 0x1
780#define QLCNIC_LB_RESPONSE 0x2
781#define QLCNIC_IS_LB_CONFIGURED(VAL) \
782 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
783
af19b491
AKS
784/*
785 * Driver --> Firmware
786 */
b1fc6d3c
AC
787#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
788#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
789#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
790#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
791#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
792#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
22c8c934 793
b1fc6d3c
AC
794#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
795#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
796#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
22c8c934
SC
797#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
798
af19b491
AKS
799/*
800 * Firmware --> Driver
801 */
802
22c8c934 803#define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
7f966452 804#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
af19b491
AKS
805
806#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
807#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
808#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
809
810#define QLCNIC_LRO_REQUEST_CLEANUP 4
811
812/* Capabilites received */
ac8d0c4f
AC
813#define QLCNIC_FW_CAPABILITY_TSO BIT_1
814#define QLCNIC_FW_CAPABILITY_BDG BIT_8
815#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
816#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
fef0c060 817#define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
cae82d49
RB
818#define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
819
820#define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
776e7bde 821#define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
8af3f33d 822#define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
487042af 823#define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
af19b491
AKS
824
825/* module types */
826#define LINKEVENT_MODULE_NOT_PRESENT 1
827#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
828#define LINKEVENT_MODULE_OPTICAL_SRLR 3
829#define LINKEVENT_MODULE_OPTICAL_LRM 4
830#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
831#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
832#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
833#define LINKEVENT_MODULE_TWINAX 8
834
835#define LINKSPEED_10GBPS 10000
836#define LINKSPEED_1GBPS 1000
837#define LINKSPEED_100MBPS 100
838#define LINKSPEED_10MBPS 10
839
840#define LINKSPEED_ENCODED_10MBPS 0
841#define LINKSPEED_ENCODED_100MBPS 1
842#define LINKSPEED_ENCODED_1GBPS 2
843
844#define LINKEVENT_AUTONEG_DISABLED 0
845#define LINKEVENT_AUTONEG_ENABLED 1
846
847#define LINKEVENT_HALF_DUPLEX 0
848#define LINKEVENT_FULL_DUPLEX 1
849
850#define LINKEVENT_LINKSPEED_MBPS 0
851#define LINKEVENT_LINKSPEED_ENCODED 1
852
af19b491
AKS
853/* firmware response header:
854 * 63:58 - message type
855 * 57:56 - owner
856 * 55:53 - desc count
857 * 52:48 - reserved
858 * 47:40 - completion id
859 * 39:32 - opcode
860 * 31:16 - error code
861 * 15:00 - reserved
862 */
863#define qlcnic_get_nic_msg_opcode(msg_hdr) \
864 ((msg_hdr >> 32) & 0xFF)
865
866struct qlcnic_fw_msg {
867 union {
868 struct {
869 u64 hdr;
870 u64 body[7];
871 };
872 u64 words[8];
873 };
874};
875
876struct qlcnic_nic_req {
877 __le64 qhdr;
878 __le64 req_hdr;
879 __le64 words[6];
b1fc6d3c 880} __packed;
af19b491
AKS
881
882struct qlcnic_mac_req {
883 u8 op;
884 u8 tag;
885 u8 mac_addr[6];
886};
887
7e56cac4
SC
888struct qlcnic_vlan_req {
889 __le16 vlan_id;
890 __le16 rsvd[3];
b1fc6d3c 891} __packed;
7e56cac4 892
b501595c
SC
893struct qlcnic_ipaddr {
894 __be32 ipv4;
895 __be32 ipv6[4];
896};
897
af19b491
AKS
898#define QLCNIC_MSI_ENABLED 0x02
899#define QLCNIC_MSIX_ENABLED 0x04
7f966452 900#define QLCNIC_LRO_ENABLED 0x01
24763d80 901#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
902#define QLCNIC_BRIDGE_ENABLED 0X10
903#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 904#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 905#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 906#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 907#define QLCNIC_MACSPOOF 0x200
7373373d 908#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 909#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 910#define QLCNIC_NEED_FLR 0x1000
602ca6f0 911#define QLCNIC_FW_RESET_OWNER 0x2000
032a13c7 912#define QLCNIC_FW_HANG 0x4000
cae82d49 913#define QLCNIC_FW_LRO_MSS_CAP 0x8000
da6c8063 914#define QLCNIC_TX_INTR_SHARED 0x10000
147a9088 915#define QLCNIC_APP_CHANGED_FLAGS 0x20000
af19b491
AKS
916#define QLCNIC_IS_MSI_FAMILY(adapter) \
917 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
147a9088
SS
918#define QLCNIC_IS_TSO_CAPABLE(adapter) \
919 ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
af19b491 920
487042af
HM
921#define QLCNIC_BEACON_EANBLE 0xC
922#define QLCNIC_BEACON_DISABLE 0xD
923
f94bc1e7 924#define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
af19b491
AKS
925#define QLCNIC_MSIX_TBL_SPACE 8192
926#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 927#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
928
929#define QLCNIC_NETDEV_WEIGHT 128
930#define QLCNIC_ADAPTER_UP_MAGIC 777
931
932#define __QLCNIC_FW_ATTACHED 0
933#define __QLCNIC_DEV_UP 1
934#define __QLCNIC_RESETTING 2
935#define __QLCNIC_START_FW 4
451724c8 936#define __QLCNIC_AER 5
89b4208e 937#define __QLCNIC_DIAG_RES_ALLOC 6
728a98b8 938#define __QLCNIC_LED_ENABLE 7
02feda17
RB
939#define __QLCNIC_ELB_INPROGRESS 8
940#define __QLCNIC_SRIOV_ENABLE 10
941#define __QLCNIC_SRIOV_CAPABLE 11
7ed3ce48 942#define __QLCNIC_MBX_POLL_ENABLE 12
4690a7e4 943#define __QLCNIC_DIAG_MODE 13
af19b491 944
7eb9855d 945#define QLCNIC_INTERRUPT_TEST 1
cdaff185 946#define QLCNIC_LOOPBACK_TEST 2
c75822a3 947#define QLCNIC_LED_TEST 3
7eb9855d 948
b5e5492c 949#define QLCNIC_FILTER_AGE 80
e5edb7b1 950#define QLCNIC_READD_AGE 20
b5e5492c 951#define QLCNIC_LB_MAX_FILTERS 64
7f966452 952#define QLCNIC_LB_BUCKET_SIZE 32
629263ac 953#define QLCNIC_ILB_MAX_RCV_LOOP 10
fef0c060 954
b5e5492c
AKS
955struct qlcnic_filter {
956 struct hlist_node fnode;
957 u8 faddr[ETH_ALEN];
f80bc8fe 958 u16 vlan_id;
b5e5492c
AKS
959 unsigned long ftime;
960};
961
962struct qlcnic_filter_hash {
963 struct hlist_head *fhead;
964 u8 fnum;
7f966452
SC
965 u16 fmax;
966 u16 fbucket_size;
b5e5492c
AKS
967};
968
af19b491 969struct qlcnic_adapter {
b1fc6d3c
AC
970 struct qlcnic_hardware_context *ahw;
971 struct qlcnic_recv_context *recv_ctx;
972 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
973 struct net_device *netdev;
974 struct pci_dev *pdev;
af19b491 975
b1fc6d3c
AC
976 unsigned long state;
977 u32 flags;
af19b491 978
79788450 979 int max_drv_tx_rings;
af19b491
AKS
980 u16 num_txd;
981 u16 num_rxd;
982 u16 num_jumbo_rxd;
90d19005
SC
983 u16 max_rxd;
984 u16 max_jumbo_rxd;
af19b491
AKS
985
986 u8 max_rds_rings;
987 u8 max_sds_rings;
7f966452 988 u8 rx_csum;
af19b491 989 u8 portnum;
af19b491 990
af19b491
AKS
991 u8 fw_wait_cnt;
992 u8 fw_fail_cnt;
993 u8 tx_timeo_cnt;
994 u8 need_fw_reset;
f036e4f4 995 u8 reset_ctx_cnt;
af19b491 996
af19b491 997 u16 is_up;
91b7282b
RB
998 u16 rx_pvid;
999 u16 tx_pvid;
2e9d722d 1000
af19b491 1001 u32 irq;
4e70812b 1002 u32 heartbeat;
af19b491
AKS
1003
1004 u8 dev_state;
aa5e18c0
SC
1005 u8 reset_ack_timeo;
1006 u8 dev_init_timeo;
af19b491
AKS
1007
1008 u8 mac_addr[ETH_ALEN];
1009
6df900e9 1010 u64 dev_rst_time;
fe1adc6b
JK
1011 bool drv_mac_learn;
1012 bool fdb_mac_learn;
b9796a14 1013 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
d865ebb4 1014 u8 flash_mfg_id;
346fe763 1015 struct qlcnic_npar_info *npars;
2e9d722d
AC
1016 struct qlcnic_eswitch *eswitch;
1017 struct qlcnic_nic_template *nic_ops;
1018
af19b491 1019 struct qlcnic_adapter_stats stats;
b1fc6d3c 1020 struct list_head mac_list;
af19b491
AKS
1021
1022 void __iomem *tgt_mask_reg;
1023 void __iomem *tgt_status_reg;
1024 void __iomem *crb_int_state_reg;
1025 void __iomem *isr_int_vec;
1026
f94bc1e7 1027 struct msix_entry *msix_entries;
7f966452 1028 struct workqueue_struct *qlcnic_wq;
af19b491 1029 struct delayed_work fw_work;
7f966452 1030 struct delayed_work idc_aen_work;
7ed3ce48 1031 struct delayed_work mbx_poll_work;
af19b491 1032
b5e5492c 1033 struct qlcnic_filter_hash fhash;
53643a75 1034 struct qlcnic_filter_hash rx_fhash;
e8b508ef 1035 struct list_head vf_mc_list;
b5e5492c 1036
b1fc6d3c
AC
1037 spinlock_t tx_clean_lock;
1038 spinlock_t mac_learn_lock;
53643a75
SS
1039 /* spinlock for catching rcv filters for eswitch traffic */
1040 spinlock_t rx_mac_learn_lock;
63507592 1041 u32 file_prd_off; /*File fw product offset*/
af19b491 1042 u32 fw_version;
147a9088 1043 u32 offload_flags;
af19b491
AKS
1044 const struct firmware *fw;
1045};
1046
63507592 1047struct qlcnic_info_le {
2e9d722d 1048 __le16 pci_func;
63507592 1049 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
2e9d722d 1050 __le16 phys_port;
63507592 1051 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
2e9d722d
AC
1052
1053 __le32 capabilities;
1054 u8 max_mac_filters;
1055 u8 reserved1;
1056 __le16 max_mtu;
1057
1058 __le16 max_tx_ques;
1059 __le16 max_rx_ques;
1060 __le16 min_tx_bw;
1061 __le16 max_tx_bw;
7f966452
SC
1062 __le32 op_type;
1063 __le16 max_bw_reg_offset;
1064 __le16 max_linkspeed_reg_offset;
1065 __le32 capability1;
1066 __le32 capability2;
1067 __le32 capability3;
1068 __le16 max_tx_mac_filters;
1069 __le16 max_rx_mcast_mac_filters;
1070 __le16 max_rx_ucast_mac_filters;
1071 __le16 max_rx_ip_addr;
1072 __le16 max_rx_lro_flow;
1073 __le16 max_rx_status_rings;
1074 __le16 max_rx_buf_rings;
1075 __le16 max_tx_vlan_keys;
1076 u8 total_pf;
1077 u8 total_rss_engines;
1078 __le16 max_vports;
02feda17
RB
1079 __le16 linkstate_reg_offset;
1080 __le16 bit_offsets;
1081 __le16 max_local_ipv6_addrs;
1082 __le16 max_remote_ipv6_addrs;
1083 u8 reserved2[56];
b1fc6d3c 1084} __packed;
2e9d722d 1085
63507592
SS
1086struct qlcnic_info {
1087 u16 pci_func;
1088 u16 op_mode;
1089 u16 phys_port;
1090 u16 switch_mode;
1091 u32 capabilities;
1092 u8 max_mac_filters;
63507592
SS
1093 u16 max_mtu;
1094 u16 max_tx_ques;
1095 u16 max_rx_ques;
1096 u16 min_tx_bw;
1097 u16 max_tx_bw;
7f966452
SC
1098 u32 op_type;
1099 u16 max_bw_reg_offset;
1100 u16 max_linkspeed_reg_offset;
1101 u32 capability1;
1102 u32 capability2;
1103 u32 capability3;
1104 u16 max_tx_mac_filters;
1105 u16 max_rx_mcast_mac_filters;
1106 u16 max_rx_ucast_mac_filters;
1107 u16 max_rx_ip_addr;
1108 u16 max_rx_lro_flow;
1109 u16 max_rx_status_rings;
1110 u16 max_rx_buf_rings;
1111 u16 max_tx_vlan_keys;
1112 u8 total_pf;
1113 u8 total_rss_engines;
1114 u16 max_vports;
02feda17
RB
1115 u16 linkstate_reg_offset;
1116 u16 bit_offsets;
1117 u16 max_local_ipv6_addrs;
1118 u16 max_remote_ipv6_addrs;
63507592 1119};
2e9d722d 1120
63507592
SS
1121struct qlcnic_pci_info_le {
1122 __le16 id; /* pci function id */
1123 __le16 active; /* 1 = Enabled */
1124 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1125 __le16 default_port; /* default port number */
1126
1127 __le16 tx_min_bw; /* Multiple of 100mbpc */
2e9d722d
AC
1128 __le16 tx_max_bw;
1129 __le16 reserved1[2];
1130
1131 u8 mac[ETH_ALEN];
7f966452
SC
1132 __le16 func_count;
1133 u8 reserved2[104];
1134
b1fc6d3c 1135} __packed;
2e9d722d 1136
63507592
SS
1137struct qlcnic_pci_info {
1138 u16 id;
1139 u16 active;
1140 u16 type;
1141 u16 default_port;
1142 u16 tx_min_bw;
1143 u16 tx_max_bw;
1144 u8 mac[ETH_ALEN];
7f966452 1145 u16 func_count;
63507592
SS
1146};
1147
346fe763 1148struct qlcnic_npar_info {
4e8acb01 1149 u16 pvid;
cea8975e
AC
1150 u16 min_bw;
1151 u16 max_bw;
346fe763
RB
1152 u8 phy_port;
1153 u8 type;
1154 u8 active;
1155 u8 enable_pm;
1156 u8 dest_npar;
346fe763 1157 u8 discard_tagged;
7373373d 1158 u8 mac_override;
4e8acb01
RB
1159 u8 mac_anti_spoof;
1160 u8 promisc_mode;
1161 u8 offload_flags;
bff57d8e 1162 u8 pci_func;
346fe763 1163};
4e8acb01 1164
2e9d722d
AC
1165struct qlcnic_eswitch {
1166 u8 port;
1167 u8 active_vports;
1168 u8 active_vlans;
1169 u8 active_ucast_filters;
1170 u8 max_ucast_filters;
1171 u8 max_active_vlans;
1172
1173 u32 flags;
1174#define QLCNIC_SWITCH_ENABLE BIT_1
1175#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1176#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1177#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1178};
1179
346fe763
RB
1180
1181/* Return codes for Error handling */
1182#define QL_STATUS_INVALID_PARAM -1
1183
2abea2f0 1184#define MAX_BW 100 /* % of link speed */
346fe763
RB
1185#define MAX_VLAN_ID 4095
1186#define MIN_VLAN_ID 2
346fe763
RB
1187#define DEFAULT_MAC_LEARN 1
1188
0184bbba 1189#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1190#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1191
1192struct qlcnic_pci_func_cfg {
1193 u16 func_type;
1194 u16 min_bw;
1195 u16 max_bw;
1196 u16 port_num;
1197 u8 pci_func;
1198 u8 func_state;
1199 u8 def_mac_addr[6];
1200};
1201
1202struct qlcnic_npar_func_cfg {
1203 u32 fw_capab;
1204 u16 port_num;
1205 u16 min_bw;
1206 u16 max_bw;
1207 u16 max_tx_queues;
1208 u16 max_rx_queues;
1209 u8 pci_func;
1210 u8 op_mode;
1211};
1212
1213struct qlcnic_pm_func_cfg {
1214 u8 pci_func;
1215 u8 action;
1216 u8 dest_npar;
1217 u8 reserved[5];
1218};
1219
1220struct qlcnic_esw_func_cfg {
1221 u16 vlan_id;
4e8acb01
RB
1222 u8 op_mode;
1223 u8 op_type;
346fe763
RB
1224 u8 pci_func;
1225 u8 host_vlan_tag;
1226 u8 promisc_mode;
1227 u8 discard_tagged;
7373373d 1228 u8 mac_override;
4e8acb01
RB
1229 u8 mac_anti_spoof;
1230 u8 offload_flags;
1231 u8 reserved[5];
346fe763
RB
1232};
1233
b6021212
AKS
1234#define QLCNIC_STATS_VERSION 1
1235#define QLCNIC_STATS_PORT 1
1236#define QLCNIC_STATS_ESWITCH 2
1237#define QLCNIC_QUERY_RX_COUNTER 0
1238#define QLCNIC_QUERY_TX_COUNTER 1
54a8997c
JK
1239#define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
1240#define QLCNIC_FILL_STATS(VAL1) \
1241 (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1242#define QLCNIC_MAC_STATS 1
1243#define QLCNIC_ESW_STATS 2
ef182805
AKS
1244
1245#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1246do { \
54a8997c
JK
1247 if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1248 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805 1249 (VAL1) = (VAL2); \
54a8997c
JK
1250 else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1251 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805
AKS
1252 (VAL1) += (VAL2); \
1253} while (0)
1254
63507592 1255struct qlcnic_mac_statistics_le {
54a8997c
JK
1256 __le64 mac_tx_frames;
1257 __le64 mac_tx_bytes;
1258 __le64 mac_tx_mcast_pkts;
1259 __le64 mac_tx_bcast_pkts;
1260 __le64 mac_tx_pause_cnt;
1261 __le64 mac_tx_ctrl_pkt;
1262 __le64 mac_tx_lt_64b_pkts;
1263 __le64 mac_tx_lt_127b_pkts;
1264 __le64 mac_tx_lt_255b_pkts;
1265 __le64 mac_tx_lt_511b_pkts;
1266 __le64 mac_tx_lt_1023b_pkts;
1267 __le64 mac_tx_lt_1518b_pkts;
1268 __le64 mac_tx_gt_1518b_pkts;
1269 __le64 rsvd1[3];
1270
1271 __le64 mac_rx_frames;
1272 __le64 mac_rx_bytes;
1273 __le64 mac_rx_mcast_pkts;
1274 __le64 mac_rx_bcast_pkts;
1275 __le64 mac_rx_pause_cnt;
1276 __le64 mac_rx_ctrl_pkt;
1277 __le64 mac_rx_lt_64b_pkts;
1278 __le64 mac_rx_lt_127b_pkts;
1279 __le64 mac_rx_lt_255b_pkts;
1280 __le64 mac_rx_lt_511b_pkts;
1281 __le64 mac_rx_lt_1023b_pkts;
1282 __le64 mac_rx_lt_1518b_pkts;
1283 __le64 mac_rx_gt_1518b_pkts;
1284 __le64 rsvd2[3];
1285
1286 __le64 mac_rx_length_error;
1287 __le64 mac_rx_length_small;
1288 __le64 mac_rx_length_large;
1289 __le64 mac_rx_jabber;
1290 __le64 mac_rx_dropped;
1291 __le64 mac_rx_crc_error;
1292 __le64 mac_align_error;
1293} __packed;
1294
63507592
SS
1295struct qlcnic_mac_statistics {
1296 u64 mac_tx_frames;
1297 u64 mac_tx_bytes;
1298 u64 mac_tx_mcast_pkts;
1299 u64 mac_tx_bcast_pkts;
1300 u64 mac_tx_pause_cnt;
1301 u64 mac_tx_ctrl_pkt;
1302 u64 mac_tx_lt_64b_pkts;
1303 u64 mac_tx_lt_127b_pkts;
1304 u64 mac_tx_lt_255b_pkts;
1305 u64 mac_tx_lt_511b_pkts;
1306 u64 mac_tx_lt_1023b_pkts;
1307 u64 mac_tx_lt_1518b_pkts;
1308 u64 mac_tx_gt_1518b_pkts;
1309 u64 rsvd1[3];
1310 u64 mac_rx_frames;
1311 u64 mac_rx_bytes;
1312 u64 mac_rx_mcast_pkts;
1313 u64 mac_rx_bcast_pkts;
1314 u64 mac_rx_pause_cnt;
1315 u64 mac_rx_ctrl_pkt;
1316 u64 mac_rx_lt_64b_pkts;
1317 u64 mac_rx_lt_127b_pkts;
1318 u64 mac_rx_lt_255b_pkts;
1319 u64 mac_rx_lt_511b_pkts;
1320 u64 mac_rx_lt_1023b_pkts;
1321 u64 mac_rx_lt_1518b_pkts;
1322 u64 mac_rx_gt_1518b_pkts;
1323 u64 rsvd2[3];
1324 u64 mac_rx_length_error;
1325 u64 mac_rx_length_small;
1326 u64 mac_rx_length_large;
1327 u64 mac_rx_jabber;
1328 u64 mac_rx_dropped;
1329 u64 mac_rx_crc_error;
1330 u64 mac_align_error;
1331};
1332
1333struct qlcnic_esw_stats_le {
b6021212
AKS
1334 __le16 context_id;
1335 __le16 version;
1336 __le16 size;
1337 __le16 unused;
1338 __le64 unicast_frames;
1339 __le64 multicast_frames;
1340 __le64 broadcast_frames;
1341 __le64 dropped_frames;
1342 __le64 errors;
1343 __le64 local_frames;
1344 __le64 numbytes;
1345 __le64 rsvd[3];
b1fc6d3c 1346} __packed;
b6021212 1347
63507592
SS
1348struct __qlcnic_esw_statistics {
1349 u16 context_id;
1350 u16 version;
1351 u16 size;
1352 u16 unused;
1353 u64 unicast_frames;
1354 u64 multicast_frames;
1355 u64 broadcast_frames;
1356 u64 dropped_frames;
1357 u64 errors;
1358 u64 local_frames;
1359 u64 numbytes;
1360 u64 rsvd[3];
1361};
1362
b6021212
AKS
1363struct qlcnic_esw_statistics {
1364 struct __qlcnic_esw_statistics rx;
1365 struct __qlcnic_esw_statistics tx;
1366};
1367
40522998 1368#define QLCNIC_DUMP_MASK_DEF 0x1f
18f2f616 1369#define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
9d6a6440
AC
1370#define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1371#define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
3d46512c 1372#define QLCNIC_FORCE_FW_RESET 0xdeaddead
b43e5ee7
SC
1373#define QLCNIC_SET_QUIESCENT 0xadd00010
1374#define QLCNIC_RESET_QUIESCENT 0xadd00020
18f2f616 1375
7777de9a 1376struct _cdrp_cmd {
7e2cf4fe
SC
1377 u32 num;
1378 u32 *arg;
7777de9a
AC
1379};
1380
1381struct qlcnic_cmd_args {
1382 struct _cdrp_cmd req;
1383 struct _cdrp_cmd rsp;
f197a7aa 1384 int op_type;
7777de9a
AC
1385};
1386
18f2f616 1387int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
7e610caa 1388int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
af19b491
AKS
1389int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1390int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1391void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1392void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1393
1394#define ADDR_IN_RANGE(addr, low, high) \
1395 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1396
1397#define QLCRD32(adapter, off) \
7e2cf4fe
SC
1398 (adapter->ahw->hw_ops->read_reg)(adapter, off)
1399
af19b491 1400#define QLCWR32(adapter, off, val) \
7e2cf4fe 1401 adapter->ahw->hw_ops->write_reg(adapter, off, val)
af19b491
AKS
1402
1403int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1404void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1405
1406#define qlcnic_rom_lock(a) \
1407 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1408#define qlcnic_rom_unlock(a) \
1409 qlcnic_pcie_sem_unlock((a), 2)
1410#define qlcnic_phy_lock(a) \
1411 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1412#define qlcnic_phy_unlock(a) \
1413 qlcnic_pcie_sem_unlock((a), 3)
af19b491
AKS
1414#define qlcnic_sw_lock(a) \
1415 qlcnic_pcie_sem_lock((a), 6, 0)
1416#define qlcnic_sw_unlock(a) \
1417 qlcnic_pcie_sem_unlock((a), 6)
1418#define crb_win_lock(a) \
1419 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1420#define crb_win_unlock(a) \
1421 qlcnic_pcie_sem_unlock((a), 7)
1422
728a98b8
SC
1423#define __QLCNIC_MAX_LED_RATE 0xf
1424#define __QLCNIC_MAX_LED_STATE 0x2
1425
58634e74
SC
1426#define MAX_CTL_CHECK 1000
1427
af19b491 1428int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
b5e5492c
AKS
1429void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1430void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
18f2f616 1431int qlcnic_dump_fw(struct qlcnic_adapter *);
af19b491
AKS
1432
1433/* Functions from qlcnic_init.c */
13159183 1434void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
af19b491
AKS
1435int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1436int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1437void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1438void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1439int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1440int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1441int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491 1442
18f2f616 1443int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
af19b491
AKS
1444int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1445 u8 *bytes, size_t size);
1446int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1447void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1448
15087c2b 1449void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
af19b491
AKS
1450
1451int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1452void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1453
8a15ad1f
AKS
1454int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1455void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1456
1457void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1458void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1459void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1460
d4066833 1461int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1462void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1463void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
4be41e92 1464 struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
af19b491
AKS
1465int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1466void qlcnic_set_multi(struct net_device *netdev);
91b7282b
RB
1467void __qlcnic_set_multi(struct net_device *, u16);
1468int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
fe1adc6b 1469int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
91b7282b 1470void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1471
1472int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
8af3f33d 1473int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
af19b491 1474int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
c8f44aff
MM
1475netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1476 netdev_features_t features);
1477int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
2e9d722d 1478int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491 1479int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
5ad6ff9d 1480void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
22c8c934
SC
1481
1482/* Functions from qlcnic_ethtool.c */
ba4468db
JK
1483int qlcnic_check_loopback_buff(unsigned char *, u8 []);
1484int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
1485int qlcnic_loopback_test(struct net_device *, u8);
af19b491
AKS
1486
1487/* Functions from qlcnic_main.c */
1488int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1489void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1490int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185 1491netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
319ecf12 1492int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, size_t);
6389b76d 1493int qlcnic_validate_max_rss(struct qlcnic_adapter *, __u32);
e5dcf6dc 1494void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
52e493d0 1495void qlcnic_82xx_set_mac_filter_count(struct qlcnic_adapter *);
7f966452 1496int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
8af3f33d 1497void qlcnic_set_drv_version(struct qlcnic_adapter *);
af19b491 1498
2e9d722d 1499/* eSwitch management functions */
4e8acb01
RB
1500int qlcnic_config_switch_port(struct qlcnic_adapter *,
1501 struct qlcnic_esw_func_cfg *);
629263ac 1502
4e8acb01
RB
1503int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1504 struct qlcnic_esw_func_cfg *);
2e9d722d 1505int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1506int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1507 struct __qlcnic_esw_statistics *);
1508int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1509 struct __qlcnic_esw_statistics *);
1510int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
54a8997c 1511int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
2e9d722d 1512
7e2cf4fe 1513void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
7e2cf4fe 1514
c70001a9
SC
1515int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1516void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
7f966452 1517void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
c70001a9
SC
1518void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1519int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
1520
ec079a07
SC
1521void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1522void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
1523void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
1524void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
7e2cf4fe
SC
1525void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1526void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
b938662d 1527int qlcnic_82xx_get_settings(struct qlcnic_adapter *, struct ethtool_cmd *);
7e2cf4fe 1528
ec079a07
SC
1529int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1530int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1531void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1532 struct qlcnic_esw_func_cfg *);
1533void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1534 struct qlcnic_esw_func_cfg *);
629263ac
SC
1535
1536void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1537int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
319ecf12
SC
1538void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1539void qlcnic_detach(struct qlcnic_adapter *);
1540void qlcnic_teardown_intr(struct qlcnic_adapter *);
1541int qlcnic_attach(struct qlcnic_adapter *);
1542int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1543void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
1544
629263ac 1545int qlcnic_check_temp(struct qlcnic_adapter *);
d71170fb
SC
1546int qlcnic_init_pci_info(struct qlcnic_adapter *);
1547int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
1548int qlcnic_reset_npar_config(struct qlcnic_adapter *);
1549int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
f80bc8fe 1550void qlcnic_add_lb_filter(struct qlcnic_adapter *, struct sk_buff *, int, u16);
487042af 1551int qlcnic_get_beacon_state(struct qlcnic_adapter *, u8 *);
02feda17 1552int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
f8468331
RB
1553int qlcnic_read_mac_addr(struct qlcnic_adapter *);
1554int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
147a9088
SS
1555void qlcnic_set_netdev_features(struct qlcnic_adapter *,
1556 struct qlcnic_esw_func_cfg *);
e8b508ef 1557void qlcnic_sriov_vf_schedule_multi(struct net_device *);
91b7282b 1558void qlcnic_vf_add_mc_list(struct net_device *, u16);
f8468331 1559
af19b491
AKS
1560/*
1561 * QLOGIC Board information
1562 */
1563
02420be6 1564#define QLCNIC_MAX_BOARD_NAME_LEN 100
22999798 1565struct qlcnic_board_info {
af19b491
AKS
1566 unsigned short vendor;
1567 unsigned short device;
1568 unsigned short sub_vendor;
1569 unsigned short sub_device;
1570 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1571};
1572
af19b491
AKS
1573static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1574{
036d61f0 1575 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1576 return tx_ring->sw_consumer - tx_ring->producer;
1577 else
1578 return tx_ring->sw_consumer + tx_ring->num_desc -
1579 tx_ring->producer;
1580}
1581
7e2cf4fe
SC
1582struct qlcnic_nic_template {
1583 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1584 int (*config_led) (struct qlcnic_adapter *, u32, u32);
1585 int (*start_firmware) (struct qlcnic_adapter *);
1586 int (*init_driver) (struct qlcnic_adapter *);
1587 void (*request_reset) (struct qlcnic_adapter *, u32);
1588 void (*cancel_idc_work) (struct qlcnic_adapter *);
1589 int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
4be41e92 1590 void (*napi_del)(struct qlcnic_adapter *);
7e2cf4fe
SC
1591 void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1592 irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
486a5bc7
RB
1593 int (*shutdown)(struct pci_dev *);
1594 int (*resume)(struct qlcnic_adapter *);
7e2cf4fe
SC
1595};
1596
1597/* Adapter hardware abstraction */
1598struct qlcnic_hardware_ops {
1599 void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1600 void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1601 int (*read_reg) (struct qlcnic_adapter *, ulong);
1602 int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1603 void (*get_ocm_win) (struct qlcnic_hardware_context *);
1604 int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
1605 int (*setup_intr) (struct qlcnic_adapter *, u8);
1606 int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1607 struct qlcnic_adapter *, u32);
1608 int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1609 void (*get_func_no) (struct qlcnic_adapter *);
1610 int (*api_lock) (struct qlcnic_adapter *);
1611 void (*api_unlock) (struct qlcnic_adapter *);
1612 void (*add_sysfs) (struct qlcnic_adapter *);
1613 void (*remove_sysfs) (struct qlcnic_adapter *);
1614 void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1615 int (*create_rx_ctx) (struct qlcnic_adapter *);
1616 int (*create_tx_ctx) (struct qlcnic_adapter *,
1617 struct qlcnic_host_tx_ring *, int);
7cb03b23
RB
1618 void (*del_rx_ctx) (struct qlcnic_adapter *);
1619 void (*del_tx_ctx) (struct qlcnic_adapter *,
1620 struct qlcnic_host_tx_ring *);
7e2cf4fe
SC
1621 int (*setup_link_event) (struct qlcnic_adapter *, int);
1622 int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1623 int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1624 int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
f80bc8fe 1625 int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
7e2cf4fe
SC
1626 void (*napi_enable) (struct qlcnic_adapter *);
1627 void (*napi_disable) (struct qlcnic_adapter *);
1628 void (*config_intr_coal) (struct qlcnic_adapter *);
1629 int (*config_rss) (struct qlcnic_adapter *, int);
1630 int (*config_hw_lro) (struct qlcnic_adapter *, int);
1631 int (*config_loopback) (struct qlcnic_adapter *, u8);
1632 int (*clear_loopback) (struct qlcnic_adapter *, u8);
1633 int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
f80bc8fe 1634 void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
7e2cf4fe 1635 int (*get_board_info) (struct qlcnic_adapter *);
52e493d0 1636 void (*set_mac_filter_count) (struct qlcnic_adapter *);
91b7282b 1637 void (*free_mac_list) (struct qlcnic_adapter *);
7e2cf4fe
SC
1638};
1639
1640extern struct qlcnic_nic_template qlcnic_vf_ops;
1641
1642static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1643{
1644 return adapter->nic_ops->start_firmware(adapter);
1645}
1646
1647static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1648 loff_t offset, size_t size)
1649{
1650 adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1651}
1652
1653static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1654 loff_t offset, size_t size)
1655{
1656 adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1657}
1658
7f966452 1659static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
7e2cf4fe
SC
1660 ulong off)
1661{
1662 return adapter->ahw->hw_ops->read_reg(adapter, off);
1663}
1664
1665static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
1666 ulong off, u32 data)
1667{
1668 return adapter->ahw->hw_ops->write_reg(adapter, off, data);
1669}
1670
1671static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
1672 u8 *mac)
1673{
1674 return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
1675}
1676
1677static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
1678{
1679 return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
1680}
1681
1682static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1683 struct qlcnic_adapter *adapter, u32 arg)
1684{
1685 return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1686}
1687
1688static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1689 struct qlcnic_cmd_args *cmd)
1690{
f8468331
RB
1691 if (adapter->ahw->hw_ops->mbx_cmd)
1692 return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1693
1694 return -EIO;
7e2cf4fe
SC
1695}
1696
1697static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1698{
1699 adapter->ahw->hw_ops->get_func_no(adapter);
1700}
1701
1702static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1703{
1704 return adapter->ahw->hw_ops->api_lock(adapter);
1705}
1706
1707static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1708{
1709 adapter->ahw->hw_ops->api_unlock(adapter);
1710}
1711
1712static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1713{
f8468331
RB
1714 if (adapter->ahw->hw_ops->add_sysfs)
1715 adapter->ahw->hw_ops->add_sysfs(adapter);
7e2cf4fe
SC
1716}
1717
1718static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1719{
f8468331
RB
1720 if (adapter->ahw->hw_ops->remove_sysfs)
1721 adapter->ahw->hw_ops->remove_sysfs(adapter);
7e2cf4fe
SC
1722}
1723
1724static inline void
1725qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1726{
1727 sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1728}
1729
1730static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1731{
1732 return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1733}
1734
1735static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1736 struct qlcnic_host_tx_ring *ptr,
1737 int ring)
1738{
1739 return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1740}
1741
7cb03b23
RB
1742static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
1743{
1744 return adapter->ahw->hw_ops->del_rx_ctx(adapter);
1745}
1746
1747static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
1748 struct qlcnic_host_tx_ring *ptr)
1749{
1750 return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
1751}
1752
7e2cf4fe
SC
1753static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1754 int enable)
1755{
1756 return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1757}
1758
1759static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1760 struct qlcnic_info *info, u8 id)
1761{
1762 return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1763}
1764
1765static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1766 struct qlcnic_pci_info *info)
1767{
1768 return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1769}
1770
1771static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1772 struct qlcnic_info *info)
1773{
1774 return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1775}
1776
1777static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
f80bc8fe 1778 u8 *addr, u16 id, u8 cmd)
7e2cf4fe
SC
1779{
1780 return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1781}
1782
1783static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1784 struct net_device *netdev)
1785{
1786 return adapter->nic_ops->napi_add(adapter, netdev);
1787}
1788
4be41e92
SC
1789static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1790{
1791 adapter->nic_ops->napi_del(adapter);
1792}
1793
7e2cf4fe
SC
1794static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
1795{
1796 adapter->ahw->hw_ops->napi_enable(adapter);
1797}
1798
486a5bc7
RB
1799static inline int __qlcnic_shutdown(struct pci_dev *pdev)
1800{
1801 struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
1802
1803 return adapter->nic_ops->shutdown(pdev);
1804}
1805
1806static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
1807{
1808 return adapter->nic_ops->resume(adapter);
1809}
1810
7e2cf4fe
SC
1811static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
1812{
1813 adapter->ahw->hw_ops->napi_disable(adapter);
1814}
1815
1816static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
1817{
1818 adapter->ahw->hw_ops->config_intr_coal(adapter);
1819}
1820
1821static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
1822{
1823 return adapter->ahw->hw_ops->config_rss(adapter, enable);
1824}
1825
1826static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
1827 int enable)
1828{
1829 return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
1830}
1831
1832static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1833{
1834 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1835}
1836
1837static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1838{
d09529e6 1839 return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
7e2cf4fe
SC
1840}
1841
1842static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
1843 u32 mode)
1844{
1845 return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
1846}
1847
1848static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
f80bc8fe 1849 u64 *addr, u16 id)
7e2cf4fe
SC
1850{
1851 adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
1852}
1853
1854static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1855{
1856 return adapter->ahw->hw_ops->get_board_info(adapter);
1857}
1858
91b7282b
RB
1859static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
1860{
1861 return adapter->ahw->hw_ops->free_mac_list(adapter);
1862}
1863
52e493d0
JK
1864static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
1865{
1866 adapter->ahw->hw_ops->set_mac_filter_count(adapter);
1867}
1868
7e2cf4fe
SC
1869static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
1870 u32 key)
1871{
f8468331
RB
1872 if (adapter->nic_ops->request_reset)
1873 adapter->nic_ops->request_reset(adapter, key);
7e2cf4fe
SC
1874}
1875
1876static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
1877{
f8468331
RB
1878 if (adapter->nic_ops->cancel_idc_work)
1879 adapter->nic_ops->cancel_idc_work(adapter);
7e2cf4fe
SC
1880}
1881
1882static inline irqreturn_t
1883qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
1884{
1885 return adapter->nic_ops->clear_legacy_intr(adapter);
1886}
1887
1888static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
1889 u32 rate)
1890{
1891 return adapter->nic_ops->config_led(adapter, state, rate);
1892}
1893
1894static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
1895 __be32 ip, int cmd)
1896{
1897 adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
1898}
1899
c70001a9
SC
1900static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
1901{
1902 writel(0, sds_ring->crb_intr_mask);
1903}
1904
1905static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
1906{
1907 struct qlcnic_adapter *adapter = sds_ring->adapter;
1908
1909 writel(0x1, sds_ring->crb_intr_mask);
1910
1911 if (!QLCNIC_IS_MSI_FAMILY(adapter))
1912 writel(0xfbff, adapter->tgt_mask_reg);
1913}
1914
4690a7e4
SC
1915static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
1916{
1917 return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
1918}
1919
1920static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
1921{
1922 clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
1923}
1924
099907fa
SC
1925static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
1926{
1927 return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
1928}
1929
d1a1105e 1930extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
af19b491 1931extern const struct ethtool_ops qlcnic_ethtool_ops;
b43e5ee7 1932extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
af19b491 1933
65b5b420 1934#define QLCDB(adapter, lvl, _fmt, _args...) do { \
79788450 1935 if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
65b5b420
AKS
1936 printk(KERN_INFO "%s: %s: " _fmt, \
1937 dev_name(&adapter->pdev->dev), \
1938 __func__, ##_args); \
1939 } while (0)
1940
7f966452 1941#define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
f8468331 1942#define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
97ee45eb 1943#define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
f8468331 1944
97ee45eb
SC
1945static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
1946{
1947 unsigned short device = adapter->pdev->device;
1948 return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
1949}
1950
7f966452
SC
1951static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
1952{
1953 unsigned short device = adapter->pdev->device;
f8468331
RB
1954 bool status;
1955
1956 status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
1957 (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
1958
1959 return status;
7f966452
SC
1960}
1961
02feda17
RB
1962static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
1963{
1964 return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
1965}
7f966452 1966
f8468331
RB
1967static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
1968{
1969 unsigned short device = adapter->pdev->device;
1970
1971 return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
1972}
af19b491 1973#endif /* __QLCNIC_H_ */