]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/net/ethernet/realtek/8139too.c
Merge branch '100GbE' of git://git.kernel.org/pub/scm/linux/kernel/git/jkirsher/next...
[mirror_ubuntu-focal-kernel.git] / drivers / net / ethernet / realtek / 8139too.c
CommitLineData
1da177e4
LT
1/*
2
3 8139too.c: A RealTek RTL-8139 Fast Ethernet driver for Linux.
4
5 Maintained by Jeff Garzik <jgarzik@pobox.com>
6 Copyright 2000-2002 Jeff Garzik
7
8 Much code comes from Donald Becker's rtl8139.c driver,
9 versions 1.13 and older. This driver was originally based
10 on rtl8139.c version 1.07. Header of rtl8139.c version 1.13:
11
12 -----<snip>-----
13
14 Written 1997-2001 by Donald Becker.
15 This software may be used and distributed according to the
16 terms of the GNU General Public License (GPL), incorporated
17 herein by reference. Drivers based on or derived from this
18 code fall under the GPL and must retain the authorship,
19 copyright and license notice. This file is not a complete
20 program and may only be used when the entire operating
21 system is licensed under the GPL.
22
23 This driver is for boards based on the RTL8129 and RTL8139
24 PCI ethernet chips.
25
26 The author may be reached as becker@scyld.com, or C/O Scyld
27 Computing Corporation 410 Severn Ave., Suite 210 Annapolis
28 MD 21403
29
30 Support and updates available at
31 http://www.scyld.com/network/rtl8139.html
32
33 Twister-tuning table provided by Kinston
34 <shangh@realtek.com.tw>.
35
36 -----<snip>-----
37
38 This software may be used and distributed according to the terms
39 of the GNU General Public License, incorporated herein by reference.
40
41 Contributors:
42
43 Donald Becker - he wrote the original driver, kudos to him!
44 (but please don't e-mail him for support, this isn't his driver)
45
46 Tigran Aivazian - bug fixes, skbuff free cleanup
47
48 Martin Mares - suggestions for PCI cleanup
49
50 David S. Miller - PCI DMA and softnet updates
51
52 Ernst Gill - fixes ported from BSD driver
53
54 Daniel Kobras - identified specific locations of
55 posted MMIO write bugginess
56
57 Gerard Sharp - bug fix, testing and feedback
58
59 David Ford - Rx ring wrap fix
60
61 Dan DeMaggio - swapped RTL8139 cards with me, and allowed me
62 to find and fix a crucial bug on older chipsets.
63
64 Donald Becker/Chris Butterworth/Marcus Westergren -
65 Noticed various Rx packet size-related buglets.
66
67 Santiago Garcia Mantinan - testing and feedback
68
69 Jens David - 2.2.x kernel backports
70
71 Martin Dennett - incredibly helpful insight on undocumented
72 features of the 8139 chips
73
74 Jean-Jacques Michel - bug fix
75
96de0e25 76 Tobias Ringström - Rx interrupt status checking suggestion
1da177e4
LT
77
78 Andrew Morton - Clear blocked signals, avoid
79 buffer overrun setting current->comm.
80
81 Kalle Olavi Niemitalo - Wake-on-LAN ioctls
82
83 Robert Kuebel - Save kernel thread from dying on any signal.
84
85 Submitting bug reports:
86
87 "rtl8139-diag -mmmaaavvveefN" output
88 enable RTL8139_DEBUG below, and look at 'dmesg' or kernel log
89
90*/
91
497159af
JP
92#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
93
1da177e4 94#define DRV_NAME "8139too"
d5b20697 95#define DRV_VERSION "0.9.28"
1da177e4
LT
96
97
1da177e4
LT
98#include <linux/module.h>
99#include <linux/kernel.h>
100#include <linux/compiler.h>
101#include <linux/pci.h>
102#include <linux/init.h>
a6b7a407 103#include <linux/interrupt.h>
1da177e4
LT
104#include <linux/netdevice.h>
105#include <linux/etherdevice.h>
106#include <linux/rtnetlink.h>
107#include <linux/delay.h>
108#include <linux/ethtool.h>
109#include <linux/mii.h>
110#include <linux/completion.h>
111#include <linux/crc32.h>
a9879c4f
MN
112#include <linux/io.h>
113#include <linux/uaccess.h>
5a0e3ad6 114#include <linux/gfp.h>
2bbea0a8 115#include <linux/if_vlan.h>
1da177e4
LT
116#include <asm/irq.h>
117
118#define RTL8139_DRIVER_NAME DRV_NAME " Fast Ethernet driver " DRV_VERSION
1da177e4
LT
119
120/* Default Message level */
121#define RTL8139_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
122 NETIF_MSG_PROBE | \
123 NETIF_MSG_LINK)
124
125
44456d37
OH
126/* define to 1, 2 or 3 to enable copious debugging info */
127#define RTL8139_DEBUG 0
1da177e4
LT
128
129/* define to 1 to disable lightweight runtime debugging checks */
130#undef RTL8139_NDEBUG
131
132
1da177e4
LT
133#ifdef RTL8139_NDEBUG
134# define assert(expr) do {} while (0)
135#else
136# define assert(expr) \
497159af
JP
137 if (unlikely(!(expr))) { \
138 pr_err("Assertion failed! %s,%s,%s,line=%d\n", \
139 #expr, __FILE__, __func__, __LINE__); \
1da177e4
LT
140 }
141#endif
142
143
144/* A few user-configurable values. */
145/* media options */
146#define MAX_UNITS 8
147static int media[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
148static int full_duplex[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
149
eb581348
DJ
150/* Whether to use MMIO or PIO. Default to MMIO. */
151#ifdef CONFIG_8139TOO_PIO
65712ec0 152static bool use_io = true;
eb581348 153#else
65712ec0 154static bool use_io = false;
eb581348
DJ
155#endif
156
1da177e4
LT
157/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
158 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
159static int multicast_filter_limit = 32;
160
161/* bitmapped message enable number */
162static int debug = -1;
163
164/*
f3b197ac 165 * Receive ring size
1da177e4
LT
166 * Warning: 64K ring has hardware issues and may lock up.
167 */
168#if defined(CONFIG_SH_DREAMCAST)
2192f395 169#define RX_BUF_IDX 0 /* 8K ring */
1da177e4
LT
170#else
171#define RX_BUF_IDX 2 /* 32K ring */
172#endif
173#define RX_BUF_LEN (8192 << RX_BUF_IDX)
174#define RX_BUF_PAD 16
175#define RX_BUF_WRAP_PAD 2048 /* spare padding to handle lack of packet wrap */
176
177#if RX_BUF_LEN == 65536
178#define RX_BUF_TOT_LEN RX_BUF_LEN
179#else
180#define RX_BUF_TOT_LEN (RX_BUF_LEN + RX_BUF_PAD + RX_BUF_WRAP_PAD)
181#endif
182
183/* Number of Tx descriptor registers. */
184#define NUM_TX_DESC 4
185
2bbea0a8 186/* max supported ethernet frame size -- must be at least (dev->mtu+18+4).*/
6f6e741f 187#define MAX_ETH_FRAME_SIZE 1792
1da177e4 188
ef786f10 189/* max supported payload size */
2bbea0a8 190#define MAX_ETH_DATA_SIZE (MAX_ETH_FRAME_SIZE - VLAN_ETH_HLEN - ETH_FCS_LEN)
ef786f10 191
2bbea0a8 192/* Size of the Tx bounce buffers -- must be at least (dev->mtu+18+4). */
1da177e4
LT
193#define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
194#define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
195
196/* PCI Tuning Parameters
197 Threshold is bytes transferred to chip before transmission starts. */
198#define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */
199
200/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
201#define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
202#define RX_DMA_BURST 7 /* Maximum PCI burst, '6' is 1024 */
203#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
204#define TX_RETRY 8 /* 0-15. retries = 16 + (TX_RETRY * 16) */
205
206/* Operational parameters that usually are not changed. */
207/* Time in jiffies before concluding the transmitter is hung. */
208#define TX_TIMEOUT (6*HZ)
209
210
211enum {
212 HAS_MII_XCVR = 0x010000,
213 HAS_CHIP_XCVR = 0x020000,
214 HAS_LNK_CHNG = 0x040000,
215};
216
217#define RTL_NUM_STATS 4 /* number of ETHTOOL_GSTATS u64's */
218#define RTL_REGS_VER 1 /* version of reg. data in ETHTOOL_GREGS */
219#define RTL_MIN_IO_SIZE 0x80
220#define RTL8139B_IO_SIZE 256
221
222#define RTL8129_CAPS HAS_MII_XCVR
a9879c4f 223#define RTL8139_CAPS (HAS_CHIP_XCVR|HAS_LNK_CHNG)
1da177e4
LT
224
225typedef enum {
226 RTL8139 = 0,
227 RTL8129,
228} board_t;
229
230
231/* indexed by board_t, above */
f71e1309 232static const struct {
1da177e4
LT
233 const char *name;
234 u32 hw_flags;
b4e54a94 235} board_info[] = {
1da177e4
LT
236 { "RealTek RTL8139", RTL8139_CAPS },
237 { "RealTek RTL8129", RTL8129_CAPS },
238};
239
240
9baa3c34 241static const struct pci_device_id rtl8139_pci_tbl[] = {
1da177e4
LT
242 {0x10ec, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
243 {0x10ec, 0x8138, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
244 {0x1113, 0x1211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
245 {0x1500, 0x1360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
246 {0x4033, 0x1360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
247 {0x1186, 0x1300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
248 {0x1186, 0x1340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
249 {0x13d1, 0xab06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
250 {0x1259, 0xa117, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
251 {0x1259, 0xa11e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
252 {0x14ea, 0xab06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
253 {0x14ea, 0xab07, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
254 {0x11db, 0x1234, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
255 {0x1432, 0x9130, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
256 {0x02ac, 0x1012, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
257 {0x018a, 0x0106, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
258 {0x126c, 0x1211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
259 {0x1743, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
f3b197ac 260 {0x021b, 0x8139, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
1da177e4
LT
261
262#ifdef CONFIG_SH_SECUREEDGE5410
263 /* Bogus 8139 silicon reports 8129 without external PROM :-( */
264 {0x10ec, 0x8129, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8139 },
265#endif
266#ifdef CONFIG_8139TOO_8129
267 {0x10ec, 0x8129, PCI_ANY_ID, PCI_ANY_ID, 0, 0, RTL8129 },
268#endif
269
270 /* some crazy cards report invalid vendor ids like
271 * 0x0001 here. The other ids are valid and constant,
272 * so we simply don't match on the main vendor id.
273 */
274 {PCI_ANY_ID, 0x8139, 0x10ec, 0x8139, 0, 0, RTL8139 },
275 {PCI_ANY_ID, 0x8139, 0x1186, 0x1300, 0, 0, RTL8139 },
276 {PCI_ANY_ID, 0x8139, 0x13d1, 0xab06, 0, 0, RTL8139 },
277
278 {0,}
279};
280MODULE_DEVICE_TABLE (pci, rtl8139_pci_tbl);
281
282static struct {
283 const char str[ETH_GSTRING_LEN];
284} ethtool_stats_keys[] = {
285 { "early_rx" },
286 { "tx_buf_mapped" },
287 { "tx_timeouts" },
288 { "rx_lost_in_ring" },
289};
290
291/* The rest of these values should never change. */
292
293/* Symbolic offsets to registers. */
294enum RTL8139_registers {
28006c65
JG
295 MAC0 = 0, /* Ethernet hardware address. */
296 MAR0 = 8, /* Multicast filter. */
297 TxStatus0 = 0x10, /* Transmit status (Four 32bit registers). */
298 TxAddr0 = 0x20, /* Tx descriptors (also four 32bit). */
299 RxBuf = 0x30,
300 ChipCmd = 0x37,
301 RxBufPtr = 0x38,
302 RxBufAddr = 0x3A,
303 IntrMask = 0x3C,
304 IntrStatus = 0x3E,
305 TxConfig = 0x40,
306 RxConfig = 0x44,
307 Timer = 0x48, /* A general-purpose counter. */
308 RxMissed = 0x4C, /* 24 bits valid, write clears. */
309 Cfg9346 = 0x50,
310 Config0 = 0x51,
311 Config1 = 0x52,
da8de392 312 TimerInt = 0x54,
28006c65
JG
313 MediaStatus = 0x58,
314 Config3 = 0x59,
315 Config4 = 0x5A, /* absent on RTL-8139A */
316 HltClk = 0x5B,
317 MultiIntr = 0x5C,
318 TxSummary = 0x60,
319 BasicModeCtrl = 0x62,
320 BasicModeStatus = 0x64,
321 NWayAdvert = 0x66,
322 NWayLPAR = 0x68,
323 NWayExpansion = 0x6A,
1da177e4 324 /* Undocumented registers, but required for proper operation. */
28006c65
JG
325 FIFOTMS = 0x70, /* FIFO Control and test. */
326 CSCR = 0x74, /* Chip Status and Configuration Register. */
327 PARA78 = 0x78,
da8de392 328 FlashReg = 0xD4, /* Communication with Flash ROM, four bytes. */
28006c65
JG
329 PARA7c = 0x7c, /* Magic transceiver parameter register. */
330 Config5 = 0xD8, /* absent on RTL-8139A */
1da177e4
LT
331};
332
333enum ClearBitMasks {
28006c65
JG
334 MultiIntrClear = 0xF000,
335 ChipCmdClear = 0xE2,
336 Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
1da177e4
LT
337};
338
339enum ChipCmdBits {
28006c65
JG
340 CmdReset = 0x10,
341 CmdRxEnb = 0x08,
342 CmdTxEnb = 0x04,
343 RxBufEmpty = 0x01,
1da177e4
LT
344};
345
346/* Interrupt register bits, using my own meaningful names. */
347enum IntrStatusBits {
28006c65
JG
348 PCIErr = 0x8000,
349 PCSTimeout = 0x4000,
350 RxFIFOOver = 0x40,
351 RxUnderrun = 0x20,
352 RxOverflow = 0x10,
353 TxErr = 0x08,
354 TxOK = 0x04,
355 RxErr = 0x02,
356 RxOK = 0x01,
357
358 RxAckBits = RxFIFOOver | RxOverflow | RxOK,
1da177e4
LT
359};
360
361enum TxStatusBits {
28006c65
JG
362 TxHostOwns = 0x2000,
363 TxUnderrun = 0x4000,
364 TxStatOK = 0x8000,
365 TxOutOfWindow = 0x20000000,
366 TxAborted = 0x40000000,
367 TxCarrierLost = 0x80000000,
1da177e4
LT
368};
369enum RxStatusBits {
28006c65
JG
370 RxMulticast = 0x8000,
371 RxPhysical = 0x4000,
372 RxBroadcast = 0x2000,
373 RxBadSymbol = 0x0020,
374 RxRunt = 0x0010,
375 RxTooLong = 0x0008,
376 RxCRCErr = 0x0004,
377 RxBadAlign = 0x0002,
378 RxStatusOK = 0x0001,
1da177e4
LT
379};
380
381/* Bits in RxConfig. */
382enum rx_mode_bits {
28006c65
JG
383 AcceptErr = 0x20,
384 AcceptRunt = 0x10,
385 AcceptBroadcast = 0x08,
386 AcceptMulticast = 0x04,
387 AcceptMyPhys = 0x02,
388 AcceptAllPhys = 0x01,
1da177e4
LT
389};
390
391/* Bits in TxConfig. */
392enum tx_config_bits {
1da177e4 393 /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
28006c65
JG
394 TxIFGShift = 24,
395 TxIFG84 = (0 << TxIFGShift), /* 8.4us / 840ns (10 / 100Mbps) */
396 TxIFG88 = (1 << TxIFGShift), /* 8.8us / 880ns (10 / 100Mbps) */
397 TxIFG92 = (2 << TxIFGShift), /* 9.2us / 920ns (10 / 100Mbps) */
398 TxIFG96 = (3 << TxIFGShift), /* 9.6us / 960ns (10 / 100Mbps) */
399
400 TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */
401 TxCRC = (1 << 16), /* DISABLE Tx pkt CRC append */
402 TxClearAbt = (1 << 0), /* Clear abort (WO) */
403 TxDMAShift = 8, /* DMA burst value (0-7) is shifted X many bits */
404 TxRetryShift = 4, /* TXRR value (0-15) is shifted X many bits */
405
406 TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */
1da177e4
LT
407};
408
409/* Bits in Config1 */
410enum Config1Bits {
28006c65
JG
411 Cfg1_PM_Enable = 0x01,
412 Cfg1_VPD_Enable = 0x02,
413 Cfg1_PIO = 0x04,
414 Cfg1_MMIO = 0x08,
415 LWAKE = 0x10, /* not on 8139, 8139A */
1da177e4 416 Cfg1_Driver_Load = 0x20,
28006c65
JG
417 Cfg1_LED0 = 0x40,
418 Cfg1_LED1 = 0x80,
419 SLEEP = (1 << 1), /* only on 8139, 8139A */
420 PWRDN = (1 << 0), /* only on 8139, 8139A */
1da177e4
LT
421};
422
423/* Bits in Config3 */
424enum Config3Bits {
28006c65
JG
425 Cfg3_FBtBEn = (1 << 0), /* 1 = Fast Back to Back */
426 Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */
427 Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */
428 Cfg3_CardB_En = (1 << 3), /* 1 = enable CardBus registers */
429 Cfg3_LinkUp = (1 << 4), /* 1 = wake up on link up */
430 Cfg3_Magic = (1 << 5), /* 1 = wake up on Magic Packet (tm) */
431 Cfg3_PARM_En = (1 << 6), /* 0 = software can set twister parameters */
432 Cfg3_GNTSel = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
1da177e4
LT
433};
434
435/* Bits in Config4 */
436enum Config4Bits {
28006c65 437 LWPTN = (1 << 2), /* not on 8139, 8139A */
1da177e4
LT
438};
439
440/* Bits in Config5 */
441enum Config5Bits {
28006c65
JG
442 Cfg5_PME_STS = (1 << 0), /* 1 = PCI reset resets PME_Status */
443 Cfg5_LANWake = (1 << 1), /* 1 = enable LANWake signal */
444 Cfg5_LDPS = (1 << 2), /* 0 = save power when link is down */
445 Cfg5_FIFOAddrPtr= (1 << 3), /* Realtek internal SRAM testing */
446 Cfg5_UWF = (1 << 4), /* 1 = accept unicast wakeup frame */
447 Cfg5_MWF = (1 << 5), /* 1 = accept multicast wakeup frame */
448 Cfg5_BWF = (1 << 6), /* 1 = accept broadcast wakeup frame */
1da177e4
LT
449};
450
451enum RxConfigBits {
452 /* rx fifo threshold */
28006c65
JG
453 RxCfgFIFOShift = 13,
454 RxCfgFIFONone = (7 << RxCfgFIFOShift),
1da177e4
LT
455
456 /* Max DMA burst */
28006c65 457 RxCfgDMAShift = 8,
1da177e4
LT
458 RxCfgDMAUnlimited = (7 << RxCfgDMAShift),
459
460 /* rx ring buffer length */
28006c65
JG
461 RxCfgRcv8K = 0,
462 RxCfgRcv16K = (1 << 11),
463 RxCfgRcv32K = (1 << 12),
464 RxCfgRcv64K = (1 << 11) | (1 << 12),
1da177e4
LT
465
466 /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
28006c65 467 RxNoWrap = (1 << 7),
1da177e4
LT
468};
469
470/* Twister tuning parameters from RealTek.
471 Completely undocumented, but required to tune bad links on some boards. */
472enum CSCRBits {
28006c65
JG
473 CSCR_LinkOKBit = 0x0400,
474 CSCR_LinkChangeBit = 0x0800,
475 CSCR_LinkStatusBits = 0x0f000,
476 CSCR_LinkDownOffCmd = 0x003c0,
477 CSCR_LinkDownCmd = 0x0f3c0,
1da177e4
LT
478};
479
480enum Cfg9346Bits {
28006c65
JG
481 Cfg9346_Lock = 0x00,
482 Cfg9346_Unlock = 0xC0,
1da177e4
LT
483};
484
485typedef enum {
28006c65 486 CH_8139 = 0,
1da177e4
LT
487 CH_8139_K,
488 CH_8139A,
489 CH_8139A_G,
490 CH_8139B,
491 CH_8130,
492 CH_8139C,
493 CH_8100,
494 CH_8100B_8139D,
495 CH_8101,
496} chip_t;
497
498enum chip_flags {
28006c65
JG
499 HasHltClk = (1 << 0),
500 HasLWake = (1 << 1),
1da177e4
LT
501};
502
503#define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
504 (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
505#define HW_REVID_MASK HW_REVID(1, 1, 1, 1, 1, 1, 1)
506
507/* directly indexed by chip_t, above */
3c6bee1d 508static const struct {
1da177e4
LT
509 const char *name;
510 u32 version; /* from RTL8139C/RTL8139D docs */
511 u32 flags;
512} rtl_chip_info[] = {
513 { "RTL-8139",
514 HW_REVID(1, 0, 0, 0, 0, 0, 0),
515 HasHltClk,
516 },
517
518 { "RTL-8139 rev K",
519 HW_REVID(1, 1, 0, 0, 0, 0, 0),
520 HasHltClk,
521 },
522
523 { "RTL-8139A",
524 HW_REVID(1, 1, 1, 0, 0, 0, 0),
525 HasHltClk, /* XXX undocumented? */
526 },
527
528 { "RTL-8139A rev G",
529 HW_REVID(1, 1, 1, 0, 0, 1, 0),
530 HasHltClk, /* XXX undocumented? */
531 },
532
533 { "RTL-8139B",
534 HW_REVID(1, 1, 1, 1, 0, 0, 0),
535 HasLWake,
536 },
537
538 { "RTL-8130",
539 HW_REVID(1, 1, 1, 1, 1, 0, 0),
540 HasLWake,
541 },
542
543 { "RTL-8139C",
544 HW_REVID(1, 1, 1, 0, 1, 0, 0),
545 HasLWake,
546 },
547
548 { "RTL-8100",
549 HW_REVID(1, 1, 1, 1, 0, 1, 0),
550 HasLWake,
551 },
552
553 { "RTL-8100B/8139D",
554 HW_REVID(1, 1, 1, 0, 1, 0, 1),
7645baec
JL
555 HasHltClk /* XXX undocumented? */
556 | HasLWake,
1da177e4
LT
557 },
558
559 { "RTL-8101",
560 HW_REVID(1, 1, 1, 0, 1, 1, 1),
561 HasLWake,
562 },
563};
564
565struct rtl_extra_stats {
566 unsigned long early_rx;
567 unsigned long tx_buf_mapped;
568 unsigned long tx_timeouts;
569 unsigned long rx_lost_in_ring;
570};
571
9184a227
JW
572struct rtl8139_stats {
573 u64 packets;
574 u64 bytes;
575 struct u64_stats_sync syncp;
576};
577
1da177e4 578struct rtl8139_private {
28006c65
JG
579 void __iomem *mmio_addr;
580 int drv_flags;
581 struct pci_dev *pci_dev;
582 u32 msg_enable;
583 struct napi_struct napi;
584 struct net_device *dev;
28006c65
JG
585
586 unsigned char *rx_ring;
587 unsigned int cur_rx; /* RX buf index of next pkt */
9184a227 588 struct rtl8139_stats rx_stats;
28006c65
JG
589 dma_addr_t rx_ring_dma;
590
591 unsigned int tx_flag;
592 unsigned long cur_tx;
593 unsigned long dirty_tx;
9184a227 594 struct rtl8139_stats tx_stats;
28006c65
JG
595 unsigned char *tx_buf[NUM_TX_DESC]; /* Tx bounce buffers */
596 unsigned char *tx_bufs; /* Tx bounce buffer region. */
597 dma_addr_t tx_bufs_dma;
598
599 signed char phys[4]; /* MII device addresses. */
600
601 /* Twister tune state. */
602 char twistie, twist_row, twist_col;
603
604 unsigned int watchdog_fired : 1;
605 unsigned int default_port : 4; /* Last dev->if_port value. */
606 unsigned int have_thread : 1;
607
608 spinlock_t lock;
609 spinlock_t rx_lock;
610
611 chip_t chipset;
612 u32 rx_config;
613 struct rtl_extra_stats xstats;
614
615 struct delayed_work thread;
616
617 struct mii_if_info mii;
618 unsigned int regs_len;
619 unsigned long fifo_copy_timeout;
1da177e4
LT
620};
621
622MODULE_AUTHOR ("Jeff Garzik <jgarzik@pobox.com>");
623MODULE_DESCRIPTION ("RealTek RTL-8139 Fast Ethernet driver");
624MODULE_LICENSE("GPL");
625MODULE_VERSION(DRV_VERSION);
626
65712ec0 627module_param(use_io, bool, 0);
eb581348 628MODULE_PARM_DESC(use_io, "Force use of I/O access mode. 0=MMIO 1=PIO");
1da177e4
LT
629module_param(multicast_filter_limit, int, 0);
630module_param_array(media, int, NULL, 0);
631module_param_array(full_duplex, int, NULL, 0);
632module_param(debug, int, 0);
633MODULE_PARM_DESC (debug, "8139too bitmapped message enable number");
634MODULE_PARM_DESC (multicast_filter_limit, "8139too maximum number of filtered multicast addresses");
635MODULE_PARM_DESC (media, "8139too: Bits 4+9: force full duplex, bit 5: 100Mbps");
636MODULE_PARM_DESC (full_duplex, "8139too: Force full duplex for board(s) (1)");
637
22f714b6 638static int read_eeprom (void __iomem *ioaddr, int location, int addr_len);
1da177e4
LT
639static int rtl8139_open (struct net_device *dev);
640static int mdio_read (struct net_device *dev, int phy_id, int location);
641static void mdio_write (struct net_device *dev, int phy_id, int location,
642 int val);
a15e0384 643static void rtl8139_start_thread(struct rtl8139_private *tp);
1da177e4
LT
644static void rtl8139_tx_timeout (struct net_device *dev);
645static void rtl8139_init_ring (struct net_device *dev);
61357325
SH
646static netdev_tx_t rtl8139_start_xmit (struct sk_buff *skb,
647 struct net_device *dev);
1da177e4
LT
648#ifdef CONFIG_NET_POLL_CONTROLLER
649static void rtl8139_poll_controller(struct net_device *dev);
650#endif
bda6a15a 651static int rtl8139_set_mac_address(struct net_device *dev, void *p);
bea3348e 652static int rtl8139_poll(struct napi_struct *napi, int budget);
7d12e780 653static irqreturn_t rtl8139_interrupt (int irq, void *dev_instance);
1da177e4
LT
654static int rtl8139_close (struct net_device *dev);
655static int netdev_ioctl (struct net_device *dev, struct ifreq *rq, int cmd);
9184a227
JW
656static struct rtnl_link_stats64 *rtl8139_get_stats64(struct net_device *dev,
657 struct rtnl_link_stats64
658 *stats);
1da177e4
LT
659static void rtl8139_set_rx_mode (struct net_device *dev);
660static void __set_rx_mode (struct net_device *dev);
661static void rtl8139_hw_start (struct net_device *dev);
c4028958
DH
662static void rtl8139_thread (struct work_struct *work);
663static void rtl8139_tx_timeout_task(struct work_struct *work);
7282d491 664static const struct ethtool_ops rtl8139_ethtool_ops;
1da177e4 665
1da177e4
LT
666/* write MMIO register, with flush */
667/* Flush avoids rtl8139 bug w/ posted MMIO writes */
22f714b6
PE
668#define RTL_W8_F(reg, val8) do { iowrite8 ((val8), ioaddr + (reg)); ioread8 (ioaddr + (reg)); } while (0)
669#define RTL_W16_F(reg, val16) do { iowrite16 ((val16), ioaddr + (reg)); ioread16 (ioaddr + (reg)); } while (0)
670#define RTL_W32_F(reg, val32) do { iowrite32 ((val32), ioaddr + (reg)); ioread32 (ioaddr + (reg)); } while (0)
1da177e4 671
1da177e4 672/* write MMIO register */
22f714b6
PE
673#define RTL_W8(reg, val8) iowrite8 ((val8), ioaddr + (reg))
674#define RTL_W16(reg, val16) iowrite16 ((val16), ioaddr + (reg))
675#define RTL_W32(reg, val32) iowrite32 ((val32), ioaddr + (reg))
1da177e4 676
1da177e4 677/* read MMIO register */
22f714b6
PE
678#define RTL_R8(reg) ioread8 (ioaddr + (reg))
679#define RTL_R16(reg) ioread16 (ioaddr + (reg))
b8b61171 680#define RTL_R32(reg) ioread32 (ioaddr + (reg))
1da177e4
LT
681
682
683static const u16 rtl8139_intr_mask =
684 PCIErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver |
685 TxErr | TxOK | RxErr | RxOK;
686
687static const u16 rtl8139_norx_intr_mask =
688 PCIErr | PCSTimeout | RxUnderrun |
689 TxErr | TxOK | RxErr ;
690
691#if RX_BUF_IDX == 0
692static const unsigned int rtl8139_rx_config =
693 RxCfgRcv8K | RxNoWrap |
694 (RX_FIFO_THRESH << RxCfgFIFOShift) |
695 (RX_DMA_BURST << RxCfgDMAShift);
696#elif RX_BUF_IDX == 1
697static const unsigned int rtl8139_rx_config =
698 RxCfgRcv16K | RxNoWrap |
699 (RX_FIFO_THRESH << RxCfgFIFOShift) |
700 (RX_DMA_BURST << RxCfgDMAShift);
701#elif RX_BUF_IDX == 2
702static const unsigned int rtl8139_rx_config =
703 RxCfgRcv32K | RxNoWrap |
704 (RX_FIFO_THRESH << RxCfgFIFOShift) |
705 (RX_DMA_BURST << RxCfgDMAShift);
706#elif RX_BUF_IDX == 3
707static const unsigned int rtl8139_rx_config =
708 RxCfgRcv64K |
709 (RX_FIFO_THRESH << RxCfgFIFOShift) |
710 (RX_DMA_BURST << RxCfgDMAShift);
711#else
712#error "Invalid configuration for 8139_RXBUF_IDX"
713#endif
714
715static const unsigned int rtl8139_tx_config =
716 TxIFG96 | (TX_DMA_BURST << TxDMAShift) | (TX_RETRY << TxRetryShift);
717
718static void __rtl8139_cleanup_dev (struct net_device *dev)
719{
720 struct rtl8139_private *tp = netdev_priv(dev);
721 struct pci_dev *pdev;
722
723 assert (dev != NULL);
724 assert (tp->pci_dev != NULL);
725 pdev = tp->pci_dev;
726
1da177e4 727 if (tp->mmio_addr)
22f714b6 728 pci_iounmap (pdev, tp->mmio_addr);
1da177e4
LT
729
730 /* it's ok to call this even if we have no regions to free */
731 pci_release_regions (pdev);
732
733 free_netdev(dev);
1da177e4
LT
734}
735
736
22f714b6 737static void rtl8139_chip_reset (void __iomem *ioaddr)
1da177e4
LT
738{
739 int i;
740
741 /* Soft reset the chip. */
742 RTL_W8 (ChipCmd, CmdReset);
743
744 /* Check that the chip has finished the reset. */
745 for (i = 1000; i > 0; i--) {
746 barrier();
747 if ((RTL_R8 (ChipCmd) & CmdReset) == 0)
748 break;
749 udelay (10);
750 }
751}
752
753
b4e54a94 754static struct net_device *rtl8139_init_board(struct pci_dev *pdev)
1da177e4 755{
65712ec0 756 struct device *d = &pdev->dev;
22f714b6 757 void __iomem *ioaddr;
1da177e4
LT
758 struct net_device *dev;
759 struct rtl8139_private *tp;
760 u8 tmp8;
761 int rc, disable_dev_on_err = 0;
65712ec0
FR
762 unsigned int i, bar;
763 unsigned long io_len;
1da177e4 764 u32 version;
65712ec0
FR
765 static const struct {
766 unsigned long mask;
767 char *type;
768 } res[] = {
769 { IORESOURCE_IO, "PIO" },
770 { IORESOURCE_MEM, "MMIO" }
771 };
1da177e4
LT
772
773 assert (pdev != NULL);
774
1da177e4
LT
775 /* dev and priv zeroed in alloc_etherdev */
776 dev = alloc_etherdev (sizeof (*tp));
41de8d4c 777 if (dev == NULL)
85920d43 778 return ERR_PTR(-ENOMEM);
41de8d4c 779
1da177e4
LT
780 SET_NETDEV_DEV(dev, &pdev->dev);
781
782 tp = netdev_priv(dev);
783 tp->pci_dev = pdev;
784
785 /* enable device (incl. PCI PM wakeup and hotplug setup) */
786 rc = pci_enable_device (pdev);
787 if (rc)
788 goto err_out;
789
6402a577 790 disable_dev_on_err = 1;
2e8a538d 791 rc = pci_request_regions (pdev, DRV_NAME);
1da177e4
LT
792 if (rc)
793 goto err_out;
1da177e4 794
1da177e4
LT
795 pci_set_master (pdev);
796
827da44c
JS
797 u64_stats_init(&tp->rx_stats.syncp);
798 u64_stats_init(&tp->tx_stats.syncp);
799
65712ec0
FR
800retry:
801 /* PIO bar register comes first. */
802 bar = !use_io;
803
804 io_len = pci_resource_len(pdev, bar);
805
806 dev_dbg(d, "%s region size = 0x%02lX\n", res[bar].type, io_len);
807
808 if (!(pci_resource_flags(pdev, bar) & res[bar].mask)) {
809 dev_err(d, "region #%d not a %s resource, aborting\n", bar,
810 res[bar].type);
811 rc = -ENODEV;
812 goto err_out;
813 }
814 if (io_len < RTL_MIN_IO_SIZE) {
815 dev_err(d, "Invalid PCI %s region size(s), aborting\n",
816 res[bar].type);
817 rc = -ENODEV;
818 goto err_out;
819 }
820
821 ioaddr = pci_iomap(pdev, bar, 0);
822 if (!ioaddr) {
823 dev_err(d, "cannot map %s\n", res[bar].type);
824 if (!use_io) {
825 use_io = true;
1a4dc68b 826 goto retry;
eb581348 827 }
65712ec0
FR
828 rc = -ENODEV;
829 goto err_out;
1da177e4 830 }
65712ec0 831 tp->regs_len = io_len;
1da177e4 832 tp->mmio_addr = ioaddr;
1da177e4
LT
833
834 /* Bring old chips out of low-power mode. */
835 RTL_W8 (HltClk, 'R');
836
837 /* check for missing/broken hardware */
838 if (RTL_R32 (TxConfig) == 0xFFFFFFFF) {
9b91cf9d 839 dev_err(&pdev->dev, "Chip not responding, ignoring board\n");
1da177e4
LT
840 rc = -EIO;
841 goto err_out;
842 }
843
844 /* identify chip attached to board */
845 version = RTL_R32 (TxConfig) & HW_REVID_MASK;
846 for (i = 0; i < ARRAY_SIZE (rtl_chip_info); i++)
847 if (version == rtl_chip_info[i].version) {
848 tp->chipset = i;
849 goto match;
850 }
851
852 /* if unknown chip, assume array element #0, original RTL-8139 in this case */
3fd7fa4a 853 i = 0;
b93d5847 854 dev_dbg(&pdev->dev, "unknown chip version, assuming RTL-8139\n");
b8b61171 855 dev_dbg(&pdev->dev, "TxConfig = 0x%x\n", RTL_R32 (TxConfig));
1da177e4
LT
856 tp->chipset = 0;
857
858match:
b93d5847 859 pr_debug("chipset id (%d) == index %d, '%s'\n",
1da177e4
LT
860 version, i, rtl_chip_info[i].name);
861
862 if (tp->chipset >= CH_8139B) {
863 u8 new_tmp8 = tmp8 = RTL_R8 (Config1);
b93d5847 864 pr_debug("PCI PM wakeup\n");
1da177e4
LT
865 if ((rtl_chip_info[tp->chipset].flags & HasLWake) &&
866 (tmp8 & LWAKE))
867 new_tmp8 &= ~LWAKE;
868 new_tmp8 |= Cfg1_PM_Enable;
869 if (new_tmp8 != tmp8) {
870 RTL_W8 (Cfg9346, Cfg9346_Unlock);
871 RTL_W8 (Config1, tmp8);
872 RTL_W8 (Cfg9346, Cfg9346_Lock);
873 }
874 if (rtl_chip_info[tp->chipset].flags & HasLWake) {
875 tmp8 = RTL_R8 (Config4);
876 if (tmp8 & LWPTN) {
877 RTL_W8 (Cfg9346, Cfg9346_Unlock);
878 RTL_W8 (Config4, tmp8 & ~LWPTN);
879 RTL_W8 (Cfg9346, Cfg9346_Lock);
880 }
881 }
882 } else {
b93d5847 883 pr_debug("Old chip wakeup\n");
1da177e4
LT
884 tmp8 = RTL_R8 (Config1);
885 tmp8 &= ~(SLEEP | PWRDN);
886 RTL_W8 (Config1, tmp8);
887 }
888
889 rtl8139_chip_reset (ioaddr);
890
85920d43 891 return dev;
1da177e4
LT
892
893err_out:
894 __rtl8139_cleanup_dev (dev);
895 if (disable_dev_on_err)
896 pci_disable_device (pdev);
85920d43 897 return ERR_PTR(rc);
1da177e4
LT
898}
899
d95089dc
BG
900static int rtl8139_set_features(struct net_device *dev, netdev_features_t features)
901{
902 struct rtl8139_private *tp = netdev_priv(dev);
903 unsigned long flags;
904 netdev_features_t changed = features ^ dev->features;
905 void __iomem *ioaddr = tp->mmio_addr;
906
907 if (!(changed & (NETIF_F_RXALL)))
908 return 0;
909
910 spin_lock_irqsave(&tp->lock, flags);
911
912 if (changed & NETIF_F_RXALL) {
913 int rx_mode = tp->rx_config;
914 if (features & NETIF_F_RXALL)
915 rx_mode |= (AcceptErr | AcceptRunt);
916 else
917 rx_mode &= ~(AcceptErr | AcceptRunt);
918 tp->rx_config = rtl8139_rx_config | rx_mode;
919 RTL_W32_F(RxConfig, tp->rx_config);
920 }
921
922 spin_unlock_irqrestore(&tp->lock, flags);
923
924 return 0;
925}
926
48dfcde4
SH
927static const struct net_device_ops rtl8139_netdev_ops = {
928 .ndo_open = rtl8139_open,
929 .ndo_stop = rtl8139_close,
9184a227 930 .ndo_get_stats64 = rtl8139_get_stats64,
48dfcde4 931 .ndo_validate_addr = eth_validate_addr,
bda6a15a 932 .ndo_set_mac_address = rtl8139_set_mac_address,
00829823 933 .ndo_start_xmit = rtl8139_start_xmit,
afc4b13d 934 .ndo_set_rx_mode = rtl8139_set_rx_mode,
48dfcde4
SH
935 .ndo_do_ioctl = netdev_ioctl,
936 .ndo_tx_timeout = rtl8139_tx_timeout,
937#ifdef CONFIG_NET_POLL_CONTROLLER
938 .ndo_poll_controller = rtl8139_poll_controller,
939#endif
d95089dc 940 .ndo_set_features = rtl8139_set_features,
48dfcde4 941};
1da177e4 942
b4e54a94
BP
943static int rtl8139_init_one(struct pci_dev *pdev,
944 const struct pci_device_id *ent)
1da177e4
LT
945{
946 struct net_device *dev = NULL;
947 struct rtl8139_private *tp;
948 int i, addr_len, option;
22f714b6 949 void __iomem *ioaddr;
1da177e4 950 static int board_idx = -1;
1da177e4
LT
951
952 assert (pdev != NULL);
953 assert (ent != NULL);
954
955 board_idx++;
956
957 /* when we're built into the kernel, the driver version message
958 * is only printed if at least one 8139 board has been found
959 */
960#ifndef MODULE
961 {
962 static int printed_version;
963 if (!printed_version++)
b93d5847 964 pr_info(RTL8139_DRIVER_NAME "\n");
1da177e4
LT
965 }
966#endif
967
1da177e4 968 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
44c10138 969 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision >= 0x20) {
9b91cf9d 970 dev_info(&pdev->dev,
de4549ca 971 "This (id %04x:%04x rev %02x) is an enhanced 8139C+ chip, use 8139cp\n",
44c10138 972 pdev->vendor, pdev->device, pdev->revision);
de4549ca 973 return -ENODEV;
1da177e4
LT
974 }
975
152151da
DJ
976 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
977 pdev->device == PCI_DEVICE_ID_REALTEK_8139 &&
978 pdev->subsystem_vendor == PCI_VENDOR_ID_ATHEROS &&
979 pdev->subsystem_device == PCI_DEVICE_ID_REALTEK_8139) {
497159af 980 pr_info("OQO Model 2 detected. Forcing PIO\n");
152151da
DJ
981 use_io = 1;
982 }
983
85920d43
SH
984 dev = rtl8139_init_board (pdev);
985 if (IS_ERR(dev))
986 return PTR_ERR(dev);
1da177e4
LT
987
988 assert (dev != NULL);
989 tp = netdev_priv(dev);
bea3348e 990 tp->dev = dev;
1da177e4
LT
991
992 ioaddr = tp->mmio_addr;
993 assert (ioaddr != NULL);
994
995 addr_len = read_eeprom (ioaddr, 0, 8) == 0x8129 ? 8 : 6;
996 for (i = 0; i < 3; i++)
eca1ad82
AV
997 ((__le16 *) (dev->dev_addr))[i] =
998 cpu_to_le16(read_eeprom (ioaddr, i + 7, addr_len));
1da177e4
LT
999
1000 /* The Rtl8139-specific entries in the device structure. */
48dfcde4 1001 dev->netdev_ops = &rtl8139_netdev_ops;
1da177e4 1002 dev->ethtool_ops = &rtl8139_ethtool_ops;
1da177e4 1003 dev->watchdog_timeo = TX_TIMEOUT;
48dfcde4 1004 netif_napi_add(dev, &tp->napi, rtl8139_poll, 64);
1da177e4
LT
1005
1006 /* note: the hardware is not capable of sg/csum/highdma, however
1007 * through the use of skb_copy_and_csum_dev we enable these
1008 * features
1009 */
1010 dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
60b67703 1011 dev->vlan_features = dev->features;
1da177e4 1012
d95089dc 1013 dev->hw_features |= NETIF_F_RXALL;
eeb69aa4 1014 dev->hw_features |= NETIF_F_RXFCS;
d95089dc 1015
c7315a95
JW
1016 /* MTU range: 68 - 1770 */
1017 dev->min_mtu = ETH_MIN_MTU;
1018 dev->max_mtu = MAX_ETH_DATA_SIZE;
1019
1da177e4
LT
1020 /* tp zeroed and aligned in alloc_etherdev */
1021 tp = netdev_priv(dev);
1022
1023 /* note: tp->chipset set in rtl8139_init_board */
1024 tp->drv_flags = board_info[ent->driver_data].hw_flags;
1025 tp->mmio_addr = ioaddr;
1026 tp->msg_enable =
1027 (debug < 0 ? RTL8139_DEF_MSG_ENABLE : ((1 << debug) - 1));
1028 spin_lock_init (&tp->lock);
1029 spin_lock_init (&tp->rx_lock);
c4028958 1030 INIT_DELAYED_WORK(&tp->thread, rtl8139_thread);
1da177e4
LT
1031 tp->mii.dev = dev;
1032 tp->mii.mdio_read = mdio_read;
1033 tp->mii.mdio_write = mdio_write;
1034 tp->mii.phy_id_mask = 0x3f;
1035 tp->mii.reg_num_mask = 0x1f;
1036
1037 /* dev is fully set up and ready to use now */
497159af
JP
1038 pr_debug("about to register device named %s (%p)...\n",
1039 dev->name, dev);
1da177e4
LT
1040 i = register_netdev (dev);
1041 if (i) goto err_out;
1042
1043 pci_set_drvdata (pdev, dev);
1044
65712ec0 1045 netdev_info(dev, "%s at 0x%p, %pM, IRQ %d\n",
497159af 1046 board_info[ent->driver_data].name,
65712ec0 1047 ioaddr, dev->dev_addr, pdev->irq);
1da177e4 1048
497159af
JP
1049 netdev_dbg(dev, "Identified 8139 chip type '%s'\n",
1050 rtl_chip_info[tp->chipset].name);
1da177e4
LT
1051
1052 /* Find the connected MII xcvrs.
1053 Doing this in open() would allow detecting external xcvrs later, but
1054 takes too much time. */
1055#ifdef CONFIG_8139TOO_8129
1056 if (tp->drv_flags & HAS_MII_XCVR) {
1057 int phy, phy_idx = 0;
1058 for (phy = 0; phy < 32 && phy_idx < sizeof(tp->phys); phy++) {
1059 int mii_status = mdio_read(dev, phy, 1);
1060 if (mii_status != 0xffff && mii_status != 0x0000) {
1061 u16 advertising = mdio_read(dev, phy, 4);
1062 tp->phys[phy_idx++] = phy;
497159af
JP
1063 netdev_info(dev, "MII transceiver %d status 0x%04x advertising %04x\n",
1064 phy, mii_status, advertising);
1da177e4
LT
1065 }
1066 }
1067 if (phy_idx == 0) {
497159af 1068 netdev_info(dev, "No MII transceivers found! Assuming SYM transceiver\n");
1da177e4
LT
1069 tp->phys[0] = 32;
1070 }
1071 } else
1072#endif
1073 tp->phys[0] = 32;
1074 tp->mii.phy_id = tp->phys[0];
1075
1076 /* The lower four bits are the media type. */
1077 option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx];
1078 if (option > 0) {
1079 tp->mii.full_duplex = (option & 0x210) ? 1 : 0;
1080 tp->default_port = option & 0xFF;
1081 if (tp->default_port)
1082 tp->mii.force_media = 1;
1083 }
1084 if (board_idx < MAX_UNITS && full_duplex[board_idx] > 0)
1085 tp->mii.full_duplex = full_duplex[board_idx];
1086 if (tp->mii.full_duplex) {
497159af 1087 netdev_info(dev, "Media type forced to Full Duplex\n");
1da177e4
LT
1088 /* Changing the MII-advertised media because might prevent
1089 re-connection. */
1090 tp->mii.force_media = 1;
1091 }
1092 if (tp->default_port) {
497159af
JP
1093 netdev_info(dev, " Forcing %dMbps %s-duplex operation\n",
1094 (option & 0x20 ? 100 : 10),
1095 (option & 0x10 ? "full" : "half"));
1da177e4
LT
1096 mdio_write(dev, tp->phys[0], 0,
1097 ((option & 0x20) ? 0x2000 : 0) | /* 100Mbps? */
1098 ((option & 0x10) ? 0x0100 : 0)); /* Full duplex? */
1099 }
1100
1101 /* Put the chip into low-power mode. */
1102 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
1103 RTL_W8 (HltClk, 'H'); /* 'R' would leave the clock running. */
1104
1105 return 0;
1106
1107err_out:
ea3c9e13 1108 netif_napi_del(&tp->napi);
1da177e4
LT
1109 __rtl8139_cleanup_dev (dev);
1110 pci_disable_device (pdev);
1111 return i;
1112}
1113
1114
b4e54a94 1115static void rtl8139_remove_one(struct pci_dev *pdev)
1da177e4
LT
1116{
1117 struct net_device *dev = pci_get_drvdata (pdev);
23f333a2 1118 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4
LT
1119
1120 assert (dev != NULL);
1121
23f333a2 1122 cancel_delayed_work_sync(&tp->thread);
ea3c9e13 1123 netif_napi_del(&tp->napi);
83cbb4d2 1124
1da177e4
LT
1125 unregister_netdev (dev);
1126
1127 __rtl8139_cleanup_dev (dev);
1128 pci_disable_device (pdev);
1129}
1130
1131
1132/* Serial EEPROM section. */
1133
1134/* EEPROM_Ctrl bits. */
1135#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1136#define EE_CS 0x08 /* EEPROM chip select. */
1137#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1138#define EE_WRITE_0 0x00
1139#define EE_WRITE_1 0x02
1140#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1141#define EE_ENB (0x80 | EE_CS)
1142
1143/* Delay between EEPROM clock transitions.
1144 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1145 */
1146
7d03f5a4 1147#define eeprom_delay() (void)RTL_R8(Cfg9346)
1da177e4
LT
1148
1149/* The EEPROM commands include the alway-set leading bit. */
1150#define EE_WRITE_CMD (5)
1151#define EE_READ_CMD (6)
1152#define EE_ERASE_CMD (7)
1153
b4e54a94 1154static int read_eeprom(void __iomem *ioaddr, int location, int addr_len)
1da177e4
LT
1155{
1156 int i;
1157 unsigned retval = 0;
1da177e4
LT
1158 int read_cmd = location | (EE_READ_CMD << addr_len);
1159
22f714b6
PE
1160 RTL_W8 (Cfg9346, EE_ENB & ~EE_CS);
1161 RTL_W8 (Cfg9346, EE_ENB);
1da177e4
LT
1162 eeprom_delay ();
1163
1164 /* Shift the read command bits out. */
1165 for (i = 4 + addr_len; i >= 0; i--) {
1166 int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
22f714b6 1167 RTL_W8 (Cfg9346, EE_ENB | dataval);
1da177e4 1168 eeprom_delay ();
22f714b6 1169 RTL_W8 (Cfg9346, EE_ENB | dataval | EE_SHIFT_CLK);
1da177e4
LT
1170 eeprom_delay ();
1171 }
22f714b6 1172 RTL_W8 (Cfg9346, EE_ENB);
1da177e4
LT
1173 eeprom_delay ();
1174
1175 for (i = 16; i > 0; i--) {
22f714b6 1176 RTL_W8 (Cfg9346, EE_ENB | EE_SHIFT_CLK);
1da177e4
LT
1177 eeprom_delay ();
1178 retval =
22f714b6 1179 (retval << 1) | ((RTL_R8 (Cfg9346) & EE_DATA_READ) ? 1 :
1da177e4 1180 0);
22f714b6 1181 RTL_W8 (Cfg9346, EE_ENB);
1da177e4
LT
1182 eeprom_delay ();
1183 }
1184
1185 /* Terminate the EEPROM access. */
0bc777bc 1186 RTL_W8(Cfg9346, 0);
1da177e4
LT
1187 eeprom_delay ();
1188
1189 return retval;
1190}
1191
1192/* MII serial management: mostly bogus for now. */
1193/* Read and write the MII management registers using software-generated
1194 serial MDIO protocol.
1195 The maximum data clock rate is 2.5 Mhz. The minimum timing is usually
1196 met by back-to-back PCI I/O cycles, but we insert a delay to avoid
1197 "overclocking" issues. */
1198#define MDIO_DIR 0x80
1199#define MDIO_DATA_OUT 0x04
1200#define MDIO_DATA_IN 0x02
1201#define MDIO_CLK 0x01
1202#define MDIO_WRITE0 (MDIO_DIR)
1203#define MDIO_WRITE1 (MDIO_DIR | MDIO_DATA_OUT)
1204
22f714b6 1205#define mdio_delay() RTL_R8(Config4)
1da177e4
LT
1206
1207
f71e1309 1208static const char mii_2_8139_map[8] = {
1da177e4
LT
1209 BasicModeCtrl,
1210 BasicModeStatus,
1211 0,
1212 0,
1213 NWayAdvert,
1214 NWayLPAR,
1215 NWayExpansion,
1216 0
1217};
1218
1219
1220#ifdef CONFIG_8139TOO_8129
1221/* Syncronize the MII management interface by shifting 32 one bits out. */
22f714b6 1222static void mdio_sync (void __iomem *ioaddr)
1da177e4
LT
1223{
1224 int i;
1225
1226 for (i = 32; i >= 0; i--) {
22f714b6
PE
1227 RTL_W8 (Config4, MDIO_WRITE1);
1228 mdio_delay ();
1229 RTL_W8 (Config4, MDIO_WRITE1 | MDIO_CLK);
1230 mdio_delay ();
1da177e4
LT
1231 }
1232}
1233#endif
1234
1235static int mdio_read (struct net_device *dev, int phy_id, int location)
1236{
1237 struct rtl8139_private *tp = netdev_priv(dev);
1238 int retval = 0;
1239#ifdef CONFIG_8139TOO_8129
22f714b6 1240 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1241 int mii_cmd = (0xf6 << 10) | (phy_id << 5) | location;
1242 int i;
1243#endif
1244
1245 if (phy_id > 31) { /* Really a 8139. Use internal registers. */
22f714b6 1246 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 1247 return location < 8 && mii_2_8139_map[location] ?
22f714b6 1248 RTL_R16 (mii_2_8139_map[location]) : 0;
1da177e4
LT
1249 }
1250
1251#ifdef CONFIG_8139TOO_8129
22f714b6 1252 mdio_sync (ioaddr);
1da177e4
LT
1253 /* Shift the read command bits out. */
1254 for (i = 15; i >= 0; i--) {
1255 int dataval = (mii_cmd & (1 << i)) ? MDIO_DATA_OUT : 0;
1256
22f714b6
PE
1257 RTL_W8 (Config4, MDIO_DIR | dataval);
1258 mdio_delay ();
1259 RTL_W8 (Config4, MDIO_DIR | dataval | MDIO_CLK);
1260 mdio_delay ();
1da177e4
LT
1261 }
1262
1263 /* Read the two transition, 16 data, and wire-idle bits. */
1264 for (i = 19; i > 0; i--) {
22f714b6
PE
1265 RTL_W8 (Config4, 0);
1266 mdio_delay ();
1267 retval = (retval << 1) | ((RTL_R8 (Config4) & MDIO_DATA_IN) ? 1 : 0);
1268 RTL_W8 (Config4, MDIO_CLK);
1269 mdio_delay ();
1da177e4
LT
1270 }
1271#endif
1272
1273 return (retval >> 1) & 0xffff;
1274}
1275
1276
1277static void mdio_write (struct net_device *dev, int phy_id, int location,
1278 int value)
1279{
1280 struct rtl8139_private *tp = netdev_priv(dev);
1281#ifdef CONFIG_8139TOO_8129
22f714b6 1282 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1283 int mii_cmd = (0x5002 << 16) | (phy_id << 23) | (location << 18) | value;
1284 int i;
1285#endif
1286
1287 if (phy_id > 31) { /* Really a 8139. Use internal registers. */
22f714b6 1288 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1289 if (location == 0) {
1290 RTL_W8 (Cfg9346, Cfg9346_Unlock);
1291 RTL_W16 (BasicModeCtrl, value);
1292 RTL_W8 (Cfg9346, Cfg9346_Lock);
1293 } else if (location < 8 && mii_2_8139_map[location])
1294 RTL_W16 (mii_2_8139_map[location], value);
1295 return;
1296 }
1297
1298#ifdef CONFIG_8139TOO_8129
22f714b6 1299 mdio_sync (ioaddr);
1da177e4
LT
1300
1301 /* Shift the command bits out. */
1302 for (i = 31; i >= 0; i--) {
1303 int dataval =
1304 (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0;
22f714b6
PE
1305 RTL_W8 (Config4, dataval);
1306 mdio_delay ();
1307 RTL_W8 (Config4, dataval | MDIO_CLK);
1308 mdio_delay ();
1da177e4
LT
1309 }
1310 /* Clear out extra bits. */
1311 for (i = 2; i > 0; i--) {
22f714b6
PE
1312 RTL_W8 (Config4, 0);
1313 mdio_delay ();
1314 RTL_W8 (Config4, MDIO_CLK);
1315 mdio_delay ();
1da177e4
LT
1316 }
1317#endif
1318}
1319
1320
1321static int rtl8139_open (struct net_device *dev)
1322{
1323 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 1324 void __iomem *ioaddr = tp->mmio_addr;
65712ec0
FR
1325 const int irq = tp->pci_dev->irq;
1326 int retval;
1da177e4 1327
65712ec0 1328 retval = request_irq(irq, rtl8139_interrupt, IRQF_SHARED, dev->name, dev);
1da177e4
LT
1329 if (retval)
1330 return retval;
1331
6cc92cdd
JG
1332 tp->tx_bufs = dma_alloc_coherent(&tp->pci_dev->dev, TX_BUF_TOT_LEN,
1333 &tp->tx_bufs_dma, GFP_KERNEL);
1334 tp->rx_ring = dma_alloc_coherent(&tp->pci_dev->dev, RX_BUF_TOT_LEN,
1335 &tp->rx_ring_dma, GFP_KERNEL);
1da177e4 1336 if (tp->tx_bufs == NULL || tp->rx_ring == NULL) {
65712ec0 1337 free_irq(irq, dev);
1da177e4
LT
1338
1339 if (tp->tx_bufs)
6cc92cdd 1340 dma_free_coherent(&tp->pci_dev->dev, TX_BUF_TOT_LEN,
1da177e4
LT
1341 tp->tx_bufs, tp->tx_bufs_dma);
1342 if (tp->rx_ring)
6cc92cdd 1343 dma_free_coherent(&tp->pci_dev->dev, RX_BUF_TOT_LEN,
1da177e4
LT
1344 tp->rx_ring, tp->rx_ring_dma);
1345
1346 return -ENOMEM;
1347
1348 }
1349
bea3348e
SH
1350 napi_enable(&tp->napi);
1351
1da177e4
LT
1352 tp->mii.full_duplex = tp->mii.force_media;
1353 tp->tx_flag = (TX_FIFO_THRESH << 11) & 0x003f0000;
1354
1355 rtl8139_init_ring (dev);
1356 rtl8139_hw_start (dev);
1357 netif_start_queue (dev);
1358
497159af
JP
1359 netif_dbg(tp, ifup, dev,
1360 "%s() ioaddr %#llx IRQ %d GP Pins %02x %s-duplex\n",
1361 __func__,
1362 (unsigned long long)pci_resource_start (tp->pci_dev, 1),
65712ec0 1363 irq, RTL_R8 (MediaStatus),
497159af 1364 tp->mii.full_duplex ? "full" : "half");
1da177e4 1365
a15e0384 1366 rtl8139_start_thread(tp);
1da177e4
LT
1367
1368 return 0;
1369}
1370
1371
1372static void rtl_check_media (struct net_device *dev, unsigned int init_media)
1373{
1374 struct rtl8139_private *tp = netdev_priv(dev);
1375
1376 if (tp->phys[0] >= 0) {
1377 mii_check_media(&tp->mii, netif_msg_link(tp), init_media);
1378 }
1379}
1380
1381/* Start the hardware at open or resume. */
1382static void rtl8139_hw_start (struct net_device *dev)
1383{
1384 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 1385 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1386 u32 i;
1387 u8 tmp;
1388
1389 /* Bring old chips out of low-power mode. */
1390 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
1391 RTL_W8 (HltClk, 'R');
1392
1393 rtl8139_chip_reset (ioaddr);
1394
1395 /* unlock Config[01234] and BMCR register writes */
1396 RTL_W8_F (Cfg9346, Cfg9346_Unlock);
1397 /* Restore our idea of the MAC address. */
eca1ad82
AV
1398 RTL_W32_F (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1399 RTL_W32_F (MAC0 + 4, le16_to_cpu (*(__le16 *) (dev->dev_addr + 4)));
1da177e4 1400
3f9738f7
J
1401 tp->cur_rx = 0;
1402
1403 /* init Rx ring buffer DMA address */
1404 RTL_W32_F (RxBuf, tp->rx_ring_dma);
1405
1da177e4
LT
1406 /* Must enable Tx/Rx before setting transfer thresholds! */
1407 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1408
1409 tp->rx_config = rtl8139_rx_config | AcceptBroadcast | AcceptMyPhys;
1410 RTL_W32 (RxConfig, tp->rx_config);
1411 RTL_W32 (TxConfig, rtl8139_tx_config);
1412
1da177e4
LT
1413 rtl_check_media (dev, 1);
1414
1415 if (tp->chipset >= CH_8139B) {
1416 /* Disable magic packet scanning, which is enabled
1417 * when PM is enabled in Config1. It can be reenabled
1418 * via ETHTOOL_SWOL if desired. */
1419 RTL_W8 (Config3, RTL_R8 (Config3) & ~Cfg3_Magic);
1420 }
1421
497159af 1422 netdev_dbg(dev, "init buffer addresses\n");
1da177e4
LT
1423
1424 /* Lock Config[01234] and BMCR register writes */
1425 RTL_W8 (Cfg9346, Cfg9346_Lock);
1426
1da177e4
LT
1427 /* init Tx buffer DMA addresses */
1428 for (i = 0; i < NUM_TX_DESC; i++)
1429 RTL_W32_F (TxAddr0 + (i * 4), tp->tx_bufs_dma + (tp->tx_buf[i] - tp->tx_bufs));
1430
1431 RTL_W32 (RxMissed, 0);
1432
1433 rtl8139_set_rx_mode (dev);
1434
1435 /* no early-rx interrupts */
1436 RTL_W16 (MultiIntr, RTL_R16 (MultiIntr) & MultiIntrClear);
1437
1438 /* make sure RxTx has started */
1439 tmp = RTL_R8 (ChipCmd);
1440 if ((!(tmp & CmdRxEnb)) || (!(tmp & CmdTxEnb)))
1441 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1442
1443 /* Enable all known interrupts by setting the interrupt mask. */
1444 RTL_W16 (IntrMask, rtl8139_intr_mask);
1445}
1446
1447
1448/* Initialize the Rx and Tx rings, along with various 'dev' bits. */
1449static void rtl8139_init_ring (struct net_device *dev)
1450{
1451 struct rtl8139_private *tp = netdev_priv(dev);
1452 int i;
1453
1454 tp->cur_rx = 0;
1455 tp->cur_tx = 0;
1456 tp->dirty_tx = 0;
1457
1458 for (i = 0; i < NUM_TX_DESC; i++)
1459 tp->tx_buf[i] = &tp->tx_bufs[i * TX_BUF_SIZE];
1460}
1461
1462
1463/* This must be global for CONFIG_8139TOO_TUNE_TWISTER case */
1464static int next_tick = 3 * HZ;
1465
1466#ifndef CONFIG_8139TOO_TUNE_TWISTER
1467static inline void rtl8139_tune_twister (struct net_device *dev,
1468 struct rtl8139_private *tp) {}
1469#else
1470enum TwisterParamVals {
1471 PARA78_default = 0x78fa8388,
1472 PARA7c_default = 0xcb38de43, /* param[0][3] */
1473 PARA7c_xxx = 0xcb38de43,
1474};
1475
1476static const unsigned long param[4][4] = {
1477 {0xcb39de43, 0xcb39ce43, 0xfb38de03, 0xcb38de43},
1478 {0xcb39de43, 0xcb39ce43, 0xcb39ce83, 0xcb39ce83},
1479 {0xcb39de43, 0xcb39ce43, 0xcb39ce83, 0xcb39ce83},
1480 {0xbb39de43, 0xbb39ce43, 0xbb39ce83, 0xbb39ce83}
1481};
1482
1483static void rtl8139_tune_twister (struct net_device *dev,
1484 struct rtl8139_private *tp)
1485{
1486 int linkcase;
22f714b6 1487 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1488
1489 /* This is a complicated state machine to configure the "twister" for
1490 impedance/echos based on the cable length.
1491 All of this is magic and undocumented.
1492 */
1493 switch (tp->twistie) {
1494 case 1:
1495 if (RTL_R16 (CSCR) & CSCR_LinkOKBit) {
1496 /* We have link beat, let us tune the twister. */
1497 RTL_W16 (CSCR, CSCR_LinkDownOffCmd);
1498 tp->twistie = 2; /* Change to state 2. */
1499 next_tick = HZ / 10;
1500 } else {
1501 /* Just put in some reasonable defaults for when beat returns. */
1502 RTL_W16 (CSCR, CSCR_LinkDownCmd);
1503 RTL_W32 (FIFOTMS, 0x20); /* Turn on cable test mode. */
1504 RTL_W32 (PARA78, PARA78_default);
1505 RTL_W32 (PARA7c, PARA7c_default);
1506 tp->twistie = 0; /* Bail from future actions. */
1507 }
1508 break;
1509 case 2:
1510 /* Read how long it took to hear the echo. */
1511 linkcase = RTL_R16 (CSCR) & CSCR_LinkStatusBits;
1512 if (linkcase == 0x7000)
1513 tp->twist_row = 3;
1514 else if (linkcase == 0x3000)
1515 tp->twist_row = 2;
1516 else if (linkcase == 0x1000)
1517 tp->twist_row = 1;
1518 else
1519 tp->twist_row = 0;
1520 tp->twist_col = 0;
1521 tp->twistie = 3; /* Change to state 2. */
1522 next_tick = HZ / 10;
1523 break;
1524 case 3:
1525 /* Put out four tuning parameters, one per 100msec. */
1526 if (tp->twist_col == 0)
1527 RTL_W16 (FIFOTMS, 0);
1528 RTL_W32 (PARA7c, param[(int) tp->twist_row]
1529 [(int) tp->twist_col]);
1530 next_tick = HZ / 10;
1531 if (++tp->twist_col >= 4) {
1532 /* For short cables we are done.
1533 For long cables (row == 3) check for mistune. */
1534 tp->twistie =
1535 (tp->twist_row == 3) ? 4 : 0;
1536 }
1537 break;
1538 case 4:
1539 /* Special case for long cables: check for mistune. */
1540 if ((RTL_R16 (CSCR) &
1541 CSCR_LinkStatusBits) == 0x7000) {
1542 tp->twistie = 0;
1543 break;
1544 } else {
1545 RTL_W32 (PARA7c, 0xfb38de03);
1546 tp->twistie = 5;
1547 next_tick = HZ / 10;
1548 }
1549 break;
1550 case 5:
1551 /* Retune for shorter cable (column 2). */
1552 RTL_W32 (FIFOTMS, 0x20);
1553 RTL_W32 (PARA78, PARA78_default);
1554 RTL_W32 (PARA7c, PARA7c_default);
1555 RTL_W32 (FIFOTMS, 0x00);
1556 tp->twist_row = 2;
1557 tp->twist_col = 0;
1558 tp->twistie = 3;
1559 next_tick = HZ / 10;
1560 break;
1561
1562 default:
1563 /* do nothing */
1564 break;
1565 }
1566}
1567#endif /* CONFIG_8139TOO_TUNE_TWISTER */
1568
1569static inline void rtl8139_thread_iter (struct net_device *dev,
1570 struct rtl8139_private *tp,
22f714b6 1571 void __iomem *ioaddr)
1da177e4
LT
1572{
1573 int mii_lpa;
1574
1575 mii_lpa = mdio_read (dev, tp->phys[0], MII_LPA);
1576
1577 if (!tp->mii.force_media && mii_lpa != 0xffff) {
8e95a202
JP
1578 int duplex = ((mii_lpa & LPA_100FULL) ||
1579 (mii_lpa & 0x01C0) == 0x0040);
1da177e4
LT
1580 if (tp->mii.full_duplex != duplex) {
1581 tp->mii.full_duplex = duplex;
1582
1583 if (mii_lpa) {
497159af
JP
1584 netdev_info(dev, "Setting %s-duplex based on MII #%d link partner ability of %04x\n",
1585 tp->mii.full_duplex ? "full" : "half",
1586 tp->phys[0], mii_lpa);
1da177e4 1587 } else {
497159af 1588 netdev_info(dev, "media is unconnected, link down, or incompatible connection\n");
1da177e4
LT
1589 }
1590#if 0
1591 RTL_W8 (Cfg9346, Cfg9346_Unlock);
1592 RTL_W8 (Config1, tp->mii.full_duplex ? 0x60 : 0x20);
1593 RTL_W8 (Cfg9346, Cfg9346_Lock);
1594#endif
1595 }
1596 }
1597
1598 next_tick = HZ * 60;
1599
1600 rtl8139_tune_twister (dev, tp);
1601
497159af
JP
1602 netdev_dbg(dev, "Media selection tick, Link partner %04x\n",
1603 RTL_R16(NWayLPAR));
1604 netdev_dbg(dev, "Other registers are IntMask %04x IntStatus %04x\n",
1605 RTL_R16(IntrMask), RTL_R16(IntrStatus));
1606 netdev_dbg(dev, "Chip config %02x %02x\n",
1607 RTL_R8(Config0), RTL_R8(Config1));
1da177e4
LT
1608}
1609
c4028958 1610static void rtl8139_thread (struct work_struct *work)
1da177e4 1611{
c4028958
DH
1612 struct rtl8139_private *tp =
1613 container_of(work, struct rtl8139_private, thread.work);
1614 struct net_device *dev = tp->mii.dev;
371e8bc2 1615 unsigned long thr_delay = next_tick;
1da177e4 1616
83cbb4d2
FR
1617 rtnl_lock();
1618
1619 if (!netif_running(dev))
1620 goto out_unlock;
1621
371e8bc2
FR
1622 if (tp->watchdog_fired) {
1623 tp->watchdog_fired = 0;
c4028958 1624 rtl8139_tx_timeout_task(work);
83cbb4d2
FR
1625 } else
1626 rtl8139_thread_iter(dev, tp, tp->mmio_addr);
1da177e4 1627
83cbb4d2
FR
1628 if (tp->have_thread)
1629 schedule_delayed_work(&tp->thread, thr_delay);
1630out_unlock:
1631 rtnl_unlock ();
1da177e4
LT
1632}
1633
a15e0384 1634static void rtl8139_start_thread(struct rtl8139_private *tp)
1da177e4 1635{
1da177e4 1636 tp->twistie = 0;
1da177e4
LT
1637 if (tp->chipset == CH_8139_K)
1638 tp->twistie = 1;
1639 else if (tp->drv_flags & HAS_LNK_CHNG)
1640 return;
1641
38b492a2 1642 tp->have_thread = 1;
83cbb4d2 1643 tp->watchdog_fired = 0;
a15e0384
JG
1644
1645 schedule_delayed_work(&tp->thread, next_tick);
1646}
1647
1da177e4
LT
1648static inline void rtl8139_tx_clear (struct rtl8139_private *tp)
1649{
1650 tp->cur_tx = 0;
1651 tp->dirty_tx = 0;
1652
1653 /* XXX account for unsent Tx packets in tp->stats.tx_dropped */
1654}
1655
c4028958 1656static void rtl8139_tx_timeout_task (struct work_struct *work)
1da177e4 1657{
c4028958
DH
1658 struct rtl8139_private *tp =
1659 container_of(work, struct rtl8139_private, thread.work);
1660 struct net_device *dev = tp->mii.dev;
22f714b6 1661 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1662 int i;
1663 u8 tmp8;
1da177e4 1664
0a2f0d2d
CHL
1665 napi_disable(&tp->napi);
1666 netif_stop_queue(dev);
1667 synchronize_sched();
1668
497159af
JP
1669 netdev_dbg(dev, "Transmit timeout, status %02x %04x %04x media %02x\n",
1670 RTL_R8(ChipCmd), RTL_R16(IntrStatus),
1671 RTL_R16(IntrMask), RTL_R8(MediaStatus));
1da177e4 1672 /* Emit info to figure out what went wrong. */
497159af
JP
1673 netdev_dbg(dev, "Tx queue start entry %ld dirty entry %ld\n",
1674 tp->cur_tx, tp->dirty_tx);
1da177e4 1675 for (i = 0; i < NUM_TX_DESC; i++)
b8b61171 1676 netdev_dbg(dev, "Tx descriptor %d is %08x%s\n",
497159af
JP
1677 i, RTL_R32(TxStatus0 + (i * 4)),
1678 i == tp->dirty_tx % NUM_TX_DESC ?
1679 " (queue head)" : "");
1da177e4
LT
1680
1681 tp->xstats.tx_timeouts++;
1682
1683 /* disable Tx ASAP, if not already */
1684 tmp8 = RTL_R8 (ChipCmd);
1685 if (tmp8 & CmdTxEnb)
1686 RTL_W8 (ChipCmd, CmdRxEnb);
1687
371e8bc2 1688 spin_lock_bh(&tp->rx_lock);
1da177e4
LT
1689 /* Disable interrupts by clearing the interrupt mask. */
1690 RTL_W16 (IntrMask, 0x0000);
1691
1692 /* Stop a shared interrupt from scavenging while we are. */
371e8bc2 1693 spin_lock_irq(&tp->lock);
1da177e4 1694 rtl8139_tx_clear (tp);
371e8bc2 1695 spin_unlock_irq(&tp->lock);
1da177e4
LT
1696
1697 /* ...and finally, reset everything */
0a2f0d2d
CHL
1698 napi_enable(&tp->napi);
1699 rtl8139_hw_start(dev);
1700 netif_wake_queue(dev);
1701
371e8bc2 1702 spin_unlock_bh(&tp->rx_lock);
1da177e4
LT
1703}
1704
371e8bc2
FR
1705static void rtl8139_tx_timeout (struct net_device *dev)
1706{
1707 struct rtl8139_private *tp = netdev_priv(dev);
1708
83cbb4d2 1709 tp->watchdog_fired = 1;
371e8bc2 1710 if (!tp->have_thread) {
83cbb4d2 1711 INIT_DELAYED_WORK(&tp->thread, rtl8139_thread);
371e8bc2 1712 schedule_delayed_work(&tp->thread, next_tick);
83cbb4d2 1713 }
371e8bc2 1714}
1da177e4 1715
61357325
SH
1716static netdev_tx_t rtl8139_start_xmit (struct sk_buff *skb,
1717 struct net_device *dev)
1da177e4
LT
1718{
1719 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 1720 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1721 unsigned int entry;
1722 unsigned int len = skb->len;
bce305f4 1723 unsigned long flags;
1da177e4
LT
1724
1725 /* Calculate the next Tx descriptor entry. */
1726 entry = tp->cur_tx % NUM_TX_DESC;
1727
1728 /* Note: the chip doesn't have auto-pad! */
1729 if (likely(len < TX_BUF_SIZE)) {
1730 if (len < ETH_ZLEN)
1731 memset(tp->tx_buf[entry], 0, ETH_ZLEN);
1732 skb_copy_and_csum_dev(skb, tp->tx_buf[entry]);
a2ccd2e4 1733 dev_kfree_skb_any(skb);
1da177e4 1734 } else {
a2ccd2e4 1735 dev_kfree_skb_any(skb);
e1eac92e 1736 dev->stats.tx_dropped++;
6ed10654 1737 return NETDEV_TX_OK;
1da177e4
LT
1738 }
1739
bce305f4 1740 spin_lock_irqsave(&tp->lock, flags);
176eaa58
AO
1741 /*
1742 * Writing to TxStatus triggers a DMA transfer of the data
1743 * copied to tp->tx_buf[entry] above. Use a memory barrier
1744 * to make sure that the device sees the updated data.
1745 */
1746 wmb();
1da177e4
LT
1747 RTL_W32_F (TxStatus0 + (entry * sizeof (u32)),
1748 tp->tx_flag | max(len, (unsigned int)ETH_ZLEN));
1749
1da177e4 1750 tp->cur_tx++;
1da177e4
LT
1751
1752 if ((tp->cur_tx - NUM_TX_DESC) == tp->dirty_tx)
1753 netif_stop_queue (dev);
bce305f4 1754 spin_unlock_irqrestore(&tp->lock, flags);
1da177e4 1755
497159af
JP
1756 netif_dbg(tp, tx_queued, dev, "Queued Tx packet size %u to slot %d\n",
1757 len, entry);
1da177e4 1758
6ed10654 1759 return NETDEV_TX_OK;
1da177e4
LT
1760}
1761
1762
1763static void rtl8139_tx_interrupt (struct net_device *dev,
1764 struct rtl8139_private *tp,
22f714b6 1765 void __iomem *ioaddr)
1da177e4
LT
1766{
1767 unsigned long dirty_tx, tx_left;
1768
1769 assert (dev != NULL);
1770 assert (ioaddr != NULL);
1771
1772 dirty_tx = tp->dirty_tx;
1773 tx_left = tp->cur_tx - dirty_tx;
1774 while (tx_left > 0) {
1775 int entry = dirty_tx % NUM_TX_DESC;
1776 int txstatus;
1777
1778 txstatus = RTL_R32 (TxStatus0 + (entry * sizeof (u32)));
1779
1780 if (!(txstatus & (TxStatOK | TxUnderrun | TxAborted)))
1781 break; /* It still hasn't been Txed */
1782
1783 /* Note: TxCarrierLost is always asserted at 100mbps. */
1784 if (txstatus & (TxOutOfWindow | TxAborted)) {
1785 /* There was an major error, log it. */
497159af
JP
1786 netif_dbg(tp, tx_err, dev, "Transmit error, Tx status %08x\n",
1787 txstatus);
e1eac92e 1788 dev->stats.tx_errors++;
1da177e4 1789 if (txstatus & TxAborted) {
e1eac92e 1790 dev->stats.tx_aborted_errors++;
1da177e4
LT
1791 RTL_W32 (TxConfig, TxClearAbt);
1792 RTL_W16 (IntrStatus, TxErr);
1793 wmb();
1794 }
1795 if (txstatus & TxCarrierLost)
e1eac92e 1796 dev->stats.tx_carrier_errors++;
1da177e4 1797 if (txstatus & TxOutOfWindow)
e1eac92e 1798 dev->stats.tx_window_errors++;
1da177e4
LT
1799 } else {
1800 if (txstatus & TxUnderrun) {
1801 /* Add 64 to the Tx FIFO threshold. */
1802 if (tp->tx_flag < 0x00300000)
1803 tp->tx_flag += 0x00020000;
e1eac92e 1804 dev->stats.tx_fifo_errors++;
1da177e4 1805 }
e1eac92e 1806 dev->stats.collisions += (txstatus >> 24) & 15;
9184a227
JW
1807 u64_stats_update_begin(&tp->tx_stats.syncp);
1808 tp->tx_stats.packets++;
1809 tp->tx_stats.bytes += txstatus & 0x7ff;
1810 u64_stats_update_end(&tp->tx_stats.syncp);
1da177e4
LT
1811 }
1812
1813 dirty_tx++;
1814 tx_left--;
1815 }
1816
1817#ifndef RTL8139_NDEBUG
1818 if (tp->cur_tx - dirty_tx > NUM_TX_DESC) {
497159af
JP
1819 netdev_err(dev, "Out-of-sync dirty pointer, %ld vs. %ld\n",
1820 dirty_tx, tp->cur_tx);
1da177e4
LT
1821 dirty_tx += NUM_TX_DESC;
1822 }
1823#endif /* RTL8139_NDEBUG */
1824
1825 /* only wake the queue if we did work, and the queue is stopped */
1826 if (tp->dirty_tx != dirty_tx) {
1827 tp->dirty_tx = dirty_tx;
1828 mb();
1829 netif_wake_queue (dev);
1830 }
1831}
1832
1833
1834/* TODO: clean this up! Rx reset need not be this intensive */
1835static void rtl8139_rx_err (u32 rx_status, struct net_device *dev,
22f714b6 1836 struct rtl8139_private *tp, void __iomem *ioaddr)
1da177e4
LT
1837{
1838 u8 tmp8;
1839#ifdef CONFIG_8139_OLD_RX_RESET
1840 int tmp_work;
1841#endif
1842
497159af
JP
1843 netif_dbg(tp, rx_err, dev, "Ethernet frame had errors, status %08x\n",
1844 rx_status);
e1eac92e 1845 dev->stats.rx_errors++;
1da177e4
LT
1846 if (!(rx_status & RxStatusOK)) {
1847 if (rx_status & RxTooLong) {
497159af
JP
1848 netdev_dbg(dev, "Oversized Ethernet frame, status %04x!\n",
1849 rx_status);
1da177e4
LT
1850 /* A.C.: The chip hangs here. */
1851 }
1852 if (rx_status & (RxBadSymbol | RxBadAlign))
e1eac92e 1853 dev->stats.rx_frame_errors++;
1da177e4 1854 if (rx_status & (RxRunt | RxTooLong))
e1eac92e 1855 dev->stats.rx_length_errors++;
1da177e4 1856 if (rx_status & RxCRCErr)
e1eac92e 1857 dev->stats.rx_crc_errors++;
1da177e4
LT
1858 } else {
1859 tp->xstats.rx_lost_in_ring++;
1860 }
1861
1862#ifndef CONFIG_8139_OLD_RX_RESET
1863 tmp8 = RTL_R8 (ChipCmd);
1864 RTL_W8 (ChipCmd, tmp8 & ~CmdRxEnb);
1865 RTL_W8 (ChipCmd, tmp8);
1866 RTL_W32 (RxConfig, tp->rx_config);
1867 tp->cur_rx = 0;
1868#else
1869 /* Reset the receiver, based on RealTek recommendation. (Bug?) */
1870
1871 /* disable receive */
1872 RTL_W8_F (ChipCmd, CmdTxEnb);
1873 tmp_work = 200;
1874 while (--tmp_work > 0) {
1875 udelay(1);
1876 tmp8 = RTL_R8 (ChipCmd);
1877 if (!(tmp8 & CmdRxEnb))
1878 break;
1879 }
1880 if (tmp_work <= 0)
497159af 1881 netdev_warn(dev, "rx stop wait too long\n");
1da177e4
LT
1882 /* restart receive */
1883 tmp_work = 200;
1884 while (--tmp_work > 0) {
1885 RTL_W8_F (ChipCmd, CmdRxEnb | CmdTxEnb);
1886 udelay(1);
1887 tmp8 = RTL_R8 (ChipCmd);
1888 if ((tmp8 & CmdRxEnb) && (tmp8 & CmdTxEnb))
1889 break;
1890 }
1891 if (tmp_work <= 0)
497159af 1892 netdev_warn(dev, "tx/rx enable wait too long\n");
1da177e4
LT
1893
1894 /* and reinitialize all rx related registers */
1895 RTL_W8_F (Cfg9346, Cfg9346_Unlock);
1896 /* Must enable Tx/Rx before setting transfer thresholds! */
1897 RTL_W8 (ChipCmd, CmdRxEnb | CmdTxEnb);
1898
1899 tp->rx_config = rtl8139_rx_config | AcceptBroadcast | AcceptMyPhys;
1900 RTL_W32 (RxConfig, tp->rx_config);
1901 tp->cur_rx = 0;
1902
497159af 1903 netdev_dbg(dev, "init buffer addresses\n");
1da177e4
LT
1904
1905 /* Lock Config[01234] and BMCR register writes */
1906 RTL_W8 (Cfg9346, Cfg9346_Lock);
1907
1908 /* init Rx ring buffer DMA address */
1909 RTL_W32_F (RxBuf, tp->rx_ring_dma);
1910
1911 /* A.C.: Reset the multicast list. */
1912 __set_rx_mode (dev);
1913#endif
1914}
1915
1916#if RX_BUF_IDX == 3
a9879c4f 1917static inline void wrap_copy(struct sk_buff *skb, const unsigned char *ring,
1da177e4
LT
1918 u32 offset, unsigned int size)
1919{
1920 u32 left = RX_BUF_LEN - offset;
1921
1922 if (size > left) {
27d7ff46
ACM
1923 skb_copy_to_linear_data(skb, ring + offset, left);
1924 skb_copy_to_linear_data_offset(skb, left, ring, size - left);
1da177e4 1925 } else
27d7ff46 1926 skb_copy_to_linear_data(skb, ring + offset, size);
1da177e4
LT
1927}
1928#endif
1929
1930static void rtl8139_isr_ack(struct rtl8139_private *tp)
1931{
22f714b6 1932 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1933 u16 status;
1934
1935 status = RTL_R16 (IntrStatus) & RxAckBits;
1936
1937 /* Clear out errors and receive interrupts */
1938 if (likely(status != 0)) {
1939 if (unlikely(status & (RxFIFOOver | RxOverflow))) {
e1eac92e 1940 tp->dev->stats.rx_errors++;
1da177e4 1941 if (status & RxFIFOOver)
e1eac92e 1942 tp->dev->stats.rx_fifo_errors++;
1da177e4
LT
1943 }
1944 RTL_W16_F (IntrStatus, RxAckBits);
1945 }
1946}
1947
1948static int rtl8139_rx(struct net_device *dev, struct rtl8139_private *tp,
1949 int budget)
1950{
22f714b6 1951 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
1952 int received = 0;
1953 unsigned char *rx_ring = tp->rx_ring;
1954 unsigned int cur_rx = tp->cur_rx;
1955 unsigned int rx_size = 0;
1956
497159af
JP
1957 netdev_dbg(dev, "In %s(), current %04x BufAddr %04x, free to %04x, Cmd %02x\n",
1958 __func__, (u16)cur_rx,
1959 RTL_R16(RxBufAddr), RTL_R16(RxBufPtr), RTL_R8(ChipCmd));
1da177e4 1960
8e95a202
JP
1961 while (netif_running(dev) && received < budget &&
1962 (RTL_R8 (ChipCmd) & RxBufEmpty) == 0) {
1da177e4
LT
1963 u32 ring_offset = cur_rx % RX_BUF_LEN;
1964 u32 rx_status;
1965 unsigned int pkt_size;
1966 struct sk_buff *skb;
1967
1968 rmb();
1969
1970 /* read size+status of next frame from DMA ring buffer */
eca1ad82 1971 rx_status = le32_to_cpu (*(__le32 *) (rx_ring + ring_offset));
1da177e4 1972 rx_size = rx_status >> 16;
eeb69aa4
BG
1973 if (likely(!(dev->features & NETIF_F_RXFCS)))
1974 pkt_size = rx_size - 4;
1975 else
1976 pkt_size = rx_size;
1da177e4 1977
497159af
JP
1978 netif_dbg(tp, rx_status, dev, "%s() status %04x, size %04x, cur %04x\n",
1979 __func__, rx_status, rx_size, cur_rx);
1da177e4 1980#if RTL8139_DEBUG > 2
ef9e83c1 1981 print_hex_dump(KERN_DEBUG, "Frame contents: ",
497159af
JP
1982 DUMP_PREFIX_OFFSET, 16, 1,
1983 &rx_ring[ring_offset], 70, true);
1da177e4
LT
1984#endif
1985
1986 /* Packet copy from FIFO still in progress.
1987 * Theoretically, this should never happen
1988 * since EarlyRx is disabled.
1989 */
1990 if (unlikely(rx_size == 0xfff0)) {
1991 if (!tp->fifo_copy_timeout)
1992 tp->fifo_copy_timeout = jiffies + 2;
1993 else if (time_after(jiffies, tp->fifo_copy_timeout)) {
497159af 1994 netdev_dbg(dev, "hung FIFO. Reset\n");
1da177e4
LT
1995 rx_size = 0;
1996 goto no_early_rx;
1997 }
497159af 1998 netif_dbg(tp, intr, dev, "fifo copy in progress\n");
1da177e4
LT
1999 tp->xstats.early_rx++;
2000 break;
2001 }
2002
2003no_early_rx:
2004 tp->fifo_copy_timeout = 0;
2005
2006 /* If Rx err or invalid rx_size/rx_status received
2007 * (which happens if we get lost in the ring),
2008 * Rx process gets reset, so we abort any further
2009 * Rx processing.
2010 */
2011 if (unlikely((rx_size > (MAX_ETH_FRAME_SIZE+4)) ||
2012 (rx_size < 8) ||
2013 (!(rx_status & RxStatusOK)))) {
d95089dc
BG
2014 if ((dev->features & NETIF_F_RXALL) &&
2015 (rx_size <= (MAX_ETH_FRAME_SIZE + 4)) &&
2016 (rx_size >= 8) &&
2017 (!(rx_status & RxStatusOK))) {
2018 /* Length is at least mostly OK, but pkt has
2019 * error. I'm hoping we can handle some of these
2020 * errors without resetting the chip. --Ben
2021 */
2022 dev->stats.rx_errors++;
2023 if (rx_status & RxCRCErr) {
2024 dev->stats.rx_crc_errors++;
2025 goto keep_pkt;
2026 }
2027 if (rx_status & RxRunt) {
2028 dev->stats.rx_length_errors++;
2029 goto keep_pkt;
2030 }
2031 }
1da177e4
LT
2032 rtl8139_rx_err (rx_status, dev, tp, ioaddr);
2033 received = -1;
2034 goto out;
2035 }
2036
d95089dc 2037keep_pkt:
1da177e4
LT
2038 /* Malloc up new buffer, compatible with net-2e. */
2039 /* Omit the four octet CRC from the length. */
2040
e2338f86 2041 skb = napi_alloc_skb(&tp->napi, pkt_size);
1da177e4 2042 if (likely(skb)) {
1da177e4
LT
2043#if RX_BUF_IDX == 3
2044 wrap_copy(skb, rx_ring, ring_offset+4, pkt_size);
2045#else
8c7b7faa 2046 skb_copy_to_linear_data (skb, &rx_ring[ring_offset + 4], pkt_size);
1da177e4
LT
2047#endif
2048 skb_put (skb, pkt_size);
2049
2050 skb->protocol = eth_type_trans (skb, dev);
2051
9184a227
JW
2052 u64_stats_update_begin(&tp->rx_stats.syncp);
2053 tp->rx_stats.packets++;
2054 tp->rx_stats.bytes += pkt_size;
2055 u64_stats_update_end(&tp->rx_stats.syncp);
1da177e4
LT
2056
2057 netif_receive_skb (skb);
2058 } else {
e1eac92e 2059 dev->stats.rx_dropped++;
1da177e4
LT
2060 }
2061 received++;
2062
2063 cur_rx = (cur_rx + rx_size + 4 + 3) & ~3;
2064 RTL_W16 (RxBufPtr, (u16) (cur_rx - 16));
2065
2066 rtl8139_isr_ack(tp);
2067 }
2068
2069 if (unlikely(!received || rx_size == 0xfff0))
2070 rtl8139_isr_ack(tp);
2071
497159af
JP
2072 netdev_dbg(dev, "Done %s(), current %04x BufAddr %04x, free to %04x, Cmd %02x\n",
2073 __func__, cur_rx,
2074 RTL_R16(RxBufAddr), RTL_R16(RxBufPtr), RTL_R8(ChipCmd));
1da177e4
LT
2075
2076 tp->cur_rx = cur_rx;
2077
2078 /*
2079 * The receive buffer should be mostly empty.
2080 * Tell NAPI to reenable the Rx irq.
2081 */
2082 if (tp->fifo_copy_timeout)
2083 received = budget;
2084
2085out:
2086 return received;
2087}
2088
2089
2090static void rtl8139_weird_interrupt (struct net_device *dev,
2091 struct rtl8139_private *tp,
22f714b6 2092 void __iomem *ioaddr,
1da177e4
LT
2093 int status, int link_changed)
2094{
497159af 2095 netdev_dbg(dev, "Abnormal interrupt, status %08x\n", status);
1da177e4
LT
2096
2097 assert (dev != NULL);
2098 assert (tp != NULL);
2099 assert (ioaddr != NULL);
2100
2101 /* Update the error count. */
e1eac92e 2102 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2103 RTL_W32 (RxMissed, 0);
2104
2105 if ((status & RxUnderrun) && link_changed &&
2106 (tp->drv_flags & HAS_LNK_CHNG)) {
2107 rtl_check_media(dev, 0);
2108 status &= ~RxUnderrun;
2109 }
2110
2111 if (status & (RxUnderrun | RxErr))
e1eac92e 2112 dev->stats.rx_errors++;
1da177e4
LT
2113
2114 if (status & PCSTimeout)
e1eac92e 2115 dev->stats.rx_length_errors++;
1da177e4 2116 if (status & RxUnderrun)
e1eac92e 2117 dev->stats.rx_fifo_errors++;
1da177e4
LT
2118 if (status & PCIErr) {
2119 u16 pci_cmd_status;
2120 pci_read_config_word (tp->pci_dev, PCI_STATUS, &pci_cmd_status);
2121 pci_write_config_word (tp->pci_dev, PCI_STATUS, pci_cmd_status);
2122
497159af 2123 netdev_err(dev, "PCI Bus error %04x\n", pci_cmd_status);
1da177e4
LT
2124 }
2125}
2126
bea3348e 2127static int rtl8139_poll(struct napi_struct *napi, int budget)
1da177e4 2128{
bea3348e
SH
2129 struct rtl8139_private *tp = container_of(napi, struct rtl8139_private, napi);
2130 struct net_device *dev = tp->dev;
22f714b6 2131 void __iomem *ioaddr = tp->mmio_addr;
bea3348e 2132 int work_done;
1da177e4
LT
2133
2134 spin_lock(&tp->rx_lock);
bea3348e
SH
2135 work_done = 0;
2136 if (likely(RTL_R16(IntrStatus) & RxAckBits))
2137 work_done += rtl8139_rx(dev, tp, budget);
1da177e4 2138
bea3348e 2139 if (work_done < budget) {
b57bd066 2140 unsigned long flags;
1da177e4
LT
2141 /*
2142 * Order is important since data can get interrupted
2143 * again when we think we are done.
2144 */
bea3348e 2145 spin_lock_irqsave(&tp->lock, flags);
288379f0 2146 __napi_complete(napi);
349124a0 2147 RTL_W16_F(IntrMask, rtl8139_intr_mask);
bea3348e 2148 spin_unlock_irqrestore(&tp->lock, flags);
1da177e4
LT
2149 }
2150 spin_unlock(&tp->rx_lock);
2151
bea3348e 2152 return work_done;
1da177e4
LT
2153}
2154
2155/* The interrupt handler does all of the Rx thread work and cleans up
2156 after the Tx thread. */
7d12e780 2157static irqreturn_t rtl8139_interrupt (int irq, void *dev_instance)
1da177e4
LT
2158{
2159 struct net_device *dev = (struct net_device *) dev_instance;
2160 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2161 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2162 u16 status, ackstat;
2163 int link_changed = 0; /* avoid bogus "uninit" warning */
2164 int handled = 0;
2165
2166 spin_lock (&tp->lock);
2167 status = RTL_R16 (IntrStatus);
2168
2169 /* shared irq? */
f3b197ac 2170 if (unlikely((status & rtl8139_intr_mask) == 0))
1da177e4
LT
2171 goto out;
2172
2173 handled = 1;
2174
2175 /* h/w no longer present (hotplug?) or major error, bail */
f3b197ac 2176 if (unlikely(status == 0xFFFF))
1da177e4
LT
2177 goto out;
2178
2179 /* close possible race's with dev_close */
2180 if (unlikely(!netif_running(dev))) {
2181 RTL_W16 (IntrMask, 0);
2182 goto out;
2183 }
2184
2185 /* Acknowledge all of the current interrupt sources ASAP, but
2186 an first get an additional status bit from CSCR. */
2187 if (unlikely(status & RxUnderrun))
2188 link_changed = RTL_R16 (CSCR) & CSCR_LinkChangeBit;
2189
2190 ackstat = status & ~(RxAckBits | TxErr);
2191 if (ackstat)
2192 RTL_W16 (IntrStatus, ackstat);
2193
2194 /* Receive packets are processed by poll routine.
2195 If not running start it now. */
2196 if (status & RxAckBits){
288379f0 2197 if (napi_schedule_prep(&tp->napi)) {
1da177e4 2198 RTL_W16_F (IntrMask, rtl8139_norx_intr_mask);
288379f0 2199 __napi_schedule(&tp->napi);
1da177e4
LT
2200 }
2201 }
2202
2203 /* Check uncommon events with one test. */
2204 if (unlikely(status & (PCIErr | PCSTimeout | RxUnderrun | RxErr)))
2205 rtl8139_weird_interrupt (dev, tp, ioaddr,
2206 status, link_changed);
2207
2208 if (status & (TxOK | TxErr)) {
2209 rtl8139_tx_interrupt (dev, tp, ioaddr);
2210 if (status & TxErr)
2211 RTL_W16 (IntrStatus, TxErr);
2212 }
2213 out:
2214 spin_unlock (&tp->lock);
2215
497159af
JP
2216 netdev_dbg(dev, "exiting interrupt, intr_status=%#4.4x\n",
2217 RTL_R16(IntrStatus));
1da177e4
LT
2218 return IRQ_RETVAL(handled);
2219}
2220
2221#ifdef CONFIG_NET_POLL_CONTROLLER
2222/*
2223 * Polling receive - used by netconsole and other diagnostic tools
2224 * to allow network i/o with interrupts disabled.
2225 */
2226static void rtl8139_poll_controller(struct net_device *dev)
2227{
65712ec0
FR
2228 struct rtl8139_private *tp = netdev_priv(dev);
2229 const int irq = tp->pci_dev->irq;
2230
2231 disable_irq(irq);
2232 rtl8139_interrupt(irq, dev);
2233 enable_irq(irq);
1da177e4
LT
2234}
2235#endif
2236
bda6a15a
JP
2237static int rtl8139_set_mac_address(struct net_device *dev, void *p)
2238{
2239 struct rtl8139_private *tp = netdev_priv(dev);
2240 void __iomem *ioaddr = tp->mmio_addr;
2241 struct sockaddr *addr = p;
2242
2243 if (!is_valid_ether_addr(addr->sa_data))
2244 return -EADDRNOTAVAIL;
2245
2246 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2247
2248 spin_lock_irq(&tp->lock);
2249
2250 RTL_W8_F(Cfg9346, Cfg9346_Unlock);
2251 RTL_W32_F(MAC0 + 0, cpu_to_le32 (*(u32 *) (dev->dev_addr + 0)));
2252 RTL_W32_F(MAC0 + 4, cpu_to_le32 (*(u32 *) (dev->dev_addr + 4)));
2253 RTL_W8_F(Cfg9346, Cfg9346_Lock);
2254
2255 spin_unlock_irq(&tp->lock);
2256
2257 return 0;
2258}
2259
1da177e4
LT
2260static int rtl8139_close (struct net_device *dev)
2261{
2262 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2263 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2264 unsigned long flags;
2265
bea3348e
SH
2266 netif_stop_queue(dev);
2267 napi_disable(&tp->napi);
1da177e4 2268
497159af
JP
2269 netif_dbg(tp, ifdown, dev, "Shutting down ethercard, status was 0x%04x\n",
2270 RTL_R16(IntrStatus));
1da177e4
LT
2271
2272 spin_lock_irqsave (&tp->lock, flags);
2273
2274 /* Stop the chip's Tx and Rx DMA processes. */
2275 RTL_W8 (ChipCmd, 0);
2276
2277 /* Disable interrupts by clearing the interrupt mask. */
2278 RTL_W16 (IntrMask, 0);
2279
2280 /* Update the error counts. */
e1eac92e 2281 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2282 RTL_W32 (RxMissed, 0);
2283
2284 spin_unlock_irqrestore (&tp->lock, flags);
2285
65712ec0 2286 free_irq(tp->pci_dev->irq, dev);
1da177e4
LT
2287
2288 rtl8139_tx_clear (tp);
2289
6cc92cdd
JG
2290 dma_free_coherent(&tp->pci_dev->dev, RX_BUF_TOT_LEN,
2291 tp->rx_ring, tp->rx_ring_dma);
2292 dma_free_coherent(&tp->pci_dev->dev, TX_BUF_TOT_LEN,
2293 tp->tx_bufs, tp->tx_bufs_dma);
1da177e4
LT
2294 tp->rx_ring = NULL;
2295 tp->tx_bufs = NULL;
2296
2297 /* Green! Put the chip in low-power mode. */
2298 RTL_W8 (Cfg9346, Cfg9346_Unlock);
2299
2300 if (rtl_chip_info[tp->chipset].flags & HasHltClk)
2301 RTL_W8 (HltClk, 'H'); /* 'R' would leave the clock running. */
2302
2303 return 0;
2304}
2305
2306
2307/* Get the ethtool Wake-on-LAN settings. Assumes that wol points to
2308 kernel memory, *wol has been initialized as {ETHTOOL_GWOL}, and
2309 other threads or interrupts aren't messing with the 8139. */
2310static void rtl8139_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2311{
d035fbcc
JK
2312 struct rtl8139_private *tp = netdev_priv(dev);
2313 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 2314
d035fbcc
JK
2315 spin_lock_irq(&tp->lock);
2316 if (rtl_chip_info[tp->chipset].flags & HasLWake) {
1da177e4
LT
2317 u8 cfg3 = RTL_R8 (Config3);
2318 u8 cfg5 = RTL_R8 (Config5);
2319
2320 wol->supported = WAKE_PHY | WAKE_MAGIC
2321 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
2322
2323 wol->wolopts = 0;
2324 if (cfg3 & Cfg3_LinkUp)
2325 wol->wolopts |= WAKE_PHY;
2326 if (cfg3 & Cfg3_Magic)
2327 wol->wolopts |= WAKE_MAGIC;
2328 /* (KON)FIXME: See how netdev_set_wol() handles the
2329 following constants. */
2330 if (cfg5 & Cfg5_UWF)
2331 wol->wolopts |= WAKE_UCAST;
2332 if (cfg5 & Cfg5_MWF)
2333 wol->wolopts |= WAKE_MCAST;
2334 if (cfg5 & Cfg5_BWF)
2335 wol->wolopts |= WAKE_BCAST;
2336 }
d035fbcc 2337 spin_unlock_irq(&tp->lock);
1da177e4
LT
2338}
2339
2340
2341/* Set the ethtool Wake-on-LAN settings. Return 0 or -errno. Assumes
2342 that wol points to kernel memory and other threads or interrupts
2343 aren't messing with the 8139. */
2344static int rtl8139_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2345{
d035fbcc
JK
2346 struct rtl8139_private *tp = netdev_priv(dev);
2347 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2348 u32 support;
2349 u8 cfg3, cfg5;
2350
d035fbcc 2351 support = ((rtl_chip_info[tp->chipset].flags & HasLWake)
1da177e4
LT
2352 ? (WAKE_PHY | WAKE_MAGIC
2353 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST)
2354 : 0);
2355 if (wol->wolopts & ~support)
2356 return -EINVAL;
2357
d035fbcc 2358 spin_lock_irq(&tp->lock);
1da177e4
LT
2359 cfg3 = RTL_R8 (Config3) & ~(Cfg3_LinkUp | Cfg3_Magic);
2360 if (wol->wolopts & WAKE_PHY)
2361 cfg3 |= Cfg3_LinkUp;
2362 if (wol->wolopts & WAKE_MAGIC)
2363 cfg3 |= Cfg3_Magic;
2364 RTL_W8 (Cfg9346, Cfg9346_Unlock);
2365 RTL_W8 (Config3, cfg3);
2366 RTL_W8 (Cfg9346, Cfg9346_Lock);
2367
2368 cfg5 = RTL_R8 (Config5) & ~(Cfg5_UWF | Cfg5_MWF | Cfg5_BWF);
2369 /* (KON)FIXME: These are untested. We may have to set the
2370 CRC0, Wakeup0 and LSBCRC0 registers too, but I have no
2371 documentation. */
2372 if (wol->wolopts & WAKE_UCAST)
2373 cfg5 |= Cfg5_UWF;
2374 if (wol->wolopts & WAKE_MCAST)
2375 cfg5 |= Cfg5_MWF;
2376 if (wol->wolopts & WAKE_BCAST)
2377 cfg5 |= Cfg5_BWF;
2378 RTL_W8 (Config5, cfg5); /* need not unlock via Cfg9346 */
d035fbcc 2379 spin_unlock_irq(&tp->lock);
1da177e4
LT
2380
2381 return 0;
2382}
2383
2384static void rtl8139_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2385{
d035fbcc 2386 struct rtl8139_private *tp = netdev_priv(dev);
68aad78c
RJ
2387 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2388 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2389 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1da177e4
LT
2390}
2391
2392static int rtl8139_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2393{
d035fbcc
JK
2394 struct rtl8139_private *tp = netdev_priv(dev);
2395 spin_lock_irq(&tp->lock);
2396 mii_ethtool_gset(&tp->mii, cmd);
2397 spin_unlock_irq(&tp->lock);
1da177e4
LT
2398 return 0;
2399}
2400
2401static int rtl8139_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2402{
d035fbcc 2403 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4 2404 int rc;
d035fbcc
JK
2405 spin_lock_irq(&tp->lock);
2406 rc = mii_ethtool_sset(&tp->mii, cmd);
2407 spin_unlock_irq(&tp->lock);
1da177e4
LT
2408 return rc;
2409}
2410
2411static int rtl8139_nway_reset(struct net_device *dev)
2412{
d035fbcc
JK
2413 struct rtl8139_private *tp = netdev_priv(dev);
2414 return mii_nway_restart(&tp->mii);
1da177e4
LT
2415}
2416
2417static u32 rtl8139_get_link(struct net_device *dev)
2418{
d035fbcc
JK
2419 struct rtl8139_private *tp = netdev_priv(dev);
2420 return mii_link_ok(&tp->mii);
1da177e4
LT
2421}
2422
2423static u32 rtl8139_get_msglevel(struct net_device *dev)
2424{
d035fbcc
JK
2425 struct rtl8139_private *tp = netdev_priv(dev);
2426 return tp->msg_enable;
1da177e4
LT
2427}
2428
2429static void rtl8139_set_msglevel(struct net_device *dev, u32 datum)
2430{
d035fbcc
JK
2431 struct rtl8139_private *tp = netdev_priv(dev);
2432 tp->msg_enable = datum;
1da177e4
LT
2433}
2434
1da177e4
LT
2435static int rtl8139_get_regs_len(struct net_device *dev)
2436{
d035fbcc 2437 struct rtl8139_private *tp;
eb581348
DJ
2438 /* TODO: we are too slack to do reg dumping for pio, for now */
2439 if (use_io)
2440 return 0;
d035fbcc
JK
2441 tp = netdev_priv(dev);
2442 return tp->regs_len;
1da177e4
LT
2443}
2444
2445static void rtl8139_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *regbuf)
2446{
d035fbcc 2447 struct rtl8139_private *tp;
eb581348
DJ
2448
2449 /* TODO: we are too slack to do reg dumping for pio, for now */
2450 if (use_io)
2451 return;
d035fbcc 2452 tp = netdev_priv(dev);
1da177e4
LT
2453
2454 regs->version = RTL_REGS_VER;
2455
d035fbcc
JK
2456 spin_lock_irq(&tp->lock);
2457 memcpy_fromio(regbuf, tp->mmio_addr, regs->len);
2458 spin_unlock_irq(&tp->lock);
1da177e4 2459}
1da177e4 2460
b9f2c044 2461static int rtl8139_get_sset_count(struct net_device *dev, int sset)
1da177e4 2462{
b9f2c044
JG
2463 switch (sset) {
2464 case ETH_SS_STATS:
2465 return RTL_NUM_STATS;
2466 default:
2467 return -EOPNOTSUPP;
2468 }
1da177e4
LT
2469}
2470
2471static void rtl8139_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
2472{
d035fbcc 2473 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4 2474
d035fbcc
JK
2475 data[0] = tp->xstats.early_rx;
2476 data[1] = tp->xstats.tx_buf_mapped;
2477 data[2] = tp->xstats.tx_timeouts;
2478 data[3] = tp->xstats.rx_lost_in_ring;
1da177e4
LT
2479}
2480
2481static void rtl8139_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2482{
2483 memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
2484}
2485
7282d491 2486static const struct ethtool_ops rtl8139_ethtool_ops = {
1da177e4
LT
2487 .get_drvinfo = rtl8139_get_drvinfo,
2488 .get_settings = rtl8139_get_settings,
2489 .set_settings = rtl8139_set_settings,
2490 .get_regs_len = rtl8139_get_regs_len,
2491 .get_regs = rtl8139_get_regs,
2492 .nway_reset = rtl8139_nway_reset,
2493 .get_link = rtl8139_get_link,
2494 .get_msglevel = rtl8139_get_msglevel,
2495 .set_msglevel = rtl8139_set_msglevel,
2496 .get_wol = rtl8139_get_wol,
2497 .set_wol = rtl8139_set_wol,
2498 .get_strings = rtl8139_get_strings,
b9f2c044 2499 .get_sset_count = rtl8139_get_sset_count,
1da177e4
LT
2500 .get_ethtool_stats = rtl8139_get_ethtool_stats,
2501};
2502
2503static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2504{
d035fbcc 2505 struct rtl8139_private *tp = netdev_priv(dev);
1da177e4
LT
2506 int rc;
2507
2508 if (!netif_running(dev))
2509 return -EINVAL;
2510
d035fbcc
JK
2511 spin_lock_irq(&tp->lock);
2512 rc = generic_mii_ioctl(&tp->mii, if_mii(rq), cmd, NULL);
2513 spin_unlock_irq(&tp->lock);
1da177e4
LT
2514
2515 return rc;
2516}
2517
2518
9184a227
JW
2519static struct rtnl_link_stats64 *
2520rtl8139_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
1da177e4
LT
2521{
2522 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2523 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 2524 unsigned long flags;
9184a227 2525 unsigned int start;
1da177e4
LT
2526
2527 if (netif_running(dev)) {
2528 spin_lock_irqsave (&tp->lock, flags);
e1eac92e 2529 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2530 RTL_W32 (RxMissed, 0);
2531 spin_unlock_irqrestore (&tp->lock, flags);
2532 }
2533
9184a227
JW
2534 netdev_stats_to_stats64(stats, &dev->stats);
2535
2536 do {
57a7744e 2537 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
9184a227
JW
2538 stats->rx_packets = tp->rx_stats.packets;
2539 stats->rx_bytes = tp->rx_stats.bytes;
57a7744e 2540 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
9184a227
JW
2541
2542 do {
57a7744e 2543 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
9184a227
JW
2544 stats->tx_packets = tp->tx_stats.packets;
2545 stats->tx_bytes = tp->tx_stats.bytes;
57a7744e 2546 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
9184a227
JW
2547
2548 return stats;
1da177e4
LT
2549}
2550
2551/* Set or clear the multicast filter for this adaptor.
2552 This routine is not state sensitive and need not be SMP locked. */
2553
2554static void __set_rx_mode (struct net_device *dev)
2555{
2556 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2557 void __iomem *ioaddr = tp->mmio_addr;
1da177e4 2558 u32 mc_filter[2]; /* Multicast hash filter */
6d55ad4a 2559 int rx_mode;
1da177e4
LT
2560 u32 tmp;
2561
b8b61171 2562 netdev_dbg(dev, "rtl8139_set_rx_mode(%04x) done -- Rx config %08x\n",
497159af 2563 dev->flags, RTL_R32(RxConfig));
1da177e4
LT
2564
2565 /* Note: do not reorder, GCC is clever about common statements. */
2566 if (dev->flags & IFF_PROMISC) {
1da177e4
LT
2567 rx_mode =
2568 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
2569 AcceptAllPhys;
2570 mc_filter[1] = mc_filter[0] = 0xffffffff;
6d55ad4a 2571 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
8e95a202 2572 (dev->flags & IFF_ALLMULTI)) {
1da177e4
LT
2573 /* Too many to filter perfectly -- accept all multicasts. */
2574 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
2575 mc_filter[1] = mc_filter[0] = 0xffffffff;
2576 } else {
22bedad3 2577 struct netdev_hw_addr *ha;
1da177e4
LT
2578 rx_mode = AcceptBroadcast | AcceptMyPhys;
2579 mc_filter[1] = mc_filter[0] = 0;
22bedad3
JP
2580 netdev_for_each_mc_addr(ha, dev) {
2581 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
1da177e4
LT
2582
2583 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2584 rx_mode |= AcceptMulticast;
2585 }
2586 }
2587
d95089dc
BG
2588 if (dev->features & NETIF_F_RXALL)
2589 rx_mode |= (AcceptErr | AcceptRunt);
2590
1da177e4
LT
2591 /* We can safely update without stopping the chip. */
2592 tmp = rtl8139_rx_config | rx_mode;
2593 if (tp->rx_config != tmp) {
2594 RTL_W32_F (RxConfig, tmp);
2595 tp->rx_config = tmp;
2596 }
2597 RTL_W32_F (MAR0 + 0, mc_filter[0]);
2598 RTL_W32_F (MAR0 + 4, mc_filter[1]);
2599}
2600
2601static void rtl8139_set_rx_mode (struct net_device *dev)
2602{
2603 unsigned long flags;
2604 struct rtl8139_private *tp = netdev_priv(dev);
2605
2606 spin_lock_irqsave (&tp->lock, flags);
2607 __set_rx_mode(dev);
2608 spin_unlock_irqrestore (&tp->lock, flags);
2609}
2610
2611#ifdef CONFIG_PM
2612
2613static int rtl8139_suspend (struct pci_dev *pdev, pm_message_t state)
2614{
2615 struct net_device *dev = pci_get_drvdata (pdev);
2616 struct rtl8139_private *tp = netdev_priv(dev);
22f714b6 2617 void __iomem *ioaddr = tp->mmio_addr;
1da177e4
LT
2618 unsigned long flags;
2619
2620 pci_save_state (pdev);
2621
2622 if (!netif_running (dev))
2623 return 0;
2624
2625 netif_device_detach (dev);
2626
2627 spin_lock_irqsave (&tp->lock, flags);
2628
2629 /* Disable interrupts, stop Tx and Rx. */
2630 RTL_W16 (IntrMask, 0);
2631 RTL_W8 (ChipCmd, 0);
2632
2633 /* Update the error counts. */
e1eac92e 2634 dev->stats.rx_missed_errors += RTL_R32 (RxMissed);
1da177e4
LT
2635 RTL_W32 (RxMissed, 0);
2636
2637 spin_unlock_irqrestore (&tp->lock, flags);
2638
2639 pci_set_power_state (pdev, PCI_D3hot);
2640
2641 return 0;
2642}
2643
2644
2645static int rtl8139_resume (struct pci_dev *pdev)
2646{
2647 struct net_device *dev = pci_get_drvdata (pdev);
2648
2649 pci_restore_state (pdev);
2650 if (!netif_running (dev))
2651 return 0;
2652 pci_set_power_state (pdev, PCI_D0);
2653 rtl8139_init_ring (dev);
2654 rtl8139_hw_start (dev);
2655 netif_device_attach (dev);
2656 return 0;
2657}
2658
2659#endif /* CONFIG_PM */
2660
2661
2662static struct pci_driver rtl8139_pci_driver = {
2663 .name = DRV_NAME,
2664 .id_table = rtl8139_pci_tbl,
2665 .probe = rtl8139_init_one,
b4e54a94 2666 .remove = rtl8139_remove_one,
1da177e4
LT
2667#ifdef CONFIG_PM
2668 .suspend = rtl8139_suspend,
2669 .resume = rtl8139_resume,
2670#endif /* CONFIG_PM */
2671};
2672
2673
2674static int __init rtl8139_init_module (void)
2675{
2676 /* when we're a module, we always print a version message,
2677 * even if no 8139 board is found.
2678 */
2679#ifdef MODULE
b93d5847 2680 pr_info(RTL8139_DRIVER_NAME "\n");
1da177e4
LT
2681#endif
2682
29917620 2683 return pci_register_driver(&rtl8139_pci_driver);
1da177e4
LT
2684}
2685
2686
2687static void __exit rtl8139_cleanup_module (void)
2688{
2689 pci_unregister_driver (&rtl8139_pci_driver);
2690}
2691
2692
2693module_init(rtl8139_init_module);
2694module_exit(rtl8139_cleanup_module);