]> git.proxmox.com Git - mirror_ubuntu-kernels.git/blame - drivers/net/ethernet/renesas/sh_eth.c
Merge branches 'for-5.1/upstream-fixes', 'for-5.2/core', 'for-5.2/ish', 'for-5.2...
[mirror_ubuntu-kernels.git] / drivers / net / ethernet / renesas / sh_eth.c
CommitLineData
00e1cae7 1// SPDX-License-Identifier: GPL-2.0
128296fc 2/* SuperH Ethernet device driver
86a74ff2 3 *
9b39f05c 4 * Copyright (C) 2014 Renesas Electronics Corporation
f0e81fec 5 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
b356e978 6 * Copyright (C) 2008-2014 Renesas Solutions Corp.
9b39f05c 7 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
702eca02 8 * Copyright (C) 2014 Codethink Limited
86a74ff2
NI
9 */
10
0654011d
YS
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/spinlock.h>
6a27cded 14#include <linux/interrupt.h>
86a74ff2
NI
15#include <linux/dma-mapping.h>
16#include <linux/etherdevice.h>
17#include <linux/delay.h>
18#include <linux/platform_device.h>
19#include <linux/mdio-bitbang.h>
20#include <linux/netdevice.h>
b356e978
SS
21#include <linux/of.h>
22#include <linux/of_device.h>
23#include <linux/of_irq.h>
24#include <linux/of_net.h>
86a74ff2
NI
25#include <linux/phy.h>
26#include <linux/cache.h>
27#include <linux/io.h>
bcd5149d 28#include <linux/pm_runtime.h>
5a0e3ad6 29#include <linux/slab.h>
dc19e4e5 30#include <linux/ethtool.h>
fdb37a7f 31#include <linux/if_vlan.h>
d4fa0e35 32#include <linux/sh_eth.h>
702eca02 33#include <linux/of_mdio.h>
86a74ff2
NI
34
35#include "sh_eth.h"
36
dc19e4e5
NI
37#define SH_ETH_DEF_MSG_ENABLE \
38 (NETIF_MSG_LINK | \
39 NETIF_MSG_TIMER | \
40 NETIF_MSG_RX_ERR| \
41 NETIF_MSG_TX_ERR)
42
2274d375
SS
43#define SH_ETH_OFFSET_INVALID ((u16)~0)
44
3365711d
BH
45#define SH_ETH_OFFSET_DEFAULTS \
46 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
47
c0013f6f 48static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
3365711d
BH
49 SH_ETH_OFFSET_DEFAULTS,
50
c0013f6f
SS
51 [EDSR] = 0x0000,
52 [EDMR] = 0x0400,
53 [EDTRR] = 0x0408,
54 [EDRRR] = 0x0410,
55 [EESR] = 0x0428,
56 [EESIPR] = 0x0430,
57 [TDLAR] = 0x0010,
58 [TDFAR] = 0x0014,
59 [TDFXR] = 0x0018,
60 [TDFFR] = 0x001c,
61 [RDLAR] = 0x0030,
62 [RDFAR] = 0x0034,
63 [RDFXR] = 0x0038,
64 [RDFFR] = 0x003c,
65 [TRSCER] = 0x0438,
66 [RMFCR] = 0x0440,
67 [TFTR] = 0x0448,
68 [FDR] = 0x0450,
69 [RMCR] = 0x0458,
70 [RPADIR] = 0x0460,
71 [FCFTR] = 0x0468,
72 [CSMR] = 0x04E4,
73
74 [ECMR] = 0x0500,
75 [ECSR] = 0x0510,
76 [ECSIPR] = 0x0518,
77 [PIR] = 0x0520,
78 [PSR] = 0x0528,
79 [PIPR] = 0x052c,
80 [RFLR] = 0x0508,
81 [APR] = 0x0554,
82 [MPR] = 0x0558,
83 [PFTCR] = 0x055c,
84 [PFRCR] = 0x0560,
85 [TPAUSER] = 0x0564,
86 [GECMR] = 0x05b0,
87 [BCULR] = 0x05b4,
88 [MAHR] = 0x05c0,
89 [MALR] = 0x05c8,
90 [TROCR] = 0x0700,
91 [CDCR] = 0x0708,
92 [LCCR] = 0x0710,
93 [CEFCR] = 0x0740,
94 [FRECR] = 0x0748,
95 [TSFRCR] = 0x0750,
96 [TLFRCR] = 0x0758,
97 [RFCR] = 0x0760,
98 [CERCR] = 0x0768,
99 [CEECR] = 0x0770,
100 [MAFCR] = 0x0778,
101 [RMII_MII] = 0x0790,
102
103 [ARSTR] = 0x0000,
104 [TSU_CTRST] = 0x0004,
105 [TSU_FWEN0] = 0x0010,
106 [TSU_FWEN1] = 0x0014,
107 [TSU_FCM] = 0x0018,
108 [TSU_BSYSL0] = 0x0020,
109 [TSU_BSYSL1] = 0x0024,
110 [TSU_PRISL0] = 0x0028,
111 [TSU_PRISL1] = 0x002c,
112 [TSU_FWSL0] = 0x0030,
113 [TSU_FWSL1] = 0x0034,
114 [TSU_FWSLC] = 0x0038,
4869a147
SS
115 [TSU_QTAGM0] = 0x0040,
116 [TSU_QTAGM1] = 0x0044,
c0013f6f
SS
117 [TSU_FWSR] = 0x0050,
118 [TSU_FWINMK] = 0x0054,
119 [TSU_ADQT0] = 0x0048,
120 [TSU_ADQT1] = 0x004c,
121 [TSU_VTAG0] = 0x0058,
122 [TSU_VTAG1] = 0x005c,
123 [TSU_ADSBSY] = 0x0060,
124 [TSU_TEN] = 0x0064,
125 [TSU_POST1] = 0x0070,
126 [TSU_POST2] = 0x0074,
127 [TSU_POST3] = 0x0078,
128 [TSU_POST4] = 0x007c,
129 [TSU_ADRH0] = 0x0100,
c0013f6f
SS
130
131 [TXNLCR0] = 0x0080,
132 [TXALCR0] = 0x0084,
133 [RXNLCR0] = 0x0088,
134 [RXALCR0] = 0x008c,
135 [FWNLCR0] = 0x0090,
136 [FWALCR0] = 0x0094,
137 [TXNLCR1] = 0x00a0,
50f3d740 138 [TXALCR1] = 0x00a4,
c0013f6f
SS
139 [RXNLCR1] = 0x00a8,
140 [RXALCR1] = 0x00ac,
141 [FWNLCR1] = 0x00b0,
142 [FWALCR1] = 0x00b4,
143};
144
db893473 145static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
3365711d
BH
146 SH_ETH_OFFSET_DEFAULTS,
147
db893473
SH
148 [EDSR] = 0x0000,
149 [EDMR] = 0x0400,
150 [EDTRR] = 0x0408,
151 [EDRRR] = 0x0410,
152 [EESR] = 0x0428,
153 [EESIPR] = 0x0430,
154 [TDLAR] = 0x0010,
155 [TDFAR] = 0x0014,
156 [TDFXR] = 0x0018,
157 [TDFFR] = 0x001c,
158 [RDLAR] = 0x0030,
159 [RDFAR] = 0x0034,
160 [RDFXR] = 0x0038,
161 [RDFFR] = 0x003c,
162 [TRSCER] = 0x0438,
163 [RMFCR] = 0x0440,
164 [TFTR] = 0x0448,
165 [FDR] = 0x0450,
166 [RMCR] = 0x0458,
167 [RPADIR] = 0x0460,
168 [FCFTR] = 0x0468,
169 [CSMR] = 0x04E4,
170
171 [ECMR] = 0x0500,
172 [RFLR] = 0x0508,
173 [ECSR] = 0x0510,
174 [ECSIPR] = 0x0518,
175 [PIR] = 0x0520,
176 [APR] = 0x0554,
177 [MPR] = 0x0558,
178 [PFTCR] = 0x055c,
179 [PFRCR] = 0x0560,
180 [TPAUSER] = 0x0564,
181 [MAHR] = 0x05c0,
182 [MALR] = 0x05c8,
183 [CEFCR] = 0x0740,
184 [FRECR] = 0x0748,
185 [TSFRCR] = 0x0750,
186 [TLFRCR] = 0x0758,
187 [RFCR] = 0x0760,
188 [MAFCR] = 0x0778,
189
190 [ARSTR] = 0x0000,
191 [TSU_CTRST] = 0x0004,
e1487888 192 [TSU_FWSLC] = 0x0038,
db893473
SH
193 [TSU_VTAG0] = 0x0058,
194 [TSU_ADSBSY] = 0x0060,
195 [TSU_TEN] = 0x0064,
e1487888
CB
196 [TSU_POST1] = 0x0070,
197 [TSU_POST2] = 0x0074,
198 [TSU_POST3] = 0x0078,
199 [TSU_POST4] = 0x007c,
db893473 200 [TSU_ADRH0] = 0x0100,
db893473
SH
201
202 [TXNLCR0] = 0x0080,
203 [TXALCR0] = 0x0084,
204 [RXNLCR0] = 0x0088,
205 [RXALCR0] = 0x008C,
206};
207
a3f109bd 208static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
3365711d
BH
209 SH_ETH_OFFSET_DEFAULTS,
210
a3f109bd
SS
211 [ECMR] = 0x0300,
212 [RFLR] = 0x0308,
213 [ECSR] = 0x0310,
214 [ECSIPR] = 0x0318,
215 [PIR] = 0x0320,
216 [PSR] = 0x0328,
217 [RDMLR] = 0x0340,
218 [IPGR] = 0x0350,
219 [APR] = 0x0354,
220 [MPR] = 0x0358,
221 [RFCF] = 0x0360,
222 [TPAUSER] = 0x0364,
223 [TPAUSECR] = 0x0368,
224 [MAHR] = 0x03c0,
225 [MALR] = 0x03c8,
226 [TROCR] = 0x03d0,
227 [CDCR] = 0x03d4,
228 [LCCR] = 0x03d8,
229 [CNDCR] = 0x03dc,
230 [CEFCR] = 0x03e4,
231 [FRECR] = 0x03e8,
232 [TSFRCR] = 0x03ec,
233 [TLFRCR] = 0x03f0,
234 [RFCR] = 0x03f4,
235 [MAFCR] = 0x03f8,
236
237 [EDMR] = 0x0200,
238 [EDTRR] = 0x0208,
239 [EDRRR] = 0x0210,
240 [TDLAR] = 0x0218,
241 [RDLAR] = 0x0220,
242 [EESR] = 0x0228,
243 [EESIPR] = 0x0230,
244 [TRSCER] = 0x0238,
245 [RMFCR] = 0x0240,
246 [TFTR] = 0x0248,
247 [FDR] = 0x0250,
248 [RMCR] = 0x0258,
249 [TFUCR] = 0x0264,
250 [RFOCR] = 0x0268,
55754f19 251 [RMIIMODE] = 0x026c,
a3f109bd
SS
252 [FCFTR] = 0x0270,
253 [TRIMD] = 0x027c,
254};
255
c0013f6f 256static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
3365711d
BH
257 SH_ETH_OFFSET_DEFAULTS,
258
c0013f6f
SS
259 [ECMR] = 0x0100,
260 [RFLR] = 0x0108,
261 [ECSR] = 0x0110,
262 [ECSIPR] = 0x0118,
263 [PIR] = 0x0120,
264 [PSR] = 0x0128,
265 [RDMLR] = 0x0140,
266 [IPGR] = 0x0150,
267 [APR] = 0x0154,
268 [MPR] = 0x0158,
269 [TPAUSER] = 0x0164,
270 [RFCF] = 0x0160,
271 [TPAUSECR] = 0x0168,
272 [BCFRR] = 0x016c,
273 [MAHR] = 0x01c0,
274 [MALR] = 0x01c8,
275 [TROCR] = 0x01d0,
276 [CDCR] = 0x01d4,
277 [LCCR] = 0x01d8,
278 [CNDCR] = 0x01dc,
279 [CEFCR] = 0x01e4,
280 [FRECR] = 0x01e8,
281 [TSFRCR] = 0x01ec,
282 [TLFRCR] = 0x01f0,
283 [RFCR] = 0x01f4,
284 [MAFCR] = 0x01f8,
285 [RTRATE] = 0x01fc,
286
287 [EDMR] = 0x0000,
288 [EDTRR] = 0x0008,
289 [EDRRR] = 0x0010,
290 [TDLAR] = 0x0018,
291 [RDLAR] = 0x0020,
292 [EESR] = 0x0028,
293 [EESIPR] = 0x0030,
294 [TRSCER] = 0x0038,
295 [RMFCR] = 0x0040,
296 [TFTR] = 0x0048,
297 [FDR] = 0x0050,
298 [RMCR] = 0x0058,
299 [TFUCR] = 0x0064,
300 [RFOCR] = 0x0068,
301 [FCFTR] = 0x0070,
302 [RPADIR] = 0x0078,
303 [TRIMD] = 0x007c,
304 [RBWAR] = 0x00c8,
305 [RDFAR] = 0x00cc,
306 [TBRAR] = 0x00d4,
307 [TDFAR] = 0x00d8,
308};
309
310static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
3365711d
BH
311 SH_ETH_OFFSET_DEFAULTS,
312
d8b0426a
SS
313 [EDMR] = 0x0000,
314 [EDTRR] = 0x0004,
315 [EDRRR] = 0x0008,
316 [TDLAR] = 0x000c,
317 [RDLAR] = 0x0010,
318 [EESR] = 0x0014,
319 [EESIPR] = 0x0018,
320 [TRSCER] = 0x001c,
321 [RMFCR] = 0x0020,
322 [TFTR] = 0x0024,
323 [FDR] = 0x0028,
324 [RMCR] = 0x002c,
325 [EDOCR] = 0x0030,
326 [FCFTR] = 0x0034,
327 [RPADIR] = 0x0038,
328 [TRIMD] = 0x003c,
329 [RBWAR] = 0x0040,
330 [RDFAR] = 0x0044,
331 [TBRAR] = 0x004c,
332 [TDFAR] = 0x0050,
333
c0013f6f
SS
334 [ECMR] = 0x0160,
335 [ECSR] = 0x0164,
336 [ECSIPR] = 0x0168,
337 [PIR] = 0x016c,
338 [MAHR] = 0x0170,
339 [MALR] = 0x0174,
340 [RFLR] = 0x0178,
341 [PSR] = 0x017c,
342 [TROCR] = 0x0180,
343 [CDCR] = 0x0184,
344 [LCCR] = 0x0188,
345 [CNDCR] = 0x018c,
346 [CEFCR] = 0x0194,
347 [FRECR] = 0x0198,
348 [TSFRCR] = 0x019c,
349 [TLFRCR] = 0x01a0,
350 [RFCR] = 0x01a4,
351 [MAFCR] = 0x01a8,
352 [IPGR] = 0x01b4,
353 [APR] = 0x01b8,
354 [MPR] = 0x01bc,
355 [TPAUSER] = 0x01c4,
356 [BCFR] = 0x01cc,
357
358 [ARSTR] = 0x0000,
359 [TSU_CTRST] = 0x0004,
360 [TSU_FWEN0] = 0x0010,
361 [TSU_FWEN1] = 0x0014,
362 [TSU_FCM] = 0x0018,
363 [TSU_BSYSL0] = 0x0020,
364 [TSU_BSYSL1] = 0x0024,
365 [TSU_PRISL0] = 0x0028,
366 [TSU_PRISL1] = 0x002c,
367 [TSU_FWSL0] = 0x0030,
368 [TSU_FWSL1] = 0x0034,
369 [TSU_FWSLC] = 0x0038,
370 [TSU_QTAGM0] = 0x0040,
371 [TSU_QTAGM1] = 0x0044,
372 [TSU_ADQT0] = 0x0048,
373 [TSU_ADQT1] = 0x004c,
374 [TSU_FWSR] = 0x0050,
375 [TSU_FWINMK] = 0x0054,
376 [TSU_ADSBSY] = 0x0060,
377 [TSU_TEN] = 0x0064,
378 [TSU_POST1] = 0x0070,
379 [TSU_POST2] = 0x0074,
380 [TSU_POST3] = 0x0078,
381 [TSU_POST4] = 0x007c,
382
383 [TXNLCR0] = 0x0080,
384 [TXALCR0] = 0x0084,
385 [RXNLCR0] = 0x0088,
386 [RXALCR0] = 0x008c,
387 [FWNLCR0] = 0x0090,
388 [FWALCR0] = 0x0094,
389 [TXNLCR1] = 0x00a0,
50f3d740 390 [TXALCR1] = 0x00a4,
c0013f6f
SS
391 [RXNLCR1] = 0x00a8,
392 [RXALCR1] = 0x00ac,
393 [FWNLCR1] = 0x00b0,
394 [FWALCR1] = 0x00b4,
395
396 [TSU_ADRH0] = 0x0100,
c0013f6f
SS
397};
398
740c7f31
BH
399static void sh_eth_rcv_snd_disable(struct net_device *ndev);
400static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
401
2274d375
SS
402static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
403{
404 struct sh_eth_private *mdp = netdev_priv(ndev);
405 u16 offset = mdp->reg_offset[enum_index];
406
407 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
408 return;
409
410 iowrite32(data, mdp->addr + offset);
411}
412
413static u32 sh_eth_read(struct net_device *ndev, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return ~0U;
420
421 return ioread32(mdp->addr + offset);
422}
423
b2b14d2f
SS
424static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
425 u32 set)
426{
427 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
428 enum_index);
429}
430
41414f0a 431static u16 sh_eth_tsu_get_offset(struct sh_eth_private *mdp, int enum_index)
388c4bb4 432{
41414f0a 433 return mdp->reg_offset[enum_index];
388c4bb4
SS
434}
435
55ea8743
SS
436static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
437 int enum_index)
438{
ecbecb0a 439 u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
627a0d20
SS
440
441 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
442 return;
443
444 iowrite32(data, mdp->tsu_addr + offset);
55ea8743
SS
445}
446
447static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
448{
ecbecb0a 449 u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
627a0d20
SS
450
451 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
452 return ~0U;
453
454 return ioread32(mdp->tsu_addr + offset);
55ea8743
SS
455}
456
bb2fa4e8
SS
457static void sh_eth_soft_swap(char *src, int len)
458{
459#ifdef __LITTLE_ENDIAN
460 u32 *p = (u32 *)src;
1100149a 461 u32 *maxp = p + DIV_ROUND_UP(len, sizeof(u32));
bb2fa4e8
SS
462
463 for (; p < maxp; p++)
464 *p = swab32(*p);
465#endif
466}
467
8e994402 468static void sh_eth_select_mii(struct net_device *ndev)
5e7a76be 469{
5e7a76be 470 struct sh_eth_private *mdp = netdev_priv(ndev);
4fa8c3cc 471 u32 value;
5e7a76be
NI
472
473 switch (mdp->phy_interface) {
230c1846
SS
474 case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
475 value = 0x3;
476 break;
5e7a76be
NI
477 case PHY_INTERFACE_MODE_GMII:
478 value = 0x2;
479 break;
480 case PHY_INTERFACE_MODE_MII:
481 value = 0x1;
482 break;
483 case PHY_INTERFACE_MODE_RMII:
484 value = 0x0;
485 break;
486 default:
f75f14ec
SS
487 netdev_warn(ndev,
488 "PHY interface mode was not setup. Set to MII.\n");
5e7a76be
NI
489 value = 0x1;
490 break;
491 }
492
493 sh_eth_write(ndev, value, RMII_MII);
494}
5e7a76be 495
8e994402 496static void sh_eth_set_duplex(struct net_device *ndev)
65ac8851
YS
497{
498 struct sh_eth_private *mdp = netdev_priv(ndev);
65ac8851 499
b2b14d2f 500 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
65ac8851
YS
501}
502
99f84be6
GU
503static void sh_eth_chip_reset(struct net_device *ndev)
504{
505 struct sh_eth_private *mdp = netdev_priv(ndev);
506
507 /* reset device */
ec65cfce 508 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
99f84be6
GU
509 mdelay(1);
510}
511
4ceedeb1
SS
512static int sh_eth_soft_reset(struct net_device *ndev)
513{
514 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
515 mdelay(3);
516 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
517
518 return 0;
519}
520
521static int sh_eth_check_soft_reset(struct net_device *ndev)
522{
523 int cnt;
524
525 for (cnt = 100; cnt > 0; cnt--) {
526 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
527 return 0;
528 mdelay(1);
529 }
530
531 netdev_err(ndev, "Device reset failed\n");
532 return -ETIMEDOUT;
533}
534
535static int sh_eth_soft_reset_gether(struct net_device *ndev)
536{
537 struct sh_eth_private *mdp = netdev_priv(ndev);
538 int ret;
539
540 sh_eth_write(ndev, EDSR_ENALL, EDSR);
541 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
542
543 ret = sh_eth_check_soft_reset(ndev);
544 if (ret)
545 return ret;
546
547 /* Table Init */
548 sh_eth_write(ndev, 0, TDLAR);
549 sh_eth_write(ndev, 0, TDFAR);
550 sh_eth_write(ndev, 0, TDFXR);
551 sh_eth_write(ndev, 0, TDFFR);
552 sh_eth_write(ndev, 0, RDLAR);
553 sh_eth_write(ndev, 0, RDFAR);
554 sh_eth_write(ndev, 0, RDFXR);
555 sh_eth_write(ndev, 0, RDFFR);
556
557 /* Reset HW CRC register */
2c2ab5af 558 if (mdp->cd->csmr)
4ceedeb1
SS
559 sh_eth_write(ndev, 0, CSMR);
560
561 /* Select MII mode */
562 if (mdp->cd->select_mii)
563 sh_eth_select_mii(ndev);
564
565 return ret;
566}
567
a0f48be3
GU
568static void sh_eth_set_rate_gether(struct net_device *ndev)
569{
570 struct sh_eth_private *mdp = netdev_priv(ndev);
571
572 switch (mdp->speed) {
573 case 10: /* 10BASE */
574 sh_eth_write(ndev, GECMR_10, GECMR);
575 break;
576 case 100:/* 100BASE */
577 sh_eth_write(ndev, GECMR_100, GECMR);
578 break;
579 case 1000: /* 1000BASE */
580 sh_eth_write(ndev, GECMR_1000, GECMR);
581 break;
a0f48be3
GU
582 }
583}
584
99f84be6
GU
585#ifdef CONFIG_OF
586/* R7S72100 */
587static struct sh_eth_cpu_data r7s72100_data = {
4ceedeb1
SS
588 .soft_reset = sh_eth_soft_reset_gether,
589
99f84be6
GU
590 .chip_reset = sh_eth_chip_reset,
591 .set_duplex = sh_eth_set_duplex,
592
593 .register_type = SH_ETH_REG_FAST_RZ,
594
3e416992 595 .edtrr_trns = EDTRR_TRNS_GETHER,
99f84be6
GU
596 .ecsr_value = ECSR_ICD,
597 .ecsipr_value = ECSIPR_ICDIP,
2b2d3eb4
SS
598 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
599 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
600 EESIPR_ECIIP |
601 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
602 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
603 EESIPR_RMAFIP | EESIPR_RRFIP |
604 EESIPR_RTLFIP | EESIPR_RTSFIP |
605 EESIPR_PREIP | EESIPR_CERFIP,
99f84be6
GU
606
607 .tx_check = EESR_TC1 | EESR_FTC,
608 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
609 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
9b39f05c 610 EESR_TDE,
99f84be6
GU
611 .fdr_value = 0x0000070f,
612
613 .no_psr = 1,
614 .apr = 1,
615 .mpr = 1,
616 .tpauser = 1,
617 .hw_swap = 1,
618 .rpadir = 1,
99f84be6
GU
619 .no_trimd = 1,
620 .no_ade = 1,
246e30cc 621 .xdfar_rw = 1,
2c2ab5af 622 .csmr = 1,
48132cd0 623 .rx_csum = 1,
99f84be6 624 .tsu = 1,
ce9134df 625 .no_tx_cntrs = 1,
99f84be6 626};
a0f48be3
GU
627
628static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
629{
c66b2581 630 sh_eth_chip_reset(ndev);
a0f48be3
GU
631
632 sh_eth_select_mii(ndev);
633}
634
635/* R8A7740 */
636static struct sh_eth_cpu_data r8a7740_data = {
4ceedeb1
SS
637 .soft_reset = sh_eth_soft_reset_gether,
638
a0f48be3
GU
639 .chip_reset = sh_eth_chip_reset_r8a7740,
640 .set_duplex = sh_eth_set_duplex,
641 .set_rate = sh_eth_set_rate_gether,
642
643 .register_type = SH_ETH_REG_GIGABIT,
644
3e416992 645 .edtrr_trns = EDTRR_TRNS_GETHER,
a0f48be3
GU
646 .ecsr_value = ECSR_ICD | ECSR_MPD,
647 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
2b2d3eb4
SS
648 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
649 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
650 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
651 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
652 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
653 EESIPR_CEEFIP | EESIPR_CELFIP |
654 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
655 EESIPR_PREIP | EESIPR_CERFIP,
a0f48be3
GU
656
657 .tx_check = EESR_TC1 | EESR_FTC,
658 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
659 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
9b39f05c 660 EESR_TDE,
a0f48be3
GU
661 .fdr_value = 0x0000070f,
662
663 .apr = 1,
664 .mpr = 1,
665 .tpauser = 1,
666 .bculr = 1,
667 .hw_swap = 1,
668 .rpadir = 1,
a0f48be3
GU
669 .no_trimd = 1,
670 .no_ade = 1,
246e30cc 671 .xdfar_rw = 1,
2c2ab5af 672 .csmr = 1,
040c16fd 673 .rx_csum = 1,
a0f48be3
GU
674 .tsu = 1,
675 .select_mii = 1,
33017e24 676 .magic = 1,
4c1d4585 677 .cexcr = 1,
a0f48be3 678};
99f84be6 679
04b0ed2a 680/* There is CPU dependent code */
6c4b2f7e 681static void sh_eth_set_rate_rcar(struct net_device *ndev)
65ac8851
YS
682{
683 struct sh_eth_private *mdp = netdev_priv(ndev);
d0418bb7 684
a3f109bd
SS
685 switch (mdp->speed) {
686 case 10: /* 10BASE */
b2b14d2f 687 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
a3f109bd
SS
688 break;
689 case 100:/* 100BASE */
b2b14d2f 690 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
a3f109bd 691 break;
a3f109bd
SS
692 }
693}
694
6c4b2f7e
SH
695/* R-Car Gen1 */
696static struct sh_eth_cpu_data rcar_gen1_data = {
4ceedeb1
SS
697 .soft_reset = sh_eth_soft_reset,
698
a3f109bd 699 .set_duplex = sh_eth_set_duplex,
6c4b2f7e 700 .set_rate = sh_eth_set_rate_rcar,
a3f109bd 701
a3153d8c
SS
702 .register_type = SH_ETH_REG_FAST_RCAR,
703
3e416992 704 .edtrr_trns = EDTRR_TRNS_ETHER,
a3f109bd
SS
705 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
706 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
2b2d3eb4
SS
707 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
708 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
709 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
710 EESIPR_RMAFIP | EESIPR_RRFIP |
711 EESIPR_RTLFIP | EESIPR_RTSFIP |
712 EESIPR_PREIP | EESIPR_CERFIP,
a3f109bd 713
27164491 714 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
ca8c3585 715 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
9b39f05c 716 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
d407bc02 717 .fdr_value = 0x00000f0f,
a3f109bd
SS
718
719 .apr = 1,
720 .mpr = 1,
721 .tpauser = 1,
722 .hw_swap = 1,
6e80e55b 723 .no_xdfar = 1,
a3f109bd 724};
a3f109bd 725
6c4b2f7e
SH
726/* R-Car Gen2 and RZ/G1 */
727static struct sh_eth_cpu_data rcar_gen2_data = {
4ceedeb1
SS
728 .soft_reset = sh_eth_soft_reset,
729
e18dbf7e 730 .set_duplex = sh_eth_set_duplex,
6c4b2f7e 731 .set_rate = sh_eth_set_rate_rcar,
e18dbf7e 732
a3153d8c
SS
733 .register_type = SH_ETH_REG_FAST_RCAR,
734
3e416992 735 .edtrr_trns = EDTRR_TRNS_ETHER,
e410d86d
NS
736 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
737 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
738 ECSIPR_MPDIP,
2b2d3eb4
SS
739 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
740 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
741 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
742 EESIPR_RMAFIP | EESIPR_RRFIP |
743 EESIPR_RTLFIP | EESIPR_RTSFIP |
744 EESIPR_PREIP | EESIPR_CERFIP,
e18dbf7e 745
27164491 746 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
ba361cb3 747 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
9b39f05c 748 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
d407bc02 749 .fdr_value = 0x00000f0f,
e18dbf7e 750
01fbd3f5
GU
751 .trscer_err_mask = DESC_I_RINT8,
752
e18dbf7e
SH
753 .apr = 1,
754 .mpr = 1,
755 .tpauser = 1,
756 .hw_swap = 1,
6e80e55b 757 .no_xdfar = 1,
e18dbf7e 758 .rmiimode = 1,
e410d86d 759 .magic = 1,
e18dbf7e 760};
3eb9c2ad
SS
761
762/* R8A77980 */
763static struct sh_eth_cpu_data r8a77980_data = {
764 .soft_reset = sh_eth_soft_reset_gether,
765
766 .set_duplex = sh_eth_set_duplex,
767 .set_rate = sh_eth_set_rate_gether,
768
769 .register_type = SH_ETH_REG_GIGABIT,
770
771 .edtrr_trns = EDTRR_TRNS_GETHER,
772 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
773 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
774 ECSIPR_MPDIP,
775 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
776 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
777 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
778 EESIPR_RMAFIP | EESIPR_RRFIP |
779 EESIPR_RTLFIP | EESIPR_RTSFIP |
780 EESIPR_PREIP | EESIPR_CERFIP,
781
27164491 782 .tx_check = EESR_FTC | EESR_CD | EESR_TRO,
3eb9c2ad
SS
783 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
784 EESR_RFE | EESR_RDE | EESR_RFRMER |
785 EESR_TFE | EESR_TDE | EESR_ECI,
786 .fdr_value = 0x0000070f,
787
788 .apr = 1,
789 .mpr = 1,
790 .tpauser = 1,
791 .bculr = 1,
792 .hw_swap = 1,
793 .nbst = 1,
794 .rpadir = 1,
3eb9c2ad
SS
795 .no_trimd = 1,
796 .no_ade = 1,
797 .xdfar_rw = 1,
2c2ab5af 798 .csmr = 1,
0da843ad 799 .rx_csum = 1,
3eb9c2ad
SS
800 .select_mii = 1,
801 .magic = 1,
802 .cexcr = 1,
803};
6e0bb04d
CB
804
805/* R7S9210 */
806static struct sh_eth_cpu_data r7s9210_data = {
807 .soft_reset = sh_eth_soft_reset,
808
809 .set_duplex = sh_eth_set_duplex,
810 .set_rate = sh_eth_set_rate_rcar,
811
812 .register_type = SH_ETH_REG_FAST_SH4,
813
814 .edtrr_trns = EDTRR_TRNS_ETHER,
815 .ecsr_value = ECSR_ICD,
816 .ecsipr_value = ECSIPR_ICDIP,
817 .eesipr_value = EESIPR_TWBIP | EESIPR_TABTIP | EESIPR_RABTIP |
818 EESIPR_RFCOFIP | EESIPR_ECIIP | EESIPR_FTCIP |
819 EESIPR_TDEIP | EESIPR_TFUFIP | EESIPR_FRIP |
820 EESIPR_RDEIP | EESIPR_RFOFIP | EESIPR_CNDIP |
821 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
822 EESIPR_RMAFIP | EESIPR_RRFIP | EESIPR_RTLFIP |
823 EESIPR_RTSFIP | EESIPR_PREIP | EESIPR_CERFIP,
824
825 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
826 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
827 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
828
829 .fdr_value = 0x0000070f,
830
831 .apr = 1,
832 .mpr = 1,
833 .tpauser = 1,
834 .hw_swap = 1,
835 .rpadir = 1,
836 .no_ade = 1,
837 .xdfar_rw = 1,
838};
c74a2248 839#endif /* CONFIG_OF */
e18dbf7e 840
9c3beaab 841static void sh_eth_set_rate_sh7724(struct net_device *ndev)
a3f109bd
SS
842{
843 struct sh_eth_private *mdp = netdev_priv(ndev);
65ac8851
YS
844
845 switch (mdp->speed) {
846 case 10: /* 10BASE */
b2b14d2f 847 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
65ac8851
YS
848 break;
849 case 100:/* 100BASE */
b2b14d2f 850 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
65ac8851 851 break;
65ac8851
YS
852 }
853}
854
855/* SH7724 */
9c3beaab 856static struct sh_eth_cpu_data sh7724_data = {
4ceedeb1
SS
857 .soft_reset = sh_eth_soft_reset,
858
65ac8851 859 .set_duplex = sh_eth_set_duplex,
9c3beaab 860 .set_rate = sh_eth_set_rate_sh7724,
65ac8851 861
a3153d8c
SS
862 .register_type = SH_ETH_REG_FAST_SH4,
863
3e416992 864 .edtrr_trns = EDTRR_TRNS_ETHER,
65ac8851
YS
865 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
866 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
2b2d3eb4
SS
867 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
868 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
869 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
870 EESIPR_RMAFIP | EESIPR_RRFIP |
871 EESIPR_RTLFIP | EESIPR_RTSFIP |
872 EESIPR_PREIP | EESIPR_CERFIP,
65ac8851 873
27164491 874 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
ca8c3585 875 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
9b39f05c 876 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
65ac8851
YS
877
878 .apr = 1,
879 .mpr = 1,
880 .tpauser = 1,
881 .hw_swap = 1,
503914cf 882 .rpadir = 1,
65ac8851 883};
5cee1d37 884
24549e2a 885static void sh_eth_set_rate_sh7757(struct net_device *ndev)
f29a3d04
YS
886{
887 struct sh_eth_private *mdp = netdev_priv(ndev);
f29a3d04
YS
888
889 switch (mdp->speed) {
890 case 10: /* 10BASE */
4a55530f 891 sh_eth_write(ndev, 0, RTRATE);
f29a3d04
YS
892 break;
893 case 100:/* 100BASE */
4a55530f 894 sh_eth_write(ndev, 1, RTRATE);
f29a3d04 895 break;
f29a3d04
YS
896 }
897}
898
899/* SH7757 */
24549e2a 900static struct sh_eth_cpu_data sh7757_data = {
4ceedeb1
SS
901 .soft_reset = sh_eth_soft_reset,
902
24549e2a
SS
903 .set_duplex = sh_eth_set_duplex,
904 .set_rate = sh_eth_set_rate_sh7757,
f29a3d04 905
a3153d8c
SS
906 .register_type = SH_ETH_REG_FAST_SH4,
907
3e416992 908 .edtrr_trns = EDTRR_TRNS_ETHER,
2b2d3eb4
SS
909 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
910 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
911 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
912 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
913 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
914 EESIPR_CEEFIP | EESIPR_CELFIP |
915 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
916 EESIPR_PREIP | EESIPR_CERFIP,
f29a3d04 917
27164491 918 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
ca8c3585 919 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
9b39f05c 920 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
f29a3d04 921
5b3dfd13 922 .irq_flags = IRQF_SHARED,
f29a3d04
YS
923 .apr = 1,
924 .mpr = 1,
925 .tpauser = 1,
926 .hw_swap = 1,
927 .no_ade = 1,
2e98e797 928 .rpadir = 1,
6b4b4fea 929 .rtrate = 1,
a94cf2a6 930 .dual_port = 1,
f29a3d04 931};
65ac8851 932
e403d295 933#define SH_GIGA_ETH_BASE 0xfee00000UL
8fcd4961
YS
934#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
935#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
936static void sh_eth_chip_reset_giga(struct net_device *ndev)
937{
0799c2d6 938 u32 mahr[2], malr[2];
79270922 939 int i;
8fcd4961
YS
940
941 /* save MAHR and MALR */
942 for (i = 0; i < 2; i++) {
ae70644d
YS
943 malr[i] = ioread32((void *)GIGA_MALR(i));
944 mahr[i] = ioread32((void *)GIGA_MAHR(i));
8fcd4961
YS
945 }
946
c66b2581 947 sh_eth_chip_reset(ndev);
8fcd4961
YS
948
949 /* restore MAHR and MALR */
950 for (i = 0; i < 2; i++) {
ae70644d
YS
951 iowrite32(malr[i], (void *)GIGA_MALR(i));
952 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
8fcd4961
YS
953 }
954}
955
8fcd4961
YS
956static void sh_eth_set_rate_giga(struct net_device *ndev)
957{
958 struct sh_eth_private *mdp = netdev_priv(ndev);
959
960 switch (mdp->speed) {
961 case 10: /* 10BASE */
962 sh_eth_write(ndev, 0x00000000, GECMR);
963 break;
964 case 100:/* 100BASE */
965 sh_eth_write(ndev, 0x00000010, GECMR);
966 break;
967 case 1000: /* 1000BASE */
968 sh_eth_write(ndev, 0x00000020, GECMR);
969 break;
8fcd4961
YS
970 }
971}
972
973/* SH7757(GETHERC) */
24549e2a 974static struct sh_eth_cpu_data sh7757_data_giga = {
4ceedeb1
SS
975 .soft_reset = sh_eth_soft_reset_gether,
976
8fcd4961 977 .chip_reset = sh_eth_chip_reset_giga,
04b0ed2a 978 .set_duplex = sh_eth_set_duplex,
8fcd4961
YS
979 .set_rate = sh_eth_set_rate_giga,
980
a3153d8c
SS
981 .register_type = SH_ETH_REG_GIGABIT,
982
3e416992 983 .edtrr_trns = EDTRR_TRNS_GETHER,
8fcd4961
YS
984 .ecsr_value = ECSR_ICD | ECSR_MPD,
985 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
2b2d3eb4
SS
986 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
987 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
988 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
989 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
990 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
991 EESIPR_CEEFIP | EESIPR_CELFIP |
992 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
993 EESIPR_PREIP | EESIPR_CERFIP,
8fcd4961
YS
994
995 .tx_check = EESR_TC1 | EESR_FTC,
ca8c3585
SS
996 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
997 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
9b39f05c 998 EESR_TDE,
8fcd4961 999 .fdr_value = 0x0000072f,
8fcd4961 1000
5b3dfd13 1001 .irq_flags = IRQF_SHARED,
8fcd4961
YS
1002 .apr = 1,
1003 .mpr = 1,
1004 .tpauser = 1,
1005 .bculr = 1,
1006 .hw_swap = 1,
1007 .rpadir = 1,
8fcd4961
YS
1008 .no_trimd = 1,
1009 .no_ade = 1,
246e30cc 1010 .xdfar_rw = 1,
3acbc971 1011 .tsu = 1,
4c1d4585 1012 .cexcr = 1,
a94cf2a6 1013 .dual_port = 1,
8fcd4961
YS
1014};
1015
f5d12767
SS
1016/* SH7734 */
1017static struct sh_eth_cpu_data sh7734_data = {
4ceedeb1
SS
1018 .soft_reset = sh_eth_soft_reset_gether,
1019
380af9e3
YS
1020 .chip_reset = sh_eth_chip_reset,
1021 .set_duplex = sh_eth_set_duplex,
f5d12767
SS
1022 .set_rate = sh_eth_set_rate_gether,
1023
a3153d8c
SS
1024 .register_type = SH_ETH_REG_GIGABIT,
1025
3e416992 1026 .edtrr_trns = EDTRR_TRNS_GETHER,
f5d12767
SS
1027 .ecsr_value = ECSR_ICD | ECSR_MPD,
1028 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
2b2d3eb4
SS
1029 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1030 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1031 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1032 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1033 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1034 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1035 EESIPR_PREIP | EESIPR_CERFIP,
f5d12767
SS
1036
1037 .tx_check = EESR_TC1 | EESR_FTC,
ca8c3585
SS
1038 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
1039 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
9b39f05c 1040 EESR_TDE,
f5d12767
SS
1041
1042 .apr = 1,
1043 .mpr = 1,
1044 .tpauser = 1,
1045 .bculr = 1,
1046 .hw_swap = 1,
1047 .no_trimd = 1,
1048 .no_ade = 1,
246e30cc 1049 .xdfar_rw = 1,
f5d12767 1050 .tsu = 1,
2c2ab5af 1051 .csmr = 1,
06240e1b 1052 .rx_csum = 1,
f5d12767 1053 .select_mii = 1,
159c2a90 1054 .magic = 1,
4c1d4585 1055 .cexcr = 1,
f5d12767
SS
1056};
1057
1058/* SH7763 */
1059static struct sh_eth_cpu_data sh7763_data = {
4ceedeb1
SS
1060 .soft_reset = sh_eth_soft_reset_gether,
1061
f5d12767
SS
1062 .chip_reset = sh_eth_chip_reset,
1063 .set_duplex = sh_eth_set_duplex,
1064 .set_rate = sh_eth_set_rate_gether,
380af9e3 1065
a3153d8c
SS
1066 .register_type = SH_ETH_REG_GIGABIT,
1067
3e416992 1068 .edtrr_trns = EDTRR_TRNS_GETHER,
380af9e3
YS
1069 .ecsr_value = ECSR_ICD | ECSR_MPD,
1070 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
2b2d3eb4
SS
1071 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1072 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1073 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1074 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1075 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1076 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1077 EESIPR_PREIP | EESIPR_CERFIP,
380af9e3
YS
1078
1079 .tx_check = EESR_TC1 | EESR_FTC,
128296fc 1080 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
9b39f05c 1081 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
380af9e3
YS
1082
1083 .apr = 1,
1084 .mpr = 1,
1085 .tpauser = 1,
1086 .bculr = 1,
1087 .hw_swap = 1,
380af9e3
YS
1088 .no_trimd = 1,
1089 .no_ade = 1,
246e30cc 1090 .xdfar_rw = 1,
4986b996 1091 .tsu = 1,
5b3dfd13 1092 .irq_flags = IRQF_SHARED,
267e1d5c 1093 .magic = 1,
4c1d4585 1094 .cexcr = 1,
997feb11 1095 .rx_csum = 1,
a94cf2a6 1096 .dual_port = 1,
380af9e3
YS
1097};
1098
c18a79ab 1099static struct sh_eth_cpu_data sh7619_data = {
4ceedeb1
SS
1100 .soft_reset = sh_eth_soft_reset,
1101
a3153d8c
SS
1102 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1103
3e416992 1104 .edtrr_trns = EDTRR_TRNS_ETHER,
2b2d3eb4
SS
1105 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1106 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1107 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1108 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1109 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1110 EESIPR_CEEFIP | EESIPR_CELFIP |
1111 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1112 EESIPR_PREIP | EESIPR_CERFIP,
380af9e3
YS
1113
1114 .apr = 1,
1115 .mpr = 1,
1116 .tpauser = 1,
1117 .hw_swap = 1,
1118};
7bbe150d
SS
1119
1120static struct sh_eth_cpu_data sh771x_data = {
4ceedeb1
SS
1121 .soft_reset = sh_eth_soft_reset,
1122
a3153d8c
SS
1123 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1124
3e416992 1125 .edtrr_trns = EDTRR_TRNS_ETHER,
2b2d3eb4
SS
1126 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1127 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1128 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1129 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1130 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1131 EESIPR_CEEFIP | EESIPR_CELFIP |
1132 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1133 EESIPR_PREIP | EESIPR_CERFIP,
4986b996 1134 .tsu = 1,
a94cf2a6 1135 .dual_port = 1,
380af9e3 1136};
380af9e3
YS
1137
1138static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1139{
1140 if (!cd->ecsr_value)
1141 cd->ecsr_value = DEFAULT_ECSR_INIT;
1142
1143 if (!cd->ecsipr_value)
1144 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1145
1146 if (!cd->fcftr_value)
128296fc 1147 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
380af9e3
YS
1148 DEFAULT_FIFO_F_D_RFD;
1149
1150 if (!cd->fdr_value)
1151 cd->fdr_value = DEFAULT_FDR_INIT;
1152
380af9e3
YS
1153 if (!cd->tx_check)
1154 cd->tx_check = DEFAULT_TX_CHECK;
1155
1156 if (!cd->eesr_err_check)
1157 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
b284fbe3
NI
1158
1159 if (!cd->trscer_err_mask)
1160 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
380af9e3
YS
1161}
1162
380af9e3
YS
1163static void sh_eth_set_receive_align(struct sk_buff *skb)
1164{
4d6a949c 1165 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
380af9e3 1166
380af9e3 1167 if (reserve)
4d6a949c 1168 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
380af9e3 1169}
380af9e3 1170
128296fc 1171/* Program the hardware MAC address from dev->dev_addr. */
86a74ff2
NI
1172static void update_mac_address(struct net_device *ndev)
1173{
4a55530f 1174 sh_eth_write(ndev,
128296fc
SS
1175 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1176 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
4a55530f 1177 sh_eth_write(ndev,
128296fc 1178 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
86a74ff2
NI
1179}
1180
128296fc 1181/* Get MAC address from SuperH MAC address register
86a74ff2
NI
1182 *
1183 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1184 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1185 * When you want use this device, you must set MAC address in bootloader.
1186 *
1187 */
748031f9 1188static void read_mac_address(struct net_device *ndev, unsigned char *mac)
86a74ff2 1189{
748031f9 1190 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
d458cdf7 1191 memcpy(ndev->dev_addr, mac, ETH_ALEN);
748031f9 1192 } else {
37742f02
SS
1193 u32 mahr = sh_eth_read(ndev, MAHR);
1194 u32 malr = sh_eth_read(ndev, MALR);
1195
1196 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1197 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1198 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1199 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1200 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1201 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
748031f9 1202 }
86a74ff2
NI
1203}
1204
1205struct bb_info {
ae70644d 1206 void (*set_gate)(void *addr);
86a74ff2 1207 struct mdiobb_ctrl ctrl;
ae70644d 1208 void *addr;
86a74ff2
NI
1209};
1210
39b4b06b 1211static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
86a74ff2
NI
1212{
1213 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
78fa3c5c 1214 u32 pir;
b3017e6a
YS
1215
1216 if (bitbang->set_gate)
1217 bitbang->set_gate(bitbang->addr);
1218
78fa3c5c 1219 pir = ioread32(bitbang->addr);
39b4b06b 1220 if (set)
78fa3c5c 1221 pir |= mask;
86a74ff2 1222 else
78fa3c5c
SS
1223 pir &= ~mask;
1224 iowrite32(pir, bitbang->addr);
39b4b06b
SS
1225}
1226
1227/* Data I/O pin control */
1228static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1229{
1230 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
86a74ff2
NI
1231}
1232
1233/* Set bit data*/
1234static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1235{
39b4b06b 1236 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
86a74ff2
NI
1237}
1238
1239/* Get bit data*/
1240static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1241{
1242 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
b3017e6a
YS
1243
1244 if (bitbang->set_gate)
1245 bitbang->set_gate(bitbang->addr);
1246
78fa3c5c 1247 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
86a74ff2
NI
1248}
1249
1250/* MDC pin control */
1251static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1252{
39b4b06b 1253 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
86a74ff2
NI
1254}
1255
1256/* mdio bus control struct */
1257static struct mdiobb_ops bb_ops = {
1258 .owner = THIS_MODULE,
1259 .set_mdc = sh_mdc_ctrl,
1260 .set_mdio_dir = sh_mmd_ctrl,
1261 .set_mdio_data = sh_set_mdio,
1262 .get_mdio_data = sh_get_mdio,
1263};
1264
1debdc8f
SS
1265/* free Tx skb function */
1266static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1267{
1268 struct sh_eth_private *mdp = netdev_priv(ndev);
1269 struct sh_eth_txdesc *txdesc;
1270 int free_num = 0;
1271 int entry;
1272 bool sent;
1273
1274 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1275 entry = mdp->dirty_tx % mdp->num_tx_ring;
1276 txdesc = &mdp->tx_ring[entry];
1277 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1278 if (sent_only && !sent)
1279 break;
1280 /* TACT bit must be checked before all the following reads */
1281 dma_rmb();
1282 netif_info(mdp, tx_done, ndev,
1283 "tx entry %d status 0x%08x\n",
1284 entry, le32_to_cpu(txdesc->status));
1285 /* Free the original skb. */
1286 if (mdp->tx_skbuff[entry]) {
22c1aed4
TP
1287 dma_unmap_single(&mdp->pdev->dev,
1288 le32_to_cpu(txdesc->addr),
1debdc8f
SS
1289 le32_to_cpu(txdesc->len) >> 16,
1290 DMA_TO_DEVICE);
1291 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1292 mdp->tx_skbuff[entry] = NULL;
1293 free_num++;
1294 }
1295 txdesc->status = cpu_to_le32(TD_TFP);
1296 if (entry >= mdp->num_tx_ring - 1)
1297 txdesc->status |= cpu_to_le32(TD_TDLE);
1298
1299 if (sent) {
1300 ndev->stats.tx_packets++;
1301 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1302 }
1303 }
1304 return free_num;
1305}
1306
86a74ff2
NI
1307/* free skb and descriptor buffer */
1308static void sh_eth_ring_free(struct net_device *ndev)
1309{
1310 struct sh_eth_private *mdp = netdev_priv(ndev);
8e03a5e7 1311 int ringsize, i;
86a74ff2 1312
1debdc8f
SS
1313 if (mdp->rx_ring) {
1314 for (i = 0; i < mdp->num_rx_ring; i++) {
1315 if (mdp->rx_skbuff[i]) {
1316 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1317
22c1aed4 1318 dma_unmap_single(&mdp->pdev->dev,
1debdc8f
SS
1319 le32_to_cpu(rxdesc->addr),
1320 ALIGN(mdp->rx_buf_sz, 32),
1321 DMA_FROM_DEVICE);
1322 }
1323 }
1324 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
573500db 1325 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
1debdc8f
SS
1326 mdp->rx_desc_dma);
1327 mdp->rx_ring = NULL;
1328 }
1329
86a74ff2
NI
1330 /* Free Rx skb ringbuffer */
1331 if (mdp->rx_skbuff) {
179d80af
SS
1332 for (i = 0; i < mdp->num_rx_ring; i++)
1333 dev_kfree_skb(mdp->rx_skbuff[i]);
86a74ff2
NI
1334 }
1335 kfree(mdp->rx_skbuff);
91c77550 1336 mdp->rx_skbuff = NULL;
86a74ff2 1337
8e03a5e7 1338 if (mdp->tx_ring) {
1debdc8f
SS
1339 sh_eth_tx_free(ndev, false);
1340
8e03a5e7 1341 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
573500db 1342 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
8e03a5e7
SS
1343 mdp->tx_desc_dma);
1344 mdp->tx_ring = NULL;
1345 }
1debdc8f
SS
1346
1347 /* Free Tx skb ringbuffer */
1348 kfree(mdp->tx_skbuff);
1349 mdp->tx_skbuff = NULL;
86a74ff2
NI
1350}
1351
1352/* format skb and descriptor buffer */
1353static void sh_eth_ring_format(struct net_device *ndev)
1354{
1355 struct sh_eth_private *mdp = netdev_priv(ndev);
1356 int i;
1357 struct sk_buff *skb;
1358 struct sh_eth_rxdesc *rxdesc = NULL;
1359 struct sh_eth_txdesc *txdesc = NULL;
525b8075
YS
1360 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1361 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
cb368595 1362 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
52b9fa36 1363 dma_addr_t dma_addr;
5cbf20c7 1364 u32 buf_len;
86a74ff2 1365
128296fc
SS
1366 mdp->cur_rx = 0;
1367 mdp->cur_tx = 0;
1368 mdp->dirty_rx = 0;
1369 mdp->dirty_tx = 0;
86a74ff2
NI
1370
1371 memset(mdp->rx_ring, 0, rx_ringsize);
1372
1373 /* build Rx ring buffer */
525b8075 1374 for (i = 0; i < mdp->num_rx_ring; i++) {
86a74ff2
NI
1375 /* skb */
1376 mdp->rx_skbuff[i] = NULL;
4d6a949c 1377 skb = netdev_alloc_skb(ndev, skbuff_size);
86a74ff2
NI
1378 if (skb == NULL)
1379 break;
380af9e3
YS
1380 sh_eth_set_receive_align(skb);
1381
ab857916 1382 /* The size of the buffer is a multiple of 32 bytes. */
5cbf20c7 1383 buf_len = ALIGN(mdp->rx_buf_sz, 32);
22c1aed4 1384 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
52b9fa36 1385 DMA_FROM_DEVICE);
22c1aed4 1386 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
52b9fa36
BH
1387 kfree_skb(skb);
1388 break;
1389 }
1390 mdp->rx_skbuff[i] = skb;
d0ba9134
SS
1391
1392 /* RX descriptor */
1393 rxdesc = &mdp->rx_ring[i];
1394 rxdesc->len = cpu_to_le32(buf_len << 16);
7cf72477
SS
1395 rxdesc->addr = cpu_to_le32(dma_addr);
1396 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
86a74ff2 1397
b0ca2a21
NI
1398 /* Rx descriptor address set */
1399 if (i == 0) {
4a55530f 1400 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
246e30cc 1401 if (mdp->cd->xdfar_rw)
c5ed5368 1402 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
b0ca2a21 1403 }
86a74ff2
NI
1404 }
1405
525b8075 1406 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
86a74ff2
NI
1407
1408 /* Mark the last entry as wrapping the ring. */
c1b7fca6
SS
1409 if (rxdesc)
1410 rxdesc->status |= cpu_to_le32(RD_RDLE);
86a74ff2
NI
1411
1412 memset(mdp->tx_ring, 0, tx_ringsize);
1413
1414 /* build Tx ring buffer */
525b8075 1415 for (i = 0; i < mdp->num_tx_ring; i++) {
86a74ff2
NI
1416 mdp->tx_skbuff[i] = NULL;
1417 txdesc = &mdp->tx_ring[i];
7cf72477
SS
1418 txdesc->status = cpu_to_le32(TD_TFP);
1419 txdesc->len = cpu_to_le32(0);
b0ca2a21 1420 if (i == 0) {
71557a37 1421 /* Tx descriptor address set */
4a55530f 1422 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
246e30cc 1423 if (mdp->cd->xdfar_rw)
c5ed5368 1424 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
b0ca2a21 1425 }
86a74ff2
NI
1426 }
1427
7cf72477 1428 txdesc->status |= cpu_to_le32(TD_TDLE);
86a74ff2
NI
1429}
1430
1431/* Get skb and descriptor buffer */
1432static int sh_eth_ring_init(struct net_device *ndev)
1433{
1434 struct sh_eth_private *mdp = netdev_priv(ndev);
91d80683 1435 int rx_ringsize, tx_ringsize;
86a74ff2 1436
128296fc 1437 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
86a74ff2
NI
1438 * card needs room to do 8 byte alignment, +2 so we can reserve
1439 * the first 2 bytes, and +16 gets room for the status word from the
1440 * card.
1441 */
1442 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1443 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
503914cf
MD
1444 if (mdp->cd->rpadir)
1445 mdp->rx_buf_sz += NET_IP_ALIGN;
86a74ff2
NI
1446
1447 /* Allocate RX and TX skb rings */
2c94e856
SS
1448 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1449 GFP_KERNEL);
91d80683
SS
1450 if (!mdp->rx_skbuff)
1451 return -ENOMEM;
86a74ff2 1452
2c94e856
SS
1453 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1454 GFP_KERNEL);
91d80683 1455 if (!mdp->tx_skbuff)
8e03a5e7 1456 goto ring_free;
86a74ff2
NI
1457
1458 /* Allocate all Rx descriptors. */
525b8075 1459 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
573500db
TP
1460 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1461 &mdp->rx_desc_dma, GFP_KERNEL);
91d80683 1462 if (!mdp->rx_ring)
8e03a5e7 1463 goto ring_free;
86a74ff2
NI
1464
1465 mdp->dirty_rx = 0;
1466
1467 /* Allocate all Tx descriptors. */
525b8075 1468 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
573500db
TP
1469 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1470 &mdp->tx_desc_dma, GFP_KERNEL);
91d80683 1471 if (!mdp->tx_ring)
8e03a5e7 1472 goto ring_free;
91d80683 1473 return 0;
86a74ff2 1474
8e03a5e7
SS
1475ring_free:
1476 /* Free Rx and Tx skb ring buffer and DMA buffer */
86a74ff2
NI
1477 sh_eth_ring_free(ndev);
1478
91d80683 1479 return -ENOMEM;
86a74ff2
NI
1480}
1481
f7967210 1482static int sh_eth_dev_init(struct net_device *ndev)
86a74ff2 1483{
86a74ff2 1484 struct sh_eth_private *mdp = netdev_priv(ndev);
4fa8c3cc 1485 int ret;
86a74ff2
NI
1486
1487 /* Soft Reset */
4ceedeb1 1488 ret = mdp->cd->soft_reset(ndev);
5cee1d37 1489 if (ret)
f738a13d 1490 return ret;
86a74ff2 1491
55754f19
SH
1492 if (mdp->cd->rmiimode)
1493 sh_eth_write(ndev, 0x1, RMIIMODE);
1494
b0ca2a21
NI
1495 /* Descriptor format */
1496 sh_eth_ring_format(ndev);
380af9e3 1497 if (mdp->cd->rpadir)
470103dc 1498 sh_eth_write(ndev, NET_IP_ALIGN << 16, RPADIR);
86a74ff2
NI
1499
1500 /* all sh_eth int mask */
4a55530f 1501 sh_eth_write(ndev, 0, EESIPR);
86a74ff2 1502
10b9194f 1503#if defined(__LITTLE_ENDIAN)
380af9e3 1504 if (mdp->cd->hw_swap)
4a55530f 1505 sh_eth_write(ndev, EDMR_EL, EDMR);
380af9e3 1506 else
b0ca2a21 1507#endif
4a55530f 1508 sh_eth_write(ndev, 0, EDMR);
86a74ff2 1509
b0ca2a21 1510 /* FIFO size set */
4a55530f
YS
1511 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1512 sh_eth_write(ndev, 0, TFTR);
86a74ff2 1513
530aa2d0
BD
1514 /* Frame recv control (enable multiple-packets per rx irq) */
1515 sh_eth_write(ndev, RMCR_RNC, RMCR);
86a74ff2 1516
b284fbe3 1517 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
86a74ff2 1518
93f0fa75
SS
1519 /* DMA transfer burst mode */
1520 if (mdp->cd->nbst)
1521 sh_eth_modify(ndev, EDMR, EDMR_NBST, EDMR_NBST);
1522
6b14787a 1523 /* Burst cycle count upper-limit */
380af9e3 1524 if (mdp->cd->bculr)
6b14787a 1525 sh_eth_write(ndev, 0x800, BCULR);
b0ca2a21 1526
4a55530f 1527 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
86a74ff2 1528
380af9e3 1529 if (!mdp->cd->no_trimd)
4a55530f 1530 sh_eth_write(ndev, 0, TRIMD);
86a74ff2 1531
b0ca2a21 1532 /* Recv frame limit set register */
fdb37a7f
YS
1533 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1534 RFLR);
86a74ff2 1535
b2b14d2f 1536 sh_eth_modify(ndev, EESR, 0, 0);
f7967210
SS
1537 mdp->irq_enabled = true;
1538 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
86a74ff2 1539
f8e022db 1540 /* EMAC Mode: PAUSE prohibition; Duplex; RX Checksum; TX; RX */
bffa731f 1541 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
f8e022db 1542 (ndev->features & NETIF_F_RXCSUM ? ECMR_RCSC : 0) |
bffa731f 1543 ECMR_TE | ECMR_RE, ECMR);
b0ca2a21 1544
380af9e3
YS
1545 if (mdp->cd->set_rate)
1546 mdp->cd->set_rate(ndev);
1547
b0ca2a21 1548 /* E-MAC Status Register clear */
4a55530f 1549 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
b0ca2a21
NI
1550
1551 /* E-MAC Interrupt Enable register */
f7967210 1552 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
86a74ff2
NI
1553
1554 /* Set MAC address */
1555 update_mac_address(ndev);
1556
1557 /* mask reset */
380af9e3 1558 if (mdp->cd->apr)
782e85c5 1559 sh_eth_write(ndev, 1, APR);
380af9e3 1560 if (mdp->cd->mpr)
782e85c5 1561 sh_eth_write(ndev, 1, MPR);
380af9e3 1562 if (mdp->cd->tpauser)
4a55530f 1563 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
b0ca2a21 1564
f7967210
SS
1565 /* Setting the Rx mode will start the Rx process. */
1566 sh_eth_write(ndev, EDRRR_R, EDRRR);
86a74ff2
NI
1567
1568 return ret;
1569}
1570
740c7f31
BH
1571static void sh_eth_dev_exit(struct net_device *ndev)
1572{
1573 struct sh_eth_private *mdp = netdev_priv(ndev);
1574 int i;
1575
1576 /* Deactivate all TX descriptors, so DMA should stop at next
1577 * packet boundary if it's currently running
1578 */
1579 for (i = 0; i < mdp->num_tx_ring; i++)
7cf72477 1580 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
740c7f31
BH
1581
1582 /* Disable TX FIFO egress to MAC */
1583 sh_eth_rcv_snd_disable(ndev);
1584
1585 /* Stop RX DMA at next packet boundary */
1586 sh_eth_write(ndev, 0, EDRRR);
1587
1588 /* Aside from TX DMA, we can't tell when the hardware is
1589 * really stopped, so we need to reset to make sure.
1590 * Before doing that, wait for long enough to *probably*
1591 * finish transmitting the last packet and poll stats.
1592 */
1593 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1594 sh_eth_get_stats(ndev);
4ceedeb1 1595 mdp->cd->soft_reset(ndev);
a14c7d15
GU
1596
1597 /* Set MAC address again */
1598 update_mac_address(ndev);
740c7f31
BH
1599}
1600
f8e022db
SS
1601static void sh_eth_rx_csum(struct sk_buff *skb)
1602{
1603 u8 *hw_csum;
1604
1605 /* The hardware checksum is 2 bytes appended to packet data */
1606 if (unlikely(skb->len < sizeof(__sum16)))
1607 return;
1608 hw_csum = skb_tail_pointer(skb) - sizeof(__sum16);
1609 skb->csum = csum_unfold((__force __sum16)get_unaligned_le16(hw_csum));
1610 skb->ip_summed = CHECKSUM_COMPLETE;
1611 skb_trim(skb, skb->len - sizeof(__sum16));
1612}
1613
86a74ff2 1614/* Packet receive function */
3719109d 1615static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
86a74ff2
NI
1616{
1617 struct sh_eth_private *mdp = netdev_priv(ndev);
1618 struct sh_eth_rxdesc *rxdesc;
1619
525b8075
YS
1620 int entry = mdp->cur_rx % mdp->num_rx_ring;
1621 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
319cd520 1622 int limit;
86a74ff2 1623 struct sk_buff *skb;
380af9e3 1624 u32 desc_status;
cb368595 1625 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
52b9fa36 1626 dma_addr_t dma_addr;
4fa8c3cc 1627 u16 pkt_len;
5cbf20c7 1628 u32 buf_len;
86a74ff2 1629
319cd520
MK
1630 boguscnt = min(boguscnt, *quota);
1631 limit = boguscnt;
86a74ff2 1632 rxdesc = &mdp->rx_ring[entry];
7cf72477 1633 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
7d7355f5 1634 /* RACT bit must be checked before all the following reads */
f32bfb9a 1635 dma_rmb();
7cf72477
SS
1636 desc_status = le32_to_cpu(rxdesc->status);
1637 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
86a74ff2
NI
1638
1639 if (--boguscnt < 0)
1640 break;
1641
e5fd13f4
BH
1642 netif_info(mdp, rx_status, ndev,
1643 "rx entry %d status 0x%08x len %d\n",
1644 entry, desc_status, pkt_len);
1645
86a74ff2 1646 if (!(desc_status & RDFEND))
bb7d92e3 1647 ndev->stats.rx_length_errors++;
86a74ff2 1648
128296fc 1649 /* In case of almost all GETHER/ETHERs, the Receive Frame State
dd019897 1650 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
9b4a6364
BH
1651 * bit 0. However, in case of the R8A7740 and R7S72100
1652 * the RFS bits are from bit 25 to bit 16. So, the
db893473 1653 * driver needs right shifting by 16.
dd019897 1654 */
2c2ab5af 1655 if (mdp->cd->csmr)
ac8025a6 1656 desc_status >>= 16;
dd019897 1657
248be83d 1658 skb = mdp->rx_skbuff[entry];
86a74ff2
NI
1659 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1660 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
bb7d92e3 1661 ndev->stats.rx_errors++;
86a74ff2 1662 if (desc_status & RD_RFS1)
bb7d92e3 1663 ndev->stats.rx_crc_errors++;
86a74ff2 1664 if (desc_status & RD_RFS2)
bb7d92e3 1665 ndev->stats.rx_frame_errors++;
86a74ff2 1666 if (desc_status & RD_RFS3)
bb7d92e3 1667 ndev->stats.rx_length_errors++;
86a74ff2 1668 if (desc_status & RD_RFS4)
bb7d92e3 1669 ndev->stats.rx_length_errors++;
86a74ff2 1670 if (desc_status & RD_RFS6)
bb7d92e3 1671 ndev->stats.rx_missed_errors++;
86a74ff2 1672 if (desc_status & RD_RFS10)
bb7d92e3 1673 ndev->stats.rx_over_errors++;
248be83d 1674 } else if (skb) {
7cf72477 1675 dma_addr = le32_to_cpu(rxdesc->addr);
380af9e3
YS
1676 if (!mdp->cd->hw_swap)
1677 sh_eth_soft_swap(
1299653a 1678 phys_to_virt(ALIGN(dma_addr, 4)),
380af9e3 1679 pkt_len + 2);
86a74ff2 1680 mdp->rx_skbuff[entry] = NULL;
503914cf
MD
1681 if (mdp->cd->rpadir)
1682 skb_reserve(skb, NET_IP_ALIGN);
22c1aed4 1683 dma_unmap_single(&mdp->pdev->dev, dma_addr,
ab857916 1684 ALIGN(mdp->rx_buf_sz, 32),
52b9fa36 1685 DMA_FROM_DEVICE);
86a74ff2
NI
1686 skb_put(skb, pkt_len);
1687 skb->protocol = eth_type_trans(skb, ndev);
f8e022db
SS
1688 if (ndev->features & NETIF_F_RXCSUM)
1689 sh_eth_rx_csum(skb);
a8e9fd0f 1690 netif_receive_skb(skb);
bb7d92e3
ED
1691 ndev->stats.rx_packets++;
1692 ndev->stats.rx_bytes += pkt_len;
25b77ad7
BH
1693 if (desc_status & RD_RFS8)
1694 ndev->stats.multicast++;
86a74ff2 1695 }
525b8075 1696 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
862df497 1697 rxdesc = &mdp->rx_ring[entry];
86a74ff2
NI
1698 }
1699
1700 /* Refill the Rx ring buffers. */
1701 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
525b8075 1702 entry = mdp->dirty_rx % mdp->num_rx_ring;
86a74ff2 1703 rxdesc = &mdp->rx_ring[entry];
ab857916 1704 /* The size of the buffer is 32 byte boundary. */
5cbf20c7 1705 buf_len = ALIGN(mdp->rx_buf_sz, 32);
7cf72477 1706 rxdesc->len = cpu_to_le32(buf_len << 16);
b0ca2a21 1707
86a74ff2 1708 if (mdp->rx_skbuff[entry] == NULL) {
4d6a949c 1709 skb = netdev_alloc_skb(ndev, skbuff_size);
86a74ff2
NI
1710 if (skb == NULL)
1711 break; /* Better luck next round. */
380af9e3 1712 sh_eth_set_receive_align(skb);
22c1aed4 1713 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
5cbf20c7 1714 buf_len, DMA_FROM_DEVICE);
22c1aed4 1715 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
52b9fa36
BH
1716 kfree_skb(skb);
1717 break;
1718 }
1719 mdp->rx_skbuff[entry] = skb;
380af9e3 1720
bc8acf2c 1721 skb_checksum_none_assert(skb);
7cf72477 1722 rxdesc->addr = cpu_to_le32(dma_addr);
86a74ff2 1723 }
f32bfb9a 1724 dma_wmb(); /* RACT bit must be set after all the above writes */
525b8075 1725 if (entry >= mdp->num_rx_ring - 1)
86a74ff2 1726 rxdesc->status |=
7cf72477 1727 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
86a74ff2 1728 else
7cf72477 1729 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
86a74ff2
NI
1730 }
1731
1732 /* Restart Rx engine if stopped. */
1733 /* If we don't need to check status, don't. -KDU */
79fba9f5 1734 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
a18e08bd 1735 /* fix the values for the next receiving if RDE is set */
6e80e55b 1736 if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
128296fc
SS
1737 u32 count = (sh_eth_read(ndev, RDFAR) -
1738 sh_eth_read(ndev, RDLAR)) >> 4;
1739
1740 mdp->cur_rx = count;
1741 mdp->dirty_rx = count;
1742 }
4a55530f 1743 sh_eth_write(ndev, EDRRR_R, EDRRR);
79fba9f5 1744 }
86a74ff2 1745
319cd520
MK
1746 *quota -= limit - boguscnt - 1;
1747
4f809cea 1748 return *quota <= 0;
86a74ff2
NI
1749}
1750
4a55530f 1751static void sh_eth_rcv_snd_disable(struct net_device *ndev)
dc19e4e5
NI
1752{
1753 /* disable tx and rx */
b2b14d2f 1754 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
dc19e4e5
NI
1755}
1756
4a55530f 1757static void sh_eth_rcv_snd_enable(struct net_device *ndev)
dc19e4e5
NI
1758{
1759 /* enable tx and rx */
b2b14d2f 1760 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
dc19e4e5
NI
1761}
1762
9b39f05c
SS
1763/* E-MAC interrupt handler */
1764static void sh_eth_emac_interrupt(struct net_device *ndev)
86a74ff2
NI
1765{
1766 struct sh_eth_private *mdp = netdev_priv(ndev);
86a74ff2 1767 u32 felic_stat;
380af9e3 1768 u32 link_stat;
86a74ff2 1769
9b39f05c
SS
1770 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1771 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1772 if (felic_stat & ECSR_ICD)
1773 ndev->stats.tx_carrier_errors++;
0cf45a3b
NS
1774 if (felic_stat & ECSR_MPD)
1775 pm_wakeup_event(&mdp->pdev->dev, 0);
9b39f05c
SS
1776 if (felic_stat & ECSR_LCHNG) {
1777 /* Link Changed */
1778 if (mdp->cd->no_psr || mdp->no_ether_link)
1779 return;
1780 link_stat = sh_eth_read(ndev, PSR);
1781 if (mdp->ether_link_active_low)
1782 link_stat = ~link_stat;
1783 if (!(link_stat & PHY_ST_LINK)) {
1784 sh_eth_rcv_snd_disable(ndev);
1785 } else {
1786 /* Link Up */
1a0bee6c 1787 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
9b39f05c
SS
1788 /* clear int */
1789 sh_eth_modify(ndev, ECSR, 0, 0);
1a0bee6c 1790 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
9b39f05c
SS
1791 /* enable tx and rx */
1792 sh_eth_rcv_snd_enable(ndev);
86a74ff2
NI
1793 }
1794 }
9b39f05c
SS
1795}
1796
1797/* error control function */
1798static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1799{
1800 struct sh_eth_private *mdp = netdev_priv(ndev);
1801 u32 mask;
86a74ff2
NI
1802
1803 if (intr_status & EESR_TWB) {
4eb313a7
SS
1804 /* Unused write back interrupt */
1805 if (intr_status & EESR_TABT) { /* Transmit Abort int */
bb7d92e3 1806 ndev->stats.tx_aborted_errors++;
8d5009f6 1807 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
4eb313a7 1808 }
86a74ff2
NI
1809 }
1810
1811 if (intr_status & EESR_RABT) {
1812 /* Receive Abort int */
1813 if (intr_status & EESR_RFRMER) {
1814 /* Receive Frame Overflow int */
bb7d92e3 1815 ndev->stats.rx_frame_errors++;
86a74ff2
NI
1816 }
1817 }
380af9e3 1818
dc19e4e5
NI
1819 if (intr_status & EESR_TDE) {
1820 /* Transmit Descriptor Empty int */
bb7d92e3 1821 ndev->stats.tx_fifo_errors++;
8d5009f6 1822 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
dc19e4e5
NI
1823 }
1824
1825 if (intr_status & EESR_TFE) {
1826 /* FIFO under flow */
bb7d92e3 1827 ndev->stats.tx_fifo_errors++;
8d5009f6 1828 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
86a74ff2
NI
1829 }
1830
1831 if (intr_status & EESR_RDE) {
1832 /* Receive Descriptor Empty int */
bb7d92e3 1833 ndev->stats.rx_over_errors++;
86a74ff2 1834 }
dc19e4e5 1835
86a74ff2
NI
1836 if (intr_status & EESR_RFE) {
1837 /* Receive FIFO Overflow int */
bb7d92e3 1838 ndev->stats.rx_fifo_errors++;
dc19e4e5
NI
1839 }
1840
1841 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1842 /* Address Error */
bb7d92e3 1843 ndev->stats.tx_fifo_errors++;
8d5009f6 1844 netif_err(mdp, tx_err, ndev, "Address Error\n");
86a74ff2 1845 }
380af9e3
YS
1846
1847 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1848 if (mdp->cd->no_ade)
1849 mask &= ~EESR_ADE;
1850 if (intr_status & mask) {
86a74ff2 1851 /* Tx error */
4a55530f 1852 u32 edtrr = sh_eth_read(ndev, EDTRR);
090d560f 1853
86a74ff2 1854 /* dmesg */
da246855
SS
1855 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1856 intr_status, mdp->cur_tx, mdp->dirty_tx,
1857 (u32)ndev->state, edtrr);
86a74ff2 1858 /* dirty buffer free */
1debdc8f 1859 sh_eth_tx_free(ndev, true);
86a74ff2
NI
1860
1861 /* SH7712 BUG */
3e416992 1862 if (edtrr ^ mdp->cd->edtrr_trns) {
86a74ff2 1863 /* tx dma start */
3e416992 1864 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
86a74ff2
NI
1865 }
1866 /* wakeup */
1867 netif_wake_queue(ndev);
1868 }
1869}
1870
1871static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1872{
1873 struct net_device *ndev = netdev;
1874 struct sh_eth_private *mdp = netdev_priv(ndev);
380af9e3 1875 struct sh_eth_cpu_data *cd = mdp->cd;
0e0fde3c 1876 irqreturn_t ret = IRQ_NONE;
0799c2d6 1877 u32 intr_status, intr_enable;
86a74ff2 1878
86a74ff2
NI
1879 spin_lock(&mdp->lock);
1880
3893b273 1881 /* Get interrupt status */
4a55530f 1882 intr_status = sh_eth_read(ndev, EESR);
9b39f05c
SS
1883 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1884 * enabled since it's the one that comes thru regardless of the mask,
1885 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1886 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1887 * bit...
3893b273 1888 */
3719109d 1889 intr_enable = sh_eth_read(ndev, EESIPR);
1a0bee6c 1890 intr_status &= intr_enable | EESIPR_ECIIP;
9b39f05c
SS
1891 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1892 cd->eesr_err_check))
0e0fde3c 1893 ret = IRQ_HANDLED;
3719109d 1894 else
283e38db
BH
1895 goto out;
1896
2344ef3c 1897 if (unlikely(!mdp->irq_enabled)) {
283e38db
BH
1898 sh_eth_write(ndev, 0, EESIPR);
1899 goto out;
1900 }
86a74ff2 1901
3719109d
SS
1902 if (intr_status & EESR_RX_CHECK) {
1903 if (napi_schedule_prep(&mdp->napi)) {
1904 /* Mask Rx interrupts */
1905 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1906 EESIPR);
1907 __napi_schedule(&mdp->napi);
1908 } else {
da246855 1909 netdev_warn(ndev,
0799c2d6 1910 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
da246855 1911 intr_status, intr_enable);
3719109d
SS
1912 }
1913 }
86a74ff2 1914
b0ca2a21 1915 /* Tx Check */
380af9e3 1916 if (intr_status & cd->tx_check) {
3719109d
SS
1917 /* Clear Tx interrupts */
1918 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1919
1debdc8f 1920 sh_eth_tx_free(ndev, true);
86a74ff2
NI
1921 netif_wake_queue(ndev);
1922 }
1923
9b39f05c
SS
1924 /* E-MAC interrupt */
1925 if (intr_status & EESR_ECI)
1926 sh_eth_emac_interrupt(ndev);
1927
3719109d
SS
1928 if (intr_status & cd->eesr_err_check) {
1929 /* Clear error interrupts */
1930 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1931
86a74ff2 1932 sh_eth_error(ndev, intr_status);
3719109d 1933 }
86a74ff2 1934
283e38db 1935out:
86a74ff2
NI
1936 spin_unlock(&mdp->lock);
1937
0e0fde3c 1938 return ret;
86a74ff2
NI
1939}
1940
3719109d
SS
1941static int sh_eth_poll(struct napi_struct *napi, int budget)
1942{
1943 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1944 napi);
1945 struct net_device *ndev = napi->dev;
1946 int quota = budget;
0799c2d6 1947 u32 intr_status;
3719109d
SS
1948
1949 for (;;) {
1950 intr_status = sh_eth_read(ndev, EESR);
1951 if (!(intr_status & EESR_RX_CHECK))
1952 break;
1953 /* Clear Rx interrupts */
1954 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1955
1956 if (sh_eth_rx(ndev, intr_status, &quota))
1957 goto out;
1958 }
1959
1960 napi_complete(napi);
1961
1962 /* Reenable Rx interrupts */
283e38db
BH
1963 if (mdp->irq_enabled)
1964 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
3719109d
SS
1965out:
1966 return budget - quota;
1967}
1968
86a74ff2
NI
1969/* PHY state control function */
1970static void sh_eth_adjust_link(struct net_device *ndev)
1971{
1972 struct sh_eth_private *mdp = netdev_priv(ndev);
9fd0375a 1973 struct phy_device *phydev = ndev->phydev;
5cb3f52a 1974 unsigned long flags;
86a74ff2
NI
1975 int new_state = 0;
1976
5cb3f52a
VZ
1977 spin_lock_irqsave(&mdp->lock, flags);
1978
1979 /* Disable TX and RX right over here, if E-MAC change is ignored */
1980 if (mdp->cd->no_psr || mdp->no_ether_link)
1981 sh_eth_rcv_snd_disable(ndev);
1982
3340d2aa 1983 if (phydev->link) {
86a74ff2
NI
1984 if (phydev->duplex != mdp->duplex) {
1985 new_state = 1;
1986 mdp->duplex = phydev->duplex;
380af9e3
YS
1987 if (mdp->cd->set_duplex)
1988 mdp->cd->set_duplex(ndev);
86a74ff2
NI
1989 }
1990
1991 if (phydev->speed != mdp->speed) {
1992 new_state = 1;
1993 mdp->speed = phydev->speed;
380af9e3
YS
1994 if (mdp->cd->set_rate)
1995 mdp->cd->set_rate(ndev);
86a74ff2 1996 }
3340d2aa 1997 if (!mdp->link) {
b2b14d2f 1998 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
86a74ff2
NI
1999 new_state = 1;
2000 mdp->link = phydev->link;
86a74ff2
NI
2001 }
2002 } else if (mdp->link) {
2003 new_state = 1;
3340d2aa 2004 mdp->link = 0;
86a74ff2
NI
2005 mdp->speed = 0;
2006 mdp->duplex = -1;
86a74ff2
NI
2007 }
2008
5cb3f52a
VZ
2009 /* Enable TX and RX right over here, if E-MAC change is ignored */
2010 if ((mdp->cd->no_psr || mdp->no_ether_link) && phydev->link)
2011 sh_eth_rcv_snd_enable(ndev);
2012
2013 mmiowb();
2014 spin_unlock_irqrestore(&mdp->lock, flags);
2015
dc19e4e5 2016 if (new_state && netif_msg_link(mdp))
86a74ff2
NI
2017 phy_print_status(phydev);
2018}
2019
2020/* PHY init function */
2021static int sh_eth_phy_init(struct net_device *ndev)
2022{
702eca02 2023 struct device_node *np = ndev->dev.parent->of_node;
86a74ff2 2024 struct sh_eth_private *mdp = netdev_priv(ndev);
4fa8c3cc 2025 struct phy_device *phydev;
86a74ff2 2026
3340d2aa 2027 mdp->link = 0;
86a74ff2
NI
2028 mdp->speed = 0;
2029 mdp->duplex = -1;
2030
2031 /* Try connect to PHY */
702eca02
BD
2032 if (np) {
2033 struct device_node *pn;
2034
2035 pn = of_parse_phandle(np, "phy-handle", 0);
2036 phydev = of_phy_connect(ndev, pn,
2037 sh_eth_adjust_link, 0,
2038 mdp->phy_interface);
2039
8da703dc 2040 of_node_put(pn);
702eca02
BD
2041 if (!phydev)
2042 phydev = ERR_PTR(-ENOENT);
2043 } else {
2044 char phy_id[MII_BUS_ID_SIZE + 3];
2045
2046 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
2047 mdp->mii_bus->id, mdp->phy_id);
2048
2049 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
2050 mdp->phy_interface);
2051 }
2052
86a74ff2 2053 if (IS_ERR(phydev)) {
da246855 2054 netdev_err(ndev, "failed to connect PHY\n");
86a74ff2
NI
2055 return PTR_ERR(phydev);
2056 }
380af9e3 2057
2aab6b40
TP
2058 /* mask with MAC supported features */
2059 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
2060 int err = phy_set_max_speed(phydev, SPEED_100);
2061 if (err) {
2062 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
2063 phy_disconnect(phydev);
2064 return err;
2065 }
2066 }
2067
2220943a 2068 phy_attached_info(phydev);
86a74ff2 2069
86a74ff2
NI
2070 return 0;
2071}
2072
2073/* PHY control start function */
2074static int sh_eth_phy_start(struct net_device *ndev)
2075{
86a74ff2
NI
2076 int ret;
2077
2078 ret = sh_eth_phy_init(ndev);
2079 if (ret)
2080 return ret;
2081
9fd0375a 2082 phy_start(ndev->phydev);
86a74ff2
NI
2083
2084 return 0;
2085}
2086
6b4b4fea
BH
2087/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2088 * version must be bumped as well. Just adding registers up to that
2089 * limit is fine, as long as the existing register indices don't
2090 * change.
2091 */
2092#define SH_ETH_REG_DUMP_VERSION 1
2093#define SH_ETH_REG_DUMP_MAX_REGS 256
2094
2095static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2096{
2097 struct sh_eth_private *mdp = netdev_priv(ndev);
2098 struct sh_eth_cpu_data *cd = mdp->cd;
2099 u32 *valid_map;
2100 size_t len;
2101
2102 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2103
2104 /* Dump starts with a bitmap that tells ethtool which
2105 * registers are defined for this chip.
2106 */
2107 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2108 if (buf) {
2109 valid_map = buf;
2110 buf += len;
2111 } else {
2112 valid_map = NULL;
2113 }
2114
2115 /* Add a register to the dump, if it has a defined offset.
2116 * This automatically skips most undefined registers, but for
2117 * some it is also necessary to check a capability flag in
2118 * struct sh_eth_cpu_data.
2119 */
2120#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2121#define add_reg_from(reg, read_expr) do { \
2122 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2123 if (buf) { \
2124 mark_reg_valid(reg); \
2125 *buf++ = read_expr; \
2126 } \
2127 ++len; \
2128 } \
2129 } while (0)
2130#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2131#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2132
2133 add_reg(EDSR);
2134 add_reg(EDMR);
2135 add_reg(EDTRR);
2136 add_reg(EDRRR);
2137 add_reg(EESR);
2138 add_reg(EESIPR);
2139 add_reg(TDLAR);
2140 add_reg(TDFAR);
2141 add_reg(TDFXR);
2142 add_reg(TDFFR);
2143 add_reg(RDLAR);
2144 add_reg(RDFAR);
2145 add_reg(RDFXR);
2146 add_reg(RDFFR);
2147 add_reg(TRSCER);
2148 add_reg(RMFCR);
2149 add_reg(TFTR);
2150 add_reg(FDR);
2151 add_reg(RMCR);
2152 add_reg(TFUCR);
2153 add_reg(RFOCR);
2154 if (cd->rmiimode)
2155 add_reg(RMIIMODE);
2156 add_reg(FCFTR);
2157 if (cd->rpadir)
2158 add_reg(RPADIR);
2159 if (!cd->no_trimd)
2160 add_reg(TRIMD);
2161 add_reg(ECMR);
2162 add_reg(ECSR);
2163 add_reg(ECSIPR);
2164 add_reg(PIR);
2165 if (!cd->no_psr)
2166 add_reg(PSR);
2167 add_reg(RDMLR);
2168 add_reg(RFLR);
2169 add_reg(IPGR);
2170 if (cd->apr)
2171 add_reg(APR);
2172 if (cd->mpr)
2173 add_reg(MPR);
2174 add_reg(RFCR);
2175 add_reg(RFCF);
2176 if (cd->tpauser)
2177 add_reg(TPAUSER);
2178 add_reg(TPAUSECR);
2179 add_reg(GECMR);
2180 if (cd->bculr)
2181 add_reg(BCULR);
2182 add_reg(MAHR);
2183 add_reg(MALR);
2184 add_reg(TROCR);
2185 add_reg(CDCR);
2186 add_reg(LCCR);
2187 add_reg(CNDCR);
2188 add_reg(CEFCR);
2189 add_reg(FRECR);
2190 add_reg(TSFRCR);
2191 add_reg(TLFRCR);
2192 add_reg(CERCR);
2193 add_reg(CEECR);
2194 add_reg(MAFCR);
2195 if (cd->rtrate)
2196 add_reg(RTRATE);
2c2ab5af 2197 if (cd->csmr)
6b4b4fea
BH
2198 add_reg(CSMR);
2199 if (cd->select_mii)
2200 add_reg(RMII_MII);
6b4b4fea 2201 if (cd->tsu) {
17d0fb0c 2202 add_tsu_reg(ARSTR);
6b4b4fea
BH
2203 add_tsu_reg(TSU_CTRST);
2204 add_tsu_reg(TSU_FWEN0);
2205 add_tsu_reg(TSU_FWEN1);
2206 add_tsu_reg(TSU_FCM);
2207 add_tsu_reg(TSU_BSYSL0);
2208 add_tsu_reg(TSU_BSYSL1);
2209 add_tsu_reg(TSU_PRISL0);
2210 add_tsu_reg(TSU_PRISL1);
2211 add_tsu_reg(TSU_FWSL0);
2212 add_tsu_reg(TSU_FWSL1);
2213 add_tsu_reg(TSU_FWSLC);
6b4b4fea
BH
2214 add_tsu_reg(TSU_QTAGM0);
2215 add_tsu_reg(TSU_QTAGM1);
2216 add_tsu_reg(TSU_FWSR);
2217 add_tsu_reg(TSU_FWINMK);
2218 add_tsu_reg(TSU_ADQT0);
2219 add_tsu_reg(TSU_ADQT1);
2220 add_tsu_reg(TSU_VTAG0);
2221 add_tsu_reg(TSU_VTAG1);
2222 add_tsu_reg(TSU_ADSBSY);
2223 add_tsu_reg(TSU_TEN);
2224 add_tsu_reg(TSU_POST1);
2225 add_tsu_reg(TSU_POST2);
2226 add_tsu_reg(TSU_POST3);
2227 add_tsu_reg(TSU_POST4);
e14549a5
SS
2228 /* This is the start of a table, not just a single register. */
2229 if (buf) {
2230 unsigned int i;
2231
2232 mark_reg_valid(TSU_ADRH0);
2233 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2234 *buf++ = ioread32(mdp->tsu_addr +
2235 mdp->reg_offset[TSU_ADRH0] +
2236 i * 4);
6b4b4fea 2237 }
e14549a5 2238 len += SH_ETH_TSU_CAM_ENTRIES * 2;
6b4b4fea
BH
2239 }
2240
2241#undef mark_reg_valid
2242#undef add_reg_from
2243#undef add_reg
2244#undef add_tsu_reg
2245
2246 return len * 4;
2247}
2248
2249static int sh_eth_get_regs_len(struct net_device *ndev)
2250{
2251 return __sh_eth_get_regs(ndev, NULL);
2252}
2253
2254static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2255 void *buf)
2256{
2257 struct sh_eth_private *mdp = netdev_priv(ndev);
2258
2259 regs->version = SH_ETH_REG_DUMP_VERSION;
2260
2261 pm_runtime_get_sync(&mdp->pdev->dev);
2262 __sh_eth_get_regs(ndev, buf);
2263 pm_runtime_put_sync(&mdp->pdev->dev);
2264}
2265
dc19e4e5
NI
2266static u32 sh_eth_get_msglevel(struct net_device *ndev)
2267{
2268 struct sh_eth_private *mdp = netdev_priv(ndev);
2269 return mdp->msg_enable;
2270}
2271
2272static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2273{
2274 struct sh_eth_private *mdp = netdev_priv(ndev);
2275 mdp->msg_enable = value;
2276}
2277
2278static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2279 "rx_current", "tx_current",
2280 "rx_dirty", "tx_dirty",
2281};
2282#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2283
2284static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2285{
2286 switch (sset) {
2287 case ETH_SS_STATS:
2288 return SH_ETH_STATS_LEN;
2289 default:
2290 return -EOPNOTSUPP;
2291 }
2292}
2293
2294static void sh_eth_get_ethtool_stats(struct net_device *ndev,
128296fc 2295 struct ethtool_stats *stats, u64 *data)
dc19e4e5
NI
2296{
2297 struct sh_eth_private *mdp = netdev_priv(ndev);
2298 int i = 0;
2299
2300 /* device-specific stats */
2301 data[i++] = mdp->cur_rx;
2302 data[i++] = mdp->cur_tx;
2303 data[i++] = mdp->dirty_rx;
2304 data[i++] = mdp->dirty_tx;
2305}
2306
2307static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2308{
2309 switch (stringset) {
2310 case ETH_SS_STATS:
2311 memcpy(data, *sh_eth_gstrings_stats,
128296fc 2312 sizeof(sh_eth_gstrings_stats));
dc19e4e5
NI
2313 break;
2314 }
2315}
2316
525b8075
YS
2317static void sh_eth_get_ringparam(struct net_device *ndev,
2318 struct ethtool_ringparam *ring)
2319{
2320 struct sh_eth_private *mdp = netdev_priv(ndev);
2321
2322 ring->rx_max_pending = RX_RING_MAX;
2323 ring->tx_max_pending = TX_RING_MAX;
2324 ring->rx_pending = mdp->num_rx_ring;
2325 ring->tx_pending = mdp->num_tx_ring;
2326}
2327
2328static int sh_eth_set_ringparam(struct net_device *ndev,
2329 struct ethtool_ringparam *ring)
2330{
2331 struct sh_eth_private *mdp = netdev_priv(ndev);
2332 int ret;
2333
2334 if (ring->tx_pending > TX_RING_MAX ||
2335 ring->rx_pending > RX_RING_MAX ||
2336 ring->tx_pending < TX_RING_MIN ||
2337 ring->rx_pending < RX_RING_MIN)
2338 return -EINVAL;
2339 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2340 return -EINVAL;
2341
2342 if (netif_running(ndev)) {
bd888916 2343 netif_device_detach(ndev);
525b8075 2344 netif_tx_disable(ndev);
283e38db
BH
2345
2346 /* Serialise with the interrupt handler and NAPI, then
2347 * disable interrupts. We have to clear the
2348 * irq_enabled flag first to ensure that interrupts
2349 * won't be re-enabled.
2350 */
2351 mdp->irq_enabled = false;
525b8075 2352 synchronize_irq(ndev->irq);
283e38db 2353 napi_synchronize(&mdp->napi);
525b8075 2354 sh_eth_write(ndev, 0x0000, EESIPR);
525b8075 2355
740c7f31 2356 sh_eth_dev_exit(ndev);
525b8075 2357
8e03a5e7 2358 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
084236d8 2359 sh_eth_ring_free(ndev);
084236d8 2360 }
525b8075
YS
2361
2362 /* Set new parameters */
2363 mdp->num_rx_ring = ring->rx_pending;
2364 mdp->num_tx_ring = ring->tx_pending;
2365
525b8075 2366 if (netif_running(ndev)) {
084236d8
BH
2367 ret = sh_eth_ring_init(ndev);
2368 if (ret < 0) {
2369 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2370 __func__);
2371 return ret;
2372 }
f7967210 2373 ret = sh_eth_dev_init(ndev);
084236d8
BH
2374 if (ret < 0) {
2375 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2376 __func__);
2377 return ret;
2378 }
2379
bd888916 2380 netif_device_attach(ndev);
525b8075
YS
2381 }
2382
2383 return 0;
2384}
2385
d8981d02
NS
2386static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2387{
2388 struct sh_eth_private *mdp = netdev_priv(ndev);
2389
2390 wol->supported = 0;
2391 wol->wolopts = 0;
2392
b4580c95 2393 if (mdp->cd->magic) {
d8981d02
NS
2394 wol->supported = WAKE_MAGIC;
2395 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2396 }
2397}
2398
2399static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2400{
2401 struct sh_eth_private *mdp = netdev_priv(ndev);
2402
b4580c95 2403 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
d8981d02
NS
2404 return -EOPNOTSUPP;
2405
2406 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2407
2408 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2409
2410 return 0;
2411}
2412
9b07be4b 2413static const struct ethtool_ops sh_eth_ethtool_ops = {
6b4b4fea
BH
2414 .get_regs_len = sh_eth_get_regs_len,
2415 .get_regs = sh_eth_get_regs,
4c10628a 2416 .nway_reset = phy_ethtool_nway_reset,
dc19e4e5
NI
2417 .get_msglevel = sh_eth_get_msglevel,
2418 .set_msglevel = sh_eth_set_msglevel,
9b07be4b 2419 .get_link = ethtool_op_get_link,
dc19e4e5
NI
2420 .get_strings = sh_eth_get_strings,
2421 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2422 .get_sset_count = sh_eth_get_sset_count,
525b8075
YS
2423 .get_ringparam = sh_eth_get_ringparam,
2424 .set_ringparam = sh_eth_set_ringparam,
45abbd43 2425 .get_link_ksettings = phy_ethtool_get_link_ksettings,
6783f50e 2426 .set_link_ksettings = phy_ethtool_set_link_ksettings,
d8981d02
NS
2427 .get_wol = sh_eth_get_wol,
2428 .set_wol = sh_eth_set_wol,
dc19e4e5
NI
2429};
2430
86a74ff2
NI
2431/* network device open function */
2432static int sh_eth_open(struct net_device *ndev)
2433{
86a74ff2 2434 struct sh_eth_private *mdp = netdev_priv(ndev);
4fa8c3cc 2435 int ret;
86a74ff2 2436
bcd5149d
MD
2437 pm_runtime_get_sync(&mdp->pdev->dev);
2438
d2779e99
SS
2439 napi_enable(&mdp->napi);
2440
a0607fd3 2441 ret = request_irq(ndev->irq, sh_eth_interrupt,
5b3dfd13 2442 mdp->cd->irq_flags, ndev->name, ndev);
86a74ff2 2443 if (ret) {
da246855 2444 netdev_err(ndev, "Can not assign IRQ number\n");
d2779e99 2445 goto out_napi_off;
86a74ff2
NI
2446 }
2447
2448 /* Descriptor set */
2449 ret = sh_eth_ring_init(ndev);
2450 if (ret)
2451 goto out_free_irq;
2452
2453 /* device init */
f7967210 2454 ret = sh_eth_dev_init(ndev);
86a74ff2
NI
2455 if (ret)
2456 goto out_free_irq;
2457
2458 /* PHY control start*/
2459 ret = sh_eth_phy_start(ndev);
2460 if (ret)
2461 goto out_free_irq;
2462
ad846aa5
SS
2463 netif_start_queue(ndev);
2464
7fa2955f
MK
2465 mdp->is_opened = 1;
2466
86a74ff2
NI
2467 return ret;
2468
2469out_free_irq:
2470 free_irq(ndev->irq, ndev);
d2779e99
SS
2471out_napi_off:
2472 napi_disable(&mdp->napi);
bcd5149d 2473 pm_runtime_put_sync(&mdp->pdev->dev);
86a74ff2
NI
2474 return ret;
2475}
2476
2477/* Timeout function */
2478static void sh_eth_tx_timeout(struct net_device *ndev)
2479{
2480 struct sh_eth_private *mdp = netdev_priv(ndev);
86a74ff2
NI
2481 struct sh_eth_rxdesc *rxdesc;
2482 int i;
2483
2484 netif_stop_queue(ndev);
2485
8d5009f6
SS
2486 netif_err(mdp, timer, ndev,
2487 "transmit timed out, status %8.8x, resetting...\n",
0799c2d6 2488 sh_eth_read(ndev, EESR));
86a74ff2
NI
2489
2490 /* tx_errors count up */
bb7d92e3 2491 ndev->stats.tx_errors++;
86a74ff2 2492
86a74ff2 2493 /* Free all the skbuffs in the Rx queue. */
525b8075 2494 for (i = 0; i < mdp->num_rx_ring; i++) {
86a74ff2 2495 rxdesc = &mdp->rx_ring[i];
7cf72477
SS
2496 rxdesc->status = cpu_to_le32(0);
2497 rxdesc->addr = cpu_to_le32(0xBADF00D0);
179d80af 2498 dev_kfree_skb(mdp->rx_skbuff[i]);
86a74ff2
NI
2499 mdp->rx_skbuff[i] = NULL;
2500 }
525b8075 2501 for (i = 0; i < mdp->num_tx_ring; i++) {
179d80af 2502 dev_kfree_skb(mdp->tx_skbuff[i]);
86a74ff2
NI
2503 mdp->tx_skbuff[i] = NULL;
2504 }
2505
2506 /* device init */
f7967210 2507 sh_eth_dev_init(ndev);
ad846aa5
SS
2508
2509 netif_start_queue(ndev);
86a74ff2
NI
2510}
2511
2512/* Packet transmit function */
2513static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2514{
2515 struct sh_eth_private *mdp = netdev_priv(ndev);
2516 struct sh_eth_txdesc *txdesc;
1299653a 2517 dma_addr_t dma_addr;
86a74ff2 2518 u32 entry;
fb5e2f9b 2519 unsigned long flags;
86a74ff2
NI
2520
2521 spin_lock_irqsave(&mdp->lock, flags);
525b8075 2522 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
1debdc8f 2523 if (!sh_eth_tx_free(ndev, true)) {
8d5009f6 2524 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
86a74ff2
NI
2525 netif_stop_queue(ndev);
2526 spin_unlock_irqrestore(&mdp->lock, flags);
5b548140 2527 return NETDEV_TX_BUSY;
86a74ff2
NI
2528 }
2529 }
2530 spin_unlock_irqrestore(&mdp->lock, flags);
2531
dacc73e0 2532 if (skb_put_padto(skb, ETH_ZLEN))
eebfb643
BH
2533 return NETDEV_TX_OK;
2534
525b8075 2535 entry = mdp->cur_tx % mdp->num_tx_ring;
86a74ff2
NI
2536 mdp->tx_skbuff[entry] = skb;
2537 txdesc = &mdp->tx_ring[entry];
86a74ff2 2538 /* soft swap. */
380af9e3 2539 if (!mdp->cd->hw_swap)
3e230993 2540 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
22c1aed4 2541 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
1299653a 2542 DMA_TO_DEVICE);
22c1aed4 2543 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
aa3933b8
BH
2544 kfree_skb(skb);
2545 return NETDEV_TX_OK;
2546 }
7cf72477
SS
2547 txdesc->addr = cpu_to_le32(dma_addr);
2548 txdesc->len = cpu_to_le32(skb->len << 16);
86a74ff2 2549
f32bfb9a 2550 dma_wmb(); /* TACT bit must be set after all the above writes */
525b8075 2551 if (entry >= mdp->num_tx_ring - 1)
7cf72477 2552 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
86a74ff2 2553 else
7cf72477 2554 txdesc->status |= cpu_to_le32(TD_TACT);
86a74ff2
NI
2555
2556 mdp->cur_tx++;
2557
3e416992
SS
2558 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2559 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
b0ca2a21 2560
6ed10654 2561 return NETDEV_TX_OK;
86a74ff2
NI
2562}
2563
4398f9c8
BH
2564/* The statistics registers have write-clear behaviour, which means we
2565 * will lose any increment between the read and write. We mitigate
2566 * this by only clearing when we read a non-zero value, so we will
2567 * never falsely report a total of zero.
2568 */
2569static void
2570sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2571{
2572 u32 delta = sh_eth_read(ndev, reg);
2573
2574 if (delta) {
2575 *stat += delta;
2576 sh_eth_write(ndev, 0, reg);
2577 }
2578}
2579
7fa2955f
MK
2580static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2581{
2582 struct sh_eth_private *mdp = netdev_priv(ndev);
2583
ce9134df 2584 if (mdp->cd->no_tx_cntrs)
7fa2955f
MK
2585 return &ndev->stats;
2586
2587 if (!mdp->is_opened)
2588 return &ndev->stats;
2589
4398f9c8
BH
2590 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2591 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2592 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
7fa2955f 2593
4c1d4585 2594 if (mdp->cd->cexcr) {
4398f9c8
BH
2595 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2596 CERCR);
2597 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2598 CEECR);
7fa2955f 2599 } else {
4398f9c8
BH
2600 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2601 CNDCR);
7fa2955f
MK
2602 }
2603
2604 return &ndev->stats;
2605}
2606
86a74ff2
NI
2607/* device close function */
2608static int sh_eth_close(struct net_device *ndev)
2609{
2610 struct sh_eth_private *mdp = netdev_priv(ndev);
86a74ff2
NI
2611
2612 netif_stop_queue(ndev);
2613
283e38db
BH
2614 /* Serialise with the interrupt handler and NAPI, then disable
2615 * interrupts. We have to clear the irq_enabled flag first to
2616 * ensure that interrupts won't be re-enabled.
2617 */
2618 mdp->irq_enabled = false;
2619 synchronize_irq(ndev->irq);
2620 napi_disable(&mdp->napi);
4a55530f 2621 sh_eth_write(ndev, 0x0000, EESIPR);
86a74ff2 2622
740c7f31 2623 sh_eth_dev_exit(ndev);
86a74ff2
NI
2624
2625 /* PHY Disconnect */
9fd0375a
PR
2626 if (ndev->phydev) {
2627 phy_stop(ndev->phydev);
2628 phy_disconnect(ndev->phydev);
86a74ff2
NI
2629 }
2630
2631 free_irq(ndev->irq, ndev);
2632
8e03a5e7 2633 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
86a74ff2
NI
2634 sh_eth_ring_free(ndev);
2635
bcd5149d
MD
2636 pm_runtime_put_sync(&mdp->pdev->dev);
2637
7fa2955f 2638 mdp->is_opened = 0;
bcd5149d 2639
7fa2955f 2640 return 0;
86a74ff2
NI
2641}
2642
bb7d92e3 2643/* ioctl to device function */
128296fc 2644static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
86a74ff2 2645{
9fd0375a 2646 struct phy_device *phydev = ndev->phydev;
86a74ff2
NI
2647
2648 if (!netif_running(ndev))
2649 return -EINVAL;
2650
2651 if (!phydev)
2652 return -ENODEV;
2653
28b04113 2654 return phy_mii_ioctl(phydev, rq, cmd);
86a74ff2
NI
2655}
2656
78d61022
NS
2657static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2658{
2659 if (netif_running(ndev))
2660 return -EBUSY;
2661
2662 ndev->mtu = new_mtu;
2663 netdev_update_features(ndev);
2664
2665 return 0;
2666}
2667
6743fe6d 2668/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
6743fe6d
YS
2669static u32 sh_eth_tsu_get_post_mask(int entry)
2670{
2671 return 0x0f << (28 - ((entry % 8) * 4));
2672}
2673
2674static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2675{
2676 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2677}
2678
2679static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2680 int entry)
2681{
2682 struct sh_eth_private *mdp = netdev_priv(ndev);
77cb065f 2683 int reg = TSU_POST1 + entry / 8;
6743fe6d 2684 u32 tmp;
6743fe6d 2685
77cb065f
SS
2686 tmp = sh_eth_tsu_read(mdp, reg);
2687 sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
6743fe6d
YS
2688}
2689
2690static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2691 int entry)
2692{
2693 struct sh_eth_private *mdp = netdev_priv(ndev);
77cb065f 2694 int reg = TSU_POST1 + entry / 8;
6743fe6d 2695 u32 post_mask, ref_mask, tmp;
6743fe6d 2696
6743fe6d
YS
2697 post_mask = sh_eth_tsu_get_post_mask(entry);
2698 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2699
77cb065f
SS
2700 tmp = sh_eth_tsu_read(mdp, reg);
2701 sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
6743fe6d
YS
2702
2703 /* If other port enables, the function returns "true" */
2704 return tmp & ref_mask;
2705}
2706
2707static int sh_eth_tsu_busy(struct net_device *ndev)
2708{
2709 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2710 struct sh_eth_private *mdp = netdev_priv(ndev);
2711
2712 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2713 udelay(10);
2714 timeout--;
2715 if (timeout <= 0) {
da246855 2716 netdev_err(ndev, "%s: timeout\n", __func__);
6743fe6d
YS
2717 return -ETIMEDOUT;
2718 }
2719 }
2720
2721 return 0;
2722}
2723
7a54c867 2724static int sh_eth_tsu_write_entry(struct net_device *ndev, u16 offset,
6743fe6d
YS
2725 const u8 *addr)
2726{
7a54c867 2727 struct sh_eth_private *mdp = netdev_priv(ndev);
6743fe6d
YS
2728 u32 val;
2729
2730 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
7a54c867 2731 iowrite32(val, mdp->tsu_addr + offset);
6743fe6d
YS
2732 if (sh_eth_tsu_busy(ndev) < 0)
2733 return -EBUSY;
2734
2735 val = addr[4] << 8 | addr[5];
7a54c867 2736 iowrite32(val, mdp->tsu_addr + offset + 4);
6743fe6d
YS
2737 if (sh_eth_tsu_busy(ndev) < 0)
2738 return -EBUSY;
2739
2740 return 0;
2741}
2742
51459d4c 2743static void sh_eth_tsu_read_entry(struct net_device *ndev, u16 offset, u8 *addr)
6743fe6d 2744{
51459d4c 2745 struct sh_eth_private *mdp = netdev_priv(ndev);
6743fe6d
YS
2746 u32 val;
2747
51459d4c 2748 val = ioread32(mdp->tsu_addr + offset);
6743fe6d
YS
2749 addr[0] = (val >> 24) & 0xff;
2750 addr[1] = (val >> 16) & 0xff;
2751 addr[2] = (val >> 8) & 0xff;
2752 addr[3] = val & 0xff;
51459d4c 2753 val = ioread32(mdp->tsu_addr + offset + 4);
6743fe6d
YS
2754 addr[4] = (val >> 8) & 0xff;
2755 addr[5] = val & 0xff;
2756}
2757
2758
2759static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2760{
2761 struct sh_eth_private *mdp = netdev_priv(ndev);
41414f0a 2762 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
6743fe6d
YS
2763 int i;
2764 u8 c_addr[ETH_ALEN];
2765
2766 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
51459d4c 2767 sh_eth_tsu_read_entry(ndev, reg_offset, c_addr);
c4bde29c 2768 if (ether_addr_equal(addr, c_addr))
6743fe6d
YS
2769 return i;
2770 }
2771
2772 return -ENOENT;
2773}
2774
2775static int sh_eth_tsu_find_empty(struct net_device *ndev)
2776{
2777 u8 blank[ETH_ALEN];
2778 int entry;
2779
2780 memset(blank, 0, sizeof(blank));
2781 entry = sh_eth_tsu_find_entry(ndev, blank);
2782 return (entry < 0) ? -ENOMEM : entry;
2783}
2784
2785static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2786 int entry)
2787{
2788 struct sh_eth_private *mdp = netdev_priv(ndev);
41414f0a 2789 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
6743fe6d
YS
2790 int ret;
2791 u8 blank[ETH_ALEN];
2792
2793 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2794 ~(1 << (31 - entry)), TSU_TEN);
2795
2796 memset(blank, 0, sizeof(blank));
7a54c867 2797 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
6743fe6d
YS
2798 if (ret < 0)
2799 return ret;
2800 return 0;
2801}
2802
2803static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2804{
2805 struct sh_eth_private *mdp = netdev_priv(ndev);
41414f0a 2806 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
6743fe6d
YS
2807 int i, ret;
2808
2809 if (!mdp->cd->tsu)
2810 return 0;
2811
2812 i = sh_eth_tsu_find_entry(ndev, addr);
2813 if (i < 0) {
2814 /* No entry found, create one */
2815 i = sh_eth_tsu_find_empty(ndev);
2816 if (i < 0)
2817 return -ENOMEM;
7a54c867 2818 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
6743fe6d
YS
2819 if (ret < 0)
2820 return ret;
2821
2822 /* Enable the entry */
2823 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2824 (1 << (31 - i)), TSU_TEN);
2825 }
2826
2827 /* Entry found or created, enable POST */
2828 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2829
2830 return 0;
2831}
2832
2833static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2834{
2835 struct sh_eth_private *mdp = netdev_priv(ndev);
2836 int i, ret;
2837
2838 if (!mdp->cd->tsu)
2839 return 0;
2840
2841 i = sh_eth_tsu_find_entry(ndev, addr);
2842 if (i) {
2843 /* Entry found */
2844 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2845 goto done;
2846
2847 /* Disable the entry if both ports was disabled */
2848 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2849 if (ret < 0)
2850 return ret;
2851 }
2852done:
2853 return 0;
2854}
2855
2856static int sh_eth_tsu_purge_all(struct net_device *ndev)
2857{
2858 struct sh_eth_private *mdp = netdev_priv(ndev);
2859 int i, ret;
2860
b37feed7 2861 if (!mdp->cd->tsu)
6743fe6d
YS
2862 return 0;
2863
2864 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2865 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2866 continue;
2867
2868 /* Disable the entry if both ports was disabled */
2869 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2870 if (ret < 0)
2871 return ret;
2872 }
2873
2874 return 0;
2875}
2876
2877static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2878{
2879 struct sh_eth_private *mdp = netdev_priv(ndev);
41414f0a 2880 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
6743fe6d 2881 u8 addr[ETH_ALEN];
6743fe6d
YS
2882 int i;
2883
b37feed7 2884 if (!mdp->cd->tsu)
6743fe6d
YS
2885 return;
2886
2887 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
51459d4c 2888 sh_eth_tsu_read_entry(ndev, reg_offset, addr);
6743fe6d
YS
2889 if (is_multicast_ether_addr(addr))
2890 sh_eth_tsu_del_entry(ndev, addr);
2891 }
2892}
2893
b37feed7
BH
2894/* Update promiscuous flag and multicast filter */
2895static void sh_eth_set_rx_mode(struct net_device *ndev)
86a74ff2 2896{
6743fe6d
YS
2897 struct sh_eth_private *mdp = netdev_priv(ndev);
2898 u32 ecmr_bits;
2899 int mcast_all = 0;
2900 unsigned long flags;
2901
2902 spin_lock_irqsave(&mdp->lock, flags);
128296fc 2903 /* Initial condition is MCT = 1, PRM = 0.
6743fe6d
YS
2904 * Depending on ndev->flags, set PRM or clear MCT
2905 */
b37feed7
BH
2906 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2907 if (mdp->cd->tsu)
2908 ecmr_bits |= ECMR_MCT;
6743fe6d
YS
2909
2910 if (!(ndev->flags & IFF_MULTICAST)) {
2911 sh_eth_tsu_purge_mcast(ndev);
2912 mcast_all = 1;
2913 }
2914 if (ndev->flags & IFF_ALLMULTI) {
2915 sh_eth_tsu_purge_mcast(ndev);
2916 ecmr_bits &= ~ECMR_MCT;
2917 mcast_all = 1;
2918 }
2919
86a74ff2 2920 if (ndev->flags & IFF_PROMISC) {
6743fe6d
YS
2921 sh_eth_tsu_purge_all(ndev);
2922 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2923 } else if (mdp->cd->tsu) {
2924 struct netdev_hw_addr *ha;
2925 netdev_for_each_mc_addr(ha, ndev) {
2926 if (mcast_all && is_multicast_ether_addr(ha->addr))
2927 continue;
2928
2929 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2930 if (!mcast_all) {
2931 sh_eth_tsu_purge_mcast(ndev);
2932 ecmr_bits &= ~ECMR_MCT;
2933 mcast_all = 1;
2934 }
2935 }
2936 }
86a74ff2 2937 }
6743fe6d
YS
2938
2939 /* update the ethernet mode */
2940 sh_eth_write(ndev, ecmr_bits, ECMR);
2941
2942 spin_unlock_irqrestore(&mdp->lock, flags);
86a74ff2 2943}
71cc7c37 2944
f8e022db
SS
2945static void sh_eth_set_rx_csum(struct net_device *ndev, bool enable)
2946{
2947 struct sh_eth_private *mdp = netdev_priv(ndev);
2948 unsigned long flags;
2949
2950 spin_lock_irqsave(&mdp->lock, flags);
2951
2952 /* Disable TX and RX */
2953 sh_eth_rcv_snd_disable(ndev);
2954
2955 /* Modify RX Checksum setting */
2956 sh_eth_modify(ndev, ECMR, ECMR_RCSC, enable ? ECMR_RCSC : 0);
2957
2958 /* Enable TX and RX */
2959 sh_eth_rcv_snd_enable(ndev);
2960
2961 spin_unlock_irqrestore(&mdp->lock, flags);
2962}
2963
2964static int sh_eth_set_features(struct net_device *ndev,
2965 netdev_features_t features)
2966{
2967 netdev_features_t changed = ndev->features ^ features;
2968 struct sh_eth_private *mdp = netdev_priv(ndev);
2969
2970 if (changed & NETIF_F_RXCSUM && mdp->cd->rx_csum)
2971 sh_eth_set_rx_csum(ndev, features & NETIF_F_RXCSUM);
2972
2973 ndev->features = features;
2974
2975 return 0;
2976}
2977
71cc7c37
YS
2978static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2979{
2980 if (!mdp->port)
2981 return TSU_VTAG0;
2982 else
2983 return TSU_VTAG1;
2984}
2985
80d5c368
PM
2986static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2987 __be16 proto, u16 vid)
71cc7c37
YS
2988{
2989 struct sh_eth_private *mdp = netdev_priv(ndev);
2990 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2991
2992 if (unlikely(!mdp->cd->tsu))
2993 return -EPERM;
2994
2995 /* No filtering if vid = 0 */
2996 if (!vid)
2997 return 0;
2998
2999 mdp->vlan_num_ids++;
3000
128296fc 3001 /* The controller has one VLAN tag HW filter. So, if the filter is
71cc7c37
YS
3002 * already enabled, the driver disables it and the filte
3003 */
3004 if (mdp->vlan_num_ids > 1) {
3005 /* disable VLAN filter */
3006 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
3007 return 0;
3008 }
3009
3010 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
3011 vtag_reg_index);
3012
3013 return 0;
3014}
3015
80d5c368
PM
3016static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
3017 __be16 proto, u16 vid)
71cc7c37
YS
3018{
3019 struct sh_eth_private *mdp = netdev_priv(ndev);
3020 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
3021
3022 if (unlikely(!mdp->cd->tsu))
3023 return -EPERM;
3024
3025 /* No filtering if vid = 0 */
3026 if (!vid)
3027 return 0;
3028
3029 mdp->vlan_num_ids--;
3030 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
3031
3032 return 0;
3033}
86a74ff2
NI
3034
3035/* SuperH's TSU register init function */
4a55530f 3036static void sh_eth_tsu_init(struct sh_eth_private *mdp)
86a74ff2 3037{
a94cf2a6 3038 if (!mdp->cd->dual_port) {
db893473 3039 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
e1487888
CB
3040 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
3041 TSU_FWSLC); /* Enable POST registers */
db893473
SH
3042 return;
3043 }
3044
4a55530f
YS
3045 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
3046 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
3047 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
3048 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
3049 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
3050 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
3051 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
3052 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
3053 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
3054 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
4869a147
SS
3055 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
3056 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
4a55530f
YS
3057 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
3058 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
3059 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
3060 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
3061 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
3062 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
3063 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
86a74ff2
NI
3064}
3065
3066/* MDIO bus release function */
bd920ff5 3067static int sh_mdio_release(struct sh_eth_private *mdp)
86a74ff2 3068{
86a74ff2 3069 /* unregister mdio bus */
bd920ff5 3070 mdiobus_unregister(mdp->mii_bus);
86a74ff2
NI
3071
3072 /* free bitbang info */
bd920ff5 3073 free_mdio_bitbang(mdp->mii_bus);
86a74ff2
NI
3074
3075 return 0;
3076}
3077
3078/* MDIO bus init function */
bd920ff5 3079static int sh_mdio_init(struct sh_eth_private *mdp,
b3017e6a 3080 struct sh_eth_plat_data *pd)
86a74ff2 3081{
e7f4dc35 3082 int ret;
86a74ff2 3083 struct bb_info *bitbang;
bd920ff5 3084 struct platform_device *pdev = mdp->pdev;
aa8d4225 3085 struct device *dev = &mdp->pdev->dev;
86a74ff2
NI
3086
3087 /* create bit control struct for PHY */
aa8d4225 3088 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
f738a13d
LP
3089 if (!bitbang)
3090 return -ENOMEM;
86a74ff2
NI
3091
3092 /* bitbang init */
ae70644d 3093 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
b3017e6a 3094 bitbang->set_gate = pd->set_mdio_gate;
86a74ff2
NI
3095 bitbang->ctrl.ops = &bb_ops;
3096
c2e07b3a 3097 /* MII controller setting */
86a74ff2 3098 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
f738a13d
LP
3099 if (!mdp->mii_bus)
3100 return -ENOMEM;
86a74ff2
NI
3101
3102 /* Hook up MII support for ethtool */
3103 mdp->mii_bus->name = "sh_mii";
a5bd6060 3104 mdp->mii_bus->parent = dev;
5278fb54 3105 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
bd920ff5 3106 pdev->name, pdev->id);
86a74ff2 3107
bd920ff5 3108 /* register MDIO bus */
00e798c7
FF
3109 if (pd->phy_irq > 0)
3110 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
702eca02 3111
00e798c7 3112 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
86a74ff2 3113 if (ret)
d5e07e69 3114 goto out_free_bus;
86a74ff2 3115
86a74ff2
NI
3116 return 0;
3117
86a74ff2 3118out_free_bus:
298cf9be 3119 free_mdio_bitbang(mdp->mii_bus);
86a74ff2
NI
3120 return ret;
3121}
3122
4a55530f
YS
3123static const u16 *sh_eth_get_register_offset(int register_type)
3124{
3125 const u16 *reg_offset = NULL;
3126
3127 switch (register_type) {
3128 case SH_ETH_REG_GIGABIT:
3129 reg_offset = sh_eth_offset_gigabit;
3130 break;
db893473
SH
3131 case SH_ETH_REG_FAST_RZ:
3132 reg_offset = sh_eth_offset_fast_rz;
3133 break;
a3f109bd
SS
3134 case SH_ETH_REG_FAST_RCAR:
3135 reg_offset = sh_eth_offset_fast_rcar;
3136 break;
4a55530f
YS
3137 case SH_ETH_REG_FAST_SH4:
3138 reg_offset = sh_eth_offset_fast_sh4;
3139 break;
3140 case SH_ETH_REG_FAST_SH3_SH2:
3141 reg_offset = sh_eth_offset_fast_sh3_sh2;
3142 break;
4a55530f
YS
3143 }
3144
3145 return reg_offset;
3146}
3147
8f728d79 3148static const struct net_device_ops sh_eth_netdev_ops = {
ebf84eaa
AB
3149 .ndo_open = sh_eth_open,
3150 .ndo_stop = sh_eth_close,
3151 .ndo_start_xmit = sh_eth_start_xmit,
3152 .ndo_get_stats = sh_eth_get_stats,
b37feed7 3153 .ndo_set_rx_mode = sh_eth_set_rx_mode,
ebf84eaa
AB
3154 .ndo_tx_timeout = sh_eth_tx_timeout,
3155 .ndo_do_ioctl = sh_eth_do_ioctl,
78d61022 3156 .ndo_change_mtu = sh_eth_change_mtu,
ebf84eaa
AB
3157 .ndo_validate_addr = eth_validate_addr,
3158 .ndo_set_mac_address = eth_mac_addr,
f8e022db 3159 .ndo_set_features = sh_eth_set_features,
ebf84eaa
AB
3160};
3161
8f728d79
SS
3162static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3163 .ndo_open = sh_eth_open,
3164 .ndo_stop = sh_eth_close,
3165 .ndo_start_xmit = sh_eth_start_xmit,
3166 .ndo_get_stats = sh_eth_get_stats,
b37feed7 3167 .ndo_set_rx_mode = sh_eth_set_rx_mode,
8f728d79
SS
3168 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3169 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3170 .ndo_tx_timeout = sh_eth_tx_timeout,
3171 .ndo_do_ioctl = sh_eth_do_ioctl,
78d61022 3172 .ndo_change_mtu = sh_eth_change_mtu,
8f728d79
SS
3173 .ndo_validate_addr = eth_validate_addr,
3174 .ndo_set_mac_address = eth_mac_addr,
f8e022db 3175 .ndo_set_features = sh_eth_set_features,
8f728d79
SS
3176};
3177
b356e978
SS
3178#ifdef CONFIG_OF
3179static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3180{
3181 struct device_node *np = dev->of_node;
3182 struct sh_eth_plat_data *pdata;
b356e978 3183 const char *mac_addr;
035a14e7 3184 int ret;
b356e978
SS
3185
3186 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3187 if (!pdata)
3188 return NULL;
3189
035a14e7
KL
3190 ret = of_get_phy_mode(np);
3191 if (ret < 0)
3192 return NULL;
3193 pdata->phy_interface = ret;
b356e978 3194
b356e978
SS
3195 mac_addr = of_get_mac_address(np);
3196 if (mac_addr)
3197 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3198
3199 pdata->no_ether_link =
3200 of_property_read_bool(np, "renesas,no-ether-link");
3201 pdata->ether_link_active_low =
3202 of_property_read_bool(np, "renesas,ether-link-active-low");
3203
3204 return pdata;
3205}
3206
3207static const struct of_device_id sh_eth_match_table[] = {
3208 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
6c4b2f7e
SH
3209 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3210 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3211 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3212 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3213 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3214 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3215 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3216 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
3eb9c2ad 3217 { .compatible = "renesas,gether-r8a77980", .data = &r8a77980_data },
b356e978 3218 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
6e0bb04d 3219 { .compatible = "renesas,ether-r7s9210", .data = &r7s9210_data },
b4804e0c
SH
3220 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3221 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
b356e978
SS
3222 { }
3223};
3224MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3225#else
3226static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3227{
3228 return NULL;
3229}
3230#endif
3231
86a74ff2
NI
3232static int sh_eth_drv_probe(struct platform_device *pdev)
3233{
86a74ff2 3234 struct resource *res;
0b76b862 3235 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
afe391ad 3236 const struct platform_device_id *id = platform_get_device_id(pdev);
4fa8c3cc
SS
3237 struct sh_eth_private *mdp;
3238 struct net_device *ndev;
9662ec19 3239 int ret;
86a74ff2
NI
3240
3241 /* get base addr */
3242 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
86a74ff2
NI
3243
3244 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
f738a13d
LP
3245 if (!ndev)
3246 return -ENOMEM;
86a74ff2 3247
b5893a08
BD
3248 pm_runtime_enable(&pdev->dev);
3249 pm_runtime_get_sync(&pdev->dev);
3250
cc3c080d 3251 ret = platform_get_irq(pdev, 0);
7a468ac6 3252 if (ret < 0)
86a74ff2 3253 goto out_release;
cc3c080d 3254 ndev->irq = ret;
86a74ff2
NI
3255
3256 SET_NETDEV_DEV(ndev, &pdev->dev);
3257
86a74ff2 3258 mdp = netdev_priv(ndev);
525b8075
YS
3259 mdp->num_tx_ring = TX_RING_SIZE;
3260 mdp->num_rx_ring = RX_RING_SIZE;
d5e07e69
SS
3261 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3262 if (IS_ERR(mdp->addr)) {
3263 ret = PTR_ERR(mdp->addr);
ae70644d
YS
3264 goto out_release;
3265 }
3266
c960804f
VB
3267 ndev->base_addr = res->start;
3268
86a74ff2 3269 spin_lock_init(&mdp->lock);
bcd5149d 3270 mdp->pdev = pdev;
86a74ff2 3271
b356e978
SS
3272 if (pdev->dev.of_node)
3273 pd = sh_eth_parse_dt(&pdev->dev);
3b4c5cbf
SS
3274 if (!pd) {
3275 dev_err(&pdev->dev, "no platform data\n");
3276 ret = -EINVAL;
3277 goto out_release;
3278 }
3279
86a74ff2 3280 /* get PHY ID */
71557a37 3281 mdp->phy_id = pd->phy;
e47c9052 3282 mdp->phy_interface = pd->phy_interface;
4923576b
YS
3283 mdp->no_ether_link = pd->no_ether_link;
3284 mdp->ether_link_active_low = pd->ether_link_active_low;
86a74ff2 3285
380af9e3 3286 /* set cpu data */
42a67c9b 3287 if (id)
b356e978 3288 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
42a67c9b
WS
3289 else
3290 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
b356e978 3291
a3153d8c 3292 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
264be2f5
SS
3293 if (!mdp->reg_offset) {
3294 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3295 mdp->cd->register_type);
3296 ret = -EINVAL;
3297 goto out_release;
3298 }
380af9e3
YS
3299 sh_eth_set_default_cpu_data(mdp->cd);
3300
78d61022
NS
3301 /* User's manual states max MTU should be 2048 but due to the
3302 * alignment calculations in sh_eth_ring_init() the practical
3303 * MTU is a bit less. Maybe this can be optimized some more.
3304 */
3305 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3306 ndev->min_mtu = ETH_MIN_MTU;
3307
f8e022db
SS
3308 if (mdp->cd->rx_csum) {
3309 ndev->features = NETIF_F_RXCSUM;
3310 ndev->hw_features = NETIF_F_RXCSUM;
3311 }
3312
86a74ff2 3313 /* set function */
8f728d79
SS
3314 if (mdp->cd->tsu)
3315 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3316 else
3317 ndev->netdev_ops = &sh_eth_netdev_ops;
7ad24ea4 3318 ndev->ethtool_ops = &sh_eth_ethtool_ops;
86a74ff2
NI
3319 ndev->watchdog_timeo = TX_TIMEOUT;
3320
dc19e4e5
NI
3321 /* debug message level */
3322 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
86a74ff2
NI
3323
3324 /* read and set MAC address */
748031f9 3325 read_mac_address(ndev, pd->mac_addr);
ff6e7228
SS
3326 if (!is_valid_ether_addr(ndev->dev_addr)) {
3327 dev_warn(&pdev->dev,
3328 "no valid MAC address supplied, using a random one.\n");
3329 eth_hw_addr_random(ndev);
3330 }
86a74ff2 3331
6ba88021 3332 if (mdp->cd->tsu) {
9662ec19 3333 int port = pdev->id < 0 ? 0 : pdev->id % 2;
6ba88021 3334 struct resource *rtsu;
dfe8266b 3335
6ba88021 3336 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
dfe8266b
SS
3337 if (!rtsu) {
3338 dev_err(&pdev->dev, "no TSU resource\n");
3339 ret = -ENODEV;
3340 goto out_release;
3341 }
3342 /* We can only request the TSU region for the first port
3343 * of the two sharing this TSU for the probe to succeed...
3344 */
9662ec19 3345 if (port == 0 &&
dfe8266b
SS
3346 !devm_request_mem_region(&pdev->dev, rtsu->start,
3347 resource_size(rtsu),
3348 dev_name(&pdev->dev))) {
3349 dev_err(&pdev->dev, "can't request TSU resource.\n");
3350 ret = -EBUSY;
3351 goto out_release;
3352 }
3e14c969 3353 /* ioremap the TSU registers */
dfe8266b
SS
3354 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3355 resource_size(rtsu));
3356 if (!mdp->tsu_addr) {
3357 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3358 ret = -ENOMEM;
fc0c0900
SS
3359 goto out_release;
3360 }
9662ec19 3361 mdp->port = port;
f8e022db 3362 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
6ba88021 3363
3e14c969 3364 /* Need to init only the first port of the two sharing a TSU */
9662ec19 3365 if (port == 0) {
3e14c969
SS
3366 if (mdp->cd->chip_reset)
3367 mdp->cd->chip_reset(ndev);
86a74ff2 3368
4986b996
YS
3369 /* TSU init (Init only)*/
3370 sh_eth_tsu_init(mdp);
3371 }
86a74ff2
NI
3372 }
3373
966d6dbb
HN
3374 if (mdp->cd->rmiimode)
3375 sh_eth_write(ndev, 0x1, RMIIMODE);
3376
daacf03f
LP
3377 /* MDIO bus init */
3378 ret = sh_mdio_init(mdp, pd);
3379 if (ret) {
b7ce520e
GU
3380 if (ret != -EPROBE_DEFER)
3381 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
daacf03f
LP
3382 goto out_release;
3383 }
3384
3719109d
SS
3385 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3386
86a74ff2
NI
3387 /* network device register */
3388 ret = register_netdev(ndev);
3389 if (ret)
3719109d 3390 goto out_napi_del;
86a74ff2 3391
b4580c95 3392 if (mdp->cd->magic)
d8981d02
NS
3393 device_set_wakeup_capable(&pdev->dev, 1);
3394
25985edc 3395 /* print device information */
f75f14ec
SS
3396 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3397 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
86a74ff2 3398
b5893a08 3399 pm_runtime_put(&pdev->dev);
86a74ff2
NI
3400 platform_set_drvdata(pdev, ndev);
3401
3402 return ret;
3403
3719109d
SS
3404out_napi_del:
3405 netif_napi_del(&mdp->napi);
daacf03f 3406 sh_mdio_release(mdp);
3719109d 3407
86a74ff2
NI
3408out_release:
3409 /* net_dev free */
4282fc47 3410 free_netdev(ndev);
86a74ff2 3411
b5893a08
BD
3412 pm_runtime_put(&pdev->dev);
3413 pm_runtime_disable(&pdev->dev);
86a74ff2
NI
3414 return ret;
3415}
3416
3417static int sh_eth_drv_remove(struct platform_device *pdev)
3418{
3419 struct net_device *ndev = platform_get_drvdata(pdev);
3719109d 3420 struct sh_eth_private *mdp = netdev_priv(ndev);
86a74ff2 3421
86a74ff2 3422 unregister_netdev(ndev);
3719109d 3423 netif_napi_del(&mdp->napi);
daacf03f 3424 sh_mdio_release(mdp);
bcd5149d 3425 pm_runtime_disable(&pdev->dev);
86a74ff2 3426 free_netdev(ndev);
86a74ff2
NI
3427
3428 return 0;
3429}
3430
540ad1b8 3431#ifdef CONFIG_PM
b71af046 3432#ifdef CONFIG_PM_SLEEP
d8981d02
NS
3433static int sh_eth_wol_setup(struct net_device *ndev)
3434{
3435 struct sh_eth_private *mdp = netdev_priv(ndev);
3436
3437 /* Only allow ECI interrupts */
3438 synchronize_irq(ndev->irq);
3439 napi_disable(&mdp->napi);
1a0bee6c 3440 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
d8981d02
NS
3441
3442 /* Enable MagicPacket */
5e2ed132 3443 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
d8981d02 3444
d8981d02
NS
3445 return enable_irq_wake(ndev->irq);
3446}
3447
3448static int sh_eth_wol_restore(struct net_device *ndev)
3449{
3450 struct sh_eth_private *mdp = netdev_priv(ndev);
3451 int ret;
3452
3453 napi_enable(&mdp->napi);
3454
3455 /* Disable MagicPacket */
3456 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3457
3458 /* The device needs to be reset to restore MagicPacket logic
3459 * for next wakeup. If we close and open the device it will
3460 * both be reset and all registers restored. This is what
3461 * happens during suspend and resume without WoL enabled.
3462 */
3463 ret = sh_eth_close(ndev);
3464 if (ret < 0)
3465 return ret;
3466 ret = sh_eth_open(ndev);
3467 if (ret < 0)
3468 return ret;
3469
d8981d02
NS
3470 return disable_irq_wake(ndev->irq);
3471}
3472
b71af046
MU
3473static int sh_eth_suspend(struct device *dev)
3474{
3475 struct net_device *ndev = dev_get_drvdata(dev);
d8981d02 3476 struct sh_eth_private *mdp = netdev_priv(ndev);
b71af046
MU
3477 int ret = 0;
3478
d8981d02
NS
3479 if (!netif_running(ndev))
3480 return 0;
3481
3482 netif_device_detach(ndev);
3483
3484 if (mdp->wol_enabled)
3485 ret = sh_eth_wol_setup(ndev);
3486 else
b71af046 3487 ret = sh_eth_close(ndev);
b71af046
MU
3488
3489 return ret;
3490}
3491
3492static int sh_eth_resume(struct device *dev)
3493{
3494 struct net_device *ndev = dev_get_drvdata(dev);
d8981d02 3495 struct sh_eth_private *mdp = netdev_priv(ndev);
b71af046
MU
3496 int ret = 0;
3497
d8981d02
NS
3498 if (!netif_running(ndev))
3499 return 0;
3500
3501 if (mdp->wol_enabled)
3502 ret = sh_eth_wol_restore(ndev);
3503 else
b71af046 3504 ret = sh_eth_open(ndev);
d8981d02
NS
3505
3506 if (ret < 0)
3507 return ret;
3508
3509 netif_device_attach(ndev);
b71af046
MU
3510
3511 return ret;
3512}
3513#endif
3514
bcd5149d
MD
3515static int sh_eth_runtime_nop(struct device *dev)
3516{
128296fc 3517 /* Runtime PM callback shared between ->runtime_suspend()
bcd5149d
MD
3518 * and ->runtime_resume(). Simply returns success.
3519 *
3520 * This driver re-initializes all registers after
3521 * pm_runtime_get_sync() anyway so there is no need
3522 * to save and restore registers here.
3523 */
3524 return 0;
3525}
3526
540ad1b8 3527static const struct dev_pm_ops sh_eth_dev_pm_ops = {
b71af046 3528 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
e7d7e898 3529 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
bcd5149d 3530};
540ad1b8
NI
3531#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3532#else
3533#define SH_ETH_PM_OPS NULL
3534#endif
bcd5149d 3535
ef00df85 3536static const struct platform_device_id sh_eth_id_table[] = {
c18a79ab 3537 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
7bbe150d 3538 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
9c3beaab 3539 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
f5d12767 3540 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
24549e2a
SS
3541 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3542 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
f5d12767 3543 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
afe391ad
SS
3544 { }
3545};
3546MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3547
86a74ff2
NI
3548static struct platform_driver sh_eth_driver = {
3549 .probe = sh_eth_drv_probe,
3550 .remove = sh_eth_drv_remove,
afe391ad 3551 .id_table = sh_eth_id_table,
86a74ff2
NI
3552 .driver = {
3553 .name = CARDNAME,
540ad1b8 3554 .pm = SH_ETH_PM_OPS,
b356e978 3555 .of_match_table = of_match_ptr(sh_eth_match_table),
86a74ff2
NI
3556 },
3557};
3558
db62f684 3559module_platform_driver(sh_eth_driver);
86a74ff2
NI
3560
3561MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3562MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3563MODULE_LICENSE("GPL v2");