]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/net/ethernet/sfc/falcon.c
sfc: Pass NIC structure into efx_wanted_parallelism()
[mirror_ubuntu-focal-kernel.git] / drivers / net / ethernet / sfc / falcon.c
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2006-2010 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
37b5a603 16#include <linux/i2c.h>
f31a45d2 17#include <linux/mii.h>
5a0e3ad6 18#include <linux/slab.h>
8ceee660
BH
19#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
8ceee660 22#include "spi.h"
744093c9 23#include "nic.h"
3e6c4538 24#include "regs.h"
12d00cad 25#include "io.h"
8ceee660 26#include "phy.h"
8ceee660
BH
27#include "workarounds.h"
28
8986352a 29/* Hardware control for SFC4000 (aka Falcon). */
8ceee660 30
2f7f5730
BH
31static const unsigned int
32/* "Large" EEPROM device: Atmel AT25640 or similar
33 * 8 KB, 16-bit address, 32 B write block */
34large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
35 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
36 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
37/* Default flash device: Atmel AT25F1024
38 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
39default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
40 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
41 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
42 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
43 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
44
8ceee660
BH
45/**************************************************************************
46 *
47 * I2C bus - this is a bit-bashing interface using GPIO pins
48 * Note that it uses the output enables to tristate the outputs
49 * SDA is the data pin and SCL is the clock
50 *
51 **************************************************************************
52 */
37b5a603 53static void falcon_setsda(void *data, int state)
8ceee660 54{
37b5a603 55 struct efx_nic *efx = (struct efx_nic *)data;
8ceee660
BH
56 efx_oword_t reg;
57
12d00cad 58 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
3e6c4538 59 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
12d00cad 60 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
8ceee660
BH
61}
62
37b5a603 63static void falcon_setscl(void *data, int state)
8ceee660 64{
37b5a603 65 struct efx_nic *efx = (struct efx_nic *)data;
8ceee660
BH
66 efx_oword_t reg;
67
12d00cad 68 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
3e6c4538 69 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
12d00cad 70 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
37b5a603
BH
71}
72
8e730c15
BH
73static int falcon_getsda(void *data)
74{
75 struct efx_nic *efx = (struct efx_nic *)data;
76 efx_oword_t reg;
8ceee660 77
8e730c15
BH
78 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
79 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
80}
8ceee660 81
8e730c15
BH
82static int falcon_getscl(void *data)
83{
84 struct efx_nic *efx = (struct efx_nic *)data;
85 efx_oword_t reg;
8ceee660 86
8e730c15
BH
87 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
88 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
8ceee660
BH
89}
90
18e83e4c 91static const struct i2c_algo_bit_data falcon_i2c_bit_operations = {
8e730c15
BH
92 .setsda = falcon_setsda,
93 .setscl = falcon_setscl,
94 .getsda = falcon_getsda,
95 .getscl = falcon_getscl,
96 .udelay = 5,
97 /* Wait up to 50 ms for slave to let us pull SCL high */
98 .timeout = DIV_ROUND_UP(HZ, 20),
99};
100
ef2b90ee 101static void falcon_push_irq_moderation(struct efx_channel *channel)
8ceee660
BH
102{
103 efx_dword_t timer_cmd;
104 struct efx_nic *efx = channel->efx;
105
106 /* Set timer register */
107 if (channel->irq_moderation) {
8ceee660 108 EFX_POPULATE_DWORD_2(timer_cmd,
3e6c4538
BH
109 FRF_AB_TC_TIMER_MODE,
110 FFE_BB_TIMER_MODE_INT_HLDOFF,
111 FRF_AB_TC_TIMER_VAL,
0d86ebd8 112 channel->irq_moderation - 1);
8ceee660
BH
113 } else {
114 EFX_POPULATE_DWORD_2(timer_cmd,
3e6c4538
BH
115 FRF_AB_TC_TIMER_MODE,
116 FFE_BB_TIMER_MODE_DIS,
117 FRF_AB_TC_TIMER_VAL, 0);
8ceee660 118 }
3e6c4538 119 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
12d00cad
BH
120 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
121 channel->channel);
127e6e10
BH
122}
123
d3245b28
BH
124static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
125
127e6e10
BH
126static void falcon_prepare_flush(struct efx_nic *efx)
127{
128 falcon_deconfigure_mac_wrapper(efx);
129
130 /* Wait for the tx and rx fifo's to get to the next packet boundary
131 * (~1ms without back-pressure), then to drain the remainder of the
132 * fifo's at data path speeds (negligible), with a healthy margin. */
133 msleep(10);
6bc5d3a9
BH
134}
135
8ceee660
BH
136/* Acknowledge a legacy interrupt from Falcon
137 *
138 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
139 *
140 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
141 * BIU. Interrupt acknowledge is read sensitive so must write instead
142 * (then read to ensure the BIU collector is flushed)
143 *
144 * NB most hardware supports MSI interrupts
145 */
152b6a62 146inline void falcon_irq_ack_a1(struct efx_nic *efx)
8ceee660
BH
147{
148 efx_dword_t reg;
149
3e6c4538 150 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
12d00cad
BH
151 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
152 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
8ceee660
BH
153}
154
8ceee660 155
152b6a62 156irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
8ceee660 157{
d3208b5e
BH
158 struct efx_nic *efx = dev_id;
159 efx_oword_t *int_ker = efx->irq_status.addr;
8ceee660
BH
160 int syserr;
161 int queues;
162
163 /* Check to see if this is our interrupt. If it isn't, we
164 * exit without having touched the hardware.
165 */
166 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
62776d03
BH
167 netif_vdbg(efx, intr, efx->net_dev,
168 "IRQ %d on CPU %d not for me\n", irq,
169 raw_smp_processor_id());
8ceee660
BH
170 return IRQ_NONE;
171 }
172 efx->last_irq_cpu = raw_smp_processor_id();
62776d03
BH
173 netif_vdbg(efx, intr, efx->net_dev,
174 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
175 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
8ceee660 176
f70d1847
BH
177 /* Check to see if we have a serious error condition */
178 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
179 if (unlikely(syserr))
180 return efx_nic_fatal_interrupt(efx);
181
8ceee660
BH
182 /* Determine interrupting queues, clear interrupt status
183 * register and acknowledge the device interrupt.
184 */
674979d3
BH
185 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
186 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
8ceee660
BH
187 EFX_ZERO_OWORD(*int_ker);
188 wmb(); /* Ensure the vector is cleared before interrupt ack */
189 falcon_irq_ack_a1(efx);
190
8313aca3 191 if (queues & 1)
1646a6f3 192 efx_schedule_channel_irq(efx_get_channel(efx, 0));
8313aca3 193 if (queues & 2)
1646a6f3 194 efx_schedule_channel_irq(efx_get_channel(efx, 1));
8ceee660
BH
195 return IRQ_HANDLED;
196}
8ceee660
BH
197/**************************************************************************
198 *
199 * EEPROM/flash
200 *
201 **************************************************************************
202 */
203
23d30f02 204#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
8ceee660 205
be4ea89c
BH
206static int falcon_spi_poll(struct efx_nic *efx)
207{
208 efx_oword_t reg;
12d00cad 209 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
3e6c4538 210 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
be4ea89c
BH
211}
212
8ceee660
BH
213/* Wait for SPI command completion */
214static int falcon_spi_wait(struct efx_nic *efx)
215{
be4ea89c
BH
216 /* Most commands will finish quickly, so we start polling at
217 * very short intervals. Sometimes the command may have to
218 * wait for VPD or expansion ROM access outside of our
219 * control, so we allow up to 100 ms. */
220 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
221 int i;
222
223 for (i = 0; i < 10; i++) {
224 if (!falcon_spi_poll(efx))
225 return 0;
226 udelay(10);
227 }
8ceee660 228
4a5b504d 229 for (;;) {
be4ea89c 230 if (!falcon_spi_poll(efx))
8ceee660 231 return 0;
4a5b504d 232 if (time_after_eq(jiffies, timeout)) {
62776d03
BH
233 netif_err(efx, hw, efx->net_dev,
234 "timed out waiting for SPI\n");
4a5b504d
BH
235 return -ETIMEDOUT;
236 }
be4ea89c 237 schedule_timeout_uninterruptible(1);
4a5b504d 238 }
8ceee660
BH
239}
240
76884835 241int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
f4150724 242 unsigned int command, int address,
23d30f02 243 const void *in, void *out, size_t len)
8ceee660 244{
4a5b504d
BH
245 bool addressed = (address >= 0);
246 bool reading = (out != NULL);
8ceee660
BH
247 efx_oword_t reg;
248 int rc;
249
4a5b504d
BH
250 /* Input validation */
251 if (len > FALCON_SPI_MAX_LEN)
252 return -EINVAL;
8ceee660 253
be4ea89c
BH
254 /* Check that previous command is not still running */
255 rc = falcon_spi_poll(efx);
8ceee660
BH
256 if (rc)
257 return rc;
258
4a5b504d
BH
259 /* Program address register, if we have an address */
260 if (addressed) {
3e6c4538 261 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
12d00cad 262 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
4a5b504d
BH
263 }
264
265 /* Program data register, if we have data */
266 if (in != NULL) {
267 memcpy(&reg, in, len);
12d00cad 268 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
4a5b504d 269 }
8ceee660 270
4a5b504d 271 /* Issue read/write command */
8ceee660 272 EFX_POPULATE_OWORD_7(reg,
3e6c4538
BH
273 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
274 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
275 FRF_AB_EE_SPI_HCMD_DABCNT, len,
276 FRF_AB_EE_SPI_HCMD_READ, reading,
277 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
278 FRF_AB_EE_SPI_HCMD_ADBCNT,
4a5b504d 279 (addressed ? spi->addr_len : 0),
3e6c4538 280 FRF_AB_EE_SPI_HCMD_ENC, command);
12d00cad 281 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
8ceee660 282
4a5b504d 283 /* Wait for read/write to complete */
8ceee660
BH
284 rc = falcon_spi_wait(efx);
285 if (rc)
286 return rc;
287
288 /* Read data */
4a5b504d 289 if (out != NULL) {
12d00cad 290 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
4a5b504d
BH
291 memcpy(out, &reg, len);
292 }
293
8ceee660
BH
294 return 0;
295}
296
23d30f02
BH
297static size_t
298falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
4a5b504d
BH
299{
300 return min(FALCON_SPI_MAX_LEN,
301 (spi->block_size - (start & (spi->block_size - 1))));
302}
303
304static inline u8
305efx_spi_munge_command(const struct efx_spi_device *spi,
306 const u8 command, const unsigned int address)
307{
308 return command | (((address >> 8) & spi->munge_address) << 3);
309}
310
be4ea89c 311/* Wait up to 10 ms for buffered write completion */
76884835
BH
312int
313falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
4a5b504d 314{
be4ea89c 315 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
4a5b504d 316 u8 status;
be4ea89c 317 int rc;
4a5b504d 318
be4ea89c 319 for (;;) {
76884835 320 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
4a5b504d
BH
321 &status, sizeof(status));
322 if (rc)
323 return rc;
324 if (!(status & SPI_STATUS_NRDY))
325 return 0;
be4ea89c 326 if (time_after_eq(jiffies, timeout)) {
62776d03
BH
327 netif_err(efx, hw, efx->net_dev,
328 "SPI write timeout on device %d"
329 " last status=0x%02x\n",
330 spi->device_id, status);
be4ea89c
BH
331 return -ETIMEDOUT;
332 }
333 schedule_timeout_uninterruptible(1);
4a5b504d 334 }
4a5b504d
BH
335}
336
76884835
BH
337int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
338 loff_t start, size_t len, size_t *retlen, u8 *buffer)
4a5b504d 339{
23d30f02
BH
340 size_t block_len, pos = 0;
341 unsigned int command;
4a5b504d
BH
342 int rc = 0;
343
344 while (pos < len) {
23d30f02 345 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
4a5b504d
BH
346
347 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
76884835 348 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
4a5b504d
BH
349 buffer + pos, block_len);
350 if (rc)
351 break;
352 pos += block_len;
353
354 /* Avoid locking up the system */
355 cond_resched();
356 if (signal_pending(current)) {
357 rc = -EINTR;
358 break;
359 }
360 }
361
362 if (retlen)
363 *retlen = pos;
364 return rc;
365}
366
76884835
BH
367int
368falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
369 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
4a5b504d
BH
370{
371 u8 verify_buffer[FALCON_SPI_MAX_LEN];
23d30f02
BH
372 size_t block_len, pos = 0;
373 unsigned int command;
4a5b504d
BH
374 int rc = 0;
375
376 while (pos < len) {
76884835 377 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
4a5b504d
BH
378 if (rc)
379 break;
380
23d30f02 381 block_len = min(len - pos,
4a5b504d
BH
382 falcon_spi_write_limit(spi, start + pos));
383 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
76884835 384 rc = falcon_spi_cmd(efx, spi, command, start + pos,
4a5b504d
BH
385 buffer + pos, NULL, block_len);
386 if (rc)
387 break;
388
76884835 389 rc = falcon_spi_wait_write(efx, spi);
4a5b504d
BH
390 if (rc)
391 break;
392
393 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
76884835 394 rc = falcon_spi_cmd(efx, spi, command, start + pos,
4a5b504d
BH
395 NULL, verify_buffer, block_len);
396 if (memcmp(verify_buffer, buffer + pos, block_len)) {
397 rc = -EIO;
398 break;
399 }
400
401 pos += block_len;
402
403 /* Avoid locking up the system */
404 cond_resched();
405 if (signal_pending(current)) {
406 rc = -EINTR;
407 break;
408 }
409 }
410
411 if (retlen)
412 *retlen = pos;
413 return rc;
414}
415
8ceee660
BH
416/**************************************************************************
417 *
418 * MAC wrapper
419 *
420 **************************************************************************
421 */
177dfcd8 422
ef2b90ee
BH
423static void falcon_push_multicast_hash(struct efx_nic *efx)
424{
425 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
426
427 WARN_ON(!mutex_is_locked(&efx->mac_lock));
428
429 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
430 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
431}
432
d3245b28 433static void falcon_reset_macs(struct efx_nic *efx)
8ceee660 434{
d3245b28
BH
435 struct falcon_nic_data *nic_data = efx->nic_data;
436 efx_oword_t reg, mac_ctrl;
8ceee660
BH
437 int count;
438
daeda630 439 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
177dfcd8
BH
440 /* It's not safe to use GLB_CTL_REG to reset the
441 * macs, so instead use the internal MAC resets
442 */
8fbca791
BH
443 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
444 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
445
446 for (count = 0; count < 10000; count++) {
447 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
448 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
449 0)
450 return;
451 udelay(10);
177dfcd8 452 }
8fbca791
BH
453
454 netif_err(efx, hw, efx->net_dev,
455 "timed out waiting for XMAC core reset\n");
177dfcd8 456 }
8ceee660 457
d3245b28
BH
458 /* Mac stats will fail whist the TX fifo is draining */
459 WARN_ON(nic_data->stats_disable_count == 0);
8ceee660 460
d3245b28
BH
461 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
462 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
463 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
8ceee660 464
12d00cad 465 efx_reado(efx, &reg, FR_AB_GLB_CTL);
3e6c4538
BH
466 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
467 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
468 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
12d00cad 469 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
8ceee660
BH
470
471 count = 0;
472 while (1) {
12d00cad 473 efx_reado(efx, &reg, FR_AB_GLB_CTL);
3e6c4538
BH
474 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
475 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
476 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
62776d03
BH
477 netif_dbg(efx, hw, efx->net_dev,
478 "Completed MAC reset after %d loops\n",
479 count);
8ceee660
BH
480 break;
481 }
482 if (count > 20) {
62776d03 483 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
8ceee660
BH
484 break;
485 }
486 count++;
487 udelay(10);
488 }
489
d3245b28
BH
490 /* Ensure the correct MAC is selected before statistics
491 * are re-enabled by the caller */
492 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
b7b40eeb 493
b7b40eeb 494 falcon_setup_xaui(efx);
177dfcd8
BH
495}
496
497void falcon_drain_tx_fifo(struct efx_nic *efx)
498{
499 efx_oword_t reg;
500
daeda630 501 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
177dfcd8
BH
502 (efx->loopback_mode != LOOPBACK_NONE))
503 return;
504
12d00cad 505 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
177dfcd8 506 /* There is no point in draining more than once */
3e6c4538 507 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
177dfcd8
BH
508 return;
509
510 falcon_reset_macs(efx);
8ceee660
BH
511}
512
d3245b28 513static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
8ceee660 514{
177dfcd8 515 efx_oword_t reg;
8ceee660 516
daeda630 517 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
8ceee660
BH
518 return;
519
520 /* Isolate the MAC -> RX */
12d00cad 521 efx_reado(efx, &reg, FR_AZ_RX_CFG);
3e6c4538 522 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
12d00cad 523 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
8ceee660 524
d3245b28
BH
525 /* Isolate TX -> MAC */
526 falcon_drain_tx_fifo(efx);
8ceee660
BH
527}
528
529void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
530{
eb50c0d6 531 struct efx_link_state *link_state = &efx->link_state;
8ceee660 532 efx_oword_t reg;
fd371e32
SH
533 int link_speed, isolate;
534
a7d529ae 535 isolate = !!ACCESS_ONCE(efx->reset_pending);
8ceee660 536
eb50c0d6 537 switch (link_state->speed) {
f31a45d2
BH
538 case 10000: link_speed = 3; break;
539 case 1000: link_speed = 2; break;
540 case 100: link_speed = 1; break;
541 default: link_speed = 0; break;
542 }
8ceee660
BH
543 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
544 * as advertised. Disable to ensure packets are not
545 * indefinitely held and TX queue can be flushed at any point
546 * while the link is down. */
547 EFX_POPULATE_OWORD_5(reg,
3e6c4538
BH
548 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
549 FRF_AB_MAC_BCAD_ACPT, 1,
550 FRF_AB_MAC_UC_PROM, efx->promiscuous,
551 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
552 FRF_AB_MAC_SPEED, link_speed);
8ceee660
BH
553 /* On B0, MAC backpressure can be disabled and packets get
554 * discarded. */
daeda630 555 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
3e6c4538 556 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
fd371e32 557 !link_state->up || isolate);
8ceee660
BH
558 }
559
12d00cad 560 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
8ceee660
BH
561
562 /* Restore the multicast hash registers. */
8be4f3e6 563 falcon_push_multicast_hash(efx);
8ceee660 564
12d00cad 565 efx_reado(efx, &reg, FR_AZ_RX_CFG);
4b0d29dc
BH
566 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
567 * initialisation but it may read back as 0) */
568 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
8ceee660 569 /* Unisolate the MAC -> RX */
daeda630 570 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
fd371e32 571 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
12d00cad 572 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
8ceee660
BH
573}
574
55edc6e6 575static void falcon_stats_request(struct efx_nic *efx)
8ceee660 576{
55edc6e6 577 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660 578 efx_oword_t reg;
8ceee660 579
55edc6e6
BH
580 WARN_ON(nic_data->stats_pending);
581 WARN_ON(nic_data->stats_disable_count);
8ceee660 582
55edc6e6
BH
583 if (nic_data->stats_dma_done == NULL)
584 return; /* no mac selected */
8ceee660 585
55edc6e6
BH
586 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
587 nic_data->stats_pending = true;
8ceee660
BH
588 wmb(); /* ensure done flag is clear */
589
590 /* Initiate DMA transfer of stats */
591 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
592 FRF_AB_MAC_STAT_DMA_CMD, 1,
593 FRF_AB_MAC_STAT_DMA_ADR,
8ceee660 594 efx->stats_buffer.dma_addr);
12d00cad 595 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
8ceee660 596
55edc6e6
BH
597 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
598}
599
600static void falcon_stats_complete(struct efx_nic *efx)
601{
602 struct falcon_nic_data *nic_data = efx->nic_data;
603
604 if (!nic_data->stats_pending)
605 return;
606
3db1cd5c 607 nic_data->stats_pending = false;
55edc6e6
BH
608 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
609 rmb(); /* read the done flag before the stats */
710b208d 610 falcon_update_stats_xmac(efx);
55edc6e6 611 } else {
62776d03
BH
612 netif_err(efx, hw, efx->net_dev,
613 "timed out waiting for statistics\n");
8ceee660 614 }
55edc6e6 615}
8ceee660 616
55edc6e6
BH
617static void falcon_stats_timer_func(unsigned long context)
618{
619 struct efx_nic *efx = (struct efx_nic *)context;
620 struct falcon_nic_data *nic_data = efx->nic_data;
621
622 spin_lock(&efx->stats_lock);
623
624 falcon_stats_complete(efx);
625 if (nic_data->stats_disable_count == 0)
626 falcon_stats_request(efx);
627
628 spin_unlock(&efx->stats_lock);
8ceee660
BH
629}
630
fdaa9aed
SH
631static bool falcon_loopback_link_poll(struct efx_nic *efx)
632{
633 struct efx_link_state old_state = efx->link_state;
634
635 WARN_ON(!mutex_is_locked(&efx->mac_lock));
636 WARN_ON(!LOOPBACK_INTERNAL(efx));
637
638 efx->link_state.fd = true;
639 efx->link_state.fc = efx->wanted_fc;
640 efx->link_state.up = true;
8fbca791 641 efx->link_state.speed = 10000;
fdaa9aed
SH
642
643 return !efx_link_state_equal(&efx->link_state, &old_state);
644}
645
d3245b28
BH
646static int falcon_reconfigure_port(struct efx_nic *efx)
647{
648 int rc;
649
650 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
651
652 /* Poll the PHY link state *before* reconfiguring it. This means we
653 * will pick up the correct speed (in loopback) to select the correct
654 * MAC.
655 */
656 if (LOOPBACK_INTERNAL(efx))
657 falcon_loopback_link_poll(efx);
658 else
659 efx->phy_op->poll(efx);
660
661 falcon_stop_nic_stats(efx);
662 falcon_deconfigure_mac_wrapper(efx);
663
8fbca791 664 falcon_reset_macs(efx);
d3245b28
BH
665
666 efx->phy_op->reconfigure(efx);
710b208d 667 rc = falcon_reconfigure_xmac(efx);
d3245b28
BH
668 BUG_ON(rc);
669
670 falcon_start_nic_stats(efx);
671
672 /* Synchronise efx->link_state with the kernel */
673 efx_link_status_changed(efx);
674
675 return 0;
676}
677
8ceee660
BH
678/**************************************************************************
679 *
680 * PHY access via GMII
681 *
682 **************************************************************************
683 */
684
8ceee660
BH
685/* Wait for GMII access to complete */
686static int falcon_gmii_wait(struct efx_nic *efx)
687{
80cb9a0f 688 efx_oword_t md_stat;
8ceee660
BH
689 int count;
690
25985edc 691 /* wait up to 50ms - taken max from datasheet */
177dfcd8 692 for (count = 0; count < 5000; count++) {
80cb9a0f
BH
693 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
694 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
695 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
696 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
62776d03
BH
697 netif_err(efx, hw, efx->net_dev,
698 "error from GMII access "
699 EFX_OWORD_FMT"\n",
700 EFX_OWORD_VAL(md_stat));
8ceee660
BH
701 return -EIO;
702 }
703 return 0;
704 }
705 udelay(10);
706 }
62776d03 707 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
8ceee660
BH
708 return -ETIMEDOUT;
709}
710
68e7f45e
BH
711/* Write an MDIO register of a PHY connected to Falcon. */
712static int falcon_mdio_write(struct net_device *net_dev,
713 int prtad, int devad, u16 addr, u16 value)
8ceee660 714{
767e468c 715 struct efx_nic *efx = netdev_priv(net_dev);
4833f02a 716 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660 717 efx_oword_t reg;
68e7f45e 718 int rc;
8ceee660 719
62776d03
BH
720 netif_vdbg(efx, hw, efx->net_dev,
721 "writing MDIO %d register %d.%d with 0x%04x\n",
68e7f45e 722 prtad, devad, addr, value);
8ceee660 723
4833f02a 724 mutex_lock(&nic_data->mdio_lock);
8ceee660 725
68e7f45e
BH
726 /* Check MDIO not currently being accessed */
727 rc = falcon_gmii_wait(efx);
728 if (rc)
8ceee660
BH
729 goto out;
730
731 /* Write the address/ID register */
3e6c4538 732 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
12d00cad 733 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
8ceee660 734
3e6c4538
BH
735 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
736 FRF_AB_MD_DEV_ADR, devad);
12d00cad 737 efx_writeo(efx, &reg, FR_AB_MD_ID);
8ceee660
BH
738
739 /* Write data */
3e6c4538 740 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
12d00cad 741 efx_writeo(efx, &reg, FR_AB_MD_TXD);
8ceee660
BH
742
743 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
744 FRF_AB_MD_WRC, 1,
745 FRF_AB_MD_GC, 0);
12d00cad 746 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660
BH
747
748 /* Wait for data to be written */
68e7f45e
BH
749 rc = falcon_gmii_wait(efx);
750 if (rc) {
8ceee660
BH
751 /* Abort the write operation */
752 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
753 FRF_AB_MD_WRC, 0,
754 FRF_AB_MD_GC, 1);
12d00cad 755 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660
BH
756 udelay(10);
757 }
758
ab867461 759out:
4833f02a 760 mutex_unlock(&nic_data->mdio_lock);
68e7f45e 761 return rc;
8ceee660
BH
762}
763
68e7f45e
BH
764/* Read an MDIO register of a PHY connected to Falcon. */
765static int falcon_mdio_read(struct net_device *net_dev,
766 int prtad, int devad, u16 addr)
8ceee660 767{
767e468c 768 struct efx_nic *efx = netdev_priv(net_dev);
4833f02a 769 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660 770 efx_oword_t reg;
68e7f45e 771 int rc;
8ceee660 772
4833f02a 773 mutex_lock(&nic_data->mdio_lock);
8ceee660 774
68e7f45e
BH
775 /* Check MDIO not currently being accessed */
776 rc = falcon_gmii_wait(efx);
777 if (rc)
8ceee660
BH
778 goto out;
779
3e6c4538 780 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
12d00cad 781 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
8ceee660 782
3e6c4538
BH
783 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
784 FRF_AB_MD_DEV_ADR, devad);
12d00cad 785 efx_writeo(efx, &reg, FR_AB_MD_ID);
8ceee660
BH
786
787 /* Request data to be read */
3e6c4538 788 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
12d00cad 789 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660
BH
790
791 /* Wait for data to become available */
68e7f45e
BH
792 rc = falcon_gmii_wait(efx);
793 if (rc == 0) {
12d00cad 794 efx_reado(efx, &reg, FR_AB_MD_RXD);
3e6c4538 795 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
62776d03
BH
796 netif_vdbg(efx, hw, efx->net_dev,
797 "read from MDIO %d register %d.%d, got %04x\n",
798 prtad, devad, addr, rc);
8ceee660
BH
799 } else {
800 /* Abort the read operation */
801 EFX_POPULATE_OWORD_2(reg,
3e6c4538
BH
802 FRF_AB_MD_RIC, 0,
803 FRF_AB_MD_GC, 1);
12d00cad 804 efx_writeo(efx, &reg, FR_AB_MD_CS);
8ceee660 805
62776d03
BH
806 netif_dbg(efx, hw, efx->net_dev,
807 "read from MDIO %d register %d.%d, got error %d\n",
808 prtad, devad, addr, rc);
8ceee660
BH
809 }
810
ab867461 811out:
4833f02a 812 mutex_unlock(&nic_data->mdio_lock);
68e7f45e 813 return rc;
8ceee660
BH
814}
815
8ceee660 816/* This call is responsible for hooking in the MAC and PHY operations */
ef2b90ee 817static int falcon_probe_port(struct efx_nic *efx)
8ceee660 818{
8fbca791 819 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660
BH
820 int rc;
821
96c45726
BH
822 switch (efx->phy_type) {
823 case PHY_TYPE_SFX7101:
824 efx->phy_op = &falcon_sfx7101_phy_ops;
825 break;
96c45726
BH
826 case PHY_TYPE_QT2022C2:
827 case PHY_TYPE_QT2025C:
b37b62fe 828 efx->phy_op = &falcon_qt202x_phy_ops;
96c45726 829 break;
7e51b439
BH
830 case PHY_TYPE_TXC43128:
831 efx->phy_op = &falcon_txc_phy_ops;
832 break;
96c45726 833 default:
62776d03
BH
834 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
835 efx->phy_type);
96c45726
BH
836 return -ENODEV;
837 }
838
c1c4f453 839 /* Fill out MDIO structure and loopback modes */
4833f02a 840 mutex_init(&nic_data->mdio_lock);
68e7f45e
BH
841 efx->mdio.mdio_read = falcon_mdio_read;
842 efx->mdio.mdio_write = falcon_mdio_write;
c1c4f453
BH
843 rc = efx->phy_op->probe(efx);
844 if (rc != 0)
845 return rc;
8ceee660 846
b895d73e
SH
847 /* Initial assumption */
848 efx->link_state.speed = 10000;
849 efx->link_state.fd = true;
850
8ceee660 851 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
daeda630 852 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
04cc8cac 853 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
8ceee660 854 else
04cc8cac 855 efx->wanted_fc = EFX_FC_RX;
7a6b8f6f
SH
856 if (efx->mdio.mmds & MDIO_DEVS_AN)
857 efx->wanted_fc |= EFX_FC_AUTO;
8ceee660
BH
858
859 /* Allocate buffer for stats */
152b6a62
BH
860 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
861 FALCON_MAC_STATS_SIZE);
8ceee660
BH
862 if (rc)
863 return rc;
62776d03
BH
864 netif_dbg(efx, probe, efx->net_dev,
865 "stats buffer at %llx (virt %p phys %llx)\n",
866 (u64)efx->stats_buffer.dma_addr,
867 efx->stats_buffer.addr,
868 (u64)virt_to_phys(efx->stats_buffer.addr));
8fbca791 869 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
8ceee660
BH
870
871 return 0;
872}
873
ef2b90ee 874static void falcon_remove_port(struct efx_nic *efx)
8ceee660 875{
ff3b00a0 876 efx->phy_op->remove(efx);
152b6a62 877 efx_nic_free_buffer(efx, &efx->stats_buffer);
8ceee660
BH
878}
879
40641ed9
BH
880/* Global events are basically PHY events */
881static bool
882falcon_handle_global_event(struct efx_channel *channel, efx_qword_t *event)
883{
884 struct efx_nic *efx = channel->efx;
cef68bde 885 struct falcon_nic_data *nic_data = efx->nic_data;
40641ed9
BH
886
887 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
888 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
889 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR))
890 /* Ignored */
891 return true;
892
893 if ((efx_nic_rev(efx) == EFX_REV_FALCON_B0) &&
894 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
cef68bde 895 nic_data->xmac_poll_required = true;
40641ed9
BH
896 return true;
897 }
898
899 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ?
900 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
901 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
902 netif_err(efx, rx_err, efx->net_dev,
903 "channel %d seen global RX_RESET event. Resetting.\n",
904 channel->channel);
905
906 atomic_inc(&efx->rx_reset);
907 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
908 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
909 return true;
910 }
911
912 return false;
913}
914
8c8661e4
BH
915/**************************************************************************
916 *
917 * Falcon test code
918 *
919 **************************************************************************/
920
0aa3fbaa
BH
921static int
922falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
8c8661e4 923{
4de92180 924 struct falcon_nic_data *nic_data = efx->nic_data;
8c8661e4
BH
925 struct falcon_nvconfig *nvconfig;
926 struct efx_spi_device *spi;
927 void *region;
928 int rc, magic_num, struct_ver;
929 __le16 *word, *limit;
930 u32 csum;
931
4de92180
BH
932 if (efx_spi_present(&nic_data->spi_flash))
933 spi = &nic_data->spi_flash;
934 else if (efx_spi_present(&nic_data->spi_eeprom))
935 spi = &nic_data->spi_eeprom;
936 else
2f7f5730
BH
937 return -EINVAL;
938
0a95f563 939 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
8c8661e4
BH
940 if (!region)
941 return -ENOMEM;
3e6c4538 942 nvconfig = region + FALCON_NVCONFIG_OFFSET;
8c8661e4 943
4de92180 944 mutex_lock(&nic_data->spi_lock);
76884835 945 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
4de92180 946 mutex_unlock(&nic_data->spi_lock);
8c8661e4 947 if (rc) {
62776d03 948 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
4de92180
BH
949 efx_spi_present(&nic_data->spi_flash) ?
950 "flash" : "EEPROM");
8c8661e4
BH
951 rc = -EIO;
952 goto out;
953 }
954
955 magic_num = le16_to_cpu(nvconfig->board_magic_num);
956 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
957
958 rc = -EINVAL;
3e6c4538 959 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
62776d03
BH
960 netif_err(efx, hw, efx->net_dev,
961 "NVRAM bad magic 0x%x\n", magic_num);
8c8661e4
BH
962 goto out;
963 }
964 if (struct_ver < 2) {
62776d03
BH
965 netif_err(efx, hw, efx->net_dev,
966 "NVRAM has ancient version 0x%x\n", struct_ver);
8c8661e4
BH
967 goto out;
968 } else if (struct_ver < 4) {
969 word = &nvconfig->board_magic_num;
970 limit = (__le16 *) (nvconfig + 1);
971 } else {
972 word = region;
0a95f563 973 limit = region + FALCON_NVCONFIG_END;
8c8661e4
BH
974 }
975 for (csum = 0; word < limit; ++word)
976 csum += le16_to_cpu(*word);
977
978 if (~csum & 0xffff) {
62776d03
BH
979 netif_err(efx, hw, efx->net_dev,
980 "NVRAM has incorrect checksum\n");
8c8661e4
BH
981 goto out;
982 }
983
984 rc = 0;
985 if (nvconfig_out)
986 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
987
988 out:
989 kfree(region);
990 return rc;
991}
992
0aa3fbaa
BH
993static int falcon_test_nvram(struct efx_nic *efx)
994{
995 return falcon_read_nvram(efx, NULL);
996}
997
152b6a62 998static const struct efx_nic_register_test falcon_b0_register_tests[] = {
3e6c4538 999 { FR_AZ_ADR_REGION,
4cddca54 1000 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
3e6c4538 1001 { FR_AZ_RX_CFG,
8c8661e4 1002 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
3e6c4538 1003 { FR_AZ_TX_CFG,
8c8661e4 1004 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1005 { FR_AZ_TX_RESERVED,
8c8661e4 1006 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
3e6c4538 1007 { FR_AB_MAC_CTRL,
8c8661e4 1008 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1009 { FR_AZ_SRM_TX_DC_CFG,
8c8661e4 1010 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1011 { FR_AZ_RX_DC_CFG,
8c8661e4 1012 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1013 { FR_AZ_RX_DC_PF_WM,
8c8661e4 1014 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1015 { FR_BZ_DP_CTRL,
8c8661e4 1016 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1017 { FR_AB_GM_CFG2,
177dfcd8 1018 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1019 { FR_AB_GMF_CFG0,
177dfcd8 1020 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1021 { FR_AB_XM_GLB_CFG,
8c8661e4 1022 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1023 { FR_AB_XM_TX_CFG,
8c8661e4 1024 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1025 { FR_AB_XM_RX_CFG,
8c8661e4 1026 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1027 { FR_AB_XM_RX_PARAM,
8c8661e4 1028 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1029 { FR_AB_XM_FC,
8c8661e4 1030 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1031 { FR_AB_XM_ADR_LO,
8c8661e4 1032 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
3e6c4538 1033 { FR_AB_XX_SD_CTL,
8c8661e4
BH
1034 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1035};
1036
152b6a62
BH
1037static int falcon_b0_test_registers(struct efx_nic *efx)
1038{
1039 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1040 ARRAY_SIZE(falcon_b0_register_tests));
1041}
1042
8ceee660
BH
1043/**************************************************************************
1044 *
1045 * Device reset
1046 *
1047 **************************************************************************
1048 */
1049
0e2a9c7c
BH
1050static enum reset_type falcon_map_reset_reason(enum reset_type reason)
1051{
1052 switch (reason) {
1053 case RESET_TYPE_RX_RECOVERY:
1054 case RESET_TYPE_RX_DESC_FETCH:
1055 case RESET_TYPE_TX_DESC_FETCH:
1056 case RESET_TYPE_TX_SKIP:
1057 /* These can occasionally occur due to hardware bugs.
1058 * We try to reset without disrupting the link.
1059 */
1060 return RESET_TYPE_INVISIBLE;
1061 default:
1062 return RESET_TYPE_ALL;
1063 }
1064}
1065
1066static int falcon_map_reset_flags(u32 *flags)
1067{
1068 enum {
1069 FALCON_RESET_INVISIBLE = (ETH_RESET_DMA | ETH_RESET_FILTER |
1070 ETH_RESET_OFFLOAD | ETH_RESET_MAC),
1071 FALCON_RESET_ALL = FALCON_RESET_INVISIBLE | ETH_RESET_PHY,
1072 FALCON_RESET_WORLD = FALCON_RESET_ALL | ETH_RESET_IRQ,
1073 };
1074
1075 if ((*flags & FALCON_RESET_WORLD) == FALCON_RESET_WORLD) {
1076 *flags &= ~FALCON_RESET_WORLD;
1077 return RESET_TYPE_WORLD;
1078 }
1079
1080 if ((*flags & FALCON_RESET_ALL) == FALCON_RESET_ALL) {
1081 *flags &= ~FALCON_RESET_ALL;
1082 return RESET_TYPE_ALL;
1083 }
1084
1085 if ((*flags & FALCON_RESET_INVISIBLE) == FALCON_RESET_INVISIBLE) {
1086 *flags &= ~FALCON_RESET_INVISIBLE;
1087 return RESET_TYPE_INVISIBLE;
1088 }
1089
1090 return -EINVAL;
1091}
1092
8ceee660
BH
1093/* Resets NIC to known state. This routine must be called in process
1094 * context and is allowed to sleep. */
4de92180 1095static int __falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
8ceee660
BH
1096{
1097 struct falcon_nic_data *nic_data = efx->nic_data;
1098 efx_oword_t glb_ctl_reg_ker;
1099 int rc;
1100
62776d03
BH
1101 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1102 RESET_TYPE(method));
8ceee660
BH
1103
1104 /* Initiate device reset */
1105 if (method == RESET_TYPE_WORLD) {
1106 rc = pci_save_state(efx->pci_dev);
1107 if (rc) {
62776d03
BH
1108 netif_err(efx, drv, efx->net_dev,
1109 "failed to backup PCI state of primary "
1110 "function prior to hardware reset\n");
8ceee660
BH
1111 goto fail1;
1112 }
152b6a62 1113 if (efx_nic_is_dual_func(efx)) {
8ceee660
BH
1114 rc = pci_save_state(nic_data->pci_dev2);
1115 if (rc) {
62776d03
BH
1116 netif_err(efx, drv, efx->net_dev,
1117 "failed to backup PCI state of "
1118 "secondary function prior to "
1119 "hardware reset\n");
8ceee660
BH
1120 goto fail2;
1121 }
1122 }
1123
1124 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
3e6c4538
BH
1125 FRF_AB_EXT_PHY_RST_DUR,
1126 FFE_AB_EXT_PHY_RST_DUR_10240US,
1127 FRF_AB_SWRST, 1);
8ceee660 1128 } else {
8ceee660 1129 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
3e6c4538
BH
1130 /* exclude PHY from "invisible" reset */
1131 FRF_AB_EXT_PHY_RST_CTL,
1132 method == RESET_TYPE_INVISIBLE,
1133 /* exclude EEPROM/flash and PCIe */
1134 FRF_AB_PCIE_CORE_RST_CTL, 1,
1135 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1136 FRF_AB_PCIE_SD_RST_CTL, 1,
1137 FRF_AB_EE_RST_CTL, 1,
1138 FRF_AB_EXT_PHY_RST_DUR,
1139 FFE_AB_EXT_PHY_RST_DUR_10240US,
1140 FRF_AB_SWRST, 1);
1141 }
12d00cad 1142 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
8ceee660 1143
62776d03 1144 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
8ceee660
BH
1145 schedule_timeout_uninterruptible(HZ / 20);
1146
1147 /* Restore PCI configuration if needed */
1148 if (method == RESET_TYPE_WORLD) {
1d3c16a8
JM
1149 if (efx_nic_is_dual_func(efx))
1150 pci_restore_state(nic_data->pci_dev2);
1151 pci_restore_state(efx->pci_dev);
62776d03
BH
1152 netif_dbg(efx, drv, efx->net_dev,
1153 "successfully restored PCI config\n");
8ceee660
BH
1154 }
1155
1156 /* Assert that reset complete */
12d00cad 1157 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
3e6c4538 1158 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
8ceee660 1159 rc = -ETIMEDOUT;
62776d03
BH
1160 netif_err(efx, hw, efx->net_dev,
1161 "timed out waiting for hardware reset\n");
1d3c16a8 1162 goto fail3;
8ceee660 1163 }
62776d03 1164 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
8ceee660
BH
1165
1166 return 0;
1167
1168 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1169fail2:
8ceee660
BH
1170 pci_restore_state(efx->pci_dev);
1171fail1:
1d3c16a8 1172fail3:
8ceee660
BH
1173 return rc;
1174}
1175
4de92180
BH
1176static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1177{
1178 struct falcon_nic_data *nic_data = efx->nic_data;
1179 int rc;
1180
1181 mutex_lock(&nic_data->spi_lock);
1182 rc = __falcon_reset_hw(efx, method);
1183 mutex_unlock(&nic_data->spi_lock);
1184
1185 return rc;
1186}
1187
ef2b90ee 1188static void falcon_monitor(struct efx_nic *efx)
fe75820b 1189{
fdaa9aed 1190 bool link_changed;
fe75820b
BH
1191 int rc;
1192
fdaa9aed
SH
1193 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1194
fe75820b
BH
1195 rc = falcon_board(efx)->type->monitor(efx);
1196 if (rc) {
62776d03
BH
1197 netif_err(efx, hw, efx->net_dev,
1198 "Board sensor %s; shutting down PHY\n",
1199 (rc == -ERANGE) ? "reported fault" : "failed");
fe75820b 1200 efx->phy_mode |= PHY_MODE_LOW_POWER;
d3245b28
BH
1201 rc = __efx_reconfigure_port(efx);
1202 WARN_ON(rc);
fe75820b 1203 }
fdaa9aed
SH
1204
1205 if (LOOPBACK_INTERNAL(efx))
1206 link_changed = falcon_loopback_link_poll(efx);
1207 else
1208 link_changed = efx->phy_op->poll(efx);
1209
1210 if (link_changed) {
1211 falcon_stop_nic_stats(efx);
1212 falcon_deconfigure_mac_wrapper(efx);
1213
8fbca791 1214 falcon_reset_macs(efx);
710b208d 1215 rc = falcon_reconfigure_xmac(efx);
d3245b28 1216 BUG_ON(rc);
fdaa9aed
SH
1217
1218 falcon_start_nic_stats(efx);
1219
1220 efx_link_status_changed(efx);
1221 }
1222
8fbca791 1223 falcon_poll_xmac(efx);
fe75820b
BH
1224}
1225
8ceee660
BH
1226/* Zeroes out the SRAM contents. This routine must be called in
1227 * process context and is allowed to sleep.
1228 */
1229static int falcon_reset_sram(struct efx_nic *efx)
1230{
1231 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1232 int count;
1233
1234 /* Set the SRAM wake/sleep GPIO appropriately. */
12d00cad 1235 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
3e6c4538
BH
1236 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1237 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
12d00cad 1238 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
8ceee660
BH
1239
1240 /* Initiate SRAM reset */
1241 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
3e6c4538
BH
1242 FRF_AZ_SRM_INIT_EN, 1,
1243 FRF_AZ_SRM_NB_SZ, 0);
12d00cad 1244 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
8ceee660
BH
1245
1246 /* Wait for SRAM reset to complete */
1247 count = 0;
1248 do {
62776d03
BH
1249 netif_dbg(efx, hw, efx->net_dev,
1250 "waiting for SRAM reset (attempt %d)...\n", count);
8ceee660
BH
1251
1252 /* SRAM reset is slow; expect around 16ms */
1253 schedule_timeout_uninterruptible(HZ / 50);
1254
1255 /* Check for reset complete */
12d00cad 1256 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
3e6c4538 1257 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
62776d03
BH
1258 netif_dbg(efx, hw, efx->net_dev,
1259 "SRAM reset complete\n");
8ceee660
BH
1260
1261 return 0;
1262 }
25985edc 1263 } while (++count < 20); /* wait up to 0.4 sec */
8ceee660 1264
62776d03 1265 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
8ceee660
BH
1266 return -ETIMEDOUT;
1267}
1268
4de92180
BH
1269static void falcon_spi_device_init(struct efx_nic *efx,
1270 struct efx_spi_device *spi_device,
4a5b504d
BH
1271 unsigned int device_id, u32 device_type)
1272{
4a5b504d 1273 if (device_type != 0) {
4a5b504d
BH
1274 spi_device->device_id = device_id;
1275 spi_device->size =
1276 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1277 spi_device->addr_len =
1278 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1279 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1280 spi_device->addr_len == 1);
f4150724
BH
1281 spi_device->erase_command =
1282 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1283 spi_device->erase_size =
1284 1 << SPI_DEV_TYPE_FIELD(device_type,
1285 SPI_DEV_TYPE_ERASE_SIZE);
4a5b504d
BH
1286 spi_device->block_size =
1287 1 << SPI_DEV_TYPE_FIELD(device_type,
1288 SPI_DEV_TYPE_BLOCK_SIZE);
4a5b504d 1289 } else {
4de92180 1290 spi_device->size = 0;
4a5b504d 1291 }
4a5b504d
BH
1292}
1293
8ceee660
BH
1294/* Extract non-volatile configuration */
1295static int falcon_probe_nvconfig(struct efx_nic *efx)
1296{
4de92180 1297 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660 1298 struct falcon_nvconfig *nvconfig;
8ceee660
BH
1299 int rc;
1300
8ceee660 1301 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
4a5b504d
BH
1302 if (!nvconfig)
1303 return -ENOMEM;
8ceee660 1304
8c8661e4 1305 rc = falcon_read_nvram(efx, nvconfig);
6c88b0b6 1306 if (rc)
4de92180 1307 goto out;
6c88b0b6
BH
1308
1309 efx->phy_type = nvconfig->board_v2.port0_phy_type;
1310 efx->mdio.prtad = nvconfig->board_v2.port0_phy_addr;
1311
1312 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
4de92180
BH
1313 falcon_spi_device_init(
1314 efx, &nic_data->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
6c88b0b6
BH
1315 le32_to_cpu(nvconfig->board_v3
1316 .spi_device_type[FFE_AB_SPI_DEVICE_FLASH]));
4de92180
BH
1317 falcon_spi_device_init(
1318 efx, &nic_data->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
6c88b0b6
BH
1319 le32_to_cpu(nvconfig->board_v3
1320 .spi_device_type[FFE_AB_SPI_DEVICE_EEPROM]));
8ceee660
BH
1321 }
1322
8c8661e4 1323 /* Read the MAC addresses */
7e300bc8 1324 memcpy(efx->net_dev->perm_addr, nvconfig->mac_address[0], ETH_ALEN);
8c8661e4 1325
62776d03
BH
1326 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1327 efx->phy_type, efx->mdio.prtad);
8ceee660 1328
6c88b0b6
BH
1329 rc = falcon_probe_board(efx,
1330 le16_to_cpu(nvconfig->board_v2.board_revision));
4de92180 1331out:
8ceee660
BH
1332 kfree(nvconfig);
1333 return rc;
1334}
1335
4a5b504d
BH
1336/* Probe all SPI devices on the NIC */
1337static void falcon_probe_spi_devices(struct efx_nic *efx)
1338{
4de92180 1339 struct falcon_nic_data *nic_data = efx->nic_data;
4a5b504d 1340 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
2f7f5730 1341 int boot_dev;
4a5b504d 1342
12d00cad
BH
1343 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1344 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1345 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
4a5b504d 1346
3e6c4538
BH
1347 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1348 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1349 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
62776d03
BH
1350 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1351 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1352 "flash" : "EEPROM");
2f7f5730
BH
1353 } else {
1354 /* Disable VPD and set clock dividers to safe
1355 * values for initial programming. */
1356 boot_dev = -1;
62776d03
BH
1357 netif_dbg(efx, probe, efx->net_dev,
1358 "Booted from internal ASIC settings;"
1359 " setting SPI config\n");
3e6c4538 1360 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
2f7f5730 1361 /* 125 MHz / 7 ~= 20 MHz */
3e6c4538 1362 FRF_AB_EE_SF_CLOCK_DIV, 7,
2f7f5730 1363 /* 125 MHz / 63 ~= 2 MHz */
3e6c4538 1364 FRF_AB_EE_EE_CLOCK_DIV, 63);
12d00cad 1365 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
4a5b504d
BH
1366 }
1367
4de92180
BH
1368 mutex_init(&nic_data->spi_lock);
1369
3e6c4538 1370 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
4de92180 1371 falcon_spi_device_init(efx, &nic_data->spi_flash,
3e6c4538 1372 FFE_AB_SPI_DEVICE_FLASH,
2f7f5730 1373 default_flash_type);
3e6c4538 1374 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
4de92180 1375 falcon_spi_device_init(efx, &nic_data->spi_eeprom,
3e6c4538 1376 FFE_AB_SPI_DEVICE_EEPROM,
2f7f5730 1377 large_eeprom_type);
4a5b504d
BH
1378}
1379
ef2b90ee 1380static int falcon_probe_nic(struct efx_nic *efx)
8ceee660
BH
1381{
1382 struct falcon_nic_data *nic_data;
e775fb93 1383 struct falcon_board *board;
8ceee660
BH
1384 int rc;
1385
8ceee660
BH
1386 /* Allocate storage for hardware specific data */
1387 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
88c59425
BH
1388 if (!nic_data)
1389 return -ENOMEM;
5daab96d 1390 efx->nic_data = nic_data;
8ceee660 1391
57849460
BH
1392 rc = -ENODEV;
1393
1394 if (efx_nic_fpga_ver(efx) != 0) {
62776d03
BH
1395 netif_err(efx, probe, efx->net_dev,
1396 "Falcon FPGA not supported\n");
8ceee660 1397 goto fail1;
57849460
BH
1398 }
1399
1400 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1401 efx_oword_t nic_stat;
1402 struct pci_dev *dev;
1403 u8 pci_rev = efx->pci_dev->revision;
8ceee660 1404
57849460 1405 if ((pci_rev == 0xff) || (pci_rev == 0)) {
62776d03
BH
1406 netif_err(efx, probe, efx->net_dev,
1407 "Falcon rev A0 not supported\n");
57849460
BH
1408 goto fail1;
1409 }
1410 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1411 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
62776d03
BH
1412 netif_err(efx, probe, efx->net_dev,
1413 "Falcon rev A1 1G not supported\n");
57849460
BH
1414 goto fail1;
1415 }
1416 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
62776d03
BH
1417 netif_err(efx, probe, efx->net_dev,
1418 "Falcon rev A1 PCI-X not supported\n");
57849460
BH
1419 goto fail1;
1420 }
8ceee660 1421
57849460 1422 dev = pci_dev_get(efx->pci_dev);
937383a5
BH
1423 while ((dev = pci_get_device(PCI_VENDOR_ID_SOLARFLARE,
1424 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1,
8ceee660
BH
1425 dev))) {
1426 if (dev->bus == efx->pci_dev->bus &&
1427 dev->devfn == efx->pci_dev->devfn + 1) {
1428 nic_data->pci_dev2 = dev;
1429 break;
1430 }
1431 }
1432 if (!nic_data->pci_dev2) {
62776d03
BH
1433 netif_err(efx, probe, efx->net_dev,
1434 "failed to find secondary function\n");
8ceee660
BH
1435 rc = -ENODEV;
1436 goto fail2;
1437 }
1438 }
1439
1440 /* Now we can reset the NIC */
4de92180 1441 rc = __falcon_reset_hw(efx, RESET_TYPE_ALL);
8ceee660 1442 if (rc) {
62776d03 1443 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
8ceee660
BH
1444 goto fail3;
1445 }
1446
1447 /* Allocate memory for INT_KER */
152b6a62 1448 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
8ceee660
BH
1449 if (rc)
1450 goto fail4;
1451 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1452
62776d03
BH
1453 netif_dbg(efx, probe, efx->net_dev,
1454 "INT_KER at %llx (virt %p phys %llx)\n",
1455 (u64)efx->irq_status.dma_addr,
1456 efx->irq_status.addr,
1457 (u64)virt_to_phys(efx->irq_status.addr));
8ceee660 1458
4a5b504d
BH
1459 falcon_probe_spi_devices(efx);
1460
8ceee660
BH
1461 /* Read in the non-volatile configuration */
1462 rc = falcon_probe_nvconfig(efx);
6c88b0b6
BH
1463 if (rc) {
1464 if (rc == -EINVAL)
1465 netif_err(efx, probe, efx->net_dev, "NVRAM is invalid\n");
8ceee660 1466 goto fail5;
6c88b0b6 1467 }
8ceee660 1468
cc180b69
BH
1469 efx->timer_quantum_ns = 4968; /* 621 cycles */
1470
37b5a603 1471 /* Initialise I2C adapter */
e775fb93
BH
1472 board = falcon_board(efx);
1473 board->i2c_adap.owner = THIS_MODULE;
1474 board->i2c_data = falcon_i2c_bit_operations;
1475 board->i2c_data.data = efx;
1476 board->i2c_adap.algo_data = &board->i2c_data;
1477 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1478 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1479 sizeof(board->i2c_adap.name));
1480 rc = i2c_bit_add_bus(&board->i2c_adap);
37b5a603
BH
1481 if (rc)
1482 goto fail5;
1483
44838a44 1484 rc = falcon_board(efx)->type->init(efx);
278c0621 1485 if (rc) {
62776d03
BH
1486 netif_err(efx, probe, efx->net_dev,
1487 "failed to initialise board\n");
278c0621
BH
1488 goto fail6;
1489 }
1490
55edc6e6
BH
1491 nic_data->stats_disable_count = 1;
1492 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1493 (unsigned long)efx);
1494
8ceee660
BH
1495 return 0;
1496
278c0621 1497 fail6:
e775fb93
BH
1498 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1499 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
8ceee660 1500 fail5:
152b6a62 1501 efx_nic_free_buffer(efx, &efx->irq_status);
8ceee660 1502 fail4:
8ceee660
BH
1503 fail3:
1504 if (nic_data->pci_dev2) {
1505 pci_dev_put(nic_data->pci_dev2);
1506 nic_data->pci_dev2 = NULL;
1507 }
1508 fail2:
8ceee660
BH
1509 fail1:
1510 kfree(efx->nic_data);
1511 return rc;
1512}
1513
56241ceb
BH
1514static void falcon_init_rx_cfg(struct efx_nic *efx)
1515{
1516 /* Prior to Siena the RX DMA engine will split each frame at
1517 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1518 * be so large that that never happens. */
1519 const unsigned huge_buf_size = (3 * 4096) >> 5;
1520 /* RX control FIFO thresholds (32 entries) */
1521 const unsigned ctrl_xon_thr = 20;
1522 const unsigned ctrl_xoff_thr = 25;
56241ceb
BH
1523 efx_oword_t reg;
1524
12d00cad 1525 efx_reado(efx, &reg, FR_AZ_RX_CFG);
daeda630 1526 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
625b4514 1527 /* Data FIFO size is 5.5K */
3e6c4538
BH
1528 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1529 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1530 huge_buf_size);
5fb6b06d
BH
1531 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, 512 >> 8);
1532 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, 2048 >> 8);
3e6c4538
BH
1533 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1534 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
56241ceb 1535 } else {
625b4514 1536 /* Data FIFO size is 80K; register fields moved */
3e6c4538
BH
1537 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1538 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1539 huge_buf_size);
5fb6b06d
BH
1540 /* Send XON and XOFF at ~3 * max MTU away from empty/full */
1541 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, 27648 >> 8);
1542 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, 54272 >> 8);
3e6c4538
BH
1543 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1544 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1545 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
477e54eb
BH
1546
1547 /* Enable hash insertion. This is broken for the
1548 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1549 * IPv4 hashes. */
1550 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1551 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1552 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
56241ceb 1553 }
4b0d29dc
BH
1554 /* Always enable XOFF signal from RX FIFO. We enable
1555 * or disable transmission of pause frames at the MAC. */
1556 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
12d00cad 1557 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
56241ceb
BH
1558}
1559
152b6a62
BH
1560/* This call performs hardware-specific global initialisation, such as
1561 * defining the descriptor cache sizes and number of RSS channels.
1562 * It does not set up any buffers, descriptor rings or event queues.
1563 */
1564static int falcon_init_nic(struct efx_nic *efx)
1565{
1566 efx_oword_t temp;
1567 int rc;
1568
1569 /* Use on-chip SRAM */
1570 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1571 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1572 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1573
152b6a62
BH
1574 rc = falcon_reset_sram(efx);
1575 if (rc)
1576 return rc;
1577
1578 /* Clear the parity enables on the TX data fifos as
1579 * they produce false parity errors because of timing issues
1580 */
1581 if (EFX_WORKAROUND_5129(efx)) {
1582 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1583 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1584 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1585 }
1586
8ceee660 1587 if (EFX_WORKAROUND_7244(efx)) {
12d00cad 1588 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
3e6c4538
BH
1589 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1590 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1591 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1592 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
12d00cad 1593 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
8ceee660 1594 }
8ceee660 1595
3e6c4538 1596 /* XXX This is documented only for Falcon A0/A1 */
8ceee660
BH
1597 /* Setup RX. Wait for descriptor is broken and must
1598 * be disabled. RXDP recovery shouldn't be needed, but is.
1599 */
12d00cad 1600 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
3e6c4538
BH
1601 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1602 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
8ceee660 1603 if (EFX_WORKAROUND_5583(efx))
3e6c4538 1604 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
12d00cad 1605 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
8ceee660 1606
8ceee660
BH
1607 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1608 * descriptors (which is bad).
1609 */
12d00cad 1610 efx_reado(efx, &temp, FR_AZ_TX_CFG);
3e6c4538 1611 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
12d00cad 1612 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
8ceee660 1613
56241ceb 1614 falcon_init_rx_cfg(efx);
8ceee660 1615
daeda630 1616 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
477e54eb
BH
1617 /* Set hash key for IPv4 */
1618 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1619 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1620
1621 /* Set destination of both TX and RX Flush events */
3e6c4538 1622 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
12d00cad 1623 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
8ceee660
BH
1624 }
1625
152b6a62
BH
1626 efx_nic_init_common(efx);
1627
8ceee660
BH
1628 return 0;
1629}
1630
ef2b90ee 1631static void falcon_remove_nic(struct efx_nic *efx)
8ceee660
BH
1632{
1633 struct falcon_nic_data *nic_data = efx->nic_data;
e775fb93 1634 struct falcon_board *board = falcon_board(efx);
37b5a603
BH
1635 int rc;
1636
44838a44 1637 board->type->fini(efx);
278c0621 1638
8c870379 1639 /* Remove I2C adapter and clear it in preparation for a retry */
e775fb93 1640 rc = i2c_del_adapter(&board->i2c_adap);
37b5a603 1641 BUG_ON(rc);
e775fb93 1642 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
8ceee660 1643
152b6a62 1644 efx_nic_free_buffer(efx, &efx->irq_status);
8ceee660 1645
4de92180 1646 __falcon_reset_hw(efx, RESET_TYPE_ALL);
8ceee660
BH
1647
1648 /* Release the second function after the reset */
1649 if (nic_data->pci_dev2) {
1650 pci_dev_put(nic_data->pci_dev2);
1651 nic_data->pci_dev2 = NULL;
1652 }
1653
1654 /* Tear down the private nic state */
1655 kfree(efx->nic_data);
1656 efx->nic_data = NULL;
1657}
1658
ef2b90ee 1659static void falcon_update_nic_stats(struct efx_nic *efx)
8ceee660 1660{
55edc6e6 1661 struct falcon_nic_data *nic_data = efx->nic_data;
8ceee660
BH
1662 efx_oword_t cnt;
1663
55edc6e6
BH
1664 if (nic_data->stats_disable_count)
1665 return;
1666
12d00cad 1667 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
3e6c4538
BH
1668 efx->n_rx_nodesc_drop_cnt +=
1669 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
55edc6e6
BH
1670
1671 if (nic_data->stats_pending &&
1672 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1673 nic_data->stats_pending = false;
1674 rmb(); /* read the done flag before the stats */
710b208d 1675 falcon_update_stats_xmac(efx);
55edc6e6
BH
1676 }
1677}
1678
1679void falcon_start_nic_stats(struct efx_nic *efx)
1680{
1681 struct falcon_nic_data *nic_data = efx->nic_data;
1682
1683 spin_lock_bh(&efx->stats_lock);
1684 if (--nic_data->stats_disable_count == 0)
1685 falcon_stats_request(efx);
1686 spin_unlock_bh(&efx->stats_lock);
1687}
1688
1689void falcon_stop_nic_stats(struct efx_nic *efx)
1690{
1691 struct falcon_nic_data *nic_data = efx->nic_data;
1692 int i;
1693
1694 might_sleep();
1695
1696 spin_lock_bh(&efx->stats_lock);
1697 ++nic_data->stats_disable_count;
1698 spin_unlock_bh(&efx->stats_lock);
1699
1700 del_timer_sync(&nic_data->stats_timer);
1701
1702 /* Wait enough time for the most recent transfer to
1703 * complete. */
1704 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1705 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1706 break;
1707 msleep(1);
1708 }
1709
1710 spin_lock_bh(&efx->stats_lock);
1711 falcon_stats_complete(efx);
1712 spin_unlock_bh(&efx->stats_lock);
8ceee660
BH
1713}
1714
06629f07
BH
1715static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1716{
1717 falcon_board(efx)->type->set_id_led(efx, mode);
1718}
1719
89c758fa
BH
1720/**************************************************************************
1721 *
1722 * Wake on LAN
1723 *
1724 **************************************************************************
1725 */
1726
1727static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1728{
1729 wol->supported = 0;
1730 wol->wolopts = 0;
1731 memset(&wol->sopass, 0, sizeof(wol->sopass));
1732}
1733
1734static int falcon_set_wol(struct efx_nic *efx, u32 type)
1735{
1736 if (type != 0)
1737 return -EINVAL;
1738 return 0;
1739}
1740
8ceee660
BH
1741/**************************************************************************
1742 *
754c653a 1743 * Revision-dependent attributes used by efx.c and nic.c
8ceee660
BH
1744 *
1745 **************************************************************************
1746 */
1747
6c8c2513 1748const struct efx_nic_type falcon_a1_nic_type = {
ef2b90ee
BH
1749 .probe = falcon_probe_nic,
1750 .remove = falcon_remove_nic,
1751 .init = falcon_init_nic,
1752 .fini = efx_port_dummy_op_void,
1753 .monitor = falcon_monitor,
0e2a9c7c
BH
1754 .map_reset_reason = falcon_map_reset_reason,
1755 .map_reset_flags = falcon_map_reset_flags,
ef2b90ee
BH
1756 .reset = falcon_reset_hw,
1757 .probe_port = falcon_probe_port,
1758 .remove_port = falcon_remove_port,
40641ed9 1759 .handle_global_event = falcon_handle_global_event,
ef2b90ee
BH
1760 .prepare_flush = falcon_prepare_flush,
1761 .update_stats = falcon_update_nic_stats,
1762 .start_stats = falcon_start_nic_stats,
1763 .stop_stats = falcon_stop_nic_stats,
06629f07 1764 .set_id_led = falcon_set_id_led,
ef2b90ee 1765 .push_irq_moderation = falcon_push_irq_moderation,
d3245b28 1766 .reconfigure_port = falcon_reconfigure_port,
710b208d
BH
1767 .reconfigure_mac = falcon_reconfigure_xmac,
1768 .check_mac_fault = falcon_xmac_check_fault,
89c758fa
BH
1769 .get_wol = falcon_get_wol,
1770 .set_wol = falcon_set_wol,
1771 .resume_wol = efx_port_dummy_op_void,
0aa3fbaa 1772 .test_nvram = falcon_test_nvram,
b895d73e 1773
daeda630 1774 .revision = EFX_REV_FALCON_A1,
8ceee660 1775 .mem_map_size = 0x20000,
3e6c4538
BH
1776 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1777 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1778 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1779 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1780 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
6d51d307 1781 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
8ceee660
BH
1782 .rx_buffer_padding = 0x24,
1783 .max_interrupt_mode = EFX_INT_MODE_MSI,
1784 .phys_addr_channels = 4,
cc180b69 1785 .timer_period_max = 1 << FRF_AB_TC_TIMER_VAL_WIDTH,
0228f5cd
BH
1786 .tx_dc_base = 0x130000,
1787 .rx_dc_base = 0x100000,
c383b537 1788 .offload_features = NETIF_F_IP_CSUM,
8ceee660
BH
1789};
1790
6c8c2513 1791const struct efx_nic_type falcon_b0_nic_type = {
ef2b90ee
BH
1792 .probe = falcon_probe_nic,
1793 .remove = falcon_remove_nic,
1794 .init = falcon_init_nic,
1795 .fini = efx_port_dummy_op_void,
1796 .monitor = falcon_monitor,
0e2a9c7c
BH
1797 .map_reset_reason = falcon_map_reset_reason,
1798 .map_reset_flags = falcon_map_reset_flags,
ef2b90ee
BH
1799 .reset = falcon_reset_hw,
1800 .probe_port = falcon_probe_port,
1801 .remove_port = falcon_remove_port,
40641ed9 1802 .handle_global_event = falcon_handle_global_event,
ef2b90ee
BH
1803 .prepare_flush = falcon_prepare_flush,
1804 .update_stats = falcon_update_nic_stats,
1805 .start_stats = falcon_start_nic_stats,
1806 .stop_stats = falcon_stop_nic_stats,
06629f07 1807 .set_id_led = falcon_set_id_led,
ef2b90ee 1808 .push_irq_moderation = falcon_push_irq_moderation,
d3245b28 1809 .reconfigure_port = falcon_reconfigure_port,
710b208d
BH
1810 .reconfigure_mac = falcon_reconfigure_xmac,
1811 .check_mac_fault = falcon_xmac_check_fault,
89c758fa
BH
1812 .get_wol = falcon_get_wol,
1813 .set_wol = falcon_set_wol,
1814 .resume_wol = efx_port_dummy_op_void,
9bfc4bb1 1815 .test_registers = falcon_b0_test_registers,
0aa3fbaa 1816 .test_nvram = falcon_test_nvram,
b895d73e 1817
daeda630 1818 .revision = EFX_REV_FALCON_B0,
8ceee660
BH
1819 /* Map everything up to and including the RSS indirection
1820 * table. Don't map MSI-X table, MSI-X PBA since Linux
1821 * requires that they not be mapped. */
3e6c4538
BH
1822 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1823 FR_BZ_RX_INDIRECTION_TBL_STEP *
1824 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1825 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1826 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1827 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1828 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1829 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
6d51d307 1830 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
39c9cf07 1831 .rx_buffer_hash_size = 0x10,
8ceee660
BH
1832 .rx_buffer_padding = 0,
1833 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1834 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1835 * interrupt handler only supports 32
1836 * channels */
cc180b69 1837 .timer_period_max = 1 << FRF_AB_TC_TIMER_VAL_WIDTH,
0228f5cd
BH
1838 .tx_dc_base = 0x130000,
1839 .rx_dc_base = 0x100000,
b4187e42 1840 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
8ceee660
BH
1841};
1842