]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/forcedeth.c
forcedeth: performance changes
[mirror_ubuntu-zesty-kernel.git] / drivers / net / forcedeth.c
CommitLineData
1da177e4
LT
1/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
87046e50 6 * and Andrew de Quincey.
1da177e4
LT
7 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
1836098f 12 * Copyright (C) 2003,4,5 Manfred Spraul
1da177e4
LT
13 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
f1405d32 16 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
1da177e4
LT
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
1da177e4
LT
32 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
2813ddd1 42#define FORCEDETH_VERSION "0.63"
1da177e4
LT
43#define DRV_NAME "forcedeth"
44
45#include <linux/module.h>
46#include <linux/types.h>
47#include <linux/pci.h>
48#include <linux/interrupt.h>
49#include <linux/netdevice.h>
50#include <linux/etherdevice.h>
51#include <linux/delay.h>
52#include <linux/spinlock.h>
53#include <linux/ethtool.h>
54#include <linux/timer.h>
55#include <linux/skbuff.h>
56#include <linux/mii.h>
57#include <linux/random.h>
58#include <linux/init.h>
22c6d143 59#include <linux/if_vlan.h>
910638ae 60#include <linux/dma-mapping.h>
1da177e4
LT
61
62#include <asm/irq.h>
63#include <asm/io.h>
64#include <asm/uaccess.h>
65#include <asm/system.h>
66
67#if 0
68#define dprintk printk
69#else
70#define dprintk(x...) do { } while (0)
71#endif
72
bea3348e
SH
73#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
1da177e4
LT
75
76/*
77 * Hardware access:
78 */
79
9c662435
AA
80#define DEV_NEED_TIMERIRQ 0x000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x000200 /* device supports hw statistics version 1 */
8ed1454a
AA
90#define DEV_HAS_STATISTICS_V2 0x000600 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x000e00 /* device supports hw statistics version 3 */
9c662435
AA
92#define DEV_HAS_TEST_EXTENDED 0x001000 /* device supports extended diagnostic test */
93#define DEV_HAS_MGMT_UNIT 0x002000 /* device supports management unit */
94#define DEV_HAS_CORRECT_MACADDR 0x004000 /* device supports correct mac address order */
95#define DEV_HAS_COLLISION_FIX 0x008000 /* device supports tx collision fix */
96#define DEV_HAS_PAUSEFRAME_TX_V1 0x010000 /* device supports tx pause frames version 1 */
97#define DEV_HAS_PAUSEFRAME_TX_V2 0x020000 /* device supports tx pause frames version 2 */
98#define DEV_HAS_PAUSEFRAME_TX_V3 0x040000 /* device supports tx pause frames version 3 */
99#define DEV_NEED_TX_LIMIT 0x080000 /* device needs to limit tx */
100#define DEV_HAS_GEAR_MODE 0x100000 /* device supports gear mode */
1da177e4
LT
101
102enum {
103 NvRegIrqStatus = 0x000,
104#define NVREG_IRQSTAT_MIIEVENT 0x040
daa91a9d 105#define NVREG_IRQSTAT_MASK 0x83ff
1da177e4
LT
106 NvRegIrqMask = 0x004,
107#define NVREG_IRQ_RX_ERROR 0x0001
108#define NVREG_IRQ_RX 0x0002
109#define NVREG_IRQ_RX_NOBUF 0x0004
110#define NVREG_IRQ_TX_ERR 0x0008
c2dba06d 111#define NVREG_IRQ_TX_OK 0x0010
1da177e4
LT
112#define NVREG_IRQ_TIMER 0x0020
113#define NVREG_IRQ_LINK 0x0040
d33a73c8
AA
114#define NVREG_IRQ_RX_FORCED 0x0080
115#define NVREG_IRQ_TX_FORCED 0x0100
daa91a9d 116#define NVREG_IRQ_RECOVER_ERROR 0x8200
a971c324 117#define NVREG_IRQMASK_THROUGHPUT 0x00df
096a458c 118#define NVREG_IRQMASK_CPU 0x0060
d33a73c8
AA
119#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
120#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
c5cf9101 121#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
c2dba06d 122
1da177e4
LT
123 NvRegUnknownSetupReg6 = 0x008,
124#define NVREG_UNKSETUP6_VAL 3
125
126/*
127 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
128 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
129 */
130 NvRegPollingInterval = 0x00c,
6cef67a0 131#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
a971c324 132#define NVREG_POLL_DEFAULT_CPU 13
d33a73c8
AA
133 NvRegMSIMap0 = 0x020,
134 NvRegMSIMap1 = 0x024,
135 NvRegMSIIrqMask = 0x030,
136#define NVREG_MSI_VECTOR_0_ENABLED 0x01
1da177e4 137 NvRegMisc1 = 0x080,
eb91f61b 138#define NVREG_MISC1_PAUSE_TX 0x01
1da177e4
LT
139#define NVREG_MISC1_HD 0x02
140#define NVREG_MISC1_FORCE 0x3b0f3c
141
0a62677b 142 NvRegMacReset = 0x34,
86a0f043 143#define NVREG_MAC_RESET_ASSERT 0x0F3
1da177e4
LT
144 NvRegTransmitterControl = 0x084,
145#define NVREG_XMITCTL_START 0x01
7e680c22
AA
146#define NVREG_XMITCTL_MGMT_ST 0x40000000
147#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
148#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
149#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
150#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
151#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
152#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
153#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
154#define NVREG_XMITCTL_HOST_LOADED 0x00004000
f35723ec 155#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
cac1c52c
AA
156#define NVREG_XMITCTL_DATA_START 0x00100000
157#define NVREG_XMITCTL_DATA_READY 0x00010000
158#define NVREG_XMITCTL_DATA_ERROR 0x00020000
1da177e4
LT
159 NvRegTransmitterStatus = 0x088,
160#define NVREG_XMITSTAT_BUSY 0x01
161
162 NvRegPacketFilterFlags = 0x8c,
eb91f61b
AA
163#define NVREG_PFF_PAUSE_RX 0x08
164#define NVREG_PFF_ALWAYS 0x7F0000
1da177e4
LT
165#define NVREG_PFF_PROMISC 0x80
166#define NVREG_PFF_MYADDR 0x20
9589c77a 167#define NVREG_PFF_LOOPBACK 0x10
1da177e4
LT
168
169 NvRegOffloadConfig = 0x90,
170#define NVREG_OFFLOAD_HOMEPHY 0x601
171#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
172 NvRegReceiverControl = 0x094,
173#define NVREG_RCVCTL_START 0x01
f35723ec 174#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
1da177e4
LT
175 NvRegReceiverStatus = 0x98,
176#define NVREG_RCVSTAT_BUSY 0x01
177
a433686c
AA
178 NvRegSlotTime = 0x9c,
179#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
180#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
181#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
182#define NVREG_SLOTTIME_HALF 0x0000ff00
183#define NVREG_SLOTTIME_DEFAULT 0x00007f00
184#define NVREG_SLOTTIME_MASK 0x000000ff
1da177e4 185
9744e218 186 NvRegTxDeferral = 0xA0,
fd9b558c
AA
187#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
188#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
189#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
190#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
191#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
192#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
9744e218
AA
193 NvRegRxDeferral = 0xA4,
194#define NVREG_RX_DEFERRAL_DEFAULT 0x16
1da177e4
LT
195 NvRegMacAddrA = 0xA8,
196 NvRegMacAddrB = 0xAC,
197 NvRegMulticastAddrA = 0xB0,
198#define NVREG_MCASTADDRA_FORCE 0x01
199 NvRegMulticastAddrB = 0xB4,
200 NvRegMulticastMaskA = 0xB8,
bb9a4fd1 201#define NVREG_MCASTMASKA_NONE 0xffffffff
1da177e4 202 NvRegMulticastMaskB = 0xBC,
bb9a4fd1 203#define NVREG_MCASTMASKB_NONE 0xffff
1da177e4
LT
204
205 NvRegPhyInterface = 0xC0,
206#define PHY_RGMII 0x10000000
a433686c
AA
207 NvRegBackOffControl = 0xC4,
208#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
209#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
210#define NVREG_BKOFFCTRL_SELECT 24
211#define NVREG_BKOFFCTRL_GEAR 12
1da177e4
LT
212
213 NvRegTxRingPhysAddr = 0x100,
214 NvRegRxRingPhysAddr = 0x104,
215 NvRegRingSizes = 0x108,
216#define NVREG_RINGSZ_TXSHIFT 0
217#define NVREG_RINGSZ_RXSHIFT 16
5070d340
AA
218 NvRegTransmitPoll = 0x10c,
219#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
1da177e4
LT
220 NvRegLinkSpeed = 0x110,
221#define NVREG_LINKSPEED_FORCE 0x10000
222#define NVREG_LINKSPEED_10 1000
223#define NVREG_LINKSPEED_100 100
224#define NVREG_LINKSPEED_1000 50
225#define NVREG_LINKSPEED_MASK (0xFFF)
226 NvRegUnknownSetupReg5 = 0x130,
227#define NVREG_UNKSETUP5_BIT31 (1<<31)
95d161cb
AA
228 NvRegTxWatermark = 0x13c,
229#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
230#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
231#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
1da177e4
LT
232 NvRegTxRxControl = 0x144,
233#define NVREG_TXRXCTL_KICK 0x0001
234#define NVREG_TXRXCTL_BIT1 0x0002
235#define NVREG_TXRXCTL_BIT2 0x0004
236#define NVREG_TXRXCTL_IDLE 0x0008
237#define NVREG_TXRXCTL_RESET 0x0010
238#define NVREG_TXRXCTL_RXCHECK 0x0400
8a4ae7f2 239#define NVREG_TXRXCTL_DESC_1 0
d2f78412
AA
240#define NVREG_TXRXCTL_DESC_2 0x002100
241#define NVREG_TXRXCTL_DESC_3 0xc02200
ee407b02
AA
242#define NVREG_TXRXCTL_VLANSTRIP 0x00040
243#define NVREG_TXRXCTL_VLANINS 0x00080
0832b25a
AA
244 NvRegTxRingPhysAddrHigh = 0x148,
245 NvRegRxRingPhysAddrHigh = 0x14C,
eb91f61b 246 NvRegTxPauseFrame = 0x170,
5289b4c4
AA
247#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
248#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
249#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
250#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
9a33e883
AA
251 NvRegTxPauseFrameLimit = 0x174,
252#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
1da177e4
LT
253 NvRegMIIStatus = 0x180,
254#define NVREG_MIISTAT_ERROR 0x0001
255#define NVREG_MIISTAT_LINKCHANGE 0x0008
eb798428
AA
256#define NVREG_MIISTAT_MASK_RW 0x0007
257#define NVREG_MIISTAT_MASK_ALL 0x000f
7e680c22
AA
258 NvRegMIIMask = 0x184,
259#define NVREG_MII_LINKCHANGE 0x0008
1da177e4
LT
260
261 NvRegAdapterControl = 0x188,
262#define NVREG_ADAPTCTL_START 0x02
263#define NVREG_ADAPTCTL_LINKUP 0x04
264#define NVREG_ADAPTCTL_PHYVALID 0x40000
265#define NVREG_ADAPTCTL_RUNNING 0x100000
266#define NVREG_ADAPTCTL_PHYSHIFT 24
267 NvRegMIISpeed = 0x18c,
268#define NVREG_MIISPEED_BIT8 (1<<8)
269#define NVREG_MIIDELAY 5
270 NvRegMIIControl = 0x190,
271#define NVREG_MIICTL_INUSE 0x08000
272#define NVREG_MIICTL_WRITE 0x00400
273#define NVREG_MIICTL_ADDRSHIFT 5
274 NvRegMIIData = 0x194,
9c662435
AA
275 NvRegTxUnicast = 0x1a0,
276 NvRegTxMulticast = 0x1a4,
277 NvRegTxBroadcast = 0x1a8,
1da177e4
LT
278 NvRegWakeUpFlags = 0x200,
279#define NVREG_WAKEUPFLAGS_VAL 0x7770
280#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
281#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
282#define NVREG_WAKEUPFLAGS_D3SHIFT 12
283#define NVREG_WAKEUPFLAGS_D2SHIFT 8
284#define NVREG_WAKEUPFLAGS_D1SHIFT 4
285#define NVREG_WAKEUPFLAGS_D0SHIFT 0
286#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
287#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
288#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
289#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
290
cac1c52c
AA
291 NvRegMgmtUnitGetVersion = 0x204,
292#define NVREG_MGMTUNITGETVERSION 0x01
293 NvRegMgmtUnitVersion = 0x208,
294#define NVREG_MGMTUNITVERSION 0x08
1da177e4
LT
295 NvRegPowerCap = 0x268,
296#define NVREG_POWERCAP_D3SUPP (1<<30)
297#define NVREG_POWERCAP_D2SUPP (1<<26)
298#define NVREG_POWERCAP_D1SUPP (1<<25)
299 NvRegPowerState = 0x26c,
300#define NVREG_POWERSTATE_POWEREDUP 0x8000
301#define NVREG_POWERSTATE_VALID 0x0100
302#define NVREG_POWERSTATE_MASK 0x0003
303#define NVREG_POWERSTATE_D0 0x0000
304#define NVREG_POWERSTATE_D1 0x0001
305#define NVREG_POWERSTATE_D2 0x0002
306#define NVREG_POWERSTATE_D3 0x0003
cac1c52c
AA
307 NvRegMgmtUnitControl = 0x278,
308#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
52da3578
AA
309 NvRegTxCnt = 0x280,
310 NvRegTxZeroReXmt = 0x284,
311 NvRegTxOneReXmt = 0x288,
312 NvRegTxManyReXmt = 0x28c,
313 NvRegTxLateCol = 0x290,
314 NvRegTxUnderflow = 0x294,
315 NvRegTxLossCarrier = 0x298,
316 NvRegTxExcessDef = 0x29c,
317 NvRegTxRetryErr = 0x2a0,
318 NvRegRxFrameErr = 0x2a4,
319 NvRegRxExtraByte = 0x2a8,
320 NvRegRxLateCol = 0x2ac,
321 NvRegRxRunt = 0x2b0,
322 NvRegRxFrameTooLong = 0x2b4,
323 NvRegRxOverflow = 0x2b8,
324 NvRegRxFCSErr = 0x2bc,
325 NvRegRxFrameAlignErr = 0x2c0,
326 NvRegRxLenErr = 0x2c4,
327 NvRegRxUnicast = 0x2c8,
328 NvRegRxMulticast = 0x2cc,
329 NvRegRxBroadcast = 0x2d0,
330 NvRegTxDef = 0x2d4,
331 NvRegTxFrame = 0x2d8,
332 NvRegRxCnt = 0x2dc,
333 NvRegTxPause = 0x2e0,
334 NvRegRxPause = 0x2e4,
335 NvRegRxDropFrame = 0x2e8,
ee407b02
AA
336 NvRegVlanControl = 0x300,
337#define NVREG_VLANCONTROL_ENABLE 0x2000
d33a73c8
AA
338 NvRegMSIXMap0 = 0x3e0,
339 NvRegMSIXMap1 = 0x3e4,
340 NvRegMSIXIrqStatus = 0x3f0,
86a0f043
AA
341
342 NvRegPowerState2 = 0x600,
1545e205 343#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
86a0f043 344#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
22ae03a1 345#define NVREG_POWERSTATE2_PHY_RESET 0x0004
1da177e4
LT
346};
347
348/* Big endian: should work, but is untested */
349struct ring_desc {
a8bed49e
SH
350 __le32 buf;
351 __le32 flaglen;
1da177e4
LT
352};
353
ee73362c 354struct ring_desc_ex {
a8bed49e
SH
355 __le32 bufhigh;
356 __le32 buflow;
357 __le32 txvlan;
358 __le32 flaglen;
ee73362c
MS
359};
360
f82a9352 361union ring_type {
ee73362c
MS
362 struct ring_desc* orig;
363 struct ring_desc_ex* ex;
f82a9352 364};
ee73362c 365
1da177e4
LT
366#define FLAG_MASK_V1 0xffff0000
367#define FLAG_MASK_V2 0xffffc000
368#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
369#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
370
371#define NV_TX_LASTPACKET (1<<16)
372#define NV_TX_RETRYERROR (1<<19)
a433686c 373#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
c2dba06d 374#define NV_TX_FORCED_INTERRUPT (1<<24)
1da177e4
LT
375#define NV_TX_DEFERRED (1<<26)
376#define NV_TX_CARRIERLOST (1<<27)
377#define NV_TX_LATECOLLISION (1<<28)
378#define NV_TX_UNDERFLOW (1<<29)
379#define NV_TX_ERROR (1<<30)
380#define NV_TX_VALID (1<<31)
381
382#define NV_TX2_LASTPACKET (1<<29)
383#define NV_TX2_RETRYERROR (1<<18)
a433686c 384#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
c2dba06d 385#define NV_TX2_FORCED_INTERRUPT (1<<30)
1da177e4
LT
386#define NV_TX2_DEFERRED (1<<25)
387#define NV_TX2_CARRIERLOST (1<<26)
388#define NV_TX2_LATECOLLISION (1<<27)
389#define NV_TX2_UNDERFLOW (1<<28)
390/* error and valid are the same for both */
391#define NV_TX2_ERROR (1<<30)
392#define NV_TX2_VALID (1<<31)
ac9c1897
AA
393#define NV_TX2_TSO (1<<28)
394#define NV_TX2_TSO_SHIFT 14
fa45459e
AA
395#define NV_TX2_TSO_MAX_SHIFT 14
396#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
8a4ae7f2
MS
397#define NV_TX2_CHECKSUM_L3 (1<<27)
398#define NV_TX2_CHECKSUM_L4 (1<<26)
1da177e4 399
ee407b02
AA
400#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
401
1da177e4
LT
402#define NV_RX_DESCRIPTORVALID (1<<16)
403#define NV_RX_MISSEDFRAME (1<<17)
404#define NV_RX_SUBSTRACT1 (1<<18)
405#define NV_RX_ERROR1 (1<<23)
406#define NV_RX_ERROR2 (1<<24)
407#define NV_RX_ERROR3 (1<<25)
408#define NV_RX_ERROR4 (1<<26)
409#define NV_RX_CRCERR (1<<27)
410#define NV_RX_OVERFLOW (1<<28)
411#define NV_RX_FRAMINGERR (1<<29)
412#define NV_RX_ERROR (1<<30)
413#define NV_RX_AVAIL (1<<31)
1ef6841b 414#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
1da177e4
LT
415
416#define NV_RX2_CHECKSUMMASK (0x1C000000)
bfaffe8f
AA
417#define NV_RX2_CHECKSUM_IP (0x10000000)
418#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
419#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
1da177e4
LT
420#define NV_RX2_DESCRIPTORVALID (1<<29)
421#define NV_RX2_SUBSTRACT1 (1<<25)
422#define NV_RX2_ERROR1 (1<<18)
423#define NV_RX2_ERROR2 (1<<19)
424#define NV_RX2_ERROR3 (1<<20)
425#define NV_RX2_ERROR4 (1<<21)
426#define NV_RX2_CRCERR (1<<22)
427#define NV_RX2_OVERFLOW (1<<23)
428#define NV_RX2_FRAMINGERR (1<<24)
429/* error and avail are the same for both */
430#define NV_RX2_ERROR (1<<30)
431#define NV_RX2_AVAIL (1<<31)
1ef6841b 432#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
1da177e4 433
ee407b02
AA
434#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
435#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
436
1da177e4 437/* Miscelaneous hardware related defines: */
86a0f043 438#define NV_PCI_REGSZ_VER1 0x270
57fff698
AA
439#define NV_PCI_REGSZ_VER2 0x2d4
440#define NV_PCI_REGSZ_VER3 0x604
1a1ca861 441#define NV_PCI_REGSZ_MAX 0x604
1da177e4
LT
442
443/* various timeout delays: all in usec */
444#define NV_TXRX_RESET_DELAY 4
445#define NV_TXSTOP_DELAY1 10
446#define NV_TXSTOP_DELAY1MAX 500000
447#define NV_TXSTOP_DELAY2 100
448#define NV_RXSTOP_DELAY1 10
449#define NV_RXSTOP_DELAY1MAX 500000
450#define NV_RXSTOP_DELAY2 100
451#define NV_SETUP5_DELAY 5
452#define NV_SETUP5_DELAYMAX 50000
453#define NV_POWERUP_DELAY 5
454#define NV_POWERUP_DELAYMAX 5000
455#define NV_MIIBUSY_DELAY 50
456#define NV_MIIPHY_DELAY 10
457#define NV_MIIPHY_DELAYMAX 10000
86a0f043 458#define NV_MAC_RESET_DELAY 64
1da177e4
LT
459
460#define NV_WAKEUPPATTERNS 5
461#define NV_WAKEUPMASKENTRIES 4
462
463/* General driver defaults */
464#define NV_WATCHDOG_TIMEO (5*HZ)
465
6cef67a0 466#define RX_RING_DEFAULT 512
eafa59f6
AA
467#define TX_RING_DEFAULT 256
468#define RX_RING_MIN 128
469#define TX_RING_MIN 64
470#define RING_MAX_DESC_VER_1 1024
471#define RING_MAX_DESC_VER_2_3 16384
1da177e4
LT
472
473/* rx/tx mac addr + type + vlan + align + slack*/
d81c0983
MS
474#define NV_RX_HEADERS (64)
475/* even more slack. */
476#define NV_RX_ALLOC_PAD (64)
477
478/* maximum mtu size */
479#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
480#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
1da177e4
LT
481
482#define OOM_REFILL (1+HZ/20)
483#define POLL_WAIT (1+HZ/100)
484#define LINK_TIMEOUT (3*HZ)
52da3578 485#define STATS_INTERVAL (10*HZ)
1da177e4 486
f3b197ac 487/*
1da177e4 488 * desc_ver values:
8a4ae7f2
MS
489 * The nic supports three different descriptor types:
490 * - DESC_VER_1: Original
491 * - DESC_VER_2: support for jumbo frames.
492 * - DESC_VER_3: 64-bit format.
1da177e4 493 */
8a4ae7f2
MS
494#define DESC_VER_1 1
495#define DESC_VER_2 2
496#define DESC_VER_3 3
1da177e4
LT
497
498/* PHY defines */
9f3f7910
AA
499#define PHY_OUI_MARVELL 0x5043
500#define PHY_OUI_CICADA 0x03f1
501#define PHY_OUI_VITESSE 0x01c1
502#define PHY_OUI_REALTEK 0x0732
503#define PHY_OUI_REALTEK2 0x0020
1da177e4
LT
504#define PHYID1_OUI_MASK 0x03ff
505#define PHYID1_OUI_SHFT 6
506#define PHYID2_OUI_MASK 0xfc00
507#define PHYID2_OUI_SHFT 10
edf7e5ec 508#define PHYID2_MODEL_MASK 0x03f0
9f3f7910
AA
509#define PHY_MODEL_REALTEK_8211 0x0110
510#define PHY_REV_MASK 0x0001
511#define PHY_REV_REALTEK_8211B 0x0000
512#define PHY_REV_REALTEK_8211C 0x0001
513#define PHY_MODEL_REALTEK_8201 0x0200
514#define PHY_MODEL_MARVELL_E3016 0x0220
edf7e5ec 515#define PHY_MARVELL_E3016_INITMASK 0x0300
14a67f3c
AA
516#define PHY_CICADA_INIT1 0x0f000
517#define PHY_CICADA_INIT2 0x0e00
518#define PHY_CICADA_INIT3 0x01000
519#define PHY_CICADA_INIT4 0x0200
520#define PHY_CICADA_INIT5 0x0004
521#define PHY_CICADA_INIT6 0x02000
d215d8a2
AA
522#define PHY_VITESSE_INIT_REG1 0x1f
523#define PHY_VITESSE_INIT_REG2 0x10
524#define PHY_VITESSE_INIT_REG3 0x11
525#define PHY_VITESSE_INIT_REG4 0x12
526#define PHY_VITESSE_INIT_MSK1 0xc
527#define PHY_VITESSE_INIT_MSK2 0x0180
528#define PHY_VITESSE_INIT1 0x52b5
529#define PHY_VITESSE_INIT2 0xaf8a
530#define PHY_VITESSE_INIT3 0x8
531#define PHY_VITESSE_INIT4 0x8f8a
532#define PHY_VITESSE_INIT5 0xaf86
533#define PHY_VITESSE_INIT6 0x8f86
534#define PHY_VITESSE_INIT7 0xaf82
535#define PHY_VITESSE_INIT8 0x0100
536#define PHY_VITESSE_INIT9 0x8f82
537#define PHY_VITESSE_INIT10 0x0
c5e3ae88
AA
538#define PHY_REALTEK_INIT_REG1 0x1f
539#define PHY_REALTEK_INIT_REG2 0x19
540#define PHY_REALTEK_INIT_REG3 0x13
9f3f7910
AA
541#define PHY_REALTEK_INIT_REG4 0x14
542#define PHY_REALTEK_INIT_REG5 0x18
543#define PHY_REALTEK_INIT_REG6 0x11
22ae03a1 544#define PHY_REALTEK_INIT_REG7 0x01
c5e3ae88
AA
545#define PHY_REALTEK_INIT1 0x0000
546#define PHY_REALTEK_INIT2 0x8e00
547#define PHY_REALTEK_INIT3 0x0001
548#define PHY_REALTEK_INIT4 0xad17
9f3f7910
AA
549#define PHY_REALTEK_INIT5 0xfb54
550#define PHY_REALTEK_INIT6 0xf5c7
551#define PHY_REALTEK_INIT7 0x1000
552#define PHY_REALTEK_INIT8 0x0003
22ae03a1
AA
553#define PHY_REALTEK_INIT9 0x0008
554#define PHY_REALTEK_INIT10 0x0005
555#define PHY_REALTEK_INIT11 0x0200
9f3f7910 556#define PHY_REALTEK_INIT_MSK1 0x0003
d215d8a2 557
1da177e4
LT
558#define PHY_GIGABIT 0x0100
559
560#define PHY_TIMEOUT 0x1
561#define PHY_ERROR 0x2
562
563#define PHY_100 0x1
564#define PHY_1000 0x2
565#define PHY_HALF 0x100
566
eb91f61b
AA
567#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
568#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
569#define NV_PAUSEFRAME_RX_ENABLE 0x0004
570#define NV_PAUSEFRAME_TX_ENABLE 0x0008
b6d0773f
AA
571#define NV_PAUSEFRAME_RX_REQ 0x0010
572#define NV_PAUSEFRAME_TX_REQ 0x0020
573#define NV_PAUSEFRAME_AUTONEG 0x0040
1da177e4 574
d33a73c8
AA
575/* MSI/MSI-X defines */
576#define NV_MSI_X_MAX_VECTORS 8
577#define NV_MSI_X_VECTORS_MASK 0x000f
578#define NV_MSI_CAPABLE 0x0010
579#define NV_MSI_X_CAPABLE 0x0020
580#define NV_MSI_ENABLED 0x0040
581#define NV_MSI_X_ENABLED 0x0080
582
583#define NV_MSI_X_VECTOR_ALL 0x0
584#define NV_MSI_X_VECTOR_RX 0x0
585#define NV_MSI_X_VECTOR_TX 0x1
586#define NV_MSI_X_VECTOR_OTHER 0x2
1da177e4 587
b6e4405b
AA
588#define NV_MSI_PRIV_OFFSET 0x68
589#define NV_MSI_PRIV_VALUE 0xffffffff
590
b2976d23
AA
591#define NV_RESTART_TX 0x1
592#define NV_RESTART_RX 0x2
593
3b446c3e
AA
594#define NV_TX_LIMIT_COUNT 16
595
4145ade2
AA
596#define NV_DYNAMIC_THRESHOLD 4
597#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
598
52da3578
AA
599/* statistics */
600struct nv_ethtool_str {
601 char name[ETH_GSTRING_LEN];
602};
603
604static const struct nv_ethtool_str nv_estats_str[] = {
605 { "tx_bytes" },
606 { "tx_zero_rexmt" },
607 { "tx_one_rexmt" },
608 { "tx_many_rexmt" },
609 { "tx_late_collision" },
610 { "tx_fifo_errors" },
611 { "tx_carrier_errors" },
612 { "tx_excess_deferral" },
613 { "tx_retry_error" },
52da3578
AA
614 { "rx_frame_error" },
615 { "rx_extra_byte" },
616 { "rx_late_collision" },
617 { "rx_runt" },
618 { "rx_frame_too_long" },
619 { "rx_over_errors" },
620 { "rx_crc_errors" },
621 { "rx_frame_align_error" },
622 { "rx_length_error" },
623 { "rx_unicast" },
624 { "rx_multicast" },
625 { "rx_broadcast" },
57fff698
AA
626 { "rx_packets" },
627 { "rx_errors_total" },
628 { "tx_errors_total" },
629
630 /* version 2 stats */
631 { "tx_deferral" },
632 { "tx_packets" },
52da3578 633 { "rx_bytes" },
57fff698 634 { "tx_pause" },
52da3578 635 { "rx_pause" },
9c662435
AA
636 { "rx_drop_frame" },
637
638 /* version 3 stats */
639 { "tx_unicast" },
640 { "tx_multicast" },
641 { "tx_broadcast" }
52da3578
AA
642};
643
644struct nv_ethtool_stats {
645 u64 tx_bytes;
646 u64 tx_zero_rexmt;
647 u64 tx_one_rexmt;
648 u64 tx_many_rexmt;
649 u64 tx_late_collision;
650 u64 tx_fifo_errors;
651 u64 tx_carrier_errors;
652 u64 tx_excess_deferral;
653 u64 tx_retry_error;
52da3578
AA
654 u64 rx_frame_error;
655 u64 rx_extra_byte;
656 u64 rx_late_collision;
657 u64 rx_runt;
658 u64 rx_frame_too_long;
659 u64 rx_over_errors;
660 u64 rx_crc_errors;
661 u64 rx_frame_align_error;
662 u64 rx_length_error;
663 u64 rx_unicast;
664 u64 rx_multicast;
665 u64 rx_broadcast;
57fff698
AA
666 u64 rx_packets;
667 u64 rx_errors_total;
668 u64 tx_errors_total;
669
670 /* version 2 stats */
671 u64 tx_deferral;
672 u64 tx_packets;
52da3578 673 u64 rx_bytes;
57fff698 674 u64 tx_pause;
52da3578
AA
675 u64 rx_pause;
676 u64 rx_drop_frame;
9c662435
AA
677
678 /* version 3 stats */
679 u64 tx_unicast;
680 u64 tx_multicast;
681 u64 tx_broadcast;
52da3578
AA
682};
683
9c662435
AA
684#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
685#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
57fff698
AA
686#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
687
9589c77a
AA
688/* diagnostics */
689#define NV_TEST_COUNT_BASE 3
690#define NV_TEST_COUNT_EXTENDED 4
691
692static const struct nv_ethtool_str nv_etests_str[] = {
693 { "link (online/offline)" },
694 { "register (offline) " },
695 { "interrupt (offline) " },
696 { "loopback (offline) " }
697};
698
699struct register_test {
5bb7ea26
AV
700 __u32 reg;
701 __u32 mask;
9589c77a
AA
702};
703
704static const struct register_test nv_registers_test[] = {
705 { NvRegUnknownSetupReg6, 0x01 },
706 { NvRegMisc1, 0x03c },
707 { NvRegOffloadConfig, 0x03ff },
708 { NvRegMulticastAddrA, 0xffffffff },
95d161cb 709 { NvRegTxWatermark, 0x0ff },
9589c77a
AA
710 { NvRegWakeUpFlags, 0x07777 },
711 { 0,0 }
712};
713
761fcd9e
AA
714struct nv_skb_map {
715 struct sk_buff *skb;
716 dma_addr_t dma;
717 unsigned int dma_len;
3b446c3e
AA
718 struct ring_desc_ex *first_tx_desc;
719 struct nv_skb_map *next_tx_ctx;
761fcd9e
AA
720};
721
1da177e4
LT
722/*
723 * SMP locking:
b74ca3a8 724 * All hardware access under netdev_priv(dev)->lock, except the performance
1da177e4
LT
725 * critical parts:
726 * - rx is (pseudo-) lockless: it relies on the single-threading provided
727 * by the arch code for interrupts.
932ff279 728 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
b74ca3a8 729 * needs netdev_priv(dev)->lock :-(
932ff279 730 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
1da177e4
LT
731 */
732
733/* in dev: base, irq */
734struct fe_priv {
735 spinlock_t lock;
736
bea3348e
SH
737 struct net_device *dev;
738 struct napi_struct napi;
739
1da177e4
LT
740 /* General data:
741 * Locking: spin_lock(&np->lock); */
52da3578 742 struct nv_ethtool_stats estats;
1da177e4
LT
743 int in_shutdown;
744 u32 linkspeed;
745 int duplex;
746 int autoneg;
747 int fixed_mode;
748 int phyaddr;
749 int wolenabled;
750 unsigned int phy_oui;
edf7e5ec 751 unsigned int phy_model;
9f3f7910 752 unsigned int phy_rev;
1da177e4 753 u16 gigabit;
9589c77a 754 int intr_test;
c5cf9101 755 int recover_error;
4145ade2 756 int quiet_count;
1da177e4
LT
757
758 /* General data: RO fields */
759 dma_addr_t ring_addr;
760 struct pci_dev *pci_dev;
761 u32 orig_mac[2];
582806be 762 u32 events;
1da177e4
LT
763 u32 irqmask;
764 u32 desc_ver;
8a4ae7f2 765 u32 txrxctl_bits;
ee407b02 766 u32 vlanctl_bits;
86a0f043 767 u32 driver_data;
9f3f7910 768 u32 device_id;
86a0f043 769 u32 register_size;
f2ad2d9b 770 int rx_csum;
7e680c22 771 u32 mac_in_use;
cac1c52c
AA
772 int mgmt_version;
773 int mgmt_sema;
1da177e4
LT
774
775 void __iomem *base;
776
777 /* rx specific fields.
778 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
779 */
761fcd9e
AA
780 union ring_type get_rx, put_rx, first_rx, last_rx;
781 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
782 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
783 struct nv_skb_map *rx_skb;
784
f82a9352 785 union ring_type rx_ring;
1da177e4 786 unsigned int rx_buf_sz;
d81c0983 787 unsigned int pkt_limit;
1da177e4
LT
788 struct timer_list oom_kick;
789 struct timer_list nic_poll;
52da3578 790 struct timer_list stats_poll;
d33a73c8 791 u32 nic_poll_irq;
eafa59f6 792 int rx_ring_size;
1da177e4
LT
793
794 /* media detection workaround.
795 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
796 */
797 int need_linktimer;
798 unsigned long link_timeout;
799 /*
800 * tx specific fields.
801 */
761fcd9e
AA
802 union ring_type get_tx, put_tx, first_tx, last_tx;
803 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
804 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
805 struct nv_skb_map *tx_skb;
806
f82a9352 807 union ring_type tx_ring;
1da177e4 808 u32 tx_flags;
eafa59f6 809 int tx_ring_size;
3b446c3e
AA
810 int tx_limit;
811 u32 tx_pkts_in_progress;
812 struct nv_skb_map *tx_change_owner;
813 struct nv_skb_map *tx_end_flip;
aaa37d2d 814 int tx_stop;
ee407b02
AA
815
816 /* vlan fields */
817 struct vlan_group *vlangrp;
d33a73c8
AA
818
819 /* msi/msi-x fields */
820 u32 msi_flags;
821 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
eb91f61b
AA
822
823 /* flow control */
824 u32 pause_flags;
1a1ca861
TD
825
826 /* power saved state */
827 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
ddb213f0
YL
828
829 /* for different msi-x irq type */
830 char name_rx[IFNAMSIZ + 3]; /* -rx */
831 char name_tx[IFNAMSIZ + 3]; /* -tx */
832 char name_other[IFNAMSIZ + 6]; /* -other */
1da177e4
LT
833};
834
835/*
836 * Maximum number of loops until we assume that a bit in the irq mask
837 * is stuck. Overridable with module param.
838 */
4145ade2 839static int max_interrupt_work = 4;
1da177e4 840
a971c324
AA
841/*
842 * Optimization can be either throuput mode or cpu mode
f3b197ac 843 *
a971c324
AA
844 * Throughput Mode: Every tx and rx packet will generate an interrupt.
845 * CPU Mode: Interrupts are controlled by a timer.
846 */
69fe3fd7
AA
847enum {
848 NV_OPTIMIZATION_MODE_THROUGHPUT,
9e184767
AA
849 NV_OPTIMIZATION_MODE_CPU,
850 NV_OPTIMIZATION_MODE_DYNAMIC
69fe3fd7 851};
9e184767 852static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
a971c324
AA
853
854/*
855 * Poll interval for timer irq
856 *
857 * This interval determines how frequent an interrupt is generated.
858 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
859 * Min = 0, and Max = 65535
860 */
861static int poll_interval = -1;
862
d33a73c8 863/*
69fe3fd7 864 * MSI interrupts
d33a73c8 865 */
69fe3fd7
AA
866enum {
867 NV_MSI_INT_DISABLED,
868 NV_MSI_INT_ENABLED
869};
870static int msi = NV_MSI_INT_ENABLED;
d33a73c8
AA
871
872/*
69fe3fd7 873 * MSIX interrupts
d33a73c8 874 */
69fe3fd7
AA
875enum {
876 NV_MSIX_INT_DISABLED,
877 NV_MSIX_INT_ENABLED
878};
39482791 879static int msix = NV_MSIX_INT_ENABLED;
69fe3fd7
AA
880
881/*
882 * DMA 64bit
883 */
884enum {
885 NV_DMA_64BIT_DISABLED,
886 NV_DMA_64BIT_ENABLED
887};
888static int dma_64bit = NV_DMA_64BIT_ENABLED;
d33a73c8 889
9f3f7910
AA
890/*
891 * Crossover Detection
892 * Realtek 8201 phy + some OEM boards do not work properly.
893 */
894enum {
895 NV_CROSSOVER_DETECTION_DISABLED,
896 NV_CROSSOVER_DETECTION_ENABLED
897};
898static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
899
1da177e4
LT
900static inline struct fe_priv *get_nvpriv(struct net_device *dev)
901{
902 return netdev_priv(dev);
903}
904
905static inline u8 __iomem *get_hwbase(struct net_device *dev)
906{
ac9c1897 907 return ((struct fe_priv *)netdev_priv(dev))->base;
1da177e4
LT
908}
909
910static inline void pci_push(u8 __iomem *base)
911{
912 /* force out pending posted writes */
913 readl(base);
914}
915
916static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
917{
f82a9352 918 return le32_to_cpu(prd->flaglen)
1da177e4
LT
919 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
920}
921
ee73362c
MS
922static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
923{
f82a9352 924 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
ee73362c
MS
925}
926
36b30ea9
JG
927static bool nv_optimized(struct fe_priv *np)
928{
929 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
930 return false;
931 return true;
932}
933
1da177e4
LT
934static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
935 int delay, int delaymax, const char *msg)
936{
937 u8 __iomem *base = get_hwbase(dev);
938
939 pci_push(base);
940 do {
941 udelay(delay);
942 delaymax -= delay;
943 if (delaymax < 0) {
944 if (msg)
6a64cd64 945 printk("%s", msg);
1da177e4
LT
946 return 1;
947 }
948 } while ((readl(base + offset) & mask) != target);
949 return 0;
950}
951
0832b25a
AA
952#define NV_SETUP_RX_RING 0x01
953#define NV_SETUP_TX_RING 0x02
954
5bb7ea26
AV
955static inline u32 dma_low(dma_addr_t addr)
956{
957 return addr;
958}
959
960static inline u32 dma_high(dma_addr_t addr)
961{
962 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
963}
964
0832b25a
AA
965static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
966{
967 struct fe_priv *np = get_nvpriv(dev);
968 u8 __iomem *base = get_hwbase(dev);
969
36b30ea9 970 if (!nv_optimized(np)) {
0832b25a 971 if (rxtx_flags & NV_SETUP_RX_RING) {
5bb7ea26 972 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
0832b25a
AA
973 }
974 if (rxtx_flags & NV_SETUP_TX_RING) {
5bb7ea26 975 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
0832b25a
AA
976 }
977 } else {
978 if (rxtx_flags & NV_SETUP_RX_RING) {
5bb7ea26
AV
979 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
980 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
0832b25a
AA
981 }
982 if (rxtx_flags & NV_SETUP_TX_RING) {
5bb7ea26
AV
983 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
984 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
0832b25a
AA
985 }
986 }
987}
988
eafa59f6
AA
989static void free_rings(struct net_device *dev)
990{
991 struct fe_priv *np = get_nvpriv(dev);
992
36b30ea9 993 if (!nv_optimized(np)) {
f82a9352 994 if (np->rx_ring.orig)
eafa59f6
AA
995 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
996 np->rx_ring.orig, np->ring_addr);
997 } else {
998 if (np->rx_ring.ex)
999 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1000 np->rx_ring.ex, np->ring_addr);
1001 }
761fcd9e
AA
1002 if (np->rx_skb)
1003 kfree(np->rx_skb);
1004 if (np->tx_skb)
1005 kfree(np->tx_skb);
eafa59f6
AA
1006}
1007
84b3932b
AA
1008static int using_multi_irqs(struct net_device *dev)
1009{
1010 struct fe_priv *np = get_nvpriv(dev);
1011
1012 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1013 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1014 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1015 return 0;
1016 else
1017 return 1;
1018}
1019
1020static void nv_enable_irq(struct net_device *dev)
1021{
1022 struct fe_priv *np = get_nvpriv(dev);
1023
1024 if (!using_multi_irqs(dev)) {
1025 if (np->msi_flags & NV_MSI_X_ENABLED)
1026 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1027 else
a7475906 1028 enable_irq(np->pci_dev->irq);
84b3932b
AA
1029 } else {
1030 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1031 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1032 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1033 }
1034}
1035
1036static void nv_disable_irq(struct net_device *dev)
1037{
1038 struct fe_priv *np = get_nvpriv(dev);
1039
1040 if (!using_multi_irqs(dev)) {
1041 if (np->msi_flags & NV_MSI_X_ENABLED)
1042 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1043 else
a7475906 1044 disable_irq(np->pci_dev->irq);
84b3932b
AA
1045 } else {
1046 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1047 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1048 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1049 }
1050}
1051
1052/* In MSIX mode, a write to irqmask behaves as XOR */
1053static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1054{
1055 u8 __iomem *base = get_hwbase(dev);
1056
1057 writel(mask, base + NvRegIrqMask);
1058}
1059
1060static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1061{
1062 struct fe_priv *np = get_nvpriv(dev);
1063 u8 __iomem *base = get_hwbase(dev);
1064
1065 if (np->msi_flags & NV_MSI_X_ENABLED) {
1066 writel(mask, base + NvRegIrqMask);
1067 } else {
1068 if (np->msi_flags & NV_MSI_ENABLED)
1069 writel(0, base + NvRegMSIIrqMask);
1070 writel(0, base + NvRegIrqMask);
1071 }
1072}
1073
08d93575
AA
1074static void nv_napi_enable(struct net_device *dev)
1075{
1076#ifdef CONFIG_FORCEDETH_NAPI
1077 struct fe_priv *np = get_nvpriv(dev);
1078
1079 napi_enable(&np->napi);
1080#endif
1081}
1082
1083static void nv_napi_disable(struct net_device *dev)
1084{
1085#ifdef CONFIG_FORCEDETH_NAPI
1086 struct fe_priv *np = get_nvpriv(dev);
1087
1088 napi_disable(&np->napi);
1089#endif
1090}
1091
1da177e4
LT
1092#define MII_READ (-1)
1093/* mii_rw: read/write a register on the PHY.
1094 *
1095 * Caller must guarantee serialization
1096 */
1097static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1098{
1099 u8 __iomem *base = get_hwbase(dev);
1100 u32 reg;
1101 int retval;
1102
eb798428 1103 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
1da177e4
LT
1104
1105 reg = readl(base + NvRegMIIControl);
1106 if (reg & NVREG_MIICTL_INUSE) {
1107 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1108 udelay(NV_MIIBUSY_DELAY);
1109 }
1110
1111 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1112 if (value != MII_READ) {
1113 writel(value, base + NvRegMIIData);
1114 reg |= NVREG_MIICTL_WRITE;
1115 }
1116 writel(reg, base + NvRegMIIControl);
1117
1118 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1119 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1120 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1121 dev->name, miireg, addr);
1122 retval = -1;
1123 } else if (value != MII_READ) {
1124 /* it was a write operation - fewer failures are detectable */
1125 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1126 dev->name, value, miireg, addr);
1127 retval = 0;
1128 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1129 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1130 dev->name, miireg, addr);
1131 retval = -1;
1132 } else {
1133 retval = readl(base + NvRegMIIData);
1134 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1135 dev->name, miireg, addr, retval);
1136 }
1137
1138 return retval;
1139}
1140
edf7e5ec 1141static int phy_reset(struct net_device *dev, u32 bmcr_setup)
1da177e4 1142{
ac9c1897 1143 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1144 u32 miicontrol;
1145 unsigned int tries = 0;
1146
edf7e5ec 1147 miicontrol = BMCR_RESET | bmcr_setup;
1da177e4
LT
1148 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1149 return -1;
1150 }
1151
1152 /* wait for 500ms */
1153 msleep(500);
1154
1155 /* must wait till reset is deasserted */
1156 while (miicontrol & BMCR_RESET) {
1157 msleep(10);
1158 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1159 /* FIXME: 100 tries seem excessive */
1160 if (tries++ > 100)
1161 return -1;
1162 }
1163 return 0;
1164}
1165
1166static int phy_init(struct net_device *dev)
1167{
1168 struct fe_priv *np = get_nvpriv(dev);
1169 u8 __iomem *base = get_hwbase(dev);
1170 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1171
edf7e5ec
AA
1172 /* phy errata for E3016 phy */
1173 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1174 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1175 reg &= ~PHY_MARVELL_E3016_INITMASK;
1176 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1177 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1178 return PHY_ERROR;
1179 }
1180 }
c5e3ae88 1181 if (np->phy_oui == PHY_OUI_REALTEK) {
9f3f7910
AA
1182 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1183 np->phy_rev == PHY_REV_REALTEK_8211B) {
1184 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1185 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1186 return PHY_ERROR;
1187 }
1188 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1189 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1190 return PHY_ERROR;
1191 }
1192 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1193 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1194 return PHY_ERROR;
1195 }
1196 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1197 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1198 return PHY_ERROR;
1199 }
1200 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1201 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1202 return PHY_ERROR;
1203 }
1204 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1205 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1206 return PHY_ERROR;
1207 }
1208 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1209 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1210 return PHY_ERROR;
1211 }
c5e3ae88 1212 }
22ae03a1
AA
1213 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1214 np->phy_rev == PHY_REV_REALTEK_8211C) {
1215 u32 powerstate = readl(base + NvRegPowerState2);
1216
1217 /* need to perform hw phy reset */
1218 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1219 writel(powerstate, base + NvRegPowerState2);
1220 msleep(25);
1221
1222 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1223 writel(powerstate, base + NvRegPowerState2);
1224 msleep(25);
1225
1226 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1227 reg |= PHY_REALTEK_INIT9;
1228 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
1229 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1230 return PHY_ERROR;
1231 }
1232 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
1233 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1234 return PHY_ERROR;
1235 }
1236 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1237 if (!(reg & PHY_REALTEK_INIT11)) {
1238 reg |= PHY_REALTEK_INIT11;
1239 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
1240 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1241 return PHY_ERROR;
1242 }
1243 }
1244 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1245 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1246 return PHY_ERROR;
1247 }
1248 }
9f3f7910
AA
1249 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1250 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1251 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1252 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1253 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1254 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1255 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1256 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1257 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1258 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1259 phy_reserved |= PHY_REALTEK_INIT7;
1260 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1261 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1262 return PHY_ERROR;
1263 }
1264 }
c5e3ae88
AA
1265 }
1266 }
edf7e5ec 1267
1da177e4
LT
1268 /* set advertise register */
1269 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 1270 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
1da177e4
LT
1271 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1272 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1273 return PHY_ERROR;
1274 }
1275
1276 /* get phy interface type */
1277 phyinterface = readl(base + NvRegPhyInterface);
1278
1279 /* see if gigabit phy */
1280 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1281 if (mii_status & PHY_GIGABIT) {
1282 np->gigabit = PHY_GIGABIT;
eb91f61b 1283 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4
LT
1284 mii_control_1000 &= ~ADVERTISE_1000HALF;
1285 if (phyinterface & PHY_RGMII)
1286 mii_control_1000 |= ADVERTISE_1000FULL;
1287 else
1288 mii_control_1000 &= ~ADVERTISE_1000FULL;
1289
eb91f61b 1290 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
1da177e4
LT
1291 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1292 return PHY_ERROR;
1293 }
1294 }
1295 else
1296 np->gigabit = 0;
1297
edf7e5ec
AA
1298 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1299 mii_control |= BMCR_ANENABLE;
1300
22ae03a1
AA
1301 if (np->phy_oui == PHY_OUI_REALTEK &&
1302 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1303 np->phy_rev == PHY_REV_REALTEK_8211C) {
1304 /* start autoneg since we already performed hw reset above */
1305 mii_control |= BMCR_ANRESTART;
1306 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1307 printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
1308 return PHY_ERROR;
1309 }
1310 } else {
1311 /* reset the phy
1312 * (certain phys need bmcr to be setup with reset)
1313 */
1314 if (phy_reset(dev, mii_control)) {
1315 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1316 return PHY_ERROR;
1317 }
1da177e4
LT
1318 }
1319
1320 /* phy vendor specific configuration */
1321 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1322 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
14a67f3c
AA
1323 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1324 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1da177e4
LT
1325 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1326 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1327 return PHY_ERROR;
1328 }
1329 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
14a67f3c 1330 phy_reserved |= PHY_CICADA_INIT5;
1da177e4
LT
1331 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1332 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1333 return PHY_ERROR;
1334 }
1335 }
1336 if (np->phy_oui == PHY_OUI_CICADA) {
1337 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
14a67f3c 1338 phy_reserved |= PHY_CICADA_INIT6;
1da177e4
LT
1339 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1340 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1341 return PHY_ERROR;
1342 }
1343 }
d215d8a2
AA
1344 if (np->phy_oui == PHY_OUI_VITESSE) {
1345 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1346 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1347 return PHY_ERROR;
1348 }
1349 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1350 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1351 return PHY_ERROR;
1352 }
1353 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1354 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1355 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1356 return PHY_ERROR;
1357 }
1358 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1359 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1360 phy_reserved |= PHY_VITESSE_INIT3;
1361 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1362 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1363 return PHY_ERROR;
1364 }
1365 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1366 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1367 return PHY_ERROR;
1368 }
1369 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1370 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1371 return PHY_ERROR;
1372 }
1373 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1374 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1375 phy_reserved |= PHY_VITESSE_INIT3;
1376 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1377 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1378 return PHY_ERROR;
1379 }
1380 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1381 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1382 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1383 return PHY_ERROR;
1384 }
1385 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1386 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1387 return PHY_ERROR;
1388 }
1389 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1390 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1391 return PHY_ERROR;
1392 }
1393 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1394 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1395 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1396 return PHY_ERROR;
1397 }
1398 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1399 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1400 phy_reserved |= PHY_VITESSE_INIT8;
1401 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1402 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1403 return PHY_ERROR;
1404 }
1405 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1406 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1407 return PHY_ERROR;
1408 }
1409 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1410 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1411 return PHY_ERROR;
1412 }
1413 }
c5e3ae88 1414 if (np->phy_oui == PHY_OUI_REALTEK) {
9f3f7910
AA
1415 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1416 np->phy_rev == PHY_REV_REALTEK_8211B) {
1417 /* reset could have cleared these out, set them back */
1418 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1419 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1420 return PHY_ERROR;
1421 }
1422 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1423 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1424 return PHY_ERROR;
1425 }
1426 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1427 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1428 return PHY_ERROR;
1429 }
1430 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1431 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1432 return PHY_ERROR;
1433 }
1434 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1435 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1436 return PHY_ERROR;
1437 }
1438 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1439 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1440 return PHY_ERROR;
1441 }
1442 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1443 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1444 return PHY_ERROR;
1445 }
c5e3ae88 1446 }
9f3f7910
AA
1447 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1448 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1449 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1450 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1451 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1452 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1453 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1454 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1455 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1456 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1457 phy_reserved |= PHY_REALTEK_INIT7;
1458 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1459 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1460 return PHY_ERROR;
1461 }
1462 }
1463 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1464 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1465 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1466 return PHY_ERROR;
1467 }
1468 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1469 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1470 phy_reserved |= PHY_REALTEK_INIT3;
1471 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
1472 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1473 return PHY_ERROR;
1474 }
1475 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1476 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1477 return PHY_ERROR;
1478 }
1479 }
c5e3ae88
AA
1480 }
1481 }
1482
eb91f61b
AA
1483 /* some phys clear out pause advertisment on reset, set it back */
1484 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
1da177e4 1485
cb52deba 1486 /* restart auto negotiation, power down phy */
1da177e4 1487 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
cb52deba 1488 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE | BMCR_PDOWN);
1da177e4
LT
1489 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1490 return PHY_ERROR;
1491 }
1492
1493 return 0;
1494}
1495
1496static void nv_start_rx(struct net_device *dev)
1497{
ac9c1897 1498 struct fe_priv *np = netdev_priv(dev);
1da177e4 1499 u8 __iomem *base = get_hwbase(dev);
f35723ec 1500 u32 rx_ctrl = readl(base + NvRegReceiverControl);
1da177e4
LT
1501
1502 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1503 /* Already running? Stop it. */
f35723ec
AA
1504 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1505 rx_ctrl &= ~NVREG_RCVCTL_START;
1506 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1507 pci_push(base);
1508 }
1509 writel(np->linkspeed, base + NvRegLinkSpeed);
1510 pci_push(base);
f35723ec
AA
1511 rx_ctrl |= NVREG_RCVCTL_START;
1512 if (np->mac_in_use)
1513 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1514 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1515 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1516 dev->name, np->duplex, np->linkspeed);
1517 pci_push(base);
1518}
1519
1520static void nv_stop_rx(struct net_device *dev)
1521{
f35723ec 1522 struct fe_priv *np = netdev_priv(dev);
1da177e4 1523 u8 __iomem *base = get_hwbase(dev);
f35723ec 1524 u32 rx_ctrl = readl(base + NvRegReceiverControl);
1da177e4
LT
1525
1526 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
f35723ec
AA
1527 if (!np->mac_in_use)
1528 rx_ctrl &= ~NVREG_RCVCTL_START;
1529 else
1530 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1531 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1532 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1533 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1534 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1535
1536 udelay(NV_RXSTOP_DELAY2);
f35723ec
AA
1537 if (!np->mac_in_use)
1538 writel(0, base + NvRegLinkSpeed);
1da177e4
LT
1539}
1540
1541static void nv_start_tx(struct net_device *dev)
1542{
f35723ec 1543 struct fe_priv *np = netdev_priv(dev);
1da177e4 1544 u8 __iomem *base = get_hwbase(dev);
f35723ec 1545 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1da177e4
LT
1546
1547 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
f35723ec
AA
1548 tx_ctrl |= NVREG_XMITCTL_START;
1549 if (np->mac_in_use)
1550 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1551 writel(tx_ctrl, base + NvRegTransmitterControl);
1da177e4
LT
1552 pci_push(base);
1553}
1554
1555static void nv_stop_tx(struct net_device *dev)
1556{
f35723ec 1557 struct fe_priv *np = netdev_priv(dev);
1da177e4 1558 u8 __iomem *base = get_hwbase(dev);
f35723ec 1559 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1da177e4
LT
1560
1561 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
f35723ec
AA
1562 if (!np->mac_in_use)
1563 tx_ctrl &= ~NVREG_XMITCTL_START;
1564 else
1565 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1566 writel(tx_ctrl, base + NvRegTransmitterControl);
1da177e4
LT
1567 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1568 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1569 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1570
1571 udelay(NV_TXSTOP_DELAY2);
f35723ec
AA
1572 if (!np->mac_in_use)
1573 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1574 base + NvRegTransmitPoll);
1da177e4
LT
1575}
1576
36b30ea9
JG
1577static void nv_start_rxtx(struct net_device *dev)
1578{
1579 nv_start_rx(dev);
1580 nv_start_tx(dev);
1581}
1582
1583static void nv_stop_rxtx(struct net_device *dev)
1584{
1585 nv_stop_rx(dev);
1586 nv_stop_tx(dev);
1587}
1588
1da177e4
LT
1589static void nv_txrx_reset(struct net_device *dev)
1590{
ac9c1897 1591 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1592 u8 __iomem *base = get_hwbase(dev);
1593
1594 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
8a4ae7f2 1595 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
1596 pci_push(base);
1597 udelay(NV_TXRX_RESET_DELAY);
8a4ae7f2 1598 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
1599 pci_push(base);
1600}
1601
86a0f043
AA
1602static void nv_mac_reset(struct net_device *dev)
1603{
1604 struct fe_priv *np = netdev_priv(dev);
1605 u8 __iomem *base = get_hwbase(dev);
4e84f9b1 1606 u32 temp1, temp2, temp3;
86a0f043
AA
1607
1608 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
4e84f9b1 1609
86a0f043
AA
1610 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1611 pci_push(base);
4e84f9b1
AA
1612
1613 /* save registers since they will be cleared on reset */
1614 temp1 = readl(base + NvRegMacAddrA);
1615 temp2 = readl(base + NvRegMacAddrB);
1616 temp3 = readl(base + NvRegTransmitPoll);
1617
86a0f043
AA
1618 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1619 pci_push(base);
1620 udelay(NV_MAC_RESET_DELAY);
1621 writel(0, base + NvRegMacReset);
1622 pci_push(base);
1623 udelay(NV_MAC_RESET_DELAY);
4e84f9b1
AA
1624
1625 /* restore saved registers */
1626 writel(temp1, base + NvRegMacAddrA);
1627 writel(temp2, base + NvRegMacAddrB);
1628 writel(temp3, base + NvRegTransmitPoll);
1629
86a0f043
AA
1630 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1631 pci_push(base);
1632}
1633
57fff698
AA
1634static void nv_get_hw_stats(struct net_device *dev)
1635{
1636 struct fe_priv *np = netdev_priv(dev);
1637 u8 __iomem *base = get_hwbase(dev);
1638
1639 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1640 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1641 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1642 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1643 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1644 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1645 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1646 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1647 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1648 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1649 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1650 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1651 np->estats.rx_runt += readl(base + NvRegRxRunt);
1652 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1653 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1654 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1655 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1656 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1657 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1658 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1659 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1660 np->estats.rx_packets =
1661 np->estats.rx_unicast +
1662 np->estats.rx_multicast +
1663 np->estats.rx_broadcast;
1664 np->estats.rx_errors_total =
1665 np->estats.rx_crc_errors +
1666 np->estats.rx_over_errors +
1667 np->estats.rx_frame_error +
1668 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1669 np->estats.rx_late_collision +
1670 np->estats.rx_runt +
1671 np->estats.rx_frame_too_long;
1672 np->estats.tx_errors_total =
1673 np->estats.tx_late_collision +
1674 np->estats.tx_fifo_errors +
1675 np->estats.tx_carrier_errors +
1676 np->estats.tx_excess_deferral +
1677 np->estats.tx_retry_error;
1678
1679 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1680 np->estats.tx_deferral += readl(base + NvRegTxDef);
1681 np->estats.tx_packets += readl(base + NvRegTxFrame);
1682 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1683 np->estats.tx_pause += readl(base + NvRegTxPause);
1684 np->estats.rx_pause += readl(base + NvRegRxPause);
1685 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1686 }
9c662435
AA
1687
1688 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1689 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1690 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1691 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1692 }
57fff698
AA
1693}
1694
1da177e4
LT
1695/*
1696 * nv_get_stats: dev->get_stats function
1697 * Get latest stats value from the nic.
1698 * Called with read_lock(&dev_base_lock) held for read -
1699 * only synchronized against unregister_netdevice.
1700 */
1701static struct net_device_stats *nv_get_stats(struct net_device *dev)
1702{
ac9c1897 1703 struct fe_priv *np = netdev_priv(dev);
1da177e4 1704
21828163 1705 /* If the nic supports hw counters then retrieve latest values */
9c662435 1706 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
21828163
AA
1707 nv_get_hw_stats(dev);
1708
1709 /* copy to net_device stats */
8148ff45
JG
1710 dev->stats.tx_bytes = np->estats.tx_bytes;
1711 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1712 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1713 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1714 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1715 dev->stats.rx_errors = np->estats.rx_errors_total;
1716 dev->stats.tx_errors = np->estats.tx_errors_total;
21828163 1717 }
8148ff45
JG
1718
1719 return &dev->stats;
1da177e4
LT
1720}
1721
1722/*
1723 * nv_alloc_rx: fill rx ring entries.
1724 * Return 1 if the allocations for the skbs failed and the
1725 * rx engine is without Available descriptors
1726 */
1727static int nv_alloc_rx(struct net_device *dev)
1728{
ac9c1897 1729 struct fe_priv *np = netdev_priv(dev);
86b22b0d 1730 struct ring_desc* less_rx;
1da177e4 1731
86b22b0d
AA
1732 less_rx = np->get_rx.orig;
1733 if (less_rx-- == np->first_rx.orig)
1734 less_rx = np->last_rx.orig;
761fcd9e 1735
86b22b0d
AA
1736 while (np->put_rx.orig != less_rx) {
1737 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1738 if (skb) {
86b22b0d 1739 np->put_rx_ctx->skb = skb;
4305b541
ACM
1740 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1741 skb->data,
8b5be268 1742 skb_tailroom(skb),
4305b541 1743 PCI_DMA_FROMDEVICE);
8b5be268 1744 np->put_rx_ctx->dma_len = skb_tailroom(skb);
86b22b0d
AA
1745 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1746 wmb();
1747 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
b01867cb 1748 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
86b22b0d 1749 np->put_rx.orig = np->first_rx.orig;
b01867cb 1750 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
86b22b0d 1751 np->put_rx_ctx = np->first_rx_ctx;
761fcd9e 1752 } else {
86b22b0d 1753 return 1;
761fcd9e 1754 }
86b22b0d
AA
1755 }
1756 return 0;
1757}
1758
1759static int nv_alloc_rx_optimized(struct net_device *dev)
1760{
1761 struct fe_priv *np = netdev_priv(dev);
1762 struct ring_desc_ex* less_rx;
1763
1764 less_rx = np->get_rx.ex;
1765 if (less_rx-- == np->first_rx.ex)
1766 less_rx = np->last_rx.ex;
761fcd9e 1767
86b22b0d
AA
1768 while (np->put_rx.ex != less_rx) {
1769 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
0d63fb32 1770 if (skb) {
761fcd9e 1771 np->put_rx_ctx->skb = skb;
4305b541
ACM
1772 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1773 skb->data,
8b5be268 1774 skb_tailroom(skb),
4305b541 1775 PCI_DMA_FROMDEVICE);
8b5be268 1776 np->put_rx_ctx->dma_len = skb_tailroom(skb);
5bb7ea26
AV
1777 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1778 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
86b22b0d
AA
1779 wmb();
1780 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
b01867cb 1781 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
86b22b0d 1782 np->put_rx.ex = np->first_rx.ex;
b01867cb 1783 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
0d63fb32 1784 np->put_rx_ctx = np->first_rx_ctx;
1da177e4 1785 } else {
0d63fb32 1786 return 1;
ee73362c 1787 }
1da177e4 1788 }
1da177e4
LT
1789 return 0;
1790}
1791
e27cdba5
SH
1792/* If rx bufs are exhausted called after 50ms to attempt to refresh */
1793#ifdef CONFIG_FORCEDETH_NAPI
1794static void nv_do_rx_refill(unsigned long data)
1795{
1796 struct net_device *dev = (struct net_device *) data;
bea3348e 1797 struct fe_priv *np = netdev_priv(dev);
e27cdba5
SH
1798
1799 /* Just reschedule NAPI rx processing */
288379f0 1800 napi_schedule(&np->napi);
e27cdba5
SH
1801}
1802#else
1da177e4
LT
1803static void nv_do_rx_refill(unsigned long data)
1804{
1805 struct net_device *dev = (struct net_device *) data;
ac9c1897 1806 struct fe_priv *np = netdev_priv(dev);
86b22b0d 1807 int retcode;
1da177e4 1808
84b3932b
AA
1809 if (!using_multi_irqs(dev)) {
1810 if (np->msi_flags & NV_MSI_X_ENABLED)
1811 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1812 else
a7475906 1813 disable_irq(np->pci_dev->irq);
d33a73c8
AA
1814 } else {
1815 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1816 }
36b30ea9 1817 if (!nv_optimized(np))
86b22b0d
AA
1818 retcode = nv_alloc_rx(dev);
1819 else
1820 retcode = nv_alloc_rx_optimized(dev);
1821 if (retcode) {
84b3932b 1822 spin_lock_irq(&np->lock);
1da177e4
LT
1823 if (!np->in_shutdown)
1824 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
84b3932b 1825 spin_unlock_irq(&np->lock);
1da177e4 1826 }
84b3932b
AA
1827 if (!using_multi_irqs(dev)) {
1828 if (np->msi_flags & NV_MSI_X_ENABLED)
1829 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1830 else
a7475906 1831 enable_irq(np->pci_dev->irq);
d33a73c8
AA
1832 } else {
1833 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1834 }
1da177e4 1835}
e27cdba5 1836#endif
1da177e4 1837
f3b197ac 1838static void nv_init_rx(struct net_device *dev)
1da177e4 1839{
ac9c1897 1840 struct fe_priv *np = netdev_priv(dev);
1da177e4 1841 int i;
36b30ea9 1842
761fcd9e 1843 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
36b30ea9
JG
1844
1845 if (!nv_optimized(np))
761fcd9e
AA
1846 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1847 else
1848 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1849 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1850 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
1da177e4 1851
761fcd9e 1852 for (i = 0; i < np->rx_ring_size; i++) {
36b30ea9 1853 if (!nv_optimized(np)) {
f82a9352 1854 np->rx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1855 np->rx_ring.orig[i].buf = 0;
1856 } else {
f82a9352 1857 np->rx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1858 np->rx_ring.ex[i].txvlan = 0;
1859 np->rx_ring.ex[i].bufhigh = 0;
1860 np->rx_ring.ex[i].buflow = 0;
1861 }
1862 np->rx_skb[i].skb = NULL;
1863 np->rx_skb[i].dma = 0;
1864 }
d81c0983
MS
1865}
1866
1867static void nv_init_tx(struct net_device *dev)
1868{
ac9c1897 1869 struct fe_priv *np = netdev_priv(dev);
d81c0983 1870 int i;
36b30ea9 1871
761fcd9e 1872 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
36b30ea9
JG
1873
1874 if (!nv_optimized(np))
761fcd9e
AA
1875 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1876 else
1877 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1878 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1879 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
3b446c3e
AA
1880 np->tx_pkts_in_progress = 0;
1881 np->tx_change_owner = NULL;
1882 np->tx_end_flip = NULL;
d81c0983 1883
eafa59f6 1884 for (i = 0; i < np->tx_ring_size; i++) {
36b30ea9 1885 if (!nv_optimized(np)) {
f82a9352 1886 np->tx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1887 np->tx_ring.orig[i].buf = 0;
1888 } else {
f82a9352 1889 np->tx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1890 np->tx_ring.ex[i].txvlan = 0;
1891 np->tx_ring.ex[i].bufhigh = 0;
1892 np->tx_ring.ex[i].buflow = 0;
1893 }
1894 np->tx_skb[i].skb = NULL;
1895 np->tx_skb[i].dma = 0;
3b446c3e
AA
1896 np->tx_skb[i].dma_len = 0;
1897 np->tx_skb[i].first_tx_desc = NULL;
1898 np->tx_skb[i].next_tx_ctx = NULL;
ac9c1897 1899 }
d81c0983
MS
1900}
1901
1902static int nv_init_ring(struct net_device *dev)
1903{
86b22b0d
AA
1904 struct fe_priv *np = netdev_priv(dev);
1905
d81c0983
MS
1906 nv_init_tx(dev);
1907 nv_init_rx(dev);
36b30ea9
JG
1908
1909 if (!nv_optimized(np))
86b22b0d
AA
1910 return nv_alloc_rx(dev);
1911 else
1912 return nv_alloc_rx_optimized(dev);
1da177e4
LT
1913}
1914
761fcd9e 1915static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
ac9c1897
AA
1916{
1917 struct fe_priv *np = netdev_priv(dev);
fa45459e 1918
761fcd9e
AA
1919 if (tx_skb->dma) {
1920 pci_unmap_page(np->pci_dev, tx_skb->dma,
1921 tx_skb->dma_len,
fa45459e 1922 PCI_DMA_TODEVICE);
761fcd9e 1923 tx_skb->dma = 0;
fa45459e 1924 }
761fcd9e
AA
1925 if (tx_skb->skb) {
1926 dev_kfree_skb_any(tx_skb->skb);
1927 tx_skb->skb = NULL;
fa45459e
AA
1928 return 1;
1929 } else {
1930 return 0;
ac9c1897 1931 }
ac9c1897
AA
1932}
1933
1da177e4
LT
1934static void nv_drain_tx(struct net_device *dev)
1935{
ac9c1897
AA
1936 struct fe_priv *np = netdev_priv(dev);
1937 unsigned int i;
f3b197ac 1938
eafa59f6 1939 for (i = 0; i < np->tx_ring_size; i++) {
36b30ea9 1940 if (!nv_optimized(np)) {
f82a9352 1941 np->tx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1942 np->tx_ring.orig[i].buf = 0;
1943 } else {
f82a9352 1944 np->tx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1945 np->tx_ring.ex[i].txvlan = 0;
1946 np->tx_ring.ex[i].bufhigh = 0;
1947 np->tx_ring.ex[i].buflow = 0;
1948 }
1949 if (nv_release_txskb(dev, &np->tx_skb[i]))
8148ff45 1950 dev->stats.tx_dropped++;
3b446c3e
AA
1951 np->tx_skb[i].dma = 0;
1952 np->tx_skb[i].dma_len = 0;
1953 np->tx_skb[i].first_tx_desc = NULL;
1954 np->tx_skb[i].next_tx_ctx = NULL;
1da177e4 1955 }
3b446c3e
AA
1956 np->tx_pkts_in_progress = 0;
1957 np->tx_change_owner = NULL;
1958 np->tx_end_flip = NULL;
1da177e4
LT
1959}
1960
1961static void nv_drain_rx(struct net_device *dev)
1962{
ac9c1897 1963 struct fe_priv *np = netdev_priv(dev);
1da177e4 1964 int i;
761fcd9e 1965
eafa59f6 1966 for (i = 0; i < np->rx_ring_size; i++) {
36b30ea9 1967 if (!nv_optimized(np)) {
f82a9352 1968 np->rx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1969 np->rx_ring.orig[i].buf = 0;
1970 } else {
f82a9352 1971 np->rx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1972 np->rx_ring.ex[i].txvlan = 0;
1973 np->rx_ring.ex[i].bufhigh = 0;
1974 np->rx_ring.ex[i].buflow = 0;
1975 }
1da177e4 1976 wmb();
761fcd9e
AA
1977 if (np->rx_skb[i].skb) {
1978 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
4305b541
ACM
1979 (skb_end_pointer(np->rx_skb[i].skb) -
1980 np->rx_skb[i].skb->data),
1981 PCI_DMA_FROMDEVICE);
761fcd9e
AA
1982 dev_kfree_skb(np->rx_skb[i].skb);
1983 np->rx_skb[i].skb = NULL;
1da177e4
LT
1984 }
1985 }
1986}
1987
36b30ea9 1988static void nv_drain_rxtx(struct net_device *dev)
1da177e4
LT
1989{
1990 nv_drain_tx(dev);
1991 nv_drain_rx(dev);
1992}
1993
761fcd9e
AA
1994static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1995{
1996 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1997}
1998
a433686c
AA
1999static void nv_legacybackoff_reseed(struct net_device *dev)
2000{
2001 u8 __iomem *base = get_hwbase(dev);
2002 u32 reg;
2003 u32 low;
2004 int tx_status = 0;
2005
2006 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2007 get_random_bytes(&low, sizeof(low));
2008 reg |= low & NVREG_SLOTTIME_MASK;
2009
2010 /* Need to stop tx before change takes effect.
2011 * Caller has already gained np->lock.
2012 */
2013 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2014 if (tx_status)
2015 nv_stop_tx(dev);
2016 nv_stop_rx(dev);
2017 writel(reg, base + NvRegSlotTime);
2018 if (tx_status)
2019 nv_start_tx(dev);
2020 nv_start_rx(dev);
2021}
2022
2023/* Gear Backoff Seeds */
2024#define BACKOFF_SEEDSET_ROWS 8
2025#define BACKOFF_SEEDSET_LFSRS 15
2026
2027/* Known Good seed sets */
2028static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2029 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2030 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2031 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2032 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2033 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2034 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2035 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2036 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
2037
2038static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2039 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2040 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2041 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2042 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2043 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2044 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2045 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2046 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
2047
2048static void nv_gear_backoff_reseed(struct net_device *dev)
2049{
2050 u8 __iomem *base = get_hwbase(dev);
2051 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2052 u32 temp, seedset, combinedSeed;
2053 int i;
2054
2055 /* Setup seed for free running LFSR */
2056 /* We are going to read the time stamp counter 3 times
2057 and swizzle bits around to increase randomness */
2058 get_random_bytes(&miniseed1, sizeof(miniseed1));
2059 miniseed1 &= 0x0fff;
2060 if (miniseed1 == 0)
2061 miniseed1 = 0xabc;
2062
2063 get_random_bytes(&miniseed2, sizeof(miniseed2));
2064 miniseed2 &= 0x0fff;
2065 if (miniseed2 == 0)
2066 miniseed2 = 0xabc;
2067 miniseed2_reversed =
2068 ((miniseed2 & 0xF00) >> 8) |
2069 (miniseed2 & 0x0F0) |
2070 ((miniseed2 & 0x00F) << 8);
2071
2072 get_random_bytes(&miniseed3, sizeof(miniseed3));
2073 miniseed3 &= 0x0fff;
2074 if (miniseed3 == 0)
2075 miniseed3 = 0xabc;
2076 miniseed3_reversed =
2077 ((miniseed3 & 0xF00) >> 8) |
2078 (miniseed3 & 0x0F0) |
2079 ((miniseed3 & 0x00F) << 8);
2080
2081 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2082 (miniseed2 ^ miniseed3_reversed);
2083
2084 /* Seeds can not be zero */
2085 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2086 combinedSeed |= 0x08;
2087 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2088 combinedSeed |= 0x8000;
2089
2090 /* No need to disable tx here */
2091 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2092 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2093 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2094 writel(temp,base + NvRegBackOffControl);
2095
2096 /* Setup seeds for all gear LFSRs. */
2097 get_random_bytes(&seedset, sizeof(seedset));
2098 seedset = seedset % BACKOFF_SEEDSET_ROWS;
2099 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
2100 {
2101 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2102 temp |= main_seedset[seedset][i-1] & 0x3ff;
2103 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2104 writel(temp, base + NvRegBackOffControl);
2105 }
2106}
2107
1da177e4
LT
2108/*
2109 * nv_start_xmit: dev->hard_start_xmit function
932ff279 2110 * Called with netif_tx_lock held.
1da177e4
LT
2111 */
2112static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
2113{
ac9c1897 2114 struct fe_priv *np = netdev_priv(dev);
fa45459e 2115 u32 tx_flags = 0;
ac9c1897
AA
2116 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2117 unsigned int fragments = skb_shinfo(skb)->nr_frags;
ac9c1897 2118 unsigned int i;
fa45459e
AA
2119 u32 offset = 0;
2120 u32 bcnt;
2121 u32 size = skb->len-skb->data_len;
2122 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
761fcd9e 2123 u32 empty_slots;
86b22b0d
AA
2124 struct ring_desc* put_tx;
2125 struct ring_desc* start_tx;
2126 struct ring_desc* prev_tx;
761fcd9e 2127 struct nv_skb_map* prev_tx_ctx;
bd6ca637 2128 unsigned long flags;
fa45459e
AA
2129
2130 /* add fragments to entries count */
2131 for (i = 0; i < fragments; i++) {
2132 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2133 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2134 }
ac9c1897 2135
001eb84b 2136 spin_lock_irqsave(&np->lock, flags);
761fcd9e 2137 empty_slots = nv_get_empty_tx_slots(np);
445583b8 2138 if (unlikely(empty_slots <= entries)) {
ac9c1897 2139 netif_stop_queue(dev);
aaa37d2d 2140 np->tx_stop = 1;
bd6ca637 2141 spin_unlock_irqrestore(&np->lock, flags);
ac9c1897
AA
2142 return NETDEV_TX_BUSY;
2143 }
001eb84b 2144 spin_unlock_irqrestore(&np->lock, flags);
1da177e4 2145
86b22b0d 2146 start_tx = put_tx = np->put_tx.orig;
761fcd9e 2147
fa45459e
AA
2148 /* setup the header buffer */
2149 do {
761fcd9e
AA
2150 prev_tx = put_tx;
2151 prev_tx_ctx = np->put_tx_ctx;
fa45459e 2152 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
761fcd9e 2153 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
fa45459e 2154 PCI_DMA_TODEVICE);
761fcd9e 2155 np->put_tx_ctx->dma_len = bcnt;
86b22b0d
AA
2156 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2157 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8 2158
fa45459e
AA
2159 tx_flags = np->tx_flags;
2160 offset += bcnt;
2161 size -= bcnt;
445583b8 2162 if (unlikely(put_tx++ == np->last_tx.orig))
86b22b0d 2163 put_tx = np->first_tx.orig;
445583b8 2164 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
761fcd9e 2165 np->put_tx_ctx = np->first_tx_ctx;
f82a9352 2166 } while (size);
fa45459e
AA
2167
2168 /* setup the fragments */
2169 for (i = 0; i < fragments; i++) {
2170 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2171 u32 size = frag->size;
2172 offset = 0;
2173
2174 do {
761fcd9e
AA
2175 prev_tx = put_tx;
2176 prev_tx_ctx = np->put_tx_ctx;
fa45459e 2177 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
761fcd9e
AA
2178 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2179 PCI_DMA_TODEVICE);
2180 np->put_tx_ctx->dma_len = bcnt;
86b22b0d
AA
2181 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2182 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8 2183
fa45459e
AA
2184 offset += bcnt;
2185 size -= bcnt;
445583b8 2186 if (unlikely(put_tx++ == np->last_tx.orig))
86b22b0d 2187 put_tx = np->first_tx.orig;
445583b8 2188 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
761fcd9e 2189 np->put_tx_ctx = np->first_tx_ctx;
fa45459e
AA
2190 } while (size);
2191 }
ac9c1897 2192
fa45459e 2193 /* set last fragment flag */
86b22b0d 2194 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
ac9c1897 2195
761fcd9e
AA
2196 /* save skb in this slot's context area */
2197 prev_tx_ctx->skb = skb;
fa45459e 2198
89114afd 2199 if (skb_is_gso(skb))
7967168c 2200 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
ac9c1897 2201 else
1d39ed56 2202 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
84fa7933 2203 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
ac9c1897 2204
bd6ca637 2205 spin_lock_irqsave(&np->lock, flags);
164a86e4 2206
fa45459e 2207 /* set tx flags */
86b22b0d
AA
2208 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2209 np->put_tx.orig = put_tx;
1da177e4 2210
bd6ca637 2211 spin_unlock_irqrestore(&np->lock, flags);
761fcd9e
AA
2212
2213 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
2214 dev->name, entries, tx_flags_extra);
1da177e4
LT
2215 {
2216 int j;
2217 for (j=0; j<64; j++) {
2218 if ((j%16) == 0)
2219 dprintk("\n%03x:", j);
2220 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2221 }
2222 dprintk("\n");
2223 }
2224
1da177e4 2225 dev->trans_start = jiffies;
8a4ae7f2 2226 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
ac9c1897 2227 return NETDEV_TX_OK;
1da177e4
LT
2228}
2229
86b22b0d
AA
2230static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
2231{
2232 struct fe_priv *np = netdev_priv(dev);
2233 u32 tx_flags = 0;
445583b8 2234 u32 tx_flags_extra;
86b22b0d
AA
2235 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2236 unsigned int i;
2237 u32 offset = 0;
2238 u32 bcnt;
2239 u32 size = skb->len-skb->data_len;
2240 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2241 u32 empty_slots;
86b22b0d
AA
2242 struct ring_desc_ex* put_tx;
2243 struct ring_desc_ex* start_tx;
2244 struct ring_desc_ex* prev_tx;
2245 struct nv_skb_map* prev_tx_ctx;
3b446c3e 2246 struct nv_skb_map* start_tx_ctx;
bd6ca637 2247 unsigned long flags;
86b22b0d
AA
2248
2249 /* add fragments to entries count */
2250 for (i = 0; i < fragments; i++) {
2251 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2252 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2253 }
2254
001eb84b 2255 spin_lock_irqsave(&np->lock, flags);
86b22b0d 2256 empty_slots = nv_get_empty_tx_slots(np);
445583b8 2257 if (unlikely(empty_slots <= entries)) {
86b22b0d 2258 netif_stop_queue(dev);
aaa37d2d 2259 np->tx_stop = 1;
bd6ca637 2260 spin_unlock_irqrestore(&np->lock, flags);
86b22b0d
AA
2261 return NETDEV_TX_BUSY;
2262 }
001eb84b 2263 spin_unlock_irqrestore(&np->lock, flags);
86b22b0d
AA
2264
2265 start_tx = put_tx = np->put_tx.ex;
3b446c3e 2266 start_tx_ctx = np->put_tx_ctx;
86b22b0d
AA
2267
2268 /* setup the header buffer */
2269 do {
2270 prev_tx = put_tx;
2271 prev_tx_ctx = np->put_tx_ctx;
2272 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2273 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2274 PCI_DMA_TODEVICE);
2275 np->put_tx_ctx->dma_len = bcnt;
5bb7ea26
AV
2276 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2277 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
86b22b0d 2278 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8
AA
2279
2280 tx_flags = NV_TX2_VALID;
86b22b0d
AA
2281 offset += bcnt;
2282 size -= bcnt;
445583b8 2283 if (unlikely(put_tx++ == np->last_tx.ex))
86b22b0d 2284 put_tx = np->first_tx.ex;
445583b8 2285 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
86b22b0d
AA
2286 np->put_tx_ctx = np->first_tx_ctx;
2287 } while (size);
2288
2289 /* setup the fragments */
2290 for (i = 0; i < fragments; i++) {
2291 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2292 u32 size = frag->size;
2293 offset = 0;
2294
2295 do {
2296 prev_tx = put_tx;
2297 prev_tx_ctx = np->put_tx_ctx;
2298 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2299 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2300 PCI_DMA_TODEVICE);
2301 np->put_tx_ctx->dma_len = bcnt;
5bb7ea26
AV
2302 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2303 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
86b22b0d 2304 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
445583b8 2305
86b22b0d
AA
2306 offset += bcnt;
2307 size -= bcnt;
445583b8 2308 if (unlikely(put_tx++ == np->last_tx.ex))
86b22b0d 2309 put_tx = np->first_tx.ex;
445583b8 2310 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
86b22b0d
AA
2311 np->put_tx_ctx = np->first_tx_ctx;
2312 } while (size);
2313 }
2314
2315 /* set last fragment flag */
445583b8 2316 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
86b22b0d
AA
2317
2318 /* save skb in this slot's context area */
2319 prev_tx_ctx->skb = skb;
2320
2321 if (skb_is_gso(skb))
2322 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2323 else
2324 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2325 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2326
2327 /* vlan tag */
445583b8
AA
2328 if (likely(!np->vlangrp)) {
2329 start_tx->txvlan = 0;
2330 } else {
2331 if (vlan_tx_tag_present(skb))
2332 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
2333 else
2334 start_tx->txvlan = 0;
86b22b0d
AA
2335 }
2336
bd6ca637 2337 spin_lock_irqsave(&np->lock, flags);
86b22b0d 2338
3b446c3e
AA
2339 if (np->tx_limit) {
2340 /* Limit the number of outstanding tx. Setup all fragments, but
2341 * do not set the VALID bit on the first descriptor. Save a pointer
2342 * to that descriptor and also for next skb_map element.
2343 */
2344
2345 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2346 if (!np->tx_change_owner)
2347 np->tx_change_owner = start_tx_ctx;
2348
2349 /* remove VALID bit */
2350 tx_flags &= ~NV_TX2_VALID;
2351 start_tx_ctx->first_tx_desc = start_tx;
2352 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2353 np->tx_end_flip = np->put_tx_ctx;
2354 } else {
2355 np->tx_pkts_in_progress++;
2356 }
2357 }
2358
86b22b0d 2359 /* set tx flags */
86b22b0d
AA
2360 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2361 np->put_tx.ex = put_tx;
2362
bd6ca637 2363 spin_unlock_irqrestore(&np->lock, flags);
86b22b0d
AA
2364
2365 dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
2366 dev->name, entries, tx_flags_extra);
2367 {
2368 int j;
2369 for (j=0; j<64; j++) {
2370 if ((j%16) == 0)
2371 dprintk("\n%03x:", j);
2372 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2373 }
2374 dprintk("\n");
2375 }
2376
2377 dev->trans_start = jiffies;
2378 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
86b22b0d
AA
2379 return NETDEV_TX_OK;
2380}
2381
3b446c3e
AA
2382static inline void nv_tx_flip_ownership(struct net_device *dev)
2383{
2384 struct fe_priv *np = netdev_priv(dev);
2385
2386 np->tx_pkts_in_progress--;
2387 if (np->tx_change_owner) {
30ecce90
AV
2388 np->tx_change_owner->first_tx_desc->flaglen |=
2389 cpu_to_le32(NV_TX2_VALID);
3b446c3e
AA
2390 np->tx_pkts_in_progress++;
2391
2392 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2393 if (np->tx_change_owner == np->tx_end_flip)
2394 np->tx_change_owner = NULL;
2395
2396 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2397 }
2398}
2399
1da177e4
LT
2400/*
2401 * nv_tx_done: check for completed packets, release the skbs.
2402 *
2403 * Caller must own np->lock.
2404 */
33912e72 2405static int nv_tx_done(struct net_device *dev, int limit)
1da177e4 2406{
ac9c1897 2407 struct fe_priv *np = netdev_priv(dev);
f82a9352 2408 u32 flags;
33912e72 2409 int tx_work = 0;
aaa37d2d 2410 struct ring_desc* orig_get_tx = np->get_tx.orig;
1da177e4 2411
445583b8 2412 while ((np->get_tx.orig != np->put_tx.orig) &&
33912e72
AA
2413 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2414 (tx_work < limit)) {
1da177e4 2415
761fcd9e
AA
2416 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
2417 dev->name, flags);
445583b8
AA
2418
2419 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2420 np->get_tx_ctx->dma_len,
2421 PCI_DMA_TODEVICE);
2422 np->get_tx_ctx->dma = 0;
2423
1da177e4 2424 if (np->desc_ver == DESC_VER_1) {
f82a9352 2425 if (flags & NV_TX_LASTPACKET) {
445583b8 2426 if (flags & NV_TX_ERROR) {
f82a9352 2427 if (flags & NV_TX_UNDERFLOW)
8148ff45 2428 dev->stats.tx_fifo_errors++;
f82a9352 2429 if (flags & NV_TX_CARRIERLOST)
8148ff45 2430 dev->stats.tx_carrier_errors++;
a433686c
AA
2431 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2432 nv_legacybackoff_reseed(dev);
8148ff45 2433 dev->stats.tx_errors++;
ac9c1897 2434 } else {
8148ff45
JG
2435 dev->stats.tx_packets++;
2436 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
ac9c1897 2437 }
445583b8
AA
2438 dev_kfree_skb_any(np->get_tx_ctx->skb);
2439 np->get_tx_ctx->skb = NULL;
33912e72 2440 tx_work++;
1da177e4
LT
2441 }
2442 } else {
f82a9352 2443 if (flags & NV_TX2_LASTPACKET) {
445583b8 2444 if (flags & NV_TX2_ERROR) {
f82a9352 2445 if (flags & NV_TX2_UNDERFLOW)
8148ff45 2446 dev->stats.tx_fifo_errors++;
f82a9352 2447 if (flags & NV_TX2_CARRIERLOST)
8148ff45 2448 dev->stats.tx_carrier_errors++;
a433686c
AA
2449 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2450 nv_legacybackoff_reseed(dev);
8148ff45 2451 dev->stats.tx_errors++;
ac9c1897 2452 } else {
8148ff45
JG
2453 dev->stats.tx_packets++;
2454 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
f3b197ac 2455 }
445583b8
AA
2456 dev_kfree_skb_any(np->get_tx_ctx->skb);
2457 np->get_tx_ctx->skb = NULL;
33912e72 2458 tx_work++;
1da177e4
LT
2459 }
2460 }
445583b8 2461 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
86b22b0d 2462 np->get_tx.orig = np->first_tx.orig;
445583b8 2463 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
86b22b0d
AA
2464 np->get_tx_ctx = np->first_tx_ctx;
2465 }
445583b8 2466 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
aaa37d2d 2467 np->tx_stop = 0;
86b22b0d 2468 netif_wake_queue(dev);
aaa37d2d 2469 }
33912e72 2470 return tx_work;
86b22b0d
AA
2471}
2472
33912e72 2473static int nv_tx_done_optimized(struct net_device *dev, int limit)
86b22b0d
AA
2474{
2475 struct fe_priv *np = netdev_priv(dev);
2476 u32 flags;
33912e72 2477 int tx_work = 0;
aaa37d2d 2478 struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
86b22b0d 2479
445583b8 2480 while ((np->get_tx.ex != np->put_tx.ex) &&
4e16ed1b 2481 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
33912e72 2482 (tx_work < limit)) {
86b22b0d
AA
2483
2484 dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
2485 dev->name, flags);
445583b8
AA
2486
2487 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2488 np->get_tx_ctx->dma_len,
2489 PCI_DMA_TODEVICE);
2490 np->get_tx_ctx->dma = 0;
2491
86b22b0d 2492 if (flags & NV_TX2_LASTPACKET) {
21828163 2493 if (!(flags & NV_TX2_ERROR))
8148ff45 2494 dev->stats.tx_packets++;
a433686c
AA
2495 else {
2496 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2497 if (np->driver_data & DEV_HAS_GEAR_MODE)
2498 nv_gear_backoff_reseed(dev);
2499 else
2500 nv_legacybackoff_reseed(dev);
2501 }
2502 }
2503
445583b8
AA
2504 dev_kfree_skb_any(np->get_tx_ctx->skb);
2505 np->get_tx_ctx->skb = NULL;
33912e72 2506 tx_work++;
3b446c3e
AA
2507
2508 if (np->tx_limit) {
2509 nv_tx_flip_ownership(dev);
2510 }
761fcd9e 2511 }
445583b8 2512 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
86b22b0d 2513 np->get_tx.ex = np->first_tx.ex;
445583b8 2514 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
761fcd9e 2515 np->get_tx_ctx = np->first_tx_ctx;
1da177e4 2516 }
445583b8 2517 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
aaa37d2d 2518 np->tx_stop = 0;
1da177e4 2519 netif_wake_queue(dev);
aaa37d2d 2520 }
33912e72 2521 return tx_work;
1da177e4
LT
2522}
2523
2524/*
2525 * nv_tx_timeout: dev->tx_timeout function
932ff279 2526 * Called with netif_tx_lock held.
1da177e4
LT
2527 */
2528static void nv_tx_timeout(struct net_device *dev)
2529{
ac9c1897 2530 struct fe_priv *np = netdev_priv(dev);
1da177e4 2531 u8 __iomem *base = get_hwbase(dev);
d33a73c8
AA
2532 u32 status;
2533
2534 if (np->msi_flags & NV_MSI_X_ENABLED)
2535 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2536 else
2537 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
1da177e4 2538
d33a73c8 2539 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
1da177e4 2540
c2dba06d
MS
2541 {
2542 int i;
2543
761fcd9e
AA
2544 printk(KERN_INFO "%s: Ring at %lx\n",
2545 dev->name, (unsigned long)np->ring_addr);
c2dba06d 2546 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
86a0f043 2547 for (i=0;i<=np->register_size;i+= 32) {
c2dba06d
MS
2548 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2549 i,
2550 readl(base + i + 0), readl(base + i + 4),
2551 readl(base + i + 8), readl(base + i + 12),
2552 readl(base + i + 16), readl(base + i + 20),
2553 readl(base + i + 24), readl(base + i + 28));
2554 }
2555 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
eafa59f6 2556 for (i=0;i<np->tx_ring_size;i+= 4) {
36b30ea9 2557 if (!nv_optimized(np)) {
ee73362c 2558 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
f3b197ac 2559 i,
f82a9352
SH
2560 le32_to_cpu(np->tx_ring.orig[i].buf),
2561 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2562 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2563 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2564 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2565 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2566 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2567 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
ee73362c
MS
2568 } else {
2569 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
f3b197ac 2570 i,
f82a9352
SH
2571 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2572 le32_to_cpu(np->tx_ring.ex[i].buflow),
2573 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2574 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2575 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2576 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2577 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2578 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2579 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2580 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2581 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2582 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
ee73362c 2583 }
c2dba06d
MS
2584 }
2585 }
2586
1da177e4
LT
2587 spin_lock_irq(&np->lock);
2588
2589 /* 1) stop tx engine */
2590 nv_stop_tx(dev);
2591
2592 /* 2) check that the packets were not sent already: */
36b30ea9 2593 if (!nv_optimized(np))
33912e72 2594 nv_tx_done(dev, np->tx_ring_size);
86b22b0d 2595 else
4e16ed1b 2596 nv_tx_done_optimized(dev, np->tx_ring_size);
1da177e4
LT
2597
2598 /* 3) if there are dead entries: clear everything */
761fcd9e 2599 if (np->get_tx_ctx != np->put_tx_ctx) {
1da177e4
LT
2600 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
2601 nv_drain_tx(dev);
761fcd9e 2602 nv_init_tx(dev);
0832b25a 2603 setup_hw_rings(dev, NV_SETUP_TX_RING);
1da177e4
LT
2604 }
2605
3ba4d093
AA
2606 netif_wake_queue(dev);
2607
1da177e4
LT
2608 /* 4) restart tx engine */
2609 nv_start_tx(dev);
2610 spin_unlock_irq(&np->lock);
2611}
2612
22c6d143
MS
2613/*
2614 * Called when the nic notices a mismatch between the actual data len on the
2615 * wire and the len indicated in the 802 header
2616 */
2617static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2618{
2619 int hdrlen; /* length of the 802 header */
2620 int protolen; /* length as stored in the proto field */
2621
2622 /* 1) calculate len according to header */
f82a9352 2623 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
22c6d143
MS
2624 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
2625 hdrlen = VLAN_HLEN;
2626 } else {
2627 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
2628 hdrlen = ETH_HLEN;
2629 }
2630 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
2631 dev->name, datalen, protolen, hdrlen);
2632 if (protolen > ETH_DATA_LEN)
2633 return datalen; /* Value in proto field not a len, no checks possible */
2634
2635 protolen += hdrlen;
2636 /* consistency checks: */
2637 if (datalen > ETH_ZLEN) {
2638 if (datalen >= protolen) {
2639 /* more data on wire than in 802 header, trim of
2640 * additional data.
2641 */
2642 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2643 dev->name, protolen);
2644 return protolen;
2645 } else {
2646 /* less data on wire than mentioned in header.
2647 * Discard the packet.
2648 */
2649 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
2650 dev->name);
2651 return -1;
2652 }
2653 } else {
2654 /* short packet. Accept only if 802 values are also short */
2655 if (protolen > ETH_ZLEN) {
2656 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
2657 dev->name);
2658 return -1;
2659 }
2660 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2661 dev->name, datalen);
2662 return datalen;
2663 }
2664}
2665
e27cdba5 2666static int nv_rx_process(struct net_device *dev, int limit)
1da177e4 2667{
ac9c1897 2668 struct fe_priv *np = netdev_priv(dev);
f82a9352 2669 u32 flags;
bcb5febb 2670 int rx_work = 0;
b01867cb
AA
2671 struct sk_buff *skb;
2672 int len;
1da177e4 2673
b01867cb
AA
2674 while((np->get_rx.orig != np->put_rx.orig) &&
2675 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
bcb5febb 2676 (rx_work < limit)) {
1da177e4 2677
761fcd9e
AA
2678 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
2679 dev->name, flags);
1da177e4 2680
1da177e4
LT
2681 /*
2682 * the packet is for us - immediately tear down the pci mapping.
2683 * TODO: check if a prefetch of the first cacheline improves
2684 * the performance.
2685 */
761fcd9e
AA
2686 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2687 np->get_rx_ctx->dma_len,
1da177e4 2688 PCI_DMA_FROMDEVICE);
0d63fb32
AA
2689 skb = np->get_rx_ctx->skb;
2690 np->get_rx_ctx->skb = NULL;
1da177e4
LT
2691
2692 {
2693 int j;
f82a9352 2694 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
1da177e4
LT
2695 for (j=0; j<64; j++) {
2696 if ((j%16) == 0)
2697 dprintk("\n%03x:", j);
0d63fb32 2698 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
1da177e4
LT
2699 }
2700 dprintk("\n");
2701 }
2702 /* look at what we actually got: */
2703 if (np->desc_ver == DESC_VER_1) {
b01867cb
AA
2704 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2705 len = flags & LEN_MASK_V1;
2706 if (unlikely(flags & NV_RX_ERROR)) {
1ef6841b 2707 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
b01867cb
AA
2708 len = nv_getlen(dev, skb->data, len);
2709 if (len < 0) {
8148ff45 2710 dev->stats.rx_errors++;
b01867cb
AA
2711 dev_kfree_skb(skb);
2712 goto next_pkt;
2713 }
2714 }
2715 /* framing errors are soft errors */
1ef6841b 2716 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
b01867cb
AA
2717 if (flags & NV_RX_SUBSTRACT1) {
2718 len--;
2719 }
2720 }
2721 /* the rest are hard errors */
2722 else {
2723 if (flags & NV_RX_MISSEDFRAME)
8148ff45 2724 dev->stats.rx_missed_errors++;
b01867cb 2725 if (flags & NV_RX_CRCERR)
8148ff45 2726 dev->stats.rx_crc_errors++;
b01867cb 2727 if (flags & NV_RX_OVERFLOW)
8148ff45
JG
2728 dev->stats.rx_over_errors++;
2729 dev->stats.rx_errors++;
0d63fb32 2730 dev_kfree_skb(skb);
a971c324
AA
2731 goto next_pkt;
2732 }
2733 }
b01867cb 2734 } else {
0d63fb32 2735 dev_kfree_skb(skb);
1da177e4 2736 goto next_pkt;
0d63fb32 2737 }
b01867cb
AA
2738 } else {
2739 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2740 len = flags & LEN_MASK_V2;
2741 if (unlikely(flags & NV_RX2_ERROR)) {
1ef6841b 2742 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
b01867cb
AA
2743 len = nv_getlen(dev, skb->data, len);
2744 if (len < 0) {
8148ff45 2745 dev->stats.rx_errors++;
b01867cb
AA
2746 dev_kfree_skb(skb);
2747 goto next_pkt;
2748 }
2749 }
2750 /* framing errors are soft errors */
1ef6841b 2751 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
b01867cb
AA
2752 if (flags & NV_RX2_SUBSTRACT1) {
2753 len--;
2754 }
2755 }
2756 /* the rest are hard errors */
2757 else {
2758 if (flags & NV_RX2_CRCERR)
8148ff45 2759 dev->stats.rx_crc_errors++;
b01867cb 2760 if (flags & NV_RX2_OVERFLOW)
8148ff45
JG
2761 dev->stats.rx_over_errors++;
2762 dev->stats.rx_errors++;
0d63fb32 2763 dev_kfree_skb(skb);
a971c324
AA
2764 goto next_pkt;
2765 }
2766 }
bfaffe8f
AA
2767 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2768 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
0d63fb32 2769 skb->ip_summed = CHECKSUM_UNNECESSARY;
b01867cb
AA
2770 } else {
2771 dev_kfree_skb(skb);
2772 goto next_pkt;
1da177e4
LT
2773 }
2774 }
2775 /* got a valid packet - forward it to the network core */
1da177e4
LT
2776 skb_put(skb, len);
2777 skb->protocol = eth_type_trans(skb, dev);
761fcd9e
AA
2778 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2779 dev->name, len, skb->protocol);
e27cdba5 2780#ifdef CONFIG_FORCEDETH_NAPI
b01867cb 2781 netif_receive_skb(skb);
e27cdba5 2782#else
b01867cb 2783 netif_rx(skb);
e27cdba5 2784#endif
8148ff45
JG
2785 dev->stats.rx_packets++;
2786 dev->stats.rx_bytes += len;
1da177e4 2787next_pkt:
b01867cb 2788 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
86b22b0d 2789 np->get_rx.orig = np->first_rx.orig;
b01867cb 2790 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
86b22b0d 2791 np->get_rx_ctx = np->first_rx_ctx;
bcb5febb
IM
2792
2793 rx_work++;
86b22b0d
AA
2794 }
2795
bcb5febb 2796 return rx_work;
86b22b0d
AA
2797}
2798
2799static int nv_rx_process_optimized(struct net_device *dev, int limit)
2800{
2801 struct fe_priv *np = netdev_priv(dev);
2802 u32 flags;
2803 u32 vlanflags = 0;
c1b7151a 2804 int rx_work = 0;
b01867cb
AA
2805 struct sk_buff *skb;
2806 int len;
86b22b0d 2807
b01867cb
AA
2808 while((np->get_rx.ex != np->put_rx.ex) &&
2809 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
c1b7151a 2810 (rx_work < limit)) {
86b22b0d
AA
2811
2812 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
2813 dev->name, flags);
2814
86b22b0d
AA
2815 /*
2816 * the packet is for us - immediately tear down the pci mapping.
2817 * TODO: check if a prefetch of the first cacheline improves
2818 * the performance.
2819 */
2820 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2821 np->get_rx_ctx->dma_len,
2822 PCI_DMA_FROMDEVICE);
2823 skb = np->get_rx_ctx->skb;
2824 np->get_rx_ctx->skb = NULL;
2825
2826 {
2827 int j;
2828 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
2829 for (j=0; j<64; j++) {
2830 if ((j%16) == 0)
2831 dprintk("\n%03x:", j);
2832 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2833 }
2834 dprintk("\n");
761fcd9e 2835 }
86b22b0d 2836 /* look at what we actually got: */
b01867cb
AA
2837 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2838 len = flags & LEN_MASK_V2;
2839 if (unlikely(flags & NV_RX2_ERROR)) {
1ef6841b 2840 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
b01867cb
AA
2841 len = nv_getlen(dev, skb->data, len);
2842 if (len < 0) {
b01867cb
AA
2843 dev_kfree_skb(skb);
2844 goto next_pkt;
2845 }
2846 }
2847 /* framing errors are soft errors */
1ef6841b 2848 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
b01867cb
AA
2849 if (flags & NV_RX2_SUBSTRACT1) {
2850 len--;
2851 }
2852 }
2853 /* the rest are hard errors */
2854 else {
86b22b0d
AA
2855 dev_kfree_skb(skb);
2856 goto next_pkt;
2857 }
2858 }
b01867cb 2859
bfaffe8f
AA
2860 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2861 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
86b22b0d 2862 skb->ip_summed = CHECKSUM_UNNECESSARY;
b01867cb
AA
2863
2864 /* got a valid packet - forward it to the network core */
2865 skb_put(skb, len);
2866 skb->protocol = eth_type_trans(skb, dev);
2867 prefetch(skb->data);
2868
2869 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
2870 dev->name, len, skb->protocol);
2871
2872 if (likely(!np->vlangrp)) {
86b22b0d 2873#ifdef CONFIG_FORCEDETH_NAPI
b01867cb 2874 netif_receive_skb(skb);
86b22b0d 2875#else
b01867cb 2876 netif_rx(skb);
86b22b0d 2877#endif
b01867cb
AA
2878 } else {
2879 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2880 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
2881#ifdef CONFIG_FORCEDETH_NAPI
2882 vlan_hwaccel_receive_skb(skb, np->vlangrp,
2883 vlanflags & NV_RX3_VLAN_TAG_MASK);
2884#else
2885 vlan_hwaccel_rx(skb, np->vlangrp,
2886 vlanflags & NV_RX3_VLAN_TAG_MASK);
2887#endif
2888 } else {
2889#ifdef CONFIG_FORCEDETH_NAPI
2890 netif_receive_skb(skb);
2891#else
2892 netif_rx(skb);
2893#endif
2894 }
2895 }
2896
8148ff45
JG
2897 dev->stats.rx_packets++;
2898 dev->stats.rx_bytes += len;
b01867cb
AA
2899 } else {
2900 dev_kfree_skb(skb);
2901 }
86b22b0d 2902next_pkt:
b01867cb 2903 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
86b22b0d 2904 np->get_rx.ex = np->first_rx.ex;
b01867cb 2905 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
761fcd9e 2906 np->get_rx_ctx = np->first_rx_ctx;
c1b7151a
IM
2907
2908 rx_work++;
1da177e4 2909 }
e27cdba5 2910
c1b7151a 2911 return rx_work;
1da177e4
LT
2912}
2913
d81c0983
MS
2914static void set_bufsize(struct net_device *dev)
2915{
2916 struct fe_priv *np = netdev_priv(dev);
2917
2918 if (dev->mtu <= ETH_DATA_LEN)
2919 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2920 else
2921 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2922}
2923
1da177e4
LT
2924/*
2925 * nv_change_mtu: dev->change_mtu function
2926 * Called with dev_base_lock held for read.
2927 */
2928static int nv_change_mtu(struct net_device *dev, int new_mtu)
2929{
ac9c1897 2930 struct fe_priv *np = netdev_priv(dev);
d81c0983
MS
2931 int old_mtu;
2932
2933 if (new_mtu < 64 || new_mtu > np->pkt_limit)
1da177e4 2934 return -EINVAL;
d81c0983
MS
2935
2936 old_mtu = dev->mtu;
1da177e4 2937 dev->mtu = new_mtu;
d81c0983
MS
2938
2939 /* return early if the buffer sizes will not change */
2940 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2941 return 0;
2942 if (old_mtu == new_mtu)
2943 return 0;
2944
2945 /* synchronized against open : rtnl_lock() held by caller */
2946 if (netif_running(dev)) {
25097d4b 2947 u8 __iomem *base = get_hwbase(dev);
d81c0983
MS
2948 /*
2949 * It seems that the nic preloads valid ring entries into an
2950 * internal buffer. The procedure for flushing everything is
2951 * guessed, there is probably a simpler approach.
2952 * Changing the MTU is a rare event, it shouldn't matter.
2953 */
84b3932b 2954 nv_disable_irq(dev);
08d93575 2955 nv_napi_disable(dev);
932ff279 2956 netif_tx_lock_bh(dev);
e308a5d8 2957 netif_addr_lock(dev);
d81c0983
MS
2958 spin_lock(&np->lock);
2959 /* stop engines */
36b30ea9 2960 nv_stop_rxtx(dev);
d81c0983
MS
2961 nv_txrx_reset(dev);
2962 /* drain rx queue */
36b30ea9 2963 nv_drain_rxtx(dev);
d81c0983 2964 /* reinit driver view of the rx queue */
d81c0983 2965 set_bufsize(dev);
eafa59f6 2966 if (nv_init_ring(dev)) {
d81c0983
MS
2967 if (!np->in_shutdown)
2968 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2969 }
2970 /* reinit nic view of the rx queue */
2971 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
0832b25a 2972 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
eafa59f6 2973 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
d81c0983
MS
2974 base + NvRegRingSizes);
2975 pci_push(base);
8a4ae7f2 2976 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
d81c0983
MS
2977 pci_push(base);
2978
2979 /* restart rx engine */
36b30ea9 2980 nv_start_rxtx(dev);
d81c0983 2981 spin_unlock(&np->lock);
e308a5d8 2982 netif_addr_unlock(dev);
932ff279 2983 netif_tx_unlock_bh(dev);
08d93575 2984 nv_napi_enable(dev);
84b3932b 2985 nv_enable_irq(dev);
d81c0983 2986 }
1da177e4
LT
2987 return 0;
2988}
2989
72b31782
MS
2990static void nv_copy_mac_to_hw(struct net_device *dev)
2991{
25097d4b 2992 u8 __iomem *base = get_hwbase(dev);
72b31782
MS
2993 u32 mac[2];
2994
2995 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2996 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2997 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2998
2999 writel(mac[0], base + NvRegMacAddrA);
3000 writel(mac[1], base + NvRegMacAddrB);
3001}
3002
3003/*
3004 * nv_set_mac_address: dev->set_mac_address function
3005 * Called with rtnl_lock() held.
3006 */
3007static int nv_set_mac_address(struct net_device *dev, void *addr)
3008{
ac9c1897 3009 struct fe_priv *np = netdev_priv(dev);
72b31782
MS
3010 struct sockaddr *macaddr = (struct sockaddr*)addr;
3011
f82a9352 3012 if (!is_valid_ether_addr(macaddr->sa_data))
72b31782
MS
3013 return -EADDRNOTAVAIL;
3014
3015 /* synchronized against open : rtnl_lock() held by caller */
3016 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3017
3018 if (netif_running(dev)) {
932ff279 3019 netif_tx_lock_bh(dev);
e308a5d8 3020 netif_addr_lock(dev);
72b31782
MS
3021 spin_lock_irq(&np->lock);
3022
3023 /* stop rx engine */
3024 nv_stop_rx(dev);
3025
3026 /* set mac address */
3027 nv_copy_mac_to_hw(dev);
3028
3029 /* restart rx engine */
3030 nv_start_rx(dev);
3031 spin_unlock_irq(&np->lock);
e308a5d8 3032 netif_addr_unlock(dev);
932ff279 3033 netif_tx_unlock_bh(dev);
72b31782
MS
3034 } else {
3035 nv_copy_mac_to_hw(dev);
3036 }
3037 return 0;
3038}
3039
1da177e4
LT
3040/*
3041 * nv_set_multicast: dev->set_multicast function
932ff279 3042 * Called with netif_tx_lock held.
1da177e4
LT
3043 */
3044static void nv_set_multicast(struct net_device *dev)
3045{
ac9c1897 3046 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
3047 u8 __iomem *base = get_hwbase(dev);
3048 u32 addr[2];
3049 u32 mask[2];
b6d0773f 3050 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
1da177e4
LT
3051
3052 memset(addr, 0, sizeof(addr));
3053 memset(mask, 0, sizeof(mask));
3054
3055 if (dev->flags & IFF_PROMISC) {
b6d0773f 3056 pff |= NVREG_PFF_PROMISC;
1da177e4 3057 } else {
b6d0773f 3058 pff |= NVREG_PFF_MYADDR;
1da177e4
LT
3059
3060 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
3061 u32 alwaysOff[2];
3062 u32 alwaysOn[2];
3063
3064 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3065 if (dev->flags & IFF_ALLMULTI) {
3066 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3067 } else {
3068 struct dev_mc_list *walk;
3069
3070 walk = dev->mc_list;
3071 while (walk != NULL) {
3072 u32 a, b;
5bb7ea26
AV
3073 a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
3074 b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
1da177e4
LT
3075 alwaysOn[0] &= a;
3076 alwaysOff[0] &= ~a;
3077 alwaysOn[1] &= b;
3078 alwaysOff[1] &= ~b;
3079 walk = walk->next;
3080 }
3081 }
3082 addr[0] = alwaysOn[0];
3083 addr[1] = alwaysOn[1];
3084 mask[0] = alwaysOn[0] | alwaysOff[0];
3085 mask[1] = alwaysOn[1] | alwaysOff[1];
bb9a4fd1
AA
3086 } else {
3087 mask[0] = NVREG_MCASTMASKA_NONE;
3088 mask[1] = NVREG_MCASTMASKB_NONE;
1da177e4
LT
3089 }
3090 }
3091 addr[0] |= NVREG_MCASTADDRA_FORCE;
3092 pff |= NVREG_PFF_ALWAYS;
3093 spin_lock_irq(&np->lock);
3094 nv_stop_rx(dev);
3095 writel(addr[0], base + NvRegMulticastAddrA);
3096 writel(addr[1], base + NvRegMulticastAddrB);
3097 writel(mask[0], base + NvRegMulticastMaskA);
3098 writel(mask[1], base + NvRegMulticastMaskB);
3099 writel(pff, base + NvRegPacketFilterFlags);
3100 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
3101 dev->name);
3102 nv_start_rx(dev);
3103 spin_unlock_irq(&np->lock);
3104}
3105
c7985051 3106static void nv_update_pause(struct net_device *dev, u32 pause_flags)
b6d0773f
AA
3107{
3108 struct fe_priv *np = netdev_priv(dev);
3109 u8 __iomem *base = get_hwbase(dev);
3110
3111 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3112
3113 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3114 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3115 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3116 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3117 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3118 } else {
3119 writel(pff, base + NvRegPacketFilterFlags);
3120 }
3121 }
3122 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3123 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3124 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
5289b4c4
AA
3125 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3126 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3127 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
9a33e883 3128 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
5289b4c4 3129 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
9a33e883
AA
3130 /* limit the number of tx pause frames to a default of 8 */
3131 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3132 }
5289b4c4 3133 writel(pause_enable, base + NvRegTxPauseFrame);
b6d0773f
AA
3134 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3135 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3136 } else {
3137 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3138 writel(regmisc, base + NvRegMisc1);
3139 }
3140 }
3141}
3142
4ea7f299
AA
3143/**
3144 * nv_update_linkspeed: Setup the MAC according to the link partner
3145 * @dev: Network device to be configured
3146 *
3147 * The function queries the PHY and checks if there is a link partner.
3148 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3149 * set to 10 MBit HD.
3150 *
3151 * The function returns 0 if there is no link partner and 1 if there is
3152 * a good link partner.
3153 */
1da177e4
LT
3154static int nv_update_linkspeed(struct net_device *dev)
3155{
ac9c1897 3156 struct fe_priv *np = netdev_priv(dev);
1da177e4 3157 u8 __iomem *base = get_hwbase(dev);
eb91f61b
AA
3158 int adv = 0;
3159 int lpa = 0;
3160 int adv_lpa, adv_pause, lpa_pause;
1da177e4
LT
3161 int newls = np->linkspeed;
3162 int newdup = np->duplex;
3163 int mii_status;
3164 int retval = 0;
9744e218 3165 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
b2976d23 3166 u32 txrxFlags = 0;
fd9b558c 3167 u32 phy_exp;
1da177e4
LT
3168
3169 /* BMSR_LSTATUS is latched, read it twice:
3170 * we want the current value.
3171 */
3172 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3173 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3174
3175 if (!(mii_status & BMSR_LSTATUS)) {
3176 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
3177 dev->name);
3178 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3179 newdup = 0;
3180 retval = 0;
3181 goto set_speed;
3182 }
3183
3184 if (np->autoneg == 0) {
3185 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
3186 dev->name, np->fixed_mode);
3187 if (np->fixed_mode & LPA_100FULL) {
3188 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3189 newdup = 1;
3190 } else if (np->fixed_mode & LPA_100HALF) {
3191 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3192 newdup = 0;
3193 } else if (np->fixed_mode & LPA_10FULL) {
3194 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3195 newdup = 1;
3196 } else {
3197 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3198 newdup = 0;
3199 }
3200 retval = 1;
3201 goto set_speed;
3202 }
3203 /* check auto negotiation is complete */
3204 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3205 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3206 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3207 newdup = 0;
3208 retval = 0;
3209 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
3210 goto set_speed;
3211 }
3212
b6d0773f
AA
3213 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3214 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
3215 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
3216 dev->name, adv, lpa);
3217
1da177e4
LT
3218 retval = 1;
3219 if (np->gigabit == PHY_GIGABIT) {
eb91f61b
AA
3220 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3221 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
1da177e4
LT
3222
3223 if ((control_1000 & ADVERTISE_1000FULL) &&
3224 (status_1000 & LPA_1000FULL)) {
3225 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
3226 dev->name);
3227 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3228 newdup = 1;
3229 goto set_speed;
3230 }
3231 }
3232
1da177e4 3233 /* FIXME: handle parallel detection properly */
eb91f61b
AA
3234 adv_lpa = lpa & adv;
3235 if (adv_lpa & LPA_100FULL) {
1da177e4
LT
3236 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3237 newdup = 1;
eb91f61b 3238 } else if (adv_lpa & LPA_100HALF) {
1da177e4
LT
3239 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3240 newdup = 0;
eb91f61b 3241 } else if (adv_lpa & LPA_10FULL) {
1da177e4
LT
3242 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3243 newdup = 1;
eb91f61b 3244 } else if (adv_lpa & LPA_10HALF) {
1da177e4
LT
3245 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3246 newdup = 0;
3247 } else {
eb91f61b 3248 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
1da177e4
LT
3249 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3250 newdup = 0;
3251 }
3252
3253set_speed:
3254 if (np->duplex == newdup && np->linkspeed == newls)
3255 return retval;
3256
3257 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
3258 dev->name, np->linkspeed, np->duplex, newls, newdup);
3259
3260 np->duplex = newdup;
3261 np->linkspeed = newls;
3262
b2976d23
AA
3263 /* The transmitter and receiver must be restarted for safe update */
3264 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3265 txrxFlags |= NV_RESTART_TX;
3266 nv_stop_tx(dev);
3267 }
3268 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3269 txrxFlags |= NV_RESTART_RX;
3270 nv_stop_rx(dev);
3271 }
3272
1da177e4 3273 if (np->gigabit == PHY_GIGABIT) {
a433686c 3274 phyreg = readl(base + NvRegSlotTime);
1da177e4 3275 phyreg &= ~(0x3FF00);
a433686c
AA
3276 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3277 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3278 phyreg |= NVREG_SLOTTIME_10_100_FULL;
1da177e4 3279 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
a433686c
AA
3280 phyreg |= NVREG_SLOTTIME_1000_FULL;
3281 writel(phyreg, base + NvRegSlotTime);
1da177e4
LT
3282 }
3283
3284 phyreg = readl(base + NvRegPhyInterface);
3285 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3286 if (np->duplex == 0)
3287 phyreg |= PHY_HALF;
3288 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3289 phyreg |= PHY_100;
3290 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3291 phyreg |= PHY_1000;
3292 writel(phyreg, base + NvRegPhyInterface);
3293
fd9b558c 3294 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
9744e218 3295 if (phyreg & PHY_RGMII) {
fd9b558c 3296 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
9744e218 3297 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
fd9b558c
AA
3298 } else {
3299 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3300 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3301 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3302 else
3303 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3304 } else {
3305 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3306 }
3307 }
9744e218 3308 } else {
fd9b558c
AA
3309 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3310 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3311 else
3312 txreg = NVREG_TX_DEFERRAL_DEFAULT;
9744e218
AA
3313 }
3314 writel(txreg, base + NvRegTxDeferral);
3315
95d161cb
AA
3316 if (np->desc_ver == DESC_VER_1) {
3317 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3318 } else {
3319 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3320 txreg = NVREG_TX_WM_DESC2_3_1000;
3321 else
3322 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3323 }
3324 writel(txreg, base + NvRegTxWatermark);
3325
1da177e4
LT
3326 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
3327 base + NvRegMisc1);
3328 pci_push(base);
3329 writel(np->linkspeed, base + NvRegLinkSpeed);
3330 pci_push(base);
3331
b6d0773f
AA
3332 pause_flags = 0;
3333 /* setup pause frame */
eb91f61b 3334 if (np->duplex != 0) {
b6d0773f
AA
3335 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3336 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
3337 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
3338
3339 switch (adv_pause) {
f82a9352 3340 case ADVERTISE_PAUSE_CAP:
b6d0773f
AA
3341 if (lpa_pause & LPA_PAUSE_CAP) {
3342 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3343 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3344 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3345 }
3346 break;
f82a9352 3347 case ADVERTISE_PAUSE_ASYM:
b6d0773f
AA
3348 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
3349 {
3350 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3351 }
3352 break;
f82a9352 3353 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
b6d0773f
AA
3354 if (lpa_pause & LPA_PAUSE_CAP)
3355 {
3356 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3357 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3358 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3359 }
3360 if (lpa_pause == LPA_PAUSE_ASYM)
3361 {
3362 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3363 }
3364 break;
f3b197ac 3365 }
eb91f61b 3366 } else {
b6d0773f 3367 pause_flags = np->pause_flags;
eb91f61b
AA
3368 }
3369 }
b6d0773f 3370 nv_update_pause(dev, pause_flags);
eb91f61b 3371
b2976d23
AA
3372 if (txrxFlags & NV_RESTART_TX)
3373 nv_start_tx(dev);
3374 if (txrxFlags & NV_RESTART_RX)
3375 nv_start_rx(dev);
3376
1da177e4
LT
3377 return retval;
3378}
3379
3380static void nv_linkchange(struct net_device *dev)
3381{
3382 if (nv_update_linkspeed(dev)) {
4ea7f299 3383 if (!netif_carrier_ok(dev)) {
1da177e4
LT
3384 netif_carrier_on(dev);
3385 printk(KERN_INFO "%s: link up.\n", dev->name);
4ea7f299 3386 nv_start_rx(dev);
1da177e4 3387 }
1da177e4
LT
3388 } else {
3389 if (netif_carrier_ok(dev)) {
3390 netif_carrier_off(dev);
3391 printk(KERN_INFO "%s: link down.\n", dev->name);
3392 nv_stop_rx(dev);
3393 }
3394 }
3395}
3396
3397static void nv_link_irq(struct net_device *dev)
3398{
3399 u8 __iomem *base = get_hwbase(dev);
3400 u32 miistat;
3401
3402 miistat = readl(base + NvRegMIIStatus);
eb798428 3403 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
1da177e4
LT
3404 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
3405
3406 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3407 nv_linkchange(dev);
3408 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
3409}
3410
4db0ee17
AA
3411static void nv_msi_workaround(struct fe_priv *np)
3412{
3413
3414 /* Need to toggle the msi irq mask within the ethernet device,
3415 * otherwise, future interrupts will not be detected.
3416 */
3417 if (np->msi_flags & NV_MSI_ENABLED) {
3418 u8 __iomem *base = np->base;
3419
3420 writel(0, base + NvRegMSIIrqMask);
3421 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3422 }
3423}
3424
4145ade2
AA
3425static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3426{
3427 struct fe_priv *np = netdev_priv(dev);
3428
3429 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3430 if (total_work > NV_DYNAMIC_THRESHOLD) {
3431 /* transition to poll based interrupts */
3432 np->quiet_count = 0;
3433 if (np->irqmask != NVREG_IRQMASK_CPU) {
3434 np->irqmask = NVREG_IRQMASK_CPU;
3435 return 1;
3436 }
3437 } else {
3438 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3439 np->quiet_count++;
3440 } else {
3441 /* reached a period of low activity, switch
3442 to per tx/rx packet interrupts */
3443 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3444 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3445 return 1;
3446 }
3447 }
3448 }
3449 }
3450 return 0;
3451}
3452
7d12e780 3453static irqreturn_t nv_nic_irq(int foo, void *data)
1da177e4
LT
3454{
3455 struct net_device *dev = (struct net_device *) data;
ac9c1897 3456 struct fe_priv *np = netdev_priv(dev);
1da177e4 3457 u8 __iomem *base = get_hwbase(dev);
4145ade2
AA
3458#ifndef CONFIG_FORCEDETH_NAPI
3459 int total_work = 0;
3460 int loop_count = 0;
3461#endif
1da177e4
LT
3462
3463 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
3464
b67874ac
AA
3465 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3466 np->events = readl(base + NvRegIrqStatus);
3467 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3468 } else {
3469 np->events = readl(base + NvRegMSIXIrqStatus);
3470 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3471 }
3472 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3473 if (!(np->events & np->irqmask))
3474 return IRQ_NONE;
1da177e4 3475
b67874ac 3476 nv_msi_workaround(np);
4db0ee17 3477
f27e6f39 3478#ifdef CONFIG_FORCEDETH_NAPI
b67874ac
AA
3479 spin_lock(&np->lock);
3480 napi_schedule(&np->napi);
f3b197ac 3481
b67874ac
AA
3482 /* Disable furthur irq's
3483 (msix not enabled with napi) */
3484 writel(0, base + NvRegIrqMask);
f0734ab6 3485
b67874ac 3486 spin_unlock(&np->lock);
f0734ab6 3487
f0734ab6 3488#else
4145ade2
AA
3489 do
3490 {
3491 int work = 0;
3492 if ((work = nv_rx_process(dev, RX_WORK_PER_LOOP))) {
3493 if (unlikely(nv_alloc_rx(dev))) {
3494 spin_lock(&np->lock);
3495 if (!np->in_shutdown)
3496 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3497 spin_unlock(&np->lock);
3498 }
c5cf9101 3499 }
4145ade2
AA
3500
3501 spin_lock(&np->lock);
3502 work += nv_tx_done(dev, TX_WORK_PER_LOOP);
3503 spin_unlock(&np->lock);
3504
3505 if (!work)
3506 break;
3507
3508 total_work += work;
3509
3510 loop_count++;
3511 }
3512 while (loop_count < max_interrupt_work);
3513
3514 if (nv_change_interrupt_mode(dev, total_work)) {
3515 /* setup new irq mask */
3516 writel(np->irqmask, base + NvRegIrqMask);
b67874ac
AA
3517 }
3518
3519 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3520 spin_lock(&np->lock);
3521 nv_link_irq(dev);
3522 spin_unlock(&np->lock);
3523 }
3524 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3525 spin_lock(&np->lock);
3526 nv_linkchange(dev);
3527 spin_unlock(&np->lock);
3528 np->link_timeout = jiffies + LINK_TIMEOUT;
3529 }
3530 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3531 spin_lock(&np->lock);
3532 /* disable interrupts on the nic */
3533 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3534 writel(0, base + NvRegIrqMask);
3535 else
3536 writel(np->irqmask, base + NvRegIrqMask);
3537 pci_push(base);
3538
3539 if (!np->in_shutdown) {
3540 np->nic_poll_irq = np->irqmask;
3541 np->recover_error = 1;
3542 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
1da177e4 3543 }
b67874ac 3544 spin_unlock(&np->lock);
1da177e4 3545 }
b67874ac 3546#endif
1da177e4
LT
3547 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
3548
b67874ac 3549 return IRQ_HANDLED;
1da177e4
LT
3550}
3551
f0734ab6
AA
3552/**
3553 * All _optimized functions are used to help increase performance
3554 * (reduce CPU and increase throughput). They use descripter version 3,
3555 * compiler directives, and reduce memory accesses.
3556 */
86b22b0d
AA
3557static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3558{
3559 struct net_device *dev = (struct net_device *) data;
3560 struct fe_priv *np = netdev_priv(dev);
3561 u8 __iomem *base = get_hwbase(dev);
4145ade2
AA
3562#ifndef CONFIG_FORCEDETH_NAPI
3563 int total_work = 0;
3564 int loop_count = 0;
3565#endif
86b22b0d
AA
3566
3567 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
3568
b67874ac
AA
3569 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3570 np->events = readl(base + NvRegIrqStatus);
3571 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3572 } else {
3573 np->events = readl(base + NvRegMSIXIrqStatus);
3574 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3575 }
3576 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3577 if (!(np->events & np->irqmask))
3578 return IRQ_NONE;
86b22b0d 3579
b67874ac 3580 nv_msi_workaround(np);
4db0ee17 3581
f27e6f39 3582#ifdef CONFIG_FORCEDETH_NAPI
b67874ac
AA
3583 spin_lock(&np->lock);
3584 napi_schedule(&np->napi);
86b22b0d 3585
b67874ac
AA
3586 /* Disable furthur irq's
3587 (msix not enabled with napi) */
3588 writel(0, base + NvRegIrqMask);
f0734ab6 3589
b67874ac 3590 spin_unlock(&np->lock);
f0734ab6 3591
f0734ab6 3592#else
4145ade2
AA
3593 do
3594 {
3595 int work = 0;
3596 if ((work = nv_rx_process_optimized(dev, RX_WORK_PER_LOOP))) {
3597 if (unlikely(nv_alloc_rx_optimized(dev))) {
3598 spin_lock(&np->lock);
3599 if (!np->in_shutdown)
3600 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3601 spin_unlock(&np->lock);
3602 }
86b22b0d 3603 }
4145ade2
AA
3604
3605 spin_lock(&np->lock);
3606 work += nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3607 spin_unlock(&np->lock);
3608
3609 if (!work)
3610 break;
3611
3612 total_work += work;
3613
3614 loop_count++;
3615 }
3616 while (loop_count < max_interrupt_work);
3617
3618 if (nv_change_interrupt_mode(dev, total_work)) {
3619 /* setup new irq mask */
3620 writel(np->irqmask, base + NvRegIrqMask);
b67874ac 3621 }
86b22b0d 3622
b67874ac
AA
3623 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3624 spin_lock(&np->lock);
3625 nv_link_irq(dev);
3626 spin_unlock(&np->lock);
3627 }
3628 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3629 spin_lock(&np->lock);
3630 nv_linkchange(dev);
3631 spin_unlock(&np->lock);
3632 np->link_timeout = jiffies + LINK_TIMEOUT;
3633 }
3634 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3635 spin_lock(&np->lock);
3636 /* disable interrupts on the nic */
3637 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3638 writel(0, base + NvRegIrqMask);
3639 else
3640 writel(np->irqmask, base + NvRegIrqMask);
3641 pci_push(base);
3642
3643 if (!np->in_shutdown) {
3644 np->nic_poll_irq = np->irqmask;
3645 np->recover_error = 1;
3646 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
86b22b0d 3647 }
b67874ac 3648 spin_unlock(&np->lock);
86b22b0d 3649 }
b67874ac
AA
3650
3651#endif
86b22b0d
AA
3652 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
3653
b67874ac 3654 return IRQ_HANDLED;
86b22b0d
AA
3655}
3656
7d12e780 3657static irqreturn_t nv_nic_irq_tx(int foo, void *data)
d33a73c8
AA
3658{
3659 struct net_device *dev = (struct net_device *) data;
3660 struct fe_priv *np = netdev_priv(dev);
3661 u8 __iomem *base = get_hwbase(dev);
3662 u32 events;
3663 int i;
0a07bc64 3664 unsigned long flags;
d33a73c8
AA
3665
3666 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
3667
3668 for (i=0; ; i++) {
3669 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3670 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
d33a73c8
AA
3671 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
3672 if (!(events & np->irqmask))
3673 break;
3674
0a07bc64 3675 spin_lock_irqsave(&np->lock, flags);
4e16ed1b 3676 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
0a07bc64 3677 spin_unlock_irqrestore(&np->lock, flags);
f3b197ac 3678
f0734ab6 3679 if (unlikely(i > max_interrupt_work)) {
0a07bc64 3680 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
3681 /* disable interrupts on the nic */
3682 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3683 pci_push(base);
3684
3685 if (!np->in_shutdown) {
3686 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3687 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3688 }
0a07bc64 3689 spin_unlock_irqrestore(&np->lock, flags);
1a2b7330 3690 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
d33a73c8
AA
3691 break;
3692 }
3693
3694 }
3695 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
3696
3697 return IRQ_RETVAL(i);
3698}
3699
e27cdba5 3700#ifdef CONFIG_FORCEDETH_NAPI
bea3348e 3701static int nv_napi_poll(struct napi_struct *napi, int budget)
e27cdba5 3702{
bea3348e
SH
3703 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3704 struct net_device *dev = np->dev;
e27cdba5 3705 u8 __iomem *base = get_hwbase(dev);
d15e9c4d 3706 unsigned long flags;
4145ade2
AA
3707 int retcode;
3708 int tx_work, rx_work;
e27cdba5 3709
36b30ea9 3710 if (!nv_optimized(np)) {
f27e6f39 3711 spin_lock_irqsave(&np->lock, flags);
4145ade2 3712 tx_work = nv_tx_done(dev, np->tx_ring_size);
f27e6f39
AA
3713 spin_unlock_irqrestore(&np->lock, flags);
3714
4145ade2 3715 rx_work = nv_rx_process(dev, budget);
e0379a14
AA
3716 retcode = nv_alloc_rx(dev);
3717 } else {
f27e6f39 3718 spin_lock_irqsave(&np->lock, flags);
4145ade2 3719 tx_work = nv_tx_done_optimized(dev, np->tx_ring_size);
f27e6f39
AA
3720 spin_unlock_irqrestore(&np->lock, flags);
3721
4145ade2 3722 rx_work = nv_rx_process_optimized(dev, budget);
e0379a14
AA
3723 retcode = nv_alloc_rx_optimized(dev);
3724 }
e27cdba5 3725
e0379a14 3726 if (retcode) {
d15e9c4d 3727 spin_lock_irqsave(&np->lock, flags);
e27cdba5
SH
3728 if (!np->in_shutdown)
3729 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
d15e9c4d 3730 spin_unlock_irqrestore(&np->lock, flags);
e27cdba5
SH
3731 }
3732
4145ade2
AA
3733 nv_change_interrupt_mode(dev, tx_work + rx_work);
3734
f27e6f39
AA
3735 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3736 spin_lock_irqsave(&np->lock, flags);
3737 nv_link_irq(dev);
3738 spin_unlock_irqrestore(&np->lock, flags);
3739 }
3740 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3741 spin_lock_irqsave(&np->lock, flags);
3742 nv_linkchange(dev);
3743 spin_unlock_irqrestore(&np->lock, flags);
3744 np->link_timeout = jiffies + LINK_TIMEOUT;
3745 }
3746 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3747 spin_lock_irqsave(&np->lock, flags);
3748 if (!np->in_shutdown) {
3749 np->nic_poll_irq = np->irqmask;
3750 np->recover_error = 1;
3751 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3752 }
3753 spin_unlock_irqrestore(&np->lock, flags);
3754 __napi_complete(napi);
4145ade2 3755 return rx_work;
f27e6f39
AA
3756 }
3757
4145ade2 3758 if (rx_work < budget) {
f27e6f39
AA
3759 /* re-enable interrupts
3760 (msix not enabled in napi) */
d15e9c4d
FR
3761 spin_lock_irqsave(&np->lock, flags);
3762
288379f0 3763 __napi_complete(napi);
bea3348e 3764
f27e6f39 3765 writel(np->irqmask, base + NvRegIrqMask);
d15e9c4d
FR
3766
3767 spin_unlock_irqrestore(&np->lock, flags);
e27cdba5 3768 }
4145ade2 3769 return rx_work;
e27cdba5
SH
3770}
3771#endif
3772
7d12e780 3773static irqreturn_t nv_nic_irq_rx(int foo, void *data)
d33a73c8
AA
3774{
3775 struct net_device *dev = (struct net_device *) data;
3776 struct fe_priv *np = netdev_priv(dev);
3777 u8 __iomem *base = get_hwbase(dev);
3778 u32 events;
3779 int i;
0a07bc64 3780 unsigned long flags;
d33a73c8
AA
3781
3782 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
3783
3784 for (i=0; ; i++) {
3785 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3786 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
d33a73c8
AA
3787 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
3788 if (!(events & np->irqmask))
3789 break;
f3b197ac 3790
bea3348e 3791 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
f0734ab6
AA
3792 if (unlikely(nv_alloc_rx_optimized(dev))) {
3793 spin_lock_irqsave(&np->lock, flags);
3794 if (!np->in_shutdown)
3795 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3796 spin_unlock_irqrestore(&np->lock, flags);
3797 }
d33a73c8 3798 }
f3b197ac 3799
f0734ab6 3800 if (unlikely(i > max_interrupt_work)) {
0a07bc64 3801 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
3802 /* disable interrupts on the nic */
3803 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3804 pci_push(base);
3805
3806 if (!np->in_shutdown) {
3807 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3808 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3809 }
0a07bc64 3810 spin_unlock_irqrestore(&np->lock, flags);
1a2b7330 3811 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
d33a73c8
AA
3812 break;
3813 }
d33a73c8
AA
3814 }
3815 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
3816
3817 return IRQ_RETVAL(i);
3818}
3819
7d12e780 3820static irqreturn_t nv_nic_irq_other(int foo, void *data)
d33a73c8
AA
3821{
3822 struct net_device *dev = (struct net_device *) data;
3823 struct fe_priv *np = netdev_priv(dev);
3824 u8 __iomem *base = get_hwbase(dev);
3825 u32 events;
3826 int i;
0a07bc64 3827 unsigned long flags;
d33a73c8
AA
3828
3829 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
3830
3831 for (i=0; ; i++) {
3832 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3833 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
d33a73c8
AA
3834 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3835 if (!(events & np->irqmask))
3836 break;
f3b197ac 3837
4e16ed1b
AA
3838 /* check tx in case we reached max loop limit in tx isr */
3839 spin_lock_irqsave(&np->lock, flags);
3840 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3841 spin_unlock_irqrestore(&np->lock, flags);
3842
d33a73c8 3843 if (events & NVREG_IRQ_LINK) {
0a07bc64 3844 spin_lock_irqsave(&np->lock, flags);
d33a73c8 3845 nv_link_irq(dev);
0a07bc64 3846 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
3847 }
3848 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
0a07bc64 3849 spin_lock_irqsave(&np->lock, flags);
d33a73c8 3850 nv_linkchange(dev);
0a07bc64 3851 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
3852 np->link_timeout = jiffies + LINK_TIMEOUT;
3853 }
c5cf9101
AA
3854 if (events & NVREG_IRQ_RECOVER_ERROR) {
3855 spin_lock_irq(&np->lock);
3856 /* disable interrupts on the nic */
3857 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3858 pci_push(base);
3859
3860 if (!np->in_shutdown) {
3861 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3862 np->recover_error = 1;
3863 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3864 }
3865 spin_unlock_irq(&np->lock);
3866 break;
3867 }
f0734ab6 3868 if (unlikely(i > max_interrupt_work)) {
0a07bc64 3869 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
3870 /* disable interrupts on the nic */
3871 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3872 pci_push(base);
3873
3874 if (!np->in_shutdown) {
3875 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3876 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3877 }
0a07bc64 3878 spin_unlock_irqrestore(&np->lock, flags);
1a2b7330 3879 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
d33a73c8
AA
3880 break;
3881 }
3882
3883 }
3884 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
3885
3886 return IRQ_RETVAL(i);
3887}
3888
7d12e780 3889static irqreturn_t nv_nic_irq_test(int foo, void *data)
9589c77a
AA
3890{
3891 struct net_device *dev = (struct net_device *) data;
3892 struct fe_priv *np = netdev_priv(dev);
3893 u8 __iomem *base = get_hwbase(dev);
3894 u32 events;
3895
3896 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
3897
3898 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3899 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3900 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3901 } else {
3902 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3903 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3904 }
3905 pci_push(base);
3906 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3907 if (!(events & NVREG_IRQ_TIMER))
3908 return IRQ_RETVAL(0);
3909
4db0ee17
AA
3910 nv_msi_workaround(np);
3911
9589c77a
AA
3912 spin_lock(&np->lock);
3913 np->intr_test = 1;
3914 spin_unlock(&np->lock);
3915
3916 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
3917
3918 return IRQ_RETVAL(1);
3919}
3920
7a1854b7
AA
3921static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3922{
3923 u8 __iomem *base = get_hwbase(dev);
3924 int i;
3925 u32 msixmap = 0;
3926
3927 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3928 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3929 * the remaining 8 interrupts.
3930 */
3931 for (i = 0; i < 8; i++) {
3932 if ((irqmask >> i) & 0x1) {
3933 msixmap |= vector << (i << 2);
3934 }
3935 }
3936 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3937
3938 msixmap = 0;
3939 for (i = 0; i < 8; i++) {
3940 if ((irqmask >> (i + 8)) & 0x1) {
3941 msixmap |= vector << (i << 2);
3942 }
3943 }
3944 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3945}
3946
9589c77a 3947static int nv_request_irq(struct net_device *dev, int intr_test)
7a1854b7
AA
3948{
3949 struct fe_priv *np = get_nvpriv(dev);
3950 u8 __iomem *base = get_hwbase(dev);
3951 int ret = 1;
3952 int i;
86b22b0d
AA
3953 irqreturn_t (*handler)(int foo, void *data);
3954
3955 if (intr_test) {
3956 handler = nv_nic_irq_test;
3957 } else {
36b30ea9 3958 if (nv_optimized(np))
86b22b0d
AA
3959 handler = nv_nic_irq_optimized;
3960 else
3961 handler = nv_nic_irq;
3962 }
7a1854b7
AA
3963
3964 if (np->msi_flags & NV_MSI_X_CAPABLE) {
3965 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3966 np->msi_x_entry[i].entry = i;
3967 }
3968 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
3969 np->msi_flags |= NV_MSI_X_ENABLED;
9589c77a 3970 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
7a1854b7 3971 /* Request irq for rx handling */
ddb213f0
YL
3972 sprintf(np->name_rx, "%s-rx", dev->name);
3973 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3974 &nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
7a1854b7
AA
3975 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3976 pci_disable_msix(np->pci_dev);
3977 np->msi_flags &= ~NV_MSI_X_ENABLED;
3978 goto out_err;
3979 }
3980 /* Request irq for tx handling */
ddb213f0
YL
3981 sprintf(np->name_tx, "%s-tx", dev->name);
3982 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3983 &nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
7a1854b7
AA
3984 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3985 pci_disable_msix(np->pci_dev);
3986 np->msi_flags &= ~NV_MSI_X_ENABLED;
3987 goto out_free_rx;
3988 }
3989 /* Request irq for link and timer handling */
ddb213f0
YL
3990 sprintf(np->name_other, "%s-other", dev->name);
3991 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3992 &nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
7a1854b7
AA
3993 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3994 pci_disable_msix(np->pci_dev);
3995 np->msi_flags &= ~NV_MSI_X_ENABLED;
3996 goto out_free_tx;
3997 }
3998 /* map interrupts to their respective vector */
3999 writel(0, base + NvRegMSIXMap0);
4000 writel(0, base + NvRegMSIXMap1);
4001 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
4002 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
4003 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
4004 } else {
4005 /* Request irq for all interrupts */
86b22b0d 4006 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
7a1854b7
AA
4007 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
4008 pci_disable_msix(np->pci_dev);
4009 np->msi_flags &= ~NV_MSI_X_ENABLED;
4010 goto out_err;
4011 }
4012
4013 /* map interrupts to vector 0 */
4014 writel(0, base + NvRegMSIXMap0);
4015 writel(0, base + NvRegMSIXMap1);
4016 }
4017 }
4018 }
4019 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
4020 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
4021 np->msi_flags |= NV_MSI_ENABLED;
a7475906 4022 dev->irq = np->pci_dev->irq;
86b22b0d 4023 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
7a1854b7
AA
4024 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
4025 pci_disable_msi(np->pci_dev);
4026 np->msi_flags &= ~NV_MSI_ENABLED;
a7475906 4027 dev->irq = np->pci_dev->irq;
7a1854b7
AA
4028 goto out_err;
4029 }
4030
4031 /* map interrupts to vector 0 */
4032 writel(0, base + NvRegMSIMap0);
4033 writel(0, base + NvRegMSIMap1);
4034 /* enable msi vector 0 */
4035 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
4036 }
4037 }
4038 if (ret != 0) {
86b22b0d 4039 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
7a1854b7 4040 goto out_err;
9589c77a 4041
7a1854b7
AA
4042 }
4043
4044 return 0;
4045out_free_tx:
4046 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
4047out_free_rx:
4048 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
4049out_err:
4050 return 1;
4051}
4052
4053static void nv_free_irq(struct net_device *dev)
4054{
4055 struct fe_priv *np = get_nvpriv(dev);
4056 int i;
4057
4058 if (np->msi_flags & NV_MSI_X_ENABLED) {
4059 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
4060 free_irq(np->msi_x_entry[i].vector, dev);
4061 }
4062 pci_disable_msix(np->pci_dev);
4063 np->msi_flags &= ~NV_MSI_X_ENABLED;
4064 } else {
4065 free_irq(np->pci_dev->irq, dev);
4066 if (np->msi_flags & NV_MSI_ENABLED) {
4067 pci_disable_msi(np->pci_dev);
4068 np->msi_flags &= ~NV_MSI_ENABLED;
4069 }
4070 }
4071}
4072
1da177e4
LT
4073static void nv_do_nic_poll(unsigned long data)
4074{
4075 struct net_device *dev = (struct net_device *) data;
ac9c1897 4076 struct fe_priv *np = netdev_priv(dev);
1da177e4 4077 u8 __iomem *base = get_hwbase(dev);
d33a73c8 4078 u32 mask = 0;
1da177e4 4079
1da177e4 4080 /*
d33a73c8 4081 * First disable irq(s) and then
1da177e4
LT
4082 * reenable interrupts on the nic, we have to do this before calling
4083 * nv_nic_irq because that may decide to do otherwise
4084 */
d33a73c8 4085
84b3932b
AA
4086 if (!using_multi_irqs(dev)) {
4087 if (np->msi_flags & NV_MSI_X_ENABLED)
8688cfce 4088 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
84b3932b 4089 else
a7475906 4090 disable_irq_lockdep(np->pci_dev->irq);
d33a73c8
AA
4091 mask = np->irqmask;
4092 } else {
4093 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
8688cfce 4094 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
d33a73c8
AA
4095 mask |= NVREG_IRQ_RX_ALL;
4096 }
4097 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
8688cfce 4098 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
d33a73c8
AA
4099 mask |= NVREG_IRQ_TX_ALL;
4100 }
4101 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
8688cfce 4102 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
d33a73c8
AA
4103 mask |= NVREG_IRQ_OTHER;
4104 }
4105 }
a7475906
MS
4106 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
4107
c5cf9101
AA
4108 if (np->recover_error) {
4109 np->recover_error = 0;
daa91a9d 4110 printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
c5cf9101
AA
4111 if (netif_running(dev)) {
4112 netif_tx_lock_bh(dev);
e308a5d8 4113 netif_addr_lock(dev);
c5cf9101
AA
4114 spin_lock(&np->lock);
4115 /* stop engines */
36b30ea9 4116 nv_stop_rxtx(dev);
daa91a9d
AA
4117 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4118 nv_mac_reset(dev);
c5cf9101
AA
4119 nv_txrx_reset(dev);
4120 /* drain rx queue */
36b30ea9 4121 nv_drain_rxtx(dev);
c5cf9101
AA
4122 /* reinit driver view of the rx queue */
4123 set_bufsize(dev);
4124 if (nv_init_ring(dev)) {
4125 if (!np->in_shutdown)
4126 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4127 }
4128 /* reinit nic view of the rx queue */
4129 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4130 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4131 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4132 base + NvRegRingSizes);
4133 pci_push(base);
4134 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4135 pci_push(base);
daa91a9d
AA
4136 /* clear interrupts */
4137 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4138 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4139 else
4140 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
c5cf9101
AA
4141
4142 /* restart rx engine */
36b30ea9 4143 nv_start_rxtx(dev);
c5cf9101 4144 spin_unlock(&np->lock);
e308a5d8 4145 netif_addr_unlock(dev);
c5cf9101
AA
4146 netif_tx_unlock_bh(dev);
4147 }
4148 }
4149
d33a73c8 4150 writel(mask, base + NvRegIrqMask);
1da177e4 4151 pci_push(base);
d33a73c8 4152
84b3932b 4153 if (!using_multi_irqs(dev)) {
79d30a58 4154 np->nic_poll_irq = 0;
36b30ea9 4155 if (nv_optimized(np))
fcc5f266
AA
4156 nv_nic_irq_optimized(0, dev);
4157 else
4158 nv_nic_irq(0, dev);
84b3932b 4159 if (np->msi_flags & NV_MSI_X_ENABLED)
8688cfce 4160 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
84b3932b 4161 else
a7475906 4162 enable_irq_lockdep(np->pci_dev->irq);
d33a73c8
AA
4163 } else {
4164 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
79d30a58 4165 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
7d12e780 4166 nv_nic_irq_rx(0, dev);
8688cfce 4167 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
d33a73c8
AA
4168 }
4169 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
79d30a58 4170 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
7d12e780 4171 nv_nic_irq_tx(0, dev);
8688cfce 4172 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
d33a73c8
AA
4173 }
4174 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
79d30a58 4175 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
7d12e780 4176 nv_nic_irq_other(0, dev);
8688cfce 4177 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
d33a73c8
AA
4178 }
4179 }
79d30a58 4180
1da177e4
LT
4181}
4182
2918c35d
MS
4183#ifdef CONFIG_NET_POLL_CONTROLLER
4184static void nv_poll_controller(struct net_device *dev)
4185{
4186 nv_do_nic_poll((unsigned long) dev);
4187}
4188#endif
4189
52da3578
AA
4190static void nv_do_stats_poll(unsigned long data)
4191{
4192 struct net_device *dev = (struct net_device *) data;
4193 struct fe_priv *np = netdev_priv(dev);
52da3578 4194
57fff698 4195 nv_get_hw_stats(dev);
52da3578
AA
4196
4197 if (!np->in_shutdown)
bfebbb88
DD
4198 mod_timer(&np->stats_poll,
4199 round_jiffies(jiffies + STATS_INTERVAL));
52da3578
AA
4200}
4201
1da177e4
LT
4202static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4203{
ac9c1897 4204 struct fe_priv *np = netdev_priv(dev);
3f88ce49 4205 strcpy(info->driver, DRV_NAME);
1da177e4
LT
4206 strcpy(info->version, FORCEDETH_VERSION);
4207 strcpy(info->bus_info, pci_name(np->pci_dev));
4208}
4209
4210static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4211{
ac9c1897 4212 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
4213 wolinfo->supported = WAKE_MAGIC;
4214
4215 spin_lock_irq(&np->lock);
4216 if (np->wolenabled)
4217 wolinfo->wolopts = WAKE_MAGIC;
4218 spin_unlock_irq(&np->lock);
4219}
4220
4221static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4222{
ac9c1897 4223 struct fe_priv *np = netdev_priv(dev);
1da177e4 4224 u8 __iomem *base = get_hwbase(dev);
c42d9df9 4225 u32 flags = 0;
1da177e4 4226
1da177e4 4227 if (wolinfo->wolopts == 0) {
1da177e4 4228 np->wolenabled = 0;
c42d9df9 4229 } else if (wolinfo->wolopts & WAKE_MAGIC) {
1da177e4 4230 np->wolenabled = 1;
c42d9df9
AA
4231 flags = NVREG_WAKEUPFLAGS_ENABLE;
4232 }
4233 if (netif_running(dev)) {
4234 spin_lock_irq(&np->lock);
4235 writel(flags, base + NvRegWakeUpFlags);
4236 spin_unlock_irq(&np->lock);
1da177e4 4237 }
1da177e4
LT
4238 return 0;
4239}
4240
4241static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4242{
4243 struct fe_priv *np = netdev_priv(dev);
4244 int adv;
4245
4246 spin_lock_irq(&np->lock);
4247 ecmd->port = PORT_MII;
4248 if (!netif_running(dev)) {
4249 /* We do not track link speed / duplex setting if the
4250 * interface is disabled. Force a link check */
f9430a01
AA
4251 if (nv_update_linkspeed(dev)) {
4252 if (!netif_carrier_ok(dev))
4253 netif_carrier_on(dev);
4254 } else {
4255 if (netif_carrier_ok(dev))
4256 netif_carrier_off(dev);
4257 }
1da177e4 4258 }
f9430a01
AA
4259
4260 if (netif_carrier_ok(dev)) {
4261 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
1da177e4
LT
4262 case NVREG_LINKSPEED_10:
4263 ecmd->speed = SPEED_10;
4264 break;
4265 case NVREG_LINKSPEED_100:
4266 ecmd->speed = SPEED_100;
4267 break;
4268 case NVREG_LINKSPEED_1000:
4269 ecmd->speed = SPEED_1000;
4270 break;
f9430a01
AA
4271 }
4272 ecmd->duplex = DUPLEX_HALF;
4273 if (np->duplex)
4274 ecmd->duplex = DUPLEX_FULL;
4275 } else {
4276 ecmd->speed = -1;
4277 ecmd->duplex = -1;
1da177e4 4278 }
1da177e4
LT
4279
4280 ecmd->autoneg = np->autoneg;
4281
4282 ecmd->advertising = ADVERTISED_MII;
4283 if (np->autoneg) {
4284 ecmd->advertising |= ADVERTISED_Autoneg;
4285 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
f9430a01
AA
4286 if (adv & ADVERTISE_10HALF)
4287 ecmd->advertising |= ADVERTISED_10baseT_Half;
4288 if (adv & ADVERTISE_10FULL)
4289 ecmd->advertising |= ADVERTISED_10baseT_Full;
4290 if (adv & ADVERTISE_100HALF)
4291 ecmd->advertising |= ADVERTISED_100baseT_Half;
4292 if (adv & ADVERTISE_100FULL)
4293 ecmd->advertising |= ADVERTISED_100baseT_Full;
4294 if (np->gigabit == PHY_GIGABIT) {
4295 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4296 if (adv & ADVERTISE_1000FULL)
4297 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4298 }
1da177e4 4299 }
1da177e4
LT
4300 ecmd->supported = (SUPPORTED_Autoneg |
4301 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4302 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4303 SUPPORTED_MII);
4304 if (np->gigabit == PHY_GIGABIT)
4305 ecmd->supported |= SUPPORTED_1000baseT_Full;
4306
4307 ecmd->phy_address = np->phyaddr;
4308 ecmd->transceiver = XCVR_EXTERNAL;
4309
4310 /* ignore maxtxpkt, maxrxpkt for now */
4311 spin_unlock_irq(&np->lock);
4312 return 0;
4313}
4314
4315static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4316{
4317 struct fe_priv *np = netdev_priv(dev);
4318
4319 if (ecmd->port != PORT_MII)
4320 return -EINVAL;
4321 if (ecmd->transceiver != XCVR_EXTERNAL)
4322 return -EINVAL;
4323 if (ecmd->phy_address != np->phyaddr) {
4324 /* TODO: support switching between multiple phys. Should be
4325 * trivial, but not enabled due to lack of test hardware. */
4326 return -EINVAL;
4327 }
4328 if (ecmd->autoneg == AUTONEG_ENABLE) {
4329 u32 mask;
4330
4331 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4332 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4333 if (np->gigabit == PHY_GIGABIT)
4334 mask |= ADVERTISED_1000baseT_Full;
4335
4336 if ((ecmd->advertising & mask) == 0)
4337 return -EINVAL;
4338
4339 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4340 /* Note: autonegotiation disable, speed 1000 intentionally
4341 * forbidden - noone should need that. */
4342
4343 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4344 return -EINVAL;
4345 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4346 return -EINVAL;
4347 } else {
4348 return -EINVAL;
4349 }
4350
f9430a01
AA
4351 netif_carrier_off(dev);
4352 if (netif_running(dev)) {
97bff095
TD
4353 unsigned long flags;
4354
f9430a01 4355 nv_disable_irq(dev);
58dfd9c1 4356 netif_tx_lock_bh(dev);
e308a5d8 4357 netif_addr_lock(dev);
97bff095
TD
4358 /* with plain spinlock lockdep complains */
4359 spin_lock_irqsave(&np->lock, flags);
f9430a01 4360 /* stop engines */
97bff095
TD
4361 /* FIXME:
4362 * this can take some time, and interrupts are disabled
4363 * due to spin_lock_irqsave, but let's hope no daemon
4364 * is going to change the settings very often...
4365 * Worst case:
4366 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4367 * + some minor delays, which is up to a second approximately
4368 */
36b30ea9 4369 nv_stop_rxtx(dev);
97bff095 4370 spin_unlock_irqrestore(&np->lock, flags);
e308a5d8 4371 netif_addr_unlock(dev);
58dfd9c1 4372 netif_tx_unlock_bh(dev);
f9430a01
AA
4373 }
4374
1da177e4
LT
4375 if (ecmd->autoneg == AUTONEG_ENABLE) {
4376 int adv, bmcr;
4377
4378 np->autoneg = 1;
4379
4380 /* advertise only what has been requested */
4381 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 4382 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
1da177e4
LT
4383 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4384 adv |= ADVERTISE_10HALF;
4385 if (ecmd->advertising & ADVERTISED_10baseT_Full)
b6d0773f 4386 adv |= ADVERTISE_10FULL;
1da177e4
LT
4387 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4388 adv |= ADVERTISE_100HALF;
4389 if (ecmd->advertising & ADVERTISED_100baseT_Full)
b6d0773f
AA
4390 adv |= ADVERTISE_100FULL;
4391 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4392 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4393 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4394 adv |= ADVERTISE_PAUSE_ASYM;
1da177e4
LT
4395 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4396
4397 if (np->gigabit == PHY_GIGABIT) {
eb91f61b 4398 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4
LT
4399 adv &= ~ADVERTISE_1000FULL;
4400 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4401 adv |= ADVERTISE_1000FULL;
eb91f61b 4402 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
1da177e4
LT
4403 }
4404
f9430a01
AA
4405 if (netif_running(dev))
4406 printk(KERN_INFO "%s: link down.\n", dev->name);
1da177e4 4407 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
edf7e5ec
AA
4408 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4409 bmcr |= BMCR_ANENABLE;
4410 /* reset the phy in order for settings to stick,
4411 * and cause autoneg to start */
4412 if (phy_reset(dev, bmcr)) {
4413 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4414 return -EINVAL;
4415 }
4416 } else {
4417 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4418 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4419 }
1da177e4
LT
4420 } else {
4421 int adv, bmcr;
4422
4423 np->autoneg = 0;
4424
4425 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 4426 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
1da177e4
LT
4427 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4428 adv |= ADVERTISE_10HALF;
4429 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
b6d0773f 4430 adv |= ADVERTISE_10FULL;
1da177e4
LT
4431 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4432 adv |= ADVERTISE_100HALF;
4433 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
b6d0773f
AA
4434 adv |= ADVERTISE_100FULL;
4435 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4436 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4437 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4438 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4439 }
4440 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4441 adv |= ADVERTISE_PAUSE_ASYM;
4442 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4443 }
1da177e4
LT
4444 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4445 np->fixed_mode = adv;
4446
4447 if (np->gigabit == PHY_GIGABIT) {
eb91f61b 4448 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4 4449 adv &= ~ADVERTISE_1000FULL;
eb91f61b 4450 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
1da177e4
LT
4451 }
4452
4453 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
f9430a01
AA
4454 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4455 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
1da177e4 4456 bmcr |= BMCR_FULLDPLX;
f9430a01 4457 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
1da177e4 4458 bmcr |= BMCR_SPEED100;
f9430a01 4459 if (np->phy_oui == PHY_OUI_MARVELL) {
edf7e5ec
AA
4460 /* reset the phy in order for forced mode settings to stick */
4461 if (phy_reset(dev, bmcr)) {
f9430a01
AA
4462 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4463 return -EINVAL;
4464 }
edf7e5ec
AA
4465 } else {
4466 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4467 if (netif_running(dev)) {
4468 /* Wait a bit and then reconfigure the nic. */
4469 udelay(10);
4470 nv_linkchange(dev);
4471 }
1da177e4
LT
4472 }
4473 }
f9430a01
AA
4474
4475 if (netif_running(dev)) {
36b30ea9 4476 nv_start_rxtx(dev);
f9430a01
AA
4477 nv_enable_irq(dev);
4478 }
1da177e4
LT
4479
4480 return 0;
4481}
4482
dc8216c1 4483#define FORCEDETH_REGS_VER 1
dc8216c1
MS
4484
4485static int nv_get_regs_len(struct net_device *dev)
4486{
86a0f043
AA
4487 struct fe_priv *np = netdev_priv(dev);
4488 return np->register_size;
dc8216c1
MS
4489}
4490
4491static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4492{
ac9c1897 4493 struct fe_priv *np = netdev_priv(dev);
dc8216c1
MS
4494 u8 __iomem *base = get_hwbase(dev);
4495 u32 *rbuf = buf;
4496 int i;
4497
4498 regs->version = FORCEDETH_REGS_VER;
4499 spin_lock_irq(&np->lock);
86a0f043 4500 for (i = 0;i <= np->register_size/sizeof(u32); i++)
dc8216c1
MS
4501 rbuf[i] = readl(base + i*sizeof(u32));
4502 spin_unlock_irq(&np->lock);
4503}
4504
4505static int nv_nway_reset(struct net_device *dev)
4506{
ac9c1897 4507 struct fe_priv *np = netdev_priv(dev);
dc8216c1
MS
4508 int ret;
4509
dc8216c1
MS
4510 if (np->autoneg) {
4511 int bmcr;
4512
f9430a01
AA
4513 netif_carrier_off(dev);
4514 if (netif_running(dev)) {
4515 nv_disable_irq(dev);
58dfd9c1 4516 netif_tx_lock_bh(dev);
e308a5d8 4517 netif_addr_lock(dev);
f9430a01
AA
4518 spin_lock(&np->lock);
4519 /* stop engines */
36b30ea9 4520 nv_stop_rxtx(dev);
f9430a01 4521 spin_unlock(&np->lock);
e308a5d8 4522 netif_addr_unlock(dev);
58dfd9c1 4523 netif_tx_unlock_bh(dev);
f9430a01
AA
4524 printk(KERN_INFO "%s: link down.\n", dev->name);
4525 }
4526
dc8216c1 4527 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
edf7e5ec
AA
4528 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4529 bmcr |= BMCR_ANENABLE;
4530 /* reset the phy in order for settings to stick*/
4531 if (phy_reset(dev, bmcr)) {
4532 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4533 return -EINVAL;
4534 }
4535 } else {
4536 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4537 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4538 }
dc8216c1 4539
f9430a01 4540 if (netif_running(dev)) {
36b30ea9 4541 nv_start_rxtx(dev);
f9430a01
AA
4542 nv_enable_irq(dev);
4543 }
dc8216c1
MS
4544 ret = 0;
4545 } else {
4546 ret = -EINVAL;
4547 }
dc8216c1
MS
4548
4549 return ret;
4550}
4551
0674d594
ZA
4552static int nv_set_tso(struct net_device *dev, u32 value)
4553{
4554 struct fe_priv *np = netdev_priv(dev);
4555
4556 if ((np->driver_data & DEV_HAS_CHECKSUM))
4557 return ethtool_op_set_tso(dev, value);
4558 else
6a78814f 4559 return -EOPNOTSUPP;
0674d594 4560}
0674d594 4561
eafa59f6
AA
4562static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4563{
4564 struct fe_priv *np = netdev_priv(dev);
4565
4566 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4567 ring->rx_mini_max_pending = 0;
4568 ring->rx_jumbo_max_pending = 0;
4569 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4570
4571 ring->rx_pending = np->rx_ring_size;
4572 ring->rx_mini_pending = 0;
4573 ring->rx_jumbo_pending = 0;
4574 ring->tx_pending = np->tx_ring_size;
4575}
4576
4577static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4578{
4579 struct fe_priv *np = netdev_priv(dev);
4580 u8 __iomem *base = get_hwbase(dev);
761fcd9e 4581 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
eafa59f6
AA
4582 dma_addr_t ring_addr;
4583
4584 if (ring->rx_pending < RX_RING_MIN ||
4585 ring->tx_pending < TX_RING_MIN ||
4586 ring->rx_mini_pending != 0 ||
4587 ring->rx_jumbo_pending != 0 ||
4588 (np->desc_ver == DESC_VER_1 &&
4589 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4590 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4591 (np->desc_ver != DESC_VER_1 &&
4592 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4593 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4594 return -EINVAL;
4595 }
4596
4597 /* allocate new rings */
36b30ea9 4598 if (!nv_optimized(np)) {
eafa59f6
AA
4599 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4600 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4601 &ring_addr);
4602 } else {
4603 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4604 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4605 &ring_addr);
4606 }
761fcd9e
AA
4607 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4608 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4609 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
eafa59f6 4610 /* fall back to old rings */
36b30ea9 4611 if (!nv_optimized(np)) {
f82a9352 4612 if (rxtx_ring)
eafa59f6
AA
4613 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4614 rxtx_ring, ring_addr);
4615 } else {
4616 if (rxtx_ring)
4617 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4618 rxtx_ring, ring_addr);
4619 }
4620 if (rx_skbuff)
4621 kfree(rx_skbuff);
eafa59f6
AA
4622 if (tx_skbuff)
4623 kfree(tx_skbuff);
eafa59f6
AA
4624 goto exit;
4625 }
4626
4627 if (netif_running(dev)) {
4628 nv_disable_irq(dev);
08d93575 4629 nv_napi_disable(dev);
58dfd9c1 4630 netif_tx_lock_bh(dev);
e308a5d8 4631 netif_addr_lock(dev);
eafa59f6
AA
4632 spin_lock(&np->lock);
4633 /* stop engines */
36b30ea9 4634 nv_stop_rxtx(dev);
eafa59f6
AA
4635 nv_txrx_reset(dev);
4636 /* drain queues */
36b30ea9 4637 nv_drain_rxtx(dev);
eafa59f6
AA
4638 /* delete queues */
4639 free_rings(dev);
4640 }
4641
4642 /* set new values */
4643 np->rx_ring_size = ring->rx_pending;
4644 np->tx_ring_size = ring->tx_pending;
36b30ea9
JG
4645
4646 if (!nv_optimized(np)) {
eafa59f6
AA
4647 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
4648 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4649 } else {
4650 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
4651 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4652 }
761fcd9e
AA
4653 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
4654 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
eafa59f6
AA
4655 np->ring_addr = ring_addr;
4656
761fcd9e
AA
4657 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4658 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
eafa59f6
AA
4659
4660 if (netif_running(dev)) {
4661 /* reinit driver view of the queues */
4662 set_bufsize(dev);
4663 if (nv_init_ring(dev)) {
4664 if (!np->in_shutdown)
4665 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4666 }
4667
4668 /* reinit nic view of the queues */
4669 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4670 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4671 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4672 base + NvRegRingSizes);
4673 pci_push(base);
4674 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4675 pci_push(base);
4676
4677 /* restart engines */
36b30ea9 4678 nv_start_rxtx(dev);
eafa59f6 4679 spin_unlock(&np->lock);
e308a5d8 4680 netif_addr_unlock(dev);
58dfd9c1 4681 netif_tx_unlock_bh(dev);
08d93575 4682 nv_napi_enable(dev);
eafa59f6
AA
4683 nv_enable_irq(dev);
4684 }
4685 return 0;
4686exit:
4687 return -ENOMEM;
4688}
4689
b6d0773f
AA
4690static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4691{
4692 struct fe_priv *np = netdev_priv(dev);
4693
4694 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4695 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4696 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4697}
4698
4699static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4700{
4701 struct fe_priv *np = netdev_priv(dev);
4702 int adv, bmcr;
4703
4704 if ((!np->autoneg && np->duplex == 0) ||
4705 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4706 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4707 dev->name);
4708 return -EINVAL;
4709 }
4710 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4711 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4712 return -EINVAL;
4713 }
4714
4715 netif_carrier_off(dev);
4716 if (netif_running(dev)) {
4717 nv_disable_irq(dev);
58dfd9c1 4718 netif_tx_lock_bh(dev);
e308a5d8 4719 netif_addr_lock(dev);
b6d0773f
AA
4720 spin_lock(&np->lock);
4721 /* stop engines */
36b30ea9 4722 nv_stop_rxtx(dev);
b6d0773f 4723 spin_unlock(&np->lock);
e308a5d8 4724 netif_addr_unlock(dev);
58dfd9c1 4725 netif_tx_unlock_bh(dev);
b6d0773f
AA
4726 }
4727
4728 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4729 if (pause->rx_pause)
4730 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4731 if (pause->tx_pause)
4732 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4733
4734 if (np->autoneg && pause->autoneg) {
4735 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4736
4737 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4738 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4739 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4740 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4741 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4742 adv |= ADVERTISE_PAUSE_ASYM;
4743 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4744
4745 if (netif_running(dev))
4746 printk(KERN_INFO "%s: link down.\n", dev->name);
4747 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4748 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4749 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4750 } else {
4751 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4752 if (pause->rx_pause)
4753 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4754 if (pause->tx_pause)
4755 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4756
4757 if (!netif_running(dev))
4758 nv_update_linkspeed(dev);
4759 else
4760 nv_update_pause(dev, np->pause_flags);
4761 }
4762
4763 if (netif_running(dev)) {
36b30ea9 4764 nv_start_rxtx(dev);
b6d0773f
AA
4765 nv_enable_irq(dev);
4766 }
4767 return 0;
4768}
4769
5ed2616f
AA
4770static u32 nv_get_rx_csum(struct net_device *dev)
4771{
4772 struct fe_priv *np = netdev_priv(dev);
f2ad2d9b 4773 return (np->rx_csum) != 0;
5ed2616f
AA
4774}
4775
4776static int nv_set_rx_csum(struct net_device *dev, u32 data)
4777{
4778 struct fe_priv *np = netdev_priv(dev);
4779 u8 __iomem *base = get_hwbase(dev);
4780 int retcode = 0;
4781
4782 if (np->driver_data & DEV_HAS_CHECKSUM) {
5ed2616f 4783 if (data) {
f2ad2d9b 4784 np->rx_csum = 1;
5ed2616f 4785 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
5ed2616f 4786 } else {
f2ad2d9b
AA
4787 np->rx_csum = 0;
4788 /* vlan is dependent on rx checksum offload */
4789 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4790 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
5ed2616f 4791 }
5ed2616f
AA
4792 if (netif_running(dev)) {
4793 spin_lock_irq(&np->lock);
4794 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4795 spin_unlock_irq(&np->lock);
4796 }
4797 } else {
4798 return -EINVAL;
4799 }
4800
4801 return retcode;
4802}
4803
4804static int nv_set_tx_csum(struct net_device *dev, u32 data)
4805{
4806 struct fe_priv *np = netdev_priv(dev);
4807
4808 if (np->driver_data & DEV_HAS_CHECKSUM)
c1086cda 4809 return ethtool_op_set_tx_csum(dev, data);
5ed2616f
AA
4810 else
4811 return -EOPNOTSUPP;
4812}
4813
4814static int nv_set_sg(struct net_device *dev, u32 data)
4815{
4816 struct fe_priv *np = netdev_priv(dev);
4817
4818 if (np->driver_data & DEV_HAS_CHECKSUM)
4819 return ethtool_op_set_sg(dev, data);
4820 else
4821 return -EOPNOTSUPP;
4822}
4823
b9f2c044 4824static int nv_get_sset_count(struct net_device *dev, int sset)
52da3578
AA
4825{
4826 struct fe_priv *np = netdev_priv(dev);
4827
b9f2c044
JG
4828 switch (sset) {
4829 case ETH_SS_TEST:
4830 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4831 return NV_TEST_COUNT_EXTENDED;
4832 else
4833 return NV_TEST_COUNT_BASE;
4834 case ETH_SS_STATS:
8ed1454a
AA
4835 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4836 return NV_DEV_STATISTICS_V3_COUNT;
b9f2c044
JG
4837 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4838 return NV_DEV_STATISTICS_V2_COUNT;
8ed1454a
AA
4839 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4840 return NV_DEV_STATISTICS_V1_COUNT;
b9f2c044
JG
4841 else
4842 return 0;
4843 default:
4844 return -EOPNOTSUPP;
4845 }
52da3578
AA
4846}
4847
4848static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4849{
4850 struct fe_priv *np = netdev_priv(dev);
4851
4852 /* update stats */
4853 nv_do_stats_poll((unsigned long)dev);
4854
b9f2c044 4855 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
9589c77a
AA
4856}
4857
4858static int nv_link_test(struct net_device *dev)
4859{
4860 struct fe_priv *np = netdev_priv(dev);
4861 int mii_status;
4862
4863 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4864 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4865
4866 /* check phy link status */
4867 if (!(mii_status & BMSR_LSTATUS))
4868 return 0;
4869 else
4870 return 1;
4871}
4872
4873static int nv_register_test(struct net_device *dev)
4874{
4875 u8 __iomem *base = get_hwbase(dev);
4876 int i = 0;
4877 u32 orig_read, new_read;
4878
4879 do {
4880 orig_read = readl(base + nv_registers_test[i].reg);
4881
4882 /* xor with mask to toggle bits */
4883 orig_read ^= nv_registers_test[i].mask;
4884
4885 writel(orig_read, base + nv_registers_test[i].reg);
4886
4887 new_read = readl(base + nv_registers_test[i].reg);
4888
4889 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4890 return 0;
4891
4892 /* restore original value */
4893 orig_read ^= nv_registers_test[i].mask;
4894 writel(orig_read, base + nv_registers_test[i].reg);
4895
4896 } while (nv_registers_test[++i].reg != 0);
4897
4898 return 1;
4899}
4900
4901static int nv_interrupt_test(struct net_device *dev)
4902{
4903 struct fe_priv *np = netdev_priv(dev);
4904 u8 __iomem *base = get_hwbase(dev);
4905 int ret = 1;
4906 int testcnt;
4907 u32 save_msi_flags, save_poll_interval = 0;
4908
4909 if (netif_running(dev)) {
4910 /* free current irq */
4911 nv_free_irq(dev);
4912 save_poll_interval = readl(base+NvRegPollingInterval);
4913 }
4914
4915 /* flag to test interrupt handler */
4916 np->intr_test = 0;
4917
4918 /* setup test irq */
4919 save_msi_flags = np->msi_flags;
4920 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4921 np->msi_flags |= 0x001; /* setup 1 vector */
4922 if (nv_request_irq(dev, 1))
4923 return 0;
4924
4925 /* setup timer interrupt */
4926 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4927 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4928
4929 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4930
4931 /* wait for at least one interrupt */
4932 msleep(100);
4933
4934 spin_lock_irq(&np->lock);
4935
4936 /* flag should be set within ISR */
4937 testcnt = np->intr_test;
4938 if (!testcnt)
4939 ret = 2;
4940
4941 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4942 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4943 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4944 else
4945 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4946
4947 spin_unlock_irq(&np->lock);
4948
4949 nv_free_irq(dev);
4950
4951 np->msi_flags = save_msi_flags;
4952
4953 if (netif_running(dev)) {
4954 writel(save_poll_interval, base + NvRegPollingInterval);
4955 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4956 /* restore original irq */
4957 if (nv_request_irq(dev, 0))
4958 return 0;
4959 }
4960
4961 return ret;
4962}
4963
4964static int nv_loopback_test(struct net_device *dev)
4965{
4966 struct fe_priv *np = netdev_priv(dev);
4967 u8 __iomem *base = get_hwbase(dev);
4968 struct sk_buff *tx_skb, *rx_skb;
4969 dma_addr_t test_dma_addr;
4970 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
f82a9352 4971 u32 flags;
9589c77a
AA
4972 int len, i, pkt_len;
4973 u8 *pkt_data;
4974 u32 filter_flags = 0;
4975 u32 misc1_flags = 0;
4976 int ret = 1;
4977
4978 if (netif_running(dev)) {
4979 nv_disable_irq(dev);
4980 filter_flags = readl(base + NvRegPacketFilterFlags);
4981 misc1_flags = readl(base + NvRegMisc1);
4982 } else {
4983 nv_txrx_reset(dev);
4984 }
4985
4986 /* reinit driver view of the rx queue */
4987 set_bufsize(dev);
4988 nv_init_ring(dev);
4989
4990 /* setup hardware for loopback */
4991 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4992 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4993
4994 /* reinit nic view of the rx queue */
4995 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4996 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4997 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4998 base + NvRegRingSizes);
4999 pci_push(base);
5000
5001 /* restart rx engine */
36b30ea9 5002 nv_start_rxtx(dev);
9589c77a
AA
5003
5004 /* setup packet for tx */
5005 pkt_len = ETH_DATA_LEN;
5006 tx_skb = dev_alloc_skb(pkt_len);
46798c89
JJ
5007 if (!tx_skb) {
5008 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
5009 " of %s\n", dev->name);
5010 ret = 0;
5011 goto out;
5012 }
8b5be268
ACM
5013 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
5014 skb_tailroom(tx_skb),
5015 PCI_DMA_FROMDEVICE);
9589c77a
AA
5016 pkt_data = skb_put(tx_skb, pkt_len);
5017 for (i = 0; i < pkt_len; i++)
5018 pkt_data[i] = (u8)(i & 0xff);
9589c77a 5019
36b30ea9 5020 if (!nv_optimized(np)) {
f82a9352
SH
5021 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
5022 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
9589c77a 5023 } else {
5bb7ea26
AV
5024 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
5025 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
f82a9352 5026 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
9589c77a
AA
5027 }
5028 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5029 pci_push(get_hwbase(dev));
5030
5031 msleep(500);
5032
5033 /* check for rx of the packet */
36b30ea9 5034 if (!nv_optimized(np)) {
f82a9352 5035 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
9589c77a
AA
5036 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
5037
5038 } else {
f82a9352 5039 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
9589c77a
AA
5040 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
5041 }
5042
f82a9352 5043 if (flags & NV_RX_AVAIL) {
9589c77a
AA
5044 ret = 0;
5045 } else if (np->desc_ver == DESC_VER_1) {
f82a9352 5046 if (flags & NV_RX_ERROR)
9589c77a
AA
5047 ret = 0;
5048 } else {
f82a9352 5049 if (flags & NV_RX2_ERROR) {
9589c77a
AA
5050 ret = 0;
5051 }
5052 }
5053
5054 if (ret) {
5055 if (len != pkt_len) {
5056 ret = 0;
5057 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
5058 dev->name, len, pkt_len);
5059 } else {
761fcd9e 5060 rx_skb = np->rx_skb[0].skb;
9589c77a
AA
5061 for (i = 0; i < pkt_len; i++) {
5062 if (rx_skb->data[i] != (u8)(i & 0xff)) {
5063 ret = 0;
5064 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
5065 dev->name, i);
5066 break;
5067 }
5068 }
5069 }
5070 } else {
5071 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
5072 }
5073
5074 pci_unmap_page(np->pci_dev, test_dma_addr,
4305b541 5075 (skb_end_pointer(tx_skb) - tx_skb->data),
9589c77a
AA
5076 PCI_DMA_TODEVICE);
5077 dev_kfree_skb_any(tx_skb);
46798c89 5078 out:
9589c77a 5079 /* stop engines */
36b30ea9 5080 nv_stop_rxtx(dev);
9589c77a
AA
5081 nv_txrx_reset(dev);
5082 /* drain rx queue */
36b30ea9 5083 nv_drain_rxtx(dev);
9589c77a
AA
5084
5085 if (netif_running(dev)) {
5086 writel(misc1_flags, base + NvRegMisc1);
5087 writel(filter_flags, base + NvRegPacketFilterFlags);
5088 nv_enable_irq(dev);
5089 }
5090
5091 return ret;
5092}
5093
5094static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5095{
5096 struct fe_priv *np = netdev_priv(dev);
5097 u8 __iomem *base = get_hwbase(dev);
5098 int result;
b9f2c044 5099 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
9589c77a
AA
5100
5101 if (!nv_link_test(dev)) {
5102 test->flags |= ETH_TEST_FL_FAILED;
5103 buffer[0] = 1;
5104 }
5105
5106 if (test->flags & ETH_TEST_FL_OFFLINE) {
5107 if (netif_running(dev)) {
5108 netif_stop_queue(dev);
08d93575 5109 nv_napi_disable(dev);
58dfd9c1 5110 netif_tx_lock_bh(dev);
e308a5d8 5111 netif_addr_lock(dev);
9589c77a
AA
5112 spin_lock_irq(&np->lock);
5113 nv_disable_hw_interrupts(dev, np->irqmask);
5114 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
5115 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5116 } else {
5117 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5118 }
5119 /* stop engines */
36b30ea9 5120 nv_stop_rxtx(dev);
9589c77a
AA
5121 nv_txrx_reset(dev);
5122 /* drain rx queue */
36b30ea9 5123 nv_drain_rxtx(dev);
9589c77a 5124 spin_unlock_irq(&np->lock);
e308a5d8 5125 netif_addr_unlock(dev);
58dfd9c1 5126 netif_tx_unlock_bh(dev);
9589c77a
AA
5127 }
5128
5129 if (!nv_register_test(dev)) {
5130 test->flags |= ETH_TEST_FL_FAILED;
5131 buffer[1] = 1;
5132 }
5133
5134 result = nv_interrupt_test(dev);
5135 if (result != 1) {
5136 test->flags |= ETH_TEST_FL_FAILED;
5137 buffer[2] = 1;
5138 }
5139 if (result == 0) {
5140 /* bail out */
5141 return;
5142 }
5143
5144 if (!nv_loopback_test(dev)) {
5145 test->flags |= ETH_TEST_FL_FAILED;
5146 buffer[3] = 1;
5147 }
5148
5149 if (netif_running(dev)) {
5150 /* reinit driver view of the rx queue */
5151 set_bufsize(dev);
5152 if (nv_init_ring(dev)) {
5153 if (!np->in_shutdown)
5154 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5155 }
5156 /* reinit nic view of the rx queue */
5157 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5158 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5159 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5160 base + NvRegRingSizes);
5161 pci_push(base);
5162 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5163 pci_push(base);
5164 /* restart rx engine */
36b30ea9 5165 nv_start_rxtx(dev);
9589c77a 5166 netif_start_queue(dev);
08d93575 5167 nv_napi_enable(dev);
9589c77a
AA
5168 nv_enable_hw_interrupts(dev, np->irqmask);
5169 }
5170 }
5171}
5172
52da3578
AA
5173static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5174{
5175 switch (stringset) {
5176 case ETH_SS_STATS:
b9f2c044 5177 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
52da3578 5178 break;
9589c77a 5179 case ETH_SS_TEST:
b9f2c044 5180 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
9589c77a 5181 break;
52da3578
AA
5182 }
5183}
5184
7282d491 5185static const struct ethtool_ops ops = {
1da177e4
LT
5186 .get_drvinfo = nv_get_drvinfo,
5187 .get_link = ethtool_op_get_link,
5188 .get_wol = nv_get_wol,
5189 .set_wol = nv_set_wol,
5190 .get_settings = nv_get_settings,
5191 .set_settings = nv_set_settings,
dc8216c1
MS
5192 .get_regs_len = nv_get_regs_len,
5193 .get_regs = nv_get_regs,
5194 .nway_reset = nv_nway_reset,
6a78814f 5195 .set_tso = nv_set_tso,
eafa59f6
AA
5196 .get_ringparam = nv_get_ringparam,
5197 .set_ringparam = nv_set_ringparam,
b6d0773f
AA
5198 .get_pauseparam = nv_get_pauseparam,
5199 .set_pauseparam = nv_set_pauseparam,
5ed2616f
AA
5200 .get_rx_csum = nv_get_rx_csum,
5201 .set_rx_csum = nv_set_rx_csum,
5ed2616f 5202 .set_tx_csum = nv_set_tx_csum,
5ed2616f 5203 .set_sg = nv_set_sg,
52da3578 5204 .get_strings = nv_get_strings,
52da3578 5205 .get_ethtool_stats = nv_get_ethtool_stats,
b9f2c044 5206 .get_sset_count = nv_get_sset_count,
9589c77a 5207 .self_test = nv_self_test,
1da177e4
LT
5208};
5209
ee407b02
AA
5210static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5211{
5212 struct fe_priv *np = get_nvpriv(dev);
5213
5214 spin_lock_irq(&np->lock);
5215
5216 /* save vlan group */
5217 np->vlangrp = grp;
5218
5219 if (grp) {
5220 /* enable vlan on MAC */
5221 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5222 } else {
5223 /* disable vlan on MAC */
5224 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5225 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5226 }
5227
5228 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5229
5230 spin_unlock_irq(&np->lock);
25805dcf 5231}
ee407b02 5232
7e680c22
AA
5233/* The mgmt unit and driver use a semaphore to access the phy during init */
5234static int nv_mgmt_acquire_sema(struct net_device *dev)
5235{
cac1c52c 5236 struct fe_priv *np = netdev_priv(dev);
7e680c22
AA
5237 u8 __iomem *base = get_hwbase(dev);
5238 int i;
5239 u32 tx_ctrl, mgmt_sema;
5240
5241 for (i = 0; i < 10; i++) {
5242 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5243 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5244 break;
5245 msleep(500);
5246 }
5247
5248 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5249 return 0;
5250
5251 for (i = 0; i < 2; i++) {
5252 tx_ctrl = readl(base + NvRegTransmitterControl);
5253 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5254 writel(tx_ctrl, base + NvRegTransmitterControl);
5255
5256 /* verify that semaphore was acquired */
5257 tx_ctrl = readl(base + NvRegTransmitterControl);
5258 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
cac1c52c
AA
5259 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5260 np->mgmt_sema = 1;
7e680c22 5261 return 1;
cac1c52c 5262 }
7e680c22
AA
5263 else
5264 udelay(50);
5265 }
5266
5267 return 0;
5268}
5269
cac1c52c
AA
5270static void nv_mgmt_release_sema(struct net_device *dev)
5271{
5272 struct fe_priv *np = netdev_priv(dev);
5273 u8 __iomem *base = get_hwbase(dev);
5274 u32 tx_ctrl;
5275
5276 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5277 if (np->mgmt_sema) {
5278 tx_ctrl = readl(base + NvRegTransmitterControl);
5279 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5280 writel(tx_ctrl, base + NvRegTransmitterControl);
5281 }
5282 }
5283}
5284
5285
5286static int nv_mgmt_get_version(struct net_device *dev)
5287{
5288 struct fe_priv *np = netdev_priv(dev);
5289 u8 __iomem *base = get_hwbase(dev);
5290 u32 data_ready = readl(base + NvRegTransmitterControl);
5291 u32 data_ready2 = 0;
5292 unsigned long start;
5293 int ready = 0;
5294
5295 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5296 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5297 start = jiffies;
5298 while (time_before(jiffies, start + 5*HZ)) {
5299 data_ready2 = readl(base + NvRegTransmitterControl);
5300 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5301 ready = 1;
5302 break;
5303 }
5304 schedule_timeout_uninterruptible(1);
5305 }
5306
5307 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5308 return 0;
5309
5310 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5311
5312 return 1;
5313}
5314
1da177e4
LT
5315static int nv_open(struct net_device *dev)
5316{
ac9c1897 5317 struct fe_priv *np = netdev_priv(dev);
1da177e4 5318 u8 __iomem *base = get_hwbase(dev);
d33a73c8
AA
5319 int ret = 1;
5320 int oom, i;
a433686c 5321 u32 low;
1da177e4
LT
5322
5323 dprintk(KERN_DEBUG "nv_open: begin\n");
5324
cb52deba
ES
5325 /* power up phy */
5326 mii_rw(dev, np->phyaddr, MII_BMCR,
5327 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5328
f1489653 5329 /* erase previous misconfiguration */
86a0f043
AA
5330 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5331 nv_mac_reset(dev);
1da177e4
LT
5332 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5333 writel(0, base + NvRegMulticastAddrB);
bb9a4fd1
AA
5334 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5335 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
1da177e4
LT
5336 writel(0, base + NvRegPacketFilterFlags);
5337
5338 writel(0, base + NvRegTransmitterControl);
5339 writel(0, base + NvRegReceiverControl);
5340
5341 writel(0, base + NvRegAdapterControl);
5342
eb91f61b
AA
5343 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5344 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5345
f1489653 5346 /* initialize descriptor rings */
d81c0983 5347 set_bufsize(dev);
1da177e4
LT
5348 oom = nv_init_ring(dev);
5349
5350 writel(0, base + NvRegLinkSpeed);
5070d340 5351 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
1da177e4
LT
5352 nv_txrx_reset(dev);
5353 writel(0, base + NvRegUnknownSetupReg6);
5354
5355 np->in_shutdown = 0;
5356
f1489653 5357 /* give hw rings */
0832b25a 5358 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
eafa59f6 5359 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
1da177e4
LT
5360 base + NvRegRingSizes);
5361
1da177e4 5362 writel(np->linkspeed, base + NvRegLinkSpeed);
95d161cb
AA
5363 if (np->desc_ver == DESC_VER_1)
5364 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5365 else
5366 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
8a4ae7f2 5367 writel(np->txrxctl_bits, base + NvRegTxRxControl);
ee407b02 5368 writel(np->vlanctl_bits, base + NvRegVlanControl);
1da177e4 5369 pci_push(base);
8a4ae7f2 5370 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
5371 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5372 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
5373 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
5374
7e680c22 5375 writel(0, base + NvRegMIIMask);
1da177e4 5376 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
eb798428 5377 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
1da177e4 5378
1da177e4
LT
5379 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5380 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5381 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
d81c0983 5382 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
1da177e4
LT
5383
5384 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
a433686c
AA
5385
5386 get_random_bytes(&low, sizeof(low));
5387 low &= NVREG_SLOTTIME_MASK;
5388 if (np->desc_ver == DESC_VER_1) {
5389 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5390 } else {
5391 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5392 /* setup legacy backoff */
5393 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5394 } else {
5395 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5396 nv_gear_backoff_reseed(dev);
5397 }
5398 }
9744e218
AA
5399 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5400 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
a971c324
AA
5401 if (poll_interval == -1) {
5402 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5403 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5404 else
5405 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5406 }
5407 else
5408 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
1da177e4
LT
5409 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5410 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5411 base + NvRegAdapterControl);
5412 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
7e680c22 5413 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
c42d9df9
AA
5414 if (np->wolenabled)
5415 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
1da177e4
LT
5416
5417 i = readl(base + NvRegPowerState);
5418 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
5419 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5420
5421 pci_push(base);
5422 udelay(10);
5423 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5424
84b3932b 5425 nv_disable_hw_interrupts(dev, np->irqmask);
1da177e4 5426 pci_push(base);
eb798428 5427 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
1da177e4
LT
5428 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5429 pci_push(base);
5430
9589c77a 5431 if (nv_request_irq(dev, 0)) {
84b3932b 5432 goto out_drain;
d33a73c8 5433 }
1da177e4
LT
5434
5435 /* ask for interrupts */
84b3932b 5436 nv_enable_hw_interrupts(dev, np->irqmask);
1da177e4
LT
5437
5438 spin_lock_irq(&np->lock);
5439 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5440 writel(0, base + NvRegMulticastAddrB);
bb9a4fd1
AA
5441 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5442 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
1da177e4
LT
5443 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5444 /* One manual link speed update: Interrupts are enabled, future link
5445 * speed changes cause interrupts and are handled by nv_link_irq().
5446 */
5447 {
5448 u32 miistat;
5449 miistat = readl(base + NvRegMIIStatus);
eb798428 5450 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
1da177e4
LT
5451 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
5452 }
1b1b3c9b
MS
5453 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5454 * to init hw */
5455 np->linkspeed = 0;
1da177e4 5456 ret = nv_update_linkspeed(dev);
36b30ea9 5457 nv_start_rxtx(dev);
1da177e4 5458 netif_start_queue(dev);
08d93575 5459 nv_napi_enable(dev);
e27cdba5 5460
1da177e4
LT
5461 if (ret) {
5462 netif_carrier_on(dev);
5463 } else {
f7ab697d 5464 printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
1da177e4
LT
5465 netif_carrier_off(dev);
5466 }
5467 if (oom)
5468 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
52da3578
AA
5469
5470 /* start statistics timer */
9c662435 5471 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
bfebbb88
DD
5472 mod_timer(&np->stats_poll,
5473 round_jiffies(jiffies + STATS_INTERVAL));
52da3578 5474
1da177e4
LT
5475 spin_unlock_irq(&np->lock);
5476
5477 return 0;
5478out_drain:
36b30ea9 5479 nv_drain_rxtx(dev);
1da177e4
LT
5480 return ret;
5481}
5482
5483static int nv_close(struct net_device *dev)
5484{
ac9c1897 5485 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
5486 u8 __iomem *base;
5487
5488 spin_lock_irq(&np->lock);
5489 np->in_shutdown = 1;
5490 spin_unlock_irq(&np->lock);
08d93575 5491 nv_napi_disable(dev);
a7475906 5492 synchronize_irq(np->pci_dev->irq);
1da177e4
LT
5493
5494 del_timer_sync(&np->oom_kick);
5495 del_timer_sync(&np->nic_poll);
52da3578 5496 del_timer_sync(&np->stats_poll);
1da177e4
LT
5497
5498 netif_stop_queue(dev);
5499 spin_lock_irq(&np->lock);
36b30ea9 5500 nv_stop_rxtx(dev);
1da177e4
LT
5501 nv_txrx_reset(dev);
5502
5503 /* disable interrupts on the nic or we will lock up */
5504 base = get_hwbase(dev);
84b3932b 5505 nv_disable_hw_interrupts(dev, np->irqmask);
1da177e4
LT
5506 pci_push(base);
5507 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
5508
5509 spin_unlock_irq(&np->lock);
5510
84b3932b 5511 nv_free_irq(dev);
1da177e4 5512
36b30ea9 5513 nv_drain_rxtx(dev);
1da177e4 5514
2cc49a5c
TM
5515 if (np->wolenabled) {
5516 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
1da177e4 5517 nv_start_rx(dev);
cb52deba
ES
5518 } else {
5519 /* power down phy */
5520 mii_rw(dev, np->phyaddr, MII_BMCR,
5521 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
2cc49a5c 5522 }
1da177e4
LT
5523
5524 /* FIXME: power down nic */
5525
5526 return 0;
5527}
5528
b94426bd
SH
5529static const struct net_device_ops nv_netdev_ops = {
5530 .ndo_open = nv_open,
5531 .ndo_stop = nv_close,
5532 .ndo_get_stats = nv_get_stats,
00829823
SH
5533 .ndo_start_xmit = nv_start_xmit,
5534 .ndo_tx_timeout = nv_tx_timeout,
5535 .ndo_change_mtu = nv_change_mtu,
5536 .ndo_validate_addr = eth_validate_addr,
5537 .ndo_set_mac_address = nv_set_mac_address,
5538 .ndo_set_multicast_list = nv_set_multicast,
5539 .ndo_vlan_rx_register = nv_vlan_rx_register,
5540#ifdef CONFIG_NET_POLL_CONTROLLER
5541 .ndo_poll_controller = nv_poll_controller,
5542#endif
5543};
5544
5545static const struct net_device_ops nv_netdev_ops_optimized = {
5546 .ndo_open = nv_open,
5547 .ndo_stop = nv_close,
5548 .ndo_get_stats = nv_get_stats,
5549 .ndo_start_xmit = nv_start_xmit_optimized,
b94426bd
SH
5550 .ndo_tx_timeout = nv_tx_timeout,
5551 .ndo_change_mtu = nv_change_mtu,
5552 .ndo_validate_addr = eth_validate_addr,
5553 .ndo_set_mac_address = nv_set_mac_address,
5554 .ndo_set_multicast_list = nv_set_multicast,
5555 .ndo_vlan_rx_register = nv_vlan_rx_register,
5556#ifdef CONFIG_NET_POLL_CONTROLLER
5557 .ndo_poll_controller = nv_poll_controller,
5558#endif
5559};
5560
1da177e4
LT
5561static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5562{
5563 struct net_device *dev;
5564 struct fe_priv *np;
5565 unsigned long addr;
5566 u8 __iomem *base;
5567 int err, i;
5070d340 5568 u32 powerstate, txreg;
7e680c22
AA
5569 u32 phystate_orig = 0, phystate;
5570 int phyinitialized = 0;
3f88ce49
JG
5571 static int printed_version;
5572
5573 if (!printed_version++)
5574 printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
5575 " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
1da177e4
LT
5576
5577 dev = alloc_etherdev(sizeof(struct fe_priv));
5578 err = -ENOMEM;
5579 if (!dev)
5580 goto out;
5581
ac9c1897 5582 np = netdev_priv(dev);
bea3348e 5583 np->dev = dev;
1da177e4
LT
5584 np->pci_dev = pci_dev;
5585 spin_lock_init(&np->lock);
1da177e4
LT
5586 SET_NETDEV_DEV(dev, &pci_dev->dev);
5587
5588 init_timer(&np->oom_kick);
5589 np->oom_kick.data = (unsigned long) dev;
5590 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
5591 init_timer(&np->nic_poll);
5592 np->nic_poll.data = (unsigned long) dev;
5593 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
52da3578
AA
5594 init_timer(&np->stats_poll);
5595 np->stats_poll.data = (unsigned long) dev;
5596 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
1da177e4
LT
5597
5598 err = pci_enable_device(pci_dev);
3f88ce49 5599 if (err)
1da177e4 5600 goto out_free;
1da177e4
LT
5601
5602 pci_set_master(pci_dev);
5603
5604 err = pci_request_regions(pci_dev, DRV_NAME);
5605 if (err < 0)
5606 goto out_disable;
5607
9c662435 5608 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
57fff698
AA
5609 np->register_size = NV_PCI_REGSZ_VER3;
5610 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
86a0f043
AA
5611 np->register_size = NV_PCI_REGSZ_VER2;
5612 else
5613 np->register_size = NV_PCI_REGSZ_VER1;
5614
1da177e4
LT
5615 err = -EINVAL;
5616 addr = 0;
5617 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5618 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
5619 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
5620 pci_resource_len(pci_dev, i),
5621 pci_resource_flags(pci_dev, i));
5622 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
86a0f043 5623 pci_resource_len(pci_dev, i) >= np->register_size) {
1da177e4
LT
5624 addr = pci_resource_start(pci_dev, i);
5625 break;
5626 }
5627 }
5628 if (i == DEVICE_COUNT_RESOURCE) {
3f88ce49
JG
5629 dev_printk(KERN_INFO, &pci_dev->dev,
5630 "Couldn't find register window\n");
1da177e4
LT
5631 goto out_relreg;
5632 }
5633
86a0f043
AA
5634 /* copy of driver data */
5635 np->driver_data = id->driver_data;
9f3f7910
AA
5636 /* copy of device id */
5637 np->device_id = id->device;
86a0f043 5638
1da177e4 5639 /* handle different descriptor versions */
ee73362c
MS
5640 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5641 /* packet format 3: supports 40-bit addressing */
5642 np->desc_ver = DESC_VER_3;
84b3932b 5643 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
69fe3fd7 5644 if (dma_64bit) {
3f88ce49
JG
5645 if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK))
5646 dev_printk(KERN_INFO, &pci_dev->dev,
5647 "64-bit DMA failed, using 32-bit addressing\n");
5648 else
69fe3fd7 5649 dev->features |= NETIF_F_HIGHDMA;
69fe3fd7 5650 if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
3f88ce49
JG
5651 dev_printk(KERN_INFO, &pci_dev->dev,
5652 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
69fe3fd7 5653 }
ee73362c
MS
5654 }
5655 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5656 /* packet format 2: supports jumbo frames */
1da177e4 5657 np->desc_ver = DESC_VER_2;
8a4ae7f2 5658 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
ee73362c
MS
5659 } else {
5660 /* original packet format */
5661 np->desc_ver = DESC_VER_1;
8a4ae7f2 5662 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
d81c0983 5663 }
ee73362c
MS
5664
5665 np->pkt_limit = NV_PKTLIMIT_1;
5666 if (id->driver_data & DEV_HAS_LARGEDESC)
5667 np->pkt_limit = NV_PKTLIMIT_2;
5668
8a4ae7f2 5669 if (id->driver_data & DEV_HAS_CHECKSUM) {
f2ad2d9b 5670 np->rx_csum = 1;
8a4ae7f2 5671 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
edcfe5f7 5672 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
fa45459e 5673 dev->features |= NETIF_F_TSO;
21828163 5674 }
8a4ae7f2 5675
ee407b02
AA
5676 np->vlanctl_bits = 0;
5677 if (id->driver_data & DEV_HAS_VLAN) {
5678 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5679 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
ee407b02
AA
5680 }
5681
b6d0773f 5682 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
5289b4c4
AA
5683 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5684 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5685 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
b6d0773f 5686 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
eb91f61b 5687 }
f3b197ac 5688
eb91f61b 5689
1da177e4 5690 err = -ENOMEM;
86a0f043 5691 np->base = ioremap(addr, np->register_size);
1da177e4
LT
5692 if (!np->base)
5693 goto out_relreg;
5694 dev->base_addr = (unsigned long)np->base;
ee73362c 5695
1da177e4 5696 dev->irq = pci_dev->irq;
ee73362c 5697
eafa59f6
AA
5698 np->rx_ring_size = RX_RING_DEFAULT;
5699 np->tx_ring_size = TX_RING_DEFAULT;
eafa59f6 5700
36b30ea9 5701 if (!nv_optimized(np)) {
ee73362c 5702 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
eafa59f6 5703 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
ee73362c
MS
5704 &np->ring_addr);
5705 if (!np->rx_ring.orig)
5706 goto out_unmap;
eafa59f6 5707 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
ee73362c
MS
5708 } else {
5709 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
eafa59f6 5710 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
ee73362c
MS
5711 &np->ring_addr);
5712 if (!np->rx_ring.ex)
5713 goto out_unmap;
eafa59f6
AA
5714 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
5715 }
dd00cc48
YP
5716 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5717 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
761fcd9e 5718 if (!np->rx_skb || !np->tx_skb)
eafa59f6 5719 goto out_freering;
1da177e4 5720
36b30ea9 5721 if (!nv_optimized(np))
00829823 5722 dev->netdev_ops = &nv_netdev_ops;
86b22b0d 5723 else
00829823 5724 dev->netdev_ops = &nv_netdev_ops_optimized;
b94426bd 5725
e27cdba5 5726#ifdef CONFIG_FORCEDETH_NAPI
bea3348e 5727 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
2918c35d 5728#endif
1da177e4 5729 SET_ETHTOOL_OPS(dev, &ops);
1da177e4
LT
5730 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5731
5732 pci_set_drvdata(pci_dev, dev);
5733
5734 /* read the mac address */
5735 base = get_hwbase(dev);
5736 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5737 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5738
5070d340
AA
5739 /* check the workaround bit for correct mac address order */
5740 txreg = readl(base + NvRegTransmitPoll);
a376e79c 5741 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
5070d340
AA
5742 /* mac address is already in correct order */
5743 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5744 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5745 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5746 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5747 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5748 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
a376e79c
AA
5749 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5750 /* mac address is already in correct order */
5751 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5752 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5753 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5754 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5755 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5756 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5757 /*
5758 * Set orig mac address back to the reversed version.
5759 * This flag will be cleared during low power transition.
5760 * Therefore, we should always put back the reversed address.
5761 */
5762 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5763 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5764 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
5070d340
AA
5765 } else {
5766 /* need to reverse mac address to correct order */
5767 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5768 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5769 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5770 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5771 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5772 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
5070d340 5773 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
f55c21fd 5774 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
5070d340 5775 }
c704b856 5776 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4 5777
c704b856 5778 if (!is_valid_ether_addr(dev->perm_addr)) {
1da177e4
LT
5779 /*
5780 * Bad mac address. At least one bios sets the mac address
5781 * to 01:23:45:67:89:ab
5782 */
3f88ce49 5783 dev_printk(KERN_ERR, &pci_dev->dev,
e174961c
JB
5784 "Invalid Mac address detected: %pM\n",
5785 dev->dev_addr);
3f88ce49
JG
5786 dev_printk(KERN_ERR, &pci_dev->dev,
5787 "Please complain to your hardware vendor. Switching to a random MAC.\n");
1da177e4
LT
5788 dev->dev_addr[0] = 0x00;
5789 dev->dev_addr[1] = 0x00;
5790 dev->dev_addr[2] = 0x6c;
5791 get_random_bytes(&dev->dev_addr[3], 3);
5792 }
5793
e174961c
JB
5794 dprintk(KERN_DEBUG "%s: MAC Address %pM\n",
5795 pci_name(pci_dev), dev->dev_addr);
1da177e4 5796
f1489653
AA
5797 /* set mac address */
5798 nv_copy_mac_to_hw(dev);
5799
9a60a826
TD
5800 /* Workaround current PCI init glitch: wakeup bits aren't
5801 * being set from PCI PM capability.
5802 */
5803 device_init_wakeup(&pci_dev->dev, 1);
5804
1da177e4
LT
5805 /* disable WOL */
5806 writel(0, base + NvRegWakeUpFlags);
5807 np->wolenabled = 0;
5808
86a0f043 5809 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
86a0f043
AA
5810
5811 /* take phy and nic out of low power mode */
5812 powerstate = readl(base + NvRegPowerState2);
5813 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5814 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
5815 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
44c10138 5816 pci_dev->revision >= 0xA3)
86a0f043
AA
5817 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5818 writel(powerstate, base + NvRegPowerState2);
5819 }
5820
1da177e4 5821 if (np->desc_ver == DESC_VER_1) {
ac9c1897 5822 np->tx_flags = NV_TX_VALID;
1da177e4 5823 } else {
ac9c1897 5824 np->tx_flags = NV_TX2_VALID;
1da177e4 5825 }
9e184767
AA
5826
5827 np->msi_flags = 0;
5828 if ((id->driver_data & DEV_HAS_MSI) && msi) {
5829 np->msi_flags |= NV_MSI_CAPABLE;
5830 }
5831 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5832 /* msix has had reported issues when modifying irqmask
5833 as in the case of napi, therefore, disable for now
5834 */
5835#ifndef CONFIG_FORCEDETH_NAPI
5836 np->msi_flags |= NV_MSI_X_CAPABLE;
5837#endif
5838 }
5839
5840 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
a971c324 5841 np->irqmask = NVREG_IRQMASK_CPU;
d33a73c8
AA
5842 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5843 np->msi_flags |= 0x0001;
9e184767
AA
5844 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5845 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5846 /* start off in throughput mode */
5847 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5848 /* remove support for msix mode */
5849 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5850 } else {
5851 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5852 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5853 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5854 np->msi_flags |= 0x0003;
d33a73c8 5855 }
a971c324 5856
1da177e4
LT
5857 if (id->driver_data & DEV_NEED_TIMERIRQ)
5858 np->irqmask |= NVREG_IRQ_TIMER;
5859 if (id->driver_data & DEV_NEED_LINKTIMER) {
5860 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5861 np->need_linktimer = 1;
5862 np->link_timeout = jiffies + LINK_TIMEOUT;
5863 } else {
5864 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5865 np->need_linktimer = 0;
5866 }
5867
3b446c3e
AA
5868 /* Limit the number of tx's outstanding for hw bug */
5869 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5870 np->tx_limit = 1;
5871 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
5872 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
5873 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
5874 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
5875 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
5876 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
5877 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
5878 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_39) &&
5879 pci_dev->revision >= 0xA2)
5880 np->tx_limit = 0;
5881 }
5882
7e680c22
AA
5883 /* clear phy state and temporarily halt phy interrupts */
5884 writel(0, base + NvRegMIIMask);
5885 phystate = readl(base + NvRegAdapterControl);
5886 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5887 phystate_orig = 1;
5888 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5889 writel(phystate, base + NvRegAdapterControl);
5890 }
eb798428 5891 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
7e680c22
AA
5892
5893 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
7e680c22 5894 /* management unit running on the mac? */
cac1c52c
AA
5895 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5896 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5897 nv_mgmt_acquire_sema(dev) &&
5898 nv_mgmt_get_version(dev)) {
5899 np->mac_in_use = 1;
5900 if (np->mgmt_version > 0) {
5901 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
5902 }
5903 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
5904 pci_name(pci_dev), np->mac_in_use);
5905 /* management unit setup the phy already? */
5906 if (np->mac_in_use &&
5907 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5908 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5909 /* phy is inited by mgmt unit */
5910 phyinitialized = 1;
5911 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
5912 pci_name(pci_dev));
5913 } else {
5914 /* we need to init the phy */
7e680c22
AA
5915 }
5916 }
5917 }
5918
1da177e4 5919 /* find a suitable phy */
7a33e45a 5920 for (i = 1; i <= 32; i++) {
1da177e4 5921 int id1, id2;
7a33e45a 5922 int phyaddr = i & 0x1F;
1da177e4
LT
5923
5924 spin_lock_irq(&np->lock);
7a33e45a 5925 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
1da177e4
LT
5926 spin_unlock_irq(&np->lock);
5927 if (id1 < 0 || id1 == 0xffff)
5928 continue;
5929 spin_lock_irq(&np->lock);
7a33e45a 5930 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
1da177e4
LT
5931 spin_unlock_irq(&np->lock);
5932 if (id2 < 0 || id2 == 0xffff)
5933 continue;
5934
edf7e5ec 5935 np->phy_model = id2 & PHYID2_MODEL_MASK;
1da177e4
LT
5936 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5937 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5938 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
7a33e45a
AA
5939 pci_name(pci_dev), id1, id2, phyaddr);
5940 np->phyaddr = phyaddr;
1da177e4 5941 np->phy_oui = id1 | id2;
9f3f7910
AA
5942
5943 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5944 if (np->phy_oui == PHY_OUI_REALTEK2)
5945 np->phy_oui = PHY_OUI_REALTEK;
5946 /* Setup phy revision for Realtek */
5947 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5948 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5949
1da177e4
LT
5950 break;
5951 }
7a33e45a 5952 if (i == 33) {
3f88ce49
JG
5953 dev_printk(KERN_INFO, &pci_dev->dev,
5954 "open: Could not find a valid PHY.\n");
eafa59f6 5955 goto out_error;
1da177e4 5956 }
f3b197ac 5957
7e680c22
AA
5958 if (!phyinitialized) {
5959 /* reset it */
5960 phy_init(dev);
f35723ec
AA
5961 } else {
5962 /* see if it is a gigabit phy */
5963 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5964 if (mii_status & PHY_GIGABIT) {
5965 np->gigabit = PHY_GIGABIT;
5966 }
7e680c22 5967 }
1da177e4
LT
5968
5969 /* set default link speed settings */
5970 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5971 np->duplex = 0;
5972 np->autoneg = 1;
5973
5974 err = register_netdev(dev);
5975 if (err) {
3f88ce49
JG
5976 dev_printk(KERN_INFO, &pci_dev->dev,
5977 "unable to register netdev: %d\n", err);
eafa59f6 5978 goto out_error;
1da177e4 5979 }
3f88ce49
JG
5980
5981 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5982 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5983 dev->name,
5984 np->phy_oui,
5985 np->phyaddr,
5986 dev->dev_addr[0],
5987 dev->dev_addr[1],
5988 dev->dev_addr[2],
5989 dev->dev_addr[3],
5990 dev->dev_addr[4],
5991 dev->dev_addr[5]);
5992
5993 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5994 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
edcfe5f7 5995 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
3f88ce49
JG
5996 "csum " : "",
5997 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5998 "vlan " : "",
5999 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
6000 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
6001 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
6002 np->gigabit == PHY_GIGABIT ? "gbit " : "",
6003 np->need_linktimer ? "lnktim " : "",
6004 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
6005 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
6006 np->desc_ver);
1da177e4
LT
6007
6008 return 0;
6009
eafa59f6 6010out_error:
7e680c22
AA
6011 if (phystate_orig)
6012 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
1da177e4 6013 pci_set_drvdata(pci_dev, NULL);
eafa59f6
AA
6014out_freering:
6015 free_rings(dev);
1da177e4
LT
6016out_unmap:
6017 iounmap(get_hwbase(dev));
6018out_relreg:
6019 pci_release_regions(pci_dev);
6020out_disable:
6021 pci_disable_device(pci_dev);
6022out_free:
6023 free_netdev(dev);
6024out:
6025 return err;
6026}
6027
9f3f7910
AA
6028static void nv_restore_phy(struct net_device *dev)
6029{
6030 struct fe_priv *np = netdev_priv(dev);
6031 u16 phy_reserved, mii_control;
6032
6033 if (np->phy_oui == PHY_OUI_REALTEK &&
6034 np->phy_model == PHY_MODEL_REALTEK_8201 &&
6035 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
6036 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
6037 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
6038 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
6039 phy_reserved |= PHY_REALTEK_INIT8;
6040 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
6041 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
6042
6043 /* restart auto negotiation */
6044 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
6045 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
6046 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
6047 }
6048}
6049
f55c21fd 6050static void nv_restore_mac_addr(struct pci_dev *pci_dev)
1da177e4
LT
6051{
6052 struct net_device *dev = pci_get_drvdata(pci_dev);
f1489653
AA
6053 struct fe_priv *np = netdev_priv(dev);
6054 u8 __iomem *base = get_hwbase(dev);
1da177e4 6055
f1489653
AA
6056 /* special op: write back the misordered MAC address - otherwise
6057 * the next nv_probe would see a wrong address.
6058 */
6059 writel(np->orig_mac[0], base + NvRegMacAddrA);
6060 writel(np->orig_mac[1], base + NvRegMacAddrB);
2e3884b5
BS
6061 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
6062 base + NvRegTransmitPoll);
f55c21fd
YL
6063}
6064
6065static void __devexit nv_remove(struct pci_dev *pci_dev)
6066{
6067 struct net_device *dev = pci_get_drvdata(pci_dev);
6068
6069 unregister_netdev(dev);
6070
6071 nv_restore_mac_addr(pci_dev);
f1489653 6072
9f3f7910
AA
6073 /* restore any phy related changes */
6074 nv_restore_phy(dev);
6075
cac1c52c
AA
6076 nv_mgmt_release_sema(dev);
6077
1da177e4 6078 /* free all structures */
eafa59f6 6079 free_rings(dev);
1da177e4
LT
6080 iounmap(get_hwbase(dev));
6081 pci_release_regions(pci_dev);
6082 pci_disable_device(pci_dev);
6083 free_netdev(dev);
6084 pci_set_drvdata(pci_dev, NULL);
6085}
6086
a189317f
FR
6087#ifdef CONFIG_PM
6088static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
6089{
6090 struct net_device *dev = pci_get_drvdata(pdev);
6091 struct fe_priv *np = netdev_priv(dev);
1a1ca861
TD
6092 u8 __iomem *base = get_hwbase(dev);
6093 int i;
a189317f 6094
25d90810
TD
6095 if (netif_running(dev)) {
6096 // Gross.
6097 nv_close(dev);
6098 }
a189317f
FR
6099 netif_device_detach(dev);
6100
1a1ca861
TD
6101 /* save non-pci configuration space */
6102 for (i = 0;i <= np->register_size/sizeof(u32); i++)
6103 np->saved_config_space[i] = readl(base + i*sizeof(u32));
6104
a189317f
FR
6105 pci_save_state(pdev);
6106 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
25d90810 6107 pci_disable_device(pdev);
a189317f 6108 pci_set_power_state(pdev, pci_choose_state(pdev, state));
a189317f
FR
6109 return 0;
6110}
6111
6112static int nv_resume(struct pci_dev *pdev)
6113{
6114 struct net_device *dev = pci_get_drvdata(pdev);
1a1ca861 6115 struct fe_priv *np = netdev_priv(dev);
a376e79c 6116 u8 __iomem *base = get_hwbase(dev);
1a1ca861 6117 int i, rc = 0;
a189317f 6118
a189317f
FR
6119 pci_set_power_state(pdev, PCI_D0);
6120 pci_restore_state(pdev);
25d90810 6121 /* ack any pending wake events, disable PME */
a189317f
FR
6122 pci_enable_wake(pdev, PCI_D0, 0);
6123
1a1ca861
TD
6124 /* restore non-pci configuration space */
6125 for (i = 0;i <= np->register_size/sizeof(u32); i++)
6126 writel(np->saved_config_space[i], base+i*sizeof(u32));
a376e79c 6127
b6e4405b
AA
6128 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
6129
25d90810
TD
6130 netif_device_attach(dev);
6131 if (netif_running(dev)) {
6132 rc = nv_open(dev);
6133 nv_set_multicast(dev);
6134 }
a189317f
FR
6135 return rc;
6136}
f735a2a1
TD
6137
6138static void nv_shutdown(struct pci_dev *pdev)
6139{
6140 struct net_device *dev = pci_get_drvdata(pdev);
6141 struct fe_priv *np = netdev_priv(dev);
6142
6143 if (netif_running(dev))
6144 nv_close(dev);
6145
34edaa88
TD
6146 /*
6147 * Restore the MAC so a kernel started by kexec won't get confused.
6148 * If we really go for poweroff, we must not restore the MAC,
6149 * otherwise the MAC for WOL will be reversed at least on some boards.
6150 */
6151 if (system_state != SYSTEM_POWER_OFF) {
6152 nv_restore_mac_addr(pdev);
6153 }
f55c21fd 6154
f735a2a1 6155 pci_disable_device(pdev);
34edaa88
TD
6156 /*
6157 * Apparently it is not possible to reinitialise from D3 hot,
6158 * only put the device into D3 if we really go for poweroff.
6159 */
3cb5599a
RW
6160 if (system_state == SYSTEM_POWER_OFF) {
6161 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
6162 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
6163 pci_set_power_state(pdev, PCI_D3hot);
6164 }
f735a2a1 6165}
a189317f
FR
6166#else
6167#define nv_suspend NULL
f735a2a1 6168#define nv_shutdown NULL
a189317f
FR
6169#define nv_resume NULL
6170#endif /* CONFIG_PM */
6171
1da177e4
LT
6172static struct pci_device_id pci_tbl[] = {
6173 { /* nForce Ethernet Controller */
dc8216c1 6174 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
c2dba06d 6175 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
6176 },
6177 { /* nForce2 Ethernet Controller */
dc8216c1 6178 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
c2dba06d 6179 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
6180 },
6181 { /* nForce3 Ethernet Controller */
dc8216c1 6182 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
c2dba06d 6183 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
6184 },
6185 { /* nForce3 Ethernet Controller */
dc8216c1 6186 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
8a4ae7f2 6187 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
6188 },
6189 { /* nForce3 Ethernet Controller */
dc8216c1 6190 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
8a4ae7f2 6191 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
6192 },
6193 { /* nForce3 Ethernet Controller */
dc8216c1 6194 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
8a4ae7f2 6195 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
6196 },
6197 { /* nForce3 Ethernet Controller */
dc8216c1 6198 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
8a4ae7f2 6199 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
6200 },
6201 { /* CK804 Ethernet Controller */
dc8216c1 6202 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
033e97b2 6203 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4
LT
6204 },
6205 { /* CK804 Ethernet Controller */
dc8216c1 6206 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
033e97b2 6207 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4
LT
6208 },
6209 { /* MCP04 Ethernet Controller */
dc8216c1 6210 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
9e184767 6211 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4
LT
6212 },
6213 { /* MCP04 Ethernet Controller */
dc8216c1 6214 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
9e184767 6215 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
1da177e4 6216 },
9992d4aa 6217 { /* MCP51 Ethernet Controller */
dc8216c1 6218 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
9e184767 6219 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
9992d4aa
MS
6220 },
6221 { /* MCP51 Ethernet Controller */
dc8216c1 6222 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
9e184767 6223 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
9992d4aa 6224 },
f49d16ef 6225 { /* MCP55 Ethernet Controller */
dc8216c1 6226 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
033e97b2 6227 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
f49d16ef
MS
6228 },
6229 { /* MCP55 Ethernet Controller */
dc8216c1 6230 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
033e97b2 6231 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
f49d16ef 6232 },
c99ce7ee
AA
6233 { /* MCP61 Ethernet Controller */
6234 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
9e184767 6235 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
c99ce7ee
AA
6236 },
6237 { /* MCP61 Ethernet Controller */
6238 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
9e184767 6239 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
c99ce7ee
AA
6240 },
6241 { /* MCP61 Ethernet Controller */
6242 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
9e184767 6243 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
c99ce7ee
AA
6244 },
6245 { /* MCP61 Ethernet Controller */
6246 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
9e184767 6247 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
c99ce7ee
AA
6248 },
6249 { /* MCP65 Ethernet Controller */
6250 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
9e184767 6251 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
c99ce7ee
AA
6252 },
6253 { /* MCP65 Ethernet Controller */
6254 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
9e184767 6255 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
c99ce7ee
AA
6256 },
6257 { /* MCP65 Ethernet Controller */
6258 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
9e184767 6259 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
c99ce7ee
AA
6260 },
6261 { /* MCP65 Ethernet Controller */
6262 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
9e184767 6263 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
c99ce7ee 6264 },
f4344848
AA
6265 { /* MCP67 Ethernet Controller */
6266 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
9e184767 6267 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
f4344848
AA
6268 },
6269 { /* MCP67 Ethernet Controller */
6270 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
9e184767 6271 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
f4344848
AA
6272 },
6273 { /* MCP67 Ethernet Controller */
6274 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
9e184767 6275 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
f4344848
AA
6276 },
6277 { /* MCP67 Ethernet Controller */
6278 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
9e184767 6279 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
f4344848 6280 },
1398661b
AA
6281 { /* MCP73 Ethernet Controller */
6282 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_28),
9e184767 6283 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
1398661b
AA
6284 },
6285 { /* MCP73 Ethernet Controller */
6286 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_29),
9e184767 6287 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
1398661b
AA
6288 },
6289 { /* MCP73 Ethernet Controller */
6290 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_30),
9e184767 6291 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
1398661b
AA
6292 },
6293 { /* MCP73 Ethernet Controller */
6294 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_31),
9e184767 6295 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
1398661b 6296 },
96fd4cd3
AA
6297 { /* MCP77 Ethernet Controller */
6298 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_32),
9e184767 6299 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
96fd4cd3
AA
6300 },
6301 { /* MCP77 Ethernet Controller */
6302 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_33),
9e184767 6303 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
96fd4cd3
AA
6304 },
6305 { /* MCP77 Ethernet Controller */
6306 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_34),
9e184767 6307 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
96fd4cd3
AA
6308 },
6309 { /* MCP77 Ethernet Controller */
6310 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_35),
9e184767 6311 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
96fd4cd3 6312 },
490dde89
AA
6313 { /* MCP79 Ethernet Controller */
6314 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_36),
a7ee2f73 6315 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
490dde89
AA
6316 },
6317 { /* MCP79 Ethernet Controller */
6318 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_37),
9e184767 6319 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
490dde89
AA
6320 },
6321 { /* MCP79 Ethernet Controller */
6322 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_38),
9e184767 6323 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
490dde89
AA
6324 },
6325 { /* MCP79 Ethernet Controller */
6326 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_39),
9e184767 6327 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
490dde89 6328 },
1da177e4
LT
6329 {0,},
6330};
6331
6332static struct pci_driver driver = {
3f88ce49
JG
6333 .name = DRV_NAME,
6334 .id_table = pci_tbl,
6335 .probe = nv_probe,
6336 .remove = __devexit_p(nv_remove),
6337 .suspend = nv_suspend,
6338 .resume = nv_resume,
f735a2a1 6339 .shutdown = nv_shutdown,
1da177e4
LT
6340};
6341
1da177e4
LT
6342static int __init init_nic(void)
6343{
29917620 6344 return pci_register_driver(&driver);
1da177e4
LT
6345}
6346
6347static void __exit exit_nic(void)
6348{
6349 pci_unregister_driver(&driver);
6350}
6351
6352module_param(max_interrupt_work, int, 0);
6353MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
a971c324 6354module_param(optimization_mode, int, 0);
9e184767 6355MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
a971c324
AA
6356module_param(poll_interval, int, 0);
6357MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
69fe3fd7
AA
6358module_param(msi, int, 0);
6359MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6360module_param(msix, int, 0);
6361MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6362module_param(dma_64bit, int, 0);
6363MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
9f3f7910
AA
6364module_param(phy_cross, int, 0);
6365MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
1da177e4
LT
6366
6367MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6368MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6369MODULE_LICENSE("GPL");
6370
6371MODULE_DEVICE_TABLE(pci, pci_tbl);
6372
6373module_init(init_nic);
6374module_exit(exit_nic);