]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/netxen/netxen_nic.h
cxgb3 - Tag driver version
[mirror_ubuntu-bionic-kernel.git] / drivers / net / netxen / netxen_nic.h
CommitLineData
3d396eb1
AK
1/*
2 * Copyright (C) 2003 - 2006 NetXen, Inc.
3 * All rights reserved.
80922fbc 4 *
3d396eb1
AK
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
80922fbc 9 *
3d396eb1
AK
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
80922fbc 14 *
3d396eb1
AK
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
80922fbc 19 *
3d396eb1
AK
20 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
80922fbc 22 *
3d396eb1
AK
23 * Contact Information:
24 * info@netxen.com
25 * NetXen,
26 * 3965 Freedom Circle, Fourth floor,
27 * Santa Clara, CA 95054
28 */
29
30#ifndef _NETXEN_NIC_H_
31#define _NETXEN_NIC_H_
32
3d396eb1
AK
33#include <linux/module.h>
34#include <linux/kernel.h>
35#include <linux/types.h>
36#include <linux/compiler.h>
37#include <linux/slab.h>
38#include <linux/delay.h>
39#include <linux/init.h>
40#include <linux/ioport.h>
41#include <linux/pci.h>
42#include <linux/netdevice.h>
43#include <linux/etherdevice.h>
44#include <linux/ip.h>
45#include <linux/in.h>
46#include <linux/tcp.h>
47#include <linux/skbuff.h>
48#include <linux/version.h>
49
50#include <linux/ethtool.h>
51#include <linux/mii.h>
52#include <linux/interrupt.h>
53#include <linux/timer.h>
54
55#include <linux/mm.h>
56#include <linux/mman.h>
57
58#include <asm/system.h>
59#include <asm/io.h>
60#include <asm/byteorder.h>
61#include <asm/uaccess.h>
62#include <asm/pgtable.h>
63
64#include "netxen_nic_hw.h"
65
ed25ffa1 66#define _NETXEN_NIC_LINUX_MAJOR 3
3d396eb1 67#define _NETXEN_NIC_LINUX_MINOR 3
90f8b1d2 68#define _NETXEN_NIC_LINUX_SUBVERSION 3
27d2ab54
AK
69#define NETXEN_NIC_LINUX_VERSIONID "3.3.3"
70
71#define NUM_FLASH_SECTORS (64)
72#define FLASH_SECTOR_SIZE (64 * 1024)
73#define FLASH_TOTAL_SIZE (NUM_FLASH_SECTORS * FLASH_SECTOR_SIZE)
3d396eb1
AK
74
75#define RCV_DESC_RINGSIZE \
76 (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
77#define STATUS_DESC_RINGSIZE \
78 (sizeof(struct status_desc)* adapter->max_rx_desc_count)
ed25ffa1
AK
79#define LRO_DESC_RINGSIZE \
80 (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
3d396eb1
AK
81#define TX_RINGSIZE \
82 (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
83#define RCV_BUFFSIZE \
84 (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
85#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
86
ed25ffa1
AK
87#define NETXEN_NETDEV_STATUS 0x1
88#define NETXEN_RCV_PRODUCER_OFFSET 0
89#define NETXEN_RCV_PEG_DB_ID 2
90#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
27d2ab54 91#define FLASH_SUCCESS 0
3d396eb1
AK
92
93#define ADDR_IN_WINDOW1(off) \
94 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
ed25ffa1
AK
95/*
96 * In netxen_nic_down(), we must wait for any pending callback requests into
97 * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
98 * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
99 * does this synchronization.
100 *
101 * Normally, schedule_work()/flush_scheduled_work() could have worked, but
102 * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
103 * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
104 * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
105 * linkwatch_event() to be executed which also attempts to acquire the rtnl
106 * lock thus causing a deadlock.
107 */
108
109#define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
110#define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
111extern struct workqueue_struct *netxen_workq;
3d396eb1
AK
112
113/*
114 * normalize a 64MB crb address to 32MB PCI window
115 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
116 */
80922fbc
AK
117#define NETXEN_CRB_NORMAL(reg) \
118 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
cb8011ad 119
3d396eb1 120#define NETXEN_CRB_NORMALIZE(adapter, reg) \
cb8011ad
AK
121 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
122
ed25ffa1
AK
123#define DB_NORMALIZE(adapter, off) \
124 (adapter->ahw.db_base + (off))
125
126#define NX_P2_C0 0x24
127#define NX_P2_C1 0x25
128
cb8011ad 129#define FIRST_PAGE_GROUP_START 0
ed25ffa1 130#define FIRST_PAGE_GROUP_END 0x100000
cb8011ad
AK
131
132#define SECOND_PAGE_GROUP_START 0x4000000
133#define SECOND_PAGE_GROUP_END 0x66BC000
134
135#define THIRD_PAGE_GROUP_START 0x70E4000
136#define THIRD_PAGE_GROUP_END 0x8000000
137
138#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
139#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
140#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
3d396eb1 141
ed25ffa1 142#define MAX_RX_BUFFER_LENGTH 1760
bd56c6b1 143#define MAX_RX_JUMBO_BUFFER_LENGTH 8062
ed25ffa1
AK
144#define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
145#define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
3d396eb1 146#define RX_JUMBO_DMA_MAP_LEN \
ed25ffa1
AK
147 (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
148#define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
3d396eb1
AK
149#define NETXEN_ROM_ROUNDUP 0x80000000ULL
150
151/*
152 * Maximum number of ring contexts
153 */
154#define MAX_RING_CTX 1
155
156/* Opcodes to be used with the commands */
157enum {
158 TX_ETHER_PKT = 0x01,
159/* The following opcodes are for IP checksum */
160 TX_TCP_PKT,
161 TX_UDP_PKT,
162 TX_IP_PKT,
163 TX_TCP_LSO,
164 TX_IPSEC,
165 TX_IPSEC_CMD
166};
167
168/* The following opcodes are for internal consumption. */
169#define NETXEN_CONTROL_OP 0x10
170#define PEGNET_REQUEST 0x11
171
172#define MAX_NUM_CARDS 4
173
174#define MAX_BUFFERS_PER_CMD 32
175
176/*
177 * Following are the states of the Phantom. Phantom will set them and
178 * Host will read to check if the fields are correct.
179 */
180#define PHAN_INITIALIZE_START 0xff00
181#define PHAN_INITIALIZE_FAILED 0xffff
182#define PHAN_INITIALIZE_COMPLETE 0xff01
183
184/* Host writes the following to notify that it has done the init-handshake */
185#define PHAN_INITIALIZE_ACK 0xf00f
186
ed25ffa1 187#define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
3d396eb1
AK
188
189/* descriptor types */
190#define RCV_DESC_NORMAL 0x01
191#define RCV_DESC_JUMBO 0x02
ed25ffa1 192#define RCV_DESC_LRO 0x04
3d396eb1
AK
193#define RCV_DESC_NORMAL_CTXID 0
194#define RCV_DESC_JUMBO_CTXID 1
ed25ffa1 195#define RCV_DESC_LRO_CTXID 2
3d396eb1
AK
196
197#define RCV_DESC_TYPE(ID) \
ed25ffa1
AK
198 ((ID == RCV_DESC_JUMBO_CTXID) \
199 ? RCV_DESC_JUMBO \
200 : ((ID == RCV_DESC_LRO_CTXID) \
201 ? RCV_DESC_LRO : \
202 (RCV_DESC_NORMAL)))
3d396eb1
AK
203
204#define MAX_CMD_DESCRIPTORS 1024
bd56c6b1
AK
205#define MAX_RCV_DESCRIPTORS 16384
206#define MAX_JUMBO_RCV_DESCRIPTORS 1024
207#define MAX_LRO_RCV_DESCRIPTORS 64
3d396eb1
AK
208#define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
209#define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
210#define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
211#define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
3d396eb1 212#define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
ed25ffa1
AK
213#define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
214 MAX_LRO_RCV_DESCRIPTORS)
3d396eb1
AK
215#define MIN_TX_COUNT 4096
216#define MIN_RX_COUNT 4096
ed25ffa1
AK
217#define NETXEN_CTX_SIGNATURE 0xdee0
218#define NETXEN_RCV_PRODUCER(ringid) (ringid)
3d396eb1
AK
219#define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
220
221#define PHAN_PEG_RCV_INITIALIZED 0xff01
222#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
223
224#define get_next_index(index, length) \
225 (((index) + 1) & ((length) - 1))
226
227#define get_index_range(index,length,count) \
228 (((index) + (count)) & ((length) - 1))
229
ed25ffa1
AK
230#define MPORT_SINGLE_FUNCTION_MODE 0x1111
231
232extern unsigned long long netxen_dma_mask;
233
234/*
235 * NetXen host-peg signal message structure
236 *
237 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
238 * Bit 2 : priv_id => must be 1
239 * Bit 3-17 : count => for doorbell
240 * Bit 18-27 : ctx_id => Context id
241 * Bit 28-31 : opcode
242 */
243
244typedef u32 netxen_ctx_msg;
245
ed25ffa1 246#define netxen_set_msg_peg_id(config_word, val) \
a608ab9c 247 ((config_word) &= ~3, (config_word) |= val & 3)
ed25ffa1 248#define netxen_set_msg_privid(config_word) \
a608ab9c 249 ((config_word) |= 1 << 2)
ed25ffa1 250#define netxen_set_msg_count(config_word, val) \
a608ab9c 251 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
ed25ffa1 252#define netxen_set_msg_ctxid(config_word, val) \
a608ab9c 253 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
ed25ffa1 254#define netxen_set_msg_opcode(config_word, val) \
82581174 255 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
ed25ffa1
AK
256
257struct netxen_rcv_context {
a608ab9c
AV
258 __le64 rcv_ring_addr;
259 __le32 rcv_ring_size;
260 __le32 rsrvd;
ed25ffa1
AK
261};
262
263struct netxen_ring_ctx {
264
265 /* one command ring */
a608ab9c
AV
266 __le64 cmd_consumer_offset;
267 __le64 cmd_ring_addr;
268 __le32 cmd_ring_size;
269 __le32 rsrvd;
ed25ffa1
AK
270
271 /* three receive rings */
272 struct netxen_rcv_context rcv_ctx[3];
273
274 /* one status ring */
a608ab9c
AV
275 __le64 sts_ring_addr;
276 __le32 sts_ring_size;
ed25ffa1 277
a608ab9c 278 __le32 ctx_id;
ed25ffa1
AK
279} __attribute__ ((aligned(64)));
280
3d396eb1
AK
281/*
282 * Following data structures describe the descriptors that will be used.
283 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
284 * we are doing LSO (above the 1500 size packet) only.
285 */
286
287/*
288 * The size of reference handle been changed to 16 bits to pass the MSS fields
289 * for the LSO packet
290 */
291
292#define FLAGS_CHECKSUM_ENABLED 0x01
293#define FLAGS_LSO_ENABLED 0x02
294#define FLAGS_IPSEC_SA_ADD 0x04
295#define FLAGS_IPSEC_SA_DELETE 0x08
296#define FLAGS_VLAN_TAGGED 0x10
297
ed25ffa1
AK
298#define netxen_set_cmd_desc_port(cmd_desc, var) \
299 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
3d396eb1 300
ed25ffa1 301#define netxen_set_cmd_desc_flags(cmd_desc, val) \
a608ab9c
AV
302 ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x7f), \
303 (cmd_desc)->flags_opcode |= cpu_to_le16((val) & 0x7f))
ed25ffa1 304#define netxen_set_cmd_desc_opcode(cmd_desc, val) \
a608ab9c 305 ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x3f<<7), \
82581174 306 (cmd_desc)->flags_opcode |= cpu_to_le16(((val & 0x3f)<<7)))
ed25ffa1
AK
307
308#define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
a608ab9c
AV
309 ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xff), \
310 (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32((val) & 0xff))
ed25ffa1 311#define netxen_set_cmd_desc_totallength(cmd_desc, val) \
82581174
AK
312 ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xffffff00), \
313 (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32(val << 8))
ed25ffa1
AK
314
315#define netxen_get_cmd_desc_opcode(cmd_desc) \
a608ab9c 316 ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003F)
ed25ffa1 317#define netxen_get_cmd_desc_totallength(cmd_desc) \
a608ab9c 318 (le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8)
3d396eb1
AK
319
320struct cmd_desc_type0 {
ed25ffa1
AK
321 u8 tcp_hdr_offset; /* For LSO only */
322 u8 ip_hdr_offset; /* For LSO only */
323 /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
a608ab9c 324 __le16 flags_opcode;
ed25ffa1
AK
325 /* Bit pattern: 0-7 total number of segments,
326 8-31 Total size of the packet */
a608ab9c 327 __le32 num_of_buffers_total_length;
3d396eb1
AK
328 union {
329 struct {
a608ab9c
AV
330 __le32 addr_low_part2;
331 __le32 addr_high_part2;
3d396eb1 332 };
a608ab9c 333 __le64 addr_buffer2;
3d396eb1
AK
334 };
335
a608ab9c
AV
336 __le16 reference_handle; /* changed to u16 to add mss */
337 __le16 mss; /* passed by NDIS_PACKET for LSO */
3d396eb1
AK
338 /* Bit pattern 0-3 port, 0-3 ctx id */
339 u8 port_ctxid;
340 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
a608ab9c 341 __le16 conn_id; /* IPSec offoad only */
3d396eb1
AK
342
343 union {
344 struct {
a608ab9c
AV
345 __le32 addr_low_part3;
346 __le32 addr_high_part3;
3d396eb1 347 };
a608ab9c 348 __le64 addr_buffer3;
3d396eb1 349 };
3d396eb1
AK
350 union {
351 struct {
a608ab9c
AV
352 __le32 addr_low_part1;
353 __le32 addr_high_part1;
3d396eb1 354 };
a608ab9c 355 __le64 addr_buffer1;
3d396eb1
AK
356 };
357
a608ab9c
AV
358 __le16 buffer1_length;
359 __le16 buffer2_length;
360 __le16 buffer3_length;
361 __le16 buffer4_length;
3d396eb1
AK
362
363 union {
364 struct {
a608ab9c
AV
365 __le32 addr_low_part4;
366 __le32 addr_high_part4;
3d396eb1 367 };
a608ab9c 368 __le64 addr_buffer4;
3d396eb1
AK
369 };
370
a608ab9c 371 __le64 unused;
ed25ffa1 372
3d396eb1
AK
373} __attribute__ ((aligned(64)));
374
375/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
376struct rcv_desc {
a608ab9c
AV
377 __le16 reference_handle;
378 __le16 reserved;
379 __le32 buffer_length; /* allocated buffer length (usually 2K) */
380 __le64 addr_buffer;
3d396eb1
AK
381};
382
383/* opcode field in status_desc */
384#define RCV_NIC_PKT (0xA)
385#define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
386
387/* for status field in status_desc */
388#define STATUS_NEED_CKSUM (1)
389#define STATUS_CKSUM_OK (2)
390
391/* owner bits of status_desc */
392#define STATUS_OWNER_HOST (0x1)
393#define STATUS_OWNER_PHANTOM (0x2)
394
395#define NETXEN_PROT_IP (1)
396#define NETXEN_PROT_UNKNOWN (0)
397
398/* Note: sizeof(status_desc) should always be a mutliple of 2 */
ed25ffa1
AK
399
400#define netxen_get_sts_desc_lro_cnt(status_desc) \
401 ((status_desc)->lro & 0x7F)
402#define netxen_get_sts_desc_lro_last_frag(status_desc) \
403 (((status_desc)->lro & 0x80) >> 7)
404
405#define netxen_get_sts_port(status_desc) \
a608ab9c 406 (le64_to_cpu((status_desc)->status_desc_data) & 0x0F)
ed25ffa1 407#define netxen_get_sts_status(status_desc) \
a608ab9c 408 ((le64_to_cpu((status_desc)->status_desc_data) >> 4) & 0x0F)
ed25ffa1 409#define netxen_get_sts_type(status_desc) \
a608ab9c 410 ((le64_to_cpu((status_desc)->status_desc_data) >> 8) & 0x0F)
ed25ffa1 411#define netxen_get_sts_totallength(status_desc) \
a608ab9c 412 ((le64_to_cpu((status_desc)->status_desc_data) >> 12) & 0xFFFF)
ed25ffa1 413#define netxen_get_sts_refhandle(status_desc) \
a608ab9c 414 ((le64_to_cpu((status_desc)->status_desc_data) >> 28) & 0xFFFF)
ed25ffa1 415#define netxen_get_sts_prot(status_desc) \
a608ab9c 416 ((le64_to_cpu((status_desc)->status_desc_data) >> 44) & 0x0F)
ed25ffa1 417#define netxen_get_sts_owner(status_desc) \
a608ab9c 418 ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
ed25ffa1 419#define netxen_get_sts_opcode(status_desc) \
a608ab9c 420 ((le64_to_cpu((status_desc)->status_desc_data) >> 58) & 0x03F)
ed25ffa1
AK
421
422#define netxen_clear_sts_owner(status_desc) \
423 ((status_desc)->status_desc_data &= \
a608ab9c 424 ~cpu_to_le64(((unsigned long long)3) << 56 ))
ed25ffa1
AK
425#define netxen_set_sts_owner(status_desc, val) \
426 ((status_desc)->status_desc_data |= \
a608ab9c 427 cpu_to_le64(((unsigned long long)((val) & 0x3)) << 56 ))
3d396eb1
AK
428
429struct status_desc {
ed25ffa1
AK
430 /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
431 28-43 reference_handle, 44-47 protocol, 48-52 unused
432 53-55 desc_cnt, 56-57 owner, 58-63 opcode
433 */
a608ab9c
AV
434 __le64 status_desc_data;
435 __le32 hash_value;
ed25ffa1
AK
436 u8 hash_type;
437 u8 msg_type;
438 u8 unused;
439 /* Bit pattern: 0-6 lro_count indicates frag sequence,
440 7 last_frag indicates last frag */
441 u8 lro;
3d396eb1
AK
442} __attribute__ ((aligned(8)));
443
444enum {
445 NETXEN_RCV_PEG_0 = 0,
446 NETXEN_RCV_PEG_1
447};
448/* The version of the main data structure */
449#define NETXEN_BDINFO_VERSION 1
450
451/* Magic number to let user know flash is programmed */
452#define NETXEN_BDINFO_MAGIC 0x12345678
453
454/* Max number of Gig ports on a Phantom board */
455#define NETXEN_MAX_PORTS 4
456
457typedef enum {
458 NETXEN_BRDTYPE_P1_BD = 0x0000,
459 NETXEN_BRDTYPE_P1_SB = 0x0001,
460 NETXEN_BRDTYPE_P1_SMAX = 0x0002,
461 NETXEN_BRDTYPE_P1_SOCK = 0x0003,
462
463 NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
464 NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
465 NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
466 NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
467 NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
468
469 NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
470 NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
471 NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
472} netxen_brdtype_t;
473
474typedef enum {
475 NETXEN_BRDMFG_INVENTEC = 1
476} netxen_brdmfg;
477
478typedef enum {
479 MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
480 MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
481 MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
482 MEM_ORG_256Mbx4 = 0x3,
483 MEM_ORG_256Mbx8 = 0x4,
484 MEM_ORG_256Mbx16 = 0x5,
485 MEM_ORG_512Mbx4 = 0x6,
486 MEM_ORG_512Mbx8 = 0x7,
487 MEM_ORG_512Mbx16 = 0x8,
488 MEM_ORG_1Gbx4 = 0x9,
489 MEM_ORG_1Gbx8 = 0xa,
490 MEM_ORG_1Gbx16 = 0xb,
491 MEM_ORG_2Gbx4 = 0xc,
492 MEM_ORG_2Gbx8 = 0xd,
493 MEM_ORG_2Gbx16 = 0xe,
494 MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
495 MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
496} netxen_mn_mem_org_t;
497
498typedef enum {
499 MEM_ORG_512Kx36 = 0x0,
500 MEM_ORG_1Mx36 = 0x1,
501 MEM_ORG_2Mx36 = 0x2
502} netxen_sn_mem_org_t;
503
504typedef enum {
505 MEM_DEPTH_4MB = 0x1,
506 MEM_DEPTH_8MB = 0x2,
507 MEM_DEPTH_16MB = 0x3,
508 MEM_DEPTH_32MB = 0x4,
509 MEM_DEPTH_64MB = 0x5,
510 MEM_DEPTH_128MB = 0x6,
511 MEM_DEPTH_256MB = 0x7,
512 MEM_DEPTH_512MB = 0x8,
513 MEM_DEPTH_1GB = 0x9,
514 MEM_DEPTH_2GB = 0xa,
515 MEM_DEPTH_4GB = 0xb,
516 MEM_DEPTH_8GB = 0xc,
517 MEM_DEPTH_16GB = 0xd,
518 MEM_DEPTH_32GB = 0xe
519} netxen_mem_depth_t;
520
521struct netxen_board_info {
522 u32 header_version;
523
524 u32 board_mfg;
525 u32 board_type;
526 u32 board_num;
527 u32 chip_id;
528 u32 chip_minor;
529 u32 chip_major;
530 u32 chip_pkg;
531 u32 chip_lot;
532
533 u32 port_mask; /* available niu ports */
534 u32 peg_mask; /* available pegs */
535 u32 icache_ok; /* can we run with icache? */
536 u32 dcache_ok; /* can we run with dcache? */
537 u32 casper_ok;
538
539 u32 mac_addr_lo_0;
540 u32 mac_addr_lo_1;
541 u32 mac_addr_lo_2;
542 u32 mac_addr_lo_3;
543
544 /* MN-related config */
545 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
546 u32 mn_sync_shift_cclk;
547 u32 mn_sync_shift_mclk;
548 u32 mn_wb_en;
549 u32 mn_crystal_freq; /* in MHz */
550 u32 mn_speed; /* in MHz */
551 u32 mn_org;
552 u32 mn_depth;
553 u32 mn_ranks_0; /* ranks per slot */
554 u32 mn_ranks_1; /* ranks per slot */
555 u32 mn_rd_latency_0;
556 u32 mn_rd_latency_1;
557 u32 mn_rd_latency_2;
558 u32 mn_rd_latency_3;
559 u32 mn_rd_latency_4;
560 u32 mn_rd_latency_5;
561 u32 mn_rd_latency_6;
562 u32 mn_rd_latency_7;
563 u32 mn_rd_latency_8;
564 u32 mn_dll_val[18];
565 u32 mn_mode_reg; /* MIU DDR Mode Register */
566 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
567 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
568 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
569 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
570
571 /* SN-related config */
572 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
573 u32 sn_pt_mode; /* pass through mode */
574 u32 sn_ecc_en;
575 u32 sn_wb_en;
576 u32 sn_crystal_freq;
577 u32 sn_speed;
578 u32 sn_org;
579 u32 sn_depth;
580 u32 sn_dll_tap;
581 u32 sn_rd_latency;
582
583 u32 mac_addr_hi_0;
584 u32 mac_addr_hi_1;
585 u32 mac_addr_hi_2;
586 u32 mac_addr_hi_3;
587
588 u32 magic; /* indicates flash has been initialized */
589
590 u32 mn_rdimm;
591 u32 mn_dll_override;
592
593};
594
595#define FLASH_NUM_PORTS (4)
596
597struct netxen_flash_mac_addr {
598 u32 flash_addr[32];
599};
600
601struct netxen_user_old_info {
602 u8 flash_md5[16];
603 u8 crbinit_md5[16];
604 u8 brdcfg_md5[16];
605 /* bootloader */
606 u32 bootld_version;
607 u32 bootld_size;
608 u8 bootld_md5[16];
609 /* image */
610 u32 image_version;
611 u32 image_size;
612 u8 image_md5[16];
613 /* primary image status */
614 u32 primary_status;
615 u32 secondary_present;
616
617 /* MAC address , 4 ports */
618 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
619};
620#define FLASH_NUM_MAC_PER_PORT 32
621struct netxen_user_info {
622 u8 flash_md5[16 * 64];
623 /* bootloader */
624 u32 bootld_version;
625 u32 bootld_size;
626 /* image */
627 u32 image_version;
628 u32 image_size;
629 /* primary image status */
630 u32 primary_status;
631 u32 secondary_present;
632
633 /* MAC address , 4 ports, 32 address per port */
634 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
635 u32 sub_sys_id;
636 u8 serial_num[32];
637
638 /* Any user defined data */
639};
640
641/*
642 * Flash Layout - new format.
643 */
644struct netxen_new_user_info {
645 u8 flash_md5[16 * 64];
646 /* bootloader */
647 u32 bootld_version;
648 u32 bootld_size;
649 /* image */
650 u32 image_version;
651 u32 image_size;
652 /* primary image status */
653 u32 primary_status;
654 u32 secondary_present;
655
656 /* MAC address , 4 ports, 32 address per port */
657 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
658 u32 sub_sys_id;
659 u8 serial_num[32];
660
661 /* Any user defined data */
662};
663
664#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
665#define SECONDARY_IMAGE_ABSENT 0xffffffff
666#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
667#define PRIMARY_IMAGE_BAD 0xffffffff
668
669/* Flash memory map */
670typedef enum {
671 CRBINIT_START = 0, /* Crbinit section */
672 BRDCFG_START = 0x4000, /* board config */
673 INITCODE_START = 0x6000, /* pegtune code */
674 BOOTLD_START = 0x10000, /* bootld */
675 IMAGE_START = 0x43000, /* compressed image */
676 SECONDARY_START = 0x200000, /* backup images */
677 PXE_START = 0x3E0000, /* user defined region */
678 USER_START = 0x3E8000, /* User defined region for new boards */
679 FIXED_START = 0x3F0000 /* backup of crbinit */
680} netxen_flash_map_t;
681
682#define USER_START_OLD PXE_START /* for backward compatibility */
683
684#define FLASH_START (CRBINIT_START)
685#define INIT_SECTOR (0)
686#define PRIMARY_START (BOOTLD_START)
687#define FLASH_CRBINIT_SIZE (0x4000)
688#define FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
80922fbc 689#define FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
3d396eb1
AK
690#define FLASH_SECONDARY_SIZE (USER_START-SECONDARY_START)
691#define NUM_PRIMARY_SECTORS (0x20)
692#define NUM_CONFIG_SECTORS (1)
ed25ffa1
AK
693#define PFX "NetXen: "
694extern char netxen_nic_driver_name[];
3d396eb1
AK
695
696/* Note: Make sure to not call this before adapter->port is valid */
697#if !defined(NETXEN_DEBUG)
698#define DPRINTK(klevel, fmt, args...) do { \
699 } while (0)
700#else
701#define DPRINTK(klevel, fmt, args...) do { \
702 printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
80922fbc 703 (adapter != NULL && \
3d396eb1
AK
704 adapter->port[0] != NULL && \
705 adapter->port[0]->netdev != NULL) ? \
706 adapter->port[0]->netdev->name : NULL, \
707 ## args); } while(0)
708#endif
709
710/* Number of status descriptors to handle per interrupt */
711#define MAX_STATUS_HANDLE (128)
712
713/*
714 * netxen_skb_frag{} is to contain mapping info for each SG list. This
715 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
716 */
717struct netxen_skb_frag {
718 u64 dma;
719 u32 length;
720};
721
722/* Following defines are for the state of the buffers */
723#define NETXEN_BUFFER_FREE 0
724#define NETXEN_BUFFER_BUSY 1
725
726/*
727 * There will be one netxen_buffer per skb packet. These will be
728 * used to save the dma info for pci_unmap_page()
729 */
730struct netxen_cmd_buffer {
731 struct sk_buff *skb;
732 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
733 u32 total_length;
734 u32 mss;
735 u16 port;
736 u8 cmd;
737 u8 frag_count;
738 unsigned long time_stamp;
739 u32 state;
3d396eb1
AK
740};
741
742/* In rx_buffer, we do not need multiple fragments as is a single buffer */
743struct netxen_rx_buffer {
744 struct sk_buff *skb;
745 u64 dma;
746 u16 ref_handle;
747 u16 state;
ed25ffa1
AK
748 u32 lro_expected_frags;
749 u32 lro_current_frags;
750 u32 lro_length;
3d396eb1
AK
751};
752
753/* Board types */
754#define NETXEN_NIC_GBE 0x01
755#define NETXEN_NIC_XGBE 0x02
756
757/*
758 * One hardware_context{} per adapter
759 * contains interrupt info as well shared hardware info.
760 */
761struct netxen_hardware_context {
762 struct pci_dev *pdev;
cb8011ad
AK
763 void __iomem *pci_base0;
764 void __iomem *pci_base1;
765 void __iomem *pci_base2;
ed25ffa1
AK
766 void __iomem *db_base;
767 unsigned long db_len;
cb8011ad 768
3d396eb1
AK
769 u8 revision_id;
770 u16 board_type;
771 u16 max_ports;
772 struct netxen_board_info boardcfg;
773 u32 xg_linkup;
cb8011ad 774 u32 qg_linksup;
3d396eb1
AK
775 /* Address of cmd ring in Phantom */
776 struct cmd_desc_type0 *cmd_desc_head;
cb8011ad 777 struct pci_dev *cmd_desc_pdev;
3d396eb1
AK
778 dma_addr_t cmd_desc_phys_addr;
779 struct netxen_adapter *adapter;
780};
781
ed25ffa1
AK
782#define RCV_RING_LRO RCV_DESC_LRO
783
3d396eb1
AK
784#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
785#define ETHERNET_FCS_SIZE 4
786
787struct netxen_adapter_stats {
788 u64 ints;
789 u64 hostints;
790 u64 otherints;
791 u64 process_rcv;
792 u64 process_xmit;
793 u64 noxmitdone;
794 u64 xmitcsummed;
795 u64 post_called;
796 u64 posted;
797 u64 lastposted;
798 u64 goodskbposts;
799};
800
801/*
802 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
803 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
804 */
805struct netxen_rcv_desc_ctx {
806 u32 flags;
807 u32 producer;
808 u32 rcv_pending; /* Num of bufs posted in phantom */
809 u32 rcv_free; /* Num of bufs in free list */
810 dma_addr_t phys_addr;
cb8011ad 811 struct pci_dev *phys_pdev;
3d396eb1
AK
812 struct rcv_desc *desc_head; /* address of rx ring in Phantom */
813 u32 max_rx_desc_count;
814 u32 dma_size;
815 u32 skb_size;
816 struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
817 int begin_alloc;
818};
819
820/*
821 * Receive context. There is one such structure per instance of the
822 * receive processing. Any state information that is relevant to
823 * the receive, and is must be in this structure. The global data may be
824 * present elsewhere.
825 */
826struct netxen_recv_context {
827 struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
828 u32 status_rx_producer;
829 u32 status_rx_consumer;
830 dma_addr_t rcv_status_desc_phys_addr;
cb8011ad 831 struct pci_dev *rcv_status_desc_pdev;
3d396eb1
AK
832 struct status_desc *rcv_status_desc_head;
833};
834
835#define NETXEN_NIC_MSI_ENABLED 0x02
ed25ffa1
AK
836#define NETXEN_DMA_MASK 0xfffffffe
837#define NETXEN_DB_MAPSIZE_BYTES 0x1000
838
839struct netxen_dummy_dma {
840 void *addr;
841 dma_addr_t phys_addr;
842};
3d396eb1 843
3d396eb1
AK
844struct netxen_adapter {
845 struct netxen_hardware_context ahw;
846 int port_count; /* Number of configured ports */
847 int active_ports; /* Number of open ports */
848 struct netxen_port *port[NETXEN_MAX_PORTS]; /* ptr to each port */
849 spinlock_t tx_lock;
850 spinlock_t lock;
851 struct work_struct watchdog_task;
3d396eb1
AK
852 struct timer_list watchdog_timer;
853
854 u32 curr_window;
855
856 u32 cmd_producer;
ed25ffa1 857 u32 *cmd_consumer;
3d396eb1
AK
858
859 u32 last_cmd_consumer;
860 u32 max_tx_desc_count;
861 u32 max_rx_desc_count;
862 u32 max_jumbo_rx_desc_count;
ed25ffa1 863 u32 max_lro_rx_desc_count;
3d396eb1
AK
864 /* Num of instances active on cmd buffer ring */
865 u32 proc_cmd_buf_counter;
866
867 u32 num_threads, total_threads; /*Use to keep track of xmit threads */
868
869 u32 flags;
870 u32 irq;
871 int driver_mismatch;
cb8011ad 872 u32 temp;
3d396eb1
AK
873
874 struct netxen_adapter_stats stats;
875
876 struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
877
878 /*
879 * Receive instances. These can be either one per port,
880 * or one per peg, etc.
881 */
882 struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
883
884 int is_up;
ed25ffa1
AK
885 struct netxen_dummy_dma dummy_dma;
886
887 /* Context interface shared between card and host */
888 struct netxen_ring_ctx *ctx_desc;
889 struct pci_dev *ctx_desc_pdev;
890 dma_addr_t ctx_desc_phys_addr;
80922fbc
AK
891 int (*enable_phy_interrupts) (struct netxen_adapter *, int);
892 int (*disable_phy_interrupts) (struct netxen_adapter *, int);
893 void (*handle_phy_intr) (struct netxen_adapter *);
894 int (*macaddr_set) (struct netxen_port *, netxen_ethernet_macaddr_t);
895 int (*set_mtu) (struct netxen_port *, int);
896 int (*set_promisc) (struct netxen_adapter *, int,
897 netxen_niu_prom_mode_t);
898 int (*unset_promisc) (struct netxen_adapter *, int,
899 netxen_niu_prom_mode_t);
900 int (*phy_read) (struct netxen_adapter *, long phy, long reg, u32 *);
901 int (*phy_write) (struct netxen_adapter *, long phy, long reg, u32 val);
902 int (*init_port) (struct netxen_adapter *, int);
903 void (*init_niu) (struct netxen_adapter *);
904 int (*stop_port) (struct netxen_adapter *, int);
3d396eb1
AK
905}; /* netxen_adapter structure */
906
907/* Max number of xmit producer threads that can run simultaneously */
908#define MAX_XMIT_PRODUCERS 16
909
910struct netxen_port_stats {
911 u64 rcvdbadskb;
912 u64 xmitcalled;
913 u64 xmitedframes;
914 u64 xmitfinished;
915 u64 badskblen;
916 u64 nocmddescriptor;
917 u64 polled;
918 u64 uphappy;
919 u64 updropped;
920 u64 uplcong;
921 u64 uphcong;
922 u64 upmcong;
923 u64 updunno;
924 u64 skbfreed;
925 u64 txdropped;
926 u64 txnullskb;
927 u64 csummed;
928 u64 no_rcv;
929 u64 rxbytes;
930 u64 txbytes;
931};
932
933struct netxen_port {
934 struct netxen_adapter *adapter;
935
936 u16 portnum; /* GBE port number */
937 u16 link_speed;
938 u16 link_duplex;
939 u16 link_autoneg;
940
941 int flags;
942
943 struct net_device *netdev;
944 struct pci_dev *pdev;
945 struct net_device_stats net_stats;
946 struct netxen_port_stats stats;
6c586644 947 struct work_struct tx_timeout_task;
3d396eb1
AK
948};
949
cb8011ad
AK
950#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
951 ((adapter)->ahw.pci_base0 + (off))
952#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
953 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
954#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
955 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
956
957static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
958 unsigned long off)
959{
960 if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
961 return (adapter->ahw.pci_base0 + off);
962 } else if ((off < SECOND_PAGE_GROUP_END) &&
963 (off >= SECOND_PAGE_GROUP_START)) {
964 return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
965 } else if ((off < THIRD_PAGE_GROUP_END) &&
966 (off >= THIRD_PAGE_GROUP_START)) {
967 return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
968 }
969 return NULL;
970}
971
972static inline void __iomem *pci_base(struct netxen_adapter *adapter,
973 unsigned long off)
974{
975 if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
976 return adapter->ahw.pci_base0;
977 } else if ((off < SECOND_PAGE_GROUP_END) &&
978 (off >= SECOND_PAGE_GROUP_START)) {
979 return adapter->ahw.pci_base1;
980 } else if ((off < THIRD_PAGE_GROUP_END) &&
981 (off >= THIRD_PAGE_GROUP_START)) {
982 return adapter->ahw.pci_base2;
983 }
984 return NULL;
985}
986
3d396eb1
AK
987int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter,
988 int port);
989int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter,
990 int port);
991int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter,
992 int port);
993int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter,
994 int port);
995int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter,
996 int port);
997int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter,
998 int port);
999void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
1000void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
1001void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
1002 long enable);
1003void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
1004 long enable);
1005int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long phy, long reg,
a608ab9c 1006 __u32 * readval);
3d396eb1 1007int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, long phy,
a608ab9c 1008 long reg, __u32 val);
3d396eb1
AK
1009
1010/* Functions available from netxen_nic_hw.c */
3d396eb1
AK
1011int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu);
1012int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu);
1013void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
1014void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
1015void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
1016int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
1017void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
1018void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
1019
1020int netxen_nic_get_board_info(struct netxen_adapter *adapter);
1021int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
1022 int len);
1023int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
1024 int len);
1025void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
1026 unsigned long off, int data);
1027
1028/* Functions from netxen_nic_init.c */
ed25ffa1
AK
1029void netxen_free_adapter_offload(struct netxen_adapter *adapter);
1030int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
cb8011ad 1031void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
3d396eb1
AK
1032void netxen_load_firmware(struct netxen_adapter *adapter);
1033int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
1034int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
27d2ab54
AK
1035int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
1036 u8 *bytes, size_t size);
1037int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
1038 u8 *bytes, size_t size);
1039int netxen_flash_unlock(struct netxen_adapter *adapter);
1040int netxen_backup_crbinit(struct netxen_adapter *adapter);
1041int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1042int netxen_flash_erase_primary(struct netxen_adapter *adapter);
e45d9ab4 1043void netxen_halt_pegs(struct netxen_adapter *adapter);
27d2ab54 1044
cb8011ad
AK
1045int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
1046int netxen_rom_se(struct netxen_adapter *adapter, int addr);
1047int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
3d396eb1
AK
1048
1049/* Functions from netxen_nic_isr.c */
1050void netxen_nic_isr_other(struct netxen_adapter *adapter);
1051void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 port,
1052 u32 link);
1053void netxen_handle_port_int(struct netxen_adapter *adapter, u32 port,
1054 u32 enable);
1055void netxen_nic_stop_all_ports(struct netxen_adapter *adapter);
1056void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
1057void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
cb8011ad
AK
1058void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
1059 struct pci_dev **used_dev);
3d396eb1
AK
1060void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1061int netxen_init_firmware(struct netxen_adapter *adapter);
1062void netxen_free_hw_resources(struct netxen_adapter *adapter);
1063void netxen_tso_check(struct netxen_adapter *adapter,
1064 struct cmd_desc_type0 *desc, struct sk_buff *skb);
1065int netxen_nic_hw_resources(struct netxen_adapter *adapter);
1066void netxen_nic_clear_stats(struct netxen_adapter *adapter);
3d396eb1
AK
1067int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
1068int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
6d5aefb8 1069void netxen_watchdog_task(struct work_struct *work);
3d396eb1
AK
1070void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
1071 u32 ringid);
ed25ffa1
AK
1072void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
1073 u32 ringid);
1074int netxen_process_cmd_ring(unsigned long data);
3d396eb1
AK
1075u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
1076void netxen_nic_set_multi(struct net_device *netdev);
1077int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
1078int netxen_nic_set_mac(struct net_device *netdev, void *p);
1079struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1080
1081static inline void netxen_nic_disable_int(struct netxen_adapter *adapter)
1082{
1083 /*
1084 * ISR_INT_MASK: Can be read from window 0 or 1.
1085 */
71bd7877 1086 writel(0x7ff, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
cb8011ad 1087
3d396eb1
AK
1088}
1089
1090static inline void netxen_nic_enable_int(struct netxen_adapter *adapter)
1091{
1092 u32 mask;
1093
1094 switch (adapter->ahw.board_type) {
1095 case NETXEN_NIC_GBE:
1096 mask = 0x77b;
1097 break;
1098 case NETXEN_NIC_XGBE:
1099 mask = 0x77f;
1100 break;
1101 default:
1102 mask = 0x7ff;
1103 break;
1104 }
1105
71bd7877 1106 writel(mask, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
3d396eb1
AK
1107
1108 if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
1109 mask = 0xbff;
71bd7877
AK
1110 writel(mask, PCI_OFFSET_SECOND_RANGE(adapter,
1111 ISR_INT_TARGET_MASK));
cb8011ad
AK
1112 }
1113}
1114
1115/*
1116 * NetXen Board information
1117 */
1118
1119#define NETXEN_MAX_SHORT_NAME 16
71bd7877 1120struct netxen_brdinfo {
cb8011ad
AK
1121 netxen_brdtype_t brdtype; /* type of board */
1122 long ports; /* max no of physical ports */
1123 char short_name[NETXEN_MAX_SHORT_NAME];
71bd7877 1124};
cb8011ad 1125
71bd7877 1126static const struct netxen_brdinfo netxen_boards[] = {
cb8011ad
AK
1127 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1128 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1129 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1130 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1131 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1132 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
1133};
1134
71bd7877 1135#define NUM_SUPPORTED_BOARDS (sizeof(netxen_boards)/sizeof(struct netxen_brdinfo))
cb8011ad
AK
1136
1137static inline void get_brd_port_by_type(u32 type, int *ports)
1138{
1139 int i, found = 0;
1140 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1141 if (netxen_boards[i].brdtype == type) {
1142 *ports = netxen_boards[i].ports;
1143 found = 1;
1144 break;
1145 }
1146 }
1147 if (!found)
1148 *ports = 0;
1149}
1150
1151static inline void get_brd_name_by_type(u32 type, char *name)
1152{
1153 int i, found = 0;
1154 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1155 if (netxen_boards[i].brdtype == type) {
1156 strcpy(name, netxen_boards[i].short_name);
1157 found = 1;
1158 break;
1159 }
1160
3d396eb1 1161 }
cb8011ad
AK
1162 if (!found)
1163 name = "Unknown";
3d396eb1
AK
1164}
1165
1166int netxen_is_flash_supported(struct netxen_adapter *adapter);
1167int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
3d396eb1
AK
1168extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1169extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1170 int *valp);
1171
1172extern struct ethtool_ops netxen_nic_ethtool_ops;
1173
1174#endif /* __NETXEN_NIC_H_ */