]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/qlcnic/qlcnic.h
net: qlcnic: convert to hw_features
[mirror_ubuntu-artful-kernel.git] / drivers / net / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129
SV
2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
b9796a14
AC
32#include <linux/bitops.h>
33#include <linux/if_vlan.h>
af19b491
AKS
34
35#include "qlcnic_hdr.h"
36
37#define _QLCNIC_LINUX_MAJOR 5
38#define _QLCNIC_LINUX_MINOR 0
191350e7
AC
39#define _QLCNIC_LINUX_SUBVERSION 16
40#define QLCNIC_LINUX_VERSIONID "5.0.16"
96f8118c 41#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
42#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
43 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
44
45#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
46#define _major(v) (((v) >> 24) & 0xff)
47#define _minor(v) (((v) >> 16) & 0xff)
48#define _build(v) ((v) & 0xffff)
49
50/* version in image has weird encoding:
51 * 7:0 - major
52 * 15:8 - minor
53 * 31:16 - build (little endian)
54 */
55#define QLCNIC_DECODE_VERSION(v) \
56 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
57
8f891387 58#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
59#define QLCNIC_NUM_FLASH_SECTORS (64)
60#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
61#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
62 * QLCNIC_FLASH_SECTOR_SIZE)
63
64#define RCV_DESC_RINGSIZE(rds_ring) \
65 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
66#define RCV_BUFF_RINGSIZE(rds_ring) \
67 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
68#define STATUS_DESC_RINGSIZE(sds_ring) \
69 (sizeof(struct status_desc) * (sds_ring)->num_desc)
70#define TX_BUFF_RINGSIZE(tx_ring) \
71 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
72#define TX_DESC_RINGSIZE(tx_ring) \
73 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
74
75#define QLCNIC_P3P_A0 0x50
76
77#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
78
79#define FIRST_PAGE_GROUP_START 0
80#define FIRST_PAGE_GROUP_END 0x100000
81
ff1b1bf8
SV
82#define P3P_MAX_MTU (9600)
83#define P3P_MIN_MTU (68)
af19b491
AKS
84#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
85
ff1b1bf8
SV
86#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
87#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
88#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
89#define QLCNIC_LRO_BUFFER_EXTRA 2048
90
af19b491
AKS
91/* Opcodes to be used with the commands */
92#define TX_ETHER_PKT 0x01
93#define TX_TCP_PKT 0x02
94#define TX_UDP_PKT 0x03
95#define TX_IP_PKT 0x04
96#define TX_TCP_LSO 0x05
97#define TX_TCP_LSO6 0x06
af19b491
AKS
98#define TX_TCPV6_PKT 0x0b
99#define TX_UDPV6_PKT 0x0c
100
101/* Tx defines */
91a403ca 102#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
103#define MAX_TSO_HEADER_DESC 2
104#define MGMT_CMD_DESC_RESV 4
105#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
106 + MGMT_CMD_DESC_RESV)
af19b491
AKS
107#define QLCNIC_MAX_TX_TIMEOUTS 2
108
109/*
110 * Following are the states of the Phantom. Phantom will set them and
111 * Host will read to check if the fields are correct.
112 */
113#define PHAN_INITIALIZE_FAILED 0xffff
114#define PHAN_INITIALIZE_COMPLETE 0xff01
115
116/* Host writes the following to notify that it has done the init-handshake */
117#define PHAN_INITIALIZE_ACK 0xf00f
118#define PHAN_PEG_RCV_INITIALIZED 0xff01
119
120#define NUM_RCV_DESC_RINGS 3
121#define NUM_STS_DESC_RINGS 4
122
123#define RCV_RING_NORMAL 0
124#define RCV_RING_JUMBO 1
af19b491
AKS
125
126#define MIN_CMD_DESCRIPTORS 64
127#define MIN_RCV_DESCRIPTORS 64
128#define MIN_JUMBO_DESCRIPTORS 32
129
130#define MAX_CMD_DESCRIPTORS 1024
131#define MAX_RCV_DESCRIPTORS_1G 4096
132#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 133#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
134#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
135#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
136
137#define DEFAULT_RCV_DESCRIPTORS_1G 2048
138#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 139#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 140#define MAX_RDS_RINGS 2
af19b491
AKS
141
142#define get_next_index(index, length) \
143 (((index) + 1) & ((length) - 1))
144
af19b491
AKS
145/*
146 * Following data structures describe the descriptors that will be used.
147 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
148 * we are doing LSO (above the 1500 size packet) only.
149 */
150
151#define FLAGS_VLAN_TAGGED 0x10
152#define FLAGS_VLAN_OOB 0x40
153
154#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
155 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
156#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
157 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
158#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
159 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
160
161#define qlcnic_set_tx_port(_desc, _port) \
162 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
163
164#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
8cf61f89 165 ((_desc)->flags_opcode |= \
af19b491
AKS
166 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
167
168#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
169 ((_desc)->nfrags__length = \
170 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
171
172struct cmd_desc_type0 {
173 u8 tcp_hdr_offset; /* For LSO only */
174 u8 ip_hdr_offset; /* For LSO only */
175 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
176 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
177
178 __le64 addr_buffer2;
179
180 __le16 reference_handle;
181 __le16 mss;
182 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
183 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
184 __le16 conn_id; /* IPSec offoad only */
185
186 __le64 addr_buffer3;
187 __le64 addr_buffer1;
188
189 __le16 buffer_length[4];
190
191 __le64 addr_buffer4;
192
2e9d722d 193 u8 eth_addr[ETH_ALEN];
af19b491
AKS
194 __le16 vlan_TCI;
195
196} __attribute__ ((aligned(64)));
197
198/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
199struct rcv_desc {
200 __le16 reference_handle;
201 __le16 reserved;
202 __le32 buffer_length; /* allocated buffer length (usually 2K) */
203 __le64 addr_buffer;
b1fc6d3c 204} __packed;
af19b491
AKS
205
206/* opcode field in status_desc */
207#define QLCNIC_SYN_OFFLOAD 0x03
208#define QLCNIC_RXPKT_DESC 0x04
209#define QLCNIC_OLD_RXPKT_DESC 0x3f
210#define QLCNIC_RESPONSE_DESC 0x05
211#define QLCNIC_LRO_DESC 0x12
212
213/* for status field in status_desc */
d807b3f7
AKS
214#define STATUS_CKSUM_LOOP 0
215#define STATUS_CKSUM_OK 2
af19b491
AKS
216
217/* owner bits of status_desc */
218#define STATUS_OWNER_HOST (0x1ULL << 56)
219#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
220
221/* Status descriptor:
222 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
223 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
224 53-55 desc_cnt, 56-57 owner, 58-63 opcode
225 */
226#define qlcnic_get_sts_port(sts_data) \
227 ((sts_data) & 0x0F)
228#define qlcnic_get_sts_status(sts_data) \
229 (((sts_data) >> 4) & 0x0F)
230#define qlcnic_get_sts_type(sts_data) \
231 (((sts_data) >> 8) & 0x0F)
232#define qlcnic_get_sts_totallength(sts_data) \
233 (((sts_data) >> 12) & 0xFFFF)
234#define qlcnic_get_sts_refhandle(sts_data) \
235 (((sts_data) >> 28) & 0xFFFF)
236#define qlcnic_get_sts_prot(sts_data) \
237 (((sts_data) >> 44) & 0x0F)
238#define qlcnic_get_sts_pkt_offset(sts_data) \
239 (((sts_data) >> 48) & 0x1F)
240#define qlcnic_get_sts_desc_cnt(sts_data) \
241 (((sts_data) >> 53) & 0x7)
242#define qlcnic_get_sts_opcode(sts_data) \
243 (((sts_data) >> 58) & 0x03F)
244
245#define qlcnic_get_lro_sts_refhandle(sts_data) \
246 ((sts_data) & 0x0FFFF)
247#define qlcnic_get_lro_sts_length(sts_data) \
248 (((sts_data) >> 16) & 0x0FFFF)
249#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
250 (((sts_data) >> 32) & 0x0FF)
251#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
252 (((sts_data) >> 40) & 0x0FF)
253#define qlcnic_get_lro_sts_timestamp(sts_data) \
254 (((sts_data) >> 48) & 0x1)
255#define qlcnic_get_lro_sts_type(sts_data) \
256 (((sts_data) >> 49) & 0x7)
257#define qlcnic_get_lro_sts_push_flag(sts_data) \
258 (((sts_data) >> 52) & 0x1)
259#define qlcnic_get_lro_sts_seq_number(sts_data) \
260 ((sts_data) & 0x0FFFFFFFF)
261
262
263struct status_desc {
264 __le64 status_desc_data[2];
265} __attribute__ ((aligned(16)));
266
267/* UNIFIED ROMIMAGE */
268#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
269#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
270#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
271#define QLCNIC_UNI_DIR_SECT_FW 0x7
272
273/*Offsets */
274#define QLCNIC_UNI_CHIP_REV_OFF 10
275#define QLCNIC_UNI_FLAGS_OFF 11
276#define QLCNIC_UNI_BIOS_VERSION_OFF 12
277#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
278#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
279
280struct uni_table_desc{
281 u32 findex;
282 u32 num_entries;
283 u32 entry_size;
284 u32 reserved[5];
285};
286
287struct uni_data_desc{
288 u32 findex;
289 u32 size;
290 u32 reserved[5];
291};
292
0e5f20b6 293/* Flash Defines and Structures */
294#define QLCNIC_FLT_LOCATION 0x3F1000
295#define QLCNIC_FW_IMAGE_REGION 0x74
f8d54811 296#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 297struct qlcnic_flt_header {
298 u16 version;
299 u16 len;
300 u16 checksum;
301 u16 reserved;
302};
303
304struct qlcnic_flt_entry {
305 u8 region;
306 u8 reserved0;
307 u8 attrib;
308 u8 reserved1;
309 u32 size;
310 u32 start_addr;
f8d54811 311 u32 end_addr;
0e5f20b6 312};
313
af19b491
AKS
314/* Magic number to let user know flash is programmed */
315#define QLCNIC_BDINFO_MAGIC 0x12345678
316
ff1b1bf8
SV
317#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
318#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
319#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
320#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
321#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
322#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
323#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
324#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
325#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
326#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
327#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
328#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
329#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
330#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 331
2e9d722d
AC
332#define QLCNIC_MSIX_TABLE_OFFSET 0x44
333
af19b491
AKS
334/* Flash memory map */
335#define QLCNIC_BRDCFG_START 0x4000 /* board config */
336#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
337#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
338#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
339
340#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
341#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
342#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
343#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
344
345#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
346#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
347
348#define QLCNIC_FW_MIN_SIZE (0x3fffff)
349#define QLCNIC_UNIFIED_ROMIMAGE 0
350#define QLCNIC_FLASH_ROMIMAGE 1
351#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
352
353#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
354#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
355
356extern char qlcnic_driver_name[];
357
358/* Number of status descriptors to handle per interrupt */
359#define MAX_STATUS_HANDLE (64)
360
361/*
362 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
363 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
364 */
365struct qlcnic_skb_frag {
366 u64 dma;
367 u64 length;
368};
369
af19b491
AKS
370/* Following defines are for the state of the buffers */
371#define QLCNIC_BUFFER_FREE 0
372#define QLCNIC_BUFFER_BUSY 1
373
374/*
375 * There will be one qlcnic_buffer per skb packet. These will be
376 * used to save the dma info for pci_unmap_page()
377 */
378struct qlcnic_cmd_buffer {
379 struct sk_buff *skb;
ef71ff83 380 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
381 u32 frag_count;
382};
383
384/* In rx_buffer, we do not need multiple fragments as is a single buffer */
385struct qlcnic_rx_buffer {
b1fc6d3c 386 u16 ref_handle;
af19b491 387 struct sk_buff *skb;
b1fc6d3c 388 struct list_head list;
af19b491 389 u64 dma;
af19b491
AKS
390};
391
392/* Board types */
393#define QLCNIC_GBE 0x01
394#define QLCNIC_XGBE 0x02
395
8816d009
AC
396/*
397 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
398 * adjusted based on configured MTU.
399 */
400#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
401#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
402
403#define QLCNIC_INTR_DEFAULT 0x04
404#define QLCNIC_CONFIG_INTR_COALESCE 3
405
406struct qlcnic_nic_intr_coalesce {
407 u8 type;
408 u8 sts_ring_mask;
409 u16 rx_packets;
410 u16 rx_time_us;
411 u16 flag;
412 u32 timer_out;
413};
414
af19b491
AKS
415/*
416 * One hardware_context{} per adapter
417 * contains interrupt info as well shared hardware info.
418 */
419struct qlcnic_hardware_context {
420 void __iomem *pci_base0;
421 void __iomem *ocm_win_crb;
422
423 unsigned long pci_len0;
424
af19b491
AKS
425 rwlock_t crb_lock;
426 struct mutex mem_lock;
427
af19b491
AKS
428 u8 revision_id;
429 u8 pci_func;
430 u8 linkup;
431 u16 port_type;
432 u16 board_type;
8816d009
AC
433
434 struct qlcnic_nic_intr_coalesce coal;
af19b491
AKS
435};
436
437struct qlcnic_adapter_stats {
438 u64 xmitcalled;
439 u64 xmitfinished;
440 u64 rxdropped;
441 u64 txdropped;
442 u64 csummed;
443 u64 rx_pkts;
444 u64 lro_pkts;
445 u64 rxbytes;
446 u64 txbytes;
8bfe8b91
SC
447 u64 lrobytes;
448 u64 lso_frames;
449 u64 xmit_on;
450 u64 xmit_off;
451 u64 skb_alloc_failure;
8ae6df97
AKS
452 u64 null_rxbuf;
453 u64 rx_dma_map_error;
454 u64 tx_dma_map_error;
af19b491
AKS
455};
456
457/*
458 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
459 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
460 */
461struct qlcnic_host_rds_ring {
036d61f0
AC
462 void __iomem *crb_rcv_producer;
463 struct rcv_desc *desc_head;
464 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 465 u32 num_desc;
036d61f0 466 u32 producer;
af19b491
AKS
467 u32 dma_size;
468 u32 skb_size;
469 u32 flags;
af19b491
AKS
470 struct list_head free_list;
471 spinlock_t lock;
472 dma_addr_t phys_addr;
036d61f0 473} ____cacheline_internodealigned_in_smp;
af19b491
AKS
474
475struct qlcnic_host_sds_ring {
476 u32 consumer;
477 u32 num_desc;
478 void __iomem *crb_sts_consumer;
af19b491
AKS
479
480 struct status_desc *desc_head;
481 struct qlcnic_adapter *adapter;
482 struct napi_struct napi;
483 struct list_head free_list[NUM_RCV_DESC_RINGS];
484
036d61f0 485 void __iomem *crb_intr_mask;
af19b491
AKS
486 int irq;
487
488 dma_addr_t phys_addr;
489 char name[IFNAMSIZ+4];
036d61f0 490} ____cacheline_internodealigned_in_smp;
af19b491
AKS
491
492struct qlcnic_host_tx_ring {
493 u32 producer;
af19b491 494 u32 sw_consumer;
af19b491 495 u32 num_desc;
036d61f0 496 void __iomem *crb_cmd_producer;
af19b491 497 struct cmd_desc_type0 *desc_head;
036d61f0
AC
498 struct qlcnic_cmd_buffer *cmd_buf_arr;
499 __le32 *hw_consumer;
500
af19b491
AKS
501 dma_addr_t phys_addr;
502 dma_addr_t hw_cons_phys_addr;
036d61f0
AC
503 struct netdev_queue *txq;
504} ____cacheline_internodealigned_in_smp;
af19b491
AKS
505
506/*
507 * Receive context. There is one such structure per instance of the
508 * receive processing. Any state information that is relevant to
509 * the receive, and is must be in this structure. The global data may be
510 * present elsewhere.
511 */
512struct qlcnic_recv_context {
b1fc6d3c
AC
513 struct qlcnic_host_rds_ring *rds_rings;
514 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
515 u32 state;
516 u16 context_id;
517 u16 virt_port;
518
af19b491
AKS
519};
520
521/* HW context creation */
522
523#define QLCNIC_OS_CRB_RETRY_COUNT 4000
524#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
525 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
526
527#define QLCNIC_CDRP_CMD_BIT 0x80000000
528
529/*
530 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
531 * in the crb QLCNIC_CDRP_CRB_OFFSET.
532 */
533#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
534#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
535
536#define QLCNIC_CDRP_RSP_OK 0x00000001
537#define QLCNIC_CDRP_RSP_FAIL 0x00000002
538#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
539
540/*
541 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
542 * the crb QLCNIC_CDRP_CRB_OFFSET.
543 */
544#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
545#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
546
547#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
548#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
549#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
550#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
551#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
552#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
553#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
554#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
555#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
556#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
af19b491
AKS
557#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
558#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
559#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
560#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
561#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
562#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
563#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
564#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
2e9d722d
AC
565#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
566
567#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
568#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
569#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
2e9d722d
AC
570#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
571#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
572#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
573#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
574#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
4e8acb01 575#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
b6021212 576#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
af19b491
AKS
577
578#define QLCNIC_RCODE_SUCCESS 0
579#define QLCNIC_RCODE_TIMEOUT 17
580#define QLCNIC_DESTROY_CTX_RESET 0
581
582/*
583 * Capabilities Announced
584 */
585#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
586#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
587#define QLCNIC_CAP0_LSO (1 << 6)
588#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
589#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 590#define QLCNIC_CAP0_VALIDOFF (1 << 11)
af19b491
AKS
591
592/*
593 * Context state
594 */
d626ad4d 595#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
596#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
597
598/*
599 * Rx context
600 */
601
602struct qlcnic_hostrq_sds_ring {
603 __le64 host_phys_addr; /* Ring base addr */
604 __le32 ring_size; /* Ring entries */
605 __le16 msi_index;
606 __le16 rsvd; /* Padding */
b1fc6d3c 607} __packed;
af19b491
AKS
608
609struct qlcnic_hostrq_rds_ring {
610 __le64 host_phys_addr; /* Ring base addr */
611 __le64 buff_size; /* Packet buffer size */
612 __le32 ring_size; /* Ring entries */
613 __le32 ring_kind; /* Class of ring */
b1fc6d3c 614} __packed;
af19b491
AKS
615
616struct qlcnic_hostrq_rx_ctx {
617 __le64 host_rsp_dma_addr; /* Response dma'd here */
618 __le32 capabilities[4]; /* Flag bit vector */
619 __le32 host_int_crb_mode; /* Interrupt crb usage */
620 __le32 host_rds_crb_mode; /* RDS crb usage */
621 /* These ring offsets are relative to data[0] below */
622 __le32 rds_ring_offset; /* Offset to RDS config */
623 __le32 sds_ring_offset; /* Offset to SDS config */
624 __le16 num_rds_rings; /* Count of RDS rings */
625 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 626 __le16 valid_field_offset;
627 u8 txrx_sds_binding;
628 u8 msix_handler;
629 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
630 /* MUST BE 64-bit aligned.
631 The following is packed:
632 - N hostrq_rds_rings
633 - N hostrq_sds_rings */
634 char data[0];
b1fc6d3c 635} __packed;
af19b491
AKS
636
637struct qlcnic_cardrsp_rds_ring{
638 __le32 host_producer_crb; /* Crb to use */
639 __le32 rsvd1; /* Padding */
b1fc6d3c 640} __packed;
af19b491
AKS
641
642struct qlcnic_cardrsp_sds_ring {
643 __le32 host_consumer_crb; /* Crb to use */
644 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 645} __packed;
af19b491
AKS
646
647struct qlcnic_cardrsp_rx_ctx {
648 /* These ring offsets are relative to data[0] below */
649 __le32 rds_ring_offset; /* Offset to RDS config */
650 __le32 sds_ring_offset; /* Offset to SDS config */
651 __le32 host_ctx_state; /* Starting State */
652 __le32 num_fn_per_port; /* How many PCI fn share the port */
653 __le16 num_rds_rings; /* Count of RDS rings */
654 __le16 num_sds_rings; /* Count of SDS rings */
655 __le16 context_id; /* Handle for context */
656 u8 phys_port; /* Physical id of port */
657 u8 virt_port; /* Virtual/Logical id of port */
658 u8 reserved[128]; /* save space for future expansion */
659 /* MUST BE 64-bit aligned.
660 The following is packed:
661 - N cardrsp_rds_rings
662 - N cardrs_sds_rings */
663 char data[0];
b1fc6d3c 664} __packed;
af19b491
AKS
665
666#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
667 (sizeof(HOSTRQ_RX) + \
668 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
669 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
670
671#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
672 (sizeof(CARDRSP_RX) + \
673 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
674 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
675
676/*
677 * Tx context
678 */
679
680struct qlcnic_hostrq_cds_ring {
681 __le64 host_phys_addr; /* Ring base addr */
682 __le32 ring_size; /* Ring entries */
683 __le32 rsvd; /* Padding */
b1fc6d3c 684} __packed;
af19b491
AKS
685
686struct qlcnic_hostrq_tx_ctx {
687 __le64 host_rsp_dma_addr; /* Response dma'd here */
688 __le64 cmd_cons_dma_addr; /* */
689 __le64 dummy_dma_addr; /* */
690 __le32 capabilities[4]; /* Flag bit vector */
691 __le32 host_int_crb_mode; /* Interrupt crb usage */
692 __le32 rsvd1; /* Padding */
693 __le16 rsvd2; /* Padding */
694 __le16 interrupt_ctl;
695 __le16 msi_index;
696 __le16 rsvd3; /* Padding */
697 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
698 u8 reserved[128]; /* future expansion */
b1fc6d3c 699} __packed;
af19b491
AKS
700
701struct qlcnic_cardrsp_cds_ring {
702 __le32 host_producer_crb; /* Crb to use */
703 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 704} __packed;
af19b491
AKS
705
706struct qlcnic_cardrsp_tx_ctx {
707 __le32 host_ctx_state; /* Starting state */
708 __le16 context_id; /* Handle for context */
709 u8 phys_port; /* Physical id of port */
710 u8 virt_port; /* Virtual/Logical id of port */
711 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
712 u8 reserved[128]; /* future expansion */
b1fc6d3c 713} __packed;
af19b491
AKS
714
715#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
716#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
717
718/* CRB */
719
720#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
721#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
722#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
723#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
724
725#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
726#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
727#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
728#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
729#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
730
731
732/* MAC */
733
ff1b1bf8 734#define MC_COUNT_P3P 38
af19b491
AKS
735
736#define QLCNIC_MAC_NOOP 0
737#define QLCNIC_MAC_ADD 1
738#define QLCNIC_MAC_DEL 2
03c5d770
AKS
739#define QLCNIC_MAC_VLAN_ADD 3
740#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
741
742struct qlcnic_mac_list_s {
743 struct list_head list;
744 uint8_t mac_addr[ETH_ALEN+2];
745};
746
af19b491
AKS
747#define QLCNIC_HOST_REQUEST 0x13
748#define QLCNIC_REQUEST 0x14
749
750#define QLCNIC_MAC_EVENT 0x1
751
752#define QLCNIC_IP_UP 2
753#define QLCNIC_IP_DOWN 3
754
755/*
756 * Driver --> Firmware
757 */
b1fc6d3c
AC
758#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
759#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
760#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
761#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
762#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
763#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
764#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
765#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
766#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
af19b491
AKS
767/*
768 * Firmware --> Driver
769 */
770
af19b491 771#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
af19b491
AKS
772
773#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
774#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
775#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
776
777#define QLCNIC_LRO_REQUEST_CLEANUP 4
778
779/* Capabilites received */
ac8d0c4f
AC
780#define QLCNIC_FW_CAPABILITY_TSO BIT_1
781#define QLCNIC_FW_CAPABILITY_BDG BIT_8
782#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
783#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
af19b491
AKS
784
785/* module types */
786#define LINKEVENT_MODULE_NOT_PRESENT 1
787#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
788#define LINKEVENT_MODULE_OPTICAL_SRLR 3
789#define LINKEVENT_MODULE_OPTICAL_LRM 4
790#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
791#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
792#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
793#define LINKEVENT_MODULE_TWINAX 8
794
795#define LINKSPEED_10GBPS 10000
796#define LINKSPEED_1GBPS 1000
797#define LINKSPEED_100MBPS 100
798#define LINKSPEED_10MBPS 10
799
800#define LINKSPEED_ENCODED_10MBPS 0
801#define LINKSPEED_ENCODED_100MBPS 1
802#define LINKSPEED_ENCODED_1GBPS 2
803
804#define LINKEVENT_AUTONEG_DISABLED 0
805#define LINKEVENT_AUTONEG_ENABLED 1
806
807#define LINKEVENT_HALF_DUPLEX 0
808#define LINKEVENT_FULL_DUPLEX 1
809
810#define LINKEVENT_LINKSPEED_MBPS 0
811#define LINKEVENT_LINKSPEED_ENCODED 1
812
af19b491
AKS
813/* firmware response header:
814 * 63:58 - message type
815 * 57:56 - owner
816 * 55:53 - desc count
817 * 52:48 - reserved
818 * 47:40 - completion id
819 * 39:32 - opcode
820 * 31:16 - error code
821 * 15:00 - reserved
822 */
823#define qlcnic_get_nic_msg_opcode(msg_hdr) \
824 ((msg_hdr >> 32) & 0xFF)
825
826struct qlcnic_fw_msg {
827 union {
828 struct {
829 u64 hdr;
830 u64 body[7];
831 };
832 u64 words[8];
833 };
834};
835
836struct qlcnic_nic_req {
837 __le64 qhdr;
838 __le64 req_hdr;
839 __le64 words[6];
b1fc6d3c 840} __packed;
af19b491
AKS
841
842struct qlcnic_mac_req {
843 u8 op;
844 u8 tag;
845 u8 mac_addr[6];
846};
847
7e56cac4
SC
848struct qlcnic_vlan_req {
849 __le16 vlan_id;
850 __le16 rsvd[3];
b1fc6d3c 851} __packed;
7e56cac4 852
b501595c
SC
853struct qlcnic_ipaddr {
854 __be32 ipv4;
855 __be32 ipv6[4];
856};
857
af19b491
AKS
858#define QLCNIC_MSI_ENABLED 0x02
859#define QLCNIC_MSIX_ENABLED 0x04
860#define QLCNIC_LRO_ENABLED 0x08
24763d80 861#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
862#define QLCNIC_BRIDGE_ENABLED 0X10
863#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 864#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 865#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 866#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 867#define QLCNIC_MACSPOOF 0x200
7373373d 868#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 869#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 870#define QLCNIC_NEED_FLR 0x1000
af19b491
AKS
871#define QLCNIC_IS_MSI_FAMILY(adapter) \
872 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
873
874#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
875#define QLCNIC_MSIX_TBL_SPACE 8192
876#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 877#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
878
879#define QLCNIC_NETDEV_WEIGHT 128
880#define QLCNIC_ADAPTER_UP_MAGIC 777
881
882#define __QLCNIC_FW_ATTACHED 0
883#define __QLCNIC_DEV_UP 1
884#define __QLCNIC_RESETTING 2
885#define __QLCNIC_START_FW 4
451724c8 886#define __QLCNIC_AER 5
af19b491 887
7eb9855d 888#define QLCNIC_INTERRUPT_TEST 1
cdaff185 889#define QLCNIC_LOOPBACK_TEST 2
c75822a3 890#define QLCNIC_LED_TEST 3
7eb9855d 891
b5e5492c 892#define QLCNIC_FILTER_AGE 80
e5edb7b1 893#define QLCNIC_READD_AGE 20
b5e5492c
AKS
894#define QLCNIC_LB_MAX_FILTERS 64
895
896struct qlcnic_filter {
897 struct hlist_node fnode;
898 u8 faddr[ETH_ALEN];
7e56cac4 899 __le16 vlan_id;
b5e5492c
AKS
900 unsigned long ftime;
901};
902
903struct qlcnic_filter_hash {
904 struct hlist_head *fhead;
905 u8 fnum;
906 u8 fmax;
907};
908
af19b491 909struct qlcnic_adapter {
b1fc6d3c
AC
910 struct qlcnic_hardware_context *ahw;
911 struct qlcnic_recv_context *recv_ctx;
912 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
913 struct net_device *netdev;
914 struct pci_dev *pdev;
af19b491 915
94469f75 916 bool blink_was_down;
b1fc6d3c
AC
917 unsigned long state;
918 u32 flags;
af19b491
AKS
919
920 u16 num_txd;
921 u16 num_rxd;
922 u16 num_jumbo_rxd;
90d19005
SC
923 u16 max_rxd;
924 u16 max_jumbo_rxd;
af19b491
AKS
925
926 u8 max_rds_rings;
927 u8 max_sds_rings;
af19b491 928 u8 msix_supported;
af19b491
AKS
929 u8 portnum;
930 u8 physical_port;
68bf1c68 931 u8 reset_context;
af19b491
AKS
932
933 u8 mc_enabled;
934 u8 max_mc_count;
af19b491
AKS
935 u8 fw_wait_cnt;
936 u8 fw_fail_cnt;
937 u8 tx_timeo_cnt;
938 u8 need_fw_reset;
939
940 u8 has_link_events;
941 u8 fw_type;
942 u16 tx_context_id;
af19b491
AKS
943 u16 is_up;
944
945 u16 link_speed;
946 u16 link_duplex;
947 u16 link_autoneg;
948 u16 module_type;
949
2e9d722d
AC
950 u16 op_mode;
951 u16 switch_mode;
952 u16 max_tx_ques;
953 u16 max_rx_ques;
2e9d722d 954 u16 max_mtu;
8cf61f89 955 u16 pvid;
2e9d722d
AC
956
957 u32 fw_hal_version;
af19b491 958 u32 capabilities;
af19b491
AKS
959 u32 irq;
960 u32 temp;
961
962 u32 int_vec_bit;
4e70812b 963 u32 heartbeat;
af19b491 964
2e9d722d 965 u8 max_mac_filters;
af19b491 966 u8 dev_state;
7eb9855d
AKS
967 u8 diag_test;
968 u8 diag_cnt;
aa5e18c0
SC
969 u8 reset_ack_timeo;
970 u8 dev_init_timeo;
65b5b420 971 u16 msg_enable;
af19b491
AKS
972
973 u8 mac_addr[ETH_ALEN];
974
6df900e9 975 u64 dev_rst_time;
b9796a14 976 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
6df900e9 977
346fe763 978 struct qlcnic_npar_info *npars;
2e9d722d
AC
979 struct qlcnic_eswitch *eswitch;
980 struct qlcnic_nic_template *nic_ops;
981
af19b491 982 struct qlcnic_adapter_stats stats;
b1fc6d3c 983 struct list_head mac_list;
af19b491
AKS
984
985 void __iomem *tgt_mask_reg;
986 void __iomem *tgt_status_reg;
987 void __iomem *crb_int_state_reg;
988 void __iomem *isr_int_vec;
989
990 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
991
992 struct delayed_work fw_work;
993
af19b491 994
b5e5492c
AKS
995 struct qlcnic_filter_hash fhash;
996
b1fc6d3c
AC
997 spinlock_t tx_clean_lock;
998 spinlock_t mac_learn_lock;
af19b491
AKS
999 __le32 file_prd_off; /*File fw product offset*/
1000 u32 fw_version;
1001 const struct firmware *fw;
1002};
1003
2e9d722d
AC
1004struct qlcnic_info {
1005 __le16 pci_func;
1006 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1007 __le16 phys_port;
1008 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1009
1010 __le32 capabilities;
1011 u8 max_mac_filters;
1012 u8 reserved1;
1013 __le16 max_mtu;
1014
1015 __le16 max_tx_ques;
1016 __le16 max_rx_ques;
1017 __le16 min_tx_bw;
1018 __le16 max_tx_bw;
1019 u8 reserved2[104];
b1fc6d3c 1020} __packed;
2e9d722d
AC
1021
1022struct qlcnic_pci_info {
1023 __le16 id; /* pci function id */
1024 __le16 active; /* 1 = Enabled */
1025 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1026 __le16 default_port; /* default port number */
1027
1028 __le16 tx_min_bw; /* Multiple of 100mbpc */
1029 __le16 tx_max_bw;
1030 __le16 reserved1[2];
1031
1032 u8 mac[ETH_ALEN];
1033 u8 reserved2[106];
b1fc6d3c 1034} __packed;
2e9d722d 1035
346fe763 1036struct qlcnic_npar_info {
4e8acb01 1037 u16 pvid;
cea8975e
AC
1038 u16 min_bw;
1039 u16 max_bw;
346fe763
RB
1040 u8 phy_port;
1041 u8 type;
1042 u8 active;
1043 u8 enable_pm;
1044 u8 dest_npar;
346fe763 1045 u8 discard_tagged;
7373373d 1046 u8 mac_override;
4e8acb01
RB
1047 u8 mac_anti_spoof;
1048 u8 promisc_mode;
1049 u8 offload_flags;
346fe763 1050};
4e8acb01 1051
2e9d722d
AC
1052struct qlcnic_eswitch {
1053 u8 port;
1054 u8 active_vports;
1055 u8 active_vlans;
1056 u8 active_ucast_filters;
1057 u8 max_ucast_filters;
1058 u8 max_active_vlans;
1059
1060 u32 flags;
1061#define QLCNIC_SWITCH_ENABLE BIT_1
1062#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1063#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1064#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1065};
1066
346fe763
RB
1067
1068/* Return codes for Error handling */
1069#define QL_STATUS_INVALID_PARAM -1
1070
2abea2f0 1071#define MAX_BW 100 /* % of link speed */
346fe763
RB
1072#define MAX_VLAN_ID 4095
1073#define MIN_VLAN_ID 2
346fe763
RB
1074#define DEFAULT_MAC_LEARN 1
1075
0184bbba 1076#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1077#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1078
1079struct qlcnic_pci_func_cfg {
1080 u16 func_type;
1081 u16 min_bw;
1082 u16 max_bw;
1083 u16 port_num;
1084 u8 pci_func;
1085 u8 func_state;
1086 u8 def_mac_addr[6];
1087};
1088
1089struct qlcnic_npar_func_cfg {
1090 u32 fw_capab;
1091 u16 port_num;
1092 u16 min_bw;
1093 u16 max_bw;
1094 u16 max_tx_queues;
1095 u16 max_rx_queues;
1096 u8 pci_func;
1097 u8 op_mode;
1098};
1099
1100struct qlcnic_pm_func_cfg {
1101 u8 pci_func;
1102 u8 action;
1103 u8 dest_npar;
1104 u8 reserved[5];
1105};
1106
1107struct qlcnic_esw_func_cfg {
1108 u16 vlan_id;
4e8acb01
RB
1109 u8 op_mode;
1110 u8 op_type;
346fe763
RB
1111 u8 pci_func;
1112 u8 host_vlan_tag;
1113 u8 promisc_mode;
1114 u8 discard_tagged;
7373373d 1115 u8 mac_override;
4e8acb01
RB
1116 u8 mac_anti_spoof;
1117 u8 offload_flags;
1118 u8 reserved[5];
346fe763
RB
1119};
1120
b6021212
AKS
1121#define QLCNIC_STATS_VERSION 1
1122#define QLCNIC_STATS_PORT 1
1123#define QLCNIC_STATS_ESWITCH 2
1124#define QLCNIC_QUERY_RX_COUNTER 0
1125#define QLCNIC_QUERY_TX_COUNTER 1
ef182805
AKS
1126#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1127
1128#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1129do { \
1130 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1131 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1132 (VAL1) = (VAL2); \
1133 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1134 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1135 (VAL1) += (VAL2); \
1136} while (0)
1137
b6021212
AKS
1138struct __qlcnic_esw_statistics {
1139 __le16 context_id;
1140 __le16 version;
1141 __le16 size;
1142 __le16 unused;
1143 __le64 unicast_frames;
1144 __le64 multicast_frames;
1145 __le64 broadcast_frames;
1146 __le64 dropped_frames;
1147 __le64 errors;
1148 __le64 local_frames;
1149 __le64 numbytes;
1150 __le64 rsvd[3];
b1fc6d3c 1151} __packed;
b6021212
AKS
1152
1153struct qlcnic_esw_statistics {
1154 struct __qlcnic_esw_statistics rx;
1155 struct __qlcnic_esw_statistics tx;
1156};
1157
af19b491
AKS
1158int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
1159int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
1160
1161u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1162int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1163int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1164int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1165void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1166void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1167
1168#define ADDR_IN_RANGE(addr, low, high) \
1169 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1170
1171#define QLCRD32(adapter, off) \
1172 (qlcnic_hw_read_wx_2M(adapter, off))
1173#define QLCWR32(adapter, off, val) \
1174 (qlcnic_hw_write_wx_2M(adapter, off, val))
1175
1176int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1177void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1178
1179#define qlcnic_rom_lock(a) \
1180 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1181#define qlcnic_rom_unlock(a) \
1182 qlcnic_pcie_sem_unlock((a), 2)
1183#define qlcnic_phy_lock(a) \
1184 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1185#define qlcnic_phy_unlock(a) \
1186 qlcnic_pcie_sem_unlock((a), 3)
1187#define qlcnic_api_lock(a) \
1188 qlcnic_pcie_sem_lock((a), 5, 0)
1189#define qlcnic_api_unlock(a) \
1190 qlcnic_pcie_sem_unlock((a), 5)
1191#define qlcnic_sw_lock(a) \
1192 qlcnic_pcie_sem_lock((a), 6, 0)
1193#define qlcnic_sw_unlock(a) \
1194 qlcnic_pcie_sem_unlock((a), 6)
1195#define crb_win_lock(a) \
1196 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1197#define crb_win_unlock(a) \
1198 qlcnic_pcie_sem_unlock((a), 7)
1199
1200int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1201int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
897d3596 1202int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
b5e5492c
AKS
1203void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1204void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
af19b491
AKS
1205
1206/* Functions from qlcnic_init.c */
af19b491
AKS
1207int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1208int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1209void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1210void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1211int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1212int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1213int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491
AKS
1214
1215int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1216int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1217 u8 *bytes, size_t size);
1218int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1219void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1220
1221void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1222
1223int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1224void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1225
8a15ad1f
AKS
1226int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1227void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1228
1229void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1230void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1231void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1232
d4066833 1233int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1234void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1235void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
af19b491
AKS
1236 struct qlcnic_host_rds_ring *rds_ring);
1237int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1238void qlcnic_set_multi(struct net_device *netdev);
1239void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1240int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1241int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1242int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
b501595c 1243int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
af19b491
AKS
1244int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1245void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1246
1247int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1248int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
135d84a9
MM
1249u32 qlcnic_fix_features(struct net_device *netdev, u32 features);
1250int qlcnic_set_features(struct net_device *netdev, u32 features);
af19b491 1251int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
2e9d722d 1252int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491
AKS
1253int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1254void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1255 struct qlcnic_host_tx_ring *tx_ring);
2e9d722d 1256void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
af19b491
AKS
1257
1258/* Functions from qlcnic_main.c */
1259int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1260u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1261 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1262void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1263int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185 1264netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
af19b491 1265
2e9d722d 1266/* Management functions */
2e9d722d 1267int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
346fe763 1268int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
2e9d722d 1269int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
346fe763 1270int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
2e9d722d
AC
1271
1272/* eSwitch management functions */
4e8acb01
RB
1273int qlcnic_config_switch_port(struct qlcnic_adapter *,
1274 struct qlcnic_esw_func_cfg *);
1275int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1276 struct qlcnic_esw_func_cfg *);
2e9d722d 1277int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1278int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1279 struct __qlcnic_esw_statistics *);
1280int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1281 struct __qlcnic_esw_statistics *);
1282int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
2e9d722d
AC
1283extern int qlcnic_config_tso;
1284
af19b491
AKS
1285/*
1286 * QLOGIC Board information
1287 */
1288
02420be6 1289#define QLCNIC_MAX_BOARD_NAME_LEN 100
af19b491
AKS
1290struct qlcnic_brdinfo {
1291 unsigned short vendor;
1292 unsigned short device;
1293 unsigned short sub_vendor;
1294 unsigned short sub_device;
1295 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1296};
1297
1298static const struct qlcnic_brdinfo qlcnic_boards[] = {
02420be6 1299 {0x1077, 0x8020, 0x1077, 0x203,
1515faf2
AKS
1300 "8200 Series Single Port 10GbE Converged Network Adapter "
1301 "(TCP/IP Networking)"},
02420be6 1302 {0x1077, 0x8020, 0x1077, 0x207,
1515faf2
AKS
1303 "8200 Series Dual Port 10GbE Converged Network Adapter "
1304 "(TCP/IP Networking)"},
af19b491
AKS
1305 {0x1077, 0x8020, 0x1077, 0x20b,
1306 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1307 {0x1077, 0x8020, 0x1077, 0x20c,
1308 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1309 {0x1077, 0x8020, 0x1077, 0x20f,
1310 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
e132d8d3 1311 {0x1077, 0x8020, 0x103c, 0x3733,
6336acd5 1312 "NC523SFP 10Gb 2-port Server Adapter"},
2679a135
SV
1313 {0x1077, 0x8020, 0x103c, 0x3346,
1314 "CN1000Q Dual Port Converged Network Adapter"},
af19b491
AKS
1315 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1316};
1317
1318#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1319
1320static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1321{
036d61f0 1322 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1323 return tx_ring->sw_consumer - tx_ring->producer;
1324 else
1325 return tx_ring->sw_consumer + tx_ring->num_desc -
1326 tx_ring->producer;
1327}
1328
1329extern const struct ethtool_ops qlcnic_ethtool_ops;
1330
2e9d722d 1331struct qlcnic_nic_template {
2e9d722d
AC
1332 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1333 int (*config_led) (struct qlcnic_adapter *, u32, u32);
9f26f547 1334 int (*start_firmware) (struct qlcnic_adapter *);
2e9d722d
AC
1335};
1336
65b5b420
AKS
1337#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1338 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1339 printk(KERN_INFO "%s: %s: " _fmt, \
1340 dev_name(&adapter->pdev->dev), \
1341 __func__, ##_args); \
1342 } while (0)
1343
af19b491 1344#endif /* __QLCNIC_H_ */