]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/qlcnic/qlcnic.h
be2net: fix mbox polling for signal reception
[mirror_ubuntu-bionic-kernel.git] / drivers / net / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129
SV
2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
b9796a14
AC
32#include <linux/bitops.h>
33#include <linux/if_vlan.h>
af19b491
AKS
34
35#include "qlcnic_hdr.h"
36
37#define _QLCNIC_LINUX_MAJOR 5
38#define _QLCNIC_LINUX_MINOR 0
7e610caa
SC
39#define _QLCNIC_LINUX_SUBVERSION 17
40#define QLCNIC_LINUX_VERSIONID "5.0.17"
96f8118c 41#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
42#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
43 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
44
45#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
46#define _major(v) (((v) >> 24) & 0xff)
47#define _minor(v) (((v) >> 16) & 0xff)
48#define _build(v) ((v) & 0xffff)
49
50/* version in image has weird encoding:
51 * 7:0 - major
52 * 15:8 - minor
53 * 31:16 - build (little endian)
54 */
55#define QLCNIC_DECODE_VERSION(v) \
56 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
57
8f891387 58#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
59#define QLCNIC_NUM_FLASH_SECTORS (64)
60#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
61#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
62 * QLCNIC_FLASH_SECTOR_SIZE)
63
64#define RCV_DESC_RINGSIZE(rds_ring) \
65 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
66#define RCV_BUFF_RINGSIZE(rds_ring) \
67 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
68#define STATUS_DESC_RINGSIZE(sds_ring) \
69 (sizeof(struct status_desc) * (sds_ring)->num_desc)
70#define TX_BUFF_RINGSIZE(tx_ring) \
71 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
72#define TX_DESC_RINGSIZE(tx_ring) \
73 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
74
75#define QLCNIC_P3P_A0 0x50
76
77#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
78
79#define FIRST_PAGE_GROUP_START 0
80#define FIRST_PAGE_GROUP_END 0x100000
81
ff1b1bf8
SV
82#define P3P_MAX_MTU (9600)
83#define P3P_MIN_MTU (68)
af19b491
AKS
84#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
85
ff1b1bf8
SV
86#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
87#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
88#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
89#define QLCNIC_LRO_BUFFER_EXTRA 2048
90
af19b491
AKS
91/* Opcodes to be used with the commands */
92#define TX_ETHER_PKT 0x01
93#define TX_TCP_PKT 0x02
94#define TX_UDP_PKT 0x03
95#define TX_IP_PKT 0x04
96#define TX_TCP_LSO 0x05
97#define TX_TCP_LSO6 0x06
af19b491
AKS
98#define TX_TCPV6_PKT 0x0b
99#define TX_UDPV6_PKT 0x0c
100
101/* Tx defines */
91a403ca 102#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
103#define MAX_TSO_HEADER_DESC 2
104#define MGMT_CMD_DESC_RESV 4
105#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
106 + MGMT_CMD_DESC_RESV)
af19b491
AKS
107#define QLCNIC_MAX_TX_TIMEOUTS 2
108
109/*
110 * Following are the states of the Phantom. Phantom will set them and
111 * Host will read to check if the fields are correct.
112 */
113#define PHAN_INITIALIZE_FAILED 0xffff
114#define PHAN_INITIALIZE_COMPLETE 0xff01
115
116/* Host writes the following to notify that it has done the init-handshake */
117#define PHAN_INITIALIZE_ACK 0xf00f
118#define PHAN_PEG_RCV_INITIALIZED 0xff01
119
120#define NUM_RCV_DESC_RINGS 3
af19b491
AKS
121
122#define RCV_RING_NORMAL 0
123#define RCV_RING_JUMBO 1
af19b491
AKS
124
125#define MIN_CMD_DESCRIPTORS 64
126#define MIN_RCV_DESCRIPTORS 64
127#define MIN_JUMBO_DESCRIPTORS 32
128
129#define MAX_CMD_DESCRIPTORS 1024
130#define MAX_RCV_DESCRIPTORS_1G 4096
131#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 132#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
133#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
134#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
135
136#define DEFAULT_RCV_DESCRIPTORS_1G 2048
137#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 138#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 139#define MAX_RDS_RINGS 2
af19b491
AKS
140
141#define get_next_index(index, length) \
142 (((index) + 1) & ((length) - 1))
143
af19b491
AKS
144/*
145 * Following data structures describe the descriptors that will be used.
146 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
147 * we are doing LSO (above the 1500 size packet) only.
148 */
149
150#define FLAGS_VLAN_TAGGED 0x10
151#define FLAGS_VLAN_OOB 0x40
152
153#define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
154 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
155#define qlcnic_set_cmd_desc_port(cmd_desc, var) \
156 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
157#define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
158 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
159
160#define qlcnic_set_tx_port(_desc, _port) \
161 ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
162
163#define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
8cf61f89 164 ((_desc)->flags_opcode |= \
af19b491
AKS
165 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
166
167#define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
168 ((_desc)->nfrags__length = \
169 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
170
171struct cmd_desc_type0 {
172 u8 tcp_hdr_offset; /* For LSO only */
173 u8 ip_hdr_offset; /* For LSO only */
174 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
175 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
176
177 __le64 addr_buffer2;
178
179 __le16 reference_handle;
180 __le16 mss;
181 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
182 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
183 __le16 conn_id; /* IPSec offoad only */
184
185 __le64 addr_buffer3;
186 __le64 addr_buffer1;
187
188 __le16 buffer_length[4];
189
190 __le64 addr_buffer4;
191
2e9d722d 192 u8 eth_addr[ETH_ALEN];
af19b491
AKS
193 __le16 vlan_TCI;
194
195} __attribute__ ((aligned(64)));
196
197/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
198struct rcv_desc {
199 __le16 reference_handle;
200 __le16 reserved;
201 __le32 buffer_length; /* allocated buffer length (usually 2K) */
202 __le64 addr_buffer;
b1fc6d3c 203} __packed;
af19b491
AKS
204
205/* opcode field in status_desc */
206#define QLCNIC_SYN_OFFLOAD 0x03
207#define QLCNIC_RXPKT_DESC 0x04
208#define QLCNIC_OLD_RXPKT_DESC 0x3f
209#define QLCNIC_RESPONSE_DESC 0x05
210#define QLCNIC_LRO_DESC 0x12
211
212/* for status field in status_desc */
d807b3f7
AKS
213#define STATUS_CKSUM_LOOP 0
214#define STATUS_CKSUM_OK 2
af19b491
AKS
215
216/* owner bits of status_desc */
217#define STATUS_OWNER_HOST (0x1ULL << 56)
218#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
219
220/* Status descriptor:
221 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
222 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
223 53-55 desc_cnt, 56-57 owner, 58-63 opcode
224 */
225#define qlcnic_get_sts_port(sts_data) \
226 ((sts_data) & 0x0F)
227#define qlcnic_get_sts_status(sts_data) \
228 (((sts_data) >> 4) & 0x0F)
229#define qlcnic_get_sts_type(sts_data) \
230 (((sts_data) >> 8) & 0x0F)
231#define qlcnic_get_sts_totallength(sts_data) \
232 (((sts_data) >> 12) & 0xFFFF)
233#define qlcnic_get_sts_refhandle(sts_data) \
234 (((sts_data) >> 28) & 0xFFFF)
235#define qlcnic_get_sts_prot(sts_data) \
236 (((sts_data) >> 44) & 0x0F)
237#define qlcnic_get_sts_pkt_offset(sts_data) \
238 (((sts_data) >> 48) & 0x1F)
239#define qlcnic_get_sts_desc_cnt(sts_data) \
240 (((sts_data) >> 53) & 0x7)
241#define qlcnic_get_sts_opcode(sts_data) \
242 (((sts_data) >> 58) & 0x03F)
243
244#define qlcnic_get_lro_sts_refhandle(sts_data) \
245 ((sts_data) & 0x0FFFF)
246#define qlcnic_get_lro_sts_length(sts_data) \
247 (((sts_data) >> 16) & 0x0FFFF)
248#define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
249 (((sts_data) >> 32) & 0x0FF)
250#define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
251 (((sts_data) >> 40) & 0x0FF)
252#define qlcnic_get_lro_sts_timestamp(sts_data) \
253 (((sts_data) >> 48) & 0x1)
254#define qlcnic_get_lro_sts_type(sts_data) \
255 (((sts_data) >> 49) & 0x7)
256#define qlcnic_get_lro_sts_push_flag(sts_data) \
257 (((sts_data) >> 52) & 0x1)
258#define qlcnic_get_lro_sts_seq_number(sts_data) \
259 ((sts_data) & 0x0FFFFFFFF)
260
261
262struct status_desc {
263 __le64 status_desc_data[2];
264} __attribute__ ((aligned(16)));
265
266/* UNIFIED ROMIMAGE */
267#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
268#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
269#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
270#define QLCNIC_UNI_DIR_SECT_FW 0x7
271
272/*Offsets */
273#define QLCNIC_UNI_CHIP_REV_OFF 10
274#define QLCNIC_UNI_FLAGS_OFF 11
275#define QLCNIC_UNI_BIOS_VERSION_OFF 12
276#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
277#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
278
279struct uni_table_desc{
280 u32 findex;
281 u32 num_entries;
282 u32 entry_size;
283 u32 reserved[5];
284};
285
286struct uni_data_desc{
287 u32 findex;
288 u32 size;
289 u32 reserved[5];
290};
291
0e5f20b6 292/* Flash Defines and Structures */
293#define QLCNIC_FLT_LOCATION 0x3F1000
294#define QLCNIC_FW_IMAGE_REGION 0x74
f8d54811 295#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 296struct qlcnic_flt_header {
297 u16 version;
298 u16 len;
299 u16 checksum;
300 u16 reserved;
301};
302
303struct qlcnic_flt_entry {
304 u8 region;
305 u8 reserved0;
306 u8 attrib;
307 u8 reserved1;
308 u32 size;
309 u32 start_addr;
f8d54811 310 u32 end_addr;
0e5f20b6 311};
312
af19b491
AKS
313/* Magic number to let user know flash is programmed */
314#define QLCNIC_BDINFO_MAGIC 0x12345678
315
ff1b1bf8
SV
316#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
317#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
318#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
319#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
320#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
321#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
322#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
323#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
324#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
325#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
326#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
327#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
328#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
329#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 330
2e9d722d
AC
331#define QLCNIC_MSIX_TABLE_OFFSET 0x44
332
af19b491
AKS
333/* Flash memory map */
334#define QLCNIC_BRDCFG_START 0x4000 /* board config */
335#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
336#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
337#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
338
339#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
340#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
341#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
342#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
343
344#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
345#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
346
347#define QLCNIC_FW_MIN_SIZE (0x3fffff)
348#define QLCNIC_UNIFIED_ROMIMAGE 0
349#define QLCNIC_FLASH_ROMIMAGE 1
350#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
351
352#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
353#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
354
355extern char qlcnic_driver_name[];
356
357/* Number of status descriptors to handle per interrupt */
358#define MAX_STATUS_HANDLE (64)
359
360/*
361 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
362 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
363 */
364struct qlcnic_skb_frag {
365 u64 dma;
366 u64 length;
367};
368
af19b491
AKS
369/* Following defines are for the state of the buffers */
370#define QLCNIC_BUFFER_FREE 0
371#define QLCNIC_BUFFER_BUSY 1
372
373/*
374 * There will be one qlcnic_buffer per skb packet. These will be
375 * used to save the dma info for pci_unmap_page()
376 */
377struct qlcnic_cmd_buffer {
378 struct sk_buff *skb;
ef71ff83 379 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
380 u32 frag_count;
381};
382
383/* In rx_buffer, we do not need multiple fragments as is a single buffer */
384struct qlcnic_rx_buffer {
b1fc6d3c 385 u16 ref_handle;
af19b491 386 struct sk_buff *skb;
b1fc6d3c 387 struct list_head list;
af19b491 388 u64 dma;
af19b491
AKS
389};
390
391/* Board types */
392#define QLCNIC_GBE 0x01
393#define QLCNIC_XGBE 0x02
394
8816d009
AC
395/*
396 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
397 * adjusted based on configured MTU.
398 */
399#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
400#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
401
402#define QLCNIC_INTR_DEFAULT 0x04
403#define QLCNIC_CONFIG_INTR_COALESCE 3
404
405struct qlcnic_nic_intr_coalesce {
406 u8 type;
407 u8 sts_ring_mask;
408 u16 rx_packets;
409 u16 rx_time_us;
410 u16 flag;
411 u32 timer_out;
412};
413
af19b491
AKS
414/*
415 * One hardware_context{} per adapter
416 * contains interrupt info as well shared hardware info.
417 */
418struct qlcnic_hardware_context {
419 void __iomem *pci_base0;
420 void __iomem *ocm_win_crb;
421
422 unsigned long pci_len0;
423
af19b491
AKS
424 rwlock_t crb_lock;
425 struct mutex mem_lock;
426
af19b491
AKS
427 u8 revision_id;
428 u8 pci_func;
429 u8 linkup;
430 u16 port_type;
431 u16 board_type;
8816d009
AC
432
433 struct qlcnic_nic_intr_coalesce coal;
af19b491
AKS
434};
435
436struct qlcnic_adapter_stats {
437 u64 xmitcalled;
438 u64 xmitfinished;
439 u64 rxdropped;
440 u64 txdropped;
441 u64 csummed;
442 u64 rx_pkts;
443 u64 lro_pkts;
444 u64 rxbytes;
445 u64 txbytes;
8bfe8b91
SC
446 u64 lrobytes;
447 u64 lso_frames;
448 u64 xmit_on;
449 u64 xmit_off;
450 u64 skb_alloc_failure;
8ae6df97
AKS
451 u64 null_rxbuf;
452 u64 rx_dma_map_error;
453 u64 tx_dma_map_error;
af19b491
AKS
454};
455
456/*
457 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
458 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
459 */
460struct qlcnic_host_rds_ring {
036d61f0
AC
461 void __iomem *crb_rcv_producer;
462 struct rcv_desc *desc_head;
463 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 464 u32 num_desc;
036d61f0 465 u32 producer;
af19b491
AKS
466 u32 dma_size;
467 u32 skb_size;
468 u32 flags;
af19b491
AKS
469 struct list_head free_list;
470 spinlock_t lock;
471 dma_addr_t phys_addr;
036d61f0 472} ____cacheline_internodealigned_in_smp;
af19b491
AKS
473
474struct qlcnic_host_sds_ring {
475 u32 consumer;
476 u32 num_desc;
477 void __iomem *crb_sts_consumer;
af19b491
AKS
478
479 struct status_desc *desc_head;
480 struct qlcnic_adapter *adapter;
481 struct napi_struct napi;
482 struct list_head free_list[NUM_RCV_DESC_RINGS];
483
036d61f0 484 void __iomem *crb_intr_mask;
af19b491
AKS
485 int irq;
486
487 dma_addr_t phys_addr;
488 char name[IFNAMSIZ+4];
036d61f0 489} ____cacheline_internodealigned_in_smp;
af19b491
AKS
490
491struct qlcnic_host_tx_ring {
492 u32 producer;
af19b491 493 u32 sw_consumer;
af19b491 494 u32 num_desc;
036d61f0 495 void __iomem *crb_cmd_producer;
af19b491 496 struct cmd_desc_type0 *desc_head;
036d61f0
AC
497 struct qlcnic_cmd_buffer *cmd_buf_arr;
498 __le32 *hw_consumer;
499
af19b491
AKS
500 dma_addr_t phys_addr;
501 dma_addr_t hw_cons_phys_addr;
036d61f0
AC
502 struct netdev_queue *txq;
503} ____cacheline_internodealigned_in_smp;
af19b491
AKS
504
505/*
506 * Receive context. There is one such structure per instance of the
507 * receive processing. Any state information that is relevant to
508 * the receive, and is must be in this structure. The global data may be
509 * present elsewhere.
510 */
511struct qlcnic_recv_context {
b1fc6d3c
AC
512 struct qlcnic_host_rds_ring *rds_rings;
513 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
514 u32 state;
515 u16 context_id;
516 u16 virt_port;
517
af19b491
AKS
518};
519
520/* HW context creation */
521
522#define QLCNIC_OS_CRB_RETRY_COUNT 4000
523#define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
524 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
525
526#define QLCNIC_CDRP_CMD_BIT 0x80000000
527
528/*
529 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
530 * in the crb QLCNIC_CDRP_CRB_OFFSET.
531 */
532#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
533#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
534
535#define QLCNIC_CDRP_RSP_OK 0x00000001
536#define QLCNIC_CDRP_RSP_FAIL 0x00000002
537#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
538
539/*
540 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
541 * the crb QLCNIC_CDRP_CRB_OFFSET.
542 */
543#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
544#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
545
546#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
547#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
548#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
549#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
550#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
551#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
552#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
553#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
554#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
555#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
af19b491
AKS
556#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
557#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
558#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
559#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
560#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
561#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
562#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
563#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
2e9d722d
AC
564#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
565
566#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
567#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
568#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
2e9d722d
AC
569#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
570#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
571#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
572#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
573#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
4e8acb01 574#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
b6021212 575#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
7e610caa 576#define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
af19b491
AKS
577
578#define QLCNIC_RCODE_SUCCESS 0
7e610caa 579#define QLCNIC_RCODE_NOT_SUPPORTED 9
af19b491
AKS
580#define QLCNIC_RCODE_TIMEOUT 17
581#define QLCNIC_DESTROY_CTX_RESET 0
582
583/*
584 * Capabilities Announced
585 */
586#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
587#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
588#define QLCNIC_CAP0_LSO (1 << 6)
589#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
590#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 591#define QLCNIC_CAP0_VALIDOFF (1 << 11)
af19b491
AKS
592
593/*
594 * Context state
595 */
d626ad4d 596#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
597#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
598
599/*
600 * Rx context
601 */
602
603struct qlcnic_hostrq_sds_ring {
604 __le64 host_phys_addr; /* Ring base addr */
605 __le32 ring_size; /* Ring entries */
606 __le16 msi_index;
607 __le16 rsvd; /* Padding */
b1fc6d3c 608} __packed;
af19b491
AKS
609
610struct qlcnic_hostrq_rds_ring {
611 __le64 host_phys_addr; /* Ring base addr */
612 __le64 buff_size; /* Packet buffer size */
613 __le32 ring_size; /* Ring entries */
614 __le32 ring_kind; /* Class of ring */
b1fc6d3c 615} __packed;
af19b491
AKS
616
617struct qlcnic_hostrq_rx_ctx {
618 __le64 host_rsp_dma_addr; /* Response dma'd here */
619 __le32 capabilities[4]; /* Flag bit vector */
620 __le32 host_int_crb_mode; /* Interrupt crb usage */
621 __le32 host_rds_crb_mode; /* RDS crb usage */
622 /* These ring offsets are relative to data[0] below */
623 __le32 rds_ring_offset; /* Offset to RDS config */
624 __le32 sds_ring_offset; /* Offset to SDS config */
625 __le16 num_rds_rings; /* Count of RDS rings */
626 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 627 __le16 valid_field_offset;
628 u8 txrx_sds_binding;
629 u8 msix_handler;
630 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
631 /* MUST BE 64-bit aligned.
632 The following is packed:
633 - N hostrq_rds_rings
634 - N hostrq_sds_rings */
635 char data[0];
b1fc6d3c 636} __packed;
af19b491
AKS
637
638struct qlcnic_cardrsp_rds_ring{
639 __le32 host_producer_crb; /* Crb to use */
640 __le32 rsvd1; /* Padding */
b1fc6d3c 641} __packed;
af19b491
AKS
642
643struct qlcnic_cardrsp_sds_ring {
644 __le32 host_consumer_crb; /* Crb to use */
645 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 646} __packed;
af19b491
AKS
647
648struct qlcnic_cardrsp_rx_ctx {
649 /* These ring offsets are relative to data[0] below */
650 __le32 rds_ring_offset; /* Offset to RDS config */
651 __le32 sds_ring_offset; /* Offset to SDS config */
652 __le32 host_ctx_state; /* Starting State */
653 __le32 num_fn_per_port; /* How many PCI fn share the port */
654 __le16 num_rds_rings; /* Count of RDS rings */
655 __le16 num_sds_rings; /* Count of SDS rings */
656 __le16 context_id; /* Handle for context */
657 u8 phys_port; /* Physical id of port */
658 u8 virt_port; /* Virtual/Logical id of port */
659 u8 reserved[128]; /* save space for future expansion */
660 /* MUST BE 64-bit aligned.
661 The following is packed:
662 - N cardrsp_rds_rings
663 - N cardrs_sds_rings */
664 char data[0];
b1fc6d3c 665} __packed;
af19b491
AKS
666
667#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
668 (sizeof(HOSTRQ_RX) + \
669 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
670 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
671
672#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
673 (sizeof(CARDRSP_RX) + \
674 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
675 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
676
677/*
678 * Tx context
679 */
680
681struct qlcnic_hostrq_cds_ring {
682 __le64 host_phys_addr; /* Ring base addr */
683 __le32 ring_size; /* Ring entries */
684 __le32 rsvd; /* Padding */
b1fc6d3c 685} __packed;
af19b491
AKS
686
687struct qlcnic_hostrq_tx_ctx {
688 __le64 host_rsp_dma_addr; /* Response dma'd here */
689 __le64 cmd_cons_dma_addr; /* */
690 __le64 dummy_dma_addr; /* */
691 __le32 capabilities[4]; /* Flag bit vector */
692 __le32 host_int_crb_mode; /* Interrupt crb usage */
693 __le32 rsvd1; /* Padding */
694 __le16 rsvd2; /* Padding */
695 __le16 interrupt_ctl;
696 __le16 msi_index;
697 __le16 rsvd3; /* Padding */
698 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
699 u8 reserved[128]; /* future expansion */
b1fc6d3c 700} __packed;
af19b491
AKS
701
702struct qlcnic_cardrsp_cds_ring {
703 __le32 host_producer_crb; /* Crb to use */
704 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 705} __packed;
af19b491
AKS
706
707struct qlcnic_cardrsp_tx_ctx {
708 __le32 host_ctx_state; /* Starting state */
709 __le16 context_id; /* Handle for context */
710 u8 phys_port; /* Physical id of port */
711 u8 virt_port; /* Virtual/Logical id of port */
712 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
713 u8 reserved[128]; /* future expansion */
b1fc6d3c 714} __packed;
af19b491
AKS
715
716#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
717#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
718
719/* CRB */
720
721#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
722#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
723#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
724#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
725
726#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
727#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
728#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
729#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
730#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
731
732
733/* MAC */
734
ff1b1bf8 735#define MC_COUNT_P3P 38
af19b491
AKS
736
737#define QLCNIC_MAC_NOOP 0
738#define QLCNIC_MAC_ADD 1
739#define QLCNIC_MAC_DEL 2
03c5d770
AKS
740#define QLCNIC_MAC_VLAN_ADD 3
741#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
742
743struct qlcnic_mac_list_s {
744 struct list_head list;
745 uint8_t mac_addr[ETH_ALEN+2];
746};
747
af19b491
AKS
748#define QLCNIC_HOST_REQUEST 0x13
749#define QLCNIC_REQUEST 0x14
750
751#define QLCNIC_MAC_EVENT 0x1
752
753#define QLCNIC_IP_UP 2
754#define QLCNIC_IP_DOWN 3
755
756/*
757 * Driver --> Firmware
758 */
b1fc6d3c
AC
759#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
760#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
761#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
762#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
763#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
764#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
765#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
766#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
767#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
af19b491
AKS
768/*
769 * Firmware --> Driver
770 */
771
af19b491 772#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
af19b491
AKS
773
774#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
775#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
776#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
777
778#define QLCNIC_LRO_REQUEST_CLEANUP 4
779
780/* Capabilites received */
ac8d0c4f
AC
781#define QLCNIC_FW_CAPABILITY_TSO BIT_1
782#define QLCNIC_FW_CAPABILITY_BDG BIT_8
783#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
784#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
af19b491
AKS
785
786/* module types */
787#define LINKEVENT_MODULE_NOT_PRESENT 1
788#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
789#define LINKEVENT_MODULE_OPTICAL_SRLR 3
790#define LINKEVENT_MODULE_OPTICAL_LRM 4
791#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
792#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
793#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
794#define LINKEVENT_MODULE_TWINAX 8
795
796#define LINKSPEED_10GBPS 10000
797#define LINKSPEED_1GBPS 1000
798#define LINKSPEED_100MBPS 100
799#define LINKSPEED_10MBPS 10
800
801#define LINKSPEED_ENCODED_10MBPS 0
802#define LINKSPEED_ENCODED_100MBPS 1
803#define LINKSPEED_ENCODED_1GBPS 2
804
805#define LINKEVENT_AUTONEG_DISABLED 0
806#define LINKEVENT_AUTONEG_ENABLED 1
807
808#define LINKEVENT_HALF_DUPLEX 0
809#define LINKEVENT_FULL_DUPLEX 1
810
811#define LINKEVENT_LINKSPEED_MBPS 0
812#define LINKEVENT_LINKSPEED_ENCODED 1
813
af19b491
AKS
814/* firmware response header:
815 * 63:58 - message type
816 * 57:56 - owner
817 * 55:53 - desc count
818 * 52:48 - reserved
819 * 47:40 - completion id
820 * 39:32 - opcode
821 * 31:16 - error code
822 * 15:00 - reserved
823 */
824#define qlcnic_get_nic_msg_opcode(msg_hdr) \
825 ((msg_hdr >> 32) & 0xFF)
826
827struct qlcnic_fw_msg {
828 union {
829 struct {
830 u64 hdr;
831 u64 body[7];
832 };
833 u64 words[8];
834 };
835};
836
837struct qlcnic_nic_req {
838 __le64 qhdr;
839 __le64 req_hdr;
840 __le64 words[6];
b1fc6d3c 841} __packed;
af19b491
AKS
842
843struct qlcnic_mac_req {
844 u8 op;
845 u8 tag;
846 u8 mac_addr[6];
847};
848
7e56cac4
SC
849struct qlcnic_vlan_req {
850 __le16 vlan_id;
851 __le16 rsvd[3];
b1fc6d3c 852} __packed;
7e56cac4 853
b501595c
SC
854struct qlcnic_ipaddr {
855 __be32 ipv4;
856 __be32 ipv6[4];
857};
858
af19b491
AKS
859#define QLCNIC_MSI_ENABLED 0x02
860#define QLCNIC_MSIX_ENABLED 0x04
861#define QLCNIC_LRO_ENABLED 0x08
24763d80 862#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
863#define QLCNIC_BRIDGE_ENABLED 0X10
864#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 865#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 866#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 867#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 868#define QLCNIC_MACSPOOF 0x200
7373373d 869#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 870#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 871#define QLCNIC_NEED_FLR 0x1000
af19b491
AKS
872#define QLCNIC_IS_MSI_FAMILY(adapter) \
873 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
874
f94bc1e7
SC
875#define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
876#define QLCNIC_MIN_NUM_RSS_RINGS 2
af19b491
AKS
877#define QLCNIC_MSIX_TBL_SPACE 8192
878#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 879#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
880
881#define QLCNIC_NETDEV_WEIGHT 128
882#define QLCNIC_ADAPTER_UP_MAGIC 777
883
884#define __QLCNIC_FW_ATTACHED 0
885#define __QLCNIC_DEV_UP 1
886#define __QLCNIC_RESETTING 2
887#define __QLCNIC_START_FW 4
451724c8 888#define __QLCNIC_AER 5
89b4208e 889#define __QLCNIC_DIAG_RES_ALLOC 6
af19b491 890
7eb9855d 891#define QLCNIC_INTERRUPT_TEST 1
cdaff185 892#define QLCNIC_LOOPBACK_TEST 2
c75822a3 893#define QLCNIC_LED_TEST 3
7eb9855d 894
b5e5492c 895#define QLCNIC_FILTER_AGE 80
e5edb7b1 896#define QLCNIC_READD_AGE 20
b5e5492c
AKS
897#define QLCNIC_LB_MAX_FILTERS 64
898
899struct qlcnic_filter {
900 struct hlist_node fnode;
901 u8 faddr[ETH_ALEN];
7e56cac4 902 __le16 vlan_id;
b5e5492c
AKS
903 unsigned long ftime;
904};
905
906struct qlcnic_filter_hash {
907 struct hlist_head *fhead;
908 u8 fnum;
909 u8 fmax;
910};
911
af19b491 912struct qlcnic_adapter {
b1fc6d3c
AC
913 struct qlcnic_hardware_context *ahw;
914 struct qlcnic_recv_context *recv_ctx;
915 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
916 struct net_device *netdev;
917 struct pci_dev *pdev;
af19b491 918
b1fc6d3c
AC
919 unsigned long state;
920 u32 flags;
af19b491
AKS
921
922 u16 num_txd;
923 u16 num_rxd;
924 u16 num_jumbo_rxd;
90d19005
SC
925 u16 max_rxd;
926 u16 max_jumbo_rxd;
af19b491
AKS
927
928 u8 max_rds_rings;
929 u8 max_sds_rings;
af19b491 930 u8 msix_supported;
af19b491
AKS
931 u8 portnum;
932 u8 physical_port;
68bf1c68 933 u8 reset_context;
af19b491
AKS
934
935 u8 mc_enabled;
936 u8 max_mc_count;
af19b491
AKS
937 u8 fw_wait_cnt;
938 u8 fw_fail_cnt;
939 u8 tx_timeo_cnt;
940 u8 need_fw_reset;
941
942 u8 has_link_events;
943 u8 fw_type;
944 u16 tx_context_id;
af19b491
AKS
945 u16 is_up;
946
947 u16 link_speed;
948 u16 link_duplex;
949 u16 link_autoneg;
950 u16 module_type;
951
2e9d722d
AC
952 u16 op_mode;
953 u16 switch_mode;
954 u16 max_tx_ques;
955 u16 max_rx_ques;
2e9d722d 956 u16 max_mtu;
8cf61f89 957 u16 pvid;
2e9d722d
AC
958
959 u32 fw_hal_version;
af19b491 960 u32 capabilities;
af19b491
AKS
961 u32 irq;
962 u32 temp;
963
964 u32 int_vec_bit;
4e70812b 965 u32 heartbeat;
af19b491 966
2e9d722d 967 u8 max_mac_filters;
af19b491 968 u8 dev_state;
7eb9855d
AKS
969 u8 diag_test;
970 u8 diag_cnt;
aa5e18c0
SC
971 u8 reset_ack_timeo;
972 u8 dev_init_timeo;
65b5b420 973 u16 msg_enable;
af19b491
AKS
974
975 u8 mac_addr[ETH_ALEN];
976
6df900e9 977 u64 dev_rst_time;
b9796a14 978 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
6df900e9 979
346fe763 980 struct qlcnic_npar_info *npars;
2e9d722d
AC
981 struct qlcnic_eswitch *eswitch;
982 struct qlcnic_nic_template *nic_ops;
983
af19b491 984 struct qlcnic_adapter_stats stats;
b1fc6d3c 985 struct list_head mac_list;
af19b491
AKS
986
987 void __iomem *tgt_mask_reg;
988 void __iomem *tgt_status_reg;
989 void __iomem *crb_int_state_reg;
990 void __iomem *isr_int_vec;
991
f94bc1e7 992 struct msix_entry *msix_entries;
af19b491
AKS
993
994 struct delayed_work fw_work;
995
af19b491 996
b5e5492c
AKS
997 struct qlcnic_filter_hash fhash;
998
b1fc6d3c
AC
999 spinlock_t tx_clean_lock;
1000 spinlock_t mac_learn_lock;
af19b491
AKS
1001 __le32 file_prd_off; /*File fw product offset*/
1002 u32 fw_version;
1003 const struct firmware *fw;
1004};
1005
2e9d722d
AC
1006struct qlcnic_info {
1007 __le16 pci_func;
1008 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
1009 __le16 phys_port;
1010 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
1011
1012 __le32 capabilities;
1013 u8 max_mac_filters;
1014 u8 reserved1;
1015 __le16 max_mtu;
1016
1017 __le16 max_tx_ques;
1018 __le16 max_rx_ques;
1019 __le16 min_tx_bw;
1020 __le16 max_tx_bw;
1021 u8 reserved2[104];
b1fc6d3c 1022} __packed;
2e9d722d
AC
1023
1024struct qlcnic_pci_info {
1025 __le16 id; /* pci function id */
1026 __le16 active; /* 1 = Enabled */
1027 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1028 __le16 default_port; /* default port number */
1029
1030 __le16 tx_min_bw; /* Multiple of 100mbpc */
1031 __le16 tx_max_bw;
1032 __le16 reserved1[2];
1033
1034 u8 mac[ETH_ALEN];
1035 u8 reserved2[106];
b1fc6d3c 1036} __packed;
2e9d722d 1037
346fe763 1038struct qlcnic_npar_info {
4e8acb01 1039 u16 pvid;
cea8975e
AC
1040 u16 min_bw;
1041 u16 max_bw;
346fe763
RB
1042 u8 phy_port;
1043 u8 type;
1044 u8 active;
1045 u8 enable_pm;
1046 u8 dest_npar;
346fe763 1047 u8 discard_tagged;
7373373d 1048 u8 mac_override;
4e8acb01
RB
1049 u8 mac_anti_spoof;
1050 u8 promisc_mode;
1051 u8 offload_flags;
346fe763 1052};
4e8acb01 1053
2e9d722d
AC
1054struct qlcnic_eswitch {
1055 u8 port;
1056 u8 active_vports;
1057 u8 active_vlans;
1058 u8 active_ucast_filters;
1059 u8 max_ucast_filters;
1060 u8 max_active_vlans;
1061
1062 u32 flags;
1063#define QLCNIC_SWITCH_ENABLE BIT_1
1064#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1065#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1066#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1067};
1068
346fe763
RB
1069
1070/* Return codes for Error handling */
1071#define QL_STATUS_INVALID_PARAM -1
1072
2abea2f0 1073#define MAX_BW 100 /* % of link speed */
346fe763
RB
1074#define MAX_VLAN_ID 4095
1075#define MIN_VLAN_ID 2
346fe763
RB
1076#define DEFAULT_MAC_LEARN 1
1077
0184bbba 1078#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1079#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1080
1081struct qlcnic_pci_func_cfg {
1082 u16 func_type;
1083 u16 min_bw;
1084 u16 max_bw;
1085 u16 port_num;
1086 u8 pci_func;
1087 u8 func_state;
1088 u8 def_mac_addr[6];
1089};
1090
1091struct qlcnic_npar_func_cfg {
1092 u32 fw_capab;
1093 u16 port_num;
1094 u16 min_bw;
1095 u16 max_bw;
1096 u16 max_tx_queues;
1097 u16 max_rx_queues;
1098 u8 pci_func;
1099 u8 op_mode;
1100};
1101
1102struct qlcnic_pm_func_cfg {
1103 u8 pci_func;
1104 u8 action;
1105 u8 dest_npar;
1106 u8 reserved[5];
1107};
1108
1109struct qlcnic_esw_func_cfg {
1110 u16 vlan_id;
4e8acb01
RB
1111 u8 op_mode;
1112 u8 op_type;
346fe763
RB
1113 u8 pci_func;
1114 u8 host_vlan_tag;
1115 u8 promisc_mode;
1116 u8 discard_tagged;
7373373d 1117 u8 mac_override;
4e8acb01
RB
1118 u8 mac_anti_spoof;
1119 u8 offload_flags;
1120 u8 reserved[5];
346fe763
RB
1121};
1122
b6021212
AKS
1123#define QLCNIC_STATS_VERSION 1
1124#define QLCNIC_STATS_PORT 1
1125#define QLCNIC_STATS_ESWITCH 2
1126#define QLCNIC_QUERY_RX_COUNTER 0
1127#define QLCNIC_QUERY_TX_COUNTER 1
ef182805
AKS
1128#define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
1129
1130#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1131do { \
1132 if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
1133 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1134 (VAL1) = (VAL2); \
1135 else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
1136 ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
1137 (VAL1) += (VAL2); \
1138} while (0)
1139
b6021212
AKS
1140struct __qlcnic_esw_statistics {
1141 __le16 context_id;
1142 __le16 version;
1143 __le16 size;
1144 __le16 unused;
1145 __le64 unicast_frames;
1146 __le64 multicast_frames;
1147 __le64 broadcast_frames;
1148 __le64 dropped_frames;
1149 __le64 errors;
1150 __le64 local_frames;
1151 __le64 numbytes;
1152 __le64 rsvd[3];
b1fc6d3c 1153} __packed;
b6021212
AKS
1154
1155struct qlcnic_esw_statistics {
1156 struct __qlcnic_esw_statistics rx;
1157 struct __qlcnic_esw_statistics tx;
1158};
1159
7e610caa 1160int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
af19b491
AKS
1161
1162u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
1163int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
1164int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1165int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1166void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1167void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1168
1169#define ADDR_IN_RANGE(addr, low, high) \
1170 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1171
1172#define QLCRD32(adapter, off) \
1173 (qlcnic_hw_read_wx_2M(adapter, off))
1174#define QLCWR32(adapter, off, val) \
1175 (qlcnic_hw_write_wx_2M(adapter, off, val))
1176
1177int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1178void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1179
1180#define qlcnic_rom_lock(a) \
1181 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1182#define qlcnic_rom_unlock(a) \
1183 qlcnic_pcie_sem_unlock((a), 2)
1184#define qlcnic_phy_lock(a) \
1185 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1186#define qlcnic_phy_unlock(a) \
1187 qlcnic_pcie_sem_unlock((a), 3)
1188#define qlcnic_api_lock(a) \
1189 qlcnic_pcie_sem_lock((a), 5, 0)
1190#define qlcnic_api_unlock(a) \
1191 qlcnic_pcie_sem_unlock((a), 5)
1192#define qlcnic_sw_lock(a) \
1193 qlcnic_pcie_sem_lock((a), 6, 0)
1194#define qlcnic_sw_unlock(a) \
1195 qlcnic_pcie_sem_unlock((a), 6)
1196#define crb_win_lock(a) \
1197 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1198#define crb_win_unlock(a) \
1199 qlcnic_pcie_sem_unlock((a), 7)
1200
1201int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
1202int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
897d3596 1203int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
b5e5492c
AKS
1204void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1205void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
af19b491
AKS
1206
1207/* Functions from qlcnic_init.c */
af19b491
AKS
1208int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1209int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1210void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1211void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1212int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1213int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1214int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491
AKS
1215
1216int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
1217int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1218 u8 *bytes, size_t size);
1219int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1220void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1221
1222void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
1223
1224int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1225void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1226
8a15ad1f
AKS
1227int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1228void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1229
1230void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1231void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1232void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1233
d4066833 1234int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1235void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1236void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
af19b491
AKS
1237 struct qlcnic_host_rds_ring *rds_ring);
1238int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1239void qlcnic_set_multi(struct net_device *netdev);
1240void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
1241int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
1242int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
1243int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
b501595c 1244int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
af19b491
AKS
1245int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
1246void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
1247
1248int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1249int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
135d84a9
MM
1250u32 qlcnic_fix_features(struct net_device *netdev, u32 features);
1251int qlcnic_set_features(struct net_device *netdev, u32 features);
af19b491 1252int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
2e9d722d 1253int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491
AKS
1254int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
1255void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
1256 struct qlcnic_host_tx_ring *tx_ring);
2e9d722d 1257void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
af19b491
AKS
1258
1259/* Functions from qlcnic_main.c */
1260int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1261u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1262 u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
1263void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1264int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185 1265netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
f94bc1e7
SC
1266int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
1267int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
af19b491 1268
2e9d722d 1269/* Management functions */
2e9d722d 1270int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
346fe763 1271int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
2e9d722d 1272int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
346fe763 1273int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
2e9d722d
AC
1274
1275/* eSwitch management functions */
4e8acb01
RB
1276int qlcnic_config_switch_port(struct qlcnic_adapter *,
1277 struct qlcnic_esw_func_cfg *);
1278int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1279 struct qlcnic_esw_func_cfg *);
2e9d722d 1280int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1281int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1282 struct __qlcnic_esw_statistics *);
1283int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1284 struct __qlcnic_esw_statistics *);
1285int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
2e9d722d
AC
1286extern int qlcnic_config_tso;
1287
af19b491
AKS
1288/*
1289 * QLOGIC Board information
1290 */
1291
02420be6 1292#define QLCNIC_MAX_BOARD_NAME_LEN 100
af19b491
AKS
1293struct qlcnic_brdinfo {
1294 unsigned short vendor;
1295 unsigned short device;
1296 unsigned short sub_vendor;
1297 unsigned short sub_device;
1298 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1299};
1300
1301static const struct qlcnic_brdinfo qlcnic_boards[] = {
02420be6 1302 {0x1077, 0x8020, 0x1077, 0x203,
1515faf2
AKS
1303 "8200 Series Single Port 10GbE Converged Network Adapter "
1304 "(TCP/IP Networking)"},
02420be6 1305 {0x1077, 0x8020, 0x1077, 0x207,
1515faf2
AKS
1306 "8200 Series Dual Port 10GbE Converged Network Adapter "
1307 "(TCP/IP Networking)"},
af19b491
AKS
1308 {0x1077, 0x8020, 0x1077, 0x20b,
1309 "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
1310 {0x1077, 0x8020, 0x1077, 0x20c,
1311 "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
1312 {0x1077, 0x8020, 0x1077, 0x20f,
1313 "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
e132d8d3 1314 {0x1077, 0x8020, 0x103c, 0x3733,
6336acd5 1315 "NC523SFP 10Gb 2-port Server Adapter"},
2679a135
SV
1316 {0x1077, 0x8020, 0x103c, 0x3346,
1317 "CN1000Q Dual Port Converged Network Adapter"},
af19b491
AKS
1318 {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
1319};
1320
1321#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
1322
1323static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1324{
036d61f0 1325 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1326 return tx_ring->sw_consumer - tx_ring->producer;
1327 else
1328 return tx_ring->sw_consumer + tx_ring->num_desc -
1329 tx_ring->producer;
1330}
1331
1332extern const struct ethtool_ops qlcnic_ethtool_ops;
1333
2e9d722d 1334struct qlcnic_nic_template {
2e9d722d
AC
1335 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1336 int (*config_led) (struct qlcnic_adapter *, u32, u32);
9f26f547 1337 int (*start_firmware) (struct qlcnic_adapter *);
2e9d722d
AC
1338};
1339
65b5b420
AKS
1340#define QLCDB(adapter, lvl, _fmt, _args...) do { \
1341 if (NETIF_MSG_##lvl & adapter->msg_enable) \
1342 printk(KERN_INFO "%s: %s: " _fmt, \
1343 dev_name(&adapter->pdev->dev), \
1344 __func__, ##_args); \
1345 } while (0)
1346
af19b491 1347#endif /* __QLCNIC_H_ */