]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/qlge/qlge_main.c
netfilter: Fix extra semi-colon in skb_walk_frags() changes.
[mirror_ubuntu-zesty-kernel.git] / drivers / net / qlge / qlge_main.c
CommitLineData
c4e84bde
RM
1/*
2 * QLogic qlge NIC HBA Driver
3 * Copyright (c) 2003-2008 QLogic Corporation
4 * See LICENSE.qlge for copyright and licensing details.
5 * Author: Linux qlge network device driver by
6 * Ron Mercer <ron.mercer@qlogic.com>
7 */
8#include <linux/kernel.h>
9#include <linux/init.h>
10#include <linux/types.h>
11#include <linux/module.h>
12#include <linux/list.h>
13#include <linux/pci.h>
14#include <linux/dma-mapping.h>
15#include <linux/pagemap.h>
16#include <linux/sched.h>
17#include <linux/slab.h>
18#include <linux/dmapool.h>
19#include <linux/mempool.h>
20#include <linux/spinlock.h>
21#include <linux/kthread.h>
22#include <linux/interrupt.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/in.h>
26#include <linux/ip.h>
27#include <linux/ipv6.h>
28#include <net/ipv6.h>
29#include <linux/tcp.h>
30#include <linux/udp.h>
31#include <linux/if_arp.h>
32#include <linux/if_ether.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/skbuff.h>
37#include <linux/rtnetlink.h>
38#include <linux/if_vlan.h>
c4e84bde
RM
39#include <linux/delay.h>
40#include <linux/mm.h>
41#include <linux/vmalloc.h>
b7c6bfb7 42#include <net/ip6_checksum.h>
c4e84bde
RM
43
44#include "qlge.h"
45
46char qlge_driver_name[] = DRV_NAME;
47const char qlge_driver_version[] = DRV_VERSION;
48
49MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
50MODULE_DESCRIPTION(DRV_STRING " ");
51MODULE_LICENSE("GPL");
52MODULE_VERSION(DRV_VERSION);
53
54static const u32 default_msg =
55 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
56/* NETIF_MSG_TIMER | */
57 NETIF_MSG_IFDOWN |
58 NETIF_MSG_IFUP |
59 NETIF_MSG_RX_ERR |
60 NETIF_MSG_TX_ERR |
4974097a
RM
61/* NETIF_MSG_TX_QUEUED | */
62/* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
c4e84bde
RM
63/* NETIF_MSG_PKTDATA | */
64 NETIF_MSG_HW | NETIF_MSG_WOL | 0;
65
66static int debug = 0x00007fff; /* defaults above */
67module_param(debug, int, 0);
68MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
69
70#define MSIX_IRQ 0
71#define MSI_IRQ 1
72#define LEG_IRQ 2
73static int irq_type = MSIX_IRQ;
74module_param(irq_type, int, MSIX_IRQ);
75MODULE_PARM_DESC(irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
76
77static struct pci_device_id qlge_pci_tbl[] __devinitdata = {
b0c2aadf 78 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
cdca8d02 79 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
c4e84bde
RM
80 /* required last entry */
81 {0,}
82};
83
84MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
85
86/* This hardware semaphore causes exclusive access to
87 * resources shared between the NIC driver, MPI firmware,
88 * FCOE firmware and the FC driver.
89 */
90static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
91{
92 u32 sem_bits = 0;
93
94 switch (sem_mask) {
95 case SEM_XGMAC0_MASK:
96 sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
97 break;
98 case SEM_XGMAC1_MASK:
99 sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
100 break;
101 case SEM_ICB_MASK:
102 sem_bits = SEM_SET << SEM_ICB_SHIFT;
103 break;
104 case SEM_MAC_ADDR_MASK:
105 sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
106 break;
107 case SEM_FLASH_MASK:
108 sem_bits = SEM_SET << SEM_FLASH_SHIFT;
109 break;
110 case SEM_PROBE_MASK:
111 sem_bits = SEM_SET << SEM_PROBE_SHIFT;
112 break;
113 case SEM_RT_IDX_MASK:
114 sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
115 break;
116 case SEM_PROC_REG_MASK:
117 sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
118 break;
119 default:
120 QPRINTK(qdev, PROBE, ALERT, "Bad Semaphore mask!.\n");
121 return -EINVAL;
122 }
123
124 ql_write32(qdev, SEM, sem_bits | sem_mask);
125 return !(ql_read32(qdev, SEM) & sem_bits);
126}
127
128int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
129{
0857e9d7 130 unsigned int wait_count = 30;
c4e84bde
RM
131 do {
132 if (!ql_sem_trylock(qdev, sem_mask))
133 return 0;
0857e9d7
RM
134 udelay(100);
135 } while (--wait_count);
c4e84bde
RM
136 return -ETIMEDOUT;
137}
138
139void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
140{
141 ql_write32(qdev, SEM, sem_mask);
142 ql_read32(qdev, SEM); /* flush */
143}
144
145/* This function waits for a specific bit to come ready
146 * in a given register. It is used mostly by the initialize
147 * process, but is also used in kernel thread API such as
148 * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
149 */
150int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
151{
152 u32 temp;
153 int count = UDELAY_COUNT;
154
155 while (count) {
156 temp = ql_read32(qdev, reg);
157
158 /* check for errors */
159 if (temp & err_bit) {
160 QPRINTK(qdev, PROBE, ALERT,
161 "register 0x%.08x access error, value = 0x%.08x!.\n",
162 reg, temp);
163 return -EIO;
164 } else if (temp & bit)
165 return 0;
166 udelay(UDELAY_DELAY);
167 count--;
168 }
169 QPRINTK(qdev, PROBE, ALERT,
170 "Timed out waiting for reg %x to come ready.\n", reg);
171 return -ETIMEDOUT;
172}
173
174/* The CFG register is used to download TX and RX control blocks
175 * to the chip. This function waits for an operation to complete.
176 */
177static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
178{
179 int count = UDELAY_COUNT;
180 u32 temp;
181
182 while (count) {
183 temp = ql_read32(qdev, CFG);
184 if (temp & CFG_LE)
185 return -EIO;
186 if (!(temp & bit))
187 return 0;
188 udelay(UDELAY_DELAY);
189 count--;
190 }
191 return -ETIMEDOUT;
192}
193
194
195/* Used to issue init control blocks to hw. Maps control block,
196 * sets address, triggers download, waits for completion.
197 */
198int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
199 u16 q_id)
200{
201 u64 map;
202 int status = 0;
203 int direction;
204 u32 mask;
205 u32 value;
206
207 direction =
208 (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
209 PCI_DMA_FROMDEVICE;
210
211 map = pci_map_single(qdev->pdev, ptr, size, direction);
212 if (pci_dma_mapping_error(qdev->pdev, map)) {
213 QPRINTK(qdev, IFUP, ERR, "Couldn't map DMA area.\n");
214 return -ENOMEM;
215 }
216
217 status = ql_wait_cfg(qdev, bit);
218 if (status) {
219 QPRINTK(qdev, IFUP, ERR,
220 "Timed out waiting for CFG to come ready.\n");
221 goto exit;
222 }
223
224 status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
225 if (status)
226 goto exit;
227 ql_write32(qdev, ICB_L, (u32) map);
228 ql_write32(qdev, ICB_H, (u32) (map >> 32));
229 ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
230
231 mask = CFG_Q_MASK | (bit << 16);
232 value = bit | (q_id << CFG_Q_SHIFT);
233 ql_write32(qdev, CFG, (mask | value));
234
235 /*
236 * Wait for the bit to clear after signaling hw.
237 */
238 status = ql_wait_cfg(qdev, bit);
239exit:
240 pci_unmap_single(qdev->pdev, map, size, direction);
241 return status;
242}
243
244/* Get a specific MAC address from the CAM. Used for debug and reg dump. */
245int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
246 u32 *value)
247{
248 u32 offset = 0;
249 int status;
250
c4e84bde
RM
251 switch (type) {
252 case MAC_ADDR_TYPE_MULTI_MAC:
253 case MAC_ADDR_TYPE_CAM_MAC:
254 {
255 status =
256 ql_wait_reg_rdy(qdev,
939678f8 257 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
258 if (status)
259 goto exit;
260 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
261 (index << MAC_ADDR_IDX_SHIFT) | /* index */
262 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
263 status =
264 ql_wait_reg_rdy(qdev,
939678f8 265 MAC_ADDR_IDX, MAC_ADDR_MR, 0);
c4e84bde
RM
266 if (status)
267 goto exit;
268 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
269 status =
270 ql_wait_reg_rdy(qdev,
939678f8 271 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
272 if (status)
273 goto exit;
274 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
275 (index << MAC_ADDR_IDX_SHIFT) | /* index */
276 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
277 status =
278 ql_wait_reg_rdy(qdev,
939678f8 279 MAC_ADDR_IDX, MAC_ADDR_MR, 0);
c4e84bde
RM
280 if (status)
281 goto exit;
282 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
283 if (type == MAC_ADDR_TYPE_CAM_MAC) {
284 status =
285 ql_wait_reg_rdy(qdev,
939678f8 286 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
287 if (status)
288 goto exit;
289 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
290 (index << MAC_ADDR_IDX_SHIFT) | /* index */
291 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
292 status =
293 ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
939678f8 294 MAC_ADDR_MR, 0);
c4e84bde
RM
295 if (status)
296 goto exit;
297 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
298 }
299 break;
300 }
301 case MAC_ADDR_TYPE_VLAN:
302 case MAC_ADDR_TYPE_MULTI_FLTR:
303 default:
304 QPRINTK(qdev, IFUP, CRIT,
305 "Address type %d not yet supported.\n", type);
306 status = -EPERM;
307 }
308exit:
c4e84bde
RM
309 return status;
310}
311
312/* Set up a MAC, multicast or VLAN address for the
313 * inbound frame matching.
314 */
315static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
316 u16 index)
317{
318 u32 offset = 0;
319 int status = 0;
320
c4e84bde
RM
321 switch (type) {
322 case MAC_ADDR_TYPE_MULTI_MAC:
323 case MAC_ADDR_TYPE_CAM_MAC:
324 {
325 u32 cam_output;
326 u32 upper = (addr[0] << 8) | addr[1];
327 u32 lower =
328 (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
329 (addr[5]);
330
4974097a 331 QPRINTK(qdev, IFUP, DEBUG,
7c510e4b 332 "Adding %s address %pM"
c4e84bde
RM
333 " at index %d in the CAM.\n",
334 ((type ==
335 MAC_ADDR_TYPE_MULTI_MAC) ? "MULTICAST" :
7c510e4b 336 "UNICAST"), addr, index);
c4e84bde
RM
337
338 status =
339 ql_wait_reg_rdy(qdev,
939678f8 340 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
341 if (status)
342 goto exit;
343 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
344 (index << MAC_ADDR_IDX_SHIFT) | /* index */
345 type); /* type */
346 ql_write32(qdev, MAC_ADDR_DATA, lower);
347 status =
348 ql_wait_reg_rdy(qdev,
939678f8 349 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
350 if (status)
351 goto exit;
352 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
353 (index << MAC_ADDR_IDX_SHIFT) | /* index */
354 type); /* type */
355 ql_write32(qdev, MAC_ADDR_DATA, upper);
356 status =
357 ql_wait_reg_rdy(qdev,
939678f8 358 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
359 if (status)
360 goto exit;
361 ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
362 (index << MAC_ADDR_IDX_SHIFT) | /* index */
363 type); /* type */
364 /* This field should also include the queue id
365 and possibly the function id. Right now we hardcode
366 the route field to NIC core.
367 */
368 if (type == MAC_ADDR_TYPE_CAM_MAC) {
369 cam_output = (CAM_OUT_ROUTE_NIC |
370 (qdev->
371 func << CAM_OUT_FUNC_SHIFT) |
372 (qdev->
373 rss_ring_first_cq_id <<
374 CAM_OUT_CQ_ID_SHIFT));
375 if (qdev->vlgrp)
376 cam_output |= CAM_OUT_RV;
377 /* route to NIC core */
378 ql_write32(qdev, MAC_ADDR_DATA, cam_output);
379 }
380 break;
381 }
382 case MAC_ADDR_TYPE_VLAN:
383 {
384 u32 enable_bit = *((u32 *) &addr[0]);
385 /* For VLAN, the addr actually holds a bit that
386 * either enables or disables the vlan id we are
387 * addressing. It's either MAC_ADDR_E on or off.
388 * That's bit-27 we're talking about.
389 */
390 QPRINTK(qdev, IFUP, INFO, "%s VLAN ID %d %s the CAM.\n",
391 (enable_bit ? "Adding" : "Removing"),
392 index, (enable_bit ? "to" : "from"));
393
394 status =
395 ql_wait_reg_rdy(qdev,
939678f8 396 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
c4e84bde
RM
397 if (status)
398 goto exit;
399 ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
400 (index << MAC_ADDR_IDX_SHIFT) | /* index */
401 type | /* type */
402 enable_bit); /* enable/disable */
403 break;
404 }
405 case MAC_ADDR_TYPE_MULTI_FLTR:
406 default:
407 QPRINTK(qdev, IFUP, CRIT,
408 "Address type %d not yet supported.\n", type);
409 status = -EPERM;
410 }
411exit:
c4e84bde
RM
412 return status;
413}
414
415/* Get a specific frame routing value from the CAM.
416 * Used for debug and reg dump.
417 */
418int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
419{
420 int status = 0;
421
939678f8 422 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
c4e84bde
RM
423 if (status)
424 goto exit;
425
426 ql_write32(qdev, RT_IDX,
427 RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
939678f8 428 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
c4e84bde
RM
429 if (status)
430 goto exit;
431 *value = ql_read32(qdev, RT_DATA);
432exit:
c4e84bde
RM
433 return status;
434}
435
436/* The NIC function for this chip has 16 routing indexes. Each one can be used
437 * to route different frame types to various inbound queues. We send broadcast/
438 * multicast/error frames to the default queue for slow handling,
439 * and CAM hit/RSS frames to the fast handling queues.
440 */
441static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
442 int enable)
443{
8587ea35 444 int status = -EINVAL; /* Return error if no mask match. */
c4e84bde
RM
445 u32 value = 0;
446
c4e84bde
RM
447 QPRINTK(qdev, IFUP, DEBUG,
448 "%s %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s mask %s the routing reg.\n",
449 (enable ? "Adding" : "Removing"),
450 ((index == RT_IDX_ALL_ERR_SLOT) ? "MAC ERROR/ALL ERROR" : ""),
451 ((index == RT_IDX_IP_CSUM_ERR_SLOT) ? "IP CSUM ERROR" : ""),
452 ((index ==
453 RT_IDX_TCP_UDP_CSUM_ERR_SLOT) ? "TCP/UDP CSUM ERROR" : ""),
454 ((index == RT_IDX_BCAST_SLOT) ? "BROADCAST" : ""),
455 ((index == RT_IDX_MCAST_MATCH_SLOT) ? "MULTICAST MATCH" : ""),
456 ((index == RT_IDX_ALLMULTI_SLOT) ? "ALL MULTICAST MATCH" : ""),
457 ((index == RT_IDX_UNUSED6_SLOT) ? "UNUSED6" : ""),
458 ((index == RT_IDX_UNUSED7_SLOT) ? "UNUSED7" : ""),
459 ((index == RT_IDX_RSS_MATCH_SLOT) ? "RSS ALL/IPV4 MATCH" : ""),
460 ((index == RT_IDX_RSS_IPV6_SLOT) ? "RSS IPV6" : ""),
461 ((index == RT_IDX_RSS_TCP4_SLOT) ? "RSS TCP4" : ""),
462 ((index == RT_IDX_RSS_TCP6_SLOT) ? "RSS TCP6" : ""),
463 ((index == RT_IDX_CAM_HIT_SLOT) ? "CAM HIT" : ""),
464 ((index == RT_IDX_UNUSED013) ? "UNUSED13" : ""),
465 ((index == RT_IDX_UNUSED014) ? "UNUSED14" : ""),
466 ((index == RT_IDX_PROMISCUOUS_SLOT) ? "PROMISCUOUS" : ""),
467 (enable ? "to" : "from"));
468
469 switch (mask) {
470 case RT_IDX_CAM_HIT:
471 {
472 value = RT_IDX_DST_CAM_Q | /* dest */
473 RT_IDX_TYPE_NICQ | /* type */
474 (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
475 break;
476 }
477 case RT_IDX_VALID: /* Promiscuous Mode frames. */
478 {
479 value = RT_IDX_DST_DFLT_Q | /* dest */
480 RT_IDX_TYPE_NICQ | /* type */
481 (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
482 break;
483 }
484 case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
485 {
486 value = RT_IDX_DST_DFLT_Q | /* dest */
487 RT_IDX_TYPE_NICQ | /* type */
488 (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
489 break;
490 }
491 case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
492 {
493 value = RT_IDX_DST_DFLT_Q | /* dest */
494 RT_IDX_TYPE_NICQ | /* type */
495 (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
496 break;
497 }
498 case RT_IDX_MCAST: /* Pass up All Multicast frames. */
499 {
500 value = RT_IDX_DST_CAM_Q | /* dest */
501 RT_IDX_TYPE_NICQ | /* type */
502 (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
503 break;
504 }
505 case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
506 {
507 value = RT_IDX_DST_CAM_Q | /* dest */
508 RT_IDX_TYPE_NICQ | /* type */
509 (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
510 break;
511 }
512 case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
513 {
514 value = RT_IDX_DST_RSS | /* dest */
515 RT_IDX_TYPE_NICQ | /* type */
516 (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
517 break;
518 }
519 case 0: /* Clear the E-bit on an entry. */
520 {
521 value = RT_IDX_DST_DFLT_Q | /* dest */
522 RT_IDX_TYPE_NICQ | /* type */
523 (index << RT_IDX_IDX_SHIFT);/* index */
524 break;
525 }
526 default:
527 QPRINTK(qdev, IFUP, ERR, "Mask type %d not yet supported.\n",
528 mask);
529 status = -EPERM;
530 goto exit;
531 }
532
533 if (value) {
534 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
535 if (status)
536 goto exit;
537 value |= (enable ? RT_IDX_E : 0);
538 ql_write32(qdev, RT_IDX, value);
539 ql_write32(qdev, RT_DATA, enable ? mask : 0);
540 }
541exit:
c4e84bde
RM
542 return status;
543}
544
545static void ql_enable_interrupts(struct ql_adapter *qdev)
546{
547 ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
548}
549
550static void ql_disable_interrupts(struct ql_adapter *qdev)
551{
552 ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
553}
554
555/* If we're running with multiple MSI-X vectors then we enable on the fly.
556 * Otherwise, we may have multiple outstanding workers and don't want to
557 * enable until the last one finishes. In this case, the irq_cnt gets
558 * incremented everytime we queue a worker and decremented everytime
559 * a worker finishes. Once it hits zero we enable the interrupt.
560 */
bb0d215c 561u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
c4e84bde 562{
bb0d215c
RM
563 u32 var = 0;
564 unsigned long hw_flags = 0;
565 struct intr_context *ctx = qdev->intr_context + intr;
566
567 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
568 /* Always enable if we're MSIX multi interrupts and
569 * it's not the default (zeroeth) interrupt.
570 */
c4e84bde 571 ql_write32(qdev, INTR_EN,
bb0d215c
RM
572 ctx->intr_en_mask);
573 var = ql_read32(qdev, STS);
574 return var;
c4e84bde 575 }
bb0d215c
RM
576
577 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
578 if (atomic_dec_and_test(&ctx->irq_cnt)) {
579 ql_write32(qdev, INTR_EN,
580 ctx->intr_en_mask);
581 var = ql_read32(qdev, STS);
582 }
583 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
584 return var;
c4e84bde
RM
585}
586
587static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
588{
589 u32 var = 0;
bb0d215c 590 struct intr_context *ctx;
c4e84bde 591
bb0d215c
RM
592 /* HW disables for us if we're MSIX multi interrupts and
593 * it's not the default (zeroeth) interrupt.
594 */
595 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
596 return 0;
597
598 ctx = qdev->intr_context + intr;
08b1bc8f 599 spin_lock(&qdev->hw_lock);
bb0d215c 600 if (!atomic_read(&ctx->irq_cnt)) {
c4e84bde 601 ql_write32(qdev, INTR_EN,
bb0d215c 602 ctx->intr_dis_mask);
c4e84bde
RM
603 var = ql_read32(qdev, STS);
604 }
bb0d215c 605 atomic_inc(&ctx->irq_cnt);
08b1bc8f 606 spin_unlock(&qdev->hw_lock);
c4e84bde
RM
607 return var;
608}
609
610static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
611{
612 int i;
613 for (i = 0; i < qdev->intr_count; i++) {
614 /* The enable call does a atomic_dec_and_test
615 * and enables only if the result is zero.
616 * So we precharge it here.
617 */
bb0d215c
RM
618 if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
619 i == 0))
620 atomic_set(&qdev->intr_context[i].irq_cnt, 1);
c4e84bde
RM
621 ql_enable_completion_interrupt(qdev, i);
622 }
623
624}
625
b0c2aadf
RM
626static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
627{
628 int status, i;
629 u16 csum = 0;
630 __le16 *flash = (__le16 *)&qdev->flash;
631
632 status = strncmp((char *)&qdev->flash, str, 4);
633 if (status) {
634 QPRINTK(qdev, IFUP, ERR, "Invalid flash signature.\n");
635 return status;
636 }
637
638 for (i = 0; i < size; i++)
639 csum += le16_to_cpu(*flash++);
640
641 if (csum)
642 QPRINTK(qdev, IFUP, ERR,
643 "Invalid flash checksum, csum = 0x%.04x.\n", csum);
644
645 return csum;
646}
647
26351479 648static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
c4e84bde
RM
649{
650 int status = 0;
651 /* wait for reg to come ready */
652 status = ql_wait_reg_rdy(qdev,
653 FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
654 if (status)
655 goto exit;
656 /* set up for reg read */
657 ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
658 /* wait for reg to come ready */
659 status = ql_wait_reg_rdy(qdev,
660 FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
661 if (status)
662 goto exit;
26351479
RM
663 /* This data is stored on flash as an array of
664 * __le32. Since ql_read32() returns cpu endian
665 * we need to swap it back.
666 */
667 *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
c4e84bde
RM
668exit:
669 return status;
670}
671
cdca8d02
RM
672static int ql_get_8000_flash_params(struct ql_adapter *qdev)
673{
674 u32 i, size;
675 int status;
676 __le32 *p = (__le32 *)&qdev->flash;
677 u32 offset;
678
679 /* Get flash offset for function and adjust
680 * for dword access.
681 */
682 if (!qdev->func)
683 offset = FUNC0_FLASH_OFFSET / sizeof(u32);
684 else
685 offset = FUNC1_FLASH_OFFSET / sizeof(u32);
686
687 if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
688 return -ETIMEDOUT;
689
690 size = sizeof(struct flash_params_8000) / sizeof(u32);
691 for (i = 0; i < size; i++, p++) {
692 status = ql_read_flash_word(qdev, i+offset, p);
693 if (status) {
694 QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
695 goto exit;
696 }
697 }
698
699 status = ql_validate_flash(qdev,
700 sizeof(struct flash_params_8000) / sizeof(u16),
701 "8000");
702 if (status) {
703 QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
704 status = -EINVAL;
705 goto exit;
706 }
707
708 if (!is_valid_ether_addr(qdev->flash.flash_params_8000.mac_addr)) {
709 QPRINTK(qdev, IFUP, ERR, "Invalid MAC address.\n");
710 status = -EINVAL;
711 goto exit;
712 }
713
714 memcpy(qdev->ndev->dev_addr,
715 qdev->flash.flash_params_8000.mac_addr,
716 qdev->ndev->addr_len);
717
718exit:
719 ql_sem_unlock(qdev, SEM_FLASH_MASK);
720 return status;
721}
722
b0c2aadf 723static int ql_get_8012_flash_params(struct ql_adapter *qdev)
c4e84bde
RM
724{
725 int i;
726 int status;
26351479 727 __le32 *p = (__le32 *)&qdev->flash;
e78f5fa7 728 u32 offset = 0;
b0c2aadf 729 u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
e78f5fa7
RM
730
731 /* Second function's parameters follow the first
732 * function's.
733 */
734 if (qdev->func)
b0c2aadf 735 offset = size;
c4e84bde
RM
736
737 if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
738 return -ETIMEDOUT;
739
b0c2aadf 740 for (i = 0; i < size; i++, p++) {
e78f5fa7 741 status = ql_read_flash_word(qdev, i+offset, p);
c4e84bde
RM
742 if (status) {
743 QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
744 goto exit;
745 }
746
747 }
b0c2aadf
RM
748
749 status = ql_validate_flash(qdev,
750 sizeof(struct flash_params_8012) / sizeof(u16),
751 "8012");
752 if (status) {
753 QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
754 status = -EINVAL;
755 goto exit;
756 }
757
758 if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
759 status = -EINVAL;
760 goto exit;
761 }
762
763 memcpy(qdev->ndev->dev_addr,
764 qdev->flash.flash_params_8012.mac_addr,
765 qdev->ndev->addr_len);
766
c4e84bde
RM
767exit:
768 ql_sem_unlock(qdev, SEM_FLASH_MASK);
769 return status;
770}
771
772/* xgmac register are located behind the xgmac_addr and xgmac_data
773 * register pair. Each read/write requires us to wait for the ready
774 * bit before reading/writing the data.
775 */
776static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
777{
778 int status;
779 /* wait for reg to come ready */
780 status = ql_wait_reg_rdy(qdev,
781 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
782 if (status)
783 return status;
784 /* write the data to the data reg */
785 ql_write32(qdev, XGMAC_DATA, data);
786 /* trigger the write */
787 ql_write32(qdev, XGMAC_ADDR, reg);
788 return status;
789}
790
791/* xgmac register are located behind the xgmac_addr and xgmac_data
792 * register pair. Each read/write requires us to wait for the ready
793 * bit before reading/writing the data.
794 */
795int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
796{
797 int status = 0;
798 /* wait for reg to come ready */
799 status = ql_wait_reg_rdy(qdev,
800 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
801 if (status)
802 goto exit;
803 /* set up for reg read */
804 ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
805 /* wait for reg to come ready */
806 status = ql_wait_reg_rdy(qdev,
807 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
808 if (status)
809 goto exit;
810 /* get the data */
811 *data = ql_read32(qdev, XGMAC_DATA);
812exit:
813 return status;
814}
815
816/* This is used for reading the 64-bit statistics regs. */
817int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
818{
819 int status = 0;
820 u32 hi = 0;
821 u32 lo = 0;
822
823 status = ql_read_xgmac_reg(qdev, reg, &lo);
824 if (status)
825 goto exit;
826
827 status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
828 if (status)
829 goto exit;
830
831 *data = (u64) lo | ((u64) hi << 32);
832
833exit:
834 return status;
835}
836
cdca8d02
RM
837static int ql_8000_port_initialize(struct ql_adapter *qdev)
838{
bcc2cb3b
RM
839 int status;
840 status = ql_mb_get_fw_state(qdev);
841 if (status)
842 goto exit;
843 /* Wake up a worker to get/set the TX/RX frame sizes. */
844 queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
845exit:
846 return status;
cdca8d02
RM
847}
848
c4e84bde
RM
849/* Take the MAC Core out of reset.
850 * Enable statistics counting.
851 * Take the transmitter/receiver out of reset.
852 * This functionality may be done in the MPI firmware at a
853 * later date.
854 */
b0c2aadf 855static int ql_8012_port_initialize(struct ql_adapter *qdev)
c4e84bde
RM
856{
857 int status = 0;
858 u32 data;
859
860 if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
861 /* Another function has the semaphore, so
862 * wait for the port init bit to come ready.
863 */
864 QPRINTK(qdev, LINK, INFO,
865 "Another function has the semaphore, so wait for the port init bit to come ready.\n");
866 status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
867 if (status) {
868 QPRINTK(qdev, LINK, CRIT,
869 "Port initialize timed out.\n");
870 }
871 return status;
872 }
873
874 QPRINTK(qdev, LINK, INFO, "Got xgmac semaphore!.\n");
875 /* Set the core reset. */
876 status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
877 if (status)
878 goto end;
879 data |= GLOBAL_CFG_RESET;
880 status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
881 if (status)
882 goto end;
883
884 /* Clear the core reset and turn on jumbo for receiver. */
885 data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
886 data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
887 data |= GLOBAL_CFG_TX_STAT_EN;
888 data |= GLOBAL_CFG_RX_STAT_EN;
889 status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
890 if (status)
891 goto end;
892
893 /* Enable transmitter, and clear it's reset. */
894 status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
895 if (status)
896 goto end;
897 data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
898 data |= TX_CFG_EN; /* Enable the transmitter. */
899 status = ql_write_xgmac_reg(qdev, TX_CFG, data);
900 if (status)
901 goto end;
902
903 /* Enable receiver and clear it's reset. */
904 status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
905 if (status)
906 goto end;
907 data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
908 data |= RX_CFG_EN; /* Enable the receiver. */
909 status = ql_write_xgmac_reg(qdev, RX_CFG, data);
910 if (status)
911 goto end;
912
913 /* Turn on jumbo. */
914 status =
915 ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
916 if (status)
917 goto end;
918 status =
919 ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
920 if (status)
921 goto end;
922
923 /* Signal to the world that the port is enabled. */
924 ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
925end:
926 ql_sem_unlock(qdev, qdev->xg_sem_mask);
927 return status;
928}
929
930/* Get the next large buffer. */
8668ae92 931static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
c4e84bde
RM
932{
933 struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
934 rx_ring->lbq_curr_idx++;
935 if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
936 rx_ring->lbq_curr_idx = 0;
937 rx_ring->lbq_free_cnt++;
938 return lbq_desc;
939}
940
941/* Get the next small buffer. */
8668ae92 942static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
c4e84bde
RM
943{
944 struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
945 rx_ring->sbq_curr_idx++;
946 if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
947 rx_ring->sbq_curr_idx = 0;
948 rx_ring->sbq_free_cnt++;
949 return sbq_desc;
950}
951
952/* Update an rx ring index. */
953static void ql_update_cq(struct rx_ring *rx_ring)
954{
955 rx_ring->cnsmr_idx++;
956 rx_ring->curr_entry++;
957 if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
958 rx_ring->cnsmr_idx = 0;
959 rx_ring->curr_entry = rx_ring->cq_base;
960 }
961}
962
963static void ql_write_cq_idx(struct rx_ring *rx_ring)
964{
965 ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
966}
967
968/* Process (refill) a large buffer queue. */
969static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
970{
49f2186d
RM
971 u32 clean_idx = rx_ring->lbq_clean_idx;
972 u32 start_idx = clean_idx;
c4e84bde 973 struct bq_desc *lbq_desc;
c4e84bde
RM
974 u64 map;
975 int i;
976
977 while (rx_ring->lbq_free_cnt > 16) {
978 for (i = 0; i < 16; i++) {
979 QPRINTK(qdev, RX_STATUS, DEBUG,
980 "lbq: try cleaning clean_idx = %d.\n",
981 clean_idx);
982 lbq_desc = &rx_ring->lbq[clean_idx];
c4e84bde
RM
983 if (lbq_desc->p.lbq_page == NULL) {
984 QPRINTK(qdev, RX_STATUS, DEBUG,
985 "lbq: getting new page for index %d.\n",
986 lbq_desc->index);
987 lbq_desc->p.lbq_page = alloc_page(GFP_ATOMIC);
988 if (lbq_desc->p.lbq_page == NULL) {
79d2b29e 989 rx_ring->lbq_clean_idx = clean_idx;
c4e84bde
RM
990 QPRINTK(qdev, RX_STATUS, ERR,
991 "Couldn't get a page.\n");
992 return;
993 }
994 map = pci_map_page(qdev->pdev,
995 lbq_desc->p.lbq_page,
996 0, PAGE_SIZE,
997 PCI_DMA_FROMDEVICE);
998 if (pci_dma_mapping_error(qdev->pdev, map)) {
79d2b29e 999 rx_ring->lbq_clean_idx = clean_idx;
f2603c2c
RM
1000 put_page(lbq_desc->p.lbq_page);
1001 lbq_desc->p.lbq_page = NULL;
c4e84bde
RM
1002 QPRINTK(qdev, RX_STATUS, ERR,
1003 "PCI mapping failed.\n");
1004 return;
1005 }
1006 pci_unmap_addr_set(lbq_desc, mapaddr, map);
1007 pci_unmap_len_set(lbq_desc, maplen, PAGE_SIZE);
2c9a0d41 1008 *lbq_desc->addr = cpu_to_le64(map);
c4e84bde
RM
1009 }
1010 clean_idx++;
1011 if (clean_idx == rx_ring->lbq_len)
1012 clean_idx = 0;
1013 }
1014
1015 rx_ring->lbq_clean_idx = clean_idx;
1016 rx_ring->lbq_prod_idx += 16;
1017 if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
1018 rx_ring->lbq_prod_idx = 0;
49f2186d
RM
1019 rx_ring->lbq_free_cnt -= 16;
1020 }
1021
1022 if (start_idx != clean_idx) {
c4e84bde
RM
1023 QPRINTK(qdev, RX_STATUS, DEBUG,
1024 "lbq: updating prod idx = %d.\n",
1025 rx_ring->lbq_prod_idx);
1026 ql_write_db_reg(rx_ring->lbq_prod_idx,
1027 rx_ring->lbq_prod_idx_db_reg);
c4e84bde
RM
1028 }
1029}
1030
1031/* Process (refill) a small buffer queue. */
1032static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
1033{
49f2186d
RM
1034 u32 clean_idx = rx_ring->sbq_clean_idx;
1035 u32 start_idx = clean_idx;
c4e84bde 1036 struct bq_desc *sbq_desc;
c4e84bde
RM
1037 u64 map;
1038 int i;
1039
1040 while (rx_ring->sbq_free_cnt > 16) {
1041 for (i = 0; i < 16; i++) {
1042 sbq_desc = &rx_ring->sbq[clean_idx];
1043 QPRINTK(qdev, RX_STATUS, DEBUG,
1044 "sbq: try cleaning clean_idx = %d.\n",
1045 clean_idx);
c4e84bde
RM
1046 if (sbq_desc->p.skb == NULL) {
1047 QPRINTK(qdev, RX_STATUS, DEBUG,
1048 "sbq: getting new skb for index %d.\n",
1049 sbq_desc->index);
1050 sbq_desc->p.skb =
1051 netdev_alloc_skb(qdev->ndev,
1052 rx_ring->sbq_buf_size);
1053 if (sbq_desc->p.skb == NULL) {
1054 QPRINTK(qdev, PROBE, ERR,
1055 "Couldn't get an skb.\n");
1056 rx_ring->sbq_clean_idx = clean_idx;
1057 return;
1058 }
1059 skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
1060 map = pci_map_single(qdev->pdev,
1061 sbq_desc->p.skb->data,
1062 rx_ring->sbq_buf_size /
1063 2, PCI_DMA_FROMDEVICE);
c907a35a
RM
1064 if (pci_dma_mapping_error(qdev->pdev, map)) {
1065 QPRINTK(qdev, IFUP, ERR, "PCI mapping failed.\n");
1066 rx_ring->sbq_clean_idx = clean_idx;
06a3d510
RM
1067 dev_kfree_skb_any(sbq_desc->p.skb);
1068 sbq_desc->p.skb = NULL;
c907a35a
RM
1069 return;
1070 }
c4e84bde
RM
1071 pci_unmap_addr_set(sbq_desc, mapaddr, map);
1072 pci_unmap_len_set(sbq_desc, maplen,
1073 rx_ring->sbq_buf_size / 2);
2c9a0d41 1074 *sbq_desc->addr = cpu_to_le64(map);
c4e84bde
RM
1075 }
1076
1077 clean_idx++;
1078 if (clean_idx == rx_ring->sbq_len)
1079 clean_idx = 0;
1080 }
1081 rx_ring->sbq_clean_idx = clean_idx;
1082 rx_ring->sbq_prod_idx += 16;
1083 if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
1084 rx_ring->sbq_prod_idx = 0;
49f2186d
RM
1085 rx_ring->sbq_free_cnt -= 16;
1086 }
1087
1088 if (start_idx != clean_idx) {
c4e84bde
RM
1089 QPRINTK(qdev, RX_STATUS, DEBUG,
1090 "sbq: updating prod idx = %d.\n",
1091 rx_ring->sbq_prod_idx);
1092 ql_write_db_reg(rx_ring->sbq_prod_idx,
1093 rx_ring->sbq_prod_idx_db_reg);
c4e84bde
RM
1094 }
1095}
1096
1097static void ql_update_buffer_queues(struct ql_adapter *qdev,
1098 struct rx_ring *rx_ring)
1099{
1100 ql_update_sbq(qdev, rx_ring);
1101 ql_update_lbq(qdev, rx_ring);
1102}
1103
1104/* Unmaps tx buffers. Can be called from send() if a pci mapping
1105 * fails at some stage, or from the interrupt when a tx completes.
1106 */
1107static void ql_unmap_send(struct ql_adapter *qdev,
1108 struct tx_ring_desc *tx_ring_desc, int mapped)
1109{
1110 int i;
1111 for (i = 0; i < mapped; i++) {
1112 if (i == 0 || (i == 7 && mapped > 7)) {
1113 /*
1114 * Unmap the skb->data area, or the
1115 * external sglist (AKA the Outbound
1116 * Address List (OAL)).
1117 * If its the zeroeth element, then it's
1118 * the skb->data area. If it's the 7th
1119 * element and there is more than 6 frags,
1120 * then its an OAL.
1121 */
1122 if (i == 7) {
1123 QPRINTK(qdev, TX_DONE, DEBUG,
1124 "unmapping OAL area.\n");
1125 }
1126 pci_unmap_single(qdev->pdev,
1127 pci_unmap_addr(&tx_ring_desc->map[i],
1128 mapaddr),
1129 pci_unmap_len(&tx_ring_desc->map[i],
1130 maplen),
1131 PCI_DMA_TODEVICE);
1132 } else {
1133 QPRINTK(qdev, TX_DONE, DEBUG, "unmapping frag %d.\n",
1134 i);
1135 pci_unmap_page(qdev->pdev,
1136 pci_unmap_addr(&tx_ring_desc->map[i],
1137 mapaddr),
1138 pci_unmap_len(&tx_ring_desc->map[i],
1139 maplen), PCI_DMA_TODEVICE);
1140 }
1141 }
1142
1143}
1144
1145/* Map the buffers for this transmit. This will return
1146 * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
1147 */
1148static int ql_map_send(struct ql_adapter *qdev,
1149 struct ob_mac_iocb_req *mac_iocb_ptr,
1150 struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
1151{
1152 int len = skb_headlen(skb);
1153 dma_addr_t map;
1154 int frag_idx, err, map_idx = 0;
1155 struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
1156 int frag_cnt = skb_shinfo(skb)->nr_frags;
1157
1158 if (frag_cnt) {
1159 QPRINTK(qdev, TX_QUEUED, DEBUG, "frag_cnt = %d.\n", frag_cnt);
1160 }
1161 /*
1162 * Map the skb buffer first.
1163 */
1164 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
1165
1166 err = pci_dma_mapping_error(qdev->pdev, map);
1167 if (err) {
1168 QPRINTK(qdev, TX_QUEUED, ERR,
1169 "PCI mapping failed with error: %d\n", err);
1170
1171 return NETDEV_TX_BUSY;
1172 }
1173
1174 tbd->len = cpu_to_le32(len);
1175 tbd->addr = cpu_to_le64(map);
1176 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
1177 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
1178 map_idx++;
1179
1180 /*
1181 * This loop fills the remainder of the 8 address descriptors
1182 * in the IOCB. If there are more than 7 fragments, then the
1183 * eighth address desc will point to an external list (OAL).
1184 * When this happens, the remainder of the frags will be stored
1185 * in this list.
1186 */
1187 for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
1188 skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
1189 tbd++;
1190 if (frag_idx == 6 && frag_cnt > 7) {
1191 /* Let's tack on an sglist.
1192 * Our control block will now
1193 * look like this:
1194 * iocb->seg[0] = skb->data
1195 * iocb->seg[1] = frag[0]
1196 * iocb->seg[2] = frag[1]
1197 * iocb->seg[3] = frag[2]
1198 * iocb->seg[4] = frag[3]
1199 * iocb->seg[5] = frag[4]
1200 * iocb->seg[6] = frag[5]
1201 * iocb->seg[7] = ptr to OAL (external sglist)
1202 * oal->seg[0] = frag[6]
1203 * oal->seg[1] = frag[7]
1204 * oal->seg[2] = frag[8]
1205 * oal->seg[3] = frag[9]
1206 * oal->seg[4] = frag[10]
1207 * etc...
1208 */
1209 /* Tack on the OAL in the eighth segment of IOCB. */
1210 map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
1211 sizeof(struct oal),
1212 PCI_DMA_TODEVICE);
1213 err = pci_dma_mapping_error(qdev->pdev, map);
1214 if (err) {
1215 QPRINTK(qdev, TX_QUEUED, ERR,
1216 "PCI mapping outbound address list with error: %d\n",
1217 err);
1218 goto map_error;
1219 }
1220
1221 tbd->addr = cpu_to_le64(map);
1222 /*
1223 * The length is the number of fragments
1224 * that remain to be mapped times the length
1225 * of our sglist (OAL).
1226 */
1227 tbd->len =
1228 cpu_to_le32((sizeof(struct tx_buf_desc) *
1229 (frag_cnt - frag_idx)) | TX_DESC_C);
1230 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
1231 map);
1232 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
1233 sizeof(struct oal));
1234 tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
1235 map_idx++;
1236 }
1237
1238 map =
1239 pci_map_page(qdev->pdev, frag->page,
1240 frag->page_offset, frag->size,
1241 PCI_DMA_TODEVICE);
1242
1243 err = pci_dma_mapping_error(qdev->pdev, map);
1244 if (err) {
1245 QPRINTK(qdev, TX_QUEUED, ERR,
1246 "PCI mapping frags failed with error: %d.\n",
1247 err);
1248 goto map_error;
1249 }
1250
1251 tbd->addr = cpu_to_le64(map);
1252 tbd->len = cpu_to_le32(frag->size);
1253 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
1254 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
1255 frag->size);
1256
1257 }
1258 /* Save the number of segments we've mapped. */
1259 tx_ring_desc->map_cnt = map_idx;
1260 /* Terminate the last segment. */
1261 tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
1262 return NETDEV_TX_OK;
1263
1264map_error:
1265 /*
1266 * If the first frag mapping failed, then i will be zero.
1267 * This causes the unmap of the skb->data area. Otherwise
1268 * we pass in the number of frags that mapped successfully
1269 * so they can be umapped.
1270 */
1271 ql_unmap_send(qdev, tx_ring_desc, map_idx);
1272 return NETDEV_TX_BUSY;
1273}
1274
8668ae92 1275static void ql_realign_skb(struct sk_buff *skb, int len)
c4e84bde
RM
1276{
1277 void *temp_addr = skb->data;
1278
1279 /* Undo the skb_reserve(skb,32) we did before
1280 * giving to hardware, and realign data on
1281 * a 2-byte boundary.
1282 */
1283 skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
1284 skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
1285 skb_copy_to_linear_data(skb, temp_addr,
1286 (unsigned int)len);
1287}
1288
1289/*
1290 * This function builds an skb for the given inbound
1291 * completion. It will be rewritten for readability in the near
1292 * future, but for not it works well.
1293 */
1294static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
1295 struct rx_ring *rx_ring,
1296 struct ib_mac_iocb_rsp *ib_mac_rsp)
1297{
1298 struct bq_desc *lbq_desc;
1299 struct bq_desc *sbq_desc;
1300 struct sk_buff *skb = NULL;
1301 u32 length = le32_to_cpu(ib_mac_rsp->data_len);
1302 u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
1303
1304 /*
1305 * Handle the header buffer if present.
1306 */
1307 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
1308 ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1309 QPRINTK(qdev, RX_STATUS, DEBUG, "Header of %d bytes in small buffer.\n", hdr_len);
1310 /*
1311 * Headers fit nicely into a small buffer.
1312 */
1313 sbq_desc = ql_get_curr_sbuf(rx_ring);
1314 pci_unmap_single(qdev->pdev,
1315 pci_unmap_addr(sbq_desc, mapaddr),
1316 pci_unmap_len(sbq_desc, maplen),
1317 PCI_DMA_FROMDEVICE);
1318 skb = sbq_desc->p.skb;
1319 ql_realign_skb(skb, hdr_len);
1320 skb_put(skb, hdr_len);
1321 sbq_desc->p.skb = NULL;
1322 }
1323
1324 /*
1325 * Handle the data buffer(s).
1326 */
1327 if (unlikely(!length)) { /* Is there data too? */
1328 QPRINTK(qdev, RX_STATUS, DEBUG,
1329 "No Data buffer in this packet.\n");
1330 return skb;
1331 }
1332
1333 if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
1334 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1335 QPRINTK(qdev, RX_STATUS, DEBUG,
1336 "Headers in small, data of %d bytes in small, combine them.\n", length);
1337 /*
1338 * Data is less than small buffer size so it's
1339 * stuffed in a small buffer.
1340 * For this case we append the data
1341 * from the "data" small buffer to the "header" small
1342 * buffer.
1343 */
1344 sbq_desc = ql_get_curr_sbuf(rx_ring);
1345 pci_dma_sync_single_for_cpu(qdev->pdev,
1346 pci_unmap_addr
1347 (sbq_desc, mapaddr),
1348 pci_unmap_len
1349 (sbq_desc, maplen),
1350 PCI_DMA_FROMDEVICE);
1351 memcpy(skb_put(skb, length),
1352 sbq_desc->p.skb->data, length);
1353 pci_dma_sync_single_for_device(qdev->pdev,
1354 pci_unmap_addr
1355 (sbq_desc,
1356 mapaddr),
1357 pci_unmap_len
1358 (sbq_desc,
1359 maplen),
1360 PCI_DMA_FROMDEVICE);
1361 } else {
1362 QPRINTK(qdev, RX_STATUS, DEBUG,
1363 "%d bytes in a single small buffer.\n", length);
1364 sbq_desc = ql_get_curr_sbuf(rx_ring);
1365 skb = sbq_desc->p.skb;
1366 ql_realign_skb(skb, length);
1367 skb_put(skb, length);
1368 pci_unmap_single(qdev->pdev,
1369 pci_unmap_addr(sbq_desc,
1370 mapaddr),
1371 pci_unmap_len(sbq_desc,
1372 maplen),
1373 PCI_DMA_FROMDEVICE);
1374 sbq_desc->p.skb = NULL;
1375 }
1376 } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
1377 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1378 QPRINTK(qdev, RX_STATUS, DEBUG,
1379 "Header in small, %d bytes in large. Chain large to small!\n", length);
1380 /*
1381 * The data is in a single large buffer. We
1382 * chain it to the header buffer's skb and let
1383 * it rip.
1384 */
1385 lbq_desc = ql_get_curr_lbuf(rx_ring);
1386 pci_unmap_page(qdev->pdev,
1387 pci_unmap_addr(lbq_desc,
1388 mapaddr),
1389 pci_unmap_len(lbq_desc, maplen),
1390 PCI_DMA_FROMDEVICE);
1391 QPRINTK(qdev, RX_STATUS, DEBUG,
1392 "Chaining page to skb.\n");
1393 skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
1394 0, length);
1395 skb->len += length;
1396 skb->data_len += length;
1397 skb->truesize += length;
1398 lbq_desc->p.lbq_page = NULL;
1399 } else {
1400 /*
1401 * The headers and data are in a single large buffer. We
1402 * copy it to a new skb and let it go. This can happen with
1403 * jumbo mtu on a non-TCP/UDP frame.
1404 */
1405 lbq_desc = ql_get_curr_lbuf(rx_ring);
1406 skb = netdev_alloc_skb(qdev->ndev, length);
1407 if (skb == NULL) {
1408 QPRINTK(qdev, PROBE, DEBUG,
1409 "No skb available, drop the packet.\n");
1410 return NULL;
1411 }
4055c7d4
RM
1412 pci_unmap_page(qdev->pdev,
1413 pci_unmap_addr(lbq_desc,
1414 mapaddr),
1415 pci_unmap_len(lbq_desc, maplen),
1416 PCI_DMA_FROMDEVICE);
c4e84bde
RM
1417 skb_reserve(skb, NET_IP_ALIGN);
1418 QPRINTK(qdev, RX_STATUS, DEBUG,
1419 "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", length);
1420 skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
1421 0, length);
1422 skb->len += length;
1423 skb->data_len += length;
1424 skb->truesize += length;
1425 length -= length;
1426 lbq_desc->p.lbq_page = NULL;
1427 __pskb_pull_tail(skb,
1428 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
1429 VLAN_ETH_HLEN : ETH_HLEN);
1430 }
1431 } else {
1432 /*
1433 * The data is in a chain of large buffers
1434 * pointed to by a small buffer. We loop
1435 * thru and chain them to the our small header
1436 * buffer's skb.
1437 * frags: There are 18 max frags and our small
1438 * buffer will hold 32 of them. The thing is,
1439 * we'll use 3 max for our 9000 byte jumbo
1440 * frames. If the MTU goes up we could
1441 * eventually be in trouble.
1442 */
1443 int size, offset, i = 0;
2c9a0d41 1444 __le64 *bq, bq_array[8];
c4e84bde
RM
1445 sbq_desc = ql_get_curr_sbuf(rx_ring);
1446 pci_unmap_single(qdev->pdev,
1447 pci_unmap_addr(sbq_desc, mapaddr),
1448 pci_unmap_len(sbq_desc, maplen),
1449 PCI_DMA_FROMDEVICE);
1450 if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
1451 /*
1452 * This is an non TCP/UDP IP frame, so
1453 * the headers aren't split into a small
1454 * buffer. We have to use the small buffer
1455 * that contains our sg list as our skb to
1456 * send upstairs. Copy the sg list here to
1457 * a local buffer and use it to find the
1458 * pages to chain.
1459 */
1460 QPRINTK(qdev, RX_STATUS, DEBUG,
1461 "%d bytes of headers & data in chain of large.\n", length);
1462 skb = sbq_desc->p.skb;
1463 bq = &bq_array[0];
1464 memcpy(bq, skb->data, sizeof(bq_array));
1465 sbq_desc->p.skb = NULL;
1466 skb_reserve(skb, NET_IP_ALIGN);
1467 } else {
1468 QPRINTK(qdev, RX_STATUS, DEBUG,
1469 "Headers in small, %d bytes of data in chain of large.\n", length);
2c9a0d41 1470 bq = (__le64 *)sbq_desc->p.skb->data;
c4e84bde
RM
1471 }
1472 while (length > 0) {
1473 lbq_desc = ql_get_curr_lbuf(rx_ring);
c4e84bde
RM
1474 pci_unmap_page(qdev->pdev,
1475 pci_unmap_addr(lbq_desc,
1476 mapaddr),
1477 pci_unmap_len(lbq_desc,
1478 maplen),
1479 PCI_DMA_FROMDEVICE);
1480 size = (length < PAGE_SIZE) ? length : PAGE_SIZE;
1481 offset = 0;
1482
1483 QPRINTK(qdev, RX_STATUS, DEBUG,
1484 "Adding page %d to skb for %d bytes.\n",
1485 i, size);
1486 skb_fill_page_desc(skb, i, lbq_desc->p.lbq_page,
1487 offset, size);
1488 skb->len += size;
1489 skb->data_len += size;
1490 skb->truesize += size;
1491 length -= size;
1492 lbq_desc->p.lbq_page = NULL;
1493 bq++;
1494 i++;
1495 }
1496 __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
1497 VLAN_ETH_HLEN : ETH_HLEN);
1498 }
1499 return skb;
1500}
1501
1502/* Process an inbound completion from an rx ring. */
1503static void ql_process_mac_rx_intr(struct ql_adapter *qdev,
1504 struct rx_ring *rx_ring,
1505 struct ib_mac_iocb_rsp *ib_mac_rsp)
1506{
1507 struct net_device *ndev = qdev->ndev;
1508 struct sk_buff *skb = NULL;
22bdd4f5
RM
1509 u16 vlan_id = (le16_to_cpu(ib_mac_rsp->vlan_id) &
1510 IB_MAC_IOCB_RSP_VLAN_MASK)
c4e84bde
RM
1511
1512 QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
1513
1514 skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
1515 if (unlikely(!skb)) {
1516 QPRINTK(qdev, RX_STATUS, DEBUG,
1517 "No skb available, drop packet.\n");
1518 return;
1519 }
1520
1521 prefetch(skb->data);
1522 skb->dev = ndev;
1523 if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
1524 QPRINTK(qdev, RX_STATUS, DEBUG, "%s%s%s Multicast.\n",
1525 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1526 IB_MAC_IOCB_RSP_M_HASH ? "Hash" : "",
1527 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1528 IB_MAC_IOCB_RSP_M_REG ? "Registered" : "",
1529 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1530 IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
1531 }
1532 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
1533 QPRINTK(qdev, RX_STATUS, DEBUG, "Promiscuous Packet.\n");
1534 }
d555f592 1535
d555f592
RM
1536 skb->protocol = eth_type_trans(skb, ndev);
1537 skb->ip_summed = CHECKSUM_NONE;
1538
1539 /* If rx checksum is on, and there are no
1540 * csum or frame errors.
1541 */
1542 if (qdev->rx_csum &&
1543 !(ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) &&
1544 !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
1545 /* TCP frame. */
1546 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
1547 QPRINTK(qdev, RX_STATUS, DEBUG,
1548 "TCP checksum done!\n");
1549 skb->ip_summed = CHECKSUM_UNNECESSARY;
1550 } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
1551 (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
1552 /* Unfragmented ipv4 UDP frame. */
1553 struct iphdr *iph = (struct iphdr *) skb->data;
1554 if (!(iph->frag_off &
1555 cpu_to_be16(IP_MF|IP_OFFSET))) {
1556 skb->ip_summed = CHECKSUM_UNNECESSARY;
1557 QPRINTK(qdev, RX_STATUS, DEBUG,
1558 "TCP checksum done!\n");
1559 }
1560 }
c4e84bde 1561 }
d555f592 1562
c4e84bde
RM
1563 qdev->stats.rx_packets++;
1564 qdev->stats.rx_bytes += skb->len;
22bdd4f5
RM
1565 skb_record_rx_queue(skb,
1566 rx_ring->cq_id - qdev->rss_ring_first_cq_id);
1567 if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
1568 if (qdev->vlgrp &&
1569 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
1570 (vlan_id != 0))
1571 vlan_gro_receive(&rx_ring->napi, qdev->vlgrp,
1572 vlan_id, skb);
1573 else
1574 napi_gro_receive(&rx_ring->napi, skb);
c4e84bde 1575 } else {
22bdd4f5
RM
1576 if (qdev->vlgrp &&
1577 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
1578 (vlan_id != 0))
1579 vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
1580 else
1581 netif_receive_skb(skb);
c4e84bde 1582 }
c4e84bde
RM
1583}
1584
1585/* Process an outbound completion from an rx ring. */
1586static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
1587 struct ob_mac_iocb_rsp *mac_rsp)
1588{
1589 struct tx_ring *tx_ring;
1590 struct tx_ring_desc *tx_ring_desc;
1591
1592 QL_DUMP_OB_MAC_RSP(mac_rsp);
1593 tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
1594 tx_ring_desc = &tx_ring->q[mac_rsp->tid];
1595 ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
1596 qdev->stats.tx_bytes += tx_ring_desc->map_cnt;
1597 qdev->stats.tx_packets++;
1598 dev_kfree_skb(tx_ring_desc->skb);
1599 tx_ring_desc->skb = NULL;
1600
1601 if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
1602 OB_MAC_IOCB_RSP_S |
1603 OB_MAC_IOCB_RSP_L |
1604 OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
1605 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
1606 QPRINTK(qdev, TX_DONE, WARNING,
1607 "Total descriptor length did not match transfer length.\n");
1608 }
1609 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
1610 QPRINTK(qdev, TX_DONE, WARNING,
1611 "Frame too short to be legal, not sent.\n");
1612 }
1613 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
1614 QPRINTK(qdev, TX_DONE, WARNING,
1615 "Frame too long, but sent anyway.\n");
1616 }
1617 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
1618 QPRINTK(qdev, TX_DONE, WARNING,
1619 "PCI backplane error. Frame not sent.\n");
1620 }
1621 }
1622 atomic_inc(&tx_ring->tx_count);
1623}
1624
1625/* Fire up a handler to reset the MPI processor. */
1626void ql_queue_fw_error(struct ql_adapter *qdev)
1627{
c4e84bde
RM
1628 netif_carrier_off(qdev->ndev);
1629 queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
1630}
1631
1632void ql_queue_asic_error(struct ql_adapter *qdev)
1633{
c4e84bde
RM
1634 netif_carrier_off(qdev->ndev);
1635 ql_disable_interrupts(qdev);
6497b607
RM
1636 /* Clear adapter up bit to signal the recovery
1637 * process that it shouldn't kill the reset worker
1638 * thread
1639 */
1640 clear_bit(QL_ADAPTER_UP, &qdev->flags);
c4e84bde
RM
1641 queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
1642}
1643
1644static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
1645 struct ib_ae_iocb_rsp *ib_ae_rsp)
1646{
1647 switch (ib_ae_rsp->event) {
1648 case MGMT_ERR_EVENT:
1649 QPRINTK(qdev, RX_ERR, ERR,
1650 "Management Processor Fatal Error.\n");
1651 ql_queue_fw_error(qdev);
1652 return;
1653
1654 case CAM_LOOKUP_ERR_EVENT:
1655 QPRINTK(qdev, LINK, ERR,
1656 "Multiple CAM hits lookup occurred.\n");
1657 QPRINTK(qdev, DRV, ERR, "This event shouldn't occur.\n");
1658 ql_queue_asic_error(qdev);
1659 return;
1660
1661 case SOFT_ECC_ERROR_EVENT:
1662 QPRINTK(qdev, RX_ERR, ERR, "Soft ECC error detected.\n");
1663 ql_queue_asic_error(qdev);
1664 break;
1665
1666 case PCI_ERR_ANON_BUF_RD:
1667 QPRINTK(qdev, RX_ERR, ERR,
1668 "PCI error occurred when reading anonymous buffers from rx_ring %d.\n",
1669 ib_ae_rsp->q_id);
1670 ql_queue_asic_error(qdev);
1671 break;
1672
1673 default:
1674 QPRINTK(qdev, DRV, ERR, "Unexpected event %d.\n",
1675 ib_ae_rsp->event);
1676 ql_queue_asic_error(qdev);
1677 break;
1678 }
1679}
1680
1681static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
1682{
1683 struct ql_adapter *qdev = rx_ring->qdev;
ba7cd3ba 1684 u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
c4e84bde
RM
1685 struct ob_mac_iocb_rsp *net_rsp = NULL;
1686 int count = 0;
1687
1e213303 1688 struct tx_ring *tx_ring;
c4e84bde
RM
1689 /* While there are entries in the completion queue. */
1690 while (prod != rx_ring->cnsmr_idx) {
1691
1692 QPRINTK(qdev, RX_STATUS, DEBUG,
1693 "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
1694 prod, rx_ring->cnsmr_idx);
1695
1696 net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
1697 rmb();
1698 switch (net_rsp->opcode) {
1699
1700 case OPCODE_OB_MAC_TSO_IOCB:
1701 case OPCODE_OB_MAC_IOCB:
1702 ql_process_mac_tx_intr(qdev, net_rsp);
1703 break;
1704 default:
1705 QPRINTK(qdev, RX_STATUS, DEBUG,
1706 "Hit default case, not handled! dropping the packet, opcode = %x.\n",
1707 net_rsp->opcode);
1708 }
1709 count++;
1710 ql_update_cq(rx_ring);
ba7cd3ba 1711 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
c4e84bde
RM
1712 }
1713 ql_write_cq_idx(rx_ring);
1e213303
RM
1714 tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
1715 if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id) &&
1716 net_rsp != NULL) {
c4e84bde
RM
1717 if (atomic_read(&tx_ring->queue_stopped) &&
1718 (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
1719 /*
1720 * The queue got stopped because the tx_ring was full.
1721 * Wake it up, because it's now at least 25% empty.
1722 */
1e213303 1723 netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
c4e84bde
RM
1724 }
1725
1726 return count;
1727}
1728
1729static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
1730{
1731 struct ql_adapter *qdev = rx_ring->qdev;
ba7cd3ba 1732 u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
c4e84bde
RM
1733 struct ql_net_rsp_iocb *net_rsp;
1734 int count = 0;
1735
1736 /* While there are entries in the completion queue. */
1737 while (prod != rx_ring->cnsmr_idx) {
1738
1739 QPRINTK(qdev, RX_STATUS, DEBUG,
1740 "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
1741 prod, rx_ring->cnsmr_idx);
1742
1743 net_rsp = rx_ring->curr_entry;
1744 rmb();
1745 switch (net_rsp->opcode) {
1746 case OPCODE_IB_MAC_IOCB:
1747 ql_process_mac_rx_intr(qdev, rx_ring,
1748 (struct ib_mac_iocb_rsp *)
1749 net_rsp);
1750 break;
1751
1752 case OPCODE_IB_AE_IOCB:
1753 ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
1754 net_rsp);
1755 break;
1756 default:
1757 {
1758 QPRINTK(qdev, RX_STATUS, DEBUG,
1759 "Hit default case, not handled! dropping the packet, opcode = %x.\n",
1760 net_rsp->opcode);
1761 }
1762 }
1763 count++;
1764 ql_update_cq(rx_ring);
ba7cd3ba 1765 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
c4e84bde
RM
1766 if (count == budget)
1767 break;
1768 }
1769 ql_update_buffer_queues(qdev, rx_ring);
1770 ql_write_cq_idx(rx_ring);
1771 return count;
1772}
1773
1774static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
1775{
1776 struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
1777 struct ql_adapter *qdev = rx_ring->qdev;
1778 int work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
1779
1780 QPRINTK(qdev, RX_STATUS, DEBUG, "Enter, NAPI POLL cq_id = %d.\n",
1781 rx_ring->cq_id);
1782
1783 if (work_done < budget) {
22bdd4f5 1784 napi_complete(napi);
c4e84bde
RM
1785 ql_enable_completion_interrupt(qdev, rx_ring->irq);
1786 }
1787 return work_done;
1788}
1789
1790static void ql_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
1791{
1792 struct ql_adapter *qdev = netdev_priv(ndev);
1793
1794 qdev->vlgrp = grp;
1795 if (grp) {
1796 QPRINTK(qdev, IFUP, DEBUG, "Turning on VLAN in NIC_RCV_CFG.\n");
1797 ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
1798 NIC_RCV_CFG_VLAN_MATCH_AND_NON);
1799 } else {
1800 QPRINTK(qdev, IFUP, DEBUG,
1801 "Turning off VLAN in NIC_RCV_CFG.\n");
1802 ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
1803 }
1804}
1805
1806static void ql_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
1807{
1808 struct ql_adapter *qdev = netdev_priv(ndev);
1809 u32 enable_bit = MAC_ADDR_E;
cc288f54 1810 int status;
c4e84bde 1811
cc288f54
RM
1812 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1813 if (status)
1814 return;
c4e84bde
RM
1815 spin_lock(&qdev->hw_lock);
1816 if (ql_set_mac_addr_reg
1817 (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
1818 QPRINTK(qdev, IFUP, ERR, "Failed to init vlan address.\n");
1819 }
1820 spin_unlock(&qdev->hw_lock);
cc288f54 1821 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
c4e84bde
RM
1822}
1823
1824static void ql_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
1825{
1826 struct ql_adapter *qdev = netdev_priv(ndev);
1827 u32 enable_bit = 0;
cc288f54
RM
1828 int status;
1829
1830 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1831 if (status)
1832 return;
c4e84bde
RM
1833
1834 spin_lock(&qdev->hw_lock);
1835 if (ql_set_mac_addr_reg
1836 (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
1837 QPRINTK(qdev, IFUP, ERR, "Failed to clear vlan address.\n");
1838 }
1839 spin_unlock(&qdev->hw_lock);
cc288f54 1840 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
c4e84bde
RM
1841
1842}
1843
1844/* Worker thread to process a given rx_ring that is dedicated
1845 * to outbound completions.
1846 */
1847static void ql_tx_clean(struct work_struct *work)
1848{
1849 struct rx_ring *rx_ring =
1850 container_of(work, struct rx_ring, rx_work.work);
1851 ql_clean_outbound_rx_ring(rx_ring);
1852 ql_enable_completion_interrupt(rx_ring->qdev, rx_ring->irq);
1853
1854}
1855
1856/* Worker thread to process a given rx_ring that is dedicated
1857 * to inbound completions.
1858 */
1859static void ql_rx_clean(struct work_struct *work)
1860{
1861 struct rx_ring *rx_ring =
1862 container_of(work, struct rx_ring, rx_work.work);
1863 ql_clean_inbound_rx_ring(rx_ring, 64);
1864 ql_enable_completion_interrupt(rx_ring->qdev, rx_ring->irq);
1865}
1866
1867/* MSI-X Multiple Vector Interrupt Handler for outbound completions. */
1868static irqreturn_t qlge_msix_tx_isr(int irq, void *dev_id)
1869{
1870 struct rx_ring *rx_ring = dev_id;
1871 queue_delayed_work_on(rx_ring->cpu, rx_ring->qdev->q_workqueue,
1872 &rx_ring->rx_work, 0);
1873 return IRQ_HANDLED;
1874}
1875
1876/* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
1877static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
1878{
1879 struct rx_ring *rx_ring = dev_id;
288379f0 1880 napi_schedule(&rx_ring->napi);
c4e84bde
RM
1881 return IRQ_HANDLED;
1882}
1883
c4e84bde
RM
1884/* This handles a fatal error, MPI activity, and the default
1885 * rx_ring in an MSI-X multiple vector environment.
1886 * In MSI/Legacy environment it also process the rest of
1887 * the rx_rings.
1888 */
1889static irqreturn_t qlge_isr(int irq, void *dev_id)
1890{
1891 struct rx_ring *rx_ring = dev_id;
1892 struct ql_adapter *qdev = rx_ring->qdev;
1893 struct intr_context *intr_context = &qdev->intr_context[0];
1894 u32 var;
1895 int i;
1896 int work_done = 0;
1897
bb0d215c
RM
1898 spin_lock(&qdev->hw_lock);
1899 if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
1900 QPRINTK(qdev, INTR, DEBUG, "Shared Interrupt, Not ours!\n");
1901 spin_unlock(&qdev->hw_lock);
1902 return IRQ_NONE;
c4e84bde 1903 }
bb0d215c 1904 spin_unlock(&qdev->hw_lock);
c4e84bde 1905
bb0d215c 1906 var = ql_disable_completion_interrupt(qdev, intr_context->intr);
c4e84bde
RM
1907
1908 /*
1909 * Check for fatal error.
1910 */
1911 if (var & STS_FE) {
1912 ql_queue_asic_error(qdev);
1913 QPRINTK(qdev, INTR, ERR, "Got fatal error, STS = %x.\n", var);
1914 var = ql_read32(qdev, ERR_STS);
1915 QPRINTK(qdev, INTR, ERR,
1916 "Resetting chip. Error Status Register = 0x%x\n", var);
1917 return IRQ_HANDLED;
1918 }
1919
1920 /*
1921 * Check MPI processor activity.
1922 */
1923 if (var & STS_PI) {
1924 /*
1925 * We've got an async event or mailbox completion.
1926 * Handle it and clear the source of the interrupt.
1927 */
1928 QPRINTK(qdev, INTR, ERR, "Got MPI processor interrupt.\n");
1929 ql_disable_completion_interrupt(qdev, intr_context->intr);
1930 queue_delayed_work_on(smp_processor_id(), qdev->workqueue,
1931 &qdev->mpi_work, 0);
1932 work_done++;
1933 }
1934
1935 /*
1936 * Check the default queue and wake handler if active.
1937 */
1938 rx_ring = &qdev->rx_ring[0];
ba7cd3ba 1939 if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) != rx_ring->cnsmr_idx) {
c4e84bde
RM
1940 QPRINTK(qdev, INTR, INFO, "Waking handler for rx_ring[0].\n");
1941 ql_disable_completion_interrupt(qdev, intr_context->intr);
1942 queue_delayed_work_on(smp_processor_id(), qdev->q_workqueue,
1943 &rx_ring->rx_work, 0);
1944 work_done++;
1945 }
1946
1947 if (!test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
1948 /*
1949 * Start the DPC for each active queue.
1950 */
1951 for (i = 1; i < qdev->rx_ring_count; i++) {
1952 rx_ring = &qdev->rx_ring[i];
ba7cd3ba 1953 if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
c4e84bde
RM
1954 rx_ring->cnsmr_idx) {
1955 QPRINTK(qdev, INTR, INFO,
1956 "Waking handler for rx_ring[%d].\n", i);
1957 ql_disable_completion_interrupt(qdev,
1958 intr_context->
1959 intr);
1960 if (i < qdev->rss_ring_first_cq_id)
1961 queue_delayed_work_on(rx_ring->cpu,
1962 qdev->q_workqueue,
1963 &rx_ring->rx_work,
1964 0);
1965 else
288379f0 1966 napi_schedule(&rx_ring->napi);
c4e84bde
RM
1967 work_done++;
1968 }
1969 }
1970 }
bb0d215c 1971 ql_enable_completion_interrupt(qdev, intr_context->intr);
c4e84bde
RM
1972 return work_done ? IRQ_HANDLED : IRQ_NONE;
1973}
1974
1975static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
1976{
1977
1978 if (skb_is_gso(skb)) {
1979 int err;
1980 if (skb_header_cloned(skb)) {
1981 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
1982 if (err)
1983 return err;
1984 }
1985
1986 mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
1987 mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
1988 mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
1989 mac_iocb_ptr->total_hdrs_len =
1990 cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
1991 mac_iocb_ptr->net_trans_offset =
1992 cpu_to_le16(skb_network_offset(skb) |
1993 skb_transport_offset(skb)
1994 << OB_MAC_TRANSPORT_HDR_SHIFT);
1995 mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
1996 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
1997 if (likely(skb->protocol == htons(ETH_P_IP))) {
1998 struct iphdr *iph = ip_hdr(skb);
1999 iph->check = 0;
2000 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
2001 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2002 iph->daddr, 0,
2003 IPPROTO_TCP,
2004 0);
2005 } else if (skb->protocol == htons(ETH_P_IPV6)) {
2006 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
2007 tcp_hdr(skb)->check =
2008 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
2009 &ipv6_hdr(skb)->daddr,
2010 0, IPPROTO_TCP, 0);
2011 }
2012 return 1;
2013 }
2014 return 0;
2015}
2016
2017static void ql_hw_csum_setup(struct sk_buff *skb,
2018 struct ob_mac_tso_iocb_req *mac_iocb_ptr)
2019{
2020 int len;
2021 struct iphdr *iph = ip_hdr(skb);
fd2df4f7 2022 __sum16 *check;
c4e84bde
RM
2023 mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
2024 mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
2025 mac_iocb_ptr->net_trans_offset =
2026 cpu_to_le16(skb_network_offset(skb) |
2027 skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
2028
2029 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
2030 len = (ntohs(iph->tot_len) - (iph->ihl << 2));
2031 if (likely(iph->protocol == IPPROTO_TCP)) {
2032 check = &(tcp_hdr(skb)->check);
2033 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
2034 mac_iocb_ptr->total_hdrs_len =
2035 cpu_to_le16(skb_transport_offset(skb) +
2036 (tcp_hdr(skb)->doff << 2));
2037 } else {
2038 check = &(udp_hdr(skb)->check);
2039 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
2040 mac_iocb_ptr->total_hdrs_len =
2041 cpu_to_le16(skb_transport_offset(skb) +
2042 sizeof(struct udphdr));
2043 }
2044 *check = ~csum_tcpudp_magic(iph->saddr,
2045 iph->daddr, len, iph->protocol, 0);
2046}
2047
2048static int qlge_send(struct sk_buff *skb, struct net_device *ndev)
2049{
2050 struct tx_ring_desc *tx_ring_desc;
2051 struct ob_mac_iocb_req *mac_iocb_ptr;
2052 struct ql_adapter *qdev = netdev_priv(ndev);
2053 int tso;
2054 struct tx_ring *tx_ring;
1e213303 2055 u32 tx_ring_idx = (u32) skb->queue_mapping;
c4e84bde
RM
2056
2057 tx_ring = &qdev->tx_ring[tx_ring_idx];
2058
74c50b4b
RM
2059 if (skb_padto(skb, ETH_ZLEN))
2060 return NETDEV_TX_OK;
2061
c4e84bde
RM
2062 if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
2063 QPRINTK(qdev, TX_QUEUED, INFO,
2064 "%s: shutting down tx queue %d du to lack of resources.\n",
2065 __func__, tx_ring_idx);
1e213303 2066 netif_stop_subqueue(ndev, tx_ring->wq_id);
c4e84bde
RM
2067 atomic_inc(&tx_ring->queue_stopped);
2068 return NETDEV_TX_BUSY;
2069 }
2070 tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
2071 mac_iocb_ptr = tx_ring_desc->queue_entry;
2072 memset((void *)mac_iocb_ptr, 0, sizeof(mac_iocb_ptr));
c4e84bde
RM
2073
2074 mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
2075 mac_iocb_ptr->tid = tx_ring_desc->index;
2076 /* We use the upper 32-bits to store the tx queue for this IO.
2077 * When we get the completion we can use it to establish the context.
2078 */
2079 mac_iocb_ptr->txq_idx = tx_ring_idx;
2080 tx_ring_desc->skb = skb;
2081
2082 mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
2083
2084 if (qdev->vlgrp && vlan_tx_tag_present(skb)) {
2085 QPRINTK(qdev, TX_QUEUED, DEBUG, "Adding a vlan tag %d.\n",
2086 vlan_tx_tag_get(skb));
2087 mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
2088 mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
2089 }
2090 tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
2091 if (tso < 0) {
2092 dev_kfree_skb_any(skb);
2093 return NETDEV_TX_OK;
2094 } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
2095 ql_hw_csum_setup(skb,
2096 (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
2097 }
0d979f74
RM
2098 if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
2099 NETDEV_TX_OK) {
2100 QPRINTK(qdev, TX_QUEUED, ERR,
2101 "Could not map the segments.\n");
2102 return NETDEV_TX_BUSY;
2103 }
c4e84bde
RM
2104 QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
2105 tx_ring->prod_idx++;
2106 if (tx_ring->prod_idx == tx_ring->wq_len)
2107 tx_ring->prod_idx = 0;
2108 wmb();
2109
2110 ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
c4e84bde
RM
2111 QPRINTK(qdev, TX_QUEUED, DEBUG, "tx queued, slot %d, len %d\n",
2112 tx_ring->prod_idx, skb->len);
2113
2114 atomic_dec(&tx_ring->tx_count);
2115 return NETDEV_TX_OK;
2116}
2117
2118static void ql_free_shadow_space(struct ql_adapter *qdev)
2119{
2120 if (qdev->rx_ring_shadow_reg_area) {
2121 pci_free_consistent(qdev->pdev,
2122 PAGE_SIZE,
2123 qdev->rx_ring_shadow_reg_area,
2124 qdev->rx_ring_shadow_reg_dma);
2125 qdev->rx_ring_shadow_reg_area = NULL;
2126 }
2127 if (qdev->tx_ring_shadow_reg_area) {
2128 pci_free_consistent(qdev->pdev,
2129 PAGE_SIZE,
2130 qdev->tx_ring_shadow_reg_area,
2131 qdev->tx_ring_shadow_reg_dma);
2132 qdev->tx_ring_shadow_reg_area = NULL;
2133 }
2134}
2135
2136static int ql_alloc_shadow_space(struct ql_adapter *qdev)
2137{
2138 qdev->rx_ring_shadow_reg_area =
2139 pci_alloc_consistent(qdev->pdev,
2140 PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma);
2141 if (qdev->rx_ring_shadow_reg_area == NULL) {
2142 QPRINTK(qdev, IFUP, ERR,
2143 "Allocation of RX shadow space failed.\n");
2144 return -ENOMEM;
2145 }
b25215d0 2146 memset(qdev->rx_ring_shadow_reg_area, 0, PAGE_SIZE);
c4e84bde
RM
2147 qdev->tx_ring_shadow_reg_area =
2148 pci_alloc_consistent(qdev->pdev, PAGE_SIZE,
2149 &qdev->tx_ring_shadow_reg_dma);
2150 if (qdev->tx_ring_shadow_reg_area == NULL) {
2151 QPRINTK(qdev, IFUP, ERR,
2152 "Allocation of TX shadow space failed.\n");
2153 goto err_wqp_sh_area;
2154 }
b25215d0 2155 memset(qdev->tx_ring_shadow_reg_area, 0, PAGE_SIZE);
c4e84bde
RM
2156 return 0;
2157
2158err_wqp_sh_area:
2159 pci_free_consistent(qdev->pdev,
2160 PAGE_SIZE,
2161 qdev->rx_ring_shadow_reg_area,
2162 qdev->rx_ring_shadow_reg_dma);
2163 return -ENOMEM;
2164}
2165
2166static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
2167{
2168 struct tx_ring_desc *tx_ring_desc;
2169 int i;
2170 struct ob_mac_iocb_req *mac_iocb_ptr;
2171
2172 mac_iocb_ptr = tx_ring->wq_base;
2173 tx_ring_desc = tx_ring->q;
2174 for (i = 0; i < tx_ring->wq_len; i++) {
2175 tx_ring_desc->index = i;
2176 tx_ring_desc->skb = NULL;
2177 tx_ring_desc->queue_entry = mac_iocb_ptr;
2178 mac_iocb_ptr++;
2179 tx_ring_desc++;
2180 }
2181 atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
2182 atomic_set(&tx_ring->queue_stopped, 0);
2183}
2184
2185static void ql_free_tx_resources(struct ql_adapter *qdev,
2186 struct tx_ring *tx_ring)
2187{
2188 if (tx_ring->wq_base) {
2189 pci_free_consistent(qdev->pdev, tx_ring->wq_size,
2190 tx_ring->wq_base, tx_ring->wq_base_dma);
2191 tx_ring->wq_base = NULL;
2192 }
2193 kfree(tx_ring->q);
2194 tx_ring->q = NULL;
2195}
2196
2197static int ql_alloc_tx_resources(struct ql_adapter *qdev,
2198 struct tx_ring *tx_ring)
2199{
2200 tx_ring->wq_base =
2201 pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
2202 &tx_ring->wq_base_dma);
2203
2204 if ((tx_ring->wq_base == NULL)
2205 || tx_ring->wq_base_dma & (tx_ring->wq_size - 1)) {
2206 QPRINTK(qdev, IFUP, ERR, "tx_ring alloc failed.\n");
2207 return -ENOMEM;
2208 }
2209 tx_ring->q =
2210 kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
2211 if (tx_ring->q == NULL)
2212 goto err;
2213
2214 return 0;
2215err:
2216 pci_free_consistent(qdev->pdev, tx_ring->wq_size,
2217 tx_ring->wq_base, tx_ring->wq_base_dma);
2218 return -ENOMEM;
2219}
2220
8668ae92 2221static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
c4e84bde
RM
2222{
2223 int i;
2224 struct bq_desc *lbq_desc;
2225
2226 for (i = 0; i < rx_ring->lbq_len; i++) {
2227 lbq_desc = &rx_ring->lbq[i];
2228 if (lbq_desc->p.lbq_page) {
2229 pci_unmap_page(qdev->pdev,
2230 pci_unmap_addr(lbq_desc, mapaddr),
2231 pci_unmap_len(lbq_desc, maplen),
2232 PCI_DMA_FROMDEVICE);
2233
2234 put_page(lbq_desc->p.lbq_page);
2235 lbq_desc->p.lbq_page = NULL;
2236 }
c4e84bde
RM
2237 }
2238}
2239
8668ae92 2240static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
c4e84bde
RM
2241{
2242 int i;
2243 struct bq_desc *sbq_desc;
2244
2245 for (i = 0; i < rx_ring->sbq_len; i++) {
2246 sbq_desc = &rx_ring->sbq[i];
2247 if (sbq_desc == NULL) {
2248 QPRINTK(qdev, IFUP, ERR, "sbq_desc %d is NULL.\n", i);
2249 return;
2250 }
2251 if (sbq_desc->p.skb) {
2252 pci_unmap_single(qdev->pdev,
2253 pci_unmap_addr(sbq_desc, mapaddr),
2254 pci_unmap_len(sbq_desc, maplen),
2255 PCI_DMA_FROMDEVICE);
2256 dev_kfree_skb(sbq_desc->p.skb);
2257 sbq_desc->p.skb = NULL;
2258 }
c4e84bde
RM
2259 }
2260}
2261
4545a3f2
RM
2262/* Free all large and small rx buffers associated
2263 * with the completion queues for this device.
2264 */
2265static void ql_free_rx_buffers(struct ql_adapter *qdev)
2266{
2267 int i;
2268 struct rx_ring *rx_ring;
2269
2270 for (i = 0; i < qdev->rx_ring_count; i++) {
2271 rx_ring = &qdev->rx_ring[i];
2272 if (rx_ring->lbq)
2273 ql_free_lbq_buffers(qdev, rx_ring);
2274 if (rx_ring->sbq)
2275 ql_free_sbq_buffers(qdev, rx_ring);
2276 }
2277}
2278
2279static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
2280{
2281 struct rx_ring *rx_ring;
2282 int i;
2283
2284 for (i = 0; i < qdev->rx_ring_count; i++) {
2285 rx_ring = &qdev->rx_ring[i];
2286 if (rx_ring->type != TX_Q)
2287 ql_update_buffer_queues(qdev, rx_ring);
2288 }
2289}
2290
2291static void ql_init_lbq_ring(struct ql_adapter *qdev,
2292 struct rx_ring *rx_ring)
2293{
2294 int i;
2295 struct bq_desc *lbq_desc;
2296 __le64 *bq = rx_ring->lbq_base;
2297
2298 memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
2299 for (i = 0; i < rx_ring->lbq_len; i++) {
2300 lbq_desc = &rx_ring->lbq[i];
2301 memset(lbq_desc, 0, sizeof(*lbq_desc));
2302 lbq_desc->index = i;
2303 lbq_desc->addr = bq;
2304 bq++;
2305 }
2306}
2307
2308static void ql_init_sbq_ring(struct ql_adapter *qdev,
c4e84bde
RM
2309 struct rx_ring *rx_ring)
2310{
2311 int i;
2312 struct bq_desc *sbq_desc;
2c9a0d41 2313 __le64 *bq = rx_ring->sbq_base;
c4e84bde 2314
4545a3f2 2315 memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
c4e84bde
RM
2316 for (i = 0; i < rx_ring->sbq_len; i++) {
2317 sbq_desc = &rx_ring->sbq[i];
4545a3f2 2318 memset(sbq_desc, 0, sizeof(*sbq_desc));
c4e84bde 2319 sbq_desc->index = i;
2c9a0d41 2320 sbq_desc->addr = bq;
c4e84bde
RM
2321 bq++;
2322 }
c4e84bde
RM
2323}
2324
2325static void ql_free_rx_resources(struct ql_adapter *qdev,
2326 struct rx_ring *rx_ring)
2327{
c4e84bde
RM
2328 /* Free the small buffer queue. */
2329 if (rx_ring->sbq_base) {
2330 pci_free_consistent(qdev->pdev,
2331 rx_ring->sbq_size,
2332 rx_ring->sbq_base, rx_ring->sbq_base_dma);
2333 rx_ring->sbq_base = NULL;
2334 }
2335
2336 /* Free the small buffer queue control blocks. */
2337 kfree(rx_ring->sbq);
2338 rx_ring->sbq = NULL;
2339
2340 /* Free the large buffer queue. */
2341 if (rx_ring->lbq_base) {
2342 pci_free_consistent(qdev->pdev,
2343 rx_ring->lbq_size,
2344 rx_ring->lbq_base, rx_ring->lbq_base_dma);
2345 rx_ring->lbq_base = NULL;
2346 }
2347
2348 /* Free the large buffer queue control blocks. */
2349 kfree(rx_ring->lbq);
2350 rx_ring->lbq = NULL;
2351
2352 /* Free the rx queue. */
2353 if (rx_ring->cq_base) {
2354 pci_free_consistent(qdev->pdev,
2355 rx_ring->cq_size,
2356 rx_ring->cq_base, rx_ring->cq_base_dma);
2357 rx_ring->cq_base = NULL;
2358 }
2359}
2360
2361/* Allocate queues and buffers for this completions queue based
2362 * on the values in the parameter structure. */
2363static int ql_alloc_rx_resources(struct ql_adapter *qdev,
2364 struct rx_ring *rx_ring)
2365{
2366
2367 /*
2368 * Allocate the completion queue for this rx_ring.
2369 */
2370 rx_ring->cq_base =
2371 pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
2372 &rx_ring->cq_base_dma);
2373
2374 if (rx_ring->cq_base == NULL) {
2375 QPRINTK(qdev, IFUP, ERR, "rx_ring alloc failed.\n");
2376 return -ENOMEM;
2377 }
2378
2379 if (rx_ring->sbq_len) {
2380 /*
2381 * Allocate small buffer queue.
2382 */
2383 rx_ring->sbq_base =
2384 pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
2385 &rx_ring->sbq_base_dma);
2386
2387 if (rx_ring->sbq_base == NULL) {
2388 QPRINTK(qdev, IFUP, ERR,
2389 "Small buffer queue allocation failed.\n");
2390 goto err_mem;
2391 }
2392
2393 /*
2394 * Allocate small buffer queue control blocks.
2395 */
2396 rx_ring->sbq =
2397 kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc),
2398 GFP_KERNEL);
2399 if (rx_ring->sbq == NULL) {
2400 QPRINTK(qdev, IFUP, ERR,
2401 "Small buffer queue control block allocation failed.\n");
2402 goto err_mem;
2403 }
2404
4545a3f2 2405 ql_init_sbq_ring(qdev, rx_ring);
c4e84bde
RM
2406 }
2407
2408 if (rx_ring->lbq_len) {
2409 /*
2410 * Allocate large buffer queue.
2411 */
2412 rx_ring->lbq_base =
2413 pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
2414 &rx_ring->lbq_base_dma);
2415
2416 if (rx_ring->lbq_base == NULL) {
2417 QPRINTK(qdev, IFUP, ERR,
2418 "Large buffer queue allocation failed.\n");
2419 goto err_mem;
2420 }
2421 /*
2422 * Allocate large buffer queue control blocks.
2423 */
2424 rx_ring->lbq =
2425 kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc),
2426 GFP_KERNEL);
2427 if (rx_ring->lbq == NULL) {
2428 QPRINTK(qdev, IFUP, ERR,
2429 "Large buffer queue control block allocation failed.\n");
2430 goto err_mem;
2431 }
2432
4545a3f2 2433 ql_init_lbq_ring(qdev, rx_ring);
c4e84bde
RM
2434 }
2435
2436 return 0;
2437
2438err_mem:
2439 ql_free_rx_resources(qdev, rx_ring);
2440 return -ENOMEM;
2441}
2442
2443static void ql_tx_ring_clean(struct ql_adapter *qdev)
2444{
2445 struct tx_ring *tx_ring;
2446 struct tx_ring_desc *tx_ring_desc;
2447 int i, j;
2448
2449 /*
2450 * Loop through all queues and free
2451 * any resources.
2452 */
2453 for (j = 0; j < qdev->tx_ring_count; j++) {
2454 tx_ring = &qdev->tx_ring[j];
2455 for (i = 0; i < tx_ring->wq_len; i++) {
2456 tx_ring_desc = &tx_ring->q[i];
2457 if (tx_ring_desc && tx_ring_desc->skb) {
2458 QPRINTK(qdev, IFDOWN, ERR,
2459 "Freeing lost SKB %p, from queue %d, index %d.\n",
2460 tx_ring_desc->skb, j,
2461 tx_ring_desc->index);
2462 ql_unmap_send(qdev, tx_ring_desc,
2463 tx_ring_desc->map_cnt);
2464 dev_kfree_skb(tx_ring_desc->skb);
2465 tx_ring_desc->skb = NULL;
2466 }
2467 }
2468 }
2469}
2470
c4e84bde
RM
2471static void ql_free_mem_resources(struct ql_adapter *qdev)
2472{
2473 int i;
2474
2475 for (i = 0; i < qdev->tx_ring_count; i++)
2476 ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
2477 for (i = 0; i < qdev->rx_ring_count; i++)
2478 ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
2479 ql_free_shadow_space(qdev);
2480}
2481
2482static int ql_alloc_mem_resources(struct ql_adapter *qdev)
2483{
2484 int i;
2485
2486 /* Allocate space for our shadow registers and such. */
2487 if (ql_alloc_shadow_space(qdev))
2488 return -ENOMEM;
2489
2490 for (i = 0; i < qdev->rx_ring_count; i++) {
2491 if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
2492 QPRINTK(qdev, IFUP, ERR,
2493 "RX resource allocation failed.\n");
2494 goto err_mem;
2495 }
2496 }
2497 /* Allocate tx queue resources */
2498 for (i = 0; i < qdev->tx_ring_count; i++) {
2499 if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
2500 QPRINTK(qdev, IFUP, ERR,
2501 "TX resource allocation failed.\n");
2502 goto err_mem;
2503 }
2504 }
2505 return 0;
2506
2507err_mem:
2508 ql_free_mem_resources(qdev);
2509 return -ENOMEM;
2510}
2511
2512/* Set up the rx ring control block and pass it to the chip.
2513 * The control block is defined as
2514 * "Completion Queue Initialization Control Block", or cqicb.
2515 */
2516static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
2517{
2518 struct cqicb *cqicb = &rx_ring->cqicb;
2519 void *shadow_reg = qdev->rx_ring_shadow_reg_area +
2520 (rx_ring->cq_id * sizeof(u64) * 4);
2521 u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
2522 (rx_ring->cq_id * sizeof(u64) * 4);
2523 void __iomem *doorbell_area =
2524 qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
2525 int err = 0;
2526 u16 bq_len;
d4a4aba6 2527 u64 tmp;
c4e84bde
RM
2528
2529 /* Set up the shadow registers for this ring. */
2530 rx_ring->prod_idx_sh_reg = shadow_reg;
2531 rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
2532 shadow_reg += sizeof(u64);
2533 shadow_reg_dma += sizeof(u64);
2534 rx_ring->lbq_base_indirect = shadow_reg;
2535 rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
2536 shadow_reg += sizeof(u64);
2537 shadow_reg_dma += sizeof(u64);
2538 rx_ring->sbq_base_indirect = shadow_reg;
2539 rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
2540
2541 /* PCI doorbell mem area + 0x00 for consumer index register */
8668ae92 2542 rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
c4e84bde
RM
2543 rx_ring->cnsmr_idx = 0;
2544 rx_ring->curr_entry = rx_ring->cq_base;
2545
2546 /* PCI doorbell mem area + 0x04 for valid register */
2547 rx_ring->valid_db_reg = doorbell_area + 0x04;
2548
2549 /* PCI doorbell mem area + 0x18 for large buffer consumer */
8668ae92 2550 rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
c4e84bde
RM
2551
2552 /* PCI doorbell mem area + 0x1c */
8668ae92 2553 rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
c4e84bde
RM
2554
2555 memset((void *)cqicb, 0, sizeof(struct cqicb));
2556 cqicb->msix_vect = rx_ring->irq;
2557
459caf5a
RM
2558 bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
2559 cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
c4e84bde 2560
97345524 2561 cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
c4e84bde 2562
97345524 2563 cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
c4e84bde
RM
2564
2565 /*
2566 * Set up the control block load flags.
2567 */
2568 cqicb->flags = FLAGS_LC | /* Load queue base address */
2569 FLAGS_LV | /* Load MSI-X vector */
2570 FLAGS_LI; /* Load irq delay values */
2571 if (rx_ring->lbq_len) {
2572 cqicb->flags |= FLAGS_LL; /* Load lbq values */
d4a4aba6
RM
2573 tmp = (u64)rx_ring->lbq_base_dma;;
2574 *((__le64 *) rx_ring->lbq_base_indirect) = cpu_to_le64(tmp);
97345524
RM
2575 cqicb->lbq_addr =
2576 cpu_to_le64(rx_ring->lbq_base_indirect_dma);
459caf5a
RM
2577 bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
2578 (u16) rx_ring->lbq_buf_size;
2579 cqicb->lbq_buf_size = cpu_to_le16(bq_len);
2580 bq_len = (rx_ring->lbq_len == 65536) ? 0 :
2581 (u16) rx_ring->lbq_len;
c4e84bde 2582 cqicb->lbq_len = cpu_to_le16(bq_len);
4545a3f2 2583 rx_ring->lbq_prod_idx = 0;
c4e84bde 2584 rx_ring->lbq_curr_idx = 0;
4545a3f2
RM
2585 rx_ring->lbq_clean_idx = 0;
2586 rx_ring->lbq_free_cnt = rx_ring->lbq_len;
c4e84bde
RM
2587 }
2588 if (rx_ring->sbq_len) {
2589 cqicb->flags |= FLAGS_LS; /* Load sbq values */
d4a4aba6
RM
2590 tmp = (u64)rx_ring->sbq_base_dma;;
2591 *((__le64 *) rx_ring->sbq_base_indirect) = cpu_to_le64(tmp);
97345524
RM
2592 cqicb->sbq_addr =
2593 cpu_to_le64(rx_ring->sbq_base_indirect_dma);
c4e84bde 2594 cqicb->sbq_buf_size =
d4a4aba6 2595 cpu_to_le16((u16)(rx_ring->sbq_buf_size/2));
459caf5a
RM
2596 bq_len = (rx_ring->sbq_len == 65536) ? 0 :
2597 (u16) rx_ring->sbq_len;
c4e84bde 2598 cqicb->sbq_len = cpu_to_le16(bq_len);
4545a3f2 2599 rx_ring->sbq_prod_idx = 0;
c4e84bde 2600 rx_ring->sbq_curr_idx = 0;
4545a3f2
RM
2601 rx_ring->sbq_clean_idx = 0;
2602 rx_ring->sbq_free_cnt = rx_ring->sbq_len;
c4e84bde
RM
2603 }
2604 switch (rx_ring->type) {
2605 case TX_Q:
2606 /* If there's only one interrupt, then we use
2607 * worker threads to process the outbound
2608 * completion handling rx_rings. We do this so
2609 * they can be run on multiple CPUs. There is
2610 * room to play with this more where we would only
2611 * run in a worker if there are more than x number
2612 * of outbound completions on the queue and more
2613 * than one queue active. Some threshold that
2614 * would indicate a benefit in spite of the cost
2615 * of a context switch.
2616 * If there's more than one interrupt, then the
2617 * outbound completions are processed in the ISR.
2618 */
2619 if (!test_bit(QL_MSIX_ENABLED, &qdev->flags))
2620 INIT_DELAYED_WORK(&rx_ring->rx_work, ql_tx_clean);
2621 else {
2622 /* With all debug warnings on we see a WARN_ON message
2623 * when we free the skb in the interrupt context.
2624 */
2625 INIT_DELAYED_WORK(&rx_ring->rx_work, ql_tx_clean);
2626 }
2627 cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
2628 cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
2629 break;
2630 case DEFAULT_Q:
2631 INIT_DELAYED_WORK(&rx_ring->rx_work, ql_rx_clean);
2632 cqicb->irq_delay = 0;
2633 cqicb->pkt_delay = 0;
2634 break;
2635 case RX_Q:
2636 /* Inbound completion handling rx_rings run in
2637 * separate NAPI contexts.
2638 */
2639 netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
2640 64);
2641 cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
2642 cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
2643 break;
2644 default:
2645 QPRINTK(qdev, IFUP, DEBUG, "Invalid rx_ring->type = %d.\n",
2646 rx_ring->type);
2647 }
4974097a 2648 QPRINTK(qdev, IFUP, DEBUG, "Initializing rx work queue.\n");
c4e84bde
RM
2649 err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
2650 CFG_LCQ, rx_ring->cq_id);
2651 if (err) {
2652 QPRINTK(qdev, IFUP, ERR, "Failed to load CQICB.\n");
2653 return err;
2654 }
c4e84bde
RM
2655 return err;
2656}
2657
2658static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
2659{
2660 struct wqicb *wqicb = (struct wqicb *)tx_ring;
2661 void __iomem *doorbell_area =
2662 qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
2663 void *shadow_reg = qdev->tx_ring_shadow_reg_area +
2664 (tx_ring->wq_id * sizeof(u64));
2665 u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
2666 (tx_ring->wq_id * sizeof(u64));
2667 int err = 0;
2668
2669 /*
2670 * Assign doorbell registers for this tx_ring.
2671 */
2672 /* TX PCI doorbell mem area for tx producer index */
8668ae92 2673 tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
c4e84bde
RM
2674 tx_ring->prod_idx = 0;
2675 /* TX PCI doorbell mem area + 0x04 */
2676 tx_ring->valid_db_reg = doorbell_area + 0x04;
2677
2678 /*
2679 * Assign shadow registers for this tx_ring.
2680 */
2681 tx_ring->cnsmr_idx_sh_reg = shadow_reg;
2682 tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
2683
2684 wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
2685 wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
2686 Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
2687 wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
2688 wqicb->rid = 0;
97345524 2689 wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
c4e84bde 2690
97345524 2691 wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
c4e84bde
RM
2692
2693 ql_init_tx_ring(qdev, tx_ring);
2694
2695 err = ql_write_cfg(qdev, wqicb, sizeof(wqicb), CFG_LRQ,
2696 (u16) tx_ring->wq_id);
2697 if (err) {
2698 QPRINTK(qdev, IFUP, ERR, "Failed to load tx_ring.\n");
2699 return err;
2700 }
4974097a 2701 QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded WQICB.\n");
c4e84bde
RM
2702 return err;
2703}
2704
2705static void ql_disable_msix(struct ql_adapter *qdev)
2706{
2707 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2708 pci_disable_msix(qdev->pdev);
2709 clear_bit(QL_MSIX_ENABLED, &qdev->flags);
2710 kfree(qdev->msi_x_entry);
2711 qdev->msi_x_entry = NULL;
2712 } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
2713 pci_disable_msi(qdev->pdev);
2714 clear_bit(QL_MSI_ENABLED, &qdev->flags);
2715 }
2716}
2717
2718static void ql_enable_msix(struct ql_adapter *qdev)
2719{
2720 int i;
2721
2722 qdev->intr_count = 1;
2723 /* Get the MSIX vectors. */
2724 if (irq_type == MSIX_IRQ) {
2725 /* Try to alloc space for the msix struct,
2726 * if it fails then go to MSI/legacy.
2727 */
2728 qdev->msi_x_entry = kcalloc(qdev->rx_ring_count,
2729 sizeof(struct msix_entry),
2730 GFP_KERNEL);
2731 if (!qdev->msi_x_entry) {
2732 irq_type = MSI_IRQ;
2733 goto msi;
2734 }
2735
2736 for (i = 0; i < qdev->rx_ring_count; i++)
2737 qdev->msi_x_entry[i].entry = i;
2738
2739 if (!pci_enable_msix
2740 (qdev->pdev, qdev->msi_x_entry, qdev->rx_ring_count)) {
2741 set_bit(QL_MSIX_ENABLED, &qdev->flags);
2742 qdev->intr_count = qdev->rx_ring_count;
4974097a 2743 QPRINTK(qdev, IFUP, DEBUG,
c4e84bde
RM
2744 "MSI-X Enabled, got %d vectors.\n",
2745 qdev->intr_count);
2746 return;
2747 } else {
2748 kfree(qdev->msi_x_entry);
2749 qdev->msi_x_entry = NULL;
2750 QPRINTK(qdev, IFUP, WARNING,
2751 "MSI-X Enable failed, trying MSI.\n");
2752 irq_type = MSI_IRQ;
2753 }
2754 }
2755msi:
2756 if (irq_type == MSI_IRQ) {
2757 if (!pci_enable_msi(qdev->pdev)) {
2758 set_bit(QL_MSI_ENABLED, &qdev->flags);
2759 QPRINTK(qdev, IFUP, INFO,
2760 "Running with MSI interrupts.\n");
2761 return;
2762 }
2763 }
2764 irq_type = LEG_IRQ;
c4e84bde
RM
2765 QPRINTK(qdev, IFUP, DEBUG, "Running with legacy interrupts.\n");
2766}
2767
2768/*
2769 * Here we build the intr_context structures based on
2770 * our rx_ring count and intr vector count.
2771 * The intr_context structure is used to hook each vector
2772 * to possibly different handlers.
2773 */
2774static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
2775{
2776 int i = 0;
2777 struct intr_context *intr_context = &qdev->intr_context[0];
2778
2779 ql_enable_msix(qdev);
2780
2781 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
2782 /* Each rx_ring has it's
2783 * own intr_context since we have separate
2784 * vectors for each queue.
2785 * This only true when MSI-X is enabled.
2786 */
2787 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2788 qdev->rx_ring[i].irq = i;
2789 intr_context->intr = i;
2790 intr_context->qdev = qdev;
2791 /*
2792 * We set up each vectors enable/disable/read bits so
2793 * there's no bit/mask calculations in the critical path.
2794 */
2795 intr_context->intr_en_mask =
2796 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2797 INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
2798 | i;
2799 intr_context->intr_dis_mask =
2800 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2801 INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
2802 INTR_EN_IHD | i;
2803 intr_context->intr_read_mask =
2804 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2805 INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
2806 i;
2807
2808 if (i == 0) {
2809 /*
2810 * Default queue handles bcast/mcast plus
2811 * async events. Needs buffers.
2812 */
2813 intr_context->handler = qlge_isr;
2814 sprintf(intr_context->name, "%s-default-queue",
2815 qdev->ndev->name);
2816 } else if (i < qdev->rss_ring_first_cq_id) {
2817 /*
2818 * Outbound queue is for outbound completions only.
2819 */
2820 intr_context->handler = qlge_msix_tx_isr;
c224969e 2821 sprintf(intr_context->name, "%s-tx-%d",
c4e84bde
RM
2822 qdev->ndev->name, i);
2823 } else {
2824 /*
2825 * Inbound queues handle unicast frames only.
2826 */
2827 intr_context->handler = qlge_msix_rx_isr;
c224969e 2828 sprintf(intr_context->name, "%s-rx-%d",
c4e84bde
RM
2829 qdev->ndev->name, i);
2830 }
2831 }
2832 } else {
2833 /*
2834 * All rx_rings use the same intr_context since
2835 * there is only one vector.
2836 */
2837 intr_context->intr = 0;
2838 intr_context->qdev = qdev;
2839 /*
2840 * We set up each vectors enable/disable/read bits so
2841 * there's no bit/mask calculations in the critical path.
2842 */
2843 intr_context->intr_en_mask =
2844 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
2845 intr_context->intr_dis_mask =
2846 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2847 INTR_EN_TYPE_DISABLE;
2848 intr_context->intr_read_mask =
2849 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
2850 /*
2851 * Single interrupt means one handler for all rings.
2852 */
2853 intr_context->handler = qlge_isr;
2854 sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
2855 for (i = 0; i < qdev->rx_ring_count; i++)
2856 qdev->rx_ring[i].irq = 0;
2857 }
2858}
2859
2860static void ql_free_irq(struct ql_adapter *qdev)
2861{
2862 int i;
2863 struct intr_context *intr_context = &qdev->intr_context[0];
2864
2865 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2866 if (intr_context->hooked) {
2867 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2868 free_irq(qdev->msi_x_entry[i].vector,
2869 &qdev->rx_ring[i]);
4974097a 2870 QPRINTK(qdev, IFDOWN, DEBUG,
c4e84bde
RM
2871 "freeing msix interrupt %d.\n", i);
2872 } else {
2873 free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
4974097a 2874 QPRINTK(qdev, IFDOWN, DEBUG,
c4e84bde
RM
2875 "freeing msi interrupt %d.\n", i);
2876 }
2877 }
2878 }
2879 ql_disable_msix(qdev);
2880}
2881
2882static int ql_request_irq(struct ql_adapter *qdev)
2883{
2884 int i;
2885 int status = 0;
2886 struct pci_dev *pdev = qdev->pdev;
2887 struct intr_context *intr_context = &qdev->intr_context[0];
2888
2889 ql_resolve_queues_to_irqs(qdev);
2890
2891 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2892 atomic_set(&intr_context->irq_cnt, 0);
2893 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2894 status = request_irq(qdev->msi_x_entry[i].vector,
2895 intr_context->handler,
2896 0,
2897 intr_context->name,
2898 &qdev->rx_ring[i]);
2899 if (status) {
2900 QPRINTK(qdev, IFUP, ERR,
2901 "Failed request for MSIX interrupt %d.\n",
2902 i);
2903 goto err_irq;
2904 } else {
4974097a 2905 QPRINTK(qdev, IFUP, DEBUG,
c4e84bde
RM
2906 "Hooked intr %d, queue type %s%s%s, with name %s.\n",
2907 i,
2908 qdev->rx_ring[i].type ==
2909 DEFAULT_Q ? "DEFAULT_Q" : "",
2910 qdev->rx_ring[i].type ==
2911 TX_Q ? "TX_Q" : "",
2912 qdev->rx_ring[i].type ==
2913 RX_Q ? "RX_Q" : "", intr_context->name);
2914 }
2915 } else {
2916 QPRINTK(qdev, IFUP, DEBUG,
2917 "trying msi or legacy interrupts.\n");
2918 QPRINTK(qdev, IFUP, DEBUG,
2919 "%s: irq = %d.\n", __func__, pdev->irq);
2920 QPRINTK(qdev, IFUP, DEBUG,
2921 "%s: context->name = %s.\n", __func__,
2922 intr_context->name);
2923 QPRINTK(qdev, IFUP, DEBUG,
2924 "%s: dev_id = 0x%p.\n", __func__,
2925 &qdev->rx_ring[0]);
2926 status =
2927 request_irq(pdev->irq, qlge_isr,
2928 test_bit(QL_MSI_ENABLED,
2929 &qdev->
2930 flags) ? 0 : IRQF_SHARED,
2931 intr_context->name, &qdev->rx_ring[0]);
2932 if (status)
2933 goto err_irq;
2934
2935 QPRINTK(qdev, IFUP, ERR,
2936 "Hooked intr %d, queue type %s%s%s, with name %s.\n",
2937 i,
2938 qdev->rx_ring[0].type ==
2939 DEFAULT_Q ? "DEFAULT_Q" : "",
2940 qdev->rx_ring[0].type == TX_Q ? "TX_Q" : "",
2941 qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
2942 intr_context->name);
2943 }
2944 intr_context->hooked = 1;
2945 }
2946 return status;
2947err_irq:
2948 QPRINTK(qdev, IFUP, ERR, "Failed to get the interrupts!!!/n");
2949 ql_free_irq(qdev);
2950 return status;
2951}
2952
2953static int ql_start_rss(struct ql_adapter *qdev)
2954{
2955 struct ricb *ricb = &qdev->ricb;
2956 int status = 0;
2957 int i;
2958 u8 *hash_id = (u8 *) ricb->hash_cq_id;
2959
2960 memset((void *)ricb, 0, sizeof(ricb));
2961
2962 ricb->base_cq = qdev->rss_ring_first_cq_id | RSS_L4K;
2963 ricb->flags =
2964 (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RI4 | RSS_RI6 | RSS_RT4 |
2965 RSS_RT6);
2966 ricb->mask = cpu_to_le16(qdev->rss_ring_count - 1);
2967
2968 /*
2969 * Fill out the Indirection Table.
2970 */
def48b6e
RM
2971 for (i = 0; i < 256; i++)
2972 hash_id[i] = i & (qdev->rss_ring_count - 1);
c4e84bde
RM
2973
2974 /*
2975 * Random values for the IPv6 and IPv4 Hash Keys.
2976 */
2977 get_random_bytes((void *)&ricb->ipv6_hash_key[0], 40);
2978 get_random_bytes((void *)&ricb->ipv4_hash_key[0], 16);
2979
4974097a 2980 QPRINTK(qdev, IFUP, DEBUG, "Initializing RSS.\n");
c4e84bde
RM
2981
2982 status = ql_write_cfg(qdev, ricb, sizeof(ricb), CFG_LR, 0);
2983 if (status) {
2984 QPRINTK(qdev, IFUP, ERR, "Failed to load RICB.\n");
2985 return status;
2986 }
4974097a 2987 QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded RICB.\n");
c4e84bde
RM
2988 return status;
2989}
2990
2991/* Initialize the frame-to-queue routing. */
2992static int ql_route_initialize(struct ql_adapter *qdev)
2993{
2994 int status = 0;
2995 int i;
2996
8587ea35
RM
2997 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
2998 if (status)
2999 return status;
3000
c4e84bde
RM
3001 /* Clear all the entries in the routing table. */
3002 for (i = 0; i < 16; i++) {
3003 status = ql_set_routing_reg(qdev, i, 0, 0);
3004 if (status) {
3005 QPRINTK(qdev, IFUP, ERR,
3006 "Failed to init routing register for CAM packets.\n");
8587ea35 3007 goto exit;
c4e84bde
RM
3008 }
3009 }
3010
3011 status = ql_set_routing_reg(qdev, RT_IDX_ALL_ERR_SLOT, RT_IDX_ERR, 1);
3012 if (status) {
3013 QPRINTK(qdev, IFUP, ERR,
3014 "Failed to init routing register for error packets.\n");
8587ea35 3015 goto exit;
c4e84bde
RM
3016 }
3017 status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
3018 if (status) {
3019 QPRINTK(qdev, IFUP, ERR,
3020 "Failed to init routing register for broadcast packets.\n");
8587ea35 3021 goto exit;
c4e84bde
RM
3022 }
3023 /* If we have more than one inbound queue, then turn on RSS in the
3024 * routing block.
3025 */
3026 if (qdev->rss_ring_count > 1) {
3027 status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
3028 RT_IDX_RSS_MATCH, 1);
3029 if (status) {
3030 QPRINTK(qdev, IFUP, ERR,
3031 "Failed to init routing register for MATCH RSS packets.\n");
8587ea35 3032 goto exit;
c4e84bde
RM
3033 }
3034 }
3035
3036 status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
3037 RT_IDX_CAM_HIT, 1);
8587ea35 3038 if (status)
c4e84bde
RM
3039 QPRINTK(qdev, IFUP, ERR,
3040 "Failed to init routing register for CAM packets.\n");
8587ea35
RM
3041exit:
3042 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
c4e84bde
RM
3043 return status;
3044}
3045
2ee1e272 3046int ql_cam_route_initialize(struct ql_adapter *qdev)
bb58b5b6
RM
3047{
3048 int status;
3049
cc288f54
RM
3050 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3051 if (status)
3052 return status;
bb58b5b6
RM
3053 status = ql_set_mac_addr_reg(qdev, (u8 *) qdev->ndev->perm_addr,
3054 MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
cc288f54 3055 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
bb58b5b6
RM
3056 if (status) {
3057 QPRINTK(qdev, IFUP, ERR, "Failed to init mac address.\n");
3058 return status;
3059 }
3060
3061 status = ql_route_initialize(qdev);
3062 if (status)
3063 QPRINTK(qdev, IFUP, ERR, "Failed to init routing table.\n");
3064
3065 return status;
3066}
3067
c4e84bde
RM
3068static int ql_adapter_initialize(struct ql_adapter *qdev)
3069{
3070 u32 value, mask;
3071 int i;
3072 int status = 0;
3073
3074 /*
3075 * Set up the System register to halt on errors.
3076 */
3077 value = SYS_EFE | SYS_FAE;
3078 mask = value << 16;
3079 ql_write32(qdev, SYS, mask | value);
3080
c9cf0a04
RM
3081 /* Set the default queue, and VLAN behavior. */
3082 value = NIC_RCV_CFG_DFQ | NIC_RCV_CFG_RV;
3083 mask = NIC_RCV_CFG_DFQ_MASK | (NIC_RCV_CFG_RV << 16);
c4e84bde
RM
3084 ql_write32(qdev, NIC_RCV_CFG, (mask | value));
3085
3086 /* Set the MPI interrupt to enabled. */
3087 ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
3088
3089 /* Enable the function, set pagesize, enable error checking. */
3090 value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
3091 FSC_EC | FSC_VM_PAGE_4K | FSC_SH;
3092
3093 /* Set/clear header splitting. */
3094 mask = FSC_VM_PAGESIZE_MASK |
3095 FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
3096 ql_write32(qdev, FSC, mask | value);
3097
3098 ql_write32(qdev, SPLT_HDR, SPLT_HDR_EP |
3099 min(SMALL_BUFFER_SIZE, MAX_SPLIT_SIZE));
3100
3101 /* Start up the rx queues. */
3102 for (i = 0; i < qdev->rx_ring_count; i++) {
3103 status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
3104 if (status) {
3105 QPRINTK(qdev, IFUP, ERR,
3106 "Failed to start rx ring[%d].\n", i);
3107 return status;
3108 }
3109 }
3110
3111 /* If there is more than one inbound completion queue
3112 * then download a RICB to configure RSS.
3113 */
3114 if (qdev->rss_ring_count > 1) {
3115 status = ql_start_rss(qdev);
3116 if (status) {
3117 QPRINTK(qdev, IFUP, ERR, "Failed to start RSS.\n");
3118 return status;
3119 }
3120 }
3121
3122 /* Start up the tx queues. */
3123 for (i = 0; i < qdev->tx_ring_count; i++) {
3124 status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
3125 if (status) {
3126 QPRINTK(qdev, IFUP, ERR,
3127 "Failed to start tx ring[%d].\n", i);
3128 return status;
3129 }
3130 }
3131
b0c2aadf
RM
3132 /* Initialize the port and set the max framesize. */
3133 status = qdev->nic_ops->port_initialize(qdev);
3134 if (status) {
3135 QPRINTK(qdev, IFUP, ERR, "Failed to start port.\n");
3136 return status;
3137 }
c4e84bde 3138
bb58b5b6
RM
3139 /* Set up the MAC address and frame routing filter. */
3140 status = ql_cam_route_initialize(qdev);
c4e84bde 3141 if (status) {
bb58b5b6
RM
3142 QPRINTK(qdev, IFUP, ERR,
3143 "Failed to init CAM/Routing tables.\n");
c4e84bde
RM
3144 return status;
3145 }
3146
3147 /* Start NAPI for the RSS queues. */
3148 for (i = qdev->rss_ring_first_cq_id; i < qdev->rx_ring_count; i++) {
4974097a 3149 QPRINTK(qdev, IFUP, DEBUG, "Enabling NAPI for rx_ring[%d].\n",
c4e84bde
RM
3150 i);
3151 napi_enable(&qdev->rx_ring[i].napi);
3152 }
3153
3154 return status;
3155}
3156
3157/* Issue soft reset to chip. */
3158static int ql_adapter_reset(struct ql_adapter *qdev)
3159{
3160 u32 value;
c4e84bde 3161 int status = 0;
a75ee7f1
RM
3162 unsigned long end_jiffies = jiffies +
3163 max((unsigned long)1, usecs_to_jiffies(30));
c4e84bde 3164
c4e84bde 3165 ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
a75ee7f1 3166
c4e84bde
RM
3167 do {
3168 value = ql_read32(qdev, RST_FO);
3169 if ((value & RST_FO_FR) == 0)
3170 break;
a75ee7f1
RM
3171 cpu_relax();
3172 } while (time_before(jiffies, end_jiffies));
c4e84bde 3173
c4e84bde 3174 if (value & RST_FO_FR) {
c4e84bde
RM
3175 QPRINTK(qdev, IFDOWN, ERR,
3176 "ETIMEOUT!!! errored out of resetting the chip!\n");
a75ee7f1 3177 status = -ETIMEDOUT;
c4e84bde
RM
3178 }
3179
3180 return status;
3181}
3182
3183static void ql_display_dev_info(struct net_device *ndev)
3184{
3185 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3186
3187 QPRINTK(qdev, PROBE, INFO,
3188 "Function #%d, NIC Roll %d, NIC Rev = %d, "
3189 "XG Roll = %d, XG Rev = %d.\n",
3190 qdev->func,
3191 qdev->chip_rev_id & 0x0000000f,
3192 qdev->chip_rev_id >> 4 & 0x0000000f,
3193 qdev->chip_rev_id >> 8 & 0x0000000f,
3194 qdev->chip_rev_id >> 12 & 0x0000000f);
7c510e4b 3195 QPRINTK(qdev, PROBE, INFO, "MAC address %pM\n", ndev->dev_addr);
c4e84bde
RM
3196}
3197
3198static int ql_adapter_down(struct ql_adapter *qdev)
3199{
c4e84bde
RM
3200 int i, status = 0;
3201 struct rx_ring *rx_ring;
3202
1e213303 3203 netif_carrier_off(qdev->ndev);
c4e84bde 3204
6497b607
RM
3205 /* Don't kill the reset worker thread if we
3206 * are in the process of recovery.
3207 */
3208 if (test_bit(QL_ADAPTER_UP, &qdev->flags))
3209 cancel_delayed_work_sync(&qdev->asic_reset_work);
c4e84bde
RM
3210 cancel_delayed_work_sync(&qdev->mpi_reset_work);
3211 cancel_delayed_work_sync(&qdev->mpi_work);
2ee1e272 3212 cancel_delayed_work_sync(&qdev->mpi_idc_work);
bcc2cb3b 3213 cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
c4e84bde
RM
3214
3215 /* The default queue at index 0 is always processed in
3216 * a workqueue.
3217 */
3218 cancel_delayed_work_sync(&qdev->rx_ring[0].rx_work);
3219
3220 /* The rest of the rx_rings are processed in
3221 * a workqueue only if it's a single interrupt
3222 * environment (MSI/Legacy).
3223 */
c062076c 3224 for (i = 1; i < qdev->rx_ring_count; i++) {
c4e84bde
RM
3225 rx_ring = &qdev->rx_ring[i];
3226 /* Only the RSS rings use NAPI on multi irq
3227 * environment. Outbound completion processing
3228 * is done in interrupt context.
3229 */
3230 if (i >= qdev->rss_ring_first_cq_id) {
3231 napi_disable(&rx_ring->napi);
3232 } else {
3233 cancel_delayed_work_sync(&rx_ring->rx_work);
3234 }
3235 }
3236
3237 clear_bit(QL_ADAPTER_UP, &qdev->flags);
3238
3239 ql_disable_interrupts(qdev);
3240
3241 ql_tx_ring_clean(qdev);
3242
6b318cb3
RM
3243 /* Call netif_napi_del() from common point.
3244 */
3245 for (i = qdev->rss_ring_first_cq_id; i < qdev->rx_ring_count; i++)
3246 netif_napi_del(&qdev->rx_ring[i].napi);
3247
4545a3f2 3248 ql_free_rx_buffers(qdev);
2d6a5e95 3249
c4e84bde
RM
3250 spin_lock(&qdev->hw_lock);
3251 status = ql_adapter_reset(qdev);
3252 if (status)
3253 QPRINTK(qdev, IFDOWN, ERR, "reset(func #%d) FAILED!\n",
3254 qdev->func);
3255 spin_unlock(&qdev->hw_lock);
3256 return status;
3257}
3258
3259static int ql_adapter_up(struct ql_adapter *qdev)
3260{
3261 int err = 0;
3262
c4e84bde
RM
3263 err = ql_adapter_initialize(qdev);
3264 if (err) {
3265 QPRINTK(qdev, IFUP, INFO, "Unable to initialize adapter.\n");
3266 spin_unlock(&qdev->hw_lock);
3267 goto err_init;
3268 }
c4e84bde 3269 set_bit(QL_ADAPTER_UP, &qdev->flags);
4545a3f2 3270 ql_alloc_rx_buffers(qdev);
1e213303
RM
3271 if ((ql_read32(qdev, STS) & qdev->port_init))
3272 netif_carrier_on(qdev->ndev);
c4e84bde
RM
3273 ql_enable_interrupts(qdev);
3274 ql_enable_all_completion_interrupts(qdev);
1e213303 3275 netif_tx_start_all_queues(qdev->ndev);
c4e84bde
RM
3276
3277 return 0;
3278err_init:
3279 ql_adapter_reset(qdev);
3280 return err;
3281}
3282
c4e84bde
RM
3283static void ql_release_adapter_resources(struct ql_adapter *qdev)
3284{
3285 ql_free_mem_resources(qdev);
3286 ql_free_irq(qdev);
3287}
3288
3289static int ql_get_adapter_resources(struct ql_adapter *qdev)
3290{
3291 int status = 0;
3292
3293 if (ql_alloc_mem_resources(qdev)) {
3294 QPRINTK(qdev, IFUP, ERR, "Unable to allocate memory.\n");
3295 return -ENOMEM;
3296 }
3297 status = ql_request_irq(qdev);
3298 if (status)
3299 goto err_irq;
3300 return status;
3301err_irq:
3302 ql_free_mem_resources(qdev);
3303 return status;
3304}
3305
3306static int qlge_close(struct net_device *ndev)
3307{
3308 struct ql_adapter *qdev = netdev_priv(ndev);
3309
3310 /*
3311 * Wait for device to recover from a reset.
3312 * (Rarely happens, but possible.)
3313 */
3314 while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
3315 msleep(1);
3316 ql_adapter_down(qdev);
3317 ql_release_adapter_resources(qdev);
c4e84bde
RM
3318 return 0;
3319}
3320
3321static int ql_configure_rings(struct ql_adapter *qdev)
3322{
3323 int i;
3324 struct rx_ring *rx_ring;
3325 struct tx_ring *tx_ring;
3326 int cpu_cnt = num_online_cpus();
3327
3328 /*
3329 * For each processor present we allocate one
3330 * rx_ring for outbound completions, and one
3331 * rx_ring for inbound completions. Plus there is
3332 * always the one default queue. For the CPU
3333 * counts we end up with the following rx_rings:
3334 * rx_ring count =
3335 * one default queue +
3336 * (CPU count * outbound completion rx_ring) +
3337 * (CPU count * inbound (RSS) completion rx_ring)
3338 * To keep it simple we limit the total number of
3339 * queues to < 32, so we truncate CPU to 8.
3340 * This limitation can be removed when requested.
3341 */
3342
683d46a9
RM
3343 if (cpu_cnt > MAX_CPUS)
3344 cpu_cnt = MAX_CPUS;
c4e84bde
RM
3345
3346 /*
3347 * rx_ring[0] is always the default queue.
3348 */
3349 /* Allocate outbound completion ring for each CPU. */
3350 qdev->tx_ring_count = cpu_cnt;
3351 /* Allocate inbound completion (RSS) ring for each CPU. */
3352 qdev->rss_ring_count = cpu_cnt;
3353 /* cq_id for the first inbound ring handler. */
3354 qdev->rss_ring_first_cq_id = cpu_cnt + 1;
3355 /*
3356 * qdev->rx_ring_count:
3357 * Total number of rx_rings. This includes the one
3358 * default queue, a number of outbound completion
3359 * handler rx_rings, and the number of inbound
3360 * completion handler rx_rings.
3361 */
3362 qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count + 1;
1e213303 3363 netif_set_gso_max_size(qdev->ndev, 65536);
c4e84bde 3364
c4e84bde
RM
3365 for (i = 0; i < qdev->tx_ring_count; i++) {
3366 tx_ring = &qdev->tx_ring[i];
3367 memset((void *)tx_ring, 0, sizeof(tx_ring));
3368 tx_ring->qdev = qdev;
3369 tx_ring->wq_id = i;
3370 tx_ring->wq_len = qdev->tx_ring_size;
3371 tx_ring->wq_size =
3372 tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
3373
3374 /*
3375 * The completion queue ID for the tx rings start
3376 * immediately after the default Q ID, which is zero.
3377 */
3378 tx_ring->cq_id = i + 1;
3379 }
3380
3381 for (i = 0; i < qdev->rx_ring_count; i++) {
3382 rx_ring = &qdev->rx_ring[i];
3383 memset((void *)rx_ring, 0, sizeof(rx_ring));
3384 rx_ring->qdev = qdev;
3385 rx_ring->cq_id = i;
3386 rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
3387 if (i == 0) { /* Default queue at index 0. */
3388 /*
3389 * Default queue handles bcast/mcast plus
3390 * async events. Needs buffers.
3391 */
3392 rx_ring->cq_len = qdev->rx_ring_size;
3393 rx_ring->cq_size =
3394 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3395 rx_ring->lbq_len = NUM_LARGE_BUFFERS;
3396 rx_ring->lbq_size =
2c9a0d41 3397 rx_ring->lbq_len * sizeof(__le64);
c4e84bde
RM
3398 rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
3399 rx_ring->sbq_len = NUM_SMALL_BUFFERS;
3400 rx_ring->sbq_size =
2c9a0d41 3401 rx_ring->sbq_len * sizeof(__le64);
c4e84bde
RM
3402 rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
3403 rx_ring->type = DEFAULT_Q;
3404 } else if (i < qdev->rss_ring_first_cq_id) {
3405 /*
3406 * Outbound queue handles outbound completions only.
3407 */
3408 /* outbound cq is same size as tx_ring it services. */
3409 rx_ring->cq_len = qdev->tx_ring_size;
3410 rx_ring->cq_size =
3411 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3412 rx_ring->lbq_len = 0;
3413 rx_ring->lbq_size = 0;
3414 rx_ring->lbq_buf_size = 0;
3415 rx_ring->sbq_len = 0;
3416 rx_ring->sbq_size = 0;
3417 rx_ring->sbq_buf_size = 0;
3418 rx_ring->type = TX_Q;
3419 } else { /* Inbound completions (RSS) queues */
3420 /*
3421 * Inbound queues handle unicast frames only.
3422 */
3423 rx_ring->cq_len = qdev->rx_ring_size;
3424 rx_ring->cq_size =
3425 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3426 rx_ring->lbq_len = NUM_LARGE_BUFFERS;
3427 rx_ring->lbq_size =
2c9a0d41 3428 rx_ring->lbq_len * sizeof(__le64);
c4e84bde
RM
3429 rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
3430 rx_ring->sbq_len = NUM_SMALL_BUFFERS;
3431 rx_ring->sbq_size =
2c9a0d41 3432 rx_ring->sbq_len * sizeof(__le64);
c4e84bde
RM
3433 rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
3434 rx_ring->type = RX_Q;
3435 }
3436 }
3437 return 0;
3438}
3439
3440static int qlge_open(struct net_device *ndev)
3441{
3442 int err = 0;
3443 struct ql_adapter *qdev = netdev_priv(ndev);
3444
3445 err = ql_configure_rings(qdev);
3446 if (err)
3447 return err;
3448
3449 err = ql_get_adapter_resources(qdev);
3450 if (err)
3451 goto error_up;
3452
3453 err = ql_adapter_up(qdev);
3454 if (err)
3455 goto error_up;
3456
3457 return err;
3458
3459error_up:
3460 ql_release_adapter_resources(qdev);
c4e84bde
RM
3461 return err;
3462}
3463
3464static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
3465{
3466 struct ql_adapter *qdev = netdev_priv(ndev);
3467
3468 if (ndev->mtu == 1500 && new_mtu == 9000) {
3469 QPRINTK(qdev, IFUP, ERR, "Changing to jumbo MTU.\n");
bcc2cb3b
RM
3470 queue_delayed_work(qdev->workqueue,
3471 &qdev->mpi_port_cfg_work, 0);
c4e84bde
RM
3472 } else if (ndev->mtu == 9000 && new_mtu == 1500) {
3473 QPRINTK(qdev, IFUP, ERR, "Changing to normal MTU.\n");
3474 } else if ((ndev->mtu == 1500 && new_mtu == 1500) ||
3475 (ndev->mtu == 9000 && new_mtu == 9000)) {
3476 return 0;
3477 } else
3478 return -EINVAL;
3479 ndev->mtu = new_mtu;
3480 return 0;
3481}
3482
3483static struct net_device_stats *qlge_get_stats(struct net_device
3484 *ndev)
3485{
3486 struct ql_adapter *qdev = netdev_priv(ndev);
3487 return &qdev->stats;
3488}
3489
3490static void qlge_set_multicast_list(struct net_device *ndev)
3491{
3492 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3493 struct dev_mc_list *mc_ptr;
cc288f54 3494 int i, status;
c4e84bde 3495
cc288f54
RM
3496 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
3497 if (status)
3498 return;
c4e84bde
RM
3499 spin_lock(&qdev->hw_lock);
3500 /*
3501 * Set or clear promiscuous mode if a
3502 * transition is taking place.
3503 */
3504 if (ndev->flags & IFF_PROMISC) {
3505 if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
3506 if (ql_set_routing_reg
3507 (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
3508 QPRINTK(qdev, HW, ERR,
3509 "Failed to set promiscous mode.\n");
3510 } else {
3511 set_bit(QL_PROMISCUOUS, &qdev->flags);
3512 }
3513 }
3514 } else {
3515 if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
3516 if (ql_set_routing_reg
3517 (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
3518 QPRINTK(qdev, HW, ERR,
3519 "Failed to clear promiscous mode.\n");
3520 } else {
3521 clear_bit(QL_PROMISCUOUS, &qdev->flags);
3522 }
3523 }
3524 }
3525
3526 /*
3527 * Set or clear all multicast mode if a
3528 * transition is taking place.
3529 */
3530 if ((ndev->flags & IFF_ALLMULTI) ||
3531 (ndev->mc_count > MAX_MULTICAST_ENTRIES)) {
3532 if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
3533 if (ql_set_routing_reg
3534 (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
3535 QPRINTK(qdev, HW, ERR,
3536 "Failed to set all-multi mode.\n");
3537 } else {
3538 set_bit(QL_ALLMULTI, &qdev->flags);
3539 }
3540 }
3541 } else {
3542 if (test_bit(QL_ALLMULTI, &qdev->flags)) {
3543 if (ql_set_routing_reg
3544 (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
3545 QPRINTK(qdev, HW, ERR,
3546 "Failed to clear all-multi mode.\n");
3547 } else {
3548 clear_bit(QL_ALLMULTI, &qdev->flags);
3549 }
3550 }
3551 }
3552
3553 if (ndev->mc_count) {
cc288f54
RM
3554 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3555 if (status)
3556 goto exit;
c4e84bde
RM
3557 for (i = 0, mc_ptr = ndev->mc_list; mc_ptr;
3558 i++, mc_ptr = mc_ptr->next)
3559 if (ql_set_mac_addr_reg(qdev, (u8 *) mc_ptr->dmi_addr,
3560 MAC_ADDR_TYPE_MULTI_MAC, i)) {
3561 QPRINTK(qdev, HW, ERR,
3562 "Failed to loadmulticast address.\n");
cc288f54 3563 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
c4e84bde
RM
3564 goto exit;
3565 }
cc288f54 3566 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
c4e84bde
RM
3567 if (ql_set_routing_reg
3568 (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
3569 QPRINTK(qdev, HW, ERR,
3570 "Failed to set multicast match mode.\n");
3571 } else {
3572 set_bit(QL_ALLMULTI, &qdev->flags);
3573 }
3574 }
3575exit:
3576 spin_unlock(&qdev->hw_lock);
8587ea35 3577 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
c4e84bde
RM
3578}
3579
3580static int qlge_set_mac_address(struct net_device *ndev, void *p)
3581{
3582 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3583 struct sockaddr *addr = p;
cc288f54 3584 int status;
c4e84bde
RM
3585
3586 if (netif_running(ndev))
3587 return -EBUSY;
3588
3589 if (!is_valid_ether_addr(addr->sa_data))
3590 return -EADDRNOTAVAIL;
3591 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3592
cc288f54
RM
3593 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3594 if (status)
3595 return status;
c4e84bde 3596 spin_lock(&qdev->hw_lock);
cc288f54
RM
3597 status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
3598 MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
c4e84bde 3599 spin_unlock(&qdev->hw_lock);
cc288f54
RM
3600 if (status)
3601 QPRINTK(qdev, HW, ERR, "Failed to load MAC address.\n");
3602 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
3603 return status;
c4e84bde
RM
3604}
3605
3606static void qlge_tx_timeout(struct net_device *ndev)
3607{
3608 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
6497b607 3609 ql_queue_asic_error(qdev);
c4e84bde
RM
3610}
3611
3612static void ql_asic_reset_work(struct work_struct *work)
3613{
3614 struct ql_adapter *qdev =
3615 container_of(work, struct ql_adapter, asic_reset_work.work);
db98812f
RM
3616 int status;
3617
3618 status = ql_adapter_down(qdev);
3619 if (status)
3620 goto error;
3621
3622 status = ql_adapter_up(qdev);
3623 if (status)
3624 goto error;
3625
3626 return;
3627error:
3628 QPRINTK(qdev, IFUP, ALERT,
3629 "Driver up/down cycle failed, closing device\n");
3630 rtnl_lock();
3631 set_bit(QL_ADAPTER_UP, &qdev->flags);
3632 dev_close(qdev->ndev);
3633 rtnl_unlock();
c4e84bde
RM
3634}
3635
b0c2aadf
RM
3636static struct nic_operations qla8012_nic_ops = {
3637 .get_flash = ql_get_8012_flash_params,
3638 .port_initialize = ql_8012_port_initialize,
3639};
3640
cdca8d02
RM
3641static struct nic_operations qla8000_nic_ops = {
3642 .get_flash = ql_get_8000_flash_params,
3643 .port_initialize = ql_8000_port_initialize,
3644};
3645
b0c2aadf 3646
c4e84bde
RM
3647static void ql_get_board_info(struct ql_adapter *qdev)
3648{
3649 qdev->func =
3650 (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
3651 if (qdev->func) {
3652 qdev->xg_sem_mask = SEM_XGMAC1_MASK;
3653 qdev->port_link_up = STS_PL1;
3654 qdev->port_init = STS_PI1;
3655 qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
3656 qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
3657 } else {
3658 qdev->xg_sem_mask = SEM_XGMAC0_MASK;
3659 qdev->port_link_up = STS_PL0;
3660 qdev->port_init = STS_PI0;
3661 qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
3662 qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
3663 }
3664 qdev->chip_rev_id = ql_read32(qdev, REV_ID);
b0c2aadf
RM
3665 qdev->device_id = qdev->pdev->device;
3666 if (qdev->device_id == QLGE_DEVICE_ID_8012)
3667 qdev->nic_ops = &qla8012_nic_ops;
cdca8d02
RM
3668 else if (qdev->device_id == QLGE_DEVICE_ID_8000)
3669 qdev->nic_ops = &qla8000_nic_ops;
c4e84bde
RM
3670}
3671
3672static void ql_release_all(struct pci_dev *pdev)
3673{
3674 struct net_device *ndev = pci_get_drvdata(pdev);
3675 struct ql_adapter *qdev = netdev_priv(ndev);
3676
3677 if (qdev->workqueue) {
3678 destroy_workqueue(qdev->workqueue);
3679 qdev->workqueue = NULL;
3680 }
3681 if (qdev->q_workqueue) {
3682 destroy_workqueue(qdev->q_workqueue);
3683 qdev->q_workqueue = NULL;
3684 }
3685 if (qdev->reg_base)
8668ae92 3686 iounmap(qdev->reg_base);
c4e84bde
RM
3687 if (qdev->doorbell_area)
3688 iounmap(qdev->doorbell_area);
3689 pci_release_regions(pdev);
3690 pci_set_drvdata(pdev, NULL);
3691}
3692
3693static int __devinit ql_init_device(struct pci_dev *pdev,
3694 struct net_device *ndev, int cards_found)
3695{
3696 struct ql_adapter *qdev = netdev_priv(ndev);
3697 int pos, err = 0;
3698 u16 val16;
3699
3700 memset((void *)qdev, 0, sizeof(qdev));
3701 err = pci_enable_device(pdev);
3702 if (err) {
3703 dev_err(&pdev->dev, "PCI device enable failed.\n");
3704 return err;
3705 }
3706
3707 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3708 if (pos <= 0) {
3709 dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
3710 "aborting.\n");
3711 goto err_out;
3712 } else {
3713 pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
3714 val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
3715 val16 |= (PCI_EXP_DEVCTL_CERE |
3716 PCI_EXP_DEVCTL_NFERE |
3717 PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE);
3718 pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
3719 }
3720
3721 err = pci_request_regions(pdev, DRV_NAME);
3722 if (err) {
3723 dev_err(&pdev->dev, "PCI region request failed.\n");
3724 goto err_out;
3725 }
3726
3727 pci_set_master(pdev);
6a35528a 3728 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
c4e84bde 3729 set_bit(QL_DMA64, &qdev->flags);
6a35528a 3730 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
c4e84bde 3731 } else {
284901a9 3732 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
c4e84bde 3733 if (!err)
284901a9 3734 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
c4e84bde
RM
3735 }
3736
3737 if (err) {
3738 dev_err(&pdev->dev, "No usable DMA configuration.\n");
3739 goto err_out;
3740 }
3741
3742 pci_set_drvdata(pdev, ndev);
3743 qdev->reg_base =
3744 ioremap_nocache(pci_resource_start(pdev, 1),
3745 pci_resource_len(pdev, 1));
3746 if (!qdev->reg_base) {
3747 dev_err(&pdev->dev, "Register mapping failed.\n");
3748 err = -ENOMEM;
3749 goto err_out;
3750 }
3751
3752 qdev->doorbell_area_size = pci_resource_len(pdev, 3);
3753 qdev->doorbell_area =
3754 ioremap_nocache(pci_resource_start(pdev, 3),
3755 pci_resource_len(pdev, 3));
3756 if (!qdev->doorbell_area) {
3757 dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
3758 err = -ENOMEM;
3759 goto err_out;
3760 }
3761
c4e84bde
RM
3762 qdev->ndev = ndev;
3763 qdev->pdev = pdev;
b0c2aadf 3764 ql_get_board_info(qdev);
c4e84bde
RM
3765 qdev->msg_enable = netif_msg_init(debug, default_msg);
3766 spin_lock_init(&qdev->hw_lock);
3767 spin_lock_init(&qdev->stats_lock);
3768
3769 /* make sure the EEPROM is good */
b0c2aadf 3770 err = qdev->nic_ops->get_flash(qdev);
c4e84bde
RM
3771 if (err) {
3772 dev_err(&pdev->dev, "Invalid FLASH.\n");
3773 goto err_out;
3774 }
3775
c4e84bde
RM
3776 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3777
3778 /* Set up the default ring sizes. */
3779 qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
3780 qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
3781
3782 /* Set up the coalescing parameters. */
3783 qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
3784 qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
3785 qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
3786 qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
3787
3788 /*
3789 * Set up the operating parameters.
3790 */
3791 qdev->rx_csum = 1;
3792
3793 qdev->q_workqueue = create_workqueue(ndev->name);
3794 qdev->workqueue = create_singlethread_workqueue(ndev->name);
3795 INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
3796 INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
3797 INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
bcc2cb3b 3798 INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
2ee1e272 3799 INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
125844ea 3800 mutex_init(&qdev->mpi_mutex);
bcc2cb3b 3801 init_completion(&qdev->ide_completion);
c4e84bde
RM
3802
3803 if (!cards_found) {
3804 dev_info(&pdev->dev, "%s\n", DRV_STRING);
3805 dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
3806 DRV_NAME, DRV_VERSION);
3807 }
3808 return 0;
3809err_out:
3810 ql_release_all(pdev);
3811 pci_disable_device(pdev);
3812 return err;
3813}
3814
25ed7849
SH
3815
3816static const struct net_device_ops qlge_netdev_ops = {
3817 .ndo_open = qlge_open,
3818 .ndo_stop = qlge_close,
3819 .ndo_start_xmit = qlge_send,
3820 .ndo_change_mtu = qlge_change_mtu,
3821 .ndo_get_stats = qlge_get_stats,
3822 .ndo_set_multicast_list = qlge_set_multicast_list,
3823 .ndo_set_mac_address = qlge_set_mac_address,
3824 .ndo_validate_addr = eth_validate_addr,
3825 .ndo_tx_timeout = qlge_tx_timeout,
3826 .ndo_vlan_rx_register = ql_vlan_rx_register,
3827 .ndo_vlan_rx_add_vid = ql_vlan_rx_add_vid,
3828 .ndo_vlan_rx_kill_vid = ql_vlan_rx_kill_vid,
3829};
3830
c4e84bde
RM
3831static int __devinit qlge_probe(struct pci_dev *pdev,
3832 const struct pci_device_id *pci_entry)
3833{
3834 struct net_device *ndev = NULL;
3835 struct ql_adapter *qdev = NULL;
3836 static int cards_found = 0;
3837 int err = 0;
3838
1e213303
RM
3839 ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
3840 min(MAX_CPUS, (int)num_online_cpus()));
c4e84bde
RM
3841 if (!ndev)
3842 return -ENOMEM;
3843
3844 err = ql_init_device(pdev, ndev, cards_found);
3845 if (err < 0) {
3846 free_netdev(ndev);
3847 return err;
3848 }
3849
3850 qdev = netdev_priv(ndev);
3851 SET_NETDEV_DEV(ndev, &pdev->dev);
3852 ndev->features = (0
3853 | NETIF_F_IP_CSUM
3854 | NETIF_F_SG
3855 | NETIF_F_TSO
3856 | NETIF_F_TSO6
3857 | NETIF_F_TSO_ECN
3858 | NETIF_F_HW_VLAN_TX
3859 | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER);
22bdd4f5 3860 ndev->features |= NETIF_F_GRO;
c4e84bde
RM
3861
3862 if (test_bit(QL_DMA64, &qdev->flags))
3863 ndev->features |= NETIF_F_HIGHDMA;
3864
3865 /*
3866 * Set up net_device structure.
3867 */
3868 ndev->tx_queue_len = qdev->tx_ring_size;
3869 ndev->irq = pdev->irq;
25ed7849
SH
3870
3871 ndev->netdev_ops = &qlge_netdev_ops;
c4e84bde 3872 SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops);
c4e84bde 3873 ndev->watchdog_timeo = 10 * HZ;
25ed7849 3874
c4e84bde
RM
3875 err = register_netdev(ndev);
3876 if (err) {
3877 dev_err(&pdev->dev, "net device registration failed.\n");
3878 ql_release_all(pdev);
3879 pci_disable_device(pdev);
3880 return err;
3881 }
3882 netif_carrier_off(ndev);
c4e84bde
RM
3883 ql_display_dev_info(ndev);
3884 cards_found++;
3885 return 0;
3886}
3887
3888static void __devexit qlge_remove(struct pci_dev *pdev)
3889{
3890 struct net_device *ndev = pci_get_drvdata(pdev);
3891 unregister_netdev(ndev);
3892 ql_release_all(pdev);
3893 pci_disable_device(pdev);
3894 free_netdev(ndev);
3895}
3896
3897/*
3898 * This callback is called by the PCI subsystem whenever
3899 * a PCI bus error is detected.
3900 */
3901static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
3902 enum pci_channel_state state)
3903{
3904 struct net_device *ndev = pci_get_drvdata(pdev);
3905 struct ql_adapter *qdev = netdev_priv(ndev);
3906
3907 if (netif_running(ndev))
3908 ql_adapter_down(qdev);
3909
3910 pci_disable_device(pdev);
3911
3912 /* Request a slot reset. */
3913 return PCI_ERS_RESULT_NEED_RESET;
3914}
3915
3916/*
3917 * This callback is called after the PCI buss has been reset.
3918 * Basically, this tries to restart the card from scratch.
3919 * This is a shortened version of the device probe/discovery code,
3920 * it resembles the first-half of the () routine.
3921 */
3922static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
3923{
3924 struct net_device *ndev = pci_get_drvdata(pdev);
3925 struct ql_adapter *qdev = netdev_priv(ndev);
3926
3927 if (pci_enable_device(pdev)) {
3928 QPRINTK(qdev, IFUP, ERR,
3929 "Cannot re-enable PCI device after reset.\n");
3930 return PCI_ERS_RESULT_DISCONNECT;
3931 }
3932
3933 pci_set_master(pdev);
3934
3935 netif_carrier_off(ndev);
c4e84bde
RM
3936 ql_adapter_reset(qdev);
3937
3938 /* Make sure the EEPROM is good */
3939 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3940
3941 if (!is_valid_ether_addr(ndev->perm_addr)) {
3942 QPRINTK(qdev, IFUP, ERR, "After reset, invalid MAC address.\n");
3943 return PCI_ERS_RESULT_DISCONNECT;
3944 }
3945
3946 return PCI_ERS_RESULT_RECOVERED;
3947}
3948
3949static void qlge_io_resume(struct pci_dev *pdev)
3950{
3951 struct net_device *ndev = pci_get_drvdata(pdev);
3952 struct ql_adapter *qdev = netdev_priv(ndev);
3953
3954 pci_set_master(pdev);
3955
3956 if (netif_running(ndev)) {
3957 if (ql_adapter_up(qdev)) {
3958 QPRINTK(qdev, IFUP, ERR,
3959 "Device initialization failed after reset.\n");
3960 return;
3961 }
3962 }
3963
3964 netif_device_attach(ndev);
3965}
3966
3967static struct pci_error_handlers qlge_err_handler = {
3968 .error_detected = qlge_io_error_detected,
3969 .slot_reset = qlge_io_slot_reset,
3970 .resume = qlge_io_resume,
3971};
3972
3973static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
3974{
3975 struct net_device *ndev = pci_get_drvdata(pdev);
3976 struct ql_adapter *qdev = netdev_priv(ndev);
6b318cb3 3977 int err;
c4e84bde
RM
3978
3979 netif_device_detach(ndev);
3980
3981 if (netif_running(ndev)) {
3982 err = ql_adapter_down(qdev);
3983 if (!err)
3984 return err;
3985 }
3986
3987 err = pci_save_state(pdev);
3988 if (err)
3989 return err;
3990
3991 pci_disable_device(pdev);
3992
3993 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3994
3995 return 0;
3996}
3997
04da2cf9 3998#ifdef CONFIG_PM
c4e84bde
RM
3999static int qlge_resume(struct pci_dev *pdev)
4000{
4001 struct net_device *ndev = pci_get_drvdata(pdev);
4002 struct ql_adapter *qdev = netdev_priv(ndev);
4003 int err;
4004
4005 pci_set_power_state(pdev, PCI_D0);
4006 pci_restore_state(pdev);
4007 err = pci_enable_device(pdev);
4008 if (err) {
4009 QPRINTK(qdev, IFUP, ERR, "Cannot enable PCI device from suspend\n");
4010 return err;
4011 }
4012 pci_set_master(pdev);
4013
4014 pci_enable_wake(pdev, PCI_D3hot, 0);
4015 pci_enable_wake(pdev, PCI_D3cold, 0);
4016
4017 if (netif_running(ndev)) {
4018 err = ql_adapter_up(qdev);
4019 if (err)
4020 return err;
4021 }
4022
4023 netif_device_attach(ndev);
4024
4025 return 0;
4026}
04da2cf9 4027#endif /* CONFIG_PM */
c4e84bde
RM
4028
4029static void qlge_shutdown(struct pci_dev *pdev)
4030{
4031 qlge_suspend(pdev, PMSG_SUSPEND);
4032}
4033
4034static struct pci_driver qlge_driver = {
4035 .name = DRV_NAME,
4036 .id_table = qlge_pci_tbl,
4037 .probe = qlge_probe,
4038 .remove = __devexit_p(qlge_remove),
4039#ifdef CONFIG_PM
4040 .suspend = qlge_suspend,
4041 .resume = qlge_resume,
4042#endif
4043 .shutdown = qlge_shutdown,
4044 .err_handler = &qlge_err_handler
4045};
4046
4047static int __init qlge_init_module(void)
4048{
4049 return pci_register_driver(&qlge_driver);
4050}
4051
4052static void __exit qlge_exit(void)
4053{
4054 pci_unregister_driver(&qlge_driver);
4055}
4056
4057module_init(qlge_init_module);
4058module_exit(qlge_exit);