]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /*------------------------------------------------------------------------ |
2 | . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device. | |
3 | . | |
4 | . Copyright (C) 1996 by Erik Stahlman | |
5 | . Copyright (C) 2001 Standard Microsystems Corporation | |
6 | . Developed by Simple Network Magic Corporation | |
7 | . Copyright (C) 2003 Monta Vista Software, Inc. | |
8 | . Unified SMC91x driver by Nicolas Pitre | |
9 | . | |
10 | . This program is free software; you can redistribute it and/or modify | |
11 | . it under the terms of the GNU General Public License as published by | |
12 | . the Free Software Foundation; either version 2 of the License, or | |
13 | . (at your option) any later version. | |
14 | . | |
15 | . This program is distributed in the hope that it will be useful, | |
16 | . but WITHOUT ANY WARRANTY; without even the implied warranty of | |
17 | . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
18 | . GNU General Public License for more details. | |
19 | . | |
20 | . You should have received a copy of the GNU General Public License | |
21 | . along with this program; if not, write to the Free Software | |
22 | . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
23 | . | |
24 | . Information contained in this file was obtained from the LAN91C111 | |
25 | . manual from SMC. To get a copy, if you really want one, you can find | |
26 | . information under www.smsc.com. | |
27 | . | |
28 | . Authors | |
29 | . Erik Stahlman <erik@vt.edu> | |
30 | . Daris A Nevil <dnevil@snmc.com> | |
31 | . Nicolas Pitre <nico@cam.org> | |
32 | . | |
33 | ---------------------------------------------------------------------------*/ | |
34 | #ifndef _SMC91X_H_ | |
35 | #define _SMC91X_H_ | |
36 | ||
3e947943 | 37 | #include <linux/smc91x.h> |
1da177e4 LT |
38 | |
39 | /* | |
40 | * Define your architecture specific bus configuration parameters here. | |
41 | */ | |
42 | ||
43 | #if defined(CONFIG_ARCH_LUBBOCK) | |
44 | ||
45 | /* We can only do 16-bit reads and writes in the static memory space. */ | |
46 | #define SMC_CAN_USE_8BIT 0 | |
47 | #define SMC_CAN_USE_16BIT 1 | |
48 | #define SMC_CAN_USE_32BIT 0 | |
49 | #define SMC_NOWAIT 1 | |
50 | ||
3aed74cd | 51 | #define SMC_IO_SHIFT (lp->io_shift) |
1da177e4 LT |
52 | |
53 | #define SMC_inw(a, r) readw((a) + (r)) | |
54 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
55 | #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) | |
56 | #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) | |
e7b3dc7e | 57 | #define SMC_IRQ_FLAGS (-1) /* from resource */ |
1da177e4 | 58 | |
95af9feb | 59 | #elif defined(CONFIG_BLACKFIN) |
0851a284 WB |
60 | |
61 | #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH | |
c5760abd JCR |
62 | #define RPC_LSA_DEFAULT RPC_LED_100_10 |
63 | #define RPC_LSB_DEFAULT RPC_LED_TX_RX | |
0851a284 WB |
64 | |
65 | # if defined (CONFIG_BFIN561_EZKIT) | |
66 | #define SMC_CAN_USE_8BIT 0 | |
67 | #define SMC_CAN_USE_16BIT 1 | |
68 | #define SMC_CAN_USE_32BIT 1 | |
69 | #define SMC_IO_SHIFT 0 | |
70 | #define SMC_NOWAIT 1 | |
71 | #define SMC_USE_BFIN_DMA 0 | |
72 | ||
73 | ||
74 | #define SMC_inw(a, r) readw((a) + (r)) | |
75 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
76 | #define SMC_inl(a, r) readl((a) + (r)) | |
77 | #define SMC_outl(v, a, r) writel(v, (a) + (r)) | |
78 | #define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l) | |
79 | #define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l) | |
80 | # else | |
81 | #define SMC_CAN_USE_8BIT 0 | |
82 | #define SMC_CAN_USE_16BIT 1 | |
83 | #define SMC_CAN_USE_32BIT 0 | |
84 | #define SMC_IO_SHIFT 0 | |
85 | #define SMC_NOWAIT 1 | |
86 | #define SMC_USE_BFIN_DMA 0 | |
87 | ||
88 | ||
89 | #define SMC_inw(a, r) readw((a) + (r)) | |
90 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
91 | #define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l) | |
92 | #define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l) | |
93 | # endif | |
94 | /* check if the mac in reg is valid */ | |
7427d8b8 | 95 | #define SMC_GET_MAC_ADDR(lp, addr) \ |
0851a284 WB |
96 | do { \ |
97 | unsigned int __v; \ | |
7427d8b8 | 98 | __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \ |
0851a284 | 99 | addr[0] = __v; addr[1] = __v >> 8; \ |
7427d8b8 | 100 | __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \ |
0851a284 | 101 | addr[2] = __v; addr[3] = __v >> 8; \ |
7427d8b8 | 102 | __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \ |
0851a284 WB |
103 | addr[4] = __v; addr[5] = __v >> 8; \ |
104 | if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \ | |
105 | random_ether_addr(addr); \ | |
106 | } \ | |
107 | } while (0) | |
1da177e4 LT |
108 | #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6) |
109 | ||
110 | /* We can only do 16-bit reads and writes in the static memory space. */ | |
111 | #define SMC_CAN_USE_8BIT 0 | |
112 | #define SMC_CAN_USE_16BIT 1 | |
113 | #define SMC_CAN_USE_32BIT 0 | |
114 | #define SMC_NOWAIT 1 | |
115 | ||
116 | #define SMC_IO_SHIFT 0 | |
117 | ||
118 | #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r))) | |
119 | #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v) | |
120 | #define SMC_insw(a, r, p, l) \ | |
121 | do { \ | |
122 | unsigned long __port = (a) + (r); \ | |
123 | u16 *__p = (u16 *)(p); \ | |
124 | int __l = (l); \ | |
125 | insw(__port, __p, __l); \ | |
126 | while (__l > 0) { \ | |
127 | *__p = swab16(*__p); \ | |
128 | __p++; \ | |
129 | __l--; \ | |
130 | } \ | |
131 | } while (0) | |
132 | #define SMC_outsw(a, r, p, l) \ | |
133 | do { \ | |
134 | unsigned long __port = (a) + (r); \ | |
135 | u16 *__p = (u16 *)(p); \ | |
136 | int __l = (l); \ | |
137 | while (__l > 0) { \ | |
138 | /* Believe it or not, the swab isn't needed. */ \ | |
139 | outw( /* swab16 */ (*__p++), __port); \ | |
140 | __l--; \ | |
141 | } \ | |
142 | } while (0) | |
9ded96f2 | 143 | #define SMC_IRQ_FLAGS (0) |
1da177e4 LT |
144 | |
145 | #elif defined(CONFIG_SA1100_PLEB) | |
146 | /* We can only do 16-bit reads and writes in the static memory space. */ | |
147 | #define SMC_CAN_USE_8BIT 1 | |
148 | #define SMC_CAN_USE_16BIT 1 | |
149 | #define SMC_CAN_USE_32BIT 0 | |
150 | #define SMC_IO_SHIFT 0 | |
151 | #define SMC_NOWAIT 1 | |
152 | ||
1cf99be5 RK |
153 | #define SMC_inb(a, r) readb((a) + (r)) |
154 | #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l)) | |
155 | #define SMC_inw(a, r) readw((a) + (r)) | |
156 | #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) | |
157 | #define SMC_outb(v, a, r) writeb(v, (a) + (r)) | |
158 | #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l)) | |
159 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
160 | #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) | |
1da177e4 | 161 | |
e7b3dc7e | 162 | #define SMC_IRQ_FLAGS (-1) |
1da177e4 LT |
163 | |
164 | #elif defined(CONFIG_SA1100_ASSABET) | |
165 | ||
166 | #include <asm/arch/neponset.h> | |
167 | ||
168 | /* We can only do 8-bit reads and writes in the static memory space. */ | |
169 | #define SMC_CAN_USE_8BIT 1 | |
170 | #define SMC_CAN_USE_16BIT 0 | |
171 | #define SMC_CAN_USE_32BIT 0 | |
172 | #define SMC_NOWAIT 1 | |
173 | ||
174 | /* The first two address lines aren't connected... */ | |
175 | #define SMC_IO_SHIFT 2 | |
176 | ||
177 | #define SMC_inb(a, r) readb((a) + (r)) | |
178 | #define SMC_outb(v, a, r) writeb(v, (a) + (r)) | |
179 | #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l)) | |
180 | #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l)) | |
e7b3dc7e | 181 | #define SMC_IRQ_FLAGS (-1) /* from resource */ |
1da177e4 | 182 | |
b0348b90 LB |
183 | #elif defined(CONFIG_MACH_LOGICPD_PXA270) |
184 | ||
185 | #define SMC_CAN_USE_8BIT 0 | |
186 | #define SMC_CAN_USE_16BIT 1 | |
187 | #define SMC_CAN_USE_32BIT 0 | |
188 | #define SMC_IO_SHIFT 0 | |
189 | #define SMC_NOWAIT 1 | |
b0348b90 | 190 | |
b0348b90 | 191 | #define SMC_inw(a, r) readw((a) + (r)) |
b0348b90 | 192 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) |
b0348b90 LB |
193 | #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) |
194 | #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) | |
195 | ||
1da177e4 LT |
196 | #elif defined(CONFIG_ARCH_INNOKOM) || \ |
197 | defined(CONFIG_MACH_MAINSTONE) || \ | |
198 | defined(CONFIG_ARCH_PXA_IDP) || \ | |
4f15a980 RS |
199 | defined(CONFIG_ARCH_RAMSES) || \ |
200 | defined(CONFIG_ARCH_PCM027) | |
1da177e4 LT |
201 | |
202 | #define SMC_CAN_USE_8BIT 1 | |
203 | #define SMC_CAN_USE_16BIT 1 | |
204 | #define SMC_CAN_USE_32BIT 1 | |
205 | #define SMC_IO_SHIFT 0 | |
206 | #define SMC_NOWAIT 1 | |
207 | #define SMC_USE_PXA_DMA 1 | |
208 | ||
209 | #define SMC_inb(a, r) readb((a) + (r)) | |
210 | #define SMC_inw(a, r) readw((a) + (r)) | |
211 | #define SMC_inl(a, r) readl((a) + (r)) | |
212 | #define SMC_outb(v, a, r) writeb(v, (a) + (r)) | |
213 | #define SMC_outl(v, a, r) writel(v, (a) + (r)) | |
214 | #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l) | |
215 | #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l) | |
e7b3dc7e | 216 | #define SMC_IRQ_FLAGS (-1) /* from resource */ |
1da177e4 LT |
217 | |
218 | /* We actually can't write halfwords properly if not word aligned */ | |
219 | static inline void | |
eb1d6988 | 220 | SMC_outw(u16 val, void __iomem *ioaddr, int reg) |
1da177e4 LT |
221 | { |
222 | if (reg & 2) { | |
223 | unsigned int v = val << 16; | |
224 | v |= readl(ioaddr + (reg & ~2)) & 0xffff; | |
225 | writel(v, ioaddr + (reg & ~2)); | |
226 | } else { | |
227 | writew(val, ioaddr + reg); | |
228 | } | |
229 | } | |
230 | ||
7c826a0b | 231 | #elif defined(CONFIG_MACH_ZYLONITE) |
232 | ||
233 | #define SMC_CAN_USE_8BIT 1 | |
234 | #define SMC_CAN_USE_16BIT 1 | |
235 | #define SMC_CAN_USE_32BIT 0 | |
236 | #define SMC_IO_SHIFT 0 | |
237 | #define SMC_NOWAIT 1 | |
238 | #define SMC_USE_PXA_DMA 1 | |
239 | #define SMC_inb(a, r) readb((a) + (r)) | |
240 | #define SMC_inw(a, r) readw((a) + (r)) | |
241 | #define SMC_insw(a, r, p, l) insw((a) + (r), p, l) | |
242 | #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l) | |
243 | #define SMC_outb(v, a, r) writeb(v, (a) + (r)) | |
244 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
e7b3dc7e | 245 | #define SMC_IRQ_FLAGS (-1) /* from resource */ |
7c826a0b | 246 | |
1da177e4 LT |
247 | #elif defined(CONFIG_ARCH_OMAP) |
248 | ||
249 | /* We can only do 16-bit reads and writes in the static memory space. */ | |
250 | #define SMC_CAN_USE_8BIT 0 | |
251 | #define SMC_CAN_USE_16BIT 1 | |
252 | #define SMC_CAN_USE_32BIT 0 | |
253 | #define SMC_IO_SHIFT 0 | |
254 | #define SMC_NOWAIT 1 | |
255 | ||
1da177e4 LT |
256 | #define SMC_inw(a, r) readw((a) + (r)) |
257 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
258 | #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) | |
259 | #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) | |
e7b3dc7e | 260 | #define SMC_IRQ_FLAGS (-1) /* from resource */ |
5f13e7ec | 261 | |
1da177e4 LT |
262 | #elif defined(CONFIG_SH_SH4202_MICRODEV) |
263 | ||
264 | #define SMC_CAN_USE_8BIT 0 | |
265 | #define SMC_CAN_USE_16BIT 1 | |
266 | #define SMC_CAN_USE_32BIT 0 | |
267 | ||
268 | #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000) | |
269 | #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000) | |
270 | #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000) | |
271 | #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000) | |
272 | #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000) | |
273 | #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000) | |
274 | #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l) | |
275 | #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l) | |
276 | #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l) | |
277 | #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l) | |
278 | ||
9ded96f2 | 279 | #define SMC_IRQ_FLAGS (0) |
1da177e4 LT |
280 | |
281 | #elif defined(CONFIG_ISA) | |
282 | ||
283 | #define SMC_CAN_USE_8BIT 1 | |
284 | #define SMC_CAN_USE_16BIT 1 | |
285 | #define SMC_CAN_USE_32BIT 0 | |
286 | ||
287 | #define SMC_inb(a, r) inb((a) + (r)) | |
288 | #define SMC_inw(a, r) inw((a) + (r)) | |
289 | #define SMC_outb(v, a, r) outb(v, (a) + (r)) | |
290 | #define SMC_outw(v, a, r) outw(v, (a) + (r)) | |
291 | #define SMC_insw(a, r, p, l) insw((a) + (r), p, l) | |
292 | #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l) | |
293 | ||
294 | #elif defined(CONFIG_M32R) | |
295 | ||
296 | #define SMC_CAN_USE_8BIT 0 | |
297 | #define SMC_CAN_USE_16BIT 1 | |
298 | #define SMC_CAN_USE_32BIT 0 | |
299 | ||
59dc76a4 | 300 | #define SMC_inb(a, r) inb(((u32)a) + (r)) |
f3ac9fbf HT |
301 | #define SMC_inw(a, r) inw(((u32)a) + (r)) |
302 | #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r)) | |
303 | #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r)) | |
304 | #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l) | |
305 | #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l) | |
1da177e4 | 306 | |
9ded96f2 | 307 | #define SMC_IRQ_FLAGS (0) |
1da177e4 LT |
308 | |
309 | #define RPC_LSA_DEFAULT RPC_LED_TX_RX | |
310 | #define RPC_LSB_DEFAULT RPC_LED_100_10 | |
311 | ||
d4adcffb MS |
312 | #elif defined(CONFIG_MACH_LPD79520) \ |
313 | || defined(CONFIG_MACH_LPD7A400) \ | |
314 | || defined(CONFIG_MACH_LPD7A404) | |
1da177e4 | 315 | |
d4adcffb MS |
316 | /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the |
317 | * way that the CPU handles chip selects and the way that the SMC chip | |
318 | * expects the chip select to operate. Refer to | |
1da177e4 | 319 | * Documentation/arm/Sharp-LH/IOBarrier for details. The read from |
d4adcffb MS |
320 | * IOBARRIER is a byte, in order that we read the least-common |
321 | * denominator. It would be wasteful to read 32 bits from an 8-bit | |
322 | * accessible region. | |
1da177e4 LT |
323 | * |
324 | * There is no explicit protection against interrupts intervening | |
325 | * between the writew and the IOBARRIER. In SMC ISR there is a | |
326 | * preamble that performs an IOBARRIER in the extremely unlikely event | |
327 | * that the driver interrupts itself between a writew to the chip an | |
328 | * the IOBARRIER that follows *and* the cache is large enough that the | |
329 | * first off-chip access while handing the interrupt is to the SMC | |
330 | * chip. Other devices in the same address space as the SMC chip must | |
331 | * be aware of the potential for trouble and perform a similar | |
332 | * IOBARRIER on entry to their ISR. | |
333 | */ | |
334 | ||
335 | #include <asm/arch/constants.h> /* IOBARRIER_VIRT */ | |
336 | ||
337 | #define SMC_CAN_USE_8BIT 0 | |
338 | #define SMC_CAN_USE_16BIT 1 | |
339 | #define SMC_CAN_USE_32BIT 0 | |
340 | #define SMC_NOWAIT 0 | |
d4adcffb | 341 | #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT) |
1da177e4 | 342 | |
d4adcffb MS |
343 | #define SMC_inw(a,r)\ |
344 | ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; }) | |
345 | #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; }) | |
1da177e4 | 346 | |
d4adcffb MS |
347 | #define SMC_insw LPD7_SMC_insw |
348 | static inline void LPD7_SMC_insw (unsigned char* a, int r, | |
349 | unsigned char* p, int l) | |
350 | { | |
351 | unsigned short* ps = (unsigned short*) p; | |
352 | while (l-- > 0) { | |
353 | *ps++ = readw (a + r); | |
354 | LPD7X_IOBARRIER; | |
355 | } | |
356 | } | |
09779c6d | 357 | |
d4adcffb MS |
358 | #define SMC_outsw LPD7_SMC_outsw |
359 | static inline void LPD7_SMC_outsw (unsigned char* a, int r, | |
360 | unsigned char* p, int l) | |
1da177e4 LT |
361 | { |
362 | unsigned short* ps = (unsigned short*) p; | |
363 | while (l-- > 0) { | |
364 | writew (*ps++, a + r); | |
d4adcffb | 365 | LPD7X_IOBARRIER; |
1da177e4 LT |
366 | } |
367 | } | |
368 | ||
d4adcffb | 369 | #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER |
1da177e4 LT |
370 | |
371 | #define RPC_LSA_DEFAULT RPC_LED_TX_RX | |
372 | #define RPC_LSB_DEFAULT RPC_LED_100_10 | |
373 | ||
55793455 PP |
374 | #elif defined(CONFIG_SOC_AU1X00) |
375 | ||
376 | #include <au1xxx.h> | |
377 | ||
378 | /* We can only do 16-bit reads and writes in the static memory space. */ | |
379 | #define SMC_CAN_USE_8BIT 0 | |
380 | #define SMC_CAN_USE_16BIT 1 | |
381 | #define SMC_CAN_USE_32BIT 0 | |
382 | #define SMC_IO_SHIFT 0 | |
383 | #define SMC_NOWAIT 1 | |
384 | ||
385 | #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r))) | |
386 | #define SMC_insw(a, r, p, l) \ | |
387 | do { \ | |
388 | unsigned long _a = (unsigned long)((a) + (r)); \ | |
389 | int _l = (l); \ | |
390 | u16 *_p = (u16 *)(p); \ | |
391 | while (_l-- > 0) \ | |
392 | *_p++ = au_readw(_a); \ | |
393 | } while(0) | |
394 | #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r))) | |
395 | #define SMC_outsw(a, r, p, l) \ | |
396 | do { \ | |
397 | unsigned long _a = (unsigned long)((a) + (r)); \ | |
398 | int _l = (l); \ | |
399 | const u16 *_p = (const u16 *)(p); \ | |
400 | while (_l-- > 0) \ | |
401 | au_writew(*_p++ , _a); \ | |
402 | } while(0) | |
403 | ||
9ded96f2 | 404 | #define SMC_IRQ_FLAGS (0) |
33fee56a DS |
405 | |
406 | #elif defined(CONFIG_ARCH_VERSATILE) | |
407 | ||
408 | #define SMC_CAN_USE_8BIT 1 | |
409 | #define SMC_CAN_USE_16BIT 1 | |
410 | #define SMC_CAN_USE_32BIT 1 | |
411 | #define SMC_NOWAIT 1 | |
412 | ||
413 | #define SMC_inb(a, r) readb((a) + (r)) | |
414 | #define SMC_inw(a, r) readw((a) + (r)) | |
415 | #define SMC_inl(a, r) readl((a) + (r)) | |
416 | #define SMC_outb(v, a, r) writeb(v, (a) + (r)) | |
417 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
418 | #define SMC_outl(v, a, r) writel(v, (a) + (r)) | |
419 | #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l) | |
420 | #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l) | |
e7b3dc7e | 421 | #define SMC_IRQ_FLAGS (-1) /* from resource */ |
55793455 | 422 | |
b920de1b DH |
423 | #elif defined(CONFIG_MN10300) |
424 | ||
425 | /* | |
426 | * MN10300/AM33 configuration | |
427 | */ | |
428 | ||
429 | #include <asm/unit/smc91111.h> | |
430 | ||
1da177e4 LT |
431 | #else |
432 | ||
b920de1b DH |
433 | /* |
434 | * Default configuration | |
435 | */ | |
436 | ||
1da177e4 LT |
437 | #define SMC_CAN_USE_8BIT 1 |
438 | #define SMC_CAN_USE_16BIT 1 | |
439 | #define SMC_CAN_USE_32BIT 1 | |
440 | #define SMC_NOWAIT 1 | |
441 | ||
442 | #define SMC_inb(a, r) readb((a) + (r)) | |
443 | #define SMC_inw(a, r) readw((a) + (r)) | |
444 | #define SMC_inl(a, r) readl((a) + (r)) | |
445 | #define SMC_outb(v, a, r) writeb(v, (a) + (r)) | |
446 | #define SMC_outw(v, a, r) writew(v, (a) + (r)) | |
447 | #define SMC_outl(v, a, r) writel(v, (a) + (r)) | |
8a214c12 MD |
448 | #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l) |
449 | #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l) | |
1da177e4 LT |
450 | #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l) |
451 | #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l) | |
452 | ||
453 | #define RPC_LSA_DEFAULT RPC_LED_100_10 | |
454 | #define RPC_LSB_DEFAULT RPC_LED_TX_RX | |
455 | ||
456 | #endif | |
457 | ||
073ac8fd RK |
458 | |
459 | /* store this information for the driver.. */ | |
460 | struct smc_local { | |
461 | /* | |
462 | * If I have to wait until memory is available to send a | |
463 | * packet, I will store the skbuff here, until I get the | |
464 | * desired memory. Then, I'll send it out and free it. | |
465 | */ | |
466 | struct sk_buff *pending_tx_skb; | |
467 | struct tasklet_struct tx_task; | |
468 | ||
469 | /* version/revision of the SMC91x chip */ | |
470 | int version; | |
471 | ||
472 | /* Contains the current active transmission mode */ | |
473 | int tcr_cur_mode; | |
474 | ||
475 | /* Contains the current active receive mode */ | |
476 | int rcr_cur_mode; | |
477 | ||
478 | /* Contains the current active receive/phy mode */ | |
479 | int rpc_cur_mode; | |
480 | int ctl_rfduplx; | |
481 | int ctl_rspeed; | |
482 | ||
483 | u32 msg_enable; | |
484 | u32 phy_type; | |
485 | struct mii_if_info mii; | |
486 | ||
487 | /* work queue */ | |
488 | struct work_struct phy_configure; | |
489 | struct net_device *dev; | |
490 | int work_pending; | |
491 | ||
492 | spinlock_t lock; | |
493 | ||
52256c0e | 494 | #ifdef CONFIG_ARCH_PXA |
073ac8fd RK |
495 | /* DMA needs the physical address of the chip */ |
496 | u_long physaddr; | |
497 | struct device *device; | |
498 | #endif | |
499 | void __iomem *base; | |
500 | void __iomem *datacs; | |
3e947943 | 501 | |
15919886 EM |
502 | /* the low address lines on some platforms aren't connected... */ |
503 | int io_shift; | |
504 | ||
3e947943 | 505 | struct smc91x_platdata cfg; |
073ac8fd RK |
506 | }; |
507 | ||
fa6d3be0 EM |
508 | #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT) |
509 | #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT) | |
510 | #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT) | |
073ac8fd | 511 | |
52256c0e | 512 | #ifdef CONFIG_ARCH_PXA |
1da177e4 LT |
513 | /* |
514 | * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is | |
515 | * always happening in irq context so no need to worry about races. TX is | |
516 | * different and probably not worth it for that reason, and not as critical | |
517 | * as RX which can overrun memory and lose packets. | |
518 | */ | |
519 | #include <linux/dma-mapping.h> | |
520 | #include <asm/dma.h> | |
521 | #include <asm/arch/pxa-regs.h> | |
522 | ||
523 | #ifdef SMC_insl | |
524 | #undef SMC_insl | |
525 | #define SMC_insl(a, r, p, l) \ | |
073ac8fd | 526 | smc_pxa_dma_insl(a, lp, r, dev->dma, p, l) |
1da177e4 | 527 | static inline void |
073ac8fd | 528 | smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma, |
1da177e4 LT |
529 | u_char *buf, int len) |
530 | { | |
073ac8fd | 531 | u_long physaddr = lp->physaddr; |
1da177e4 LT |
532 | dma_addr_t dmabuf; |
533 | ||
534 | /* fallback if no DMA available */ | |
535 | if (dma == (unsigned char)-1) { | |
536 | readsl(ioaddr + reg, buf, len); | |
537 | return; | |
538 | } | |
539 | ||
540 | /* 64 bit alignment is required for memory to memory DMA */ | |
541 | if ((long)buf & 4) { | |
542 | *((u32 *)buf) = SMC_inl(ioaddr, reg); | |
543 | buf += 4; | |
544 | len--; | |
545 | } | |
546 | ||
547 | len *= 4; | |
073ac8fd | 548 | dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE); |
1da177e4 LT |
549 | DCSR(dma) = DCSR_NODESC; |
550 | DTADR(dma) = dmabuf; | |
551 | DSADR(dma) = physaddr + reg; | |
552 | DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 | | |
553 | DCMD_WIDTH4 | (DCMD_LENGTH & len)); | |
554 | DCSR(dma) = DCSR_NODESC | DCSR_RUN; | |
555 | while (!(DCSR(dma) & DCSR_STOPSTATE)) | |
556 | cpu_relax(); | |
557 | DCSR(dma) = 0; | |
073ac8fd | 558 | dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE); |
1da177e4 LT |
559 | } |
560 | #endif | |
561 | ||
562 | #ifdef SMC_insw | |
563 | #undef SMC_insw | |
564 | #define SMC_insw(a, r, p, l) \ | |
073ac8fd | 565 | smc_pxa_dma_insw(a, lp, r, dev->dma, p, l) |
1da177e4 | 566 | static inline void |
073ac8fd | 567 | smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma, |
1da177e4 LT |
568 | u_char *buf, int len) |
569 | { | |
073ac8fd | 570 | u_long physaddr = lp->physaddr; |
1da177e4 LT |
571 | dma_addr_t dmabuf; |
572 | ||
573 | /* fallback if no DMA available */ | |
574 | if (dma == (unsigned char)-1) { | |
575 | readsw(ioaddr + reg, buf, len); | |
576 | return; | |
577 | } | |
578 | ||
579 | /* 64 bit alignment is required for memory to memory DMA */ | |
580 | while ((long)buf & 6) { | |
581 | *((u16 *)buf) = SMC_inw(ioaddr, reg); | |
582 | buf += 2; | |
583 | len--; | |
584 | } | |
585 | ||
586 | len *= 2; | |
073ac8fd | 587 | dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE); |
1da177e4 LT |
588 | DCSR(dma) = DCSR_NODESC; |
589 | DTADR(dma) = dmabuf; | |
590 | DSADR(dma) = physaddr + reg; | |
591 | DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 | | |
592 | DCMD_WIDTH2 | (DCMD_LENGTH & len)); | |
593 | DCSR(dma) = DCSR_NODESC | DCSR_RUN; | |
594 | while (!(DCSR(dma) & DCSR_STOPSTATE)) | |
595 | cpu_relax(); | |
596 | DCSR(dma) = 0; | |
073ac8fd | 597 | dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE); |
1da177e4 LT |
598 | } |
599 | #endif | |
600 | ||
601 | static void | |
7d12e780 | 602 | smc_pxa_dma_irq(int dma, void *dummy) |
1da177e4 LT |
603 | { |
604 | DCSR(dma) = 0; | |
605 | } | |
52256c0e | 606 | #endif /* CONFIG_ARCH_PXA */ |
1da177e4 LT |
607 | |
608 | ||
09779c6d NP |
609 | /* |
610 | * Everything a particular hardware setup needs should have been defined | |
611 | * at this point. Add stubs for the undefined cases, mainly to avoid | |
612 | * compilation warnings since they'll be optimized away, or to prevent buggy | |
613 | * use of them. | |
614 | */ | |
615 | ||
616 | #if ! SMC_CAN_USE_32BIT | |
617 | #define SMC_inl(ioaddr, reg) ({ BUG(); 0; }) | |
618 | #define SMC_outl(x, ioaddr, reg) BUG() | |
619 | #define SMC_insl(a, r, p, l) BUG() | |
620 | #define SMC_outsl(a, r, p, l) BUG() | |
621 | #endif | |
622 | ||
623 | #if !defined(SMC_insl) || !defined(SMC_outsl) | |
624 | #define SMC_insl(a, r, p, l) BUG() | |
625 | #define SMC_outsl(a, r, p, l) BUG() | |
626 | #endif | |
627 | ||
628 | #if ! SMC_CAN_USE_16BIT | |
629 | ||
630 | /* | |
631 | * Any 16-bit access is performed with two 8-bit accesses if the hardware | |
632 | * can't do it directly. Most registers are 16-bit so those are mandatory. | |
633 | */ | |
634 | #define SMC_outw(x, ioaddr, reg) \ | |
635 | do { \ | |
636 | unsigned int __val16 = (x); \ | |
637 | SMC_outb( __val16, ioaddr, reg ); \ | |
638 | SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\ | |
639 | } while (0) | |
640 | #define SMC_inw(ioaddr, reg) \ | |
641 | ({ \ | |
642 | unsigned int __val16; \ | |
643 | __val16 = SMC_inb( ioaddr, reg ); \ | |
644 | __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \ | |
645 | __val16; \ | |
646 | }) | |
647 | ||
648 | #define SMC_insw(a, r, p, l) BUG() | |
649 | #define SMC_outsw(a, r, p, l) BUG() | |
650 | ||
651 | #endif | |
652 | ||
653 | #if !defined(SMC_insw) || !defined(SMC_outsw) | |
654 | #define SMC_insw(a, r, p, l) BUG() | |
655 | #define SMC_outsw(a, r, p, l) BUG() | |
656 | #endif | |
657 | ||
658 | #if ! SMC_CAN_USE_8BIT | |
659 | #define SMC_inb(ioaddr, reg) ({ BUG(); 0; }) | |
660 | #define SMC_outb(x, ioaddr, reg) BUG() | |
661 | #define SMC_insb(a, r, p, l) BUG() | |
662 | #define SMC_outsb(a, r, p, l) BUG() | |
663 | #endif | |
664 | ||
665 | #if !defined(SMC_insb) || !defined(SMC_outsb) | |
666 | #define SMC_insb(a, r, p, l) BUG() | |
667 | #define SMC_outsb(a, r, p, l) BUG() | |
668 | #endif | |
669 | ||
670 | #ifndef SMC_CAN_USE_DATACS | |
671 | #define SMC_CAN_USE_DATACS 0 | |
672 | #endif | |
673 | ||
1da177e4 LT |
674 | #ifndef SMC_IO_SHIFT |
675 | #define SMC_IO_SHIFT 0 | |
676 | #endif | |
09779c6d NP |
677 | |
678 | #ifndef SMC_IRQ_FLAGS | |
1fb9df5d | 679 | #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING |
09779c6d NP |
680 | #endif |
681 | ||
682 | #ifndef SMC_INTERRUPT_PREAMBLE | |
683 | #define SMC_INTERRUPT_PREAMBLE | |
684 | #endif | |
685 | ||
686 | ||
687 | /* Because of bank switching, the LAN91x uses only 16 I/O ports */ | |
1da177e4 LT |
688 | #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT) |
689 | #define SMC_DATA_EXTENT (4) | |
690 | ||
691 | /* | |
692 | . Bank Select Register: | |
693 | . | |
694 | . yyyy yyyy 0000 00xx | |
695 | . xx = bank number | |
696 | . yyyy yyyy = 0x33, for identification purposes. | |
697 | */ | |
698 | #define BANK_SELECT (14 << SMC_IO_SHIFT) | |
699 | ||
700 | ||
701 | // Transmit Control Register | |
702 | /* BANK 0 */ | |
cfdfa865 | 703 | #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0) |
1da177e4 LT |
704 | #define TCR_ENABLE 0x0001 // When 1 we can transmit |
705 | #define TCR_LOOP 0x0002 // Controls output pin LBK | |
706 | #define TCR_FORCOL 0x0004 // When 1 will force a collision | |
707 | #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0 | |
708 | #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames | |
709 | #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier | |
710 | #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation | |
711 | #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error | |
712 | #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback | |
713 | #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode | |
714 | ||
715 | #define TCR_CLEAR 0 /* do NOTHING */ | |
716 | /* the default settings for the TCR register : */ | |
717 | #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN) | |
718 | ||
719 | ||
720 | // EPH Status Register | |
721 | /* BANK 0 */ | |
cfdfa865 | 722 | #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0) |
1da177e4 LT |
723 | #define ES_TX_SUC 0x0001 // Last TX was successful |
724 | #define ES_SNGL_COL 0x0002 // Single collision detected for last tx | |
725 | #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx | |
726 | #define ES_LTX_MULT 0x0008 // Last tx was a multicast | |
727 | #define ES_16COL 0x0010 // 16 Collisions Reached | |
728 | #define ES_SQET 0x0020 // Signal Quality Error Test | |
729 | #define ES_LTXBRD 0x0040 // Last tx was a broadcast | |
730 | #define ES_TXDEFR 0x0080 // Transmit Deferred | |
731 | #define ES_LATCOL 0x0200 // Late collision detected on last tx | |
732 | #define ES_LOSTCARR 0x0400 // Lost Carrier Sense | |
733 | #define ES_EXC_DEF 0x0800 // Excessive Deferral | |
734 | #define ES_CTR_ROL 0x1000 // Counter Roll Over indication | |
735 | #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin | |
736 | #define ES_TXUNRN 0x8000 // Tx Underrun | |
737 | ||
738 | ||
739 | // Receive Control Register | |
740 | /* BANK 0 */ | |
cfdfa865 | 741 | #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0) |
1da177e4 LT |
742 | #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted |
743 | #define RCR_PRMS 0x0002 // Enable promiscuous mode | |
744 | #define RCR_ALMUL 0x0004 // When set accepts all multicast frames | |
745 | #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets | |
746 | #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets | |
747 | #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision | |
748 | #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier | |
749 | #define RCR_SOFTRST 0x8000 // resets the chip | |
750 | ||
751 | /* the normal settings for the RCR register : */ | |
752 | #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN) | |
753 | #define RCR_CLEAR 0x0 // set it to a base state | |
754 | ||
755 | ||
756 | // Counter Register | |
757 | /* BANK 0 */ | |
cfdfa865 | 758 | #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0) |
1da177e4 LT |
759 | |
760 | ||
761 | // Memory Information Register | |
762 | /* BANK 0 */ | |
cfdfa865 | 763 | #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0) |
1da177e4 LT |
764 | |
765 | ||
766 | // Receive/Phy Control Register | |
767 | /* BANK 0 */ | |
cfdfa865 | 768 | #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0) |
1da177e4 LT |
769 | #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode. |
770 | #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode | |
771 | #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode | |
772 | #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb | |
773 | #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb | |
774 | #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect | |
775 | #define RPC_LED_RES (0x01) // LED = Reserved | |
776 | #define RPC_LED_10 (0x02) // LED = 10Mbps link detect | |
777 | #define RPC_LED_FD (0x03) // LED = Full Duplex Mode | |
778 | #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred | |
779 | #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect | |
780 | #define RPC_LED_TX (0x06) // LED = TX packet occurred | |
781 | #define RPC_LED_RX (0x07) // LED = RX packet occurred | |
782 | ||
783 | #ifndef RPC_LSA_DEFAULT | |
784 | #define RPC_LSA_DEFAULT RPC_LED_100 | |
785 | #endif | |
786 | #ifndef RPC_LSB_DEFAULT | |
787 | #define RPC_LSB_DEFAULT RPC_LED_FD | |
788 | #endif | |
789 | ||
790 | #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX) | |
791 | ||
792 | ||
793 | /* Bank 0 0x0C is reserved */ | |
794 | ||
795 | // Bank Select Register | |
796 | /* All Banks */ | |
797 | #define BSR_REG 0x000E | |
798 | ||
799 | ||
800 | // Configuration Reg | |
801 | /* BANK 1 */ | |
cfdfa865 | 802 | #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1) |
1da177e4 LT |
803 | #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy |
804 | #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL | |
805 | #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus | |
806 | #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode. | |
807 | ||
808 | // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low | |
809 | #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN) | |
810 | ||
811 | ||
812 | // Base Address Register | |
813 | /* BANK 1 */ | |
cfdfa865 | 814 | #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1) |
1da177e4 LT |
815 | |
816 | ||
817 | // Individual Address Registers | |
818 | /* BANK 1 */ | |
cfdfa865 MD |
819 | #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1) |
820 | #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1) | |
821 | #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1) | |
1da177e4 LT |
822 | |
823 | ||
824 | // General Purpose Register | |
825 | /* BANK 1 */ | |
cfdfa865 | 826 | #define GP_REG(lp) SMC_REG(lp, 0x000A, 1) |
1da177e4 LT |
827 | |
828 | ||
829 | // Control Register | |
830 | /* BANK 1 */ | |
cfdfa865 | 831 | #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1) |
1da177e4 LT |
832 | #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received |
833 | #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically | |
834 | #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt | |
835 | #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt | |
836 | #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt | |
837 | #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store | |
838 | #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers | |
839 | #define CTL_STORE 0x0001 // When set stores registers into EEPROM | |
840 | ||
841 | ||
842 | // MMU Command Register | |
843 | /* BANK 2 */ | |
cfdfa865 | 844 | #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2) |
1da177e4 LT |
845 | #define MC_BUSY 1 // When 1 the last release has not completed |
846 | #define MC_NOP (0<<5) // No Op | |
847 | #define MC_ALLOC (1<<5) // OR with number of 256 byte packets | |
848 | #define MC_RESET (2<<5) // Reset MMU to initial state | |
849 | #define MC_REMOVE (3<<5) // Remove the current rx packet | |
850 | #define MC_RELEASE (4<<5) // Remove and release the current rx packet | |
851 | #define MC_FREEPKT (5<<5) // Release packet in PNR register | |
852 | #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit | |
853 | #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs | |
854 | ||
855 | ||
856 | // Packet Number Register | |
857 | /* BANK 2 */ | |
cfdfa865 | 858 | #define PN_REG(lp) SMC_REG(lp, 0x0002, 2) |
1da177e4 LT |
859 | |
860 | ||
861 | // Allocation Result Register | |
862 | /* BANK 2 */ | |
cfdfa865 | 863 | #define AR_REG(lp) SMC_REG(lp, 0x0003, 2) |
1da177e4 LT |
864 | #define AR_FAILED 0x80 // Alocation Failed |
865 | ||
866 | ||
867 | // TX FIFO Ports Register | |
868 | /* BANK 2 */ | |
cfdfa865 | 869 | #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2) |
1da177e4 LT |
870 | #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty |
871 | ||
872 | // RX FIFO Ports Register | |
873 | /* BANK 2 */ | |
cfdfa865 | 874 | #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2) |
1da177e4 LT |
875 | #define RXFIFO_REMPTY 0x80 // RX FIFO Empty |
876 | ||
cfdfa865 | 877 | #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2) |
1da177e4 LT |
878 | |
879 | // Pointer Register | |
880 | /* BANK 2 */ | |
cfdfa865 | 881 | #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2) |
1da177e4 LT |
882 | #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area |
883 | #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access | |
884 | #define PTR_READ 0x2000 // When 1 the operation is a read | |
885 | ||
886 | ||
887 | // Data Register | |
888 | /* BANK 2 */ | |
cfdfa865 | 889 | #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2) |
1da177e4 LT |
890 | |
891 | ||
892 | // Interrupt Status/Acknowledge Register | |
893 | /* BANK 2 */ | |
cfdfa865 | 894 | #define INT_REG(lp) SMC_REG(lp, 0x000C, 2) |
1da177e4 LT |
895 | |
896 | ||
897 | // Interrupt Mask Register | |
898 | /* BANK 2 */ | |
cfdfa865 | 899 | #define IM_REG(lp) SMC_REG(lp, 0x000D, 2) |
1da177e4 LT |
900 | #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt |
901 | #define IM_ERCV_INT 0x40 // Early Receive Interrupt | |
902 | #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section | |
903 | #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns | |
904 | #define IM_ALLOC_INT 0x08 // Set when allocation request is completed | |
905 | #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty | |
906 | #define IM_TX_INT 0x02 // Transmit Interrupt | |
907 | #define IM_RCV_INT 0x01 // Receive Interrupt | |
908 | ||
909 | ||
910 | // Multicast Table Registers | |
911 | /* BANK 3 */ | |
cfdfa865 MD |
912 | #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3) |
913 | #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3) | |
914 | #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3) | |
915 | #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3) | |
1da177e4 LT |
916 | |
917 | ||
918 | // Management Interface Register (MII) | |
919 | /* BANK 3 */ | |
cfdfa865 | 920 | #define MII_REG(lp) SMC_REG(lp, 0x0008, 3) |
1da177e4 LT |
921 | #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup |
922 | #define MII_MDOE 0x0008 // MII Output Enable | |
923 | #define MII_MCLK 0x0004 // MII Clock, pin MDCLK | |
924 | #define MII_MDI 0x0002 // MII Input, pin MDI | |
925 | #define MII_MDO 0x0001 // MII Output, pin MDO | |
926 | ||
927 | ||
928 | // Revision Register | |
929 | /* BANK 3 */ | |
930 | /* ( hi: chip id low: rev # ) */ | |
cfdfa865 | 931 | #define REV_REG(lp) SMC_REG(lp, 0x000A, 3) |
1da177e4 LT |
932 | |
933 | ||
934 | // Early RCV Register | |
935 | /* BANK 3 */ | |
936 | /* this is NOT on SMC9192 */ | |
cfdfa865 | 937 | #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3) |
1da177e4 LT |
938 | #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received |
939 | #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask | |
940 | ||
941 | ||
942 | // External Register | |
943 | /* BANK 7 */ | |
cfdfa865 | 944 | #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7) |
1da177e4 LT |
945 | |
946 | ||
947 | #define CHIP_9192 3 | |
948 | #define CHIP_9194 4 | |
949 | #define CHIP_9195 5 | |
950 | #define CHIP_9196 6 | |
951 | #define CHIP_91100 7 | |
952 | #define CHIP_91100FD 8 | |
953 | #define CHIP_91111FD 9 | |
954 | ||
955 | static const char * chip_ids[ 16 ] = { | |
956 | NULL, NULL, NULL, | |
957 | /* 3 */ "SMC91C90/91C92", | |
958 | /* 4 */ "SMC91C94", | |
959 | /* 5 */ "SMC91C95", | |
960 | /* 6 */ "SMC91C96", | |
961 | /* 7 */ "SMC91C100", | |
962 | /* 8 */ "SMC91C100FD", | |
963 | /* 9 */ "SMC91C11xFD", | |
964 | NULL, NULL, NULL, | |
965 | NULL, NULL, NULL}; | |
966 | ||
967 | ||
1da177e4 LT |
968 | /* |
969 | . Receive status bits | |
970 | */ | |
971 | #define RS_ALGNERR 0x8000 | |
972 | #define RS_BRODCAST 0x4000 | |
973 | #define RS_BADCRC 0x2000 | |
974 | #define RS_ODDFRAME 0x1000 | |
975 | #define RS_TOOLONG 0x0800 | |
976 | #define RS_TOOSHORT 0x0400 | |
977 | #define RS_MULTICAST 0x0001 | |
978 | #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT) | |
979 | ||
980 | ||
981 | /* | |
982 | * PHY IDs | |
983 | * LAN83C183 == LAN91C111 Internal PHY | |
984 | */ | |
985 | #define PHY_LAN83C183 0x0016f840 | |
986 | #define PHY_LAN83C180 0x02821c50 | |
987 | ||
988 | /* | |
989 | * PHY Register Addresses (LAN91C111 Internal PHY) | |
990 | * | |
991 | * Generic PHY registers can be found in <linux/mii.h> | |
992 | * | |
993 | * These phy registers are specific to our on-board phy. | |
994 | */ | |
995 | ||
996 | // PHY Configuration Register 1 | |
997 | #define PHY_CFG1_REG 0x10 | |
998 | #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled | |
999 | #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled | |
1000 | #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down | |
1001 | #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler | |
1002 | #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable | |
1003 | #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled | |
1004 | #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm) | |
1005 | #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db | |
1006 | #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust | |
1007 | #define PHY_CFG1_TLVL_MASK 0x003C | |
1008 | #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time | |
1009 | ||
1010 | ||
1011 | // PHY Configuration Register 2 | |
1012 | #define PHY_CFG2_REG 0x11 | |
1013 | #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled | |
1014 | #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled | |
1015 | #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt) | |
1016 | #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo | |
1017 | ||
1018 | // PHY Status Output (and Interrupt status) Register | |
1019 | #define PHY_INT_REG 0x12 // Status Output (Interrupt Status) | |
1020 | #define PHY_INT_INT 0x8000 // 1=bits have changed since last read | |
1021 | #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected | |
1022 | #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync | |
1023 | #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx | |
1024 | #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx | |
1025 | #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx | |
1026 | #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected | |
1027 | #define PHY_INT_JAB 0x0100 // 1=Jabber detected | |
1028 | #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode | |
1029 | #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex | |
1030 | ||
1031 | // PHY Interrupt/Status Mask Register | |
1032 | #define PHY_MASK_REG 0x13 // Interrupt Mask | |
1033 | // Uses the same bit definitions as PHY_INT_REG | |
1034 | ||
1035 | ||
1036 | /* | |
1037 | * SMC91C96 ethernet config and status registers. | |
1038 | * These are in the "attribute" space. | |
1039 | */ | |
1040 | #define ECOR 0x8000 | |
1041 | #define ECOR_RESET 0x80 | |
1042 | #define ECOR_LEVEL_IRQ 0x40 | |
1043 | #define ECOR_WR_ATTRIB 0x04 | |
1044 | #define ECOR_ENABLE 0x01 | |
1045 | ||
1046 | #define ECSR 0x8002 | |
1047 | #define ECSR_IOIS8 0x20 | |
1048 | #define ECSR_PWRDWN 0x04 | |
1049 | #define ECSR_INT 0x02 | |
1050 | ||
1051 | #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT) | |
1052 | ||
1053 | ||
1054 | /* | |
1055 | * Macros to abstract register access according to the data bus | |
1056 | * capabilities. Please use those and not the in/out primitives. | |
1057 | * Note: the following macros do *not* select the bank -- this must | |
1058 | * be done separately as needed in the main code. The SMC_REG() macro | |
1059 | * only uses the bank argument for debugging purposes (when enabled). | |
09779c6d NP |
1060 | * |
1061 | * Note: despite inline functions being safer, everything leading to this | |
1062 | * should preferably be macros to let BUG() display the line number in | |
1063 | * the core source code since we're interested in the top call site | |
1064 | * not in any inline function location. | |
1da177e4 LT |
1065 | */ |
1066 | ||
1067 | #if SMC_DEBUG > 0 | |
cfdfa865 | 1068 | #define SMC_REG(lp, reg, bank) \ |
1da177e4 | 1069 | ({ \ |
cfdfa865 | 1070 | int __b = SMC_CURRENT_BANK(lp); \ |
1da177e4 LT |
1071 | if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \ |
1072 | printk( "%s: bank reg screwed (0x%04x)\n", \ | |
1073 | CARDNAME, __b ); \ | |
1074 | BUG(); \ | |
1075 | } \ | |
1076 | reg<<SMC_IO_SHIFT; \ | |
1077 | }) | |
1078 | #else | |
cfdfa865 | 1079 | #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT) |
1da177e4 LT |
1080 | #endif |
1081 | ||
09779c6d NP |
1082 | /* |
1083 | * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not | |
1084 | * aligned to a 32 bit boundary. I tell you that does exist! | |
1085 | * Fortunately the affected register accesses can be easily worked around | |
1086 | * since we can write zeroes to the preceeding 16 bits without adverse | |
1087 | * effects and use a 32-bit access. | |
1088 | * | |
1089 | * Enforce it on any 32-bit capable setup for now. | |
1090 | */ | |
3e947943 | 1091 | #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp) |
09779c6d | 1092 | |
cfdfa865 | 1093 | #define SMC_GET_PN(lp) \ |
3e947943 | 1094 | (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \ |
cfdfa865 | 1095 | : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF)) |
09779c6d | 1096 | |
cfdfa865 | 1097 | #define SMC_SET_PN(lp, x) \ |
09779c6d | 1098 | do { \ |
3e947943 | 1099 | if (SMC_MUST_ALIGN_WRITE(lp)) \ |
cfdfa865 | 1100 | SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \ |
3e947943 | 1101 | else if (SMC_8BIT(lp)) \ |
cfdfa865 | 1102 | SMC_outb(x, ioaddr, PN_REG(lp)); \ |
09779c6d | 1103 | else \ |
cfdfa865 | 1104 | SMC_outw(x, ioaddr, PN_REG(lp)); \ |
09779c6d NP |
1105 | } while (0) |
1106 | ||
cfdfa865 | 1107 | #define SMC_GET_AR(lp) \ |
3e947943 | 1108 | (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \ |
cfdfa865 | 1109 | : (SMC_inw(ioaddr, PN_REG(lp)) >> 8)) |
09779c6d | 1110 | |
cfdfa865 | 1111 | #define SMC_GET_TXFIFO(lp) \ |
3e947943 | 1112 | (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \ |
cfdfa865 | 1113 | : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF)) |
09779c6d | 1114 | |
cfdfa865 | 1115 | #define SMC_GET_RXFIFO(lp) \ |
3e947943 | 1116 | (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \ |
cfdfa865 | 1117 | : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8)) |
09779c6d | 1118 | |
cfdfa865 | 1119 | #define SMC_GET_INT(lp) \ |
3e947943 | 1120 | (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \ |
cfdfa865 | 1121 | : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF)) |
09779c6d | 1122 | |
cfdfa865 | 1123 | #define SMC_ACK_INT(lp, x) \ |
1da177e4 | 1124 | do { \ |
3e947943 | 1125 | if (SMC_8BIT(lp)) \ |
cfdfa865 | 1126 | SMC_outb(x, ioaddr, INT_REG(lp)); \ |
09779c6d NP |
1127 | else { \ |
1128 | unsigned long __flags; \ | |
1129 | int __mask; \ | |
1130 | local_irq_save(__flags); \ | |
cfdfa865 MD |
1131 | __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \ |
1132 | SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \ | |
09779c6d NP |
1133 | local_irq_restore(__flags); \ |
1134 | } \ | |
1135 | } while (0) | |
1136 | ||
cfdfa865 | 1137 | #define SMC_GET_INT_MASK(lp) \ |
3e947943 | 1138 | (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \ |
cfdfa865 | 1139 | : (SMC_inw(ioaddr, INT_REG(lp)) >> 8)) |
09779c6d | 1140 | |
cfdfa865 | 1141 | #define SMC_SET_INT_MASK(lp, x) \ |
09779c6d | 1142 | do { \ |
3e947943 | 1143 | if (SMC_8BIT(lp)) \ |
cfdfa865 | 1144 | SMC_outb(x, ioaddr, IM_REG(lp)); \ |
09779c6d | 1145 | else \ |
cfdfa865 | 1146 | SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \ |
09779c6d NP |
1147 | } while (0) |
1148 | ||
cfdfa865 | 1149 | #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT) |
09779c6d | 1150 | |
cfdfa865 | 1151 | #define SMC_SELECT_BANK(lp, x) \ |
09779c6d | 1152 | do { \ |
3e947943 | 1153 | if (SMC_MUST_ALIGN_WRITE(lp)) \ |
09779c6d NP |
1154 | SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \ |
1155 | else \ | |
1156 | SMC_outw(x, ioaddr, BANK_SELECT); \ | |
1157 | } while (0) | |
1158 | ||
cfdfa865 | 1159 | #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp)) |
09779c6d | 1160 | |
cfdfa865 | 1161 | #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp)) |
09779c6d | 1162 | |
cfdfa865 | 1163 | #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp)) |
09779c6d | 1164 | |
cfdfa865 | 1165 | #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp)) |
09779c6d | 1166 | |
cfdfa865 | 1167 | #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp)) |
09779c6d | 1168 | |
cfdfa865 | 1169 | #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp)) |
09779c6d | 1170 | |
cfdfa865 | 1171 | #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp)) |
09779c6d | 1172 | |
cfdfa865 | 1173 | #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp)) |
09779c6d | 1174 | |
cfdfa865 | 1175 | #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp)) |
09779c6d | 1176 | |
cfdfa865 | 1177 | #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp)) |
09779c6d | 1178 | |
cfdfa865 | 1179 | #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp)) |
09779c6d | 1180 | |
cfdfa865 | 1181 | #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp)) |
09779c6d | 1182 | |
cfdfa865 | 1183 | #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp)) |
09779c6d | 1184 | |
cfdfa865 | 1185 | #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp)) |
09779c6d | 1186 | |
cfdfa865 | 1187 | #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp)) |
09779c6d | 1188 | |
cfdfa865 | 1189 | #define SMC_SET_PTR(lp, x) \ |
09779c6d | 1190 | do { \ |
3e947943 | 1191 | if (SMC_MUST_ALIGN_WRITE(lp)) \ |
cfdfa865 | 1192 | SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \ |
09779c6d | 1193 | else \ |
cfdfa865 | 1194 | SMC_outw(x, ioaddr, PTR_REG(lp)); \ |
1da177e4 | 1195 | } while (0) |
1da177e4 | 1196 | |
cfdfa865 | 1197 | #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp)) |
09779c6d | 1198 | |
cfdfa865 | 1199 | #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp)) |
09779c6d | 1200 | |
cfdfa865 | 1201 | #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp)) |
09779c6d | 1202 | |
cfdfa865 | 1203 | #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp)) |
09779c6d | 1204 | |
cfdfa865 | 1205 | #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp)) |
09779c6d | 1206 | |
cfdfa865 | 1207 | #define SMC_SET_RPC(lp, x) \ |
09779c6d | 1208 | do { \ |
3e947943 | 1209 | if (SMC_MUST_ALIGN_WRITE(lp)) \ |
cfdfa865 | 1210 | SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \ |
09779c6d | 1211 | else \ |
cfdfa865 | 1212 | SMC_outw(x, ioaddr, RPC_REG(lp)); \ |
09779c6d NP |
1213 | } while (0) |
1214 | ||
cfdfa865 | 1215 | #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp)) |
09779c6d | 1216 | |
cfdfa865 | 1217 | #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp)) |
1da177e4 LT |
1218 | |
1219 | #ifndef SMC_GET_MAC_ADDR | |
cfdfa865 | 1220 | #define SMC_GET_MAC_ADDR(lp, addr) \ |
1da177e4 LT |
1221 | do { \ |
1222 | unsigned int __v; \ | |
cfdfa865 | 1223 | __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \ |
1da177e4 | 1224 | addr[0] = __v; addr[1] = __v >> 8; \ |
cfdfa865 | 1225 | __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \ |
1da177e4 | 1226 | addr[2] = __v; addr[3] = __v >> 8; \ |
cfdfa865 | 1227 | __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \ |
1da177e4 LT |
1228 | addr[4] = __v; addr[5] = __v >> 8; \ |
1229 | } while (0) | |
1230 | #endif | |
1231 | ||
cfdfa865 | 1232 | #define SMC_SET_MAC_ADDR(lp, addr) \ |
1da177e4 | 1233 | do { \ |
cfdfa865 MD |
1234 | SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \ |
1235 | SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \ | |
1236 | SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \ | |
1da177e4 LT |
1237 | } while (0) |
1238 | ||
cfdfa865 | 1239 | #define SMC_SET_MCAST(lp, x) \ |
1da177e4 LT |
1240 | do { \ |
1241 | const unsigned char *mt = (x); \ | |
cfdfa865 MD |
1242 | SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \ |
1243 | SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \ | |
1244 | SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \ | |
1245 | SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \ | |
1da177e4 LT |
1246 | } while (0) |
1247 | ||
cfdfa865 | 1248 | #define SMC_PUT_PKT_HDR(lp, status, length) \ |
1da177e4 | 1249 | do { \ |
3e947943 | 1250 | if (SMC_32BIT(lp)) \ |
cfdfa865 MD |
1251 | SMC_outl((status) | (length)<<16, ioaddr, \ |
1252 | DATA_REG(lp)); \ | |
09779c6d | 1253 | else { \ |
cfdfa865 MD |
1254 | SMC_outw(status, ioaddr, DATA_REG(lp)); \ |
1255 | SMC_outw(length, ioaddr, DATA_REG(lp)); \ | |
09779c6d | 1256 | } \ |
1da177e4 | 1257 | } while (0) |
1da177e4 | 1258 | |
cfdfa865 | 1259 | #define SMC_GET_PKT_HDR(lp, status, length) \ |
1da177e4 | 1260 | do { \ |
3e947943 | 1261 | if (SMC_32BIT(lp)) { \ |
cfdfa865 | 1262 | unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \ |
09779c6d NP |
1263 | (status) = __val & 0xffff; \ |
1264 | (length) = __val >> 16; \ | |
1265 | } else { \ | |
cfdfa865 MD |
1266 | (status) = SMC_inw(ioaddr, DATA_REG(lp)); \ |
1267 | (length) = SMC_inw(ioaddr, DATA_REG(lp)); \ | |
1da177e4 LT |
1268 | } \ |
1269 | } while (0) | |
1da177e4 | 1270 | |
cfdfa865 | 1271 | #define SMC_PUSH_DATA(lp, p, l) \ |
1da177e4 | 1272 | do { \ |
3e947943 | 1273 | if (SMC_32BIT(lp)) { \ |
09779c6d NP |
1274 | void *__ptr = (p); \ |
1275 | int __len = (l); \ | |
fbd81976 | 1276 | void __iomem *__ioaddr = ioaddr; \ |
09779c6d NP |
1277 | if (__len >= 2 && (unsigned long)__ptr & 2) { \ |
1278 | __len -= 2; \ | |
cfdfa865 MD |
1279 | SMC_outw(*(u16 *)__ptr, ioaddr, \ |
1280 | DATA_REG(lp)); \ | |
09779c6d NP |
1281 | __ptr += 2; \ |
1282 | } \ | |
1283 | if (SMC_CAN_USE_DATACS && lp->datacs) \ | |
1284 | __ioaddr = lp->datacs; \ | |
cfdfa865 | 1285 | SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \ |
09779c6d NP |
1286 | if (__len & 2) { \ |
1287 | __ptr += (__len & ~3); \ | |
cfdfa865 MD |
1288 | SMC_outw(*((u16 *)__ptr), ioaddr, \ |
1289 | DATA_REG(lp)); \ | |
09779c6d | 1290 | } \ |
3e947943 | 1291 | } else if (SMC_16BIT(lp)) \ |
cfdfa865 | 1292 | SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \ |
3e947943 | 1293 | else if (SMC_8BIT(lp)) \ |
cfdfa865 | 1294 | SMC_outsb(ioaddr, DATA_REG(lp), p, l); \ |
1da177e4 | 1295 | } while (0) |
1da177e4 | 1296 | |
cfdfa865 | 1297 | #define SMC_PULL_DATA(lp, p, l) \ |
09779c6d | 1298 | do { \ |
3e947943 | 1299 | if (SMC_32BIT(lp)) { \ |
09779c6d NP |
1300 | void *__ptr = (p); \ |
1301 | int __len = (l); \ | |
fbd81976 | 1302 | void __iomem *__ioaddr = ioaddr; \ |
09779c6d NP |
1303 | if ((unsigned long)__ptr & 2) { \ |
1304 | /* \ | |
1305 | * We want 32bit alignment here. \ | |
1306 | * Since some buses perform a full \ | |
1307 | * 32bit fetch even for 16bit data \ | |
1308 | * we can't use SMC_inw() here. \ | |
1309 | * Back both source (on-chip) and \ | |
1310 | * destination pointers of 2 bytes. \ | |
1311 | * This is possible since the call to \ | |
1312 | * SMC_GET_PKT_HDR() already advanced \ | |
1313 | * the source pointer of 4 bytes, and \ | |
1314 | * the skb_reserve(skb, 2) advanced \ | |
1315 | * the destination pointer of 2 bytes. \ | |
1316 | */ \ | |
1317 | __ptr -= 2; \ | |
1318 | __len += 2; \ | |
cfdfa865 MD |
1319 | SMC_SET_PTR(lp, \ |
1320 | 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \ | |
09779c6d NP |
1321 | } \ |
1322 | if (SMC_CAN_USE_DATACS && lp->datacs) \ | |
1323 | __ioaddr = lp->datacs; \ | |
1da177e4 | 1324 | __len += 2; \ |
cfdfa865 | 1325 | SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \ |
3e947943 | 1326 | } else if (SMC_16BIT(lp)) \ |
cfdfa865 | 1327 | SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \ |
3e947943 | 1328 | else if (SMC_8BIT(lp)) \ |
cfdfa865 | 1329 | SMC_insb(ioaddr, DATA_REG(lp), p, l); \ |
09779c6d | 1330 | } while (0) |
1da177e4 LT |
1331 | |
1332 | #endif /* _SMC91X_H_ */ |