]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/net/tg3.c
tg3: cleanup pci device table vars
[mirror_ubuntu-eoan-kernel.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
51#include <asm/io.h>
52#include <asm/byteorder.h>
53#include <asm/uaccess.h>
54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
6867c843 66#define TG3_MAJ_NUM 3
b86fb2cf 67#define TG3_MIN_NUM 117
6867c843
MC
68#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
b86fb2cf 70#define DRV_MODULE_RELDATE "January 25, 2011"
1da177e4
LT
71
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
8f666b07 93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
94
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
7cb32cf2
MC
99#define TG3_RX_STD_RING_SIZE(tp) \
100 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
101 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
102 RX_STD_MAX_SIZE_5717 : 512)
1da177e4 103#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2
MC
104#define TG3_RX_JMB_RING_SIZE(tp) \
105 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
106 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
107 1024 : 256)
1da177e4 108#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 109#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
110
111/* Do not place this n-ring entries value into the tp struct itself,
112 * we really want to expose these constants to GCC so that modulo et
113 * al. operations are done with shifts and masks instead of with
114 * hw multiply/modulo instructions. Another solution would be to
115 * replace things like '% foo' with '& (foo - 1)'.
116 */
1da177e4
LT
117
118#define TG3_TX_RING_SIZE 512
119#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
120
2c49a44d
MC
121#define TG3_RX_STD_RING_BYTES(tp) \
122 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
123#define TG3_RX_JMB_RING_BYTES(tp) \
124 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
125#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 126 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
127#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
128 TG3_TX_RING_SIZE)
1da177e4
LT
129#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
130
287be12e
MC
131#define TG3_DMA_BYTE_ENAB 64
132
133#define TG3_RX_STD_DMA_SZ 1536
134#define TG3_RX_JMB_DMA_SZ 9046
135
136#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
137
138#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
139#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 140
2c49a44d
MC
141#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
142 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 143
2c49a44d
MC
144#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
145 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 146
d2757fc4
MC
147/* Due to a hardware bug, the 5701 can only DMA to memory addresses
148 * that are at least dword aligned when used in PCIX mode. The driver
149 * works around this bug by double copying the packet. This workaround
150 * is built into the normal double copy length check for efficiency.
151 *
152 * However, the double copy is only necessary on those architectures
153 * where unaligned memory accesses are inefficient. For those architectures
154 * where unaligned memory accesses incur little penalty, we can reintegrate
155 * the 5701 in the normal rx path. Doing so saves a device structure
156 * dereference by hardcoding the double copy threshold in place.
157 */
158#define TG3_RX_COPY_THRESHOLD 256
159#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
160 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
161#else
162 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
163#endif
164
1da177e4 165/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 166#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 167
ad829268
MC
168#define TG3_RAW_IP_ALIGN 2
169
1da177e4
LT
170/* number of ETHTOOL_GSTATS u64's */
171#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
172
4cafd3f5
MC
173#define TG3_NUM_TEST 6
174
c6cdf436
MC
175#define TG3_FW_UPDATE_TIMEOUT_SEC 5
176
077f849d
JSR
177#define FIRMWARE_TG3 "tigon/tg3.bin"
178#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
179#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
180
1da177e4 181static char version[] __devinitdata =
05dbe005 182 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
183
184MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
185MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
186MODULE_LICENSE("GPL");
187MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
188MODULE_FIRMWARE(FIRMWARE_TG3);
189MODULE_FIRMWARE(FIRMWARE_TG3TSO);
190MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
191
1da177e4
LT
192static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
193module_param(tg3_debug, int, 0);
194MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
195
a3aa1884 196static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
269 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
270 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
271 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
272 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
273 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
274 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
275 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
276 {}
1da177e4
LT
277};
278
279MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
280
50da859d 281static const struct {
1da177e4
LT
282 const char string[ETH_GSTRING_LEN];
283} ethtool_stats_keys[TG3_NUM_STATS] = {
284 { "rx_octets" },
285 { "rx_fragments" },
286 { "rx_ucast_packets" },
287 { "rx_mcast_packets" },
288 { "rx_bcast_packets" },
289 { "rx_fcs_errors" },
290 { "rx_align_errors" },
291 { "rx_xon_pause_rcvd" },
292 { "rx_xoff_pause_rcvd" },
293 { "rx_mac_ctrl_rcvd" },
294 { "rx_xoff_entered" },
295 { "rx_frame_too_long_errors" },
296 { "rx_jabbers" },
297 { "rx_undersize_packets" },
298 { "rx_in_length_errors" },
299 { "rx_out_length_errors" },
300 { "rx_64_or_less_octet_packets" },
301 { "rx_65_to_127_octet_packets" },
302 { "rx_128_to_255_octet_packets" },
303 { "rx_256_to_511_octet_packets" },
304 { "rx_512_to_1023_octet_packets" },
305 { "rx_1024_to_1522_octet_packets" },
306 { "rx_1523_to_2047_octet_packets" },
307 { "rx_2048_to_4095_octet_packets" },
308 { "rx_4096_to_8191_octet_packets" },
309 { "rx_8192_to_9022_octet_packets" },
310
311 { "tx_octets" },
312 { "tx_collisions" },
313
314 { "tx_xon_sent" },
315 { "tx_xoff_sent" },
316 { "tx_flow_control" },
317 { "tx_mac_errors" },
318 { "tx_single_collisions" },
319 { "tx_mult_collisions" },
320 { "tx_deferred" },
321 { "tx_excessive_collisions" },
322 { "tx_late_collisions" },
323 { "tx_collide_2times" },
324 { "tx_collide_3times" },
325 { "tx_collide_4times" },
326 { "tx_collide_5times" },
327 { "tx_collide_6times" },
328 { "tx_collide_7times" },
329 { "tx_collide_8times" },
330 { "tx_collide_9times" },
331 { "tx_collide_10times" },
332 { "tx_collide_11times" },
333 { "tx_collide_12times" },
334 { "tx_collide_13times" },
335 { "tx_collide_14times" },
336 { "tx_collide_15times" },
337 { "tx_ucast_packets" },
338 { "tx_mcast_packets" },
339 { "tx_bcast_packets" },
340 { "tx_carrier_sense_errors" },
341 { "tx_discards" },
342 { "tx_errors" },
343
344 { "dma_writeq_full" },
345 { "dma_write_prioq_full" },
346 { "rxbds_empty" },
347 { "rx_discards" },
348 { "rx_errors" },
349 { "rx_threshold_hit" },
350
351 { "dma_readq_full" },
352 { "dma_read_prioq_full" },
353 { "tx_comp_queue_full" },
354
355 { "ring_set_send_prod_index" },
356 { "ring_status_update" },
357 { "nic_irqs" },
358 { "nic_avoided_irqs" },
359 { "nic_tx_threshold_hit" }
360};
361
50da859d 362static const struct {
4cafd3f5
MC
363 const char string[ETH_GSTRING_LEN];
364} ethtool_test_keys[TG3_NUM_TEST] = {
365 { "nvram test (online) " },
366 { "link test (online) " },
367 { "register test (offline)" },
368 { "memory test (offline)" },
369 { "loopback test (offline)" },
370 { "interrupt test (offline)" },
371};
372
b401e9e2
MC
373static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
374{
375 writel(val, tp->regs + off);
376}
377
378static u32 tg3_read32(struct tg3 *tp, u32 off)
379{
de6f31eb 380 return readl(tp->regs + off);
b401e9e2
MC
381}
382
0d3031d9
MC
383static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
384{
385 writel(val, tp->aperegs + off);
386}
387
388static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
389{
de6f31eb 390 return readl(tp->aperegs + off);
0d3031d9
MC
391}
392
1da177e4
LT
393static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
394{
6892914f
MC
395 unsigned long flags;
396
397 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
398 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
399 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 400 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
401}
402
403static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
404{
405 writel(val, tp->regs + off);
406 readl(tp->regs + off);
1da177e4
LT
407}
408
6892914f 409static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 410{
6892914f
MC
411 unsigned long flags;
412 u32 val;
413
414 spin_lock_irqsave(&tp->indirect_lock, flags);
415 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
416 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
417 spin_unlock_irqrestore(&tp->indirect_lock, flags);
418 return val;
419}
420
421static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
422{
423 unsigned long flags;
424
425 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
426 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
427 TG3_64BIT_REG_LOW, val);
428 return;
429 }
66711e66 430 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
431 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
432 TG3_64BIT_REG_LOW, val);
433 return;
1da177e4 434 }
6892914f
MC
435
436 spin_lock_irqsave(&tp->indirect_lock, flags);
437 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
438 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
439 spin_unlock_irqrestore(&tp->indirect_lock, flags);
440
441 /* In indirect mode when disabling interrupts, we also need
442 * to clear the interrupt bit in the GRC local ctrl register.
443 */
444 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
445 (val == 0x1)) {
446 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
447 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
448 }
449}
450
451static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
452{
453 unsigned long flags;
454 u32 val;
455
456 spin_lock_irqsave(&tp->indirect_lock, flags);
457 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
458 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
459 spin_unlock_irqrestore(&tp->indirect_lock, flags);
460 return val;
461}
462
b401e9e2
MC
463/* usec_wait specifies the wait time in usec when writing to certain registers
464 * where it is unsafe to read back the register without some delay.
465 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
466 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
467 */
468static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 469{
b401e9e2
MC
470 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
471 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
472 /* Non-posted methods */
473 tp->write32(tp, off, val);
474 else {
475 /* Posted method */
476 tg3_write32(tp, off, val);
477 if (usec_wait)
478 udelay(usec_wait);
479 tp->read32(tp, off);
480 }
481 /* Wait again after the read for the posted method to guarantee that
482 * the wait time is met.
483 */
484 if (usec_wait)
485 udelay(usec_wait);
1da177e4
LT
486}
487
09ee929c
MC
488static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
489{
490 tp->write32_mbox(tp, off, val);
6892914f
MC
491 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
492 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
493 tp->read32_mbox(tp, off);
09ee929c
MC
494}
495
20094930 496static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
497{
498 void __iomem *mbox = tp->regs + off;
499 writel(val, mbox);
500 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
501 writel(val, mbox);
502 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
503 readl(mbox);
504}
505
b5d3772c
MC
506static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
507{
de6f31eb 508 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
509}
510
511static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
512{
513 writel(val, tp->regs + off + GRCMBOX_BASE);
514}
515
c6cdf436 516#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 517#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
518#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
519#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
520#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 521
c6cdf436
MC
522#define tw32(reg, val) tp->write32(tp, reg, val)
523#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
524#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
525#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
526
527static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
528{
6892914f
MC
529 unsigned long flags;
530
b5d3772c
MC
531 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
532 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
533 return;
534
6892914f 535 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
536 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
537 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
538 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 539
bbadf503
MC
540 /* Always leave this as zero. */
541 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
542 } else {
543 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
544 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 545
bbadf503
MC
546 /* Always leave this as zero. */
547 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
548 }
549 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
550}
551
1da177e4
LT
552static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
553{
6892914f
MC
554 unsigned long flags;
555
b5d3772c
MC
556 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
557 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
558 *val = 0;
559 return;
560 }
561
6892914f 562 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
563 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
564 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
565 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 566
bbadf503
MC
567 /* Always leave this as zero. */
568 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
569 } else {
570 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
571 *val = tr32(TG3PCI_MEM_WIN_DATA);
572
573 /* Always leave this as zero. */
574 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
575 }
6892914f 576 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
577}
578
0d3031d9
MC
579static void tg3_ape_lock_init(struct tg3 *tp)
580{
581 int i;
f92d9dc1
MC
582 u32 regbase;
583
584 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
585 regbase = TG3_APE_LOCK_GRANT;
586 else
587 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
588
589 /* Make sure the driver hasn't any stale locks. */
590 for (i = 0; i < 8; i++)
f92d9dc1 591 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
592}
593
594static int tg3_ape_lock(struct tg3 *tp, int locknum)
595{
596 int i, off;
597 int ret = 0;
f92d9dc1 598 u32 status, req, gnt;
0d3031d9
MC
599
600 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
601 return 0;
602
603 switch (locknum) {
33f401ae
MC
604 case TG3_APE_LOCK_GRC:
605 case TG3_APE_LOCK_MEM:
606 break;
607 default:
608 return -EINVAL;
0d3031d9
MC
609 }
610
f92d9dc1
MC
611 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
612 req = TG3_APE_LOCK_REQ;
613 gnt = TG3_APE_LOCK_GRANT;
614 } else {
615 req = TG3_APE_PER_LOCK_REQ;
616 gnt = TG3_APE_PER_LOCK_GRANT;
617 }
618
0d3031d9
MC
619 off = 4 * locknum;
620
f92d9dc1 621 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
622
623 /* Wait for up to 1 millisecond to acquire lock. */
624 for (i = 0; i < 100; i++) {
f92d9dc1 625 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
626 if (status == APE_LOCK_GRANT_DRIVER)
627 break;
628 udelay(10);
629 }
630
631 if (status != APE_LOCK_GRANT_DRIVER) {
632 /* Revoke the lock request. */
f92d9dc1 633 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
634 APE_LOCK_GRANT_DRIVER);
635
636 ret = -EBUSY;
637 }
638
639 return ret;
640}
641
642static void tg3_ape_unlock(struct tg3 *tp, int locknum)
643{
f92d9dc1 644 u32 gnt;
0d3031d9
MC
645
646 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
647 return;
648
649 switch (locknum) {
33f401ae
MC
650 case TG3_APE_LOCK_GRC:
651 case TG3_APE_LOCK_MEM:
652 break;
653 default:
654 return;
0d3031d9
MC
655 }
656
f92d9dc1
MC
657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
658 gnt = TG3_APE_LOCK_GRANT;
659 else
660 gnt = TG3_APE_PER_LOCK_GRANT;
661
662 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
663}
664
1da177e4
LT
665static void tg3_disable_ints(struct tg3 *tp)
666{
89aeb3bc
MC
667 int i;
668
1da177e4
LT
669 tw32(TG3PCI_MISC_HOST_CTRL,
670 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
671 for (i = 0; i < tp->irq_max; i++)
672 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
673}
674
1da177e4
LT
675static void tg3_enable_ints(struct tg3 *tp)
676{
89aeb3bc 677 int i;
89aeb3bc 678
bbe832c0
MC
679 tp->irq_sync = 0;
680 wmb();
681
1da177e4
LT
682 tw32(TG3PCI_MISC_HOST_CTRL,
683 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 684
f89f38b8 685 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
686 for (i = 0; i < tp->irq_cnt; i++) {
687 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 688
898a56f8 689 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
690 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
691 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 692
f89f38b8 693 tp->coal_now |= tnapi->coal_now;
89aeb3bc 694 }
f19af9c2
MC
695
696 /* Force an initial interrupt */
697 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
698 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
699 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
700 else
f89f38b8
MC
701 tw32(HOSTCC_MODE, tp->coal_now);
702
703 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
704}
705
17375d25 706static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 707{
17375d25 708 struct tg3 *tp = tnapi->tp;
898a56f8 709 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
710 unsigned int work_exists = 0;
711
712 /* check for phy events */
713 if (!(tp->tg3_flags &
714 (TG3_FLAG_USE_LINKCHG_REG |
715 TG3_FLAG_POLL_SERDES))) {
716 if (sblk->status & SD_STATUS_LINK_CHG)
717 work_exists = 1;
718 }
719 /* check for RX/TX work to do */
f3f3f27e 720 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 721 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
722 work_exists = 1;
723
724 return work_exists;
725}
726
17375d25 727/* tg3_int_reenable
04237ddd
MC
728 * similar to tg3_enable_ints, but it accurately determines whether there
729 * is new work pending and can return without flushing the PIO write
6aa20a22 730 * which reenables interrupts
1da177e4 731 */
17375d25 732static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 733{
17375d25
MC
734 struct tg3 *tp = tnapi->tp;
735
898a56f8 736 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
737 mmiowb();
738
fac9b83e
DM
739 /* When doing tagged status, this work check is unnecessary.
740 * The last_tag we write above tells the chip which piece of
741 * work we've completed.
742 */
743 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 744 tg3_has_work(tnapi))
04237ddd 745 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 746 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
747}
748
1da177e4
LT
749static void tg3_switch_clocks(struct tg3 *tp)
750{
f6eb9b1f 751 u32 clock_ctrl;
1da177e4
LT
752 u32 orig_clock_ctrl;
753
795d01c5
MC
754 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
755 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
756 return;
757
f6eb9b1f
MC
758 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
759
1da177e4
LT
760 orig_clock_ctrl = clock_ctrl;
761 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
762 CLOCK_CTRL_CLKRUN_OENABLE |
763 0x1f);
764 tp->pci_clock_ctrl = clock_ctrl;
765
766 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
767 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
768 tw32_wait_f(TG3PCI_CLOCK_CTRL,
769 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
770 }
771 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
772 tw32_wait_f(TG3PCI_CLOCK_CTRL,
773 clock_ctrl |
774 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
775 40);
776 tw32_wait_f(TG3PCI_CLOCK_CTRL,
777 clock_ctrl | (CLOCK_CTRL_ALTCLK),
778 40);
1da177e4 779 }
b401e9e2 780 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
781}
782
783#define PHY_BUSY_LOOPS 5000
784
785static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
786{
787 u32 frame_val;
788 unsigned int loops;
789 int ret;
790
791 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
792 tw32_f(MAC_MI_MODE,
793 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
794 udelay(80);
795 }
796
797 *val = 0x0;
798
882e9793 799 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
800 MI_COM_PHY_ADDR_MASK);
801 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
802 MI_COM_REG_ADDR_MASK);
803 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 804
1da177e4
LT
805 tw32_f(MAC_MI_COM, frame_val);
806
807 loops = PHY_BUSY_LOOPS;
808 while (loops != 0) {
809 udelay(10);
810 frame_val = tr32(MAC_MI_COM);
811
812 if ((frame_val & MI_COM_BUSY) == 0) {
813 udelay(5);
814 frame_val = tr32(MAC_MI_COM);
815 break;
816 }
817 loops -= 1;
818 }
819
820 ret = -EBUSY;
821 if (loops != 0) {
822 *val = frame_val & MI_COM_DATA_MASK;
823 ret = 0;
824 }
825
826 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
827 tw32_f(MAC_MI_MODE, tp->mi_mode);
828 udelay(80);
829 }
830
831 return ret;
832}
833
834static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
835{
836 u32 frame_val;
837 unsigned int loops;
838 int ret;
839
f07e9af3 840 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
841 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
842 return 0;
843
1da177e4
LT
844 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
845 tw32_f(MAC_MI_MODE,
846 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
847 udelay(80);
848 }
849
882e9793 850 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
851 MI_COM_PHY_ADDR_MASK);
852 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
853 MI_COM_REG_ADDR_MASK);
854 frame_val |= (val & MI_COM_DATA_MASK);
855 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 856
1da177e4
LT
857 tw32_f(MAC_MI_COM, frame_val);
858
859 loops = PHY_BUSY_LOOPS;
860 while (loops != 0) {
861 udelay(10);
862 frame_val = tr32(MAC_MI_COM);
863 if ((frame_val & MI_COM_BUSY) == 0) {
864 udelay(5);
865 frame_val = tr32(MAC_MI_COM);
866 break;
867 }
868 loops -= 1;
869 }
870
871 ret = -EBUSY;
872 if (loops != 0)
873 ret = 0;
874
875 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
876 tw32_f(MAC_MI_MODE, tp->mi_mode);
877 udelay(80);
878 }
879
880 return ret;
881}
882
95e2869a
MC
883static int tg3_bmcr_reset(struct tg3 *tp)
884{
885 u32 phy_control;
886 int limit, err;
887
888 /* OK, reset it, and poll the BMCR_RESET bit until it
889 * clears or we time out.
890 */
891 phy_control = BMCR_RESET;
892 err = tg3_writephy(tp, MII_BMCR, phy_control);
893 if (err != 0)
894 return -EBUSY;
895
896 limit = 5000;
897 while (limit--) {
898 err = tg3_readphy(tp, MII_BMCR, &phy_control);
899 if (err != 0)
900 return -EBUSY;
901
902 if ((phy_control & BMCR_RESET) == 0) {
903 udelay(40);
904 break;
905 }
906 udelay(10);
907 }
d4675b52 908 if (limit < 0)
95e2869a
MC
909 return -EBUSY;
910
911 return 0;
912}
913
158d7abd
MC
914static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
915{
3d16543d 916 struct tg3 *tp = bp->priv;
158d7abd
MC
917 u32 val;
918
24bb4fb6 919 spin_lock_bh(&tp->lock);
158d7abd
MC
920
921 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
922 val = -EIO;
923
924 spin_unlock_bh(&tp->lock);
158d7abd
MC
925
926 return val;
927}
928
929static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
930{
3d16543d 931 struct tg3 *tp = bp->priv;
24bb4fb6 932 u32 ret = 0;
158d7abd 933
24bb4fb6 934 spin_lock_bh(&tp->lock);
158d7abd
MC
935
936 if (tg3_writephy(tp, reg, val))
24bb4fb6 937 ret = -EIO;
158d7abd 938
24bb4fb6
MC
939 spin_unlock_bh(&tp->lock);
940
941 return ret;
158d7abd
MC
942}
943
944static int tg3_mdio_reset(struct mii_bus *bp)
945{
946 return 0;
947}
948
9c61d6bc 949static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
950{
951 u32 val;
fcb389df 952 struct phy_device *phydev;
a9daf367 953
3f0e3ad7 954 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 955 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
956 case PHY_ID_BCM50610:
957 case PHY_ID_BCM50610M:
fcb389df
MC
958 val = MAC_PHYCFG2_50610_LED_MODES;
959 break;
6a443a0f 960 case PHY_ID_BCMAC131:
fcb389df
MC
961 val = MAC_PHYCFG2_AC131_LED_MODES;
962 break;
6a443a0f 963 case PHY_ID_RTL8211C:
fcb389df
MC
964 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
965 break;
6a443a0f 966 case PHY_ID_RTL8201E:
fcb389df
MC
967 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
968 break;
969 default:
a9daf367 970 return;
fcb389df
MC
971 }
972
973 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
974 tw32(MAC_PHYCFG2, val);
975
976 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
977 val &= ~(MAC_PHYCFG1_RGMII_INT |
978 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
979 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
980 tw32(MAC_PHYCFG1, val);
981
982 return;
983 }
984
14417063 985 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
986 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
987 MAC_PHYCFG2_FMODE_MASK_MASK |
988 MAC_PHYCFG2_GMODE_MASK_MASK |
989 MAC_PHYCFG2_ACT_MASK_MASK |
990 MAC_PHYCFG2_QUAL_MASK_MASK |
991 MAC_PHYCFG2_INBAND_ENABLE;
992
993 tw32(MAC_PHYCFG2, val);
a9daf367 994
bb85fbb6
MC
995 val = tr32(MAC_PHYCFG1);
996 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
997 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 998 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
999 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1000 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1001 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1002 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1003 }
bb85fbb6
MC
1004 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1005 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1006 tw32(MAC_PHYCFG1, val);
a9daf367 1007
a9daf367
MC
1008 val = tr32(MAC_EXT_RGMII_MODE);
1009 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1010 MAC_RGMII_MODE_RX_QUALITY |
1011 MAC_RGMII_MODE_RX_ACTIVITY |
1012 MAC_RGMII_MODE_RX_ENG_DET |
1013 MAC_RGMII_MODE_TX_ENABLE |
1014 MAC_RGMII_MODE_TX_LOWPWR |
1015 MAC_RGMII_MODE_TX_RESET);
14417063 1016 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1017 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1018 val |= MAC_RGMII_MODE_RX_INT_B |
1019 MAC_RGMII_MODE_RX_QUALITY |
1020 MAC_RGMII_MODE_RX_ACTIVITY |
1021 MAC_RGMII_MODE_RX_ENG_DET;
1022 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1023 val |= MAC_RGMII_MODE_TX_ENABLE |
1024 MAC_RGMII_MODE_TX_LOWPWR |
1025 MAC_RGMII_MODE_TX_RESET;
1026 }
1027 tw32(MAC_EXT_RGMII_MODE, val);
1028}
1029
158d7abd
MC
1030static void tg3_mdio_start(struct tg3 *tp)
1031{
158d7abd
MC
1032 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1033 tw32_f(MAC_MI_MODE, tp->mi_mode);
1034 udelay(80);
a9daf367 1035
9ea4818d
MC
1036 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1037 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1038 tg3_mdio_config_5785(tp);
1039}
1040
1041static int tg3_mdio_init(struct tg3 *tp)
1042{
1043 int i;
1044 u32 reg;
1045 struct phy_device *phydev;
1046
a50d0796
MC
1047 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1048 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1049 u32 is_serdes;
882e9793 1050
9c7df915 1051 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1052
d1ec96af
MC
1053 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1054 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1055 else
1056 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1057 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1058 if (is_serdes)
1059 tp->phy_addr += 7;
1060 } else
3f0e3ad7 1061 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1062
158d7abd
MC
1063 tg3_mdio_start(tp);
1064
1065 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1066 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1067 return 0;
1068
298cf9be
LB
1069 tp->mdio_bus = mdiobus_alloc();
1070 if (tp->mdio_bus == NULL)
1071 return -ENOMEM;
158d7abd 1072
298cf9be
LB
1073 tp->mdio_bus->name = "tg3 mdio bus";
1074 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1075 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1076 tp->mdio_bus->priv = tp;
1077 tp->mdio_bus->parent = &tp->pdev->dev;
1078 tp->mdio_bus->read = &tg3_mdio_read;
1079 tp->mdio_bus->write = &tg3_mdio_write;
1080 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1081 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1082 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1083
1084 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1085 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1086
1087 /* The bus registration will look for all the PHYs on the mdio bus.
1088 * Unfortunately, it does not ensure the PHY is powered up before
1089 * accessing the PHY ID registers. A chip reset is the
1090 * quickest way to bring the device back to an operational state..
1091 */
1092 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1093 tg3_bmcr_reset(tp);
1094
298cf9be 1095 i = mdiobus_register(tp->mdio_bus);
a9daf367 1096 if (i) {
ab96b241 1097 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1098 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1099 return i;
1100 }
158d7abd 1101
3f0e3ad7 1102 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1103
9c61d6bc 1104 if (!phydev || !phydev->drv) {
ab96b241 1105 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1106 mdiobus_unregister(tp->mdio_bus);
1107 mdiobus_free(tp->mdio_bus);
1108 return -ENODEV;
1109 }
1110
1111 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1112 case PHY_ID_BCM57780:
321d32a0 1113 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1114 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1115 break;
6a443a0f
MC
1116 case PHY_ID_BCM50610:
1117 case PHY_ID_BCM50610M:
32e5a8d6 1118 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1119 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1120 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1121 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1122 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1123 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1124 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1125 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1126 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1127 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1128 /* fallthru */
6a443a0f 1129 case PHY_ID_RTL8211C:
fcb389df 1130 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1131 break;
6a443a0f
MC
1132 case PHY_ID_RTL8201E:
1133 case PHY_ID_BCMAC131:
a9daf367 1134 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1135 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1136 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1137 break;
1138 }
1139
9c61d6bc
MC
1140 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1141
1142 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1143 tg3_mdio_config_5785(tp);
a9daf367
MC
1144
1145 return 0;
158d7abd
MC
1146}
1147
1148static void tg3_mdio_fini(struct tg3 *tp)
1149{
1150 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1151 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1152 mdiobus_unregister(tp->mdio_bus);
1153 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1154 }
1155}
1156
ddfc87bf
MC
1157static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1158{
1159 int err;
1160
1161 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1162 if (err)
1163 goto done;
1164
1165 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1166 if (err)
1167 goto done;
1168
1169 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1170 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1171 if (err)
1172 goto done;
1173
1174 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1175
1176done:
1177 return err;
1178}
1179
1180static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1181{
1182 int err;
1183
1184 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1185 if (err)
1186 goto done;
1187
1188 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1189 if (err)
1190 goto done;
1191
1192 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1193 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1194 if (err)
1195 goto done;
1196
1197 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1198
1199done:
1200 return err;
1201}
1202
4ba526ce
MC
1203/* tp->lock is held. */
1204static inline void tg3_generate_fw_event(struct tg3 *tp)
1205{
1206 u32 val;
1207
1208 val = tr32(GRC_RX_CPU_EVENT);
1209 val |= GRC_RX_CPU_DRIVER_EVENT;
1210 tw32_f(GRC_RX_CPU_EVENT, val);
1211
1212 tp->last_event_jiffies = jiffies;
1213}
1214
1215#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1216
95e2869a
MC
1217/* tp->lock is held. */
1218static void tg3_wait_for_event_ack(struct tg3 *tp)
1219{
1220 int i;
4ba526ce
MC
1221 unsigned int delay_cnt;
1222 long time_remain;
1223
1224 /* If enough time has passed, no wait is necessary. */
1225 time_remain = (long)(tp->last_event_jiffies + 1 +
1226 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1227 (long)jiffies;
1228 if (time_remain < 0)
1229 return;
1230
1231 /* Check if we can shorten the wait time. */
1232 delay_cnt = jiffies_to_usecs(time_remain);
1233 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1234 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1235 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1236
4ba526ce 1237 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1238 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1239 break;
4ba526ce 1240 udelay(8);
95e2869a
MC
1241 }
1242}
1243
1244/* tp->lock is held. */
1245static void tg3_ump_link_report(struct tg3 *tp)
1246{
1247 u32 reg;
1248 u32 val;
1249
1250 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1251 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1252 return;
1253
1254 tg3_wait_for_event_ack(tp);
1255
1256 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1257
1258 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1259
1260 val = 0;
1261 if (!tg3_readphy(tp, MII_BMCR, &reg))
1262 val = reg << 16;
1263 if (!tg3_readphy(tp, MII_BMSR, &reg))
1264 val |= (reg & 0xffff);
1265 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1266
1267 val = 0;
1268 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1269 val = reg << 16;
1270 if (!tg3_readphy(tp, MII_LPA, &reg))
1271 val |= (reg & 0xffff);
1272 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1273
1274 val = 0;
f07e9af3 1275 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1276 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1277 val = reg << 16;
1278 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1279 val |= (reg & 0xffff);
1280 }
1281 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1282
1283 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1284 val = reg << 16;
1285 else
1286 val = 0;
1287 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1288
4ba526ce 1289 tg3_generate_fw_event(tp);
95e2869a
MC
1290}
1291
1292static void tg3_link_report(struct tg3 *tp)
1293{
1294 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1295 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1296 tg3_ump_link_report(tp);
1297 } else if (netif_msg_link(tp)) {
05dbe005
JP
1298 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1299 (tp->link_config.active_speed == SPEED_1000 ?
1300 1000 :
1301 (tp->link_config.active_speed == SPEED_100 ?
1302 100 : 10)),
1303 (tp->link_config.active_duplex == DUPLEX_FULL ?
1304 "full" : "half"));
1305
1306 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1307 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1308 "on" : "off",
1309 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1310 "on" : "off");
95e2869a
MC
1311 tg3_ump_link_report(tp);
1312 }
1313}
1314
1315static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1316{
1317 u16 miireg;
1318
e18ce346 1319 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1320 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1321 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1322 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1323 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1324 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1325 else
1326 miireg = 0;
1327
1328 return miireg;
1329}
1330
1331static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1332{
1333 u16 miireg;
1334
e18ce346 1335 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1336 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1337 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1338 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1339 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1340 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1341 else
1342 miireg = 0;
1343
1344 return miireg;
1345}
1346
95e2869a
MC
1347static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1348{
1349 u8 cap = 0;
1350
1351 if (lcladv & ADVERTISE_1000XPAUSE) {
1352 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1353 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1354 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1355 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1356 cap = FLOW_CTRL_RX;
95e2869a
MC
1357 } else {
1358 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1359 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1360 }
1361 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1362 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1363 cap = FLOW_CTRL_TX;
95e2869a
MC
1364 }
1365
1366 return cap;
1367}
1368
f51f3562 1369static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1370{
b02fd9e3 1371 u8 autoneg;
f51f3562 1372 u8 flowctrl = 0;
95e2869a
MC
1373 u32 old_rx_mode = tp->rx_mode;
1374 u32 old_tx_mode = tp->tx_mode;
1375
b02fd9e3 1376 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1377 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1378 else
1379 autoneg = tp->link_config.autoneg;
1380
1381 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1382 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1383 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1384 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1385 else
bc02ff95 1386 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1387 } else
1388 flowctrl = tp->link_config.flowctrl;
95e2869a 1389
f51f3562 1390 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1391
e18ce346 1392 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1393 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1394 else
1395 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1396
f51f3562 1397 if (old_rx_mode != tp->rx_mode)
95e2869a 1398 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1399
e18ce346 1400 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1401 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1402 else
1403 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1404
f51f3562 1405 if (old_tx_mode != tp->tx_mode)
95e2869a 1406 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1407}
1408
b02fd9e3
MC
1409static void tg3_adjust_link(struct net_device *dev)
1410{
1411 u8 oldflowctrl, linkmesg = 0;
1412 u32 mac_mode, lcl_adv, rmt_adv;
1413 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1414 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1415
24bb4fb6 1416 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1417
1418 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1419 MAC_MODE_HALF_DUPLEX);
1420
1421 oldflowctrl = tp->link_config.active_flowctrl;
1422
1423 if (phydev->link) {
1424 lcl_adv = 0;
1425 rmt_adv = 0;
1426
1427 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1428 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1429 else if (phydev->speed == SPEED_1000 ||
1430 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1431 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1432 else
1433 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1434
1435 if (phydev->duplex == DUPLEX_HALF)
1436 mac_mode |= MAC_MODE_HALF_DUPLEX;
1437 else {
1438 lcl_adv = tg3_advert_flowctrl_1000T(
1439 tp->link_config.flowctrl);
1440
1441 if (phydev->pause)
1442 rmt_adv = LPA_PAUSE_CAP;
1443 if (phydev->asym_pause)
1444 rmt_adv |= LPA_PAUSE_ASYM;
1445 }
1446
1447 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1448 } else
1449 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1450
1451 if (mac_mode != tp->mac_mode) {
1452 tp->mac_mode = mac_mode;
1453 tw32_f(MAC_MODE, tp->mac_mode);
1454 udelay(40);
1455 }
1456
fcb389df
MC
1457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1458 if (phydev->speed == SPEED_10)
1459 tw32(MAC_MI_STAT,
1460 MAC_MI_STAT_10MBPS_MODE |
1461 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1462 else
1463 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1464 }
1465
b02fd9e3
MC
1466 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1467 tw32(MAC_TX_LENGTHS,
1468 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1469 (6 << TX_LENGTHS_IPG_SHIFT) |
1470 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1471 else
1472 tw32(MAC_TX_LENGTHS,
1473 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1474 (6 << TX_LENGTHS_IPG_SHIFT) |
1475 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1476
1477 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1478 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1479 phydev->speed != tp->link_config.active_speed ||
1480 phydev->duplex != tp->link_config.active_duplex ||
1481 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1482 linkmesg = 1;
b02fd9e3
MC
1483
1484 tp->link_config.active_speed = phydev->speed;
1485 tp->link_config.active_duplex = phydev->duplex;
1486
24bb4fb6 1487 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1488
1489 if (linkmesg)
1490 tg3_link_report(tp);
1491}
1492
1493static int tg3_phy_init(struct tg3 *tp)
1494{
1495 struct phy_device *phydev;
1496
f07e9af3 1497 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1498 return 0;
1499
1500 /* Bring the PHY back to a known state. */
1501 tg3_bmcr_reset(tp);
1502
3f0e3ad7 1503 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1504
1505 /* Attach the MAC to the PHY. */
fb28ad35 1506 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1507 phydev->dev_flags, phydev->interface);
b02fd9e3 1508 if (IS_ERR(phydev)) {
ab96b241 1509 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1510 return PTR_ERR(phydev);
1511 }
1512
b02fd9e3 1513 /* Mask with MAC supported features. */
9c61d6bc
MC
1514 switch (phydev->interface) {
1515 case PHY_INTERFACE_MODE_GMII:
1516 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1517 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1518 phydev->supported &= (PHY_GBIT_FEATURES |
1519 SUPPORTED_Pause |
1520 SUPPORTED_Asym_Pause);
1521 break;
1522 }
1523 /* fallthru */
9c61d6bc
MC
1524 case PHY_INTERFACE_MODE_MII:
1525 phydev->supported &= (PHY_BASIC_FEATURES |
1526 SUPPORTED_Pause |
1527 SUPPORTED_Asym_Pause);
1528 break;
1529 default:
3f0e3ad7 1530 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1531 return -EINVAL;
1532 }
1533
f07e9af3 1534 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1535
1536 phydev->advertising = phydev->supported;
1537
b02fd9e3
MC
1538 return 0;
1539}
1540
1541static void tg3_phy_start(struct tg3 *tp)
1542{
1543 struct phy_device *phydev;
1544
f07e9af3 1545 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1546 return;
1547
3f0e3ad7 1548 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1549
80096068
MC
1550 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1551 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1552 phydev->speed = tp->link_config.orig_speed;
1553 phydev->duplex = tp->link_config.orig_duplex;
1554 phydev->autoneg = tp->link_config.orig_autoneg;
1555 phydev->advertising = tp->link_config.orig_advertising;
1556 }
1557
1558 phy_start(phydev);
1559
1560 phy_start_aneg(phydev);
1561}
1562
1563static void tg3_phy_stop(struct tg3 *tp)
1564{
f07e9af3 1565 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1566 return;
1567
3f0e3ad7 1568 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1569}
1570
1571static void tg3_phy_fini(struct tg3 *tp)
1572{
f07e9af3 1573 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1574 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1575 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1576 }
1577}
1578
52b02d04
MC
1579static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1580{
1581 int err;
1582
1583 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1584 if (!err)
1585 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1586
1587 return err;
1588}
1589
6ee7c0a0 1590static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1591{
6ee7c0a0
MC
1592 int err;
1593
1594 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1595 if (!err)
1596 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1597
1598 return err;
b2a5c19c
MC
1599}
1600
7f97a4bd
MC
1601static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1602{
1603 u32 phytest;
1604
1605 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1606 u32 phy;
1607
1608 tg3_writephy(tp, MII_TG3_FET_TEST,
1609 phytest | MII_TG3_FET_SHADOW_EN);
1610 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1611 if (enable)
1612 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1613 else
1614 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1615 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1616 }
1617 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1618 }
1619}
1620
6833c043
MC
1621static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1622{
1623 u32 reg;
1624
ecf1410b 1625 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1626 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1627 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 1628 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1629 return;
1630
f07e9af3 1631 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1632 tg3_phy_fet_toggle_apd(tp, enable);
1633 return;
1634 }
1635
6833c043
MC
1636 reg = MII_TG3_MISC_SHDW_WREN |
1637 MII_TG3_MISC_SHDW_SCR5_SEL |
1638 MII_TG3_MISC_SHDW_SCR5_LPED |
1639 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1640 MII_TG3_MISC_SHDW_SCR5_SDTL |
1641 MII_TG3_MISC_SHDW_SCR5_C125OE;
1642 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1643 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1644
1645 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1646
1647
1648 reg = MII_TG3_MISC_SHDW_WREN |
1649 MII_TG3_MISC_SHDW_APD_SEL |
1650 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1651 if (enable)
1652 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1653
1654 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1655}
1656
9ef8ca99
MC
1657static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1658{
1659 u32 phy;
1660
1661 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1662 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1663 return;
1664
f07e9af3 1665 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1666 u32 ephy;
1667
535ef6e1
MC
1668 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1669 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1670
1671 tg3_writephy(tp, MII_TG3_FET_TEST,
1672 ephy | MII_TG3_FET_SHADOW_EN);
1673 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1674 if (enable)
535ef6e1 1675 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1676 else
535ef6e1
MC
1677 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1678 tg3_writephy(tp, reg, phy);
9ef8ca99 1679 }
535ef6e1 1680 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1681 }
1682 } else {
1683 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1684 MII_TG3_AUXCTL_SHDWSEL_MISC;
1685 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1686 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1687 if (enable)
1688 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1689 else
1690 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1691 phy |= MII_TG3_AUXCTL_MISC_WREN;
1692 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1693 }
1694 }
1695}
1696
1da177e4
LT
1697static void tg3_phy_set_wirespeed(struct tg3 *tp)
1698{
1699 u32 val;
1700
f07e9af3 1701 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1702 return;
1703
1704 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1705 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1706 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1707 (val | (1 << 15) | (1 << 4)));
1708}
1709
b2a5c19c
MC
1710static void tg3_phy_apply_otp(struct tg3 *tp)
1711{
1712 u32 otp, phy;
1713
1714 if (!tp->phy_otp)
1715 return;
1716
1717 otp = tp->phy_otp;
1718
1719 /* Enable SM_DSP clock and tx 6dB coding. */
1720 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1721 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1722 MII_TG3_AUXCTL_ACTL_TX_6DB;
1723 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1724
1725 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1726 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1727 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1728
1729 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1730 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1731 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1732
1733 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1734 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1735 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1736
1737 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1738 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1739
1740 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1741 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1742
1743 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1744 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1745 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1746
1747 /* Turn off SM_DSP clock. */
1748 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1749 MII_TG3_AUXCTL_ACTL_TX_6DB;
1750 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1751}
1752
52b02d04
MC
1753static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1754{
1755 u32 val;
1756
1757 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1758 return;
1759
1760 tp->setlpicnt = 0;
1761
1762 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1763 current_link_up == 1 &&
a6b68dab
MC
1764 tp->link_config.active_duplex == DUPLEX_FULL &&
1765 (tp->link_config.active_speed == SPEED_100 ||
1766 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1767 u32 eeectl;
1768
1769 if (tp->link_config.active_speed == SPEED_1000)
1770 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1771 else
1772 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1773
1774 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1775
3110f5f5
MC
1776 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1777 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1778
21a00ab2
MC
1779 switch (val) {
1780 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1781 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1782 case ASIC_REV_5717:
1783 case ASIC_REV_5719:
1784 case ASIC_REV_57765:
1785 /* Enable SM_DSP clock and tx 6dB coding. */
1786 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1787 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1788 MII_TG3_AUXCTL_ACTL_TX_6DB;
1789 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1790
1791 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1792
1793 /* Turn off SM_DSP clock. */
1794 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1795 MII_TG3_AUXCTL_ACTL_TX_6DB;
1796 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1797 }
1798 /* Fallthrough */
1799 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
52b02d04 1800 tp->setlpicnt = 2;
21a00ab2 1801 }
52b02d04
MC
1802 }
1803
1804 if (!tp->setlpicnt) {
1805 val = tr32(TG3_CPMU_EEE_MODE);
1806 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1807 }
1808}
1809
1da177e4
LT
1810static int tg3_wait_macro_done(struct tg3 *tp)
1811{
1812 int limit = 100;
1813
1814 while (limit--) {
1815 u32 tmp32;
1816
f08aa1a8 1817 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1818 if ((tmp32 & 0x1000) == 0)
1819 break;
1820 }
1821 }
d4675b52 1822 if (limit < 0)
1da177e4
LT
1823 return -EBUSY;
1824
1825 return 0;
1826}
1827
1828static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1829{
1830 static const u32 test_pat[4][6] = {
1831 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1832 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1833 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1834 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1835 };
1836 int chan;
1837
1838 for (chan = 0; chan < 4; chan++) {
1839 int i;
1840
1841 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1842 (chan * 0x2000) | 0x0200);
f08aa1a8 1843 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1844
1845 for (i = 0; i < 6; i++)
1846 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1847 test_pat[chan][i]);
1848
f08aa1a8 1849 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1850 if (tg3_wait_macro_done(tp)) {
1851 *resetp = 1;
1852 return -EBUSY;
1853 }
1854
1855 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1856 (chan * 0x2000) | 0x0200);
f08aa1a8 1857 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1858 if (tg3_wait_macro_done(tp)) {
1859 *resetp = 1;
1860 return -EBUSY;
1861 }
1862
f08aa1a8 1863 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1864 if (tg3_wait_macro_done(tp)) {
1865 *resetp = 1;
1866 return -EBUSY;
1867 }
1868
1869 for (i = 0; i < 6; i += 2) {
1870 u32 low, high;
1871
1872 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1873 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1874 tg3_wait_macro_done(tp)) {
1875 *resetp = 1;
1876 return -EBUSY;
1877 }
1878 low &= 0x7fff;
1879 high &= 0x000f;
1880 if (low != test_pat[chan][i] ||
1881 high != test_pat[chan][i+1]) {
1882 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1883 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1884 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1885
1886 return -EBUSY;
1887 }
1888 }
1889 }
1890
1891 return 0;
1892}
1893
1894static int tg3_phy_reset_chanpat(struct tg3 *tp)
1895{
1896 int chan;
1897
1898 for (chan = 0; chan < 4; chan++) {
1899 int i;
1900
1901 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1902 (chan * 0x2000) | 0x0200);
f08aa1a8 1903 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1904 for (i = 0; i < 6; i++)
1905 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1906 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1907 if (tg3_wait_macro_done(tp))
1908 return -EBUSY;
1909 }
1910
1911 return 0;
1912}
1913
1914static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1915{
1916 u32 reg32, phy9_orig;
1917 int retries, do_phy_reset, err;
1918
1919 retries = 10;
1920 do_phy_reset = 1;
1921 do {
1922 if (do_phy_reset) {
1923 err = tg3_bmcr_reset(tp);
1924 if (err)
1925 return err;
1926 do_phy_reset = 0;
1927 }
1928
1929 /* Disable transmitter and interrupt. */
1930 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1931 continue;
1932
1933 reg32 |= 0x3000;
1934 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1935
1936 /* Set full-duplex, 1000 mbps. */
1937 tg3_writephy(tp, MII_BMCR,
1938 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1939
1940 /* Set to master mode. */
1941 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1942 continue;
1943
1944 tg3_writephy(tp, MII_TG3_CTRL,
1945 (MII_TG3_CTRL_AS_MASTER |
1946 MII_TG3_CTRL_ENABLE_AS_MASTER));
1947
1948 /* Enable SM_DSP_CLOCK and 6dB. */
1949 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1950
1951 /* Block the PHY control access. */
6ee7c0a0 1952 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1953
1954 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1955 if (!err)
1956 break;
1957 } while (--retries);
1958
1959 err = tg3_phy_reset_chanpat(tp);
1960 if (err)
1961 return err;
1962
6ee7c0a0 1963 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1964
1965 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1966 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1967
1968 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1970 /* Set Extended packet length bit for jumbo frames */
1971 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1972 } else {
1da177e4
LT
1973 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1974 }
1975
1976 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1977
1978 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1979 reg32 &= ~0x3000;
1980 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1981 } else if (!err)
1982 err = -EBUSY;
1983
1984 return err;
1985}
1986
1987/* This will reset the tigon3 PHY if there is no valid
1988 * link unless the FORCE argument is non-zero.
1989 */
1990static int tg3_phy_reset(struct tg3 *tp)
1991{
f833c4c1 1992 u32 val, cpmuctrl;
1da177e4
LT
1993 int err;
1994
60189ddf 1995 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1996 val = tr32(GRC_MISC_CFG);
1997 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1998 udelay(40);
1999 }
f833c4c1
MC
2000 err = tg3_readphy(tp, MII_BMSR, &val);
2001 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2002 if (err != 0)
2003 return -EBUSY;
2004
c8e1e82b
MC
2005 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2006 netif_carrier_off(tp->dev);
2007 tg3_link_report(tp);
2008 }
2009
1da177e4
LT
2010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2011 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2013 err = tg3_phy_reset_5703_4_5(tp);
2014 if (err)
2015 return err;
2016 goto out;
2017 }
2018
b2a5c19c
MC
2019 cpmuctrl = 0;
2020 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2021 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2022 cpmuctrl = tr32(TG3_CPMU_CTRL);
2023 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2024 tw32(TG3_CPMU_CTRL,
2025 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2026 }
2027
1da177e4
LT
2028 err = tg3_bmcr_reset(tp);
2029 if (err)
2030 return err;
2031
b2a5c19c 2032 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2033 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2034 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2035
2036 tw32(TG3_CPMU_CTRL, cpmuctrl);
2037 }
2038
bcb37f6c
MC
2039 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2040 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2041 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2042 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2043 CPMU_LSPD_1000MB_MACCLK_12_5) {
2044 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2045 udelay(40);
2046 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2047 }
2048 }
2049
a50d0796
MC
2050 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 2052 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2053 return 0;
2054
b2a5c19c
MC
2055 tg3_phy_apply_otp(tp);
2056
f07e9af3 2057 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2058 tg3_phy_toggle_apd(tp, true);
2059 else
2060 tg3_phy_toggle_apd(tp, false);
2061
1da177e4 2062out:
f07e9af3 2063 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2064 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2065 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2066 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2067 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2068 }
f07e9af3 2069 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2070 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2071 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2072 }
f07e9af3 2073 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2074 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2075 tg3_phydsp_write(tp, 0x000a, 0x310b);
2076 tg3_phydsp_write(tp, 0x201f, 0x9506);
2077 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2078 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2079 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2080 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2081 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2082 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2083 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2084 tg3_writephy(tp, MII_TG3_TEST1,
2085 MII_TG3_TEST1_TRIM_EN | 0x4);
2086 } else
2087 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2088 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2089 }
1da177e4
LT
2090 /* Set Extended packet length bit (bit 14) on all chips that */
2091 /* support jumbo frames */
79eb6904 2092 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2093 /* Cannot do read-modify-write on 5401 */
2094 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2095 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2096 /* Set bit 14 with read-modify-write to preserve other bits */
2097 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
2098 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2099 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2100 }
2101
2102 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2103 * jumbo frames transmission.
2104 */
8f666b07 2105 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2106 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2107 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2108 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2109 }
2110
715116a1 2111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2112 /* adjust output voltage */
535ef6e1 2113 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2114 }
2115
9ef8ca99 2116 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2117 tg3_phy_set_wirespeed(tp);
2118 return 0;
2119}
2120
2121static void tg3_frob_aux_power(struct tg3 *tp)
2122{
2123 struct tg3 *tp_peer = tp;
2124
334355aa
MC
2125 /* The GPIOs do something completely different on 57765. */
2126 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2127 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2128 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2129 return;
2130
f6eb9b1f
MC
2131 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2132 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2133 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2134 struct net_device *dev_peer;
2135
2136 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2137 /* remove_one() may have been run on the peer. */
8c2dc7e1 2138 if (!dev_peer)
bc1c7567
MC
2139 tp_peer = tp;
2140 else
2141 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2142 }
2143
1da177e4 2144 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2145 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2146 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2147 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2148 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2150 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2151 (GRC_LCLCTRL_GPIO_OE0 |
2152 GRC_LCLCTRL_GPIO_OE1 |
2153 GRC_LCLCTRL_GPIO_OE2 |
2154 GRC_LCLCTRL_GPIO_OUTPUT0 |
2155 GRC_LCLCTRL_GPIO_OUTPUT1),
2156 100);
8d519ab2
MC
2157 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2158 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2159 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2160 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2161 GRC_LCLCTRL_GPIO_OE1 |
2162 GRC_LCLCTRL_GPIO_OE2 |
2163 GRC_LCLCTRL_GPIO_OUTPUT0 |
2164 GRC_LCLCTRL_GPIO_OUTPUT1 |
2165 tp->grc_local_ctrl;
2166 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2167
2168 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2169 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2170
2171 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2172 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2173 } else {
2174 u32 no_gpio2;
dc56b7d4 2175 u32 grc_local_ctrl = 0;
1da177e4
LT
2176
2177 if (tp_peer != tp &&
2178 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2179 return;
2180
dc56b7d4
MC
2181 /* Workaround to prevent overdrawing Amps. */
2182 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2183 ASIC_REV_5714) {
2184 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2185 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2186 grc_local_ctrl, 100);
dc56b7d4
MC
2187 }
2188
1da177e4
LT
2189 /* On 5753 and variants, GPIO2 cannot be used. */
2190 no_gpio2 = tp->nic_sram_data_cfg &
2191 NIC_SRAM_DATA_CFG_NO_GPIO2;
2192
dc56b7d4 2193 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2194 GRC_LCLCTRL_GPIO_OE1 |
2195 GRC_LCLCTRL_GPIO_OE2 |
2196 GRC_LCLCTRL_GPIO_OUTPUT1 |
2197 GRC_LCLCTRL_GPIO_OUTPUT2;
2198 if (no_gpio2) {
2199 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2200 GRC_LCLCTRL_GPIO_OUTPUT2);
2201 }
b401e9e2
MC
2202 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2203 grc_local_ctrl, 100);
1da177e4
LT
2204
2205 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2206
b401e9e2
MC
2207 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2208 grc_local_ctrl, 100);
1da177e4
LT
2209
2210 if (!no_gpio2) {
2211 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2212 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2213 grc_local_ctrl, 100);
1da177e4
LT
2214 }
2215 }
2216 } else {
2217 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2218 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2219 if (tp_peer != tp &&
2220 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2221 return;
2222
b401e9e2
MC
2223 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2224 (GRC_LCLCTRL_GPIO_OE1 |
2225 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2226
b401e9e2
MC
2227 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2228 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2229
b401e9e2
MC
2230 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2231 (GRC_LCLCTRL_GPIO_OE1 |
2232 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2233 }
2234 }
2235}
2236
e8f3f6ca
MC
2237static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2238{
2239 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2240 return 1;
79eb6904 2241 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2242 if (speed != SPEED_10)
2243 return 1;
2244 } else if (speed == SPEED_10)
2245 return 1;
2246
2247 return 0;
2248}
2249
1da177e4
LT
2250static int tg3_setup_phy(struct tg3 *, int);
2251
2252#define RESET_KIND_SHUTDOWN 0
2253#define RESET_KIND_INIT 1
2254#define RESET_KIND_SUSPEND 2
2255
2256static void tg3_write_sig_post_reset(struct tg3 *, int);
2257static int tg3_halt_cpu(struct tg3 *, u32);
2258
0a459aac 2259static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2260{
ce057f01
MC
2261 u32 val;
2262
f07e9af3 2263 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2265 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2266 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2267
2268 sg_dig_ctrl |=
2269 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2270 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2271 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2272 }
3f7045c1 2273 return;
5129724a 2274 }
3f7045c1 2275
60189ddf 2276 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2277 tg3_bmcr_reset(tp);
2278 val = tr32(GRC_MISC_CFG);
2279 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2280 udelay(40);
2281 return;
f07e9af3 2282 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2283 u32 phytest;
2284 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2285 u32 phy;
2286
2287 tg3_writephy(tp, MII_ADVERTISE, 0);
2288 tg3_writephy(tp, MII_BMCR,
2289 BMCR_ANENABLE | BMCR_ANRESTART);
2290
2291 tg3_writephy(tp, MII_TG3_FET_TEST,
2292 phytest | MII_TG3_FET_SHADOW_EN);
2293 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2294 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2295 tg3_writephy(tp,
2296 MII_TG3_FET_SHDW_AUXMODE4,
2297 phy);
2298 }
2299 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2300 }
2301 return;
0a459aac 2302 } else if (do_low_power) {
715116a1
MC
2303 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2304 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2305
2306 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2307 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2308 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2309 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2310 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2311 }
3f7045c1 2312
15c3b696
MC
2313 /* The PHY should not be powered down on some chips because
2314 * of bugs.
2315 */
2316 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2317 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2318 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2319 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2320 return;
ce057f01 2321
bcb37f6c
MC
2322 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2323 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2324 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2325 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2326 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2327 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2328 }
2329
15c3b696
MC
2330 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2331}
2332
ffbcfed4
MC
2333/* tp->lock is held. */
2334static int tg3_nvram_lock(struct tg3 *tp)
2335{
2336 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2337 int i;
2338
2339 if (tp->nvram_lock_cnt == 0) {
2340 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2341 for (i = 0; i < 8000; i++) {
2342 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2343 break;
2344 udelay(20);
2345 }
2346 if (i == 8000) {
2347 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2348 return -ENODEV;
2349 }
2350 }
2351 tp->nvram_lock_cnt++;
2352 }
2353 return 0;
2354}
2355
2356/* tp->lock is held. */
2357static void tg3_nvram_unlock(struct tg3 *tp)
2358{
2359 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2360 if (tp->nvram_lock_cnt > 0)
2361 tp->nvram_lock_cnt--;
2362 if (tp->nvram_lock_cnt == 0)
2363 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2364 }
2365}
2366
2367/* tp->lock is held. */
2368static void tg3_enable_nvram_access(struct tg3 *tp)
2369{
2370 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2371 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2372 u32 nvaccess = tr32(NVRAM_ACCESS);
2373
2374 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2375 }
2376}
2377
2378/* tp->lock is held. */
2379static void tg3_disable_nvram_access(struct tg3 *tp)
2380{
2381 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2382 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2383 u32 nvaccess = tr32(NVRAM_ACCESS);
2384
2385 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2386 }
2387}
2388
2389static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2390 u32 offset, u32 *val)
2391{
2392 u32 tmp;
2393 int i;
2394
2395 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2396 return -EINVAL;
2397
2398 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2399 EEPROM_ADDR_DEVID_MASK |
2400 EEPROM_ADDR_READ);
2401 tw32(GRC_EEPROM_ADDR,
2402 tmp |
2403 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2404 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2405 EEPROM_ADDR_ADDR_MASK) |
2406 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2407
2408 for (i = 0; i < 1000; i++) {
2409 tmp = tr32(GRC_EEPROM_ADDR);
2410
2411 if (tmp & EEPROM_ADDR_COMPLETE)
2412 break;
2413 msleep(1);
2414 }
2415 if (!(tmp & EEPROM_ADDR_COMPLETE))
2416 return -EBUSY;
2417
62cedd11
MC
2418 tmp = tr32(GRC_EEPROM_DATA);
2419
2420 /*
2421 * The data will always be opposite the native endian
2422 * format. Perform a blind byteswap to compensate.
2423 */
2424 *val = swab32(tmp);
2425
ffbcfed4
MC
2426 return 0;
2427}
2428
2429#define NVRAM_CMD_TIMEOUT 10000
2430
2431static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2432{
2433 int i;
2434
2435 tw32(NVRAM_CMD, nvram_cmd);
2436 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2437 udelay(10);
2438 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2439 udelay(10);
2440 break;
2441 }
2442 }
2443
2444 if (i == NVRAM_CMD_TIMEOUT)
2445 return -EBUSY;
2446
2447 return 0;
2448}
2449
2450static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2451{
2452 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2453 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2454 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2455 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2456 (tp->nvram_jedecnum == JEDEC_ATMEL))
2457
2458 addr = ((addr / tp->nvram_pagesize) <<
2459 ATMEL_AT45DB0X1B_PAGE_POS) +
2460 (addr % tp->nvram_pagesize);
2461
2462 return addr;
2463}
2464
2465static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2466{
2467 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2468 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2469 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2470 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2471 (tp->nvram_jedecnum == JEDEC_ATMEL))
2472
2473 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2474 tp->nvram_pagesize) +
2475 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2476
2477 return addr;
2478}
2479
e4f34110
MC
2480/* NOTE: Data read in from NVRAM is byteswapped according to
2481 * the byteswapping settings for all other register accesses.
2482 * tg3 devices are BE devices, so on a BE machine, the data
2483 * returned will be exactly as it is seen in NVRAM. On a LE
2484 * machine, the 32-bit value will be byteswapped.
2485 */
ffbcfed4
MC
2486static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2487{
2488 int ret;
2489
2490 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2491 return tg3_nvram_read_using_eeprom(tp, offset, val);
2492
2493 offset = tg3_nvram_phys_addr(tp, offset);
2494
2495 if (offset > NVRAM_ADDR_MSK)
2496 return -EINVAL;
2497
2498 ret = tg3_nvram_lock(tp);
2499 if (ret)
2500 return ret;
2501
2502 tg3_enable_nvram_access(tp);
2503
2504 tw32(NVRAM_ADDR, offset);
2505 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2506 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2507
2508 if (ret == 0)
e4f34110 2509 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2510
2511 tg3_disable_nvram_access(tp);
2512
2513 tg3_nvram_unlock(tp);
2514
2515 return ret;
2516}
2517
a9dc529d
MC
2518/* Ensures NVRAM data is in bytestream format. */
2519static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2520{
2521 u32 v;
a9dc529d 2522 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2523 if (!res)
a9dc529d 2524 *val = cpu_to_be32(v);
ffbcfed4
MC
2525 return res;
2526}
2527
3f007891
MC
2528/* tp->lock is held. */
2529static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2530{
2531 u32 addr_high, addr_low;
2532 int i;
2533
2534 addr_high = ((tp->dev->dev_addr[0] << 8) |
2535 tp->dev->dev_addr[1]);
2536 addr_low = ((tp->dev->dev_addr[2] << 24) |
2537 (tp->dev->dev_addr[3] << 16) |
2538 (tp->dev->dev_addr[4] << 8) |
2539 (tp->dev->dev_addr[5] << 0));
2540 for (i = 0; i < 4; i++) {
2541 if (i == 1 && skip_mac_1)
2542 continue;
2543 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2544 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2545 }
2546
2547 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2548 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2549 for (i = 0; i < 12; i++) {
2550 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2551 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2552 }
2553 }
2554
2555 addr_high = (tp->dev->dev_addr[0] +
2556 tp->dev->dev_addr[1] +
2557 tp->dev->dev_addr[2] +
2558 tp->dev->dev_addr[3] +
2559 tp->dev->dev_addr[4] +
2560 tp->dev->dev_addr[5]) &
2561 TX_BACKOFF_SEED_MASK;
2562 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2563}
2564
c866b7ea 2565static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2566{
c866b7ea
RW
2567 /*
2568 * Make sure register accesses (indirect or otherwise) will function
2569 * correctly.
1da177e4
LT
2570 */
2571 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2572 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2573}
1da177e4 2574
c866b7ea
RW
2575static int tg3_power_up(struct tg3 *tp)
2576{
2577 tg3_enable_register_access(tp);
8c6bda1a 2578
c866b7ea 2579 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2580
c866b7ea
RW
2581 /* Switch out of Vaux if it is a NIC */
2582 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2583 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2584
c866b7ea
RW
2585 return 0;
2586}
1da177e4 2587
c866b7ea
RW
2588static int tg3_power_down_prepare(struct tg3 *tp)
2589{
2590 u32 misc_host_ctrl;
2591 bool device_should_wake, do_low_power;
2592
2593 tg3_enable_register_access(tp);
5e7dfd0f
MC
2594
2595 /* Restore the CLKREQ setting. */
2596 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2597 u16 lnkctl;
2598
2599 pci_read_config_word(tp->pdev,
2600 tp->pcie_cap + PCI_EXP_LNKCTL,
2601 &lnkctl);
2602 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2603 pci_write_config_word(tp->pdev,
2604 tp->pcie_cap + PCI_EXP_LNKCTL,
2605 lnkctl);
2606 }
2607
1da177e4
LT
2608 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2609 tw32(TG3PCI_MISC_HOST_CTRL,
2610 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2611
c866b7ea 2612 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2613 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2614
dd477003 2615 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2616 do_low_power = false;
f07e9af3 2617 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2618 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2619 struct phy_device *phydev;
0a459aac 2620 u32 phyid, advertising;
b02fd9e3 2621
3f0e3ad7 2622 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2623
80096068 2624 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2625
2626 tp->link_config.orig_speed = phydev->speed;
2627 tp->link_config.orig_duplex = phydev->duplex;
2628 tp->link_config.orig_autoneg = phydev->autoneg;
2629 tp->link_config.orig_advertising = phydev->advertising;
2630
2631 advertising = ADVERTISED_TP |
2632 ADVERTISED_Pause |
2633 ADVERTISED_Autoneg |
2634 ADVERTISED_10baseT_Half;
2635
2636 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2637 device_should_wake) {
b02fd9e3
MC
2638 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2639 advertising |=
2640 ADVERTISED_100baseT_Half |
2641 ADVERTISED_100baseT_Full |
2642 ADVERTISED_10baseT_Full;
2643 else
2644 advertising |= ADVERTISED_10baseT_Full;
2645 }
2646
2647 phydev->advertising = advertising;
2648
2649 phy_start_aneg(phydev);
0a459aac
MC
2650
2651 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2652 if (phyid != PHY_ID_BCMAC131) {
2653 phyid &= PHY_BCM_OUI_MASK;
2654 if (phyid == PHY_BCM_OUI_1 ||
2655 phyid == PHY_BCM_OUI_2 ||
2656 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2657 do_low_power = true;
2658 }
b02fd9e3 2659 }
dd477003 2660 } else {
2023276e 2661 do_low_power = true;
0a459aac 2662
80096068
MC
2663 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2664 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2665 tp->link_config.orig_speed = tp->link_config.speed;
2666 tp->link_config.orig_duplex = tp->link_config.duplex;
2667 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2668 }
1da177e4 2669
f07e9af3 2670 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2671 tp->link_config.speed = SPEED_10;
2672 tp->link_config.duplex = DUPLEX_HALF;
2673 tp->link_config.autoneg = AUTONEG_ENABLE;
2674 tg3_setup_phy(tp, 0);
2675 }
1da177e4
LT
2676 }
2677
b5d3772c
MC
2678 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2679 u32 val;
2680
2681 val = tr32(GRC_VCPU_EXT_CTRL);
2682 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2683 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2684 int i;
2685 u32 val;
2686
2687 for (i = 0; i < 200; i++) {
2688 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2689 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2690 break;
2691 msleep(1);
2692 }
2693 }
a85feb8c
GZ
2694 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2695 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2696 WOL_DRV_STATE_SHUTDOWN |
2697 WOL_DRV_WOL |
2698 WOL_SET_MAGIC_PKT);
6921d201 2699
05ac4cb7 2700 if (device_should_wake) {
1da177e4
LT
2701 u32 mac_mode;
2702
f07e9af3 2703 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2704 if (do_low_power) {
dd477003
MC
2705 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2706 udelay(40);
2707 }
1da177e4 2708
f07e9af3 2709 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2710 mac_mode = MAC_MODE_PORT_MODE_GMII;
2711 else
2712 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2713
e8f3f6ca
MC
2714 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2715 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2716 ASIC_REV_5700) {
2717 u32 speed = (tp->tg3_flags &
2718 TG3_FLAG_WOL_SPEED_100MB) ?
2719 SPEED_100 : SPEED_10;
2720 if (tg3_5700_link_polarity(tp, speed))
2721 mac_mode |= MAC_MODE_LINK_POLARITY;
2722 else
2723 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2724 }
1da177e4
LT
2725 } else {
2726 mac_mode = MAC_MODE_PORT_MODE_TBI;
2727 }
2728
cbf46853 2729 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2730 tw32(MAC_LED_CTRL, tp->led_ctrl);
2731
05ac4cb7
MC
2732 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2733 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2734 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2735 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2736 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2737 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2738
d2394e6b
MC
2739 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2740 mac_mode |= MAC_MODE_APE_TX_EN |
2741 MAC_MODE_APE_RX_EN |
2742 MAC_MODE_TDE_ENABLE;
3bda1258 2743
1da177e4
LT
2744 tw32_f(MAC_MODE, mac_mode);
2745 udelay(100);
2746
2747 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2748 udelay(10);
2749 }
2750
2751 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2752 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2753 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2754 u32 base_val;
2755
2756 base_val = tp->pci_clock_ctrl;
2757 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2758 CLOCK_CTRL_TXCLK_DISABLE);
2759
b401e9e2
MC
2760 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2761 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2762 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2763 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2764 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2765 /* do nothing */
85e94ced 2766 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2767 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2768 u32 newbits1, newbits2;
2769
2770 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2772 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2773 CLOCK_CTRL_TXCLK_DISABLE |
2774 CLOCK_CTRL_ALTCLK);
2775 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2776 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2777 newbits1 = CLOCK_CTRL_625_CORE;
2778 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2779 } else {
2780 newbits1 = CLOCK_CTRL_ALTCLK;
2781 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2782 }
2783
b401e9e2
MC
2784 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2785 40);
1da177e4 2786
b401e9e2
MC
2787 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2788 40);
1da177e4
LT
2789
2790 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2791 u32 newbits3;
2792
2793 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2794 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2795 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2796 CLOCK_CTRL_TXCLK_DISABLE |
2797 CLOCK_CTRL_44MHZ_CORE);
2798 } else {
2799 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2800 }
2801
b401e9e2
MC
2802 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2803 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2804 }
2805 }
2806
05ac4cb7 2807 if (!(device_should_wake) &&
22435849 2808 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2809 tg3_power_down_phy(tp, do_low_power);
6921d201 2810
1da177e4
LT
2811 tg3_frob_aux_power(tp);
2812
2813 /* Workaround for unstable PLL clock */
2814 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2815 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2816 u32 val = tr32(0x7d00);
2817
2818 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2819 tw32(0x7d00, val);
6921d201 2820 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2821 int err;
2822
2823 err = tg3_nvram_lock(tp);
1da177e4 2824 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2825 if (!err)
2826 tg3_nvram_unlock(tp);
6921d201 2827 }
1da177e4
LT
2828 }
2829
bbadf503
MC
2830 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2831
c866b7ea
RW
2832 return 0;
2833}
12dac075 2834
c866b7ea
RW
2835static void tg3_power_down(struct tg3 *tp)
2836{
2837 tg3_power_down_prepare(tp);
1da177e4 2838
c866b7ea
RW
2839 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2840 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2841}
2842
1da177e4
LT
2843static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2844{
2845 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2846 case MII_TG3_AUX_STAT_10HALF:
2847 *speed = SPEED_10;
2848 *duplex = DUPLEX_HALF;
2849 break;
2850
2851 case MII_TG3_AUX_STAT_10FULL:
2852 *speed = SPEED_10;
2853 *duplex = DUPLEX_FULL;
2854 break;
2855
2856 case MII_TG3_AUX_STAT_100HALF:
2857 *speed = SPEED_100;
2858 *duplex = DUPLEX_HALF;
2859 break;
2860
2861 case MII_TG3_AUX_STAT_100FULL:
2862 *speed = SPEED_100;
2863 *duplex = DUPLEX_FULL;
2864 break;
2865
2866 case MII_TG3_AUX_STAT_1000HALF:
2867 *speed = SPEED_1000;
2868 *duplex = DUPLEX_HALF;
2869 break;
2870
2871 case MII_TG3_AUX_STAT_1000FULL:
2872 *speed = SPEED_1000;
2873 *duplex = DUPLEX_FULL;
2874 break;
2875
2876 default:
f07e9af3 2877 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2878 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2879 SPEED_10;
2880 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2881 DUPLEX_HALF;
2882 break;
2883 }
1da177e4
LT
2884 *speed = SPEED_INVALID;
2885 *duplex = DUPLEX_INVALID;
2886 break;
855e1111 2887 }
1da177e4
LT
2888}
2889
2890static void tg3_phy_copper_begin(struct tg3 *tp)
2891{
2892 u32 new_adv;
2893 int i;
2894
80096068 2895 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2896 /* Entering low power mode. Disable gigabit and
2897 * 100baseT advertisements.
2898 */
2899 tg3_writephy(tp, MII_TG3_CTRL, 0);
2900
2901 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2902 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2903 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2904 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2905
2906 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2907 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2908 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2909 tp->link_config.advertising &=
2910 ~(ADVERTISED_1000baseT_Half |
2911 ADVERTISED_1000baseT_Full);
2912
ba4d07a8 2913 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2914 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2915 new_adv |= ADVERTISE_10HALF;
2916 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2917 new_adv |= ADVERTISE_10FULL;
2918 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2919 new_adv |= ADVERTISE_100HALF;
2920 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2921 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2922
2923 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2924
1da177e4
LT
2925 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2926
2927 if (tp->link_config.advertising &
2928 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2929 new_adv = 0;
2930 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2931 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2932 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2933 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2934 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2935 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2936 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2937 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2938 MII_TG3_CTRL_ENABLE_AS_MASTER);
2939 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2940 } else {
2941 tg3_writephy(tp, MII_TG3_CTRL, 0);
2942 }
2943 } else {
ba4d07a8
MC
2944 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2945 new_adv |= ADVERTISE_CSMA;
2946
1da177e4
LT
2947 /* Asking for a specific link mode. */
2948 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2949 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2950
2951 if (tp->link_config.duplex == DUPLEX_FULL)
2952 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2953 else
2954 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2955 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2956 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2957 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2958 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2959 } else {
1da177e4
LT
2960 if (tp->link_config.speed == SPEED_100) {
2961 if (tp->link_config.duplex == DUPLEX_FULL)
2962 new_adv |= ADVERTISE_100FULL;
2963 else
2964 new_adv |= ADVERTISE_100HALF;
2965 } else {
2966 if (tp->link_config.duplex == DUPLEX_FULL)
2967 new_adv |= ADVERTISE_10FULL;
2968 else
2969 new_adv |= ADVERTISE_10HALF;
2970 }
2971 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2972
2973 new_adv = 0;
1da177e4 2974 }
ba4d07a8
MC
2975
2976 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2977 }
2978
52b02d04 2979 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 2980 u32 val;
52b02d04
MC
2981
2982 tw32(TG3_CPMU_EEE_MODE,
2983 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2984
2985 /* Enable SM_DSP clock and tx 6dB coding. */
2986 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2987 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2988 MII_TG3_AUXCTL_ACTL_TX_6DB;
2989 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2990
21a00ab2
MC
2991 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2992 case ASIC_REV_5717:
2993 case ASIC_REV_57765:
2994 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2995 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2996 MII_TG3_DSP_CH34TP2_HIBW01);
2997 /* Fall through */
2998 case ASIC_REV_5719:
2999 val = MII_TG3_DSP_TAP26_ALNOKO |
3000 MII_TG3_DSP_TAP26_RMRXSTO |
3001 MII_TG3_DSP_TAP26_OPCSINPT;
3002 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3003 }
52b02d04 3004
a6b68dab 3005 val = 0;
52b02d04
MC
3006 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3007 /* Advertise 100-BaseTX EEE ability */
3008 if (tp->link_config.advertising &
3110f5f5
MC
3009 ADVERTISED_100baseT_Full)
3010 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
3011 /* Advertise 1000-BaseT EEE ability */
3012 if (tp->link_config.advertising &
3110f5f5
MC
3013 ADVERTISED_1000baseT_Full)
3014 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 3015 }
3110f5f5 3016 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04
MC
3017
3018 /* Turn off SM_DSP clock. */
3019 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3020 MII_TG3_AUXCTL_ACTL_TX_6DB;
3021 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3022 }
3023
1da177e4
LT
3024 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3025 tp->link_config.speed != SPEED_INVALID) {
3026 u32 bmcr, orig_bmcr;
3027
3028 tp->link_config.active_speed = tp->link_config.speed;
3029 tp->link_config.active_duplex = tp->link_config.duplex;
3030
3031 bmcr = 0;
3032 switch (tp->link_config.speed) {
3033 default:
3034 case SPEED_10:
3035 break;
3036
3037 case SPEED_100:
3038 bmcr |= BMCR_SPEED100;
3039 break;
3040
3041 case SPEED_1000:
3042 bmcr |= TG3_BMCR_SPEED1000;
3043 break;
855e1111 3044 }
1da177e4
LT
3045
3046 if (tp->link_config.duplex == DUPLEX_FULL)
3047 bmcr |= BMCR_FULLDPLX;
3048
3049 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3050 (bmcr != orig_bmcr)) {
3051 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3052 for (i = 0; i < 1500; i++) {
3053 u32 tmp;
3054
3055 udelay(10);
3056 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3057 tg3_readphy(tp, MII_BMSR, &tmp))
3058 continue;
3059 if (!(tmp & BMSR_LSTATUS)) {
3060 udelay(40);
3061 break;
3062 }
3063 }
3064 tg3_writephy(tp, MII_BMCR, bmcr);
3065 udelay(40);
3066 }
3067 } else {
3068 tg3_writephy(tp, MII_BMCR,
3069 BMCR_ANENABLE | BMCR_ANRESTART);
3070 }
3071}
3072
3073static int tg3_init_5401phy_dsp(struct tg3 *tp)
3074{
3075 int err;
3076
3077 /* Turn off tap power management. */
3078 /* Set Extended packet length bit */
3079 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3080
6ee7c0a0
MC
3081 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3082 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3083 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3084 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3085 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3086
3087 udelay(40);
3088
3089 return err;
3090}
3091
3600d918 3092static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3093{
3600d918
MC
3094 u32 adv_reg, all_mask = 0;
3095
3096 if (mask & ADVERTISED_10baseT_Half)
3097 all_mask |= ADVERTISE_10HALF;
3098 if (mask & ADVERTISED_10baseT_Full)
3099 all_mask |= ADVERTISE_10FULL;
3100 if (mask & ADVERTISED_100baseT_Half)
3101 all_mask |= ADVERTISE_100HALF;
3102 if (mask & ADVERTISED_100baseT_Full)
3103 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3104
3105 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3106 return 0;
3107
1da177e4
LT
3108 if ((adv_reg & all_mask) != all_mask)
3109 return 0;
f07e9af3 3110 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3111 u32 tg3_ctrl;
3112
3600d918
MC
3113 all_mask = 0;
3114 if (mask & ADVERTISED_1000baseT_Half)
3115 all_mask |= ADVERTISE_1000HALF;
3116 if (mask & ADVERTISED_1000baseT_Full)
3117 all_mask |= ADVERTISE_1000FULL;
3118
1da177e4
LT
3119 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3120 return 0;
3121
1da177e4
LT
3122 if ((tg3_ctrl & all_mask) != all_mask)
3123 return 0;
3124 }
3125 return 1;
3126}
3127
ef167e27
MC
3128static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3129{
3130 u32 curadv, reqadv;
3131
3132 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3133 return 1;
3134
3135 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3136 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3137
3138 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3139 if (curadv != reqadv)
3140 return 0;
3141
3142 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3143 tg3_readphy(tp, MII_LPA, rmtadv);
3144 } else {
3145 /* Reprogram the advertisement register, even if it
3146 * does not affect the current link. If the link
3147 * gets renegotiated in the future, we can save an
3148 * additional renegotiation cycle by advertising
3149 * it correctly in the first place.
3150 */
3151 if (curadv != reqadv) {
3152 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3153 ADVERTISE_PAUSE_ASYM);
3154 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3155 }
3156 }
3157
3158 return 1;
3159}
3160
1da177e4
LT
3161static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3162{
3163 int current_link_up;
f833c4c1 3164 u32 bmsr, val;
ef167e27 3165 u32 lcl_adv, rmt_adv;
1da177e4
LT
3166 u16 current_speed;
3167 u8 current_duplex;
3168 int i, err;
3169
3170 tw32(MAC_EVENT, 0);
3171
3172 tw32_f(MAC_STATUS,
3173 (MAC_STATUS_SYNC_CHANGED |
3174 MAC_STATUS_CFG_CHANGED |
3175 MAC_STATUS_MI_COMPLETION |
3176 MAC_STATUS_LNKSTATE_CHANGED));
3177 udelay(40);
3178
8ef21428
MC
3179 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3180 tw32_f(MAC_MI_MODE,
3181 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3182 udelay(80);
3183 }
1da177e4
LT
3184
3185 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3186
3187 /* Some third-party PHYs need to be reset on link going
3188 * down.
3189 */
3190 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3191 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3192 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3193 netif_carrier_ok(tp->dev)) {
3194 tg3_readphy(tp, MII_BMSR, &bmsr);
3195 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3196 !(bmsr & BMSR_LSTATUS))
3197 force_reset = 1;
3198 }
3199 if (force_reset)
3200 tg3_phy_reset(tp);
3201
79eb6904 3202 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3203 tg3_readphy(tp, MII_BMSR, &bmsr);
3204 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3205 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3206 bmsr = 0;
3207
3208 if (!(bmsr & BMSR_LSTATUS)) {
3209 err = tg3_init_5401phy_dsp(tp);
3210 if (err)
3211 return err;
3212
3213 tg3_readphy(tp, MII_BMSR, &bmsr);
3214 for (i = 0; i < 1000; i++) {
3215 udelay(10);
3216 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3217 (bmsr & BMSR_LSTATUS)) {
3218 udelay(40);
3219 break;
3220 }
3221 }
3222
79eb6904
MC
3223 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3224 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3225 !(bmsr & BMSR_LSTATUS) &&
3226 tp->link_config.active_speed == SPEED_1000) {
3227 err = tg3_phy_reset(tp);
3228 if (!err)
3229 err = tg3_init_5401phy_dsp(tp);
3230 if (err)
3231 return err;
3232 }
3233 }
3234 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3235 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3236 /* 5701 {A0,B0} CRC bug workaround */
3237 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3238 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3239 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3240 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3241 }
3242
3243 /* Clear pending interrupts... */
f833c4c1
MC
3244 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3245 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3246
f07e9af3 3247 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3248 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3249 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3250 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3251
3252 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3253 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3254 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3255 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3256 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3257 else
3258 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3259 }
3260
3261 current_link_up = 0;
3262 current_speed = SPEED_INVALID;
3263 current_duplex = DUPLEX_INVALID;
3264
f07e9af3 3265 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3266 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3267 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3268 if (!(val & (1 << 10))) {
3269 val |= (1 << 10);
3270 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3271 goto relink;
3272 }
3273 }
3274
3275 bmsr = 0;
3276 for (i = 0; i < 100; i++) {
3277 tg3_readphy(tp, MII_BMSR, &bmsr);
3278 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3279 (bmsr & BMSR_LSTATUS))
3280 break;
3281 udelay(40);
3282 }
3283
3284 if (bmsr & BMSR_LSTATUS) {
3285 u32 aux_stat, bmcr;
3286
3287 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3288 for (i = 0; i < 2000; i++) {
3289 udelay(10);
3290 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3291 aux_stat)
3292 break;
3293 }
3294
3295 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3296 &current_speed,
3297 &current_duplex);
3298
3299 bmcr = 0;
3300 for (i = 0; i < 200; i++) {
3301 tg3_readphy(tp, MII_BMCR, &bmcr);
3302 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3303 continue;
3304 if (bmcr && bmcr != 0x7fff)
3305 break;
3306 udelay(10);
3307 }
3308
ef167e27
MC
3309 lcl_adv = 0;
3310 rmt_adv = 0;
1da177e4 3311
ef167e27
MC
3312 tp->link_config.active_speed = current_speed;
3313 tp->link_config.active_duplex = current_duplex;
3314
3315 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3316 if ((bmcr & BMCR_ANENABLE) &&
3317 tg3_copper_is_advertising_all(tp,
3318 tp->link_config.advertising)) {
3319 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3320 &rmt_adv))
3321 current_link_up = 1;
1da177e4
LT
3322 }
3323 } else {
3324 if (!(bmcr & BMCR_ANENABLE) &&
3325 tp->link_config.speed == current_speed &&
ef167e27
MC
3326 tp->link_config.duplex == current_duplex &&
3327 tp->link_config.flowctrl ==
3328 tp->link_config.active_flowctrl) {
1da177e4 3329 current_link_up = 1;
1da177e4
LT
3330 }
3331 }
3332
ef167e27
MC
3333 if (current_link_up == 1 &&
3334 tp->link_config.active_duplex == DUPLEX_FULL)
3335 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3336 }
3337
1da177e4 3338relink:
80096068 3339 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3340 tg3_phy_copper_begin(tp);
3341
f833c4c1
MC
3342 tg3_readphy(tp, MII_BMSR, &bmsr);
3343 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3344 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3345 current_link_up = 1;
3346 }
3347
3348 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3349 if (current_link_up == 1) {
3350 if (tp->link_config.active_speed == SPEED_100 ||
3351 tp->link_config.active_speed == SPEED_10)
3352 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3353 else
3354 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3355 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3356 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3357 else
1da177e4
LT
3358 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3359
3360 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3361 if (tp->link_config.active_duplex == DUPLEX_HALF)
3362 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3363
1da177e4 3364 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3365 if (current_link_up == 1 &&
3366 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3367 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3368 else
3369 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3370 }
3371
3372 /* ??? Without this setting Netgear GA302T PHY does not
3373 * ??? send/receive packets...
3374 */
79eb6904 3375 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3376 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3377 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3378 tw32_f(MAC_MI_MODE, tp->mi_mode);
3379 udelay(80);
3380 }
3381
3382 tw32_f(MAC_MODE, tp->mac_mode);
3383 udelay(40);
3384
52b02d04
MC
3385 tg3_phy_eee_adjust(tp, current_link_up);
3386
1da177e4
LT
3387 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3388 /* Polled via timer. */
3389 tw32_f(MAC_EVENT, 0);
3390 } else {
3391 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3392 }
3393 udelay(40);
3394
3395 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3396 current_link_up == 1 &&
3397 tp->link_config.active_speed == SPEED_1000 &&
3398 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3399 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3400 udelay(120);
3401 tw32_f(MAC_STATUS,
3402 (MAC_STATUS_SYNC_CHANGED |
3403 MAC_STATUS_CFG_CHANGED));
3404 udelay(40);
3405 tg3_write_mem(tp,
3406 NIC_SRAM_FIRMWARE_MBOX,
3407 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3408 }
3409
5e7dfd0f
MC
3410 /* Prevent send BD corruption. */
3411 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3412 u16 oldlnkctl, newlnkctl;
3413
3414 pci_read_config_word(tp->pdev,
3415 tp->pcie_cap + PCI_EXP_LNKCTL,
3416 &oldlnkctl);
3417 if (tp->link_config.active_speed == SPEED_100 ||
3418 tp->link_config.active_speed == SPEED_10)
3419 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3420 else
3421 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3422 if (newlnkctl != oldlnkctl)
3423 pci_write_config_word(tp->pdev,
3424 tp->pcie_cap + PCI_EXP_LNKCTL,
3425 newlnkctl);
3426 }
3427
1da177e4
LT
3428 if (current_link_up != netif_carrier_ok(tp->dev)) {
3429 if (current_link_up)
3430 netif_carrier_on(tp->dev);
3431 else
3432 netif_carrier_off(tp->dev);
3433 tg3_link_report(tp);
3434 }
3435
3436 return 0;
3437}
3438
3439struct tg3_fiber_aneginfo {
3440 int state;
3441#define ANEG_STATE_UNKNOWN 0
3442#define ANEG_STATE_AN_ENABLE 1
3443#define ANEG_STATE_RESTART_INIT 2
3444#define ANEG_STATE_RESTART 3
3445#define ANEG_STATE_DISABLE_LINK_OK 4
3446#define ANEG_STATE_ABILITY_DETECT_INIT 5
3447#define ANEG_STATE_ABILITY_DETECT 6
3448#define ANEG_STATE_ACK_DETECT_INIT 7
3449#define ANEG_STATE_ACK_DETECT 8
3450#define ANEG_STATE_COMPLETE_ACK_INIT 9
3451#define ANEG_STATE_COMPLETE_ACK 10
3452#define ANEG_STATE_IDLE_DETECT_INIT 11
3453#define ANEG_STATE_IDLE_DETECT 12
3454#define ANEG_STATE_LINK_OK 13
3455#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3456#define ANEG_STATE_NEXT_PAGE_WAIT 15
3457
3458 u32 flags;
3459#define MR_AN_ENABLE 0x00000001
3460#define MR_RESTART_AN 0x00000002
3461#define MR_AN_COMPLETE 0x00000004
3462#define MR_PAGE_RX 0x00000008
3463#define MR_NP_LOADED 0x00000010
3464#define MR_TOGGLE_TX 0x00000020
3465#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3466#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3467#define MR_LP_ADV_SYM_PAUSE 0x00000100
3468#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3469#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3470#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3471#define MR_LP_ADV_NEXT_PAGE 0x00001000
3472#define MR_TOGGLE_RX 0x00002000
3473#define MR_NP_RX 0x00004000
3474
3475#define MR_LINK_OK 0x80000000
3476
3477 unsigned long link_time, cur_time;
3478
3479 u32 ability_match_cfg;
3480 int ability_match_count;
3481
3482 char ability_match, idle_match, ack_match;
3483
3484 u32 txconfig, rxconfig;
3485#define ANEG_CFG_NP 0x00000080
3486#define ANEG_CFG_ACK 0x00000040
3487#define ANEG_CFG_RF2 0x00000020
3488#define ANEG_CFG_RF1 0x00000010
3489#define ANEG_CFG_PS2 0x00000001
3490#define ANEG_CFG_PS1 0x00008000
3491#define ANEG_CFG_HD 0x00004000
3492#define ANEG_CFG_FD 0x00002000
3493#define ANEG_CFG_INVAL 0x00001f06
3494
3495};
3496#define ANEG_OK 0
3497#define ANEG_DONE 1
3498#define ANEG_TIMER_ENAB 2
3499#define ANEG_FAILED -1
3500
3501#define ANEG_STATE_SETTLE_TIME 10000
3502
3503static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3504 struct tg3_fiber_aneginfo *ap)
3505{
5be73b47 3506 u16 flowctrl;
1da177e4
LT
3507 unsigned long delta;
3508 u32 rx_cfg_reg;
3509 int ret;
3510
3511 if (ap->state == ANEG_STATE_UNKNOWN) {
3512 ap->rxconfig = 0;
3513 ap->link_time = 0;
3514 ap->cur_time = 0;
3515 ap->ability_match_cfg = 0;
3516 ap->ability_match_count = 0;
3517 ap->ability_match = 0;
3518 ap->idle_match = 0;
3519 ap->ack_match = 0;
3520 }
3521 ap->cur_time++;
3522
3523 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3524 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3525
3526 if (rx_cfg_reg != ap->ability_match_cfg) {
3527 ap->ability_match_cfg = rx_cfg_reg;
3528 ap->ability_match = 0;
3529 ap->ability_match_count = 0;
3530 } else {
3531 if (++ap->ability_match_count > 1) {
3532 ap->ability_match = 1;
3533 ap->ability_match_cfg = rx_cfg_reg;
3534 }
3535 }
3536 if (rx_cfg_reg & ANEG_CFG_ACK)
3537 ap->ack_match = 1;
3538 else
3539 ap->ack_match = 0;
3540
3541 ap->idle_match = 0;
3542 } else {
3543 ap->idle_match = 1;
3544 ap->ability_match_cfg = 0;
3545 ap->ability_match_count = 0;
3546 ap->ability_match = 0;
3547 ap->ack_match = 0;
3548
3549 rx_cfg_reg = 0;
3550 }
3551
3552 ap->rxconfig = rx_cfg_reg;
3553 ret = ANEG_OK;
3554
33f401ae 3555 switch (ap->state) {
1da177e4
LT
3556 case ANEG_STATE_UNKNOWN:
3557 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3558 ap->state = ANEG_STATE_AN_ENABLE;
3559
3560 /* fallthru */
3561 case ANEG_STATE_AN_ENABLE:
3562 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3563 if (ap->flags & MR_AN_ENABLE) {
3564 ap->link_time = 0;
3565 ap->cur_time = 0;
3566 ap->ability_match_cfg = 0;
3567 ap->ability_match_count = 0;
3568 ap->ability_match = 0;
3569 ap->idle_match = 0;
3570 ap->ack_match = 0;
3571
3572 ap->state = ANEG_STATE_RESTART_INIT;
3573 } else {
3574 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3575 }
3576 break;
3577
3578 case ANEG_STATE_RESTART_INIT:
3579 ap->link_time = ap->cur_time;
3580 ap->flags &= ~(MR_NP_LOADED);
3581 ap->txconfig = 0;
3582 tw32(MAC_TX_AUTO_NEG, 0);
3583 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3584 tw32_f(MAC_MODE, tp->mac_mode);
3585 udelay(40);
3586
3587 ret = ANEG_TIMER_ENAB;
3588 ap->state = ANEG_STATE_RESTART;
3589
3590 /* fallthru */
3591 case ANEG_STATE_RESTART:
3592 delta = ap->cur_time - ap->link_time;
859a5887 3593 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3594 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3595 else
1da177e4 3596 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3597 break;
3598
3599 case ANEG_STATE_DISABLE_LINK_OK:
3600 ret = ANEG_DONE;
3601 break;
3602
3603 case ANEG_STATE_ABILITY_DETECT_INIT:
3604 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3605 ap->txconfig = ANEG_CFG_FD;
3606 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3607 if (flowctrl & ADVERTISE_1000XPAUSE)
3608 ap->txconfig |= ANEG_CFG_PS1;
3609 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3610 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3611 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3612 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3613 tw32_f(MAC_MODE, tp->mac_mode);
3614 udelay(40);
3615
3616 ap->state = ANEG_STATE_ABILITY_DETECT;
3617 break;
3618
3619 case ANEG_STATE_ABILITY_DETECT:
859a5887 3620 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3621 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3622 break;
3623
3624 case ANEG_STATE_ACK_DETECT_INIT:
3625 ap->txconfig |= ANEG_CFG_ACK;
3626 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3627 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3628 tw32_f(MAC_MODE, tp->mac_mode);
3629 udelay(40);
3630
3631 ap->state = ANEG_STATE_ACK_DETECT;
3632
3633 /* fallthru */
3634 case ANEG_STATE_ACK_DETECT:
3635 if (ap->ack_match != 0) {
3636 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3637 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3638 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3639 } else {
3640 ap->state = ANEG_STATE_AN_ENABLE;
3641 }
3642 } else if (ap->ability_match != 0 &&
3643 ap->rxconfig == 0) {
3644 ap->state = ANEG_STATE_AN_ENABLE;
3645 }
3646 break;
3647
3648 case ANEG_STATE_COMPLETE_ACK_INIT:
3649 if (ap->rxconfig & ANEG_CFG_INVAL) {
3650 ret = ANEG_FAILED;
3651 break;
3652 }
3653 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3654 MR_LP_ADV_HALF_DUPLEX |
3655 MR_LP_ADV_SYM_PAUSE |
3656 MR_LP_ADV_ASYM_PAUSE |
3657 MR_LP_ADV_REMOTE_FAULT1 |
3658 MR_LP_ADV_REMOTE_FAULT2 |
3659 MR_LP_ADV_NEXT_PAGE |
3660 MR_TOGGLE_RX |
3661 MR_NP_RX);
3662 if (ap->rxconfig & ANEG_CFG_FD)
3663 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3664 if (ap->rxconfig & ANEG_CFG_HD)
3665 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3666 if (ap->rxconfig & ANEG_CFG_PS1)
3667 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3668 if (ap->rxconfig & ANEG_CFG_PS2)
3669 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3670 if (ap->rxconfig & ANEG_CFG_RF1)
3671 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3672 if (ap->rxconfig & ANEG_CFG_RF2)
3673 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3674 if (ap->rxconfig & ANEG_CFG_NP)
3675 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3676
3677 ap->link_time = ap->cur_time;
3678
3679 ap->flags ^= (MR_TOGGLE_TX);
3680 if (ap->rxconfig & 0x0008)
3681 ap->flags |= MR_TOGGLE_RX;
3682 if (ap->rxconfig & ANEG_CFG_NP)
3683 ap->flags |= MR_NP_RX;
3684 ap->flags |= MR_PAGE_RX;
3685
3686 ap->state = ANEG_STATE_COMPLETE_ACK;
3687 ret = ANEG_TIMER_ENAB;
3688 break;
3689
3690 case ANEG_STATE_COMPLETE_ACK:
3691 if (ap->ability_match != 0 &&
3692 ap->rxconfig == 0) {
3693 ap->state = ANEG_STATE_AN_ENABLE;
3694 break;
3695 }
3696 delta = ap->cur_time - ap->link_time;
3697 if (delta > ANEG_STATE_SETTLE_TIME) {
3698 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3699 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3700 } else {
3701 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3702 !(ap->flags & MR_NP_RX)) {
3703 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3704 } else {
3705 ret = ANEG_FAILED;
3706 }
3707 }
3708 }
3709 break;
3710
3711 case ANEG_STATE_IDLE_DETECT_INIT:
3712 ap->link_time = ap->cur_time;
3713 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3714 tw32_f(MAC_MODE, tp->mac_mode);
3715 udelay(40);
3716
3717 ap->state = ANEG_STATE_IDLE_DETECT;
3718 ret = ANEG_TIMER_ENAB;
3719 break;
3720
3721 case ANEG_STATE_IDLE_DETECT:
3722 if (ap->ability_match != 0 &&
3723 ap->rxconfig == 0) {
3724 ap->state = ANEG_STATE_AN_ENABLE;
3725 break;
3726 }
3727 delta = ap->cur_time - ap->link_time;
3728 if (delta > ANEG_STATE_SETTLE_TIME) {
3729 /* XXX another gem from the Broadcom driver :( */
3730 ap->state = ANEG_STATE_LINK_OK;
3731 }
3732 break;
3733
3734 case ANEG_STATE_LINK_OK:
3735 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3736 ret = ANEG_DONE;
3737 break;
3738
3739 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3740 /* ??? unimplemented */
3741 break;
3742
3743 case ANEG_STATE_NEXT_PAGE_WAIT:
3744 /* ??? unimplemented */
3745 break;
3746
3747 default:
3748 ret = ANEG_FAILED;
3749 break;
855e1111 3750 }
1da177e4
LT
3751
3752 return ret;
3753}
3754
5be73b47 3755static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3756{
3757 int res = 0;
3758 struct tg3_fiber_aneginfo aninfo;
3759 int status = ANEG_FAILED;
3760 unsigned int tick;
3761 u32 tmp;
3762
3763 tw32_f(MAC_TX_AUTO_NEG, 0);
3764
3765 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3766 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3767 udelay(40);
3768
3769 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3770 udelay(40);
3771
3772 memset(&aninfo, 0, sizeof(aninfo));
3773 aninfo.flags |= MR_AN_ENABLE;
3774 aninfo.state = ANEG_STATE_UNKNOWN;
3775 aninfo.cur_time = 0;
3776 tick = 0;
3777 while (++tick < 195000) {
3778 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3779 if (status == ANEG_DONE || status == ANEG_FAILED)
3780 break;
3781
3782 udelay(1);
3783 }
3784
3785 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3786 tw32_f(MAC_MODE, tp->mac_mode);
3787 udelay(40);
3788
5be73b47
MC
3789 *txflags = aninfo.txconfig;
3790 *rxflags = aninfo.flags;
1da177e4
LT
3791
3792 if (status == ANEG_DONE &&
3793 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3794 MR_LP_ADV_FULL_DUPLEX)))
3795 res = 1;
3796
3797 return res;
3798}
3799
3800static void tg3_init_bcm8002(struct tg3 *tp)
3801{
3802 u32 mac_status = tr32(MAC_STATUS);
3803 int i;
3804
3805 /* Reset when initting first time or we have a link. */
3806 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3807 !(mac_status & MAC_STATUS_PCS_SYNCED))
3808 return;
3809
3810 /* Set PLL lock range. */
3811 tg3_writephy(tp, 0x16, 0x8007);
3812
3813 /* SW reset */
3814 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3815
3816 /* Wait for reset to complete. */
3817 /* XXX schedule_timeout() ... */
3818 for (i = 0; i < 500; i++)
3819 udelay(10);
3820
3821 /* Config mode; select PMA/Ch 1 regs. */
3822 tg3_writephy(tp, 0x10, 0x8411);
3823
3824 /* Enable auto-lock and comdet, select txclk for tx. */
3825 tg3_writephy(tp, 0x11, 0x0a10);
3826
3827 tg3_writephy(tp, 0x18, 0x00a0);
3828 tg3_writephy(tp, 0x16, 0x41ff);
3829
3830 /* Assert and deassert POR. */
3831 tg3_writephy(tp, 0x13, 0x0400);
3832 udelay(40);
3833 tg3_writephy(tp, 0x13, 0x0000);
3834
3835 tg3_writephy(tp, 0x11, 0x0a50);
3836 udelay(40);
3837 tg3_writephy(tp, 0x11, 0x0a10);
3838
3839 /* Wait for signal to stabilize */
3840 /* XXX schedule_timeout() ... */
3841 for (i = 0; i < 15000; i++)
3842 udelay(10);
3843
3844 /* Deselect the channel register so we can read the PHYID
3845 * later.
3846 */
3847 tg3_writephy(tp, 0x10, 0x8011);
3848}
3849
3850static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3851{
82cd3d11 3852 u16 flowctrl;
1da177e4
LT
3853 u32 sg_dig_ctrl, sg_dig_status;
3854 u32 serdes_cfg, expected_sg_dig_ctrl;
3855 int workaround, port_a;
3856 int current_link_up;
3857
3858 serdes_cfg = 0;
3859 expected_sg_dig_ctrl = 0;
3860 workaround = 0;
3861 port_a = 1;
3862 current_link_up = 0;
3863
3864 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3865 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3866 workaround = 1;
3867 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3868 port_a = 0;
3869
3870 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3871 /* preserve bits 20-23 for voltage regulator */
3872 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3873 }
3874
3875 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3876
3877 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3878 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3879 if (workaround) {
3880 u32 val = serdes_cfg;
3881
3882 if (port_a)
3883 val |= 0xc010000;
3884 else
3885 val |= 0x4010000;
3886 tw32_f(MAC_SERDES_CFG, val);
3887 }
c98f6e3b
MC
3888
3889 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3890 }
3891 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3892 tg3_setup_flow_control(tp, 0, 0);
3893 current_link_up = 1;
3894 }
3895 goto out;
3896 }
3897
3898 /* Want auto-negotiation. */
c98f6e3b 3899 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3900
82cd3d11
MC
3901 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3902 if (flowctrl & ADVERTISE_1000XPAUSE)
3903 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3904 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3905 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3906
3907 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3908 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3909 tp->serdes_counter &&
3910 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3911 MAC_STATUS_RCVD_CFG)) ==
3912 MAC_STATUS_PCS_SYNCED)) {
3913 tp->serdes_counter--;
3914 current_link_up = 1;
3915 goto out;
3916 }
3917restart_autoneg:
1da177e4
LT
3918 if (workaround)
3919 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3920 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3921 udelay(5);
3922 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3923
3d3ebe74 3924 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3925 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3926 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3927 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3928 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3929 mac_status = tr32(MAC_STATUS);
3930
c98f6e3b 3931 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3932 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3933 u32 local_adv = 0, remote_adv = 0;
3934
3935 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3936 local_adv |= ADVERTISE_1000XPAUSE;
3937 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3938 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3939
c98f6e3b 3940 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3941 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3942 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3943 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3944
3945 tg3_setup_flow_control(tp, local_adv, remote_adv);
3946 current_link_up = 1;
3d3ebe74 3947 tp->serdes_counter = 0;
f07e9af3 3948 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3949 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3950 if (tp->serdes_counter)
3951 tp->serdes_counter--;
1da177e4
LT
3952 else {
3953 if (workaround) {
3954 u32 val = serdes_cfg;
3955
3956 if (port_a)
3957 val |= 0xc010000;
3958 else
3959 val |= 0x4010000;
3960
3961 tw32_f(MAC_SERDES_CFG, val);
3962 }
3963
c98f6e3b 3964 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3965 udelay(40);
3966
3967 /* Link parallel detection - link is up */
3968 /* only if we have PCS_SYNC and not */
3969 /* receiving config code words */
3970 mac_status = tr32(MAC_STATUS);
3971 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3972 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3973 tg3_setup_flow_control(tp, 0, 0);
3974 current_link_up = 1;
f07e9af3
MC
3975 tp->phy_flags |=
3976 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3977 tp->serdes_counter =
3978 SERDES_PARALLEL_DET_TIMEOUT;
3979 } else
3980 goto restart_autoneg;
1da177e4
LT
3981 }
3982 }
3d3ebe74
MC
3983 } else {
3984 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3985 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3986 }
3987
3988out:
3989 return current_link_up;
3990}
3991
3992static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3993{
3994 int current_link_up = 0;
3995
5cf64b8a 3996 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3997 goto out;
1da177e4
LT
3998
3999 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4000 u32 txflags, rxflags;
1da177e4 4001 int i;
6aa20a22 4002
5be73b47
MC
4003 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4004 u32 local_adv = 0, remote_adv = 0;
1da177e4 4005
5be73b47
MC
4006 if (txflags & ANEG_CFG_PS1)
4007 local_adv |= ADVERTISE_1000XPAUSE;
4008 if (txflags & ANEG_CFG_PS2)
4009 local_adv |= ADVERTISE_1000XPSE_ASYM;
4010
4011 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4012 remote_adv |= LPA_1000XPAUSE;
4013 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4014 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4015
4016 tg3_setup_flow_control(tp, local_adv, remote_adv);
4017
1da177e4
LT
4018 current_link_up = 1;
4019 }
4020 for (i = 0; i < 30; i++) {
4021 udelay(20);
4022 tw32_f(MAC_STATUS,
4023 (MAC_STATUS_SYNC_CHANGED |
4024 MAC_STATUS_CFG_CHANGED));
4025 udelay(40);
4026 if ((tr32(MAC_STATUS) &
4027 (MAC_STATUS_SYNC_CHANGED |
4028 MAC_STATUS_CFG_CHANGED)) == 0)
4029 break;
4030 }
4031
4032 mac_status = tr32(MAC_STATUS);
4033 if (current_link_up == 0 &&
4034 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4035 !(mac_status & MAC_STATUS_RCVD_CFG))
4036 current_link_up = 1;
4037 } else {
5be73b47
MC
4038 tg3_setup_flow_control(tp, 0, 0);
4039
1da177e4
LT
4040 /* Forcing 1000FD link up. */
4041 current_link_up = 1;
1da177e4
LT
4042
4043 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4044 udelay(40);
e8f3f6ca
MC
4045
4046 tw32_f(MAC_MODE, tp->mac_mode);
4047 udelay(40);
1da177e4
LT
4048 }
4049
4050out:
4051 return current_link_up;
4052}
4053
4054static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4055{
4056 u32 orig_pause_cfg;
4057 u16 orig_active_speed;
4058 u8 orig_active_duplex;
4059 u32 mac_status;
4060 int current_link_up;
4061 int i;
4062
8d018621 4063 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4064 orig_active_speed = tp->link_config.active_speed;
4065 orig_active_duplex = tp->link_config.active_duplex;
4066
4067 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4068 netif_carrier_ok(tp->dev) &&
4069 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4070 mac_status = tr32(MAC_STATUS);
4071 mac_status &= (MAC_STATUS_PCS_SYNCED |
4072 MAC_STATUS_SIGNAL_DET |
4073 MAC_STATUS_CFG_CHANGED |
4074 MAC_STATUS_RCVD_CFG);
4075 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4076 MAC_STATUS_SIGNAL_DET)) {
4077 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4078 MAC_STATUS_CFG_CHANGED));
4079 return 0;
4080 }
4081 }
4082
4083 tw32_f(MAC_TX_AUTO_NEG, 0);
4084
4085 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4086 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4087 tw32_f(MAC_MODE, tp->mac_mode);
4088 udelay(40);
4089
79eb6904 4090 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4091 tg3_init_bcm8002(tp);
4092
4093 /* Enable link change event even when serdes polling. */
4094 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4095 udelay(40);
4096
4097 current_link_up = 0;
4098 mac_status = tr32(MAC_STATUS);
4099
4100 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4101 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4102 else
4103 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4104
898a56f8 4105 tp->napi[0].hw_status->status =
1da177e4 4106 (SD_STATUS_UPDATED |
898a56f8 4107 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4108
4109 for (i = 0; i < 100; i++) {
4110 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4111 MAC_STATUS_CFG_CHANGED));
4112 udelay(5);
4113 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4114 MAC_STATUS_CFG_CHANGED |
4115 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4116 break;
4117 }
4118
4119 mac_status = tr32(MAC_STATUS);
4120 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4121 current_link_up = 0;
3d3ebe74
MC
4122 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4123 tp->serdes_counter == 0) {
1da177e4
LT
4124 tw32_f(MAC_MODE, (tp->mac_mode |
4125 MAC_MODE_SEND_CONFIGS));
4126 udelay(1);
4127 tw32_f(MAC_MODE, tp->mac_mode);
4128 }
4129 }
4130
4131 if (current_link_up == 1) {
4132 tp->link_config.active_speed = SPEED_1000;
4133 tp->link_config.active_duplex = DUPLEX_FULL;
4134 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4135 LED_CTRL_LNKLED_OVERRIDE |
4136 LED_CTRL_1000MBPS_ON));
4137 } else {
4138 tp->link_config.active_speed = SPEED_INVALID;
4139 tp->link_config.active_duplex = DUPLEX_INVALID;
4140 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4141 LED_CTRL_LNKLED_OVERRIDE |
4142 LED_CTRL_TRAFFIC_OVERRIDE));
4143 }
4144
4145 if (current_link_up != netif_carrier_ok(tp->dev)) {
4146 if (current_link_up)
4147 netif_carrier_on(tp->dev);
4148 else
4149 netif_carrier_off(tp->dev);
4150 tg3_link_report(tp);
4151 } else {
8d018621 4152 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4153 if (orig_pause_cfg != now_pause_cfg ||
4154 orig_active_speed != tp->link_config.active_speed ||
4155 orig_active_duplex != tp->link_config.active_duplex)
4156 tg3_link_report(tp);
4157 }
4158
4159 return 0;
4160}
4161
747e8f8b
MC
4162static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4163{
4164 int current_link_up, err = 0;
4165 u32 bmsr, bmcr;
4166 u16 current_speed;
4167 u8 current_duplex;
ef167e27 4168 u32 local_adv, remote_adv;
747e8f8b
MC
4169
4170 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4171 tw32_f(MAC_MODE, tp->mac_mode);
4172 udelay(40);
4173
4174 tw32(MAC_EVENT, 0);
4175
4176 tw32_f(MAC_STATUS,
4177 (MAC_STATUS_SYNC_CHANGED |
4178 MAC_STATUS_CFG_CHANGED |
4179 MAC_STATUS_MI_COMPLETION |
4180 MAC_STATUS_LNKSTATE_CHANGED));
4181 udelay(40);
4182
4183 if (force_reset)
4184 tg3_phy_reset(tp);
4185
4186 current_link_up = 0;
4187 current_speed = SPEED_INVALID;
4188 current_duplex = DUPLEX_INVALID;
4189
4190 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4191 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4192 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4193 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4194 bmsr |= BMSR_LSTATUS;
4195 else
4196 bmsr &= ~BMSR_LSTATUS;
4197 }
747e8f8b
MC
4198
4199 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4200
4201 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4202 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4203 /* do nothing, just check for link up at the end */
4204 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4205 u32 adv, new_adv;
4206
4207 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4208 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4209 ADVERTISE_1000XPAUSE |
4210 ADVERTISE_1000XPSE_ASYM |
4211 ADVERTISE_SLCT);
4212
ba4d07a8 4213 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4214
4215 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4216 new_adv |= ADVERTISE_1000XHALF;
4217 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4218 new_adv |= ADVERTISE_1000XFULL;
4219
4220 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4221 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4222 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4223 tg3_writephy(tp, MII_BMCR, bmcr);
4224
4225 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4226 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4227 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4228
4229 return err;
4230 }
4231 } else {
4232 u32 new_bmcr;
4233
4234 bmcr &= ~BMCR_SPEED1000;
4235 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4236
4237 if (tp->link_config.duplex == DUPLEX_FULL)
4238 new_bmcr |= BMCR_FULLDPLX;
4239
4240 if (new_bmcr != bmcr) {
4241 /* BMCR_SPEED1000 is a reserved bit that needs
4242 * to be set on write.
4243 */
4244 new_bmcr |= BMCR_SPEED1000;
4245
4246 /* Force a linkdown */
4247 if (netif_carrier_ok(tp->dev)) {
4248 u32 adv;
4249
4250 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4251 adv &= ~(ADVERTISE_1000XFULL |
4252 ADVERTISE_1000XHALF |
4253 ADVERTISE_SLCT);
4254 tg3_writephy(tp, MII_ADVERTISE, adv);
4255 tg3_writephy(tp, MII_BMCR, bmcr |
4256 BMCR_ANRESTART |
4257 BMCR_ANENABLE);
4258 udelay(10);
4259 netif_carrier_off(tp->dev);
4260 }
4261 tg3_writephy(tp, MII_BMCR, new_bmcr);
4262 bmcr = new_bmcr;
4263 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4264 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4265 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4266 ASIC_REV_5714) {
4267 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4268 bmsr |= BMSR_LSTATUS;
4269 else
4270 bmsr &= ~BMSR_LSTATUS;
4271 }
f07e9af3 4272 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4273 }
4274 }
4275
4276 if (bmsr & BMSR_LSTATUS) {
4277 current_speed = SPEED_1000;
4278 current_link_up = 1;
4279 if (bmcr & BMCR_FULLDPLX)
4280 current_duplex = DUPLEX_FULL;
4281 else
4282 current_duplex = DUPLEX_HALF;
4283
ef167e27
MC
4284 local_adv = 0;
4285 remote_adv = 0;
4286
747e8f8b 4287 if (bmcr & BMCR_ANENABLE) {
ef167e27 4288 u32 common;
747e8f8b
MC
4289
4290 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4291 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4292 common = local_adv & remote_adv;
4293 if (common & (ADVERTISE_1000XHALF |
4294 ADVERTISE_1000XFULL)) {
4295 if (common & ADVERTISE_1000XFULL)
4296 current_duplex = DUPLEX_FULL;
4297 else
4298 current_duplex = DUPLEX_HALF;
57d8b880
MC
4299 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4300 /* Link is up via parallel detect */
859a5887 4301 } else {
747e8f8b 4302 current_link_up = 0;
859a5887 4303 }
747e8f8b
MC
4304 }
4305 }
4306
ef167e27
MC
4307 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4308 tg3_setup_flow_control(tp, local_adv, remote_adv);
4309
747e8f8b
MC
4310 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4311 if (tp->link_config.active_duplex == DUPLEX_HALF)
4312 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4313
4314 tw32_f(MAC_MODE, tp->mac_mode);
4315 udelay(40);
4316
4317 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4318
4319 tp->link_config.active_speed = current_speed;
4320 tp->link_config.active_duplex = current_duplex;
4321
4322 if (current_link_up != netif_carrier_ok(tp->dev)) {
4323 if (current_link_up)
4324 netif_carrier_on(tp->dev);
4325 else {
4326 netif_carrier_off(tp->dev);
f07e9af3 4327 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4328 }
4329 tg3_link_report(tp);
4330 }
4331 return err;
4332}
4333
4334static void tg3_serdes_parallel_detect(struct tg3 *tp)
4335{
3d3ebe74 4336 if (tp->serdes_counter) {
747e8f8b 4337 /* Give autoneg time to complete. */
3d3ebe74 4338 tp->serdes_counter--;
747e8f8b
MC
4339 return;
4340 }
c6cdf436 4341
747e8f8b
MC
4342 if (!netif_carrier_ok(tp->dev) &&
4343 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4344 u32 bmcr;
4345
4346 tg3_readphy(tp, MII_BMCR, &bmcr);
4347 if (bmcr & BMCR_ANENABLE) {
4348 u32 phy1, phy2;
4349
4350 /* Select shadow register 0x1f */
f08aa1a8
MC
4351 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4352 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4353
4354 /* Select expansion interrupt status register */
f08aa1a8
MC
4355 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4356 MII_TG3_DSP_EXP1_INT_STAT);
4357 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4358 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4359
4360 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4361 /* We have signal detect and not receiving
4362 * config code words, link is up by parallel
4363 * detection.
4364 */
4365
4366 bmcr &= ~BMCR_ANENABLE;
4367 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4368 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4369 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4370 }
4371 }
859a5887
MC
4372 } else if (netif_carrier_ok(tp->dev) &&
4373 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4374 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4375 u32 phy2;
4376
4377 /* Select expansion interrupt status register */
f08aa1a8
MC
4378 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4379 MII_TG3_DSP_EXP1_INT_STAT);
4380 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4381 if (phy2 & 0x20) {
4382 u32 bmcr;
4383
4384 /* Config code words received, turn on autoneg. */
4385 tg3_readphy(tp, MII_BMCR, &bmcr);
4386 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4387
f07e9af3 4388 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4389
4390 }
4391 }
4392}
4393
1da177e4
LT
4394static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4395{
4396 int err;
4397
f07e9af3 4398 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4399 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4400 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4401 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4402 else
1da177e4 4403 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4404
bcb37f6c 4405 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4406 u32 val, scale;
4407
4408 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4409 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4410 scale = 65;
4411 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4412 scale = 6;
4413 else
4414 scale = 12;
4415
4416 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4417 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4418 tw32(GRC_MISC_CFG, val);
4419 }
4420
1da177e4
LT
4421 if (tp->link_config.active_speed == SPEED_1000 &&
4422 tp->link_config.active_duplex == DUPLEX_HALF)
4423 tw32(MAC_TX_LENGTHS,
4424 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4425 (6 << TX_LENGTHS_IPG_SHIFT) |
4426 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4427 else
4428 tw32(MAC_TX_LENGTHS,
4429 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4430 (6 << TX_LENGTHS_IPG_SHIFT) |
4431 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4432
4433 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4434 if (netif_carrier_ok(tp->dev)) {
4435 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4436 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4437 } else {
4438 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4439 }
4440 }
4441
8ed5d97e
MC
4442 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4443 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4444 if (!netif_carrier_ok(tp->dev))
4445 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4446 tp->pwrmgmt_thresh;
4447 else
4448 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4449 tw32(PCIE_PWR_MGMT_THRESH, val);
4450 }
4451
1da177e4
LT
4452 return err;
4453}
4454
66cfd1bd
MC
4455static inline int tg3_irq_sync(struct tg3 *tp)
4456{
4457 return tp->irq_sync;
4458}
4459
df3e6548
MC
4460/* This is called whenever we suspect that the system chipset is re-
4461 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4462 * is bogus tx completions. We try to recover by setting the
4463 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4464 * in the workqueue.
4465 */
4466static void tg3_tx_recover(struct tg3 *tp)
4467{
4468 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4469 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4470
5129c3a3
MC
4471 netdev_warn(tp->dev,
4472 "The system may be re-ordering memory-mapped I/O "
4473 "cycles to the network device, attempting to recover. "
4474 "Please report the problem to the driver maintainer "
4475 "and include system chipset information.\n");
df3e6548
MC
4476
4477 spin_lock(&tp->lock);
df3e6548 4478 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4479 spin_unlock(&tp->lock);
4480}
4481
f3f3f27e 4482static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4483{
f65aac16
MC
4484 /* Tell compiler to fetch tx indices from memory. */
4485 barrier();
f3f3f27e
MC
4486 return tnapi->tx_pending -
4487 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4488}
4489
1da177e4
LT
4490/* Tigon3 never reports partial packet sends. So we do not
4491 * need special logic to handle SKBs that have not had all
4492 * of their frags sent yet, like SunGEM does.
4493 */
17375d25 4494static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4495{
17375d25 4496 struct tg3 *tp = tnapi->tp;
898a56f8 4497 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4498 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4499 struct netdev_queue *txq;
4500 int index = tnapi - tp->napi;
4501
19cfaecc 4502 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4503 index--;
4504
4505 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4506
4507 while (sw_idx != hw_idx) {
f4188d8a 4508 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4509 struct sk_buff *skb = ri->skb;
df3e6548
MC
4510 int i, tx_bug = 0;
4511
4512 if (unlikely(skb == NULL)) {
4513 tg3_tx_recover(tp);
4514 return;
4515 }
1da177e4 4516
f4188d8a 4517 pci_unmap_single(tp->pdev,
4e5e4f0d 4518 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4519 skb_headlen(skb),
4520 PCI_DMA_TODEVICE);
1da177e4
LT
4521
4522 ri->skb = NULL;
4523
4524 sw_idx = NEXT_TX(sw_idx);
4525
4526 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4527 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4528 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4529 tx_bug = 1;
f4188d8a
AD
4530
4531 pci_unmap_page(tp->pdev,
4e5e4f0d 4532 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4533 skb_shinfo(skb)->frags[i].size,
4534 PCI_DMA_TODEVICE);
1da177e4
LT
4535 sw_idx = NEXT_TX(sw_idx);
4536 }
4537
f47c11ee 4538 dev_kfree_skb(skb);
df3e6548
MC
4539
4540 if (unlikely(tx_bug)) {
4541 tg3_tx_recover(tp);
4542 return;
4543 }
1da177e4
LT
4544 }
4545
f3f3f27e 4546 tnapi->tx_cons = sw_idx;
1da177e4 4547
1b2a7205
MC
4548 /* Need to make the tx_cons update visible to tg3_start_xmit()
4549 * before checking for netif_queue_stopped(). Without the
4550 * memory barrier, there is a small possibility that tg3_start_xmit()
4551 * will miss it and cause the queue to be stopped forever.
4552 */
4553 smp_mb();
4554
fe5f5787 4555 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4556 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4557 __netif_tx_lock(txq, smp_processor_id());
4558 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4559 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4560 netif_tx_wake_queue(txq);
4561 __netif_tx_unlock(txq);
51b91468 4562 }
1da177e4
LT
4563}
4564
2b2cdb65
MC
4565static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4566{
4567 if (!ri->skb)
4568 return;
4569
4e5e4f0d 4570 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4571 map_sz, PCI_DMA_FROMDEVICE);
4572 dev_kfree_skb_any(ri->skb);
4573 ri->skb = NULL;
4574}
4575
1da177e4
LT
4576/* Returns size of skb allocated or < 0 on error.
4577 *
4578 * We only need to fill in the address because the other members
4579 * of the RX descriptor are invariant, see tg3_init_rings.
4580 *
4581 * Note the purposeful assymetry of cpu vs. chip accesses. For
4582 * posting buffers we only dirty the first cache line of the RX
4583 * descriptor (containing the address). Whereas for the RX status
4584 * buffers the cpu only reads the last cacheline of the RX descriptor
4585 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4586 */
86b21e59 4587static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4588 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4589{
4590 struct tg3_rx_buffer_desc *desc;
f94e290e 4591 struct ring_info *map;
1da177e4
LT
4592 struct sk_buff *skb;
4593 dma_addr_t mapping;
4594 int skb_size, dest_idx;
4595
1da177e4
LT
4596 switch (opaque_key) {
4597 case RXD_OPAQUE_RING_STD:
2c49a44d 4598 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4599 desc = &tpr->rx_std[dest_idx];
4600 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4601 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4602 break;
4603
4604 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4605 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4606 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4607 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4608 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4609 break;
4610
4611 default:
4612 return -EINVAL;
855e1111 4613 }
1da177e4
LT
4614
4615 /* Do not overwrite any of the map or rp information
4616 * until we are sure we can commit to a new buffer.
4617 *
4618 * Callers depend upon this behavior and assume that
4619 * we leave everything unchanged if we fail.
4620 */
287be12e 4621 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4622 if (skb == NULL)
4623 return -ENOMEM;
4624
1da177e4
LT
4625 skb_reserve(skb, tp->rx_offset);
4626
287be12e 4627 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4628 PCI_DMA_FROMDEVICE);
a21771dd
MC
4629 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4630 dev_kfree_skb(skb);
4631 return -EIO;
4632 }
1da177e4
LT
4633
4634 map->skb = skb;
4e5e4f0d 4635 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4636
1da177e4
LT
4637 desc->addr_hi = ((u64)mapping >> 32);
4638 desc->addr_lo = ((u64)mapping & 0xffffffff);
4639
4640 return skb_size;
4641}
4642
4643/* We only need to move over in the address because the other
4644 * members of the RX descriptor are invariant. See notes above
4645 * tg3_alloc_rx_skb for full details.
4646 */
a3896167
MC
4647static void tg3_recycle_rx(struct tg3_napi *tnapi,
4648 struct tg3_rx_prodring_set *dpr,
4649 u32 opaque_key, int src_idx,
4650 u32 dest_idx_unmasked)
1da177e4 4651{
17375d25 4652 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4653 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4654 struct ring_info *src_map, *dest_map;
8fea32b9 4655 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4656 int dest_idx;
1da177e4
LT
4657
4658 switch (opaque_key) {
4659 case RXD_OPAQUE_RING_STD:
2c49a44d 4660 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4661 dest_desc = &dpr->rx_std[dest_idx];
4662 dest_map = &dpr->rx_std_buffers[dest_idx];
4663 src_desc = &spr->rx_std[src_idx];
4664 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4665 break;
4666
4667 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4668 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4669 dest_desc = &dpr->rx_jmb[dest_idx].std;
4670 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4671 src_desc = &spr->rx_jmb[src_idx].std;
4672 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4673 break;
4674
4675 default:
4676 return;
855e1111 4677 }
1da177e4
LT
4678
4679 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4680 dma_unmap_addr_set(dest_map, mapping,
4681 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4682 dest_desc->addr_hi = src_desc->addr_hi;
4683 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4684
4685 /* Ensure that the update to the skb happens after the physical
4686 * addresses have been transferred to the new BD location.
4687 */
4688 smp_wmb();
4689
1da177e4
LT
4690 src_map->skb = NULL;
4691}
4692
1da177e4
LT
4693/* The RX ring scheme is composed of multiple rings which post fresh
4694 * buffers to the chip, and one special ring the chip uses to report
4695 * status back to the host.
4696 *
4697 * The special ring reports the status of received packets to the
4698 * host. The chip does not write into the original descriptor the
4699 * RX buffer was obtained from. The chip simply takes the original
4700 * descriptor as provided by the host, updates the status and length
4701 * field, then writes this into the next status ring entry.
4702 *
4703 * Each ring the host uses to post buffers to the chip is described
4704 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4705 * it is first placed into the on-chip ram. When the packet's length
4706 * is known, it walks down the TG3_BDINFO entries to select the ring.
4707 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4708 * which is within the range of the new packet's length is chosen.
4709 *
4710 * The "separate ring for rx status" scheme may sound queer, but it makes
4711 * sense from a cache coherency perspective. If only the host writes
4712 * to the buffer post rings, and only the chip writes to the rx status
4713 * rings, then cache lines never move beyond shared-modified state.
4714 * If both the host and chip were to write into the same ring, cache line
4715 * eviction could occur since both entities want it in an exclusive state.
4716 */
17375d25 4717static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4718{
17375d25 4719 struct tg3 *tp = tnapi->tp;
f92905de 4720 u32 work_mask, rx_std_posted = 0;
4361935a 4721 u32 std_prod_idx, jmb_prod_idx;
72334482 4722 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4723 u16 hw_idx;
1da177e4 4724 int received;
8fea32b9 4725 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4726
8d9d7cfc 4727 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4728 /*
4729 * We need to order the read of hw_idx and the read of
4730 * the opaque cookie.
4731 */
4732 rmb();
1da177e4
LT
4733 work_mask = 0;
4734 received = 0;
4361935a
MC
4735 std_prod_idx = tpr->rx_std_prod_idx;
4736 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4737 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4738 struct ring_info *ri;
72334482 4739 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4740 unsigned int len;
4741 struct sk_buff *skb;
4742 dma_addr_t dma_addr;
4743 u32 opaque_key, desc_idx, *post_ptr;
4744
4745 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4746 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4747 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4748 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4749 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4750 skb = ri->skb;
4361935a 4751 post_ptr = &std_prod_idx;
f92905de 4752 rx_std_posted++;
1da177e4 4753 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4754 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4755 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4756 skb = ri->skb;
4361935a 4757 post_ptr = &jmb_prod_idx;
21f581a5 4758 } else
1da177e4 4759 goto next_pkt_nopost;
1da177e4
LT
4760
4761 work_mask |= opaque_key;
4762
4763 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4764 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4765 drop_it:
a3896167 4766 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4767 desc_idx, *post_ptr);
4768 drop_it_no_recycle:
4769 /* Other statistics kept track of by card. */
b0057c51 4770 tp->rx_dropped++;
1da177e4
LT
4771 goto next_pkt;
4772 }
4773
ad829268
MC
4774 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4775 ETH_FCS_LEN;
1da177e4 4776
d2757fc4 4777 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4778 int skb_size;
4779
86b21e59 4780 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4781 *post_ptr);
1da177e4
LT
4782 if (skb_size < 0)
4783 goto drop_it;
4784
287be12e 4785 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4786 PCI_DMA_FROMDEVICE);
4787
61e800cf
MC
4788 /* Ensure that the update to the skb happens
4789 * after the usage of the old DMA mapping.
4790 */
4791 smp_wmb();
4792
4793 ri->skb = NULL;
4794
1da177e4
LT
4795 skb_put(skb, len);
4796 } else {
4797 struct sk_buff *copy_skb;
4798
a3896167 4799 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4800 desc_idx, *post_ptr);
4801
bf933c80 4802 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4803 TG3_RAW_IP_ALIGN);
1da177e4
LT
4804 if (copy_skb == NULL)
4805 goto drop_it_no_recycle;
4806
bf933c80 4807 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4808 skb_put(copy_skb, len);
4809 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4810 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4811 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4812
4813 /* We'll reuse the original ring buffer. */
4814 skb = copy_skb;
4815 }
4816
4817 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4818 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4819 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4820 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4821 skb->ip_summed = CHECKSUM_UNNECESSARY;
4822 else
bc8acf2c 4823 skb_checksum_none_assert(skb);
1da177e4
LT
4824
4825 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4826
4827 if (len > (tp->dev->mtu + ETH_HLEN) &&
4828 skb->protocol != htons(ETH_P_8021Q)) {
4829 dev_kfree_skb(skb);
b0057c51 4830 goto drop_it_no_recycle;
f7b493e0
MC
4831 }
4832
9dc7a113 4833 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4834 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4835 __vlan_hwaccel_put_tag(skb,
4836 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4837
bf933c80 4838 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4839
1da177e4
LT
4840 received++;
4841 budget--;
4842
4843next_pkt:
4844 (*post_ptr)++;
f92905de
MC
4845
4846 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4847 tpr->rx_std_prod_idx = std_prod_idx &
4848 tp->rx_std_ring_mask;
86cfe4ff
MC
4849 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4850 tpr->rx_std_prod_idx);
f92905de
MC
4851 work_mask &= ~RXD_OPAQUE_RING_STD;
4852 rx_std_posted = 0;
4853 }
1da177e4 4854next_pkt_nopost:
483ba50b 4855 sw_idx++;
7cb32cf2 4856 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4857
4858 /* Refresh hw_idx to see if there is new work */
4859 if (sw_idx == hw_idx) {
8d9d7cfc 4860 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4861 rmb();
4862 }
1da177e4
LT
4863 }
4864
4865 /* ACK the status ring. */
72334482
MC
4866 tnapi->rx_rcb_ptr = sw_idx;
4867 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4868
4869 /* Refill RX ring(s). */
e4af1af9 4870 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4871 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4872 tpr->rx_std_prod_idx = std_prod_idx &
4873 tp->rx_std_ring_mask;
b196c7e4
MC
4874 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4875 tpr->rx_std_prod_idx);
4876 }
4877 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4878 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4879 tp->rx_jmb_ring_mask;
b196c7e4
MC
4880 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4881 tpr->rx_jmb_prod_idx);
4882 }
4883 mmiowb();
4884 } else if (work_mask) {
4885 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4886 * updated before the producer indices can be updated.
4887 */
4888 smp_wmb();
4889
2c49a44d
MC
4890 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4891 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 4892
e4af1af9
MC
4893 if (tnapi != &tp->napi[1])
4894 napi_schedule(&tp->napi[1].napi);
1da177e4 4895 }
1da177e4
LT
4896
4897 return received;
4898}
4899
35f2d7d0 4900static void tg3_poll_link(struct tg3 *tp)
1da177e4 4901{
1da177e4
LT
4902 /* handle link change and other phy events */
4903 if (!(tp->tg3_flags &
4904 (TG3_FLAG_USE_LINKCHG_REG |
4905 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4906 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4907
1da177e4
LT
4908 if (sblk->status & SD_STATUS_LINK_CHG) {
4909 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4910 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4911 spin_lock(&tp->lock);
dd477003
MC
4912 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4913 tw32_f(MAC_STATUS,
4914 (MAC_STATUS_SYNC_CHANGED |
4915 MAC_STATUS_CFG_CHANGED |
4916 MAC_STATUS_MI_COMPLETION |
4917 MAC_STATUS_LNKSTATE_CHANGED));
4918 udelay(40);
4919 } else
4920 tg3_setup_phy(tp, 0);
f47c11ee 4921 spin_unlock(&tp->lock);
1da177e4
LT
4922 }
4923 }
35f2d7d0
MC
4924}
4925
f89f38b8
MC
4926static int tg3_rx_prodring_xfer(struct tg3 *tp,
4927 struct tg3_rx_prodring_set *dpr,
4928 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4929{
4930 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4931 int i, err = 0;
b196c7e4
MC
4932
4933 while (1) {
4934 src_prod_idx = spr->rx_std_prod_idx;
4935
4936 /* Make sure updates to the rx_std_buffers[] entries and the
4937 * standard producer index are seen in the correct order.
4938 */
4939 smp_rmb();
4940
4941 if (spr->rx_std_cons_idx == src_prod_idx)
4942 break;
4943
4944 if (spr->rx_std_cons_idx < src_prod_idx)
4945 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4946 else
2c49a44d
MC
4947 cpycnt = tp->rx_std_ring_mask + 1 -
4948 spr->rx_std_cons_idx;
b196c7e4 4949
2c49a44d
MC
4950 cpycnt = min(cpycnt,
4951 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
4952
4953 si = spr->rx_std_cons_idx;
4954 di = dpr->rx_std_prod_idx;
4955
e92967bf
MC
4956 for (i = di; i < di + cpycnt; i++) {
4957 if (dpr->rx_std_buffers[i].skb) {
4958 cpycnt = i - di;
f89f38b8 4959 err = -ENOSPC;
e92967bf
MC
4960 break;
4961 }
4962 }
4963
4964 if (!cpycnt)
4965 break;
4966
4967 /* Ensure that updates to the rx_std_buffers ring and the
4968 * shadowed hardware producer ring from tg3_recycle_skb() are
4969 * ordered correctly WRT the skb check above.
4970 */
4971 smp_rmb();
4972
b196c7e4
MC
4973 memcpy(&dpr->rx_std_buffers[di],
4974 &spr->rx_std_buffers[si],
4975 cpycnt * sizeof(struct ring_info));
4976
4977 for (i = 0; i < cpycnt; i++, di++, si++) {
4978 struct tg3_rx_buffer_desc *sbd, *dbd;
4979 sbd = &spr->rx_std[si];
4980 dbd = &dpr->rx_std[di];
4981 dbd->addr_hi = sbd->addr_hi;
4982 dbd->addr_lo = sbd->addr_lo;
4983 }
4984
2c49a44d
MC
4985 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4986 tp->rx_std_ring_mask;
4987 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4988 tp->rx_std_ring_mask;
b196c7e4
MC
4989 }
4990
4991 while (1) {
4992 src_prod_idx = spr->rx_jmb_prod_idx;
4993
4994 /* Make sure updates to the rx_jmb_buffers[] entries and
4995 * the jumbo producer index are seen in the correct order.
4996 */
4997 smp_rmb();
4998
4999 if (spr->rx_jmb_cons_idx == src_prod_idx)
5000 break;
5001
5002 if (spr->rx_jmb_cons_idx < src_prod_idx)
5003 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5004 else
2c49a44d
MC
5005 cpycnt = tp->rx_jmb_ring_mask + 1 -
5006 spr->rx_jmb_cons_idx;
b196c7e4
MC
5007
5008 cpycnt = min(cpycnt,
2c49a44d 5009 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5010
5011 si = spr->rx_jmb_cons_idx;
5012 di = dpr->rx_jmb_prod_idx;
5013
e92967bf
MC
5014 for (i = di; i < di + cpycnt; i++) {
5015 if (dpr->rx_jmb_buffers[i].skb) {
5016 cpycnt = i - di;
f89f38b8 5017 err = -ENOSPC;
e92967bf
MC
5018 break;
5019 }
5020 }
5021
5022 if (!cpycnt)
5023 break;
5024
5025 /* Ensure that updates to the rx_jmb_buffers ring and the
5026 * shadowed hardware producer ring from tg3_recycle_skb() are
5027 * ordered correctly WRT the skb check above.
5028 */
5029 smp_rmb();
5030
b196c7e4
MC
5031 memcpy(&dpr->rx_jmb_buffers[di],
5032 &spr->rx_jmb_buffers[si],
5033 cpycnt * sizeof(struct ring_info));
5034
5035 for (i = 0; i < cpycnt; i++, di++, si++) {
5036 struct tg3_rx_buffer_desc *sbd, *dbd;
5037 sbd = &spr->rx_jmb[si].std;
5038 dbd = &dpr->rx_jmb[di].std;
5039 dbd->addr_hi = sbd->addr_hi;
5040 dbd->addr_lo = sbd->addr_lo;
5041 }
5042
2c49a44d
MC
5043 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5044 tp->rx_jmb_ring_mask;
5045 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5046 tp->rx_jmb_ring_mask;
b196c7e4 5047 }
f89f38b8
MC
5048
5049 return err;
b196c7e4
MC
5050}
5051
35f2d7d0
MC
5052static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5053{
5054 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5055
5056 /* run TX completion thread */
f3f3f27e 5057 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5058 tg3_tx(tnapi);
6f535763 5059 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5060 return work_done;
1da177e4
LT
5061 }
5062
1da177e4
LT
5063 /* run RX thread, within the bounds set by NAPI.
5064 * All RX "locking" is done by ensuring outside
bea3348e 5065 * code synchronizes with tg3->napi.poll()
1da177e4 5066 */
8d9d7cfc 5067 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5068 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5069
b196c7e4 5070 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5071 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5072 int i, err = 0;
e4af1af9
MC
5073 u32 std_prod_idx = dpr->rx_std_prod_idx;
5074 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5075
e4af1af9 5076 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5077 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5078 &tp->napi[i].prodring);
b196c7e4
MC
5079
5080 wmb();
5081
e4af1af9
MC
5082 if (std_prod_idx != dpr->rx_std_prod_idx)
5083 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5084 dpr->rx_std_prod_idx);
b196c7e4 5085
e4af1af9
MC
5086 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5087 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5088 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5089
5090 mmiowb();
f89f38b8
MC
5091
5092 if (err)
5093 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5094 }
5095
6f535763
DM
5096 return work_done;
5097}
5098
35f2d7d0
MC
5099static int tg3_poll_msix(struct napi_struct *napi, int budget)
5100{
5101 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5102 struct tg3 *tp = tnapi->tp;
5103 int work_done = 0;
5104 struct tg3_hw_status *sblk = tnapi->hw_status;
5105
5106 while (1) {
5107 work_done = tg3_poll_work(tnapi, work_done, budget);
5108
5109 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5110 goto tx_recovery;
5111
5112 if (unlikely(work_done >= budget))
5113 break;
5114
c6cdf436 5115 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5116 * to tell the hw how much work has been processed,
5117 * so we must read it before checking for more work.
5118 */
5119 tnapi->last_tag = sblk->status_tag;
5120 tnapi->last_irq_tag = tnapi->last_tag;
5121 rmb();
5122
5123 /* check for RX/TX work to do */
6d40db7b
MC
5124 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5125 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5126 napi_complete(napi);
5127 /* Reenable interrupts. */
5128 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5129 mmiowb();
5130 break;
5131 }
5132 }
5133
5134 return work_done;
5135
5136tx_recovery:
5137 /* work_done is guaranteed to be less than budget. */
5138 napi_complete(napi);
5139 schedule_work(&tp->reset_task);
5140 return work_done;
5141}
5142
6f535763
DM
5143static int tg3_poll(struct napi_struct *napi, int budget)
5144{
8ef0442f
MC
5145 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5146 struct tg3 *tp = tnapi->tp;
6f535763 5147 int work_done = 0;
898a56f8 5148 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5149
5150 while (1) {
35f2d7d0
MC
5151 tg3_poll_link(tp);
5152
17375d25 5153 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5154
5155 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5156 goto tx_recovery;
5157
5158 if (unlikely(work_done >= budget))
5159 break;
5160
4fd7ab59 5161 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5162 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5163 * to tell the hw how much work has been processed,
5164 * so we must read it before checking for more work.
5165 */
898a56f8
MC
5166 tnapi->last_tag = sblk->status_tag;
5167 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5168 rmb();
5169 } else
5170 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5171
17375d25 5172 if (likely(!tg3_has_work(tnapi))) {
288379f0 5173 napi_complete(napi);
17375d25 5174 tg3_int_reenable(tnapi);
6f535763
DM
5175 break;
5176 }
1da177e4
LT
5177 }
5178
bea3348e 5179 return work_done;
6f535763
DM
5180
5181tx_recovery:
4fd7ab59 5182 /* work_done is guaranteed to be less than budget. */
288379f0 5183 napi_complete(napi);
6f535763 5184 schedule_work(&tp->reset_task);
4fd7ab59 5185 return work_done;
1da177e4
LT
5186}
5187
66cfd1bd
MC
5188static void tg3_napi_disable(struct tg3 *tp)
5189{
5190 int i;
5191
5192 for (i = tp->irq_cnt - 1; i >= 0; i--)
5193 napi_disable(&tp->napi[i].napi);
5194}
5195
5196static void tg3_napi_enable(struct tg3 *tp)
5197{
5198 int i;
5199
5200 for (i = 0; i < tp->irq_cnt; i++)
5201 napi_enable(&tp->napi[i].napi);
5202}
5203
5204static void tg3_napi_init(struct tg3 *tp)
5205{
5206 int i;
5207
5208 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5209 for (i = 1; i < tp->irq_cnt; i++)
5210 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5211}
5212
5213static void tg3_napi_fini(struct tg3 *tp)
5214{
5215 int i;
5216
5217 for (i = 0; i < tp->irq_cnt; i++)
5218 netif_napi_del(&tp->napi[i].napi);
5219}
5220
5221static inline void tg3_netif_stop(struct tg3 *tp)
5222{
5223 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5224 tg3_napi_disable(tp);
5225 netif_tx_disable(tp->dev);
5226}
5227
5228static inline void tg3_netif_start(struct tg3 *tp)
5229{
5230 /* NOTE: unconditional netif_tx_wake_all_queues is only
5231 * appropriate so long as all callers are assured to
5232 * have free tx slots (such as after tg3_init_hw)
5233 */
5234 netif_tx_wake_all_queues(tp->dev);
5235
5236 tg3_napi_enable(tp);
5237 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5238 tg3_enable_ints(tp);
5239}
5240
f47c11ee
DM
5241static void tg3_irq_quiesce(struct tg3 *tp)
5242{
4f125f42
MC
5243 int i;
5244
f47c11ee
DM
5245 BUG_ON(tp->irq_sync);
5246
5247 tp->irq_sync = 1;
5248 smp_mb();
5249
4f125f42
MC
5250 for (i = 0; i < tp->irq_cnt; i++)
5251 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5252}
5253
f47c11ee
DM
5254/* Fully shutdown all tg3 driver activity elsewhere in the system.
5255 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5256 * with as well. Most of the time, this is not necessary except when
5257 * shutting down the device.
5258 */
5259static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5260{
46966545 5261 spin_lock_bh(&tp->lock);
f47c11ee
DM
5262 if (irq_sync)
5263 tg3_irq_quiesce(tp);
f47c11ee
DM
5264}
5265
5266static inline void tg3_full_unlock(struct tg3 *tp)
5267{
f47c11ee
DM
5268 spin_unlock_bh(&tp->lock);
5269}
5270
fcfa0a32
MC
5271/* One-shot MSI handler - Chip automatically disables interrupt
5272 * after sending MSI so driver doesn't have to do it.
5273 */
7d12e780 5274static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5275{
09943a18
MC
5276 struct tg3_napi *tnapi = dev_id;
5277 struct tg3 *tp = tnapi->tp;
fcfa0a32 5278
898a56f8 5279 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5280 if (tnapi->rx_rcb)
5281 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5282
5283 if (likely(!tg3_irq_sync(tp)))
09943a18 5284 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5285
5286 return IRQ_HANDLED;
5287}
5288
88b06bc2
MC
5289/* MSI ISR - No need to check for interrupt sharing and no need to
5290 * flush status block and interrupt mailbox. PCI ordering rules
5291 * guarantee that MSI will arrive after the status block.
5292 */
7d12e780 5293static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5294{
09943a18
MC
5295 struct tg3_napi *tnapi = dev_id;
5296 struct tg3 *tp = tnapi->tp;
88b06bc2 5297
898a56f8 5298 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5299 if (tnapi->rx_rcb)
5300 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5301 /*
fac9b83e 5302 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5303 * chip-internal interrupt pending events.
fac9b83e 5304 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5305 * NIC to stop sending us irqs, engaging "in-intr-handler"
5306 * event coalescing.
5307 */
5308 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5309 if (likely(!tg3_irq_sync(tp)))
09943a18 5310 napi_schedule(&tnapi->napi);
61487480 5311
88b06bc2
MC
5312 return IRQ_RETVAL(1);
5313}
5314
7d12e780 5315static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5316{
09943a18
MC
5317 struct tg3_napi *tnapi = dev_id;
5318 struct tg3 *tp = tnapi->tp;
898a56f8 5319 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5320 unsigned int handled = 1;
5321
1da177e4
LT
5322 /* In INTx mode, it is possible for the interrupt to arrive at
5323 * the CPU before the status block posted prior to the interrupt.
5324 * Reading the PCI State register will confirm whether the
5325 * interrupt is ours and will flush the status block.
5326 */
d18edcb2
MC
5327 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5328 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5329 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5330 handled = 0;
f47c11ee 5331 goto out;
fac9b83e 5332 }
d18edcb2
MC
5333 }
5334
5335 /*
5336 * Writing any value to intr-mbox-0 clears PCI INTA# and
5337 * chip-internal interrupt pending events.
5338 * Writing non-zero to intr-mbox-0 additional tells the
5339 * NIC to stop sending us irqs, engaging "in-intr-handler"
5340 * event coalescing.
c04cb347
MC
5341 *
5342 * Flush the mailbox to de-assert the IRQ immediately to prevent
5343 * spurious interrupts. The flush impacts performance but
5344 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5345 */
c04cb347 5346 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5347 if (tg3_irq_sync(tp))
5348 goto out;
5349 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5350 if (likely(tg3_has_work(tnapi))) {
72334482 5351 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5352 napi_schedule(&tnapi->napi);
d18edcb2
MC
5353 } else {
5354 /* No work, shared interrupt perhaps? re-enable
5355 * interrupts, and flush that PCI write
5356 */
5357 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5358 0x00000000);
fac9b83e 5359 }
f47c11ee 5360out:
fac9b83e
DM
5361 return IRQ_RETVAL(handled);
5362}
5363
7d12e780 5364static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5365{
09943a18
MC
5366 struct tg3_napi *tnapi = dev_id;
5367 struct tg3 *tp = tnapi->tp;
898a56f8 5368 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5369 unsigned int handled = 1;
5370
fac9b83e
DM
5371 /* In INTx mode, it is possible for the interrupt to arrive at
5372 * the CPU before the status block posted prior to the interrupt.
5373 * Reading the PCI State register will confirm whether the
5374 * interrupt is ours and will flush the status block.
5375 */
898a56f8 5376 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5377 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5378 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5379 handled = 0;
f47c11ee 5380 goto out;
1da177e4 5381 }
d18edcb2
MC
5382 }
5383
5384 /*
5385 * writing any value to intr-mbox-0 clears PCI INTA# and
5386 * chip-internal interrupt pending events.
5387 * writing non-zero to intr-mbox-0 additional tells the
5388 * NIC to stop sending us irqs, engaging "in-intr-handler"
5389 * event coalescing.
c04cb347
MC
5390 *
5391 * Flush the mailbox to de-assert the IRQ immediately to prevent
5392 * spurious interrupts. The flush impacts performance but
5393 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5394 */
c04cb347 5395 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5396
5397 /*
5398 * In a shared interrupt configuration, sometimes other devices'
5399 * interrupts will scream. We record the current status tag here
5400 * so that the above check can report that the screaming interrupts
5401 * are unhandled. Eventually they will be silenced.
5402 */
898a56f8 5403 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5404
d18edcb2
MC
5405 if (tg3_irq_sync(tp))
5406 goto out;
624f8e50 5407
72334482 5408 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5409
09943a18 5410 napi_schedule(&tnapi->napi);
624f8e50 5411
f47c11ee 5412out:
1da177e4
LT
5413 return IRQ_RETVAL(handled);
5414}
5415
7938109f 5416/* ISR for interrupt test */
7d12e780 5417static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5418{
09943a18
MC
5419 struct tg3_napi *tnapi = dev_id;
5420 struct tg3 *tp = tnapi->tp;
898a56f8 5421 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5422
f9804ddb
MC
5423 if ((sblk->status & SD_STATUS_UPDATED) ||
5424 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5425 tg3_disable_ints(tp);
7938109f
MC
5426 return IRQ_RETVAL(1);
5427 }
5428 return IRQ_RETVAL(0);
5429}
5430
8e7a22e3 5431static int tg3_init_hw(struct tg3 *, int);
944d980e 5432static int tg3_halt(struct tg3 *, int, int);
1da177e4 5433
b9ec6c1b
MC
5434/* Restart hardware after configuration changes, self-test, etc.
5435 * Invoked with tp->lock held.
5436 */
5437static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5438 __releases(tp->lock)
5439 __acquires(tp->lock)
b9ec6c1b
MC
5440{
5441 int err;
5442
5443 err = tg3_init_hw(tp, reset_phy);
5444 if (err) {
5129c3a3
MC
5445 netdev_err(tp->dev,
5446 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5447 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5448 tg3_full_unlock(tp);
5449 del_timer_sync(&tp->timer);
5450 tp->irq_sync = 0;
fed97810 5451 tg3_napi_enable(tp);
b9ec6c1b
MC
5452 dev_close(tp->dev);
5453 tg3_full_lock(tp, 0);
5454 }
5455 return err;
5456}
5457
1da177e4
LT
5458#ifdef CONFIG_NET_POLL_CONTROLLER
5459static void tg3_poll_controller(struct net_device *dev)
5460{
4f125f42 5461 int i;
88b06bc2
MC
5462 struct tg3 *tp = netdev_priv(dev);
5463
4f125f42 5464 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5465 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5466}
5467#endif
5468
c4028958 5469static void tg3_reset_task(struct work_struct *work)
1da177e4 5470{
c4028958 5471 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5472 int err;
1da177e4
LT
5473 unsigned int restart_timer;
5474
7faa006f 5475 tg3_full_lock(tp, 0);
7faa006f
MC
5476
5477 if (!netif_running(tp->dev)) {
7faa006f
MC
5478 tg3_full_unlock(tp);
5479 return;
5480 }
5481
5482 tg3_full_unlock(tp);
5483
b02fd9e3
MC
5484 tg3_phy_stop(tp);
5485
1da177e4
LT
5486 tg3_netif_stop(tp);
5487
f47c11ee 5488 tg3_full_lock(tp, 1);
1da177e4
LT
5489
5490 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5491 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5492
df3e6548
MC
5493 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5494 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5495 tp->write32_rx_mbox = tg3_write_flush_reg32;
5496 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5497 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5498 }
5499
944d980e 5500 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5501 err = tg3_init_hw(tp, 1);
5502 if (err)
b9ec6c1b 5503 goto out;
1da177e4
LT
5504
5505 tg3_netif_start(tp);
5506
1da177e4
LT
5507 if (restart_timer)
5508 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5509
b9ec6c1b 5510out:
7faa006f 5511 tg3_full_unlock(tp);
b02fd9e3
MC
5512
5513 if (!err)
5514 tg3_phy_start(tp);
1da177e4
LT
5515}
5516
b0408751
MC
5517static void tg3_dump_short_state(struct tg3 *tp)
5518{
05dbe005
JP
5519 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5520 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5521 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5522 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5523}
5524
1da177e4
LT
5525static void tg3_tx_timeout(struct net_device *dev)
5526{
5527 struct tg3 *tp = netdev_priv(dev);
5528
b0408751 5529 if (netif_msg_tx_err(tp)) {
05dbe005 5530 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5531 tg3_dump_short_state(tp);
5532 }
1da177e4
LT
5533
5534 schedule_work(&tp->reset_task);
5535}
5536
c58ec932
MC
5537/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5538static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5539{
5540 u32 base = (u32) mapping & 0xffffffff;
5541
807540ba 5542 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5543}
5544
72f2afb8
MC
5545/* Test for DMA addresses > 40-bit */
5546static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5547 int len)
5548{
5549#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5550 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5551 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5552 return 0;
5553#else
5554 return 0;
5555#endif
5556}
5557
f3f3f27e 5558static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5559
72f2afb8 5560/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5561static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5562 struct sk_buff *skb, u32 last_plus_one,
5563 u32 *start, u32 base_flags, u32 mss)
1da177e4 5564{
24f4efd4 5565 struct tg3 *tp = tnapi->tp;
41588ba1 5566 struct sk_buff *new_skb;
c58ec932 5567 dma_addr_t new_addr = 0;
1da177e4 5568 u32 entry = *start;
c58ec932 5569 int i, ret = 0;
1da177e4 5570
41588ba1
MC
5571 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5572 new_skb = skb_copy(skb, GFP_ATOMIC);
5573 else {
5574 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5575
5576 new_skb = skb_copy_expand(skb,
5577 skb_headroom(skb) + more_headroom,
5578 skb_tailroom(skb), GFP_ATOMIC);
5579 }
5580
1da177e4 5581 if (!new_skb) {
c58ec932
MC
5582 ret = -1;
5583 } else {
5584 /* New SKB is guaranteed to be linear. */
5585 entry = *start;
f4188d8a
AD
5586 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5587 PCI_DMA_TODEVICE);
5588 /* Make sure the mapping succeeded */
5589 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5590 ret = -1;
5591 dev_kfree_skb(new_skb);
5592 new_skb = NULL;
90079ce8 5593
c58ec932
MC
5594 /* Make sure new skb does not cross any 4G boundaries.
5595 * Drop the packet if it does.
5596 */
f4188d8a
AD
5597 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5598 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5599 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5600 PCI_DMA_TODEVICE);
c58ec932
MC
5601 ret = -1;
5602 dev_kfree_skb(new_skb);
5603 new_skb = NULL;
5604 } else {
f3f3f27e 5605 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5606 base_flags, 1 | (mss << 1));
5607 *start = NEXT_TX(entry);
5608 }
1da177e4
LT
5609 }
5610
1da177e4
LT
5611 /* Now clean up the sw ring entries. */
5612 i = 0;
5613 while (entry != last_plus_one) {
f4188d8a
AD
5614 int len;
5615
f3f3f27e 5616 if (i == 0)
f4188d8a 5617 len = skb_headlen(skb);
f3f3f27e 5618 else
f4188d8a
AD
5619 len = skb_shinfo(skb)->frags[i-1].size;
5620
5621 pci_unmap_single(tp->pdev,
4e5e4f0d 5622 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5623 mapping),
5624 len, PCI_DMA_TODEVICE);
5625 if (i == 0) {
5626 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5627 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5628 new_addr);
5629 } else {
f3f3f27e 5630 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5631 }
1da177e4
LT
5632 entry = NEXT_TX(entry);
5633 i++;
5634 }
5635
5636 dev_kfree_skb(skb);
5637
c58ec932 5638 return ret;
1da177e4
LT
5639}
5640
f3f3f27e 5641static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5642 dma_addr_t mapping, int len, u32 flags,
5643 u32 mss_and_is_end)
5644{
f3f3f27e 5645 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5646 int is_end = (mss_and_is_end & 0x1);
5647 u32 mss = (mss_and_is_end >> 1);
5648 u32 vlan_tag = 0;
5649
5650 if (is_end)
5651 flags |= TXD_FLAG_END;
5652 if (flags & TXD_FLAG_VLAN) {
5653 vlan_tag = flags >> 16;
5654 flags &= 0xffff;
5655 }
5656 vlan_tag |= (mss << TXD_MSS_SHIFT);
5657
5658 txd->addr_hi = ((u64) mapping >> 32);
5659 txd->addr_lo = ((u64) mapping & 0xffffffff);
5660 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5661 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5662}
5663
5a6f3074 5664/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5665 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5666 */
61357325
SH
5667static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5668 struct net_device *dev)
5a6f3074
MC
5669{
5670 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5671 u32 len, entry, base_flags, mss;
90079ce8 5672 dma_addr_t mapping;
fe5f5787
MC
5673 struct tg3_napi *tnapi;
5674 struct netdev_queue *txq;
f4188d8a
AD
5675 unsigned int i, last;
5676
fe5f5787
MC
5677 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5678 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5679 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5680 tnapi++;
5a6f3074 5681
00b70504 5682 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5683 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5684 * interrupt. Furthermore, IRQ processing runs lockless so we have
5685 * no IRQ context deadlocks to worry about either. Rejoice!
5686 */
f3f3f27e 5687 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5688 if (!netif_tx_queue_stopped(txq)) {
5689 netif_tx_stop_queue(txq);
5a6f3074
MC
5690
5691 /* This is a hard error, log it. */
5129c3a3
MC
5692 netdev_err(dev,
5693 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5694 }
5a6f3074
MC
5695 return NETDEV_TX_BUSY;
5696 }
5697
f3f3f27e 5698 entry = tnapi->tx_prod;
5a6f3074 5699 base_flags = 0;
be98da6a
MC
5700 mss = skb_shinfo(skb)->gso_size;
5701 if (mss) {
5a6f3074 5702 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5703 u32 hdrlen;
5a6f3074
MC
5704
5705 if (skb_header_cloned(skb) &&
5706 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5707 dev_kfree_skb(skb);
5708 goto out_unlock;
5709 }
5710
02e96080 5711 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5712 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5713 } else {
eddc9ec5
ACM
5714 struct iphdr *iph = ip_hdr(skb);
5715
ab6a5bb6 5716 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5717 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5718
eddc9ec5
ACM
5719 iph->check = 0;
5720 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5721 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5722 }
5a6f3074 5723
e849cdc3 5724 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5725 mss |= (hdrlen & 0xc) << 12;
5726 if (hdrlen & 0x10)
5727 base_flags |= 0x00000010;
5728 base_flags |= (hdrlen & 0x3e0) << 5;
5729 } else
5730 mss |= hdrlen << 9;
5731
5a6f3074
MC
5732 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5733 TXD_FLAG_CPU_POST_DMA);
5734
aa8223c7 5735 tcp_hdr(skb)->check = 0;
5a6f3074 5736
859a5887 5737 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5738 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5739 }
5740
eab6d18d 5741 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5742 base_flags |= (TXD_FLAG_VLAN |
5743 (vlan_tx_tag_get(skb) << 16));
5a6f3074 5744
f4188d8a
AD
5745 len = skb_headlen(skb);
5746
5747 /* Queue skb data, a.k.a. the main skb fragment. */
5748 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5749 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5750 dev_kfree_skb(skb);
5751 goto out_unlock;
5752 }
5753
f3f3f27e 5754 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5755 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5756
b703df6f 5757 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5758 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5759 base_flags |= TXD_FLAG_JMB_PKT;
5760
f3f3f27e 5761 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5762 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5763
5764 entry = NEXT_TX(entry);
5765
5766 /* Now loop through additional data fragments, and queue them. */
5767 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5768 last = skb_shinfo(skb)->nr_frags - 1;
5769 for (i = 0; i <= last; i++) {
5770 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5771
5772 len = frag->size;
f4188d8a
AD
5773 mapping = pci_map_page(tp->pdev,
5774 frag->page,
5775 frag->page_offset,
5776 len, PCI_DMA_TODEVICE);
5777 if (pci_dma_mapping_error(tp->pdev, mapping))
5778 goto dma_error;
5779
f3f3f27e 5780 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5781 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5782 mapping);
5a6f3074 5783
f3f3f27e 5784 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5785 base_flags, (i == last) | (mss << 1));
5786
5787 entry = NEXT_TX(entry);
5788 }
5789 }
5790
5791 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5792 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5793
f3f3f27e
MC
5794 tnapi->tx_prod = entry;
5795 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5796 netif_tx_stop_queue(txq);
f65aac16
MC
5797
5798 /* netif_tx_stop_queue() must be done before checking
5799 * checking tx index in tg3_tx_avail() below, because in
5800 * tg3_tx(), we update tx index before checking for
5801 * netif_tx_queue_stopped().
5802 */
5803 smp_mb();
f3f3f27e 5804 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5805 netif_tx_wake_queue(txq);
5a6f3074
MC
5806 }
5807
5808out_unlock:
cdd0db05 5809 mmiowb();
5a6f3074
MC
5810
5811 return NETDEV_TX_OK;
f4188d8a
AD
5812
5813dma_error:
5814 last = i;
5815 entry = tnapi->tx_prod;
5816 tnapi->tx_buffers[entry].skb = NULL;
5817 pci_unmap_single(tp->pdev,
4e5e4f0d 5818 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5819 skb_headlen(skb),
5820 PCI_DMA_TODEVICE);
5821 for (i = 0; i <= last; i++) {
5822 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5823 entry = NEXT_TX(entry);
5824
5825 pci_unmap_page(tp->pdev,
4e5e4f0d 5826 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5827 mapping),
5828 frag->size, PCI_DMA_TODEVICE);
5829 }
5830
5831 dev_kfree_skb(skb);
5832 return NETDEV_TX_OK;
5a6f3074
MC
5833}
5834
61357325
SH
5835static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5836 struct net_device *);
52c0fd83
MC
5837
5838/* Use GSO to workaround a rare TSO bug that may be triggered when the
5839 * TSO header is greater than 80 bytes.
5840 */
5841static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5842{
5843 struct sk_buff *segs, *nskb;
f3f3f27e 5844 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5845
5846 /* Estimate the number of fragments in the worst case */
f3f3f27e 5847 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5848 netif_stop_queue(tp->dev);
f65aac16
MC
5849
5850 /* netif_tx_stop_queue() must be done before checking
5851 * checking tx index in tg3_tx_avail() below, because in
5852 * tg3_tx(), we update tx index before checking for
5853 * netif_tx_queue_stopped().
5854 */
5855 smp_mb();
f3f3f27e 5856 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5857 return NETDEV_TX_BUSY;
5858
5859 netif_wake_queue(tp->dev);
52c0fd83
MC
5860 }
5861
5862 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5863 if (IS_ERR(segs))
52c0fd83
MC
5864 goto tg3_tso_bug_end;
5865
5866 do {
5867 nskb = segs;
5868 segs = segs->next;
5869 nskb->next = NULL;
5870 tg3_start_xmit_dma_bug(nskb, tp->dev);
5871 } while (segs);
5872
5873tg3_tso_bug_end:
5874 dev_kfree_skb(skb);
5875
5876 return NETDEV_TX_OK;
5877}
52c0fd83 5878
5a6f3074
MC
5879/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5880 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5881 */
61357325
SH
5882static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5883 struct net_device *dev)
1da177e4
LT
5884{
5885 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5886 u32 len, entry, base_flags, mss;
5887 int would_hit_hwbug;
90079ce8 5888 dma_addr_t mapping;
24f4efd4
MC
5889 struct tg3_napi *tnapi;
5890 struct netdev_queue *txq;
f4188d8a
AD
5891 unsigned int i, last;
5892
24f4efd4
MC
5893 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5894 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5895 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5896 tnapi++;
1da177e4 5897
00b70504 5898 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5899 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5900 * interrupt. Furthermore, IRQ processing runs lockless so we have
5901 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5902 */
f3f3f27e 5903 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5904 if (!netif_tx_queue_stopped(txq)) {
5905 netif_tx_stop_queue(txq);
1f064a87
SH
5906
5907 /* This is a hard error, log it. */
5129c3a3
MC
5908 netdev_err(dev,
5909 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5910 }
1da177e4
LT
5911 return NETDEV_TX_BUSY;
5912 }
5913
f3f3f27e 5914 entry = tnapi->tx_prod;
1da177e4 5915 base_flags = 0;
84fa7933 5916 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5917 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5918
be98da6a
MC
5919 mss = skb_shinfo(skb)->gso_size;
5920 if (mss) {
eddc9ec5 5921 struct iphdr *iph;
34195c3d 5922 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5923
5924 if (skb_header_cloned(skb) &&
5925 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5926 dev_kfree_skb(skb);
5927 goto out_unlock;
5928 }
5929
34195c3d 5930 iph = ip_hdr(skb);
ab6a5bb6 5931 tcp_opt_len = tcp_optlen(skb);
1da177e4 5932
02e96080 5933 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5934 hdr_len = skb_headlen(skb) - ETH_HLEN;
5935 } else {
5936 u32 ip_tcp_len;
5937
5938 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5939 hdr_len = ip_tcp_len + tcp_opt_len;
5940
5941 iph->check = 0;
5942 iph->tot_len = htons(mss + hdr_len);
5943 }
5944
52c0fd83 5945 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5946 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5947 return tg3_tso_bug(tp, skb);
52c0fd83 5948
1da177e4
LT
5949 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5950 TXD_FLAG_CPU_POST_DMA);
5951
1da177e4 5952 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5953 tcp_hdr(skb)->check = 0;
1da177e4 5954 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5955 } else
5956 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5957 iph->daddr, 0,
5958 IPPROTO_TCP,
5959 0);
1da177e4 5960
615774fe
MC
5961 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5962 mss |= (hdr_len & 0xc) << 12;
5963 if (hdr_len & 0x10)
5964 base_flags |= 0x00000010;
5965 base_flags |= (hdr_len & 0x3e0) << 5;
5966 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5967 mss |= hdr_len << 9;
5968 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5969 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5970 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5971 int tsflags;
5972
eddc9ec5 5973 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5974 mss |= (tsflags << 11);
5975 }
5976 } else {
eddc9ec5 5977 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5978 int tsflags;
5979
eddc9ec5 5980 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5981 base_flags |= tsflags << 12;
5982 }
5983 }
5984 }
bf933c80 5985
eab6d18d 5986 if (vlan_tx_tag_present(skb))
1da177e4
LT
5987 base_flags |= (TXD_FLAG_VLAN |
5988 (vlan_tx_tag_get(skb) << 16));
1da177e4 5989
b703df6f 5990 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5991 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
5992 base_flags |= TXD_FLAG_JMB_PKT;
5993
f4188d8a
AD
5994 len = skb_headlen(skb);
5995
5996 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5997 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5998 dev_kfree_skb(skb);
5999 goto out_unlock;
6000 }
6001
f3f3f27e 6002 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6003 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6004
6005 would_hit_hwbug = 0;
6006
92c6b8d1
MC
6007 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6008 would_hit_hwbug = 1;
6009
0e1406dd
MC
6010 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6011 tg3_4g_overflow_test(mapping, len))
6012 would_hit_hwbug = 1;
6013
6014 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6015 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6016 would_hit_hwbug = 1;
0e1406dd
MC
6017
6018 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6019 would_hit_hwbug = 1;
1da177e4 6020
f3f3f27e 6021 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6022 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6023
6024 entry = NEXT_TX(entry);
6025
6026 /* Now loop through additional data fragments, and queue them. */
6027 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6028 last = skb_shinfo(skb)->nr_frags - 1;
6029 for (i = 0; i <= last; i++) {
6030 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6031
6032 len = frag->size;
f4188d8a
AD
6033 mapping = pci_map_page(tp->pdev,
6034 frag->page,
6035 frag->page_offset,
6036 len, PCI_DMA_TODEVICE);
1da177e4 6037
f3f3f27e 6038 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6039 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6040 mapping);
6041 if (pci_dma_mapping_error(tp->pdev, mapping))
6042 goto dma_error;
1da177e4 6043
92c6b8d1
MC
6044 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6045 len <= 8)
6046 would_hit_hwbug = 1;
6047
0e1406dd
MC
6048 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6049 tg3_4g_overflow_test(mapping, len))
c58ec932 6050 would_hit_hwbug = 1;
1da177e4 6051
0e1406dd
MC
6052 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6053 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6054 would_hit_hwbug = 1;
6055
1da177e4 6056 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6057 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6058 base_flags, (i == last)|(mss << 1));
6059 else
f3f3f27e 6060 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6061 base_flags, (i == last));
6062
6063 entry = NEXT_TX(entry);
6064 }
6065 }
6066
6067 if (would_hit_hwbug) {
6068 u32 last_plus_one = entry;
6069 u32 start;
1da177e4 6070
c58ec932
MC
6071 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6072 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6073
6074 /* If the workaround fails due to memory/mapping
6075 * failure, silently drop this packet.
6076 */
24f4efd4 6077 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6078 &start, base_flags, mss))
1da177e4
LT
6079 goto out_unlock;
6080
6081 entry = start;
6082 }
6083
6084 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6085 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6086
f3f3f27e
MC
6087 tnapi->tx_prod = entry;
6088 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6089 netif_tx_stop_queue(txq);
f65aac16
MC
6090
6091 /* netif_tx_stop_queue() must be done before checking
6092 * checking tx index in tg3_tx_avail() below, because in
6093 * tg3_tx(), we update tx index before checking for
6094 * netif_tx_queue_stopped().
6095 */
6096 smp_mb();
f3f3f27e 6097 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6098 netif_tx_wake_queue(txq);
51b91468 6099 }
1da177e4
LT
6100
6101out_unlock:
cdd0db05 6102 mmiowb();
1da177e4
LT
6103
6104 return NETDEV_TX_OK;
f4188d8a
AD
6105
6106dma_error:
6107 last = i;
6108 entry = tnapi->tx_prod;
6109 tnapi->tx_buffers[entry].skb = NULL;
6110 pci_unmap_single(tp->pdev,
4e5e4f0d 6111 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6112 skb_headlen(skb),
6113 PCI_DMA_TODEVICE);
6114 for (i = 0; i <= last; i++) {
6115 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6116 entry = NEXT_TX(entry);
6117
6118 pci_unmap_page(tp->pdev,
4e5e4f0d 6119 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6120 mapping),
6121 frag->size, PCI_DMA_TODEVICE);
6122 }
6123
6124 dev_kfree_skb(skb);
6125 return NETDEV_TX_OK;
1da177e4
LT
6126}
6127
6128static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6129 int new_mtu)
6130{
6131 dev->mtu = new_mtu;
6132
ef7f5ec0 6133 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6134 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6135 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6136 ethtool_op_set_tso(dev, 0);
859a5887 6137 } else {
ef7f5ec0 6138 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6139 }
ef7f5ec0 6140 } else {
a4e2b347 6141 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6142 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6143 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6144 }
1da177e4
LT
6145}
6146
6147static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6148{
6149 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6150 int err;
1da177e4
LT
6151
6152 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6153 return -EINVAL;
6154
6155 if (!netif_running(dev)) {
6156 /* We'll just catch it later when the
6157 * device is up'd.
6158 */
6159 tg3_set_mtu(dev, tp, new_mtu);
6160 return 0;
6161 }
6162
b02fd9e3
MC
6163 tg3_phy_stop(tp);
6164
1da177e4 6165 tg3_netif_stop(tp);
f47c11ee
DM
6166
6167 tg3_full_lock(tp, 1);
1da177e4 6168
944d980e 6169 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6170
6171 tg3_set_mtu(dev, tp, new_mtu);
6172
b9ec6c1b 6173 err = tg3_restart_hw(tp, 0);
1da177e4 6174
b9ec6c1b
MC
6175 if (!err)
6176 tg3_netif_start(tp);
1da177e4 6177
f47c11ee 6178 tg3_full_unlock(tp);
1da177e4 6179
b02fd9e3
MC
6180 if (!err)
6181 tg3_phy_start(tp);
6182
b9ec6c1b 6183 return err;
1da177e4
LT
6184}
6185
21f581a5
MC
6186static void tg3_rx_prodring_free(struct tg3 *tp,
6187 struct tg3_rx_prodring_set *tpr)
1da177e4 6188{
1da177e4
LT
6189 int i;
6190
8fea32b9 6191 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6192 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6193 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6194 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6195 tp->rx_pkt_map_sz);
6196
6197 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6198 for (i = tpr->rx_jmb_cons_idx;
6199 i != tpr->rx_jmb_prod_idx;
2c49a44d 6200 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6201 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6202 TG3_RX_JMB_MAP_SZ);
6203 }
6204 }
6205
2b2cdb65 6206 return;
b196c7e4 6207 }
1da177e4 6208
2c49a44d 6209 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6210 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6211 tp->rx_pkt_map_sz);
1da177e4 6212
48035728
MC
6213 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6214 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6215 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6216 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6217 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6218 }
6219}
6220
c6cdf436 6221/* Initialize rx rings for packet processing.
1da177e4
LT
6222 *
6223 * The chip has been shut down and the driver detached from
6224 * the networking, so no interrupts or new tx packets will
6225 * end up in the driver. tp->{tx,}lock are held and thus
6226 * we may not sleep.
6227 */
21f581a5
MC
6228static int tg3_rx_prodring_alloc(struct tg3 *tp,
6229 struct tg3_rx_prodring_set *tpr)
1da177e4 6230{
287be12e 6231 u32 i, rx_pkt_dma_sz;
1da177e4 6232
b196c7e4
MC
6233 tpr->rx_std_cons_idx = 0;
6234 tpr->rx_std_prod_idx = 0;
6235 tpr->rx_jmb_cons_idx = 0;
6236 tpr->rx_jmb_prod_idx = 0;
6237
8fea32b9 6238 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6239 memset(&tpr->rx_std_buffers[0], 0,
6240 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6241 if (tpr->rx_jmb_buffers)
2b2cdb65 6242 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6243 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6244 goto done;
6245 }
6246
1da177e4 6247 /* Zero out all descriptors. */
2c49a44d 6248 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6249
287be12e 6250 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6251 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6252 tp->dev->mtu > ETH_DATA_LEN)
6253 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6254 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6255
1da177e4
LT
6256 /* Initialize invariants of the rings, we only set this
6257 * stuff once. This works because the card does not
6258 * write into the rx buffer posting rings.
6259 */
2c49a44d 6260 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6261 struct tg3_rx_buffer_desc *rxd;
6262
21f581a5 6263 rxd = &tpr->rx_std[i];
287be12e 6264 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6265 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6266 rxd->opaque = (RXD_OPAQUE_RING_STD |
6267 (i << RXD_OPAQUE_INDEX_SHIFT));
6268 }
6269
1da177e4
LT
6270 /* Now allocate fresh SKBs for each rx ring. */
6271 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6272 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6273 netdev_warn(tp->dev,
6274 "Using a smaller RX standard ring. Only "
6275 "%d out of %d buffers were allocated "
6276 "successfully\n", i, tp->rx_pending);
32d8c572 6277 if (i == 0)
cf7a7298 6278 goto initfail;
32d8c572 6279 tp->rx_pending = i;
1da177e4 6280 break;
32d8c572 6281 }
1da177e4
LT
6282 }
6283
48035728
MC
6284 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6285 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6286 goto done;
6287
2c49a44d 6288 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6289
0d86df80
MC
6290 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6291 goto done;
cf7a7298 6292
2c49a44d 6293 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6294 struct tg3_rx_buffer_desc *rxd;
6295
6296 rxd = &tpr->rx_jmb[i].std;
6297 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6298 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6299 RXD_FLAG_JUMBO;
6300 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6301 (i << RXD_OPAQUE_INDEX_SHIFT));
6302 }
6303
6304 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6305 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6306 netdev_warn(tp->dev,
6307 "Using a smaller RX jumbo ring. Only %d "
6308 "out of %d buffers were allocated "
6309 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6310 if (i == 0)
6311 goto initfail;
6312 tp->rx_jumbo_pending = i;
6313 break;
1da177e4
LT
6314 }
6315 }
cf7a7298
MC
6316
6317done:
32d8c572 6318 return 0;
cf7a7298
MC
6319
6320initfail:
21f581a5 6321 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6322 return -ENOMEM;
1da177e4
LT
6323}
6324
21f581a5
MC
6325static void tg3_rx_prodring_fini(struct tg3 *tp,
6326 struct tg3_rx_prodring_set *tpr)
1da177e4 6327{
21f581a5
MC
6328 kfree(tpr->rx_std_buffers);
6329 tpr->rx_std_buffers = NULL;
6330 kfree(tpr->rx_jmb_buffers);
6331 tpr->rx_jmb_buffers = NULL;
6332 if (tpr->rx_std) {
4bae65c8
MC
6333 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6334 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6335 tpr->rx_std = NULL;
1da177e4 6336 }
21f581a5 6337 if (tpr->rx_jmb) {
4bae65c8
MC
6338 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6339 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6340 tpr->rx_jmb = NULL;
1da177e4 6341 }
cf7a7298
MC
6342}
6343
21f581a5
MC
6344static int tg3_rx_prodring_init(struct tg3 *tp,
6345 struct tg3_rx_prodring_set *tpr)
cf7a7298 6346{
2c49a44d
MC
6347 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6348 GFP_KERNEL);
21f581a5 6349 if (!tpr->rx_std_buffers)
cf7a7298
MC
6350 return -ENOMEM;
6351
4bae65c8
MC
6352 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6353 TG3_RX_STD_RING_BYTES(tp),
6354 &tpr->rx_std_mapping,
6355 GFP_KERNEL);
21f581a5 6356 if (!tpr->rx_std)
cf7a7298
MC
6357 goto err_out;
6358
48035728
MC
6359 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6360 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6361 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6362 GFP_KERNEL);
6363 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6364 goto err_out;
6365
4bae65c8
MC
6366 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6367 TG3_RX_JMB_RING_BYTES(tp),
6368 &tpr->rx_jmb_mapping,
6369 GFP_KERNEL);
21f581a5 6370 if (!tpr->rx_jmb)
cf7a7298
MC
6371 goto err_out;
6372 }
6373
6374 return 0;
6375
6376err_out:
21f581a5 6377 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6378 return -ENOMEM;
6379}
6380
6381/* Free up pending packets in all rx/tx rings.
6382 *
6383 * The chip has been shut down and the driver detached from
6384 * the networking, so no interrupts or new tx packets will
6385 * end up in the driver. tp->{tx,}lock is not held and we are not
6386 * in an interrupt context and thus may sleep.
6387 */
6388static void tg3_free_rings(struct tg3 *tp)
6389{
f77a6a8e 6390 int i, j;
cf7a7298 6391
f77a6a8e
MC
6392 for (j = 0; j < tp->irq_cnt; j++) {
6393 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6394
8fea32b9 6395 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6396
0c1d0e2b
MC
6397 if (!tnapi->tx_buffers)
6398 continue;
6399
f77a6a8e 6400 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6401 struct ring_info *txp;
f77a6a8e 6402 struct sk_buff *skb;
f4188d8a 6403 unsigned int k;
cf7a7298 6404
f77a6a8e
MC
6405 txp = &tnapi->tx_buffers[i];
6406 skb = txp->skb;
cf7a7298 6407
f77a6a8e
MC
6408 if (skb == NULL) {
6409 i++;
6410 continue;
6411 }
cf7a7298 6412
f4188d8a 6413 pci_unmap_single(tp->pdev,
4e5e4f0d 6414 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6415 skb_headlen(skb),
6416 PCI_DMA_TODEVICE);
f77a6a8e 6417 txp->skb = NULL;
cf7a7298 6418
f4188d8a
AD
6419 i++;
6420
6421 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6422 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6423 pci_unmap_page(tp->pdev,
4e5e4f0d 6424 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6425 skb_shinfo(skb)->frags[k].size,
6426 PCI_DMA_TODEVICE);
6427 i++;
6428 }
f77a6a8e
MC
6429
6430 dev_kfree_skb_any(skb);
6431 }
2b2cdb65 6432 }
cf7a7298
MC
6433}
6434
6435/* Initialize tx/rx rings for packet processing.
6436 *
6437 * The chip has been shut down and the driver detached from
6438 * the networking, so no interrupts or new tx packets will
6439 * end up in the driver. tp->{tx,}lock are held and thus
6440 * we may not sleep.
6441 */
6442static int tg3_init_rings(struct tg3 *tp)
6443{
f77a6a8e 6444 int i;
72334482 6445
cf7a7298
MC
6446 /* Free up all the SKBs. */
6447 tg3_free_rings(tp);
6448
f77a6a8e
MC
6449 for (i = 0; i < tp->irq_cnt; i++) {
6450 struct tg3_napi *tnapi = &tp->napi[i];
6451
6452 tnapi->last_tag = 0;
6453 tnapi->last_irq_tag = 0;
6454 tnapi->hw_status->status = 0;
6455 tnapi->hw_status->status_tag = 0;
6456 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6457
f77a6a8e
MC
6458 tnapi->tx_prod = 0;
6459 tnapi->tx_cons = 0;
0c1d0e2b
MC
6460 if (tnapi->tx_ring)
6461 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6462
6463 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6464 if (tnapi->rx_rcb)
6465 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6466
8fea32b9 6467 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6468 tg3_free_rings(tp);
2b2cdb65 6469 return -ENOMEM;
e4af1af9 6470 }
f77a6a8e 6471 }
72334482 6472
2b2cdb65 6473 return 0;
cf7a7298
MC
6474}
6475
6476/*
6477 * Must not be invoked with interrupt sources disabled and
6478 * the hardware shutdown down.
6479 */
6480static void tg3_free_consistent(struct tg3 *tp)
6481{
f77a6a8e 6482 int i;
898a56f8 6483
f77a6a8e
MC
6484 for (i = 0; i < tp->irq_cnt; i++) {
6485 struct tg3_napi *tnapi = &tp->napi[i];
6486
6487 if (tnapi->tx_ring) {
4bae65c8 6488 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6489 tnapi->tx_ring, tnapi->tx_desc_mapping);
6490 tnapi->tx_ring = NULL;
6491 }
6492
6493 kfree(tnapi->tx_buffers);
6494 tnapi->tx_buffers = NULL;
6495
6496 if (tnapi->rx_rcb) {
4bae65c8
MC
6497 dma_free_coherent(&tp->pdev->dev,
6498 TG3_RX_RCB_RING_BYTES(tp),
6499 tnapi->rx_rcb,
6500 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6501 tnapi->rx_rcb = NULL;
6502 }
6503
8fea32b9
MC
6504 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6505
f77a6a8e 6506 if (tnapi->hw_status) {
4bae65c8
MC
6507 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6508 tnapi->hw_status,
6509 tnapi->status_mapping);
f77a6a8e
MC
6510 tnapi->hw_status = NULL;
6511 }
1da177e4 6512 }
f77a6a8e 6513
1da177e4 6514 if (tp->hw_stats) {
4bae65c8
MC
6515 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6516 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6517 tp->hw_stats = NULL;
6518 }
6519}
6520
6521/*
6522 * Must not be invoked with interrupt sources disabled and
6523 * the hardware shutdown down. Can sleep.
6524 */
6525static int tg3_alloc_consistent(struct tg3 *tp)
6526{
f77a6a8e 6527 int i;
898a56f8 6528
4bae65c8
MC
6529 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6530 sizeof(struct tg3_hw_stats),
6531 &tp->stats_mapping,
6532 GFP_KERNEL);
f77a6a8e 6533 if (!tp->hw_stats)
1da177e4
LT
6534 goto err_out;
6535
f77a6a8e 6536 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6537
f77a6a8e
MC
6538 for (i = 0; i < tp->irq_cnt; i++) {
6539 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6540 struct tg3_hw_status *sblk;
1da177e4 6541
4bae65c8
MC
6542 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6543 TG3_HW_STATUS_SIZE,
6544 &tnapi->status_mapping,
6545 GFP_KERNEL);
f77a6a8e
MC
6546 if (!tnapi->hw_status)
6547 goto err_out;
898a56f8 6548
f77a6a8e 6549 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6550 sblk = tnapi->hw_status;
6551
8fea32b9
MC
6552 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6553 goto err_out;
6554
19cfaecc
MC
6555 /* If multivector TSS is enabled, vector 0 does not handle
6556 * tx interrupts. Don't allocate any resources for it.
6557 */
6558 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6559 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6560 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6561 TG3_TX_RING_SIZE,
6562 GFP_KERNEL);
6563 if (!tnapi->tx_buffers)
6564 goto err_out;
6565
4bae65c8
MC
6566 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6567 TG3_TX_RING_BYTES,
6568 &tnapi->tx_desc_mapping,
6569 GFP_KERNEL);
19cfaecc
MC
6570 if (!tnapi->tx_ring)
6571 goto err_out;
6572 }
6573
8d9d7cfc
MC
6574 /*
6575 * When RSS is enabled, the status block format changes
6576 * slightly. The "rx_jumbo_consumer", "reserved",
6577 * and "rx_mini_consumer" members get mapped to the
6578 * other three rx return ring producer indexes.
6579 */
6580 switch (i) {
6581 default:
6582 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6583 break;
6584 case 2:
6585 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6586 break;
6587 case 3:
6588 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6589 break;
6590 case 4:
6591 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6592 break;
6593 }
72334482 6594
0c1d0e2b
MC
6595 /*
6596 * If multivector RSS is enabled, vector 0 does not handle
6597 * rx or tx interrupts. Don't allocate any resources for it.
6598 */
6599 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6600 continue;
6601
4bae65c8
MC
6602 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6603 TG3_RX_RCB_RING_BYTES(tp),
6604 &tnapi->rx_rcb_mapping,
6605 GFP_KERNEL);
f77a6a8e
MC
6606 if (!tnapi->rx_rcb)
6607 goto err_out;
72334482 6608
f77a6a8e 6609 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6610 }
1da177e4
LT
6611
6612 return 0;
6613
6614err_out:
6615 tg3_free_consistent(tp);
6616 return -ENOMEM;
6617}
6618
6619#define MAX_WAIT_CNT 1000
6620
6621/* To stop a block, clear the enable bit and poll till it
6622 * clears. tp->lock is held.
6623 */
b3b7d6be 6624static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6625{
6626 unsigned int i;
6627 u32 val;
6628
6629 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6630 switch (ofs) {
6631 case RCVLSC_MODE:
6632 case DMAC_MODE:
6633 case MBFREE_MODE:
6634 case BUFMGR_MODE:
6635 case MEMARB_MODE:
6636 /* We can't enable/disable these bits of the
6637 * 5705/5750, just say success.
6638 */
6639 return 0;
6640
6641 default:
6642 break;
855e1111 6643 }
1da177e4
LT
6644 }
6645
6646 val = tr32(ofs);
6647 val &= ~enable_bit;
6648 tw32_f(ofs, val);
6649
6650 for (i = 0; i < MAX_WAIT_CNT; i++) {
6651 udelay(100);
6652 val = tr32(ofs);
6653 if ((val & enable_bit) == 0)
6654 break;
6655 }
6656
b3b7d6be 6657 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6658 dev_err(&tp->pdev->dev,
6659 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6660 ofs, enable_bit);
1da177e4
LT
6661 return -ENODEV;
6662 }
6663
6664 return 0;
6665}
6666
6667/* tp->lock is held. */
b3b7d6be 6668static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6669{
6670 int i, err;
6671
6672 tg3_disable_ints(tp);
6673
6674 tp->rx_mode &= ~RX_MODE_ENABLE;
6675 tw32_f(MAC_RX_MODE, tp->rx_mode);
6676 udelay(10);
6677
b3b7d6be
DM
6678 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6679 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6680 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6681 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6682 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6683 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6684
6685 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6686 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6687 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6689 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6690 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6691 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6692
6693 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6694 tw32_f(MAC_MODE, tp->mac_mode);
6695 udelay(40);
6696
6697 tp->tx_mode &= ~TX_MODE_ENABLE;
6698 tw32_f(MAC_TX_MODE, tp->tx_mode);
6699
6700 for (i = 0; i < MAX_WAIT_CNT; i++) {
6701 udelay(100);
6702 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6703 break;
6704 }
6705 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6706 dev_err(&tp->pdev->dev,
6707 "%s timed out, TX_MODE_ENABLE will not clear "
6708 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6709 err |= -ENODEV;
1da177e4
LT
6710 }
6711
e6de8ad1 6712 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6713 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6714 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6715
6716 tw32(FTQ_RESET, 0xffffffff);
6717 tw32(FTQ_RESET, 0x00000000);
6718
b3b7d6be
DM
6719 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6720 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6721
f77a6a8e
MC
6722 for (i = 0; i < tp->irq_cnt; i++) {
6723 struct tg3_napi *tnapi = &tp->napi[i];
6724 if (tnapi->hw_status)
6725 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6726 }
1da177e4
LT
6727 if (tp->hw_stats)
6728 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6729
1da177e4
LT
6730 return err;
6731}
6732
0d3031d9
MC
6733static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6734{
6735 int i;
6736 u32 apedata;
6737
dc6d0744
MC
6738 /* NCSI does not support APE events */
6739 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6740 return;
6741
0d3031d9
MC
6742 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6743 if (apedata != APE_SEG_SIG_MAGIC)
6744 return;
6745
6746 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6747 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6748 return;
6749
6750 /* Wait for up to 1 millisecond for APE to service previous event. */
6751 for (i = 0; i < 10; i++) {
6752 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6753 return;
6754
6755 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6756
6757 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6758 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6759 event | APE_EVENT_STATUS_EVENT_PENDING);
6760
6761 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6762
6763 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6764 break;
6765
6766 udelay(100);
6767 }
6768
6769 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6770 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6771}
6772
6773static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6774{
6775 u32 event;
6776 u32 apedata;
6777
6778 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6779 return;
6780
6781 switch (kind) {
33f401ae
MC
6782 case RESET_KIND_INIT:
6783 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6784 APE_HOST_SEG_SIG_MAGIC);
6785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6786 APE_HOST_SEG_LEN_MAGIC);
6787 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6788 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6789 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6790 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6791 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6792 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6793 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6794 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6795
6796 event = APE_EVENT_STATUS_STATE_START;
6797 break;
6798 case RESET_KIND_SHUTDOWN:
6799 /* With the interface we are currently using,
6800 * APE does not track driver state. Wiping
6801 * out the HOST SEGMENT SIGNATURE forces
6802 * the APE to assume OS absent status.
6803 */
6804 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6805
dc6d0744
MC
6806 if (device_may_wakeup(&tp->pdev->dev) &&
6807 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6808 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6809 TG3_APE_HOST_WOL_SPEED_AUTO);
6810 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6811 } else
6812 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6813
6814 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6815
33f401ae
MC
6816 event = APE_EVENT_STATUS_STATE_UNLOAD;
6817 break;
6818 case RESET_KIND_SUSPEND:
6819 event = APE_EVENT_STATUS_STATE_SUSPEND;
6820 break;
6821 default:
6822 return;
0d3031d9
MC
6823 }
6824
6825 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6826
6827 tg3_ape_send_event(tp, event);
6828}
6829
1da177e4
LT
6830/* tp->lock is held. */
6831static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6832{
f49639e6
DM
6833 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6834 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6835
6836 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6837 switch (kind) {
6838 case RESET_KIND_INIT:
6839 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6840 DRV_STATE_START);
6841 break;
6842
6843 case RESET_KIND_SHUTDOWN:
6844 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6845 DRV_STATE_UNLOAD);
6846 break;
6847
6848 case RESET_KIND_SUSPEND:
6849 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6850 DRV_STATE_SUSPEND);
6851 break;
6852
6853 default:
6854 break;
855e1111 6855 }
1da177e4 6856 }
0d3031d9
MC
6857
6858 if (kind == RESET_KIND_INIT ||
6859 kind == RESET_KIND_SUSPEND)
6860 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6861}
6862
6863/* tp->lock is held. */
6864static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6865{
6866 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6867 switch (kind) {
6868 case RESET_KIND_INIT:
6869 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6870 DRV_STATE_START_DONE);
6871 break;
6872
6873 case RESET_KIND_SHUTDOWN:
6874 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6875 DRV_STATE_UNLOAD_DONE);
6876 break;
6877
6878 default:
6879 break;
855e1111 6880 }
1da177e4 6881 }
0d3031d9
MC
6882
6883 if (kind == RESET_KIND_SHUTDOWN)
6884 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6885}
6886
6887/* tp->lock is held. */
6888static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6889{
6890 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6891 switch (kind) {
6892 case RESET_KIND_INIT:
6893 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6894 DRV_STATE_START);
6895 break;
6896
6897 case RESET_KIND_SHUTDOWN:
6898 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6899 DRV_STATE_UNLOAD);
6900 break;
6901
6902 case RESET_KIND_SUSPEND:
6903 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6904 DRV_STATE_SUSPEND);
6905 break;
6906
6907 default:
6908 break;
855e1111 6909 }
1da177e4
LT
6910 }
6911}
6912
7a6f4369
MC
6913static int tg3_poll_fw(struct tg3 *tp)
6914{
6915 int i;
6916 u32 val;
6917
b5d3772c 6918 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6919 /* Wait up to 20ms for init done. */
6920 for (i = 0; i < 200; i++) {
b5d3772c
MC
6921 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6922 return 0;
0ccead18 6923 udelay(100);
b5d3772c
MC
6924 }
6925 return -ENODEV;
6926 }
6927
7a6f4369
MC
6928 /* Wait for firmware initialization to complete. */
6929 for (i = 0; i < 100000; i++) {
6930 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6931 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6932 break;
6933 udelay(10);
6934 }
6935
6936 /* Chip might not be fitted with firmware. Some Sun onboard
6937 * parts are configured like that. So don't signal the timeout
6938 * of the above loop as an error, but do report the lack of
6939 * running firmware once.
6940 */
6941 if (i >= 100000 &&
6942 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6943 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6944
05dbe005 6945 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6946 }
6947
6b10c165
MC
6948 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6949 /* The 57765 A0 needs a little more
6950 * time to do some important work.
6951 */
6952 mdelay(10);
6953 }
6954
7a6f4369
MC
6955 return 0;
6956}
6957
ee6a99b5
MC
6958/* Save PCI command register before chip reset */
6959static void tg3_save_pci_state(struct tg3 *tp)
6960{
8a6eac90 6961 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6962}
6963
6964/* Restore PCI state after chip reset */
6965static void tg3_restore_pci_state(struct tg3 *tp)
6966{
6967 u32 val;
6968
6969 /* Re-enable indirect register accesses. */
6970 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6971 tp->misc_host_ctrl);
6972
6973 /* Set MAX PCI retry to zero. */
6974 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6975 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6976 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6977 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6978 /* Allow reads and writes to the APE register and memory space. */
6979 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6980 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6981 PCISTATE_ALLOW_APE_SHMEM_WR |
6982 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6983 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6984
8a6eac90 6985 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6986
fcb389df
MC
6987 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6988 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 6989 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
6990 else {
6991 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6992 tp->pci_cacheline_sz);
6993 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6994 tp->pci_lat_timer);
6995 }
114342f2 6996 }
5f5c51e3 6997
ee6a99b5 6998 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 6999 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7000 u16 pcix_cmd;
7001
7002 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7003 &pcix_cmd);
7004 pcix_cmd &= ~PCI_X_CMD_ERO;
7005 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7006 pcix_cmd);
7007 }
ee6a99b5
MC
7008
7009 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7010
7011 /* Chip reset on 5780 will reset MSI enable bit,
7012 * so need to restore it.
7013 */
7014 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7015 u16 ctrl;
7016
7017 pci_read_config_word(tp->pdev,
7018 tp->msi_cap + PCI_MSI_FLAGS,
7019 &ctrl);
7020 pci_write_config_word(tp->pdev,
7021 tp->msi_cap + PCI_MSI_FLAGS,
7022 ctrl | PCI_MSI_FLAGS_ENABLE);
7023 val = tr32(MSGINT_MODE);
7024 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7025 }
7026 }
7027}
7028
1da177e4
LT
7029static void tg3_stop_fw(struct tg3 *);
7030
7031/* tp->lock is held. */
7032static int tg3_chip_reset(struct tg3 *tp)
7033{
7034 u32 val;
1ee582d8 7035 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7036 int i, err;
1da177e4 7037
f49639e6
DM
7038 tg3_nvram_lock(tp);
7039
77b483f1
MC
7040 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7041
f49639e6
DM
7042 /* No matching tg3_nvram_unlock() after this because
7043 * chip reset below will undo the nvram lock.
7044 */
7045 tp->nvram_lock_cnt = 0;
1da177e4 7046
ee6a99b5
MC
7047 /* GRC_MISC_CFG core clock reset will clear the memory
7048 * enable bit in PCI register 4 and the MSI enable bit
7049 * on some chips, so we save relevant registers here.
7050 */
7051 tg3_save_pci_state(tp);
7052
d9ab5ad1 7053 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7054 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7055 tw32(GRC_FASTBOOT_PC, 0);
7056
1da177e4
LT
7057 /*
7058 * We must avoid the readl() that normally takes place.
7059 * It locks machines, causes machine checks, and other
7060 * fun things. So, temporarily disable the 5701
7061 * hardware workaround, while we do the reset.
7062 */
1ee582d8
MC
7063 write_op = tp->write32;
7064 if (write_op == tg3_write_flush_reg32)
7065 tp->write32 = tg3_write32;
1da177e4 7066
d18edcb2
MC
7067 /* Prevent the irq handler from reading or writing PCI registers
7068 * during chip reset when the memory enable bit in the PCI command
7069 * register may be cleared. The chip does not generate interrupt
7070 * at this time, but the irq handler may still be called due to irq
7071 * sharing or irqpoll.
7072 */
7073 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7074 for (i = 0; i < tp->irq_cnt; i++) {
7075 struct tg3_napi *tnapi = &tp->napi[i];
7076 if (tnapi->hw_status) {
7077 tnapi->hw_status->status = 0;
7078 tnapi->hw_status->status_tag = 0;
7079 }
7080 tnapi->last_tag = 0;
7081 tnapi->last_irq_tag = 0;
b8fa2f3a 7082 }
d18edcb2 7083 smp_mb();
4f125f42
MC
7084
7085 for (i = 0; i < tp->irq_cnt; i++)
7086 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7087
255ca311
MC
7088 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7089 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7090 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7091 }
7092
1da177e4
LT
7093 /* do the reset */
7094 val = GRC_MISC_CFG_CORECLK_RESET;
7095
7096 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7097 /* Force PCIe 1.0a mode */
7098 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
7099 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
7100 tr32(TG3_PCIE_PHY_TSTCTL) ==
7101 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7102 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7103
1da177e4
LT
7104 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7105 tw32(GRC_MISC_CFG, (1 << 29));
7106 val |= (1 << 29);
7107 }
7108 }
7109
b5d3772c
MC
7110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7111 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7112 tw32(GRC_VCPU_EXT_CTRL,
7113 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7114 }
7115
f37500d3
MC
7116 /* Manage gphy power for all CPMU absent PCIe devices. */
7117 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7118 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7119 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7120
1da177e4
LT
7121 tw32(GRC_MISC_CFG, val);
7122
1ee582d8
MC
7123 /* restore 5701 hardware bug workaround write method */
7124 tp->write32 = write_op;
1da177e4
LT
7125
7126 /* Unfortunately, we have to delay before the PCI read back.
7127 * Some 575X chips even will not respond to a PCI cfg access
7128 * when the reset command is given to the chip.
7129 *
7130 * How do these hardware designers expect things to work
7131 * properly if the PCI write is posted for a long period
7132 * of time? It is always necessary to have some method by
7133 * which a register read back can occur to push the write
7134 * out which does the reset.
7135 *
7136 * For most tg3 variants the trick below was working.
7137 * Ho hum...
7138 */
7139 udelay(120);
7140
7141 /* Flush PCI posted writes. The normal MMIO registers
7142 * are inaccessible at this time so this is the only
7143 * way to make this reliably (actually, this is no longer
7144 * the case, see above). I tried to use indirect
7145 * register read/write but this upset some 5701 variants.
7146 */
7147 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7148
7149 udelay(120);
7150
5e7dfd0f 7151 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7152 u16 val16;
7153
1da177e4
LT
7154 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7155 int i;
7156 u32 cfg_val;
7157
7158 /* Wait for link training to complete. */
7159 for (i = 0; i < 5000; i++)
7160 udelay(100);
7161
7162 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7163 pci_write_config_dword(tp->pdev, 0xc4,
7164 cfg_val | (1 << 15));
7165 }
5e7dfd0f 7166
e7126997
MC
7167 /* Clear the "no snoop" and "relaxed ordering" bits. */
7168 pci_read_config_word(tp->pdev,
7169 tp->pcie_cap + PCI_EXP_DEVCTL,
7170 &val16);
7171 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7172 PCI_EXP_DEVCTL_NOSNOOP_EN);
7173 /*
7174 * Older PCIe devices only support the 128 byte
7175 * MPS setting. Enforce the restriction.
5e7dfd0f 7176 */
6de34cb9 7177 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7178 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7179 pci_write_config_word(tp->pdev,
7180 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7181 val16);
5e7dfd0f 7182
cf79003d 7183 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7184
7185 /* Clear error status */
7186 pci_write_config_word(tp->pdev,
7187 tp->pcie_cap + PCI_EXP_DEVSTA,
7188 PCI_EXP_DEVSTA_CED |
7189 PCI_EXP_DEVSTA_NFED |
7190 PCI_EXP_DEVSTA_FED |
7191 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7192 }
7193
ee6a99b5 7194 tg3_restore_pci_state(tp);
1da177e4 7195
d18edcb2
MC
7196 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7197
ee6a99b5
MC
7198 val = 0;
7199 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7200 val = tr32(MEMARB_MODE);
ee6a99b5 7201 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7202
7203 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7204 tg3_stop_fw(tp);
7205 tw32(0x5000, 0x400);
7206 }
7207
7208 tw32(GRC_MODE, tp->grc_mode);
7209
7210 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7211 val = tr32(0xc4);
1da177e4
LT
7212
7213 tw32(0xc4, val | (1 << 15));
7214 }
7215
7216 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7217 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7218 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7219 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7220 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7221 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7222 }
7223
d2394e6b
MC
7224 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7225 tp->mac_mode = MAC_MODE_APE_TX_EN |
7226 MAC_MODE_APE_RX_EN |
7227 MAC_MODE_TDE_ENABLE;
7228
f07e9af3 7229 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7230 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7231 val = tp->mac_mode;
f07e9af3 7232 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7233 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7234 val = tp->mac_mode;
1da177e4 7235 } else
d2394e6b
MC
7236 val = 0;
7237
7238 tw32_f(MAC_MODE, val);
1da177e4
LT
7239 udelay(40);
7240
77b483f1
MC
7241 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7242
7a6f4369
MC
7243 err = tg3_poll_fw(tp);
7244 if (err)
7245 return err;
1da177e4 7246
0a9140cf
MC
7247 tg3_mdio_start(tp);
7248
1da177e4 7249 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7250 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7251 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7252 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7253 val = tr32(0x7c00);
1da177e4
LT
7254
7255 tw32(0x7c00, val | (1 << 25));
7256 }
7257
7258 /* Reprobe ASF enable state. */
7259 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7260 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7261 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7262 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7263 u32 nic_cfg;
7264
7265 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7266 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7267 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7268 tp->last_event_jiffies = jiffies;
cbf46853 7269 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7270 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7271 }
7272 }
7273
7274 return 0;
7275}
7276
7277/* tp->lock is held. */
7278static void tg3_stop_fw(struct tg3 *tp)
7279{
0d3031d9
MC
7280 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7281 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7282 /* Wait for RX cpu to ACK the previous event. */
7283 tg3_wait_for_event_ack(tp);
1da177e4
LT
7284
7285 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7286
7287 tg3_generate_fw_event(tp);
1da177e4 7288
7c5026aa
MC
7289 /* Wait for RX cpu to ACK this event. */
7290 tg3_wait_for_event_ack(tp);
1da177e4
LT
7291 }
7292}
7293
7294/* tp->lock is held. */
944d980e 7295static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7296{
7297 int err;
7298
7299 tg3_stop_fw(tp);
7300
944d980e 7301 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7302
b3b7d6be 7303 tg3_abort_hw(tp, silent);
1da177e4
LT
7304 err = tg3_chip_reset(tp);
7305
daba2a63
MC
7306 __tg3_set_mac_addr(tp, 0);
7307
944d980e
MC
7308 tg3_write_sig_legacy(tp, kind);
7309 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7310
7311 if (err)
7312 return err;
7313
7314 return 0;
7315}
7316
1da177e4
LT
7317#define RX_CPU_SCRATCH_BASE 0x30000
7318#define RX_CPU_SCRATCH_SIZE 0x04000
7319#define TX_CPU_SCRATCH_BASE 0x34000
7320#define TX_CPU_SCRATCH_SIZE 0x04000
7321
7322/* tp->lock is held. */
7323static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7324{
7325 int i;
7326
5d9428de
ES
7327 BUG_ON(offset == TX_CPU_BASE &&
7328 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7329
b5d3772c
MC
7330 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7331 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7332
7333 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7334 return 0;
7335 }
1da177e4
LT
7336 if (offset == RX_CPU_BASE) {
7337 for (i = 0; i < 10000; i++) {
7338 tw32(offset + CPU_STATE, 0xffffffff);
7339 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7340 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7341 break;
7342 }
7343
7344 tw32(offset + CPU_STATE, 0xffffffff);
7345 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7346 udelay(10);
7347 } else {
7348 for (i = 0; i < 10000; i++) {
7349 tw32(offset + CPU_STATE, 0xffffffff);
7350 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7351 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7352 break;
7353 }
7354 }
7355
7356 if (i >= 10000) {
05dbe005
JP
7357 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7358 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7359 return -ENODEV;
7360 }
ec41c7df
MC
7361
7362 /* Clear firmware's nvram arbitration. */
7363 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7364 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7365 return 0;
7366}
7367
7368struct fw_info {
077f849d
JSR
7369 unsigned int fw_base;
7370 unsigned int fw_len;
7371 const __be32 *fw_data;
1da177e4
LT
7372};
7373
7374/* tp->lock is held. */
7375static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7376 int cpu_scratch_size, struct fw_info *info)
7377{
ec41c7df 7378 int err, lock_err, i;
1da177e4
LT
7379 void (*write_op)(struct tg3 *, u32, u32);
7380
7381 if (cpu_base == TX_CPU_BASE &&
7382 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7383 netdev_err(tp->dev,
7384 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7385 __func__);
1da177e4
LT
7386 return -EINVAL;
7387 }
7388
7389 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7390 write_op = tg3_write_mem;
7391 else
7392 write_op = tg3_write_indirect_reg32;
7393
1b628151
MC
7394 /* It is possible that bootcode is still loading at this point.
7395 * Get the nvram lock first before halting the cpu.
7396 */
ec41c7df 7397 lock_err = tg3_nvram_lock(tp);
1da177e4 7398 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7399 if (!lock_err)
7400 tg3_nvram_unlock(tp);
1da177e4
LT
7401 if (err)
7402 goto out;
7403
7404 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7405 write_op(tp, cpu_scratch_base + i, 0);
7406 tw32(cpu_base + CPU_STATE, 0xffffffff);
7407 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7408 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7409 write_op(tp, (cpu_scratch_base +
077f849d 7410 (info->fw_base & 0xffff) +
1da177e4 7411 (i * sizeof(u32))),
077f849d 7412 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7413
7414 err = 0;
7415
7416out:
1da177e4
LT
7417 return err;
7418}
7419
7420/* tp->lock is held. */
7421static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7422{
7423 struct fw_info info;
077f849d 7424 const __be32 *fw_data;
1da177e4
LT
7425 int err, i;
7426
077f849d
JSR
7427 fw_data = (void *)tp->fw->data;
7428
7429 /* Firmware blob starts with version numbers, followed by
7430 start address and length. We are setting complete length.
7431 length = end_address_of_bss - start_address_of_text.
7432 Remainder is the blob to be loaded contiguously
7433 from start address. */
7434
7435 info.fw_base = be32_to_cpu(fw_data[1]);
7436 info.fw_len = tp->fw->size - 12;
7437 info.fw_data = &fw_data[3];
1da177e4
LT
7438
7439 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7440 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7441 &info);
7442 if (err)
7443 return err;
7444
7445 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7446 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7447 &info);
7448 if (err)
7449 return err;
7450
7451 /* Now startup only the RX cpu. */
7452 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7453 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7454
7455 for (i = 0; i < 5; i++) {
077f849d 7456 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7457 break;
7458 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7459 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7460 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7461 udelay(1000);
7462 }
7463 if (i >= 5) {
5129c3a3
MC
7464 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7465 "should be %08x\n", __func__,
05dbe005 7466 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7467 return -ENODEV;
7468 }
7469 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7470 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7471
7472 return 0;
7473}
7474
1da177e4 7475/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7476
7477/* tp->lock is held. */
7478static int tg3_load_tso_firmware(struct tg3 *tp)
7479{
7480 struct fw_info info;
077f849d 7481 const __be32 *fw_data;
1da177e4
LT
7482 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7483 int err, i;
7484
7485 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7486 return 0;
7487
077f849d
JSR
7488 fw_data = (void *)tp->fw->data;
7489
7490 /* Firmware blob starts with version numbers, followed by
7491 start address and length. We are setting complete length.
7492 length = end_address_of_bss - start_address_of_text.
7493 Remainder is the blob to be loaded contiguously
7494 from start address. */
7495
7496 info.fw_base = be32_to_cpu(fw_data[1]);
7497 cpu_scratch_size = tp->fw_len;
7498 info.fw_len = tp->fw->size - 12;
7499 info.fw_data = &fw_data[3];
7500
1da177e4 7501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7502 cpu_base = RX_CPU_BASE;
7503 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7504 } else {
1da177e4
LT
7505 cpu_base = TX_CPU_BASE;
7506 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7507 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7508 }
7509
7510 err = tg3_load_firmware_cpu(tp, cpu_base,
7511 cpu_scratch_base, cpu_scratch_size,
7512 &info);
7513 if (err)
7514 return err;
7515
7516 /* Now startup the cpu. */
7517 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7518 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7519
7520 for (i = 0; i < 5; i++) {
077f849d 7521 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7522 break;
7523 tw32(cpu_base + CPU_STATE, 0xffffffff);
7524 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7525 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7526 udelay(1000);
7527 }
7528 if (i >= 5) {
5129c3a3
MC
7529 netdev_err(tp->dev,
7530 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7531 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7532 return -ENODEV;
7533 }
7534 tw32(cpu_base + CPU_STATE, 0xffffffff);
7535 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7536 return 0;
7537}
7538
1da177e4 7539
1da177e4
LT
7540static int tg3_set_mac_addr(struct net_device *dev, void *p)
7541{
7542 struct tg3 *tp = netdev_priv(dev);
7543 struct sockaddr *addr = p;
986e0aeb 7544 int err = 0, skip_mac_1 = 0;
1da177e4 7545
f9804ddb
MC
7546 if (!is_valid_ether_addr(addr->sa_data))
7547 return -EINVAL;
7548
1da177e4
LT
7549 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7550
e75f7c90
MC
7551 if (!netif_running(dev))
7552 return 0;
7553
58712ef9 7554 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7555 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7556
986e0aeb
MC
7557 addr0_high = tr32(MAC_ADDR_0_HIGH);
7558 addr0_low = tr32(MAC_ADDR_0_LOW);
7559 addr1_high = tr32(MAC_ADDR_1_HIGH);
7560 addr1_low = tr32(MAC_ADDR_1_LOW);
7561
7562 /* Skip MAC addr 1 if ASF is using it. */
7563 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7564 !(addr1_high == 0 && addr1_low == 0))
7565 skip_mac_1 = 1;
58712ef9 7566 }
986e0aeb
MC
7567 spin_lock_bh(&tp->lock);
7568 __tg3_set_mac_addr(tp, skip_mac_1);
7569 spin_unlock_bh(&tp->lock);
1da177e4 7570
b9ec6c1b 7571 return err;
1da177e4
LT
7572}
7573
7574/* tp->lock is held. */
7575static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7576 dma_addr_t mapping, u32 maxlen_flags,
7577 u32 nic_addr)
7578{
7579 tg3_write_mem(tp,
7580 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7581 ((u64) mapping >> 32));
7582 tg3_write_mem(tp,
7583 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7584 ((u64) mapping & 0xffffffff));
7585 tg3_write_mem(tp,
7586 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7587 maxlen_flags);
7588
7589 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7590 tg3_write_mem(tp,
7591 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7592 nic_addr);
7593}
7594
7595static void __tg3_set_rx_mode(struct net_device *);
d244c892 7596static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7597{
b6080e12
MC
7598 int i;
7599
19cfaecc 7600 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7601 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7602 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7603 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7604 } else {
7605 tw32(HOSTCC_TXCOL_TICKS, 0);
7606 tw32(HOSTCC_TXMAX_FRAMES, 0);
7607 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7608 }
b6080e12 7609
20d7375c 7610 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7611 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7612 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7613 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7614 } else {
b6080e12
MC
7615 tw32(HOSTCC_RXCOL_TICKS, 0);
7616 tw32(HOSTCC_RXMAX_FRAMES, 0);
7617 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7618 }
b6080e12 7619
15f9850d
DM
7620 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7621 u32 val = ec->stats_block_coalesce_usecs;
7622
b6080e12
MC
7623 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7624 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7625
15f9850d
DM
7626 if (!netif_carrier_ok(tp->dev))
7627 val = 0;
7628
7629 tw32(HOSTCC_STAT_COAL_TICKS, val);
7630 }
b6080e12
MC
7631
7632 for (i = 0; i < tp->irq_cnt - 1; i++) {
7633 u32 reg;
7634
7635 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7636 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7637 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7638 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7639 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7640 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7641
7642 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7643 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7644 tw32(reg, ec->tx_coalesce_usecs);
7645 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7646 tw32(reg, ec->tx_max_coalesced_frames);
7647 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7648 tw32(reg, ec->tx_max_coalesced_frames_irq);
7649 }
b6080e12
MC
7650 }
7651
7652 for (; i < tp->irq_max - 1; i++) {
7653 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7654 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7655 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7656
7657 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7658 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7659 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7660 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7661 }
b6080e12 7662 }
15f9850d 7663}
1da177e4 7664
2d31ecaf
MC
7665/* tp->lock is held. */
7666static void tg3_rings_reset(struct tg3 *tp)
7667{
7668 int i;
f77a6a8e 7669 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7670 struct tg3_napi *tnapi = &tp->napi[0];
7671
7672 /* Disable all transmit rings but the first. */
7673 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7674 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
3d37728b
MC
7675 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7676 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7677 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7678 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7679 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7680 else
7681 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7682
7683 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7684 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7685 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7686 BDINFO_FLAGS_DISABLED);
7687
7688
7689 /* Disable all receive return rings but the first. */
a50d0796
MC
7690 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7691 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7692 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7693 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7694 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7695 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7697 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7698 else
7699 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7700
7701 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7702 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7703 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7704 BDINFO_FLAGS_DISABLED);
7705
7706 /* Disable interrupts */
7707 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7708
7709 /* Zero mailbox registers. */
f77a6a8e 7710 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7711 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7712 tp->napi[i].tx_prod = 0;
7713 tp->napi[i].tx_cons = 0;
c2353a32
MC
7714 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7715 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7716 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7717 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7718 }
c2353a32
MC
7719 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7720 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7721 } else {
7722 tp->napi[0].tx_prod = 0;
7723 tp->napi[0].tx_cons = 0;
7724 tw32_mailbox(tp->napi[0].prodmbox, 0);
7725 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7726 }
2d31ecaf
MC
7727
7728 /* Make sure the NIC-based send BD rings are disabled. */
7729 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7730 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7731 for (i = 0; i < 16; i++)
7732 tw32_tx_mbox(mbox + i * 8, 0);
7733 }
7734
7735 txrcb = NIC_SRAM_SEND_RCB;
7736 rxrcb = NIC_SRAM_RCV_RET_RCB;
7737
7738 /* Clear status block in ram. */
7739 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7740
7741 /* Set status block DMA address */
7742 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7743 ((u64) tnapi->status_mapping >> 32));
7744 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7745 ((u64) tnapi->status_mapping & 0xffffffff));
7746
f77a6a8e
MC
7747 if (tnapi->tx_ring) {
7748 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7749 (TG3_TX_RING_SIZE <<
7750 BDINFO_FLAGS_MAXLEN_SHIFT),
7751 NIC_SRAM_TX_BUFFER_DESC);
7752 txrcb += TG3_BDINFO_SIZE;
7753 }
7754
7755 if (tnapi->rx_rcb) {
7756 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7757 (tp->rx_ret_ring_mask + 1) <<
7758 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7759 rxrcb += TG3_BDINFO_SIZE;
7760 }
7761
7762 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7763
f77a6a8e
MC
7764 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7765 u64 mapping = (u64)tnapi->status_mapping;
7766 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7767 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7768
7769 /* Clear status block in ram. */
7770 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7771
19cfaecc
MC
7772 if (tnapi->tx_ring) {
7773 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7774 (TG3_TX_RING_SIZE <<
7775 BDINFO_FLAGS_MAXLEN_SHIFT),
7776 NIC_SRAM_TX_BUFFER_DESC);
7777 txrcb += TG3_BDINFO_SIZE;
7778 }
f77a6a8e
MC
7779
7780 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7781 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7782 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7783
7784 stblk += 8;
f77a6a8e
MC
7785 rxrcb += TG3_BDINFO_SIZE;
7786 }
2d31ecaf
MC
7787}
7788
1da177e4 7789/* tp->lock is held. */
8e7a22e3 7790static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7791{
7792 u32 val, rdmac_mode;
7793 int i, err, limit;
8fea32b9 7794 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7795
7796 tg3_disable_ints(tp);
7797
7798 tg3_stop_fw(tp);
7799
7800 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7801
859a5887 7802 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7803 tg3_abort_hw(tp, 1);
1da177e4 7804
699c0193
MC
7805 /* Enable MAC control of LPI */
7806 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7807 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7808 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7809 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7810
7811 tw32_f(TG3_CPMU_EEE_CTRL,
7812 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7813
a386b901
MC
7814 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7815 TG3_CPMU_EEEMD_LPI_IN_TX |
7816 TG3_CPMU_EEEMD_LPI_IN_RX |
7817 TG3_CPMU_EEEMD_EEE_ENABLE;
7818
7819 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7820 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7821
7822 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7823 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7824
7825 tw32_f(TG3_CPMU_EEE_MODE, val);
7826
7827 tw32_f(TG3_CPMU_EEE_DBTMR1,
7828 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7829 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7830
7831 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 7832 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 7833 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
7834 }
7835
603f1173 7836 if (reset_phy)
d4d2c558
MC
7837 tg3_phy_reset(tp);
7838
1da177e4
LT
7839 err = tg3_chip_reset(tp);
7840 if (err)
7841 return err;
7842
7843 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7844
bcb37f6c 7845 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7846 val = tr32(TG3_CPMU_CTRL);
7847 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7848 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7849
7850 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7851 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7852 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7853 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7854
7855 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7856 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7857 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7858 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7859
7860 val = tr32(TG3_CPMU_HST_ACC);
7861 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7862 val |= CPMU_HST_ACC_MACCLK_6_25;
7863 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7864 }
7865
33466d93
MC
7866 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7867 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7868 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7869 PCIE_PWR_MGMT_L1_THRESH_4MS;
7870 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7871
7872 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7873 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7874
7875 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7876
f40386c8
MC
7877 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7878 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7879 }
7880
614b0590
MC
7881 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7882 u32 grc_mode = tr32(GRC_MODE);
7883
7884 /* Access the lower 1K of PL PCIE block registers. */
7885 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7886 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7887
7888 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7889 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7890 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7891
7892 tw32(GRC_MODE, grc_mode);
7893 }
7894
5093eedc
MC
7895 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7896 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7897 u32 grc_mode = tr32(GRC_MODE);
cea46462 7898
5093eedc
MC
7899 /* Access the lower 1K of PL PCIE block registers. */
7900 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7901 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7902
5093eedc
MC
7903 val = tr32(TG3_PCIE_TLDLPL_PORT +
7904 TG3_PCIE_PL_LO_PHYCTL5);
7905 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7906 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7907
5093eedc
MC
7908 tw32(GRC_MODE, grc_mode);
7909 }
a977dbe8
MC
7910
7911 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7912 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7913 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7914 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7915 }
7916
1da177e4
LT
7917 /* This works around an issue with Athlon chipsets on
7918 * B3 tigon3 silicon. This bit has no effect on any
7919 * other revision. But do not set this on PCI Express
795d01c5 7920 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7921 */
795d01c5
MC
7922 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7923 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7924 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7925 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7926 }
1da177e4
LT
7927
7928 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7929 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7930 val = tr32(TG3PCI_PCISTATE);
7931 val |= PCISTATE_RETRY_SAME_DMA;
7932 tw32(TG3PCI_PCISTATE, val);
7933 }
7934
0d3031d9
MC
7935 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7936 /* Allow reads and writes to the
7937 * APE register and memory space.
7938 */
7939 val = tr32(TG3PCI_PCISTATE);
7940 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7941 PCISTATE_ALLOW_APE_SHMEM_WR |
7942 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7943 tw32(TG3PCI_PCISTATE, val);
7944 }
7945
1da177e4
LT
7946 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7947 /* Enable some hw fixes. */
7948 val = tr32(TG3PCI_MSI_DATA);
7949 val |= (1 << 26) | (1 << 28) | (1 << 29);
7950 tw32(TG3PCI_MSI_DATA, val);
7951 }
7952
7953 /* Descriptor ring init may make accesses to the
7954 * NIC SRAM area to setup the TX descriptors, so we
7955 * can only do this after the hardware has been
7956 * successfully reset.
7957 */
32d8c572
MC
7958 err = tg3_init_rings(tp);
7959 if (err)
7960 return err;
1da177e4 7961
c885e824 7962 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7963 val = tr32(TG3PCI_DMA_RW_CTRL) &
7964 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7965 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7966 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7967 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7968 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7969 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7970 /* This value is determined during the probe time DMA
7971 * engine test, tg3_test_dma.
7972 */
7973 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7974 }
1da177e4
LT
7975
7976 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7977 GRC_MODE_4X_NIC_SEND_RINGS |
7978 GRC_MODE_NO_TX_PHDR_CSUM |
7979 GRC_MODE_NO_RX_PHDR_CSUM);
7980 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7981
7982 /* Pseudo-header checksum is done by hardware logic and not
7983 * the offload processers, so make the chip do the pseudo-
7984 * header checksums on receive. For transmit it is more
7985 * convenient to do the pseudo-header checksum in software
7986 * as Linux does that on transmit for us in all cases.
7987 */
7988 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7989
7990 tw32(GRC_MODE,
7991 tp->grc_mode |
7992 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7993
7994 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7995 val = tr32(GRC_MISC_CFG);
7996 val &= ~0xff;
7997 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7998 tw32(GRC_MISC_CFG, val);
7999
8000 /* Initialize MBUF/DESC pool. */
cbf46853 8001 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8002 /* Do nothing. */
8003 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8004 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8006 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8007 else
8008 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8009 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8010 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8011 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8012 int fw_len;
8013
077f849d 8014 fw_len = tp->fw_len;
1da177e4
LT
8015 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8016 tw32(BUFMGR_MB_POOL_ADDR,
8017 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8018 tw32(BUFMGR_MB_POOL_SIZE,
8019 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8020 }
1da177e4 8021
0f893dc6 8022 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8023 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8024 tp->bufmgr_config.mbuf_read_dma_low_water);
8025 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8026 tp->bufmgr_config.mbuf_mac_rx_low_water);
8027 tw32(BUFMGR_MB_HIGH_WATER,
8028 tp->bufmgr_config.mbuf_high_water);
8029 } else {
8030 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8031 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8032 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8033 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8034 tw32(BUFMGR_MB_HIGH_WATER,
8035 tp->bufmgr_config.mbuf_high_water_jumbo);
8036 }
8037 tw32(BUFMGR_DMA_LOW_WATER,
8038 tp->bufmgr_config.dma_low_water);
8039 tw32(BUFMGR_DMA_HIGH_WATER,
8040 tp->bufmgr_config.dma_high_water);
8041
d309a46e
MC
8042 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8043 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8044 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8045 tw32(BUFMGR_MODE, val);
1da177e4
LT
8046 for (i = 0; i < 2000; i++) {
8047 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8048 break;
8049 udelay(10);
8050 }
8051 if (i >= 2000) {
05dbe005 8052 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8053 return -ENODEV;
8054 }
8055
8056 /* Setup replenish threshold. */
f92905de
MC
8057 val = tp->rx_pending / 8;
8058 if (val == 0)
8059 val = 1;
8060 else if (val > tp->rx_std_max_post)
8061 val = tp->rx_std_max_post;
b5d3772c
MC
8062 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8063 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8064 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8065
8066 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8067 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8068 }
f92905de
MC
8069
8070 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
8071
8072 /* Initialize TG3_BDINFO's at:
8073 * RCVDBDI_STD_BD: standard eth size rx ring
8074 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8075 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8076 *
8077 * like so:
8078 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8079 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8080 * ring attribute flags
8081 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8082 *
8083 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8084 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8085 *
8086 * The size of each ring is fixed in the firmware, but the location is
8087 * configurable.
8088 */
8089 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8090 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8091 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8092 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
8093 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8094 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
8095 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8096 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8097
fdb72b38
MC
8098 /* Disable the mini ring */
8099 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8100 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8101 BDINFO_FLAGS_DISABLED);
8102
fdb72b38
MC
8103 /* Program the jumbo buffer descriptor ring control
8104 * blocks on those devices that have them.
8105 */
bb18bb94 8106 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
4d163b75
MC
8107 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8108 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4
LT
8109 /* Setup replenish threshold. */
8110 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8111
0f893dc6 8112 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8113 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8114 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8115 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8116 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 8117 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
8118 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
8119 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8120 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8121 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8122 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8123 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8124 } else {
8125 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8126 BDINFO_FLAGS_DISABLED);
8127 }
8128
7cb32cf2
MC
8129 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
8130 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8131 val = RX_STD_MAX_SIZE_5705;
8132 else
8133 val = RX_STD_MAX_SIZE_5717;
8134 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8135 val |= (TG3_RX_STD_DMA_SZ << 2);
8136 } else
04380d40 8137 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8138 } else
8139 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
8140
8141 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8142
411da640 8143 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8144 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8145
411da640 8146 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8147 tp->rx_jumbo_pending : 0;
66711e66 8148 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8149
c885e824 8150 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
8151 tw32(STD_REPLENISH_LWM, 32);
8152 tw32(JMB_REPLENISH_LWM, 16);
8153 }
8154
2d31ecaf
MC
8155 tg3_rings_reset(tp);
8156
1da177e4 8157 /* Initialize MAC address and backoff seed. */
986e0aeb 8158 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8159
8160 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8161 tw32(MAC_RX_MTU_SIZE,
8162 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8163
8164 /* The slot time is changed by tg3_setup_phy if we
8165 * run at gigabit with half duplex.
8166 */
8167 tw32(MAC_TX_LENGTHS,
8168 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8169 (6 << TX_LENGTHS_IPG_SHIFT) |
8170 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
8171
8172 /* Receive rules. */
8173 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8174 tw32(RCVLPC_CONFIG, 0x0181);
8175
8176 /* Calculate RDMAC_MODE setting early, we need it to determine
8177 * the RCVLPC_STATE_ENABLE mask.
8178 */
8179 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8180 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8181 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8182 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8183 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8184
deabaac8 8185 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8186 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8187
57e6983c 8188 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8191 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8192 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8193 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8194
85e94ced
MC
8195 /* If statement applies to 5705 and 5750 PCI devices only */
8196 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8197 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8198 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 8199 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8200 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8201 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8202 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8203 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8204 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8205 }
8206 }
8207
85e94ced
MC
8208 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8209 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8210
1da177e4 8211 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8212 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8213
e849cdc3
MC
8214 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8215 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8216 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8217 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8218
41a8a7ee
MC
8219 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8221 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8223 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8224 val = tr32(TG3_RDMA_RSRVCTRL_REG);
b75cc0e4 8225 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
b4495ed8
MC
8226 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8227 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8228 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8229 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8230 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8231 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8232 }
41a8a7ee
MC
8233 tw32(TG3_RDMA_RSRVCTRL_REG,
8234 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8235 }
8236
d309a46e
MC
8237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8238 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8239 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8240 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8241 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8242 }
8243
1da177e4 8244 /* Receive/send statistics. */
1661394e
MC
8245 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8246 val = tr32(RCVLPC_STATS_ENABLE);
8247 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8248 tw32(RCVLPC_STATS_ENABLE, val);
8249 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8250 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8251 val = tr32(RCVLPC_STATS_ENABLE);
8252 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8253 tw32(RCVLPC_STATS_ENABLE, val);
8254 } else {
8255 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8256 }
8257 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8258 tw32(SNDDATAI_STATSENAB, 0xffffff);
8259 tw32(SNDDATAI_STATSCTRL,
8260 (SNDDATAI_SCTRL_ENABLE |
8261 SNDDATAI_SCTRL_FASTUPD));
8262
8263 /* Setup host coalescing engine. */
8264 tw32(HOSTCC_MODE, 0);
8265 for (i = 0; i < 2000; i++) {
8266 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8267 break;
8268 udelay(10);
8269 }
8270
d244c892 8271 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8272
1da177e4
LT
8273 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8274 /* Status/statistics block address. See tg3_timer,
8275 * the tg3_periodic_fetch_stats call there, and
8276 * tg3_get_stats to see how this works for 5705/5750 chips.
8277 */
1da177e4
LT
8278 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8279 ((u64) tp->stats_mapping >> 32));
8280 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8281 ((u64) tp->stats_mapping & 0xffffffff));
8282 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8283
1da177e4 8284 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8285
8286 /* Clear statistics and status block memory areas */
8287 for (i = NIC_SRAM_STATS_BLK;
8288 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8289 i += sizeof(u32)) {
8290 tg3_write_mem(tp, i, 0);
8291 udelay(40);
8292 }
1da177e4
LT
8293 }
8294
8295 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8296
8297 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8298 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8299 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8300 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8301
f07e9af3
MC
8302 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8303 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8304 /* reset to prevent losing 1st rx packet intermittently */
8305 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8306 udelay(10);
8307 }
8308
3bda1258 8309 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8310 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8311 else
8312 tp->mac_mode = 0;
8313 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8314 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8315 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8316 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8317 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8318 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8319 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8320 udelay(40);
8321
314fba34 8322 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8323 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8324 * register to preserve the GPIO settings for LOMs. The GPIOs,
8325 * whether used as inputs or outputs, are set by boot code after
8326 * reset.
8327 */
9d26e213 8328 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8329 u32 gpio_mask;
8330
9d26e213
MC
8331 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8332 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8333 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8334
8335 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8336 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8337 GRC_LCLCTRL_GPIO_OUTPUT3;
8338
af36e6b6
MC
8339 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8340 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8341
aaf84465 8342 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8343 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8344
8345 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8346 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8347 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8348 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8349 }
1da177e4
LT
8350 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8351 udelay(100);
8352
0583d521
MC
8353 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8354 tp->irq_cnt > 1) {
baf8a94a
MC
8355 val = tr32(MSGINT_MODE);
8356 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8357 tw32(MSGINT_MODE, val);
8358 }
8359
1da177e4
LT
8360 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8361 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8362 udelay(40);
8363 }
8364
8365 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8366 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8367 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8368 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8369 WDMAC_MODE_LNGREAD_ENAB);
8370
85e94ced
MC
8371 /* If statement applies to 5705 and 5750 PCI devices only */
8372 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8373 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8375 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8376 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8377 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8378 /* nothing */
8379 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8380 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8381 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8382 val |= WDMAC_MODE_RX_ACCEL;
8383 }
8384 }
8385
d9ab5ad1 8386 /* Enable host coalescing bug fix */
321d32a0 8387 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8388 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8389
788a035e
MC
8390 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8391 val |= WDMAC_MODE_BURST_ALL_DATA;
8392
1da177e4
LT
8393 tw32_f(WDMAC_MODE, val);
8394 udelay(40);
8395
9974a356
MC
8396 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8397 u16 pcix_cmd;
8398
8399 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8400 &pcix_cmd);
1da177e4 8401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8402 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8403 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8404 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8405 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8406 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8407 }
9974a356
MC
8408 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8409 pcix_cmd);
1da177e4
LT
8410 }
8411
8412 tw32_f(RDMAC_MODE, rdmac_mode);
8413 udelay(40);
8414
8415 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8416 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8417 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8418
8419 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8420 tw32(SNDDATAC_MODE,
8421 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8422 else
8423 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8424
1da177e4
LT
8425 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8426 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2
MC
8427 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
8428 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8429 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8430 val |= RCVDBDI_MODE_LRG_RING_SZ;
8431 tw32(RCVDBDI_MODE, val);
1da177e4 8432 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8433 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8434 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8435 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8436 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8437 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8438 tw32(SNDBDI_MODE, val);
1da177e4
LT
8439 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8440
8441 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8442 err = tg3_load_5701_a0_firmware_fix(tp);
8443 if (err)
8444 return err;
8445 }
8446
1da177e4
LT
8447 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8448 err = tg3_load_tso_firmware(tp);
8449 if (err)
8450 return err;
8451 }
1da177e4
LT
8452
8453 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8454 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8455 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8456 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8457 tw32_f(MAC_TX_MODE, tp->tx_mode);
8458 udelay(100);
8459
baf8a94a
MC
8460 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8461 u32 reg = MAC_RSS_INDIR_TBL_0;
8462 u8 *ent = (u8 *)&val;
8463
8464 /* Setup the indirection table */
8465 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8466 int idx = i % sizeof(val);
8467
5efeeea1 8468 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8469 if (idx == sizeof(val) - 1) {
8470 tw32(reg, val);
8471 reg += 4;
8472 }
8473 }
8474
8475 /* Setup the "secret" hash key. */
8476 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8477 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8478 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8479 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8480 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8481 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8482 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8483 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8484 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8485 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8486 }
8487
1da177e4 8488 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8489 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8490 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8491
baf8a94a
MC
8492 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8493 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8494 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8495 RX_MODE_RSS_IPV6_HASH_EN |
8496 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8497 RX_MODE_RSS_IPV4_HASH_EN |
8498 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8499
1da177e4
LT
8500 tw32_f(MAC_RX_MODE, tp->rx_mode);
8501 udelay(10);
8502
1da177e4
LT
8503 tw32(MAC_LED_CTRL, tp->led_ctrl);
8504
8505 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8506 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8507 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8508 udelay(10);
8509 }
8510 tw32_f(MAC_RX_MODE, tp->rx_mode);
8511 udelay(10);
8512
f07e9af3 8513 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8514 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8515 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8516 /* Set drive transmission level to 1.2V */
8517 /* only if the signal pre-emphasis bit is not set */
8518 val = tr32(MAC_SERDES_CFG);
8519 val &= 0xfffff000;
8520 val |= 0x880;
8521 tw32(MAC_SERDES_CFG, val);
8522 }
8523 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8524 tw32(MAC_SERDES_CFG, 0x616000);
8525 }
8526
8527 /* Prevent chip from dropping frames when flow control
8528 * is enabled.
8529 */
666bc831
MC
8530 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8531 val = 1;
8532 else
8533 val = 2;
8534 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8535
8536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8537 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8538 /* Use hardware link auto-negotiation */
8539 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8540 }
8541
f07e9af3 8542 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8543 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8544 u32 tmp;
8545
8546 tmp = tr32(SERDES_RX_CTRL);
8547 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8548 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8549 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8550 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8551 }
8552
dd477003 8553 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8554 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8555 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8556 tp->link_config.speed = tp->link_config.orig_speed;
8557 tp->link_config.duplex = tp->link_config.orig_duplex;
8558 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8559 }
1da177e4 8560
dd477003
MC
8561 err = tg3_setup_phy(tp, 0);
8562 if (err)
8563 return err;
1da177e4 8564
f07e9af3
MC
8565 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8566 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8567 u32 tmp;
8568
8569 /* Clear CRC stats. */
8570 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8571 tg3_writephy(tp, MII_TG3_TEST1,
8572 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8573 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8574 }
1da177e4
LT
8575 }
8576 }
8577
8578 __tg3_set_rx_mode(tp->dev);
8579
8580 /* Initialize receive rules. */
8581 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8582 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8583 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8584 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8585
4cf78e4f 8586 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8587 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8588 limit = 8;
8589 else
8590 limit = 16;
8591 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8592 limit -= 4;
8593 switch (limit) {
8594 case 16:
8595 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8596 case 15:
8597 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8598 case 14:
8599 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8600 case 13:
8601 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8602 case 12:
8603 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8604 case 11:
8605 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8606 case 10:
8607 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8608 case 9:
8609 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8610 case 8:
8611 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8612 case 7:
8613 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8614 case 6:
8615 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8616 case 5:
8617 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8618 case 4:
8619 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8620 case 3:
8621 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8622 case 2:
8623 case 1:
8624
8625 default:
8626 break;
855e1111 8627 }
1da177e4 8628
9ce768ea
MC
8629 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8630 /* Write our heartbeat update interval to APE. */
8631 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8632 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8633
1da177e4
LT
8634 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8635
1da177e4
LT
8636 return 0;
8637}
8638
8639/* Called at device open time to get the chip ready for
8640 * packet processing. Invoked with tp->lock held.
8641 */
8e7a22e3 8642static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8643{
1da177e4
LT
8644 tg3_switch_clocks(tp);
8645
8646 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8647
2f751b67 8648 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8649}
8650
8651#define TG3_STAT_ADD32(PSTAT, REG) \
8652do { u32 __val = tr32(REG); \
8653 (PSTAT)->low += __val; \
8654 if ((PSTAT)->low < __val) \
8655 (PSTAT)->high += 1; \
8656} while (0)
8657
8658static void tg3_periodic_fetch_stats(struct tg3 *tp)
8659{
8660 struct tg3_hw_stats *sp = tp->hw_stats;
8661
8662 if (!netif_carrier_ok(tp->dev))
8663 return;
8664
8665 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8666 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8667 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8668 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8669 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8670 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8671 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8672 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8673 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8674 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8675 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8676 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8677 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8678
8679 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8680 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8681 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8682 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8683 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8684 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8685 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8686 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8687 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8688 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8689 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8690 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8691 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8692 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8693
8694 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8695 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8696 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8697}
8698
8699static void tg3_timer(unsigned long __opaque)
8700{
8701 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8702
f475f163
MC
8703 if (tp->irq_sync)
8704 goto restart_timer;
8705
f47c11ee 8706 spin_lock(&tp->lock);
1da177e4 8707
fac9b83e
DM
8708 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8709 /* All of this garbage is because when using non-tagged
8710 * IRQ status the mailbox/status_block protocol the chip
8711 * uses with the cpu is race prone.
8712 */
898a56f8 8713 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8714 tw32(GRC_LOCAL_CTRL,
8715 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8716 } else {
8717 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8718 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8719 }
1da177e4 8720
fac9b83e
DM
8721 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8722 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8723 spin_unlock(&tp->lock);
fac9b83e
DM
8724 schedule_work(&tp->reset_task);
8725 return;
8726 }
1da177e4
LT
8727 }
8728
1da177e4
LT
8729 /* This part only runs once per second. */
8730 if (!--tp->timer_counter) {
fac9b83e
DM
8731 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8732 tg3_periodic_fetch_stats(tp);
8733
52b02d04
MC
8734 if (tp->setlpicnt && !--tp->setlpicnt) {
8735 u32 val = tr32(TG3_CPMU_EEE_MODE);
8736 tw32(TG3_CPMU_EEE_MODE,
8737 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8738 }
8739
1da177e4
LT
8740 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8741 u32 mac_stat;
8742 int phy_event;
8743
8744 mac_stat = tr32(MAC_STATUS);
8745
8746 phy_event = 0;
f07e9af3 8747 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8748 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8749 phy_event = 1;
8750 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8751 phy_event = 1;
8752
8753 if (phy_event)
8754 tg3_setup_phy(tp, 0);
8755 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8756 u32 mac_stat = tr32(MAC_STATUS);
8757 int need_setup = 0;
8758
8759 if (netif_carrier_ok(tp->dev) &&
8760 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8761 need_setup = 1;
8762 }
be98da6a 8763 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8764 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8765 MAC_STATUS_SIGNAL_DET))) {
8766 need_setup = 1;
8767 }
8768 if (need_setup) {
3d3ebe74
MC
8769 if (!tp->serdes_counter) {
8770 tw32_f(MAC_MODE,
8771 (tp->mac_mode &
8772 ~MAC_MODE_PORT_MODE_MASK));
8773 udelay(40);
8774 tw32_f(MAC_MODE, tp->mac_mode);
8775 udelay(40);
8776 }
1da177e4
LT
8777 tg3_setup_phy(tp, 0);
8778 }
f07e9af3 8779 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8780 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8781 tg3_serdes_parallel_detect(tp);
57d8b880 8782 }
1da177e4
LT
8783
8784 tp->timer_counter = tp->timer_multiplier;
8785 }
8786
130b8e4d
MC
8787 /* Heartbeat is only sent once every 2 seconds.
8788 *
8789 * The heartbeat is to tell the ASF firmware that the host
8790 * driver is still alive. In the event that the OS crashes,
8791 * ASF needs to reset the hardware to free up the FIFO space
8792 * that may be filled with rx packets destined for the host.
8793 * If the FIFO is full, ASF will no longer function properly.
8794 *
8795 * Unintended resets have been reported on real time kernels
8796 * where the timer doesn't run on time. Netpoll will also have
8797 * same problem.
8798 *
8799 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8800 * to check the ring condition when the heartbeat is expiring
8801 * before doing the reset. This will prevent most unintended
8802 * resets.
8803 */
1da177e4 8804 if (!--tp->asf_counter) {
bc7959b2
MC
8805 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8806 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8807 tg3_wait_for_event_ack(tp);
8808
bbadf503 8809 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8810 FWCMD_NICDRV_ALIVE3);
bbadf503 8811 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8812 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8813 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8814
8815 tg3_generate_fw_event(tp);
1da177e4
LT
8816 }
8817 tp->asf_counter = tp->asf_multiplier;
8818 }
8819
f47c11ee 8820 spin_unlock(&tp->lock);
1da177e4 8821
f475f163 8822restart_timer:
1da177e4
LT
8823 tp->timer.expires = jiffies + tp->timer_offset;
8824 add_timer(&tp->timer);
8825}
8826
4f125f42 8827static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8828{
7d12e780 8829 irq_handler_t fn;
fcfa0a32 8830 unsigned long flags;
4f125f42
MC
8831 char *name;
8832 struct tg3_napi *tnapi = &tp->napi[irq_num];
8833
8834 if (tp->irq_cnt == 1)
8835 name = tp->dev->name;
8836 else {
8837 name = &tnapi->irq_lbl[0];
8838 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8839 name[IFNAMSIZ-1] = 0;
8840 }
fcfa0a32 8841
679563f4 8842 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8843 fn = tg3_msi;
8844 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8845 fn = tg3_msi_1shot;
1fb9df5d 8846 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8847 } else {
8848 fn = tg3_interrupt;
8849 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8850 fn = tg3_interrupt_tagged;
1fb9df5d 8851 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8852 }
4f125f42
MC
8853
8854 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8855}
8856
7938109f
MC
8857static int tg3_test_interrupt(struct tg3 *tp)
8858{
09943a18 8859 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8860 struct net_device *dev = tp->dev;
b16250e3 8861 int err, i, intr_ok = 0;
f6eb9b1f 8862 u32 val;
7938109f 8863
d4bc3927
MC
8864 if (!netif_running(dev))
8865 return -ENODEV;
8866
7938109f
MC
8867 tg3_disable_ints(tp);
8868
4f125f42 8869 free_irq(tnapi->irq_vec, tnapi);
7938109f 8870
f6eb9b1f
MC
8871 /*
8872 * Turn off MSI one shot mode. Otherwise this test has no
8873 * observable way to know whether the interrupt was delivered.
8874 */
c885e824 8875 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8876 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8877 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8878 tw32(MSGINT_MODE, val);
8879 }
8880
4f125f42 8881 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8882 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8883 if (err)
8884 return err;
8885
898a56f8 8886 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8887 tg3_enable_ints(tp);
8888
8889 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8890 tnapi->coal_now);
7938109f
MC
8891
8892 for (i = 0; i < 5; i++) {
b16250e3
MC
8893 u32 int_mbox, misc_host_ctrl;
8894
898a56f8 8895 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8896 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8897
8898 if ((int_mbox != 0) ||
8899 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8900 intr_ok = 1;
7938109f 8901 break;
b16250e3
MC
8902 }
8903
7938109f
MC
8904 msleep(10);
8905 }
8906
8907 tg3_disable_ints(tp);
8908
4f125f42 8909 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8910
4f125f42 8911 err = tg3_request_irq(tp, 0);
7938109f
MC
8912
8913 if (err)
8914 return err;
8915
f6eb9b1f
MC
8916 if (intr_ok) {
8917 /* Reenable MSI one shot mode. */
c885e824 8918 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8919 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8920 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8921 tw32(MSGINT_MODE, val);
8922 }
7938109f 8923 return 0;
f6eb9b1f 8924 }
7938109f
MC
8925
8926 return -EIO;
8927}
8928
8929/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8930 * successfully restored
8931 */
8932static int tg3_test_msi(struct tg3 *tp)
8933{
7938109f
MC
8934 int err;
8935 u16 pci_cmd;
8936
8937 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8938 return 0;
8939
8940 /* Turn off SERR reporting in case MSI terminates with Master
8941 * Abort.
8942 */
8943 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8944 pci_write_config_word(tp->pdev, PCI_COMMAND,
8945 pci_cmd & ~PCI_COMMAND_SERR);
8946
8947 err = tg3_test_interrupt(tp);
8948
8949 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8950
8951 if (!err)
8952 return 0;
8953
8954 /* other failures */
8955 if (err != -EIO)
8956 return err;
8957
8958 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8959 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8960 "to INTx mode. Please report this failure to the PCI "
8961 "maintainer and include system chipset information\n");
7938109f 8962
4f125f42 8963 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8964
7938109f
MC
8965 pci_disable_msi(tp->pdev);
8966
8967 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8968 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8969
4f125f42 8970 err = tg3_request_irq(tp, 0);
7938109f
MC
8971 if (err)
8972 return err;
8973
8974 /* Need to reset the chip because the MSI cycle may have terminated
8975 * with Master Abort.
8976 */
f47c11ee 8977 tg3_full_lock(tp, 1);
7938109f 8978
944d980e 8979 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8980 err = tg3_init_hw(tp, 1);
7938109f 8981
f47c11ee 8982 tg3_full_unlock(tp);
7938109f
MC
8983
8984 if (err)
4f125f42 8985 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8986
8987 return err;
8988}
8989
9e9fd12d
MC
8990static int tg3_request_firmware(struct tg3 *tp)
8991{
8992 const __be32 *fw_data;
8993
8994 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8995 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8996 tp->fw_needed);
9e9fd12d
MC
8997 return -ENOENT;
8998 }
8999
9000 fw_data = (void *)tp->fw->data;
9001
9002 /* Firmware blob starts with version numbers, followed by
9003 * start address and _full_ length including BSS sections
9004 * (which must be longer than the actual data, of course
9005 */
9006
9007 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9008 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9009 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9010 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9011 release_firmware(tp->fw);
9012 tp->fw = NULL;
9013 return -EINVAL;
9014 }
9015
9016 /* We no longer need firmware; we have it. */
9017 tp->fw_needed = NULL;
9018 return 0;
9019}
9020
679563f4
MC
9021static bool tg3_enable_msix(struct tg3 *tp)
9022{
9023 int i, rc, cpus = num_online_cpus();
9024 struct msix_entry msix_ent[tp->irq_max];
9025
9026 if (cpus == 1)
9027 /* Just fallback to the simpler MSI mode. */
9028 return false;
9029
9030 /*
9031 * We want as many rx rings enabled as there are cpus.
9032 * The first MSIX vector only deals with link interrupts, etc,
9033 * so we add one to the number of vectors we are requesting.
9034 */
9035 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9036
9037 for (i = 0; i < tp->irq_max; i++) {
9038 msix_ent[i].entry = i;
9039 msix_ent[i].vector = 0;
9040 }
9041
9042 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9043 if (rc < 0) {
9044 return false;
9045 } else if (rc != 0) {
679563f4
MC
9046 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9047 return false;
05dbe005
JP
9048 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9049 tp->irq_cnt, rc);
679563f4
MC
9050 tp->irq_cnt = rc;
9051 }
9052
9053 for (i = 0; i < tp->irq_max; i++)
9054 tp->napi[i].irq_vec = msix_ent[i].vector;
9055
2ddaad39
BH
9056 netif_set_real_num_tx_queues(tp->dev, 1);
9057 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9058 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9059 pci_disable_msix(tp->pdev);
9060 return false;
9061 }
b92b9040
MC
9062
9063 if (tp->irq_cnt > 1) {
2430b031 9064 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
b92b9040
MC
9065 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9066 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9067 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9068 }
9069 }
2430b031 9070
679563f4
MC
9071 return true;
9072}
9073
07b0173c
MC
9074static void tg3_ints_init(struct tg3 *tp)
9075{
679563f4
MC
9076 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9077 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9078 /* All MSI supporting chips should support tagged
9079 * status. Assert that this is the case.
9080 */
5129c3a3
MC
9081 netdev_warn(tp->dev,
9082 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9083 goto defcfg;
07b0173c 9084 }
4f125f42 9085
679563f4
MC
9086 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9087 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9088 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9089 pci_enable_msi(tp->pdev) == 0)
9090 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9091
9092 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9093 u32 msi_mode = tr32(MSGINT_MODE);
0583d521
MC
9094 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9095 tp->irq_cnt > 1)
baf8a94a 9096 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9097 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9098 }
9099defcfg:
9100 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9101 tp->irq_cnt = 1;
9102 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9103 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9104 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9105 }
07b0173c
MC
9106}
9107
9108static void tg3_ints_fini(struct tg3 *tp)
9109{
679563f4
MC
9110 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9111 pci_disable_msix(tp->pdev);
9112 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9113 pci_disable_msi(tp->pdev);
9114 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9115 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9116}
9117
1da177e4
LT
9118static int tg3_open(struct net_device *dev)
9119{
9120 struct tg3 *tp = netdev_priv(dev);
4f125f42 9121 int i, err;
1da177e4 9122
9e9fd12d
MC
9123 if (tp->fw_needed) {
9124 err = tg3_request_firmware(tp);
9125 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9126 if (err)
9127 return err;
9128 } else if (err) {
05dbe005 9129 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9130 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9131 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9132 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9133 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9134 }
9135 }
9136
c49a1561
MC
9137 netif_carrier_off(tp->dev);
9138
c866b7ea 9139 err = tg3_power_up(tp);
2f751b67 9140 if (err)
bc1c7567 9141 return err;
2f751b67
MC
9142
9143 tg3_full_lock(tp, 0);
bc1c7567 9144
1da177e4
LT
9145 tg3_disable_ints(tp);
9146 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9147
f47c11ee 9148 tg3_full_unlock(tp);
1da177e4 9149
679563f4
MC
9150 /*
9151 * Setup interrupts first so we know how
9152 * many NAPI resources to allocate
9153 */
9154 tg3_ints_init(tp);
9155
1da177e4
LT
9156 /* The placement of this call is tied
9157 * to the setup and use of Host TX descriptors.
9158 */
9159 err = tg3_alloc_consistent(tp);
9160 if (err)
679563f4 9161 goto err_out1;
88b06bc2 9162
66cfd1bd
MC
9163 tg3_napi_init(tp);
9164
fed97810 9165 tg3_napi_enable(tp);
1da177e4 9166
4f125f42
MC
9167 for (i = 0; i < tp->irq_cnt; i++) {
9168 struct tg3_napi *tnapi = &tp->napi[i];
9169 err = tg3_request_irq(tp, i);
9170 if (err) {
9171 for (i--; i >= 0; i--)
9172 free_irq(tnapi->irq_vec, tnapi);
9173 break;
9174 }
9175 }
1da177e4 9176
07b0173c 9177 if (err)
679563f4 9178 goto err_out2;
bea3348e 9179
f47c11ee 9180 tg3_full_lock(tp, 0);
1da177e4 9181
8e7a22e3 9182 err = tg3_init_hw(tp, 1);
1da177e4 9183 if (err) {
944d980e 9184 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9185 tg3_free_rings(tp);
9186 } else {
fac9b83e
DM
9187 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9188 tp->timer_offset = HZ;
9189 else
9190 tp->timer_offset = HZ / 10;
9191
9192 BUG_ON(tp->timer_offset > HZ);
9193 tp->timer_counter = tp->timer_multiplier =
9194 (HZ / tp->timer_offset);
9195 tp->asf_counter = tp->asf_multiplier =
28fbef78 9196 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9197
9198 init_timer(&tp->timer);
9199 tp->timer.expires = jiffies + tp->timer_offset;
9200 tp->timer.data = (unsigned long) tp;
9201 tp->timer.function = tg3_timer;
1da177e4
LT
9202 }
9203
f47c11ee 9204 tg3_full_unlock(tp);
1da177e4 9205
07b0173c 9206 if (err)
679563f4 9207 goto err_out3;
1da177e4 9208
7938109f
MC
9209 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9210 err = tg3_test_msi(tp);
fac9b83e 9211
7938109f 9212 if (err) {
f47c11ee 9213 tg3_full_lock(tp, 0);
944d980e 9214 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9215 tg3_free_rings(tp);
f47c11ee 9216 tg3_full_unlock(tp);
7938109f 9217
679563f4 9218 goto err_out2;
7938109f 9219 }
fcfa0a32 9220
c885e824
MC
9221 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9222 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9223 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9224
f6eb9b1f
MC
9225 tw32(PCIE_TRANSACTION_CFG,
9226 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9227 }
7938109f
MC
9228 }
9229
b02fd9e3
MC
9230 tg3_phy_start(tp);
9231
f47c11ee 9232 tg3_full_lock(tp, 0);
1da177e4 9233
7938109f
MC
9234 add_timer(&tp->timer);
9235 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9236 tg3_enable_ints(tp);
9237
f47c11ee 9238 tg3_full_unlock(tp);
1da177e4 9239
fe5f5787 9240 netif_tx_start_all_queues(dev);
1da177e4
LT
9241
9242 return 0;
07b0173c 9243
679563f4 9244err_out3:
4f125f42
MC
9245 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9246 struct tg3_napi *tnapi = &tp->napi[i];
9247 free_irq(tnapi->irq_vec, tnapi);
9248 }
07b0173c 9249
679563f4 9250err_out2:
fed97810 9251 tg3_napi_disable(tp);
66cfd1bd 9252 tg3_napi_fini(tp);
07b0173c 9253 tg3_free_consistent(tp);
679563f4
MC
9254
9255err_out1:
9256 tg3_ints_fini(tp);
07b0173c 9257 return err;
1da177e4
LT
9258}
9259
511d2224
ED
9260static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9261 struct rtnl_link_stats64 *);
1da177e4
LT
9262static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9263
9264static int tg3_close(struct net_device *dev)
9265{
4f125f42 9266 int i;
1da177e4
LT
9267 struct tg3 *tp = netdev_priv(dev);
9268
fed97810 9269 tg3_napi_disable(tp);
28e53bdd 9270 cancel_work_sync(&tp->reset_task);
7faa006f 9271
fe5f5787 9272 netif_tx_stop_all_queues(dev);
1da177e4
LT
9273
9274 del_timer_sync(&tp->timer);
9275
24bb4fb6
MC
9276 tg3_phy_stop(tp);
9277
f47c11ee 9278 tg3_full_lock(tp, 1);
1da177e4
LT
9279
9280 tg3_disable_ints(tp);
9281
944d980e 9282 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9283 tg3_free_rings(tp);
5cf64b8a 9284 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9285
f47c11ee 9286 tg3_full_unlock(tp);
1da177e4 9287
4f125f42
MC
9288 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9289 struct tg3_napi *tnapi = &tp->napi[i];
9290 free_irq(tnapi->irq_vec, tnapi);
9291 }
07b0173c
MC
9292
9293 tg3_ints_fini(tp);
1da177e4 9294
511d2224
ED
9295 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9296
1da177e4
LT
9297 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9298 sizeof(tp->estats_prev));
9299
66cfd1bd
MC
9300 tg3_napi_fini(tp);
9301
1da177e4
LT
9302 tg3_free_consistent(tp);
9303
c866b7ea 9304 tg3_power_down(tp);
bc1c7567
MC
9305
9306 netif_carrier_off(tp->dev);
9307
1da177e4
LT
9308 return 0;
9309}
9310
511d2224 9311static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9312{
9313 return ((u64)val->high << 32) | ((u64)val->low);
9314}
9315
511d2224 9316static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9317{
9318 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9319
f07e9af3 9320 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9321 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9322 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9323 u32 val;
9324
f47c11ee 9325 spin_lock_bh(&tp->lock);
569a5df8
MC
9326 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9327 tg3_writephy(tp, MII_TG3_TEST1,
9328 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9329 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9330 } else
9331 val = 0;
f47c11ee 9332 spin_unlock_bh(&tp->lock);
1da177e4
LT
9333
9334 tp->phy_crc_errors += val;
9335
9336 return tp->phy_crc_errors;
9337 }
9338
9339 return get_stat64(&hw_stats->rx_fcs_errors);
9340}
9341
9342#define ESTAT_ADD(member) \
9343 estats->member = old_estats->member + \
511d2224 9344 get_stat64(&hw_stats->member)
1da177e4
LT
9345
9346static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9347{
9348 struct tg3_ethtool_stats *estats = &tp->estats;
9349 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9350 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9351
9352 if (!hw_stats)
9353 return old_estats;
9354
9355 ESTAT_ADD(rx_octets);
9356 ESTAT_ADD(rx_fragments);
9357 ESTAT_ADD(rx_ucast_packets);
9358 ESTAT_ADD(rx_mcast_packets);
9359 ESTAT_ADD(rx_bcast_packets);
9360 ESTAT_ADD(rx_fcs_errors);
9361 ESTAT_ADD(rx_align_errors);
9362 ESTAT_ADD(rx_xon_pause_rcvd);
9363 ESTAT_ADD(rx_xoff_pause_rcvd);
9364 ESTAT_ADD(rx_mac_ctrl_rcvd);
9365 ESTAT_ADD(rx_xoff_entered);
9366 ESTAT_ADD(rx_frame_too_long_errors);
9367 ESTAT_ADD(rx_jabbers);
9368 ESTAT_ADD(rx_undersize_packets);
9369 ESTAT_ADD(rx_in_length_errors);
9370 ESTAT_ADD(rx_out_length_errors);
9371 ESTAT_ADD(rx_64_or_less_octet_packets);
9372 ESTAT_ADD(rx_65_to_127_octet_packets);
9373 ESTAT_ADD(rx_128_to_255_octet_packets);
9374 ESTAT_ADD(rx_256_to_511_octet_packets);
9375 ESTAT_ADD(rx_512_to_1023_octet_packets);
9376 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9377 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9378 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9379 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9380 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9381
9382 ESTAT_ADD(tx_octets);
9383 ESTAT_ADD(tx_collisions);
9384 ESTAT_ADD(tx_xon_sent);
9385 ESTAT_ADD(tx_xoff_sent);
9386 ESTAT_ADD(tx_flow_control);
9387 ESTAT_ADD(tx_mac_errors);
9388 ESTAT_ADD(tx_single_collisions);
9389 ESTAT_ADD(tx_mult_collisions);
9390 ESTAT_ADD(tx_deferred);
9391 ESTAT_ADD(tx_excessive_collisions);
9392 ESTAT_ADD(tx_late_collisions);
9393 ESTAT_ADD(tx_collide_2times);
9394 ESTAT_ADD(tx_collide_3times);
9395 ESTAT_ADD(tx_collide_4times);
9396 ESTAT_ADD(tx_collide_5times);
9397 ESTAT_ADD(tx_collide_6times);
9398 ESTAT_ADD(tx_collide_7times);
9399 ESTAT_ADD(tx_collide_8times);
9400 ESTAT_ADD(tx_collide_9times);
9401 ESTAT_ADD(tx_collide_10times);
9402 ESTAT_ADD(tx_collide_11times);
9403 ESTAT_ADD(tx_collide_12times);
9404 ESTAT_ADD(tx_collide_13times);
9405 ESTAT_ADD(tx_collide_14times);
9406 ESTAT_ADD(tx_collide_15times);
9407 ESTAT_ADD(tx_ucast_packets);
9408 ESTAT_ADD(tx_mcast_packets);
9409 ESTAT_ADD(tx_bcast_packets);
9410 ESTAT_ADD(tx_carrier_sense_errors);
9411 ESTAT_ADD(tx_discards);
9412 ESTAT_ADD(tx_errors);
9413
9414 ESTAT_ADD(dma_writeq_full);
9415 ESTAT_ADD(dma_write_prioq_full);
9416 ESTAT_ADD(rxbds_empty);
9417 ESTAT_ADD(rx_discards);
9418 ESTAT_ADD(rx_errors);
9419 ESTAT_ADD(rx_threshold_hit);
9420
9421 ESTAT_ADD(dma_readq_full);
9422 ESTAT_ADD(dma_read_prioq_full);
9423 ESTAT_ADD(tx_comp_queue_full);
9424
9425 ESTAT_ADD(ring_set_send_prod_index);
9426 ESTAT_ADD(ring_status_update);
9427 ESTAT_ADD(nic_irqs);
9428 ESTAT_ADD(nic_avoided_irqs);
9429 ESTAT_ADD(nic_tx_threshold_hit);
9430
9431 return estats;
9432}
9433
511d2224
ED
9434static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9435 struct rtnl_link_stats64 *stats)
1da177e4
LT
9436{
9437 struct tg3 *tp = netdev_priv(dev);
511d2224 9438 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9439 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9440
9441 if (!hw_stats)
9442 return old_stats;
9443
9444 stats->rx_packets = old_stats->rx_packets +
9445 get_stat64(&hw_stats->rx_ucast_packets) +
9446 get_stat64(&hw_stats->rx_mcast_packets) +
9447 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9448
1da177e4
LT
9449 stats->tx_packets = old_stats->tx_packets +
9450 get_stat64(&hw_stats->tx_ucast_packets) +
9451 get_stat64(&hw_stats->tx_mcast_packets) +
9452 get_stat64(&hw_stats->tx_bcast_packets);
9453
9454 stats->rx_bytes = old_stats->rx_bytes +
9455 get_stat64(&hw_stats->rx_octets);
9456 stats->tx_bytes = old_stats->tx_bytes +
9457 get_stat64(&hw_stats->tx_octets);
9458
9459 stats->rx_errors = old_stats->rx_errors +
4f63b877 9460 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9461 stats->tx_errors = old_stats->tx_errors +
9462 get_stat64(&hw_stats->tx_errors) +
9463 get_stat64(&hw_stats->tx_mac_errors) +
9464 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9465 get_stat64(&hw_stats->tx_discards);
9466
9467 stats->multicast = old_stats->multicast +
9468 get_stat64(&hw_stats->rx_mcast_packets);
9469 stats->collisions = old_stats->collisions +
9470 get_stat64(&hw_stats->tx_collisions);
9471
9472 stats->rx_length_errors = old_stats->rx_length_errors +
9473 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9474 get_stat64(&hw_stats->rx_undersize_packets);
9475
9476 stats->rx_over_errors = old_stats->rx_over_errors +
9477 get_stat64(&hw_stats->rxbds_empty);
9478 stats->rx_frame_errors = old_stats->rx_frame_errors +
9479 get_stat64(&hw_stats->rx_align_errors);
9480 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9481 get_stat64(&hw_stats->tx_discards);
9482 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9483 get_stat64(&hw_stats->tx_carrier_sense_errors);
9484
9485 stats->rx_crc_errors = old_stats->rx_crc_errors +
9486 calc_crc_errors(tp);
9487
4f63b877
JL
9488 stats->rx_missed_errors = old_stats->rx_missed_errors +
9489 get_stat64(&hw_stats->rx_discards);
9490
b0057c51
ED
9491 stats->rx_dropped = tp->rx_dropped;
9492
1da177e4
LT
9493 return stats;
9494}
9495
9496static inline u32 calc_crc(unsigned char *buf, int len)
9497{
9498 u32 reg;
9499 u32 tmp;
9500 int j, k;
9501
9502 reg = 0xffffffff;
9503
9504 for (j = 0; j < len; j++) {
9505 reg ^= buf[j];
9506
9507 for (k = 0; k < 8; k++) {
9508 tmp = reg & 0x01;
9509
9510 reg >>= 1;
9511
859a5887 9512 if (tmp)
1da177e4 9513 reg ^= 0xedb88320;
1da177e4
LT
9514 }
9515 }
9516
9517 return ~reg;
9518}
9519
9520static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9521{
9522 /* accept or reject all multicast frames */
9523 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9524 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9525 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9526 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9527}
9528
9529static void __tg3_set_rx_mode(struct net_device *dev)
9530{
9531 struct tg3 *tp = netdev_priv(dev);
9532 u32 rx_mode;
9533
9534 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9535 RX_MODE_KEEP_VLAN_TAG);
9536
bf933c80 9537#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9538 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9539 * flag clear.
9540 */
1da177e4
LT
9541 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9542 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9543#endif
9544
9545 if (dev->flags & IFF_PROMISC) {
9546 /* Promiscuous mode. */
9547 rx_mode |= RX_MODE_PROMISC;
9548 } else if (dev->flags & IFF_ALLMULTI) {
9549 /* Accept all multicast. */
de6f31eb 9550 tg3_set_multi(tp, 1);
4cd24eaf 9551 } else if (netdev_mc_empty(dev)) {
1da177e4 9552 /* Reject all multicast. */
de6f31eb 9553 tg3_set_multi(tp, 0);
1da177e4
LT
9554 } else {
9555 /* Accept one or more multicast(s). */
22bedad3 9556 struct netdev_hw_addr *ha;
1da177e4
LT
9557 u32 mc_filter[4] = { 0, };
9558 u32 regidx;
9559 u32 bit;
9560 u32 crc;
9561
22bedad3
JP
9562 netdev_for_each_mc_addr(ha, dev) {
9563 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9564 bit = ~crc & 0x7f;
9565 regidx = (bit & 0x60) >> 5;
9566 bit &= 0x1f;
9567 mc_filter[regidx] |= (1 << bit);
9568 }
9569
9570 tw32(MAC_HASH_REG_0, mc_filter[0]);
9571 tw32(MAC_HASH_REG_1, mc_filter[1]);
9572 tw32(MAC_HASH_REG_2, mc_filter[2]);
9573 tw32(MAC_HASH_REG_3, mc_filter[3]);
9574 }
9575
9576 if (rx_mode != tp->rx_mode) {
9577 tp->rx_mode = rx_mode;
9578 tw32_f(MAC_RX_MODE, rx_mode);
9579 udelay(10);
9580 }
9581}
9582
9583static void tg3_set_rx_mode(struct net_device *dev)
9584{
9585 struct tg3 *tp = netdev_priv(dev);
9586
e75f7c90
MC
9587 if (!netif_running(dev))
9588 return;
9589
f47c11ee 9590 tg3_full_lock(tp, 0);
1da177e4 9591 __tg3_set_rx_mode(dev);
f47c11ee 9592 tg3_full_unlock(tp);
1da177e4
LT
9593}
9594
9595#define TG3_REGDUMP_LEN (32 * 1024)
9596
9597static int tg3_get_regs_len(struct net_device *dev)
9598{
9599 return TG3_REGDUMP_LEN;
9600}
9601
9602static void tg3_get_regs(struct net_device *dev,
9603 struct ethtool_regs *regs, void *_p)
9604{
9605 u32 *p = _p;
9606 struct tg3 *tp = netdev_priv(dev);
9607 u8 *orig_p = _p;
9608 int i;
9609
9610 regs->version = 0;
9611
9612 memset(p, 0, TG3_REGDUMP_LEN);
9613
80096068 9614 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9615 return;
9616
f47c11ee 9617 tg3_full_lock(tp, 0);
1da177e4
LT
9618
9619#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9620#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9621do { p = (u32 *)(orig_p + (base)); \
9622 for (i = 0; i < len; i += 4) \
9623 __GET_REG32((base) + i); \
9624} while (0)
9625#define GET_REG32_1(reg) \
9626do { p = (u32 *)(orig_p + (reg)); \
9627 __GET_REG32((reg)); \
9628} while (0)
9629
9630 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9631 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9632 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9633 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9634 GET_REG32_1(SNDDATAC_MODE);
9635 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9636 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9637 GET_REG32_1(SNDBDC_MODE);
9638 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9639 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9640 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9641 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9642 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9643 GET_REG32_1(RCVDCC_MODE);
9644 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9645 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9646 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9647 GET_REG32_1(MBFREE_MODE);
9648 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9649 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9650 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9651 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9652 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9653 GET_REG32_1(RX_CPU_MODE);
9654 GET_REG32_1(RX_CPU_STATE);
9655 GET_REG32_1(RX_CPU_PGMCTR);
9656 GET_REG32_1(RX_CPU_HWBKPT);
9657 GET_REG32_1(TX_CPU_MODE);
9658 GET_REG32_1(TX_CPU_STATE);
9659 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9660 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9661 GET_REG32_LOOP(FTQ_RESET, 0x120);
9662 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9663 GET_REG32_1(DMAC_MODE);
9664 GET_REG32_LOOP(GRC_MODE, 0x4c);
9665 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9666 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9667
9668#undef __GET_REG32
9669#undef GET_REG32_LOOP
9670#undef GET_REG32_1
9671
f47c11ee 9672 tg3_full_unlock(tp);
1da177e4
LT
9673}
9674
9675static int tg3_get_eeprom_len(struct net_device *dev)
9676{
9677 struct tg3 *tp = netdev_priv(dev);
9678
9679 return tp->nvram_size;
9680}
9681
1da177e4
LT
9682static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9683{
9684 struct tg3 *tp = netdev_priv(dev);
9685 int ret;
9686 u8 *pd;
b9fc7dc5 9687 u32 i, offset, len, b_offset, b_count;
a9dc529d 9688 __be32 val;
1da177e4 9689
df259d8c
MC
9690 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9691 return -EINVAL;
9692
80096068 9693 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9694 return -EAGAIN;
9695
1da177e4
LT
9696 offset = eeprom->offset;
9697 len = eeprom->len;
9698 eeprom->len = 0;
9699
9700 eeprom->magic = TG3_EEPROM_MAGIC;
9701
9702 if (offset & 3) {
9703 /* adjustments to start on required 4 byte boundary */
9704 b_offset = offset & 3;
9705 b_count = 4 - b_offset;
9706 if (b_count > len) {
9707 /* i.e. offset=1 len=2 */
9708 b_count = len;
9709 }
a9dc529d 9710 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9711 if (ret)
9712 return ret;
be98da6a 9713 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9714 len -= b_count;
9715 offset += b_count;
c6cdf436 9716 eeprom->len += b_count;
1da177e4
LT
9717 }
9718
9719 /* read bytes upto the last 4 byte boundary */
9720 pd = &data[eeprom->len];
9721 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9722 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9723 if (ret) {
9724 eeprom->len += i;
9725 return ret;
9726 }
1da177e4
LT
9727 memcpy(pd + i, &val, 4);
9728 }
9729 eeprom->len += i;
9730
9731 if (len & 3) {
9732 /* read last bytes not ending on 4 byte boundary */
9733 pd = &data[eeprom->len];
9734 b_count = len & 3;
9735 b_offset = offset + len - b_count;
a9dc529d 9736 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9737 if (ret)
9738 return ret;
b9fc7dc5 9739 memcpy(pd, &val, b_count);
1da177e4
LT
9740 eeprom->len += b_count;
9741 }
9742 return 0;
9743}
9744
6aa20a22 9745static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9746
9747static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9748{
9749 struct tg3 *tp = netdev_priv(dev);
9750 int ret;
b9fc7dc5 9751 u32 offset, len, b_offset, odd_len;
1da177e4 9752 u8 *buf;
a9dc529d 9753 __be32 start, end;
1da177e4 9754
80096068 9755 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9756 return -EAGAIN;
9757
df259d8c
MC
9758 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9759 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9760 return -EINVAL;
9761
9762 offset = eeprom->offset;
9763 len = eeprom->len;
9764
9765 if ((b_offset = (offset & 3))) {
9766 /* adjustments to start on required 4 byte boundary */
a9dc529d 9767 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9768 if (ret)
9769 return ret;
1da177e4
LT
9770 len += b_offset;
9771 offset &= ~3;
1c8594b4
MC
9772 if (len < 4)
9773 len = 4;
1da177e4
LT
9774 }
9775
9776 odd_len = 0;
1c8594b4 9777 if (len & 3) {
1da177e4
LT
9778 /* adjustments to end on required 4 byte boundary */
9779 odd_len = 1;
9780 len = (len + 3) & ~3;
a9dc529d 9781 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9782 if (ret)
9783 return ret;
1da177e4
LT
9784 }
9785
9786 buf = data;
9787 if (b_offset || odd_len) {
9788 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9789 if (!buf)
1da177e4
LT
9790 return -ENOMEM;
9791 if (b_offset)
9792 memcpy(buf, &start, 4);
9793 if (odd_len)
9794 memcpy(buf+len-4, &end, 4);
9795 memcpy(buf + b_offset, data, eeprom->len);
9796 }
9797
9798 ret = tg3_nvram_write_block(tp, offset, len, buf);
9799
9800 if (buf != data)
9801 kfree(buf);
9802
9803 return ret;
9804}
9805
9806static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9807{
b02fd9e3
MC
9808 struct tg3 *tp = netdev_priv(dev);
9809
9810 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9811 struct phy_device *phydev;
f07e9af3 9812 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9813 return -EAGAIN;
3f0e3ad7
MC
9814 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9815 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9816 }
6aa20a22 9817
1da177e4
LT
9818 cmd->supported = (SUPPORTED_Autoneg);
9819
f07e9af3 9820 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9821 cmd->supported |= (SUPPORTED_1000baseT_Half |
9822 SUPPORTED_1000baseT_Full);
9823
f07e9af3 9824 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9825 cmd->supported |= (SUPPORTED_100baseT_Half |
9826 SUPPORTED_100baseT_Full |
9827 SUPPORTED_10baseT_Half |
9828 SUPPORTED_10baseT_Full |
3bebab59 9829 SUPPORTED_TP);
ef348144
KK
9830 cmd->port = PORT_TP;
9831 } else {
1da177e4 9832 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9833 cmd->port = PORT_FIBRE;
9834 }
6aa20a22 9835
1da177e4
LT
9836 cmd->advertising = tp->link_config.advertising;
9837 if (netif_running(dev)) {
9838 cmd->speed = tp->link_config.active_speed;
9839 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
9840 } else {
9841 cmd->speed = SPEED_INVALID;
9842 cmd->duplex = DUPLEX_INVALID;
1da177e4 9843 }
882e9793 9844 cmd->phy_address = tp->phy_addr;
7e5856bd 9845 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9846 cmd->autoneg = tp->link_config.autoneg;
9847 cmd->maxtxpkt = 0;
9848 cmd->maxrxpkt = 0;
9849 return 0;
9850}
6aa20a22 9851
1da177e4
LT
9852static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9853{
9854 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9855
b02fd9e3 9856 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9857 struct phy_device *phydev;
f07e9af3 9858 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9859 return -EAGAIN;
3f0e3ad7
MC
9860 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9861 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9862 }
9863
7e5856bd
MC
9864 if (cmd->autoneg != AUTONEG_ENABLE &&
9865 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9866 return -EINVAL;
7e5856bd
MC
9867
9868 if (cmd->autoneg == AUTONEG_DISABLE &&
9869 cmd->duplex != DUPLEX_FULL &&
9870 cmd->duplex != DUPLEX_HALF)
37ff238d 9871 return -EINVAL;
1da177e4 9872
7e5856bd
MC
9873 if (cmd->autoneg == AUTONEG_ENABLE) {
9874 u32 mask = ADVERTISED_Autoneg |
9875 ADVERTISED_Pause |
9876 ADVERTISED_Asym_Pause;
9877
f07e9af3 9878 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9879 mask |= ADVERTISED_1000baseT_Half |
9880 ADVERTISED_1000baseT_Full;
9881
f07e9af3 9882 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9883 mask |= ADVERTISED_100baseT_Half |
9884 ADVERTISED_100baseT_Full |
9885 ADVERTISED_10baseT_Half |
9886 ADVERTISED_10baseT_Full |
9887 ADVERTISED_TP;
9888 else
9889 mask |= ADVERTISED_FIBRE;
9890
9891 if (cmd->advertising & ~mask)
9892 return -EINVAL;
9893
9894 mask &= (ADVERTISED_1000baseT_Half |
9895 ADVERTISED_1000baseT_Full |
9896 ADVERTISED_100baseT_Half |
9897 ADVERTISED_100baseT_Full |
9898 ADVERTISED_10baseT_Half |
9899 ADVERTISED_10baseT_Full);
9900
9901 cmd->advertising &= mask;
9902 } else {
f07e9af3 9903 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
9904 if (cmd->speed != SPEED_1000)
9905 return -EINVAL;
9906
9907 if (cmd->duplex != DUPLEX_FULL)
9908 return -EINVAL;
9909 } else {
9910 if (cmd->speed != SPEED_100 &&
9911 cmd->speed != SPEED_10)
9912 return -EINVAL;
9913 }
9914 }
9915
f47c11ee 9916 tg3_full_lock(tp, 0);
1da177e4
LT
9917
9918 tp->link_config.autoneg = cmd->autoneg;
9919 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9920 tp->link_config.advertising = (cmd->advertising |
9921 ADVERTISED_Autoneg);
1da177e4
LT
9922 tp->link_config.speed = SPEED_INVALID;
9923 tp->link_config.duplex = DUPLEX_INVALID;
9924 } else {
9925 tp->link_config.advertising = 0;
9926 tp->link_config.speed = cmd->speed;
9927 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9928 }
6aa20a22 9929
24fcad6b
MC
9930 tp->link_config.orig_speed = tp->link_config.speed;
9931 tp->link_config.orig_duplex = tp->link_config.duplex;
9932 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9933
1da177e4
LT
9934 if (netif_running(dev))
9935 tg3_setup_phy(tp, 1);
9936
f47c11ee 9937 tg3_full_unlock(tp);
6aa20a22 9938
1da177e4
LT
9939 return 0;
9940}
6aa20a22 9941
1da177e4
LT
9942static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9943{
9944 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9945
1da177e4
LT
9946 strcpy(info->driver, DRV_MODULE_NAME);
9947 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9948 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9949 strcpy(info->bus_info, pci_name(tp->pdev));
9950}
6aa20a22 9951
1da177e4
LT
9952static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9953{
9954 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9955
12dac075
RW
9956 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9957 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9958 wol->supported = WAKE_MAGIC;
9959 else
9960 wol->supported = 0;
1da177e4 9961 wol->wolopts = 0;
05ac4cb7
MC
9962 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9963 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9964 wol->wolopts = WAKE_MAGIC;
9965 memset(&wol->sopass, 0, sizeof(wol->sopass));
9966}
6aa20a22 9967
1da177e4
LT
9968static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9969{
9970 struct tg3 *tp = netdev_priv(dev);
12dac075 9971 struct device *dp = &tp->pdev->dev;
6aa20a22 9972
1da177e4
LT
9973 if (wol->wolopts & ~WAKE_MAGIC)
9974 return -EINVAL;
9975 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9976 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9977 return -EINVAL;
6aa20a22 9978
f2dc0d18
RW
9979 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
9980
f47c11ee 9981 spin_lock_bh(&tp->lock);
f2dc0d18 9982 if (device_may_wakeup(dp))
1da177e4 9983 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 9984 else
1da177e4 9985 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 9986 spin_unlock_bh(&tp->lock);
6aa20a22 9987
f2dc0d18 9988
1da177e4
LT
9989 return 0;
9990}
6aa20a22 9991
1da177e4
LT
9992static u32 tg3_get_msglevel(struct net_device *dev)
9993{
9994 struct tg3 *tp = netdev_priv(dev);
9995 return tp->msg_enable;
9996}
6aa20a22 9997
1da177e4
LT
9998static void tg3_set_msglevel(struct net_device *dev, u32 value)
9999{
10000 struct tg3 *tp = netdev_priv(dev);
10001 tp->msg_enable = value;
10002}
6aa20a22 10003
1da177e4
LT
10004static int tg3_set_tso(struct net_device *dev, u32 value)
10005{
10006 struct tg3 *tp = netdev_priv(dev);
10007
10008 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
10009 if (value)
10010 return -EINVAL;
10011 return 0;
10012 }
027455ad 10013 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
10014 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
10015 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 10016 if (value) {
b0026624 10017 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
10018 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
10019 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
10020 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
10021 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 10022 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 10023 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
10024 dev->features |= NETIF_F_TSO_ECN;
10025 } else
10026 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 10027 }
1da177e4
LT
10028 return ethtool_op_set_tso(dev, value);
10029}
6aa20a22 10030
1da177e4
LT
10031static int tg3_nway_reset(struct net_device *dev)
10032{
10033 struct tg3 *tp = netdev_priv(dev);
1da177e4 10034 int r;
6aa20a22 10035
1da177e4
LT
10036 if (!netif_running(dev))
10037 return -EAGAIN;
10038
f07e9af3 10039 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10040 return -EINVAL;
10041
b02fd9e3 10042 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10043 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10044 return -EAGAIN;
3f0e3ad7 10045 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10046 } else {
10047 u32 bmcr;
10048
10049 spin_lock_bh(&tp->lock);
10050 r = -EINVAL;
10051 tg3_readphy(tp, MII_BMCR, &bmcr);
10052 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10053 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10054 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10055 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10056 BMCR_ANENABLE);
10057 r = 0;
10058 }
10059 spin_unlock_bh(&tp->lock);
1da177e4 10060 }
6aa20a22 10061
1da177e4
LT
10062 return r;
10063}
6aa20a22 10064
1da177e4
LT
10065static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10066{
10067 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10068
2c49a44d 10069 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10070 ering->rx_mini_max_pending = 0;
4f81c32b 10071 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10072 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10073 else
10074 ering->rx_jumbo_max_pending = 0;
10075
10076 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10077
10078 ering->rx_pending = tp->rx_pending;
10079 ering->rx_mini_pending = 0;
4f81c32b
MC
10080 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10081 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10082 else
10083 ering->rx_jumbo_pending = 0;
10084
f3f3f27e 10085 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10086}
6aa20a22 10087
1da177e4
LT
10088static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10089{
10090 struct tg3 *tp = netdev_priv(dev);
646c9edd 10091 int i, irq_sync = 0, err = 0;
6aa20a22 10092
2c49a44d
MC
10093 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10094 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10095 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10096 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10097 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10098 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10099 return -EINVAL;
6aa20a22 10100
bbe832c0 10101 if (netif_running(dev)) {
b02fd9e3 10102 tg3_phy_stop(tp);
1da177e4 10103 tg3_netif_stop(tp);
bbe832c0
MC
10104 irq_sync = 1;
10105 }
1da177e4 10106
bbe832c0 10107 tg3_full_lock(tp, irq_sync);
6aa20a22 10108
1da177e4
LT
10109 tp->rx_pending = ering->rx_pending;
10110
10111 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10112 tp->rx_pending > 63)
10113 tp->rx_pending = 63;
10114 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10115
6fd45cb8 10116 for (i = 0; i < tp->irq_max; i++)
646c9edd 10117 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10118
10119 if (netif_running(dev)) {
944d980e 10120 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10121 err = tg3_restart_hw(tp, 1);
10122 if (!err)
10123 tg3_netif_start(tp);
1da177e4
LT
10124 }
10125
f47c11ee 10126 tg3_full_unlock(tp);
6aa20a22 10127
b02fd9e3
MC
10128 if (irq_sync && !err)
10129 tg3_phy_start(tp);
10130
b9ec6c1b 10131 return err;
1da177e4 10132}
6aa20a22 10133
1da177e4
LT
10134static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10135{
10136 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10137
1da177e4 10138 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10139
e18ce346 10140 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10141 epause->rx_pause = 1;
10142 else
10143 epause->rx_pause = 0;
10144
e18ce346 10145 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10146 epause->tx_pause = 1;
10147 else
10148 epause->tx_pause = 0;
1da177e4 10149}
6aa20a22 10150
1da177e4
LT
10151static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10152{
10153 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10154 int err = 0;
6aa20a22 10155
b02fd9e3 10156 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10157 u32 newadv;
10158 struct phy_device *phydev;
1da177e4 10159
2712168f 10160 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10161
2712168f
MC
10162 if (!(phydev->supported & SUPPORTED_Pause) ||
10163 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10164 (epause->rx_pause != epause->tx_pause)))
2712168f 10165 return -EINVAL;
1da177e4 10166
2712168f
MC
10167 tp->link_config.flowctrl = 0;
10168 if (epause->rx_pause) {
10169 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10170
10171 if (epause->tx_pause) {
10172 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10173 newadv = ADVERTISED_Pause;
b02fd9e3 10174 } else
2712168f
MC
10175 newadv = ADVERTISED_Pause |
10176 ADVERTISED_Asym_Pause;
10177 } else if (epause->tx_pause) {
10178 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10179 newadv = ADVERTISED_Asym_Pause;
10180 } else
10181 newadv = 0;
10182
10183 if (epause->autoneg)
10184 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10185 else
10186 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10187
f07e9af3 10188 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10189 u32 oldadv = phydev->advertising &
10190 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10191 if (oldadv != newadv) {
10192 phydev->advertising &=
10193 ~(ADVERTISED_Pause |
10194 ADVERTISED_Asym_Pause);
10195 phydev->advertising |= newadv;
10196 if (phydev->autoneg) {
10197 /*
10198 * Always renegotiate the link to
10199 * inform our link partner of our
10200 * flow control settings, even if the
10201 * flow control is forced. Let
10202 * tg3_adjust_link() do the final
10203 * flow control setup.
10204 */
10205 return phy_start_aneg(phydev);
b02fd9e3 10206 }
b02fd9e3 10207 }
b02fd9e3 10208
2712168f 10209 if (!epause->autoneg)
b02fd9e3 10210 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10211 } else {
10212 tp->link_config.orig_advertising &=
10213 ~(ADVERTISED_Pause |
10214 ADVERTISED_Asym_Pause);
10215 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10216 }
10217 } else {
10218 int irq_sync = 0;
10219
10220 if (netif_running(dev)) {
10221 tg3_netif_stop(tp);
10222 irq_sync = 1;
10223 }
10224
10225 tg3_full_lock(tp, irq_sync);
10226
10227 if (epause->autoneg)
10228 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10229 else
10230 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10231 if (epause->rx_pause)
e18ce346 10232 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10233 else
e18ce346 10234 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10235 if (epause->tx_pause)
e18ce346 10236 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10237 else
e18ce346 10238 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10239
10240 if (netif_running(dev)) {
10241 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10242 err = tg3_restart_hw(tp, 1);
10243 if (!err)
10244 tg3_netif_start(tp);
10245 }
10246
10247 tg3_full_unlock(tp);
10248 }
6aa20a22 10249
b9ec6c1b 10250 return err;
1da177e4 10251}
6aa20a22 10252
1da177e4
LT
10253static u32 tg3_get_rx_csum(struct net_device *dev)
10254{
10255 struct tg3 *tp = netdev_priv(dev);
10256 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10257}
6aa20a22 10258
1da177e4
LT
10259static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10260{
10261 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10262
1da177e4
LT
10263 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10264 if (data != 0)
10265 return -EINVAL;
c6cdf436
MC
10266 return 0;
10267 }
6aa20a22 10268
f47c11ee 10269 spin_lock_bh(&tp->lock);
1da177e4
LT
10270 if (data)
10271 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10272 else
10273 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10274 spin_unlock_bh(&tp->lock);
6aa20a22 10275
1da177e4
LT
10276 return 0;
10277}
6aa20a22 10278
1da177e4
LT
10279static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10280{
10281 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10282
1da177e4
LT
10283 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10284 if (data != 0)
10285 return -EINVAL;
c6cdf436
MC
10286 return 0;
10287 }
6aa20a22 10288
321d32a0 10289 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10290 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10291 else
9c27dbdf 10292 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10293
10294 return 0;
10295}
10296
de6f31eb 10297static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10298{
b9f2c044
JG
10299 switch (sset) {
10300 case ETH_SS_TEST:
10301 return TG3_NUM_TEST;
10302 case ETH_SS_STATS:
10303 return TG3_NUM_STATS;
10304 default:
10305 return -EOPNOTSUPP;
10306 }
4cafd3f5
MC
10307}
10308
de6f31eb 10309static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10310{
10311 switch (stringset) {
10312 case ETH_SS_STATS:
10313 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10314 break;
4cafd3f5
MC
10315 case ETH_SS_TEST:
10316 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10317 break;
1da177e4
LT
10318 default:
10319 WARN_ON(1); /* we need a WARN() */
10320 break;
10321 }
10322}
10323
4009a93d
MC
10324static int tg3_phys_id(struct net_device *dev, u32 data)
10325{
10326 struct tg3 *tp = netdev_priv(dev);
10327 int i;
10328
10329 if (!netif_running(tp->dev))
10330 return -EAGAIN;
10331
10332 if (data == 0)
759afc31 10333 data = UINT_MAX / 2;
4009a93d
MC
10334
10335 for (i = 0; i < (data * 2); i++) {
10336 if ((i % 2) == 0)
10337 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10338 LED_CTRL_1000MBPS_ON |
10339 LED_CTRL_100MBPS_ON |
10340 LED_CTRL_10MBPS_ON |
10341 LED_CTRL_TRAFFIC_OVERRIDE |
10342 LED_CTRL_TRAFFIC_BLINK |
10343 LED_CTRL_TRAFFIC_LED);
6aa20a22 10344
4009a93d
MC
10345 else
10346 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10347 LED_CTRL_TRAFFIC_OVERRIDE);
10348
10349 if (msleep_interruptible(500))
10350 break;
10351 }
10352 tw32(MAC_LED_CTRL, tp->led_ctrl);
10353 return 0;
10354}
10355
de6f31eb 10356static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10357 struct ethtool_stats *estats, u64 *tmp_stats)
10358{
10359 struct tg3 *tp = netdev_priv(dev);
10360 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10361}
10362
566f86ad 10363#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10364#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10365#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10366#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10367#define NVRAM_SELFBOOT_HW_SIZE 0x20
10368#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10369
10370static int tg3_test_nvram(struct tg3 *tp)
10371{
b9fc7dc5 10372 u32 csum, magic;
a9dc529d 10373 __be32 *buf;
ab0049b4 10374 int i, j, k, err = 0, size;
566f86ad 10375
df259d8c
MC
10376 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10377 return 0;
10378
e4f34110 10379 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10380 return -EIO;
10381
1b27777a
MC
10382 if (magic == TG3_EEPROM_MAGIC)
10383 size = NVRAM_TEST_SIZE;
b16250e3 10384 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10385 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10386 TG3_EEPROM_SB_FORMAT_1) {
10387 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10388 case TG3_EEPROM_SB_REVISION_0:
10389 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10390 break;
10391 case TG3_EEPROM_SB_REVISION_2:
10392 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10393 break;
10394 case TG3_EEPROM_SB_REVISION_3:
10395 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10396 break;
10397 default:
10398 return 0;
10399 }
10400 } else
1b27777a 10401 return 0;
b16250e3
MC
10402 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10403 size = NVRAM_SELFBOOT_HW_SIZE;
10404 else
1b27777a
MC
10405 return -EIO;
10406
10407 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10408 if (buf == NULL)
10409 return -ENOMEM;
10410
1b27777a
MC
10411 err = -EIO;
10412 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10413 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10414 if (err)
566f86ad 10415 break;
566f86ad 10416 }
1b27777a 10417 if (i < size)
566f86ad
MC
10418 goto out;
10419
1b27777a 10420 /* Selfboot format */
a9dc529d 10421 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10422 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10423 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10424 u8 *buf8 = (u8 *) buf, csum8 = 0;
10425
b9fc7dc5 10426 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10427 TG3_EEPROM_SB_REVISION_2) {
10428 /* For rev 2, the csum doesn't include the MBA. */
10429 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10430 csum8 += buf8[i];
10431 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10432 csum8 += buf8[i];
10433 } else {
10434 for (i = 0; i < size; i++)
10435 csum8 += buf8[i];
10436 }
1b27777a 10437
ad96b485
AB
10438 if (csum8 == 0) {
10439 err = 0;
10440 goto out;
10441 }
10442
10443 err = -EIO;
10444 goto out;
1b27777a 10445 }
566f86ad 10446
b9fc7dc5 10447 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10448 TG3_EEPROM_MAGIC_HW) {
10449 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10450 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10451 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10452
10453 /* Separate the parity bits and the data bytes. */
10454 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10455 if ((i == 0) || (i == 8)) {
10456 int l;
10457 u8 msk;
10458
10459 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10460 parity[k++] = buf8[i] & msk;
10461 i++;
859a5887 10462 } else if (i == 16) {
b16250e3
MC
10463 int l;
10464 u8 msk;
10465
10466 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10467 parity[k++] = buf8[i] & msk;
10468 i++;
10469
10470 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10471 parity[k++] = buf8[i] & msk;
10472 i++;
10473 }
10474 data[j++] = buf8[i];
10475 }
10476
10477 err = -EIO;
10478 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10479 u8 hw8 = hweight8(data[i]);
10480
10481 if ((hw8 & 0x1) && parity[i])
10482 goto out;
10483 else if (!(hw8 & 0x1) && !parity[i])
10484 goto out;
10485 }
10486 err = 0;
10487 goto out;
10488 }
10489
01c3a392
MC
10490 err = -EIO;
10491
566f86ad
MC
10492 /* Bootstrap checksum at offset 0x10 */
10493 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10494 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10495 goto out;
10496
10497 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10498 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10499 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10500 goto out;
566f86ad 10501
d4894f3e
MC
10502 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
10503 /* The data is in little-endian format in NVRAM.
10504 * Use the big-endian read routines to preserve
10505 * the byte order as it exists in NVRAM.
10506 */
10507 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &buf[i/4]))
10508 goto out;
10509 }
10510
10511 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10512 PCI_VPD_LRDT_RO_DATA);
10513 if (i > 0) {
10514 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10515 if (j < 0)
10516 goto out;
10517
10518 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10519 goto out;
10520
10521 i += PCI_VPD_LRDT_TAG_SIZE;
10522 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10523 PCI_VPD_RO_KEYWORD_CHKSUM);
10524 if (j > 0) {
10525 u8 csum8 = 0;
10526
10527 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10528
10529 for (i = 0; i <= j; i++)
10530 csum8 += ((u8 *)buf)[i];
10531
10532 if (csum8)
10533 goto out;
10534 }
10535 }
10536
566f86ad
MC
10537 err = 0;
10538
10539out:
10540 kfree(buf);
10541 return err;
10542}
10543
ca43007a
MC
10544#define TG3_SERDES_TIMEOUT_SEC 2
10545#define TG3_COPPER_TIMEOUT_SEC 6
10546
10547static int tg3_test_link(struct tg3 *tp)
10548{
10549 int i, max;
10550
10551 if (!netif_running(tp->dev))
10552 return -ENODEV;
10553
f07e9af3 10554 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10555 max = TG3_SERDES_TIMEOUT_SEC;
10556 else
10557 max = TG3_COPPER_TIMEOUT_SEC;
10558
10559 for (i = 0; i < max; i++) {
10560 if (netif_carrier_ok(tp->dev))
10561 return 0;
10562
10563 if (msleep_interruptible(1000))
10564 break;
10565 }
10566
10567 return -EIO;
10568}
10569
a71116d1 10570/* Only test the commonly used registers */
30ca3e37 10571static int tg3_test_registers(struct tg3 *tp)
a71116d1 10572{
b16250e3 10573 int i, is_5705, is_5750;
a71116d1
MC
10574 u32 offset, read_mask, write_mask, val, save_val, read_val;
10575 static struct {
10576 u16 offset;
10577 u16 flags;
10578#define TG3_FL_5705 0x1
10579#define TG3_FL_NOT_5705 0x2
10580#define TG3_FL_NOT_5788 0x4
b16250e3 10581#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10582 u32 read_mask;
10583 u32 write_mask;
10584 } reg_tbl[] = {
10585 /* MAC Control Registers */
10586 { MAC_MODE, TG3_FL_NOT_5705,
10587 0x00000000, 0x00ef6f8c },
10588 { MAC_MODE, TG3_FL_5705,
10589 0x00000000, 0x01ef6b8c },
10590 { MAC_STATUS, TG3_FL_NOT_5705,
10591 0x03800107, 0x00000000 },
10592 { MAC_STATUS, TG3_FL_5705,
10593 0x03800100, 0x00000000 },
10594 { MAC_ADDR_0_HIGH, 0x0000,
10595 0x00000000, 0x0000ffff },
10596 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10597 0x00000000, 0xffffffff },
a71116d1
MC
10598 { MAC_RX_MTU_SIZE, 0x0000,
10599 0x00000000, 0x0000ffff },
10600 { MAC_TX_MODE, 0x0000,
10601 0x00000000, 0x00000070 },
10602 { MAC_TX_LENGTHS, 0x0000,
10603 0x00000000, 0x00003fff },
10604 { MAC_RX_MODE, TG3_FL_NOT_5705,
10605 0x00000000, 0x000007fc },
10606 { MAC_RX_MODE, TG3_FL_5705,
10607 0x00000000, 0x000007dc },
10608 { MAC_HASH_REG_0, 0x0000,
10609 0x00000000, 0xffffffff },
10610 { MAC_HASH_REG_1, 0x0000,
10611 0x00000000, 0xffffffff },
10612 { MAC_HASH_REG_2, 0x0000,
10613 0x00000000, 0xffffffff },
10614 { MAC_HASH_REG_3, 0x0000,
10615 0x00000000, 0xffffffff },
10616
10617 /* Receive Data and Receive BD Initiator Control Registers. */
10618 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10619 0x00000000, 0xffffffff },
10620 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10621 0x00000000, 0xffffffff },
10622 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10623 0x00000000, 0x00000003 },
10624 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10625 0x00000000, 0xffffffff },
10626 { RCVDBDI_STD_BD+0, 0x0000,
10627 0x00000000, 0xffffffff },
10628 { RCVDBDI_STD_BD+4, 0x0000,
10629 0x00000000, 0xffffffff },
10630 { RCVDBDI_STD_BD+8, 0x0000,
10631 0x00000000, 0xffff0002 },
10632 { RCVDBDI_STD_BD+0xc, 0x0000,
10633 0x00000000, 0xffffffff },
6aa20a22 10634
a71116d1
MC
10635 /* Receive BD Initiator Control Registers. */
10636 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10637 0x00000000, 0xffffffff },
10638 { RCVBDI_STD_THRESH, TG3_FL_5705,
10639 0x00000000, 0x000003ff },
10640 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10641 0x00000000, 0xffffffff },
6aa20a22 10642
a71116d1
MC
10643 /* Host Coalescing Control Registers. */
10644 { HOSTCC_MODE, TG3_FL_NOT_5705,
10645 0x00000000, 0x00000004 },
10646 { HOSTCC_MODE, TG3_FL_5705,
10647 0x00000000, 0x000000f6 },
10648 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10649 0x00000000, 0xffffffff },
10650 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10651 0x00000000, 0x000003ff },
10652 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10653 0x00000000, 0xffffffff },
10654 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10655 0x00000000, 0x000003ff },
10656 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10657 0x00000000, 0xffffffff },
10658 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10659 0x00000000, 0x000000ff },
10660 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10661 0x00000000, 0xffffffff },
10662 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10663 0x00000000, 0x000000ff },
10664 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10665 0x00000000, 0xffffffff },
10666 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10667 0x00000000, 0xffffffff },
10668 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10669 0x00000000, 0xffffffff },
10670 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10671 0x00000000, 0x000000ff },
10672 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10673 0x00000000, 0xffffffff },
10674 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10675 0x00000000, 0x000000ff },
10676 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10677 0x00000000, 0xffffffff },
10678 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10679 0x00000000, 0xffffffff },
10680 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10681 0x00000000, 0xffffffff },
10682 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10683 0x00000000, 0xffffffff },
10684 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10685 0x00000000, 0xffffffff },
10686 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10687 0xffffffff, 0x00000000 },
10688 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10689 0xffffffff, 0x00000000 },
10690
10691 /* Buffer Manager Control Registers. */
b16250e3 10692 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10693 0x00000000, 0x007fff80 },
b16250e3 10694 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10695 0x00000000, 0x007fffff },
10696 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10697 0x00000000, 0x0000003f },
10698 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10699 0x00000000, 0x000001ff },
10700 { BUFMGR_MB_HIGH_WATER, 0x0000,
10701 0x00000000, 0x000001ff },
10702 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10703 0xffffffff, 0x00000000 },
10704 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10705 0xffffffff, 0x00000000 },
6aa20a22 10706
a71116d1
MC
10707 /* Mailbox Registers */
10708 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10709 0x00000000, 0x000001ff },
10710 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10711 0x00000000, 0x000001ff },
10712 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10713 0x00000000, 0x000007ff },
10714 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10715 0x00000000, 0x000001ff },
10716
10717 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10718 };
10719
b16250e3
MC
10720 is_5705 = is_5750 = 0;
10721 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10722 is_5705 = 1;
b16250e3
MC
10723 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10724 is_5750 = 1;
10725 }
a71116d1
MC
10726
10727 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10728 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10729 continue;
10730
10731 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10732 continue;
10733
10734 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10735 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10736 continue;
10737
b16250e3
MC
10738 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10739 continue;
10740
a71116d1
MC
10741 offset = (u32) reg_tbl[i].offset;
10742 read_mask = reg_tbl[i].read_mask;
10743 write_mask = reg_tbl[i].write_mask;
10744
10745 /* Save the original register content */
10746 save_val = tr32(offset);
10747
10748 /* Determine the read-only value. */
10749 read_val = save_val & read_mask;
10750
10751 /* Write zero to the register, then make sure the read-only bits
10752 * are not changed and the read/write bits are all zeros.
10753 */
10754 tw32(offset, 0);
10755
10756 val = tr32(offset);
10757
10758 /* Test the read-only and read/write bits. */
10759 if (((val & read_mask) != read_val) || (val & write_mask))
10760 goto out;
10761
10762 /* Write ones to all the bits defined by RdMask and WrMask, then
10763 * make sure the read-only bits are not changed and the
10764 * read/write bits are all ones.
10765 */
10766 tw32(offset, read_mask | write_mask);
10767
10768 val = tr32(offset);
10769
10770 /* Test the read-only bits. */
10771 if ((val & read_mask) != read_val)
10772 goto out;
10773
10774 /* Test the read/write bits. */
10775 if ((val & write_mask) != write_mask)
10776 goto out;
10777
10778 tw32(offset, save_val);
10779 }
10780
10781 return 0;
10782
10783out:
9f88f29f 10784 if (netif_msg_hw(tp))
2445e461
MC
10785 netdev_err(tp->dev,
10786 "Register test failed at offset %x\n", offset);
a71116d1
MC
10787 tw32(offset, save_val);
10788 return -EIO;
10789}
10790
7942e1db
MC
10791static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10792{
f71e1309 10793 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10794 int i;
10795 u32 j;
10796
e9edda69 10797 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10798 for (j = 0; j < len; j += 4) {
10799 u32 val;
10800
10801 tg3_write_mem(tp, offset + j, test_pattern[i]);
10802 tg3_read_mem(tp, offset + j, &val);
10803 if (val != test_pattern[i])
10804 return -EIO;
10805 }
10806 }
10807 return 0;
10808}
10809
10810static int tg3_test_memory(struct tg3 *tp)
10811{
10812 static struct mem_entry {
10813 u32 offset;
10814 u32 len;
10815 } mem_tbl_570x[] = {
38690194 10816 { 0x00000000, 0x00b50},
7942e1db
MC
10817 { 0x00002000, 0x1c000},
10818 { 0xffffffff, 0x00000}
10819 }, mem_tbl_5705[] = {
10820 { 0x00000100, 0x0000c},
10821 { 0x00000200, 0x00008},
7942e1db
MC
10822 { 0x00004000, 0x00800},
10823 { 0x00006000, 0x01000},
10824 { 0x00008000, 0x02000},
10825 { 0x00010000, 0x0e000},
10826 { 0xffffffff, 0x00000}
79f4d13a
MC
10827 }, mem_tbl_5755[] = {
10828 { 0x00000200, 0x00008},
10829 { 0x00004000, 0x00800},
10830 { 0x00006000, 0x00800},
10831 { 0x00008000, 0x02000},
10832 { 0x00010000, 0x0c000},
10833 { 0xffffffff, 0x00000}
b16250e3
MC
10834 }, mem_tbl_5906[] = {
10835 { 0x00000200, 0x00008},
10836 { 0x00004000, 0x00400},
10837 { 0x00006000, 0x00400},
10838 { 0x00008000, 0x01000},
10839 { 0x00010000, 0x01000},
10840 { 0xffffffff, 0x00000}
8b5a6c42
MC
10841 }, mem_tbl_5717[] = {
10842 { 0x00000200, 0x00008},
10843 { 0x00010000, 0x0a000},
10844 { 0x00020000, 0x13c00},
10845 { 0xffffffff, 0x00000}
10846 }, mem_tbl_57765[] = {
10847 { 0x00000200, 0x00008},
10848 { 0x00004000, 0x00800},
10849 { 0x00006000, 0x09800},
10850 { 0x00010000, 0x0a000},
10851 { 0xffffffff, 0x00000}
7942e1db
MC
10852 };
10853 struct mem_entry *mem_tbl;
10854 int err = 0;
10855 int i;
10856
a50d0796
MC
10857 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10859 mem_tbl = mem_tbl_5717;
10860 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10861 mem_tbl = mem_tbl_57765;
10862 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10863 mem_tbl = mem_tbl_5755;
10864 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10865 mem_tbl = mem_tbl_5906;
10866 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10867 mem_tbl = mem_tbl_5705;
10868 else
7942e1db
MC
10869 mem_tbl = mem_tbl_570x;
10870
10871 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10872 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10873 if (err)
7942e1db
MC
10874 break;
10875 }
6aa20a22 10876
7942e1db
MC
10877 return err;
10878}
10879
9f40dead
MC
10880#define TG3_MAC_LOOPBACK 0
10881#define TG3_PHY_LOOPBACK 1
10882
10883static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10884{
9f40dead 10885 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10886 u32 desc_idx, coal_now;
c76949a6
MC
10887 struct sk_buff *skb, *rx_skb;
10888 u8 *tx_data;
10889 dma_addr_t map;
10890 int num_pkts, tx_len, rx_len, i, err;
10891 struct tg3_rx_buffer_desc *desc;
898a56f8 10892 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10893 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10894
c8873405
MC
10895 tnapi = &tp->napi[0];
10896 rnapi = &tp->napi[0];
0c1d0e2b 10897 if (tp->irq_cnt > 1) {
1da85aa3
MC
10898 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10899 rnapi = &tp->napi[1];
c8873405
MC
10900 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10901 tnapi = &tp->napi[1];
0c1d0e2b 10902 }
fd2ce37f 10903 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10904
9f40dead 10905 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10906 /* HW errata - mac loopback fails in some cases on 5780.
10907 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
10908 * errata. Also, the MAC loopback test is deprecated for
10909 * all newer ASIC revisions.
c94e3941 10910 */
aba49f24
MC
10911 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
10912 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
c94e3941
MC
10913 return 0;
10914
49692ca1
MC
10915 mac_mode = tp->mac_mode &
10916 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
10917 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
e8f3f6ca
MC
10918 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10919 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 10920 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
10921 mac_mode |= MAC_MODE_PORT_MODE_MII;
10922 else
10923 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10924 tw32(MAC_MODE, mac_mode);
10925 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10926 u32 val;
10927
f07e9af3 10928 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 10929 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10930 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10931 } else
10932 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10933
9ef8ca99
MC
10934 tg3_phy_toggle_automdix(tp, 0);
10935
3f7045c1 10936 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10937 udelay(40);
5d64ad34 10938
49692ca1
MC
10939 mac_mode = tp->mac_mode &
10940 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 10941 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
10942 tg3_writephy(tp, MII_TG3_FET_PTEST,
10943 MII_TG3_FET_PTEST_FRC_TX_LINK |
10944 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10945 /* The write needs to be flushed for the AC131 */
10946 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10947 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10948 mac_mode |= MAC_MODE_PORT_MODE_MII;
10949 } else
10950 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10951
c94e3941 10952 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 10953 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
10954 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10955 udelay(10);
10956 tw32_f(MAC_RX_MODE, tp->rx_mode);
10957 }
e8f3f6ca 10958 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10959 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10960 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10961 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10962 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10963 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10964 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10965 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10966 }
9f40dead 10967 tw32(MAC_MODE, mac_mode);
49692ca1
MC
10968
10969 /* Wait for link */
10970 for (i = 0; i < 100; i++) {
10971 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
10972 break;
10973 mdelay(1);
10974 }
859a5887 10975 } else {
9f40dead 10976 return -EINVAL;
859a5887 10977 }
c76949a6
MC
10978
10979 err = -EIO;
10980
c76949a6 10981 tx_len = 1514;
a20e9c62 10982 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10983 if (!skb)
10984 return -ENOMEM;
10985
c76949a6
MC
10986 tx_data = skb_put(skb, tx_len);
10987 memcpy(tx_data, tp->dev->dev_addr, 6);
10988 memset(tx_data + 6, 0x0, 8);
10989
10990 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10991
10992 for (i = 14; i < tx_len; i++)
10993 tx_data[i] = (u8) (i & 0xff);
10994
f4188d8a
AD
10995 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10996 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10997 dev_kfree_skb(skb);
10998 return -EIO;
10999 }
c76949a6
MC
11000
11001 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11002 rnapi->coal_now);
c76949a6
MC
11003
11004 udelay(10);
11005
898a56f8 11006 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11007
c76949a6
MC
11008 num_pkts = 0;
11009
f4188d8a 11010 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 11011
f3f3f27e 11012 tnapi->tx_prod++;
c76949a6
MC
11013 num_pkts++;
11014
f3f3f27e
MC
11015 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11016 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11017
11018 udelay(10);
11019
303fc921
MC
11020 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11021 for (i = 0; i < 35; i++) {
c76949a6 11022 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11023 coal_now);
c76949a6
MC
11024
11025 udelay(10);
11026
898a56f8
MC
11027 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11028 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11029 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11030 (rx_idx == (rx_start_idx + num_pkts)))
11031 break;
11032 }
11033
f4188d8a 11034 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11035 dev_kfree_skb(skb);
11036
f3f3f27e 11037 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11038 goto out;
11039
11040 if (rx_idx != rx_start_idx + num_pkts)
11041 goto out;
11042
72334482 11043 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
11044 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11045 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
11046 if (opaque_key != RXD_OPAQUE_RING_STD)
11047 goto out;
11048
11049 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11050 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11051 goto out;
11052
11053 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11054 if (rx_len != tx_len)
11055 goto out;
11056
21f581a5 11057 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 11058
4e5e4f0d 11059 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
11060 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11061
11062 for (i = 14; i < tx_len; i++) {
11063 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11064 goto out;
11065 }
11066 err = 0;
6aa20a22 11067
c76949a6
MC
11068 /* tg3_free_rings will unmap and free the rx_skb */
11069out:
11070 return err;
11071}
11072
9f40dead
MC
11073#define TG3_MAC_LOOPBACK_FAILED 1
11074#define TG3_PHY_LOOPBACK_FAILED 2
11075#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11076 TG3_PHY_LOOPBACK_FAILED)
11077
11078static int tg3_test_loopback(struct tg3 *tp)
11079{
11080 int err = 0;
ab789046 11081 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11082
11083 if (!netif_running(tp->dev))
11084 return TG3_LOOPBACK_FAILED;
11085
ab789046
MC
11086 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11087 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11088
b9ec6c1b 11089 err = tg3_reset_hw(tp, 1);
ab789046
MC
11090 if (err) {
11091 err = TG3_LOOPBACK_FAILED;
11092 goto done;
11093 }
9f40dead 11094
6833c043 11095 /* Turn off gphy autopowerdown. */
f07e9af3 11096 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11097 tg3_phy_toggle_apd(tp, false);
11098
321d32a0 11099 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11100 int i;
11101 u32 status;
11102
11103 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11104
11105 /* Wait for up to 40 microseconds to acquire lock. */
11106 for (i = 0; i < 4; i++) {
11107 status = tr32(TG3_CPMU_MUTEX_GNT);
11108 if (status == CPMU_MUTEX_GNT_DRIVER)
11109 break;
11110 udelay(10);
11111 }
11112
ab789046
MC
11113 if (status != CPMU_MUTEX_GNT_DRIVER) {
11114 err = TG3_LOOPBACK_FAILED;
11115 goto done;
11116 }
9936bcf6 11117
b2a5c19c 11118 /* Turn off link-based power management. */
e875093c 11119 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11120 tw32(TG3_CPMU_CTRL,
11121 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11122 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11123 }
11124
9f40dead
MC
11125 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11126 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11127
321d32a0 11128 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11129 tw32(TG3_CPMU_CTRL, cpmuctrl);
11130
11131 /* Release the mutex */
11132 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11133 }
11134
f07e9af3 11135 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11136 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
11137 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11138 err |= TG3_PHY_LOOPBACK_FAILED;
11139 }
11140
6833c043 11141 /* Re-enable gphy autopowerdown. */
f07e9af3 11142 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11143 tg3_phy_toggle_apd(tp, true);
11144
ab789046
MC
11145done:
11146 tp->phy_flags |= eee_cap;
11147
9f40dead
MC
11148 return err;
11149}
11150
4cafd3f5
MC
11151static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11152 u64 *data)
11153{
566f86ad
MC
11154 struct tg3 *tp = netdev_priv(dev);
11155
80096068 11156 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11157 tg3_power_up(tp);
bc1c7567 11158
566f86ad
MC
11159 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11160
11161 if (tg3_test_nvram(tp) != 0) {
11162 etest->flags |= ETH_TEST_FL_FAILED;
11163 data[0] = 1;
11164 }
ca43007a
MC
11165 if (tg3_test_link(tp) != 0) {
11166 etest->flags |= ETH_TEST_FL_FAILED;
11167 data[1] = 1;
11168 }
a71116d1 11169 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11170 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11171
11172 if (netif_running(dev)) {
b02fd9e3 11173 tg3_phy_stop(tp);
a71116d1 11174 tg3_netif_stop(tp);
bbe832c0
MC
11175 irq_sync = 1;
11176 }
a71116d1 11177
bbe832c0 11178 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11179
11180 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11181 err = tg3_nvram_lock(tp);
a71116d1
MC
11182 tg3_halt_cpu(tp, RX_CPU_BASE);
11183 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11184 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11185 if (!err)
11186 tg3_nvram_unlock(tp);
a71116d1 11187
f07e9af3 11188 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11189 tg3_phy_reset(tp);
11190
a71116d1
MC
11191 if (tg3_test_registers(tp) != 0) {
11192 etest->flags |= ETH_TEST_FL_FAILED;
11193 data[2] = 1;
11194 }
7942e1db
MC
11195 if (tg3_test_memory(tp) != 0) {
11196 etest->flags |= ETH_TEST_FL_FAILED;
11197 data[3] = 1;
11198 }
9f40dead 11199 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11200 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11201
f47c11ee
DM
11202 tg3_full_unlock(tp);
11203
d4bc3927
MC
11204 if (tg3_test_interrupt(tp) != 0) {
11205 etest->flags |= ETH_TEST_FL_FAILED;
11206 data[5] = 1;
11207 }
f47c11ee
DM
11208
11209 tg3_full_lock(tp, 0);
d4bc3927 11210
a71116d1
MC
11211 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11212 if (netif_running(dev)) {
11213 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11214 err2 = tg3_restart_hw(tp, 1);
11215 if (!err2)
b9ec6c1b 11216 tg3_netif_start(tp);
a71116d1 11217 }
f47c11ee
DM
11218
11219 tg3_full_unlock(tp);
b02fd9e3
MC
11220
11221 if (irq_sync && !err2)
11222 tg3_phy_start(tp);
a71116d1 11223 }
80096068 11224 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11225 tg3_power_down(tp);
bc1c7567 11226
4cafd3f5
MC
11227}
11228
1da177e4
LT
11229static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11230{
11231 struct mii_ioctl_data *data = if_mii(ifr);
11232 struct tg3 *tp = netdev_priv(dev);
11233 int err;
11234
b02fd9e3 11235 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11236 struct phy_device *phydev;
f07e9af3 11237 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11238 return -EAGAIN;
3f0e3ad7 11239 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11240 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11241 }
11242
33f401ae 11243 switch (cmd) {
1da177e4 11244 case SIOCGMIIPHY:
882e9793 11245 data->phy_id = tp->phy_addr;
1da177e4
LT
11246
11247 /* fallthru */
11248 case SIOCGMIIREG: {
11249 u32 mii_regval;
11250
f07e9af3 11251 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11252 break; /* We have no PHY */
11253
f746a313
MC
11254 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11255 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11256 !netif_running(dev)))
bc1c7567
MC
11257 return -EAGAIN;
11258
f47c11ee 11259 spin_lock_bh(&tp->lock);
1da177e4 11260 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11261 spin_unlock_bh(&tp->lock);
1da177e4
LT
11262
11263 data->val_out = mii_regval;
11264
11265 return err;
11266 }
11267
11268 case SIOCSMIIREG:
f07e9af3 11269 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11270 break; /* We have no PHY */
11271
f746a313
MC
11272 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11273 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11274 !netif_running(dev)))
bc1c7567
MC
11275 return -EAGAIN;
11276
f47c11ee 11277 spin_lock_bh(&tp->lock);
1da177e4 11278 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11279 spin_unlock_bh(&tp->lock);
1da177e4
LT
11280
11281 return err;
11282
11283 default:
11284 /* do nothing */
11285 break;
11286 }
11287 return -EOPNOTSUPP;
11288}
11289
15f9850d
DM
11290static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11291{
11292 struct tg3 *tp = netdev_priv(dev);
11293
11294 memcpy(ec, &tp->coal, sizeof(*ec));
11295 return 0;
11296}
11297
d244c892
MC
11298static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11299{
11300 struct tg3 *tp = netdev_priv(dev);
11301 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11302 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11303
11304 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11305 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11306 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11307 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11308 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11309 }
11310
11311 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11312 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11313 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11314 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11315 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11316 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11317 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11318 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11319 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11320 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11321 return -EINVAL;
11322
11323 /* No rx interrupts will be generated if both are zero */
11324 if ((ec->rx_coalesce_usecs == 0) &&
11325 (ec->rx_max_coalesced_frames == 0))
11326 return -EINVAL;
11327
11328 /* No tx interrupts will be generated if both are zero */
11329 if ((ec->tx_coalesce_usecs == 0) &&
11330 (ec->tx_max_coalesced_frames == 0))
11331 return -EINVAL;
11332
11333 /* Only copy relevant parameters, ignore all others. */
11334 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11335 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11336 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11337 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11338 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11339 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11340 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11341 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11342 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11343
11344 if (netif_running(dev)) {
11345 tg3_full_lock(tp, 0);
11346 __tg3_set_coalesce(tp, &tp->coal);
11347 tg3_full_unlock(tp);
11348 }
11349 return 0;
11350}
11351
7282d491 11352static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11353 .get_settings = tg3_get_settings,
11354 .set_settings = tg3_set_settings,
11355 .get_drvinfo = tg3_get_drvinfo,
11356 .get_regs_len = tg3_get_regs_len,
11357 .get_regs = tg3_get_regs,
11358 .get_wol = tg3_get_wol,
11359 .set_wol = tg3_set_wol,
11360 .get_msglevel = tg3_get_msglevel,
11361 .set_msglevel = tg3_set_msglevel,
11362 .nway_reset = tg3_nway_reset,
11363 .get_link = ethtool_op_get_link,
11364 .get_eeprom_len = tg3_get_eeprom_len,
11365 .get_eeprom = tg3_get_eeprom,
11366 .set_eeprom = tg3_set_eeprom,
11367 .get_ringparam = tg3_get_ringparam,
11368 .set_ringparam = tg3_set_ringparam,
11369 .get_pauseparam = tg3_get_pauseparam,
11370 .set_pauseparam = tg3_set_pauseparam,
11371 .get_rx_csum = tg3_get_rx_csum,
11372 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11373 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11374 .set_sg = ethtool_op_set_sg,
1da177e4 11375 .set_tso = tg3_set_tso,
4cafd3f5 11376 .self_test = tg3_self_test,
1da177e4 11377 .get_strings = tg3_get_strings,
4009a93d 11378 .phys_id = tg3_phys_id,
1da177e4 11379 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11380 .get_coalesce = tg3_get_coalesce,
d244c892 11381 .set_coalesce = tg3_set_coalesce,
b9f2c044 11382 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11383};
11384
11385static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11386{
1b27777a 11387 u32 cursize, val, magic;
1da177e4
LT
11388
11389 tp->nvram_size = EEPROM_CHIP_SIZE;
11390
e4f34110 11391 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11392 return;
11393
b16250e3
MC
11394 if ((magic != TG3_EEPROM_MAGIC) &&
11395 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11396 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11397 return;
11398
11399 /*
11400 * Size the chip by reading offsets at increasing powers of two.
11401 * When we encounter our validation signature, we know the addressing
11402 * has wrapped around, and thus have our chip size.
11403 */
1b27777a 11404 cursize = 0x10;
1da177e4
LT
11405
11406 while (cursize < tp->nvram_size) {
e4f34110 11407 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11408 return;
11409
1820180b 11410 if (val == magic)
1da177e4
LT
11411 break;
11412
11413 cursize <<= 1;
11414 }
11415
11416 tp->nvram_size = cursize;
11417}
6aa20a22 11418
1da177e4
LT
11419static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11420{
11421 u32 val;
11422
df259d8c
MC
11423 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11424 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11425 return;
11426
11427 /* Selfboot format */
1820180b 11428 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11429 tg3_get_eeprom_size(tp);
11430 return;
11431 }
11432
6d348f2c 11433 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11434 if (val != 0) {
6d348f2c
MC
11435 /* This is confusing. We want to operate on the
11436 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11437 * call will read from NVRAM and byteswap the data
11438 * according to the byteswapping settings for all
11439 * other register accesses. This ensures the data we
11440 * want will always reside in the lower 16-bits.
11441 * However, the data in NVRAM is in LE format, which
11442 * means the data from the NVRAM read will always be
11443 * opposite the endianness of the CPU. The 16-bit
11444 * byteswap then brings the data to CPU endianness.
11445 */
11446 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11447 return;
11448 }
11449 }
fd1122a2 11450 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11451}
11452
11453static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11454{
11455 u32 nvcfg1;
11456
11457 nvcfg1 = tr32(NVRAM_CFG1);
11458 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11459 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11460 } else {
1da177e4
LT
11461 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11462 tw32(NVRAM_CFG1, nvcfg1);
11463 }
11464
4c987487 11465 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11466 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11467 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11468 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11469 tp->nvram_jedecnum = JEDEC_ATMEL;
11470 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11471 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11472 break;
11473 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11474 tp->nvram_jedecnum = JEDEC_ATMEL;
11475 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11476 break;
11477 case FLASH_VENDOR_ATMEL_EEPROM:
11478 tp->nvram_jedecnum = JEDEC_ATMEL;
11479 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11480 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11481 break;
11482 case FLASH_VENDOR_ST:
11483 tp->nvram_jedecnum = JEDEC_ST;
11484 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11485 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11486 break;
11487 case FLASH_VENDOR_SAIFUN:
11488 tp->nvram_jedecnum = JEDEC_SAIFUN;
11489 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11490 break;
11491 case FLASH_VENDOR_SST_SMALL:
11492 case FLASH_VENDOR_SST_LARGE:
11493 tp->nvram_jedecnum = JEDEC_SST;
11494 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11495 break;
1da177e4 11496 }
8590a603 11497 } else {
1da177e4
LT
11498 tp->nvram_jedecnum = JEDEC_ATMEL;
11499 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11500 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11501 }
11502}
11503
a1b950d5
MC
11504static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11505{
11506 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11507 case FLASH_5752PAGE_SIZE_256:
11508 tp->nvram_pagesize = 256;
11509 break;
11510 case FLASH_5752PAGE_SIZE_512:
11511 tp->nvram_pagesize = 512;
11512 break;
11513 case FLASH_5752PAGE_SIZE_1K:
11514 tp->nvram_pagesize = 1024;
11515 break;
11516 case FLASH_5752PAGE_SIZE_2K:
11517 tp->nvram_pagesize = 2048;
11518 break;
11519 case FLASH_5752PAGE_SIZE_4K:
11520 tp->nvram_pagesize = 4096;
11521 break;
11522 case FLASH_5752PAGE_SIZE_264:
11523 tp->nvram_pagesize = 264;
11524 break;
11525 case FLASH_5752PAGE_SIZE_528:
11526 tp->nvram_pagesize = 528;
11527 break;
11528 }
11529}
11530
361b4ac2
MC
11531static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11532{
11533 u32 nvcfg1;
11534
11535 nvcfg1 = tr32(NVRAM_CFG1);
11536
e6af301b
MC
11537 /* NVRAM protection for TPM */
11538 if (nvcfg1 & (1 << 27))
f66a29b0 11539 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11540
361b4ac2 11541 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11542 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11543 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11544 tp->nvram_jedecnum = JEDEC_ATMEL;
11545 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11546 break;
11547 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11548 tp->nvram_jedecnum = JEDEC_ATMEL;
11549 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11550 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11551 break;
11552 case FLASH_5752VENDOR_ST_M45PE10:
11553 case FLASH_5752VENDOR_ST_M45PE20:
11554 case FLASH_5752VENDOR_ST_M45PE40:
11555 tp->nvram_jedecnum = JEDEC_ST;
11556 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11557 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11558 break;
361b4ac2
MC
11559 }
11560
11561 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11562 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11563 } else {
361b4ac2
MC
11564 /* For eeprom, set pagesize to maximum eeprom size */
11565 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11566
11567 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11568 tw32(NVRAM_CFG1, nvcfg1);
11569 }
11570}
11571
d3c7b886
MC
11572static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11573{
989a9d23 11574 u32 nvcfg1, protect = 0;
d3c7b886
MC
11575
11576 nvcfg1 = tr32(NVRAM_CFG1);
11577
11578 /* NVRAM protection for TPM */
989a9d23 11579 if (nvcfg1 & (1 << 27)) {
f66a29b0 11580 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11581 protect = 1;
11582 }
d3c7b886 11583
989a9d23
MC
11584 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11585 switch (nvcfg1) {
8590a603
MC
11586 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11587 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11588 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11589 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11590 tp->nvram_jedecnum = JEDEC_ATMEL;
11591 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11592 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11593 tp->nvram_pagesize = 264;
11594 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11595 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11596 tp->nvram_size = (protect ? 0x3e200 :
11597 TG3_NVRAM_SIZE_512KB);
11598 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11599 tp->nvram_size = (protect ? 0x1f200 :
11600 TG3_NVRAM_SIZE_256KB);
11601 else
11602 tp->nvram_size = (protect ? 0x1f200 :
11603 TG3_NVRAM_SIZE_128KB);
11604 break;
11605 case FLASH_5752VENDOR_ST_M45PE10:
11606 case FLASH_5752VENDOR_ST_M45PE20:
11607 case FLASH_5752VENDOR_ST_M45PE40:
11608 tp->nvram_jedecnum = JEDEC_ST;
11609 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11610 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11611 tp->nvram_pagesize = 256;
11612 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11613 tp->nvram_size = (protect ?
11614 TG3_NVRAM_SIZE_64KB :
11615 TG3_NVRAM_SIZE_128KB);
11616 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11617 tp->nvram_size = (protect ?
11618 TG3_NVRAM_SIZE_64KB :
11619 TG3_NVRAM_SIZE_256KB);
11620 else
11621 tp->nvram_size = (protect ?
11622 TG3_NVRAM_SIZE_128KB :
11623 TG3_NVRAM_SIZE_512KB);
11624 break;
d3c7b886
MC
11625 }
11626}
11627
1b27777a
MC
11628static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11629{
11630 u32 nvcfg1;
11631
11632 nvcfg1 = tr32(NVRAM_CFG1);
11633
11634 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11635 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11636 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11637 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11638 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11639 tp->nvram_jedecnum = JEDEC_ATMEL;
11640 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11641 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11642
8590a603
MC
11643 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11644 tw32(NVRAM_CFG1, nvcfg1);
11645 break;
11646 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11647 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11648 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11649 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11650 tp->nvram_jedecnum = JEDEC_ATMEL;
11651 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11652 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11653 tp->nvram_pagesize = 264;
11654 break;
11655 case FLASH_5752VENDOR_ST_M45PE10:
11656 case FLASH_5752VENDOR_ST_M45PE20:
11657 case FLASH_5752VENDOR_ST_M45PE40:
11658 tp->nvram_jedecnum = JEDEC_ST;
11659 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11660 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11661 tp->nvram_pagesize = 256;
11662 break;
1b27777a
MC
11663 }
11664}
11665
6b91fa02
MC
11666static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11667{
11668 u32 nvcfg1, protect = 0;
11669
11670 nvcfg1 = tr32(NVRAM_CFG1);
11671
11672 /* NVRAM protection for TPM */
11673 if (nvcfg1 & (1 << 27)) {
f66a29b0 11674 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11675 protect = 1;
11676 }
11677
11678 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11679 switch (nvcfg1) {
8590a603
MC
11680 case FLASH_5761VENDOR_ATMEL_ADB021D:
11681 case FLASH_5761VENDOR_ATMEL_ADB041D:
11682 case FLASH_5761VENDOR_ATMEL_ADB081D:
11683 case FLASH_5761VENDOR_ATMEL_ADB161D:
11684 case FLASH_5761VENDOR_ATMEL_MDB021D:
11685 case FLASH_5761VENDOR_ATMEL_MDB041D:
11686 case FLASH_5761VENDOR_ATMEL_MDB081D:
11687 case FLASH_5761VENDOR_ATMEL_MDB161D:
11688 tp->nvram_jedecnum = JEDEC_ATMEL;
11689 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11690 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11691 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11692 tp->nvram_pagesize = 256;
11693 break;
11694 case FLASH_5761VENDOR_ST_A_M45PE20:
11695 case FLASH_5761VENDOR_ST_A_M45PE40:
11696 case FLASH_5761VENDOR_ST_A_M45PE80:
11697 case FLASH_5761VENDOR_ST_A_M45PE16:
11698 case FLASH_5761VENDOR_ST_M_M45PE20:
11699 case FLASH_5761VENDOR_ST_M_M45PE40:
11700 case FLASH_5761VENDOR_ST_M_M45PE80:
11701 case FLASH_5761VENDOR_ST_M_M45PE16:
11702 tp->nvram_jedecnum = JEDEC_ST;
11703 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11704 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11705 tp->nvram_pagesize = 256;
11706 break;
6b91fa02
MC
11707 }
11708
11709 if (protect) {
11710 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11711 } else {
11712 switch (nvcfg1) {
8590a603
MC
11713 case FLASH_5761VENDOR_ATMEL_ADB161D:
11714 case FLASH_5761VENDOR_ATMEL_MDB161D:
11715 case FLASH_5761VENDOR_ST_A_M45PE16:
11716 case FLASH_5761VENDOR_ST_M_M45PE16:
11717 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11718 break;
11719 case FLASH_5761VENDOR_ATMEL_ADB081D:
11720 case FLASH_5761VENDOR_ATMEL_MDB081D:
11721 case FLASH_5761VENDOR_ST_A_M45PE80:
11722 case FLASH_5761VENDOR_ST_M_M45PE80:
11723 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11724 break;
11725 case FLASH_5761VENDOR_ATMEL_ADB041D:
11726 case FLASH_5761VENDOR_ATMEL_MDB041D:
11727 case FLASH_5761VENDOR_ST_A_M45PE40:
11728 case FLASH_5761VENDOR_ST_M_M45PE40:
11729 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11730 break;
11731 case FLASH_5761VENDOR_ATMEL_ADB021D:
11732 case FLASH_5761VENDOR_ATMEL_MDB021D:
11733 case FLASH_5761VENDOR_ST_A_M45PE20:
11734 case FLASH_5761VENDOR_ST_M_M45PE20:
11735 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11736 break;
6b91fa02
MC
11737 }
11738 }
11739}
11740
b5d3772c
MC
11741static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11742{
11743 tp->nvram_jedecnum = JEDEC_ATMEL;
11744 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11745 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11746}
11747
321d32a0
MC
11748static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11749{
11750 u32 nvcfg1;
11751
11752 nvcfg1 = tr32(NVRAM_CFG1);
11753
11754 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11755 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11756 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11757 tp->nvram_jedecnum = JEDEC_ATMEL;
11758 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11759 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11760
11761 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11762 tw32(NVRAM_CFG1, nvcfg1);
11763 return;
11764 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11765 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11766 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11767 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11768 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11769 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11770 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11771 tp->nvram_jedecnum = JEDEC_ATMEL;
11772 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11773 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11774
11775 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11776 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11777 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11778 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11779 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11780 break;
11781 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11782 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11783 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11784 break;
11785 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11786 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11787 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11788 break;
11789 }
11790 break;
11791 case FLASH_5752VENDOR_ST_M45PE10:
11792 case FLASH_5752VENDOR_ST_M45PE20:
11793 case FLASH_5752VENDOR_ST_M45PE40:
11794 tp->nvram_jedecnum = JEDEC_ST;
11795 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11796 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11797
11798 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11799 case FLASH_5752VENDOR_ST_M45PE10:
11800 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11801 break;
11802 case FLASH_5752VENDOR_ST_M45PE20:
11803 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11804 break;
11805 case FLASH_5752VENDOR_ST_M45PE40:
11806 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11807 break;
11808 }
11809 break;
11810 default:
df259d8c 11811 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11812 return;
11813 }
11814
a1b950d5
MC
11815 tg3_nvram_get_pagesize(tp, nvcfg1);
11816 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11817 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11818}
11819
11820
11821static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11822{
11823 u32 nvcfg1;
11824
11825 nvcfg1 = tr32(NVRAM_CFG1);
11826
11827 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11828 case FLASH_5717VENDOR_ATMEL_EEPROM:
11829 case FLASH_5717VENDOR_MICRO_EEPROM:
11830 tp->nvram_jedecnum = JEDEC_ATMEL;
11831 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11832 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11833
11834 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11835 tw32(NVRAM_CFG1, nvcfg1);
11836 return;
11837 case FLASH_5717VENDOR_ATMEL_MDB011D:
11838 case FLASH_5717VENDOR_ATMEL_ADB011B:
11839 case FLASH_5717VENDOR_ATMEL_ADB011D:
11840 case FLASH_5717VENDOR_ATMEL_MDB021D:
11841 case FLASH_5717VENDOR_ATMEL_ADB021B:
11842 case FLASH_5717VENDOR_ATMEL_ADB021D:
11843 case FLASH_5717VENDOR_ATMEL_45USPT:
11844 tp->nvram_jedecnum = JEDEC_ATMEL;
11845 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11846 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11847
11848 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11849 case FLASH_5717VENDOR_ATMEL_MDB021D:
11850 case FLASH_5717VENDOR_ATMEL_ADB021B:
11851 case FLASH_5717VENDOR_ATMEL_ADB021D:
11852 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11853 break;
11854 default:
11855 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11856 break;
11857 }
321d32a0 11858 break;
a1b950d5
MC
11859 case FLASH_5717VENDOR_ST_M_M25PE10:
11860 case FLASH_5717VENDOR_ST_A_M25PE10:
11861 case FLASH_5717VENDOR_ST_M_M45PE10:
11862 case FLASH_5717VENDOR_ST_A_M45PE10:
11863 case FLASH_5717VENDOR_ST_M_M25PE20:
11864 case FLASH_5717VENDOR_ST_A_M25PE20:
11865 case FLASH_5717VENDOR_ST_M_M45PE20:
11866 case FLASH_5717VENDOR_ST_A_M45PE20:
11867 case FLASH_5717VENDOR_ST_25USPT:
11868 case FLASH_5717VENDOR_ST_45USPT:
11869 tp->nvram_jedecnum = JEDEC_ST;
11870 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11871 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11872
11873 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11874 case FLASH_5717VENDOR_ST_M_M25PE20:
11875 case FLASH_5717VENDOR_ST_A_M25PE20:
11876 case FLASH_5717VENDOR_ST_M_M45PE20:
11877 case FLASH_5717VENDOR_ST_A_M45PE20:
11878 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11879 break;
11880 default:
11881 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11882 break;
11883 }
321d32a0 11884 break;
a1b950d5
MC
11885 default:
11886 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11887 return;
321d32a0 11888 }
a1b950d5
MC
11889
11890 tg3_nvram_get_pagesize(tp, nvcfg1);
11891 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11892 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11893}
11894
1da177e4
LT
11895/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11896static void __devinit tg3_nvram_init(struct tg3 *tp)
11897{
1da177e4
LT
11898 tw32_f(GRC_EEPROM_ADDR,
11899 (EEPROM_ADDR_FSM_RESET |
11900 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11901 EEPROM_ADDR_CLKPERD_SHIFT)));
11902
9d57f01c 11903 msleep(1);
1da177e4
LT
11904
11905 /* Enable seeprom accesses. */
11906 tw32_f(GRC_LOCAL_CTRL,
11907 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11908 udelay(100);
11909
11910 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11911 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11912 tp->tg3_flags |= TG3_FLAG_NVRAM;
11913
ec41c7df 11914 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11915 netdev_warn(tp->dev,
11916 "Cannot get nvram lock, %s failed\n",
05dbe005 11917 __func__);
ec41c7df
MC
11918 return;
11919 }
e6af301b 11920 tg3_enable_nvram_access(tp);
1da177e4 11921
989a9d23
MC
11922 tp->nvram_size = 0;
11923
361b4ac2
MC
11924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11925 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11926 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11927 tg3_get_5755_nvram_info(tp);
d30cdd28 11928 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11929 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11930 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11931 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11932 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11933 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11934 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11935 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11936 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11938 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11939 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11940 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11941 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11942 else
11943 tg3_get_nvram_info(tp);
11944
989a9d23
MC
11945 if (tp->nvram_size == 0)
11946 tg3_get_nvram_size(tp);
1da177e4 11947
e6af301b 11948 tg3_disable_nvram_access(tp);
381291b7 11949 tg3_nvram_unlock(tp);
1da177e4
LT
11950
11951 } else {
11952 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11953
11954 tg3_get_eeprom_size(tp);
11955 }
11956}
11957
1da177e4
LT
11958static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11959 u32 offset, u32 len, u8 *buf)
11960{
11961 int i, j, rc = 0;
11962 u32 val;
11963
11964 for (i = 0; i < len; i += 4) {
b9fc7dc5 11965 u32 addr;
a9dc529d 11966 __be32 data;
1da177e4
LT
11967
11968 addr = offset + i;
11969
11970 memcpy(&data, buf + i, 4);
11971
62cedd11
MC
11972 /*
11973 * The SEEPROM interface expects the data to always be opposite
11974 * the native endian format. We accomplish this by reversing
11975 * all the operations that would have been performed on the
11976 * data from a call to tg3_nvram_read_be32().
11977 */
11978 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11979
11980 val = tr32(GRC_EEPROM_ADDR);
11981 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11982
11983 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11984 EEPROM_ADDR_READ);
11985 tw32(GRC_EEPROM_ADDR, val |
11986 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11987 (addr & EEPROM_ADDR_ADDR_MASK) |
11988 EEPROM_ADDR_START |
11989 EEPROM_ADDR_WRITE);
6aa20a22 11990
9d57f01c 11991 for (j = 0; j < 1000; j++) {
1da177e4
LT
11992 val = tr32(GRC_EEPROM_ADDR);
11993
11994 if (val & EEPROM_ADDR_COMPLETE)
11995 break;
9d57f01c 11996 msleep(1);
1da177e4
LT
11997 }
11998 if (!(val & EEPROM_ADDR_COMPLETE)) {
11999 rc = -EBUSY;
12000 break;
12001 }
12002 }
12003
12004 return rc;
12005}
12006
12007/* offset and length are dword aligned */
12008static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12009 u8 *buf)
12010{
12011 int ret = 0;
12012 u32 pagesize = tp->nvram_pagesize;
12013 u32 pagemask = pagesize - 1;
12014 u32 nvram_cmd;
12015 u8 *tmp;
12016
12017 tmp = kmalloc(pagesize, GFP_KERNEL);
12018 if (tmp == NULL)
12019 return -ENOMEM;
12020
12021 while (len) {
12022 int j;
e6af301b 12023 u32 phy_addr, page_off, size;
1da177e4
LT
12024
12025 phy_addr = offset & ~pagemask;
6aa20a22 12026
1da177e4 12027 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12028 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12029 (__be32 *) (tmp + j));
12030 if (ret)
1da177e4
LT
12031 break;
12032 }
12033 if (ret)
12034 break;
12035
c6cdf436 12036 page_off = offset & pagemask;
1da177e4
LT
12037 size = pagesize;
12038 if (len < size)
12039 size = len;
12040
12041 len -= size;
12042
12043 memcpy(tmp + page_off, buf, size);
12044
12045 offset = offset + (pagesize - page_off);
12046
e6af301b 12047 tg3_enable_nvram_access(tp);
1da177e4
LT
12048
12049 /*
12050 * Before we can erase the flash page, we need
12051 * to issue a special "write enable" command.
12052 */
12053 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12054
12055 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12056 break;
12057
12058 /* Erase the target page */
12059 tw32(NVRAM_ADDR, phy_addr);
12060
12061 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12062 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12063
c6cdf436 12064 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12065 break;
12066
12067 /* Issue another write enable to start the write. */
12068 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12069
12070 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12071 break;
12072
12073 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12074 __be32 data;
1da177e4 12075
b9fc7dc5 12076 data = *((__be32 *) (tmp + j));
a9dc529d 12077
b9fc7dc5 12078 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12079
12080 tw32(NVRAM_ADDR, phy_addr + j);
12081
12082 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12083 NVRAM_CMD_WR;
12084
12085 if (j == 0)
12086 nvram_cmd |= NVRAM_CMD_FIRST;
12087 else if (j == (pagesize - 4))
12088 nvram_cmd |= NVRAM_CMD_LAST;
12089
12090 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12091 break;
12092 }
12093 if (ret)
12094 break;
12095 }
12096
12097 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12098 tg3_nvram_exec_cmd(tp, nvram_cmd);
12099
12100 kfree(tmp);
12101
12102 return ret;
12103}
12104
12105/* offset and length are dword aligned */
12106static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12107 u8 *buf)
12108{
12109 int i, ret = 0;
12110
12111 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12112 u32 page_off, phy_addr, nvram_cmd;
12113 __be32 data;
1da177e4
LT
12114
12115 memcpy(&data, buf + i, 4);
b9fc7dc5 12116 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12117
c6cdf436 12118 page_off = offset % tp->nvram_pagesize;
1da177e4 12119
1820180b 12120 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12121
12122 tw32(NVRAM_ADDR, phy_addr);
12123
12124 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12125
c6cdf436 12126 if (page_off == 0 || i == 0)
1da177e4 12127 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12128 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12129 nvram_cmd |= NVRAM_CMD_LAST;
12130
12131 if (i == (len - 4))
12132 nvram_cmd |= NVRAM_CMD_LAST;
12133
321d32a0
MC
12134 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12135 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12136 (tp->nvram_jedecnum == JEDEC_ST) &&
12137 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12138
12139 if ((ret = tg3_nvram_exec_cmd(tp,
12140 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12141 NVRAM_CMD_DONE)))
12142
12143 break;
12144 }
12145 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12146 /* We always do complete word writes to eeprom. */
12147 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12148 }
12149
12150 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12151 break;
12152 }
12153 return ret;
12154}
12155
12156/* offset and length are dword aligned */
12157static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12158{
12159 int ret;
12160
1da177e4 12161 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12162 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12163 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12164 udelay(40);
12165 }
12166
12167 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12168 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12169 } else {
1da177e4
LT
12170 u32 grc_mode;
12171
ec41c7df
MC
12172 ret = tg3_nvram_lock(tp);
12173 if (ret)
12174 return ret;
1da177e4 12175
e6af301b
MC
12176 tg3_enable_nvram_access(tp);
12177 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12178 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12179 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12180
12181 grc_mode = tr32(GRC_MODE);
12182 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12183
12184 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12185 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12186
12187 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12188 buf);
859a5887 12189 } else {
1da177e4
LT
12190 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12191 buf);
12192 }
12193
12194 grc_mode = tr32(GRC_MODE);
12195 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12196
e6af301b 12197 tg3_disable_nvram_access(tp);
1da177e4
LT
12198 tg3_nvram_unlock(tp);
12199 }
12200
12201 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12202 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12203 udelay(40);
12204 }
12205
12206 return ret;
12207}
12208
12209struct subsys_tbl_ent {
12210 u16 subsys_vendor, subsys_devid;
12211 u32 phy_id;
12212};
12213
24daf2b0 12214static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12215 /* Broadcom boards. */
24daf2b0 12216 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12217 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12218 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12219 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12220 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12221 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12222 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12223 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12224 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12225 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12226 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12227 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12228 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12229 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12230 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12231 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12232 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12233 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12234 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12235 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12236 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12237 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12238
12239 /* 3com boards. */
24daf2b0 12240 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12241 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12242 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12243 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12244 { TG3PCI_SUBVENDOR_ID_3COM,
12245 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12246 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12247 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12248 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12249 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12250
12251 /* DELL boards. */
24daf2b0 12252 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12253 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12254 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12255 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12256 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12257 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12258 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12259 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12260
12261 /* Compaq boards. */
24daf2b0 12262 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12263 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12264 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12265 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12266 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12267 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12268 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12269 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12270 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12271 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12272
12273 /* IBM boards. */
24daf2b0
MC
12274 { TG3PCI_SUBVENDOR_ID_IBM,
12275 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12276};
12277
24daf2b0 12278static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12279{
12280 int i;
12281
12282 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12283 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12284 tp->pdev->subsystem_vendor) &&
12285 (subsys_id_to_phy_id[i].subsys_devid ==
12286 tp->pdev->subsystem_device))
12287 return &subsys_id_to_phy_id[i];
12288 }
12289 return NULL;
12290}
12291
7d0c41ef 12292static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12293{
1da177e4 12294 u32 val;
caf636c7
MC
12295 u16 pmcsr;
12296
12297 /* On some early chips the SRAM cannot be accessed in D3hot state,
12298 * so need make sure we're in D0.
12299 */
12300 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12301 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12302 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12303 msleep(1);
7d0c41ef
MC
12304
12305 /* Make sure register accesses (indirect or otherwise)
12306 * will function correctly.
12307 */
12308 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12309 tp->misc_host_ctrl);
1da177e4 12310
f49639e6
DM
12311 /* The memory arbiter has to be enabled in order for SRAM accesses
12312 * to succeed. Normally on powerup the tg3 chip firmware will make
12313 * sure it is enabled, but other entities such as system netboot
12314 * code might disable it.
12315 */
12316 val = tr32(MEMARB_MODE);
12317 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12318
79eb6904 12319 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12320 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12321
a85feb8c
GZ
12322 /* Assume an onboard device and WOL capable by default. */
12323 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12324
b5d3772c 12325 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12326 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12327 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12328 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12329 }
0527ba35
MC
12330 val = tr32(VCPU_CFGSHDW);
12331 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12332 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12333 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12334 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12335 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12336 goto done;
b5d3772c
MC
12337 }
12338
1da177e4
LT
12339 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12340 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12341 u32 nic_cfg, led_cfg;
a9daf367 12342 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12343 int eeprom_phy_serdes = 0;
1da177e4
LT
12344
12345 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12346 tp->nic_sram_data_cfg = nic_cfg;
12347
12348 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12349 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12350 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12351 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12352 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12353 (ver > 0) && (ver < 0x100))
12354 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12355
a9daf367
MC
12356 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12357 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12358
1da177e4
LT
12359 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12360 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12361 eeprom_phy_serdes = 1;
12362
12363 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12364 if (nic_phy_id != 0) {
12365 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12366 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12367
12368 eeprom_phy_id = (id1 >> 16) << 10;
12369 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12370 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12371 } else
12372 eeprom_phy_id = 0;
12373
7d0c41ef 12374 tp->phy_id = eeprom_phy_id;
747e8f8b 12375 if (eeprom_phy_serdes) {
a50d0796 12376 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12377 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12378 else
f07e9af3 12379 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12380 }
7d0c41ef 12381
cbf46853 12382 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12383 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12384 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12385 else
1da177e4
LT
12386 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12387
12388 switch (led_cfg) {
12389 default:
12390 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12391 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12392 break;
12393
12394 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12395 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12396 break;
12397
12398 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12399 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12400
12401 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12402 * read on some older 5700/5701 bootcode.
12403 */
12404 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12405 ASIC_REV_5700 ||
12406 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12407 ASIC_REV_5701)
12408 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12409
1da177e4
LT
12410 break;
12411
12412 case SHASTA_EXT_LED_SHARED:
12413 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12414 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12415 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12416 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12417 LED_CTRL_MODE_PHY_2);
12418 break;
12419
12420 case SHASTA_EXT_LED_MAC:
12421 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12422 break;
12423
12424 case SHASTA_EXT_LED_COMBO:
12425 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12426 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12427 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12428 LED_CTRL_MODE_PHY_2);
12429 break;
12430
855e1111 12431 }
1da177e4
LT
12432
12433 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12434 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12435 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12436 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12437
b2a5c19c
MC
12438 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12439 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12440
9d26e213 12441 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12442 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12443 if ((tp->pdev->subsystem_vendor ==
12444 PCI_VENDOR_ID_ARIMA) &&
12445 (tp->pdev->subsystem_device == 0x205a ||
12446 tp->pdev->subsystem_device == 0x2063))
12447 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12448 } else {
f49639e6 12449 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12450 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12451 }
1da177e4
LT
12452
12453 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12454 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12455 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12456 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12457 }
b2b98d4a
MC
12458
12459 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12460 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12461 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12462
f07e9af3 12463 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12464 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12465 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12466
12dac075 12467 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12468 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12469 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12470
1da177e4 12471 if (cfg2 & (1 << 17))
f07e9af3 12472 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12473
12474 /* serdes signal pre-emphasis in register 0x590 set by */
12475 /* bootcode if bit 18 is set */
12476 if (cfg2 & (1 << 18))
f07e9af3 12477 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12478
2e1e3291
MC
12479 if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
12480 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12481 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12482 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12483 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12484
8c69b1e7
MC
12485 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12486 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12487 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8ed5d97e
MC
12488 u32 cfg3;
12489
12490 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12491 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12492 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12493 }
a9daf367 12494
14417063
MC
12495 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12496 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12497 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12498 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12499 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12500 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12501 }
05ac4cb7 12502done:
43067ed8
RW
12503 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12504 device_set_wakeup_enable(&tp->pdev->dev,
05ac4cb7 12505 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
43067ed8
RW
12506 else
12507 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12508}
12509
b2a5c19c
MC
12510static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12511{
12512 int i;
12513 u32 val;
12514
12515 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12516 tw32(OTP_CTRL, cmd);
12517
12518 /* Wait for up to 1 ms for command to execute. */
12519 for (i = 0; i < 100; i++) {
12520 val = tr32(OTP_STATUS);
12521 if (val & OTP_STATUS_CMD_DONE)
12522 break;
12523 udelay(10);
12524 }
12525
12526 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12527}
12528
12529/* Read the gphy configuration from the OTP region of the chip. The gphy
12530 * configuration is a 32-bit value that straddles the alignment boundary.
12531 * We do two 32-bit reads and then shift and merge the results.
12532 */
12533static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12534{
12535 u32 bhalf_otp, thalf_otp;
12536
12537 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12538
12539 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12540 return 0;
12541
12542 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12543
12544 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12545 return 0;
12546
12547 thalf_otp = tr32(OTP_READ_DATA);
12548
12549 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12550
12551 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12552 return 0;
12553
12554 bhalf_otp = tr32(OTP_READ_DATA);
12555
12556 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12557}
12558
7d0c41ef
MC
12559static int __devinit tg3_phy_probe(struct tg3 *tp)
12560{
12561 u32 hw_phy_id_1, hw_phy_id_2;
12562 u32 hw_phy_id, hw_phy_id_masked;
12563 int err;
1da177e4 12564
b02fd9e3
MC
12565 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12566 return tg3_phy_init(tp);
12567
1da177e4 12568 /* Reading the PHY ID register can conflict with ASF
877d0310 12569 * firmware access to the PHY hardware.
1da177e4
LT
12570 */
12571 err = 0;
0d3031d9
MC
12572 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12573 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12574 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12575 } else {
12576 /* Now read the physical PHY_ID from the chip and verify
12577 * that it is sane. If it doesn't look good, we fall back
12578 * to either the hard-coded table based PHY_ID and failing
12579 * that the value found in the eeprom area.
12580 */
12581 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12582 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12583
12584 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12585 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12586 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12587
79eb6904 12588 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12589 }
12590
79eb6904 12591 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12592 tp->phy_id = hw_phy_id;
79eb6904 12593 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12594 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12595 else
f07e9af3 12596 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12597 } else {
79eb6904 12598 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12599 /* Do nothing, phy ID already set up in
12600 * tg3_get_eeprom_hw_cfg().
12601 */
1da177e4
LT
12602 } else {
12603 struct subsys_tbl_ent *p;
12604
12605 /* No eeprom signature? Try the hardcoded
12606 * subsys device table.
12607 */
24daf2b0 12608 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12609 if (!p)
12610 return -ENODEV;
12611
12612 tp->phy_id = p->phy_id;
12613 if (!tp->phy_id ||
79eb6904 12614 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12615 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12616 }
12617 }
12618
a6b68dab
MC
12619 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12620 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12621 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12622 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12623 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12624 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12625
f07e9af3 12626 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12627 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12628 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12629 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12630
12631 tg3_readphy(tp, MII_BMSR, &bmsr);
12632 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12633 (bmsr & BMSR_LSTATUS))
12634 goto skip_phy_reset;
6aa20a22 12635
1da177e4
LT
12636 err = tg3_phy_reset(tp);
12637 if (err)
12638 return err;
12639
12640 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12641 ADVERTISE_100HALF | ADVERTISE_100FULL |
12642 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12643 tg3_ctrl = 0;
f07e9af3 12644 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12645 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12646 MII_TG3_CTRL_ADV_1000_FULL);
12647 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12648 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12649 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12650 MII_TG3_CTRL_ENABLE_AS_MASTER);
12651 }
12652
3600d918
MC
12653 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12654 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12655 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12656 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12657 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12658
f07e9af3 12659 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12660 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12661
12662 tg3_writephy(tp, MII_BMCR,
12663 BMCR_ANENABLE | BMCR_ANRESTART);
12664 }
12665 tg3_phy_set_wirespeed(tp);
12666
12667 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12668 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12669 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12670 }
12671
12672skip_phy_reset:
79eb6904 12673 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12674 err = tg3_init_5401phy_dsp(tp);
12675 if (err)
12676 return err;
1da177e4 12677
1da177e4
LT
12678 err = tg3_init_5401phy_dsp(tp);
12679 }
12680
f07e9af3 12681 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
1da177e4
LT
12682 tp->link_config.advertising =
12683 (ADVERTISED_1000baseT_Half |
12684 ADVERTISED_1000baseT_Full |
12685 ADVERTISED_Autoneg |
12686 ADVERTISED_FIBRE);
f07e9af3 12687 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
12688 tp->link_config.advertising &=
12689 ~(ADVERTISED_1000baseT_Half |
12690 ADVERTISED_1000baseT_Full);
12691
12692 return err;
12693}
12694
184b8904 12695static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12696{
a4a8bb15 12697 u8 *vpd_data;
4181b2c8 12698 unsigned int block_end, rosize, len;
184b8904 12699 int j, i = 0;
1b27777a 12700 u32 magic;
1da177e4 12701
df259d8c
MC
12702 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12703 tg3_nvram_read(tp, 0x0, &magic))
a4a8bb15
MC
12704 goto out_no_vpd;
12705
12706 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12707 if (!vpd_data)
12708 goto out_no_vpd;
1da177e4 12709
1820180b 12710 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12711 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12712 u32 tmp;
1da177e4 12713
6d348f2c
MC
12714 /* The data is in little-endian format in NVRAM.
12715 * Use the big-endian read routines to preserve
12716 * the byte order as it exists in NVRAM.
12717 */
141518c9 12718 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12719 goto out_not_found;
12720
6d348f2c 12721 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12722 }
12723 } else {
94c982bd 12724 ssize_t cnt;
4181b2c8 12725 unsigned int pos = 0;
94c982bd
MC
12726
12727 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12728 cnt = pci_read_vpd(tp->pdev, pos,
12729 TG3_NVM_VPD_LEN - pos,
12730 &vpd_data[pos]);
824f5f38 12731 if (cnt == -ETIMEDOUT || cnt == -EINTR)
94c982bd
MC
12732 cnt = 0;
12733 else if (cnt < 0)
f49639e6 12734 goto out_not_found;
1b27777a 12735 }
94c982bd
MC
12736 if (pos != TG3_NVM_VPD_LEN)
12737 goto out_not_found;
1da177e4
LT
12738 }
12739
4181b2c8
MC
12740 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12741 PCI_VPD_LRDT_RO_DATA);
12742 if (i < 0)
12743 goto out_not_found;
1da177e4 12744
4181b2c8
MC
12745 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12746 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12747 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12748
4181b2c8
MC
12749 if (block_end > TG3_NVM_VPD_LEN)
12750 goto out_not_found;
af2c6a4a 12751
184b8904
MC
12752 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12753 PCI_VPD_RO_KEYWORD_MFR_ID);
12754 if (j > 0) {
12755 len = pci_vpd_info_field_size(&vpd_data[j]);
12756
12757 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12758 if (j + len > block_end || len != 4 ||
12759 memcmp(&vpd_data[j], "1028", 4))
12760 goto partno;
12761
12762 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12763 PCI_VPD_RO_KEYWORD_VENDOR0);
12764 if (j < 0)
12765 goto partno;
12766
12767 len = pci_vpd_info_field_size(&vpd_data[j]);
12768
12769 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12770 if (j + len > block_end)
12771 goto partno;
12772
12773 memcpy(tp->fw_ver, &vpd_data[j], len);
12774 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12775 }
12776
12777partno:
4181b2c8
MC
12778 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12779 PCI_VPD_RO_KEYWORD_PARTNO);
12780 if (i < 0)
12781 goto out_not_found;
af2c6a4a 12782
4181b2c8 12783 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12784
4181b2c8
MC
12785 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12786 if (len > TG3_BPN_SIZE ||
12787 (len + i) > TG3_NVM_VPD_LEN)
12788 goto out_not_found;
1da177e4 12789
4181b2c8 12790 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12791
1da177e4 12792out_not_found:
a4a8bb15 12793 kfree(vpd_data);
37a949c5 12794 if (tp->board_part_number[0])
a4a8bb15
MC
12795 return;
12796
12797out_no_vpd:
37a949c5
MC
12798 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12799 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12800 strcpy(tp->board_part_number, "BCM5717");
12801 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12802 strcpy(tp->board_part_number, "BCM5718");
12803 else
12804 goto nomatch;
12805 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12806 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12807 strcpy(tp->board_part_number, "BCM57780");
12808 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12809 strcpy(tp->board_part_number, "BCM57760");
12810 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12811 strcpy(tp->board_part_number, "BCM57790");
12812 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12813 strcpy(tp->board_part_number, "BCM57788");
12814 else
12815 goto nomatch;
12816 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12817 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12818 strcpy(tp->board_part_number, "BCM57761");
12819 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12820 strcpy(tp->board_part_number, "BCM57765");
12821 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12822 strcpy(tp->board_part_number, "BCM57781");
12823 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12824 strcpy(tp->board_part_number, "BCM57785");
12825 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12826 strcpy(tp->board_part_number, "BCM57791");
12827 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12828 strcpy(tp->board_part_number, "BCM57795");
12829 else
12830 goto nomatch;
12831 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 12832 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
12833 } else {
12834nomatch:
b5d3772c 12835 strcpy(tp->board_part_number, "none");
37a949c5 12836 }
1da177e4
LT
12837}
12838
9c8a620e
MC
12839static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12840{
12841 u32 val;
12842
e4f34110 12843 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12844 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12845 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12846 val != 0)
12847 return 0;
12848
12849 return 1;
12850}
12851
acd9c119
MC
12852static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12853{
ff3a7cb2 12854 u32 val, offset, start, ver_offset;
75f9936e 12855 int i, dst_off;
ff3a7cb2 12856 bool newver = false;
acd9c119
MC
12857
12858 if (tg3_nvram_read(tp, 0xc, &offset) ||
12859 tg3_nvram_read(tp, 0x4, &start))
12860 return;
12861
12862 offset = tg3_nvram_logical_addr(tp, offset);
12863
ff3a7cb2 12864 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12865 return;
12866
ff3a7cb2
MC
12867 if ((val & 0xfc000000) == 0x0c000000) {
12868 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12869 return;
12870
ff3a7cb2
MC
12871 if (val == 0)
12872 newver = true;
12873 }
12874
75f9936e
MC
12875 dst_off = strlen(tp->fw_ver);
12876
ff3a7cb2 12877 if (newver) {
75f9936e
MC
12878 if (TG3_VER_SIZE - dst_off < 16 ||
12879 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12880 return;
12881
12882 offset = offset + ver_offset - start;
12883 for (i = 0; i < 16; i += 4) {
12884 __be32 v;
12885 if (tg3_nvram_read_be32(tp, offset + i, &v))
12886 return;
12887
75f9936e 12888 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12889 }
12890 } else {
12891 u32 major, minor;
12892
12893 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12894 return;
12895
12896 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12897 TG3_NVM_BCVER_MAJSFT;
12898 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12899 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12900 "v%d.%02d", major, minor);
acd9c119
MC
12901 }
12902}
12903
a6f6cb1c
MC
12904static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12905{
12906 u32 val, major, minor;
12907
12908 /* Use native endian representation */
12909 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12910 return;
12911
12912 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12913 TG3_NVM_HWSB_CFG1_MAJSFT;
12914 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12915 TG3_NVM_HWSB_CFG1_MINSFT;
12916
12917 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12918}
12919
dfe00d7d
MC
12920static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12921{
12922 u32 offset, major, minor, build;
12923
75f9936e 12924 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12925
12926 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12927 return;
12928
12929 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12930 case TG3_EEPROM_SB_REVISION_0:
12931 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12932 break;
12933 case TG3_EEPROM_SB_REVISION_2:
12934 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12935 break;
12936 case TG3_EEPROM_SB_REVISION_3:
12937 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12938 break;
a4153d40
MC
12939 case TG3_EEPROM_SB_REVISION_4:
12940 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12941 break;
12942 case TG3_EEPROM_SB_REVISION_5:
12943 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12944 break;
bba226ac
MC
12945 case TG3_EEPROM_SB_REVISION_6:
12946 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
12947 break;
dfe00d7d
MC
12948 default:
12949 return;
12950 }
12951
e4f34110 12952 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12953 return;
12954
12955 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12956 TG3_EEPROM_SB_EDH_BLD_SHFT;
12957 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12958 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12959 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12960
12961 if (minor > 99 || build > 26)
12962 return;
12963
75f9936e
MC
12964 offset = strlen(tp->fw_ver);
12965 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12966 " v%d.%02d", major, minor);
dfe00d7d
MC
12967
12968 if (build > 0) {
75f9936e
MC
12969 offset = strlen(tp->fw_ver);
12970 if (offset < TG3_VER_SIZE - 1)
12971 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12972 }
12973}
12974
acd9c119 12975static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12976{
12977 u32 val, offset, start;
acd9c119 12978 int i, vlen;
9c8a620e
MC
12979
12980 for (offset = TG3_NVM_DIR_START;
12981 offset < TG3_NVM_DIR_END;
12982 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12983 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12984 return;
12985
9c8a620e
MC
12986 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12987 break;
12988 }
12989
12990 if (offset == TG3_NVM_DIR_END)
12991 return;
12992
12993 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12994 start = 0x08000000;
e4f34110 12995 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12996 return;
12997
e4f34110 12998 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12999 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13000 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13001 return;
13002
13003 offset += val - start;
13004
acd9c119 13005 vlen = strlen(tp->fw_ver);
9c8a620e 13006
acd9c119
MC
13007 tp->fw_ver[vlen++] = ',';
13008 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13009
13010 for (i = 0; i < 4; i++) {
a9dc529d
MC
13011 __be32 v;
13012 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13013 return;
13014
b9fc7dc5 13015 offset += sizeof(v);
c4e6575c 13016
acd9c119
MC
13017 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13018 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13019 break;
c4e6575c 13020 }
9c8a620e 13021
acd9c119
MC
13022 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13023 vlen += sizeof(v);
c4e6575c 13024 }
acd9c119
MC
13025}
13026
7fd76445
MC
13027static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13028{
13029 int vlen;
13030 u32 apedata;
ecc79648 13031 char *fwtype;
7fd76445
MC
13032
13033 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13034 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13035 return;
13036
13037 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13038 if (apedata != APE_SEG_SIG_MAGIC)
13039 return;
13040
13041 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13042 if (!(apedata & APE_FW_STATUS_READY))
13043 return;
13044
13045 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13046
dc6d0744
MC
13047 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13048 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13049 fwtype = "NCSI";
dc6d0744 13050 } else {
ecc79648 13051 fwtype = "DASH";
dc6d0744 13052 }
ecc79648 13053
7fd76445
MC
13054 vlen = strlen(tp->fw_ver);
13055
ecc79648
MC
13056 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13057 fwtype,
7fd76445
MC
13058 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13059 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13060 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13061 (apedata & APE_FW_VERSION_BLDMSK));
13062}
13063
acd9c119
MC
13064static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13065{
13066 u32 val;
75f9936e 13067 bool vpd_vers = false;
acd9c119 13068
75f9936e
MC
13069 if (tp->fw_ver[0] != 0)
13070 vpd_vers = true;
df259d8c 13071
75f9936e
MC
13072 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13073 strcat(tp->fw_ver, "sb");
df259d8c
MC
13074 return;
13075 }
13076
acd9c119
MC
13077 if (tg3_nvram_read(tp, 0, &val))
13078 return;
13079
13080 if (val == TG3_EEPROM_MAGIC)
13081 tg3_read_bc_ver(tp);
13082 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13083 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13084 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13085 tg3_read_hwsb_ver(tp);
acd9c119
MC
13086 else
13087 return;
13088
13089 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13090 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13091 goto done;
acd9c119
MC
13092
13093 tg3_read_mgmtfw_ver(tp);
9c8a620e 13094
75f9936e 13095done:
9c8a620e 13096 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13097}
13098
7544b097
MC
13099static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13100
7fe876af
ED
13101static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
13102{
7fe876af 13103 dev->vlan_features |= flags;
7fe876af
ED
13104}
13105
7cb32cf2
MC
13106static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13107{
13108 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13109 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13110 return 4096;
13111 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13112 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
13113 return 1024;
13114 else
13115 return 512;
13116}
13117
4143470c 13118static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13119 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13120 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13121 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13122 { },
13123};
13124
1da177e4
LT
13125static int __devinit tg3_get_invariants(struct tg3 *tp)
13126{
1da177e4 13127 u32 misc_ctrl_reg;
1da177e4
LT
13128 u32 pci_state_reg, grc_misc_cfg;
13129 u32 val;
13130 u16 pci_cmd;
5e7dfd0f 13131 int err;
1da177e4 13132
1da177e4
LT
13133 /* Force memory write invalidate off. If we leave it on,
13134 * then on 5700_BX chips we have to enable a workaround.
13135 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13136 * to match the cacheline size. The Broadcom driver have this
13137 * workaround but turns MWI off all the times so never uses
13138 * it. This seems to suggest that the workaround is insufficient.
13139 */
13140 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13141 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13142 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13143
13144 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13145 * has the register indirect write enable bit set before
13146 * we try to access any of the MMIO registers. It is also
13147 * critical that the PCI-X hw workaround situation is decided
13148 * before that as well.
13149 */
13150 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13151 &misc_ctrl_reg);
13152
13153 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13154 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13155 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13156 u32 prod_id_asic_rev;
13157
5001e2f6
MC
13158 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13159 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796 13160 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
13161 pci_read_config_dword(tp->pdev,
13162 TG3PCI_GEN2_PRODID_ASICREV,
13163 &prod_id_asic_rev);
b703df6f
MC
13164 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13165 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13166 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13167 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13168 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13169 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13170 pci_read_config_dword(tp->pdev,
13171 TG3PCI_GEN15_PRODID_ASICREV,
13172 &prod_id_asic_rev);
f6eb9b1f
MC
13173 else
13174 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13175 &prod_id_asic_rev);
13176
321d32a0 13177 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13178 }
1da177e4 13179
ff645bec
MC
13180 /* Wrong chip ID in 5752 A0. This code can be removed later
13181 * as A0 is not in production.
13182 */
13183 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13184 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13185
6892914f
MC
13186 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13187 * we need to disable memory and use config. cycles
13188 * only to access all registers. The 5702/03 chips
13189 * can mistakenly decode the special cycles from the
13190 * ICH chipsets as memory write cycles, causing corruption
13191 * of register and memory space. Only certain ICH bridges
13192 * will drive special cycles with non-zero data during the
13193 * address phase which can fall within the 5703's address
13194 * range. This is not an ICH bug as the PCI spec allows
13195 * non-zero address during special cycles. However, only
13196 * these ICH bridges are known to drive non-zero addresses
13197 * during special cycles.
13198 *
13199 * Since special cycles do not cross PCI bridges, we only
13200 * enable this workaround if the 5703 is on the secondary
13201 * bus of these ICH bridges.
13202 */
13203 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13204 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13205 static struct tg3_dev_id {
13206 u32 vendor;
13207 u32 device;
13208 u32 rev;
13209 } ich_chipsets[] = {
13210 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13211 PCI_ANY_ID },
13212 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13213 PCI_ANY_ID },
13214 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13215 0xa },
13216 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13217 PCI_ANY_ID },
13218 { },
13219 };
13220 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13221 struct pci_dev *bridge = NULL;
13222
13223 while (pci_id->vendor != 0) {
13224 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13225 bridge);
13226 if (!bridge) {
13227 pci_id++;
13228 continue;
13229 }
13230 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13231 if (bridge->revision > pci_id->rev)
6892914f
MC
13232 continue;
13233 }
13234 if (bridge->subordinate &&
13235 (bridge->subordinate->number ==
13236 tp->pdev->bus->number)) {
13237
13238 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13239 pci_dev_put(bridge);
13240 break;
13241 }
13242 }
13243 }
13244
41588ba1
MC
13245 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13246 static struct tg3_dev_id {
13247 u32 vendor;
13248 u32 device;
13249 } bridge_chipsets[] = {
13250 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13251 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13252 { },
13253 };
13254 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13255 struct pci_dev *bridge = NULL;
13256
13257 while (pci_id->vendor != 0) {
13258 bridge = pci_get_device(pci_id->vendor,
13259 pci_id->device,
13260 bridge);
13261 if (!bridge) {
13262 pci_id++;
13263 continue;
13264 }
13265 if (bridge->subordinate &&
13266 (bridge->subordinate->number <=
13267 tp->pdev->bus->number) &&
13268 (bridge->subordinate->subordinate >=
13269 tp->pdev->bus->number)) {
13270 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13271 pci_dev_put(bridge);
13272 break;
13273 }
13274 }
13275 }
13276
4a29cc2e
MC
13277 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13278 * DMA addresses > 40-bit. This bridge may have other additional
13279 * 57xx devices behind it in some 4-port NIC designs for example.
13280 * Any tg3 device found behind the bridge will also need the 40-bit
13281 * DMA workaround.
13282 */
a4e2b347
MC
13283 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13284 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13285 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13286 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13287 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13288 } else {
4a29cc2e
MC
13289 struct pci_dev *bridge = NULL;
13290
13291 do {
13292 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13293 PCI_DEVICE_ID_SERVERWORKS_EPB,
13294 bridge);
13295 if (bridge && bridge->subordinate &&
13296 (bridge->subordinate->number <=
13297 tp->pdev->bus->number) &&
13298 (bridge->subordinate->subordinate >=
13299 tp->pdev->bus->number)) {
13300 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13301 pci_dev_put(bridge);
13302 break;
13303 }
13304 } while (bridge);
13305 }
4cf78e4f 13306
1da177e4
LT
13307 /* Initialize misc host control in PCI block. */
13308 tp->misc_host_ctrl |= (misc_ctrl_reg &
13309 MISC_HOST_CTRL_CHIPREV);
13310 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13311 tp->misc_host_ctrl);
13312
f6eb9b1f
MC
13313 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13314 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13315 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13316 tp->pdev_peer = tg3_find_peer(tp);
13317
c885e824
MC
13318 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13319 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13320 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13321 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13322
321d32a0
MC
13323 /* Intentionally exclude ASIC_REV_5906 */
13324 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13325 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13326 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13327 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13328 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13329 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13330 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
13331 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13332
13333 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13334 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13335 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13336 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13337 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13338 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13339
1b440c56
JL
13340 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13341 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13342 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13343
027455ad
MC
13344 /* 5700 B0 chips do not support checksumming correctly due
13345 * to hardware bugs.
13346 */
13347 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13348 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13349 else {
7fe876af
ED
13350 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13351
027455ad 13352 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13353 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13354 features |= NETIF_F_IPV6_CSUM;
13355 tp->dev->features |= features;
13356 vlan_features_add(tp->dev, features);
027455ad
MC
13357 }
13358
507399f1 13359 /* Determine TSO capabilities */
2866d956 13360 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75
MC
13361 ; /* Do nothing. HW bug. */
13362 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13363 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13364 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13365 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13366 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13367 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13368 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13369 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13370 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13371 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13372 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13373 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13374 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13375 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13377 tp->fw_needed = FIRMWARE_TG3TSO5;
13378 else
13379 tp->fw_needed = FIRMWARE_TG3TSO;
13380 }
13381
13382 tp->irq_max = 1;
13383
5a6f3074 13384 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13385 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13386 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13387 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13388 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13389 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13390 tp->pdev_peer == tp->pdev))
13391 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13392
321d32a0 13393 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13394 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13395 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13396 }
4f125f42 13397
c885e824 13398 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13399 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13400 tp->irq_max = TG3_IRQ_MAX_VECS;
13401 }
f6eb9b1f 13402 }
0e1406dd 13403
615774fe 13404 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13405 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13406 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13407 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13408 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13409 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13410 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13411 }
f6eb9b1f 13412
4d163b75 13413 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
2866d956 13414 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
b703df6f
MC
13415 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13416
f51f3562 13417 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13418 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13419 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13420 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13421
52f4490c
MC
13422 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13423 &pci_state_reg);
13424
5e7dfd0f
MC
13425 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13426 if (tp->pcie_cap != 0) {
13427 u16 lnkctl;
13428
1da177e4 13429 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13430
cf79003d 13431 tp->pcie_readrq = 4096;
b4495ed8
MC
13432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13433 tp->pcie_readrq = 2048;
cf79003d
MC
13434
13435 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13436
5e7dfd0f
MC
13437 pci_read_config_word(tp->pdev,
13438 tp->pcie_cap + PCI_EXP_LNKCTL,
13439 &lnkctl);
13440 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13442 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13443 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13444 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13445 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13446 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13447 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13448 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13449 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13450 }
52f4490c 13451 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13452 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13453 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13454 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13455 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13456 if (!tp->pcix_cap) {
2445e461
MC
13457 dev_err(&tp->pdev->dev,
13458 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13459 return -EIO;
13460 }
13461
13462 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13463 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13464 }
1da177e4 13465
399de50b
MC
13466 /* If we have an AMD 762 or VIA K8T800 chipset, write
13467 * reordering to the mailbox registers done by the host
13468 * controller can cause major troubles. We read back from
13469 * every mailbox register write to force the writes to be
13470 * posted to the chip in order.
13471 */
4143470c 13472 if (pci_dev_present(tg3_write_reorder_chipsets) &&
399de50b
MC
13473 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13474 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13475
69fc4053
MC
13476 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13477 &tp->pci_cacheline_sz);
13478 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13479 &tp->pci_lat_timer);
1da177e4
LT
13480 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13481 tp->pci_lat_timer < 64) {
13482 tp->pci_lat_timer = 64;
69fc4053
MC
13483 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13484 tp->pci_lat_timer);
1da177e4
LT
13485 }
13486
52f4490c
MC
13487 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13488 /* 5700 BX chips need to have their TX producer index
13489 * mailboxes written twice to workaround a bug.
13490 */
13491 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13492
52f4490c 13493 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13494 *
13495 * The workaround is to use indirect register accesses
13496 * for all chip writes not to mailbox registers.
13497 */
52f4490c 13498 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13499 u32 pm_reg;
1da177e4
LT
13500
13501 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13502
13503 /* The chip can have it's power management PCI config
13504 * space registers clobbered due to this bug.
13505 * So explicitly force the chip into D0 here.
13506 */
9974a356
MC
13507 pci_read_config_dword(tp->pdev,
13508 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13509 &pm_reg);
13510 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13511 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13512 pci_write_config_dword(tp->pdev,
13513 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13514 pm_reg);
13515
13516 /* Also, force SERR#/PERR# in PCI command. */
13517 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13518 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13519 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13520 }
13521 }
13522
1da177e4
LT
13523 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13524 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13525 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13526 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13527
13528 /* Chip-specific fixup from Broadcom driver */
13529 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13530 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13531 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13532 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13533 }
13534
1ee582d8 13535 /* Default fast path register access methods */
20094930 13536 tp->read32 = tg3_read32;
1ee582d8 13537 tp->write32 = tg3_write32;
09ee929c 13538 tp->read32_mbox = tg3_read32;
20094930 13539 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13540 tp->write32_tx_mbox = tg3_write32;
13541 tp->write32_rx_mbox = tg3_write32;
13542
13543 /* Various workaround register access methods */
13544 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13545 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13546 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13547 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13548 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13549 /*
13550 * Back to back register writes can cause problems on these
13551 * chips, the workaround is to read back all reg writes
13552 * except those to mailbox regs.
13553 *
13554 * See tg3_write_indirect_reg32().
13555 */
1ee582d8 13556 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13557 }
13558
1ee582d8
MC
13559 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13560 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13561 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13562 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13563 tp->write32_rx_mbox = tg3_write_flush_reg32;
13564 }
20094930 13565
6892914f
MC
13566 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13567 tp->read32 = tg3_read_indirect_reg32;
13568 tp->write32 = tg3_write_indirect_reg32;
13569 tp->read32_mbox = tg3_read_indirect_mbox;
13570 tp->write32_mbox = tg3_write_indirect_mbox;
13571 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13572 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13573
13574 iounmap(tp->regs);
22abe310 13575 tp->regs = NULL;
6892914f
MC
13576
13577 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13578 pci_cmd &= ~PCI_COMMAND_MEMORY;
13579 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13580 }
b5d3772c
MC
13581 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13582 tp->read32_mbox = tg3_read32_mbox_5906;
13583 tp->write32_mbox = tg3_write32_mbox_5906;
13584 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13585 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13586 }
6892914f 13587
bbadf503
MC
13588 if (tp->write32 == tg3_write_indirect_reg32 ||
13589 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13590 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13591 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13592 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13593
7d0c41ef 13594 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13595 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13596 * determined before calling tg3_set_power_state() so that
13597 * we know whether or not to switch out of Vaux power.
13598 * When the flag is set, it means that GPIO1 is used for eeprom
13599 * write protect and also implies that it is a LOM where GPIOs
13600 * are not used to switch power.
6aa20a22 13601 */
7d0c41ef
MC
13602 tg3_get_eeprom_hw_cfg(tp);
13603
0d3031d9
MC
13604 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13605 /* Allow reads and writes to the
13606 * APE register and memory space.
13607 */
13608 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13609 PCISTATE_ALLOW_APE_SHMEM_WR |
13610 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13611 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13612 pci_state_reg);
13613 }
13614
9936bcf6 13615 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13616 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13617 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13618 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13619 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13620 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13621
c866b7ea 13622 /* Set up tp->grc_local_ctrl before calling tg_power_up().
314fba34
MC
13623 * GPIO1 driven high will bring 5700's external PHY out of reset.
13624 * It is also used as eeprom write protect on LOMs.
13625 */
13626 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13627 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13628 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13629 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13630 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13631 /* Unused GPIO3 must be driven as output on 5752 because there
13632 * are no pull-up resistors on unused GPIO pins.
13633 */
13634 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13635 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13636
321d32a0 13637 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13638 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13639 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13640 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13641
8d519ab2
MC
13642 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13643 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13644 /* Turn off the debug UART. */
13645 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13646 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13647 /* Keep VMain power. */
13648 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13649 GRC_LCLCTRL_GPIO_OUTPUT0;
13650 }
13651
1da177e4 13652 /* Force the chip into D0. */
c866b7ea 13653 err = tg3_power_up(tp);
1da177e4 13654 if (err) {
2445e461 13655 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13656 return err;
13657 }
13658
1da177e4
LT
13659 /* Derive initial jumbo mode from MTU assigned in
13660 * ether_setup() via the alloc_etherdev() call
13661 */
0f893dc6 13662 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13663 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13664 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13665
13666 /* Determine WakeOnLan speed to use. */
13667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13668 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13669 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13670 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13671 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13672 } else {
13673 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13674 }
13675
7f97a4bd 13676 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13677 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13678
1da177e4
LT
13679 /* A few boards don't want Ethernet@WireSpeed phy feature */
13680 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13681 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13682 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13683 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13684 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13685 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13686 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13687
13688 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13689 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13690 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13691 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13692 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13693
321d32a0 13694 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13695 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13696 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13697 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13698 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13699 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13700 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13702 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13703 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13704 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13705 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13706 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13707 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13708 } else
f07e9af3 13709 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13710 }
1da177e4 13711
b2a5c19c
MC
13712 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13713 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13714 tp->phy_otp = tg3_read_otp_phycfg(tp);
13715 if (tp->phy_otp == 0)
13716 tp->phy_otp = TG3_OTP_DEFAULT;
13717 }
13718
f51f3562 13719 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13720 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13721 else
13722 tp->mi_mode = MAC_MI_MODE_BASE;
13723
1da177e4 13724 tp->coalesce_mode = 0;
1da177e4
LT
13725 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13726 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13727 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13728
321d32a0
MC
13729 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13730 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13731 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13732
158d7abd
MC
13733 err = tg3_mdio_init(tp);
13734 if (err)
13735 return err;
1da177e4
LT
13736
13737 /* Initialize data/descriptor byte/word swapping. */
13738 val = tr32(GRC_MODE);
13739 val &= GRC_MODE_HOST_STACKUP;
13740 tw32(GRC_MODE, val | tp->grc_mode);
13741
13742 tg3_switch_clocks(tp);
13743
13744 /* Clear this out for sanity. */
13745 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13746
13747 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13748 &pci_state_reg);
13749 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13750 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13751 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13752
13753 if (chiprevid == CHIPREV_ID_5701_A0 ||
13754 chiprevid == CHIPREV_ID_5701_B0 ||
13755 chiprevid == CHIPREV_ID_5701_B2 ||
13756 chiprevid == CHIPREV_ID_5701_B5) {
13757 void __iomem *sram_base;
13758
13759 /* Write some dummy words into the SRAM status block
13760 * area, see if it reads back correctly. If the return
13761 * value is bad, force enable the PCIX workaround.
13762 */
13763 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13764
13765 writel(0x00000000, sram_base);
13766 writel(0x00000000, sram_base + 4);
13767 writel(0xffffffff, sram_base + 4);
13768 if (readl(sram_base) != 0x00000000)
13769 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13770 }
13771 }
13772
13773 udelay(50);
13774 tg3_nvram_init(tp);
13775
13776 grc_misc_cfg = tr32(GRC_MISC_CFG);
13777 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13778
1da177e4
LT
13779 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13780 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13781 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13782 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13783
fac9b83e
DM
13784 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13785 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13786 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13787 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13788 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13789 HOSTCC_MODE_CLRTICK_TXBD);
13790
13791 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13792 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13793 tp->misc_host_ctrl);
13794 }
13795
3bda1258
MC
13796 /* Preserve the APE MAC_MODE bits */
13797 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 13798 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
13799 else
13800 tp->mac_mode = TG3_DEF_MAC_MODE;
13801
1da177e4
LT
13802 /* these are limited to 10/100 only */
13803 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13804 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13805 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13806 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13807 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13808 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13809 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13810 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13811 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13812 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13813 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13814 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13815 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13816 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
13817 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13818 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
13819
13820 err = tg3_phy_probe(tp);
13821 if (err) {
2445e461 13822 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13823 /* ... but do not return immediately ... */
b02fd9e3 13824 tg3_mdio_fini(tp);
1da177e4
LT
13825 }
13826
184b8904 13827 tg3_read_vpd(tp);
c4e6575c 13828 tg3_read_fw_ver(tp);
1da177e4 13829
f07e9af3
MC
13830 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13831 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13832 } else {
13833 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 13834 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 13835 else
f07e9af3 13836 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13837 }
13838
13839 /* 5700 {AX,BX} chips have a broken status block link
13840 * change bit implementation, so we must use the
13841 * status register in those cases.
13842 */
13843 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13844 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13845 else
13846 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13847
13848 /* The led_ctrl is set during tg3_phy_probe, here we might
13849 * have to force the link status polling mechanism based
13850 * upon subsystem IDs.
13851 */
13852 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13853 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
13854 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13855 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13856 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
13857 }
13858
13859 /* For all SERDES we poll the MAC status register. */
f07e9af3 13860 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13861 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13862 else
13863 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13864
bf933c80 13865 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 13866 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13867 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13868 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
bf933c80 13869 tp->rx_offset = 0;
d2757fc4 13870#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13871 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13872#endif
13873 }
1da177e4 13874
2c49a44d
MC
13875 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13876 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
13877 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13878
2c49a44d 13879 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
13880
13881 /* Increment the rx prod index on the rx std ring by at most
13882 * 8 for these chips to workaround hw errata.
13883 */
13884 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13885 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13886 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13887 tp->rx_std_max_post = 8;
13888
8ed5d97e
MC
13889 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13890 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13891 PCIE_PWR_MGMT_L1_THRESH_MSK;
13892
1da177e4
LT
13893 return err;
13894}
13895
49b6e95f 13896#ifdef CONFIG_SPARC
1da177e4
LT
13897static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13898{
13899 struct net_device *dev = tp->dev;
13900 struct pci_dev *pdev = tp->pdev;
49b6e95f 13901 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13902 const unsigned char *addr;
49b6e95f
DM
13903 int len;
13904
13905 addr = of_get_property(dp, "local-mac-address", &len);
13906 if (addr && len == 6) {
13907 memcpy(dev->dev_addr, addr, 6);
13908 memcpy(dev->perm_addr, dev->dev_addr, 6);
13909 return 0;
1da177e4
LT
13910 }
13911 return -ENODEV;
13912}
13913
13914static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13915{
13916 struct net_device *dev = tp->dev;
13917
13918 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13919 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13920 return 0;
13921}
13922#endif
13923
13924static int __devinit tg3_get_device_address(struct tg3 *tp)
13925{
13926 struct net_device *dev = tp->dev;
13927 u32 hi, lo, mac_offset;
008652b3 13928 int addr_ok = 0;
1da177e4 13929
49b6e95f 13930#ifdef CONFIG_SPARC
1da177e4
LT
13931 if (!tg3_get_macaddr_sparc(tp))
13932 return 0;
13933#endif
13934
13935 mac_offset = 0x7c;
f49639e6 13936 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13937 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13938 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13939 mac_offset = 0xcc;
13940 if (tg3_nvram_lock(tp))
13941 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13942 else
13943 tg3_nvram_unlock(tp);
a50d0796
MC
13944 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13945 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13946 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13947 mac_offset = 0xcc;
a50d0796
MC
13948 if (PCI_FUNC(tp->pdev->devfn) > 1)
13949 mac_offset += 0x18c;
a1b950d5 13950 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13951 mac_offset = 0x10;
1da177e4
LT
13952
13953 /* First try to get it from MAC address mailbox. */
13954 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13955 if ((hi >> 16) == 0x484b) {
13956 dev->dev_addr[0] = (hi >> 8) & 0xff;
13957 dev->dev_addr[1] = (hi >> 0) & 0xff;
13958
13959 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13960 dev->dev_addr[2] = (lo >> 24) & 0xff;
13961 dev->dev_addr[3] = (lo >> 16) & 0xff;
13962 dev->dev_addr[4] = (lo >> 8) & 0xff;
13963 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13964
008652b3
MC
13965 /* Some old bootcode may report a 0 MAC address in SRAM */
13966 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13967 }
13968 if (!addr_ok) {
13969 /* Next, try NVRAM. */
df259d8c
MC
13970 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13971 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13972 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13973 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13974 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13975 }
13976 /* Finally just fetch it out of the MAC control regs. */
13977 else {
13978 hi = tr32(MAC_ADDR_0_HIGH);
13979 lo = tr32(MAC_ADDR_0_LOW);
13980
13981 dev->dev_addr[5] = lo & 0xff;
13982 dev->dev_addr[4] = (lo >> 8) & 0xff;
13983 dev->dev_addr[3] = (lo >> 16) & 0xff;
13984 dev->dev_addr[2] = (lo >> 24) & 0xff;
13985 dev->dev_addr[1] = hi & 0xff;
13986 dev->dev_addr[0] = (hi >> 8) & 0xff;
13987 }
1da177e4
LT
13988 }
13989
13990 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13991#ifdef CONFIG_SPARC
1da177e4
LT
13992 if (!tg3_get_default_macaddr_sparc(tp))
13993 return 0;
13994#endif
13995 return -EINVAL;
13996 }
2ff43697 13997 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13998 return 0;
13999}
14000
59e6b434
DM
14001#define BOUNDARY_SINGLE_CACHELINE 1
14002#define BOUNDARY_MULTI_CACHELINE 2
14003
14004static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14005{
14006 int cacheline_size;
14007 u8 byte;
14008 int goal;
14009
14010 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14011 if (byte == 0)
14012 cacheline_size = 1024;
14013 else
14014 cacheline_size = (int) byte * 4;
14015
14016 /* On 5703 and later chips, the boundary bits have no
14017 * effect.
14018 */
14019 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14020 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14021 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14022 goto out;
14023
14024#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14025 goal = BOUNDARY_MULTI_CACHELINE;
14026#else
14027#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14028 goal = BOUNDARY_SINGLE_CACHELINE;
14029#else
14030 goal = 0;
14031#endif
14032#endif
14033
c885e824 14034 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
14035 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14036 goto out;
14037 }
14038
59e6b434
DM
14039 if (!goal)
14040 goto out;
14041
14042 /* PCI controllers on most RISC systems tend to disconnect
14043 * when a device tries to burst across a cache-line boundary.
14044 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14045 *
14046 * Unfortunately, for PCI-E there are only limited
14047 * write-side controls for this, and thus for reads
14048 * we will still get the disconnects. We'll also waste
14049 * these PCI cycles for both read and write for chips
14050 * other than 5700 and 5701 which do not implement the
14051 * boundary bits.
14052 */
14053 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14054 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14055 switch (cacheline_size) {
14056 case 16:
14057 case 32:
14058 case 64:
14059 case 128:
14060 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14061 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14062 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14063 } else {
14064 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14065 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14066 }
14067 break;
14068
14069 case 256:
14070 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14071 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14072 break;
14073
14074 default:
14075 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14076 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14077 break;
855e1111 14078 }
59e6b434
DM
14079 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14080 switch (cacheline_size) {
14081 case 16:
14082 case 32:
14083 case 64:
14084 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14085 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14086 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14087 break;
14088 }
14089 /* fallthrough */
14090 case 128:
14091 default:
14092 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14093 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14094 break;
855e1111 14095 }
59e6b434
DM
14096 } else {
14097 switch (cacheline_size) {
14098 case 16:
14099 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14100 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14101 DMA_RWCTRL_WRITE_BNDRY_16);
14102 break;
14103 }
14104 /* fallthrough */
14105 case 32:
14106 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14107 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14108 DMA_RWCTRL_WRITE_BNDRY_32);
14109 break;
14110 }
14111 /* fallthrough */
14112 case 64:
14113 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14114 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14115 DMA_RWCTRL_WRITE_BNDRY_64);
14116 break;
14117 }
14118 /* fallthrough */
14119 case 128:
14120 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14121 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14122 DMA_RWCTRL_WRITE_BNDRY_128);
14123 break;
14124 }
14125 /* fallthrough */
14126 case 256:
14127 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14128 DMA_RWCTRL_WRITE_BNDRY_256);
14129 break;
14130 case 512:
14131 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14132 DMA_RWCTRL_WRITE_BNDRY_512);
14133 break;
14134 case 1024:
14135 default:
14136 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14137 DMA_RWCTRL_WRITE_BNDRY_1024);
14138 break;
855e1111 14139 }
59e6b434
DM
14140 }
14141
14142out:
14143 return val;
14144}
14145
1da177e4
LT
14146static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14147{
14148 struct tg3_internal_buffer_desc test_desc;
14149 u32 sram_dma_descs;
14150 int i, ret;
14151
14152 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14153
14154 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14155 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14156 tw32(RDMAC_STATUS, 0);
14157 tw32(WDMAC_STATUS, 0);
14158
14159 tw32(BUFMGR_MODE, 0);
14160 tw32(FTQ_RESET, 0);
14161
14162 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14163 test_desc.addr_lo = buf_dma & 0xffffffff;
14164 test_desc.nic_mbuf = 0x00002100;
14165 test_desc.len = size;
14166
14167 /*
14168 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14169 * the *second* time the tg3 driver was getting loaded after an
14170 * initial scan.
14171 *
14172 * Broadcom tells me:
14173 * ...the DMA engine is connected to the GRC block and a DMA
14174 * reset may affect the GRC block in some unpredictable way...
14175 * The behavior of resets to individual blocks has not been tested.
14176 *
14177 * Broadcom noted the GRC reset will also reset all sub-components.
14178 */
14179 if (to_device) {
14180 test_desc.cqid_sqid = (13 << 8) | 2;
14181
14182 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14183 udelay(40);
14184 } else {
14185 test_desc.cqid_sqid = (16 << 8) | 7;
14186
14187 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14188 udelay(40);
14189 }
14190 test_desc.flags = 0x00000005;
14191
14192 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14193 u32 val;
14194
14195 val = *(((u32 *)&test_desc) + i);
14196 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14197 sram_dma_descs + (i * sizeof(u32)));
14198 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14199 }
14200 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14201
859a5887 14202 if (to_device)
1da177e4 14203 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14204 else
1da177e4 14205 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14206
14207 ret = -ENODEV;
14208 for (i = 0; i < 40; i++) {
14209 u32 val;
14210
14211 if (to_device)
14212 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14213 else
14214 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14215 if ((val & 0xffff) == sram_dma_descs) {
14216 ret = 0;
14217 break;
14218 }
14219
14220 udelay(100);
14221 }
14222
14223 return ret;
14224}
14225
ded7340d 14226#define TEST_BUFFER_SIZE 0x2000
1da177e4 14227
4143470c 14228static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14229 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14230 { },
14231};
14232
1da177e4
LT
14233static int __devinit tg3_test_dma(struct tg3 *tp)
14234{
14235 dma_addr_t buf_dma;
59e6b434 14236 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14237 int ret = 0;
1da177e4 14238
4bae65c8
MC
14239 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14240 &buf_dma, GFP_KERNEL);
1da177e4
LT
14241 if (!buf) {
14242 ret = -ENOMEM;
14243 goto out_nofree;
14244 }
14245
14246 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14247 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14248
59e6b434 14249 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14250
c885e824 14251 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
14252 goto out;
14253
1da177e4
LT
14254 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14255 /* DMA read watermark not used on PCIE */
14256 tp->dma_rwctrl |= 0x00180000;
14257 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14258 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14259 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14260 tp->dma_rwctrl |= 0x003f0000;
14261 else
14262 tp->dma_rwctrl |= 0x003f000f;
14263 } else {
14264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14266 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14267 u32 read_water = 0x7;
1da177e4 14268
4a29cc2e
MC
14269 /* If the 5704 is behind the EPB bridge, we can
14270 * do the less restrictive ONE_DMA workaround for
14271 * better performance.
14272 */
14273 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14274 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14275 tp->dma_rwctrl |= 0x8000;
14276 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14277 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14278
49afdeb6
MC
14279 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14280 read_water = 4;
59e6b434 14281 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14282 tp->dma_rwctrl |=
14283 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14284 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14285 (1 << 23);
4cf78e4f
MC
14286 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14287 /* 5780 always in PCIX mode */
14288 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14289 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14290 /* 5714 always in PCIX mode */
14291 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14292 } else {
14293 tp->dma_rwctrl |= 0x001b000f;
14294 }
14295 }
14296
14297 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14299 tp->dma_rwctrl &= 0xfffffff0;
14300
14301 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14303 /* Remove this if it causes problems for some boards. */
14304 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14305
14306 /* On 5700/5701 chips, we need to set this bit.
14307 * Otherwise the chip will issue cacheline transactions
14308 * to streamable DMA memory with not all the byte
14309 * enables turned on. This is an error on several
14310 * RISC PCI controllers, in particular sparc64.
14311 *
14312 * On 5703/5704 chips, this bit has been reassigned
14313 * a different meaning. In particular, it is used
14314 * on those chips to enable a PCI-X workaround.
14315 */
14316 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14317 }
14318
14319 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14320
14321#if 0
14322 /* Unneeded, already done by tg3_get_invariants. */
14323 tg3_switch_clocks(tp);
14324#endif
14325
1da177e4
LT
14326 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14327 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14328 goto out;
14329
59e6b434
DM
14330 /* It is best to perform DMA test with maximum write burst size
14331 * to expose the 5700/5701 write DMA bug.
14332 */
14333 saved_dma_rwctrl = tp->dma_rwctrl;
14334 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14335 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14336
1da177e4
LT
14337 while (1) {
14338 u32 *p = buf, i;
14339
14340 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14341 p[i] = i;
14342
14343 /* Send the buffer to the chip. */
14344 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14345 if (ret) {
2445e461
MC
14346 dev_err(&tp->pdev->dev,
14347 "%s: Buffer write failed. err = %d\n",
14348 __func__, ret);
1da177e4
LT
14349 break;
14350 }
14351
14352#if 0
14353 /* validate data reached card RAM correctly. */
14354 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14355 u32 val;
14356 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14357 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14358 dev_err(&tp->pdev->dev,
14359 "%s: Buffer corrupted on device! "
14360 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14361 /* ret = -ENODEV here? */
14362 }
14363 p[i] = 0;
14364 }
14365#endif
14366 /* Now read it back. */
14367 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14368 if (ret) {
5129c3a3
MC
14369 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14370 "err = %d\n", __func__, ret);
1da177e4
LT
14371 break;
14372 }
14373
14374 /* Verify it. */
14375 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14376 if (p[i] == i)
14377 continue;
14378
59e6b434
DM
14379 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14380 DMA_RWCTRL_WRITE_BNDRY_16) {
14381 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14382 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14383 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14384 break;
14385 } else {
2445e461
MC
14386 dev_err(&tp->pdev->dev,
14387 "%s: Buffer corrupted on read back! "
14388 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14389 ret = -ENODEV;
14390 goto out;
14391 }
14392 }
14393
14394 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14395 /* Success. */
14396 ret = 0;
14397 break;
14398 }
14399 }
59e6b434
DM
14400 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14401 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab 14402
59e6b434 14403 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14404 * now look for chipsets that are known to expose the
14405 * DMA bug without failing the test.
59e6b434 14406 */
4143470c 14407 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14408 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14409 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14410 } else {
6d1cfbab
MC
14411 /* Safe to use the calculated DMA boundary. */
14412 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14413 }
6d1cfbab 14414
59e6b434
DM
14415 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14416 }
1da177e4
LT
14417
14418out:
4bae65c8 14419 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14420out_nofree:
14421 return ret;
14422}
14423
14424static void __devinit tg3_init_link_config(struct tg3 *tp)
14425{
14426 tp->link_config.advertising =
14427 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14428 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14429 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14430 ADVERTISED_Autoneg | ADVERTISED_MII);
14431 tp->link_config.speed = SPEED_INVALID;
14432 tp->link_config.duplex = DUPLEX_INVALID;
14433 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14434 tp->link_config.active_speed = SPEED_INVALID;
14435 tp->link_config.active_duplex = DUPLEX_INVALID;
1da177e4
LT
14436 tp->link_config.orig_speed = SPEED_INVALID;
14437 tp->link_config.orig_duplex = DUPLEX_INVALID;
14438 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14439}
14440
14441static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14442{
c885e824 14443 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14444 tp->bufmgr_config.mbuf_read_dma_low_water =
14445 DEFAULT_MB_RDMA_LOW_WATER_5705;
14446 tp->bufmgr_config.mbuf_mac_rx_low_water =
14447 DEFAULT_MB_MACRX_LOW_WATER_57765;
14448 tp->bufmgr_config.mbuf_high_water =
14449 DEFAULT_MB_HIGH_WATER_57765;
14450
14451 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14452 DEFAULT_MB_RDMA_LOW_WATER_5705;
14453 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14454 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14455 tp->bufmgr_config.mbuf_high_water_jumbo =
14456 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14457 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14458 tp->bufmgr_config.mbuf_read_dma_low_water =
14459 DEFAULT_MB_RDMA_LOW_WATER_5705;
14460 tp->bufmgr_config.mbuf_mac_rx_low_water =
14461 DEFAULT_MB_MACRX_LOW_WATER_5705;
14462 tp->bufmgr_config.mbuf_high_water =
14463 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14464 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14465 tp->bufmgr_config.mbuf_mac_rx_low_water =
14466 DEFAULT_MB_MACRX_LOW_WATER_5906;
14467 tp->bufmgr_config.mbuf_high_water =
14468 DEFAULT_MB_HIGH_WATER_5906;
14469 }
fdfec172
MC
14470
14471 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14472 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14473 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14474 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14475 tp->bufmgr_config.mbuf_high_water_jumbo =
14476 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14477 } else {
14478 tp->bufmgr_config.mbuf_read_dma_low_water =
14479 DEFAULT_MB_RDMA_LOW_WATER;
14480 tp->bufmgr_config.mbuf_mac_rx_low_water =
14481 DEFAULT_MB_MACRX_LOW_WATER;
14482 tp->bufmgr_config.mbuf_high_water =
14483 DEFAULT_MB_HIGH_WATER;
14484
14485 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14486 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14487 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14488 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14489 tp->bufmgr_config.mbuf_high_water_jumbo =
14490 DEFAULT_MB_HIGH_WATER_JUMBO;
14491 }
1da177e4
LT
14492
14493 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14494 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14495}
14496
14497static char * __devinit tg3_phy_string(struct tg3 *tp)
14498{
79eb6904
MC
14499 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14500 case TG3_PHY_ID_BCM5400: return "5400";
14501 case TG3_PHY_ID_BCM5401: return "5401";
14502 case TG3_PHY_ID_BCM5411: return "5411";
14503 case TG3_PHY_ID_BCM5701: return "5701";
14504 case TG3_PHY_ID_BCM5703: return "5703";
14505 case TG3_PHY_ID_BCM5704: return "5704";
14506 case TG3_PHY_ID_BCM5705: return "5705";
14507 case TG3_PHY_ID_BCM5750: return "5750";
14508 case TG3_PHY_ID_BCM5752: return "5752";
14509 case TG3_PHY_ID_BCM5714: return "5714";
14510 case TG3_PHY_ID_BCM5780: return "5780";
14511 case TG3_PHY_ID_BCM5755: return "5755";
14512 case TG3_PHY_ID_BCM5787: return "5787";
14513 case TG3_PHY_ID_BCM5784: return "5784";
14514 case TG3_PHY_ID_BCM5756: return "5722/5756";
14515 case TG3_PHY_ID_BCM5906: return "5906";
14516 case TG3_PHY_ID_BCM5761: return "5761";
14517 case TG3_PHY_ID_BCM5718C: return "5718C";
14518 case TG3_PHY_ID_BCM5718S: return "5718S";
14519 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14520 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14521 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14522 case 0: return "serdes";
14523 default: return "unknown";
855e1111 14524 }
1da177e4
LT
14525}
14526
f9804ddb
MC
14527static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14528{
14529 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14530 strcpy(str, "PCI Express");
14531 return str;
14532 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14533 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14534
14535 strcpy(str, "PCIX:");
14536
14537 if ((clock_ctrl == 7) ||
14538 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14539 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14540 strcat(str, "133MHz");
14541 else if (clock_ctrl == 0)
14542 strcat(str, "33MHz");
14543 else if (clock_ctrl == 2)
14544 strcat(str, "50MHz");
14545 else if (clock_ctrl == 4)
14546 strcat(str, "66MHz");
14547 else if (clock_ctrl == 6)
14548 strcat(str, "100MHz");
f9804ddb
MC
14549 } else {
14550 strcpy(str, "PCI:");
14551 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14552 strcat(str, "66MHz");
14553 else
14554 strcat(str, "33MHz");
14555 }
14556 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14557 strcat(str, ":32-bit");
14558 else
14559 strcat(str, ":64-bit");
14560 return str;
14561}
14562
8c2dc7e1 14563static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14564{
14565 struct pci_dev *peer;
14566 unsigned int func, devnr = tp->pdev->devfn & ~7;
14567
14568 for (func = 0; func < 8; func++) {
14569 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14570 if (peer && peer != tp->pdev)
14571 break;
14572 pci_dev_put(peer);
14573 }
16fe9d74
MC
14574 /* 5704 can be configured in single-port mode, set peer to
14575 * tp->pdev in that case.
14576 */
14577 if (!peer) {
14578 peer = tp->pdev;
14579 return peer;
14580 }
1da177e4
LT
14581
14582 /*
14583 * We don't need to keep the refcount elevated; there's no way
14584 * to remove one half of this device without removing the other
14585 */
14586 pci_dev_put(peer);
14587
14588 return peer;
14589}
14590
15f9850d
DM
14591static void __devinit tg3_init_coal(struct tg3 *tp)
14592{
14593 struct ethtool_coalesce *ec = &tp->coal;
14594
14595 memset(ec, 0, sizeof(*ec));
14596 ec->cmd = ETHTOOL_GCOALESCE;
14597 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14598 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14599 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14600 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14601 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14602 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14603 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14604 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14605 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14606
14607 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14608 HOSTCC_MODE_CLRTICK_TXBD)) {
14609 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14610 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14611 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14612 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14613 }
d244c892
MC
14614
14615 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14616 ec->rx_coalesce_usecs_irq = 0;
14617 ec->tx_coalesce_usecs_irq = 0;
14618 ec->stats_block_coalesce_usecs = 0;
14619 }
15f9850d
DM
14620}
14621
7c7d64b8
SH
14622static const struct net_device_ops tg3_netdev_ops = {
14623 .ndo_open = tg3_open,
14624 .ndo_stop = tg3_close,
00829823 14625 .ndo_start_xmit = tg3_start_xmit,
511d2224 14626 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14627 .ndo_validate_addr = eth_validate_addr,
14628 .ndo_set_multicast_list = tg3_set_rx_mode,
14629 .ndo_set_mac_address = tg3_set_mac_addr,
14630 .ndo_do_ioctl = tg3_ioctl,
14631 .ndo_tx_timeout = tg3_tx_timeout,
14632 .ndo_change_mtu = tg3_change_mtu,
00829823
SH
14633#ifdef CONFIG_NET_POLL_CONTROLLER
14634 .ndo_poll_controller = tg3_poll_controller,
14635#endif
14636};
14637
14638static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14639 .ndo_open = tg3_open,
14640 .ndo_stop = tg3_close,
14641 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14642 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14643 .ndo_validate_addr = eth_validate_addr,
14644 .ndo_set_multicast_list = tg3_set_rx_mode,
14645 .ndo_set_mac_address = tg3_set_mac_addr,
14646 .ndo_do_ioctl = tg3_ioctl,
14647 .ndo_tx_timeout = tg3_tx_timeout,
14648 .ndo_change_mtu = tg3_change_mtu,
7c7d64b8
SH
14649#ifdef CONFIG_NET_POLL_CONTROLLER
14650 .ndo_poll_controller = tg3_poll_controller,
14651#endif
14652};
14653
1da177e4
LT
14654static int __devinit tg3_init_one(struct pci_dev *pdev,
14655 const struct pci_device_id *ent)
14656{
1da177e4
LT
14657 struct net_device *dev;
14658 struct tg3 *tp;
646c9edd
MC
14659 int i, err, pm_cap;
14660 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14661 char str[40];
72f2afb8 14662 u64 dma_mask, persist_dma_mask;
1da177e4 14663
05dbe005 14664 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14665
14666 err = pci_enable_device(pdev);
14667 if (err) {
2445e461 14668 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14669 return err;
14670 }
14671
1da177e4
LT
14672 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14673 if (err) {
2445e461 14674 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14675 goto err_out_disable_pdev;
14676 }
14677
14678 pci_set_master(pdev);
14679
14680 /* Find power-management capability. */
14681 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14682 if (pm_cap == 0) {
2445e461
MC
14683 dev_err(&pdev->dev,
14684 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14685 err = -EIO;
14686 goto err_out_free_res;
14687 }
14688
fe5f5787 14689 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14690 if (!dev) {
2445e461 14691 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14692 err = -ENOMEM;
14693 goto err_out_free_res;
14694 }
14695
1da177e4
LT
14696 SET_NETDEV_DEV(dev, &pdev->dev);
14697
1da177e4 14698 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14699
14700 tp = netdev_priv(dev);
14701 tp->pdev = pdev;
14702 tp->dev = dev;
14703 tp->pm_cap = pm_cap;
1da177e4
LT
14704 tp->rx_mode = TG3_DEF_RX_MODE;
14705 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14706
1da177e4
LT
14707 if (tg3_debug > 0)
14708 tp->msg_enable = tg3_debug;
14709 else
14710 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14711
14712 /* The word/byte swap controls here control register access byte
14713 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14714 * setting below.
14715 */
14716 tp->misc_host_ctrl =
14717 MISC_HOST_CTRL_MASK_PCI_INT |
14718 MISC_HOST_CTRL_WORD_SWAP |
14719 MISC_HOST_CTRL_INDIR_ACCESS |
14720 MISC_HOST_CTRL_PCISTATE_RW;
14721
14722 /* The NONFRM (non-frame) byte/word swap controls take effect
14723 * on descriptor entries, anything which isn't packet data.
14724 *
14725 * The StrongARM chips on the board (one for tx, one for rx)
14726 * are running in big-endian mode.
14727 */
14728 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14729 GRC_MODE_WSWAP_NONFRM_DATA);
14730#ifdef __BIG_ENDIAN
14731 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14732#endif
14733 spin_lock_init(&tp->lock);
1da177e4 14734 spin_lock_init(&tp->indirect_lock);
c4028958 14735 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14736
d5fe488a 14737 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14738 if (!tp->regs) {
ab96b241 14739 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14740 err = -ENOMEM;
14741 goto err_out_free_dev;
14742 }
14743
14744 tg3_init_link_config(tp);
14745
1da177e4
LT
14746 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14747 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14748
1da177e4 14749 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14750 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14751 dev->irq = pdev->irq;
1da177e4
LT
14752
14753 err = tg3_get_invariants(tp);
14754 if (err) {
ab96b241
MC
14755 dev_err(&pdev->dev,
14756 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14757 goto err_out_iounmap;
14758 }
14759
615774fe 14760 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
2e9f7a74 14761 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 14762 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14763 dev->netdev_ops = &tg3_netdev_ops;
14764 else
14765 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14766
14767
4a29cc2e
MC
14768 /* The EPB bridge inside 5714, 5715, and 5780 and any
14769 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14770 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14771 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14772 * do DMA address check in tg3_start_xmit().
14773 */
4a29cc2e 14774 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14775 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14776 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14777 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14778#ifdef CONFIG_HIGHMEM
6a35528a 14779 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14780#endif
4a29cc2e 14781 } else
6a35528a 14782 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14783
14784 /* Configure DMA attributes. */
284901a9 14785 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14786 err = pci_set_dma_mask(pdev, dma_mask);
14787 if (!err) {
14788 dev->features |= NETIF_F_HIGHDMA;
14789 err = pci_set_consistent_dma_mask(pdev,
14790 persist_dma_mask);
14791 if (err < 0) {
ab96b241
MC
14792 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14793 "DMA for consistent allocations\n");
72f2afb8
MC
14794 goto err_out_iounmap;
14795 }
14796 }
14797 }
284901a9
YH
14798 if (err || dma_mask == DMA_BIT_MASK(32)) {
14799 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14800 if (err) {
ab96b241
MC
14801 dev_err(&pdev->dev,
14802 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14803 goto err_out_iounmap;
14804 }
14805 }
14806
fdfec172 14807 tg3_init_bufmgr_config(tp);
1da177e4 14808
507399f1
MC
14809 /* Selectively allow TSO based on operating conditions */
14810 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14811 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14812 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14813 else {
14814 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14815 tp->fw_needed = NULL;
1da177e4 14816 }
507399f1
MC
14817
14818 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14819 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14820
4e3a7aaa
MC
14821 /* TSO is on by default on chips that support hardware TSO.
14822 * Firmware TSO on older chips gives lower performance, so it
14823 * is off by default, but can be enabled using ethtool.
14824 */
e849cdc3 14825 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14826 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14827 dev->features |= NETIF_F_TSO;
7fe876af
ED
14828 vlan_features_add(dev, NETIF_F_TSO);
14829 }
e849cdc3
MC
14830 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14831 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14832 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14833 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14834 vlan_features_add(dev, NETIF_F_TSO6);
14835 }
e849cdc3
MC
14836 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14837 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14838 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14839 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14840 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14841 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14842 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14843 vlan_features_add(dev, NETIF_F_TSO_ECN);
14844 }
b0026624 14845 }
1da177e4 14846
1da177e4
LT
14847 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14848 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14849 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14850 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14851 tp->rx_pending = 63;
14852 }
14853
1da177e4
LT
14854 err = tg3_get_device_address(tp);
14855 if (err) {
ab96b241
MC
14856 dev_err(&pdev->dev,
14857 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14858 goto err_out_iounmap;
1da177e4
LT
14859 }
14860
c88864df 14861 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14862 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14863 if (!tp->aperegs) {
ab96b241
MC
14864 dev_err(&pdev->dev,
14865 "Cannot map APE registers, aborting\n");
c88864df 14866 err = -ENOMEM;
026a6c21 14867 goto err_out_iounmap;
c88864df
MC
14868 }
14869
14870 tg3_ape_lock_init(tp);
7fd76445
MC
14871
14872 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14873 tg3_read_dash_ver(tp);
c88864df
MC
14874 }
14875
1da177e4
LT
14876 /*
14877 * Reset chip in case UNDI or EFI driver did not shutdown
14878 * DMA self test will enable WDMAC and we'll see (spurious)
14879 * pending DMA on the PCI bus at that point.
14880 */
14881 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14882 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14883 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14884 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14885 }
14886
14887 err = tg3_test_dma(tp);
14888 if (err) {
ab96b241 14889 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14890 goto err_out_apeunmap;
1da177e4
LT
14891 }
14892
1da177e4
LT
14893 /* flow control autonegotiation is default behavior */
14894 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14895 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14896
78f90dcf
MC
14897 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14898 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14899 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 14900 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
14901 struct tg3_napi *tnapi = &tp->napi[i];
14902
14903 tnapi->tp = tp;
14904 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14905
14906 tnapi->int_mbox = intmbx;
14907 if (i < 4)
14908 intmbx += 0x8;
14909 else
14910 intmbx += 0x4;
14911
14912 tnapi->consmbox = rcvmbx;
14913 tnapi->prodmbox = sndmbx;
14914
66cfd1bd 14915 if (i)
78f90dcf 14916 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 14917 else
78f90dcf 14918 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
14919
14920 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14921 break;
14922
14923 /*
14924 * If we support MSIX, we'll be using RSS. If we're using
14925 * RSS, the first vector only handles link interrupts and the
14926 * remaining vectors handle rx and tx interrupts. Reuse the
14927 * mailbox values for the next iteration. The values we setup
14928 * above are still useful for the single vectored mode.
14929 */
14930 if (!i)
14931 continue;
14932
14933 rcvmbx += 0x8;
14934
14935 if (sndmbx & 0x4)
14936 sndmbx -= 0x4;
14937 else
14938 sndmbx += 0xc;
14939 }
14940
15f9850d
DM
14941 tg3_init_coal(tp);
14942
c49a1561
MC
14943 pci_set_drvdata(pdev, dev);
14944
1da177e4
LT
14945 err = register_netdev(dev);
14946 if (err) {
ab96b241 14947 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14948 goto err_out_apeunmap;
1da177e4
LT
14949 }
14950
05dbe005
JP
14951 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14952 tp->board_part_number,
14953 tp->pci_chip_rev_id,
14954 tg3_bus_string(tp, str),
14955 dev->dev_addr);
1da177e4 14956
f07e9af3 14957 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
14958 struct phy_device *phydev;
14959 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14960 netdev_info(dev,
14961 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14962 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
14963 } else {
14964 char *ethtype;
14965
14966 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14967 ethtype = "10/100Base-TX";
14968 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14969 ethtype = "1000Base-SX";
14970 else
14971 ethtype = "10/100/1000Base-T";
14972
5129c3a3 14973 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
14974 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14975 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14976 }
05dbe005
JP
14977
14978 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14979 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14980 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 14981 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
14982 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14983 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14984 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14985 tp->dma_rwctrl,
14986 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14987 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14988
14989 return 0;
14990
0d3031d9
MC
14991err_out_apeunmap:
14992 if (tp->aperegs) {
14993 iounmap(tp->aperegs);
14994 tp->aperegs = NULL;
14995 }
14996
1da177e4 14997err_out_iounmap:
6892914f
MC
14998 if (tp->regs) {
14999 iounmap(tp->regs);
22abe310 15000 tp->regs = NULL;
6892914f 15001 }
1da177e4
LT
15002
15003err_out_free_dev:
15004 free_netdev(dev);
15005
15006err_out_free_res:
15007 pci_release_regions(pdev);
15008
15009err_out_disable_pdev:
15010 pci_disable_device(pdev);
15011 pci_set_drvdata(pdev, NULL);
15012 return err;
15013}
15014
15015static void __devexit tg3_remove_one(struct pci_dev *pdev)
15016{
15017 struct net_device *dev = pci_get_drvdata(pdev);
15018
15019 if (dev) {
15020 struct tg3 *tp = netdev_priv(dev);
15021
077f849d
JSR
15022 if (tp->fw)
15023 release_firmware(tp->fw);
15024
23f333a2 15025 cancel_work_sync(&tp->reset_task);
158d7abd 15026
b02fd9e3
MC
15027 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15028 tg3_phy_fini(tp);
158d7abd 15029 tg3_mdio_fini(tp);
b02fd9e3 15030 }
158d7abd 15031
1da177e4 15032 unregister_netdev(dev);
0d3031d9
MC
15033 if (tp->aperegs) {
15034 iounmap(tp->aperegs);
15035 tp->aperegs = NULL;
15036 }
6892914f
MC
15037 if (tp->regs) {
15038 iounmap(tp->regs);
22abe310 15039 tp->regs = NULL;
6892914f 15040 }
1da177e4
LT
15041 free_netdev(dev);
15042 pci_release_regions(pdev);
15043 pci_disable_device(pdev);
15044 pci_set_drvdata(pdev, NULL);
15045 }
15046}
15047
aa6027ca 15048#ifdef CONFIG_PM_SLEEP
c866b7ea 15049static int tg3_suspend(struct device *device)
1da177e4 15050{
c866b7ea 15051 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15052 struct net_device *dev = pci_get_drvdata(pdev);
15053 struct tg3 *tp = netdev_priv(dev);
15054 int err;
15055
15056 if (!netif_running(dev))
15057 return 0;
15058
23f333a2 15059 flush_work_sync(&tp->reset_task);
b02fd9e3 15060 tg3_phy_stop(tp);
1da177e4
LT
15061 tg3_netif_stop(tp);
15062
15063 del_timer_sync(&tp->timer);
15064
f47c11ee 15065 tg3_full_lock(tp, 1);
1da177e4 15066 tg3_disable_ints(tp);
f47c11ee 15067 tg3_full_unlock(tp);
1da177e4
LT
15068
15069 netif_device_detach(dev);
15070
f47c11ee 15071 tg3_full_lock(tp, 0);
944d980e 15072 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15073 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15074 tg3_full_unlock(tp);
1da177e4 15075
c866b7ea 15076 err = tg3_power_down_prepare(tp);
1da177e4 15077 if (err) {
b02fd9e3
MC
15078 int err2;
15079
f47c11ee 15080 tg3_full_lock(tp, 0);
1da177e4 15081
6a9eba15 15082 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15083 err2 = tg3_restart_hw(tp, 1);
15084 if (err2)
b9ec6c1b 15085 goto out;
1da177e4
LT
15086
15087 tp->timer.expires = jiffies + tp->timer_offset;
15088 add_timer(&tp->timer);
15089
15090 netif_device_attach(dev);
15091 tg3_netif_start(tp);
15092
b9ec6c1b 15093out:
f47c11ee 15094 tg3_full_unlock(tp);
b02fd9e3
MC
15095
15096 if (!err2)
15097 tg3_phy_start(tp);
1da177e4
LT
15098 }
15099
15100 return err;
15101}
15102
c866b7ea 15103static int tg3_resume(struct device *device)
1da177e4 15104{
c866b7ea 15105 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15106 struct net_device *dev = pci_get_drvdata(pdev);
15107 struct tg3 *tp = netdev_priv(dev);
15108 int err;
15109
15110 if (!netif_running(dev))
15111 return 0;
15112
1da177e4
LT
15113 netif_device_attach(dev);
15114
f47c11ee 15115 tg3_full_lock(tp, 0);
1da177e4 15116
6a9eba15 15117 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15118 err = tg3_restart_hw(tp, 1);
15119 if (err)
15120 goto out;
1da177e4
LT
15121
15122 tp->timer.expires = jiffies + tp->timer_offset;
15123 add_timer(&tp->timer);
15124
1da177e4
LT
15125 tg3_netif_start(tp);
15126
b9ec6c1b 15127out:
f47c11ee 15128 tg3_full_unlock(tp);
1da177e4 15129
b02fd9e3
MC
15130 if (!err)
15131 tg3_phy_start(tp);
15132
b9ec6c1b 15133 return err;
1da177e4
LT
15134}
15135
c866b7ea 15136static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15137#define TG3_PM_OPS (&tg3_pm_ops)
15138
15139#else
15140
15141#define TG3_PM_OPS NULL
15142
15143#endif /* CONFIG_PM_SLEEP */
c866b7ea 15144
1da177e4
LT
15145static struct pci_driver tg3_driver = {
15146 .name = DRV_MODULE_NAME,
15147 .id_table = tg3_pci_tbl,
15148 .probe = tg3_init_one,
15149 .remove = __devexit_p(tg3_remove_one),
aa6027ca 15150 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15151};
15152
15153static int __init tg3_init(void)
15154{
29917620 15155 return pci_register_driver(&tg3_driver);
1da177e4
LT
15156}
15157
15158static void __exit tg3_cleanup(void)
15159{
15160 pci_unregister_driver(&tg3_driver);
15161}
15162
15163module_init(tg3_init);
15164module_exit(tg3_cleanup);