]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/tg3.c
tg3: Fix 5719 A0 tx completion bug
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
ba5b0bfa 7 * Copyright (C) 2005-2010 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
51#include <asm/io.h>
52#include <asm/byteorder.h>
53#include <asm/uaccess.h>
54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
64#define TG3_VLAN_TAG_USED 1
65#else
66#define TG3_VLAN_TAG_USED 0
67#endif
68
1da177e4
LT
69#include "tg3.h"
70
71#define DRV_MODULE_NAME "tg3"
6867c843 72#define TG3_MAJ_NUM 3
5ee49376 73#define TG3_MIN_NUM 116
6867c843
MC
74#define DRV_MODULE_VERSION \
75 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
5ee49376 76#define DRV_MODULE_RELDATE "December 3, 2010"
1da177e4
LT
77
78#define TG3_DEF_MAC_MODE 0
79#define TG3_DEF_RX_MODE 0
80#define TG3_DEF_TX_MODE 0
81#define TG3_DEF_MSG_ENABLE \
82 (NETIF_MSG_DRV | \
83 NETIF_MSG_PROBE | \
84 NETIF_MSG_LINK | \
85 NETIF_MSG_TIMER | \
86 NETIF_MSG_IFDOWN | \
87 NETIF_MSG_IFUP | \
88 NETIF_MSG_RX_ERR | \
89 NETIF_MSG_TX_ERR)
90
91/* length of time before we decide the hardware is borked,
92 * and dev->tx_timeout() should be called to fix the problem
93 */
94#define TG3_TX_TIMEOUT (5 * HZ)
95
96/* hardware minimum and maximum for a single frame's data payload */
97#define TG3_MIN_MTU 60
98#define TG3_MAX_MTU(tp) \
8f666b07 99 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
100
101/* These numbers seem to be hard coded in the NIC firmware somehow.
102 * You can't change the ring sizes, but you can change where you place
103 * them in the NIC onboard memory.
104 */
7cb32cf2
MC
105#define TG3_RX_STD_RING_SIZE(tp) \
106 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
107 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
108 RX_STD_MAX_SIZE_5717 : 512)
1da177e4 109#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2
MC
110#define TG3_RX_JMB_RING_SIZE(tp) \
111 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
112 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
113 1024 : 256)
1da177e4 114#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 115#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
116
117/* Do not place this n-ring entries value into the tp struct itself,
118 * we really want to expose these constants to GCC so that modulo et
119 * al. operations are done with shifts and masks instead of with
120 * hw multiply/modulo instructions. Another solution would be to
121 * replace things like '% foo' with '& (foo - 1)'.
122 */
1da177e4
LT
123
124#define TG3_TX_RING_SIZE 512
125#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
126
2c49a44d
MC
127#define TG3_RX_STD_RING_BYTES(tp) \
128 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
129#define TG3_RX_JMB_RING_BYTES(tp) \
130 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
131#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 132 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
133#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
134 TG3_TX_RING_SIZE)
1da177e4
LT
135#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
136
9dc7a113
MC
137#define TG3_RX_DMA_ALIGN 16
138#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
139
287be12e
MC
140#define TG3_DMA_BYTE_ENAB 64
141
142#define TG3_RX_STD_DMA_SZ 1536
143#define TG3_RX_JMB_DMA_SZ 9046
144
145#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
146
147#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
148#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 149
2c49a44d
MC
150#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
151 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 152
2c49a44d
MC
153#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
154 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 155
d2757fc4
MC
156/* Due to a hardware bug, the 5701 can only DMA to memory addresses
157 * that are at least dword aligned when used in PCIX mode. The driver
158 * works around this bug by double copying the packet. This workaround
159 * is built into the normal double copy length check for efficiency.
160 *
161 * However, the double copy is only necessary on those architectures
162 * where unaligned memory accesses are inefficient. For those architectures
163 * where unaligned memory accesses incur little penalty, we can reintegrate
164 * the 5701 in the normal rx path. Doing so saves a device structure
165 * dereference by hardcoding the double copy threshold in place.
166 */
167#define TG3_RX_COPY_THRESHOLD 256
168#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
169 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
170#else
171 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
172#endif
173
1da177e4 174/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 175#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 176
ad829268
MC
177#define TG3_RAW_IP_ALIGN 2
178
1da177e4
LT
179/* number of ETHTOOL_GSTATS u64's */
180#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
181
4cafd3f5
MC
182#define TG3_NUM_TEST 6
183
c6cdf436
MC
184#define TG3_FW_UPDATE_TIMEOUT_SEC 5
185
077f849d
JSR
186#define FIRMWARE_TG3 "tigon/tg3.bin"
187#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
188#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
189
1da177e4 190static char version[] __devinitdata =
05dbe005 191 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
192
193MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
194MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
195MODULE_LICENSE("GPL");
196MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
197MODULE_FIRMWARE(FIRMWARE_TG3);
198MODULE_FIRMWARE(FIRMWARE_TG3TSO);
199MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
200
1da177e4
LT
201static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
202module_param(tg3_debug, int, 0);
203MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
204
a3aa1884 205static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
13185217
HK
278 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
279 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
281 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
282 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
283 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
284 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
285 {}
1da177e4
LT
286};
287
288MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
289
50da859d 290static const struct {
1da177e4
LT
291 const char string[ETH_GSTRING_LEN];
292} ethtool_stats_keys[TG3_NUM_STATS] = {
293 { "rx_octets" },
294 { "rx_fragments" },
295 { "rx_ucast_packets" },
296 { "rx_mcast_packets" },
297 { "rx_bcast_packets" },
298 { "rx_fcs_errors" },
299 { "rx_align_errors" },
300 { "rx_xon_pause_rcvd" },
301 { "rx_xoff_pause_rcvd" },
302 { "rx_mac_ctrl_rcvd" },
303 { "rx_xoff_entered" },
304 { "rx_frame_too_long_errors" },
305 { "rx_jabbers" },
306 { "rx_undersize_packets" },
307 { "rx_in_length_errors" },
308 { "rx_out_length_errors" },
309 { "rx_64_or_less_octet_packets" },
310 { "rx_65_to_127_octet_packets" },
311 { "rx_128_to_255_octet_packets" },
312 { "rx_256_to_511_octet_packets" },
313 { "rx_512_to_1023_octet_packets" },
314 { "rx_1024_to_1522_octet_packets" },
315 { "rx_1523_to_2047_octet_packets" },
316 { "rx_2048_to_4095_octet_packets" },
317 { "rx_4096_to_8191_octet_packets" },
318 { "rx_8192_to_9022_octet_packets" },
319
320 { "tx_octets" },
321 { "tx_collisions" },
322
323 { "tx_xon_sent" },
324 { "tx_xoff_sent" },
325 { "tx_flow_control" },
326 { "tx_mac_errors" },
327 { "tx_single_collisions" },
328 { "tx_mult_collisions" },
329 { "tx_deferred" },
330 { "tx_excessive_collisions" },
331 { "tx_late_collisions" },
332 { "tx_collide_2times" },
333 { "tx_collide_3times" },
334 { "tx_collide_4times" },
335 { "tx_collide_5times" },
336 { "tx_collide_6times" },
337 { "tx_collide_7times" },
338 { "tx_collide_8times" },
339 { "tx_collide_9times" },
340 { "tx_collide_10times" },
341 { "tx_collide_11times" },
342 { "tx_collide_12times" },
343 { "tx_collide_13times" },
344 { "tx_collide_14times" },
345 { "tx_collide_15times" },
346 { "tx_ucast_packets" },
347 { "tx_mcast_packets" },
348 { "tx_bcast_packets" },
349 { "tx_carrier_sense_errors" },
350 { "tx_discards" },
351 { "tx_errors" },
352
353 { "dma_writeq_full" },
354 { "dma_write_prioq_full" },
355 { "rxbds_empty" },
356 { "rx_discards" },
357 { "rx_errors" },
358 { "rx_threshold_hit" },
359
360 { "dma_readq_full" },
361 { "dma_read_prioq_full" },
362 { "tx_comp_queue_full" },
363
364 { "ring_set_send_prod_index" },
365 { "ring_status_update" },
366 { "nic_irqs" },
367 { "nic_avoided_irqs" },
368 { "nic_tx_threshold_hit" }
369};
370
50da859d 371static const struct {
4cafd3f5
MC
372 const char string[ETH_GSTRING_LEN];
373} ethtool_test_keys[TG3_NUM_TEST] = {
374 { "nvram test (online) " },
375 { "link test (online) " },
376 { "register test (offline)" },
377 { "memory test (offline)" },
378 { "loopback test (offline)" },
379 { "interrupt test (offline)" },
380};
381
b401e9e2
MC
382static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
383{
384 writel(val, tp->regs + off);
385}
386
387static u32 tg3_read32(struct tg3 *tp, u32 off)
388{
de6f31eb 389 return readl(tp->regs + off);
b401e9e2
MC
390}
391
0d3031d9
MC
392static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
393{
394 writel(val, tp->aperegs + off);
395}
396
397static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
398{
de6f31eb 399 return readl(tp->aperegs + off);
0d3031d9
MC
400}
401
1da177e4
LT
402static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
403{
6892914f
MC
404 unsigned long flags;
405
406 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
407 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
408 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 409 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
410}
411
412static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
413{
414 writel(val, tp->regs + off);
415 readl(tp->regs + off);
1da177e4
LT
416}
417
6892914f 418static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 419{
6892914f
MC
420 unsigned long flags;
421 u32 val;
422
423 spin_lock_irqsave(&tp->indirect_lock, flags);
424 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
425 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
426 spin_unlock_irqrestore(&tp->indirect_lock, flags);
427 return val;
428}
429
430static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
431{
432 unsigned long flags;
433
434 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
435 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
436 TG3_64BIT_REG_LOW, val);
437 return;
438 }
66711e66 439 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
440 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
441 TG3_64BIT_REG_LOW, val);
442 return;
1da177e4 443 }
6892914f
MC
444
445 spin_lock_irqsave(&tp->indirect_lock, flags);
446 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
447 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
448 spin_unlock_irqrestore(&tp->indirect_lock, flags);
449
450 /* In indirect mode when disabling interrupts, we also need
451 * to clear the interrupt bit in the GRC local ctrl register.
452 */
453 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
454 (val == 0x1)) {
455 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
456 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
457 }
458}
459
460static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
461{
462 unsigned long flags;
463 u32 val;
464
465 spin_lock_irqsave(&tp->indirect_lock, flags);
466 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
467 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
468 spin_unlock_irqrestore(&tp->indirect_lock, flags);
469 return val;
470}
471
b401e9e2
MC
472/* usec_wait specifies the wait time in usec when writing to certain registers
473 * where it is unsafe to read back the register without some delay.
474 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
475 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
476 */
477static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 478{
b401e9e2
MC
479 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
480 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
481 /* Non-posted methods */
482 tp->write32(tp, off, val);
483 else {
484 /* Posted method */
485 tg3_write32(tp, off, val);
486 if (usec_wait)
487 udelay(usec_wait);
488 tp->read32(tp, off);
489 }
490 /* Wait again after the read for the posted method to guarantee that
491 * the wait time is met.
492 */
493 if (usec_wait)
494 udelay(usec_wait);
1da177e4
LT
495}
496
09ee929c
MC
497static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
498{
499 tp->write32_mbox(tp, off, val);
6892914f
MC
500 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
501 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
502 tp->read32_mbox(tp, off);
09ee929c
MC
503}
504
20094930 505static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
506{
507 void __iomem *mbox = tp->regs + off;
508 writel(val, mbox);
509 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
510 writel(val, mbox);
511 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
512 readl(mbox);
513}
514
b5d3772c
MC
515static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
516{
de6f31eb 517 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
518}
519
520static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
521{
522 writel(val, tp->regs + off + GRCMBOX_BASE);
523}
524
c6cdf436 525#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 526#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
527#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
528#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
529#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 530
c6cdf436
MC
531#define tw32(reg, val) tp->write32(tp, reg, val)
532#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
533#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
534#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
535
536static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
537{
6892914f
MC
538 unsigned long flags;
539
b5d3772c
MC
540 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
541 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
542 return;
543
6892914f 544 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
545 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
546 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
547 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 548
bbadf503
MC
549 /* Always leave this as zero. */
550 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
551 } else {
552 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
553 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 554
bbadf503
MC
555 /* Always leave this as zero. */
556 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
557 }
558 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
559}
560
1da177e4
LT
561static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
562{
6892914f
MC
563 unsigned long flags;
564
b5d3772c
MC
565 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
566 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
567 *val = 0;
568 return;
569 }
570
6892914f 571 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
572 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
573 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
574 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 575
bbadf503
MC
576 /* Always leave this as zero. */
577 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
578 } else {
579 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
580 *val = tr32(TG3PCI_MEM_WIN_DATA);
581
582 /* Always leave this as zero. */
583 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
584 }
6892914f 585 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
586}
587
0d3031d9
MC
588static void tg3_ape_lock_init(struct tg3 *tp)
589{
590 int i;
f92d9dc1
MC
591 u32 regbase;
592
593 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
594 regbase = TG3_APE_LOCK_GRANT;
595 else
596 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
597
598 /* Make sure the driver hasn't any stale locks. */
599 for (i = 0; i < 8; i++)
f92d9dc1 600 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
601}
602
603static int tg3_ape_lock(struct tg3 *tp, int locknum)
604{
605 int i, off;
606 int ret = 0;
f92d9dc1 607 u32 status, req, gnt;
0d3031d9
MC
608
609 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
610 return 0;
611
612 switch (locknum) {
33f401ae
MC
613 case TG3_APE_LOCK_GRC:
614 case TG3_APE_LOCK_MEM:
615 break;
616 default:
617 return -EINVAL;
0d3031d9
MC
618 }
619
f92d9dc1
MC
620 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
621 req = TG3_APE_LOCK_REQ;
622 gnt = TG3_APE_LOCK_GRANT;
623 } else {
624 req = TG3_APE_PER_LOCK_REQ;
625 gnt = TG3_APE_PER_LOCK_GRANT;
626 }
627
0d3031d9
MC
628 off = 4 * locknum;
629
f92d9dc1 630 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
631
632 /* Wait for up to 1 millisecond to acquire lock. */
633 for (i = 0; i < 100; i++) {
f92d9dc1 634 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
635 if (status == APE_LOCK_GRANT_DRIVER)
636 break;
637 udelay(10);
638 }
639
640 if (status != APE_LOCK_GRANT_DRIVER) {
641 /* Revoke the lock request. */
f92d9dc1 642 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
643 APE_LOCK_GRANT_DRIVER);
644
645 ret = -EBUSY;
646 }
647
648 return ret;
649}
650
651static void tg3_ape_unlock(struct tg3 *tp, int locknum)
652{
f92d9dc1 653 u32 gnt;
0d3031d9
MC
654
655 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
656 return;
657
658 switch (locknum) {
33f401ae
MC
659 case TG3_APE_LOCK_GRC:
660 case TG3_APE_LOCK_MEM:
661 break;
662 default:
663 return;
0d3031d9
MC
664 }
665
f92d9dc1
MC
666 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
667 gnt = TG3_APE_LOCK_GRANT;
668 else
669 gnt = TG3_APE_PER_LOCK_GRANT;
670
671 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
672}
673
1da177e4
LT
674static void tg3_disable_ints(struct tg3 *tp)
675{
89aeb3bc
MC
676 int i;
677
1da177e4
LT
678 tw32(TG3PCI_MISC_HOST_CTRL,
679 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
680 for (i = 0; i < tp->irq_max; i++)
681 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
682}
683
1da177e4
LT
684static void tg3_enable_ints(struct tg3 *tp)
685{
89aeb3bc 686 int i;
89aeb3bc 687
bbe832c0
MC
688 tp->irq_sync = 0;
689 wmb();
690
1da177e4
LT
691 tw32(TG3PCI_MISC_HOST_CTRL,
692 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 693
f89f38b8 694 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
695 for (i = 0; i < tp->irq_cnt; i++) {
696 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 697
898a56f8 698 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
699 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
700 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 701
f89f38b8 702 tp->coal_now |= tnapi->coal_now;
89aeb3bc 703 }
f19af9c2
MC
704
705 /* Force an initial interrupt */
706 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
707 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
708 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
709 else
f89f38b8
MC
710 tw32(HOSTCC_MODE, tp->coal_now);
711
712 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
713}
714
17375d25 715static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 716{
17375d25 717 struct tg3 *tp = tnapi->tp;
898a56f8 718 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
719 unsigned int work_exists = 0;
720
721 /* check for phy events */
722 if (!(tp->tg3_flags &
723 (TG3_FLAG_USE_LINKCHG_REG |
724 TG3_FLAG_POLL_SERDES))) {
725 if (sblk->status & SD_STATUS_LINK_CHG)
726 work_exists = 1;
727 }
728 /* check for RX/TX work to do */
f3f3f27e 729 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 730 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
731 work_exists = 1;
732
733 return work_exists;
734}
735
17375d25 736/* tg3_int_reenable
04237ddd
MC
737 * similar to tg3_enable_ints, but it accurately determines whether there
738 * is new work pending and can return without flushing the PIO write
6aa20a22 739 * which reenables interrupts
1da177e4 740 */
17375d25 741static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 742{
17375d25
MC
743 struct tg3 *tp = tnapi->tp;
744
898a56f8 745 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
746 mmiowb();
747
fac9b83e
DM
748 /* When doing tagged status, this work check is unnecessary.
749 * The last_tag we write above tells the chip which piece of
750 * work we've completed.
751 */
752 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 753 tg3_has_work(tnapi))
04237ddd 754 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 755 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
756}
757
1da177e4
LT
758static void tg3_switch_clocks(struct tg3 *tp)
759{
f6eb9b1f 760 u32 clock_ctrl;
1da177e4
LT
761 u32 orig_clock_ctrl;
762
795d01c5
MC
763 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
764 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
765 return;
766
f6eb9b1f
MC
767 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
768
1da177e4
LT
769 orig_clock_ctrl = clock_ctrl;
770 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
771 CLOCK_CTRL_CLKRUN_OENABLE |
772 0x1f);
773 tp->pci_clock_ctrl = clock_ctrl;
774
775 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
776 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
777 tw32_wait_f(TG3PCI_CLOCK_CTRL,
778 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
779 }
780 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
781 tw32_wait_f(TG3PCI_CLOCK_CTRL,
782 clock_ctrl |
783 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
784 40);
785 tw32_wait_f(TG3PCI_CLOCK_CTRL,
786 clock_ctrl | (CLOCK_CTRL_ALTCLK),
787 40);
1da177e4 788 }
b401e9e2 789 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
790}
791
792#define PHY_BUSY_LOOPS 5000
793
794static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
795{
796 u32 frame_val;
797 unsigned int loops;
798 int ret;
799
800 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
801 tw32_f(MAC_MI_MODE,
802 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
803 udelay(80);
804 }
805
806 *val = 0x0;
807
882e9793 808 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
809 MI_COM_PHY_ADDR_MASK);
810 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
811 MI_COM_REG_ADDR_MASK);
812 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 813
1da177e4
LT
814 tw32_f(MAC_MI_COM, frame_val);
815
816 loops = PHY_BUSY_LOOPS;
817 while (loops != 0) {
818 udelay(10);
819 frame_val = tr32(MAC_MI_COM);
820
821 if ((frame_val & MI_COM_BUSY) == 0) {
822 udelay(5);
823 frame_val = tr32(MAC_MI_COM);
824 break;
825 }
826 loops -= 1;
827 }
828
829 ret = -EBUSY;
830 if (loops != 0) {
831 *val = frame_val & MI_COM_DATA_MASK;
832 ret = 0;
833 }
834
835 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
836 tw32_f(MAC_MI_MODE, tp->mi_mode);
837 udelay(80);
838 }
839
840 return ret;
841}
842
843static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
844{
845 u32 frame_val;
846 unsigned int loops;
847 int ret;
848
f07e9af3 849 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
850 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
851 return 0;
852
1da177e4
LT
853 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
854 tw32_f(MAC_MI_MODE,
855 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
856 udelay(80);
857 }
858
882e9793 859 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
860 MI_COM_PHY_ADDR_MASK);
861 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
862 MI_COM_REG_ADDR_MASK);
863 frame_val |= (val & MI_COM_DATA_MASK);
864 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 865
1da177e4
LT
866 tw32_f(MAC_MI_COM, frame_val);
867
868 loops = PHY_BUSY_LOOPS;
869 while (loops != 0) {
870 udelay(10);
871 frame_val = tr32(MAC_MI_COM);
872 if ((frame_val & MI_COM_BUSY) == 0) {
873 udelay(5);
874 frame_val = tr32(MAC_MI_COM);
875 break;
876 }
877 loops -= 1;
878 }
879
880 ret = -EBUSY;
881 if (loops != 0)
882 ret = 0;
883
884 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
885 tw32_f(MAC_MI_MODE, tp->mi_mode);
886 udelay(80);
887 }
888
889 return ret;
890}
891
95e2869a
MC
892static int tg3_bmcr_reset(struct tg3 *tp)
893{
894 u32 phy_control;
895 int limit, err;
896
897 /* OK, reset it, and poll the BMCR_RESET bit until it
898 * clears or we time out.
899 */
900 phy_control = BMCR_RESET;
901 err = tg3_writephy(tp, MII_BMCR, phy_control);
902 if (err != 0)
903 return -EBUSY;
904
905 limit = 5000;
906 while (limit--) {
907 err = tg3_readphy(tp, MII_BMCR, &phy_control);
908 if (err != 0)
909 return -EBUSY;
910
911 if ((phy_control & BMCR_RESET) == 0) {
912 udelay(40);
913 break;
914 }
915 udelay(10);
916 }
d4675b52 917 if (limit < 0)
95e2869a
MC
918 return -EBUSY;
919
920 return 0;
921}
922
158d7abd
MC
923static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
924{
3d16543d 925 struct tg3 *tp = bp->priv;
158d7abd
MC
926 u32 val;
927
24bb4fb6 928 spin_lock_bh(&tp->lock);
158d7abd
MC
929
930 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
931 val = -EIO;
932
933 spin_unlock_bh(&tp->lock);
158d7abd
MC
934
935 return val;
936}
937
938static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
939{
3d16543d 940 struct tg3 *tp = bp->priv;
24bb4fb6 941 u32 ret = 0;
158d7abd 942
24bb4fb6 943 spin_lock_bh(&tp->lock);
158d7abd
MC
944
945 if (tg3_writephy(tp, reg, val))
24bb4fb6 946 ret = -EIO;
158d7abd 947
24bb4fb6
MC
948 spin_unlock_bh(&tp->lock);
949
950 return ret;
158d7abd
MC
951}
952
953static int tg3_mdio_reset(struct mii_bus *bp)
954{
955 return 0;
956}
957
9c61d6bc 958static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
959{
960 u32 val;
fcb389df 961 struct phy_device *phydev;
a9daf367 962
3f0e3ad7 963 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 964 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
965 case PHY_ID_BCM50610:
966 case PHY_ID_BCM50610M:
fcb389df
MC
967 val = MAC_PHYCFG2_50610_LED_MODES;
968 break;
6a443a0f 969 case PHY_ID_BCMAC131:
fcb389df
MC
970 val = MAC_PHYCFG2_AC131_LED_MODES;
971 break;
6a443a0f 972 case PHY_ID_RTL8211C:
fcb389df
MC
973 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
974 break;
6a443a0f 975 case PHY_ID_RTL8201E:
fcb389df
MC
976 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
977 break;
978 default:
a9daf367 979 return;
fcb389df
MC
980 }
981
982 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
983 tw32(MAC_PHYCFG2, val);
984
985 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
986 val &= ~(MAC_PHYCFG1_RGMII_INT |
987 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
988 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
989 tw32(MAC_PHYCFG1, val);
990
991 return;
992 }
993
14417063 994 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
995 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
996 MAC_PHYCFG2_FMODE_MASK_MASK |
997 MAC_PHYCFG2_GMODE_MASK_MASK |
998 MAC_PHYCFG2_ACT_MASK_MASK |
999 MAC_PHYCFG2_QUAL_MASK_MASK |
1000 MAC_PHYCFG2_INBAND_ENABLE;
1001
1002 tw32(MAC_PHYCFG2, val);
a9daf367 1003
bb85fbb6
MC
1004 val = tr32(MAC_PHYCFG1);
1005 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1006 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 1007 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1008 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1009 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1010 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1011 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1012 }
bb85fbb6
MC
1013 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1014 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1015 tw32(MAC_PHYCFG1, val);
a9daf367 1016
a9daf367
MC
1017 val = tr32(MAC_EXT_RGMII_MODE);
1018 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1019 MAC_RGMII_MODE_RX_QUALITY |
1020 MAC_RGMII_MODE_RX_ACTIVITY |
1021 MAC_RGMII_MODE_RX_ENG_DET |
1022 MAC_RGMII_MODE_TX_ENABLE |
1023 MAC_RGMII_MODE_TX_LOWPWR |
1024 MAC_RGMII_MODE_TX_RESET);
14417063 1025 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1026 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1027 val |= MAC_RGMII_MODE_RX_INT_B |
1028 MAC_RGMII_MODE_RX_QUALITY |
1029 MAC_RGMII_MODE_RX_ACTIVITY |
1030 MAC_RGMII_MODE_RX_ENG_DET;
1031 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1032 val |= MAC_RGMII_MODE_TX_ENABLE |
1033 MAC_RGMII_MODE_TX_LOWPWR |
1034 MAC_RGMII_MODE_TX_RESET;
1035 }
1036 tw32(MAC_EXT_RGMII_MODE, val);
1037}
1038
158d7abd
MC
1039static void tg3_mdio_start(struct tg3 *tp)
1040{
158d7abd
MC
1041 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1042 tw32_f(MAC_MI_MODE, tp->mi_mode);
1043 udelay(80);
a9daf367 1044
9ea4818d
MC
1045 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1046 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1047 tg3_mdio_config_5785(tp);
1048}
1049
1050static int tg3_mdio_init(struct tg3 *tp)
1051{
1052 int i;
1053 u32 reg;
1054 struct phy_device *phydev;
1055
a50d0796
MC
1056 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1057 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9c7df915 1058 u32 is_serdes;
882e9793 1059
9c7df915 1060 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1061
d1ec96af
MC
1062 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1063 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1064 else
1065 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1066 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1067 if (is_serdes)
1068 tp->phy_addr += 7;
1069 } else
3f0e3ad7 1070 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1071
158d7abd
MC
1072 tg3_mdio_start(tp);
1073
1074 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1075 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1076 return 0;
1077
298cf9be
LB
1078 tp->mdio_bus = mdiobus_alloc();
1079 if (tp->mdio_bus == NULL)
1080 return -ENOMEM;
158d7abd 1081
298cf9be
LB
1082 tp->mdio_bus->name = "tg3 mdio bus";
1083 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1084 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1085 tp->mdio_bus->priv = tp;
1086 tp->mdio_bus->parent = &tp->pdev->dev;
1087 tp->mdio_bus->read = &tg3_mdio_read;
1088 tp->mdio_bus->write = &tg3_mdio_write;
1089 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1090 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1091 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1092
1093 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1094 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1095
1096 /* The bus registration will look for all the PHYs on the mdio bus.
1097 * Unfortunately, it does not ensure the PHY is powered up before
1098 * accessing the PHY ID registers. A chip reset is the
1099 * quickest way to bring the device back to an operational state..
1100 */
1101 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1102 tg3_bmcr_reset(tp);
1103
298cf9be 1104 i = mdiobus_register(tp->mdio_bus);
a9daf367 1105 if (i) {
ab96b241 1106 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1107 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1108 return i;
1109 }
158d7abd 1110
3f0e3ad7 1111 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1112
9c61d6bc 1113 if (!phydev || !phydev->drv) {
ab96b241 1114 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1115 mdiobus_unregister(tp->mdio_bus);
1116 mdiobus_free(tp->mdio_bus);
1117 return -ENODEV;
1118 }
1119
1120 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1121 case PHY_ID_BCM57780:
321d32a0 1122 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1123 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1124 break;
6a443a0f
MC
1125 case PHY_ID_BCM50610:
1126 case PHY_ID_BCM50610M:
32e5a8d6 1127 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1128 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1129 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1130 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1131 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1132 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1133 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1134 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1135 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1136 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1137 /* fallthru */
6a443a0f 1138 case PHY_ID_RTL8211C:
fcb389df 1139 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1140 break;
6a443a0f
MC
1141 case PHY_ID_RTL8201E:
1142 case PHY_ID_BCMAC131:
a9daf367 1143 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1144 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1145 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1146 break;
1147 }
1148
9c61d6bc
MC
1149 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1150
1151 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1152 tg3_mdio_config_5785(tp);
a9daf367
MC
1153
1154 return 0;
158d7abd
MC
1155}
1156
1157static void tg3_mdio_fini(struct tg3 *tp)
1158{
1159 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1160 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1161 mdiobus_unregister(tp->mdio_bus);
1162 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1163 }
1164}
1165
ddfc87bf
MC
1166static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1167{
1168 int err;
1169
1170 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1171 if (err)
1172 goto done;
1173
1174 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1175 if (err)
1176 goto done;
1177
1178 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1179 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1180 if (err)
1181 goto done;
1182
1183 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1184
1185done:
1186 return err;
1187}
1188
1189static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1190{
1191 int err;
1192
1193 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1194 if (err)
1195 goto done;
1196
1197 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1198 if (err)
1199 goto done;
1200
1201 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1202 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1203 if (err)
1204 goto done;
1205
1206 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1207
1208done:
1209 return err;
1210}
1211
4ba526ce
MC
1212/* tp->lock is held. */
1213static inline void tg3_generate_fw_event(struct tg3 *tp)
1214{
1215 u32 val;
1216
1217 val = tr32(GRC_RX_CPU_EVENT);
1218 val |= GRC_RX_CPU_DRIVER_EVENT;
1219 tw32_f(GRC_RX_CPU_EVENT, val);
1220
1221 tp->last_event_jiffies = jiffies;
1222}
1223
1224#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1225
95e2869a
MC
1226/* tp->lock is held. */
1227static void tg3_wait_for_event_ack(struct tg3 *tp)
1228{
1229 int i;
4ba526ce
MC
1230 unsigned int delay_cnt;
1231 long time_remain;
1232
1233 /* If enough time has passed, no wait is necessary. */
1234 time_remain = (long)(tp->last_event_jiffies + 1 +
1235 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1236 (long)jiffies;
1237 if (time_remain < 0)
1238 return;
1239
1240 /* Check if we can shorten the wait time. */
1241 delay_cnt = jiffies_to_usecs(time_remain);
1242 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1243 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1244 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1245
4ba526ce 1246 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1247 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1248 break;
4ba526ce 1249 udelay(8);
95e2869a
MC
1250 }
1251}
1252
1253/* tp->lock is held. */
1254static void tg3_ump_link_report(struct tg3 *tp)
1255{
1256 u32 reg;
1257 u32 val;
1258
1259 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1260 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1261 return;
1262
1263 tg3_wait_for_event_ack(tp);
1264
1265 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1266
1267 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1268
1269 val = 0;
1270 if (!tg3_readphy(tp, MII_BMCR, &reg))
1271 val = reg << 16;
1272 if (!tg3_readphy(tp, MII_BMSR, &reg))
1273 val |= (reg & 0xffff);
1274 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1275
1276 val = 0;
1277 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1278 val = reg << 16;
1279 if (!tg3_readphy(tp, MII_LPA, &reg))
1280 val |= (reg & 0xffff);
1281 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1282
1283 val = 0;
f07e9af3 1284 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1285 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1286 val = reg << 16;
1287 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1288 val |= (reg & 0xffff);
1289 }
1290 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1291
1292 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1293 val = reg << 16;
1294 else
1295 val = 0;
1296 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1297
4ba526ce 1298 tg3_generate_fw_event(tp);
95e2869a
MC
1299}
1300
1301static void tg3_link_report(struct tg3 *tp)
1302{
1303 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1304 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1305 tg3_ump_link_report(tp);
1306 } else if (netif_msg_link(tp)) {
05dbe005
JP
1307 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1308 (tp->link_config.active_speed == SPEED_1000 ?
1309 1000 :
1310 (tp->link_config.active_speed == SPEED_100 ?
1311 100 : 10)),
1312 (tp->link_config.active_duplex == DUPLEX_FULL ?
1313 "full" : "half"));
1314
1315 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1316 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1317 "on" : "off",
1318 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1319 "on" : "off");
95e2869a
MC
1320 tg3_ump_link_report(tp);
1321 }
1322}
1323
1324static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1325{
1326 u16 miireg;
1327
e18ce346 1328 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1329 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1330 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1331 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1332 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1333 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1334 else
1335 miireg = 0;
1336
1337 return miireg;
1338}
1339
1340static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1341{
1342 u16 miireg;
1343
e18ce346 1344 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1345 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1346 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1347 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1348 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1349 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1350 else
1351 miireg = 0;
1352
1353 return miireg;
1354}
1355
95e2869a
MC
1356static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1357{
1358 u8 cap = 0;
1359
1360 if (lcladv & ADVERTISE_1000XPAUSE) {
1361 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1362 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1363 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1364 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1365 cap = FLOW_CTRL_RX;
95e2869a
MC
1366 } else {
1367 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1368 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1369 }
1370 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1371 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1372 cap = FLOW_CTRL_TX;
95e2869a
MC
1373 }
1374
1375 return cap;
1376}
1377
f51f3562 1378static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1379{
b02fd9e3 1380 u8 autoneg;
f51f3562 1381 u8 flowctrl = 0;
95e2869a
MC
1382 u32 old_rx_mode = tp->rx_mode;
1383 u32 old_tx_mode = tp->tx_mode;
1384
b02fd9e3 1385 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1386 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1387 else
1388 autoneg = tp->link_config.autoneg;
1389
1390 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1391 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1392 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1393 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1394 else
bc02ff95 1395 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1396 } else
1397 flowctrl = tp->link_config.flowctrl;
95e2869a 1398
f51f3562 1399 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1400
e18ce346 1401 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1402 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1403 else
1404 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1405
f51f3562 1406 if (old_rx_mode != tp->rx_mode)
95e2869a 1407 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1408
e18ce346 1409 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1410 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1411 else
1412 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1413
f51f3562 1414 if (old_tx_mode != tp->tx_mode)
95e2869a 1415 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1416}
1417
b02fd9e3
MC
1418static void tg3_adjust_link(struct net_device *dev)
1419{
1420 u8 oldflowctrl, linkmesg = 0;
1421 u32 mac_mode, lcl_adv, rmt_adv;
1422 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1423 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1424
24bb4fb6 1425 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1426
1427 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1428 MAC_MODE_HALF_DUPLEX);
1429
1430 oldflowctrl = tp->link_config.active_flowctrl;
1431
1432 if (phydev->link) {
1433 lcl_adv = 0;
1434 rmt_adv = 0;
1435
1436 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1437 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1438 else if (phydev->speed == SPEED_1000 ||
1439 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1440 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1441 else
1442 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1443
1444 if (phydev->duplex == DUPLEX_HALF)
1445 mac_mode |= MAC_MODE_HALF_DUPLEX;
1446 else {
1447 lcl_adv = tg3_advert_flowctrl_1000T(
1448 tp->link_config.flowctrl);
1449
1450 if (phydev->pause)
1451 rmt_adv = LPA_PAUSE_CAP;
1452 if (phydev->asym_pause)
1453 rmt_adv |= LPA_PAUSE_ASYM;
1454 }
1455
1456 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1457 } else
1458 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1459
1460 if (mac_mode != tp->mac_mode) {
1461 tp->mac_mode = mac_mode;
1462 tw32_f(MAC_MODE, tp->mac_mode);
1463 udelay(40);
1464 }
1465
fcb389df
MC
1466 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1467 if (phydev->speed == SPEED_10)
1468 tw32(MAC_MI_STAT,
1469 MAC_MI_STAT_10MBPS_MODE |
1470 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1471 else
1472 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1473 }
1474
b02fd9e3
MC
1475 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1476 tw32(MAC_TX_LENGTHS,
1477 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1478 (6 << TX_LENGTHS_IPG_SHIFT) |
1479 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1480 else
1481 tw32(MAC_TX_LENGTHS,
1482 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1483 (6 << TX_LENGTHS_IPG_SHIFT) |
1484 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1485
1486 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1487 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1488 phydev->speed != tp->link_config.active_speed ||
1489 phydev->duplex != tp->link_config.active_duplex ||
1490 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1491 linkmesg = 1;
b02fd9e3
MC
1492
1493 tp->link_config.active_speed = phydev->speed;
1494 tp->link_config.active_duplex = phydev->duplex;
1495
24bb4fb6 1496 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1497
1498 if (linkmesg)
1499 tg3_link_report(tp);
1500}
1501
1502static int tg3_phy_init(struct tg3 *tp)
1503{
1504 struct phy_device *phydev;
1505
f07e9af3 1506 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1507 return 0;
1508
1509 /* Bring the PHY back to a known state. */
1510 tg3_bmcr_reset(tp);
1511
3f0e3ad7 1512 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1513
1514 /* Attach the MAC to the PHY. */
fb28ad35 1515 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1516 phydev->dev_flags, phydev->interface);
b02fd9e3 1517 if (IS_ERR(phydev)) {
ab96b241 1518 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1519 return PTR_ERR(phydev);
1520 }
1521
b02fd9e3 1522 /* Mask with MAC supported features. */
9c61d6bc
MC
1523 switch (phydev->interface) {
1524 case PHY_INTERFACE_MODE_GMII:
1525 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1526 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1527 phydev->supported &= (PHY_GBIT_FEATURES |
1528 SUPPORTED_Pause |
1529 SUPPORTED_Asym_Pause);
1530 break;
1531 }
1532 /* fallthru */
9c61d6bc
MC
1533 case PHY_INTERFACE_MODE_MII:
1534 phydev->supported &= (PHY_BASIC_FEATURES |
1535 SUPPORTED_Pause |
1536 SUPPORTED_Asym_Pause);
1537 break;
1538 default:
3f0e3ad7 1539 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1540 return -EINVAL;
1541 }
1542
f07e9af3 1543 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1544
1545 phydev->advertising = phydev->supported;
1546
b02fd9e3
MC
1547 return 0;
1548}
1549
1550static void tg3_phy_start(struct tg3 *tp)
1551{
1552 struct phy_device *phydev;
1553
f07e9af3 1554 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1555 return;
1556
3f0e3ad7 1557 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1558
80096068
MC
1559 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1560 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1561 phydev->speed = tp->link_config.orig_speed;
1562 phydev->duplex = tp->link_config.orig_duplex;
1563 phydev->autoneg = tp->link_config.orig_autoneg;
1564 phydev->advertising = tp->link_config.orig_advertising;
1565 }
1566
1567 phy_start(phydev);
1568
1569 phy_start_aneg(phydev);
1570}
1571
1572static void tg3_phy_stop(struct tg3 *tp)
1573{
f07e9af3 1574 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1575 return;
1576
3f0e3ad7 1577 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1578}
1579
1580static void tg3_phy_fini(struct tg3 *tp)
1581{
f07e9af3 1582 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1583 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1584 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1585 }
1586}
1587
52b02d04
MC
1588static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1589{
1590 int err;
1591
1592 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1593 if (!err)
1594 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1595
1596 return err;
1597}
1598
6ee7c0a0 1599static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1600{
6ee7c0a0
MC
1601 int err;
1602
1603 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1604 if (!err)
1605 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1606
1607 return err;
b2a5c19c
MC
1608}
1609
7f97a4bd
MC
1610static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1611{
1612 u32 phytest;
1613
1614 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1615 u32 phy;
1616
1617 tg3_writephy(tp, MII_TG3_FET_TEST,
1618 phytest | MII_TG3_FET_SHADOW_EN);
1619 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1620 if (enable)
1621 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1622 else
1623 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1624 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1625 }
1626 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1627 }
1628}
1629
6833c043
MC
1630static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1631{
1632 u32 reg;
1633
ecf1410b 1634 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
a50d0796
MC
1635 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1636 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 1637 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1638 return;
1639
f07e9af3 1640 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1641 tg3_phy_fet_toggle_apd(tp, enable);
1642 return;
1643 }
1644
6833c043
MC
1645 reg = MII_TG3_MISC_SHDW_WREN |
1646 MII_TG3_MISC_SHDW_SCR5_SEL |
1647 MII_TG3_MISC_SHDW_SCR5_LPED |
1648 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1649 MII_TG3_MISC_SHDW_SCR5_SDTL |
1650 MII_TG3_MISC_SHDW_SCR5_C125OE;
1651 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1652 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1653
1654 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1655
1656
1657 reg = MII_TG3_MISC_SHDW_WREN |
1658 MII_TG3_MISC_SHDW_APD_SEL |
1659 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1660 if (enable)
1661 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1662
1663 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1664}
1665
9ef8ca99
MC
1666static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1667{
1668 u32 phy;
1669
1670 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1671 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1672 return;
1673
f07e9af3 1674 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1675 u32 ephy;
1676
535ef6e1
MC
1677 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1678 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1679
1680 tg3_writephy(tp, MII_TG3_FET_TEST,
1681 ephy | MII_TG3_FET_SHADOW_EN);
1682 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1683 if (enable)
535ef6e1 1684 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1685 else
535ef6e1
MC
1686 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1687 tg3_writephy(tp, reg, phy);
9ef8ca99 1688 }
535ef6e1 1689 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1690 }
1691 } else {
1692 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1693 MII_TG3_AUXCTL_SHDWSEL_MISC;
1694 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1695 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1696 if (enable)
1697 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1698 else
1699 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1700 phy |= MII_TG3_AUXCTL_MISC_WREN;
1701 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1702 }
1703 }
1704}
1705
1da177e4
LT
1706static void tg3_phy_set_wirespeed(struct tg3 *tp)
1707{
1708 u32 val;
1709
f07e9af3 1710 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1711 return;
1712
1713 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1714 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1715 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1716 (val | (1 << 15) | (1 << 4)));
1717}
1718
b2a5c19c
MC
1719static void tg3_phy_apply_otp(struct tg3 *tp)
1720{
1721 u32 otp, phy;
1722
1723 if (!tp->phy_otp)
1724 return;
1725
1726 otp = tp->phy_otp;
1727
1728 /* Enable SM_DSP clock and tx 6dB coding. */
1729 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1730 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1731 MII_TG3_AUXCTL_ACTL_TX_6DB;
1732 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1733
1734 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1735 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1736 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1737
1738 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1739 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1740 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1741
1742 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1743 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1744 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1745
1746 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1747 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1748
1749 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1750 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1751
1752 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1753 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1754 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1755
1756 /* Turn off SM_DSP clock. */
1757 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1758 MII_TG3_AUXCTL_ACTL_TX_6DB;
1759 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1760}
1761
52b02d04
MC
1762static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1763{
1764 u32 val;
1765
1766 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1767 return;
1768
1769 tp->setlpicnt = 0;
1770
1771 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1772 current_link_up == 1 &&
a6b68dab
MC
1773 tp->link_config.active_duplex == DUPLEX_FULL &&
1774 (tp->link_config.active_speed == SPEED_100 ||
1775 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1776 u32 eeectl;
1777
1778 if (tp->link_config.active_speed == SPEED_1000)
1779 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1780 else
1781 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1782
1783 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1784
3110f5f5
MC
1785 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1786 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04
MC
1787
1788 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1789 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
1790 tp->setlpicnt = 2;
1791 }
1792
1793 if (!tp->setlpicnt) {
1794 val = tr32(TG3_CPMU_EEE_MODE);
1795 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1796 }
1797}
1798
1da177e4
LT
1799static int tg3_wait_macro_done(struct tg3 *tp)
1800{
1801 int limit = 100;
1802
1803 while (limit--) {
1804 u32 tmp32;
1805
f08aa1a8 1806 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1807 if ((tmp32 & 0x1000) == 0)
1808 break;
1809 }
1810 }
d4675b52 1811 if (limit < 0)
1da177e4
LT
1812 return -EBUSY;
1813
1814 return 0;
1815}
1816
1817static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1818{
1819 static const u32 test_pat[4][6] = {
1820 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1821 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1822 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1823 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1824 };
1825 int chan;
1826
1827 for (chan = 0; chan < 4; chan++) {
1828 int i;
1829
1830 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1831 (chan * 0x2000) | 0x0200);
f08aa1a8 1832 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1833
1834 for (i = 0; i < 6; i++)
1835 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1836 test_pat[chan][i]);
1837
f08aa1a8 1838 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1839 if (tg3_wait_macro_done(tp)) {
1840 *resetp = 1;
1841 return -EBUSY;
1842 }
1843
1844 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1845 (chan * 0x2000) | 0x0200);
f08aa1a8 1846 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1847 if (tg3_wait_macro_done(tp)) {
1848 *resetp = 1;
1849 return -EBUSY;
1850 }
1851
f08aa1a8 1852 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1853 if (tg3_wait_macro_done(tp)) {
1854 *resetp = 1;
1855 return -EBUSY;
1856 }
1857
1858 for (i = 0; i < 6; i += 2) {
1859 u32 low, high;
1860
1861 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1862 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1863 tg3_wait_macro_done(tp)) {
1864 *resetp = 1;
1865 return -EBUSY;
1866 }
1867 low &= 0x7fff;
1868 high &= 0x000f;
1869 if (low != test_pat[chan][i] ||
1870 high != test_pat[chan][i+1]) {
1871 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1872 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1873 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1874
1875 return -EBUSY;
1876 }
1877 }
1878 }
1879
1880 return 0;
1881}
1882
1883static int tg3_phy_reset_chanpat(struct tg3 *tp)
1884{
1885 int chan;
1886
1887 for (chan = 0; chan < 4; chan++) {
1888 int i;
1889
1890 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1891 (chan * 0x2000) | 0x0200);
f08aa1a8 1892 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1893 for (i = 0; i < 6; i++)
1894 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1895 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1896 if (tg3_wait_macro_done(tp))
1897 return -EBUSY;
1898 }
1899
1900 return 0;
1901}
1902
1903static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1904{
1905 u32 reg32, phy9_orig;
1906 int retries, do_phy_reset, err;
1907
1908 retries = 10;
1909 do_phy_reset = 1;
1910 do {
1911 if (do_phy_reset) {
1912 err = tg3_bmcr_reset(tp);
1913 if (err)
1914 return err;
1915 do_phy_reset = 0;
1916 }
1917
1918 /* Disable transmitter and interrupt. */
1919 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1920 continue;
1921
1922 reg32 |= 0x3000;
1923 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1924
1925 /* Set full-duplex, 1000 mbps. */
1926 tg3_writephy(tp, MII_BMCR,
1927 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1928
1929 /* Set to master mode. */
1930 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1931 continue;
1932
1933 tg3_writephy(tp, MII_TG3_CTRL,
1934 (MII_TG3_CTRL_AS_MASTER |
1935 MII_TG3_CTRL_ENABLE_AS_MASTER));
1936
1937 /* Enable SM_DSP_CLOCK and 6dB. */
1938 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1939
1940 /* Block the PHY control access. */
6ee7c0a0 1941 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1942
1943 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1944 if (!err)
1945 break;
1946 } while (--retries);
1947
1948 err = tg3_phy_reset_chanpat(tp);
1949 if (err)
1950 return err;
1951
6ee7c0a0 1952 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1953
1954 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1955 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1956
1957 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1958 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1959 /* Set Extended packet length bit for jumbo frames */
1960 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1961 } else {
1da177e4
LT
1962 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1963 }
1964
1965 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1966
1967 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1968 reg32 &= ~0x3000;
1969 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1970 } else if (!err)
1971 err = -EBUSY;
1972
1973 return err;
1974}
1975
1976/* This will reset the tigon3 PHY if there is no valid
1977 * link unless the FORCE argument is non-zero.
1978 */
1979static int tg3_phy_reset(struct tg3 *tp)
1980{
f833c4c1 1981 u32 val, cpmuctrl;
1da177e4
LT
1982 int err;
1983
60189ddf 1984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1985 val = tr32(GRC_MISC_CFG);
1986 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1987 udelay(40);
1988 }
f833c4c1
MC
1989 err = tg3_readphy(tp, MII_BMSR, &val);
1990 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
1991 if (err != 0)
1992 return -EBUSY;
1993
c8e1e82b
MC
1994 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1995 netif_carrier_off(tp->dev);
1996 tg3_link_report(tp);
1997 }
1998
1da177e4
LT
1999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2002 err = tg3_phy_reset_5703_4_5(tp);
2003 if (err)
2004 return err;
2005 goto out;
2006 }
2007
b2a5c19c
MC
2008 cpmuctrl = 0;
2009 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2010 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2011 cpmuctrl = tr32(TG3_CPMU_CTRL);
2012 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2013 tw32(TG3_CPMU_CTRL,
2014 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2015 }
2016
1da177e4
LT
2017 err = tg3_bmcr_reset(tp);
2018 if (err)
2019 return err;
2020
b2a5c19c 2021 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2022 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2023 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2024
2025 tw32(TG3_CPMU_CTRL, cpmuctrl);
2026 }
2027
bcb37f6c
MC
2028 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2029 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2030 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2031 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2032 CPMU_LSPD_1000MB_MACCLK_12_5) {
2033 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2034 udelay(40);
2035 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2036 }
2037 }
2038
a50d0796
MC
2039 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2040 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
f07e9af3 2041 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2042 return 0;
2043
b2a5c19c
MC
2044 tg3_phy_apply_otp(tp);
2045
f07e9af3 2046 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2047 tg3_phy_toggle_apd(tp, true);
2048 else
2049 tg3_phy_toggle_apd(tp, false);
2050
1da177e4 2051out:
f07e9af3 2052 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2053 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2054 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2055 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2056 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2057 }
f07e9af3 2058 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2059 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2060 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2061 }
f07e9af3 2062 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2063 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2064 tg3_phydsp_write(tp, 0x000a, 0x310b);
2065 tg3_phydsp_write(tp, 0x201f, 0x9506);
2066 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2067 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2068 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2069 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2070 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2071 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2072 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2073 tg3_writephy(tp, MII_TG3_TEST1,
2074 MII_TG3_TEST1_TRIM_EN | 0x4);
2075 } else
2076 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2077 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2078 }
1da177e4
LT
2079 /* Set Extended packet length bit (bit 14) on all chips that */
2080 /* support jumbo frames */
79eb6904 2081 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2082 /* Cannot do read-modify-write on 5401 */
2083 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2084 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2085 /* Set bit 14 with read-modify-write to preserve other bits */
2086 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
2087 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2088 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2089 }
2090
2091 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2092 * jumbo frames transmission.
2093 */
8f666b07 2094 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2095 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2096 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2097 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2098 }
2099
715116a1 2100 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2101 /* adjust output voltage */
535ef6e1 2102 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2103 }
2104
9ef8ca99 2105 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2106 tg3_phy_set_wirespeed(tp);
2107 return 0;
2108}
2109
2110static void tg3_frob_aux_power(struct tg3 *tp)
2111{
2112 struct tg3 *tp_peer = tp;
2113
334355aa
MC
2114 /* The GPIOs do something completely different on 57765. */
2115 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2116 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2117 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2118 return;
2119
f6eb9b1f
MC
2120 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2121 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2122 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
8c2dc7e1
MC
2123 struct net_device *dev_peer;
2124
2125 dev_peer = pci_get_drvdata(tp->pdev_peer);
bc1c7567 2126 /* remove_one() may have been run on the peer. */
8c2dc7e1 2127 if (!dev_peer)
bc1c7567
MC
2128 tp_peer = tp;
2129 else
2130 tp_peer = netdev_priv(dev_peer);
1da177e4
LT
2131 }
2132
1da177e4 2133 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
6921d201
MC
2134 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2135 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2136 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
1da177e4
LT
2137 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2138 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2139 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2140 (GRC_LCLCTRL_GPIO_OE0 |
2141 GRC_LCLCTRL_GPIO_OE1 |
2142 GRC_LCLCTRL_GPIO_OE2 |
2143 GRC_LCLCTRL_GPIO_OUTPUT0 |
2144 GRC_LCLCTRL_GPIO_OUTPUT1),
2145 100);
8d519ab2
MC
2146 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2147 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2148 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2149 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2150 GRC_LCLCTRL_GPIO_OE1 |
2151 GRC_LCLCTRL_GPIO_OE2 |
2152 GRC_LCLCTRL_GPIO_OUTPUT0 |
2153 GRC_LCLCTRL_GPIO_OUTPUT1 |
2154 tp->grc_local_ctrl;
2155 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2156
2157 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2158 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2159
2160 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2161 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2162 } else {
2163 u32 no_gpio2;
dc56b7d4 2164 u32 grc_local_ctrl = 0;
1da177e4
LT
2165
2166 if (tp_peer != tp &&
2167 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2168 return;
2169
dc56b7d4
MC
2170 /* Workaround to prevent overdrawing Amps. */
2171 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2172 ASIC_REV_5714) {
2173 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2174 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2175 grc_local_ctrl, 100);
dc56b7d4
MC
2176 }
2177
1da177e4
LT
2178 /* On 5753 and variants, GPIO2 cannot be used. */
2179 no_gpio2 = tp->nic_sram_data_cfg &
2180 NIC_SRAM_DATA_CFG_NO_GPIO2;
2181
dc56b7d4 2182 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2183 GRC_LCLCTRL_GPIO_OE1 |
2184 GRC_LCLCTRL_GPIO_OE2 |
2185 GRC_LCLCTRL_GPIO_OUTPUT1 |
2186 GRC_LCLCTRL_GPIO_OUTPUT2;
2187 if (no_gpio2) {
2188 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2189 GRC_LCLCTRL_GPIO_OUTPUT2);
2190 }
b401e9e2
MC
2191 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2192 grc_local_ctrl, 100);
1da177e4
LT
2193
2194 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2195
b401e9e2
MC
2196 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2197 grc_local_ctrl, 100);
1da177e4
LT
2198
2199 if (!no_gpio2) {
2200 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2201 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2202 grc_local_ctrl, 100);
1da177e4
LT
2203 }
2204 }
2205 } else {
2206 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2207 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2208 if (tp_peer != tp &&
2209 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2210 return;
2211
b401e9e2
MC
2212 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2213 (GRC_LCLCTRL_GPIO_OE1 |
2214 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2215
b401e9e2
MC
2216 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2217 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2218
b401e9e2
MC
2219 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2220 (GRC_LCLCTRL_GPIO_OE1 |
2221 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2222 }
2223 }
2224}
2225
e8f3f6ca
MC
2226static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2227{
2228 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2229 return 1;
79eb6904 2230 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2231 if (speed != SPEED_10)
2232 return 1;
2233 } else if (speed == SPEED_10)
2234 return 1;
2235
2236 return 0;
2237}
2238
1da177e4
LT
2239static int tg3_setup_phy(struct tg3 *, int);
2240
2241#define RESET_KIND_SHUTDOWN 0
2242#define RESET_KIND_INIT 1
2243#define RESET_KIND_SUSPEND 2
2244
2245static void tg3_write_sig_post_reset(struct tg3 *, int);
2246static int tg3_halt_cpu(struct tg3 *, u32);
2247
0a459aac 2248static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2249{
ce057f01
MC
2250 u32 val;
2251
f07e9af3 2252 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2253 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2254 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2255 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2256
2257 sg_dig_ctrl |=
2258 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2259 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2260 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2261 }
3f7045c1 2262 return;
5129724a 2263 }
3f7045c1 2264
60189ddf 2265 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2266 tg3_bmcr_reset(tp);
2267 val = tr32(GRC_MISC_CFG);
2268 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2269 udelay(40);
2270 return;
f07e9af3 2271 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2272 u32 phytest;
2273 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2274 u32 phy;
2275
2276 tg3_writephy(tp, MII_ADVERTISE, 0);
2277 tg3_writephy(tp, MII_BMCR,
2278 BMCR_ANENABLE | BMCR_ANRESTART);
2279
2280 tg3_writephy(tp, MII_TG3_FET_TEST,
2281 phytest | MII_TG3_FET_SHADOW_EN);
2282 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2283 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2284 tg3_writephy(tp,
2285 MII_TG3_FET_SHDW_AUXMODE4,
2286 phy);
2287 }
2288 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2289 }
2290 return;
0a459aac 2291 } else if (do_low_power) {
715116a1
MC
2292 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2293 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2294
2295 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2296 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2297 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2298 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2299 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2300 }
3f7045c1 2301
15c3b696
MC
2302 /* The PHY should not be powered down on some chips because
2303 * of bugs.
2304 */
2305 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2306 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2307 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2308 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2309 return;
ce057f01 2310
bcb37f6c
MC
2311 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2312 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2313 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2314 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2315 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2316 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2317 }
2318
15c3b696
MC
2319 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2320}
2321
ffbcfed4
MC
2322/* tp->lock is held. */
2323static int tg3_nvram_lock(struct tg3 *tp)
2324{
2325 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2326 int i;
2327
2328 if (tp->nvram_lock_cnt == 0) {
2329 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2330 for (i = 0; i < 8000; i++) {
2331 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2332 break;
2333 udelay(20);
2334 }
2335 if (i == 8000) {
2336 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2337 return -ENODEV;
2338 }
2339 }
2340 tp->nvram_lock_cnt++;
2341 }
2342 return 0;
2343}
2344
2345/* tp->lock is held. */
2346static void tg3_nvram_unlock(struct tg3 *tp)
2347{
2348 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2349 if (tp->nvram_lock_cnt > 0)
2350 tp->nvram_lock_cnt--;
2351 if (tp->nvram_lock_cnt == 0)
2352 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2353 }
2354}
2355
2356/* tp->lock is held. */
2357static void tg3_enable_nvram_access(struct tg3 *tp)
2358{
2359 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2360 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2361 u32 nvaccess = tr32(NVRAM_ACCESS);
2362
2363 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2364 }
2365}
2366
2367/* tp->lock is held. */
2368static void tg3_disable_nvram_access(struct tg3 *tp)
2369{
2370 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2371 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2372 u32 nvaccess = tr32(NVRAM_ACCESS);
2373
2374 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2375 }
2376}
2377
2378static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2379 u32 offset, u32 *val)
2380{
2381 u32 tmp;
2382 int i;
2383
2384 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2385 return -EINVAL;
2386
2387 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2388 EEPROM_ADDR_DEVID_MASK |
2389 EEPROM_ADDR_READ);
2390 tw32(GRC_EEPROM_ADDR,
2391 tmp |
2392 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2393 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2394 EEPROM_ADDR_ADDR_MASK) |
2395 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2396
2397 for (i = 0; i < 1000; i++) {
2398 tmp = tr32(GRC_EEPROM_ADDR);
2399
2400 if (tmp & EEPROM_ADDR_COMPLETE)
2401 break;
2402 msleep(1);
2403 }
2404 if (!(tmp & EEPROM_ADDR_COMPLETE))
2405 return -EBUSY;
2406
62cedd11
MC
2407 tmp = tr32(GRC_EEPROM_DATA);
2408
2409 /*
2410 * The data will always be opposite the native endian
2411 * format. Perform a blind byteswap to compensate.
2412 */
2413 *val = swab32(tmp);
2414
ffbcfed4
MC
2415 return 0;
2416}
2417
2418#define NVRAM_CMD_TIMEOUT 10000
2419
2420static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2421{
2422 int i;
2423
2424 tw32(NVRAM_CMD, nvram_cmd);
2425 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2426 udelay(10);
2427 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2428 udelay(10);
2429 break;
2430 }
2431 }
2432
2433 if (i == NVRAM_CMD_TIMEOUT)
2434 return -EBUSY;
2435
2436 return 0;
2437}
2438
2439static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2440{
2441 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2442 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2443 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2444 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2445 (tp->nvram_jedecnum == JEDEC_ATMEL))
2446
2447 addr = ((addr / tp->nvram_pagesize) <<
2448 ATMEL_AT45DB0X1B_PAGE_POS) +
2449 (addr % tp->nvram_pagesize);
2450
2451 return addr;
2452}
2453
2454static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2455{
2456 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2457 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2458 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2459 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2460 (tp->nvram_jedecnum == JEDEC_ATMEL))
2461
2462 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2463 tp->nvram_pagesize) +
2464 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2465
2466 return addr;
2467}
2468
e4f34110
MC
2469/* NOTE: Data read in from NVRAM is byteswapped according to
2470 * the byteswapping settings for all other register accesses.
2471 * tg3 devices are BE devices, so on a BE machine, the data
2472 * returned will be exactly as it is seen in NVRAM. On a LE
2473 * machine, the 32-bit value will be byteswapped.
2474 */
ffbcfed4
MC
2475static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2476{
2477 int ret;
2478
2479 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2480 return tg3_nvram_read_using_eeprom(tp, offset, val);
2481
2482 offset = tg3_nvram_phys_addr(tp, offset);
2483
2484 if (offset > NVRAM_ADDR_MSK)
2485 return -EINVAL;
2486
2487 ret = tg3_nvram_lock(tp);
2488 if (ret)
2489 return ret;
2490
2491 tg3_enable_nvram_access(tp);
2492
2493 tw32(NVRAM_ADDR, offset);
2494 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2495 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2496
2497 if (ret == 0)
e4f34110 2498 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2499
2500 tg3_disable_nvram_access(tp);
2501
2502 tg3_nvram_unlock(tp);
2503
2504 return ret;
2505}
2506
a9dc529d
MC
2507/* Ensures NVRAM data is in bytestream format. */
2508static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2509{
2510 u32 v;
a9dc529d 2511 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2512 if (!res)
a9dc529d 2513 *val = cpu_to_be32(v);
ffbcfed4
MC
2514 return res;
2515}
2516
3f007891
MC
2517/* tp->lock is held. */
2518static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2519{
2520 u32 addr_high, addr_low;
2521 int i;
2522
2523 addr_high = ((tp->dev->dev_addr[0] << 8) |
2524 tp->dev->dev_addr[1]);
2525 addr_low = ((tp->dev->dev_addr[2] << 24) |
2526 (tp->dev->dev_addr[3] << 16) |
2527 (tp->dev->dev_addr[4] << 8) |
2528 (tp->dev->dev_addr[5] << 0));
2529 for (i = 0; i < 4; i++) {
2530 if (i == 1 && skip_mac_1)
2531 continue;
2532 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2533 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2534 }
2535
2536 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2537 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2538 for (i = 0; i < 12; i++) {
2539 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2540 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2541 }
2542 }
2543
2544 addr_high = (tp->dev->dev_addr[0] +
2545 tp->dev->dev_addr[1] +
2546 tp->dev->dev_addr[2] +
2547 tp->dev->dev_addr[3] +
2548 tp->dev->dev_addr[4] +
2549 tp->dev->dev_addr[5]) &
2550 TX_BACKOFF_SEED_MASK;
2551 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2552}
2553
c866b7ea 2554static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2555{
c866b7ea
RW
2556 /*
2557 * Make sure register accesses (indirect or otherwise) will function
2558 * correctly.
1da177e4
LT
2559 */
2560 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2561 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2562}
1da177e4 2563
c866b7ea
RW
2564static int tg3_power_up(struct tg3 *tp)
2565{
2566 tg3_enable_register_access(tp);
8c6bda1a 2567
c866b7ea 2568 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2569
c866b7ea
RW
2570 /* Switch out of Vaux if it is a NIC */
2571 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2572 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2573
c866b7ea
RW
2574 return 0;
2575}
1da177e4 2576
c866b7ea
RW
2577static int tg3_power_down_prepare(struct tg3 *tp)
2578{
2579 u32 misc_host_ctrl;
2580 bool device_should_wake, do_low_power;
2581
2582 tg3_enable_register_access(tp);
5e7dfd0f
MC
2583
2584 /* Restore the CLKREQ setting. */
2585 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2586 u16 lnkctl;
2587
2588 pci_read_config_word(tp->pdev,
2589 tp->pcie_cap + PCI_EXP_LNKCTL,
2590 &lnkctl);
2591 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2592 pci_write_config_word(tp->pdev,
2593 tp->pcie_cap + PCI_EXP_LNKCTL,
2594 lnkctl);
2595 }
2596
1da177e4
LT
2597 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2598 tw32(TG3PCI_MISC_HOST_CTRL,
2599 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2600
c866b7ea 2601 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2602 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2603
dd477003 2604 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2605 do_low_power = false;
f07e9af3 2606 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2607 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2608 struct phy_device *phydev;
0a459aac 2609 u32 phyid, advertising;
b02fd9e3 2610
3f0e3ad7 2611 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2612
80096068 2613 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2614
2615 tp->link_config.orig_speed = phydev->speed;
2616 tp->link_config.orig_duplex = phydev->duplex;
2617 tp->link_config.orig_autoneg = phydev->autoneg;
2618 tp->link_config.orig_advertising = phydev->advertising;
2619
2620 advertising = ADVERTISED_TP |
2621 ADVERTISED_Pause |
2622 ADVERTISED_Autoneg |
2623 ADVERTISED_10baseT_Half;
2624
2625 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2626 device_should_wake) {
b02fd9e3
MC
2627 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2628 advertising |=
2629 ADVERTISED_100baseT_Half |
2630 ADVERTISED_100baseT_Full |
2631 ADVERTISED_10baseT_Full;
2632 else
2633 advertising |= ADVERTISED_10baseT_Full;
2634 }
2635
2636 phydev->advertising = advertising;
2637
2638 phy_start_aneg(phydev);
0a459aac
MC
2639
2640 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2641 if (phyid != PHY_ID_BCMAC131) {
2642 phyid &= PHY_BCM_OUI_MASK;
2643 if (phyid == PHY_BCM_OUI_1 ||
2644 phyid == PHY_BCM_OUI_2 ||
2645 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2646 do_low_power = true;
2647 }
b02fd9e3 2648 }
dd477003 2649 } else {
2023276e 2650 do_low_power = true;
0a459aac 2651
80096068
MC
2652 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2653 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2654 tp->link_config.orig_speed = tp->link_config.speed;
2655 tp->link_config.orig_duplex = tp->link_config.duplex;
2656 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2657 }
1da177e4 2658
f07e9af3 2659 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2660 tp->link_config.speed = SPEED_10;
2661 tp->link_config.duplex = DUPLEX_HALF;
2662 tp->link_config.autoneg = AUTONEG_ENABLE;
2663 tg3_setup_phy(tp, 0);
2664 }
1da177e4
LT
2665 }
2666
b5d3772c
MC
2667 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2668 u32 val;
2669
2670 val = tr32(GRC_VCPU_EXT_CTRL);
2671 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2672 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2673 int i;
2674 u32 val;
2675
2676 for (i = 0; i < 200; i++) {
2677 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2678 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2679 break;
2680 msleep(1);
2681 }
2682 }
a85feb8c
GZ
2683 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2684 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2685 WOL_DRV_STATE_SHUTDOWN |
2686 WOL_DRV_WOL |
2687 WOL_SET_MAGIC_PKT);
6921d201 2688
05ac4cb7 2689 if (device_should_wake) {
1da177e4
LT
2690 u32 mac_mode;
2691
f07e9af3 2692 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2693 if (do_low_power) {
dd477003
MC
2694 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2695 udelay(40);
2696 }
1da177e4 2697
f07e9af3 2698 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2699 mac_mode = MAC_MODE_PORT_MODE_GMII;
2700 else
2701 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2702
e8f3f6ca
MC
2703 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2704 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2705 ASIC_REV_5700) {
2706 u32 speed = (tp->tg3_flags &
2707 TG3_FLAG_WOL_SPEED_100MB) ?
2708 SPEED_100 : SPEED_10;
2709 if (tg3_5700_link_polarity(tp, speed))
2710 mac_mode |= MAC_MODE_LINK_POLARITY;
2711 else
2712 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2713 }
1da177e4
LT
2714 } else {
2715 mac_mode = MAC_MODE_PORT_MODE_TBI;
2716 }
2717
cbf46853 2718 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2719 tw32(MAC_LED_CTRL, tp->led_ctrl);
2720
05ac4cb7
MC
2721 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2722 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2723 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2724 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2725 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2726 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2727
d2394e6b
MC
2728 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2729 mac_mode |= MAC_MODE_APE_TX_EN |
2730 MAC_MODE_APE_RX_EN |
2731 MAC_MODE_TDE_ENABLE;
3bda1258 2732
1da177e4
LT
2733 tw32_f(MAC_MODE, mac_mode);
2734 udelay(100);
2735
2736 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2737 udelay(10);
2738 }
2739
2740 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2741 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2742 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2743 u32 base_val;
2744
2745 base_val = tp->pci_clock_ctrl;
2746 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2747 CLOCK_CTRL_TXCLK_DISABLE);
2748
b401e9e2
MC
2749 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2750 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2751 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2752 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2753 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2754 /* do nothing */
85e94ced 2755 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2756 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2757 u32 newbits1, newbits2;
2758
2759 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2760 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2761 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2762 CLOCK_CTRL_TXCLK_DISABLE |
2763 CLOCK_CTRL_ALTCLK);
2764 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2765 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2766 newbits1 = CLOCK_CTRL_625_CORE;
2767 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2768 } else {
2769 newbits1 = CLOCK_CTRL_ALTCLK;
2770 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2771 }
2772
b401e9e2
MC
2773 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2774 40);
1da177e4 2775
b401e9e2
MC
2776 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2777 40);
1da177e4
LT
2778
2779 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2780 u32 newbits3;
2781
2782 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2783 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2784 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2785 CLOCK_CTRL_TXCLK_DISABLE |
2786 CLOCK_CTRL_44MHZ_CORE);
2787 } else {
2788 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2789 }
2790
b401e9e2
MC
2791 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2792 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2793 }
2794 }
2795
05ac4cb7 2796 if (!(device_should_wake) &&
22435849 2797 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2798 tg3_power_down_phy(tp, do_low_power);
6921d201 2799
1da177e4
LT
2800 tg3_frob_aux_power(tp);
2801
2802 /* Workaround for unstable PLL clock */
2803 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2804 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2805 u32 val = tr32(0x7d00);
2806
2807 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2808 tw32(0x7d00, val);
6921d201 2809 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2810 int err;
2811
2812 err = tg3_nvram_lock(tp);
1da177e4 2813 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2814 if (!err)
2815 tg3_nvram_unlock(tp);
6921d201 2816 }
1da177e4
LT
2817 }
2818
bbadf503
MC
2819 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2820
c866b7ea
RW
2821 return 0;
2822}
12dac075 2823
c866b7ea
RW
2824static void tg3_power_down(struct tg3 *tp)
2825{
2826 tg3_power_down_prepare(tp);
1da177e4 2827
c866b7ea
RW
2828 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2829 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2830}
2831
1da177e4
LT
2832static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2833{
2834 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2835 case MII_TG3_AUX_STAT_10HALF:
2836 *speed = SPEED_10;
2837 *duplex = DUPLEX_HALF;
2838 break;
2839
2840 case MII_TG3_AUX_STAT_10FULL:
2841 *speed = SPEED_10;
2842 *duplex = DUPLEX_FULL;
2843 break;
2844
2845 case MII_TG3_AUX_STAT_100HALF:
2846 *speed = SPEED_100;
2847 *duplex = DUPLEX_HALF;
2848 break;
2849
2850 case MII_TG3_AUX_STAT_100FULL:
2851 *speed = SPEED_100;
2852 *duplex = DUPLEX_FULL;
2853 break;
2854
2855 case MII_TG3_AUX_STAT_1000HALF:
2856 *speed = SPEED_1000;
2857 *duplex = DUPLEX_HALF;
2858 break;
2859
2860 case MII_TG3_AUX_STAT_1000FULL:
2861 *speed = SPEED_1000;
2862 *duplex = DUPLEX_FULL;
2863 break;
2864
2865 default:
f07e9af3 2866 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2867 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2868 SPEED_10;
2869 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2870 DUPLEX_HALF;
2871 break;
2872 }
1da177e4
LT
2873 *speed = SPEED_INVALID;
2874 *duplex = DUPLEX_INVALID;
2875 break;
855e1111 2876 }
1da177e4
LT
2877}
2878
2879static void tg3_phy_copper_begin(struct tg3 *tp)
2880{
2881 u32 new_adv;
2882 int i;
2883
80096068 2884 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2885 /* Entering low power mode. Disable gigabit and
2886 * 100baseT advertisements.
2887 */
2888 tg3_writephy(tp, MII_TG3_CTRL, 0);
2889
2890 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2891 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2892 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2893 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2894
2895 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2896 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2897 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2898 tp->link_config.advertising &=
2899 ~(ADVERTISED_1000baseT_Half |
2900 ADVERTISED_1000baseT_Full);
2901
ba4d07a8 2902 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2903 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2904 new_adv |= ADVERTISE_10HALF;
2905 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2906 new_adv |= ADVERTISE_10FULL;
2907 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2908 new_adv |= ADVERTISE_100HALF;
2909 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2910 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2911
2912 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2913
1da177e4
LT
2914 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2915
2916 if (tp->link_config.advertising &
2917 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2918 new_adv = 0;
2919 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2920 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2921 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2922 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2923 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2924 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2925 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2926 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2927 MII_TG3_CTRL_ENABLE_AS_MASTER);
2928 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2929 } else {
2930 tg3_writephy(tp, MII_TG3_CTRL, 0);
2931 }
2932 } else {
ba4d07a8
MC
2933 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2934 new_adv |= ADVERTISE_CSMA;
2935
1da177e4
LT
2936 /* Asking for a specific link mode. */
2937 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2938 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2939
2940 if (tp->link_config.duplex == DUPLEX_FULL)
2941 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2942 else
2943 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2944 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2945 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2946 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2947 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2948 } else {
1da177e4
LT
2949 if (tp->link_config.speed == SPEED_100) {
2950 if (tp->link_config.duplex == DUPLEX_FULL)
2951 new_adv |= ADVERTISE_100FULL;
2952 else
2953 new_adv |= ADVERTISE_100HALF;
2954 } else {
2955 if (tp->link_config.duplex == DUPLEX_FULL)
2956 new_adv |= ADVERTISE_10FULL;
2957 else
2958 new_adv |= ADVERTISE_10HALF;
2959 }
2960 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2961
2962 new_adv = 0;
1da177e4 2963 }
ba4d07a8
MC
2964
2965 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2966 }
2967
52b02d04 2968 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 2969 u32 val;
52b02d04
MC
2970
2971 tw32(TG3_CPMU_EEE_MODE,
2972 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2973
2974 /* Enable SM_DSP clock and tx 6dB coding. */
2975 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2976 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2977 MII_TG3_AUXCTL_ACTL_TX_6DB;
2978 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2979
2980 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2981 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
2982 !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2983 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
2984 val | MII_TG3_DSP_CH34TP2_HIBW01);
2985
a6b68dab 2986 val = 0;
52b02d04
MC
2987 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
2988 /* Advertise 100-BaseTX EEE ability */
2989 if (tp->link_config.advertising &
3110f5f5
MC
2990 ADVERTISED_100baseT_Full)
2991 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
2992 /* Advertise 1000-BaseT EEE ability */
2993 if (tp->link_config.advertising &
3110f5f5
MC
2994 ADVERTISED_1000baseT_Full)
2995 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 2996 }
3110f5f5 2997 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04
MC
2998
2999 /* Turn off SM_DSP clock. */
3000 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3001 MII_TG3_AUXCTL_ACTL_TX_6DB;
3002 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3003 }
3004
1da177e4
LT
3005 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3006 tp->link_config.speed != SPEED_INVALID) {
3007 u32 bmcr, orig_bmcr;
3008
3009 tp->link_config.active_speed = tp->link_config.speed;
3010 tp->link_config.active_duplex = tp->link_config.duplex;
3011
3012 bmcr = 0;
3013 switch (tp->link_config.speed) {
3014 default:
3015 case SPEED_10:
3016 break;
3017
3018 case SPEED_100:
3019 bmcr |= BMCR_SPEED100;
3020 break;
3021
3022 case SPEED_1000:
3023 bmcr |= TG3_BMCR_SPEED1000;
3024 break;
855e1111 3025 }
1da177e4
LT
3026
3027 if (tp->link_config.duplex == DUPLEX_FULL)
3028 bmcr |= BMCR_FULLDPLX;
3029
3030 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3031 (bmcr != orig_bmcr)) {
3032 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3033 for (i = 0; i < 1500; i++) {
3034 u32 tmp;
3035
3036 udelay(10);
3037 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3038 tg3_readphy(tp, MII_BMSR, &tmp))
3039 continue;
3040 if (!(tmp & BMSR_LSTATUS)) {
3041 udelay(40);
3042 break;
3043 }
3044 }
3045 tg3_writephy(tp, MII_BMCR, bmcr);
3046 udelay(40);
3047 }
3048 } else {
3049 tg3_writephy(tp, MII_BMCR,
3050 BMCR_ANENABLE | BMCR_ANRESTART);
3051 }
3052}
3053
3054static int tg3_init_5401phy_dsp(struct tg3 *tp)
3055{
3056 int err;
3057
3058 /* Turn off tap power management. */
3059 /* Set Extended packet length bit */
3060 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3061
6ee7c0a0
MC
3062 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3063 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3064 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3065 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3066 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3067
3068 udelay(40);
3069
3070 return err;
3071}
3072
3600d918 3073static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3074{
3600d918
MC
3075 u32 adv_reg, all_mask = 0;
3076
3077 if (mask & ADVERTISED_10baseT_Half)
3078 all_mask |= ADVERTISE_10HALF;
3079 if (mask & ADVERTISED_10baseT_Full)
3080 all_mask |= ADVERTISE_10FULL;
3081 if (mask & ADVERTISED_100baseT_Half)
3082 all_mask |= ADVERTISE_100HALF;
3083 if (mask & ADVERTISED_100baseT_Full)
3084 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3085
3086 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3087 return 0;
3088
1da177e4
LT
3089 if ((adv_reg & all_mask) != all_mask)
3090 return 0;
f07e9af3 3091 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3092 u32 tg3_ctrl;
3093
3600d918
MC
3094 all_mask = 0;
3095 if (mask & ADVERTISED_1000baseT_Half)
3096 all_mask |= ADVERTISE_1000HALF;
3097 if (mask & ADVERTISED_1000baseT_Full)
3098 all_mask |= ADVERTISE_1000FULL;
3099
1da177e4
LT
3100 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3101 return 0;
3102
1da177e4
LT
3103 if ((tg3_ctrl & all_mask) != all_mask)
3104 return 0;
3105 }
3106 return 1;
3107}
3108
ef167e27
MC
3109static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3110{
3111 u32 curadv, reqadv;
3112
3113 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3114 return 1;
3115
3116 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3117 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3118
3119 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3120 if (curadv != reqadv)
3121 return 0;
3122
3123 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3124 tg3_readphy(tp, MII_LPA, rmtadv);
3125 } else {
3126 /* Reprogram the advertisement register, even if it
3127 * does not affect the current link. If the link
3128 * gets renegotiated in the future, we can save an
3129 * additional renegotiation cycle by advertising
3130 * it correctly in the first place.
3131 */
3132 if (curadv != reqadv) {
3133 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3134 ADVERTISE_PAUSE_ASYM);
3135 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3136 }
3137 }
3138
3139 return 1;
3140}
3141
1da177e4
LT
3142static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3143{
3144 int current_link_up;
f833c4c1 3145 u32 bmsr, val;
ef167e27 3146 u32 lcl_adv, rmt_adv;
1da177e4
LT
3147 u16 current_speed;
3148 u8 current_duplex;
3149 int i, err;
3150
3151 tw32(MAC_EVENT, 0);
3152
3153 tw32_f(MAC_STATUS,
3154 (MAC_STATUS_SYNC_CHANGED |
3155 MAC_STATUS_CFG_CHANGED |
3156 MAC_STATUS_MI_COMPLETION |
3157 MAC_STATUS_LNKSTATE_CHANGED));
3158 udelay(40);
3159
8ef21428
MC
3160 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3161 tw32_f(MAC_MI_MODE,
3162 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3163 udelay(80);
3164 }
1da177e4
LT
3165
3166 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3167
3168 /* Some third-party PHYs need to be reset on link going
3169 * down.
3170 */
3171 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3172 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3173 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3174 netif_carrier_ok(tp->dev)) {
3175 tg3_readphy(tp, MII_BMSR, &bmsr);
3176 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3177 !(bmsr & BMSR_LSTATUS))
3178 force_reset = 1;
3179 }
3180 if (force_reset)
3181 tg3_phy_reset(tp);
3182
79eb6904 3183 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3184 tg3_readphy(tp, MII_BMSR, &bmsr);
3185 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3186 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3187 bmsr = 0;
3188
3189 if (!(bmsr & BMSR_LSTATUS)) {
3190 err = tg3_init_5401phy_dsp(tp);
3191 if (err)
3192 return err;
3193
3194 tg3_readphy(tp, MII_BMSR, &bmsr);
3195 for (i = 0; i < 1000; i++) {
3196 udelay(10);
3197 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3198 (bmsr & BMSR_LSTATUS)) {
3199 udelay(40);
3200 break;
3201 }
3202 }
3203
79eb6904
MC
3204 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3205 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3206 !(bmsr & BMSR_LSTATUS) &&
3207 tp->link_config.active_speed == SPEED_1000) {
3208 err = tg3_phy_reset(tp);
3209 if (!err)
3210 err = tg3_init_5401phy_dsp(tp);
3211 if (err)
3212 return err;
3213 }
3214 }
3215 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3216 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3217 /* 5701 {A0,B0} CRC bug workaround */
3218 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3219 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3220 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3221 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3222 }
3223
3224 /* Clear pending interrupts... */
f833c4c1
MC
3225 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3226 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3227
f07e9af3 3228 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3229 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3230 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3231 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3232
3233 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3235 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3236 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3237 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3238 else
3239 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3240 }
3241
3242 current_link_up = 0;
3243 current_speed = SPEED_INVALID;
3244 current_duplex = DUPLEX_INVALID;
3245
f07e9af3 3246 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3247 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3248 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3249 if (!(val & (1 << 10))) {
3250 val |= (1 << 10);
3251 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3252 goto relink;
3253 }
3254 }
3255
3256 bmsr = 0;
3257 for (i = 0; i < 100; i++) {
3258 tg3_readphy(tp, MII_BMSR, &bmsr);
3259 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3260 (bmsr & BMSR_LSTATUS))
3261 break;
3262 udelay(40);
3263 }
3264
3265 if (bmsr & BMSR_LSTATUS) {
3266 u32 aux_stat, bmcr;
3267
3268 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3269 for (i = 0; i < 2000; i++) {
3270 udelay(10);
3271 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3272 aux_stat)
3273 break;
3274 }
3275
3276 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3277 &current_speed,
3278 &current_duplex);
3279
3280 bmcr = 0;
3281 for (i = 0; i < 200; i++) {
3282 tg3_readphy(tp, MII_BMCR, &bmcr);
3283 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3284 continue;
3285 if (bmcr && bmcr != 0x7fff)
3286 break;
3287 udelay(10);
3288 }
3289
ef167e27
MC
3290 lcl_adv = 0;
3291 rmt_adv = 0;
1da177e4 3292
ef167e27
MC
3293 tp->link_config.active_speed = current_speed;
3294 tp->link_config.active_duplex = current_duplex;
3295
3296 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3297 if ((bmcr & BMCR_ANENABLE) &&
3298 tg3_copper_is_advertising_all(tp,
3299 tp->link_config.advertising)) {
3300 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3301 &rmt_adv))
3302 current_link_up = 1;
1da177e4
LT
3303 }
3304 } else {
3305 if (!(bmcr & BMCR_ANENABLE) &&
3306 tp->link_config.speed == current_speed &&
ef167e27
MC
3307 tp->link_config.duplex == current_duplex &&
3308 tp->link_config.flowctrl ==
3309 tp->link_config.active_flowctrl) {
1da177e4 3310 current_link_up = 1;
1da177e4
LT
3311 }
3312 }
3313
ef167e27
MC
3314 if (current_link_up == 1 &&
3315 tp->link_config.active_duplex == DUPLEX_FULL)
3316 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3317 }
3318
1da177e4 3319relink:
80096068 3320 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3321 tg3_phy_copper_begin(tp);
3322
f833c4c1
MC
3323 tg3_readphy(tp, MII_BMSR, &bmsr);
3324 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3325 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3326 current_link_up = 1;
3327 }
3328
3329 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3330 if (current_link_up == 1) {
3331 if (tp->link_config.active_speed == SPEED_100 ||
3332 tp->link_config.active_speed == SPEED_10)
3333 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3334 else
3335 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3336 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3337 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3338 else
1da177e4
LT
3339 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3340
3341 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3342 if (tp->link_config.active_duplex == DUPLEX_HALF)
3343 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3344
1da177e4 3345 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3346 if (current_link_up == 1 &&
3347 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3348 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3349 else
3350 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3351 }
3352
3353 /* ??? Without this setting Netgear GA302T PHY does not
3354 * ??? send/receive packets...
3355 */
79eb6904 3356 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3357 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3358 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3359 tw32_f(MAC_MI_MODE, tp->mi_mode);
3360 udelay(80);
3361 }
3362
3363 tw32_f(MAC_MODE, tp->mac_mode);
3364 udelay(40);
3365
52b02d04
MC
3366 tg3_phy_eee_adjust(tp, current_link_up);
3367
1da177e4
LT
3368 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3369 /* Polled via timer. */
3370 tw32_f(MAC_EVENT, 0);
3371 } else {
3372 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3373 }
3374 udelay(40);
3375
3376 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3377 current_link_up == 1 &&
3378 tp->link_config.active_speed == SPEED_1000 &&
3379 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3380 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3381 udelay(120);
3382 tw32_f(MAC_STATUS,
3383 (MAC_STATUS_SYNC_CHANGED |
3384 MAC_STATUS_CFG_CHANGED));
3385 udelay(40);
3386 tg3_write_mem(tp,
3387 NIC_SRAM_FIRMWARE_MBOX,
3388 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3389 }
3390
5e7dfd0f
MC
3391 /* Prevent send BD corruption. */
3392 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3393 u16 oldlnkctl, newlnkctl;
3394
3395 pci_read_config_word(tp->pdev,
3396 tp->pcie_cap + PCI_EXP_LNKCTL,
3397 &oldlnkctl);
3398 if (tp->link_config.active_speed == SPEED_100 ||
3399 tp->link_config.active_speed == SPEED_10)
3400 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3401 else
3402 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3403 if (newlnkctl != oldlnkctl)
3404 pci_write_config_word(tp->pdev,
3405 tp->pcie_cap + PCI_EXP_LNKCTL,
3406 newlnkctl);
3407 }
3408
1da177e4
LT
3409 if (current_link_up != netif_carrier_ok(tp->dev)) {
3410 if (current_link_up)
3411 netif_carrier_on(tp->dev);
3412 else
3413 netif_carrier_off(tp->dev);
3414 tg3_link_report(tp);
3415 }
3416
3417 return 0;
3418}
3419
3420struct tg3_fiber_aneginfo {
3421 int state;
3422#define ANEG_STATE_UNKNOWN 0
3423#define ANEG_STATE_AN_ENABLE 1
3424#define ANEG_STATE_RESTART_INIT 2
3425#define ANEG_STATE_RESTART 3
3426#define ANEG_STATE_DISABLE_LINK_OK 4
3427#define ANEG_STATE_ABILITY_DETECT_INIT 5
3428#define ANEG_STATE_ABILITY_DETECT 6
3429#define ANEG_STATE_ACK_DETECT_INIT 7
3430#define ANEG_STATE_ACK_DETECT 8
3431#define ANEG_STATE_COMPLETE_ACK_INIT 9
3432#define ANEG_STATE_COMPLETE_ACK 10
3433#define ANEG_STATE_IDLE_DETECT_INIT 11
3434#define ANEG_STATE_IDLE_DETECT 12
3435#define ANEG_STATE_LINK_OK 13
3436#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3437#define ANEG_STATE_NEXT_PAGE_WAIT 15
3438
3439 u32 flags;
3440#define MR_AN_ENABLE 0x00000001
3441#define MR_RESTART_AN 0x00000002
3442#define MR_AN_COMPLETE 0x00000004
3443#define MR_PAGE_RX 0x00000008
3444#define MR_NP_LOADED 0x00000010
3445#define MR_TOGGLE_TX 0x00000020
3446#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3447#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3448#define MR_LP_ADV_SYM_PAUSE 0x00000100
3449#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3450#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3451#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3452#define MR_LP_ADV_NEXT_PAGE 0x00001000
3453#define MR_TOGGLE_RX 0x00002000
3454#define MR_NP_RX 0x00004000
3455
3456#define MR_LINK_OK 0x80000000
3457
3458 unsigned long link_time, cur_time;
3459
3460 u32 ability_match_cfg;
3461 int ability_match_count;
3462
3463 char ability_match, idle_match, ack_match;
3464
3465 u32 txconfig, rxconfig;
3466#define ANEG_CFG_NP 0x00000080
3467#define ANEG_CFG_ACK 0x00000040
3468#define ANEG_CFG_RF2 0x00000020
3469#define ANEG_CFG_RF1 0x00000010
3470#define ANEG_CFG_PS2 0x00000001
3471#define ANEG_CFG_PS1 0x00008000
3472#define ANEG_CFG_HD 0x00004000
3473#define ANEG_CFG_FD 0x00002000
3474#define ANEG_CFG_INVAL 0x00001f06
3475
3476};
3477#define ANEG_OK 0
3478#define ANEG_DONE 1
3479#define ANEG_TIMER_ENAB 2
3480#define ANEG_FAILED -1
3481
3482#define ANEG_STATE_SETTLE_TIME 10000
3483
3484static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3485 struct tg3_fiber_aneginfo *ap)
3486{
5be73b47 3487 u16 flowctrl;
1da177e4
LT
3488 unsigned long delta;
3489 u32 rx_cfg_reg;
3490 int ret;
3491
3492 if (ap->state == ANEG_STATE_UNKNOWN) {
3493 ap->rxconfig = 0;
3494 ap->link_time = 0;
3495 ap->cur_time = 0;
3496 ap->ability_match_cfg = 0;
3497 ap->ability_match_count = 0;
3498 ap->ability_match = 0;
3499 ap->idle_match = 0;
3500 ap->ack_match = 0;
3501 }
3502 ap->cur_time++;
3503
3504 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3505 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3506
3507 if (rx_cfg_reg != ap->ability_match_cfg) {
3508 ap->ability_match_cfg = rx_cfg_reg;
3509 ap->ability_match = 0;
3510 ap->ability_match_count = 0;
3511 } else {
3512 if (++ap->ability_match_count > 1) {
3513 ap->ability_match = 1;
3514 ap->ability_match_cfg = rx_cfg_reg;
3515 }
3516 }
3517 if (rx_cfg_reg & ANEG_CFG_ACK)
3518 ap->ack_match = 1;
3519 else
3520 ap->ack_match = 0;
3521
3522 ap->idle_match = 0;
3523 } else {
3524 ap->idle_match = 1;
3525 ap->ability_match_cfg = 0;
3526 ap->ability_match_count = 0;
3527 ap->ability_match = 0;
3528 ap->ack_match = 0;
3529
3530 rx_cfg_reg = 0;
3531 }
3532
3533 ap->rxconfig = rx_cfg_reg;
3534 ret = ANEG_OK;
3535
33f401ae 3536 switch (ap->state) {
1da177e4
LT
3537 case ANEG_STATE_UNKNOWN:
3538 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3539 ap->state = ANEG_STATE_AN_ENABLE;
3540
3541 /* fallthru */
3542 case ANEG_STATE_AN_ENABLE:
3543 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3544 if (ap->flags & MR_AN_ENABLE) {
3545 ap->link_time = 0;
3546 ap->cur_time = 0;
3547 ap->ability_match_cfg = 0;
3548 ap->ability_match_count = 0;
3549 ap->ability_match = 0;
3550 ap->idle_match = 0;
3551 ap->ack_match = 0;
3552
3553 ap->state = ANEG_STATE_RESTART_INIT;
3554 } else {
3555 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3556 }
3557 break;
3558
3559 case ANEG_STATE_RESTART_INIT:
3560 ap->link_time = ap->cur_time;
3561 ap->flags &= ~(MR_NP_LOADED);
3562 ap->txconfig = 0;
3563 tw32(MAC_TX_AUTO_NEG, 0);
3564 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3565 tw32_f(MAC_MODE, tp->mac_mode);
3566 udelay(40);
3567
3568 ret = ANEG_TIMER_ENAB;
3569 ap->state = ANEG_STATE_RESTART;
3570
3571 /* fallthru */
3572 case ANEG_STATE_RESTART:
3573 delta = ap->cur_time - ap->link_time;
859a5887 3574 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3575 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3576 else
1da177e4 3577 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3578 break;
3579
3580 case ANEG_STATE_DISABLE_LINK_OK:
3581 ret = ANEG_DONE;
3582 break;
3583
3584 case ANEG_STATE_ABILITY_DETECT_INIT:
3585 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3586 ap->txconfig = ANEG_CFG_FD;
3587 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3588 if (flowctrl & ADVERTISE_1000XPAUSE)
3589 ap->txconfig |= ANEG_CFG_PS1;
3590 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3591 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3592 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3593 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3594 tw32_f(MAC_MODE, tp->mac_mode);
3595 udelay(40);
3596
3597 ap->state = ANEG_STATE_ABILITY_DETECT;
3598 break;
3599
3600 case ANEG_STATE_ABILITY_DETECT:
859a5887 3601 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3602 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3603 break;
3604
3605 case ANEG_STATE_ACK_DETECT_INIT:
3606 ap->txconfig |= ANEG_CFG_ACK;
3607 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3608 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3609 tw32_f(MAC_MODE, tp->mac_mode);
3610 udelay(40);
3611
3612 ap->state = ANEG_STATE_ACK_DETECT;
3613
3614 /* fallthru */
3615 case ANEG_STATE_ACK_DETECT:
3616 if (ap->ack_match != 0) {
3617 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3618 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3619 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3620 } else {
3621 ap->state = ANEG_STATE_AN_ENABLE;
3622 }
3623 } else if (ap->ability_match != 0 &&
3624 ap->rxconfig == 0) {
3625 ap->state = ANEG_STATE_AN_ENABLE;
3626 }
3627 break;
3628
3629 case ANEG_STATE_COMPLETE_ACK_INIT:
3630 if (ap->rxconfig & ANEG_CFG_INVAL) {
3631 ret = ANEG_FAILED;
3632 break;
3633 }
3634 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3635 MR_LP_ADV_HALF_DUPLEX |
3636 MR_LP_ADV_SYM_PAUSE |
3637 MR_LP_ADV_ASYM_PAUSE |
3638 MR_LP_ADV_REMOTE_FAULT1 |
3639 MR_LP_ADV_REMOTE_FAULT2 |
3640 MR_LP_ADV_NEXT_PAGE |
3641 MR_TOGGLE_RX |
3642 MR_NP_RX);
3643 if (ap->rxconfig & ANEG_CFG_FD)
3644 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3645 if (ap->rxconfig & ANEG_CFG_HD)
3646 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3647 if (ap->rxconfig & ANEG_CFG_PS1)
3648 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3649 if (ap->rxconfig & ANEG_CFG_PS2)
3650 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3651 if (ap->rxconfig & ANEG_CFG_RF1)
3652 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3653 if (ap->rxconfig & ANEG_CFG_RF2)
3654 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3655 if (ap->rxconfig & ANEG_CFG_NP)
3656 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3657
3658 ap->link_time = ap->cur_time;
3659
3660 ap->flags ^= (MR_TOGGLE_TX);
3661 if (ap->rxconfig & 0x0008)
3662 ap->flags |= MR_TOGGLE_RX;
3663 if (ap->rxconfig & ANEG_CFG_NP)
3664 ap->flags |= MR_NP_RX;
3665 ap->flags |= MR_PAGE_RX;
3666
3667 ap->state = ANEG_STATE_COMPLETE_ACK;
3668 ret = ANEG_TIMER_ENAB;
3669 break;
3670
3671 case ANEG_STATE_COMPLETE_ACK:
3672 if (ap->ability_match != 0 &&
3673 ap->rxconfig == 0) {
3674 ap->state = ANEG_STATE_AN_ENABLE;
3675 break;
3676 }
3677 delta = ap->cur_time - ap->link_time;
3678 if (delta > ANEG_STATE_SETTLE_TIME) {
3679 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3680 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3681 } else {
3682 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3683 !(ap->flags & MR_NP_RX)) {
3684 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3685 } else {
3686 ret = ANEG_FAILED;
3687 }
3688 }
3689 }
3690 break;
3691
3692 case ANEG_STATE_IDLE_DETECT_INIT:
3693 ap->link_time = ap->cur_time;
3694 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3695 tw32_f(MAC_MODE, tp->mac_mode);
3696 udelay(40);
3697
3698 ap->state = ANEG_STATE_IDLE_DETECT;
3699 ret = ANEG_TIMER_ENAB;
3700 break;
3701
3702 case ANEG_STATE_IDLE_DETECT:
3703 if (ap->ability_match != 0 &&
3704 ap->rxconfig == 0) {
3705 ap->state = ANEG_STATE_AN_ENABLE;
3706 break;
3707 }
3708 delta = ap->cur_time - ap->link_time;
3709 if (delta > ANEG_STATE_SETTLE_TIME) {
3710 /* XXX another gem from the Broadcom driver :( */
3711 ap->state = ANEG_STATE_LINK_OK;
3712 }
3713 break;
3714
3715 case ANEG_STATE_LINK_OK:
3716 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3717 ret = ANEG_DONE;
3718 break;
3719
3720 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3721 /* ??? unimplemented */
3722 break;
3723
3724 case ANEG_STATE_NEXT_PAGE_WAIT:
3725 /* ??? unimplemented */
3726 break;
3727
3728 default:
3729 ret = ANEG_FAILED;
3730 break;
855e1111 3731 }
1da177e4
LT
3732
3733 return ret;
3734}
3735
5be73b47 3736static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3737{
3738 int res = 0;
3739 struct tg3_fiber_aneginfo aninfo;
3740 int status = ANEG_FAILED;
3741 unsigned int tick;
3742 u32 tmp;
3743
3744 tw32_f(MAC_TX_AUTO_NEG, 0);
3745
3746 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3747 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3748 udelay(40);
3749
3750 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3751 udelay(40);
3752
3753 memset(&aninfo, 0, sizeof(aninfo));
3754 aninfo.flags |= MR_AN_ENABLE;
3755 aninfo.state = ANEG_STATE_UNKNOWN;
3756 aninfo.cur_time = 0;
3757 tick = 0;
3758 while (++tick < 195000) {
3759 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3760 if (status == ANEG_DONE || status == ANEG_FAILED)
3761 break;
3762
3763 udelay(1);
3764 }
3765
3766 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3767 tw32_f(MAC_MODE, tp->mac_mode);
3768 udelay(40);
3769
5be73b47
MC
3770 *txflags = aninfo.txconfig;
3771 *rxflags = aninfo.flags;
1da177e4
LT
3772
3773 if (status == ANEG_DONE &&
3774 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3775 MR_LP_ADV_FULL_DUPLEX)))
3776 res = 1;
3777
3778 return res;
3779}
3780
3781static void tg3_init_bcm8002(struct tg3 *tp)
3782{
3783 u32 mac_status = tr32(MAC_STATUS);
3784 int i;
3785
3786 /* Reset when initting first time or we have a link. */
3787 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3788 !(mac_status & MAC_STATUS_PCS_SYNCED))
3789 return;
3790
3791 /* Set PLL lock range. */
3792 tg3_writephy(tp, 0x16, 0x8007);
3793
3794 /* SW reset */
3795 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3796
3797 /* Wait for reset to complete. */
3798 /* XXX schedule_timeout() ... */
3799 for (i = 0; i < 500; i++)
3800 udelay(10);
3801
3802 /* Config mode; select PMA/Ch 1 regs. */
3803 tg3_writephy(tp, 0x10, 0x8411);
3804
3805 /* Enable auto-lock and comdet, select txclk for tx. */
3806 tg3_writephy(tp, 0x11, 0x0a10);
3807
3808 tg3_writephy(tp, 0x18, 0x00a0);
3809 tg3_writephy(tp, 0x16, 0x41ff);
3810
3811 /* Assert and deassert POR. */
3812 tg3_writephy(tp, 0x13, 0x0400);
3813 udelay(40);
3814 tg3_writephy(tp, 0x13, 0x0000);
3815
3816 tg3_writephy(tp, 0x11, 0x0a50);
3817 udelay(40);
3818 tg3_writephy(tp, 0x11, 0x0a10);
3819
3820 /* Wait for signal to stabilize */
3821 /* XXX schedule_timeout() ... */
3822 for (i = 0; i < 15000; i++)
3823 udelay(10);
3824
3825 /* Deselect the channel register so we can read the PHYID
3826 * later.
3827 */
3828 tg3_writephy(tp, 0x10, 0x8011);
3829}
3830
3831static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3832{
82cd3d11 3833 u16 flowctrl;
1da177e4
LT
3834 u32 sg_dig_ctrl, sg_dig_status;
3835 u32 serdes_cfg, expected_sg_dig_ctrl;
3836 int workaround, port_a;
3837 int current_link_up;
3838
3839 serdes_cfg = 0;
3840 expected_sg_dig_ctrl = 0;
3841 workaround = 0;
3842 port_a = 1;
3843 current_link_up = 0;
3844
3845 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3846 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3847 workaround = 1;
3848 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3849 port_a = 0;
3850
3851 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3852 /* preserve bits 20-23 for voltage regulator */
3853 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3854 }
3855
3856 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3857
3858 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3859 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3860 if (workaround) {
3861 u32 val = serdes_cfg;
3862
3863 if (port_a)
3864 val |= 0xc010000;
3865 else
3866 val |= 0x4010000;
3867 tw32_f(MAC_SERDES_CFG, val);
3868 }
c98f6e3b
MC
3869
3870 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3871 }
3872 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3873 tg3_setup_flow_control(tp, 0, 0);
3874 current_link_up = 1;
3875 }
3876 goto out;
3877 }
3878
3879 /* Want auto-negotiation. */
c98f6e3b 3880 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3881
82cd3d11
MC
3882 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3883 if (flowctrl & ADVERTISE_1000XPAUSE)
3884 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3885 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3886 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3887
3888 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3889 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3890 tp->serdes_counter &&
3891 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3892 MAC_STATUS_RCVD_CFG)) ==
3893 MAC_STATUS_PCS_SYNCED)) {
3894 tp->serdes_counter--;
3895 current_link_up = 1;
3896 goto out;
3897 }
3898restart_autoneg:
1da177e4
LT
3899 if (workaround)
3900 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3901 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3902 udelay(5);
3903 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3904
3d3ebe74 3905 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3906 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3907 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3908 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3909 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3910 mac_status = tr32(MAC_STATUS);
3911
c98f6e3b 3912 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3913 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3914 u32 local_adv = 0, remote_adv = 0;
3915
3916 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3917 local_adv |= ADVERTISE_1000XPAUSE;
3918 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3919 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3920
c98f6e3b 3921 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3922 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3923 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3924 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3925
3926 tg3_setup_flow_control(tp, local_adv, remote_adv);
3927 current_link_up = 1;
3d3ebe74 3928 tp->serdes_counter = 0;
f07e9af3 3929 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3930 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3931 if (tp->serdes_counter)
3932 tp->serdes_counter--;
1da177e4
LT
3933 else {
3934 if (workaround) {
3935 u32 val = serdes_cfg;
3936
3937 if (port_a)
3938 val |= 0xc010000;
3939 else
3940 val |= 0x4010000;
3941
3942 tw32_f(MAC_SERDES_CFG, val);
3943 }
3944
c98f6e3b 3945 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3946 udelay(40);
3947
3948 /* Link parallel detection - link is up */
3949 /* only if we have PCS_SYNC and not */
3950 /* receiving config code words */
3951 mac_status = tr32(MAC_STATUS);
3952 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3953 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3954 tg3_setup_flow_control(tp, 0, 0);
3955 current_link_up = 1;
f07e9af3
MC
3956 tp->phy_flags |=
3957 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3958 tp->serdes_counter =
3959 SERDES_PARALLEL_DET_TIMEOUT;
3960 } else
3961 goto restart_autoneg;
1da177e4
LT
3962 }
3963 }
3d3ebe74
MC
3964 } else {
3965 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3966 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3967 }
3968
3969out:
3970 return current_link_up;
3971}
3972
3973static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3974{
3975 int current_link_up = 0;
3976
5cf64b8a 3977 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3978 goto out;
1da177e4
LT
3979
3980 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3981 u32 txflags, rxflags;
1da177e4 3982 int i;
6aa20a22 3983
5be73b47
MC
3984 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3985 u32 local_adv = 0, remote_adv = 0;
1da177e4 3986
5be73b47
MC
3987 if (txflags & ANEG_CFG_PS1)
3988 local_adv |= ADVERTISE_1000XPAUSE;
3989 if (txflags & ANEG_CFG_PS2)
3990 local_adv |= ADVERTISE_1000XPSE_ASYM;
3991
3992 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3993 remote_adv |= LPA_1000XPAUSE;
3994 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3995 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3996
3997 tg3_setup_flow_control(tp, local_adv, remote_adv);
3998
1da177e4
LT
3999 current_link_up = 1;
4000 }
4001 for (i = 0; i < 30; i++) {
4002 udelay(20);
4003 tw32_f(MAC_STATUS,
4004 (MAC_STATUS_SYNC_CHANGED |
4005 MAC_STATUS_CFG_CHANGED));
4006 udelay(40);
4007 if ((tr32(MAC_STATUS) &
4008 (MAC_STATUS_SYNC_CHANGED |
4009 MAC_STATUS_CFG_CHANGED)) == 0)
4010 break;
4011 }
4012
4013 mac_status = tr32(MAC_STATUS);
4014 if (current_link_up == 0 &&
4015 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4016 !(mac_status & MAC_STATUS_RCVD_CFG))
4017 current_link_up = 1;
4018 } else {
5be73b47
MC
4019 tg3_setup_flow_control(tp, 0, 0);
4020
1da177e4
LT
4021 /* Forcing 1000FD link up. */
4022 current_link_up = 1;
1da177e4
LT
4023
4024 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4025 udelay(40);
e8f3f6ca
MC
4026
4027 tw32_f(MAC_MODE, tp->mac_mode);
4028 udelay(40);
1da177e4
LT
4029 }
4030
4031out:
4032 return current_link_up;
4033}
4034
4035static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4036{
4037 u32 orig_pause_cfg;
4038 u16 orig_active_speed;
4039 u8 orig_active_duplex;
4040 u32 mac_status;
4041 int current_link_up;
4042 int i;
4043
8d018621 4044 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4045 orig_active_speed = tp->link_config.active_speed;
4046 orig_active_duplex = tp->link_config.active_duplex;
4047
4048 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4049 netif_carrier_ok(tp->dev) &&
4050 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4051 mac_status = tr32(MAC_STATUS);
4052 mac_status &= (MAC_STATUS_PCS_SYNCED |
4053 MAC_STATUS_SIGNAL_DET |
4054 MAC_STATUS_CFG_CHANGED |
4055 MAC_STATUS_RCVD_CFG);
4056 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4057 MAC_STATUS_SIGNAL_DET)) {
4058 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4059 MAC_STATUS_CFG_CHANGED));
4060 return 0;
4061 }
4062 }
4063
4064 tw32_f(MAC_TX_AUTO_NEG, 0);
4065
4066 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4067 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4068 tw32_f(MAC_MODE, tp->mac_mode);
4069 udelay(40);
4070
79eb6904 4071 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4072 tg3_init_bcm8002(tp);
4073
4074 /* Enable link change event even when serdes polling. */
4075 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4076 udelay(40);
4077
4078 current_link_up = 0;
4079 mac_status = tr32(MAC_STATUS);
4080
4081 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4082 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4083 else
4084 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4085
898a56f8 4086 tp->napi[0].hw_status->status =
1da177e4 4087 (SD_STATUS_UPDATED |
898a56f8 4088 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4089
4090 for (i = 0; i < 100; i++) {
4091 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4092 MAC_STATUS_CFG_CHANGED));
4093 udelay(5);
4094 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4095 MAC_STATUS_CFG_CHANGED |
4096 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4097 break;
4098 }
4099
4100 mac_status = tr32(MAC_STATUS);
4101 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4102 current_link_up = 0;
3d3ebe74
MC
4103 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4104 tp->serdes_counter == 0) {
1da177e4
LT
4105 tw32_f(MAC_MODE, (tp->mac_mode |
4106 MAC_MODE_SEND_CONFIGS));
4107 udelay(1);
4108 tw32_f(MAC_MODE, tp->mac_mode);
4109 }
4110 }
4111
4112 if (current_link_up == 1) {
4113 tp->link_config.active_speed = SPEED_1000;
4114 tp->link_config.active_duplex = DUPLEX_FULL;
4115 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4116 LED_CTRL_LNKLED_OVERRIDE |
4117 LED_CTRL_1000MBPS_ON));
4118 } else {
4119 tp->link_config.active_speed = SPEED_INVALID;
4120 tp->link_config.active_duplex = DUPLEX_INVALID;
4121 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4122 LED_CTRL_LNKLED_OVERRIDE |
4123 LED_CTRL_TRAFFIC_OVERRIDE));
4124 }
4125
4126 if (current_link_up != netif_carrier_ok(tp->dev)) {
4127 if (current_link_up)
4128 netif_carrier_on(tp->dev);
4129 else
4130 netif_carrier_off(tp->dev);
4131 tg3_link_report(tp);
4132 } else {
8d018621 4133 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4134 if (orig_pause_cfg != now_pause_cfg ||
4135 orig_active_speed != tp->link_config.active_speed ||
4136 orig_active_duplex != tp->link_config.active_duplex)
4137 tg3_link_report(tp);
4138 }
4139
4140 return 0;
4141}
4142
747e8f8b
MC
4143static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4144{
4145 int current_link_up, err = 0;
4146 u32 bmsr, bmcr;
4147 u16 current_speed;
4148 u8 current_duplex;
ef167e27 4149 u32 local_adv, remote_adv;
747e8f8b
MC
4150
4151 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4152 tw32_f(MAC_MODE, tp->mac_mode);
4153 udelay(40);
4154
4155 tw32(MAC_EVENT, 0);
4156
4157 tw32_f(MAC_STATUS,
4158 (MAC_STATUS_SYNC_CHANGED |
4159 MAC_STATUS_CFG_CHANGED |
4160 MAC_STATUS_MI_COMPLETION |
4161 MAC_STATUS_LNKSTATE_CHANGED));
4162 udelay(40);
4163
4164 if (force_reset)
4165 tg3_phy_reset(tp);
4166
4167 current_link_up = 0;
4168 current_speed = SPEED_INVALID;
4169 current_duplex = DUPLEX_INVALID;
4170
4171 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4172 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4173 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4174 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4175 bmsr |= BMSR_LSTATUS;
4176 else
4177 bmsr &= ~BMSR_LSTATUS;
4178 }
747e8f8b
MC
4179
4180 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4181
4182 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4183 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4184 /* do nothing, just check for link up at the end */
4185 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4186 u32 adv, new_adv;
4187
4188 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4189 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4190 ADVERTISE_1000XPAUSE |
4191 ADVERTISE_1000XPSE_ASYM |
4192 ADVERTISE_SLCT);
4193
ba4d07a8 4194 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4195
4196 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4197 new_adv |= ADVERTISE_1000XHALF;
4198 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4199 new_adv |= ADVERTISE_1000XFULL;
4200
4201 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4202 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4203 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4204 tg3_writephy(tp, MII_BMCR, bmcr);
4205
4206 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4207 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4208 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4209
4210 return err;
4211 }
4212 } else {
4213 u32 new_bmcr;
4214
4215 bmcr &= ~BMCR_SPEED1000;
4216 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4217
4218 if (tp->link_config.duplex == DUPLEX_FULL)
4219 new_bmcr |= BMCR_FULLDPLX;
4220
4221 if (new_bmcr != bmcr) {
4222 /* BMCR_SPEED1000 is a reserved bit that needs
4223 * to be set on write.
4224 */
4225 new_bmcr |= BMCR_SPEED1000;
4226
4227 /* Force a linkdown */
4228 if (netif_carrier_ok(tp->dev)) {
4229 u32 adv;
4230
4231 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4232 adv &= ~(ADVERTISE_1000XFULL |
4233 ADVERTISE_1000XHALF |
4234 ADVERTISE_SLCT);
4235 tg3_writephy(tp, MII_ADVERTISE, adv);
4236 tg3_writephy(tp, MII_BMCR, bmcr |
4237 BMCR_ANRESTART |
4238 BMCR_ANENABLE);
4239 udelay(10);
4240 netif_carrier_off(tp->dev);
4241 }
4242 tg3_writephy(tp, MII_BMCR, new_bmcr);
4243 bmcr = new_bmcr;
4244 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4245 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4246 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4247 ASIC_REV_5714) {
4248 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4249 bmsr |= BMSR_LSTATUS;
4250 else
4251 bmsr &= ~BMSR_LSTATUS;
4252 }
f07e9af3 4253 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4254 }
4255 }
4256
4257 if (bmsr & BMSR_LSTATUS) {
4258 current_speed = SPEED_1000;
4259 current_link_up = 1;
4260 if (bmcr & BMCR_FULLDPLX)
4261 current_duplex = DUPLEX_FULL;
4262 else
4263 current_duplex = DUPLEX_HALF;
4264
ef167e27
MC
4265 local_adv = 0;
4266 remote_adv = 0;
4267
747e8f8b 4268 if (bmcr & BMCR_ANENABLE) {
ef167e27 4269 u32 common;
747e8f8b
MC
4270
4271 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4272 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4273 common = local_adv & remote_adv;
4274 if (common & (ADVERTISE_1000XHALF |
4275 ADVERTISE_1000XFULL)) {
4276 if (common & ADVERTISE_1000XFULL)
4277 current_duplex = DUPLEX_FULL;
4278 else
4279 current_duplex = DUPLEX_HALF;
57d8b880
MC
4280 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4281 /* Link is up via parallel detect */
859a5887 4282 } else {
747e8f8b 4283 current_link_up = 0;
859a5887 4284 }
747e8f8b
MC
4285 }
4286 }
4287
ef167e27
MC
4288 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4289 tg3_setup_flow_control(tp, local_adv, remote_adv);
4290
747e8f8b
MC
4291 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4292 if (tp->link_config.active_duplex == DUPLEX_HALF)
4293 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4294
4295 tw32_f(MAC_MODE, tp->mac_mode);
4296 udelay(40);
4297
4298 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4299
4300 tp->link_config.active_speed = current_speed;
4301 tp->link_config.active_duplex = current_duplex;
4302
4303 if (current_link_up != netif_carrier_ok(tp->dev)) {
4304 if (current_link_up)
4305 netif_carrier_on(tp->dev);
4306 else {
4307 netif_carrier_off(tp->dev);
f07e9af3 4308 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4309 }
4310 tg3_link_report(tp);
4311 }
4312 return err;
4313}
4314
4315static void tg3_serdes_parallel_detect(struct tg3 *tp)
4316{
3d3ebe74 4317 if (tp->serdes_counter) {
747e8f8b 4318 /* Give autoneg time to complete. */
3d3ebe74 4319 tp->serdes_counter--;
747e8f8b
MC
4320 return;
4321 }
c6cdf436 4322
747e8f8b
MC
4323 if (!netif_carrier_ok(tp->dev) &&
4324 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4325 u32 bmcr;
4326
4327 tg3_readphy(tp, MII_BMCR, &bmcr);
4328 if (bmcr & BMCR_ANENABLE) {
4329 u32 phy1, phy2;
4330
4331 /* Select shadow register 0x1f */
f08aa1a8
MC
4332 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4333 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4334
4335 /* Select expansion interrupt status register */
f08aa1a8
MC
4336 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4337 MII_TG3_DSP_EXP1_INT_STAT);
4338 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4339 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4340
4341 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4342 /* We have signal detect and not receiving
4343 * config code words, link is up by parallel
4344 * detection.
4345 */
4346
4347 bmcr &= ~BMCR_ANENABLE;
4348 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4349 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4350 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4351 }
4352 }
859a5887
MC
4353 } else if (netif_carrier_ok(tp->dev) &&
4354 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4355 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4356 u32 phy2;
4357
4358 /* Select expansion interrupt status register */
f08aa1a8
MC
4359 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4360 MII_TG3_DSP_EXP1_INT_STAT);
4361 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4362 if (phy2 & 0x20) {
4363 u32 bmcr;
4364
4365 /* Config code words received, turn on autoneg. */
4366 tg3_readphy(tp, MII_BMCR, &bmcr);
4367 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4368
f07e9af3 4369 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4370
4371 }
4372 }
4373}
4374
1da177e4
LT
4375static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4376{
4377 int err;
4378
f07e9af3 4379 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4380 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4381 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4382 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4383 else
1da177e4 4384 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4385
bcb37f6c 4386 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
aa6c91fe
MC
4387 u32 val, scale;
4388
4389 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4390 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4391 scale = 65;
4392 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4393 scale = 6;
4394 else
4395 scale = 12;
4396
4397 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4398 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4399 tw32(GRC_MISC_CFG, val);
4400 }
4401
1da177e4
LT
4402 if (tp->link_config.active_speed == SPEED_1000 &&
4403 tp->link_config.active_duplex == DUPLEX_HALF)
4404 tw32(MAC_TX_LENGTHS,
4405 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4406 (6 << TX_LENGTHS_IPG_SHIFT) |
4407 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4408 else
4409 tw32(MAC_TX_LENGTHS,
4410 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4411 (6 << TX_LENGTHS_IPG_SHIFT) |
4412 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4413
4414 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4415 if (netif_carrier_ok(tp->dev)) {
4416 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4417 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4418 } else {
4419 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4420 }
4421 }
4422
8ed5d97e
MC
4423 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4424 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4425 if (!netif_carrier_ok(tp->dev))
4426 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4427 tp->pwrmgmt_thresh;
4428 else
4429 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4430 tw32(PCIE_PWR_MGMT_THRESH, val);
4431 }
4432
1da177e4
LT
4433 return err;
4434}
4435
66cfd1bd
MC
4436static inline int tg3_irq_sync(struct tg3 *tp)
4437{
4438 return tp->irq_sync;
4439}
4440
df3e6548
MC
4441/* This is called whenever we suspect that the system chipset is re-
4442 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4443 * is bogus tx completions. We try to recover by setting the
4444 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4445 * in the workqueue.
4446 */
4447static void tg3_tx_recover(struct tg3 *tp)
4448{
4449 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4450 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4451
5129c3a3
MC
4452 netdev_warn(tp->dev,
4453 "The system may be re-ordering memory-mapped I/O "
4454 "cycles to the network device, attempting to recover. "
4455 "Please report the problem to the driver maintainer "
4456 "and include system chipset information.\n");
df3e6548
MC
4457
4458 spin_lock(&tp->lock);
df3e6548 4459 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4460 spin_unlock(&tp->lock);
4461}
4462
f3f3f27e 4463static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4464{
f65aac16
MC
4465 /* Tell compiler to fetch tx indices from memory. */
4466 barrier();
f3f3f27e
MC
4467 return tnapi->tx_pending -
4468 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4469}
4470
1da177e4
LT
4471/* Tigon3 never reports partial packet sends. So we do not
4472 * need special logic to handle SKBs that have not had all
4473 * of their frags sent yet, like SunGEM does.
4474 */
17375d25 4475static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4476{
17375d25 4477 struct tg3 *tp = tnapi->tp;
898a56f8 4478 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4479 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4480 struct netdev_queue *txq;
4481 int index = tnapi - tp->napi;
4482
19cfaecc 4483 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4484 index--;
4485
4486 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4487
4488 while (sw_idx != hw_idx) {
f4188d8a 4489 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4490 struct sk_buff *skb = ri->skb;
df3e6548
MC
4491 int i, tx_bug = 0;
4492
4493 if (unlikely(skb == NULL)) {
4494 tg3_tx_recover(tp);
4495 return;
4496 }
1da177e4 4497
f4188d8a 4498 pci_unmap_single(tp->pdev,
4e5e4f0d 4499 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4500 skb_headlen(skb),
4501 PCI_DMA_TODEVICE);
1da177e4
LT
4502
4503 ri->skb = NULL;
4504
4505 sw_idx = NEXT_TX(sw_idx);
4506
4507 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4508 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4509 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4510 tx_bug = 1;
f4188d8a
AD
4511
4512 pci_unmap_page(tp->pdev,
4e5e4f0d 4513 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4514 skb_shinfo(skb)->frags[i].size,
4515 PCI_DMA_TODEVICE);
1da177e4
LT
4516 sw_idx = NEXT_TX(sw_idx);
4517 }
4518
f47c11ee 4519 dev_kfree_skb(skb);
df3e6548
MC
4520
4521 if (unlikely(tx_bug)) {
4522 tg3_tx_recover(tp);
4523 return;
4524 }
1da177e4
LT
4525 }
4526
f3f3f27e 4527 tnapi->tx_cons = sw_idx;
1da177e4 4528
1b2a7205
MC
4529 /* Need to make the tx_cons update visible to tg3_start_xmit()
4530 * before checking for netif_queue_stopped(). Without the
4531 * memory barrier, there is a small possibility that tg3_start_xmit()
4532 * will miss it and cause the queue to be stopped forever.
4533 */
4534 smp_mb();
4535
fe5f5787 4536 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4537 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4538 __netif_tx_lock(txq, smp_processor_id());
4539 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4540 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4541 netif_tx_wake_queue(txq);
4542 __netif_tx_unlock(txq);
51b91468 4543 }
1da177e4
LT
4544}
4545
2b2cdb65
MC
4546static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4547{
4548 if (!ri->skb)
4549 return;
4550
4e5e4f0d 4551 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4552 map_sz, PCI_DMA_FROMDEVICE);
4553 dev_kfree_skb_any(ri->skb);
4554 ri->skb = NULL;
4555}
4556
1da177e4
LT
4557/* Returns size of skb allocated or < 0 on error.
4558 *
4559 * We only need to fill in the address because the other members
4560 * of the RX descriptor are invariant, see tg3_init_rings.
4561 *
4562 * Note the purposeful assymetry of cpu vs. chip accesses. For
4563 * posting buffers we only dirty the first cache line of the RX
4564 * descriptor (containing the address). Whereas for the RX status
4565 * buffers the cpu only reads the last cacheline of the RX descriptor
4566 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4567 */
86b21e59 4568static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4569 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4570{
4571 struct tg3_rx_buffer_desc *desc;
f94e290e 4572 struct ring_info *map;
1da177e4
LT
4573 struct sk_buff *skb;
4574 dma_addr_t mapping;
4575 int skb_size, dest_idx;
4576
1da177e4
LT
4577 switch (opaque_key) {
4578 case RXD_OPAQUE_RING_STD:
2c49a44d 4579 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4580 desc = &tpr->rx_std[dest_idx];
4581 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4582 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4583 break;
4584
4585 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4586 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4587 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4588 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4589 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4590 break;
4591
4592 default:
4593 return -EINVAL;
855e1111 4594 }
1da177e4
LT
4595
4596 /* Do not overwrite any of the map or rp information
4597 * until we are sure we can commit to a new buffer.
4598 *
4599 * Callers depend upon this behavior and assume that
4600 * we leave everything unchanged if we fail.
4601 */
287be12e 4602 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4603 if (skb == NULL)
4604 return -ENOMEM;
4605
1da177e4
LT
4606 skb_reserve(skb, tp->rx_offset);
4607
287be12e 4608 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4609 PCI_DMA_FROMDEVICE);
a21771dd
MC
4610 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4611 dev_kfree_skb(skb);
4612 return -EIO;
4613 }
1da177e4
LT
4614
4615 map->skb = skb;
4e5e4f0d 4616 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4617
1da177e4
LT
4618 desc->addr_hi = ((u64)mapping >> 32);
4619 desc->addr_lo = ((u64)mapping & 0xffffffff);
4620
4621 return skb_size;
4622}
4623
4624/* We only need to move over in the address because the other
4625 * members of the RX descriptor are invariant. See notes above
4626 * tg3_alloc_rx_skb for full details.
4627 */
a3896167
MC
4628static void tg3_recycle_rx(struct tg3_napi *tnapi,
4629 struct tg3_rx_prodring_set *dpr,
4630 u32 opaque_key, int src_idx,
4631 u32 dest_idx_unmasked)
1da177e4 4632{
17375d25 4633 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4634 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4635 struct ring_info *src_map, *dest_map;
8fea32b9 4636 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4637 int dest_idx;
1da177e4
LT
4638
4639 switch (opaque_key) {
4640 case RXD_OPAQUE_RING_STD:
2c49a44d 4641 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4642 dest_desc = &dpr->rx_std[dest_idx];
4643 dest_map = &dpr->rx_std_buffers[dest_idx];
4644 src_desc = &spr->rx_std[src_idx];
4645 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4646 break;
4647
4648 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4649 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4650 dest_desc = &dpr->rx_jmb[dest_idx].std;
4651 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4652 src_desc = &spr->rx_jmb[src_idx].std;
4653 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4654 break;
4655
4656 default:
4657 return;
855e1111 4658 }
1da177e4
LT
4659
4660 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4661 dma_unmap_addr_set(dest_map, mapping,
4662 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4663 dest_desc->addr_hi = src_desc->addr_hi;
4664 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4665
4666 /* Ensure that the update to the skb happens after the physical
4667 * addresses have been transferred to the new BD location.
4668 */
4669 smp_wmb();
4670
1da177e4
LT
4671 src_map->skb = NULL;
4672}
4673
1da177e4
LT
4674/* The RX ring scheme is composed of multiple rings which post fresh
4675 * buffers to the chip, and one special ring the chip uses to report
4676 * status back to the host.
4677 *
4678 * The special ring reports the status of received packets to the
4679 * host. The chip does not write into the original descriptor the
4680 * RX buffer was obtained from. The chip simply takes the original
4681 * descriptor as provided by the host, updates the status and length
4682 * field, then writes this into the next status ring entry.
4683 *
4684 * Each ring the host uses to post buffers to the chip is described
4685 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4686 * it is first placed into the on-chip ram. When the packet's length
4687 * is known, it walks down the TG3_BDINFO entries to select the ring.
4688 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4689 * which is within the range of the new packet's length is chosen.
4690 *
4691 * The "separate ring for rx status" scheme may sound queer, but it makes
4692 * sense from a cache coherency perspective. If only the host writes
4693 * to the buffer post rings, and only the chip writes to the rx status
4694 * rings, then cache lines never move beyond shared-modified state.
4695 * If both the host and chip were to write into the same ring, cache line
4696 * eviction could occur since both entities want it in an exclusive state.
4697 */
17375d25 4698static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4699{
17375d25 4700 struct tg3 *tp = tnapi->tp;
f92905de 4701 u32 work_mask, rx_std_posted = 0;
4361935a 4702 u32 std_prod_idx, jmb_prod_idx;
72334482 4703 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4704 u16 hw_idx;
1da177e4 4705 int received;
8fea32b9 4706 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4707
8d9d7cfc 4708 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4709 /*
4710 * We need to order the read of hw_idx and the read of
4711 * the opaque cookie.
4712 */
4713 rmb();
1da177e4
LT
4714 work_mask = 0;
4715 received = 0;
4361935a
MC
4716 std_prod_idx = tpr->rx_std_prod_idx;
4717 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4718 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4719 struct ring_info *ri;
72334482 4720 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4721 unsigned int len;
4722 struct sk_buff *skb;
4723 dma_addr_t dma_addr;
4724 u32 opaque_key, desc_idx, *post_ptr;
9dc7a113
MC
4725 bool hw_vlan __maybe_unused = false;
4726 u16 vtag __maybe_unused = 0;
1da177e4
LT
4727
4728 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4729 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4730 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4731 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4732 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4733 skb = ri->skb;
4361935a 4734 post_ptr = &std_prod_idx;
f92905de 4735 rx_std_posted++;
1da177e4 4736 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4737 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4738 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4739 skb = ri->skb;
4361935a 4740 post_ptr = &jmb_prod_idx;
21f581a5 4741 } else
1da177e4 4742 goto next_pkt_nopost;
1da177e4
LT
4743
4744 work_mask |= opaque_key;
4745
4746 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4747 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4748 drop_it:
a3896167 4749 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4750 desc_idx, *post_ptr);
4751 drop_it_no_recycle:
4752 /* Other statistics kept track of by card. */
b0057c51 4753 tp->rx_dropped++;
1da177e4
LT
4754 goto next_pkt;
4755 }
4756
ad829268
MC
4757 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4758 ETH_FCS_LEN;
1da177e4 4759
d2757fc4 4760 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4761 int skb_size;
4762
86b21e59 4763 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4764 *post_ptr);
1da177e4
LT
4765 if (skb_size < 0)
4766 goto drop_it;
4767
287be12e 4768 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4769 PCI_DMA_FROMDEVICE);
4770
61e800cf
MC
4771 /* Ensure that the update to the skb happens
4772 * after the usage of the old DMA mapping.
4773 */
4774 smp_wmb();
4775
4776 ri->skb = NULL;
4777
1da177e4
LT
4778 skb_put(skb, len);
4779 } else {
4780 struct sk_buff *copy_skb;
4781
a3896167 4782 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4783 desc_idx, *post_ptr);
4784
9dc7a113
MC
4785 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4786 TG3_RAW_IP_ALIGN);
1da177e4
LT
4787 if (copy_skb == NULL)
4788 goto drop_it_no_recycle;
4789
9dc7a113 4790 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
1da177e4
LT
4791 skb_put(copy_skb, len);
4792 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4793 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4794 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4795
4796 /* We'll reuse the original ring buffer. */
4797 skb = copy_skb;
4798 }
4799
4800 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4801 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4802 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4803 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4804 skb->ip_summed = CHECKSUM_UNNECESSARY;
4805 else
bc8acf2c 4806 skb_checksum_none_assert(skb);
1da177e4
LT
4807
4808 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4809
4810 if (len > (tp->dev->mtu + ETH_HLEN) &&
4811 skb->protocol != htons(ETH_P_8021Q)) {
4812 dev_kfree_skb(skb);
b0057c51 4813 goto drop_it_no_recycle;
f7b493e0
MC
4814 }
4815
9dc7a113
MC
4816 if (desc->type_flags & RXD_FLAG_VLAN &&
4817 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4818 vtag = desc->err_vlan & RXD_VLAN_MASK;
1da177e4 4819#if TG3_VLAN_TAG_USED
9dc7a113
MC
4820 if (tp->vlgrp)
4821 hw_vlan = true;
4822 else
4823#endif
4824 {
4825 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4826 __skb_push(skb, VLAN_HLEN);
4827
4828 memmove(ve, skb->data + VLAN_HLEN,
4829 ETH_ALEN * 2);
4830 ve->h_vlan_proto = htons(ETH_P_8021Q);
4831 ve->h_vlan_TCI = htons(vtag);
4832 }
4833 }
4834
4835#if TG3_VLAN_TAG_USED
4836 if (hw_vlan)
4837 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4838 else
1da177e4 4839#endif
17375d25 4840 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4841
1da177e4
LT
4842 received++;
4843 budget--;
4844
4845next_pkt:
4846 (*post_ptr)++;
f92905de
MC
4847
4848 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4849 tpr->rx_std_prod_idx = std_prod_idx &
4850 tp->rx_std_ring_mask;
86cfe4ff
MC
4851 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4852 tpr->rx_std_prod_idx);
f92905de
MC
4853 work_mask &= ~RXD_OPAQUE_RING_STD;
4854 rx_std_posted = 0;
4855 }
1da177e4 4856next_pkt_nopost:
483ba50b 4857 sw_idx++;
7cb32cf2 4858 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4859
4860 /* Refresh hw_idx to see if there is new work */
4861 if (sw_idx == hw_idx) {
8d9d7cfc 4862 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4863 rmb();
4864 }
1da177e4
LT
4865 }
4866
4867 /* ACK the status ring. */
72334482
MC
4868 tnapi->rx_rcb_ptr = sw_idx;
4869 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4870
4871 /* Refill RX ring(s). */
e4af1af9 4872 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4873 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4874 tpr->rx_std_prod_idx = std_prod_idx &
4875 tp->rx_std_ring_mask;
b196c7e4
MC
4876 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4877 tpr->rx_std_prod_idx);
4878 }
4879 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4880 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4881 tp->rx_jmb_ring_mask;
b196c7e4
MC
4882 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4883 tpr->rx_jmb_prod_idx);
4884 }
4885 mmiowb();
4886 } else if (work_mask) {
4887 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4888 * updated before the producer indices can be updated.
4889 */
4890 smp_wmb();
4891
2c49a44d
MC
4892 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4893 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 4894
e4af1af9
MC
4895 if (tnapi != &tp->napi[1])
4896 napi_schedule(&tp->napi[1].napi);
1da177e4 4897 }
1da177e4
LT
4898
4899 return received;
4900}
4901
35f2d7d0 4902static void tg3_poll_link(struct tg3 *tp)
1da177e4 4903{
1da177e4
LT
4904 /* handle link change and other phy events */
4905 if (!(tp->tg3_flags &
4906 (TG3_FLAG_USE_LINKCHG_REG |
4907 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4908 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4909
1da177e4
LT
4910 if (sblk->status & SD_STATUS_LINK_CHG) {
4911 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4912 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4913 spin_lock(&tp->lock);
dd477003
MC
4914 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4915 tw32_f(MAC_STATUS,
4916 (MAC_STATUS_SYNC_CHANGED |
4917 MAC_STATUS_CFG_CHANGED |
4918 MAC_STATUS_MI_COMPLETION |
4919 MAC_STATUS_LNKSTATE_CHANGED));
4920 udelay(40);
4921 } else
4922 tg3_setup_phy(tp, 0);
f47c11ee 4923 spin_unlock(&tp->lock);
1da177e4
LT
4924 }
4925 }
35f2d7d0
MC
4926}
4927
f89f38b8
MC
4928static int tg3_rx_prodring_xfer(struct tg3 *tp,
4929 struct tg3_rx_prodring_set *dpr,
4930 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4931{
4932 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4933 int i, err = 0;
b196c7e4
MC
4934
4935 while (1) {
4936 src_prod_idx = spr->rx_std_prod_idx;
4937
4938 /* Make sure updates to the rx_std_buffers[] entries and the
4939 * standard producer index are seen in the correct order.
4940 */
4941 smp_rmb();
4942
4943 if (spr->rx_std_cons_idx == src_prod_idx)
4944 break;
4945
4946 if (spr->rx_std_cons_idx < src_prod_idx)
4947 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4948 else
2c49a44d
MC
4949 cpycnt = tp->rx_std_ring_mask + 1 -
4950 spr->rx_std_cons_idx;
b196c7e4 4951
2c49a44d
MC
4952 cpycnt = min(cpycnt,
4953 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
4954
4955 si = spr->rx_std_cons_idx;
4956 di = dpr->rx_std_prod_idx;
4957
e92967bf
MC
4958 for (i = di; i < di + cpycnt; i++) {
4959 if (dpr->rx_std_buffers[i].skb) {
4960 cpycnt = i - di;
f89f38b8 4961 err = -ENOSPC;
e92967bf
MC
4962 break;
4963 }
4964 }
4965
4966 if (!cpycnt)
4967 break;
4968
4969 /* Ensure that updates to the rx_std_buffers ring and the
4970 * shadowed hardware producer ring from tg3_recycle_skb() are
4971 * ordered correctly WRT the skb check above.
4972 */
4973 smp_rmb();
4974
b196c7e4
MC
4975 memcpy(&dpr->rx_std_buffers[di],
4976 &spr->rx_std_buffers[si],
4977 cpycnt * sizeof(struct ring_info));
4978
4979 for (i = 0; i < cpycnt; i++, di++, si++) {
4980 struct tg3_rx_buffer_desc *sbd, *dbd;
4981 sbd = &spr->rx_std[si];
4982 dbd = &dpr->rx_std[di];
4983 dbd->addr_hi = sbd->addr_hi;
4984 dbd->addr_lo = sbd->addr_lo;
4985 }
4986
2c49a44d
MC
4987 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4988 tp->rx_std_ring_mask;
4989 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4990 tp->rx_std_ring_mask;
b196c7e4
MC
4991 }
4992
4993 while (1) {
4994 src_prod_idx = spr->rx_jmb_prod_idx;
4995
4996 /* Make sure updates to the rx_jmb_buffers[] entries and
4997 * the jumbo producer index are seen in the correct order.
4998 */
4999 smp_rmb();
5000
5001 if (spr->rx_jmb_cons_idx == src_prod_idx)
5002 break;
5003
5004 if (spr->rx_jmb_cons_idx < src_prod_idx)
5005 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5006 else
2c49a44d
MC
5007 cpycnt = tp->rx_jmb_ring_mask + 1 -
5008 spr->rx_jmb_cons_idx;
b196c7e4
MC
5009
5010 cpycnt = min(cpycnt,
2c49a44d 5011 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5012
5013 si = spr->rx_jmb_cons_idx;
5014 di = dpr->rx_jmb_prod_idx;
5015
e92967bf
MC
5016 for (i = di; i < di + cpycnt; i++) {
5017 if (dpr->rx_jmb_buffers[i].skb) {
5018 cpycnt = i - di;
f89f38b8 5019 err = -ENOSPC;
e92967bf
MC
5020 break;
5021 }
5022 }
5023
5024 if (!cpycnt)
5025 break;
5026
5027 /* Ensure that updates to the rx_jmb_buffers ring and the
5028 * shadowed hardware producer ring from tg3_recycle_skb() are
5029 * ordered correctly WRT the skb check above.
5030 */
5031 smp_rmb();
5032
b196c7e4
MC
5033 memcpy(&dpr->rx_jmb_buffers[di],
5034 &spr->rx_jmb_buffers[si],
5035 cpycnt * sizeof(struct ring_info));
5036
5037 for (i = 0; i < cpycnt; i++, di++, si++) {
5038 struct tg3_rx_buffer_desc *sbd, *dbd;
5039 sbd = &spr->rx_jmb[si].std;
5040 dbd = &dpr->rx_jmb[di].std;
5041 dbd->addr_hi = sbd->addr_hi;
5042 dbd->addr_lo = sbd->addr_lo;
5043 }
5044
2c49a44d
MC
5045 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5046 tp->rx_jmb_ring_mask;
5047 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5048 tp->rx_jmb_ring_mask;
b196c7e4 5049 }
f89f38b8
MC
5050
5051 return err;
b196c7e4
MC
5052}
5053
35f2d7d0
MC
5054static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5055{
5056 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5057
5058 /* run TX completion thread */
f3f3f27e 5059 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5060 tg3_tx(tnapi);
6f535763 5061 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5062 return work_done;
1da177e4
LT
5063 }
5064
1da177e4
LT
5065 /* run RX thread, within the bounds set by NAPI.
5066 * All RX "locking" is done by ensuring outside
bea3348e 5067 * code synchronizes with tg3->napi.poll()
1da177e4 5068 */
8d9d7cfc 5069 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5070 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5071
b196c7e4 5072 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5073 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5074 int i, err = 0;
e4af1af9
MC
5075 u32 std_prod_idx = dpr->rx_std_prod_idx;
5076 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5077
e4af1af9 5078 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5079 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5080 &tp->napi[i].prodring);
b196c7e4
MC
5081
5082 wmb();
5083
e4af1af9
MC
5084 if (std_prod_idx != dpr->rx_std_prod_idx)
5085 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5086 dpr->rx_std_prod_idx);
b196c7e4 5087
e4af1af9
MC
5088 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5089 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5090 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5091
5092 mmiowb();
f89f38b8
MC
5093
5094 if (err)
5095 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5096 }
5097
6f535763
DM
5098 return work_done;
5099}
5100
35f2d7d0
MC
5101static int tg3_poll_msix(struct napi_struct *napi, int budget)
5102{
5103 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5104 struct tg3 *tp = tnapi->tp;
5105 int work_done = 0;
5106 struct tg3_hw_status *sblk = tnapi->hw_status;
5107
5108 while (1) {
5109 work_done = tg3_poll_work(tnapi, work_done, budget);
5110
5111 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5112 goto tx_recovery;
5113
5114 if (unlikely(work_done >= budget))
5115 break;
5116
c6cdf436 5117 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5118 * to tell the hw how much work has been processed,
5119 * so we must read it before checking for more work.
5120 */
5121 tnapi->last_tag = sblk->status_tag;
5122 tnapi->last_irq_tag = tnapi->last_tag;
5123 rmb();
5124
5125 /* check for RX/TX work to do */
6d40db7b
MC
5126 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5127 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5128 napi_complete(napi);
5129 /* Reenable interrupts. */
5130 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5131 mmiowb();
5132 break;
5133 }
5134 }
5135
5136 return work_done;
5137
5138tx_recovery:
5139 /* work_done is guaranteed to be less than budget. */
5140 napi_complete(napi);
5141 schedule_work(&tp->reset_task);
5142 return work_done;
5143}
5144
6f535763
DM
5145static int tg3_poll(struct napi_struct *napi, int budget)
5146{
8ef0442f
MC
5147 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5148 struct tg3 *tp = tnapi->tp;
6f535763 5149 int work_done = 0;
898a56f8 5150 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5151
5152 while (1) {
35f2d7d0
MC
5153 tg3_poll_link(tp);
5154
17375d25 5155 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5156
5157 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5158 goto tx_recovery;
5159
5160 if (unlikely(work_done >= budget))
5161 break;
5162
4fd7ab59 5163 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5164 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5165 * to tell the hw how much work has been processed,
5166 * so we must read it before checking for more work.
5167 */
898a56f8
MC
5168 tnapi->last_tag = sblk->status_tag;
5169 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5170 rmb();
5171 } else
5172 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5173
17375d25 5174 if (likely(!tg3_has_work(tnapi))) {
288379f0 5175 napi_complete(napi);
17375d25 5176 tg3_int_reenable(tnapi);
6f535763
DM
5177 break;
5178 }
1da177e4
LT
5179 }
5180
bea3348e 5181 return work_done;
6f535763
DM
5182
5183tx_recovery:
4fd7ab59 5184 /* work_done is guaranteed to be less than budget. */
288379f0 5185 napi_complete(napi);
6f535763 5186 schedule_work(&tp->reset_task);
4fd7ab59 5187 return work_done;
1da177e4
LT
5188}
5189
66cfd1bd
MC
5190static void tg3_napi_disable(struct tg3 *tp)
5191{
5192 int i;
5193
5194 for (i = tp->irq_cnt - 1; i >= 0; i--)
5195 napi_disable(&tp->napi[i].napi);
5196}
5197
5198static void tg3_napi_enable(struct tg3 *tp)
5199{
5200 int i;
5201
5202 for (i = 0; i < tp->irq_cnt; i++)
5203 napi_enable(&tp->napi[i].napi);
5204}
5205
5206static void tg3_napi_init(struct tg3 *tp)
5207{
5208 int i;
5209
5210 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5211 for (i = 1; i < tp->irq_cnt; i++)
5212 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5213}
5214
5215static void tg3_napi_fini(struct tg3 *tp)
5216{
5217 int i;
5218
5219 for (i = 0; i < tp->irq_cnt; i++)
5220 netif_napi_del(&tp->napi[i].napi);
5221}
5222
5223static inline void tg3_netif_stop(struct tg3 *tp)
5224{
5225 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5226 tg3_napi_disable(tp);
5227 netif_tx_disable(tp->dev);
5228}
5229
5230static inline void tg3_netif_start(struct tg3 *tp)
5231{
5232 /* NOTE: unconditional netif_tx_wake_all_queues is only
5233 * appropriate so long as all callers are assured to
5234 * have free tx slots (such as after tg3_init_hw)
5235 */
5236 netif_tx_wake_all_queues(tp->dev);
5237
5238 tg3_napi_enable(tp);
5239 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5240 tg3_enable_ints(tp);
5241}
5242
f47c11ee
DM
5243static void tg3_irq_quiesce(struct tg3 *tp)
5244{
4f125f42
MC
5245 int i;
5246
f47c11ee
DM
5247 BUG_ON(tp->irq_sync);
5248
5249 tp->irq_sync = 1;
5250 smp_mb();
5251
4f125f42
MC
5252 for (i = 0; i < tp->irq_cnt; i++)
5253 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5254}
5255
f47c11ee
DM
5256/* Fully shutdown all tg3 driver activity elsewhere in the system.
5257 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5258 * with as well. Most of the time, this is not necessary except when
5259 * shutting down the device.
5260 */
5261static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5262{
46966545 5263 spin_lock_bh(&tp->lock);
f47c11ee
DM
5264 if (irq_sync)
5265 tg3_irq_quiesce(tp);
f47c11ee
DM
5266}
5267
5268static inline void tg3_full_unlock(struct tg3 *tp)
5269{
f47c11ee
DM
5270 spin_unlock_bh(&tp->lock);
5271}
5272
fcfa0a32
MC
5273/* One-shot MSI handler - Chip automatically disables interrupt
5274 * after sending MSI so driver doesn't have to do it.
5275 */
7d12e780 5276static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5277{
09943a18
MC
5278 struct tg3_napi *tnapi = dev_id;
5279 struct tg3 *tp = tnapi->tp;
fcfa0a32 5280
898a56f8 5281 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5282 if (tnapi->rx_rcb)
5283 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5284
5285 if (likely(!tg3_irq_sync(tp)))
09943a18 5286 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5287
5288 return IRQ_HANDLED;
5289}
5290
88b06bc2
MC
5291/* MSI ISR - No need to check for interrupt sharing and no need to
5292 * flush status block and interrupt mailbox. PCI ordering rules
5293 * guarantee that MSI will arrive after the status block.
5294 */
7d12e780 5295static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5296{
09943a18
MC
5297 struct tg3_napi *tnapi = dev_id;
5298 struct tg3 *tp = tnapi->tp;
88b06bc2 5299
898a56f8 5300 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5301 if (tnapi->rx_rcb)
5302 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5303 /*
fac9b83e 5304 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5305 * chip-internal interrupt pending events.
fac9b83e 5306 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5307 * NIC to stop sending us irqs, engaging "in-intr-handler"
5308 * event coalescing.
5309 */
5310 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5311 if (likely(!tg3_irq_sync(tp)))
09943a18 5312 napi_schedule(&tnapi->napi);
61487480 5313
88b06bc2
MC
5314 return IRQ_RETVAL(1);
5315}
5316
7d12e780 5317static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5318{
09943a18
MC
5319 struct tg3_napi *tnapi = dev_id;
5320 struct tg3 *tp = tnapi->tp;
898a56f8 5321 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5322 unsigned int handled = 1;
5323
1da177e4
LT
5324 /* In INTx mode, it is possible for the interrupt to arrive at
5325 * the CPU before the status block posted prior to the interrupt.
5326 * Reading the PCI State register will confirm whether the
5327 * interrupt is ours and will flush the status block.
5328 */
d18edcb2
MC
5329 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5330 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5331 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5332 handled = 0;
f47c11ee 5333 goto out;
fac9b83e 5334 }
d18edcb2
MC
5335 }
5336
5337 /*
5338 * Writing any value to intr-mbox-0 clears PCI INTA# and
5339 * chip-internal interrupt pending events.
5340 * Writing non-zero to intr-mbox-0 additional tells the
5341 * NIC to stop sending us irqs, engaging "in-intr-handler"
5342 * event coalescing.
c04cb347
MC
5343 *
5344 * Flush the mailbox to de-assert the IRQ immediately to prevent
5345 * spurious interrupts. The flush impacts performance but
5346 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5347 */
c04cb347 5348 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5349 if (tg3_irq_sync(tp))
5350 goto out;
5351 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5352 if (likely(tg3_has_work(tnapi))) {
72334482 5353 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5354 napi_schedule(&tnapi->napi);
d18edcb2
MC
5355 } else {
5356 /* No work, shared interrupt perhaps? re-enable
5357 * interrupts, and flush that PCI write
5358 */
5359 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5360 0x00000000);
fac9b83e 5361 }
f47c11ee 5362out:
fac9b83e
DM
5363 return IRQ_RETVAL(handled);
5364}
5365
7d12e780 5366static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5367{
09943a18
MC
5368 struct tg3_napi *tnapi = dev_id;
5369 struct tg3 *tp = tnapi->tp;
898a56f8 5370 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5371 unsigned int handled = 1;
5372
fac9b83e
DM
5373 /* In INTx mode, it is possible for the interrupt to arrive at
5374 * the CPU before the status block posted prior to the interrupt.
5375 * Reading the PCI State register will confirm whether the
5376 * interrupt is ours and will flush the status block.
5377 */
898a56f8 5378 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5379 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5380 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5381 handled = 0;
f47c11ee 5382 goto out;
1da177e4 5383 }
d18edcb2
MC
5384 }
5385
5386 /*
5387 * writing any value to intr-mbox-0 clears PCI INTA# and
5388 * chip-internal interrupt pending events.
5389 * writing non-zero to intr-mbox-0 additional tells the
5390 * NIC to stop sending us irqs, engaging "in-intr-handler"
5391 * event coalescing.
c04cb347
MC
5392 *
5393 * Flush the mailbox to de-assert the IRQ immediately to prevent
5394 * spurious interrupts. The flush impacts performance but
5395 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5396 */
c04cb347 5397 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5398
5399 /*
5400 * In a shared interrupt configuration, sometimes other devices'
5401 * interrupts will scream. We record the current status tag here
5402 * so that the above check can report that the screaming interrupts
5403 * are unhandled. Eventually they will be silenced.
5404 */
898a56f8 5405 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5406
d18edcb2
MC
5407 if (tg3_irq_sync(tp))
5408 goto out;
624f8e50 5409
72334482 5410 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5411
09943a18 5412 napi_schedule(&tnapi->napi);
624f8e50 5413
f47c11ee 5414out:
1da177e4
LT
5415 return IRQ_RETVAL(handled);
5416}
5417
7938109f 5418/* ISR for interrupt test */
7d12e780 5419static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5420{
09943a18
MC
5421 struct tg3_napi *tnapi = dev_id;
5422 struct tg3 *tp = tnapi->tp;
898a56f8 5423 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5424
f9804ddb
MC
5425 if ((sblk->status & SD_STATUS_UPDATED) ||
5426 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5427 tg3_disable_ints(tp);
7938109f
MC
5428 return IRQ_RETVAL(1);
5429 }
5430 return IRQ_RETVAL(0);
5431}
5432
8e7a22e3 5433static int tg3_init_hw(struct tg3 *, int);
944d980e 5434static int tg3_halt(struct tg3 *, int, int);
1da177e4 5435
b9ec6c1b
MC
5436/* Restart hardware after configuration changes, self-test, etc.
5437 * Invoked with tp->lock held.
5438 */
5439static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5440 __releases(tp->lock)
5441 __acquires(tp->lock)
b9ec6c1b
MC
5442{
5443 int err;
5444
5445 err = tg3_init_hw(tp, reset_phy);
5446 if (err) {
5129c3a3
MC
5447 netdev_err(tp->dev,
5448 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5449 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5450 tg3_full_unlock(tp);
5451 del_timer_sync(&tp->timer);
5452 tp->irq_sync = 0;
fed97810 5453 tg3_napi_enable(tp);
b9ec6c1b
MC
5454 dev_close(tp->dev);
5455 tg3_full_lock(tp, 0);
5456 }
5457 return err;
5458}
5459
1da177e4
LT
5460#ifdef CONFIG_NET_POLL_CONTROLLER
5461static void tg3_poll_controller(struct net_device *dev)
5462{
4f125f42 5463 int i;
88b06bc2
MC
5464 struct tg3 *tp = netdev_priv(dev);
5465
4f125f42 5466 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5467 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5468}
5469#endif
5470
c4028958 5471static void tg3_reset_task(struct work_struct *work)
1da177e4 5472{
c4028958 5473 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5474 int err;
1da177e4
LT
5475 unsigned int restart_timer;
5476
7faa006f 5477 tg3_full_lock(tp, 0);
7faa006f
MC
5478
5479 if (!netif_running(tp->dev)) {
7faa006f
MC
5480 tg3_full_unlock(tp);
5481 return;
5482 }
5483
5484 tg3_full_unlock(tp);
5485
b02fd9e3
MC
5486 tg3_phy_stop(tp);
5487
1da177e4
LT
5488 tg3_netif_stop(tp);
5489
f47c11ee 5490 tg3_full_lock(tp, 1);
1da177e4
LT
5491
5492 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5493 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5494
df3e6548
MC
5495 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5496 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5497 tp->write32_rx_mbox = tg3_write_flush_reg32;
5498 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5499 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5500 }
5501
944d980e 5502 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5503 err = tg3_init_hw(tp, 1);
5504 if (err)
b9ec6c1b 5505 goto out;
1da177e4
LT
5506
5507 tg3_netif_start(tp);
5508
1da177e4
LT
5509 if (restart_timer)
5510 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5511
b9ec6c1b 5512out:
7faa006f 5513 tg3_full_unlock(tp);
b02fd9e3
MC
5514
5515 if (!err)
5516 tg3_phy_start(tp);
1da177e4
LT
5517}
5518
b0408751
MC
5519static void tg3_dump_short_state(struct tg3 *tp)
5520{
05dbe005
JP
5521 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5522 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5523 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5524 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5525}
5526
1da177e4
LT
5527static void tg3_tx_timeout(struct net_device *dev)
5528{
5529 struct tg3 *tp = netdev_priv(dev);
5530
b0408751 5531 if (netif_msg_tx_err(tp)) {
05dbe005 5532 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5533 tg3_dump_short_state(tp);
5534 }
1da177e4
LT
5535
5536 schedule_work(&tp->reset_task);
5537}
5538
c58ec932
MC
5539/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5540static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5541{
5542 u32 base = (u32) mapping & 0xffffffff;
5543
807540ba 5544 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5545}
5546
72f2afb8
MC
5547/* Test for DMA addresses > 40-bit */
5548static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5549 int len)
5550{
5551#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5552 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5553 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5554 return 0;
5555#else
5556 return 0;
5557#endif
5558}
5559
f3f3f27e 5560static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5561
72f2afb8 5562/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5563static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5564 struct sk_buff *skb, u32 last_plus_one,
5565 u32 *start, u32 base_flags, u32 mss)
1da177e4 5566{
24f4efd4 5567 struct tg3 *tp = tnapi->tp;
41588ba1 5568 struct sk_buff *new_skb;
c58ec932 5569 dma_addr_t new_addr = 0;
1da177e4 5570 u32 entry = *start;
c58ec932 5571 int i, ret = 0;
1da177e4 5572
41588ba1
MC
5573 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5574 new_skb = skb_copy(skb, GFP_ATOMIC);
5575 else {
5576 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5577
5578 new_skb = skb_copy_expand(skb,
5579 skb_headroom(skb) + more_headroom,
5580 skb_tailroom(skb), GFP_ATOMIC);
5581 }
5582
1da177e4 5583 if (!new_skb) {
c58ec932
MC
5584 ret = -1;
5585 } else {
5586 /* New SKB is guaranteed to be linear. */
5587 entry = *start;
f4188d8a
AD
5588 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5589 PCI_DMA_TODEVICE);
5590 /* Make sure the mapping succeeded */
5591 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5592 ret = -1;
5593 dev_kfree_skb(new_skb);
5594 new_skb = NULL;
90079ce8 5595
c58ec932
MC
5596 /* Make sure new skb does not cross any 4G boundaries.
5597 * Drop the packet if it does.
5598 */
f4188d8a
AD
5599 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5600 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5601 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5602 PCI_DMA_TODEVICE);
c58ec932
MC
5603 ret = -1;
5604 dev_kfree_skb(new_skb);
5605 new_skb = NULL;
5606 } else {
f3f3f27e 5607 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5608 base_flags, 1 | (mss << 1));
5609 *start = NEXT_TX(entry);
5610 }
1da177e4
LT
5611 }
5612
1da177e4
LT
5613 /* Now clean up the sw ring entries. */
5614 i = 0;
5615 while (entry != last_plus_one) {
f4188d8a
AD
5616 int len;
5617
f3f3f27e 5618 if (i == 0)
f4188d8a 5619 len = skb_headlen(skb);
f3f3f27e 5620 else
f4188d8a
AD
5621 len = skb_shinfo(skb)->frags[i-1].size;
5622
5623 pci_unmap_single(tp->pdev,
4e5e4f0d 5624 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5625 mapping),
5626 len, PCI_DMA_TODEVICE);
5627 if (i == 0) {
5628 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5629 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5630 new_addr);
5631 } else {
f3f3f27e 5632 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5633 }
1da177e4
LT
5634 entry = NEXT_TX(entry);
5635 i++;
5636 }
5637
5638 dev_kfree_skb(skb);
5639
c58ec932 5640 return ret;
1da177e4
LT
5641}
5642
f3f3f27e 5643static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5644 dma_addr_t mapping, int len, u32 flags,
5645 u32 mss_and_is_end)
5646{
f3f3f27e 5647 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5648 int is_end = (mss_and_is_end & 0x1);
5649 u32 mss = (mss_and_is_end >> 1);
5650 u32 vlan_tag = 0;
5651
5652 if (is_end)
5653 flags |= TXD_FLAG_END;
5654 if (flags & TXD_FLAG_VLAN) {
5655 vlan_tag = flags >> 16;
5656 flags &= 0xffff;
5657 }
5658 vlan_tag |= (mss << TXD_MSS_SHIFT);
5659
5660 txd->addr_hi = ((u64) mapping >> 32);
5661 txd->addr_lo = ((u64) mapping & 0xffffffff);
5662 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5663 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5664}
5665
5a6f3074 5666/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5667 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5668 */
61357325
SH
5669static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5670 struct net_device *dev)
5a6f3074
MC
5671{
5672 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5673 u32 len, entry, base_flags, mss;
90079ce8 5674 dma_addr_t mapping;
fe5f5787
MC
5675 struct tg3_napi *tnapi;
5676 struct netdev_queue *txq;
f4188d8a
AD
5677 unsigned int i, last;
5678
fe5f5787
MC
5679 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5680 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5681 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5682 tnapi++;
5a6f3074 5683
00b70504 5684 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5685 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5686 * interrupt. Furthermore, IRQ processing runs lockless so we have
5687 * no IRQ context deadlocks to worry about either. Rejoice!
5688 */
f3f3f27e 5689 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5690 if (!netif_tx_queue_stopped(txq)) {
5691 netif_tx_stop_queue(txq);
5a6f3074
MC
5692
5693 /* This is a hard error, log it. */
5129c3a3
MC
5694 netdev_err(dev,
5695 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5696 }
5a6f3074
MC
5697 return NETDEV_TX_BUSY;
5698 }
5699
f3f3f27e 5700 entry = tnapi->tx_prod;
5a6f3074 5701 base_flags = 0;
be98da6a
MC
5702 mss = skb_shinfo(skb)->gso_size;
5703 if (mss) {
5a6f3074 5704 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5705 u32 hdrlen;
5a6f3074
MC
5706
5707 if (skb_header_cloned(skb) &&
5708 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5709 dev_kfree_skb(skb);
5710 goto out_unlock;
5711 }
5712
02e96080 5713 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5714 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5715 } else {
eddc9ec5
ACM
5716 struct iphdr *iph = ip_hdr(skb);
5717
ab6a5bb6 5718 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5719 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5720
eddc9ec5
ACM
5721 iph->check = 0;
5722 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5723 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5724 }
5a6f3074 5725
e849cdc3 5726 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5727 mss |= (hdrlen & 0xc) << 12;
5728 if (hdrlen & 0x10)
5729 base_flags |= 0x00000010;
5730 base_flags |= (hdrlen & 0x3e0) << 5;
5731 } else
5732 mss |= hdrlen << 9;
5733
5a6f3074
MC
5734 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5735 TXD_FLAG_CPU_POST_DMA);
5736
aa8223c7 5737 tcp_hdr(skb)->check = 0;
5a6f3074 5738
859a5887 5739 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5740 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5741 }
5742
5a6f3074 5743#if TG3_VLAN_TAG_USED
eab6d18d 5744 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5745 base_flags |= (TXD_FLAG_VLAN |
5746 (vlan_tx_tag_get(skb) << 16));
5747#endif
5748
f4188d8a
AD
5749 len = skb_headlen(skb);
5750
5751 /* Queue skb data, a.k.a. the main skb fragment. */
5752 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5753 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5754 dev_kfree_skb(skb);
5755 goto out_unlock;
5756 }
5757
f3f3f27e 5758 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5759 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5760
b703df6f 5761 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5762 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5763 base_flags |= TXD_FLAG_JMB_PKT;
5764
f3f3f27e 5765 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5766 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5767
5768 entry = NEXT_TX(entry);
5769
5770 /* Now loop through additional data fragments, and queue them. */
5771 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5772 last = skb_shinfo(skb)->nr_frags - 1;
5773 for (i = 0; i <= last; i++) {
5774 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5775
5776 len = frag->size;
f4188d8a
AD
5777 mapping = pci_map_page(tp->pdev,
5778 frag->page,
5779 frag->page_offset,
5780 len, PCI_DMA_TODEVICE);
5781 if (pci_dma_mapping_error(tp->pdev, mapping))
5782 goto dma_error;
5783
f3f3f27e 5784 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5785 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5786 mapping);
5a6f3074 5787
f3f3f27e 5788 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5789 base_flags, (i == last) | (mss << 1));
5790
5791 entry = NEXT_TX(entry);
5792 }
5793 }
5794
5795 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5796 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5797
f3f3f27e
MC
5798 tnapi->tx_prod = entry;
5799 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5800 netif_tx_stop_queue(txq);
f65aac16
MC
5801
5802 /* netif_tx_stop_queue() must be done before checking
5803 * checking tx index in tg3_tx_avail() below, because in
5804 * tg3_tx(), we update tx index before checking for
5805 * netif_tx_queue_stopped().
5806 */
5807 smp_mb();
f3f3f27e 5808 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5809 netif_tx_wake_queue(txq);
5a6f3074
MC
5810 }
5811
5812out_unlock:
cdd0db05 5813 mmiowb();
5a6f3074
MC
5814
5815 return NETDEV_TX_OK;
f4188d8a
AD
5816
5817dma_error:
5818 last = i;
5819 entry = tnapi->tx_prod;
5820 tnapi->tx_buffers[entry].skb = NULL;
5821 pci_unmap_single(tp->pdev,
4e5e4f0d 5822 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5823 skb_headlen(skb),
5824 PCI_DMA_TODEVICE);
5825 for (i = 0; i <= last; i++) {
5826 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5827 entry = NEXT_TX(entry);
5828
5829 pci_unmap_page(tp->pdev,
4e5e4f0d 5830 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5831 mapping),
5832 frag->size, PCI_DMA_TODEVICE);
5833 }
5834
5835 dev_kfree_skb(skb);
5836 return NETDEV_TX_OK;
5a6f3074
MC
5837}
5838
61357325
SH
5839static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5840 struct net_device *);
52c0fd83
MC
5841
5842/* Use GSO to workaround a rare TSO bug that may be triggered when the
5843 * TSO header is greater than 80 bytes.
5844 */
5845static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5846{
5847 struct sk_buff *segs, *nskb;
f3f3f27e 5848 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5849
5850 /* Estimate the number of fragments in the worst case */
f3f3f27e 5851 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5852 netif_stop_queue(tp->dev);
f65aac16
MC
5853
5854 /* netif_tx_stop_queue() must be done before checking
5855 * checking tx index in tg3_tx_avail() below, because in
5856 * tg3_tx(), we update tx index before checking for
5857 * netif_tx_queue_stopped().
5858 */
5859 smp_mb();
f3f3f27e 5860 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5861 return NETDEV_TX_BUSY;
5862
5863 netif_wake_queue(tp->dev);
52c0fd83
MC
5864 }
5865
5866 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5867 if (IS_ERR(segs))
52c0fd83
MC
5868 goto tg3_tso_bug_end;
5869
5870 do {
5871 nskb = segs;
5872 segs = segs->next;
5873 nskb->next = NULL;
5874 tg3_start_xmit_dma_bug(nskb, tp->dev);
5875 } while (segs);
5876
5877tg3_tso_bug_end:
5878 dev_kfree_skb(skb);
5879
5880 return NETDEV_TX_OK;
5881}
52c0fd83 5882
5a6f3074
MC
5883/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5884 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5885 */
61357325
SH
5886static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5887 struct net_device *dev)
1da177e4
LT
5888{
5889 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5890 u32 len, entry, base_flags, mss;
5891 int would_hit_hwbug;
90079ce8 5892 dma_addr_t mapping;
24f4efd4
MC
5893 struct tg3_napi *tnapi;
5894 struct netdev_queue *txq;
f4188d8a
AD
5895 unsigned int i, last;
5896
24f4efd4
MC
5897 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5898 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5899 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5900 tnapi++;
1da177e4 5901
00b70504 5902 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5903 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5904 * interrupt. Furthermore, IRQ processing runs lockless so we have
5905 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5906 */
f3f3f27e 5907 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5908 if (!netif_tx_queue_stopped(txq)) {
5909 netif_tx_stop_queue(txq);
1f064a87
SH
5910
5911 /* This is a hard error, log it. */
5129c3a3
MC
5912 netdev_err(dev,
5913 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5914 }
1da177e4
LT
5915 return NETDEV_TX_BUSY;
5916 }
5917
f3f3f27e 5918 entry = tnapi->tx_prod;
1da177e4 5919 base_flags = 0;
84fa7933 5920 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5921 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5922
be98da6a
MC
5923 mss = skb_shinfo(skb)->gso_size;
5924 if (mss) {
eddc9ec5 5925 struct iphdr *iph;
34195c3d 5926 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5927
5928 if (skb_header_cloned(skb) &&
5929 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5930 dev_kfree_skb(skb);
5931 goto out_unlock;
5932 }
5933
34195c3d 5934 iph = ip_hdr(skb);
ab6a5bb6 5935 tcp_opt_len = tcp_optlen(skb);
1da177e4 5936
02e96080 5937 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5938 hdr_len = skb_headlen(skb) - ETH_HLEN;
5939 } else {
5940 u32 ip_tcp_len;
5941
5942 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5943 hdr_len = ip_tcp_len + tcp_opt_len;
5944
5945 iph->check = 0;
5946 iph->tot_len = htons(mss + hdr_len);
5947 }
5948
52c0fd83 5949 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5950 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5951 return tg3_tso_bug(tp, skb);
52c0fd83 5952
1da177e4
LT
5953 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5954 TXD_FLAG_CPU_POST_DMA);
5955
1da177e4 5956 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5957 tcp_hdr(skb)->check = 0;
1da177e4 5958 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5959 } else
5960 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5961 iph->daddr, 0,
5962 IPPROTO_TCP,
5963 0);
1da177e4 5964
615774fe
MC
5965 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5966 mss |= (hdr_len & 0xc) << 12;
5967 if (hdr_len & 0x10)
5968 base_flags |= 0x00000010;
5969 base_flags |= (hdr_len & 0x3e0) << 5;
5970 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5971 mss |= hdr_len << 9;
5972 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5973 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5974 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5975 int tsflags;
5976
eddc9ec5 5977 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5978 mss |= (tsflags << 11);
5979 }
5980 } else {
eddc9ec5 5981 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5982 int tsflags;
5983
eddc9ec5 5984 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5985 base_flags |= tsflags << 12;
5986 }
5987 }
5988 }
1da177e4 5989#if TG3_VLAN_TAG_USED
eab6d18d 5990 if (vlan_tx_tag_present(skb))
1da177e4
LT
5991 base_flags |= (TXD_FLAG_VLAN |
5992 (vlan_tx_tag_get(skb) << 16));
5993#endif
5994
b703df6f 5995 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5996 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
5997 base_flags |= TXD_FLAG_JMB_PKT;
5998
f4188d8a
AD
5999 len = skb_headlen(skb);
6000
6001 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6002 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6003 dev_kfree_skb(skb);
6004 goto out_unlock;
6005 }
6006
f3f3f27e 6007 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6008 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6009
6010 would_hit_hwbug = 0;
6011
92c6b8d1
MC
6012 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6013 would_hit_hwbug = 1;
6014
0e1406dd
MC
6015 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6016 tg3_4g_overflow_test(mapping, len))
6017 would_hit_hwbug = 1;
6018
6019 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6020 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6021 would_hit_hwbug = 1;
0e1406dd
MC
6022
6023 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6024 would_hit_hwbug = 1;
1da177e4 6025
f3f3f27e 6026 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6027 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6028
6029 entry = NEXT_TX(entry);
6030
6031 /* Now loop through additional data fragments, and queue them. */
6032 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6033 last = skb_shinfo(skb)->nr_frags - 1;
6034 for (i = 0; i <= last; i++) {
6035 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6036
6037 len = frag->size;
f4188d8a
AD
6038 mapping = pci_map_page(tp->pdev,
6039 frag->page,
6040 frag->page_offset,
6041 len, PCI_DMA_TODEVICE);
1da177e4 6042
f3f3f27e 6043 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6044 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6045 mapping);
6046 if (pci_dma_mapping_error(tp->pdev, mapping))
6047 goto dma_error;
1da177e4 6048
92c6b8d1
MC
6049 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6050 len <= 8)
6051 would_hit_hwbug = 1;
6052
0e1406dd
MC
6053 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6054 tg3_4g_overflow_test(mapping, len))
c58ec932 6055 would_hit_hwbug = 1;
1da177e4 6056
0e1406dd
MC
6057 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6058 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6059 would_hit_hwbug = 1;
6060
1da177e4 6061 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6062 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6063 base_flags, (i == last)|(mss << 1));
6064 else
f3f3f27e 6065 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6066 base_flags, (i == last));
6067
6068 entry = NEXT_TX(entry);
6069 }
6070 }
6071
6072 if (would_hit_hwbug) {
6073 u32 last_plus_one = entry;
6074 u32 start;
1da177e4 6075
c58ec932
MC
6076 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6077 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6078
6079 /* If the workaround fails due to memory/mapping
6080 * failure, silently drop this packet.
6081 */
24f4efd4 6082 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6083 &start, base_flags, mss))
1da177e4
LT
6084 goto out_unlock;
6085
6086 entry = start;
6087 }
6088
6089 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6090 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6091
f3f3f27e
MC
6092 tnapi->tx_prod = entry;
6093 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6094 netif_tx_stop_queue(txq);
f65aac16
MC
6095
6096 /* netif_tx_stop_queue() must be done before checking
6097 * checking tx index in tg3_tx_avail() below, because in
6098 * tg3_tx(), we update tx index before checking for
6099 * netif_tx_queue_stopped().
6100 */
6101 smp_mb();
f3f3f27e 6102 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6103 netif_tx_wake_queue(txq);
51b91468 6104 }
1da177e4
LT
6105
6106out_unlock:
cdd0db05 6107 mmiowb();
1da177e4
LT
6108
6109 return NETDEV_TX_OK;
f4188d8a
AD
6110
6111dma_error:
6112 last = i;
6113 entry = tnapi->tx_prod;
6114 tnapi->tx_buffers[entry].skb = NULL;
6115 pci_unmap_single(tp->pdev,
4e5e4f0d 6116 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6117 skb_headlen(skb),
6118 PCI_DMA_TODEVICE);
6119 for (i = 0; i <= last; i++) {
6120 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6121 entry = NEXT_TX(entry);
6122
6123 pci_unmap_page(tp->pdev,
4e5e4f0d 6124 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6125 mapping),
6126 frag->size, PCI_DMA_TODEVICE);
6127 }
6128
6129 dev_kfree_skb(skb);
6130 return NETDEV_TX_OK;
1da177e4
LT
6131}
6132
6133static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6134 int new_mtu)
6135{
6136 dev->mtu = new_mtu;
6137
ef7f5ec0 6138 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6139 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6140 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6141 ethtool_op_set_tso(dev, 0);
859a5887 6142 } else {
ef7f5ec0 6143 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6144 }
ef7f5ec0 6145 } else {
a4e2b347 6146 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6147 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6148 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6149 }
1da177e4
LT
6150}
6151
6152static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6153{
6154 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6155 int err;
1da177e4
LT
6156
6157 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6158 return -EINVAL;
6159
6160 if (!netif_running(dev)) {
6161 /* We'll just catch it later when the
6162 * device is up'd.
6163 */
6164 tg3_set_mtu(dev, tp, new_mtu);
6165 return 0;
6166 }
6167
b02fd9e3
MC
6168 tg3_phy_stop(tp);
6169
1da177e4 6170 tg3_netif_stop(tp);
f47c11ee
DM
6171
6172 tg3_full_lock(tp, 1);
1da177e4 6173
944d980e 6174 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6175
6176 tg3_set_mtu(dev, tp, new_mtu);
6177
b9ec6c1b 6178 err = tg3_restart_hw(tp, 0);
1da177e4 6179
b9ec6c1b
MC
6180 if (!err)
6181 tg3_netif_start(tp);
1da177e4 6182
f47c11ee 6183 tg3_full_unlock(tp);
1da177e4 6184
b02fd9e3
MC
6185 if (!err)
6186 tg3_phy_start(tp);
6187
b9ec6c1b 6188 return err;
1da177e4
LT
6189}
6190
21f581a5
MC
6191static void tg3_rx_prodring_free(struct tg3 *tp,
6192 struct tg3_rx_prodring_set *tpr)
1da177e4 6193{
1da177e4
LT
6194 int i;
6195
8fea32b9 6196 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6197 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6198 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6199 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6200 tp->rx_pkt_map_sz);
6201
6202 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6203 for (i = tpr->rx_jmb_cons_idx;
6204 i != tpr->rx_jmb_prod_idx;
2c49a44d 6205 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6206 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6207 TG3_RX_JMB_MAP_SZ);
6208 }
6209 }
6210
2b2cdb65 6211 return;
b196c7e4 6212 }
1da177e4 6213
2c49a44d 6214 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6215 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6216 tp->rx_pkt_map_sz);
1da177e4 6217
48035728
MC
6218 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6219 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6220 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6221 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6222 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6223 }
6224}
6225
c6cdf436 6226/* Initialize rx rings for packet processing.
1da177e4
LT
6227 *
6228 * The chip has been shut down and the driver detached from
6229 * the networking, so no interrupts or new tx packets will
6230 * end up in the driver. tp->{tx,}lock are held and thus
6231 * we may not sleep.
6232 */
21f581a5
MC
6233static int tg3_rx_prodring_alloc(struct tg3 *tp,
6234 struct tg3_rx_prodring_set *tpr)
1da177e4 6235{
287be12e 6236 u32 i, rx_pkt_dma_sz;
1da177e4 6237
b196c7e4
MC
6238 tpr->rx_std_cons_idx = 0;
6239 tpr->rx_std_prod_idx = 0;
6240 tpr->rx_jmb_cons_idx = 0;
6241 tpr->rx_jmb_prod_idx = 0;
6242
8fea32b9 6243 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6244 memset(&tpr->rx_std_buffers[0], 0,
6245 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6246 if (tpr->rx_jmb_buffers)
2b2cdb65 6247 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6248 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6249 goto done;
6250 }
6251
1da177e4 6252 /* Zero out all descriptors. */
2c49a44d 6253 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6254
287be12e 6255 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6256 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6257 tp->dev->mtu > ETH_DATA_LEN)
6258 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6259 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6260
1da177e4
LT
6261 /* Initialize invariants of the rings, we only set this
6262 * stuff once. This works because the card does not
6263 * write into the rx buffer posting rings.
6264 */
2c49a44d 6265 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6266 struct tg3_rx_buffer_desc *rxd;
6267
21f581a5 6268 rxd = &tpr->rx_std[i];
287be12e 6269 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6270 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6271 rxd->opaque = (RXD_OPAQUE_RING_STD |
6272 (i << RXD_OPAQUE_INDEX_SHIFT));
6273 }
6274
1da177e4
LT
6275 /* Now allocate fresh SKBs for each rx ring. */
6276 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6277 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6278 netdev_warn(tp->dev,
6279 "Using a smaller RX standard ring. Only "
6280 "%d out of %d buffers were allocated "
6281 "successfully\n", i, tp->rx_pending);
32d8c572 6282 if (i == 0)
cf7a7298 6283 goto initfail;
32d8c572 6284 tp->rx_pending = i;
1da177e4 6285 break;
32d8c572 6286 }
1da177e4
LT
6287 }
6288
48035728
MC
6289 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6290 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6291 goto done;
6292
2c49a44d 6293 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6294
0d86df80
MC
6295 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6296 goto done;
cf7a7298 6297
2c49a44d 6298 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6299 struct tg3_rx_buffer_desc *rxd;
6300
6301 rxd = &tpr->rx_jmb[i].std;
6302 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6303 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6304 RXD_FLAG_JUMBO;
6305 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6306 (i << RXD_OPAQUE_INDEX_SHIFT));
6307 }
6308
6309 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6310 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6311 netdev_warn(tp->dev,
6312 "Using a smaller RX jumbo ring. Only %d "
6313 "out of %d buffers were allocated "
6314 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6315 if (i == 0)
6316 goto initfail;
6317 tp->rx_jumbo_pending = i;
6318 break;
1da177e4
LT
6319 }
6320 }
cf7a7298
MC
6321
6322done:
32d8c572 6323 return 0;
cf7a7298
MC
6324
6325initfail:
21f581a5 6326 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6327 return -ENOMEM;
1da177e4
LT
6328}
6329
21f581a5
MC
6330static void tg3_rx_prodring_fini(struct tg3 *tp,
6331 struct tg3_rx_prodring_set *tpr)
1da177e4 6332{
21f581a5
MC
6333 kfree(tpr->rx_std_buffers);
6334 tpr->rx_std_buffers = NULL;
6335 kfree(tpr->rx_jmb_buffers);
6336 tpr->rx_jmb_buffers = NULL;
6337 if (tpr->rx_std) {
4bae65c8
MC
6338 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6339 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6340 tpr->rx_std = NULL;
1da177e4 6341 }
21f581a5 6342 if (tpr->rx_jmb) {
4bae65c8
MC
6343 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6344 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6345 tpr->rx_jmb = NULL;
1da177e4 6346 }
cf7a7298
MC
6347}
6348
21f581a5
MC
6349static int tg3_rx_prodring_init(struct tg3 *tp,
6350 struct tg3_rx_prodring_set *tpr)
cf7a7298 6351{
2c49a44d
MC
6352 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6353 GFP_KERNEL);
21f581a5 6354 if (!tpr->rx_std_buffers)
cf7a7298
MC
6355 return -ENOMEM;
6356
4bae65c8
MC
6357 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6358 TG3_RX_STD_RING_BYTES(tp),
6359 &tpr->rx_std_mapping,
6360 GFP_KERNEL);
21f581a5 6361 if (!tpr->rx_std)
cf7a7298
MC
6362 goto err_out;
6363
48035728
MC
6364 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6365 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6366 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6367 GFP_KERNEL);
6368 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6369 goto err_out;
6370
4bae65c8
MC
6371 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6372 TG3_RX_JMB_RING_BYTES(tp),
6373 &tpr->rx_jmb_mapping,
6374 GFP_KERNEL);
21f581a5 6375 if (!tpr->rx_jmb)
cf7a7298
MC
6376 goto err_out;
6377 }
6378
6379 return 0;
6380
6381err_out:
21f581a5 6382 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6383 return -ENOMEM;
6384}
6385
6386/* Free up pending packets in all rx/tx rings.
6387 *
6388 * The chip has been shut down and the driver detached from
6389 * the networking, so no interrupts or new tx packets will
6390 * end up in the driver. tp->{tx,}lock is not held and we are not
6391 * in an interrupt context and thus may sleep.
6392 */
6393static void tg3_free_rings(struct tg3 *tp)
6394{
f77a6a8e 6395 int i, j;
cf7a7298 6396
f77a6a8e
MC
6397 for (j = 0; j < tp->irq_cnt; j++) {
6398 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6399
8fea32b9 6400 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6401
0c1d0e2b
MC
6402 if (!tnapi->tx_buffers)
6403 continue;
6404
f77a6a8e 6405 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6406 struct ring_info *txp;
f77a6a8e 6407 struct sk_buff *skb;
f4188d8a 6408 unsigned int k;
cf7a7298 6409
f77a6a8e
MC
6410 txp = &tnapi->tx_buffers[i];
6411 skb = txp->skb;
cf7a7298 6412
f77a6a8e
MC
6413 if (skb == NULL) {
6414 i++;
6415 continue;
6416 }
cf7a7298 6417
f4188d8a 6418 pci_unmap_single(tp->pdev,
4e5e4f0d 6419 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6420 skb_headlen(skb),
6421 PCI_DMA_TODEVICE);
f77a6a8e 6422 txp->skb = NULL;
cf7a7298 6423
f4188d8a
AD
6424 i++;
6425
6426 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6427 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6428 pci_unmap_page(tp->pdev,
4e5e4f0d 6429 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6430 skb_shinfo(skb)->frags[k].size,
6431 PCI_DMA_TODEVICE);
6432 i++;
6433 }
f77a6a8e
MC
6434
6435 dev_kfree_skb_any(skb);
6436 }
2b2cdb65 6437 }
cf7a7298
MC
6438}
6439
6440/* Initialize tx/rx rings for packet processing.
6441 *
6442 * The chip has been shut down and the driver detached from
6443 * the networking, so no interrupts or new tx packets will
6444 * end up in the driver. tp->{tx,}lock are held and thus
6445 * we may not sleep.
6446 */
6447static int tg3_init_rings(struct tg3 *tp)
6448{
f77a6a8e 6449 int i;
72334482 6450
cf7a7298
MC
6451 /* Free up all the SKBs. */
6452 tg3_free_rings(tp);
6453
f77a6a8e
MC
6454 for (i = 0; i < tp->irq_cnt; i++) {
6455 struct tg3_napi *tnapi = &tp->napi[i];
6456
6457 tnapi->last_tag = 0;
6458 tnapi->last_irq_tag = 0;
6459 tnapi->hw_status->status = 0;
6460 tnapi->hw_status->status_tag = 0;
6461 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6462
f77a6a8e
MC
6463 tnapi->tx_prod = 0;
6464 tnapi->tx_cons = 0;
0c1d0e2b
MC
6465 if (tnapi->tx_ring)
6466 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6467
6468 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6469 if (tnapi->rx_rcb)
6470 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6471
8fea32b9 6472 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6473 tg3_free_rings(tp);
2b2cdb65 6474 return -ENOMEM;
e4af1af9 6475 }
f77a6a8e 6476 }
72334482 6477
2b2cdb65 6478 return 0;
cf7a7298
MC
6479}
6480
6481/*
6482 * Must not be invoked with interrupt sources disabled and
6483 * the hardware shutdown down.
6484 */
6485static void tg3_free_consistent(struct tg3 *tp)
6486{
f77a6a8e 6487 int i;
898a56f8 6488
f77a6a8e
MC
6489 for (i = 0; i < tp->irq_cnt; i++) {
6490 struct tg3_napi *tnapi = &tp->napi[i];
6491
6492 if (tnapi->tx_ring) {
4bae65c8 6493 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6494 tnapi->tx_ring, tnapi->tx_desc_mapping);
6495 tnapi->tx_ring = NULL;
6496 }
6497
6498 kfree(tnapi->tx_buffers);
6499 tnapi->tx_buffers = NULL;
6500
6501 if (tnapi->rx_rcb) {
4bae65c8
MC
6502 dma_free_coherent(&tp->pdev->dev,
6503 TG3_RX_RCB_RING_BYTES(tp),
6504 tnapi->rx_rcb,
6505 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6506 tnapi->rx_rcb = NULL;
6507 }
6508
8fea32b9
MC
6509 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6510
f77a6a8e 6511 if (tnapi->hw_status) {
4bae65c8
MC
6512 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6513 tnapi->hw_status,
6514 tnapi->status_mapping);
f77a6a8e
MC
6515 tnapi->hw_status = NULL;
6516 }
1da177e4 6517 }
f77a6a8e 6518
1da177e4 6519 if (tp->hw_stats) {
4bae65c8
MC
6520 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6521 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6522 tp->hw_stats = NULL;
6523 }
6524}
6525
6526/*
6527 * Must not be invoked with interrupt sources disabled and
6528 * the hardware shutdown down. Can sleep.
6529 */
6530static int tg3_alloc_consistent(struct tg3 *tp)
6531{
f77a6a8e 6532 int i;
898a56f8 6533
4bae65c8
MC
6534 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6535 sizeof(struct tg3_hw_stats),
6536 &tp->stats_mapping,
6537 GFP_KERNEL);
f77a6a8e 6538 if (!tp->hw_stats)
1da177e4
LT
6539 goto err_out;
6540
f77a6a8e 6541 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6542
f77a6a8e
MC
6543 for (i = 0; i < tp->irq_cnt; i++) {
6544 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6545 struct tg3_hw_status *sblk;
1da177e4 6546
4bae65c8
MC
6547 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6548 TG3_HW_STATUS_SIZE,
6549 &tnapi->status_mapping,
6550 GFP_KERNEL);
f77a6a8e
MC
6551 if (!tnapi->hw_status)
6552 goto err_out;
898a56f8 6553
f77a6a8e 6554 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6555 sblk = tnapi->hw_status;
6556
8fea32b9
MC
6557 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6558 goto err_out;
6559
19cfaecc
MC
6560 /* If multivector TSS is enabled, vector 0 does not handle
6561 * tx interrupts. Don't allocate any resources for it.
6562 */
6563 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6564 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6565 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6566 TG3_TX_RING_SIZE,
6567 GFP_KERNEL);
6568 if (!tnapi->tx_buffers)
6569 goto err_out;
6570
4bae65c8
MC
6571 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6572 TG3_TX_RING_BYTES,
6573 &tnapi->tx_desc_mapping,
6574 GFP_KERNEL);
19cfaecc
MC
6575 if (!tnapi->tx_ring)
6576 goto err_out;
6577 }
6578
8d9d7cfc
MC
6579 /*
6580 * When RSS is enabled, the status block format changes
6581 * slightly. The "rx_jumbo_consumer", "reserved",
6582 * and "rx_mini_consumer" members get mapped to the
6583 * other three rx return ring producer indexes.
6584 */
6585 switch (i) {
6586 default:
6587 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6588 break;
6589 case 2:
6590 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6591 break;
6592 case 3:
6593 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6594 break;
6595 case 4:
6596 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6597 break;
6598 }
72334482 6599
0c1d0e2b
MC
6600 /*
6601 * If multivector RSS is enabled, vector 0 does not handle
6602 * rx or tx interrupts. Don't allocate any resources for it.
6603 */
6604 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6605 continue;
6606
4bae65c8
MC
6607 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6608 TG3_RX_RCB_RING_BYTES(tp),
6609 &tnapi->rx_rcb_mapping,
6610 GFP_KERNEL);
f77a6a8e
MC
6611 if (!tnapi->rx_rcb)
6612 goto err_out;
72334482 6613
f77a6a8e 6614 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6615 }
1da177e4
LT
6616
6617 return 0;
6618
6619err_out:
6620 tg3_free_consistent(tp);
6621 return -ENOMEM;
6622}
6623
6624#define MAX_WAIT_CNT 1000
6625
6626/* To stop a block, clear the enable bit and poll till it
6627 * clears. tp->lock is held.
6628 */
b3b7d6be 6629static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6630{
6631 unsigned int i;
6632 u32 val;
6633
6634 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6635 switch (ofs) {
6636 case RCVLSC_MODE:
6637 case DMAC_MODE:
6638 case MBFREE_MODE:
6639 case BUFMGR_MODE:
6640 case MEMARB_MODE:
6641 /* We can't enable/disable these bits of the
6642 * 5705/5750, just say success.
6643 */
6644 return 0;
6645
6646 default:
6647 break;
855e1111 6648 }
1da177e4
LT
6649 }
6650
6651 val = tr32(ofs);
6652 val &= ~enable_bit;
6653 tw32_f(ofs, val);
6654
6655 for (i = 0; i < MAX_WAIT_CNT; i++) {
6656 udelay(100);
6657 val = tr32(ofs);
6658 if ((val & enable_bit) == 0)
6659 break;
6660 }
6661
b3b7d6be 6662 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6663 dev_err(&tp->pdev->dev,
6664 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6665 ofs, enable_bit);
1da177e4
LT
6666 return -ENODEV;
6667 }
6668
6669 return 0;
6670}
6671
6672/* tp->lock is held. */
b3b7d6be 6673static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6674{
6675 int i, err;
6676
6677 tg3_disable_ints(tp);
6678
6679 tp->rx_mode &= ~RX_MODE_ENABLE;
6680 tw32_f(MAC_RX_MODE, tp->rx_mode);
6681 udelay(10);
6682
b3b7d6be
DM
6683 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6684 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6685 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6686 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6687 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6689
6690 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6691 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6692 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6693 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6694 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6695 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6696 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6697
6698 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6699 tw32_f(MAC_MODE, tp->mac_mode);
6700 udelay(40);
6701
6702 tp->tx_mode &= ~TX_MODE_ENABLE;
6703 tw32_f(MAC_TX_MODE, tp->tx_mode);
6704
6705 for (i = 0; i < MAX_WAIT_CNT; i++) {
6706 udelay(100);
6707 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6708 break;
6709 }
6710 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6711 dev_err(&tp->pdev->dev,
6712 "%s timed out, TX_MODE_ENABLE will not clear "
6713 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6714 err |= -ENODEV;
1da177e4
LT
6715 }
6716
e6de8ad1 6717 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6718 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6719 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6720
6721 tw32(FTQ_RESET, 0xffffffff);
6722 tw32(FTQ_RESET, 0x00000000);
6723
b3b7d6be
DM
6724 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6725 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6726
f77a6a8e
MC
6727 for (i = 0; i < tp->irq_cnt; i++) {
6728 struct tg3_napi *tnapi = &tp->napi[i];
6729 if (tnapi->hw_status)
6730 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6731 }
1da177e4
LT
6732 if (tp->hw_stats)
6733 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6734
1da177e4
LT
6735 return err;
6736}
6737
0d3031d9
MC
6738static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6739{
6740 int i;
6741 u32 apedata;
6742
dc6d0744
MC
6743 /* NCSI does not support APE events */
6744 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6745 return;
6746
0d3031d9
MC
6747 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6748 if (apedata != APE_SEG_SIG_MAGIC)
6749 return;
6750
6751 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6752 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6753 return;
6754
6755 /* Wait for up to 1 millisecond for APE to service previous event. */
6756 for (i = 0; i < 10; i++) {
6757 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6758 return;
6759
6760 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6761
6762 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6763 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6764 event | APE_EVENT_STATUS_EVENT_PENDING);
6765
6766 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6767
6768 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6769 break;
6770
6771 udelay(100);
6772 }
6773
6774 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6775 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6776}
6777
6778static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6779{
6780 u32 event;
6781 u32 apedata;
6782
6783 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6784 return;
6785
6786 switch (kind) {
33f401ae
MC
6787 case RESET_KIND_INIT:
6788 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6789 APE_HOST_SEG_SIG_MAGIC);
6790 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6791 APE_HOST_SEG_LEN_MAGIC);
6792 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6793 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6794 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6795 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6796 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6797 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6798 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6799 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6800
6801 event = APE_EVENT_STATUS_STATE_START;
6802 break;
6803 case RESET_KIND_SHUTDOWN:
6804 /* With the interface we are currently using,
6805 * APE does not track driver state. Wiping
6806 * out the HOST SEGMENT SIGNATURE forces
6807 * the APE to assume OS absent status.
6808 */
6809 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6810
dc6d0744
MC
6811 if (device_may_wakeup(&tp->pdev->dev) &&
6812 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6813 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6814 TG3_APE_HOST_WOL_SPEED_AUTO);
6815 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6816 } else
6817 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6818
6819 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6820
33f401ae
MC
6821 event = APE_EVENT_STATUS_STATE_UNLOAD;
6822 break;
6823 case RESET_KIND_SUSPEND:
6824 event = APE_EVENT_STATUS_STATE_SUSPEND;
6825 break;
6826 default:
6827 return;
0d3031d9
MC
6828 }
6829
6830 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6831
6832 tg3_ape_send_event(tp, event);
6833}
6834
1da177e4
LT
6835/* tp->lock is held. */
6836static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6837{
f49639e6
DM
6838 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6839 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6840
6841 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6842 switch (kind) {
6843 case RESET_KIND_INIT:
6844 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6845 DRV_STATE_START);
6846 break;
6847
6848 case RESET_KIND_SHUTDOWN:
6849 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6850 DRV_STATE_UNLOAD);
6851 break;
6852
6853 case RESET_KIND_SUSPEND:
6854 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6855 DRV_STATE_SUSPEND);
6856 break;
6857
6858 default:
6859 break;
855e1111 6860 }
1da177e4 6861 }
0d3031d9
MC
6862
6863 if (kind == RESET_KIND_INIT ||
6864 kind == RESET_KIND_SUSPEND)
6865 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6866}
6867
6868/* tp->lock is held. */
6869static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6870{
6871 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6872 switch (kind) {
6873 case RESET_KIND_INIT:
6874 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6875 DRV_STATE_START_DONE);
6876 break;
6877
6878 case RESET_KIND_SHUTDOWN:
6879 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6880 DRV_STATE_UNLOAD_DONE);
6881 break;
6882
6883 default:
6884 break;
855e1111 6885 }
1da177e4 6886 }
0d3031d9
MC
6887
6888 if (kind == RESET_KIND_SHUTDOWN)
6889 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6890}
6891
6892/* tp->lock is held. */
6893static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6894{
6895 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6896 switch (kind) {
6897 case RESET_KIND_INIT:
6898 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6899 DRV_STATE_START);
6900 break;
6901
6902 case RESET_KIND_SHUTDOWN:
6903 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6904 DRV_STATE_UNLOAD);
6905 break;
6906
6907 case RESET_KIND_SUSPEND:
6908 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6909 DRV_STATE_SUSPEND);
6910 break;
6911
6912 default:
6913 break;
855e1111 6914 }
1da177e4
LT
6915 }
6916}
6917
7a6f4369
MC
6918static int tg3_poll_fw(struct tg3 *tp)
6919{
6920 int i;
6921 u32 val;
6922
b5d3772c 6923 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6924 /* Wait up to 20ms for init done. */
6925 for (i = 0; i < 200; i++) {
b5d3772c
MC
6926 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6927 return 0;
0ccead18 6928 udelay(100);
b5d3772c
MC
6929 }
6930 return -ENODEV;
6931 }
6932
7a6f4369
MC
6933 /* Wait for firmware initialization to complete. */
6934 for (i = 0; i < 100000; i++) {
6935 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6936 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6937 break;
6938 udelay(10);
6939 }
6940
6941 /* Chip might not be fitted with firmware. Some Sun onboard
6942 * parts are configured like that. So don't signal the timeout
6943 * of the above loop as an error, but do report the lack of
6944 * running firmware once.
6945 */
6946 if (i >= 100000 &&
6947 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6948 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6949
05dbe005 6950 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6951 }
6952
6b10c165
MC
6953 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6954 /* The 57765 A0 needs a little more
6955 * time to do some important work.
6956 */
6957 mdelay(10);
6958 }
6959
7a6f4369
MC
6960 return 0;
6961}
6962
ee6a99b5
MC
6963/* Save PCI command register before chip reset */
6964static void tg3_save_pci_state(struct tg3 *tp)
6965{
8a6eac90 6966 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6967}
6968
6969/* Restore PCI state after chip reset */
6970static void tg3_restore_pci_state(struct tg3 *tp)
6971{
6972 u32 val;
6973
6974 /* Re-enable indirect register accesses. */
6975 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6976 tp->misc_host_ctrl);
6977
6978 /* Set MAX PCI retry to zero. */
6979 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6980 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6981 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6982 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6983 /* Allow reads and writes to the APE register and memory space. */
6984 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6985 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6986 PCISTATE_ALLOW_APE_SHMEM_WR |
6987 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6988 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6989
8a6eac90 6990 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6991
fcb389df
MC
6992 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6993 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 6994 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
6995 else {
6996 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6997 tp->pci_cacheline_sz);
6998 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6999 tp->pci_lat_timer);
7000 }
114342f2 7001 }
5f5c51e3 7002
ee6a99b5 7003 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 7004 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7005 u16 pcix_cmd;
7006
7007 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7008 &pcix_cmd);
7009 pcix_cmd &= ~PCI_X_CMD_ERO;
7010 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7011 pcix_cmd);
7012 }
ee6a99b5
MC
7013
7014 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7015
7016 /* Chip reset on 5780 will reset MSI enable bit,
7017 * so need to restore it.
7018 */
7019 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7020 u16 ctrl;
7021
7022 pci_read_config_word(tp->pdev,
7023 tp->msi_cap + PCI_MSI_FLAGS,
7024 &ctrl);
7025 pci_write_config_word(tp->pdev,
7026 tp->msi_cap + PCI_MSI_FLAGS,
7027 ctrl | PCI_MSI_FLAGS_ENABLE);
7028 val = tr32(MSGINT_MODE);
7029 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7030 }
7031 }
7032}
7033
1da177e4
LT
7034static void tg3_stop_fw(struct tg3 *);
7035
7036/* tp->lock is held. */
7037static int tg3_chip_reset(struct tg3 *tp)
7038{
7039 u32 val;
1ee582d8 7040 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7041 int i, err;
1da177e4 7042
f49639e6
DM
7043 tg3_nvram_lock(tp);
7044
77b483f1
MC
7045 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7046
f49639e6
DM
7047 /* No matching tg3_nvram_unlock() after this because
7048 * chip reset below will undo the nvram lock.
7049 */
7050 tp->nvram_lock_cnt = 0;
1da177e4 7051
ee6a99b5
MC
7052 /* GRC_MISC_CFG core clock reset will clear the memory
7053 * enable bit in PCI register 4 and the MSI enable bit
7054 * on some chips, so we save relevant registers here.
7055 */
7056 tg3_save_pci_state(tp);
7057
d9ab5ad1 7058 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7059 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7060 tw32(GRC_FASTBOOT_PC, 0);
7061
1da177e4
LT
7062 /*
7063 * We must avoid the readl() that normally takes place.
7064 * It locks machines, causes machine checks, and other
7065 * fun things. So, temporarily disable the 5701
7066 * hardware workaround, while we do the reset.
7067 */
1ee582d8
MC
7068 write_op = tp->write32;
7069 if (write_op == tg3_write_flush_reg32)
7070 tp->write32 = tg3_write32;
1da177e4 7071
d18edcb2
MC
7072 /* Prevent the irq handler from reading or writing PCI registers
7073 * during chip reset when the memory enable bit in the PCI command
7074 * register may be cleared. The chip does not generate interrupt
7075 * at this time, but the irq handler may still be called due to irq
7076 * sharing or irqpoll.
7077 */
7078 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7079 for (i = 0; i < tp->irq_cnt; i++) {
7080 struct tg3_napi *tnapi = &tp->napi[i];
7081 if (tnapi->hw_status) {
7082 tnapi->hw_status->status = 0;
7083 tnapi->hw_status->status_tag = 0;
7084 }
7085 tnapi->last_tag = 0;
7086 tnapi->last_irq_tag = 0;
b8fa2f3a 7087 }
d18edcb2 7088 smp_mb();
4f125f42
MC
7089
7090 for (i = 0; i < tp->irq_cnt; i++)
7091 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7092
255ca311
MC
7093 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7094 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7095 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7096 }
7097
1da177e4
LT
7098 /* do the reset */
7099 val = GRC_MISC_CFG_CORECLK_RESET;
7100
7101 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7102 /* Force PCIe 1.0a mode */
7103 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
7104 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
7105 tr32(TG3_PCIE_PHY_TSTCTL) ==
7106 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7107 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7108
1da177e4
LT
7109 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7110 tw32(GRC_MISC_CFG, (1 << 29));
7111 val |= (1 << 29);
7112 }
7113 }
7114
b5d3772c
MC
7115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7116 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7117 tw32(GRC_VCPU_EXT_CTRL,
7118 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7119 }
7120
f37500d3
MC
7121 /* Manage gphy power for all CPMU absent PCIe devices. */
7122 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7123 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7124 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7125
1da177e4
LT
7126 tw32(GRC_MISC_CFG, val);
7127
1ee582d8
MC
7128 /* restore 5701 hardware bug workaround write method */
7129 tp->write32 = write_op;
1da177e4
LT
7130
7131 /* Unfortunately, we have to delay before the PCI read back.
7132 * Some 575X chips even will not respond to a PCI cfg access
7133 * when the reset command is given to the chip.
7134 *
7135 * How do these hardware designers expect things to work
7136 * properly if the PCI write is posted for a long period
7137 * of time? It is always necessary to have some method by
7138 * which a register read back can occur to push the write
7139 * out which does the reset.
7140 *
7141 * For most tg3 variants the trick below was working.
7142 * Ho hum...
7143 */
7144 udelay(120);
7145
7146 /* Flush PCI posted writes. The normal MMIO registers
7147 * are inaccessible at this time so this is the only
7148 * way to make this reliably (actually, this is no longer
7149 * the case, see above). I tried to use indirect
7150 * register read/write but this upset some 5701 variants.
7151 */
7152 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7153
7154 udelay(120);
7155
5e7dfd0f 7156 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7157 u16 val16;
7158
1da177e4
LT
7159 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7160 int i;
7161 u32 cfg_val;
7162
7163 /* Wait for link training to complete. */
7164 for (i = 0; i < 5000; i++)
7165 udelay(100);
7166
7167 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7168 pci_write_config_dword(tp->pdev, 0xc4,
7169 cfg_val | (1 << 15));
7170 }
5e7dfd0f 7171
e7126997
MC
7172 /* Clear the "no snoop" and "relaxed ordering" bits. */
7173 pci_read_config_word(tp->pdev,
7174 tp->pcie_cap + PCI_EXP_DEVCTL,
7175 &val16);
7176 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7177 PCI_EXP_DEVCTL_NOSNOOP_EN);
7178 /*
7179 * Older PCIe devices only support the 128 byte
7180 * MPS setting. Enforce the restriction.
5e7dfd0f 7181 */
6de34cb9 7182 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7183 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7184 pci_write_config_word(tp->pdev,
7185 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7186 val16);
5e7dfd0f 7187
cf79003d 7188 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7189
7190 /* Clear error status */
7191 pci_write_config_word(tp->pdev,
7192 tp->pcie_cap + PCI_EXP_DEVSTA,
7193 PCI_EXP_DEVSTA_CED |
7194 PCI_EXP_DEVSTA_NFED |
7195 PCI_EXP_DEVSTA_FED |
7196 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7197 }
7198
ee6a99b5 7199 tg3_restore_pci_state(tp);
1da177e4 7200
d18edcb2
MC
7201 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7202
ee6a99b5
MC
7203 val = 0;
7204 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7205 val = tr32(MEMARB_MODE);
ee6a99b5 7206 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7207
7208 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7209 tg3_stop_fw(tp);
7210 tw32(0x5000, 0x400);
7211 }
7212
7213 tw32(GRC_MODE, tp->grc_mode);
7214
7215 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7216 val = tr32(0xc4);
1da177e4
LT
7217
7218 tw32(0xc4, val | (1 << 15));
7219 }
7220
7221 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7223 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7224 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7225 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7226 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7227 }
7228
d2394e6b
MC
7229 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7230 tp->mac_mode = MAC_MODE_APE_TX_EN |
7231 MAC_MODE_APE_RX_EN |
7232 MAC_MODE_TDE_ENABLE;
7233
f07e9af3 7234 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7235 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7236 val = tp->mac_mode;
f07e9af3 7237 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7238 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7239 val = tp->mac_mode;
1da177e4 7240 } else
d2394e6b
MC
7241 val = 0;
7242
7243 tw32_f(MAC_MODE, val);
1da177e4
LT
7244 udelay(40);
7245
77b483f1
MC
7246 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7247
7a6f4369
MC
7248 err = tg3_poll_fw(tp);
7249 if (err)
7250 return err;
1da177e4 7251
0a9140cf
MC
7252 tg3_mdio_start(tp);
7253
1da177e4 7254 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7255 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7256 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
c885e824 7257 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
ab0049b4 7258 val = tr32(0x7c00);
1da177e4
LT
7259
7260 tw32(0x7c00, val | (1 << 25));
7261 }
7262
7263 /* Reprobe ASF enable state. */
7264 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7265 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7266 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7267 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7268 u32 nic_cfg;
7269
7270 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7271 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7272 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7273 tp->last_event_jiffies = jiffies;
cbf46853 7274 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7275 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7276 }
7277 }
7278
7279 return 0;
7280}
7281
7282/* tp->lock is held. */
7283static void tg3_stop_fw(struct tg3 *tp)
7284{
0d3031d9
MC
7285 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7286 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7287 /* Wait for RX cpu to ACK the previous event. */
7288 tg3_wait_for_event_ack(tp);
1da177e4
LT
7289
7290 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7291
7292 tg3_generate_fw_event(tp);
1da177e4 7293
7c5026aa
MC
7294 /* Wait for RX cpu to ACK this event. */
7295 tg3_wait_for_event_ack(tp);
1da177e4
LT
7296 }
7297}
7298
7299/* tp->lock is held. */
944d980e 7300static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7301{
7302 int err;
7303
7304 tg3_stop_fw(tp);
7305
944d980e 7306 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7307
b3b7d6be 7308 tg3_abort_hw(tp, silent);
1da177e4
LT
7309 err = tg3_chip_reset(tp);
7310
daba2a63
MC
7311 __tg3_set_mac_addr(tp, 0);
7312
944d980e
MC
7313 tg3_write_sig_legacy(tp, kind);
7314 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7315
7316 if (err)
7317 return err;
7318
7319 return 0;
7320}
7321
1da177e4
LT
7322#define RX_CPU_SCRATCH_BASE 0x30000
7323#define RX_CPU_SCRATCH_SIZE 0x04000
7324#define TX_CPU_SCRATCH_BASE 0x34000
7325#define TX_CPU_SCRATCH_SIZE 0x04000
7326
7327/* tp->lock is held. */
7328static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7329{
7330 int i;
7331
5d9428de
ES
7332 BUG_ON(offset == TX_CPU_BASE &&
7333 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7334
b5d3772c
MC
7335 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7336 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7337
7338 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7339 return 0;
7340 }
1da177e4
LT
7341 if (offset == RX_CPU_BASE) {
7342 for (i = 0; i < 10000; i++) {
7343 tw32(offset + CPU_STATE, 0xffffffff);
7344 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7345 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7346 break;
7347 }
7348
7349 tw32(offset + CPU_STATE, 0xffffffff);
7350 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7351 udelay(10);
7352 } else {
7353 for (i = 0; i < 10000; i++) {
7354 tw32(offset + CPU_STATE, 0xffffffff);
7355 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7356 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7357 break;
7358 }
7359 }
7360
7361 if (i >= 10000) {
05dbe005
JP
7362 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7363 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7364 return -ENODEV;
7365 }
ec41c7df
MC
7366
7367 /* Clear firmware's nvram arbitration. */
7368 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7369 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7370 return 0;
7371}
7372
7373struct fw_info {
077f849d
JSR
7374 unsigned int fw_base;
7375 unsigned int fw_len;
7376 const __be32 *fw_data;
1da177e4
LT
7377};
7378
7379/* tp->lock is held. */
7380static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7381 int cpu_scratch_size, struct fw_info *info)
7382{
ec41c7df 7383 int err, lock_err, i;
1da177e4
LT
7384 void (*write_op)(struct tg3 *, u32, u32);
7385
7386 if (cpu_base == TX_CPU_BASE &&
7387 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7388 netdev_err(tp->dev,
7389 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7390 __func__);
1da177e4
LT
7391 return -EINVAL;
7392 }
7393
7394 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7395 write_op = tg3_write_mem;
7396 else
7397 write_op = tg3_write_indirect_reg32;
7398
1b628151
MC
7399 /* It is possible that bootcode is still loading at this point.
7400 * Get the nvram lock first before halting the cpu.
7401 */
ec41c7df 7402 lock_err = tg3_nvram_lock(tp);
1da177e4 7403 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7404 if (!lock_err)
7405 tg3_nvram_unlock(tp);
1da177e4
LT
7406 if (err)
7407 goto out;
7408
7409 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7410 write_op(tp, cpu_scratch_base + i, 0);
7411 tw32(cpu_base + CPU_STATE, 0xffffffff);
7412 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7413 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7414 write_op(tp, (cpu_scratch_base +
077f849d 7415 (info->fw_base & 0xffff) +
1da177e4 7416 (i * sizeof(u32))),
077f849d 7417 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7418
7419 err = 0;
7420
7421out:
1da177e4
LT
7422 return err;
7423}
7424
7425/* tp->lock is held. */
7426static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7427{
7428 struct fw_info info;
077f849d 7429 const __be32 *fw_data;
1da177e4
LT
7430 int err, i;
7431
077f849d
JSR
7432 fw_data = (void *)tp->fw->data;
7433
7434 /* Firmware blob starts with version numbers, followed by
7435 start address and length. We are setting complete length.
7436 length = end_address_of_bss - start_address_of_text.
7437 Remainder is the blob to be loaded contiguously
7438 from start address. */
7439
7440 info.fw_base = be32_to_cpu(fw_data[1]);
7441 info.fw_len = tp->fw->size - 12;
7442 info.fw_data = &fw_data[3];
1da177e4
LT
7443
7444 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7445 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7446 &info);
7447 if (err)
7448 return err;
7449
7450 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7451 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7452 &info);
7453 if (err)
7454 return err;
7455
7456 /* Now startup only the RX cpu. */
7457 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7458 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7459
7460 for (i = 0; i < 5; i++) {
077f849d 7461 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7462 break;
7463 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7464 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7465 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7466 udelay(1000);
7467 }
7468 if (i >= 5) {
5129c3a3
MC
7469 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7470 "should be %08x\n", __func__,
05dbe005 7471 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7472 return -ENODEV;
7473 }
7474 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7475 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7476
7477 return 0;
7478}
7479
1da177e4 7480/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7481
7482/* tp->lock is held. */
7483static int tg3_load_tso_firmware(struct tg3 *tp)
7484{
7485 struct fw_info info;
077f849d 7486 const __be32 *fw_data;
1da177e4
LT
7487 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7488 int err, i;
7489
7490 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7491 return 0;
7492
077f849d
JSR
7493 fw_data = (void *)tp->fw->data;
7494
7495 /* Firmware blob starts with version numbers, followed by
7496 start address and length. We are setting complete length.
7497 length = end_address_of_bss - start_address_of_text.
7498 Remainder is the blob to be loaded contiguously
7499 from start address. */
7500
7501 info.fw_base = be32_to_cpu(fw_data[1]);
7502 cpu_scratch_size = tp->fw_len;
7503 info.fw_len = tp->fw->size - 12;
7504 info.fw_data = &fw_data[3];
7505
1da177e4 7506 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7507 cpu_base = RX_CPU_BASE;
7508 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7509 } else {
1da177e4
LT
7510 cpu_base = TX_CPU_BASE;
7511 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7512 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7513 }
7514
7515 err = tg3_load_firmware_cpu(tp, cpu_base,
7516 cpu_scratch_base, cpu_scratch_size,
7517 &info);
7518 if (err)
7519 return err;
7520
7521 /* Now startup the cpu. */
7522 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7523 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7524
7525 for (i = 0; i < 5; i++) {
077f849d 7526 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7527 break;
7528 tw32(cpu_base + CPU_STATE, 0xffffffff);
7529 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7530 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7531 udelay(1000);
7532 }
7533 if (i >= 5) {
5129c3a3
MC
7534 netdev_err(tp->dev,
7535 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7536 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7537 return -ENODEV;
7538 }
7539 tw32(cpu_base + CPU_STATE, 0xffffffff);
7540 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7541 return 0;
7542}
7543
1da177e4 7544
1da177e4
LT
7545static int tg3_set_mac_addr(struct net_device *dev, void *p)
7546{
7547 struct tg3 *tp = netdev_priv(dev);
7548 struct sockaddr *addr = p;
986e0aeb 7549 int err = 0, skip_mac_1 = 0;
1da177e4 7550
f9804ddb
MC
7551 if (!is_valid_ether_addr(addr->sa_data))
7552 return -EINVAL;
7553
1da177e4
LT
7554 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7555
e75f7c90
MC
7556 if (!netif_running(dev))
7557 return 0;
7558
58712ef9 7559 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7560 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7561
986e0aeb
MC
7562 addr0_high = tr32(MAC_ADDR_0_HIGH);
7563 addr0_low = tr32(MAC_ADDR_0_LOW);
7564 addr1_high = tr32(MAC_ADDR_1_HIGH);
7565 addr1_low = tr32(MAC_ADDR_1_LOW);
7566
7567 /* Skip MAC addr 1 if ASF is using it. */
7568 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7569 !(addr1_high == 0 && addr1_low == 0))
7570 skip_mac_1 = 1;
58712ef9 7571 }
986e0aeb
MC
7572 spin_lock_bh(&tp->lock);
7573 __tg3_set_mac_addr(tp, skip_mac_1);
7574 spin_unlock_bh(&tp->lock);
1da177e4 7575
b9ec6c1b 7576 return err;
1da177e4
LT
7577}
7578
7579/* tp->lock is held. */
7580static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7581 dma_addr_t mapping, u32 maxlen_flags,
7582 u32 nic_addr)
7583{
7584 tg3_write_mem(tp,
7585 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7586 ((u64) mapping >> 32));
7587 tg3_write_mem(tp,
7588 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7589 ((u64) mapping & 0xffffffff));
7590 tg3_write_mem(tp,
7591 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7592 maxlen_flags);
7593
7594 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7595 tg3_write_mem(tp,
7596 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7597 nic_addr);
7598}
7599
7600static void __tg3_set_rx_mode(struct net_device *);
d244c892 7601static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7602{
b6080e12
MC
7603 int i;
7604
19cfaecc 7605 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7606 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7607 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7608 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7609 } else {
7610 tw32(HOSTCC_TXCOL_TICKS, 0);
7611 tw32(HOSTCC_TXMAX_FRAMES, 0);
7612 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7613 }
b6080e12 7614
20d7375c 7615 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7616 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7617 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7618 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7619 } else {
b6080e12
MC
7620 tw32(HOSTCC_RXCOL_TICKS, 0);
7621 tw32(HOSTCC_RXMAX_FRAMES, 0);
7622 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7623 }
b6080e12 7624
15f9850d
DM
7625 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7626 u32 val = ec->stats_block_coalesce_usecs;
7627
b6080e12
MC
7628 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7629 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7630
15f9850d
DM
7631 if (!netif_carrier_ok(tp->dev))
7632 val = 0;
7633
7634 tw32(HOSTCC_STAT_COAL_TICKS, val);
7635 }
b6080e12
MC
7636
7637 for (i = 0; i < tp->irq_cnt - 1; i++) {
7638 u32 reg;
7639
7640 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7641 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7642 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7643 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7644 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7645 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7646
7647 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7648 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7649 tw32(reg, ec->tx_coalesce_usecs);
7650 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7651 tw32(reg, ec->tx_max_coalesced_frames);
7652 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7653 tw32(reg, ec->tx_max_coalesced_frames_irq);
7654 }
b6080e12
MC
7655 }
7656
7657 for (; i < tp->irq_max - 1; i++) {
7658 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7659 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7660 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7661
7662 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7663 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7664 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7665 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7666 }
b6080e12 7667 }
15f9850d 7668}
1da177e4 7669
2d31ecaf
MC
7670/* tp->lock is held. */
7671static void tg3_rings_reset(struct tg3 *tp)
7672{
7673 int i;
f77a6a8e 7674 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7675 struct tg3_napi *tnapi = &tp->napi[0];
7676
7677 /* Disable all transmit rings but the first. */
7678 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7679 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
3d37728b
MC
7680 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7681 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
7682 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7683 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7684 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7685 else
7686 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7687
7688 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7689 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7690 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7691 BDINFO_FLAGS_DISABLED);
7692
7693
7694 /* Disable all receive return rings but the first. */
a50d0796
MC
7695 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7696 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
f6eb9b1f
MC
7697 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7698 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7699 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7700 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7702 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7703 else
7704 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7705
7706 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7707 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7708 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7709 BDINFO_FLAGS_DISABLED);
7710
7711 /* Disable interrupts */
7712 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7713
7714 /* Zero mailbox registers. */
f77a6a8e 7715 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7716 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7717 tp->napi[i].tx_prod = 0;
7718 tp->napi[i].tx_cons = 0;
c2353a32
MC
7719 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7720 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7721 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7722 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7723 }
c2353a32
MC
7724 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7725 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7726 } else {
7727 tp->napi[0].tx_prod = 0;
7728 tp->napi[0].tx_cons = 0;
7729 tw32_mailbox(tp->napi[0].prodmbox, 0);
7730 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7731 }
2d31ecaf
MC
7732
7733 /* Make sure the NIC-based send BD rings are disabled. */
7734 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7735 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7736 for (i = 0; i < 16; i++)
7737 tw32_tx_mbox(mbox + i * 8, 0);
7738 }
7739
7740 txrcb = NIC_SRAM_SEND_RCB;
7741 rxrcb = NIC_SRAM_RCV_RET_RCB;
7742
7743 /* Clear status block in ram. */
7744 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7745
7746 /* Set status block DMA address */
7747 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7748 ((u64) tnapi->status_mapping >> 32));
7749 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7750 ((u64) tnapi->status_mapping & 0xffffffff));
7751
f77a6a8e
MC
7752 if (tnapi->tx_ring) {
7753 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7754 (TG3_TX_RING_SIZE <<
7755 BDINFO_FLAGS_MAXLEN_SHIFT),
7756 NIC_SRAM_TX_BUFFER_DESC);
7757 txrcb += TG3_BDINFO_SIZE;
7758 }
7759
7760 if (tnapi->rx_rcb) {
7761 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7762 (tp->rx_ret_ring_mask + 1) <<
7763 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7764 rxrcb += TG3_BDINFO_SIZE;
7765 }
7766
7767 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7768
f77a6a8e
MC
7769 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7770 u64 mapping = (u64)tnapi->status_mapping;
7771 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7772 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7773
7774 /* Clear status block in ram. */
7775 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7776
19cfaecc
MC
7777 if (tnapi->tx_ring) {
7778 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7779 (TG3_TX_RING_SIZE <<
7780 BDINFO_FLAGS_MAXLEN_SHIFT),
7781 NIC_SRAM_TX_BUFFER_DESC);
7782 txrcb += TG3_BDINFO_SIZE;
7783 }
f77a6a8e
MC
7784
7785 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7786 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7787 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7788
7789 stblk += 8;
f77a6a8e
MC
7790 rxrcb += TG3_BDINFO_SIZE;
7791 }
2d31ecaf
MC
7792}
7793
1da177e4 7794/* tp->lock is held. */
8e7a22e3 7795static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7796{
7797 u32 val, rdmac_mode;
7798 int i, err, limit;
8fea32b9 7799 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7800
7801 tg3_disable_ints(tp);
7802
7803 tg3_stop_fw(tp);
7804
7805 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7806
859a5887 7807 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7808 tg3_abort_hw(tp, 1);
1da177e4 7809
699c0193
MC
7810 /* Enable MAC control of LPI */
7811 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7812 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7813 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7814 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7815
7816 tw32_f(TG3_CPMU_EEE_CTRL,
7817 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7818
a386b901
MC
7819 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7820 TG3_CPMU_EEEMD_LPI_IN_TX |
7821 TG3_CPMU_EEEMD_LPI_IN_RX |
7822 TG3_CPMU_EEEMD_EEE_ENABLE;
7823
7824 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7825 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7826
7827 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7828 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7829
7830 tw32_f(TG3_CPMU_EEE_MODE, val);
7831
7832 tw32_f(TG3_CPMU_EEE_DBTMR1,
7833 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7834 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7835
7836 tw32_f(TG3_CPMU_EEE_DBTMR2,
7837 TG3_CPMU_DBTMR1_APE_TX_2047US |
7838 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
7839 }
7840
603f1173 7841 if (reset_phy)
d4d2c558
MC
7842 tg3_phy_reset(tp);
7843
1da177e4
LT
7844 err = tg3_chip_reset(tp);
7845 if (err)
7846 return err;
7847
7848 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7849
bcb37f6c 7850 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7851 val = tr32(TG3_CPMU_CTRL);
7852 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7853 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7854
7855 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7856 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7857 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7858 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7859
7860 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7861 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7862 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7863 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7864
7865 val = tr32(TG3_CPMU_HST_ACC);
7866 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7867 val |= CPMU_HST_ACC_MACCLK_6_25;
7868 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7869 }
7870
33466d93
MC
7871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7872 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7873 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7874 PCIE_PWR_MGMT_L1_THRESH_4MS;
7875 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7876
7877 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7878 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7879
7880 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7881
f40386c8
MC
7882 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7883 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7884 }
7885
614b0590
MC
7886 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7887 u32 grc_mode = tr32(GRC_MODE);
7888
7889 /* Access the lower 1K of PL PCIE block registers. */
7890 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7891 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7892
7893 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7894 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7895 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7896
7897 tw32(GRC_MODE, grc_mode);
7898 }
7899
5093eedc
MC
7900 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7901 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7902 u32 grc_mode = tr32(GRC_MODE);
cea46462 7903
5093eedc
MC
7904 /* Access the lower 1K of PL PCIE block registers. */
7905 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7906 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7907
5093eedc
MC
7908 val = tr32(TG3_PCIE_TLDLPL_PORT +
7909 TG3_PCIE_PL_LO_PHYCTL5);
7910 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7911 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7912
5093eedc
MC
7913 tw32(GRC_MODE, grc_mode);
7914 }
a977dbe8
MC
7915
7916 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7917 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7918 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7919 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7920 }
7921
1da177e4
LT
7922 /* This works around an issue with Athlon chipsets on
7923 * B3 tigon3 silicon. This bit has no effect on any
7924 * other revision. But do not set this on PCI Express
795d01c5 7925 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7926 */
795d01c5
MC
7927 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7928 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7929 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7930 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7931 }
1da177e4
LT
7932
7933 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7934 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7935 val = tr32(TG3PCI_PCISTATE);
7936 val |= PCISTATE_RETRY_SAME_DMA;
7937 tw32(TG3PCI_PCISTATE, val);
7938 }
7939
0d3031d9
MC
7940 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7941 /* Allow reads and writes to the
7942 * APE register and memory space.
7943 */
7944 val = tr32(TG3PCI_PCISTATE);
7945 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7946 PCISTATE_ALLOW_APE_SHMEM_WR |
7947 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7948 tw32(TG3PCI_PCISTATE, val);
7949 }
7950
1da177e4
LT
7951 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7952 /* Enable some hw fixes. */
7953 val = tr32(TG3PCI_MSI_DATA);
7954 val |= (1 << 26) | (1 << 28) | (1 << 29);
7955 tw32(TG3PCI_MSI_DATA, val);
7956 }
7957
7958 /* Descriptor ring init may make accesses to the
7959 * NIC SRAM area to setup the TX descriptors, so we
7960 * can only do this after the hardware has been
7961 * successfully reset.
7962 */
32d8c572
MC
7963 err = tg3_init_rings(tp);
7964 if (err)
7965 return err;
1da177e4 7966
c885e824 7967 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
7968 val = tr32(TG3PCI_DMA_RW_CTRL) &
7969 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7970 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7971 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7972 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7973 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7974 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7975 /* This value is determined during the probe time DMA
7976 * engine test, tg3_test_dma.
7977 */
7978 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7979 }
1da177e4
LT
7980
7981 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7982 GRC_MODE_4X_NIC_SEND_RINGS |
7983 GRC_MODE_NO_TX_PHDR_CSUM |
7984 GRC_MODE_NO_RX_PHDR_CSUM);
7985 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7986
7987 /* Pseudo-header checksum is done by hardware logic and not
7988 * the offload processers, so make the chip do the pseudo-
7989 * header checksums on receive. For transmit it is more
7990 * convenient to do the pseudo-header checksum in software
7991 * as Linux does that on transmit for us in all cases.
7992 */
7993 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7994
7995 tw32(GRC_MODE,
7996 tp->grc_mode |
7997 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7998
7999 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8000 val = tr32(GRC_MISC_CFG);
8001 val &= ~0xff;
8002 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8003 tw32(GRC_MISC_CFG, val);
8004
8005 /* Initialize MBUF/DESC pool. */
cbf46853 8006 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8007 /* Do nothing. */
8008 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8009 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8011 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8012 else
8013 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8014 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8015 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8016 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8017 int fw_len;
8018
077f849d 8019 fw_len = tp->fw_len;
1da177e4
LT
8020 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8021 tw32(BUFMGR_MB_POOL_ADDR,
8022 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8023 tw32(BUFMGR_MB_POOL_SIZE,
8024 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8025 }
1da177e4 8026
0f893dc6 8027 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8028 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8029 tp->bufmgr_config.mbuf_read_dma_low_water);
8030 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8031 tp->bufmgr_config.mbuf_mac_rx_low_water);
8032 tw32(BUFMGR_MB_HIGH_WATER,
8033 tp->bufmgr_config.mbuf_high_water);
8034 } else {
8035 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8036 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8037 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8038 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8039 tw32(BUFMGR_MB_HIGH_WATER,
8040 tp->bufmgr_config.mbuf_high_water_jumbo);
8041 }
8042 tw32(BUFMGR_DMA_LOW_WATER,
8043 tp->bufmgr_config.dma_low_water);
8044 tw32(BUFMGR_DMA_HIGH_WATER,
8045 tp->bufmgr_config.dma_high_water);
8046
d309a46e
MC
8047 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8049 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8050 tw32(BUFMGR_MODE, val);
1da177e4
LT
8051 for (i = 0; i < 2000; i++) {
8052 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8053 break;
8054 udelay(10);
8055 }
8056 if (i >= 2000) {
05dbe005 8057 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8058 return -ENODEV;
8059 }
8060
8061 /* Setup replenish threshold. */
f92905de
MC
8062 val = tp->rx_pending / 8;
8063 if (val == 0)
8064 val = 1;
8065 else if (val > tp->rx_std_max_post)
8066 val = tp->rx_std_max_post;
b5d3772c
MC
8067 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8068 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8069 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8070
8071 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8072 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8073 }
f92905de
MC
8074
8075 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
8076
8077 /* Initialize TG3_BDINFO's at:
8078 * RCVDBDI_STD_BD: standard eth size rx ring
8079 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8080 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8081 *
8082 * like so:
8083 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8084 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8085 * ring attribute flags
8086 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8087 *
8088 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8089 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8090 *
8091 * The size of each ring is fixed in the firmware, but the location is
8092 * configurable.
8093 */
8094 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8095 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8096 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8097 ((u64) tpr->rx_std_mapping & 0xffffffff));
a50d0796
MC
8098 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8099 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
87668d35
MC
8100 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8101 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8102
fdb72b38
MC
8103 /* Disable the mini ring */
8104 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8105 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8106 BDINFO_FLAGS_DISABLED);
8107
fdb72b38
MC
8108 /* Program the jumbo buffer descriptor ring control
8109 * blocks on those devices that have them.
8110 */
4d163b75
MC
8111 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8112 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8113 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4
LT
8114 /* Setup replenish threshold. */
8115 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8116
0f893dc6 8117 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8118 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8119 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8120 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8121 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
1da177e4 8122 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
79ed5ac7
MC
8123 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
8124 BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8125 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8127 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8128 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8129 } else {
8130 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8131 BDINFO_FLAGS_DISABLED);
8132 }
8133
7cb32cf2
MC
8134 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
8135 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8136 val = RX_STD_MAX_SIZE_5705;
8137 else
8138 val = RX_STD_MAX_SIZE_5717;
8139 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8140 val |= (TG3_RX_STD_DMA_SZ << 2);
8141 } else
04380d40 8142 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8143 } else
8144 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
8145
8146 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8147
411da640 8148 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8149 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8150
411da640 8151 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8152 tp->rx_jumbo_pending : 0;
66711e66 8153 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8154
c885e824 8155 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
f6eb9b1f
MC
8156 tw32(STD_REPLENISH_LWM, 32);
8157 tw32(JMB_REPLENISH_LWM, 16);
8158 }
8159
2d31ecaf
MC
8160 tg3_rings_reset(tp);
8161
1da177e4 8162 /* Initialize MAC address and backoff seed. */
986e0aeb 8163 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8164
8165 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8166 tw32(MAC_RX_MTU_SIZE,
8167 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8168
8169 /* The slot time is changed by tg3_setup_phy if we
8170 * run at gigabit with half duplex.
8171 */
8172 tw32(MAC_TX_LENGTHS,
8173 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8174 (6 << TX_LENGTHS_IPG_SHIFT) |
8175 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
8176
8177 /* Receive rules. */
8178 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8179 tw32(RCVLPC_CONFIG, 0x0181);
8180
8181 /* Calculate RDMAC_MODE setting early, we need it to determine
8182 * the RCVLPC_STATE_ENABLE mask.
8183 */
8184 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8185 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8186 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8187 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8188 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8189
deabaac8 8190 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8191 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8192
57e6983c 8193 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8194 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8195 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8196 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8197 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8198 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8199
85e94ced
MC
8200 /* If statement applies to 5705 and 5750 PCI devices only */
8201 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8202 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8203 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
1da177e4 8204 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8205 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8206 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8207 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8208 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8209 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8210 }
8211 }
8212
85e94ced
MC
8213 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8214 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8215
1da177e4 8216 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8217 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8218
e849cdc3
MC
8219 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8220 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8221 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8222 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8223
41a8a7ee
MC
8224 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8225 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8226 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
8228 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8229 val = tr32(TG3_RDMA_RSRVCTRL_REG);
b75cc0e4 8230 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
b4495ed8
MC
8231 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8232 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8233 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8234 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8235 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8236 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8237 }
41a8a7ee
MC
8238 tw32(TG3_RDMA_RSRVCTRL_REG,
8239 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8240 }
8241
d309a46e
MC
8242 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
8243 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8244 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8245 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8246 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8247 }
8248
1da177e4 8249 /* Receive/send statistics. */
1661394e
MC
8250 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8251 val = tr32(RCVLPC_STATS_ENABLE);
8252 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8253 tw32(RCVLPC_STATS_ENABLE, val);
8254 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8255 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8256 val = tr32(RCVLPC_STATS_ENABLE);
8257 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8258 tw32(RCVLPC_STATS_ENABLE, val);
8259 } else {
8260 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8261 }
8262 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8263 tw32(SNDDATAI_STATSENAB, 0xffffff);
8264 tw32(SNDDATAI_STATSCTRL,
8265 (SNDDATAI_SCTRL_ENABLE |
8266 SNDDATAI_SCTRL_FASTUPD));
8267
8268 /* Setup host coalescing engine. */
8269 tw32(HOSTCC_MODE, 0);
8270 for (i = 0; i < 2000; i++) {
8271 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8272 break;
8273 udelay(10);
8274 }
8275
d244c892 8276 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8277
1da177e4
LT
8278 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8279 /* Status/statistics block address. See tg3_timer,
8280 * the tg3_periodic_fetch_stats call there, and
8281 * tg3_get_stats to see how this works for 5705/5750 chips.
8282 */
1da177e4
LT
8283 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8284 ((u64) tp->stats_mapping >> 32));
8285 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8286 ((u64) tp->stats_mapping & 0xffffffff));
8287 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8288
1da177e4 8289 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8290
8291 /* Clear statistics and status block memory areas */
8292 for (i = NIC_SRAM_STATS_BLK;
8293 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8294 i += sizeof(u32)) {
8295 tg3_write_mem(tp, i, 0);
8296 udelay(40);
8297 }
1da177e4
LT
8298 }
8299
8300 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8301
8302 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8303 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8304 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8305 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8306
f07e9af3
MC
8307 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8308 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8309 /* reset to prevent losing 1st rx packet intermittently */
8310 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8311 udelay(10);
8312 }
8313
3bda1258 8314 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8315 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8316 else
8317 tp->mac_mode = 0;
8318 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8319 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8320 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8321 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8322 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8323 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8324 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8325 udelay(40);
8326
314fba34 8327 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8328 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8329 * register to preserve the GPIO settings for LOMs. The GPIOs,
8330 * whether used as inputs or outputs, are set by boot code after
8331 * reset.
8332 */
9d26e213 8333 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8334 u32 gpio_mask;
8335
9d26e213
MC
8336 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8337 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8338 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8339
8340 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8341 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8342 GRC_LCLCTRL_GPIO_OUTPUT3;
8343
af36e6b6
MC
8344 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8345 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8346
aaf84465 8347 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8348 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8349
8350 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8351 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8352 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8353 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8354 }
1da177e4
LT
8355 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8356 udelay(100);
8357
baf8a94a
MC
8358 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8359 val = tr32(MSGINT_MODE);
8360 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8361 tw32(MSGINT_MODE, val);
8362 }
8363
1da177e4
LT
8364 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8365 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8366 udelay(40);
8367 }
8368
8369 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8370 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8371 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8372 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8373 WDMAC_MODE_LNGREAD_ENAB);
8374
85e94ced
MC
8375 /* If statement applies to 5705 and 5750 PCI devices only */
8376 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8377 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8378 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
29ea095f 8379 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8380 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8381 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8382 /* nothing */
8383 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8384 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8385 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8386 val |= WDMAC_MODE_RX_ACCEL;
8387 }
8388 }
8389
d9ab5ad1 8390 /* Enable host coalescing bug fix */
321d32a0 8391 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8392 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8393
788a035e
MC
8394 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8395 val |= WDMAC_MODE_BURST_ALL_DATA;
8396
1da177e4
LT
8397 tw32_f(WDMAC_MODE, val);
8398 udelay(40);
8399
9974a356
MC
8400 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8401 u16 pcix_cmd;
8402
8403 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8404 &pcix_cmd);
1da177e4 8405 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8406 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8407 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8408 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8409 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8410 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8411 }
9974a356
MC
8412 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8413 pcix_cmd);
1da177e4
LT
8414 }
8415
8416 tw32_f(RDMAC_MODE, rdmac_mode);
8417 udelay(40);
8418
8419 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8420 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8421 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8422
8423 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8424 tw32(SNDDATAC_MODE,
8425 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8426 else
8427 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8428
1da177e4
LT
8429 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8430 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2
MC
8431 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
8432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8433 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8434 val |= RCVDBDI_MODE_LRG_RING_SZ;
8435 tw32(RCVDBDI_MODE, val);
1da177e4 8436 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8437 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8438 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8439 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8440 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8441 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8442 tw32(SNDBDI_MODE, val);
1da177e4
LT
8443 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8444
8445 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8446 err = tg3_load_5701_a0_firmware_fix(tp);
8447 if (err)
8448 return err;
8449 }
8450
1da177e4
LT
8451 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8452 err = tg3_load_tso_firmware(tp);
8453 if (err)
8454 return err;
8455 }
1da177e4
LT
8456
8457 tp->tx_mode = TX_MODE_ENABLE;
b1d05210
MC
8458 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8459 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8460 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
1da177e4
LT
8461 tw32_f(MAC_TX_MODE, tp->tx_mode);
8462 udelay(100);
8463
baf8a94a
MC
8464 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8465 u32 reg = MAC_RSS_INDIR_TBL_0;
8466 u8 *ent = (u8 *)&val;
8467
8468 /* Setup the indirection table */
8469 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8470 int idx = i % sizeof(val);
8471
5efeeea1 8472 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8473 if (idx == sizeof(val) - 1) {
8474 tw32(reg, val);
8475 reg += 4;
8476 }
8477 }
8478
8479 /* Setup the "secret" hash key. */
8480 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8481 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8482 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8483 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8484 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8485 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8486 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8487 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8488 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8489 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8490 }
8491
1da177e4 8492 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8493 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8494 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8495
baf8a94a
MC
8496 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8497 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8498 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8499 RX_MODE_RSS_IPV6_HASH_EN |
8500 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8501 RX_MODE_RSS_IPV4_HASH_EN |
8502 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8503
1da177e4
LT
8504 tw32_f(MAC_RX_MODE, tp->rx_mode);
8505 udelay(10);
8506
1da177e4
LT
8507 tw32(MAC_LED_CTRL, tp->led_ctrl);
8508
8509 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8510 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8511 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8512 udelay(10);
8513 }
8514 tw32_f(MAC_RX_MODE, tp->rx_mode);
8515 udelay(10);
8516
f07e9af3 8517 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8518 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8519 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8520 /* Set drive transmission level to 1.2V */
8521 /* only if the signal pre-emphasis bit is not set */
8522 val = tr32(MAC_SERDES_CFG);
8523 val &= 0xfffff000;
8524 val |= 0x880;
8525 tw32(MAC_SERDES_CFG, val);
8526 }
8527 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8528 tw32(MAC_SERDES_CFG, 0x616000);
8529 }
8530
8531 /* Prevent chip from dropping frames when flow control
8532 * is enabled.
8533 */
666bc831
MC
8534 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8535 val = 1;
8536 else
8537 val = 2;
8538 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8539
8540 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8541 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8542 /* Use hardware link auto-negotiation */
8543 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8544 }
8545
f07e9af3 8546 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8547 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8548 u32 tmp;
8549
8550 tmp = tr32(SERDES_RX_CTRL);
8551 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8552 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8553 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8554 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8555 }
8556
dd477003 8557 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8558 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8559 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8560 tp->link_config.speed = tp->link_config.orig_speed;
8561 tp->link_config.duplex = tp->link_config.orig_duplex;
8562 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8563 }
1da177e4 8564
dd477003
MC
8565 err = tg3_setup_phy(tp, 0);
8566 if (err)
8567 return err;
1da177e4 8568
f07e9af3
MC
8569 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8570 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8571 u32 tmp;
8572
8573 /* Clear CRC stats. */
8574 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8575 tg3_writephy(tp, MII_TG3_TEST1,
8576 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8577 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8578 }
1da177e4
LT
8579 }
8580 }
8581
8582 __tg3_set_rx_mode(tp->dev);
8583
8584 /* Initialize receive rules. */
8585 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8586 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8587 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8588 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8589
4cf78e4f 8590 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8591 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8592 limit = 8;
8593 else
8594 limit = 16;
8595 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8596 limit -= 4;
8597 switch (limit) {
8598 case 16:
8599 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8600 case 15:
8601 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8602 case 14:
8603 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8604 case 13:
8605 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8606 case 12:
8607 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8608 case 11:
8609 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8610 case 10:
8611 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8612 case 9:
8613 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8614 case 8:
8615 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8616 case 7:
8617 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8618 case 6:
8619 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8620 case 5:
8621 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8622 case 4:
8623 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8624 case 3:
8625 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8626 case 2:
8627 case 1:
8628
8629 default:
8630 break;
855e1111 8631 }
1da177e4 8632
9ce768ea
MC
8633 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8634 /* Write our heartbeat update interval to APE. */
8635 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8636 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8637
1da177e4
LT
8638 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8639
1da177e4
LT
8640 return 0;
8641}
8642
8643/* Called at device open time to get the chip ready for
8644 * packet processing. Invoked with tp->lock held.
8645 */
8e7a22e3 8646static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8647{
1da177e4
LT
8648 tg3_switch_clocks(tp);
8649
8650 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8651
2f751b67 8652 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8653}
8654
8655#define TG3_STAT_ADD32(PSTAT, REG) \
8656do { u32 __val = tr32(REG); \
8657 (PSTAT)->low += __val; \
8658 if ((PSTAT)->low < __val) \
8659 (PSTAT)->high += 1; \
8660} while (0)
8661
8662static void tg3_periodic_fetch_stats(struct tg3 *tp)
8663{
8664 struct tg3_hw_stats *sp = tp->hw_stats;
8665
8666 if (!netif_carrier_ok(tp->dev))
8667 return;
8668
8669 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8670 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8671 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8672 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8673 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8674 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8675 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8676 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8677 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8678 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8679 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8680 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8681 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8682
8683 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8684 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8685 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8686 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8687 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8688 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8689 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8690 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8691 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8692 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8693 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8694 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8695 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8696 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8697
8698 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8699 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8700 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8701}
8702
8703static void tg3_timer(unsigned long __opaque)
8704{
8705 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8706
f475f163
MC
8707 if (tp->irq_sync)
8708 goto restart_timer;
8709
f47c11ee 8710 spin_lock(&tp->lock);
1da177e4 8711
fac9b83e
DM
8712 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8713 /* All of this garbage is because when using non-tagged
8714 * IRQ status the mailbox/status_block protocol the chip
8715 * uses with the cpu is race prone.
8716 */
898a56f8 8717 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8718 tw32(GRC_LOCAL_CTRL,
8719 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8720 } else {
8721 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8722 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8723 }
1da177e4 8724
fac9b83e
DM
8725 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8726 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8727 spin_unlock(&tp->lock);
fac9b83e
DM
8728 schedule_work(&tp->reset_task);
8729 return;
8730 }
1da177e4
LT
8731 }
8732
1da177e4
LT
8733 /* This part only runs once per second. */
8734 if (!--tp->timer_counter) {
fac9b83e
DM
8735 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8736 tg3_periodic_fetch_stats(tp);
8737
52b02d04
MC
8738 if (tp->setlpicnt && !--tp->setlpicnt) {
8739 u32 val = tr32(TG3_CPMU_EEE_MODE);
8740 tw32(TG3_CPMU_EEE_MODE,
8741 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8742 }
8743
1da177e4
LT
8744 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8745 u32 mac_stat;
8746 int phy_event;
8747
8748 mac_stat = tr32(MAC_STATUS);
8749
8750 phy_event = 0;
f07e9af3 8751 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8752 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8753 phy_event = 1;
8754 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8755 phy_event = 1;
8756
8757 if (phy_event)
8758 tg3_setup_phy(tp, 0);
8759 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8760 u32 mac_stat = tr32(MAC_STATUS);
8761 int need_setup = 0;
8762
8763 if (netif_carrier_ok(tp->dev) &&
8764 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8765 need_setup = 1;
8766 }
be98da6a 8767 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8768 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8769 MAC_STATUS_SIGNAL_DET))) {
8770 need_setup = 1;
8771 }
8772 if (need_setup) {
3d3ebe74
MC
8773 if (!tp->serdes_counter) {
8774 tw32_f(MAC_MODE,
8775 (tp->mac_mode &
8776 ~MAC_MODE_PORT_MODE_MASK));
8777 udelay(40);
8778 tw32_f(MAC_MODE, tp->mac_mode);
8779 udelay(40);
8780 }
1da177e4
LT
8781 tg3_setup_phy(tp, 0);
8782 }
f07e9af3 8783 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8784 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8785 tg3_serdes_parallel_detect(tp);
57d8b880 8786 }
1da177e4
LT
8787
8788 tp->timer_counter = tp->timer_multiplier;
8789 }
8790
130b8e4d
MC
8791 /* Heartbeat is only sent once every 2 seconds.
8792 *
8793 * The heartbeat is to tell the ASF firmware that the host
8794 * driver is still alive. In the event that the OS crashes,
8795 * ASF needs to reset the hardware to free up the FIFO space
8796 * that may be filled with rx packets destined for the host.
8797 * If the FIFO is full, ASF will no longer function properly.
8798 *
8799 * Unintended resets have been reported on real time kernels
8800 * where the timer doesn't run on time. Netpoll will also have
8801 * same problem.
8802 *
8803 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8804 * to check the ring condition when the heartbeat is expiring
8805 * before doing the reset. This will prevent most unintended
8806 * resets.
8807 */
1da177e4 8808 if (!--tp->asf_counter) {
bc7959b2
MC
8809 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8810 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8811 tg3_wait_for_event_ack(tp);
8812
bbadf503 8813 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8814 FWCMD_NICDRV_ALIVE3);
bbadf503 8815 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8816 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8817 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8818
8819 tg3_generate_fw_event(tp);
1da177e4
LT
8820 }
8821 tp->asf_counter = tp->asf_multiplier;
8822 }
8823
f47c11ee 8824 spin_unlock(&tp->lock);
1da177e4 8825
f475f163 8826restart_timer:
1da177e4
LT
8827 tp->timer.expires = jiffies + tp->timer_offset;
8828 add_timer(&tp->timer);
8829}
8830
4f125f42 8831static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8832{
7d12e780 8833 irq_handler_t fn;
fcfa0a32 8834 unsigned long flags;
4f125f42
MC
8835 char *name;
8836 struct tg3_napi *tnapi = &tp->napi[irq_num];
8837
8838 if (tp->irq_cnt == 1)
8839 name = tp->dev->name;
8840 else {
8841 name = &tnapi->irq_lbl[0];
8842 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8843 name[IFNAMSIZ-1] = 0;
8844 }
fcfa0a32 8845
679563f4 8846 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8847 fn = tg3_msi;
8848 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8849 fn = tg3_msi_1shot;
1fb9df5d 8850 flags = IRQF_SAMPLE_RANDOM;
fcfa0a32
MC
8851 } else {
8852 fn = tg3_interrupt;
8853 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8854 fn = tg3_interrupt_tagged;
1fb9df5d 8855 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
fcfa0a32 8856 }
4f125f42
MC
8857
8858 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8859}
8860
7938109f
MC
8861static int tg3_test_interrupt(struct tg3 *tp)
8862{
09943a18 8863 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8864 struct net_device *dev = tp->dev;
b16250e3 8865 int err, i, intr_ok = 0;
f6eb9b1f 8866 u32 val;
7938109f 8867
d4bc3927
MC
8868 if (!netif_running(dev))
8869 return -ENODEV;
8870
7938109f
MC
8871 tg3_disable_ints(tp);
8872
4f125f42 8873 free_irq(tnapi->irq_vec, tnapi);
7938109f 8874
f6eb9b1f
MC
8875 /*
8876 * Turn off MSI one shot mode. Otherwise this test has no
8877 * observable way to know whether the interrupt was delivered.
8878 */
c885e824 8879 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8880 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8881 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8882 tw32(MSGINT_MODE, val);
8883 }
8884
4f125f42 8885 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8886 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8887 if (err)
8888 return err;
8889
898a56f8 8890 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8891 tg3_enable_ints(tp);
8892
8893 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8894 tnapi->coal_now);
7938109f
MC
8895
8896 for (i = 0; i < 5; i++) {
b16250e3
MC
8897 u32 int_mbox, misc_host_ctrl;
8898
898a56f8 8899 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8900 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8901
8902 if ((int_mbox != 0) ||
8903 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8904 intr_ok = 1;
7938109f 8905 break;
b16250e3
MC
8906 }
8907
7938109f
MC
8908 msleep(10);
8909 }
8910
8911 tg3_disable_ints(tp);
8912
4f125f42 8913 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8914
4f125f42 8915 err = tg3_request_irq(tp, 0);
7938109f
MC
8916
8917 if (err)
8918 return err;
8919
f6eb9b1f
MC
8920 if (intr_ok) {
8921 /* Reenable MSI one shot mode. */
c885e824 8922 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f6eb9b1f
MC
8923 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8924 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8925 tw32(MSGINT_MODE, val);
8926 }
7938109f 8927 return 0;
f6eb9b1f 8928 }
7938109f
MC
8929
8930 return -EIO;
8931}
8932
8933/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8934 * successfully restored
8935 */
8936static int tg3_test_msi(struct tg3 *tp)
8937{
7938109f
MC
8938 int err;
8939 u16 pci_cmd;
8940
8941 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8942 return 0;
8943
8944 /* Turn off SERR reporting in case MSI terminates with Master
8945 * Abort.
8946 */
8947 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8948 pci_write_config_word(tp->pdev, PCI_COMMAND,
8949 pci_cmd & ~PCI_COMMAND_SERR);
8950
8951 err = tg3_test_interrupt(tp);
8952
8953 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8954
8955 if (!err)
8956 return 0;
8957
8958 /* other failures */
8959 if (err != -EIO)
8960 return err;
8961
8962 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8963 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8964 "to INTx mode. Please report this failure to the PCI "
8965 "maintainer and include system chipset information\n");
7938109f 8966
4f125f42 8967 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8968
7938109f
MC
8969 pci_disable_msi(tp->pdev);
8970
8971 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8972 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8973
4f125f42 8974 err = tg3_request_irq(tp, 0);
7938109f
MC
8975 if (err)
8976 return err;
8977
8978 /* Need to reset the chip because the MSI cycle may have terminated
8979 * with Master Abort.
8980 */
f47c11ee 8981 tg3_full_lock(tp, 1);
7938109f 8982
944d980e 8983 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8984 err = tg3_init_hw(tp, 1);
7938109f 8985
f47c11ee 8986 tg3_full_unlock(tp);
7938109f
MC
8987
8988 if (err)
4f125f42 8989 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
8990
8991 return err;
8992}
8993
9e9fd12d
MC
8994static int tg3_request_firmware(struct tg3 *tp)
8995{
8996 const __be32 *fw_data;
8997
8998 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
8999 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9000 tp->fw_needed);
9e9fd12d
MC
9001 return -ENOENT;
9002 }
9003
9004 fw_data = (void *)tp->fw->data;
9005
9006 /* Firmware blob starts with version numbers, followed by
9007 * start address and _full_ length including BSS sections
9008 * (which must be longer than the actual data, of course
9009 */
9010
9011 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9012 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9013 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9014 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9015 release_firmware(tp->fw);
9016 tp->fw = NULL;
9017 return -EINVAL;
9018 }
9019
9020 /* We no longer need firmware; we have it. */
9021 tp->fw_needed = NULL;
9022 return 0;
9023}
9024
679563f4
MC
9025static bool tg3_enable_msix(struct tg3 *tp)
9026{
9027 int i, rc, cpus = num_online_cpus();
9028 struct msix_entry msix_ent[tp->irq_max];
9029
9030 if (cpus == 1)
9031 /* Just fallback to the simpler MSI mode. */
9032 return false;
9033
9034 /*
9035 * We want as many rx rings enabled as there are cpus.
9036 * The first MSIX vector only deals with link interrupts, etc,
9037 * so we add one to the number of vectors we are requesting.
9038 */
9039 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9040
9041 for (i = 0; i < tp->irq_max; i++) {
9042 msix_ent[i].entry = i;
9043 msix_ent[i].vector = 0;
9044 }
9045
9046 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9047 if (rc < 0) {
9048 return false;
9049 } else if (rc != 0) {
679563f4
MC
9050 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9051 return false;
05dbe005
JP
9052 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9053 tp->irq_cnt, rc);
679563f4
MC
9054 tp->irq_cnt = rc;
9055 }
9056
9057 for (i = 0; i < tp->irq_max; i++)
9058 tp->napi[i].irq_vec = msix_ent[i].vector;
9059
2ddaad39
BH
9060 netif_set_real_num_tx_queues(tp->dev, 1);
9061 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9062 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9063 pci_disable_msix(tp->pdev);
9064 return false;
9065 }
b92b9040
MC
9066
9067 if (tp->irq_cnt > 1) {
2430b031 9068 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
b92b9040
MC
9069 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
9070 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9071 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9072 }
9073 }
2430b031 9074
679563f4
MC
9075 return true;
9076}
9077
07b0173c
MC
9078static void tg3_ints_init(struct tg3 *tp)
9079{
679563f4
MC
9080 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9081 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9082 /* All MSI supporting chips should support tagged
9083 * status. Assert that this is the case.
9084 */
5129c3a3
MC
9085 netdev_warn(tp->dev,
9086 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9087 goto defcfg;
07b0173c 9088 }
4f125f42 9089
679563f4
MC
9090 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9091 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9092 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9093 pci_enable_msi(tp->pdev) == 0)
9094 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9095
9096 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9097 u32 msi_mode = tr32(MSGINT_MODE);
baf8a94a
MC
9098 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9099 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9100 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9101 }
9102defcfg:
9103 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9104 tp->irq_cnt = 1;
9105 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9106 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9107 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9108 }
07b0173c
MC
9109}
9110
9111static void tg3_ints_fini(struct tg3 *tp)
9112{
679563f4
MC
9113 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9114 pci_disable_msix(tp->pdev);
9115 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9116 pci_disable_msi(tp->pdev);
9117 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9118 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9119}
9120
1da177e4
LT
9121static int tg3_open(struct net_device *dev)
9122{
9123 struct tg3 *tp = netdev_priv(dev);
4f125f42 9124 int i, err;
1da177e4 9125
9e9fd12d
MC
9126 if (tp->fw_needed) {
9127 err = tg3_request_firmware(tp);
9128 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9129 if (err)
9130 return err;
9131 } else if (err) {
05dbe005 9132 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9133 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9134 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9135 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9136 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9137 }
9138 }
9139
c49a1561
MC
9140 netif_carrier_off(tp->dev);
9141
c866b7ea 9142 err = tg3_power_up(tp);
2f751b67 9143 if (err)
bc1c7567 9144 return err;
2f751b67
MC
9145
9146 tg3_full_lock(tp, 0);
bc1c7567 9147
1da177e4
LT
9148 tg3_disable_ints(tp);
9149 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9150
f47c11ee 9151 tg3_full_unlock(tp);
1da177e4 9152
679563f4
MC
9153 /*
9154 * Setup interrupts first so we know how
9155 * many NAPI resources to allocate
9156 */
9157 tg3_ints_init(tp);
9158
1da177e4
LT
9159 /* The placement of this call is tied
9160 * to the setup and use of Host TX descriptors.
9161 */
9162 err = tg3_alloc_consistent(tp);
9163 if (err)
679563f4 9164 goto err_out1;
88b06bc2 9165
66cfd1bd
MC
9166 tg3_napi_init(tp);
9167
fed97810 9168 tg3_napi_enable(tp);
1da177e4 9169
4f125f42
MC
9170 for (i = 0; i < tp->irq_cnt; i++) {
9171 struct tg3_napi *tnapi = &tp->napi[i];
9172 err = tg3_request_irq(tp, i);
9173 if (err) {
9174 for (i--; i >= 0; i--)
9175 free_irq(tnapi->irq_vec, tnapi);
9176 break;
9177 }
9178 }
1da177e4 9179
07b0173c 9180 if (err)
679563f4 9181 goto err_out2;
bea3348e 9182
f47c11ee 9183 tg3_full_lock(tp, 0);
1da177e4 9184
8e7a22e3 9185 err = tg3_init_hw(tp, 1);
1da177e4 9186 if (err) {
944d980e 9187 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9188 tg3_free_rings(tp);
9189 } else {
fac9b83e
DM
9190 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9191 tp->timer_offset = HZ;
9192 else
9193 tp->timer_offset = HZ / 10;
9194
9195 BUG_ON(tp->timer_offset > HZ);
9196 tp->timer_counter = tp->timer_multiplier =
9197 (HZ / tp->timer_offset);
9198 tp->asf_counter = tp->asf_multiplier =
28fbef78 9199 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9200
9201 init_timer(&tp->timer);
9202 tp->timer.expires = jiffies + tp->timer_offset;
9203 tp->timer.data = (unsigned long) tp;
9204 tp->timer.function = tg3_timer;
1da177e4
LT
9205 }
9206
f47c11ee 9207 tg3_full_unlock(tp);
1da177e4 9208
07b0173c 9209 if (err)
679563f4 9210 goto err_out3;
1da177e4 9211
7938109f
MC
9212 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9213 err = tg3_test_msi(tp);
fac9b83e 9214
7938109f 9215 if (err) {
f47c11ee 9216 tg3_full_lock(tp, 0);
944d980e 9217 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9218 tg3_free_rings(tp);
f47c11ee 9219 tg3_full_unlock(tp);
7938109f 9220
679563f4 9221 goto err_out2;
7938109f 9222 }
fcfa0a32 9223
c885e824
MC
9224 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
9225 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9226 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9227
f6eb9b1f
MC
9228 tw32(PCIE_TRANSACTION_CFG,
9229 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9230 }
7938109f
MC
9231 }
9232
b02fd9e3
MC
9233 tg3_phy_start(tp);
9234
f47c11ee 9235 tg3_full_lock(tp, 0);
1da177e4 9236
7938109f
MC
9237 add_timer(&tp->timer);
9238 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9239 tg3_enable_ints(tp);
9240
f47c11ee 9241 tg3_full_unlock(tp);
1da177e4 9242
fe5f5787 9243 netif_tx_start_all_queues(dev);
1da177e4
LT
9244
9245 return 0;
07b0173c 9246
679563f4 9247err_out3:
4f125f42
MC
9248 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9249 struct tg3_napi *tnapi = &tp->napi[i];
9250 free_irq(tnapi->irq_vec, tnapi);
9251 }
07b0173c 9252
679563f4 9253err_out2:
fed97810 9254 tg3_napi_disable(tp);
66cfd1bd 9255 tg3_napi_fini(tp);
07b0173c 9256 tg3_free_consistent(tp);
679563f4
MC
9257
9258err_out1:
9259 tg3_ints_fini(tp);
07b0173c 9260 return err;
1da177e4
LT
9261}
9262
511d2224
ED
9263static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9264 struct rtnl_link_stats64 *);
1da177e4
LT
9265static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9266
9267static int tg3_close(struct net_device *dev)
9268{
4f125f42 9269 int i;
1da177e4
LT
9270 struct tg3 *tp = netdev_priv(dev);
9271
fed97810 9272 tg3_napi_disable(tp);
28e53bdd 9273 cancel_work_sync(&tp->reset_task);
7faa006f 9274
fe5f5787 9275 netif_tx_stop_all_queues(dev);
1da177e4
LT
9276
9277 del_timer_sync(&tp->timer);
9278
24bb4fb6
MC
9279 tg3_phy_stop(tp);
9280
f47c11ee 9281 tg3_full_lock(tp, 1);
1da177e4
LT
9282
9283 tg3_disable_ints(tp);
9284
944d980e 9285 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9286 tg3_free_rings(tp);
5cf64b8a 9287 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9288
f47c11ee 9289 tg3_full_unlock(tp);
1da177e4 9290
4f125f42
MC
9291 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9292 struct tg3_napi *tnapi = &tp->napi[i];
9293 free_irq(tnapi->irq_vec, tnapi);
9294 }
07b0173c
MC
9295
9296 tg3_ints_fini(tp);
1da177e4 9297
511d2224
ED
9298 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9299
1da177e4
LT
9300 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9301 sizeof(tp->estats_prev));
9302
66cfd1bd
MC
9303 tg3_napi_fini(tp);
9304
1da177e4
LT
9305 tg3_free_consistent(tp);
9306
c866b7ea 9307 tg3_power_down(tp);
bc1c7567
MC
9308
9309 netif_carrier_off(tp->dev);
9310
1da177e4
LT
9311 return 0;
9312}
9313
511d2224 9314static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9315{
9316 return ((u64)val->high << 32) | ((u64)val->low);
9317}
9318
511d2224 9319static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9320{
9321 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9322
f07e9af3 9323 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9324 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9325 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9326 u32 val;
9327
f47c11ee 9328 spin_lock_bh(&tp->lock);
569a5df8
MC
9329 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9330 tg3_writephy(tp, MII_TG3_TEST1,
9331 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9332 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9333 } else
9334 val = 0;
f47c11ee 9335 spin_unlock_bh(&tp->lock);
1da177e4
LT
9336
9337 tp->phy_crc_errors += val;
9338
9339 return tp->phy_crc_errors;
9340 }
9341
9342 return get_stat64(&hw_stats->rx_fcs_errors);
9343}
9344
9345#define ESTAT_ADD(member) \
9346 estats->member = old_estats->member + \
511d2224 9347 get_stat64(&hw_stats->member)
1da177e4
LT
9348
9349static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9350{
9351 struct tg3_ethtool_stats *estats = &tp->estats;
9352 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9353 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9354
9355 if (!hw_stats)
9356 return old_estats;
9357
9358 ESTAT_ADD(rx_octets);
9359 ESTAT_ADD(rx_fragments);
9360 ESTAT_ADD(rx_ucast_packets);
9361 ESTAT_ADD(rx_mcast_packets);
9362 ESTAT_ADD(rx_bcast_packets);
9363 ESTAT_ADD(rx_fcs_errors);
9364 ESTAT_ADD(rx_align_errors);
9365 ESTAT_ADD(rx_xon_pause_rcvd);
9366 ESTAT_ADD(rx_xoff_pause_rcvd);
9367 ESTAT_ADD(rx_mac_ctrl_rcvd);
9368 ESTAT_ADD(rx_xoff_entered);
9369 ESTAT_ADD(rx_frame_too_long_errors);
9370 ESTAT_ADD(rx_jabbers);
9371 ESTAT_ADD(rx_undersize_packets);
9372 ESTAT_ADD(rx_in_length_errors);
9373 ESTAT_ADD(rx_out_length_errors);
9374 ESTAT_ADD(rx_64_or_less_octet_packets);
9375 ESTAT_ADD(rx_65_to_127_octet_packets);
9376 ESTAT_ADD(rx_128_to_255_octet_packets);
9377 ESTAT_ADD(rx_256_to_511_octet_packets);
9378 ESTAT_ADD(rx_512_to_1023_octet_packets);
9379 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9380 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9381 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9382 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9383 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9384
9385 ESTAT_ADD(tx_octets);
9386 ESTAT_ADD(tx_collisions);
9387 ESTAT_ADD(tx_xon_sent);
9388 ESTAT_ADD(tx_xoff_sent);
9389 ESTAT_ADD(tx_flow_control);
9390 ESTAT_ADD(tx_mac_errors);
9391 ESTAT_ADD(tx_single_collisions);
9392 ESTAT_ADD(tx_mult_collisions);
9393 ESTAT_ADD(tx_deferred);
9394 ESTAT_ADD(tx_excessive_collisions);
9395 ESTAT_ADD(tx_late_collisions);
9396 ESTAT_ADD(tx_collide_2times);
9397 ESTAT_ADD(tx_collide_3times);
9398 ESTAT_ADD(tx_collide_4times);
9399 ESTAT_ADD(tx_collide_5times);
9400 ESTAT_ADD(tx_collide_6times);
9401 ESTAT_ADD(tx_collide_7times);
9402 ESTAT_ADD(tx_collide_8times);
9403 ESTAT_ADD(tx_collide_9times);
9404 ESTAT_ADD(tx_collide_10times);
9405 ESTAT_ADD(tx_collide_11times);
9406 ESTAT_ADD(tx_collide_12times);
9407 ESTAT_ADD(tx_collide_13times);
9408 ESTAT_ADD(tx_collide_14times);
9409 ESTAT_ADD(tx_collide_15times);
9410 ESTAT_ADD(tx_ucast_packets);
9411 ESTAT_ADD(tx_mcast_packets);
9412 ESTAT_ADD(tx_bcast_packets);
9413 ESTAT_ADD(tx_carrier_sense_errors);
9414 ESTAT_ADD(tx_discards);
9415 ESTAT_ADD(tx_errors);
9416
9417 ESTAT_ADD(dma_writeq_full);
9418 ESTAT_ADD(dma_write_prioq_full);
9419 ESTAT_ADD(rxbds_empty);
9420 ESTAT_ADD(rx_discards);
9421 ESTAT_ADD(rx_errors);
9422 ESTAT_ADD(rx_threshold_hit);
9423
9424 ESTAT_ADD(dma_readq_full);
9425 ESTAT_ADD(dma_read_prioq_full);
9426 ESTAT_ADD(tx_comp_queue_full);
9427
9428 ESTAT_ADD(ring_set_send_prod_index);
9429 ESTAT_ADD(ring_status_update);
9430 ESTAT_ADD(nic_irqs);
9431 ESTAT_ADD(nic_avoided_irqs);
9432 ESTAT_ADD(nic_tx_threshold_hit);
9433
9434 return estats;
9435}
9436
511d2224
ED
9437static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9438 struct rtnl_link_stats64 *stats)
1da177e4
LT
9439{
9440 struct tg3 *tp = netdev_priv(dev);
511d2224 9441 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9442 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9443
9444 if (!hw_stats)
9445 return old_stats;
9446
9447 stats->rx_packets = old_stats->rx_packets +
9448 get_stat64(&hw_stats->rx_ucast_packets) +
9449 get_stat64(&hw_stats->rx_mcast_packets) +
9450 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9451
1da177e4
LT
9452 stats->tx_packets = old_stats->tx_packets +
9453 get_stat64(&hw_stats->tx_ucast_packets) +
9454 get_stat64(&hw_stats->tx_mcast_packets) +
9455 get_stat64(&hw_stats->tx_bcast_packets);
9456
9457 stats->rx_bytes = old_stats->rx_bytes +
9458 get_stat64(&hw_stats->rx_octets);
9459 stats->tx_bytes = old_stats->tx_bytes +
9460 get_stat64(&hw_stats->tx_octets);
9461
9462 stats->rx_errors = old_stats->rx_errors +
4f63b877 9463 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9464 stats->tx_errors = old_stats->tx_errors +
9465 get_stat64(&hw_stats->tx_errors) +
9466 get_stat64(&hw_stats->tx_mac_errors) +
9467 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9468 get_stat64(&hw_stats->tx_discards);
9469
9470 stats->multicast = old_stats->multicast +
9471 get_stat64(&hw_stats->rx_mcast_packets);
9472 stats->collisions = old_stats->collisions +
9473 get_stat64(&hw_stats->tx_collisions);
9474
9475 stats->rx_length_errors = old_stats->rx_length_errors +
9476 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9477 get_stat64(&hw_stats->rx_undersize_packets);
9478
9479 stats->rx_over_errors = old_stats->rx_over_errors +
9480 get_stat64(&hw_stats->rxbds_empty);
9481 stats->rx_frame_errors = old_stats->rx_frame_errors +
9482 get_stat64(&hw_stats->rx_align_errors);
9483 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9484 get_stat64(&hw_stats->tx_discards);
9485 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9486 get_stat64(&hw_stats->tx_carrier_sense_errors);
9487
9488 stats->rx_crc_errors = old_stats->rx_crc_errors +
9489 calc_crc_errors(tp);
9490
4f63b877
JL
9491 stats->rx_missed_errors = old_stats->rx_missed_errors +
9492 get_stat64(&hw_stats->rx_discards);
9493
b0057c51
ED
9494 stats->rx_dropped = tp->rx_dropped;
9495
1da177e4
LT
9496 return stats;
9497}
9498
9499static inline u32 calc_crc(unsigned char *buf, int len)
9500{
9501 u32 reg;
9502 u32 tmp;
9503 int j, k;
9504
9505 reg = 0xffffffff;
9506
9507 for (j = 0; j < len; j++) {
9508 reg ^= buf[j];
9509
9510 for (k = 0; k < 8; k++) {
9511 tmp = reg & 0x01;
9512
9513 reg >>= 1;
9514
859a5887 9515 if (tmp)
1da177e4 9516 reg ^= 0xedb88320;
1da177e4
LT
9517 }
9518 }
9519
9520 return ~reg;
9521}
9522
9523static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9524{
9525 /* accept or reject all multicast frames */
9526 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9527 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9528 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9529 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9530}
9531
9532static void __tg3_set_rx_mode(struct net_device *dev)
9533{
9534 struct tg3 *tp = netdev_priv(dev);
9535 u32 rx_mode;
9536
9537 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9538 RX_MODE_KEEP_VLAN_TAG);
9539
9540 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9541 * flag clear.
9542 */
9543#if TG3_VLAN_TAG_USED
9544 if (!tp->vlgrp &&
9545 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9546 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9547#else
9548 /* By definition, VLAN is disabled always in this
9549 * case.
9550 */
9551 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9552 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9553#endif
9554
9555 if (dev->flags & IFF_PROMISC) {
9556 /* Promiscuous mode. */
9557 rx_mode |= RX_MODE_PROMISC;
9558 } else if (dev->flags & IFF_ALLMULTI) {
9559 /* Accept all multicast. */
de6f31eb 9560 tg3_set_multi(tp, 1);
4cd24eaf 9561 } else if (netdev_mc_empty(dev)) {
1da177e4 9562 /* Reject all multicast. */
de6f31eb 9563 tg3_set_multi(tp, 0);
1da177e4
LT
9564 } else {
9565 /* Accept one or more multicast(s). */
22bedad3 9566 struct netdev_hw_addr *ha;
1da177e4
LT
9567 u32 mc_filter[4] = { 0, };
9568 u32 regidx;
9569 u32 bit;
9570 u32 crc;
9571
22bedad3
JP
9572 netdev_for_each_mc_addr(ha, dev) {
9573 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9574 bit = ~crc & 0x7f;
9575 regidx = (bit & 0x60) >> 5;
9576 bit &= 0x1f;
9577 mc_filter[regidx] |= (1 << bit);
9578 }
9579
9580 tw32(MAC_HASH_REG_0, mc_filter[0]);
9581 tw32(MAC_HASH_REG_1, mc_filter[1]);
9582 tw32(MAC_HASH_REG_2, mc_filter[2]);
9583 tw32(MAC_HASH_REG_3, mc_filter[3]);
9584 }
9585
9586 if (rx_mode != tp->rx_mode) {
9587 tp->rx_mode = rx_mode;
9588 tw32_f(MAC_RX_MODE, rx_mode);
9589 udelay(10);
9590 }
9591}
9592
9593static void tg3_set_rx_mode(struct net_device *dev)
9594{
9595 struct tg3 *tp = netdev_priv(dev);
9596
e75f7c90
MC
9597 if (!netif_running(dev))
9598 return;
9599
f47c11ee 9600 tg3_full_lock(tp, 0);
1da177e4 9601 __tg3_set_rx_mode(dev);
f47c11ee 9602 tg3_full_unlock(tp);
1da177e4
LT
9603}
9604
9605#define TG3_REGDUMP_LEN (32 * 1024)
9606
9607static int tg3_get_regs_len(struct net_device *dev)
9608{
9609 return TG3_REGDUMP_LEN;
9610}
9611
9612static void tg3_get_regs(struct net_device *dev,
9613 struct ethtool_regs *regs, void *_p)
9614{
9615 u32 *p = _p;
9616 struct tg3 *tp = netdev_priv(dev);
9617 u8 *orig_p = _p;
9618 int i;
9619
9620 regs->version = 0;
9621
9622 memset(p, 0, TG3_REGDUMP_LEN);
9623
80096068 9624 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9625 return;
9626
f47c11ee 9627 tg3_full_lock(tp, 0);
1da177e4
LT
9628
9629#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9630#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9631do { p = (u32 *)(orig_p + (base)); \
9632 for (i = 0; i < len; i += 4) \
9633 __GET_REG32((base) + i); \
9634} while (0)
9635#define GET_REG32_1(reg) \
9636do { p = (u32 *)(orig_p + (reg)); \
9637 __GET_REG32((reg)); \
9638} while (0)
9639
9640 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9641 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9642 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9643 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9644 GET_REG32_1(SNDDATAC_MODE);
9645 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9646 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9647 GET_REG32_1(SNDBDC_MODE);
9648 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9649 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9650 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9651 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9652 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9653 GET_REG32_1(RCVDCC_MODE);
9654 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9655 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9656 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9657 GET_REG32_1(MBFREE_MODE);
9658 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9659 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9660 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9661 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9662 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9663 GET_REG32_1(RX_CPU_MODE);
9664 GET_REG32_1(RX_CPU_STATE);
9665 GET_REG32_1(RX_CPU_PGMCTR);
9666 GET_REG32_1(RX_CPU_HWBKPT);
9667 GET_REG32_1(TX_CPU_MODE);
9668 GET_REG32_1(TX_CPU_STATE);
9669 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9670 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9671 GET_REG32_LOOP(FTQ_RESET, 0x120);
9672 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9673 GET_REG32_1(DMAC_MODE);
9674 GET_REG32_LOOP(GRC_MODE, 0x4c);
9675 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9676 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9677
9678#undef __GET_REG32
9679#undef GET_REG32_LOOP
9680#undef GET_REG32_1
9681
f47c11ee 9682 tg3_full_unlock(tp);
1da177e4
LT
9683}
9684
9685static int tg3_get_eeprom_len(struct net_device *dev)
9686{
9687 struct tg3 *tp = netdev_priv(dev);
9688
9689 return tp->nvram_size;
9690}
9691
1da177e4
LT
9692static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9693{
9694 struct tg3 *tp = netdev_priv(dev);
9695 int ret;
9696 u8 *pd;
b9fc7dc5 9697 u32 i, offset, len, b_offset, b_count;
a9dc529d 9698 __be32 val;
1da177e4 9699
df259d8c
MC
9700 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9701 return -EINVAL;
9702
80096068 9703 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9704 return -EAGAIN;
9705
1da177e4
LT
9706 offset = eeprom->offset;
9707 len = eeprom->len;
9708 eeprom->len = 0;
9709
9710 eeprom->magic = TG3_EEPROM_MAGIC;
9711
9712 if (offset & 3) {
9713 /* adjustments to start on required 4 byte boundary */
9714 b_offset = offset & 3;
9715 b_count = 4 - b_offset;
9716 if (b_count > len) {
9717 /* i.e. offset=1 len=2 */
9718 b_count = len;
9719 }
a9dc529d 9720 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9721 if (ret)
9722 return ret;
be98da6a 9723 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9724 len -= b_count;
9725 offset += b_count;
c6cdf436 9726 eeprom->len += b_count;
1da177e4
LT
9727 }
9728
9729 /* read bytes upto the last 4 byte boundary */
9730 pd = &data[eeprom->len];
9731 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9732 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9733 if (ret) {
9734 eeprom->len += i;
9735 return ret;
9736 }
1da177e4
LT
9737 memcpy(pd + i, &val, 4);
9738 }
9739 eeprom->len += i;
9740
9741 if (len & 3) {
9742 /* read last bytes not ending on 4 byte boundary */
9743 pd = &data[eeprom->len];
9744 b_count = len & 3;
9745 b_offset = offset + len - b_count;
a9dc529d 9746 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9747 if (ret)
9748 return ret;
b9fc7dc5 9749 memcpy(pd, &val, b_count);
1da177e4
LT
9750 eeprom->len += b_count;
9751 }
9752 return 0;
9753}
9754
6aa20a22 9755static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9756
9757static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9758{
9759 struct tg3 *tp = netdev_priv(dev);
9760 int ret;
b9fc7dc5 9761 u32 offset, len, b_offset, odd_len;
1da177e4 9762 u8 *buf;
a9dc529d 9763 __be32 start, end;
1da177e4 9764
80096068 9765 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9766 return -EAGAIN;
9767
df259d8c
MC
9768 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9769 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9770 return -EINVAL;
9771
9772 offset = eeprom->offset;
9773 len = eeprom->len;
9774
9775 if ((b_offset = (offset & 3))) {
9776 /* adjustments to start on required 4 byte boundary */
a9dc529d 9777 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9778 if (ret)
9779 return ret;
1da177e4
LT
9780 len += b_offset;
9781 offset &= ~3;
1c8594b4
MC
9782 if (len < 4)
9783 len = 4;
1da177e4
LT
9784 }
9785
9786 odd_len = 0;
1c8594b4 9787 if (len & 3) {
1da177e4
LT
9788 /* adjustments to end on required 4 byte boundary */
9789 odd_len = 1;
9790 len = (len + 3) & ~3;
a9dc529d 9791 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9792 if (ret)
9793 return ret;
1da177e4
LT
9794 }
9795
9796 buf = data;
9797 if (b_offset || odd_len) {
9798 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9799 if (!buf)
1da177e4
LT
9800 return -ENOMEM;
9801 if (b_offset)
9802 memcpy(buf, &start, 4);
9803 if (odd_len)
9804 memcpy(buf+len-4, &end, 4);
9805 memcpy(buf + b_offset, data, eeprom->len);
9806 }
9807
9808 ret = tg3_nvram_write_block(tp, offset, len, buf);
9809
9810 if (buf != data)
9811 kfree(buf);
9812
9813 return ret;
9814}
9815
9816static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9817{
b02fd9e3
MC
9818 struct tg3 *tp = netdev_priv(dev);
9819
9820 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9821 struct phy_device *phydev;
f07e9af3 9822 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9823 return -EAGAIN;
3f0e3ad7
MC
9824 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9825 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9826 }
6aa20a22 9827
1da177e4
LT
9828 cmd->supported = (SUPPORTED_Autoneg);
9829
f07e9af3 9830 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9831 cmd->supported |= (SUPPORTED_1000baseT_Half |
9832 SUPPORTED_1000baseT_Full);
9833
f07e9af3 9834 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9835 cmd->supported |= (SUPPORTED_100baseT_Half |
9836 SUPPORTED_100baseT_Full |
9837 SUPPORTED_10baseT_Half |
9838 SUPPORTED_10baseT_Full |
3bebab59 9839 SUPPORTED_TP);
ef348144
KK
9840 cmd->port = PORT_TP;
9841 } else {
1da177e4 9842 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9843 cmd->port = PORT_FIBRE;
9844 }
6aa20a22 9845
1da177e4
LT
9846 cmd->advertising = tp->link_config.advertising;
9847 if (netif_running(dev)) {
9848 cmd->speed = tp->link_config.active_speed;
9849 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
9850 } else {
9851 cmd->speed = SPEED_INVALID;
9852 cmd->duplex = DUPLEX_INVALID;
1da177e4 9853 }
882e9793 9854 cmd->phy_address = tp->phy_addr;
7e5856bd 9855 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9856 cmd->autoneg = tp->link_config.autoneg;
9857 cmd->maxtxpkt = 0;
9858 cmd->maxrxpkt = 0;
9859 return 0;
9860}
6aa20a22 9861
1da177e4
LT
9862static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9863{
9864 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9865
b02fd9e3 9866 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9867 struct phy_device *phydev;
f07e9af3 9868 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9869 return -EAGAIN;
3f0e3ad7
MC
9870 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9871 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9872 }
9873
7e5856bd
MC
9874 if (cmd->autoneg != AUTONEG_ENABLE &&
9875 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9876 return -EINVAL;
7e5856bd
MC
9877
9878 if (cmd->autoneg == AUTONEG_DISABLE &&
9879 cmd->duplex != DUPLEX_FULL &&
9880 cmd->duplex != DUPLEX_HALF)
37ff238d 9881 return -EINVAL;
1da177e4 9882
7e5856bd
MC
9883 if (cmd->autoneg == AUTONEG_ENABLE) {
9884 u32 mask = ADVERTISED_Autoneg |
9885 ADVERTISED_Pause |
9886 ADVERTISED_Asym_Pause;
9887
f07e9af3 9888 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9889 mask |= ADVERTISED_1000baseT_Half |
9890 ADVERTISED_1000baseT_Full;
9891
f07e9af3 9892 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9893 mask |= ADVERTISED_100baseT_Half |
9894 ADVERTISED_100baseT_Full |
9895 ADVERTISED_10baseT_Half |
9896 ADVERTISED_10baseT_Full |
9897 ADVERTISED_TP;
9898 else
9899 mask |= ADVERTISED_FIBRE;
9900
9901 if (cmd->advertising & ~mask)
9902 return -EINVAL;
9903
9904 mask &= (ADVERTISED_1000baseT_Half |
9905 ADVERTISED_1000baseT_Full |
9906 ADVERTISED_100baseT_Half |
9907 ADVERTISED_100baseT_Full |
9908 ADVERTISED_10baseT_Half |
9909 ADVERTISED_10baseT_Full);
9910
9911 cmd->advertising &= mask;
9912 } else {
f07e9af3 9913 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
9914 if (cmd->speed != SPEED_1000)
9915 return -EINVAL;
9916
9917 if (cmd->duplex != DUPLEX_FULL)
9918 return -EINVAL;
9919 } else {
9920 if (cmd->speed != SPEED_100 &&
9921 cmd->speed != SPEED_10)
9922 return -EINVAL;
9923 }
9924 }
9925
f47c11ee 9926 tg3_full_lock(tp, 0);
1da177e4
LT
9927
9928 tp->link_config.autoneg = cmd->autoneg;
9929 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9930 tp->link_config.advertising = (cmd->advertising |
9931 ADVERTISED_Autoneg);
1da177e4
LT
9932 tp->link_config.speed = SPEED_INVALID;
9933 tp->link_config.duplex = DUPLEX_INVALID;
9934 } else {
9935 tp->link_config.advertising = 0;
9936 tp->link_config.speed = cmd->speed;
9937 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9938 }
6aa20a22 9939
24fcad6b
MC
9940 tp->link_config.orig_speed = tp->link_config.speed;
9941 tp->link_config.orig_duplex = tp->link_config.duplex;
9942 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9943
1da177e4
LT
9944 if (netif_running(dev))
9945 tg3_setup_phy(tp, 1);
9946
f47c11ee 9947 tg3_full_unlock(tp);
6aa20a22 9948
1da177e4
LT
9949 return 0;
9950}
6aa20a22 9951
1da177e4
LT
9952static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9953{
9954 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9955
1da177e4
LT
9956 strcpy(info->driver, DRV_MODULE_NAME);
9957 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9958 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9959 strcpy(info->bus_info, pci_name(tp->pdev));
9960}
6aa20a22 9961
1da177e4
LT
9962static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9963{
9964 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9965
12dac075
RW
9966 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9967 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9968 wol->supported = WAKE_MAGIC;
9969 else
9970 wol->supported = 0;
1da177e4 9971 wol->wolopts = 0;
05ac4cb7
MC
9972 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9973 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9974 wol->wolopts = WAKE_MAGIC;
9975 memset(&wol->sopass, 0, sizeof(wol->sopass));
9976}
6aa20a22 9977
1da177e4
LT
9978static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9979{
9980 struct tg3 *tp = netdev_priv(dev);
12dac075 9981 struct device *dp = &tp->pdev->dev;
6aa20a22 9982
1da177e4
LT
9983 if (wol->wolopts & ~WAKE_MAGIC)
9984 return -EINVAL;
9985 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9986 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9987 return -EINVAL;
6aa20a22 9988
f2dc0d18
RW
9989 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
9990
f47c11ee 9991 spin_lock_bh(&tp->lock);
f2dc0d18 9992 if (device_may_wakeup(dp))
1da177e4 9993 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 9994 else
1da177e4 9995 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 9996 spin_unlock_bh(&tp->lock);
6aa20a22 9997
f2dc0d18 9998
1da177e4
LT
9999 return 0;
10000}
6aa20a22 10001
1da177e4
LT
10002static u32 tg3_get_msglevel(struct net_device *dev)
10003{
10004 struct tg3 *tp = netdev_priv(dev);
10005 return tp->msg_enable;
10006}
6aa20a22 10007
1da177e4
LT
10008static void tg3_set_msglevel(struct net_device *dev, u32 value)
10009{
10010 struct tg3 *tp = netdev_priv(dev);
10011 tp->msg_enable = value;
10012}
6aa20a22 10013
1da177e4
LT
10014static int tg3_set_tso(struct net_device *dev, u32 value)
10015{
10016 struct tg3 *tp = netdev_priv(dev);
10017
10018 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
10019 if (value)
10020 return -EINVAL;
10021 return 0;
10022 }
027455ad 10023 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
10024 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
10025 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 10026 if (value) {
b0026624 10027 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
10028 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
10029 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
10030 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
10031 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 10032 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 10033 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
10034 dev->features |= NETIF_F_TSO_ECN;
10035 } else
10036 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 10037 }
1da177e4
LT
10038 return ethtool_op_set_tso(dev, value);
10039}
6aa20a22 10040
1da177e4
LT
10041static int tg3_nway_reset(struct net_device *dev)
10042{
10043 struct tg3 *tp = netdev_priv(dev);
1da177e4 10044 int r;
6aa20a22 10045
1da177e4
LT
10046 if (!netif_running(dev))
10047 return -EAGAIN;
10048
f07e9af3 10049 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10050 return -EINVAL;
10051
b02fd9e3 10052 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10053 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10054 return -EAGAIN;
3f0e3ad7 10055 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10056 } else {
10057 u32 bmcr;
10058
10059 spin_lock_bh(&tp->lock);
10060 r = -EINVAL;
10061 tg3_readphy(tp, MII_BMCR, &bmcr);
10062 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10063 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10064 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10065 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10066 BMCR_ANENABLE);
10067 r = 0;
10068 }
10069 spin_unlock_bh(&tp->lock);
1da177e4 10070 }
6aa20a22 10071
1da177e4
LT
10072 return r;
10073}
6aa20a22 10074
1da177e4
LT
10075static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10076{
10077 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10078
2c49a44d 10079 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10080 ering->rx_mini_max_pending = 0;
4f81c32b 10081 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10082 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10083 else
10084 ering->rx_jumbo_max_pending = 0;
10085
10086 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10087
10088 ering->rx_pending = tp->rx_pending;
10089 ering->rx_mini_pending = 0;
4f81c32b
MC
10090 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10091 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10092 else
10093 ering->rx_jumbo_pending = 0;
10094
f3f3f27e 10095 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10096}
6aa20a22 10097
1da177e4
LT
10098static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10099{
10100 struct tg3 *tp = netdev_priv(dev);
646c9edd 10101 int i, irq_sync = 0, err = 0;
6aa20a22 10102
2c49a44d
MC
10103 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10104 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10105 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10106 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10107 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10108 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10109 return -EINVAL;
6aa20a22 10110
bbe832c0 10111 if (netif_running(dev)) {
b02fd9e3 10112 tg3_phy_stop(tp);
1da177e4 10113 tg3_netif_stop(tp);
bbe832c0
MC
10114 irq_sync = 1;
10115 }
1da177e4 10116
bbe832c0 10117 tg3_full_lock(tp, irq_sync);
6aa20a22 10118
1da177e4
LT
10119 tp->rx_pending = ering->rx_pending;
10120
10121 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10122 tp->rx_pending > 63)
10123 tp->rx_pending = 63;
10124 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10125
6fd45cb8 10126 for (i = 0; i < tp->irq_max; i++)
646c9edd 10127 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10128
10129 if (netif_running(dev)) {
944d980e 10130 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10131 err = tg3_restart_hw(tp, 1);
10132 if (!err)
10133 tg3_netif_start(tp);
1da177e4
LT
10134 }
10135
f47c11ee 10136 tg3_full_unlock(tp);
6aa20a22 10137
b02fd9e3
MC
10138 if (irq_sync && !err)
10139 tg3_phy_start(tp);
10140
b9ec6c1b 10141 return err;
1da177e4 10142}
6aa20a22 10143
1da177e4
LT
10144static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10145{
10146 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10147
1da177e4 10148 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10149
e18ce346 10150 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10151 epause->rx_pause = 1;
10152 else
10153 epause->rx_pause = 0;
10154
e18ce346 10155 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10156 epause->tx_pause = 1;
10157 else
10158 epause->tx_pause = 0;
1da177e4 10159}
6aa20a22 10160
1da177e4
LT
10161static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10162{
10163 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10164 int err = 0;
6aa20a22 10165
b02fd9e3 10166 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10167 u32 newadv;
10168 struct phy_device *phydev;
1da177e4 10169
2712168f 10170 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10171
2712168f
MC
10172 if (!(phydev->supported & SUPPORTED_Pause) ||
10173 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10174 (epause->rx_pause != epause->tx_pause)))
2712168f 10175 return -EINVAL;
1da177e4 10176
2712168f
MC
10177 tp->link_config.flowctrl = 0;
10178 if (epause->rx_pause) {
10179 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10180
10181 if (epause->tx_pause) {
10182 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10183 newadv = ADVERTISED_Pause;
b02fd9e3 10184 } else
2712168f
MC
10185 newadv = ADVERTISED_Pause |
10186 ADVERTISED_Asym_Pause;
10187 } else if (epause->tx_pause) {
10188 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10189 newadv = ADVERTISED_Asym_Pause;
10190 } else
10191 newadv = 0;
10192
10193 if (epause->autoneg)
10194 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10195 else
10196 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10197
f07e9af3 10198 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10199 u32 oldadv = phydev->advertising &
10200 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10201 if (oldadv != newadv) {
10202 phydev->advertising &=
10203 ~(ADVERTISED_Pause |
10204 ADVERTISED_Asym_Pause);
10205 phydev->advertising |= newadv;
10206 if (phydev->autoneg) {
10207 /*
10208 * Always renegotiate the link to
10209 * inform our link partner of our
10210 * flow control settings, even if the
10211 * flow control is forced. Let
10212 * tg3_adjust_link() do the final
10213 * flow control setup.
10214 */
10215 return phy_start_aneg(phydev);
b02fd9e3 10216 }
b02fd9e3 10217 }
b02fd9e3 10218
2712168f 10219 if (!epause->autoneg)
b02fd9e3 10220 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10221 } else {
10222 tp->link_config.orig_advertising &=
10223 ~(ADVERTISED_Pause |
10224 ADVERTISED_Asym_Pause);
10225 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10226 }
10227 } else {
10228 int irq_sync = 0;
10229
10230 if (netif_running(dev)) {
10231 tg3_netif_stop(tp);
10232 irq_sync = 1;
10233 }
10234
10235 tg3_full_lock(tp, irq_sync);
10236
10237 if (epause->autoneg)
10238 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10239 else
10240 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10241 if (epause->rx_pause)
e18ce346 10242 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10243 else
e18ce346 10244 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10245 if (epause->tx_pause)
e18ce346 10246 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10247 else
e18ce346 10248 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10249
10250 if (netif_running(dev)) {
10251 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10252 err = tg3_restart_hw(tp, 1);
10253 if (!err)
10254 tg3_netif_start(tp);
10255 }
10256
10257 tg3_full_unlock(tp);
10258 }
6aa20a22 10259
b9ec6c1b 10260 return err;
1da177e4 10261}
6aa20a22 10262
1da177e4
LT
10263static u32 tg3_get_rx_csum(struct net_device *dev)
10264{
10265 struct tg3 *tp = netdev_priv(dev);
10266 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10267}
6aa20a22 10268
1da177e4
LT
10269static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10270{
10271 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10272
1da177e4
LT
10273 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10274 if (data != 0)
10275 return -EINVAL;
c6cdf436
MC
10276 return 0;
10277 }
6aa20a22 10278
f47c11ee 10279 spin_lock_bh(&tp->lock);
1da177e4
LT
10280 if (data)
10281 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10282 else
10283 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10284 spin_unlock_bh(&tp->lock);
6aa20a22 10285
1da177e4
LT
10286 return 0;
10287}
6aa20a22 10288
1da177e4
LT
10289static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10290{
10291 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10292
1da177e4
LT
10293 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10294 if (data != 0)
10295 return -EINVAL;
c6cdf436
MC
10296 return 0;
10297 }
6aa20a22 10298
321d32a0 10299 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10300 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10301 else
9c27dbdf 10302 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10303
10304 return 0;
10305}
10306
de6f31eb 10307static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10308{
b9f2c044
JG
10309 switch (sset) {
10310 case ETH_SS_TEST:
10311 return TG3_NUM_TEST;
10312 case ETH_SS_STATS:
10313 return TG3_NUM_STATS;
10314 default:
10315 return -EOPNOTSUPP;
10316 }
4cafd3f5
MC
10317}
10318
de6f31eb 10319static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10320{
10321 switch (stringset) {
10322 case ETH_SS_STATS:
10323 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10324 break;
4cafd3f5
MC
10325 case ETH_SS_TEST:
10326 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10327 break;
1da177e4
LT
10328 default:
10329 WARN_ON(1); /* we need a WARN() */
10330 break;
10331 }
10332}
10333
4009a93d
MC
10334static int tg3_phys_id(struct net_device *dev, u32 data)
10335{
10336 struct tg3 *tp = netdev_priv(dev);
10337 int i;
10338
10339 if (!netif_running(tp->dev))
10340 return -EAGAIN;
10341
10342 if (data == 0)
759afc31 10343 data = UINT_MAX / 2;
4009a93d
MC
10344
10345 for (i = 0; i < (data * 2); i++) {
10346 if ((i % 2) == 0)
10347 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10348 LED_CTRL_1000MBPS_ON |
10349 LED_CTRL_100MBPS_ON |
10350 LED_CTRL_10MBPS_ON |
10351 LED_CTRL_TRAFFIC_OVERRIDE |
10352 LED_CTRL_TRAFFIC_BLINK |
10353 LED_CTRL_TRAFFIC_LED);
6aa20a22 10354
4009a93d
MC
10355 else
10356 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10357 LED_CTRL_TRAFFIC_OVERRIDE);
10358
10359 if (msleep_interruptible(500))
10360 break;
10361 }
10362 tw32(MAC_LED_CTRL, tp->led_ctrl);
10363 return 0;
10364}
10365
de6f31eb 10366static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10367 struct ethtool_stats *estats, u64 *tmp_stats)
10368{
10369 struct tg3 *tp = netdev_priv(dev);
10370 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10371}
10372
566f86ad 10373#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10374#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10375#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10376#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10377#define NVRAM_SELFBOOT_HW_SIZE 0x20
10378#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10379
10380static int tg3_test_nvram(struct tg3 *tp)
10381{
b9fc7dc5 10382 u32 csum, magic;
a9dc529d 10383 __be32 *buf;
ab0049b4 10384 int i, j, k, err = 0, size;
566f86ad 10385
df259d8c
MC
10386 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10387 return 0;
10388
e4f34110 10389 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10390 return -EIO;
10391
1b27777a
MC
10392 if (magic == TG3_EEPROM_MAGIC)
10393 size = NVRAM_TEST_SIZE;
b16250e3 10394 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10395 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10396 TG3_EEPROM_SB_FORMAT_1) {
10397 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10398 case TG3_EEPROM_SB_REVISION_0:
10399 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10400 break;
10401 case TG3_EEPROM_SB_REVISION_2:
10402 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10403 break;
10404 case TG3_EEPROM_SB_REVISION_3:
10405 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10406 break;
10407 default:
10408 return 0;
10409 }
10410 } else
1b27777a 10411 return 0;
b16250e3
MC
10412 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10413 size = NVRAM_SELFBOOT_HW_SIZE;
10414 else
1b27777a
MC
10415 return -EIO;
10416
10417 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10418 if (buf == NULL)
10419 return -ENOMEM;
10420
1b27777a
MC
10421 err = -EIO;
10422 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10423 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10424 if (err)
566f86ad 10425 break;
566f86ad 10426 }
1b27777a 10427 if (i < size)
566f86ad
MC
10428 goto out;
10429
1b27777a 10430 /* Selfboot format */
a9dc529d 10431 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10432 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10433 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10434 u8 *buf8 = (u8 *) buf, csum8 = 0;
10435
b9fc7dc5 10436 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10437 TG3_EEPROM_SB_REVISION_2) {
10438 /* For rev 2, the csum doesn't include the MBA. */
10439 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10440 csum8 += buf8[i];
10441 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10442 csum8 += buf8[i];
10443 } else {
10444 for (i = 0; i < size; i++)
10445 csum8 += buf8[i];
10446 }
1b27777a 10447
ad96b485
AB
10448 if (csum8 == 0) {
10449 err = 0;
10450 goto out;
10451 }
10452
10453 err = -EIO;
10454 goto out;
1b27777a 10455 }
566f86ad 10456
b9fc7dc5 10457 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10458 TG3_EEPROM_MAGIC_HW) {
10459 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10460 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10461 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10462
10463 /* Separate the parity bits and the data bytes. */
10464 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10465 if ((i == 0) || (i == 8)) {
10466 int l;
10467 u8 msk;
10468
10469 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10470 parity[k++] = buf8[i] & msk;
10471 i++;
859a5887 10472 } else if (i == 16) {
b16250e3
MC
10473 int l;
10474 u8 msk;
10475
10476 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10477 parity[k++] = buf8[i] & msk;
10478 i++;
10479
10480 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10481 parity[k++] = buf8[i] & msk;
10482 i++;
10483 }
10484 data[j++] = buf8[i];
10485 }
10486
10487 err = -EIO;
10488 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10489 u8 hw8 = hweight8(data[i]);
10490
10491 if ((hw8 & 0x1) && parity[i])
10492 goto out;
10493 else if (!(hw8 & 0x1) && !parity[i])
10494 goto out;
10495 }
10496 err = 0;
10497 goto out;
10498 }
10499
566f86ad
MC
10500 /* Bootstrap checksum at offset 0x10 */
10501 csum = calc_crc((unsigned char *) buf, 0x10);
a9dc529d 10502 if (csum != be32_to_cpu(buf[0x10/4]))
566f86ad
MC
10503 goto out;
10504
10505 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10506 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
a9dc529d
MC
10507 if (csum != be32_to_cpu(buf[0xfc/4]))
10508 goto out;
566f86ad
MC
10509
10510 err = 0;
10511
10512out:
10513 kfree(buf);
10514 return err;
10515}
10516
ca43007a
MC
10517#define TG3_SERDES_TIMEOUT_SEC 2
10518#define TG3_COPPER_TIMEOUT_SEC 6
10519
10520static int tg3_test_link(struct tg3 *tp)
10521{
10522 int i, max;
10523
10524 if (!netif_running(tp->dev))
10525 return -ENODEV;
10526
f07e9af3 10527 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10528 max = TG3_SERDES_TIMEOUT_SEC;
10529 else
10530 max = TG3_COPPER_TIMEOUT_SEC;
10531
10532 for (i = 0; i < max; i++) {
10533 if (netif_carrier_ok(tp->dev))
10534 return 0;
10535
10536 if (msleep_interruptible(1000))
10537 break;
10538 }
10539
10540 return -EIO;
10541}
10542
a71116d1 10543/* Only test the commonly used registers */
30ca3e37 10544static int tg3_test_registers(struct tg3 *tp)
a71116d1 10545{
b16250e3 10546 int i, is_5705, is_5750;
a71116d1
MC
10547 u32 offset, read_mask, write_mask, val, save_val, read_val;
10548 static struct {
10549 u16 offset;
10550 u16 flags;
10551#define TG3_FL_5705 0x1
10552#define TG3_FL_NOT_5705 0x2
10553#define TG3_FL_NOT_5788 0x4
b16250e3 10554#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10555 u32 read_mask;
10556 u32 write_mask;
10557 } reg_tbl[] = {
10558 /* MAC Control Registers */
10559 { MAC_MODE, TG3_FL_NOT_5705,
10560 0x00000000, 0x00ef6f8c },
10561 { MAC_MODE, TG3_FL_5705,
10562 0x00000000, 0x01ef6b8c },
10563 { MAC_STATUS, TG3_FL_NOT_5705,
10564 0x03800107, 0x00000000 },
10565 { MAC_STATUS, TG3_FL_5705,
10566 0x03800100, 0x00000000 },
10567 { MAC_ADDR_0_HIGH, 0x0000,
10568 0x00000000, 0x0000ffff },
10569 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10570 0x00000000, 0xffffffff },
a71116d1
MC
10571 { MAC_RX_MTU_SIZE, 0x0000,
10572 0x00000000, 0x0000ffff },
10573 { MAC_TX_MODE, 0x0000,
10574 0x00000000, 0x00000070 },
10575 { MAC_TX_LENGTHS, 0x0000,
10576 0x00000000, 0x00003fff },
10577 { MAC_RX_MODE, TG3_FL_NOT_5705,
10578 0x00000000, 0x000007fc },
10579 { MAC_RX_MODE, TG3_FL_5705,
10580 0x00000000, 0x000007dc },
10581 { MAC_HASH_REG_0, 0x0000,
10582 0x00000000, 0xffffffff },
10583 { MAC_HASH_REG_1, 0x0000,
10584 0x00000000, 0xffffffff },
10585 { MAC_HASH_REG_2, 0x0000,
10586 0x00000000, 0xffffffff },
10587 { MAC_HASH_REG_3, 0x0000,
10588 0x00000000, 0xffffffff },
10589
10590 /* Receive Data and Receive BD Initiator Control Registers. */
10591 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10592 0x00000000, 0xffffffff },
10593 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10594 0x00000000, 0xffffffff },
10595 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10596 0x00000000, 0x00000003 },
10597 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10598 0x00000000, 0xffffffff },
10599 { RCVDBDI_STD_BD+0, 0x0000,
10600 0x00000000, 0xffffffff },
10601 { RCVDBDI_STD_BD+4, 0x0000,
10602 0x00000000, 0xffffffff },
10603 { RCVDBDI_STD_BD+8, 0x0000,
10604 0x00000000, 0xffff0002 },
10605 { RCVDBDI_STD_BD+0xc, 0x0000,
10606 0x00000000, 0xffffffff },
6aa20a22 10607
a71116d1
MC
10608 /* Receive BD Initiator Control Registers. */
10609 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10610 0x00000000, 0xffffffff },
10611 { RCVBDI_STD_THRESH, TG3_FL_5705,
10612 0x00000000, 0x000003ff },
10613 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10614 0x00000000, 0xffffffff },
6aa20a22 10615
a71116d1
MC
10616 /* Host Coalescing Control Registers. */
10617 { HOSTCC_MODE, TG3_FL_NOT_5705,
10618 0x00000000, 0x00000004 },
10619 { HOSTCC_MODE, TG3_FL_5705,
10620 0x00000000, 0x000000f6 },
10621 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10622 0x00000000, 0xffffffff },
10623 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10624 0x00000000, 0x000003ff },
10625 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10626 0x00000000, 0xffffffff },
10627 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10628 0x00000000, 0x000003ff },
10629 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10630 0x00000000, 0xffffffff },
10631 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10632 0x00000000, 0x000000ff },
10633 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10634 0x00000000, 0xffffffff },
10635 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10636 0x00000000, 0x000000ff },
10637 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10638 0x00000000, 0xffffffff },
10639 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10640 0x00000000, 0xffffffff },
10641 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10642 0x00000000, 0xffffffff },
10643 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10644 0x00000000, 0x000000ff },
10645 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10646 0x00000000, 0xffffffff },
10647 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10648 0x00000000, 0x000000ff },
10649 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10650 0x00000000, 0xffffffff },
10651 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10652 0x00000000, 0xffffffff },
10653 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10654 0x00000000, 0xffffffff },
10655 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10656 0x00000000, 0xffffffff },
10657 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10658 0x00000000, 0xffffffff },
10659 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10660 0xffffffff, 0x00000000 },
10661 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10662 0xffffffff, 0x00000000 },
10663
10664 /* Buffer Manager Control Registers. */
b16250e3 10665 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10666 0x00000000, 0x007fff80 },
b16250e3 10667 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10668 0x00000000, 0x007fffff },
10669 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10670 0x00000000, 0x0000003f },
10671 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10672 0x00000000, 0x000001ff },
10673 { BUFMGR_MB_HIGH_WATER, 0x0000,
10674 0x00000000, 0x000001ff },
10675 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10676 0xffffffff, 0x00000000 },
10677 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10678 0xffffffff, 0x00000000 },
6aa20a22 10679
a71116d1
MC
10680 /* Mailbox Registers */
10681 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10682 0x00000000, 0x000001ff },
10683 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10684 0x00000000, 0x000001ff },
10685 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10686 0x00000000, 0x000007ff },
10687 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10688 0x00000000, 0x000001ff },
10689
10690 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10691 };
10692
b16250e3
MC
10693 is_5705 = is_5750 = 0;
10694 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10695 is_5705 = 1;
b16250e3
MC
10696 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10697 is_5750 = 1;
10698 }
a71116d1
MC
10699
10700 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10701 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10702 continue;
10703
10704 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10705 continue;
10706
10707 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10708 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10709 continue;
10710
b16250e3
MC
10711 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10712 continue;
10713
a71116d1
MC
10714 offset = (u32) reg_tbl[i].offset;
10715 read_mask = reg_tbl[i].read_mask;
10716 write_mask = reg_tbl[i].write_mask;
10717
10718 /* Save the original register content */
10719 save_val = tr32(offset);
10720
10721 /* Determine the read-only value. */
10722 read_val = save_val & read_mask;
10723
10724 /* Write zero to the register, then make sure the read-only bits
10725 * are not changed and the read/write bits are all zeros.
10726 */
10727 tw32(offset, 0);
10728
10729 val = tr32(offset);
10730
10731 /* Test the read-only and read/write bits. */
10732 if (((val & read_mask) != read_val) || (val & write_mask))
10733 goto out;
10734
10735 /* Write ones to all the bits defined by RdMask and WrMask, then
10736 * make sure the read-only bits are not changed and the
10737 * read/write bits are all ones.
10738 */
10739 tw32(offset, read_mask | write_mask);
10740
10741 val = tr32(offset);
10742
10743 /* Test the read-only bits. */
10744 if ((val & read_mask) != read_val)
10745 goto out;
10746
10747 /* Test the read/write bits. */
10748 if ((val & write_mask) != write_mask)
10749 goto out;
10750
10751 tw32(offset, save_val);
10752 }
10753
10754 return 0;
10755
10756out:
9f88f29f 10757 if (netif_msg_hw(tp))
2445e461
MC
10758 netdev_err(tp->dev,
10759 "Register test failed at offset %x\n", offset);
a71116d1
MC
10760 tw32(offset, save_val);
10761 return -EIO;
10762}
10763
7942e1db
MC
10764static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10765{
f71e1309 10766 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10767 int i;
10768 u32 j;
10769
e9edda69 10770 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10771 for (j = 0; j < len; j += 4) {
10772 u32 val;
10773
10774 tg3_write_mem(tp, offset + j, test_pattern[i]);
10775 tg3_read_mem(tp, offset + j, &val);
10776 if (val != test_pattern[i])
10777 return -EIO;
10778 }
10779 }
10780 return 0;
10781}
10782
10783static int tg3_test_memory(struct tg3 *tp)
10784{
10785 static struct mem_entry {
10786 u32 offset;
10787 u32 len;
10788 } mem_tbl_570x[] = {
38690194 10789 { 0x00000000, 0x00b50},
7942e1db
MC
10790 { 0x00002000, 0x1c000},
10791 { 0xffffffff, 0x00000}
10792 }, mem_tbl_5705[] = {
10793 { 0x00000100, 0x0000c},
10794 { 0x00000200, 0x00008},
7942e1db
MC
10795 { 0x00004000, 0x00800},
10796 { 0x00006000, 0x01000},
10797 { 0x00008000, 0x02000},
10798 { 0x00010000, 0x0e000},
10799 { 0xffffffff, 0x00000}
79f4d13a
MC
10800 }, mem_tbl_5755[] = {
10801 { 0x00000200, 0x00008},
10802 { 0x00004000, 0x00800},
10803 { 0x00006000, 0x00800},
10804 { 0x00008000, 0x02000},
10805 { 0x00010000, 0x0c000},
10806 { 0xffffffff, 0x00000}
b16250e3
MC
10807 }, mem_tbl_5906[] = {
10808 { 0x00000200, 0x00008},
10809 { 0x00004000, 0x00400},
10810 { 0x00006000, 0x00400},
10811 { 0x00008000, 0x01000},
10812 { 0x00010000, 0x01000},
10813 { 0xffffffff, 0x00000}
8b5a6c42
MC
10814 }, mem_tbl_5717[] = {
10815 { 0x00000200, 0x00008},
10816 { 0x00010000, 0x0a000},
10817 { 0x00020000, 0x13c00},
10818 { 0xffffffff, 0x00000}
10819 }, mem_tbl_57765[] = {
10820 { 0x00000200, 0x00008},
10821 { 0x00004000, 0x00800},
10822 { 0x00006000, 0x09800},
10823 { 0x00010000, 0x0a000},
10824 { 0xffffffff, 0x00000}
7942e1db
MC
10825 };
10826 struct mem_entry *mem_tbl;
10827 int err = 0;
10828 int i;
10829
a50d0796
MC
10830 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10831 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8b5a6c42
MC
10832 mem_tbl = mem_tbl_5717;
10833 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10834 mem_tbl = mem_tbl_57765;
10835 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10836 mem_tbl = mem_tbl_5755;
10837 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10838 mem_tbl = mem_tbl_5906;
10839 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10840 mem_tbl = mem_tbl_5705;
10841 else
7942e1db
MC
10842 mem_tbl = mem_tbl_570x;
10843
10844 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10845 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10846 if (err)
7942e1db
MC
10847 break;
10848 }
6aa20a22 10849
7942e1db
MC
10850 return err;
10851}
10852
9f40dead
MC
10853#define TG3_MAC_LOOPBACK 0
10854#define TG3_PHY_LOOPBACK 1
10855
10856static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10857{
9f40dead 10858 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10859 u32 desc_idx, coal_now;
c76949a6
MC
10860 struct sk_buff *skb, *rx_skb;
10861 u8 *tx_data;
10862 dma_addr_t map;
10863 int num_pkts, tx_len, rx_len, i, err;
10864 struct tg3_rx_buffer_desc *desc;
898a56f8 10865 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10866 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10867
c8873405
MC
10868 tnapi = &tp->napi[0];
10869 rnapi = &tp->napi[0];
0c1d0e2b 10870 if (tp->irq_cnt > 1) {
1da85aa3
MC
10871 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10872 rnapi = &tp->napi[1];
c8873405
MC
10873 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10874 tnapi = &tp->napi[1];
0c1d0e2b 10875 }
fd2ce37f 10876 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10877
9f40dead 10878 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10879 /* HW errata - mac loopback fails in some cases on 5780.
10880 * Normal traffic and PHY loopback are not affected by
10881 * errata.
10882 */
10883 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10884 return 0;
10885
9f40dead 10886 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
e8f3f6ca
MC
10887 MAC_MODE_PORT_INT_LPBACK;
10888 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10889 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 10890 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
10891 mac_mode |= MAC_MODE_PORT_MODE_MII;
10892 else
10893 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10894 tw32(MAC_MODE, mac_mode);
10895 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10896 u32 val;
10897
f07e9af3 10898 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 10899 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10900 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10901 } else
10902 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10903
9ef8ca99
MC
10904 tg3_phy_toggle_automdix(tp, 0);
10905
3f7045c1 10906 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10907 udelay(40);
5d64ad34 10908
e8f3f6ca 10909 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
f07e9af3 10910 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
10911 tg3_writephy(tp, MII_TG3_FET_PTEST,
10912 MII_TG3_FET_PTEST_FRC_TX_LINK |
10913 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10914 /* The write needs to be flushed for the AC131 */
10915 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10916 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10917 mac_mode |= MAC_MODE_PORT_MODE_MII;
10918 } else
10919 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10920
c94e3941 10921 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 10922 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
10923 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10924 udelay(10);
10925 tw32_f(MAC_RX_MODE, tp->rx_mode);
10926 }
e8f3f6ca 10927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10928 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10929 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10930 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10931 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10932 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10933 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10934 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10935 }
9f40dead 10936 tw32(MAC_MODE, mac_mode);
859a5887 10937 } else {
9f40dead 10938 return -EINVAL;
859a5887 10939 }
c76949a6
MC
10940
10941 err = -EIO;
10942
c76949a6 10943 tx_len = 1514;
a20e9c62 10944 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
10945 if (!skb)
10946 return -ENOMEM;
10947
c76949a6
MC
10948 tx_data = skb_put(skb, tx_len);
10949 memcpy(tx_data, tp->dev->dev_addr, 6);
10950 memset(tx_data + 6, 0x0, 8);
10951
10952 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10953
10954 for (i = 14; i < tx_len; i++)
10955 tx_data[i] = (u8) (i & 0xff);
10956
f4188d8a
AD
10957 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10958 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
10959 dev_kfree_skb(skb);
10960 return -EIO;
10961 }
c76949a6
MC
10962
10963 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10964 rnapi->coal_now);
c76949a6
MC
10965
10966 udelay(10);
10967
898a56f8 10968 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 10969
c76949a6
MC
10970 num_pkts = 0;
10971
f4188d8a 10972 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 10973
f3f3f27e 10974 tnapi->tx_prod++;
c76949a6
MC
10975 num_pkts++;
10976
f3f3f27e
MC
10977 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10978 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
10979
10980 udelay(10);
10981
303fc921
MC
10982 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10983 for (i = 0; i < 35; i++) {
c76949a6 10984 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 10985 coal_now);
c76949a6
MC
10986
10987 udelay(10);
10988
898a56f8
MC
10989 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10990 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 10991 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
10992 (rx_idx == (rx_start_idx + num_pkts)))
10993 break;
10994 }
10995
f4188d8a 10996 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
10997 dev_kfree_skb(skb);
10998
f3f3f27e 10999 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11000 goto out;
11001
11002 if (rx_idx != rx_start_idx + num_pkts)
11003 goto out;
11004
72334482 11005 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
11006 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11007 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
11008 if (opaque_key != RXD_OPAQUE_RING_STD)
11009 goto out;
11010
11011 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11012 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11013 goto out;
11014
11015 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11016 if (rx_len != tx_len)
11017 goto out;
11018
21f581a5 11019 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 11020
4e5e4f0d 11021 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
11022 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11023
11024 for (i = 14; i < tx_len; i++) {
11025 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11026 goto out;
11027 }
11028 err = 0;
6aa20a22 11029
c76949a6
MC
11030 /* tg3_free_rings will unmap and free the rx_skb */
11031out:
11032 return err;
11033}
11034
9f40dead
MC
11035#define TG3_MAC_LOOPBACK_FAILED 1
11036#define TG3_PHY_LOOPBACK_FAILED 2
11037#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11038 TG3_PHY_LOOPBACK_FAILED)
11039
11040static int tg3_test_loopback(struct tg3 *tp)
11041{
11042 int err = 0;
9936bcf6 11043 u32 cpmuctrl = 0;
9f40dead
MC
11044
11045 if (!netif_running(tp->dev))
11046 return TG3_LOOPBACK_FAILED;
11047
b9ec6c1b
MC
11048 err = tg3_reset_hw(tp, 1);
11049 if (err)
11050 return TG3_LOOPBACK_FAILED;
9f40dead 11051
6833c043 11052 /* Turn off gphy autopowerdown. */
f07e9af3 11053 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11054 tg3_phy_toggle_apd(tp, false);
11055
321d32a0 11056 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11057 int i;
11058 u32 status;
11059
11060 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11061
11062 /* Wait for up to 40 microseconds to acquire lock. */
11063 for (i = 0; i < 4; i++) {
11064 status = tr32(TG3_CPMU_MUTEX_GNT);
11065 if (status == CPMU_MUTEX_GNT_DRIVER)
11066 break;
11067 udelay(10);
11068 }
11069
11070 if (status != CPMU_MUTEX_GNT_DRIVER)
11071 return TG3_LOOPBACK_FAILED;
11072
b2a5c19c 11073 /* Turn off link-based power management. */
e875093c 11074 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11075 tw32(TG3_CPMU_CTRL,
11076 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11077 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11078 }
11079
9f40dead
MC
11080 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11081 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11082
321d32a0 11083 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11084 tw32(TG3_CPMU_CTRL, cpmuctrl);
11085
11086 /* Release the mutex */
11087 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11088 }
11089
f07e9af3 11090 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11091 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
11092 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11093 err |= TG3_PHY_LOOPBACK_FAILED;
11094 }
11095
6833c043 11096 /* Re-enable gphy autopowerdown. */
f07e9af3 11097 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11098 tg3_phy_toggle_apd(tp, true);
11099
9f40dead
MC
11100 return err;
11101}
11102
4cafd3f5
MC
11103static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11104 u64 *data)
11105{
566f86ad
MC
11106 struct tg3 *tp = netdev_priv(dev);
11107
80096068 11108 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11109 tg3_power_up(tp);
bc1c7567 11110
566f86ad
MC
11111 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11112
11113 if (tg3_test_nvram(tp) != 0) {
11114 etest->flags |= ETH_TEST_FL_FAILED;
11115 data[0] = 1;
11116 }
ca43007a
MC
11117 if (tg3_test_link(tp) != 0) {
11118 etest->flags |= ETH_TEST_FL_FAILED;
11119 data[1] = 1;
11120 }
a71116d1 11121 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11122 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11123
11124 if (netif_running(dev)) {
b02fd9e3 11125 tg3_phy_stop(tp);
a71116d1 11126 tg3_netif_stop(tp);
bbe832c0
MC
11127 irq_sync = 1;
11128 }
a71116d1 11129
bbe832c0 11130 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11131
11132 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11133 err = tg3_nvram_lock(tp);
a71116d1
MC
11134 tg3_halt_cpu(tp, RX_CPU_BASE);
11135 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11136 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11137 if (!err)
11138 tg3_nvram_unlock(tp);
a71116d1 11139
f07e9af3 11140 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11141 tg3_phy_reset(tp);
11142
a71116d1
MC
11143 if (tg3_test_registers(tp) != 0) {
11144 etest->flags |= ETH_TEST_FL_FAILED;
11145 data[2] = 1;
11146 }
7942e1db
MC
11147 if (tg3_test_memory(tp) != 0) {
11148 etest->flags |= ETH_TEST_FL_FAILED;
11149 data[3] = 1;
11150 }
9f40dead 11151 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11152 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11153
f47c11ee
DM
11154 tg3_full_unlock(tp);
11155
d4bc3927
MC
11156 if (tg3_test_interrupt(tp) != 0) {
11157 etest->flags |= ETH_TEST_FL_FAILED;
11158 data[5] = 1;
11159 }
f47c11ee
DM
11160
11161 tg3_full_lock(tp, 0);
d4bc3927 11162
a71116d1
MC
11163 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11164 if (netif_running(dev)) {
11165 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11166 err2 = tg3_restart_hw(tp, 1);
11167 if (!err2)
b9ec6c1b 11168 tg3_netif_start(tp);
a71116d1 11169 }
f47c11ee
DM
11170
11171 tg3_full_unlock(tp);
b02fd9e3
MC
11172
11173 if (irq_sync && !err2)
11174 tg3_phy_start(tp);
a71116d1 11175 }
80096068 11176 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11177 tg3_power_down(tp);
bc1c7567 11178
4cafd3f5
MC
11179}
11180
1da177e4
LT
11181static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11182{
11183 struct mii_ioctl_data *data = if_mii(ifr);
11184 struct tg3 *tp = netdev_priv(dev);
11185 int err;
11186
b02fd9e3 11187 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11188 struct phy_device *phydev;
f07e9af3 11189 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11190 return -EAGAIN;
3f0e3ad7 11191 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11192 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11193 }
11194
33f401ae 11195 switch (cmd) {
1da177e4 11196 case SIOCGMIIPHY:
882e9793 11197 data->phy_id = tp->phy_addr;
1da177e4
LT
11198
11199 /* fallthru */
11200 case SIOCGMIIREG: {
11201 u32 mii_regval;
11202
f07e9af3 11203 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11204 break; /* We have no PHY */
11205
80096068 11206 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11207 return -EAGAIN;
11208
f47c11ee 11209 spin_lock_bh(&tp->lock);
1da177e4 11210 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11211 spin_unlock_bh(&tp->lock);
1da177e4
LT
11212
11213 data->val_out = mii_regval;
11214
11215 return err;
11216 }
11217
11218 case SIOCSMIIREG:
f07e9af3 11219 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11220 break; /* We have no PHY */
11221
80096068 11222 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
11223 return -EAGAIN;
11224
f47c11ee 11225 spin_lock_bh(&tp->lock);
1da177e4 11226 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11227 spin_unlock_bh(&tp->lock);
1da177e4
LT
11228
11229 return err;
11230
11231 default:
11232 /* do nothing */
11233 break;
11234 }
11235 return -EOPNOTSUPP;
11236}
11237
11238#if TG3_VLAN_TAG_USED
11239static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
11240{
11241 struct tg3 *tp = netdev_priv(dev);
11242
844b3eed
MC
11243 if (!netif_running(dev)) {
11244 tp->vlgrp = grp;
11245 return;
11246 }
11247
11248 tg3_netif_stop(tp);
29315e87 11249
f47c11ee 11250 tg3_full_lock(tp, 0);
1da177e4
LT
11251
11252 tp->vlgrp = grp;
11253
11254 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
11255 __tg3_set_rx_mode(dev);
11256
844b3eed 11257 tg3_netif_start(tp);
46966545
MC
11258
11259 tg3_full_unlock(tp);
1da177e4 11260}
1da177e4
LT
11261#endif
11262
15f9850d
DM
11263static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11264{
11265 struct tg3 *tp = netdev_priv(dev);
11266
11267 memcpy(ec, &tp->coal, sizeof(*ec));
11268 return 0;
11269}
11270
d244c892
MC
11271static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11272{
11273 struct tg3 *tp = netdev_priv(dev);
11274 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11275 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11276
11277 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11278 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11279 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11280 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11281 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11282 }
11283
11284 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11285 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11286 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11287 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11288 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11289 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11290 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11291 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11292 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11293 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11294 return -EINVAL;
11295
11296 /* No rx interrupts will be generated if both are zero */
11297 if ((ec->rx_coalesce_usecs == 0) &&
11298 (ec->rx_max_coalesced_frames == 0))
11299 return -EINVAL;
11300
11301 /* No tx interrupts will be generated if both are zero */
11302 if ((ec->tx_coalesce_usecs == 0) &&
11303 (ec->tx_max_coalesced_frames == 0))
11304 return -EINVAL;
11305
11306 /* Only copy relevant parameters, ignore all others. */
11307 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11308 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11309 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11310 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11311 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11312 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11313 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11314 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11315 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11316
11317 if (netif_running(dev)) {
11318 tg3_full_lock(tp, 0);
11319 __tg3_set_coalesce(tp, &tp->coal);
11320 tg3_full_unlock(tp);
11321 }
11322 return 0;
11323}
11324
7282d491 11325static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11326 .get_settings = tg3_get_settings,
11327 .set_settings = tg3_set_settings,
11328 .get_drvinfo = tg3_get_drvinfo,
11329 .get_regs_len = tg3_get_regs_len,
11330 .get_regs = tg3_get_regs,
11331 .get_wol = tg3_get_wol,
11332 .set_wol = tg3_set_wol,
11333 .get_msglevel = tg3_get_msglevel,
11334 .set_msglevel = tg3_set_msglevel,
11335 .nway_reset = tg3_nway_reset,
11336 .get_link = ethtool_op_get_link,
11337 .get_eeprom_len = tg3_get_eeprom_len,
11338 .get_eeprom = tg3_get_eeprom,
11339 .set_eeprom = tg3_set_eeprom,
11340 .get_ringparam = tg3_get_ringparam,
11341 .set_ringparam = tg3_set_ringparam,
11342 .get_pauseparam = tg3_get_pauseparam,
11343 .set_pauseparam = tg3_set_pauseparam,
11344 .get_rx_csum = tg3_get_rx_csum,
11345 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11346 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11347 .set_sg = ethtool_op_set_sg,
1da177e4 11348 .set_tso = tg3_set_tso,
4cafd3f5 11349 .self_test = tg3_self_test,
1da177e4 11350 .get_strings = tg3_get_strings,
4009a93d 11351 .phys_id = tg3_phys_id,
1da177e4 11352 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11353 .get_coalesce = tg3_get_coalesce,
d244c892 11354 .set_coalesce = tg3_set_coalesce,
b9f2c044 11355 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11356};
11357
11358static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11359{
1b27777a 11360 u32 cursize, val, magic;
1da177e4
LT
11361
11362 tp->nvram_size = EEPROM_CHIP_SIZE;
11363
e4f34110 11364 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11365 return;
11366
b16250e3
MC
11367 if ((magic != TG3_EEPROM_MAGIC) &&
11368 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11369 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11370 return;
11371
11372 /*
11373 * Size the chip by reading offsets at increasing powers of two.
11374 * When we encounter our validation signature, we know the addressing
11375 * has wrapped around, and thus have our chip size.
11376 */
1b27777a 11377 cursize = 0x10;
1da177e4
LT
11378
11379 while (cursize < tp->nvram_size) {
e4f34110 11380 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11381 return;
11382
1820180b 11383 if (val == magic)
1da177e4
LT
11384 break;
11385
11386 cursize <<= 1;
11387 }
11388
11389 tp->nvram_size = cursize;
11390}
6aa20a22 11391
1da177e4
LT
11392static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11393{
11394 u32 val;
11395
df259d8c
MC
11396 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11397 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11398 return;
11399
11400 /* Selfboot format */
1820180b 11401 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11402 tg3_get_eeprom_size(tp);
11403 return;
11404 }
11405
6d348f2c 11406 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11407 if (val != 0) {
6d348f2c
MC
11408 /* This is confusing. We want to operate on the
11409 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11410 * call will read from NVRAM and byteswap the data
11411 * according to the byteswapping settings for all
11412 * other register accesses. This ensures the data we
11413 * want will always reside in the lower 16-bits.
11414 * However, the data in NVRAM is in LE format, which
11415 * means the data from the NVRAM read will always be
11416 * opposite the endianness of the CPU. The 16-bit
11417 * byteswap then brings the data to CPU endianness.
11418 */
11419 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11420 return;
11421 }
11422 }
fd1122a2 11423 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11424}
11425
11426static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11427{
11428 u32 nvcfg1;
11429
11430 nvcfg1 = tr32(NVRAM_CFG1);
11431 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11432 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11433 } else {
1da177e4
LT
11434 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11435 tw32(NVRAM_CFG1, nvcfg1);
11436 }
11437
4c987487 11438 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11439 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11440 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11441 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11442 tp->nvram_jedecnum = JEDEC_ATMEL;
11443 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11444 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11445 break;
11446 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11447 tp->nvram_jedecnum = JEDEC_ATMEL;
11448 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11449 break;
11450 case FLASH_VENDOR_ATMEL_EEPROM:
11451 tp->nvram_jedecnum = JEDEC_ATMEL;
11452 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11453 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11454 break;
11455 case FLASH_VENDOR_ST:
11456 tp->nvram_jedecnum = JEDEC_ST;
11457 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11458 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11459 break;
11460 case FLASH_VENDOR_SAIFUN:
11461 tp->nvram_jedecnum = JEDEC_SAIFUN;
11462 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11463 break;
11464 case FLASH_VENDOR_SST_SMALL:
11465 case FLASH_VENDOR_SST_LARGE:
11466 tp->nvram_jedecnum = JEDEC_SST;
11467 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11468 break;
1da177e4 11469 }
8590a603 11470 } else {
1da177e4
LT
11471 tp->nvram_jedecnum = JEDEC_ATMEL;
11472 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11473 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11474 }
11475}
11476
a1b950d5
MC
11477static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11478{
11479 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11480 case FLASH_5752PAGE_SIZE_256:
11481 tp->nvram_pagesize = 256;
11482 break;
11483 case FLASH_5752PAGE_SIZE_512:
11484 tp->nvram_pagesize = 512;
11485 break;
11486 case FLASH_5752PAGE_SIZE_1K:
11487 tp->nvram_pagesize = 1024;
11488 break;
11489 case FLASH_5752PAGE_SIZE_2K:
11490 tp->nvram_pagesize = 2048;
11491 break;
11492 case FLASH_5752PAGE_SIZE_4K:
11493 tp->nvram_pagesize = 4096;
11494 break;
11495 case FLASH_5752PAGE_SIZE_264:
11496 tp->nvram_pagesize = 264;
11497 break;
11498 case FLASH_5752PAGE_SIZE_528:
11499 tp->nvram_pagesize = 528;
11500 break;
11501 }
11502}
11503
361b4ac2
MC
11504static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11505{
11506 u32 nvcfg1;
11507
11508 nvcfg1 = tr32(NVRAM_CFG1);
11509
e6af301b
MC
11510 /* NVRAM protection for TPM */
11511 if (nvcfg1 & (1 << 27))
f66a29b0 11512 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11513
361b4ac2 11514 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11515 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11516 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11517 tp->nvram_jedecnum = JEDEC_ATMEL;
11518 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11519 break;
11520 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11521 tp->nvram_jedecnum = JEDEC_ATMEL;
11522 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11523 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11524 break;
11525 case FLASH_5752VENDOR_ST_M45PE10:
11526 case FLASH_5752VENDOR_ST_M45PE20:
11527 case FLASH_5752VENDOR_ST_M45PE40:
11528 tp->nvram_jedecnum = JEDEC_ST;
11529 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11530 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11531 break;
361b4ac2
MC
11532 }
11533
11534 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11535 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11536 } else {
361b4ac2
MC
11537 /* For eeprom, set pagesize to maximum eeprom size */
11538 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11539
11540 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11541 tw32(NVRAM_CFG1, nvcfg1);
11542 }
11543}
11544
d3c7b886
MC
11545static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11546{
989a9d23 11547 u32 nvcfg1, protect = 0;
d3c7b886
MC
11548
11549 nvcfg1 = tr32(NVRAM_CFG1);
11550
11551 /* NVRAM protection for TPM */
989a9d23 11552 if (nvcfg1 & (1 << 27)) {
f66a29b0 11553 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11554 protect = 1;
11555 }
d3c7b886 11556
989a9d23
MC
11557 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11558 switch (nvcfg1) {
8590a603
MC
11559 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11560 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11561 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11562 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11563 tp->nvram_jedecnum = JEDEC_ATMEL;
11564 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11565 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11566 tp->nvram_pagesize = 264;
11567 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11568 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11569 tp->nvram_size = (protect ? 0x3e200 :
11570 TG3_NVRAM_SIZE_512KB);
11571 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11572 tp->nvram_size = (protect ? 0x1f200 :
11573 TG3_NVRAM_SIZE_256KB);
11574 else
11575 tp->nvram_size = (protect ? 0x1f200 :
11576 TG3_NVRAM_SIZE_128KB);
11577 break;
11578 case FLASH_5752VENDOR_ST_M45PE10:
11579 case FLASH_5752VENDOR_ST_M45PE20:
11580 case FLASH_5752VENDOR_ST_M45PE40:
11581 tp->nvram_jedecnum = JEDEC_ST;
11582 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11583 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11584 tp->nvram_pagesize = 256;
11585 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11586 tp->nvram_size = (protect ?
11587 TG3_NVRAM_SIZE_64KB :
11588 TG3_NVRAM_SIZE_128KB);
11589 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11590 tp->nvram_size = (protect ?
11591 TG3_NVRAM_SIZE_64KB :
11592 TG3_NVRAM_SIZE_256KB);
11593 else
11594 tp->nvram_size = (protect ?
11595 TG3_NVRAM_SIZE_128KB :
11596 TG3_NVRAM_SIZE_512KB);
11597 break;
d3c7b886
MC
11598 }
11599}
11600
1b27777a
MC
11601static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11602{
11603 u32 nvcfg1;
11604
11605 nvcfg1 = tr32(NVRAM_CFG1);
11606
11607 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11608 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11609 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11610 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11611 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11612 tp->nvram_jedecnum = JEDEC_ATMEL;
11613 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11614 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11615
8590a603
MC
11616 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11617 tw32(NVRAM_CFG1, nvcfg1);
11618 break;
11619 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11620 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11621 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11622 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11623 tp->nvram_jedecnum = JEDEC_ATMEL;
11624 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11625 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11626 tp->nvram_pagesize = 264;
11627 break;
11628 case FLASH_5752VENDOR_ST_M45PE10:
11629 case FLASH_5752VENDOR_ST_M45PE20:
11630 case FLASH_5752VENDOR_ST_M45PE40:
11631 tp->nvram_jedecnum = JEDEC_ST;
11632 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11633 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11634 tp->nvram_pagesize = 256;
11635 break;
1b27777a
MC
11636 }
11637}
11638
6b91fa02
MC
11639static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11640{
11641 u32 nvcfg1, protect = 0;
11642
11643 nvcfg1 = tr32(NVRAM_CFG1);
11644
11645 /* NVRAM protection for TPM */
11646 if (nvcfg1 & (1 << 27)) {
f66a29b0 11647 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11648 protect = 1;
11649 }
11650
11651 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11652 switch (nvcfg1) {
8590a603
MC
11653 case FLASH_5761VENDOR_ATMEL_ADB021D:
11654 case FLASH_5761VENDOR_ATMEL_ADB041D:
11655 case FLASH_5761VENDOR_ATMEL_ADB081D:
11656 case FLASH_5761VENDOR_ATMEL_ADB161D:
11657 case FLASH_5761VENDOR_ATMEL_MDB021D:
11658 case FLASH_5761VENDOR_ATMEL_MDB041D:
11659 case FLASH_5761VENDOR_ATMEL_MDB081D:
11660 case FLASH_5761VENDOR_ATMEL_MDB161D:
11661 tp->nvram_jedecnum = JEDEC_ATMEL;
11662 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11663 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11664 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11665 tp->nvram_pagesize = 256;
11666 break;
11667 case FLASH_5761VENDOR_ST_A_M45PE20:
11668 case FLASH_5761VENDOR_ST_A_M45PE40:
11669 case FLASH_5761VENDOR_ST_A_M45PE80:
11670 case FLASH_5761VENDOR_ST_A_M45PE16:
11671 case FLASH_5761VENDOR_ST_M_M45PE20:
11672 case FLASH_5761VENDOR_ST_M_M45PE40:
11673 case FLASH_5761VENDOR_ST_M_M45PE80:
11674 case FLASH_5761VENDOR_ST_M_M45PE16:
11675 tp->nvram_jedecnum = JEDEC_ST;
11676 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11677 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11678 tp->nvram_pagesize = 256;
11679 break;
6b91fa02
MC
11680 }
11681
11682 if (protect) {
11683 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11684 } else {
11685 switch (nvcfg1) {
8590a603
MC
11686 case FLASH_5761VENDOR_ATMEL_ADB161D:
11687 case FLASH_5761VENDOR_ATMEL_MDB161D:
11688 case FLASH_5761VENDOR_ST_A_M45PE16:
11689 case FLASH_5761VENDOR_ST_M_M45PE16:
11690 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11691 break;
11692 case FLASH_5761VENDOR_ATMEL_ADB081D:
11693 case FLASH_5761VENDOR_ATMEL_MDB081D:
11694 case FLASH_5761VENDOR_ST_A_M45PE80:
11695 case FLASH_5761VENDOR_ST_M_M45PE80:
11696 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11697 break;
11698 case FLASH_5761VENDOR_ATMEL_ADB041D:
11699 case FLASH_5761VENDOR_ATMEL_MDB041D:
11700 case FLASH_5761VENDOR_ST_A_M45PE40:
11701 case FLASH_5761VENDOR_ST_M_M45PE40:
11702 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11703 break;
11704 case FLASH_5761VENDOR_ATMEL_ADB021D:
11705 case FLASH_5761VENDOR_ATMEL_MDB021D:
11706 case FLASH_5761VENDOR_ST_A_M45PE20:
11707 case FLASH_5761VENDOR_ST_M_M45PE20:
11708 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11709 break;
6b91fa02
MC
11710 }
11711 }
11712}
11713
b5d3772c
MC
11714static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11715{
11716 tp->nvram_jedecnum = JEDEC_ATMEL;
11717 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11718 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11719}
11720
321d32a0
MC
11721static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11722{
11723 u32 nvcfg1;
11724
11725 nvcfg1 = tr32(NVRAM_CFG1);
11726
11727 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11728 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11729 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11730 tp->nvram_jedecnum = JEDEC_ATMEL;
11731 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11732 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11733
11734 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11735 tw32(NVRAM_CFG1, nvcfg1);
11736 return;
11737 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11738 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11739 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11740 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11741 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11742 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11743 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11744 tp->nvram_jedecnum = JEDEC_ATMEL;
11745 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11746 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11747
11748 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11749 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11750 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11751 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11752 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11753 break;
11754 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11755 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11756 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11757 break;
11758 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11759 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11760 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11761 break;
11762 }
11763 break;
11764 case FLASH_5752VENDOR_ST_M45PE10:
11765 case FLASH_5752VENDOR_ST_M45PE20:
11766 case FLASH_5752VENDOR_ST_M45PE40:
11767 tp->nvram_jedecnum = JEDEC_ST;
11768 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11769 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11770
11771 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11772 case FLASH_5752VENDOR_ST_M45PE10:
11773 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11774 break;
11775 case FLASH_5752VENDOR_ST_M45PE20:
11776 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11777 break;
11778 case FLASH_5752VENDOR_ST_M45PE40:
11779 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11780 break;
11781 }
11782 break;
11783 default:
df259d8c 11784 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11785 return;
11786 }
11787
a1b950d5
MC
11788 tg3_nvram_get_pagesize(tp, nvcfg1);
11789 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11790 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11791}
11792
11793
11794static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11795{
11796 u32 nvcfg1;
11797
11798 nvcfg1 = tr32(NVRAM_CFG1);
11799
11800 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11801 case FLASH_5717VENDOR_ATMEL_EEPROM:
11802 case FLASH_5717VENDOR_MICRO_EEPROM:
11803 tp->nvram_jedecnum = JEDEC_ATMEL;
11804 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11805 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11806
11807 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11808 tw32(NVRAM_CFG1, nvcfg1);
11809 return;
11810 case FLASH_5717VENDOR_ATMEL_MDB011D:
11811 case FLASH_5717VENDOR_ATMEL_ADB011B:
11812 case FLASH_5717VENDOR_ATMEL_ADB011D:
11813 case FLASH_5717VENDOR_ATMEL_MDB021D:
11814 case FLASH_5717VENDOR_ATMEL_ADB021B:
11815 case FLASH_5717VENDOR_ATMEL_ADB021D:
11816 case FLASH_5717VENDOR_ATMEL_45USPT:
11817 tp->nvram_jedecnum = JEDEC_ATMEL;
11818 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11819 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11820
11821 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11822 case FLASH_5717VENDOR_ATMEL_MDB021D:
11823 case FLASH_5717VENDOR_ATMEL_ADB021B:
11824 case FLASH_5717VENDOR_ATMEL_ADB021D:
11825 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11826 break;
11827 default:
11828 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11829 break;
11830 }
321d32a0 11831 break;
a1b950d5
MC
11832 case FLASH_5717VENDOR_ST_M_M25PE10:
11833 case FLASH_5717VENDOR_ST_A_M25PE10:
11834 case FLASH_5717VENDOR_ST_M_M45PE10:
11835 case FLASH_5717VENDOR_ST_A_M45PE10:
11836 case FLASH_5717VENDOR_ST_M_M25PE20:
11837 case FLASH_5717VENDOR_ST_A_M25PE20:
11838 case FLASH_5717VENDOR_ST_M_M45PE20:
11839 case FLASH_5717VENDOR_ST_A_M45PE20:
11840 case FLASH_5717VENDOR_ST_25USPT:
11841 case FLASH_5717VENDOR_ST_45USPT:
11842 tp->nvram_jedecnum = JEDEC_ST;
11843 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11844 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11845
11846 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11847 case FLASH_5717VENDOR_ST_M_M25PE20:
11848 case FLASH_5717VENDOR_ST_A_M25PE20:
11849 case FLASH_5717VENDOR_ST_M_M45PE20:
11850 case FLASH_5717VENDOR_ST_A_M45PE20:
11851 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11852 break;
11853 default:
11854 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11855 break;
11856 }
321d32a0 11857 break;
a1b950d5
MC
11858 default:
11859 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11860 return;
321d32a0 11861 }
a1b950d5
MC
11862
11863 tg3_nvram_get_pagesize(tp, nvcfg1);
11864 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11865 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11866}
11867
1da177e4
LT
11868/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11869static void __devinit tg3_nvram_init(struct tg3 *tp)
11870{
1da177e4
LT
11871 tw32_f(GRC_EEPROM_ADDR,
11872 (EEPROM_ADDR_FSM_RESET |
11873 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11874 EEPROM_ADDR_CLKPERD_SHIFT)));
11875
9d57f01c 11876 msleep(1);
1da177e4
LT
11877
11878 /* Enable seeprom accesses. */
11879 tw32_f(GRC_LOCAL_CTRL,
11880 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11881 udelay(100);
11882
11883 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11884 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11885 tp->tg3_flags |= TG3_FLAG_NVRAM;
11886
ec41c7df 11887 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
11888 netdev_warn(tp->dev,
11889 "Cannot get nvram lock, %s failed\n",
05dbe005 11890 __func__);
ec41c7df
MC
11891 return;
11892 }
e6af301b 11893 tg3_enable_nvram_access(tp);
1da177e4 11894
989a9d23
MC
11895 tp->nvram_size = 0;
11896
361b4ac2
MC
11897 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11898 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
11899 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11900 tg3_get_5755_nvram_info(tp);
d30cdd28 11901 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
11902 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11903 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 11904 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
11905 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11906 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
11907 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11908 tg3_get_5906_nvram_info(tp);
b703df6f
MC
11909 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11910 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 11911 tg3_get_57780_nvram_info(tp);
a50d0796
MC
11912 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11913 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 11914 tg3_get_5717_nvram_info(tp);
361b4ac2
MC
11915 else
11916 tg3_get_nvram_info(tp);
11917
989a9d23
MC
11918 if (tp->nvram_size == 0)
11919 tg3_get_nvram_size(tp);
1da177e4 11920
e6af301b 11921 tg3_disable_nvram_access(tp);
381291b7 11922 tg3_nvram_unlock(tp);
1da177e4
LT
11923
11924 } else {
11925 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11926
11927 tg3_get_eeprom_size(tp);
11928 }
11929}
11930
1da177e4
LT
11931static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11932 u32 offset, u32 len, u8 *buf)
11933{
11934 int i, j, rc = 0;
11935 u32 val;
11936
11937 for (i = 0; i < len; i += 4) {
b9fc7dc5 11938 u32 addr;
a9dc529d 11939 __be32 data;
1da177e4
LT
11940
11941 addr = offset + i;
11942
11943 memcpy(&data, buf + i, 4);
11944
62cedd11
MC
11945 /*
11946 * The SEEPROM interface expects the data to always be opposite
11947 * the native endian format. We accomplish this by reversing
11948 * all the operations that would have been performed on the
11949 * data from a call to tg3_nvram_read_be32().
11950 */
11951 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
11952
11953 val = tr32(GRC_EEPROM_ADDR);
11954 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11955
11956 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11957 EEPROM_ADDR_READ);
11958 tw32(GRC_EEPROM_ADDR, val |
11959 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11960 (addr & EEPROM_ADDR_ADDR_MASK) |
11961 EEPROM_ADDR_START |
11962 EEPROM_ADDR_WRITE);
6aa20a22 11963
9d57f01c 11964 for (j = 0; j < 1000; j++) {
1da177e4
LT
11965 val = tr32(GRC_EEPROM_ADDR);
11966
11967 if (val & EEPROM_ADDR_COMPLETE)
11968 break;
9d57f01c 11969 msleep(1);
1da177e4
LT
11970 }
11971 if (!(val & EEPROM_ADDR_COMPLETE)) {
11972 rc = -EBUSY;
11973 break;
11974 }
11975 }
11976
11977 return rc;
11978}
11979
11980/* offset and length are dword aligned */
11981static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11982 u8 *buf)
11983{
11984 int ret = 0;
11985 u32 pagesize = tp->nvram_pagesize;
11986 u32 pagemask = pagesize - 1;
11987 u32 nvram_cmd;
11988 u8 *tmp;
11989
11990 tmp = kmalloc(pagesize, GFP_KERNEL);
11991 if (tmp == NULL)
11992 return -ENOMEM;
11993
11994 while (len) {
11995 int j;
e6af301b 11996 u32 phy_addr, page_off, size;
1da177e4
LT
11997
11998 phy_addr = offset & ~pagemask;
6aa20a22 11999
1da177e4 12000 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12001 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12002 (__be32 *) (tmp + j));
12003 if (ret)
1da177e4
LT
12004 break;
12005 }
12006 if (ret)
12007 break;
12008
c6cdf436 12009 page_off = offset & pagemask;
1da177e4
LT
12010 size = pagesize;
12011 if (len < size)
12012 size = len;
12013
12014 len -= size;
12015
12016 memcpy(tmp + page_off, buf, size);
12017
12018 offset = offset + (pagesize - page_off);
12019
e6af301b 12020 tg3_enable_nvram_access(tp);
1da177e4
LT
12021
12022 /*
12023 * Before we can erase the flash page, we need
12024 * to issue a special "write enable" command.
12025 */
12026 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12027
12028 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12029 break;
12030
12031 /* Erase the target page */
12032 tw32(NVRAM_ADDR, phy_addr);
12033
12034 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12035 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12036
c6cdf436 12037 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12038 break;
12039
12040 /* Issue another write enable to start the write. */
12041 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12042
12043 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12044 break;
12045
12046 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12047 __be32 data;
1da177e4 12048
b9fc7dc5 12049 data = *((__be32 *) (tmp + j));
a9dc529d 12050
b9fc7dc5 12051 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12052
12053 tw32(NVRAM_ADDR, phy_addr + j);
12054
12055 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12056 NVRAM_CMD_WR;
12057
12058 if (j == 0)
12059 nvram_cmd |= NVRAM_CMD_FIRST;
12060 else if (j == (pagesize - 4))
12061 nvram_cmd |= NVRAM_CMD_LAST;
12062
12063 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12064 break;
12065 }
12066 if (ret)
12067 break;
12068 }
12069
12070 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12071 tg3_nvram_exec_cmd(tp, nvram_cmd);
12072
12073 kfree(tmp);
12074
12075 return ret;
12076}
12077
12078/* offset and length are dword aligned */
12079static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12080 u8 *buf)
12081{
12082 int i, ret = 0;
12083
12084 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12085 u32 page_off, phy_addr, nvram_cmd;
12086 __be32 data;
1da177e4
LT
12087
12088 memcpy(&data, buf + i, 4);
b9fc7dc5 12089 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12090
c6cdf436 12091 page_off = offset % tp->nvram_pagesize;
1da177e4 12092
1820180b 12093 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12094
12095 tw32(NVRAM_ADDR, phy_addr);
12096
12097 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12098
c6cdf436 12099 if (page_off == 0 || i == 0)
1da177e4 12100 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12101 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12102 nvram_cmd |= NVRAM_CMD_LAST;
12103
12104 if (i == (len - 4))
12105 nvram_cmd |= NVRAM_CMD_LAST;
12106
321d32a0
MC
12107 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12108 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12109 (tp->nvram_jedecnum == JEDEC_ST) &&
12110 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12111
12112 if ((ret = tg3_nvram_exec_cmd(tp,
12113 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12114 NVRAM_CMD_DONE)))
12115
12116 break;
12117 }
12118 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12119 /* We always do complete word writes to eeprom. */
12120 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12121 }
12122
12123 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12124 break;
12125 }
12126 return ret;
12127}
12128
12129/* offset and length are dword aligned */
12130static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12131{
12132 int ret;
12133
1da177e4 12134 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12135 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12136 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12137 udelay(40);
12138 }
12139
12140 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12141 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12142 } else {
1da177e4
LT
12143 u32 grc_mode;
12144
ec41c7df
MC
12145 ret = tg3_nvram_lock(tp);
12146 if (ret)
12147 return ret;
1da177e4 12148
e6af301b
MC
12149 tg3_enable_nvram_access(tp);
12150 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12151 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12152 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12153
12154 grc_mode = tr32(GRC_MODE);
12155 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12156
12157 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12158 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12159
12160 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12161 buf);
859a5887 12162 } else {
1da177e4
LT
12163 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12164 buf);
12165 }
12166
12167 grc_mode = tr32(GRC_MODE);
12168 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12169
e6af301b 12170 tg3_disable_nvram_access(tp);
1da177e4
LT
12171 tg3_nvram_unlock(tp);
12172 }
12173
12174 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12175 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12176 udelay(40);
12177 }
12178
12179 return ret;
12180}
12181
12182struct subsys_tbl_ent {
12183 u16 subsys_vendor, subsys_devid;
12184 u32 phy_id;
12185};
12186
24daf2b0 12187static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12188 /* Broadcom boards. */
24daf2b0 12189 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12190 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12191 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12192 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12193 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12194 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12195 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12196 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12197 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12198 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12199 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12200 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12201 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12202 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12203 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12204 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12205 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12206 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12207 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12208 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12209 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12210 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12211
12212 /* 3com boards. */
24daf2b0 12213 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12214 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12215 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12216 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12217 { TG3PCI_SUBVENDOR_ID_3COM,
12218 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12219 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12220 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12221 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12222 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12223
12224 /* DELL boards. */
24daf2b0 12225 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12226 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12227 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12228 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12229 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12230 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12231 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12232 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12233
12234 /* Compaq boards. */
24daf2b0 12235 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12236 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12237 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12238 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12239 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12240 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12241 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12242 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12243 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12244 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12245
12246 /* IBM boards. */
24daf2b0
MC
12247 { TG3PCI_SUBVENDOR_ID_IBM,
12248 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12249};
12250
24daf2b0 12251static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12252{
12253 int i;
12254
12255 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12256 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12257 tp->pdev->subsystem_vendor) &&
12258 (subsys_id_to_phy_id[i].subsys_devid ==
12259 tp->pdev->subsystem_device))
12260 return &subsys_id_to_phy_id[i];
12261 }
12262 return NULL;
12263}
12264
7d0c41ef 12265static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12266{
1da177e4 12267 u32 val;
caf636c7
MC
12268 u16 pmcsr;
12269
12270 /* On some early chips the SRAM cannot be accessed in D3hot state,
12271 * so need make sure we're in D0.
12272 */
12273 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12274 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12275 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12276 msleep(1);
7d0c41ef
MC
12277
12278 /* Make sure register accesses (indirect or otherwise)
12279 * will function correctly.
12280 */
12281 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12282 tp->misc_host_ctrl);
1da177e4 12283
f49639e6
DM
12284 /* The memory arbiter has to be enabled in order for SRAM accesses
12285 * to succeed. Normally on powerup the tg3 chip firmware will make
12286 * sure it is enabled, but other entities such as system netboot
12287 * code might disable it.
12288 */
12289 val = tr32(MEMARB_MODE);
12290 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12291
79eb6904 12292 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12293 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12294
a85feb8c
GZ
12295 /* Assume an onboard device and WOL capable by default. */
12296 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12297
b5d3772c 12298 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12299 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12300 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12301 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12302 }
0527ba35
MC
12303 val = tr32(VCPU_CFGSHDW);
12304 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12305 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12306 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12307 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12308 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12309 goto done;
b5d3772c
MC
12310 }
12311
1da177e4
LT
12312 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12313 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12314 u32 nic_cfg, led_cfg;
a9daf367 12315 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12316 int eeprom_phy_serdes = 0;
1da177e4
LT
12317
12318 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12319 tp->nic_sram_data_cfg = nic_cfg;
12320
12321 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12322 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12323 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12324 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12325 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12326 (ver > 0) && (ver < 0x100))
12327 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12328
a9daf367
MC
12329 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12330 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12331
1da177e4
LT
12332 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12333 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12334 eeprom_phy_serdes = 1;
12335
12336 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12337 if (nic_phy_id != 0) {
12338 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12339 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12340
12341 eeprom_phy_id = (id1 >> 16) << 10;
12342 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12343 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12344 } else
12345 eeprom_phy_id = 0;
12346
7d0c41ef 12347 tp->phy_id = eeprom_phy_id;
747e8f8b 12348 if (eeprom_phy_serdes) {
a50d0796 12349 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12350 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12351 else
f07e9af3 12352 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12353 }
7d0c41ef 12354
cbf46853 12355 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12356 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12357 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12358 else
1da177e4
LT
12359 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12360
12361 switch (led_cfg) {
12362 default:
12363 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12364 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12365 break;
12366
12367 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12368 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12369 break;
12370
12371 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12372 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12373
12374 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12375 * read on some older 5700/5701 bootcode.
12376 */
12377 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12378 ASIC_REV_5700 ||
12379 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12380 ASIC_REV_5701)
12381 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12382
1da177e4
LT
12383 break;
12384
12385 case SHASTA_EXT_LED_SHARED:
12386 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12387 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12388 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12389 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12390 LED_CTRL_MODE_PHY_2);
12391 break;
12392
12393 case SHASTA_EXT_LED_MAC:
12394 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12395 break;
12396
12397 case SHASTA_EXT_LED_COMBO:
12398 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12399 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12400 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12401 LED_CTRL_MODE_PHY_2);
12402 break;
12403
855e1111 12404 }
1da177e4
LT
12405
12406 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12407 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12408 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12409 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12410
b2a5c19c
MC
12411 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12412 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12413
9d26e213 12414 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12415 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12416 if ((tp->pdev->subsystem_vendor ==
12417 PCI_VENDOR_ID_ARIMA) &&
12418 (tp->pdev->subsystem_device == 0x205a ||
12419 tp->pdev->subsystem_device == 0x2063))
12420 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12421 } else {
f49639e6 12422 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12423 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12424 }
1da177e4
LT
12425
12426 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12427 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12428 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12429 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12430 }
b2b98d4a
MC
12431
12432 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12433 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12434 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12435
f07e9af3 12436 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12437 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12438 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12439
12dac075 12440 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12441 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12442 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12443
1da177e4 12444 if (cfg2 & (1 << 17))
f07e9af3 12445 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12446
12447 /* serdes signal pre-emphasis in register 0x590 set by */
12448 /* bootcode if bit 18 is set */
12449 if (cfg2 & (1 << 18))
f07e9af3 12450 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12451
2e1e3291
MC
12452 if (((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) ||
12453 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12454 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12455 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12456 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12457
8c69b1e7
MC
12458 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12459 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12460 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
8ed5d97e
MC
12461 u32 cfg3;
12462
12463 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12464 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12465 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12466 }
a9daf367 12467
14417063
MC
12468 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12469 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12470 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12471 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12472 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12473 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12474 }
05ac4cb7
MC
12475done:
12476 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12477 device_set_wakeup_enable(&tp->pdev->dev,
12478 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
7d0c41ef
MC
12479}
12480
b2a5c19c
MC
12481static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12482{
12483 int i;
12484 u32 val;
12485
12486 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12487 tw32(OTP_CTRL, cmd);
12488
12489 /* Wait for up to 1 ms for command to execute. */
12490 for (i = 0; i < 100; i++) {
12491 val = tr32(OTP_STATUS);
12492 if (val & OTP_STATUS_CMD_DONE)
12493 break;
12494 udelay(10);
12495 }
12496
12497 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12498}
12499
12500/* Read the gphy configuration from the OTP region of the chip. The gphy
12501 * configuration is a 32-bit value that straddles the alignment boundary.
12502 * We do two 32-bit reads and then shift and merge the results.
12503 */
12504static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12505{
12506 u32 bhalf_otp, thalf_otp;
12507
12508 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12509
12510 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12511 return 0;
12512
12513 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12514
12515 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12516 return 0;
12517
12518 thalf_otp = tr32(OTP_READ_DATA);
12519
12520 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12521
12522 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12523 return 0;
12524
12525 bhalf_otp = tr32(OTP_READ_DATA);
12526
12527 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12528}
12529
7d0c41ef
MC
12530static int __devinit tg3_phy_probe(struct tg3 *tp)
12531{
12532 u32 hw_phy_id_1, hw_phy_id_2;
12533 u32 hw_phy_id, hw_phy_id_masked;
12534 int err;
1da177e4 12535
b02fd9e3
MC
12536 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12537 return tg3_phy_init(tp);
12538
1da177e4 12539 /* Reading the PHY ID register can conflict with ASF
877d0310 12540 * firmware access to the PHY hardware.
1da177e4
LT
12541 */
12542 err = 0;
0d3031d9
MC
12543 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12544 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12545 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12546 } else {
12547 /* Now read the physical PHY_ID from the chip and verify
12548 * that it is sane. If it doesn't look good, we fall back
12549 * to either the hard-coded table based PHY_ID and failing
12550 * that the value found in the eeprom area.
12551 */
12552 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12553 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12554
12555 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12556 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12557 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12558
79eb6904 12559 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12560 }
12561
79eb6904 12562 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12563 tp->phy_id = hw_phy_id;
79eb6904 12564 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12565 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12566 else
f07e9af3 12567 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12568 } else {
79eb6904 12569 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12570 /* Do nothing, phy ID already set up in
12571 * tg3_get_eeprom_hw_cfg().
12572 */
1da177e4
LT
12573 } else {
12574 struct subsys_tbl_ent *p;
12575
12576 /* No eeprom signature? Try the hardcoded
12577 * subsys device table.
12578 */
24daf2b0 12579 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12580 if (!p)
12581 return -ENODEV;
12582
12583 tp->phy_id = p->phy_id;
12584 if (!tp->phy_id ||
79eb6904 12585 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12586 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12587 }
12588 }
12589
a6b68dab
MC
12590 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12591 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12592 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12593 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12594 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12595 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12596
f07e9af3 12597 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12598 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12599 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12600 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12601
12602 tg3_readphy(tp, MII_BMSR, &bmsr);
12603 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12604 (bmsr & BMSR_LSTATUS))
12605 goto skip_phy_reset;
6aa20a22 12606
1da177e4
LT
12607 err = tg3_phy_reset(tp);
12608 if (err)
12609 return err;
12610
12611 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12612 ADVERTISE_100HALF | ADVERTISE_100FULL |
12613 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12614 tg3_ctrl = 0;
f07e9af3 12615 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12616 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12617 MII_TG3_CTRL_ADV_1000_FULL);
12618 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12619 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12620 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12621 MII_TG3_CTRL_ENABLE_AS_MASTER);
12622 }
12623
3600d918
MC
12624 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12625 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12626 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12627 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12628 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12629
f07e9af3 12630 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12631 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12632
12633 tg3_writephy(tp, MII_BMCR,
12634 BMCR_ANENABLE | BMCR_ANRESTART);
12635 }
12636 tg3_phy_set_wirespeed(tp);
12637
12638 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12639 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12640 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12641 }
12642
12643skip_phy_reset:
79eb6904 12644 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12645 err = tg3_init_5401phy_dsp(tp);
12646 if (err)
12647 return err;
1da177e4 12648
1da177e4
LT
12649 err = tg3_init_5401phy_dsp(tp);
12650 }
12651
f07e9af3 12652 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
1da177e4
LT
12653 tp->link_config.advertising =
12654 (ADVERTISED_1000baseT_Half |
12655 ADVERTISED_1000baseT_Full |
12656 ADVERTISED_Autoneg |
12657 ADVERTISED_FIBRE);
f07e9af3 12658 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
12659 tp->link_config.advertising &=
12660 ~(ADVERTISED_1000baseT_Half |
12661 ADVERTISED_1000baseT_Full);
12662
12663 return err;
12664}
12665
184b8904 12666static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12667{
a4a8bb15 12668 u8 *vpd_data;
4181b2c8 12669 unsigned int block_end, rosize, len;
184b8904 12670 int j, i = 0;
1b27777a 12671 u32 magic;
1da177e4 12672
df259d8c
MC
12673 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12674 tg3_nvram_read(tp, 0x0, &magic))
a4a8bb15
MC
12675 goto out_no_vpd;
12676
12677 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12678 if (!vpd_data)
12679 goto out_no_vpd;
1da177e4 12680
1820180b 12681 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12682 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12683 u32 tmp;
1da177e4 12684
6d348f2c
MC
12685 /* The data is in little-endian format in NVRAM.
12686 * Use the big-endian read routines to preserve
12687 * the byte order as it exists in NVRAM.
12688 */
141518c9 12689 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12690 goto out_not_found;
12691
6d348f2c 12692 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12693 }
12694 } else {
94c982bd 12695 ssize_t cnt;
4181b2c8 12696 unsigned int pos = 0;
94c982bd
MC
12697
12698 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12699 cnt = pci_read_vpd(tp->pdev, pos,
12700 TG3_NVM_VPD_LEN - pos,
12701 &vpd_data[pos]);
824f5f38 12702 if (cnt == -ETIMEDOUT || cnt == -EINTR)
94c982bd
MC
12703 cnt = 0;
12704 else if (cnt < 0)
f49639e6 12705 goto out_not_found;
1b27777a 12706 }
94c982bd
MC
12707 if (pos != TG3_NVM_VPD_LEN)
12708 goto out_not_found;
1da177e4
LT
12709 }
12710
4181b2c8
MC
12711 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12712 PCI_VPD_LRDT_RO_DATA);
12713 if (i < 0)
12714 goto out_not_found;
1da177e4 12715
4181b2c8
MC
12716 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12717 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12718 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12719
4181b2c8
MC
12720 if (block_end > TG3_NVM_VPD_LEN)
12721 goto out_not_found;
af2c6a4a 12722
184b8904
MC
12723 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12724 PCI_VPD_RO_KEYWORD_MFR_ID);
12725 if (j > 0) {
12726 len = pci_vpd_info_field_size(&vpd_data[j]);
12727
12728 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12729 if (j + len > block_end || len != 4 ||
12730 memcmp(&vpd_data[j], "1028", 4))
12731 goto partno;
12732
12733 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12734 PCI_VPD_RO_KEYWORD_VENDOR0);
12735 if (j < 0)
12736 goto partno;
12737
12738 len = pci_vpd_info_field_size(&vpd_data[j]);
12739
12740 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12741 if (j + len > block_end)
12742 goto partno;
12743
12744 memcpy(tp->fw_ver, &vpd_data[j], len);
12745 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12746 }
12747
12748partno:
4181b2c8
MC
12749 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12750 PCI_VPD_RO_KEYWORD_PARTNO);
12751 if (i < 0)
12752 goto out_not_found;
af2c6a4a 12753
4181b2c8 12754 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12755
4181b2c8
MC
12756 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12757 if (len > TG3_BPN_SIZE ||
12758 (len + i) > TG3_NVM_VPD_LEN)
12759 goto out_not_found;
1da177e4 12760
4181b2c8 12761 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12762
1da177e4 12763out_not_found:
a4a8bb15 12764 kfree(vpd_data);
37a949c5 12765 if (tp->board_part_number[0])
a4a8bb15
MC
12766 return;
12767
12768out_no_vpd:
37a949c5
MC
12769 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12770 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12771 strcpy(tp->board_part_number, "BCM5717");
12772 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12773 strcpy(tp->board_part_number, "BCM5718");
12774 else
12775 goto nomatch;
12776 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12777 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12778 strcpy(tp->board_part_number, "BCM57780");
12779 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12780 strcpy(tp->board_part_number, "BCM57760");
12781 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12782 strcpy(tp->board_part_number, "BCM57790");
12783 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12784 strcpy(tp->board_part_number, "BCM57788");
12785 else
12786 goto nomatch;
12787 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12788 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12789 strcpy(tp->board_part_number, "BCM57761");
12790 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12791 strcpy(tp->board_part_number, "BCM57765");
12792 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12793 strcpy(tp->board_part_number, "BCM57781");
12794 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12795 strcpy(tp->board_part_number, "BCM57785");
12796 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12797 strcpy(tp->board_part_number, "BCM57791");
12798 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12799 strcpy(tp->board_part_number, "BCM57795");
12800 else
12801 goto nomatch;
12802 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 12803 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
12804 } else {
12805nomatch:
b5d3772c 12806 strcpy(tp->board_part_number, "none");
37a949c5 12807 }
1da177e4
LT
12808}
12809
9c8a620e
MC
12810static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12811{
12812 u32 val;
12813
e4f34110 12814 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 12815 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 12816 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
12817 val != 0)
12818 return 0;
12819
12820 return 1;
12821}
12822
acd9c119
MC
12823static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12824{
ff3a7cb2 12825 u32 val, offset, start, ver_offset;
75f9936e 12826 int i, dst_off;
ff3a7cb2 12827 bool newver = false;
acd9c119
MC
12828
12829 if (tg3_nvram_read(tp, 0xc, &offset) ||
12830 tg3_nvram_read(tp, 0x4, &start))
12831 return;
12832
12833 offset = tg3_nvram_logical_addr(tp, offset);
12834
ff3a7cb2 12835 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
12836 return;
12837
ff3a7cb2
MC
12838 if ((val & 0xfc000000) == 0x0c000000) {
12839 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
12840 return;
12841
ff3a7cb2
MC
12842 if (val == 0)
12843 newver = true;
12844 }
12845
75f9936e
MC
12846 dst_off = strlen(tp->fw_ver);
12847
ff3a7cb2 12848 if (newver) {
75f9936e
MC
12849 if (TG3_VER_SIZE - dst_off < 16 ||
12850 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
12851 return;
12852
12853 offset = offset + ver_offset - start;
12854 for (i = 0; i < 16; i += 4) {
12855 __be32 v;
12856 if (tg3_nvram_read_be32(tp, offset + i, &v))
12857 return;
12858
75f9936e 12859 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
12860 }
12861 } else {
12862 u32 major, minor;
12863
12864 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12865 return;
12866
12867 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12868 TG3_NVM_BCVER_MAJSFT;
12869 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
12870 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12871 "v%d.%02d", major, minor);
acd9c119
MC
12872 }
12873}
12874
a6f6cb1c
MC
12875static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12876{
12877 u32 val, major, minor;
12878
12879 /* Use native endian representation */
12880 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12881 return;
12882
12883 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12884 TG3_NVM_HWSB_CFG1_MAJSFT;
12885 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12886 TG3_NVM_HWSB_CFG1_MINSFT;
12887
12888 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12889}
12890
dfe00d7d
MC
12891static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12892{
12893 u32 offset, major, minor, build;
12894
75f9936e 12895 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
12896
12897 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12898 return;
12899
12900 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12901 case TG3_EEPROM_SB_REVISION_0:
12902 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12903 break;
12904 case TG3_EEPROM_SB_REVISION_2:
12905 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12906 break;
12907 case TG3_EEPROM_SB_REVISION_3:
12908 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12909 break;
a4153d40
MC
12910 case TG3_EEPROM_SB_REVISION_4:
12911 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12912 break;
12913 case TG3_EEPROM_SB_REVISION_5:
12914 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12915 break;
bba226ac
MC
12916 case TG3_EEPROM_SB_REVISION_6:
12917 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
12918 break;
dfe00d7d
MC
12919 default:
12920 return;
12921 }
12922
e4f34110 12923 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
12924 return;
12925
12926 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12927 TG3_EEPROM_SB_EDH_BLD_SHFT;
12928 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12929 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12930 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12931
12932 if (minor > 99 || build > 26)
12933 return;
12934
75f9936e
MC
12935 offset = strlen(tp->fw_ver);
12936 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12937 " v%d.%02d", major, minor);
dfe00d7d
MC
12938
12939 if (build > 0) {
75f9936e
MC
12940 offset = strlen(tp->fw_ver);
12941 if (offset < TG3_VER_SIZE - 1)
12942 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
12943 }
12944}
12945
acd9c119 12946static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
12947{
12948 u32 val, offset, start;
acd9c119 12949 int i, vlen;
9c8a620e
MC
12950
12951 for (offset = TG3_NVM_DIR_START;
12952 offset < TG3_NVM_DIR_END;
12953 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 12954 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
12955 return;
12956
9c8a620e
MC
12957 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12958 break;
12959 }
12960
12961 if (offset == TG3_NVM_DIR_END)
12962 return;
12963
12964 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12965 start = 0x08000000;
e4f34110 12966 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
12967 return;
12968
e4f34110 12969 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 12970 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 12971 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
12972 return;
12973
12974 offset += val - start;
12975
acd9c119 12976 vlen = strlen(tp->fw_ver);
9c8a620e 12977
acd9c119
MC
12978 tp->fw_ver[vlen++] = ',';
12979 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
12980
12981 for (i = 0; i < 4; i++) {
a9dc529d
MC
12982 __be32 v;
12983 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
12984 return;
12985
b9fc7dc5 12986 offset += sizeof(v);
c4e6575c 12987
acd9c119
MC
12988 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12989 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 12990 break;
c4e6575c 12991 }
9c8a620e 12992
acd9c119
MC
12993 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12994 vlen += sizeof(v);
c4e6575c 12995 }
acd9c119
MC
12996}
12997
7fd76445
MC
12998static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12999{
13000 int vlen;
13001 u32 apedata;
ecc79648 13002 char *fwtype;
7fd76445
MC
13003
13004 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13005 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13006 return;
13007
13008 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13009 if (apedata != APE_SEG_SIG_MAGIC)
13010 return;
13011
13012 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13013 if (!(apedata & APE_FW_STATUS_READY))
13014 return;
13015
13016 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13017
dc6d0744
MC
13018 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13019 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13020 fwtype = "NCSI";
dc6d0744 13021 } else {
ecc79648 13022 fwtype = "DASH";
dc6d0744 13023 }
ecc79648 13024
7fd76445
MC
13025 vlen = strlen(tp->fw_ver);
13026
ecc79648
MC
13027 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13028 fwtype,
7fd76445
MC
13029 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13030 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13031 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13032 (apedata & APE_FW_VERSION_BLDMSK));
13033}
13034
acd9c119
MC
13035static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13036{
13037 u32 val;
75f9936e 13038 bool vpd_vers = false;
acd9c119 13039
75f9936e
MC
13040 if (tp->fw_ver[0] != 0)
13041 vpd_vers = true;
df259d8c 13042
75f9936e
MC
13043 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13044 strcat(tp->fw_ver, "sb");
df259d8c
MC
13045 return;
13046 }
13047
acd9c119
MC
13048 if (tg3_nvram_read(tp, 0, &val))
13049 return;
13050
13051 if (val == TG3_EEPROM_MAGIC)
13052 tg3_read_bc_ver(tp);
13053 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13054 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13055 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13056 tg3_read_hwsb_ver(tp);
acd9c119
MC
13057 else
13058 return;
13059
13060 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13061 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13062 goto done;
acd9c119
MC
13063
13064 tg3_read_mgmtfw_ver(tp);
9c8a620e 13065
75f9936e 13066done:
9c8a620e 13067 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13068}
13069
7544b097
MC
13070static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13071
7fe876af
ED
13072static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
13073{
13074#if TG3_VLAN_TAG_USED
13075 dev->vlan_features |= flags;
13076#endif
13077}
13078
7cb32cf2
MC
13079static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13080{
13081 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13082 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13083 return 4096;
13084 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13085 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
13086 return 1024;
13087 else
13088 return 512;
13089}
13090
895950c2
JP
13091DEFINE_PCI_DEVICE_TABLE(write_reorder_chipsets) = {
13092 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13093 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13094 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13095 { },
13096};
13097
1da177e4
LT
13098static int __devinit tg3_get_invariants(struct tg3 *tp)
13099{
1da177e4 13100 u32 misc_ctrl_reg;
1da177e4
LT
13101 u32 pci_state_reg, grc_misc_cfg;
13102 u32 val;
13103 u16 pci_cmd;
5e7dfd0f 13104 int err;
1da177e4 13105
1da177e4
LT
13106 /* Force memory write invalidate off. If we leave it on,
13107 * then on 5700_BX chips we have to enable a workaround.
13108 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13109 * to match the cacheline size. The Broadcom driver have this
13110 * workaround but turns MWI off all the times so never uses
13111 * it. This seems to suggest that the workaround is insufficient.
13112 */
13113 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13114 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13115 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13116
13117 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13118 * has the register indirect write enable bit set before
13119 * we try to access any of the MMIO registers. It is also
13120 * critical that the PCI-X hw workaround situation is decided
13121 * before that as well.
13122 */
13123 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13124 &misc_ctrl_reg);
13125
13126 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13127 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13128 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13129 u32 prod_id_asic_rev;
13130
5001e2f6
MC
13131 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13132 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
a50d0796 13133 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
f6eb9b1f
MC
13134 pci_read_config_dword(tp->pdev,
13135 TG3PCI_GEN2_PRODID_ASICREV,
13136 &prod_id_asic_rev);
b703df6f
MC
13137 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13138 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13139 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13140 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13141 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13142 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13143 pci_read_config_dword(tp->pdev,
13144 TG3PCI_GEN15_PRODID_ASICREV,
13145 &prod_id_asic_rev);
f6eb9b1f
MC
13146 else
13147 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13148 &prod_id_asic_rev);
13149
321d32a0 13150 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13151 }
1da177e4 13152
ff645bec
MC
13153 /* Wrong chip ID in 5752 A0. This code can be removed later
13154 * as A0 is not in production.
13155 */
13156 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13157 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13158
6892914f
MC
13159 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13160 * we need to disable memory and use config. cycles
13161 * only to access all registers. The 5702/03 chips
13162 * can mistakenly decode the special cycles from the
13163 * ICH chipsets as memory write cycles, causing corruption
13164 * of register and memory space. Only certain ICH bridges
13165 * will drive special cycles with non-zero data during the
13166 * address phase which can fall within the 5703's address
13167 * range. This is not an ICH bug as the PCI spec allows
13168 * non-zero address during special cycles. However, only
13169 * these ICH bridges are known to drive non-zero addresses
13170 * during special cycles.
13171 *
13172 * Since special cycles do not cross PCI bridges, we only
13173 * enable this workaround if the 5703 is on the secondary
13174 * bus of these ICH bridges.
13175 */
13176 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13177 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13178 static struct tg3_dev_id {
13179 u32 vendor;
13180 u32 device;
13181 u32 rev;
13182 } ich_chipsets[] = {
13183 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13184 PCI_ANY_ID },
13185 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13186 PCI_ANY_ID },
13187 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13188 0xa },
13189 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13190 PCI_ANY_ID },
13191 { },
13192 };
13193 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13194 struct pci_dev *bridge = NULL;
13195
13196 while (pci_id->vendor != 0) {
13197 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13198 bridge);
13199 if (!bridge) {
13200 pci_id++;
13201 continue;
13202 }
13203 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13204 if (bridge->revision > pci_id->rev)
6892914f
MC
13205 continue;
13206 }
13207 if (bridge->subordinate &&
13208 (bridge->subordinate->number ==
13209 tp->pdev->bus->number)) {
13210
13211 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13212 pci_dev_put(bridge);
13213 break;
13214 }
13215 }
13216 }
13217
41588ba1
MC
13218 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13219 static struct tg3_dev_id {
13220 u32 vendor;
13221 u32 device;
13222 } bridge_chipsets[] = {
13223 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13224 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13225 { },
13226 };
13227 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13228 struct pci_dev *bridge = NULL;
13229
13230 while (pci_id->vendor != 0) {
13231 bridge = pci_get_device(pci_id->vendor,
13232 pci_id->device,
13233 bridge);
13234 if (!bridge) {
13235 pci_id++;
13236 continue;
13237 }
13238 if (bridge->subordinate &&
13239 (bridge->subordinate->number <=
13240 tp->pdev->bus->number) &&
13241 (bridge->subordinate->subordinate >=
13242 tp->pdev->bus->number)) {
13243 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13244 pci_dev_put(bridge);
13245 break;
13246 }
13247 }
13248 }
13249
4a29cc2e
MC
13250 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13251 * DMA addresses > 40-bit. This bridge may have other additional
13252 * 57xx devices behind it in some 4-port NIC designs for example.
13253 * Any tg3 device found behind the bridge will also need the 40-bit
13254 * DMA workaround.
13255 */
a4e2b347
MC
13256 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13257 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13258 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13259 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13260 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13261 } else {
4a29cc2e
MC
13262 struct pci_dev *bridge = NULL;
13263
13264 do {
13265 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13266 PCI_DEVICE_ID_SERVERWORKS_EPB,
13267 bridge);
13268 if (bridge && bridge->subordinate &&
13269 (bridge->subordinate->number <=
13270 tp->pdev->bus->number) &&
13271 (bridge->subordinate->subordinate >=
13272 tp->pdev->bus->number)) {
13273 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13274 pci_dev_put(bridge);
13275 break;
13276 }
13277 } while (bridge);
13278 }
4cf78e4f 13279
1da177e4
LT
13280 /* Initialize misc host control in PCI block. */
13281 tp->misc_host_ctrl |= (misc_ctrl_reg &
13282 MISC_HOST_CTRL_CHIPREV);
13283 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13284 tp->misc_host_ctrl);
13285
f6eb9b1f
MC
13286 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13287 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
13288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
7544b097
MC
13289 tp->pdev_peer = tg3_find_peer(tp);
13290
c885e824
MC
13291 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13292 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13293 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13294 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13295
321d32a0
MC
13296 /* Intentionally exclude ASIC_REV_5906 */
13297 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13298 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13299 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13300 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13301 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13302 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13303 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
321d32a0
MC
13304 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13305
13306 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13307 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13308 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13309 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13310 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13311 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13312
1b440c56
JL
13313 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13314 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13315 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13316
027455ad
MC
13317 /* 5700 B0 chips do not support checksumming correctly due
13318 * to hardware bugs.
13319 */
13320 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13321 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13322 else {
7fe876af
ED
13323 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13324
027455ad 13325 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13326 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13327 features |= NETIF_F_IPV6_CSUM;
13328 tp->dev->features |= features;
13329 vlan_features_add(tp->dev, features);
027455ad
MC
13330 }
13331
507399f1 13332 /* Determine TSO capabilities */
4d163b75
MC
13333 if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
13334 ; /* Do nothing. HW bug. */
13335 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
e849cdc3
MC
13336 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13337 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13338 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13339 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13340 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13341 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13343 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13344 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13345 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13346 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13347 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13348 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13350 tp->fw_needed = FIRMWARE_TG3TSO5;
13351 else
13352 tp->fw_needed = FIRMWARE_TG3TSO;
13353 }
13354
13355 tp->irq_max = 1;
13356
5a6f3074 13357 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13358 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13359 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13360 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13361 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13362 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13363 tp->pdev_peer == tp->pdev))
13364 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13365
321d32a0 13366 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13367 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13368 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13369 }
4f125f42 13370
c885e824 13371 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
507399f1
MC
13372 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13373 tp->irq_max = TG3_IRQ_MAX_VECS;
13374 }
f6eb9b1f 13375 }
0e1406dd 13376
615774fe 13377 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13378 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13379 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13380 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13381 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13382 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13383 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13384 }
f6eb9b1f 13385
4d163b75
MC
13386 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
13387 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
b703df6f
MC
13388 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13389
f51f3562 13390 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13391 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13392 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13393 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13394
52f4490c
MC
13395 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13396 &pci_state_reg);
13397
5e7dfd0f
MC
13398 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13399 if (tp->pcie_cap != 0) {
13400 u16 lnkctl;
13401
1da177e4 13402 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13403
cf79003d 13404 tp->pcie_readrq = 4096;
b4495ed8
MC
13405 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
13406 tp->pcie_readrq = 2048;
cf79003d
MC
13407
13408 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13409
5e7dfd0f
MC
13410 pci_read_config_word(tp->pdev,
13411 tp->pcie_cap + PCI_EXP_LNKCTL,
13412 &lnkctl);
13413 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13414 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13415 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13416 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13417 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13418 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13419 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13420 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13421 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13422 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13423 }
52f4490c 13424 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13425 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13426 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13427 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13428 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13429 if (!tp->pcix_cap) {
2445e461
MC
13430 dev_err(&tp->pdev->dev,
13431 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13432 return -EIO;
13433 }
13434
13435 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13436 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13437 }
1da177e4 13438
399de50b
MC
13439 /* If we have an AMD 762 or VIA K8T800 chipset, write
13440 * reordering to the mailbox registers done by the host
13441 * controller can cause major troubles. We read back from
13442 * every mailbox register write to force the writes to be
13443 * posted to the chip in order.
13444 */
13445 if (pci_dev_present(write_reorder_chipsets) &&
13446 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13447 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13448
69fc4053
MC
13449 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13450 &tp->pci_cacheline_sz);
13451 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13452 &tp->pci_lat_timer);
1da177e4
LT
13453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13454 tp->pci_lat_timer < 64) {
13455 tp->pci_lat_timer = 64;
69fc4053
MC
13456 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13457 tp->pci_lat_timer);
1da177e4
LT
13458 }
13459
52f4490c
MC
13460 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13461 /* 5700 BX chips need to have their TX producer index
13462 * mailboxes written twice to workaround a bug.
13463 */
13464 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13465
52f4490c 13466 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13467 *
13468 * The workaround is to use indirect register accesses
13469 * for all chip writes not to mailbox registers.
13470 */
52f4490c 13471 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13472 u32 pm_reg;
1da177e4
LT
13473
13474 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13475
13476 /* The chip can have it's power management PCI config
13477 * space registers clobbered due to this bug.
13478 * So explicitly force the chip into D0 here.
13479 */
9974a356
MC
13480 pci_read_config_dword(tp->pdev,
13481 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13482 &pm_reg);
13483 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13484 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13485 pci_write_config_dword(tp->pdev,
13486 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13487 pm_reg);
13488
13489 /* Also, force SERR#/PERR# in PCI command. */
13490 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13491 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13492 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13493 }
13494 }
13495
1da177e4
LT
13496 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13497 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13498 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13499 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13500
13501 /* Chip-specific fixup from Broadcom driver */
13502 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13503 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13504 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13505 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13506 }
13507
1ee582d8 13508 /* Default fast path register access methods */
20094930 13509 tp->read32 = tg3_read32;
1ee582d8 13510 tp->write32 = tg3_write32;
09ee929c 13511 tp->read32_mbox = tg3_read32;
20094930 13512 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13513 tp->write32_tx_mbox = tg3_write32;
13514 tp->write32_rx_mbox = tg3_write32;
13515
13516 /* Various workaround register access methods */
13517 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13518 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13519 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13520 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13521 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13522 /*
13523 * Back to back register writes can cause problems on these
13524 * chips, the workaround is to read back all reg writes
13525 * except those to mailbox regs.
13526 *
13527 * See tg3_write_indirect_reg32().
13528 */
1ee582d8 13529 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13530 }
13531
1ee582d8
MC
13532 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13533 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13534 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13535 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13536 tp->write32_rx_mbox = tg3_write_flush_reg32;
13537 }
20094930 13538
6892914f
MC
13539 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13540 tp->read32 = tg3_read_indirect_reg32;
13541 tp->write32 = tg3_write_indirect_reg32;
13542 tp->read32_mbox = tg3_read_indirect_mbox;
13543 tp->write32_mbox = tg3_write_indirect_mbox;
13544 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13545 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13546
13547 iounmap(tp->regs);
22abe310 13548 tp->regs = NULL;
6892914f
MC
13549
13550 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13551 pci_cmd &= ~PCI_COMMAND_MEMORY;
13552 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13553 }
b5d3772c
MC
13554 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13555 tp->read32_mbox = tg3_read32_mbox_5906;
13556 tp->write32_mbox = tg3_write32_mbox_5906;
13557 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13558 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13559 }
6892914f 13560
bbadf503
MC
13561 if (tp->write32 == tg3_write_indirect_reg32 ||
13562 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13563 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13564 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13565 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13566
7d0c41ef 13567 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13568 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13569 * determined before calling tg3_set_power_state() so that
13570 * we know whether or not to switch out of Vaux power.
13571 * When the flag is set, it means that GPIO1 is used for eeprom
13572 * write protect and also implies that it is a LOM where GPIOs
13573 * are not used to switch power.
6aa20a22 13574 */
7d0c41ef
MC
13575 tg3_get_eeprom_hw_cfg(tp);
13576
0d3031d9
MC
13577 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13578 /* Allow reads and writes to the
13579 * APE register and memory space.
13580 */
13581 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13582 PCISTATE_ALLOW_APE_SHMEM_WR |
13583 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13584 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13585 pci_state_reg);
13586 }
13587
9936bcf6 13588 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13589 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13590 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13591 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
c885e824 13592 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
d30cdd28
MC
13593 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13594
c866b7ea 13595 /* Set up tp->grc_local_ctrl before calling tg_power_up().
314fba34
MC
13596 * GPIO1 driven high will bring 5700's external PHY out of reset.
13597 * It is also used as eeprom write protect on LOMs.
13598 */
13599 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13600 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13601 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13602 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13603 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13604 /* Unused GPIO3 must be driven as output on 5752 because there
13605 * are no pull-up resistors on unused GPIO pins.
13606 */
13607 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13608 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13609
321d32a0 13610 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13611 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13612 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13613 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13614
8d519ab2
MC
13615 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13616 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13617 /* Turn off the debug UART. */
13618 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13619 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13620 /* Keep VMain power. */
13621 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13622 GRC_LCLCTRL_GPIO_OUTPUT0;
13623 }
13624
1da177e4 13625 /* Force the chip into D0. */
c866b7ea 13626 err = tg3_power_up(tp);
1da177e4 13627 if (err) {
2445e461 13628 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13629 return err;
13630 }
13631
1da177e4
LT
13632 /* Derive initial jumbo mode from MTU assigned in
13633 * ether_setup() via the alloc_etherdev() call
13634 */
0f893dc6 13635 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13636 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13637 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13638
13639 /* Determine WakeOnLan speed to use. */
13640 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13641 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13642 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13643 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13644 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13645 } else {
13646 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13647 }
13648
7f97a4bd 13649 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13650 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13651
1da177e4
LT
13652 /* A few boards don't want Ethernet@WireSpeed phy feature */
13653 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13654 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13655 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13656 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13657 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13658 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13659 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13660
13661 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13662 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13663 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13664 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13665 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13666
321d32a0 13667 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13668 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13669 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13670 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
c885e824 13671 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
c424cb24 13672 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13673 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13674 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13675 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13676 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13677 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13678 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13679 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13680 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13681 } else
f07e9af3 13682 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13683 }
1da177e4 13684
b2a5c19c
MC
13685 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13686 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13687 tp->phy_otp = tg3_read_otp_phycfg(tp);
13688 if (tp->phy_otp == 0)
13689 tp->phy_otp = TG3_OTP_DEFAULT;
13690 }
13691
f51f3562 13692 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13693 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13694 else
13695 tp->mi_mode = MAC_MI_MODE_BASE;
13696
1da177e4 13697 tp->coalesce_mode = 0;
1da177e4
LT
13698 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13699 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13700 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13701
321d32a0
MC
13702 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13703 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13704 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13705
158d7abd
MC
13706 err = tg3_mdio_init(tp);
13707 if (err)
13708 return err;
1da177e4
LT
13709
13710 /* Initialize data/descriptor byte/word swapping. */
13711 val = tr32(GRC_MODE);
13712 val &= GRC_MODE_HOST_STACKUP;
13713 tw32(GRC_MODE, val | tp->grc_mode);
13714
13715 tg3_switch_clocks(tp);
13716
13717 /* Clear this out for sanity. */
13718 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13719
13720 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13721 &pci_state_reg);
13722 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13723 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13724 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13725
13726 if (chiprevid == CHIPREV_ID_5701_A0 ||
13727 chiprevid == CHIPREV_ID_5701_B0 ||
13728 chiprevid == CHIPREV_ID_5701_B2 ||
13729 chiprevid == CHIPREV_ID_5701_B5) {
13730 void __iomem *sram_base;
13731
13732 /* Write some dummy words into the SRAM status block
13733 * area, see if it reads back correctly. If the return
13734 * value is bad, force enable the PCIX workaround.
13735 */
13736 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13737
13738 writel(0x00000000, sram_base);
13739 writel(0x00000000, sram_base + 4);
13740 writel(0xffffffff, sram_base + 4);
13741 if (readl(sram_base) != 0x00000000)
13742 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13743 }
13744 }
13745
13746 udelay(50);
13747 tg3_nvram_init(tp);
13748
13749 grc_misc_cfg = tr32(GRC_MISC_CFG);
13750 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13751
1da177e4
LT
13752 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13753 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13754 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13755 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13756
fac9b83e
DM
13757 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13758 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13759 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13760 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13761 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13762 HOSTCC_MODE_CLRTICK_TXBD);
13763
13764 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13765 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13766 tp->misc_host_ctrl);
13767 }
13768
3bda1258
MC
13769 /* Preserve the APE MAC_MODE bits */
13770 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 13771 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
13772 else
13773 tp->mac_mode = TG3_DEF_MAC_MODE;
13774
1da177e4
LT
13775 /* these are limited to 10/100 only */
13776 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13777 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13778 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13779 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13780 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13781 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13782 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13783 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13784 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13785 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13786 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13787 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13788 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13789 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
13790 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13791 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
13792
13793 err = tg3_phy_probe(tp);
13794 if (err) {
2445e461 13795 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 13796 /* ... but do not return immediately ... */
b02fd9e3 13797 tg3_mdio_fini(tp);
1da177e4
LT
13798 }
13799
184b8904 13800 tg3_read_vpd(tp);
c4e6575c 13801 tg3_read_fw_ver(tp);
1da177e4 13802
f07e9af3
MC
13803 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
13804 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13805 } else {
13806 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 13807 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 13808 else
f07e9af3 13809 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
13810 }
13811
13812 /* 5700 {AX,BX} chips have a broken status block link
13813 * change bit implementation, so we must use the
13814 * status register in those cases.
13815 */
13816 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13817 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13818 else
13819 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13820
13821 /* The led_ctrl is set during tg3_phy_probe, here we might
13822 * have to force the link status polling mechanism based
13823 * upon subsystem IDs.
13824 */
13825 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 13826 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
13827 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
13828 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
13829 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
13830 }
13831
13832 /* For all SERDES we poll the MAC status register. */
f07e9af3 13833 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
13834 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13835 else
13836 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13837
9dc7a113 13838 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
d2757fc4 13839 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 13840 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 13841 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
9dc7a113 13842 tp->rx_offset -= NET_IP_ALIGN;
d2757fc4 13843#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 13844 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
13845#endif
13846 }
1da177e4 13847
2c49a44d
MC
13848 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
13849 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
13850 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
13851
2c49a44d 13852 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
13853
13854 /* Increment the rx prod index on the rx std ring by at most
13855 * 8 for these chips to workaround hw errata.
13856 */
13857 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13858 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13859 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13860 tp->rx_std_max_post = 8;
13861
8ed5d97e
MC
13862 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13863 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13864 PCIE_PWR_MGMT_L1_THRESH_MSK;
13865
1da177e4
LT
13866 return err;
13867}
13868
49b6e95f 13869#ifdef CONFIG_SPARC
1da177e4
LT
13870static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13871{
13872 struct net_device *dev = tp->dev;
13873 struct pci_dev *pdev = tp->pdev;
49b6e95f 13874 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 13875 const unsigned char *addr;
49b6e95f
DM
13876 int len;
13877
13878 addr = of_get_property(dp, "local-mac-address", &len);
13879 if (addr && len == 6) {
13880 memcpy(dev->dev_addr, addr, 6);
13881 memcpy(dev->perm_addr, dev->dev_addr, 6);
13882 return 0;
1da177e4
LT
13883 }
13884 return -ENODEV;
13885}
13886
13887static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13888{
13889 struct net_device *dev = tp->dev;
13890
13891 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 13892 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
13893 return 0;
13894}
13895#endif
13896
13897static int __devinit tg3_get_device_address(struct tg3 *tp)
13898{
13899 struct net_device *dev = tp->dev;
13900 u32 hi, lo, mac_offset;
008652b3 13901 int addr_ok = 0;
1da177e4 13902
49b6e95f 13903#ifdef CONFIG_SPARC
1da177e4
LT
13904 if (!tg3_get_macaddr_sparc(tp))
13905 return 0;
13906#endif
13907
13908 mac_offset = 0x7c;
f49639e6 13909 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 13910 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
13911 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13912 mac_offset = 0xcc;
13913 if (tg3_nvram_lock(tp))
13914 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13915 else
13916 tg3_nvram_unlock(tp);
a50d0796
MC
13917 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13918 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13919 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 13920 mac_offset = 0xcc;
a50d0796
MC
13921 if (PCI_FUNC(tp->pdev->devfn) > 1)
13922 mac_offset += 0x18c;
a1b950d5 13923 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 13924 mac_offset = 0x10;
1da177e4
LT
13925
13926 /* First try to get it from MAC address mailbox. */
13927 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13928 if ((hi >> 16) == 0x484b) {
13929 dev->dev_addr[0] = (hi >> 8) & 0xff;
13930 dev->dev_addr[1] = (hi >> 0) & 0xff;
13931
13932 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13933 dev->dev_addr[2] = (lo >> 24) & 0xff;
13934 dev->dev_addr[3] = (lo >> 16) & 0xff;
13935 dev->dev_addr[4] = (lo >> 8) & 0xff;
13936 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 13937
008652b3
MC
13938 /* Some old bootcode may report a 0 MAC address in SRAM */
13939 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13940 }
13941 if (!addr_ok) {
13942 /* Next, try NVRAM. */
df259d8c
MC
13943 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13944 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 13945 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
13946 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13947 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
13948 }
13949 /* Finally just fetch it out of the MAC control regs. */
13950 else {
13951 hi = tr32(MAC_ADDR_0_HIGH);
13952 lo = tr32(MAC_ADDR_0_LOW);
13953
13954 dev->dev_addr[5] = lo & 0xff;
13955 dev->dev_addr[4] = (lo >> 8) & 0xff;
13956 dev->dev_addr[3] = (lo >> 16) & 0xff;
13957 dev->dev_addr[2] = (lo >> 24) & 0xff;
13958 dev->dev_addr[1] = hi & 0xff;
13959 dev->dev_addr[0] = (hi >> 8) & 0xff;
13960 }
1da177e4
LT
13961 }
13962
13963 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 13964#ifdef CONFIG_SPARC
1da177e4
LT
13965 if (!tg3_get_default_macaddr_sparc(tp))
13966 return 0;
13967#endif
13968 return -EINVAL;
13969 }
2ff43697 13970 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
13971 return 0;
13972}
13973
59e6b434
DM
13974#define BOUNDARY_SINGLE_CACHELINE 1
13975#define BOUNDARY_MULTI_CACHELINE 2
13976
13977static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13978{
13979 int cacheline_size;
13980 u8 byte;
13981 int goal;
13982
13983 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13984 if (byte == 0)
13985 cacheline_size = 1024;
13986 else
13987 cacheline_size = (int) byte * 4;
13988
13989 /* On 5703 and later chips, the boundary bits have no
13990 * effect.
13991 */
13992 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13993 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13994 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13995 goto out;
13996
13997#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13998 goal = BOUNDARY_MULTI_CACHELINE;
13999#else
14000#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14001 goal = BOUNDARY_SINGLE_CACHELINE;
14002#else
14003 goal = 0;
14004#endif
14005#endif
14006
c885e824 14007 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
cbf9ca6c
MC
14008 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14009 goto out;
14010 }
14011
59e6b434
DM
14012 if (!goal)
14013 goto out;
14014
14015 /* PCI controllers on most RISC systems tend to disconnect
14016 * when a device tries to burst across a cache-line boundary.
14017 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14018 *
14019 * Unfortunately, for PCI-E there are only limited
14020 * write-side controls for this, and thus for reads
14021 * we will still get the disconnects. We'll also waste
14022 * these PCI cycles for both read and write for chips
14023 * other than 5700 and 5701 which do not implement the
14024 * boundary bits.
14025 */
14026 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14027 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14028 switch (cacheline_size) {
14029 case 16:
14030 case 32:
14031 case 64:
14032 case 128:
14033 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14034 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14035 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14036 } else {
14037 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14038 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14039 }
14040 break;
14041
14042 case 256:
14043 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14044 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14045 break;
14046
14047 default:
14048 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14049 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14050 break;
855e1111 14051 }
59e6b434
DM
14052 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14053 switch (cacheline_size) {
14054 case 16:
14055 case 32:
14056 case 64:
14057 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14058 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14059 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14060 break;
14061 }
14062 /* fallthrough */
14063 case 128:
14064 default:
14065 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14066 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14067 break;
855e1111 14068 }
59e6b434
DM
14069 } else {
14070 switch (cacheline_size) {
14071 case 16:
14072 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14073 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14074 DMA_RWCTRL_WRITE_BNDRY_16);
14075 break;
14076 }
14077 /* fallthrough */
14078 case 32:
14079 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14080 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14081 DMA_RWCTRL_WRITE_BNDRY_32);
14082 break;
14083 }
14084 /* fallthrough */
14085 case 64:
14086 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14087 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14088 DMA_RWCTRL_WRITE_BNDRY_64);
14089 break;
14090 }
14091 /* fallthrough */
14092 case 128:
14093 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14094 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14095 DMA_RWCTRL_WRITE_BNDRY_128);
14096 break;
14097 }
14098 /* fallthrough */
14099 case 256:
14100 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14101 DMA_RWCTRL_WRITE_BNDRY_256);
14102 break;
14103 case 512:
14104 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14105 DMA_RWCTRL_WRITE_BNDRY_512);
14106 break;
14107 case 1024:
14108 default:
14109 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14110 DMA_RWCTRL_WRITE_BNDRY_1024);
14111 break;
855e1111 14112 }
59e6b434
DM
14113 }
14114
14115out:
14116 return val;
14117}
14118
1da177e4
LT
14119static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14120{
14121 struct tg3_internal_buffer_desc test_desc;
14122 u32 sram_dma_descs;
14123 int i, ret;
14124
14125 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14126
14127 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14128 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14129 tw32(RDMAC_STATUS, 0);
14130 tw32(WDMAC_STATUS, 0);
14131
14132 tw32(BUFMGR_MODE, 0);
14133 tw32(FTQ_RESET, 0);
14134
14135 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14136 test_desc.addr_lo = buf_dma & 0xffffffff;
14137 test_desc.nic_mbuf = 0x00002100;
14138 test_desc.len = size;
14139
14140 /*
14141 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14142 * the *second* time the tg3 driver was getting loaded after an
14143 * initial scan.
14144 *
14145 * Broadcom tells me:
14146 * ...the DMA engine is connected to the GRC block and a DMA
14147 * reset may affect the GRC block in some unpredictable way...
14148 * The behavior of resets to individual blocks has not been tested.
14149 *
14150 * Broadcom noted the GRC reset will also reset all sub-components.
14151 */
14152 if (to_device) {
14153 test_desc.cqid_sqid = (13 << 8) | 2;
14154
14155 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14156 udelay(40);
14157 } else {
14158 test_desc.cqid_sqid = (16 << 8) | 7;
14159
14160 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14161 udelay(40);
14162 }
14163 test_desc.flags = 0x00000005;
14164
14165 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14166 u32 val;
14167
14168 val = *(((u32 *)&test_desc) + i);
14169 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14170 sram_dma_descs + (i * sizeof(u32)));
14171 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14172 }
14173 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14174
859a5887 14175 if (to_device)
1da177e4 14176 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14177 else
1da177e4 14178 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14179
14180 ret = -ENODEV;
14181 for (i = 0; i < 40; i++) {
14182 u32 val;
14183
14184 if (to_device)
14185 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14186 else
14187 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14188 if ((val & 0xffff) == sram_dma_descs) {
14189 ret = 0;
14190 break;
14191 }
14192
14193 udelay(100);
14194 }
14195
14196 return ret;
14197}
14198
ded7340d 14199#define TEST_BUFFER_SIZE 0x2000
1da177e4 14200
895950c2
JP
14201DEFINE_PCI_DEVICE_TABLE(dma_wait_state_chipsets) = {
14202 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14203 { },
14204};
14205
1da177e4
LT
14206static int __devinit tg3_test_dma(struct tg3 *tp)
14207{
14208 dma_addr_t buf_dma;
59e6b434 14209 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14210 int ret = 0;
1da177e4 14211
4bae65c8
MC
14212 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14213 &buf_dma, GFP_KERNEL);
1da177e4
LT
14214 if (!buf) {
14215 ret = -ENOMEM;
14216 goto out_nofree;
14217 }
14218
14219 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14220 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14221
59e6b434 14222 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14223
c885e824 14224 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
cbf9ca6c
MC
14225 goto out;
14226
1da177e4
LT
14227 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14228 /* DMA read watermark not used on PCIE */
14229 tp->dma_rwctrl |= 0x00180000;
14230 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14232 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14233 tp->dma_rwctrl |= 0x003f0000;
14234 else
14235 tp->dma_rwctrl |= 0x003f000f;
14236 } else {
14237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14238 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14239 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14240 u32 read_water = 0x7;
1da177e4 14241
4a29cc2e
MC
14242 /* If the 5704 is behind the EPB bridge, we can
14243 * do the less restrictive ONE_DMA workaround for
14244 * better performance.
14245 */
14246 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14247 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14248 tp->dma_rwctrl |= 0x8000;
14249 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14250 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14251
49afdeb6
MC
14252 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14253 read_water = 4;
59e6b434 14254 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14255 tp->dma_rwctrl |=
14256 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14257 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14258 (1 << 23);
4cf78e4f
MC
14259 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14260 /* 5780 always in PCIX mode */
14261 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14262 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14263 /* 5714 always in PCIX mode */
14264 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14265 } else {
14266 tp->dma_rwctrl |= 0x001b000f;
14267 }
14268 }
14269
14270 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14271 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14272 tp->dma_rwctrl &= 0xfffffff0;
14273
14274 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14275 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14276 /* Remove this if it causes problems for some boards. */
14277 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14278
14279 /* On 5700/5701 chips, we need to set this bit.
14280 * Otherwise the chip will issue cacheline transactions
14281 * to streamable DMA memory with not all the byte
14282 * enables turned on. This is an error on several
14283 * RISC PCI controllers, in particular sparc64.
14284 *
14285 * On 5703/5704 chips, this bit has been reassigned
14286 * a different meaning. In particular, it is used
14287 * on those chips to enable a PCI-X workaround.
14288 */
14289 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14290 }
14291
14292 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14293
14294#if 0
14295 /* Unneeded, already done by tg3_get_invariants. */
14296 tg3_switch_clocks(tp);
14297#endif
14298
1da177e4
LT
14299 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14300 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14301 goto out;
14302
59e6b434
DM
14303 /* It is best to perform DMA test with maximum write burst size
14304 * to expose the 5700/5701 write DMA bug.
14305 */
14306 saved_dma_rwctrl = tp->dma_rwctrl;
14307 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14308 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14309
1da177e4
LT
14310 while (1) {
14311 u32 *p = buf, i;
14312
14313 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14314 p[i] = i;
14315
14316 /* Send the buffer to the chip. */
14317 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14318 if (ret) {
2445e461
MC
14319 dev_err(&tp->pdev->dev,
14320 "%s: Buffer write failed. err = %d\n",
14321 __func__, ret);
1da177e4
LT
14322 break;
14323 }
14324
14325#if 0
14326 /* validate data reached card RAM correctly. */
14327 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14328 u32 val;
14329 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14330 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14331 dev_err(&tp->pdev->dev,
14332 "%s: Buffer corrupted on device! "
14333 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14334 /* ret = -ENODEV here? */
14335 }
14336 p[i] = 0;
14337 }
14338#endif
14339 /* Now read it back. */
14340 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14341 if (ret) {
5129c3a3
MC
14342 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14343 "err = %d\n", __func__, ret);
1da177e4
LT
14344 break;
14345 }
14346
14347 /* Verify it. */
14348 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14349 if (p[i] == i)
14350 continue;
14351
59e6b434
DM
14352 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14353 DMA_RWCTRL_WRITE_BNDRY_16) {
14354 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14355 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14356 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14357 break;
14358 } else {
2445e461
MC
14359 dev_err(&tp->pdev->dev,
14360 "%s: Buffer corrupted on read back! "
14361 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14362 ret = -ENODEV;
14363 goto out;
14364 }
14365 }
14366
14367 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14368 /* Success. */
14369 ret = 0;
14370 break;
14371 }
14372 }
59e6b434
DM
14373 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14374 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab 14375
59e6b434 14376 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14377 * now look for chipsets that are known to expose the
14378 * DMA bug without failing the test.
59e6b434 14379 */
6d1cfbab
MC
14380 if (pci_dev_present(dma_wait_state_chipsets)) {
14381 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14382 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14383 } else {
6d1cfbab
MC
14384 /* Safe to use the calculated DMA boundary. */
14385 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14386 }
6d1cfbab 14387
59e6b434
DM
14388 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14389 }
1da177e4
LT
14390
14391out:
4bae65c8 14392 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14393out_nofree:
14394 return ret;
14395}
14396
14397static void __devinit tg3_init_link_config(struct tg3 *tp)
14398{
14399 tp->link_config.advertising =
14400 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14401 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14402 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14403 ADVERTISED_Autoneg | ADVERTISED_MII);
14404 tp->link_config.speed = SPEED_INVALID;
14405 tp->link_config.duplex = DUPLEX_INVALID;
14406 tp->link_config.autoneg = AUTONEG_ENABLE;
1da177e4
LT
14407 tp->link_config.active_speed = SPEED_INVALID;
14408 tp->link_config.active_duplex = DUPLEX_INVALID;
1da177e4
LT
14409 tp->link_config.orig_speed = SPEED_INVALID;
14410 tp->link_config.orig_duplex = DUPLEX_INVALID;
14411 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14412}
14413
14414static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14415{
c885e824 14416 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
666bc831
MC
14417 tp->bufmgr_config.mbuf_read_dma_low_water =
14418 DEFAULT_MB_RDMA_LOW_WATER_5705;
14419 tp->bufmgr_config.mbuf_mac_rx_low_water =
14420 DEFAULT_MB_MACRX_LOW_WATER_57765;
14421 tp->bufmgr_config.mbuf_high_water =
14422 DEFAULT_MB_HIGH_WATER_57765;
14423
14424 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14425 DEFAULT_MB_RDMA_LOW_WATER_5705;
14426 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14427 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14428 tp->bufmgr_config.mbuf_high_water_jumbo =
14429 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14430 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14431 tp->bufmgr_config.mbuf_read_dma_low_water =
14432 DEFAULT_MB_RDMA_LOW_WATER_5705;
14433 tp->bufmgr_config.mbuf_mac_rx_low_water =
14434 DEFAULT_MB_MACRX_LOW_WATER_5705;
14435 tp->bufmgr_config.mbuf_high_water =
14436 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14437 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14438 tp->bufmgr_config.mbuf_mac_rx_low_water =
14439 DEFAULT_MB_MACRX_LOW_WATER_5906;
14440 tp->bufmgr_config.mbuf_high_water =
14441 DEFAULT_MB_HIGH_WATER_5906;
14442 }
fdfec172
MC
14443
14444 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14445 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14446 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14447 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14448 tp->bufmgr_config.mbuf_high_water_jumbo =
14449 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14450 } else {
14451 tp->bufmgr_config.mbuf_read_dma_low_water =
14452 DEFAULT_MB_RDMA_LOW_WATER;
14453 tp->bufmgr_config.mbuf_mac_rx_low_water =
14454 DEFAULT_MB_MACRX_LOW_WATER;
14455 tp->bufmgr_config.mbuf_high_water =
14456 DEFAULT_MB_HIGH_WATER;
14457
14458 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14459 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14460 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14461 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14462 tp->bufmgr_config.mbuf_high_water_jumbo =
14463 DEFAULT_MB_HIGH_WATER_JUMBO;
14464 }
1da177e4
LT
14465
14466 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14467 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14468}
14469
14470static char * __devinit tg3_phy_string(struct tg3 *tp)
14471{
79eb6904
MC
14472 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14473 case TG3_PHY_ID_BCM5400: return "5400";
14474 case TG3_PHY_ID_BCM5401: return "5401";
14475 case TG3_PHY_ID_BCM5411: return "5411";
14476 case TG3_PHY_ID_BCM5701: return "5701";
14477 case TG3_PHY_ID_BCM5703: return "5703";
14478 case TG3_PHY_ID_BCM5704: return "5704";
14479 case TG3_PHY_ID_BCM5705: return "5705";
14480 case TG3_PHY_ID_BCM5750: return "5750";
14481 case TG3_PHY_ID_BCM5752: return "5752";
14482 case TG3_PHY_ID_BCM5714: return "5714";
14483 case TG3_PHY_ID_BCM5780: return "5780";
14484 case TG3_PHY_ID_BCM5755: return "5755";
14485 case TG3_PHY_ID_BCM5787: return "5787";
14486 case TG3_PHY_ID_BCM5784: return "5784";
14487 case TG3_PHY_ID_BCM5756: return "5722/5756";
14488 case TG3_PHY_ID_BCM5906: return "5906";
14489 case TG3_PHY_ID_BCM5761: return "5761";
14490 case TG3_PHY_ID_BCM5718C: return "5718C";
14491 case TG3_PHY_ID_BCM5718S: return "5718S";
14492 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14493 case TG3_PHY_ID_BCM5719C: return "5719C";
79eb6904 14494 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14495 case 0: return "serdes";
14496 default: return "unknown";
855e1111 14497 }
1da177e4
LT
14498}
14499
f9804ddb
MC
14500static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14501{
14502 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14503 strcpy(str, "PCI Express");
14504 return str;
14505 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14506 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14507
14508 strcpy(str, "PCIX:");
14509
14510 if ((clock_ctrl == 7) ||
14511 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14512 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14513 strcat(str, "133MHz");
14514 else if (clock_ctrl == 0)
14515 strcat(str, "33MHz");
14516 else if (clock_ctrl == 2)
14517 strcat(str, "50MHz");
14518 else if (clock_ctrl == 4)
14519 strcat(str, "66MHz");
14520 else if (clock_ctrl == 6)
14521 strcat(str, "100MHz");
f9804ddb
MC
14522 } else {
14523 strcpy(str, "PCI:");
14524 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14525 strcat(str, "66MHz");
14526 else
14527 strcat(str, "33MHz");
14528 }
14529 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14530 strcat(str, ":32-bit");
14531 else
14532 strcat(str, ":64-bit");
14533 return str;
14534}
14535
8c2dc7e1 14536static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14537{
14538 struct pci_dev *peer;
14539 unsigned int func, devnr = tp->pdev->devfn & ~7;
14540
14541 for (func = 0; func < 8; func++) {
14542 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14543 if (peer && peer != tp->pdev)
14544 break;
14545 pci_dev_put(peer);
14546 }
16fe9d74
MC
14547 /* 5704 can be configured in single-port mode, set peer to
14548 * tp->pdev in that case.
14549 */
14550 if (!peer) {
14551 peer = tp->pdev;
14552 return peer;
14553 }
1da177e4
LT
14554
14555 /*
14556 * We don't need to keep the refcount elevated; there's no way
14557 * to remove one half of this device without removing the other
14558 */
14559 pci_dev_put(peer);
14560
14561 return peer;
14562}
14563
15f9850d
DM
14564static void __devinit tg3_init_coal(struct tg3 *tp)
14565{
14566 struct ethtool_coalesce *ec = &tp->coal;
14567
14568 memset(ec, 0, sizeof(*ec));
14569 ec->cmd = ETHTOOL_GCOALESCE;
14570 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14571 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14572 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14573 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14574 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14575 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14576 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14577 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14578 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14579
14580 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14581 HOSTCC_MODE_CLRTICK_TXBD)) {
14582 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14583 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14584 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14585 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14586 }
d244c892
MC
14587
14588 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14589 ec->rx_coalesce_usecs_irq = 0;
14590 ec->tx_coalesce_usecs_irq = 0;
14591 ec->stats_block_coalesce_usecs = 0;
14592 }
15f9850d
DM
14593}
14594
7c7d64b8
SH
14595static const struct net_device_ops tg3_netdev_ops = {
14596 .ndo_open = tg3_open,
14597 .ndo_stop = tg3_close,
00829823 14598 .ndo_start_xmit = tg3_start_xmit,
511d2224 14599 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14600 .ndo_validate_addr = eth_validate_addr,
14601 .ndo_set_multicast_list = tg3_set_rx_mode,
14602 .ndo_set_mac_address = tg3_set_mac_addr,
14603 .ndo_do_ioctl = tg3_ioctl,
14604 .ndo_tx_timeout = tg3_tx_timeout,
14605 .ndo_change_mtu = tg3_change_mtu,
14606#if TG3_VLAN_TAG_USED
14607 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14608#endif
14609#ifdef CONFIG_NET_POLL_CONTROLLER
14610 .ndo_poll_controller = tg3_poll_controller,
14611#endif
14612};
14613
14614static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14615 .ndo_open = tg3_open,
14616 .ndo_stop = tg3_close,
14617 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14618 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14619 .ndo_validate_addr = eth_validate_addr,
14620 .ndo_set_multicast_list = tg3_set_rx_mode,
14621 .ndo_set_mac_address = tg3_set_mac_addr,
14622 .ndo_do_ioctl = tg3_ioctl,
14623 .ndo_tx_timeout = tg3_tx_timeout,
14624 .ndo_change_mtu = tg3_change_mtu,
14625#if TG3_VLAN_TAG_USED
14626 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14627#endif
14628#ifdef CONFIG_NET_POLL_CONTROLLER
14629 .ndo_poll_controller = tg3_poll_controller,
14630#endif
14631};
14632
1da177e4
LT
14633static int __devinit tg3_init_one(struct pci_dev *pdev,
14634 const struct pci_device_id *ent)
14635{
1da177e4
LT
14636 struct net_device *dev;
14637 struct tg3 *tp;
646c9edd
MC
14638 int i, err, pm_cap;
14639 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14640 char str[40];
72f2afb8 14641 u64 dma_mask, persist_dma_mask;
1da177e4 14642
05dbe005 14643 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14644
14645 err = pci_enable_device(pdev);
14646 if (err) {
2445e461 14647 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14648 return err;
14649 }
14650
1da177e4
LT
14651 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14652 if (err) {
2445e461 14653 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14654 goto err_out_disable_pdev;
14655 }
14656
14657 pci_set_master(pdev);
14658
14659 /* Find power-management capability. */
14660 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14661 if (pm_cap == 0) {
2445e461
MC
14662 dev_err(&pdev->dev,
14663 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14664 err = -EIO;
14665 goto err_out_free_res;
14666 }
14667
fe5f5787 14668 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14669 if (!dev) {
2445e461 14670 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14671 err = -ENOMEM;
14672 goto err_out_free_res;
14673 }
14674
1da177e4
LT
14675 SET_NETDEV_DEV(dev, &pdev->dev);
14676
1da177e4
LT
14677#if TG3_VLAN_TAG_USED
14678 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14679#endif
14680
14681 tp = netdev_priv(dev);
14682 tp->pdev = pdev;
14683 tp->dev = dev;
14684 tp->pm_cap = pm_cap;
1da177e4
LT
14685 tp->rx_mode = TG3_DEF_RX_MODE;
14686 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14687
1da177e4
LT
14688 if (tg3_debug > 0)
14689 tp->msg_enable = tg3_debug;
14690 else
14691 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14692
14693 /* The word/byte swap controls here control register access byte
14694 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14695 * setting below.
14696 */
14697 tp->misc_host_ctrl =
14698 MISC_HOST_CTRL_MASK_PCI_INT |
14699 MISC_HOST_CTRL_WORD_SWAP |
14700 MISC_HOST_CTRL_INDIR_ACCESS |
14701 MISC_HOST_CTRL_PCISTATE_RW;
14702
14703 /* The NONFRM (non-frame) byte/word swap controls take effect
14704 * on descriptor entries, anything which isn't packet data.
14705 *
14706 * The StrongARM chips on the board (one for tx, one for rx)
14707 * are running in big-endian mode.
14708 */
14709 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14710 GRC_MODE_WSWAP_NONFRM_DATA);
14711#ifdef __BIG_ENDIAN
14712 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14713#endif
14714 spin_lock_init(&tp->lock);
1da177e4 14715 spin_lock_init(&tp->indirect_lock);
c4028958 14716 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14717
d5fe488a 14718 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14719 if (!tp->regs) {
ab96b241 14720 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14721 err = -ENOMEM;
14722 goto err_out_free_dev;
14723 }
14724
14725 tg3_init_link_config(tp);
14726
1da177e4
LT
14727 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14728 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14729
1da177e4 14730 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14731 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14732 dev->irq = pdev->irq;
1da177e4
LT
14733
14734 err = tg3_get_invariants(tp);
14735 if (err) {
ab96b241
MC
14736 dev_err(&pdev->dev,
14737 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14738 goto err_out_iounmap;
14739 }
14740
615774fe 14741 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
2e9f7a74 14742 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
a50d0796 14743 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
00829823
SH
14744 dev->netdev_ops = &tg3_netdev_ops;
14745 else
14746 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14747
14748
4a29cc2e
MC
14749 /* The EPB bridge inside 5714, 5715, and 5780 and any
14750 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14751 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14752 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14753 * do DMA address check in tg3_start_xmit().
14754 */
4a29cc2e 14755 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14756 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14757 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14758 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14759#ifdef CONFIG_HIGHMEM
6a35528a 14760 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14761#endif
4a29cc2e 14762 } else
6a35528a 14763 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14764
14765 /* Configure DMA attributes. */
284901a9 14766 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14767 err = pci_set_dma_mask(pdev, dma_mask);
14768 if (!err) {
14769 dev->features |= NETIF_F_HIGHDMA;
14770 err = pci_set_consistent_dma_mask(pdev,
14771 persist_dma_mask);
14772 if (err < 0) {
ab96b241
MC
14773 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14774 "DMA for consistent allocations\n");
72f2afb8
MC
14775 goto err_out_iounmap;
14776 }
14777 }
14778 }
284901a9
YH
14779 if (err || dma_mask == DMA_BIT_MASK(32)) {
14780 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14781 if (err) {
ab96b241
MC
14782 dev_err(&pdev->dev,
14783 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14784 goto err_out_iounmap;
14785 }
14786 }
14787
fdfec172 14788 tg3_init_bufmgr_config(tp);
1da177e4 14789
507399f1
MC
14790 /* Selectively allow TSO based on operating conditions */
14791 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14792 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14793 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14794 else {
14795 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14796 tp->fw_needed = NULL;
1da177e4 14797 }
507399f1
MC
14798
14799 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14800 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14801
4e3a7aaa
MC
14802 /* TSO is on by default on chips that support hardware TSO.
14803 * Firmware TSO on older chips gives lower performance, so it
14804 * is off by default, but can be enabled using ethtool.
14805 */
e849cdc3 14806 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14807 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14808 dev->features |= NETIF_F_TSO;
7fe876af
ED
14809 vlan_features_add(dev, NETIF_F_TSO);
14810 }
e849cdc3
MC
14811 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14812 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14813 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14814 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14815 vlan_features_add(dev, NETIF_F_TSO6);
14816 }
e849cdc3
MC
14817 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14818 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14819 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14820 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14821 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14822 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 14823 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
14824 vlan_features_add(dev, NETIF_F_TSO_ECN);
14825 }
b0026624 14826 }
1da177e4 14827
1da177e4
LT
14828 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14829 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14830 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14831 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14832 tp->rx_pending = 63;
14833 }
14834
1da177e4
LT
14835 err = tg3_get_device_address(tp);
14836 if (err) {
ab96b241
MC
14837 dev_err(&pdev->dev,
14838 "Could not obtain valid ethernet address, aborting\n");
026a6c21 14839 goto err_out_iounmap;
1da177e4
LT
14840 }
14841
c88864df 14842 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 14843 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 14844 if (!tp->aperegs) {
ab96b241
MC
14845 dev_err(&pdev->dev,
14846 "Cannot map APE registers, aborting\n");
c88864df 14847 err = -ENOMEM;
026a6c21 14848 goto err_out_iounmap;
c88864df
MC
14849 }
14850
14851 tg3_ape_lock_init(tp);
7fd76445
MC
14852
14853 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14854 tg3_read_dash_ver(tp);
c88864df
MC
14855 }
14856
1da177e4
LT
14857 /*
14858 * Reset chip in case UNDI or EFI driver did not shutdown
14859 * DMA self test will enable WDMAC and we'll see (spurious)
14860 * pending DMA on the PCI bus at that point.
14861 */
14862 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14863 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 14864 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 14865 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
14866 }
14867
14868 err = tg3_test_dma(tp);
14869 if (err) {
ab96b241 14870 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 14871 goto err_out_apeunmap;
1da177e4
LT
14872 }
14873
1da177e4
LT
14874 /* flow control autonegotiation is default behavior */
14875 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
e18ce346 14876 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1da177e4 14877
78f90dcf
MC
14878 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14879 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14880 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 14881 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
14882 struct tg3_napi *tnapi = &tp->napi[i];
14883
14884 tnapi->tp = tp;
14885 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14886
14887 tnapi->int_mbox = intmbx;
14888 if (i < 4)
14889 intmbx += 0x8;
14890 else
14891 intmbx += 0x4;
14892
14893 tnapi->consmbox = rcvmbx;
14894 tnapi->prodmbox = sndmbx;
14895
66cfd1bd 14896 if (i)
78f90dcf 14897 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 14898 else
78f90dcf 14899 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
14900
14901 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14902 break;
14903
14904 /*
14905 * If we support MSIX, we'll be using RSS. If we're using
14906 * RSS, the first vector only handles link interrupts and the
14907 * remaining vectors handle rx and tx interrupts. Reuse the
14908 * mailbox values for the next iteration. The values we setup
14909 * above are still useful for the single vectored mode.
14910 */
14911 if (!i)
14912 continue;
14913
14914 rcvmbx += 0x8;
14915
14916 if (sndmbx & 0x4)
14917 sndmbx -= 0x4;
14918 else
14919 sndmbx += 0xc;
14920 }
14921
15f9850d
DM
14922 tg3_init_coal(tp);
14923
c49a1561
MC
14924 pci_set_drvdata(pdev, dev);
14925
1da177e4
LT
14926 err = register_netdev(dev);
14927 if (err) {
ab96b241 14928 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 14929 goto err_out_apeunmap;
1da177e4
LT
14930 }
14931
05dbe005
JP
14932 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14933 tp->board_part_number,
14934 tp->pci_chip_rev_id,
14935 tg3_bus_string(tp, str),
14936 dev->dev_addr);
1da177e4 14937
f07e9af3 14938 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
14939 struct phy_device *phydev;
14940 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
14941 netdev_info(dev,
14942 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 14943 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
14944 } else {
14945 char *ethtype;
14946
14947 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
14948 ethtype = "10/100Base-TX";
14949 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
14950 ethtype = "1000Base-SX";
14951 else
14952 ethtype = "10/100/1000Base-T";
14953
5129c3a3 14954 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
14955 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
14956 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
14957 }
05dbe005
JP
14958
14959 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14960 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14961 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 14962 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
14963 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14964 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14965 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14966 tp->dma_rwctrl,
14967 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14968 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
14969
14970 return 0;
14971
0d3031d9
MC
14972err_out_apeunmap:
14973 if (tp->aperegs) {
14974 iounmap(tp->aperegs);
14975 tp->aperegs = NULL;
14976 }
14977
1da177e4 14978err_out_iounmap:
6892914f
MC
14979 if (tp->regs) {
14980 iounmap(tp->regs);
22abe310 14981 tp->regs = NULL;
6892914f 14982 }
1da177e4
LT
14983
14984err_out_free_dev:
14985 free_netdev(dev);
14986
14987err_out_free_res:
14988 pci_release_regions(pdev);
14989
14990err_out_disable_pdev:
14991 pci_disable_device(pdev);
14992 pci_set_drvdata(pdev, NULL);
14993 return err;
14994}
14995
14996static void __devexit tg3_remove_one(struct pci_dev *pdev)
14997{
14998 struct net_device *dev = pci_get_drvdata(pdev);
14999
15000 if (dev) {
15001 struct tg3 *tp = netdev_priv(dev);
15002
077f849d
JSR
15003 if (tp->fw)
15004 release_firmware(tp->fw);
15005
23f333a2 15006 cancel_work_sync(&tp->reset_task);
158d7abd 15007
b02fd9e3
MC
15008 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15009 tg3_phy_fini(tp);
158d7abd 15010 tg3_mdio_fini(tp);
b02fd9e3 15011 }
158d7abd 15012
1da177e4 15013 unregister_netdev(dev);
0d3031d9
MC
15014 if (tp->aperegs) {
15015 iounmap(tp->aperegs);
15016 tp->aperegs = NULL;
15017 }
6892914f
MC
15018 if (tp->regs) {
15019 iounmap(tp->regs);
22abe310 15020 tp->regs = NULL;
6892914f 15021 }
1da177e4
LT
15022 free_netdev(dev);
15023 pci_release_regions(pdev);
15024 pci_disable_device(pdev);
15025 pci_set_drvdata(pdev, NULL);
15026 }
15027}
15028
aa6027ca 15029#ifdef CONFIG_PM_SLEEP
c866b7ea 15030static int tg3_suspend(struct device *device)
1da177e4 15031{
c866b7ea 15032 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15033 struct net_device *dev = pci_get_drvdata(pdev);
15034 struct tg3 *tp = netdev_priv(dev);
15035 int err;
15036
15037 if (!netif_running(dev))
15038 return 0;
15039
23f333a2 15040 flush_work_sync(&tp->reset_task);
b02fd9e3 15041 tg3_phy_stop(tp);
1da177e4
LT
15042 tg3_netif_stop(tp);
15043
15044 del_timer_sync(&tp->timer);
15045
f47c11ee 15046 tg3_full_lock(tp, 1);
1da177e4 15047 tg3_disable_ints(tp);
f47c11ee 15048 tg3_full_unlock(tp);
1da177e4
LT
15049
15050 netif_device_detach(dev);
15051
f47c11ee 15052 tg3_full_lock(tp, 0);
944d980e 15053 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15054 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15055 tg3_full_unlock(tp);
1da177e4 15056
c866b7ea 15057 err = tg3_power_down_prepare(tp);
1da177e4 15058 if (err) {
b02fd9e3
MC
15059 int err2;
15060
f47c11ee 15061 tg3_full_lock(tp, 0);
1da177e4 15062
6a9eba15 15063 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15064 err2 = tg3_restart_hw(tp, 1);
15065 if (err2)
b9ec6c1b 15066 goto out;
1da177e4
LT
15067
15068 tp->timer.expires = jiffies + tp->timer_offset;
15069 add_timer(&tp->timer);
15070
15071 netif_device_attach(dev);
15072 tg3_netif_start(tp);
15073
b9ec6c1b 15074out:
f47c11ee 15075 tg3_full_unlock(tp);
b02fd9e3
MC
15076
15077 if (!err2)
15078 tg3_phy_start(tp);
1da177e4
LT
15079 }
15080
15081 return err;
15082}
15083
c866b7ea 15084static int tg3_resume(struct device *device)
1da177e4 15085{
c866b7ea 15086 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15087 struct net_device *dev = pci_get_drvdata(pdev);
15088 struct tg3 *tp = netdev_priv(dev);
15089 int err;
15090
15091 if (!netif_running(dev))
15092 return 0;
15093
1da177e4
LT
15094 netif_device_attach(dev);
15095
f47c11ee 15096 tg3_full_lock(tp, 0);
1da177e4 15097
6a9eba15 15098 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15099 err = tg3_restart_hw(tp, 1);
15100 if (err)
15101 goto out;
1da177e4
LT
15102
15103 tp->timer.expires = jiffies + tp->timer_offset;
15104 add_timer(&tp->timer);
15105
1da177e4
LT
15106 tg3_netif_start(tp);
15107
b9ec6c1b 15108out:
f47c11ee 15109 tg3_full_unlock(tp);
1da177e4 15110
b02fd9e3
MC
15111 if (!err)
15112 tg3_phy_start(tp);
15113
b9ec6c1b 15114 return err;
1da177e4
LT
15115}
15116
c866b7ea 15117static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15118#define TG3_PM_OPS (&tg3_pm_ops)
15119
15120#else
15121
15122#define TG3_PM_OPS NULL
15123
15124#endif /* CONFIG_PM_SLEEP */
c866b7ea 15125
1da177e4
LT
15126static struct pci_driver tg3_driver = {
15127 .name = DRV_MODULE_NAME,
15128 .id_table = tg3_pci_tbl,
15129 .probe = tg3_init_one,
15130 .remove = __devexit_p(tg3_remove_one),
aa6027ca 15131 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15132};
15133
15134static int __init tg3_init(void)
15135{
29917620 15136 return pci_register_driver(&tg3_driver);
1da177e4
LT
15137}
15138
15139static void __exit tg3_cleanup(void)
15140{
15141 pci_unregister_driver(&tg3_driver);
15142}
15143
15144module_init(tg3_init);
15145module_exit(tg3_cleanup);