]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/tg3.c
skge: implement set_phys_id
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
3110f5f5 35#include <linux/mdio.h>
1da177e4 36#include <linux/mii.h>
158d7abd 37#include <linux/phy.h>
a9daf367 38#include <linux/brcmphy.h>
1da177e4
LT
39#include <linux/if_vlan.h>
40#include <linux/ip.h>
41#include <linux/tcp.h>
42#include <linux/workqueue.h>
61487480 43#include <linux/prefetch.h>
f9a5f7d3 44#include <linux/dma-mapping.h>
077f849d 45#include <linux/firmware.h>
1da177e4
LT
46
47#include <net/checksum.h>
c9bdd4b5 48#include <net/ip.h>
1da177e4
LT
49
50#include <asm/system.h>
27fd9de8 51#include <linux/io.h>
1da177e4 52#include <asm/byteorder.h>
27fd9de8 53#include <linux/uaccess.h>
1da177e4 54
49b6e95f 55#ifdef CONFIG_SPARC
1da177e4 56#include <asm/idprom.h>
49b6e95f 57#include <asm/prom.h>
1da177e4
LT
58#endif
59
63532394
MC
60#define BAR_0 0
61#define BAR_2 2
62
1da177e4
LT
63#include "tg3.h"
64
65#define DRV_MODULE_NAME "tg3"
6867c843 66#define TG3_MAJ_NUM 3
b86fb2cf 67#define TG3_MIN_NUM 117
6867c843
MC
68#define DRV_MODULE_VERSION \
69 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
b86fb2cf 70#define DRV_MODULE_RELDATE "January 25, 2011"
1da177e4
LT
71
72#define TG3_DEF_MAC_MODE 0
73#define TG3_DEF_RX_MODE 0
74#define TG3_DEF_TX_MODE 0
75#define TG3_DEF_MSG_ENABLE \
76 (NETIF_MSG_DRV | \
77 NETIF_MSG_PROBE | \
78 NETIF_MSG_LINK | \
79 NETIF_MSG_TIMER | \
80 NETIF_MSG_IFDOWN | \
81 NETIF_MSG_IFUP | \
82 NETIF_MSG_RX_ERR | \
83 NETIF_MSG_TX_ERR)
84
85/* length of time before we decide the hardware is borked,
86 * and dev->tx_timeout() should be called to fix the problem
87 */
88#define TG3_TX_TIMEOUT (5 * HZ)
89
90/* hardware minimum and maximum for a single frame's data payload */
91#define TG3_MIN_MTU 60
92#define TG3_MAX_MTU(tp) \
8f666b07 93 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
94
95/* These numbers seem to be hard coded in the NIC firmware somehow.
96 * You can't change the ring sizes, but you can change where you place
97 * them in the NIC onboard memory.
98 */
7cb32cf2 99#define TG3_RX_STD_RING_SIZE(tp) \
de9f5230
MC
100 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
101 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 102#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 103#define TG3_RX_JMB_RING_SIZE(tp) \
de9f5230
MC
104 ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
105 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 106#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 107#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
108
109/* Do not place this n-ring entries value into the tp struct itself,
110 * we really want to expose these constants to GCC so that modulo et
111 * al. operations are done with shifts and masks instead of with
112 * hw multiply/modulo instructions. Another solution would be to
113 * replace things like '% foo' with '& (foo - 1)'.
114 */
1da177e4
LT
115
116#define TG3_TX_RING_SIZE 512
117#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
118
2c49a44d
MC
119#define TG3_RX_STD_RING_BYTES(tp) \
120 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
121#define TG3_RX_JMB_RING_BYTES(tp) \
122 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
123#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 124 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
125#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
126 TG3_TX_RING_SIZE)
1da177e4
LT
127#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
128
287be12e
MC
129#define TG3_DMA_BYTE_ENAB 64
130
131#define TG3_RX_STD_DMA_SZ 1536
132#define TG3_RX_JMB_DMA_SZ 9046
133
134#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
135
136#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
137#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 138
2c49a44d
MC
139#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
140 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 141
2c49a44d
MC
142#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
143 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 144
d2757fc4
MC
145/* Due to a hardware bug, the 5701 can only DMA to memory addresses
146 * that are at least dword aligned when used in PCIX mode. The driver
147 * works around this bug by double copying the packet. This workaround
148 * is built into the normal double copy length check for efficiency.
149 *
150 * However, the double copy is only necessary on those architectures
151 * where unaligned memory accesses are inefficient. For those architectures
152 * where unaligned memory accesses incur little penalty, we can reintegrate
153 * the 5701 in the normal rx path. Doing so saves a device structure
154 * dereference by hardcoding the double copy threshold in place.
155 */
156#define TG3_RX_COPY_THRESHOLD 256
157#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
158 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
159#else
160 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
161#endif
162
1da177e4 163/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 164#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 165
ad829268
MC
166#define TG3_RAW_IP_ALIGN 2
167
1da177e4
LT
168/* number of ETHTOOL_GSTATS u64's */
169#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
170
4cafd3f5
MC
171#define TG3_NUM_TEST 6
172
c6cdf436
MC
173#define TG3_FW_UPDATE_TIMEOUT_SEC 5
174
077f849d
JSR
175#define FIRMWARE_TG3 "tigon/tg3.bin"
176#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
177#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
178
1da177e4 179static char version[] __devinitdata =
05dbe005 180 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
181
182MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
183MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
184MODULE_LICENSE("GPL");
185MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
186MODULE_FIRMWARE(FIRMWARE_TG3);
187MODULE_FIRMWARE(FIRMWARE_TG3TSO);
188MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
189
1da177e4
LT
190static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
191module_param(tg3_debug, int, 0);
192MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
193
a3aa1884 194static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
195 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
196 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
197 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
198 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
199 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
200 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
201 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
268 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
269 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
270 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
271 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
272 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
273 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
274 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
275 {}
1da177e4
LT
276};
277
278MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
279
50da859d 280static const struct {
1da177e4
LT
281 const char string[ETH_GSTRING_LEN];
282} ethtool_stats_keys[TG3_NUM_STATS] = {
283 { "rx_octets" },
284 { "rx_fragments" },
285 { "rx_ucast_packets" },
286 { "rx_mcast_packets" },
287 { "rx_bcast_packets" },
288 { "rx_fcs_errors" },
289 { "rx_align_errors" },
290 { "rx_xon_pause_rcvd" },
291 { "rx_xoff_pause_rcvd" },
292 { "rx_mac_ctrl_rcvd" },
293 { "rx_xoff_entered" },
294 { "rx_frame_too_long_errors" },
295 { "rx_jabbers" },
296 { "rx_undersize_packets" },
297 { "rx_in_length_errors" },
298 { "rx_out_length_errors" },
299 { "rx_64_or_less_octet_packets" },
300 { "rx_65_to_127_octet_packets" },
301 { "rx_128_to_255_octet_packets" },
302 { "rx_256_to_511_octet_packets" },
303 { "rx_512_to_1023_octet_packets" },
304 { "rx_1024_to_1522_octet_packets" },
305 { "rx_1523_to_2047_octet_packets" },
306 { "rx_2048_to_4095_octet_packets" },
307 { "rx_4096_to_8191_octet_packets" },
308 { "rx_8192_to_9022_octet_packets" },
309
310 { "tx_octets" },
311 { "tx_collisions" },
312
313 { "tx_xon_sent" },
314 { "tx_xoff_sent" },
315 { "tx_flow_control" },
316 { "tx_mac_errors" },
317 { "tx_single_collisions" },
318 { "tx_mult_collisions" },
319 { "tx_deferred" },
320 { "tx_excessive_collisions" },
321 { "tx_late_collisions" },
322 { "tx_collide_2times" },
323 { "tx_collide_3times" },
324 { "tx_collide_4times" },
325 { "tx_collide_5times" },
326 { "tx_collide_6times" },
327 { "tx_collide_7times" },
328 { "tx_collide_8times" },
329 { "tx_collide_9times" },
330 { "tx_collide_10times" },
331 { "tx_collide_11times" },
332 { "tx_collide_12times" },
333 { "tx_collide_13times" },
334 { "tx_collide_14times" },
335 { "tx_collide_15times" },
336 { "tx_ucast_packets" },
337 { "tx_mcast_packets" },
338 { "tx_bcast_packets" },
339 { "tx_carrier_sense_errors" },
340 { "tx_discards" },
341 { "tx_errors" },
342
343 { "dma_writeq_full" },
344 { "dma_write_prioq_full" },
345 { "rxbds_empty" },
346 { "rx_discards" },
347 { "rx_errors" },
348 { "rx_threshold_hit" },
349
350 { "dma_readq_full" },
351 { "dma_read_prioq_full" },
352 { "tx_comp_queue_full" },
353
354 { "ring_set_send_prod_index" },
355 { "ring_status_update" },
356 { "nic_irqs" },
357 { "nic_avoided_irqs" },
358 { "nic_tx_threshold_hit" }
359};
360
50da859d 361static const struct {
4cafd3f5
MC
362 const char string[ETH_GSTRING_LEN];
363} ethtool_test_keys[TG3_NUM_TEST] = {
364 { "nvram test (online) " },
365 { "link test (online) " },
366 { "register test (offline)" },
367 { "memory test (offline)" },
368 { "loopback test (offline)" },
369 { "interrupt test (offline)" },
370};
371
b401e9e2
MC
372static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
373{
374 writel(val, tp->regs + off);
375}
376
377static u32 tg3_read32(struct tg3 *tp, u32 off)
378{
de6f31eb 379 return readl(tp->regs + off);
b401e9e2
MC
380}
381
0d3031d9
MC
382static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
383{
384 writel(val, tp->aperegs + off);
385}
386
387static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
388{
de6f31eb 389 return readl(tp->aperegs + off);
0d3031d9
MC
390}
391
1da177e4
LT
392static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
393{
6892914f
MC
394 unsigned long flags;
395
396 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
397 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
398 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 399 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
400}
401
402static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
403{
404 writel(val, tp->regs + off);
405 readl(tp->regs + off);
1da177e4
LT
406}
407
6892914f 408static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 409{
6892914f
MC
410 unsigned long flags;
411 u32 val;
412
413 spin_lock_irqsave(&tp->indirect_lock, flags);
414 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
415 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
416 spin_unlock_irqrestore(&tp->indirect_lock, flags);
417 return val;
418}
419
420static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
421{
422 unsigned long flags;
423
424 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
425 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
426 TG3_64BIT_REG_LOW, val);
427 return;
428 }
66711e66 429 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
430 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
431 TG3_64BIT_REG_LOW, val);
432 return;
1da177e4 433 }
6892914f
MC
434
435 spin_lock_irqsave(&tp->indirect_lock, flags);
436 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
437 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
438 spin_unlock_irqrestore(&tp->indirect_lock, flags);
439
440 /* In indirect mode when disabling interrupts, we also need
441 * to clear the interrupt bit in the GRC local ctrl register.
442 */
443 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
444 (val == 0x1)) {
445 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
446 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
447 }
448}
449
450static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
451{
452 unsigned long flags;
453 u32 val;
454
455 spin_lock_irqsave(&tp->indirect_lock, flags);
456 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
457 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
458 spin_unlock_irqrestore(&tp->indirect_lock, flags);
459 return val;
460}
461
b401e9e2
MC
462/* usec_wait specifies the wait time in usec when writing to certain registers
463 * where it is unsafe to read back the register without some delay.
464 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
465 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
466 */
467static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 468{
b401e9e2
MC
469 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
470 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
471 /* Non-posted methods */
472 tp->write32(tp, off, val);
473 else {
474 /* Posted method */
475 tg3_write32(tp, off, val);
476 if (usec_wait)
477 udelay(usec_wait);
478 tp->read32(tp, off);
479 }
480 /* Wait again after the read for the posted method to guarantee that
481 * the wait time is met.
482 */
483 if (usec_wait)
484 udelay(usec_wait);
1da177e4
LT
485}
486
09ee929c
MC
487static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
488{
489 tp->write32_mbox(tp, off, val);
6892914f
MC
490 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
491 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
492 tp->read32_mbox(tp, off);
09ee929c
MC
493}
494
20094930 495static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
496{
497 void __iomem *mbox = tp->regs + off;
498 writel(val, mbox);
499 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
500 writel(val, mbox);
501 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
502 readl(mbox);
503}
504
b5d3772c
MC
505static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
506{
de6f31eb 507 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
508}
509
510static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
511{
512 writel(val, tp->regs + off + GRCMBOX_BASE);
513}
514
c6cdf436 515#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 516#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
517#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
518#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
519#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 520
c6cdf436
MC
521#define tw32(reg, val) tp->write32(tp, reg, val)
522#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
523#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
524#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
525
526static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
527{
6892914f
MC
528 unsigned long flags;
529
b5d3772c
MC
530 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
531 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
532 return;
533
6892914f 534 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
535 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
536 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
537 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 538
bbadf503
MC
539 /* Always leave this as zero. */
540 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
541 } else {
542 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
543 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 544
bbadf503
MC
545 /* Always leave this as zero. */
546 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
547 }
548 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
549}
550
1da177e4
LT
551static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
552{
6892914f
MC
553 unsigned long flags;
554
b5d3772c
MC
555 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
556 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
557 *val = 0;
558 return;
559 }
560
6892914f 561 spin_lock_irqsave(&tp->indirect_lock, flags);
bbadf503
MC
562 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
563 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
564 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 565
bbadf503
MC
566 /* Always leave this as zero. */
567 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
568 } else {
569 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
570 *val = tr32(TG3PCI_MEM_WIN_DATA);
571
572 /* Always leave this as zero. */
573 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
574 }
6892914f 575 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
576}
577
0d3031d9
MC
578static void tg3_ape_lock_init(struct tg3 *tp)
579{
580 int i;
f92d9dc1
MC
581 u32 regbase;
582
583 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
584 regbase = TG3_APE_LOCK_GRANT;
585 else
586 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
587
588 /* Make sure the driver hasn't any stale locks. */
589 for (i = 0; i < 8; i++)
f92d9dc1 590 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
591}
592
593static int tg3_ape_lock(struct tg3 *tp, int locknum)
594{
595 int i, off;
596 int ret = 0;
f92d9dc1 597 u32 status, req, gnt;
0d3031d9
MC
598
599 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
600 return 0;
601
602 switch (locknum) {
33f401ae
MC
603 case TG3_APE_LOCK_GRC:
604 case TG3_APE_LOCK_MEM:
605 break;
606 default:
607 return -EINVAL;
0d3031d9
MC
608 }
609
f92d9dc1
MC
610 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
611 req = TG3_APE_LOCK_REQ;
612 gnt = TG3_APE_LOCK_GRANT;
613 } else {
614 req = TG3_APE_PER_LOCK_REQ;
615 gnt = TG3_APE_PER_LOCK_GRANT;
616 }
617
0d3031d9
MC
618 off = 4 * locknum;
619
f92d9dc1 620 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
621
622 /* Wait for up to 1 millisecond to acquire lock. */
623 for (i = 0; i < 100; i++) {
f92d9dc1 624 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
625 if (status == APE_LOCK_GRANT_DRIVER)
626 break;
627 udelay(10);
628 }
629
630 if (status != APE_LOCK_GRANT_DRIVER) {
631 /* Revoke the lock request. */
f92d9dc1 632 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
633 APE_LOCK_GRANT_DRIVER);
634
635 ret = -EBUSY;
636 }
637
638 return ret;
639}
640
641static void tg3_ape_unlock(struct tg3 *tp, int locknum)
642{
f92d9dc1 643 u32 gnt;
0d3031d9
MC
644
645 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
646 return;
647
648 switch (locknum) {
33f401ae
MC
649 case TG3_APE_LOCK_GRC:
650 case TG3_APE_LOCK_MEM:
651 break;
652 default:
653 return;
0d3031d9
MC
654 }
655
f92d9dc1
MC
656 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
657 gnt = TG3_APE_LOCK_GRANT;
658 else
659 gnt = TG3_APE_PER_LOCK_GRANT;
660
661 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
662}
663
1da177e4
LT
664static void tg3_disable_ints(struct tg3 *tp)
665{
89aeb3bc
MC
666 int i;
667
1da177e4
LT
668 tw32(TG3PCI_MISC_HOST_CTRL,
669 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
670 for (i = 0; i < tp->irq_max; i++)
671 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
672}
673
1da177e4
LT
674static void tg3_enable_ints(struct tg3 *tp)
675{
89aeb3bc 676 int i;
89aeb3bc 677
bbe832c0
MC
678 tp->irq_sync = 0;
679 wmb();
680
1da177e4
LT
681 tw32(TG3PCI_MISC_HOST_CTRL,
682 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 683
f89f38b8 684 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
685 for (i = 0; i < tp->irq_cnt; i++) {
686 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 687
898a56f8 688 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
89aeb3bc
MC
689 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
690 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 691
f89f38b8 692 tp->coal_now |= tnapi->coal_now;
89aeb3bc 693 }
f19af9c2
MC
694
695 /* Force an initial interrupt */
696 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
697 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
698 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
699 else
f89f38b8
MC
700 tw32(HOSTCC_MODE, tp->coal_now);
701
702 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
703}
704
17375d25 705static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 706{
17375d25 707 struct tg3 *tp = tnapi->tp;
898a56f8 708 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
709 unsigned int work_exists = 0;
710
711 /* check for phy events */
712 if (!(tp->tg3_flags &
713 (TG3_FLAG_USE_LINKCHG_REG |
714 TG3_FLAG_POLL_SERDES))) {
715 if (sblk->status & SD_STATUS_LINK_CHG)
716 work_exists = 1;
717 }
718 /* check for RX/TX work to do */
f3f3f27e 719 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 720 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
721 work_exists = 1;
722
723 return work_exists;
724}
725
17375d25 726/* tg3_int_reenable
04237ddd
MC
727 * similar to tg3_enable_ints, but it accurately determines whether there
728 * is new work pending and can return without flushing the PIO write
6aa20a22 729 * which reenables interrupts
1da177e4 730 */
17375d25 731static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 732{
17375d25
MC
733 struct tg3 *tp = tnapi->tp;
734
898a56f8 735 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
736 mmiowb();
737
fac9b83e
DM
738 /* When doing tagged status, this work check is unnecessary.
739 * The last_tag we write above tells the chip which piece of
740 * work we've completed.
741 */
742 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
17375d25 743 tg3_has_work(tnapi))
04237ddd 744 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 745 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
746}
747
1da177e4
LT
748static void tg3_switch_clocks(struct tg3 *tp)
749{
f6eb9b1f 750 u32 clock_ctrl;
1da177e4
LT
751 u32 orig_clock_ctrl;
752
795d01c5
MC
753 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
754 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
4cf78e4f
MC
755 return;
756
f6eb9b1f
MC
757 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
758
1da177e4
LT
759 orig_clock_ctrl = clock_ctrl;
760 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
761 CLOCK_CTRL_CLKRUN_OENABLE |
762 0x1f);
763 tp->pci_clock_ctrl = clock_ctrl;
764
765 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
766 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
767 tw32_wait_f(TG3PCI_CLOCK_CTRL,
768 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
769 }
770 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
771 tw32_wait_f(TG3PCI_CLOCK_CTRL,
772 clock_ctrl |
773 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
774 40);
775 tw32_wait_f(TG3PCI_CLOCK_CTRL,
776 clock_ctrl | (CLOCK_CTRL_ALTCLK),
777 40);
1da177e4 778 }
b401e9e2 779 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
780}
781
782#define PHY_BUSY_LOOPS 5000
783
784static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
785{
786 u32 frame_val;
787 unsigned int loops;
788 int ret;
789
790 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
791 tw32_f(MAC_MI_MODE,
792 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
793 udelay(80);
794 }
795
796 *val = 0x0;
797
882e9793 798 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
799 MI_COM_PHY_ADDR_MASK);
800 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
801 MI_COM_REG_ADDR_MASK);
802 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 803
1da177e4
LT
804 tw32_f(MAC_MI_COM, frame_val);
805
806 loops = PHY_BUSY_LOOPS;
807 while (loops != 0) {
808 udelay(10);
809 frame_val = tr32(MAC_MI_COM);
810
811 if ((frame_val & MI_COM_BUSY) == 0) {
812 udelay(5);
813 frame_val = tr32(MAC_MI_COM);
814 break;
815 }
816 loops -= 1;
817 }
818
819 ret = -EBUSY;
820 if (loops != 0) {
821 *val = frame_val & MI_COM_DATA_MASK;
822 ret = 0;
823 }
824
825 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
826 tw32_f(MAC_MI_MODE, tp->mi_mode);
827 udelay(80);
828 }
829
830 return ret;
831}
832
833static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
834{
835 u32 frame_val;
836 unsigned int loops;
837 int ret;
838
f07e9af3 839 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
b5d3772c
MC
840 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
841 return 0;
842
1da177e4
LT
843 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
844 tw32_f(MAC_MI_MODE,
845 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
846 udelay(80);
847 }
848
882e9793 849 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
850 MI_COM_PHY_ADDR_MASK);
851 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
852 MI_COM_REG_ADDR_MASK);
853 frame_val |= (val & MI_COM_DATA_MASK);
854 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 855
1da177e4
LT
856 tw32_f(MAC_MI_COM, frame_val);
857
858 loops = PHY_BUSY_LOOPS;
859 while (loops != 0) {
860 udelay(10);
861 frame_val = tr32(MAC_MI_COM);
862 if ((frame_val & MI_COM_BUSY) == 0) {
863 udelay(5);
864 frame_val = tr32(MAC_MI_COM);
865 break;
866 }
867 loops -= 1;
868 }
869
870 ret = -EBUSY;
871 if (loops != 0)
872 ret = 0;
873
874 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
875 tw32_f(MAC_MI_MODE, tp->mi_mode);
876 udelay(80);
877 }
878
879 return ret;
880}
881
95e2869a
MC
882static int tg3_bmcr_reset(struct tg3 *tp)
883{
884 u32 phy_control;
885 int limit, err;
886
887 /* OK, reset it, and poll the BMCR_RESET bit until it
888 * clears or we time out.
889 */
890 phy_control = BMCR_RESET;
891 err = tg3_writephy(tp, MII_BMCR, phy_control);
892 if (err != 0)
893 return -EBUSY;
894
895 limit = 5000;
896 while (limit--) {
897 err = tg3_readphy(tp, MII_BMCR, &phy_control);
898 if (err != 0)
899 return -EBUSY;
900
901 if ((phy_control & BMCR_RESET) == 0) {
902 udelay(40);
903 break;
904 }
905 udelay(10);
906 }
d4675b52 907 if (limit < 0)
95e2869a
MC
908 return -EBUSY;
909
910 return 0;
911}
912
158d7abd
MC
913static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
914{
3d16543d 915 struct tg3 *tp = bp->priv;
158d7abd
MC
916 u32 val;
917
24bb4fb6 918 spin_lock_bh(&tp->lock);
158d7abd
MC
919
920 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
921 val = -EIO;
922
923 spin_unlock_bh(&tp->lock);
158d7abd
MC
924
925 return val;
926}
927
928static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
929{
3d16543d 930 struct tg3 *tp = bp->priv;
24bb4fb6 931 u32 ret = 0;
158d7abd 932
24bb4fb6 933 spin_lock_bh(&tp->lock);
158d7abd
MC
934
935 if (tg3_writephy(tp, reg, val))
24bb4fb6 936 ret = -EIO;
158d7abd 937
24bb4fb6
MC
938 spin_unlock_bh(&tp->lock);
939
940 return ret;
158d7abd
MC
941}
942
943static int tg3_mdio_reset(struct mii_bus *bp)
944{
945 return 0;
946}
947
9c61d6bc 948static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
949{
950 u32 val;
fcb389df 951 struct phy_device *phydev;
a9daf367 952
3f0e3ad7 953 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 954 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
955 case PHY_ID_BCM50610:
956 case PHY_ID_BCM50610M:
fcb389df
MC
957 val = MAC_PHYCFG2_50610_LED_MODES;
958 break;
6a443a0f 959 case PHY_ID_BCMAC131:
fcb389df
MC
960 val = MAC_PHYCFG2_AC131_LED_MODES;
961 break;
6a443a0f 962 case PHY_ID_RTL8211C:
fcb389df
MC
963 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
964 break;
6a443a0f 965 case PHY_ID_RTL8201E:
fcb389df
MC
966 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
967 break;
968 default:
a9daf367 969 return;
fcb389df
MC
970 }
971
972 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
973 tw32(MAC_PHYCFG2, val);
974
975 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
976 val &= ~(MAC_PHYCFG1_RGMII_INT |
977 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
978 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
979 tw32(MAC_PHYCFG1, val);
980
981 return;
982 }
983
14417063 984 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
fcb389df
MC
985 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
986 MAC_PHYCFG2_FMODE_MASK_MASK |
987 MAC_PHYCFG2_GMODE_MASK_MASK |
988 MAC_PHYCFG2_ACT_MASK_MASK |
989 MAC_PHYCFG2_QUAL_MASK_MASK |
990 MAC_PHYCFG2_INBAND_ENABLE;
991
992 tw32(MAC_PHYCFG2, val);
a9daf367 993
bb85fbb6
MC
994 val = tr32(MAC_PHYCFG1);
995 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
996 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
14417063 997 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
998 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
999 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1000 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1001 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1002 }
bb85fbb6
MC
1003 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1004 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1005 tw32(MAC_PHYCFG1, val);
a9daf367 1006
a9daf367
MC
1007 val = tr32(MAC_EXT_RGMII_MODE);
1008 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1009 MAC_RGMII_MODE_RX_QUALITY |
1010 MAC_RGMII_MODE_RX_ACTIVITY |
1011 MAC_RGMII_MODE_RX_ENG_DET |
1012 MAC_RGMII_MODE_TX_ENABLE |
1013 MAC_RGMII_MODE_TX_LOWPWR |
1014 MAC_RGMII_MODE_TX_RESET);
14417063 1015 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
a9daf367
MC
1016 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1017 val |= MAC_RGMII_MODE_RX_INT_B |
1018 MAC_RGMII_MODE_RX_QUALITY |
1019 MAC_RGMII_MODE_RX_ACTIVITY |
1020 MAC_RGMII_MODE_RX_ENG_DET;
1021 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1022 val |= MAC_RGMII_MODE_TX_ENABLE |
1023 MAC_RGMII_MODE_TX_LOWPWR |
1024 MAC_RGMII_MODE_TX_RESET;
1025 }
1026 tw32(MAC_EXT_RGMII_MODE, val);
1027}
1028
158d7abd
MC
1029static void tg3_mdio_start(struct tg3 *tp)
1030{
158d7abd
MC
1031 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1032 tw32_f(MAC_MI_MODE, tp->mi_mode);
1033 udelay(80);
a9daf367 1034
9ea4818d
MC
1035 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1036 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1037 tg3_mdio_config_5785(tp);
1038}
1039
1040static int tg3_mdio_init(struct tg3 *tp)
1041{
1042 int i;
1043 u32 reg;
1044 struct phy_device *phydev;
1045
0a58d668 1046 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
9c7df915 1047 u32 is_serdes;
882e9793 1048
9c7df915 1049 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1050
d1ec96af
MC
1051 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1052 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1053 else
1054 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1055 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1056 if (is_serdes)
1057 tp->phy_addr += 7;
1058 } else
3f0e3ad7 1059 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1060
158d7abd
MC
1061 tg3_mdio_start(tp);
1062
1063 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1064 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1065 return 0;
1066
298cf9be
LB
1067 tp->mdio_bus = mdiobus_alloc();
1068 if (tp->mdio_bus == NULL)
1069 return -ENOMEM;
158d7abd 1070
298cf9be
LB
1071 tp->mdio_bus->name = "tg3 mdio bus";
1072 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1073 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1074 tp->mdio_bus->priv = tp;
1075 tp->mdio_bus->parent = &tp->pdev->dev;
1076 tp->mdio_bus->read = &tg3_mdio_read;
1077 tp->mdio_bus->write = &tg3_mdio_write;
1078 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1079 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1080 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1081
1082 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1083 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1084
1085 /* The bus registration will look for all the PHYs on the mdio bus.
1086 * Unfortunately, it does not ensure the PHY is powered up before
1087 * accessing the PHY ID registers. A chip reset is the
1088 * quickest way to bring the device back to an operational state..
1089 */
1090 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1091 tg3_bmcr_reset(tp);
1092
298cf9be 1093 i = mdiobus_register(tp->mdio_bus);
a9daf367 1094 if (i) {
ab96b241 1095 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1096 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1097 return i;
1098 }
158d7abd 1099
3f0e3ad7 1100 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1101
9c61d6bc 1102 if (!phydev || !phydev->drv) {
ab96b241 1103 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1104 mdiobus_unregister(tp->mdio_bus);
1105 mdiobus_free(tp->mdio_bus);
1106 return -ENODEV;
1107 }
1108
1109 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1110 case PHY_ID_BCM57780:
321d32a0 1111 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1112 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1113 break;
6a443a0f
MC
1114 case PHY_ID_BCM50610:
1115 case PHY_ID_BCM50610M:
32e5a8d6 1116 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1117 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1118 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1119 PHY_BRCM_AUTO_PWRDWN_ENABLE;
14417063 1120 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
a9daf367
MC
1121 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1122 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1123 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1124 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1125 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1126 /* fallthru */
6a443a0f 1127 case PHY_ID_RTL8211C:
fcb389df 1128 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1129 break;
6a443a0f
MC
1130 case PHY_ID_RTL8201E:
1131 case PHY_ID_BCMAC131:
a9daf367 1132 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1133 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1134 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1135 break;
1136 }
1137
9c61d6bc
MC
1138 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1139
1140 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1141 tg3_mdio_config_5785(tp);
a9daf367
MC
1142
1143 return 0;
158d7abd
MC
1144}
1145
1146static void tg3_mdio_fini(struct tg3 *tp)
1147{
1148 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1149 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
298cf9be
LB
1150 mdiobus_unregister(tp->mdio_bus);
1151 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1152 }
1153}
1154
ddfc87bf
MC
1155static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
1156{
1157 int err;
1158
1159 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1160 if (err)
1161 goto done;
1162
1163 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1164 if (err)
1165 goto done;
1166
1167 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1168 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1169 if (err)
1170 goto done;
1171
1172 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
1173
1174done:
1175 return err;
1176}
1177
1178static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
1179{
1180 int err;
1181
1182 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
1183 if (err)
1184 goto done;
1185
1186 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
1187 if (err)
1188 goto done;
1189
1190 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
1191 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
1192 if (err)
1193 goto done;
1194
1195 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
1196
1197done:
1198 return err;
1199}
1200
4ba526ce
MC
1201/* tp->lock is held. */
1202static inline void tg3_generate_fw_event(struct tg3 *tp)
1203{
1204 u32 val;
1205
1206 val = tr32(GRC_RX_CPU_EVENT);
1207 val |= GRC_RX_CPU_DRIVER_EVENT;
1208 tw32_f(GRC_RX_CPU_EVENT, val);
1209
1210 tp->last_event_jiffies = jiffies;
1211}
1212
1213#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1214
95e2869a
MC
1215/* tp->lock is held. */
1216static void tg3_wait_for_event_ack(struct tg3 *tp)
1217{
1218 int i;
4ba526ce
MC
1219 unsigned int delay_cnt;
1220 long time_remain;
1221
1222 /* If enough time has passed, no wait is necessary. */
1223 time_remain = (long)(tp->last_event_jiffies + 1 +
1224 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1225 (long)jiffies;
1226 if (time_remain < 0)
1227 return;
1228
1229 /* Check if we can shorten the wait time. */
1230 delay_cnt = jiffies_to_usecs(time_remain);
1231 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1232 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1233 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1234
4ba526ce 1235 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1236 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1237 break;
4ba526ce 1238 udelay(8);
95e2869a
MC
1239 }
1240}
1241
1242/* tp->lock is held. */
1243static void tg3_ump_link_report(struct tg3 *tp)
1244{
1245 u32 reg;
1246 u32 val;
1247
1248 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1249 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1250 return;
1251
1252 tg3_wait_for_event_ack(tp);
1253
1254 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1255
1256 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1257
1258 val = 0;
1259 if (!tg3_readphy(tp, MII_BMCR, &reg))
1260 val = reg << 16;
1261 if (!tg3_readphy(tp, MII_BMSR, &reg))
1262 val |= (reg & 0xffff);
1263 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1264
1265 val = 0;
1266 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1267 val = reg << 16;
1268 if (!tg3_readphy(tp, MII_LPA, &reg))
1269 val |= (reg & 0xffff);
1270 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1271
1272 val = 0;
f07e9af3 1273 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1274 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1275 val = reg << 16;
1276 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1277 val |= (reg & 0xffff);
1278 }
1279 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1280
1281 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1282 val = reg << 16;
1283 else
1284 val = 0;
1285 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1286
4ba526ce 1287 tg3_generate_fw_event(tp);
95e2869a
MC
1288}
1289
1290static void tg3_link_report(struct tg3 *tp)
1291{
1292 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1293 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1294 tg3_ump_link_report(tp);
1295 } else if (netif_msg_link(tp)) {
05dbe005
JP
1296 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1297 (tp->link_config.active_speed == SPEED_1000 ?
1298 1000 :
1299 (tp->link_config.active_speed == SPEED_100 ?
1300 100 : 10)),
1301 (tp->link_config.active_duplex == DUPLEX_FULL ?
1302 "full" : "half"));
1303
1304 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1305 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1306 "on" : "off",
1307 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1308 "on" : "off");
95e2869a
MC
1309 tg3_ump_link_report(tp);
1310 }
1311}
1312
1313static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1314{
1315 u16 miireg;
1316
e18ce346 1317 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1318 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1319 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1320 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1321 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1322 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1323 else
1324 miireg = 0;
1325
1326 return miireg;
1327}
1328
1329static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1330{
1331 u16 miireg;
1332
e18ce346 1333 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1334 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1335 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1336 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1337 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1338 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1339 else
1340 miireg = 0;
1341
1342 return miireg;
1343}
1344
95e2869a
MC
1345static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1346{
1347 u8 cap = 0;
1348
1349 if (lcladv & ADVERTISE_1000XPAUSE) {
1350 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1351 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1352 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1353 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1354 cap = FLOW_CTRL_RX;
95e2869a
MC
1355 } else {
1356 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1357 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1358 }
1359 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1360 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1361 cap = FLOW_CTRL_TX;
95e2869a
MC
1362 }
1363
1364 return cap;
1365}
1366
f51f3562 1367static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1368{
b02fd9e3 1369 u8 autoneg;
f51f3562 1370 u8 flowctrl = 0;
95e2869a
MC
1371 u32 old_rx_mode = tp->rx_mode;
1372 u32 old_tx_mode = tp->tx_mode;
1373
b02fd9e3 1374 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
3f0e3ad7 1375 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1376 else
1377 autoneg = tp->link_config.autoneg;
1378
1379 if (autoneg == AUTONEG_ENABLE &&
95e2869a 1380 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
f07e9af3 1381 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1382 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1383 else
bc02ff95 1384 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1385 } else
1386 flowctrl = tp->link_config.flowctrl;
95e2869a 1387
f51f3562 1388 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1389
e18ce346 1390 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1391 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1392 else
1393 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1394
f51f3562 1395 if (old_rx_mode != tp->rx_mode)
95e2869a 1396 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1397
e18ce346 1398 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1399 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1400 else
1401 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1402
f51f3562 1403 if (old_tx_mode != tp->tx_mode)
95e2869a 1404 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1405}
1406
b02fd9e3
MC
1407static void tg3_adjust_link(struct net_device *dev)
1408{
1409 u8 oldflowctrl, linkmesg = 0;
1410 u32 mac_mode, lcl_adv, rmt_adv;
1411 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1412 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1413
24bb4fb6 1414 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1415
1416 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1417 MAC_MODE_HALF_DUPLEX);
1418
1419 oldflowctrl = tp->link_config.active_flowctrl;
1420
1421 if (phydev->link) {
1422 lcl_adv = 0;
1423 rmt_adv = 0;
1424
1425 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1426 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1427 else if (phydev->speed == SPEED_1000 ||
1428 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1429 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1430 else
1431 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1432
1433 if (phydev->duplex == DUPLEX_HALF)
1434 mac_mode |= MAC_MODE_HALF_DUPLEX;
1435 else {
1436 lcl_adv = tg3_advert_flowctrl_1000T(
1437 tp->link_config.flowctrl);
1438
1439 if (phydev->pause)
1440 rmt_adv = LPA_PAUSE_CAP;
1441 if (phydev->asym_pause)
1442 rmt_adv |= LPA_PAUSE_ASYM;
1443 }
1444
1445 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1446 } else
1447 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1448
1449 if (mac_mode != tp->mac_mode) {
1450 tp->mac_mode = mac_mode;
1451 tw32_f(MAC_MODE, tp->mac_mode);
1452 udelay(40);
1453 }
1454
fcb389df
MC
1455 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1456 if (phydev->speed == SPEED_10)
1457 tw32(MAC_MI_STAT,
1458 MAC_MI_STAT_10MBPS_MODE |
1459 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1460 else
1461 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1462 }
1463
b02fd9e3
MC
1464 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1465 tw32(MAC_TX_LENGTHS,
1466 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1467 (6 << TX_LENGTHS_IPG_SHIFT) |
1468 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1469 else
1470 tw32(MAC_TX_LENGTHS,
1471 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1472 (6 << TX_LENGTHS_IPG_SHIFT) |
1473 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1474
1475 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1476 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1477 phydev->speed != tp->link_config.active_speed ||
1478 phydev->duplex != tp->link_config.active_duplex ||
1479 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1480 linkmesg = 1;
b02fd9e3
MC
1481
1482 tp->link_config.active_speed = phydev->speed;
1483 tp->link_config.active_duplex = phydev->duplex;
1484
24bb4fb6 1485 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1486
1487 if (linkmesg)
1488 tg3_link_report(tp);
1489}
1490
1491static int tg3_phy_init(struct tg3 *tp)
1492{
1493 struct phy_device *phydev;
1494
f07e9af3 1495 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1496 return 0;
1497
1498 /* Bring the PHY back to a known state. */
1499 tg3_bmcr_reset(tp);
1500
3f0e3ad7 1501 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1502
1503 /* Attach the MAC to the PHY. */
fb28ad35 1504 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1505 phydev->dev_flags, phydev->interface);
b02fd9e3 1506 if (IS_ERR(phydev)) {
ab96b241 1507 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1508 return PTR_ERR(phydev);
1509 }
1510
b02fd9e3 1511 /* Mask with MAC supported features. */
9c61d6bc
MC
1512 switch (phydev->interface) {
1513 case PHY_INTERFACE_MODE_GMII:
1514 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1515 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1516 phydev->supported &= (PHY_GBIT_FEATURES |
1517 SUPPORTED_Pause |
1518 SUPPORTED_Asym_Pause);
1519 break;
1520 }
1521 /* fallthru */
9c61d6bc
MC
1522 case PHY_INTERFACE_MODE_MII:
1523 phydev->supported &= (PHY_BASIC_FEATURES |
1524 SUPPORTED_Pause |
1525 SUPPORTED_Asym_Pause);
1526 break;
1527 default:
3f0e3ad7 1528 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1529 return -EINVAL;
1530 }
1531
f07e9af3 1532 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1533
1534 phydev->advertising = phydev->supported;
1535
b02fd9e3
MC
1536 return 0;
1537}
1538
1539static void tg3_phy_start(struct tg3 *tp)
1540{
1541 struct phy_device *phydev;
1542
f07e9af3 1543 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1544 return;
1545
3f0e3ad7 1546 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1547
80096068
MC
1548 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1549 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1550 phydev->speed = tp->link_config.orig_speed;
1551 phydev->duplex = tp->link_config.orig_duplex;
1552 phydev->autoneg = tp->link_config.orig_autoneg;
1553 phydev->advertising = tp->link_config.orig_advertising;
1554 }
1555
1556 phy_start(phydev);
1557
1558 phy_start_aneg(phydev);
1559}
1560
1561static void tg3_phy_stop(struct tg3 *tp)
1562{
f07e9af3 1563 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1564 return;
1565
3f0e3ad7 1566 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1567}
1568
1569static void tg3_phy_fini(struct tg3 *tp)
1570{
f07e9af3 1571 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1572 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1573 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1574 }
1575}
1576
52b02d04
MC
1577static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
1578{
1579 int err;
1580
1581 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1582 if (!err)
1583 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
1584
1585 return err;
1586}
1587
6ee7c0a0 1588static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
b2a5c19c 1589{
6ee7c0a0
MC
1590 int err;
1591
1592 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1593 if (!err)
1594 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1595
1596 return err;
b2a5c19c
MC
1597}
1598
7f97a4bd
MC
1599static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1600{
1601 u32 phytest;
1602
1603 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1604 u32 phy;
1605
1606 tg3_writephy(tp, MII_TG3_FET_TEST,
1607 phytest | MII_TG3_FET_SHADOW_EN);
1608 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1609 if (enable)
1610 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1611 else
1612 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1613 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1614 }
1615 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1616 }
1617}
1618
6833c043
MC
1619static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1620{
1621 u32 reg;
1622
ecf1410b 1623 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
0a58d668 1624 ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 1625 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1626 return;
1627
f07e9af3 1628 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1629 tg3_phy_fet_toggle_apd(tp, enable);
1630 return;
1631 }
1632
6833c043
MC
1633 reg = MII_TG3_MISC_SHDW_WREN |
1634 MII_TG3_MISC_SHDW_SCR5_SEL |
1635 MII_TG3_MISC_SHDW_SCR5_LPED |
1636 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1637 MII_TG3_MISC_SHDW_SCR5_SDTL |
1638 MII_TG3_MISC_SHDW_SCR5_C125OE;
1639 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1640 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1641
1642 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1643
1644
1645 reg = MII_TG3_MISC_SHDW_WREN |
1646 MII_TG3_MISC_SHDW_APD_SEL |
1647 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1648 if (enable)
1649 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1650
1651 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1652}
1653
9ef8ca99
MC
1654static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1655{
1656 u32 phy;
1657
1658 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
f07e9af3 1659 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1660 return;
1661
f07e9af3 1662 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1663 u32 ephy;
1664
535ef6e1
MC
1665 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1666 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1667
1668 tg3_writephy(tp, MII_TG3_FET_TEST,
1669 ephy | MII_TG3_FET_SHADOW_EN);
1670 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1671 if (enable)
535ef6e1 1672 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1673 else
535ef6e1
MC
1674 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1675 tg3_writephy(tp, reg, phy);
9ef8ca99 1676 }
535ef6e1 1677 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1678 }
1679 } else {
1680 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1681 MII_TG3_AUXCTL_SHDWSEL_MISC;
1682 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1683 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1684 if (enable)
1685 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1686 else
1687 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1688 phy |= MII_TG3_AUXCTL_MISC_WREN;
1689 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1690 }
1691 }
1692}
1693
1da177e4
LT
1694static void tg3_phy_set_wirespeed(struct tg3 *tp)
1695{
1696 u32 val;
1697
f07e9af3 1698 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1699 return;
1700
1701 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1702 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1703 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1704 (val | (1 << 15) | (1 << 4)));
1705}
1706
b2a5c19c
MC
1707static void tg3_phy_apply_otp(struct tg3 *tp)
1708{
1709 u32 otp, phy;
1710
1711 if (!tp->phy_otp)
1712 return;
1713
1714 otp = tp->phy_otp;
1715
1716 /* Enable SM_DSP clock and tx 6dB coding. */
1717 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1718 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1719 MII_TG3_AUXCTL_ACTL_TX_6DB;
1720 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1721
1722 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1723 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1724 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1725
1726 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1727 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1728 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1729
1730 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1731 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1732 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1733
1734 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1735 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1736
1737 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1738 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1739
1740 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1741 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1742 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1743
1744 /* Turn off SM_DSP clock. */
1745 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1746 MII_TG3_AUXCTL_ACTL_TX_6DB;
1747 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1748}
1749
52b02d04
MC
1750static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1751{
1752 u32 val;
1753
1754 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1755 return;
1756
1757 tp->setlpicnt = 0;
1758
1759 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1760 current_link_up == 1 &&
a6b68dab
MC
1761 tp->link_config.active_duplex == DUPLEX_FULL &&
1762 (tp->link_config.active_speed == SPEED_100 ||
1763 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1764 u32 eeectl;
1765
1766 if (tp->link_config.active_speed == SPEED_1000)
1767 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1768 else
1769 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1770
1771 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1772
3110f5f5
MC
1773 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1774 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1775
21a00ab2
MC
1776 switch (val) {
1777 case TG3_CL45_D7_EEERES_STAT_LP_1000T:
1778 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
1779 case ASIC_REV_5717:
1780 case ASIC_REV_5719:
1781 case ASIC_REV_57765:
1782 /* Enable SM_DSP clock and tx 6dB coding. */
1783 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1784 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1785 MII_TG3_AUXCTL_ACTL_TX_6DB;
1786 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1787
1788 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
1789
1790 /* Turn off SM_DSP clock. */
1791 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1792 MII_TG3_AUXCTL_ACTL_TX_6DB;
1793 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
1794 }
1795 /* Fallthrough */
1796 case TG3_CL45_D7_EEERES_STAT_LP_100TX:
52b02d04 1797 tp->setlpicnt = 2;
21a00ab2 1798 }
52b02d04
MC
1799 }
1800
1801 if (!tp->setlpicnt) {
1802 val = tr32(TG3_CPMU_EEE_MODE);
1803 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1804 }
1805}
1806
1da177e4
LT
1807static int tg3_wait_macro_done(struct tg3 *tp)
1808{
1809 int limit = 100;
1810
1811 while (limit--) {
1812 u32 tmp32;
1813
f08aa1a8 1814 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1815 if ((tmp32 & 0x1000) == 0)
1816 break;
1817 }
1818 }
d4675b52 1819 if (limit < 0)
1da177e4
LT
1820 return -EBUSY;
1821
1822 return 0;
1823}
1824
1825static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1826{
1827 static const u32 test_pat[4][6] = {
1828 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1829 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1830 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1831 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1832 };
1833 int chan;
1834
1835 for (chan = 0; chan < 4; chan++) {
1836 int i;
1837
1838 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1839 (chan * 0x2000) | 0x0200);
f08aa1a8 1840 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1841
1842 for (i = 0; i < 6; i++)
1843 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1844 test_pat[chan][i]);
1845
f08aa1a8 1846 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1847 if (tg3_wait_macro_done(tp)) {
1848 *resetp = 1;
1849 return -EBUSY;
1850 }
1851
1852 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1853 (chan * 0x2000) | 0x0200);
f08aa1a8 1854 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1855 if (tg3_wait_macro_done(tp)) {
1856 *resetp = 1;
1857 return -EBUSY;
1858 }
1859
f08aa1a8 1860 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1861 if (tg3_wait_macro_done(tp)) {
1862 *resetp = 1;
1863 return -EBUSY;
1864 }
1865
1866 for (i = 0; i < 6; i += 2) {
1867 u32 low, high;
1868
1869 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1870 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1871 tg3_wait_macro_done(tp)) {
1872 *resetp = 1;
1873 return -EBUSY;
1874 }
1875 low &= 0x7fff;
1876 high &= 0x000f;
1877 if (low != test_pat[chan][i] ||
1878 high != test_pat[chan][i+1]) {
1879 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1880 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1881 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1882
1883 return -EBUSY;
1884 }
1885 }
1886 }
1887
1888 return 0;
1889}
1890
1891static int tg3_phy_reset_chanpat(struct tg3 *tp)
1892{
1893 int chan;
1894
1895 for (chan = 0; chan < 4; chan++) {
1896 int i;
1897
1898 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1899 (chan * 0x2000) | 0x0200);
f08aa1a8 1900 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1901 for (i = 0; i < 6; i++)
1902 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1903 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1904 if (tg3_wait_macro_done(tp))
1905 return -EBUSY;
1906 }
1907
1908 return 0;
1909}
1910
1911static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1912{
1913 u32 reg32, phy9_orig;
1914 int retries, do_phy_reset, err;
1915
1916 retries = 10;
1917 do_phy_reset = 1;
1918 do {
1919 if (do_phy_reset) {
1920 err = tg3_bmcr_reset(tp);
1921 if (err)
1922 return err;
1923 do_phy_reset = 0;
1924 }
1925
1926 /* Disable transmitter and interrupt. */
1927 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1928 continue;
1929
1930 reg32 |= 0x3000;
1931 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1932
1933 /* Set full-duplex, 1000 mbps. */
1934 tg3_writephy(tp, MII_BMCR,
1935 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1936
1937 /* Set to master mode. */
1938 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1939 continue;
1940
1941 tg3_writephy(tp, MII_TG3_CTRL,
1942 (MII_TG3_CTRL_AS_MASTER |
1943 MII_TG3_CTRL_ENABLE_AS_MASTER));
1944
1945 /* Enable SM_DSP_CLOCK and 6dB. */
1946 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1947
1948 /* Block the PHY control access. */
6ee7c0a0 1949 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1950
1951 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1952 if (!err)
1953 break;
1954 } while (--retries);
1955
1956 err = tg3_phy_reset_chanpat(tp);
1957 if (err)
1958 return err;
1959
6ee7c0a0 1960 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
1961
1962 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 1963 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4
LT
1964
1965 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1966 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1967 /* Set Extended packet length bit for jumbo frames */
1968 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
859a5887 1969 } else {
1da177e4
LT
1970 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1971 }
1972
1973 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1974
1975 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1976 reg32 &= ~0x3000;
1977 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1978 } else if (!err)
1979 err = -EBUSY;
1980
1981 return err;
1982}
1983
1984/* This will reset the tigon3 PHY if there is no valid
1985 * link unless the FORCE argument is non-zero.
1986 */
1987static int tg3_phy_reset(struct tg3 *tp)
1988{
f833c4c1 1989 u32 val, cpmuctrl;
1da177e4
LT
1990 int err;
1991
60189ddf 1992 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
1993 val = tr32(GRC_MISC_CFG);
1994 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1995 udelay(40);
1996 }
f833c4c1
MC
1997 err = tg3_readphy(tp, MII_BMSR, &val);
1998 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
1999 if (err != 0)
2000 return -EBUSY;
2001
c8e1e82b
MC
2002 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2003 netif_carrier_off(tp->dev);
2004 tg3_link_report(tp);
2005 }
2006
1da177e4
LT
2007 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2010 err = tg3_phy_reset_5703_4_5(tp);
2011 if (err)
2012 return err;
2013 goto out;
2014 }
2015
b2a5c19c
MC
2016 cpmuctrl = 0;
2017 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2018 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2019 cpmuctrl = tr32(TG3_CPMU_CTRL);
2020 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2021 tw32(TG3_CPMU_CTRL,
2022 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2023 }
2024
1da177e4
LT
2025 err = tg3_bmcr_reset(tp);
2026 if (err)
2027 return err;
2028
b2a5c19c 2029 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2030 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2031 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2032
2033 tw32(TG3_CPMU_CTRL, cpmuctrl);
2034 }
2035
bcb37f6c
MC
2036 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2037 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2038 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2039 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2040 CPMU_LSPD_1000MB_MACCLK_12_5) {
2041 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2042 udelay(40);
2043 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2044 }
2045 }
2046
0a58d668 2047 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
f07e9af3 2048 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2049 return 0;
2050
b2a5c19c
MC
2051 tg3_phy_apply_otp(tp);
2052
f07e9af3 2053 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2054 tg3_phy_toggle_apd(tp, true);
2055 else
2056 tg3_phy_toggle_apd(tp, false);
2057
1da177e4 2058out:
f07e9af3 2059 if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
1da177e4 2060 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2061 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2062 tg3_phydsp_write(tp, 0x000a, 0x0323);
1da177e4
LT
2063 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2064 }
f07e9af3 2065 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2066 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2067 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2068 }
f07e9af3 2069 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1da177e4 2070 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
6ee7c0a0
MC
2071 tg3_phydsp_write(tp, 0x000a, 0x310b);
2072 tg3_phydsp_write(tp, 0x201f, 0x9506);
2073 tg3_phydsp_write(tp, 0x401f, 0x14e2);
1da177e4 2074 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
f07e9af3 2075 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
c424cb24
MC
2076 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2077 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
f07e9af3 2078 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
c1d2a196
MC
2079 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2080 tg3_writephy(tp, MII_TG3_TEST1,
2081 MII_TG3_TEST1_TRIM_EN | 0x4);
2082 } else
2083 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
c424cb24
MC
2084 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2085 }
1da177e4
LT
2086 /* Set Extended packet length bit (bit 14) on all chips that */
2087 /* support jumbo frames */
79eb6904 2088 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
2089 /* Cannot do read-modify-write on 5401 */
2090 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
8f666b07 2091 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
1da177e4
LT
2092 /* Set bit 14 with read-modify-write to preserve other bits */
2093 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
f833c4c1
MC
2094 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
2095 tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
1da177e4
LT
2096 }
2097
2098 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2099 * jumbo frames transmission.
2100 */
8f666b07 2101 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
f833c4c1 2102 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2103 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2104 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2105 }
2106
715116a1 2107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2108 /* adjust output voltage */
535ef6e1 2109 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2110 }
2111
9ef8ca99 2112 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2113 tg3_phy_set_wirespeed(tp);
2114 return 0;
2115}
2116
2117static void tg3_frob_aux_power(struct tg3 *tp)
2118{
683644b7 2119 bool need_vaux = false;
1da177e4 2120
334355aa
MC
2121 /* The GPIOs do something completely different on 57765. */
2122 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
a50d0796 2123 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2124 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2125 return;
2126
683644b7
MC
2127 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2128 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
2129 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2130 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
683644b7 2131 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2132 struct net_device *dev_peer;
2133
2134 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2135
bc1c7567 2136 /* remove_one() may have been run on the peer. */
683644b7
MC
2137 if (dev_peer) {
2138 struct tg3 *tp_peer = netdev_priv(dev_peer);
2139
2140 if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
2141 return;
2142
2143 if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2144 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
2145 need_vaux = true;
2146 }
1da177e4
LT
2147 }
2148
683644b7
MC
2149 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
2150 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
2151 need_vaux = true;
2152
2153 if (need_vaux) {
1da177e4
LT
2154 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2155 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2156 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2157 (GRC_LCLCTRL_GPIO_OE0 |
2158 GRC_LCLCTRL_GPIO_OE1 |
2159 GRC_LCLCTRL_GPIO_OE2 |
2160 GRC_LCLCTRL_GPIO_OUTPUT0 |
2161 GRC_LCLCTRL_GPIO_OUTPUT1),
2162 100);
8d519ab2
MC
2163 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2164 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2165 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2166 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2167 GRC_LCLCTRL_GPIO_OE1 |
2168 GRC_LCLCTRL_GPIO_OE2 |
2169 GRC_LCLCTRL_GPIO_OUTPUT0 |
2170 GRC_LCLCTRL_GPIO_OUTPUT1 |
2171 tp->grc_local_ctrl;
2172 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2173
2174 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2175 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2176
2177 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2178 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2179 } else {
2180 u32 no_gpio2;
dc56b7d4 2181 u32 grc_local_ctrl = 0;
1da177e4 2182
dc56b7d4
MC
2183 /* Workaround to prevent overdrawing Amps. */
2184 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2185 ASIC_REV_5714) {
2186 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2187 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2188 grc_local_ctrl, 100);
dc56b7d4
MC
2189 }
2190
1da177e4
LT
2191 /* On 5753 and variants, GPIO2 cannot be used. */
2192 no_gpio2 = tp->nic_sram_data_cfg &
2193 NIC_SRAM_DATA_CFG_NO_GPIO2;
2194
dc56b7d4 2195 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2196 GRC_LCLCTRL_GPIO_OE1 |
2197 GRC_LCLCTRL_GPIO_OE2 |
2198 GRC_LCLCTRL_GPIO_OUTPUT1 |
2199 GRC_LCLCTRL_GPIO_OUTPUT2;
2200 if (no_gpio2) {
2201 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2202 GRC_LCLCTRL_GPIO_OUTPUT2);
2203 }
b401e9e2
MC
2204 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2205 grc_local_ctrl, 100);
1da177e4
LT
2206
2207 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2208
b401e9e2
MC
2209 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2210 grc_local_ctrl, 100);
1da177e4
LT
2211
2212 if (!no_gpio2) {
2213 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2214 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2215 grc_local_ctrl, 100);
1da177e4
LT
2216 }
2217 }
2218 } else {
2219 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2220 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2221 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2222 (GRC_LCLCTRL_GPIO_OE1 |
2223 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2224
b401e9e2
MC
2225 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2226 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2227
b401e9e2
MC
2228 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2229 (GRC_LCLCTRL_GPIO_OE1 |
2230 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2231 }
2232 }
2233}
2234
e8f3f6ca
MC
2235static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2236{
2237 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2238 return 1;
79eb6904 2239 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2240 if (speed != SPEED_10)
2241 return 1;
2242 } else if (speed == SPEED_10)
2243 return 1;
2244
2245 return 0;
2246}
2247
1da177e4
LT
2248static int tg3_setup_phy(struct tg3 *, int);
2249
2250#define RESET_KIND_SHUTDOWN 0
2251#define RESET_KIND_INIT 1
2252#define RESET_KIND_SUSPEND 2
2253
2254static void tg3_write_sig_post_reset(struct tg3 *, int);
2255static int tg3_halt_cpu(struct tg3 *, u32);
2256
0a459aac 2257static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2258{
ce057f01
MC
2259 u32 val;
2260
f07e9af3 2261 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2262 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2263 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2264 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2265
2266 sg_dig_ctrl |=
2267 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2268 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2269 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2270 }
3f7045c1 2271 return;
5129724a 2272 }
3f7045c1 2273
60189ddf 2274 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2275 tg3_bmcr_reset(tp);
2276 val = tr32(GRC_MISC_CFG);
2277 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2278 udelay(40);
2279 return;
f07e9af3 2280 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2281 u32 phytest;
2282 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2283 u32 phy;
2284
2285 tg3_writephy(tp, MII_ADVERTISE, 0);
2286 tg3_writephy(tp, MII_BMCR,
2287 BMCR_ANENABLE | BMCR_ANRESTART);
2288
2289 tg3_writephy(tp, MII_TG3_FET_TEST,
2290 phytest | MII_TG3_FET_SHADOW_EN);
2291 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2292 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2293 tg3_writephy(tp,
2294 MII_TG3_FET_SHDW_AUXMODE4,
2295 phy);
2296 }
2297 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2298 }
2299 return;
0a459aac 2300 } else if (do_low_power) {
715116a1
MC
2301 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2302 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac
MC
2303
2304 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2305 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2306 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2307 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2308 MII_TG3_AUXCTL_PCTL_VREG_11V);
715116a1 2309 }
3f7045c1 2310
15c3b696
MC
2311 /* The PHY should not be powered down on some chips because
2312 * of bugs.
2313 */
2314 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2315 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2316 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2317 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2318 return;
ce057f01 2319
bcb37f6c
MC
2320 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2321 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2322 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2323 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2324 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2325 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2326 }
2327
15c3b696
MC
2328 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2329}
2330
ffbcfed4
MC
2331/* tp->lock is held. */
2332static int tg3_nvram_lock(struct tg3 *tp)
2333{
2334 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2335 int i;
2336
2337 if (tp->nvram_lock_cnt == 0) {
2338 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2339 for (i = 0; i < 8000; i++) {
2340 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2341 break;
2342 udelay(20);
2343 }
2344 if (i == 8000) {
2345 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2346 return -ENODEV;
2347 }
2348 }
2349 tp->nvram_lock_cnt++;
2350 }
2351 return 0;
2352}
2353
2354/* tp->lock is held. */
2355static void tg3_nvram_unlock(struct tg3 *tp)
2356{
2357 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2358 if (tp->nvram_lock_cnt > 0)
2359 tp->nvram_lock_cnt--;
2360 if (tp->nvram_lock_cnt == 0)
2361 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2362 }
2363}
2364
2365/* tp->lock is held. */
2366static void tg3_enable_nvram_access(struct tg3 *tp)
2367{
2368 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2369 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2370 u32 nvaccess = tr32(NVRAM_ACCESS);
2371
2372 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2373 }
2374}
2375
2376/* tp->lock is held. */
2377static void tg3_disable_nvram_access(struct tg3 *tp)
2378{
2379 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 2380 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
ffbcfed4
MC
2381 u32 nvaccess = tr32(NVRAM_ACCESS);
2382
2383 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2384 }
2385}
2386
2387static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2388 u32 offset, u32 *val)
2389{
2390 u32 tmp;
2391 int i;
2392
2393 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2394 return -EINVAL;
2395
2396 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2397 EEPROM_ADDR_DEVID_MASK |
2398 EEPROM_ADDR_READ);
2399 tw32(GRC_EEPROM_ADDR,
2400 tmp |
2401 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2402 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2403 EEPROM_ADDR_ADDR_MASK) |
2404 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2405
2406 for (i = 0; i < 1000; i++) {
2407 tmp = tr32(GRC_EEPROM_ADDR);
2408
2409 if (tmp & EEPROM_ADDR_COMPLETE)
2410 break;
2411 msleep(1);
2412 }
2413 if (!(tmp & EEPROM_ADDR_COMPLETE))
2414 return -EBUSY;
2415
62cedd11
MC
2416 tmp = tr32(GRC_EEPROM_DATA);
2417
2418 /*
2419 * The data will always be opposite the native endian
2420 * format. Perform a blind byteswap to compensate.
2421 */
2422 *val = swab32(tmp);
2423
ffbcfed4
MC
2424 return 0;
2425}
2426
2427#define NVRAM_CMD_TIMEOUT 10000
2428
2429static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2430{
2431 int i;
2432
2433 tw32(NVRAM_CMD, nvram_cmd);
2434 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2435 udelay(10);
2436 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2437 udelay(10);
2438 break;
2439 }
2440 }
2441
2442 if (i == NVRAM_CMD_TIMEOUT)
2443 return -EBUSY;
2444
2445 return 0;
2446}
2447
2448static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2449{
2450 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2451 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2452 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2453 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2454 (tp->nvram_jedecnum == JEDEC_ATMEL))
2455
2456 addr = ((addr / tp->nvram_pagesize) <<
2457 ATMEL_AT45DB0X1B_PAGE_POS) +
2458 (addr % tp->nvram_pagesize);
2459
2460 return addr;
2461}
2462
2463static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2464{
2465 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2466 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2467 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2468 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2469 (tp->nvram_jedecnum == JEDEC_ATMEL))
2470
2471 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2472 tp->nvram_pagesize) +
2473 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2474
2475 return addr;
2476}
2477
e4f34110
MC
2478/* NOTE: Data read in from NVRAM is byteswapped according to
2479 * the byteswapping settings for all other register accesses.
2480 * tg3 devices are BE devices, so on a BE machine, the data
2481 * returned will be exactly as it is seen in NVRAM. On a LE
2482 * machine, the 32-bit value will be byteswapped.
2483 */
ffbcfed4
MC
2484static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2485{
2486 int ret;
2487
2488 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2489 return tg3_nvram_read_using_eeprom(tp, offset, val);
2490
2491 offset = tg3_nvram_phys_addr(tp, offset);
2492
2493 if (offset > NVRAM_ADDR_MSK)
2494 return -EINVAL;
2495
2496 ret = tg3_nvram_lock(tp);
2497 if (ret)
2498 return ret;
2499
2500 tg3_enable_nvram_access(tp);
2501
2502 tw32(NVRAM_ADDR, offset);
2503 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2504 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2505
2506 if (ret == 0)
e4f34110 2507 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2508
2509 tg3_disable_nvram_access(tp);
2510
2511 tg3_nvram_unlock(tp);
2512
2513 return ret;
2514}
2515
a9dc529d
MC
2516/* Ensures NVRAM data is in bytestream format. */
2517static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2518{
2519 u32 v;
a9dc529d 2520 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2521 if (!res)
a9dc529d 2522 *val = cpu_to_be32(v);
ffbcfed4
MC
2523 return res;
2524}
2525
3f007891
MC
2526/* tp->lock is held. */
2527static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2528{
2529 u32 addr_high, addr_low;
2530 int i;
2531
2532 addr_high = ((tp->dev->dev_addr[0] << 8) |
2533 tp->dev->dev_addr[1]);
2534 addr_low = ((tp->dev->dev_addr[2] << 24) |
2535 (tp->dev->dev_addr[3] << 16) |
2536 (tp->dev->dev_addr[4] << 8) |
2537 (tp->dev->dev_addr[5] << 0));
2538 for (i = 0; i < 4; i++) {
2539 if (i == 1 && skip_mac_1)
2540 continue;
2541 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2542 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2543 }
2544
2545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2546 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2547 for (i = 0; i < 12; i++) {
2548 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2549 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2550 }
2551 }
2552
2553 addr_high = (tp->dev->dev_addr[0] +
2554 tp->dev->dev_addr[1] +
2555 tp->dev->dev_addr[2] +
2556 tp->dev->dev_addr[3] +
2557 tp->dev->dev_addr[4] +
2558 tp->dev->dev_addr[5]) &
2559 TX_BACKOFF_SEED_MASK;
2560 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2561}
2562
c866b7ea 2563static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2564{
c866b7ea
RW
2565 /*
2566 * Make sure register accesses (indirect or otherwise) will function
2567 * correctly.
1da177e4
LT
2568 */
2569 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2570 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2571}
1da177e4 2572
c866b7ea
RW
2573static int tg3_power_up(struct tg3 *tp)
2574{
2575 tg3_enable_register_access(tp);
8c6bda1a 2576
c866b7ea 2577 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2578
c866b7ea
RW
2579 /* Switch out of Vaux if it is a NIC */
2580 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
2581 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2582
c866b7ea
RW
2583 return 0;
2584}
1da177e4 2585
c866b7ea
RW
2586static int tg3_power_down_prepare(struct tg3 *tp)
2587{
2588 u32 misc_host_ctrl;
2589 bool device_should_wake, do_low_power;
2590
2591 tg3_enable_register_access(tp);
5e7dfd0f
MC
2592
2593 /* Restore the CLKREQ setting. */
2594 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2595 u16 lnkctl;
2596
2597 pci_read_config_word(tp->pdev,
2598 tp->pcie_cap + PCI_EXP_LNKCTL,
2599 &lnkctl);
2600 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2601 pci_write_config_word(tp->pdev,
2602 tp->pcie_cap + PCI_EXP_LNKCTL,
2603 lnkctl);
2604 }
2605
1da177e4
LT
2606 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2607 tw32(TG3PCI_MISC_HOST_CTRL,
2608 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2609
c866b7ea 2610 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
05ac4cb7
MC
2611 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2612
dd477003 2613 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
0a459aac 2614 do_low_power = false;
f07e9af3 2615 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2616 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2617 struct phy_device *phydev;
0a459aac 2618 u32 phyid, advertising;
b02fd9e3 2619
3f0e3ad7 2620 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2621
80096068 2622 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2623
2624 tp->link_config.orig_speed = phydev->speed;
2625 tp->link_config.orig_duplex = phydev->duplex;
2626 tp->link_config.orig_autoneg = phydev->autoneg;
2627 tp->link_config.orig_advertising = phydev->advertising;
2628
2629 advertising = ADVERTISED_TP |
2630 ADVERTISED_Pause |
2631 ADVERTISED_Autoneg |
2632 ADVERTISED_10baseT_Half;
2633
2634 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
05ac4cb7 2635 device_should_wake) {
b02fd9e3
MC
2636 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2637 advertising |=
2638 ADVERTISED_100baseT_Half |
2639 ADVERTISED_100baseT_Full |
2640 ADVERTISED_10baseT_Full;
2641 else
2642 advertising |= ADVERTISED_10baseT_Full;
2643 }
2644
2645 phydev->advertising = advertising;
2646
2647 phy_start_aneg(phydev);
0a459aac
MC
2648
2649 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2650 if (phyid != PHY_ID_BCMAC131) {
2651 phyid &= PHY_BCM_OUI_MASK;
2652 if (phyid == PHY_BCM_OUI_1 ||
2653 phyid == PHY_BCM_OUI_2 ||
2654 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2655 do_low_power = true;
2656 }
b02fd9e3 2657 }
dd477003 2658 } else {
2023276e 2659 do_low_power = true;
0a459aac 2660
80096068
MC
2661 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2662 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2663 tp->link_config.orig_speed = tp->link_config.speed;
2664 tp->link_config.orig_duplex = tp->link_config.duplex;
2665 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2666 }
1da177e4 2667
f07e9af3 2668 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2669 tp->link_config.speed = SPEED_10;
2670 tp->link_config.duplex = DUPLEX_HALF;
2671 tp->link_config.autoneg = AUTONEG_ENABLE;
2672 tg3_setup_phy(tp, 0);
2673 }
1da177e4
LT
2674 }
2675
b5d3772c
MC
2676 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2677 u32 val;
2678
2679 val = tr32(GRC_VCPU_EXT_CTRL);
2680 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2681 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
6921d201
MC
2682 int i;
2683 u32 val;
2684
2685 for (i = 0; i < 200; i++) {
2686 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2687 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2688 break;
2689 msleep(1);
2690 }
2691 }
a85feb8c
GZ
2692 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2693 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2694 WOL_DRV_STATE_SHUTDOWN |
2695 WOL_DRV_WOL |
2696 WOL_SET_MAGIC_PKT);
6921d201 2697
05ac4cb7 2698 if (device_should_wake) {
1da177e4
LT
2699 u32 mac_mode;
2700
f07e9af3 2701 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
0a459aac 2702 if (do_low_power) {
dd477003
MC
2703 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2704 udelay(40);
2705 }
1da177e4 2706
f07e9af3 2707 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2708 mac_mode = MAC_MODE_PORT_MODE_GMII;
2709 else
2710 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2711
e8f3f6ca
MC
2712 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2713 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2714 ASIC_REV_5700) {
2715 u32 speed = (tp->tg3_flags &
2716 TG3_FLAG_WOL_SPEED_100MB) ?
2717 SPEED_100 : SPEED_10;
2718 if (tg3_5700_link_polarity(tp, speed))
2719 mac_mode |= MAC_MODE_LINK_POLARITY;
2720 else
2721 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2722 }
1da177e4
LT
2723 } else {
2724 mac_mode = MAC_MODE_PORT_MODE_TBI;
2725 }
2726
cbf46853 2727 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
1da177e4
LT
2728 tw32(MAC_LED_CTRL, tp->led_ctrl);
2729
05ac4cb7
MC
2730 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2731 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2732 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2733 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2734 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2735 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2736
d2394e6b
MC
2737 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
2738 mac_mode |= MAC_MODE_APE_TX_EN |
2739 MAC_MODE_APE_RX_EN |
2740 MAC_MODE_TDE_ENABLE;
3bda1258 2741
1da177e4
LT
2742 tw32_f(MAC_MODE, mac_mode);
2743 udelay(100);
2744
2745 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2746 udelay(10);
2747 }
2748
2749 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2750 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2751 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2752 u32 base_val;
2753
2754 base_val = tp->pci_clock_ctrl;
2755 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2756 CLOCK_CTRL_TXCLK_DISABLE);
2757
b401e9e2
MC
2758 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2759 CLOCK_CTRL_PWRDOWN_PLL133, 40);
d7b0a857 2760 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
795d01c5 2761 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
d7b0a857 2762 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
4cf78e4f 2763 /* do nothing */
85e94ced 2764 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
1da177e4
LT
2765 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2766 u32 newbits1, newbits2;
2767
2768 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2769 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2770 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2771 CLOCK_CTRL_TXCLK_DISABLE |
2772 CLOCK_CTRL_ALTCLK);
2773 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2774 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2775 newbits1 = CLOCK_CTRL_625_CORE;
2776 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2777 } else {
2778 newbits1 = CLOCK_CTRL_ALTCLK;
2779 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2780 }
2781
b401e9e2
MC
2782 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2783 40);
1da177e4 2784
b401e9e2
MC
2785 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2786 40);
1da177e4
LT
2787
2788 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2789 u32 newbits3;
2790
2791 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2792 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2793 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2794 CLOCK_CTRL_TXCLK_DISABLE |
2795 CLOCK_CTRL_44MHZ_CORE);
2796 } else {
2797 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2798 }
2799
b401e9e2
MC
2800 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2801 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2802 }
2803 }
2804
05ac4cb7 2805 if (!(device_should_wake) &&
22435849 2806 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
0a459aac 2807 tg3_power_down_phy(tp, do_low_power);
6921d201 2808
1da177e4
LT
2809 tg3_frob_aux_power(tp);
2810
2811 /* Workaround for unstable PLL clock */
2812 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2813 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2814 u32 val = tr32(0x7d00);
2815
2816 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2817 tw32(0x7d00, val);
6921d201 2818 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
ec41c7df
MC
2819 int err;
2820
2821 err = tg3_nvram_lock(tp);
1da177e4 2822 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2823 if (!err)
2824 tg3_nvram_unlock(tp);
6921d201 2825 }
1da177e4
LT
2826 }
2827
bbadf503
MC
2828 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2829
c866b7ea
RW
2830 return 0;
2831}
12dac075 2832
c866b7ea
RW
2833static void tg3_power_down(struct tg3 *tp)
2834{
2835 tg3_power_down_prepare(tp);
1da177e4 2836
c866b7ea
RW
2837 pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2838 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2839}
2840
1da177e4
LT
2841static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2842{
2843 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2844 case MII_TG3_AUX_STAT_10HALF:
2845 *speed = SPEED_10;
2846 *duplex = DUPLEX_HALF;
2847 break;
2848
2849 case MII_TG3_AUX_STAT_10FULL:
2850 *speed = SPEED_10;
2851 *duplex = DUPLEX_FULL;
2852 break;
2853
2854 case MII_TG3_AUX_STAT_100HALF:
2855 *speed = SPEED_100;
2856 *duplex = DUPLEX_HALF;
2857 break;
2858
2859 case MII_TG3_AUX_STAT_100FULL:
2860 *speed = SPEED_100;
2861 *duplex = DUPLEX_FULL;
2862 break;
2863
2864 case MII_TG3_AUX_STAT_1000HALF:
2865 *speed = SPEED_1000;
2866 *duplex = DUPLEX_HALF;
2867 break;
2868
2869 case MII_TG3_AUX_STAT_1000FULL:
2870 *speed = SPEED_1000;
2871 *duplex = DUPLEX_FULL;
2872 break;
2873
2874 default:
f07e9af3 2875 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2876 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2877 SPEED_10;
2878 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2879 DUPLEX_HALF;
2880 break;
2881 }
1da177e4
LT
2882 *speed = SPEED_INVALID;
2883 *duplex = DUPLEX_INVALID;
2884 break;
855e1111 2885 }
1da177e4
LT
2886}
2887
2888static void tg3_phy_copper_begin(struct tg3 *tp)
2889{
2890 u32 new_adv;
2891 int i;
2892
80096068 2893 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1da177e4
LT
2894 /* Entering low power mode. Disable gigabit and
2895 * 100baseT advertisements.
2896 */
2897 tg3_writephy(tp, MII_TG3_CTRL, 0);
2898
2899 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2900 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2901 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2902 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2903
2904 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2905 } else if (tp->link_config.speed == SPEED_INVALID) {
f07e9af3 2906 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
1da177e4
LT
2907 tp->link_config.advertising &=
2908 ~(ADVERTISED_1000baseT_Half |
2909 ADVERTISED_1000baseT_Full);
2910
ba4d07a8 2911 new_adv = ADVERTISE_CSMA;
1da177e4
LT
2912 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2913 new_adv |= ADVERTISE_10HALF;
2914 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2915 new_adv |= ADVERTISE_10FULL;
2916 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2917 new_adv |= ADVERTISE_100HALF;
2918 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2919 new_adv |= ADVERTISE_100FULL;
ba4d07a8
MC
2920
2921 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2922
1da177e4
LT
2923 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2924
2925 if (tp->link_config.advertising &
2926 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2927 new_adv = 0;
2928 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2929 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2930 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2931 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
f07e9af3 2932 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
1da177e4
LT
2933 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2934 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2935 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2936 MII_TG3_CTRL_ENABLE_AS_MASTER);
2937 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2938 } else {
2939 tg3_writephy(tp, MII_TG3_CTRL, 0);
2940 }
2941 } else {
ba4d07a8
MC
2942 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2943 new_adv |= ADVERTISE_CSMA;
2944
1da177e4
LT
2945 /* Asking for a specific link mode. */
2946 if (tp->link_config.speed == SPEED_1000) {
1da177e4
LT
2947 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2948
2949 if (tp->link_config.duplex == DUPLEX_FULL)
2950 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2951 else
2952 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2953 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2954 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2955 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2956 MII_TG3_CTRL_ENABLE_AS_MASTER);
1da177e4 2957 } else {
1da177e4
LT
2958 if (tp->link_config.speed == SPEED_100) {
2959 if (tp->link_config.duplex == DUPLEX_FULL)
2960 new_adv |= ADVERTISE_100FULL;
2961 else
2962 new_adv |= ADVERTISE_100HALF;
2963 } else {
2964 if (tp->link_config.duplex == DUPLEX_FULL)
2965 new_adv |= ADVERTISE_10FULL;
2966 else
2967 new_adv |= ADVERTISE_10HALF;
2968 }
2969 tg3_writephy(tp, MII_ADVERTISE, new_adv);
ba4d07a8
MC
2970
2971 new_adv = 0;
1da177e4 2972 }
ba4d07a8
MC
2973
2974 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
1da177e4
LT
2975 }
2976
52b02d04 2977 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
a6b68dab 2978 u32 val;
52b02d04
MC
2979
2980 tw32(TG3_CPMU_EEE_MODE,
2981 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
2982
2983 /* Enable SM_DSP clock and tx 6dB coding. */
2984 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
2985 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
2986 MII_TG3_AUXCTL_ACTL_TX_6DB;
2987 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
2988
21a00ab2
MC
2989 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2990 case ASIC_REV_5717:
2991 case ASIC_REV_57765:
2992 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2993 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2994 MII_TG3_DSP_CH34TP2_HIBW01);
2995 /* Fall through */
2996 case ASIC_REV_5719:
2997 val = MII_TG3_DSP_TAP26_ALNOKO |
2998 MII_TG3_DSP_TAP26_RMRXSTO |
2999 MII_TG3_DSP_TAP26_OPCSINPT;
3000 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
3001 }
52b02d04 3002
a6b68dab 3003 val = 0;
52b02d04
MC
3004 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3005 /* Advertise 100-BaseTX EEE ability */
3006 if (tp->link_config.advertising &
3110f5f5
MC
3007 ADVERTISED_100baseT_Full)
3008 val |= MDIO_AN_EEE_ADV_100TX;
52b02d04
MC
3009 /* Advertise 1000-BaseT EEE ability */
3010 if (tp->link_config.advertising &
3110f5f5
MC
3011 ADVERTISED_1000baseT_Full)
3012 val |= MDIO_AN_EEE_ADV_1000T;
52b02d04 3013 }
3110f5f5 3014 tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
52b02d04
MC
3015
3016 /* Turn off SM_DSP clock. */
3017 val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
3018 MII_TG3_AUXCTL_ACTL_TX_6DB;
3019 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3020 }
3021
1da177e4
LT
3022 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3023 tp->link_config.speed != SPEED_INVALID) {
3024 u32 bmcr, orig_bmcr;
3025
3026 tp->link_config.active_speed = tp->link_config.speed;
3027 tp->link_config.active_duplex = tp->link_config.duplex;
3028
3029 bmcr = 0;
3030 switch (tp->link_config.speed) {
3031 default:
3032 case SPEED_10:
3033 break;
3034
3035 case SPEED_100:
3036 bmcr |= BMCR_SPEED100;
3037 break;
3038
3039 case SPEED_1000:
3040 bmcr |= TG3_BMCR_SPEED1000;
3041 break;
855e1111 3042 }
1da177e4
LT
3043
3044 if (tp->link_config.duplex == DUPLEX_FULL)
3045 bmcr |= BMCR_FULLDPLX;
3046
3047 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3048 (bmcr != orig_bmcr)) {
3049 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3050 for (i = 0; i < 1500; i++) {
3051 u32 tmp;
3052
3053 udelay(10);
3054 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3055 tg3_readphy(tp, MII_BMSR, &tmp))
3056 continue;
3057 if (!(tmp & BMSR_LSTATUS)) {
3058 udelay(40);
3059 break;
3060 }
3061 }
3062 tg3_writephy(tp, MII_BMCR, bmcr);
3063 udelay(40);
3064 }
3065 } else {
3066 tg3_writephy(tp, MII_BMCR,
3067 BMCR_ANENABLE | BMCR_ANRESTART);
3068 }
3069}
3070
3071static int tg3_init_5401phy_dsp(struct tg3 *tp)
3072{
3073 int err;
3074
3075 /* Turn off tap power management. */
3076 /* Set Extended packet length bit */
3077 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
3078
6ee7c0a0
MC
3079 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3080 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3081 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3082 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3083 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3084
3085 udelay(40);
3086
3087 return err;
3088}
3089
3600d918 3090static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3091{
3600d918
MC
3092 u32 adv_reg, all_mask = 0;
3093
3094 if (mask & ADVERTISED_10baseT_Half)
3095 all_mask |= ADVERTISE_10HALF;
3096 if (mask & ADVERTISED_10baseT_Full)
3097 all_mask |= ADVERTISE_10FULL;
3098 if (mask & ADVERTISED_100baseT_Half)
3099 all_mask |= ADVERTISE_100HALF;
3100 if (mask & ADVERTISED_100baseT_Full)
3101 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3102
3103 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3104 return 0;
3105
1da177e4
LT
3106 if ((adv_reg & all_mask) != all_mask)
3107 return 0;
f07e9af3 3108 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3109 u32 tg3_ctrl;
3110
3600d918
MC
3111 all_mask = 0;
3112 if (mask & ADVERTISED_1000baseT_Half)
3113 all_mask |= ADVERTISE_1000HALF;
3114 if (mask & ADVERTISED_1000baseT_Full)
3115 all_mask |= ADVERTISE_1000FULL;
3116
1da177e4
LT
3117 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3118 return 0;
3119
1da177e4
LT
3120 if ((tg3_ctrl & all_mask) != all_mask)
3121 return 0;
3122 }
3123 return 1;
3124}
3125
ef167e27
MC
3126static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3127{
3128 u32 curadv, reqadv;
3129
3130 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3131 return 1;
3132
3133 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3134 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3135
3136 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3137 if (curadv != reqadv)
3138 return 0;
3139
3140 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3141 tg3_readphy(tp, MII_LPA, rmtadv);
3142 } else {
3143 /* Reprogram the advertisement register, even if it
3144 * does not affect the current link. If the link
3145 * gets renegotiated in the future, we can save an
3146 * additional renegotiation cycle by advertising
3147 * it correctly in the first place.
3148 */
3149 if (curadv != reqadv) {
3150 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3151 ADVERTISE_PAUSE_ASYM);
3152 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3153 }
3154 }
3155
3156 return 1;
3157}
3158
1da177e4
LT
3159static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3160{
3161 int current_link_up;
f833c4c1 3162 u32 bmsr, val;
ef167e27 3163 u32 lcl_adv, rmt_adv;
1da177e4
LT
3164 u16 current_speed;
3165 u8 current_duplex;
3166 int i, err;
3167
3168 tw32(MAC_EVENT, 0);
3169
3170 tw32_f(MAC_STATUS,
3171 (MAC_STATUS_SYNC_CHANGED |
3172 MAC_STATUS_CFG_CHANGED |
3173 MAC_STATUS_MI_COMPLETION |
3174 MAC_STATUS_LNKSTATE_CHANGED));
3175 udelay(40);
3176
8ef21428
MC
3177 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3178 tw32_f(MAC_MI_MODE,
3179 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3180 udelay(80);
3181 }
1da177e4
LT
3182
3183 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3184
3185 /* Some third-party PHYs need to be reset on link going
3186 * down.
3187 */
3188 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3190 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3191 netif_carrier_ok(tp->dev)) {
3192 tg3_readphy(tp, MII_BMSR, &bmsr);
3193 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3194 !(bmsr & BMSR_LSTATUS))
3195 force_reset = 1;
3196 }
3197 if (force_reset)
3198 tg3_phy_reset(tp);
3199
79eb6904 3200 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3201 tg3_readphy(tp, MII_BMSR, &bmsr);
3202 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3203 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3204 bmsr = 0;
3205
3206 if (!(bmsr & BMSR_LSTATUS)) {
3207 err = tg3_init_5401phy_dsp(tp);
3208 if (err)
3209 return err;
3210
3211 tg3_readphy(tp, MII_BMSR, &bmsr);
3212 for (i = 0; i < 1000; i++) {
3213 udelay(10);
3214 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3215 (bmsr & BMSR_LSTATUS)) {
3216 udelay(40);
3217 break;
3218 }
3219 }
3220
79eb6904
MC
3221 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3222 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3223 !(bmsr & BMSR_LSTATUS) &&
3224 tp->link_config.active_speed == SPEED_1000) {
3225 err = tg3_phy_reset(tp);
3226 if (!err)
3227 err = tg3_init_5401phy_dsp(tp);
3228 if (err)
3229 return err;
3230 }
3231 }
3232 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3233 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3234 /* 5701 {A0,B0} CRC bug workaround */
3235 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3236 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3237 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3238 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3239 }
3240
3241 /* Clear pending interrupts... */
f833c4c1
MC
3242 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3243 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3244
f07e9af3 3245 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3246 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3247 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3248 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3249
3250 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3251 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3252 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3253 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3254 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3255 else
3256 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3257 }
3258
3259 current_link_up = 0;
3260 current_speed = SPEED_INVALID;
3261 current_duplex = DUPLEX_INVALID;
3262
f07e9af3 3263 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
1da177e4
LT
3264 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3265 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3266 if (!(val & (1 << 10))) {
3267 val |= (1 << 10);
3268 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3269 goto relink;
3270 }
3271 }
3272
3273 bmsr = 0;
3274 for (i = 0; i < 100; i++) {
3275 tg3_readphy(tp, MII_BMSR, &bmsr);
3276 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3277 (bmsr & BMSR_LSTATUS))
3278 break;
3279 udelay(40);
3280 }
3281
3282 if (bmsr & BMSR_LSTATUS) {
3283 u32 aux_stat, bmcr;
3284
3285 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3286 for (i = 0; i < 2000; i++) {
3287 udelay(10);
3288 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3289 aux_stat)
3290 break;
3291 }
3292
3293 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3294 &current_speed,
3295 &current_duplex);
3296
3297 bmcr = 0;
3298 for (i = 0; i < 200; i++) {
3299 tg3_readphy(tp, MII_BMCR, &bmcr);
3300 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3301 continue;
3302 if (bmcr && bmcr != 0x7fff)
3303 break;
3304 udelay(10);
3305 }
3306
ef167e27
MC
3307 lcl_adv = 0;
3308 rmt_adv = 0;
1da177e4 3309
ef167e27
MC
3310 tp->link_config.active_speed = current_speed;
3311 tp->link_config.active_duplex = current_duplex;
3312
3313 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3314 if ((bmcr & BMCR_ANENABLE) &&
3315 tg3_copper_is_advertising_all(tp,
3316 tp->link_config.advertising)) {
3317 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3318 &rmt_adv))
3319 current_link_up = 1;
1da177e4
LT
3320 }
3321 } else {
3322 if (!(bmcr & BMCR_ANENABLE) &&
3323 tp->link_config.speed == current_speed &&
ef167e27
MC
3324 tp->link_config.duplex == current_duplex &&
3325 tp->link_config.flowctrl ==
3326 tp->link_config.active_flowctrl) {
1da177e4 3327 current_link_up = 1;
1da177e4
LT
3328 }
3329 }
3330
ef167e27
MC
3331 if (current_link_up == 1 &&
3332 tp->link_config.active_duplex == DUPLEX_FULL)
3333 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3334 }
3335
1da177e4 3336relink:
80096068 3337 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3338 tg3_phy_copper_begin(tp);
3339
f833c4c1
MC
3340 tg3_readphy(tp, MII_BMSR, &bmsr);
3341 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3342 (bmsr & BMSR_LSTATUS))
1da177e4
LT
3343 current_link_up = 1;
3344 }
3345
3346 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3347 if (current_link_up == 1) {
3348 if (tp->link_config.active_speed == SPEED_100 ||
3349 tp->link_config.active_speed == SPEED_10)
3350 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3351 else
3352 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3353 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3354 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3355 else
1da177e4
LT
3356 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3357
3358 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3359 if (tp->link_config.active_duplex == DUPLEX_HALF)
3360 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3361
1da177e4 3362 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3363 if (current_link_up == 1 &&
3364 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3365 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3366 else
3367 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3368 }
3369
3370 /* ??? Without this setting Netgear GA302T PHY does not
3371 * ??? send/receive packets...
3372 */
79eb6904 3373 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3374 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3375 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3376 tw32_f(MAC_MI_MODE, tp->mi_mode);
3377 udelay(80);
3378 }
3379
3380 tw32_f(MAC_MODE, tp->mac_mode);
3381 udelay(40);
3382
52b02d04
MC
3383 tg3_phy_eee_adjust(tp, current_link_up);
3384
1da177e4
LT
3385 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3386 /* Polled via timer. */
3387 tw32_f(MAC_EVENT, 0);
3388 } else {
3389 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3390 }
3391 udelay(40);
3392
3393 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3394 current_link_up == 1 &&
3395 tp->link_config.active_speed == SPEED_1000 &&
3396 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3397 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3398 udelay(120);
3399 tw32_f(MAC_STATUS,
3400 (MAC_STATUS_SYNC_CHANGED |
3401 MAC_STATUS_CFG_CHANGED));
3402 udelay(40);
3403 tg3_write_mem(tp,
3404 NIC_SRAM_FIRMWARE_MBOX,
3405 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3406 }
3407
5e7dfd0f
MC
3408 /* Prevent send BD corruption. */
3409 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3410 u16 oldlnkctl, newlnkctl;
3411
3412 pci_read_config_word(tp->pdev,
3413 tp->pcie_cap + PCI_EXP_LNKCTL,
3414 &oldlnkctl);
3415 if (tp->link_config.active_speed == SPEED_100 ||
3416 tp->link_config.active_speed == SPEED_10)
3417 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3418 else
3419 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3420 if (newlnkctl != oldlnkctl)
3421 pci_write_config_word(tp->pdev,
3422 tp->pcie_cap + PCI_EXP_LNKCTL,
3423 newlnkctl);
3424 }
3425
1da177e4
LT
3426 if (current_link_up != netif_carrier_ok(tp->dev)) {
3427 if (current_link_up)
3428 netif_carrier_on(tp->dev);
3429 else
3430 netif_carrier_off(tp->dev);
3431 tg3_link_report(tp);
3432 }
3433
3434 return 0;
3435}
3436
3437struct tg3_fiber_aneginfo {
3438 int state;
3439#define ANEG_STATE_UNKNOWN 0
3440#define ANEG_STATE_AN_ENABLE 1
3441#define ANEG_STATE_RESTART_INIT 2
3442#define ANEG_STATE_RESTART 3
3443#define ANEG_STATE_DISABLE_LINK_OK 4
3444#define ANEG_STATE_ABILITY_DETECT_INIT 5
3445#define ANEG_STATE_ABILITY_DETECT 6
3446#define ANEG_STATE_ACK_DETECT_INIT 7
3447#define ANEG_STATE_ACK_DETECT 8
3448#define ANEG_STATE_COMPLETE_ACK_INIT 9
3449#define ANEG_STATE_COMPLETE_ACK 10
3450#define ANEG_STATE_IDLE_DETECT_INIT 11
3451#define ANEG_STATE_IDLE_DETECT 12
3452#define ANEG_STATE_LINK_OK 13
3453#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3454#define ANEG_STATE_NEXT_PAGE_WAIT 15
3455
3456 u32 flags;
3457#define MR_AN_ENABLE 0x00000001
3458#define MR_RESTART_AN 0x00000002
3459#define MR_AN_COMPLETE 0x00000004
3460#define MR_PAGE_RX 0x00000008
3461#define MR_NP_LOADED 0x00000010
3462#define MR_TOGGLE_TX 0x00000020
3463#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3464#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3465#define MR_LP_ADV_SYM_PAUSE 0x00000100
3466#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3467#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3468#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3469#define MR_LP_ADV_NEXT_PAGE 0x00001000
3470#define MR_TOGGLE_RX 0x00002000
3471#define MR_NP_RX 0x00004000
3472
3473#define MR_LINK_OK 0x80000000
3474
3475 unsigned long link_time, cur_time;
3476
3477 u32 ability_match_cfg;
3478 int ability_match_count;
3479
3480 char ability_match, idle_match, ack_match;
3481
3482 u32 txconfig, rxconfig;
3483#define ANEG_CFG_NP 0x00000080
3484#define ANEG_CFG_ACK 0x00000040
3485#define ANEG_CFG_RF2 0x00000020
3486#define ANEG_CFG_RF1 0x00000010
3487#define ANEG_CFG_PS2 0x00000001
3488#define ANEG_CFG_PS1 0x00008000
3489#define ANEG_CFG_HD 0x00004000
3490#define ANEG_CFG_FD 0x00002000
3491#define ANEG_CFG_INVAL 0x00001f06
3492
3493};
3494#define ANEG_OK 0
3495#define ANEG_DONE 1
3496#define ANEG_TIMER_ENAB 2
3497#define ANEG_FAILED -1
3498
3499#define ANEG_STATE_SETTLE_TIME 10000
3500
3501static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3502 struct tg3_fiber_aneginfo *ap)
3503{
5be73b47 3504 u16 flowctrl;
1da177e4
LT
3505 unsigned long delta;
3506 u32 rx_cfg_reg;
3507 int ret;
3508
3509 if (ap->state == ANEG_STATE_UNKNOWN) {
3510 ap->rxconfig = 0;
3511 ap->link_time = 0;
3512 ap->cur_time = 0;
3513 ap->ability_match_cfg = 0;
3514 ap->ability_match_count = 0;
3515 ap->ability_match = 0;
3516 ap->idle_match = 0;
3517 ap->ack_match = 0;
3518 }
3519 ap->cur_time++;
3520
3521 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3522 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3523
3524 if (rx_cfg_reg != ap->ability_match_cfg) {
3525 ap->ability_match_cfg = rx_cfg_reg;
3526 ap->ability_match = 0;
3527 ap->ability_match_count = 0;
3528 } else {
3529 if (++ap->ability_match_count > 1) {
3530 ap->ability_match = 1;
3531 ap->ability_match_cfg = rx_cfg_reg;
3532 }
3533 }
3534 if (rx_cfg_reg & ANEG_CFG_ACK)
3535 ap->ack_match = 1;
3536 else
3537 ap->ack_match = 0;
3538
3539 ap->idle_match = 0;
3540 } else {
3541 ap->idle_match = 1;
3542 ap->ability_match_cfg = 0;
3543 ap->ability_match_count = 0;
3544 ap->ability_match = 0;
3545 ap->ack_match = 0;
3546
3547 rx_cfg_reg = 0;
3548 }
3549
3550 ap->rxconfig = rx_cfg_reg;
3551 ret = ANEG_OK;
3552
33f401ae 3553 switch (ap->state) {
1da177e4
LT
3554 case ANEG_STATE_UNKNOWN:
3555 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3556 ap->state = ANEG_STATE_AN_ENABLE;
3557
3558 /* fallthru */
3559 case ANEG_STATE_AN_ENABLE:
3560 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3561 if (ap->flags & MR_AN_ENABLE) {
3562 ap->link_time = 0;
3563 ap->cur_time = 0;
3564 ap->ability_match_cfg = 0;
3565 ap->ability_match_count = 0;
3566 ap->ability_match = 0;
3567 ap->idle_match = 0;
3568 ap->ack_match = 0;
3569
3570 ap->state = ANEG_STATE_RESTART_INIT;
3571 } else {
3572 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3573 }
3574 break;
3575
3576 case ANEG_STATE_RESTART_INIT:
3577 ap->link_time = ap->cur_time;
3578 ap->flags &= ~(MR_NP_LOADED);
3579 ap->txconfig = 0;
3580 tw32(MAC_TX_AUTO_NEG, 0);
3581 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3582 tw32_f(MAC_MODE, tp->mac_mode);
3583 udelay(40);
3584
3585 ret = ANEG_TIMER_ENAB;
3586 ap->state = ANEG_STATE_RESTART;
3587
3588 /* fallthru */
3589 case ANEG_STATE_RESTART:
3590 delta = ap->cur_time - ap->link_time;
859a5887 3591 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3592 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3593 else
1da177e4 3594 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3595 break;
3596
3597 case ANEG_STATE_DISABLE_LINK_OK:
3598 ret = ANEG_DONE;
3599 break;
3600
3601 case ANEG_STATE_ABILITY_DETECT_INIT:
3602 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3603 ap->txconfig = ANEG_CFG_FD;
3604 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3605 if (flowctrl & ADVERTISE_1000XPAUSE)
3606 ap->txconfig |= ANEG_CFG_PS1;
3607 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3608 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3609 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3610 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3611 tw32_f(MAC_MODE, tp->mac_mode);
3612 udelay(40);
3613
3614 ap->state = ANEG_STATE_ABILITY_DETECT;
3615 break;
3616
3617 case ANEG_STATE_ABILITY_DETECT:
859a5887 3618 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3619 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3620 break;
3621
3622 case ANEG_STATE_ACK_DETECT_INIT:
3623 ap->txconfig |= ANEG_CFG_ACK;
3624 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3625 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3626 tw32_f(MAC_MODE, tp->mac_mode);
3627 udelay(40);
3628
3629 ap->state = ANEG_STATE_ACK_DETECT;
3630
3631 /* fallthru */
3632 case ANEG_STATE_ACK_DETECT:
3633 if (ap->ack_match != 0) {
3634 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3635 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3636 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3637 } else {
3638 ap->state = ANEG_STATE_AN_ENABLE;
3639 }
3640 } else if (ap->ability_match != 0 &&
3641 ap->rxconfig == 0) {
3642 ap->state = ANEG_STATE_AN_ENABLE;
3643 }
3644 break;
3645
3646 case ANEG_STATE_COMPLETE_ACK_INIT:
3647 if (ap->rxconfig & ANEG_CFG_INVAL) {
3648 ret = ANEG_FAILED;
3649 break;
3650 }
3651 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3652 MR_LP_ADV_HALF_DUPLEX |
3653 MR_LP_ADV_SYM_PAUSE |
3654 MR_LP_ADV_ASYM_PAUSE |
3655 MR_LP_ADV_REMOTE_FAULT1 |
3656 MR_LP_ADV_REMOTE_FAULT2 |
3657 MR_LP_ADV_NEXT_PAGE |
3658 MR_TOGGLE_RX |
3659 MR_NP_RX);
3660 if (ap->rxconfig & ANEG_CFG_FD)
3661 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3662 if (ap->rxconfig & ANEG_CFG_HD)
3663 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3664 if (ap->rxconfig & ANEG_CFG_PS1)
3665 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3666 if (ap->rxconfig & ANEG_CFG_PS2)
3667 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3668 if (ap->rxconfig & ANEG_CFG_RF1)
3669 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3670 if (ap->rxconfig & ANEG_CFG_RF2)
3671 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3672 if (ap->rxconfig & ANEG_CFG_NP)
3673 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3674
3675 ap->link_time = ap->cur_time;
3676
3677 ap->flags ^= (MR_TOGGLE_TX);
3678 if (ap->rxconfig & 0x0008)
3679 ap->flags |= MR_TOGGLE_RX;
3680 if (ap->rxconfig & ANEG_CFG_NP)
3681 ap->flags |= MR_NP_RX;
3682 ap->flags |= MR_PAGE_RX;
3683
3684 ap->state = ANEG_STATE_COMPLETE_ACK;
3685 ret = ANEG_TIMER_ENAB;
3686 break;
3687
3688 case ANEG_STATE_COMPLETE_ACK:
3689 if (ap->ability_match != 0 &&
3690 ap->rxconfig == 0) {
3691 ap->state = ANEG_STATE_AN_ENABLE;
3692 break;
3693 }
3694 delta = ap->cur_time - ap->link_time;
3695 if (delta > ANEG_STATE_SETTLE_TIME) {
3696 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3697 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3698 } else {
3699 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3700 !(ap->flags & MR_NP_RX)) {
3701 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3702 } else {
3703 ret = ANEG_FAILED;
3704 }
3705 }
3706 }
3707 break;
3708
3709 case ANEG_STATE_IDLE_DETECT_INIT:
3710 ap->link_time = ap->cur_time;
3711 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3712 tw32_f(MAC_MODE, tp->mac_mode);
3713 udelay(40);
3714
3715 ap->state = ANEG_STATE_IDLE_DETECT;
3716 ret = ANEG_TIMER_ENAB;
3717 break;
3718
3719 case ANEG_STATE_IDLE_DETECT:
3720 if (ap->ability_match != 0 &&
3721 ap->rxconfig == 0) {
3722 ap->state = ANEG_STATE_AN_ENABLE;
3723 break;
3724 }
3725 delta = ap->cur_time - ap->link_time;
3726 if (delta > ANEG_STATE_SETTLE_TIME) {
3727 /* XXX another gem from the Broadcom driver :( */
3728 ap->state = ANEG_STATE_LINK_OK;
3729 }
3730 break;
3731
3732 case ANEG_STATE_LINK_OK:
3733 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3734 ret = ANEG_DONE;
3735 break;
3736
3737 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3738 /* ??? unimplemented */
3739 break;
3740
3741 case ANEG_STATE_NEXT_PAGE_WAIT:
3742 /* ??? unimplemented */
3743 break;
3744
3745 default:
3746 ret = ANEG_FAILED;
3747 break;
855e1111 3748 }
1da177e4
LT
3749
3750 return ret;
3751}
3752
5be73b47 3753static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3754{
3755 int res = 0;
3756 struct tg3_fiber_aneginfo aninfo;
3757 int status = ANEG_FAILED;
3758 unsigned int tick;
3759 u32 tmp;
3760
3761 tw32_f(MAC_TX_AUTO_NEG, 0);
3762
3763 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3764 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3765 udelay(40);
3766
3767 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3768 udelay(40);
3769
3770 memset(&aninfo, 0, sizeof(aninfo));
3771 aninfo.flags |= MR_AN_ENABLE;
3772 aninfo.state = ANEG_STATE_UNKNOWN;
3773 aninfo.cur_time = 0;
3774 tick = 0;
3775 while (++tick < 195000) {
3776 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3777 if (status == ANEG_DONE || status == ANEG_FAILED)
3778 break;
3779
3780 udelay(1);
3781 }
3782
3783 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3784 tw32_f(MAC_MODE, tp->mac_mode);
3785 udelay(40);
3786
5be73b47
MC
3787 *txflags = aninfo.txconfig;
3788 *rxflags = aninfo.flags;
1da177e4
LT
3789
3790 if (status == ANEG_DONE &&
3791 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3792 MR_LP_ADV_FULL_DUPLEX)))
3793 res = 1;
3794
3795 return res;
3796}
3797
3798static void tg3_init_bcm8002(struct tg3 *tp)
3799{
3800 u32 mac_status = tr32(MAC_STATUS);
3801 int i;
3802
3803 /* Reset when initting first time or we have a link. */
3804 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3805 !(mac_status & MAC_STATUS_PCS_SYNCED))
3806 return;
3807
3808 /* Set PLL lock range. */
3809 tg3_writephy(tp, 0x16, 0x8007);
3810
3811 /* SW reset */
3812 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3813
3814 /* Wait for reset to complete. */
3815 /* XXX schedule_timeout() ... */
3816 for (i = 0; i < 500; i++)
3817 udelay(10);
3818
3819 /* Config mode; select PMA/Ch 1 regs. */
3820 tg3_writephy(tp, 0x10, 0x8411);
3821
3822 /* Enable auto-lock and comdet, select txclk for tx. */
3823 tg3_writephy(tp, 0x11, 0x0a10);
3824
3825 tg3_writephy(tp, 0x18, 0x00a0);
3826 tg3_writephy(tp, 0x16, 0x41ff);
3827
3828 /* Assert and deassert POR. */
3829 tg3_writephy(tp, 0x13, 0x0400);
3830 udelay(40);
3831 tg3_writephy(tp, 0x13, 0x0000);
3832
3833 tg3_writephy(tp, 0x11, 0x0a50);
3834 udelay(40);
3835 tg3_writephy(tp, 0x11, 0x0a10);
3836
3837 /* Wait for signal to stabilize */
3838 /* XXX schedule_timeout() ... */
3839 for (i = 0; i < 15000; i++)
3840 udelay(10);
3841
3842 /* Deselect the channel register so we can read the PHYID
3843 * later.
3844 */
3845 tg3_writephy(tp, 0x10, 0x8011);
3846}
3847
3848static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3849{
82cd3d11 3850 u16 flowctrl;
1da177e4
LT
3851 u32 sg_dig_ctrl, sg_dig_status;
3852 u32 serdes_cfg, expected_sg_dig_ctrl;
3853 int workaround, port_a;
3854 int current_link_up;
3855
3856 serdes_cfg = 0;
3857 expected_sg_dig_ctrl = 0;
3858 workaround = 0;
3859 port_a = 1;
3860 current_link_up = 0;
3861
3862 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3863 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3864 workaround = 1;
3865 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3866 port_a = 0;
3867
3868 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3869 /* preserve bits 20-23 for voltage regulator */
3870 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3871 }
3872
3873 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3874
3875 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3876 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3877 if (workaround) {
3878 u32 val = serdes_cfg;
3879
3880 if (port_a)
3881 val |= 0xc010000;
3882 else
3883 val |= 0x4010000;
3884 tw32_f(MAC_SERDES_CFG, val);
3885 }
c98f6e3b
MC
3886
3887 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3888 }
3889 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3890 tg3_setup_flow_control(tp, 0, 0);
3891 current_link_up = 1;
3892 }
3893 goto out;
3894 }
3895
3896 /* Want auto-negotiation. */
c98f6e3b 3897 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3898
82cd3d11
MC
3899 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3900 if (flowctrl & ADVERTISE_1000XPAUSE)
3901 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3902 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3903 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3904
3905 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3906 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3907 tp->serdes_counter &&
3908 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3909 MAC_STATUS_RCVD_CFG)) ==
3910 MAC_STATUS_PCS_SYNCED)) {
3911 tp->serdes_counter--;
3912 current_link_up = 1;
3913 goto out;
3914 }
3915restart_autoneg:
1da177e4
LT
3916 if (workaround)
3917 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3918 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3919 udelay(5);
3920 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3921
3d3ebe74 3922 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3923 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3924 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3925 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3926 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3927 mac_status = tr32(MAC_STATUS);
3928
c98f6e3b 3929 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3930 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3931 u32 local_adv = 0, remote_adv = 0;
3932
3933 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3934 local_adv |= ADVERTISE_1000XPAUSE;
3935 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3936 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3937
c98f6e3b 3938 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3939 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3940 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3941 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3942
3943 tg3_setup_flow_control(tp, local_adv, remote_adv);
3944 current_link_up = 1;
3d3ebe74 3945 tp->serdes_counter = 0;
f07e9af3 3946 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3947 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3948 if (tp->serdes_counter)
3949 tp->serdes_counter--;
1da177e4
LT
3950 else {
3951 if (workaround) {
3952 u32 val = serdes_cfg;
3953
3954 if (port_a)
3955 val |= 0xc010000;
3956 else
3957 val |= 0x4010000;
3958
3959 tw32_f(MAC_SERDES_CFG, val);
3960 }
3961
c98f6e3b 3962 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3963 udelay(40);
3964
3965 /* Link parallel detection - link is up */
3966 /* only if we have PCS_SYNC and not */
3967 /* receiving config code words */
3968 mac_status = tr32(MAC_STATUS);
3969 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3970 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3971 tg3_setup_flow_control(tp, 0, 0);
3972 current_link_up = 1;
f07e9af3
MC
3973 tp->phy_flags |=
3974 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
3975 tp->serdes_counter =
3976 SERDES_PARALLEL_DET_TIMEOUT;
3977 } else
3978 goto restart_autoneg;
1da177e4
LT
3979 }
3980 }
3d3ebe74
MC
3981 } else {
3982 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3983 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3984 }
3985
3986out:
3987 return current_link_up;
3988}
3989
3990static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3991{
3992 int current_link_up = 0;
3993
5cf64b8a 3994 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 3995 goto out;
1da177e4
LT
3996
3997 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 3998 u32 txflags, rxflags;
1da177e4 3999 int i;
6aa20a22 4000
5be73b47
MC
4001 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4002 u32 local_adv = 0, remote_adv = 0;
1da177e4 4003
5be73b47
MC
4004 if (txflags & ANEG_CFG_PS1)
4005 local_adv |= ADVERTISE_1000XPAUSE;
4006 if (txflags & ANEG_CFG_PS2)
4007 local_adv |= ADVERTISE_1000XPSE_ASYM;
4008
4009 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4010 remote_adv |= LPA_1000XPAUSE;
4011 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4012 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4013
4014 tg3_setup_flow_control(tp, local_adv, remote_adv);
4015
1da177e4
LT
4016 current_link_up = 1;
4017 }
4018 for (i = 0; i < 30; i++) {
4019 udelay(20);
4020 tw32_f(MAC_STATUS,
4021 (MAC_STATUS_SYNC_CHANGED |
4022 MAC_STATUS_CFG_CHANGED));
4023 udelay(40);
4024 if ((tr32(MAC_STATUS) &
4025 (MAC_STATUS_SYNC_CHANGED |
4026 MAC_STATUS_CFG_CHANGED)) == 0)
4027 break;
4028 }
4029
4030 mac_status = tr32(MAC_STATUS);
4031 if (current_link_up == 0 &&
4032 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4033 !(mac_status & MAC_STATUS_RCVD_CFG))
4034 current_link_up = 1;
4035 } else {
5be73b47
MC
4036 tg3_setup_flow_control(tp, 0, 0);
4037
1da177e4
LT
4038 /* Forcing 1000FD link up. */
4039 current_link_up = 1;
1da177e4
LT
4040
4041 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4042 udelay(40);
e8f3f6ca
MC
4043
4044 tw32_f(MAC_MODE, tp->mac_mode);
4045 udelay(40);
1da177e4
LT
4046 }
4047
4048out:
4049 return current_link_up;
4050}
4051
4052static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4053{
4054 u32 orig_pause_cfg;
4055 u16 orig_active_speed;
4056 u8 orig_active_duplex;
4057 u32 mac_status;
4058 int current_link_up;
4059 int i;
4060
8d018621 4061 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4062 orig_active_speed = tp->link_config.active_speed;
4063 orig_active_duplex = tp->link_config.active_duplex;
4064
4065 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
4066 netif_carrier_ok(tp->dev) &&
4067 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
4068 mac_status = tr32(MAC_STATUS);
4069 mac_status &= (MAC_STATUS_PCS_SYNCED |
4070 MAC_STATUS_SIGNAL_DET |
4071 MAC_STATUS_CFG_CHANGED |
4072 MAC_STATUS_RCVD_CFG);
4073 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4074 MAC_STATUS_SIGNAL_DET)) {
4075 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4076 MAC_STATUS_CFG_CHANGED));
4077 return 0;
4078 }
4079 }
4080
4081 tw32_f(MAC_TX_AUTO_NEG, 0);
4082
4083 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4084 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4085 tw32_f(MAC_MODE, tp->mac_mode);
4086 udelay(40);
4087
79eb6904 4088 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4089 tg3_init_bcm8002(tp);
4090
4091 /* Enable link change event even when serdes polling. */
4092 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4093 udelay(40);
4094
4095 current_link_up = 0;
4096 mac_status = tr32(MAC_STATUS);
4097
4098 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4099 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4100 else
4101 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4102
898a56f8 4103 tp->napi[0].hw_status->status =
1da177e4 4104 (SD_STATUS_UPDATED |
898a56f8 4105 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4106
4107 for (i = 0; i < 100; i++) {
4108 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4109 MAC_STATUS_CFG_CHANGED));
4110 udelay(5);
4111 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4112 MAC_STATUS_CFG_CHANGED |
4113 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4114 break;
4115 }
4116
4117 mac_status = tr32(MAC_STATUS);
4118 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4119 current_link_up = 0;
3d3ebe74
MC
4120 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4121 tp->serdes_counter == 0) {
1da177e4
LT
4122 tw32_f(MAC_MODE, (tp->mac_mode |
4123 MAC_MODE_SEND_CONFIGS));
4124 udelay(1);
4125 tw32_f(MAC_MODE, tp->mac_mode);
4126 }
4127 }
4128
4129 if (current_link_up == 1) {
4130 tp->link_config.active_speed = SPEED_1000;
4131 tp->link_config.active_duplex = DUPLEX_FULL;
4132 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4133 LED_CTRL_LNKLED_OVERRIDE |
4134 LED_CTRL_1000MBPS_ON));
4135 } else {
4136 tp->link_config.active_speed = SPEED_INVALID;
4137 tp->link_config.active_duplex = DUPLEX_INVALID;
4138 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4139 LED_CTRL_LNKLED_OVERRIDE |
4140 LED_CTRL_TRAFFIC_OVERRIDE));
4141 }
4142
4143 if (current_link_up != netif_carrier_ok(tp->dev)) {
4144 if (current_link_up)
4145 netif_carrier_on(tp->dev);
4146 else
4147 netif_carrier_off(tp->dev);
4148 tg3_link_report(tp);
4149 } else {
8d018621 4150 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4151 if (orig_pause_cfg != now_pause_cfg ||
4152 orig_active_speed != tp->link_config.active_speed ||
4153 orig_active_duplex != tp->link_config.active_duplex)
4154 tg3_link_report(tp);
4155 }
4156
4157 return 0;
4158}
4159
747e8f8b
MC
4160static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4161{
4162 int current_link_up, err = 0;
4163 u32 bmsr, bmcr;
4164 u16 current_speed;
4165 u8 current_duplex;
ef167e27 4166 u32 local_adv, remote_adv;
747e8f8b
MC
4167
4168 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4169 tw32_f(MAC_MODE, tp->mac_mode);
4170 udelay(40);
4171
4172 tw32(MAC_EVENT, 0);
4173
4174 tw32_f(MAC_STATUS,
4175 (MAC_STATUS_SYNC_CHANGED |
4176 MAC_STATUS_CFG_CHANGED |
4177 MAC_STATUS_MI_COMPLETION |
4178 MAC_STATUS_LNKSTATE_CHANGED));
4179 udelay(40);
4180
4181 if (force_reset)
4182 tg3_phy_reset(tp);
4183
4184 current_link_up = 0;
4185 current_speed = SPEED_INVALID;
4186 current_duplex = DUPLEX_INVALID;
4187
4188 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4189 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4190 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4191 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4192 bmsr |= BMSR_LSTATUS;
4193 else
4194 bmsr &= ~BMSR_LSTATUS;
4195 }
747e8f8b
MC
4196
4197 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4198
4199 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4200 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4201 /* do nothing, just check for link up at the end */
4202 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4203 u32 adv, new_adv;
4204
4205 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4206 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4207 ADVERTISE_1000XPAUSE |
4208 ADVERTISE_1000XPSE_ASYM |
4209 ADVERTISE_SLCT);
4210
ba4d07a8 4211 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4212
4213 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4214 new_adv |= ADVERTISE_1000XHALF;
4215 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4216 new_adv |= ADVERTISE_1000XFULL;
4217
4218 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4219 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4220 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4221 tg3_writephy(tp, MII_BMCR, bmcr);
4222
4223 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4224 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4225 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4226
4227 return err;
4228 }
4229 } else {
4230 u32 new_bmcr;
4231
4232 bmcr &= ~BMCR_SPEED1000;
4233 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4234
4235 if (tp->link_config.duplex == DUPLEX_FULL)
4236 new_bmcr |= BMCR_FULLDPLX;
4237
4238 if (new_bmcr != bmcr) {
4239 /* BMCR_SPEED1000 is a reserved bit that needs
4240 * to be set on write.
4241 */
4242 new_bmcr |= BMCR_SPEED1000;
4243
4244 /* Force a linkdown */
4245 if (netif_carrier_ok(tp->dev)) {
4246 u32 adv;
4247
4248 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4249 adv &= ~(ADVERTISE_1000XFULL |
4250 ADVERTISE_1000XHALF |
4251 ADVERTISE_SLCT);
4252 tg3_writephy(tp, MII_ADVERTISE, adv);
4253 tg3_writephy(tp, MII_BMCR, bmcr |
4254 BMCR_ANRESTART |
4255 BMCR_ANENABLE);
4256 udelay(10);
4257 netif_carrier_off(tp->dev);
4258 }
4259 tg3_writephy(tp, MII_BMCR, new_bmcr);
4260 bmcr = new_bmcr;
4261 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4262 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4263 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4264 ASIC_REV_5714) {
4265 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4266 bmsr |= BMSR_LSTATUS;
4267 else
4268 bmsr &= ~BMSR_LSTATUS;
4269 }
f07e9af3 4270 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4271 }
4272 }
4273
4274 if (bmsr & BMSR_LSTATUS) {
4275 current_speed = SPEED_1000;
4276 current_link_up = 1;
4277 if (bmcr & BMCR_FULLDPLX)
4278 current_duplex = DUPLEX_FULL;
4279 else
4280 current_duplex = DUPLEX_HALF;
4281
ef167e27
MC
4282 local_adv = 0;
4283 remote_adv = 0;
4284
747e8f8b 4285 if (bmcr & BMCR_ANENABLE) {
ef167e27 4286 u32 common;
747e8f8b
MC
4287
4288 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4289 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4290 common = local_adv & remote_adv;
4291 if (common & (ADVERTISE_1000XHALF |
4292 ADVERTISE_1000XFULL)) {
4293 if (common & ADVERTISE_1000XFULL)
4294 current_duplex = DUPLEX_FULL;
4295 else
4296 current_duplex = DUPLEX_HALF;
57d8b880
MC
4297 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4298 /* Link is up via parallel detect */
859a5887 4299 } else {
747e8f8b 4300 current_link_up = 0;
859a5887 4301 }
747e8f8b
MC
4302 }
4303 }
4304
ef167e27
MC
4305 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4306 tg3_setup_flow_control(tp, local_adv, remote_adv);
4307
747e8f8b
MC
4308 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4309 if (tp->link_config.active_duplex == DUPLEX_HALF)
4310 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4311
4312 tw32_f(MAC_MODE, tp->mac_mode);
4313 udelay(40);
4314
4315 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4316
4317 tp->link_config.active_speed = current_speed;
4318 tp->link_config.active_duplex = current_duplex;
4319
4320 if (current_link_up != netif_carrier_ok(tp->dev)) {
4321 if (current_link_up)
4322 netif_carrier_on(tp->dev);
4323 else {
4324 netif_carrier_off(tp->dev);
f07e9af3 4325 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4326 }
4327 tg3_link_report(tp);
4328 }
4329 return err;
4330}
4331
4332static void tg3_serdes_parallel_detect(struct tg3 *tp)
4333{
3d3ebe74 4334 if (tp->serdes_counter) {
747e8f8b 4335 /* Give autoneg time to complete. */
3d3ebe74 4336 tp->serdes_counter--;
747e8f8b
MC
4337 return;
4338 }
c6cdf436 4339
747e8f8b
MC
4340 if (!netif_carrier_ok(tp->dev) &&
4341 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4342 u32 bmcr;
4343
4344 tg3_readphy(tp, MII_BMCR, &bmcr);
4345 if (bmcr & BMCR_ANENABLE) {
4346 u32 phy1, phy2;
4347
4348 /* Select shadow register 0x1f */
f08aa1a8
MC
4349 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4350 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4351
4352 /* Select expansion interrupt status register */
f08aa1a8
MC
4353 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4354 MII_TG3_DSP_EXP1_INT_STAT);
4355 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4356 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4357
4358 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4359 /* We have signal detect and not receiving
4360 * config code words, link is up by parallel
4361 * detection.
4362 */
4363
4364 bmcr &= ~BMCR_ANENABLE;
4365 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4366 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4367 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4368 }
4369 }
859a5887
MC
4370 } else if (netif_carrier_ok(tp->dev) &&
4371 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4372 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4373 u32 phy2;
4374
4375 /* Select expansion interrupt status register */
f08aa1a8
MC
4376 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4377 MII_TG3_DSP_EXP1_INT_STAT);
4378 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4379 if (phy2 & 0x20) {
4380 u32 bmcr;
4381
4382 /* Config code words received, turn on autoneg. */
4383 tg3_readphy(tp, MII_BMCR, &bmcr);
4384 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4385
f07e9af3 4386 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4387
4388 }
4389 }
4390}
4391
1da177e4
LT
4392static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4393{
f2096f94 4394 u32 val;
1da177e4
LT
4395 int err;
4396
f07e9af3 4397 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4398 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4399 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4400 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4401 else
1da177e4 4402 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4403
bcb37f6c 4404 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4405 u32 scale;
aa6c91fe
MC
4406
4407 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4408 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4409 scale = 65;
4410 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4411 scale = 6;
4412 else
4413 scale = 12;
4414
4415 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4416 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4417 tw32(GRC_MISC_CFG, val);
4418 }
4419
f2096f94
MC
4420 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4421 (6 << TX_LENGTHS_IPG_SHIFT);
4422 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4423 val |= tr32(MAC_TX_LENGTHS) &
4424 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4425 TX_LENGTHS_CNT_DWN_VAL_MSK);
4426
1da177e4
LT
4427 if (tp->link_config.active_speed == SPEED_1000 &&
4428 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4429 tw32(MAC_TX_LENGTHS, val |
4430 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4431 else
f2096f94
MC
4432 tw32(MAC_TX_LENGTHS, val |
4433 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4
LT
4434
4435 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4436 if (netif_carrier_ok(tp->dev)) {
4437 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4438 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4439 } else {
4440 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4441 }
4442 }
4443
8ed5d97e 4444 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
f2096f94 4445 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4446 if (!netif_carrier_ok(tp->dev))
4447 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4448 tp->pwrmgmt_thresh;
4449 else
4450 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4451 tw32(PCIE_PWR_MGMT_THRESH, val);
4452 }
4453
1da177e4
LT
4454 return err;
4455}
4456
66cfd1bd
MC
4457static inline int tg3_irq_sync(struct tg3 *tp)
4458{
4459 return tp->irq_sync;
4460}
4461
df3e6548
MC
4462/* This is called whenever we suspect that the system chipset is re-
4463 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4464 * is bogus tx completions. We try to recover by setting the
4465 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4466 * in the workqueue.
4467 */
4468static void tg3_tx_recover(struct tg3 *tp)
4469{
4470 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4471 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4472
5129c3a3
MC
4473 netdev_warn(tp->dev,
4474 "The system may be re-ordering memory-mapped I/O "
4475 "cycles to the network device, attempting to recover. "
4476 "Please report the problem to the driver maintainer "
4477 "and include system chipset information.\n");
df3e6548
MC
4478
4479 spin_lock(&tp->lock);
df3e6548 4480 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
df3e6548
MC
4481 spin_unlock(&tp->lock);
4482}
4483
f3f3f27e 4484static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4485{
f65aac16
MC
4486 /* Tell compiler to fetch tx indices from memory. */
4487 barrier();
f3f3f27e
MC
4488 return tnapi->tx_pending -
4489 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4490}
4491
1da177e4
LT
4492/* Tigon3 never reports partial packet sends. So we do not
4493 * need special logic to handle SKBs that have not had all
4494 * of their frags sent yet, like SunGEM does.
4495 */
17375d25 4496static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4497{
17375d25 4498 struct tg3 *tp = tnapi->tp;
898a56f8 4499 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4500 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4501 struct netdev_queue *txq;
4502 int index = tnapi - tp->napi;
4503
19cfaecc 4504 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787
MC
4505 index--;
4506
4507 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4508
4509 while (sw_idx != hw_idx) {
f4188d8a 4510 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4511 struct sk_buff *skb = ri->skb;
df3e6548
MC
4512 int i, tx_bug = 0;
4513
4514 if (unlikely(skb == NULL)) {
4515 tg3_tx_recover(tp);
4516 return;
4517 }
1da177e4 4518
f4188d8a 4519 pci_unmap_single(tp->pdev,
4e5e4f0d 4520 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4521 skb_headlen(skb),
4522 PCI_DMA_TODEVICE);
1da177e4
LT
4523
4524 ri->skb = NULL;
4525
4526 sw_idx = NEXT_TX(sw_idx);
4527
4528 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4529 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4530 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4531 tx_bug = 1;
f4188d8a
AD
4532
4533 pci_unmap_page(tp->pdev,
4e5e4f0d 4534 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4535 skb_shinfo(skb)->frags[i].size,
4536 PCI_DMA_TODEVICE);
1da177e4
LT
4537 sw_idx = NEXT_TX(sw_idx);
4538 }
4539
f47c11ee 4540 dev_kfree_skb(skb);
df3e6548
MC
4541
4542 if (unlikely(tx_bug)) {
4543 tg3_tx_recover(tp);
4544 return;
4545 }
1da177e4
LT
4546 }
4547
f3f3f27e 4548 tnapi->tx_cons = sw_idx;
1da177e4 4549
1b2a7205
MC
4550 /* Need to make the tx_cons update visible to tg3_start_xmit()
4551 * before checking for netif_queue_stopped(). Without the
4552 * memory barrier, there is a small possibility that tg3_start_xmit()
4553 * will miss it and cause the queue to be stopped forever.
4554 */
4555 smp_mb();
4556
fe5f5787 4557 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4558 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4559 __netif_tx_lock(txq, smp_processor_id());
4560 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4561 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4562 netif_tx_wake_queue(txq);
4563 __netif_tx_unlock(txq);
51b91468 4564 }
1da177e4
LT
4565}
4566
2b2cdb65
MC
4567static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4568{
4569 if (!ri->skb)
4570 return;
4571
4e5e4f0d 4572 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4573 map_sz, PCI_DMA_FROMDEVICE);
4574 dev_kfree_skb_any(ri->skb);
4575 ri->skb = NULL;
4576}
4577
1da177e4
LT
4578/* Returns size of skb allocated or < 0 on error.
4579 *
4580 * We only need to fill in the address because the other members
4581 * of the RX descriptor are invariant, see tg3_init_rings.
4582 *
4583 * Note the purposeful assymetry of cpu vs. chip accesses. For
4584 * posting buffers we only dirty the first cache line of the RX
4585 * descriptor (containing the address). Whereas for the RX status
4586 * buffers the cpu only reads the last cacheline of the RX descriptor
4587 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4588 */
86b21e59 4589static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4590 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4591{
4592 struct tg3_rx_buffer_desc *desc;
f94e290e 4593 struct ring_info *map;
1da177e4
LT
4594 struct sk_buff *skb;
4595 dma_addr_t mapping;
4596 int skb_size, dest_idx;
4597
1da177e4
LT
4598 switch (opaque_key) {
4599 case RXD_OPAQUE_RING_STD:
2c49a44d 4600 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4601 desc = &tpr->rx_std[dest_idx];
4602 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4603 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4604 break;
4605
4606 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4607 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4608 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4609 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4610 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4611 break;
4612
4613 default:
4614 return -EINVAL;
855e1111 4615 }
1da177e4
LT
4616
4617 /* Do not overwrite any of the map or rp information
4618 * until we are sure we can commit to a new buffer.
4619 *
4620 * Callers depend upon this behavior and assume that
4621 * we leave everything unchanged if we fail.
4622 */
287be12e 4623 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4624 if (skb == NULL)
4625 return -ENOMEM;
4626
1da177e4
LT
4627 skb_reserve(skb, tp->rx_offset);
4628
287be12e 4629 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4630 PCI_DMA_FROMDEVICE);
a21771dd
MC
4631 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4632 dev_kfree_skb(skb);
4633 return -EIO;
4634 }
1da177e4
LT
4635
4636 map->skb = skb;
4e5e4f0d 4637 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4638
1da177e4
LT
4639 desc->addr_hi = ((u64)mapping >> 32);
4640 desc->addr_lo = ((u64)mapping & 0xffffffff);
4641
4642 return skb_size;
4643}
4644
4645/* We only need to move over in the address because the other
4646 * members of the RX descriptor are invariant. See notes above
4647 * tg3_alloc_rx_skb for full details.
4648 */
a3896167
MC
4649static void tg3_recycle_rx(struct tg3_napi *tnapi,
4650 struct tg3_rx_prodring_set *dpr,
4651 u32 opaque_key, int src_idx,
4652 u32 dest_idx_unmasked)
1da177e4 4653{
17375d25 4654 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4655 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4656 struct ring_info *src_map, *dest_map;
8fea32b9 4657 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4658 int dest_idx;
1da177e4
LT
4659
4660 switch (opaque_key) {
4661 case RXD_OPAQUE_RING_STD:
2c49a44d 4662 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4663 dest_desc = &dpr->rx_std[dest_idx];
4664 dest_map = &dpr->rx_std_buffers[dest_idx];
4665 src_desc = &spr->rx_std[src_idx];
4666 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4667 break;
4668
4669 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4670 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4671 dest_desc = &dpr->rx_jmb[dest_idx].std;
4672 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4673 src_desc = &spr->rx_jmb[src_idx].std;
4674 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4675 break;
4676
4677 default:
4678 return;
855e1111 4679 }
1da177e4
LT
4680
4681 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4682 dma_unmap_addr_set(dest_map, mapping,
4683 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4684 dest_desc->addr_hi = src_desc->addr_hi;
4685 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4686
4687 /* Ensure that the update to the skb happens after the physical
4688 * addresses have been transferred to the new BD location.
4689 */
4690 smp_wmb();
4691
1da177e4
LT
4692 src_map->skb = NULL;
4693}
4694
1da177e4
LT
4695/* The RX ring scheme is composed of multiple rings which post fresh
4696 * buffers to the chip, and one special ring the chip uses to report
4697 * status back to the host.
4698 *
4699 * The special ring reports the status of received packets to the
4700 * host. The chip does not write into the original descriptor the
4701 * RX buffer was obtained from. The chip simply takes the original
4702 * descriptor as provided by the host, updates the status and length
4703 * field, then writes this into the next status ring entry.
4704 *
4705 * Each ring the host uses to post buffers to the chip is described
4706 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4707 * it is first placed into the on-chip ram. When the packet's length
4708 * is known, it walks down the TG3_BDINFO entries to select the ring.
4709 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4710 * which is within the range of the new packet's length is chosen.
4711 *
4712 * The "separate ring for rx status" scheme may sound queer, but it makes
4713 * sense from a cache coherency perspective. If only the host writes
4714 * to the buffer post rings, and only the chip writes to the rx status
4715 * rings, then cache lines never move beyond shared-modified state.
4716 * If both the host and chip were to write into the same ring, cache line
4717 * eviction could occur since both entities want it in an exclusive state.
4718 */
17375d25 4719static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4720{
17375d25 4721 struct tg3 *tp = tnapi->tp;
f92905de 4722 u32 work_mask, rx_std_posted = 0;
4361935a 4723 u32 std_prod_idx, jmb_prod_idx;
72334482 4724 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4725 u16 hw_idx;
1da177e4 4726 int received;
8fea32b9 4727 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4728
8d9d7cfc 4729 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4730 /*
4731 * We need to order the read of hw_idx and the read of
4732 * the opaque cookie.
4733 */
4734 rmb();
1da177e4
LT
4735 work_mask = 0;
4736 received = 0;
4361935a
MC
4737 std_prod_idx = tpr->rx_std_prod_idx;
4738 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4739 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4740 struct ring_info *ri;
72334482 4741 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4742 unsigned int len;
4743 struct sk_buff *skb;
4744 dma_addr_t dma_addr;
4745 u32 opaque_key, desc_idx, *post_ptr;
4746
4747 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4748 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4749 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4750 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4751 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4752 skb = ri->skb;
4361935a 4753 post_ptr = &std_prod_idx;
f92905de 4754 rx_std_posted++;
1da177e4 4755 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4756 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4757 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4758 skb = ri->skb;
4361935a 4759 post_ptr = &jmb_prod_idx;
21f581a5 4760 } else
1da177e4 4761 goto next_pkt_nopost;
1da177e4
LT
4762
4763 work_mask |= opaque_key;
4764
4765 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4766 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4767 drop_it:
a3896167 4768 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4769 desc_idx, *post_ptr);
4770 drop_it_no_recycle:
4771 /* Other statistics kept track of by card. */
b0057c51 4772 tp->rx_dropped++;
1da177e4
LT
4773 goto next_pkt;
4774 }
4775
ad829268
MC
4776 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4777 ETH_FCS_LEN;
1da177e4 4778
d2757fc4 4779 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4780 int skb_size;
4781
86b21e59 4782 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4783 *post_ptr);
1da177e4
LT
4784 if (skb_size < 0)
4785 goto drop_it;
4786
287be12e 4787 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4788 PCI_DMA_FROMDEVICE);
4789
61e800cf
MC
4790 /* Ensure that the update to the skb happens
4791 * after the usage of the old DMA mapping.
4792 */
4793 smp_wmb();
4794
4795 ri->skb = NULL;
4796
1da177e4
LT
4797 skb_put(skb, len);
4798 } else {
4799 struct sk_buff *copy_skb;
4800
a3896167 4801 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4802 desc_idx, *post_ptr);
4803
bf933c80 4804 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4805 TG3_RAW_IP_ALIGN);
1da177e4
LT
4806 if (copy_skb == NULL)
4807 goto drop_it_no_recycle;
4808
bf933c80 4809 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4810 skb_put(copy_skb, len);
4811 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4812 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4813 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4814
4815 /* We'll reuse the original ring buffer. */
4816 skb = copy_skb;
4817 }
4818
4819 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4820 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4821 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4822 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4823 skb->ip_summed = CHECKSUM_UNNECESSARY;
4824 else
bc8acf2c 4825 skb_checksum_none_assert(skb);
1da177e4
LT
4826
4827 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4828
4829 if (len > (tp->dev->mtu + ETH_HLEN) &&
4830 skb->protocol != htons(ETH_P_8021Q)) {
4831 dev_kfree_skb(skb);
b0057c51 4832 goto drop_it_no_recycle;
f7b493e0
MC
4833 }
4834
9dc7a113 4835 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4836 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4837 __vlan_hwaccel_put_tag(skb,
4838 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4839
bf933c80 4840 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4841
1da177e4
LT
4842 received++;
4843 budget--;
4844
4845next_pkt:
4846 (*post_ptr)++;
f92905de
MC
4847
4848 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
4849 tpr->rx_std_prod_idx = std_prod_idx &
4850 tp->rx_std_ring_mask;
86cfe4ff
MC
4851 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4852 tpr->rx_std_prod_idx);
f92905de
MC
4853 work_mask &= ~RXD_OPAQUE_RING_STD;
4854 rx_std_posted = 0;
4855 }
1da177e4 4856next_pkt_nopost:
483ba50b 4857 sw_idx++;
7cb32cf2 4858 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
4859
4860 /* Refresh hw_idx to see if there is new work */
4861 if (sw_idx == hw_idx) {
8d9d7cfc 4862 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
4863 rmb();
4864 }
1da177e4
LT
4865 }
4866
4867 /* ACK the status ring. */
72334482
MC
4868 tnapi->rx_rcb_ptr = sw_idx;
4869 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
4870
4871 /* Refill RX ring(s). */
e4af1af9 4872 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
b196c7e4 4873 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
4874 tpr->rx_std_prod_idx = std_prod_idx &
4875 tp->rx_std_ring_mask;
b196c7e4
MC
4876 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4877 tpr->rx_std_prod_idx);
4878 }
4879 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
4880 tpr->rx_jmb_prod_idx = jmb_prod_idx &
4881 tp->rx_jmb_ring_mask;
b196c7e4
MC
4882 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4883 tpr->rx_jmb_prod_idx);
4884 }
4885 mmiowb();
4886 } else if (work_mask) {
4887 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4888 * updated before the producer indices can be updated.
4889 */
4890 smp_wmb();
4891
2c49a44d
MC
4892 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
4893 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 4894
e4af1af9
MC
4895 if (tnapi != &tp->napi[1])
4896 napi_schedule(&tp->napi[1].napi);
1da177e4 4897 }
1da177e4
LT
4898
4899 return received;
4900}
4901
35f2d7d0 4902static void tg3_poll_link(struct tg3 *tp)
1da177e4 4903{
1da177e4
LT
4904 /* handle link change and other phy events */
4905 if (!(tp->tg3_flags &
4906 (TG3_FLAG_USE_LINKCHG_REG |
4907 TG3_FLAG_POLL_SERDES))) {
35f2d7d0
MC
4908 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4909
1da177e4
LT
4910 if (sblk->status & SD_STATUS_LINK_CHG) {
4911 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 4912 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 4913 spin_lock(&tp->lock);
dd477003
MC
4914 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4915 tw32_f(MAC_STATUS,
4916 (MAC_STATUS_SYNC_CHANGED |
4917 MAC_STATUS_CFG_CHANGED |
4918 MAC_STATUS_MI_COMPLETION |
4919 MAC_STATUS_LNKSTATE_CHANGED));
4920 udelay(40);
4921 } else
4922 tg3_setup_phy(tp, 0);
f47c11ee 4923 spin_unlock(&tp->lock);
1da177e4
LT
4924 }
4925 }
35f2d7d0
MC
4926}
4927
f89f38b8
MC
4928static int tg3_rx_prodring_xfer(struct tg3 *tp,
4929 struct tg3_rx_prodring_set *dpr,
4930 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
4931{
4932 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 4933 int i, err = 0;
b196c7e4
MC
4934
4935 while (1) {
4936 src_prod_idx = spr->rx_std_prod_idx;
4937
4938 /* Make sure updates to the rx_std_buffers[] entries and the
4939 * standard producer index are seen in the correct order.
4940 */
4941 smp_rmb();
4942
4943 if (spr->rx_std_cons_idx == src_prod_idx)
4944 break;
4945
4946 if (spr->rx_std_cons_idx < src_prod_idx)
4947 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4948 else
2c49a44d
MC
4949 cpycnt = tp->rx_std_ring_mask + 1 -
4950 spr->rx_std_cons_idx;
b196c7e4 4951
2c49a44d
MC
4952 cpycnt = min(cpycnt,
4953 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
4954
4955 si = spr->rx_std_cons_idx;
4956 di = dpr->rx_std_prod_idx;
4957
e92967bf
MC
4958 for (i = di; i < di + cpycnt; i++) {
4959 if (dpr->rx_std_buffers[i].skb) {
4960 cpycnt = i - di;
f89f38b8 4961 err = -ENOSPC;
e92967bf
MC
4962 break;
4963 }
4964 }
4965
4966 if (!cpycnt)
4967 break;
4968
4969 /* Ensure that updates to the rx_std_buffers ring and the
4970 * shadowed hardware producer ring from tg3_recycle_skb() are
4971 * ordered correctly WRT the skb check above.
4972 */
4973 smp_rmb();
4974
b196c7e4
MC
4975 memcpy(&dpr->rx_std_buffers[di],
4976 &spr->rx_std_buffers[si],
4977 cpycnt * sizeof(struct ring_info));
4978
4979 for (i = 0; i < cpycnt; i++, di++, si++) {
4980 struct tg3_rx_buffer_desc *sbd, *dbd;
4981 sbd = &spr->rx_std[si];
4982 dbd = &dpr->rx_std[di];
4983 dbd->addr_hi = sbd->addr_hi;
4984 dbd->addr_lo = sbd->addr_lo;
4985 }
4986
2c49a44d
MC
4987 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
4988 tp->rx_std_ring_mask;
4989 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
4990 tp->rx_std_ring_mask;
b196c7e4
MC
4991 }
4992
4993 while (1) {
4994 src_prod_idx = spr->rx_jmb_prod_idx;
4995
4996 /* Make sure updates to the rx_jmb_buffers[] entries and
4997 * the jumbo producer index are seen in the correct order.
4998 */
4999 smp_rmb();
5000
5001 if (spr->rx_jmb_cons_idx == src_prod_idx)
5002 break;
5003
5004 if (spr->rx_jmb_cons_idx < src_prod_idx)
5005 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5006 else
2c49a44d
MC
5007 cpycnt = tp->rx_jmb_ring_mask + 1 -
5008 spr->rx_jmb_cons_idx;
b196c7e4
MC
5009
5010 cpycnt = min(cpycnt,
2c49a44d 5011 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5012
5013 si = spr->rx_jmb_cons_idx;
5014 di = dpr->rx_jmb_prod_idx;
5015
e92967bf
MC
5016 for (i = di; i < di + cpycnt; i++) {
5017 if (dpr->rx_jmb_buffers[i].skb) {
5018 cpycnt = i - di;
f89f38b8 5019 err = -ENOSPC;
e92967bf
MC
5020 break;
5021 }
5022 }
5023
5024 if (!cpycnt)
5025 break;
5026
5027 /* Ensure that updates to the rx_jmb_buffers ring and the
5028 * shadowed hardware producer ring from tg3_recycle_skb() are
5029 * ordered correctly WRT the skb check above.
5030 */
5031 smp_rmb();
5032
b196c7e4
MC
5033 memcpy(&dpr->rx_jmb_buffers[di],
5034 &spr->rx_jmb_buffers[si],
5035 cpycnt * sizeof(struct ring_info));
5036
5037 for (i = 0; i < cpycnt; i++, di++, si++) {
5038 struct tg3_rx_buffer_desc *sbd, *dbd;
5039 sbd = &spr->rx_jmb[si].std;
5040 dbd = &dpr->rx_jmb[di].std;
5041 dbd->addr_hi = sbd->addr_hi;
5042 dbd->addr_lo = sbd->addr_lo;
5043 }
5044
2c49a44d
MC
5045 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5046 tp->rx_jmb_ring_mask;
5047 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5048 tp->rx_jmb_ring_mask;
b196c7e4 5049 }
f89f38b8
MC
5050
5051 return err;
b196c7e4
MC
5052}
5053
35f2d7d0
MC
5054static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5055{
5056 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5057
5058 /* run TX completion thread */
f3f3f27e 5059 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5060 tg3_tx(tnapi);
6f535763 5061 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
4fd7ab59 5062 return work_done;
1da177e4
LT
5063 }
5064
1da177e4
LT
5065 /* run RX thread, within the bounds set by NAPI.
5066 * All RX "locking" is done by ensuring outside
bea3348e 5067 * code synchronizes with tg3->napi.poll()
1da177e4 5068 */
8d9d7cfc 5069 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5070 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5071
b196c7e4 5072 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5073 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5074 int i, err = 0;
e4af1af9
MC
5075 u32 std_prod_idx = dpr->rx_std_prod_idx;
5076 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5077
e4af1af9 5078 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5079 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5080 &tp->napi[i].prodring);
b196c7e4
MC
5081
5082 wmb();
5083
e4af1af9
MC
5084 if (std_prod_idx != dpr->rx_std_prod_idx)
5085 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5086 dpr->rx_std_prod_idx);
b196c7e4 5087
e4af1af9
MC
5088 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5089 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5090 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5091
5092 mmiowb();
f89f38b8
MC
5093
5094 if (err)
5095 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5096 }
5097
6f535763
DM
5098 return work_done;
5099}
5100
35f2d7d0
MC
5101static int tg3_poll_msix(struct napi_struct *napi, int budget)
5102{
5103 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5104 struct tg3 *tp = tnapi->tp;
5105 int work_done = 0;
5106 struct tg3_hw_status *sblk = tnapi->hw_status;
5107
5108 while (1) {
5109 work_done = tg3_poll_work(tnapi, work_done, budget);
5110
5111 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5112 goto tx_recovery;
5113
5114 if (unlikely(work_done >= budget))
5115 break;
5116
c6cdf436 5117 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5118 * to tell the hw how much work has been processed,
5119 * so we must read it before checking for more work.
5120 */
5121 tnapi->last_tag = sblk->status_tag;
5122 tnapi->last_irq_tag = tnapi->last_tag;
5123 rmb();
5124
5125 /* check for RX/TX work to do */
6d40db7b
MC
5126 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5127 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5128 napi_complete(napi);
5129 /* Reenable interrupts. */
5130 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5131 mmiowb();
5132 break;
5133 }
5134 }
5135
5136 return work_done;
5137
5138tx_recovery:
5139 /* work_done is guaranteed to be less than budget. */
5140 napi_complete(napi);
5141 schedule_work(&tp->reset_task);
5142 return work_done;
5143}
5144
6f535763
DM
5145static int tg3_poll(struct napi_struct *napi, int budget)
5146{
8ef0442f
MC
5147 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5148 struct tg3 *tp = tnapi->tp;
6f535763 5149 int work_done = 0;
898a56f8 5150 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5151
5152 while (1) {
35f2d7d0
MC
5153 tg3_poll_link(tp);
5154
17375d25 5155 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763
DM
5156
5157 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5158 goto tx_recovery;
5159
5160 if (unlikely(work_done >= budget))
5161 break;
5162
4fd7ab59 5163 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
17375d25 5164 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5165 * to tell the hw how much work has been processed,
5166 * so we must read it before checking for more work.
5167 */
898a56f8
MC
5168 tnapi->last_tag = sblk->status_tag;
5169 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5170 rmb();
5171 } else
5172 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5173
17375d25 5174 if (likely(!tg3_has_work(tnapi))) {
288379f0 5175 napi_complete(napi);
17375d25 5176 tg3_int_reenable(tnapi);
6f535763
DM
5177 break;
5178 }
1da177e4
LT
5179 }
5180
bea3348e 5181 return work_done;
6f535763
DM
5182
5183tx_recovery:
4fd7ab59 5184 /* work_done is guaranteed to be less than budget. */
288379f0 5185 napi_complete(napi);
6f535763 5186 schedule_work(&tp->reset_task);
4fd7ab59 5187 return work_done;
1da177e4
LT
5188}
5189
66cfd1bd
MC
5190static void tg3_napi_disable(struct tg3 *tp)
5191{
5192 int i;
5193
5194 for (i = tp->irq_cnt - 1; i >= 0; i--)
5195 napi_disable(&tp->napi[i].napi);
5196}
5197
5198static void tg3_napi_enable(struct tg3 *tp)
5199{
5200 int i;
5201
5202 for (i = 0; i < tp->irq_cnt; i++)
5203 napi_enable(&tp->napi[i].napi);
5204}
5205
5206static void tg3_napi_init(struct tg3 *tp)
5207{
5208 int i;
5209
5210 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5211 for (i = 1; i < tp->irq_cnt; i++)
5212 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5213}
5214
5215static void tg3_napi_fini(struct tg3 *tp)
5216{
5217 int i;
5218
5219 for (i = 0; i < tp->irq_cnt; i++)
5220 netif_napi_del(&tp->napi[i].napi);
5221}
5222
5223static inline void tg3_netif_stop(struct tg3 *tp)
5224{
5225 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5226 tg3_napi_disable(tp);
5227 netif_tx_disable(tp->dev);
5228}
5229
5230static inline void tg3_netif_start(struct tg3 *tp)
5231{
5232 /* NOTE: unconditional netif_tx_wake_all_queues is only
5233 * appropriate so long as all callers are assured to
5234 * have free tx slots (such as after tg3_init_hw)
5235 */
5236 netif_tx_wake_all_queues(tp->dev);
5237
5238 tg3_napi_enable(tp);
5239 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5240 tg3_enable_ints(tp);
5241}
5242
f47c11ee
DM
5243static void tg3_irq_quiesce(struct tg3 *tp)
5244{
4f125f42
MC
5245 int i;
5246
f47c11ee
DM
5247 BUG_ON(tp->irq_sync);
5248
5249 tp->irq_sync = 1;
5250 smp_mb();
5251
4f125f42
MC
5252 for (i = 0; i < tp->irq_cnt; i++)
5253 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5254}
5255
f47c11ee
DM
5256/* Fully shutdown all tg3 driver activity elsewhere in the system.
5257 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5258 * with as well. Most of the time, this is not necessary except when
5259 * shutting down the device.
5260 */
5261static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5262{
46966545 5263 spin_lock_bh(&tp->lock);
f47c11ee
DM
5264 if (irq_sync)
5265 tg3_irq_quiesce(tp);
f47c11ee
DM
5266}
5267
5268static inline void tg3_full_unlock(struct tg3 *tp)
5269{
f47c11ee
DM
5270 spin_unlock_bh(&tp->lock);
5271}
5272
fcfa0a32
MC
5273/* One-shot MSI handler - Chip automatically disables interrupt
5274 * after sending MSI so driver doesn't have to do it.
5275 */
7d12e780 5276static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5277{
09943a18
MC
5278 struct tg3_napi *tnapi = dev_id;
5279 struct tg3 *tp = tnapi->tp;
fcfa0a32 5280
898a56f8 5281 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5282 if (tnapi->rx_rcb)
5283 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5284
5285 if (likely(!tg3_irq_sync(tp)))
09943a18 5286 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5287
5288 return IRQ_HANDLED;
5289}
5290
88b06bc2
MC
5291/* MSI ISR - No need to check for interrupt sharing and no need to
5292 * flush status block and interrupt mailbox. PCI ordering rules
5293 * guarantee that MSI will arrive after the status block.
5294 */
7d12e780 5295static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5296{
09943a18
MC
5297 struct tg3_napi *tnapi = dev_id;
5298 struct tg3 *tp = tnapi->tp;
88b06bc2 5299
898a56f8 5300 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5301 if (tnapi->rx_rcb)
5302 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5303 /*
fac9b83e 5304 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5305 * chip-internal interrupt pending events.
fac9b83e 5306 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5307 * NIC to stop sending us irqs, engaging "in-intr-handler"
5308 * event coalescing.
5309 */
5310 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5311 if (likely(!tg3_irq_sync(tp)))
09943a18 5312 napi_schedule(&tnapi->napi);
61487480 5313
88b06bc2
MC
5314 return IRQ_RETVAL(1);
5315}
5316
7d12e780 5317static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5318{
09943a18
MC
5319 struct tg3_napi *tnapi = dev_id;
5320 struct tg3 *tp = tnapi->tp;
898a56f8 5321 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5322 unsigned int handled = 1;
5323
1da177e4
LT
5324 /* In INTx mode, it is possible for the interrupt to arrive at
5325 * the CPU before the status block posted prior to the interrupt.
5326 * Reading the PCI State register will confirm whether the
5327 * interrupt is ours and will flush the status block.
5328 */
d18edcb2
MC
5329 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5330 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5331 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5332 handled = 0;
f47c11ee 5333 goto out;
fac9b83e 5334 }
d18edcb2
MC
5335 }
5336
5337 /*
5338 * Writing any value to intr-mbox-0 clears PCI INTA# and
5339 * chip-internal interrupt pending events.
5340 * Writing non-zero to intr-mbox-0 additional tells the
5341 * NIC to stop sending us irqs, engaging "in-intr-handler"
5342 * event coalescing.
c04cb347
MC
5343 *
5344 * Flush the mailbox to de-assert the IRQ immediately to prevent
5345 * spurious interrupts. The flush impacts performance but
5346 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5347 */
c04cb347 5348 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5349 if (tg3_irq_sync(tp))
5350 goto out;
5351 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5352 if (likely(tg3_has_work(tnapi))) {
72334482 5353 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5354 napi_schedule(&tnapi->napi);
d18edcb2
MC
5355 } else {
5356 /* No work, shared interrupt perhaps? re-enable
5357 * interrupts, and flush that PCI write
5358 */
5359 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5360 0x00000000);
fac9b83e 5361 }
f47c11ee 5362out:
fac9b83e
DM
5363 return IRQ_RETVAL(handled);
5364}
5365
7d12e780 5366static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5367{
09943a18
MC
5368 struct tg3_napi *tnapi = dev_id;
5369 struct tg3 *tp = tnapi->tp;
898a56f8 5370 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5371 unsigned int handled = 1;
5372
fac9b83e
DM
5373 /* In INTx mode, it is possible for the interrupt to arrive at
5374 * the CPU before the status block posted prior to the interrupt.
5375 * Reading the PCI State register will confirm whether the
5376 * interrupt is ours and will flush the status block.
5377 */
898a56f8 5378 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
d18edcb2
MC
5379 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5380 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5381 handled = 0;
f47c11ee 5382 goto out;
1da177e4 5383 }
d18edcb2
MC
5384 }
5385
5386 /*
5387 * writing any value to intr-mbox-0 clears PCI INTA# and
5388 * chip-internal interrupt pending events.
5389 * writing non-zero to intr-mbox-0 additional tells the
5390 * NIC to stop sending us irqs, engaging "in-intr-handler"
5391 * event coalescing.
c04cb347
MC
5392 *
5393 * Flush the mailbox to de-assert the IRQ immediately to prevent
5394 * spurious interrupts. The flush impacts performance but
5395 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5396 */
c04cb347 5397 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5398
5399 /*
5400 * In a shared interrupt configuration, sometimes other devices'
5401 * interrupts will scream. We record the current status tag here
5402 * so that the above check can report that the screaming interrupts
5403 * are unhandled. Eventually they will be silenced.
5404 */
898a56f8 5405 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5406
d18edcb2
MC
5407 if (tg3_irq_sync(tp))
5408 goto out;
624f8e50 5409
72334482 5410 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5411
09943a18 5412 napi_schedule(&tnapi->napi);
624f8e50 5413
f47c11ee 5414out:
1da177e4
LT
5415 return IRQ_RETVAL(handled);
5416}
5417
7938109f 5418/* ISR for interrupt test */
7d12e780 5419static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5420{
09943a18
MC
5421 struct tg3_napi *tnapi = dev_id;
5422 struct tg3 *tp = tnapi->tp;
898a56f8 5423 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5424
f9804ddb
MC
5425 if ((sblk->status & SD_STATUS_UPDATED) ||
5426 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5427 tg3_disable_ints(tp);
7938109f
MC
5428 return IRQ_RETVAL(1);
5429 }
5430 return IRQ_RETVAL(0);
5431}
5432
8e7a22e3 5433static int tg3_init_hw(struct tg3 *, int);
944d980e 5434static int tg3_halt(struct tg3 *, int, int);
1da177e4 5435
b9ec6c1b
MC
5436/* Restart hardware after configuration changes, self-test, etc.
5437 * Invoked with tp->lock held.
5438 */
5439static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5440 __releases(tp->lock)
5441 __acquires(tp->lock)
b9ec6c1b
MC
5442{
5443 int err;
5444
5445 err = tg3_init_hw(tp, reset_phy);
5446 if (err) {
5129c3a3
MC
5447 netdev_err(tp->dev,
5448 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5449 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5450 tg3_full_unlock(tp);
5451 del_timer_sync(&tp->timer);
5452 tp->irq_sync = 0;
fed97810 5453 tg3_napi_enable(tp);
b9ec6c1b
MC
5454 dev_close(tp->dev);
5455 tg3_full_lock(tp, 0);
5456 }
5457 return err;
5458}
5459
1da177e4
LT
5460#ifdef CONFIG_NET_POLL_CONTROLLER
5461static void tg3_poll_controller(struct net_device *dev)
5462{
4f125f42 5463 int i;
88b06bc2
MC
5464 struct tg3 *tp = netdev_priv(dev);
5465
4f125f42 5466 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5467 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5468}
5469#endif
5470
c4028958 5471static void tg3_reset_task(struct work_struct *work)
1da177e4 5472{
c4028958 5473 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5474 int err;
1da177e4
LT
5475 unsigned int restart_timer;
5476
7faa006f 5477 tg3_full_lock(tp, 0);
7faa006f
MC
5478
5479 if (!netif_running(tp->dev)) {
7faa006f
MC
5480 tg3_full_unlock(tp);
5481 return;
5482 }
5483
5484 tg3_full_unlock(tp);
5485
b02fd9e3
MC
5486 tg3_phy_stop(tp);
5487
1da177e4
LT
5488 tg3_netif_stop(tp);
5489
f47c11ee 5490 tg3_full_lock(tp, 1);
1da177e4
LT
5491
5492 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5493 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5494
df3e6548
MC
5495 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5496 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5497 tp->write32_rx_mbox = tg3_write_flush_reg32;
5498 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5499 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5500 }
5501
944d980e 5502 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5503 err = tg3_init_hw(tp, 1);
5504 if (err)
b9ec6c1b 5505 goto out;
1da177e4
LT
5506
5507 tg3_netif_start(tp);
5508
1da177e4
LT
5509 if (restart_timer)
5510 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5511
b9ec6c1b 5512out:
7faa006f 5513 tg3_full_unlock(tp);
b02fd9e3
MC
5514
5515 if (!err)
5516 tg3_phy_start(tp);
1da177e4
LT
5517}
5518
b0408751
MC
5519static void tg3_dump_short_state(struct tg3 *tp)
5520{
05dbe005
JP
5521 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5522 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5523 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5524 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
b0408751
MC
5525}
5526
1da177e4
LT
5527static void tg3_tx_timeout(struct net_device *dev)
5528{
5529 struct tg3 *tp = netdev_priv(dev);
5530
b0408751 5531 if (netif_msg_tx_err(tp)) {
05dbe005 5532 netdev_err(dev, "transmit timed out, resetting\n");
b0408751
MC
5533 tg3_dump_short_state(tp);
5534 }
1da177e4
LT
5535
5536 schedule_work(&tp->reset_task);
5537}
5538
c58ec932
MC
5539/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5540static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5541{
5542 u32 base = (u32) mapping & 0xffffffff;
5543
807540ba 5544 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5545}
5546
72f2afb8
MC
5547/* Test for DMA addresses > 40-bit */
5548static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5549 int len)
5550{
5551#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
6728a8e2 5552 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
807540ba 5553 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5554 return 0;
5555#else
5556 return 0;
5557#endif
5558}
5559
f3f3f27e 5560static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
1da177e4 5561
72f2afb8 5562/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4
MC
5563static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5564 struct sk_buff *skb, u32 last_plus_one,
5565 u32 *start, u32 base_flags, u32 mss)
1da177e4 5566{
24f4efd4 5567 struct tg3 *tp = tnapi->tp;
41588ba1 5568 struct sk_buff *new_skb;
c58ec932 5569 dma_addr_t new_addr = 0;
1da177e4 5570 u32 entry = *start;
c58ec932 5571 int i, ret = 0;
1da177e4 5572
41588ba1
MC
5573 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5574 new_skb = skb_copy(skb, GFP_ATOMIC);
5575 else {
5576 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5577
5578 new_skb = skb_copy_expand(skb,
5579 skb_headroom(skb) + more_headroom,
5580 skb_tailroom(skb), GFP_ATOMIC);
5581 }
5582
1da177e4 5583 if (!new_skb) {
c58ec932
MC
5584 ret = -1;
5585 } else {
5586 /* New SKB is guaranteed to be linear. */
5587 entry = *start;
f4188d8a
AD
5588 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5589 PCI_DMA_TODEVICE);
5590 /* Make sure the mapping succeeded */
5591 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5592 ret = -1;
5593 dev_kfree_skb(new_skb);
5594 new_skb = NULL;
90079ce8 5595
c58ec932
MC
5596 /* Make sure new skb does not cross any 4G boundaries.
5597 * Drop the packet if it does.
5598 */
f4188d8a
AD
5599 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5600 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5601 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5602 PCI_DMA_TODEVICE);
c58ec932
MC
5603 ret = -1;
5604 dev_kfree_skb(new_skb);
5605 new_skb = NULL;
5606 } else {
f3f3f27e 5607 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932
MC
5608 base_flags, 1 | (mss << 1));
5609 *start = NEXT_TX(entry);
5610 }
1da177e4
LT
5611 }
5612
1da177e4
LT
5613 /* Now clean up the sw ring entries. */
5614 i = 0;
5615 while (entry != last_plus_one) {
f4188d8a
AD
5616 int len;
5617
f3f3f27e 5618 if (i == 0)
f4188d8a 5619 len = skb_headlen(skb);
f3f3f27e 5620 else
f4188d8a
AD
5621 len = skb_shinfo(skb)->frags[i-1].size;
5622
5623 pci_unmap_single(tp->pdev,
4e5e4f0d 5624 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5625 mapping),
5626 len, PCI_DMA_TODEVICE);
5627 if (i == 0) {
5628 tnapi->tx_buffers[entry].skb = new_skb;
4e5e4f0d 5629 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
5630 new_addr);
5631 } else {
f3f3f27e 5632 tnapi->tx_buffers[entry].skb = NULL;
f4188d8a 5633 }
1da177e4
LT
5634 entry = NEXT_TX(entry);
5635 i++;
5636 }
5637
5638 dev_kfree_skb(skb);
5639
c58ec932 5640 return ret;
1da177e4
LT
5641}
5642
f3f3f27e 5643static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
1da177e4
LT
5644 dma_addr_t mapping, int len, u32 flags,
5645 u32 mss_and_is_end)
5646{
f3f3f27e 5647 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
1da177e4
LT
5648 int is_end = (mss_and_is_end & 0x1);
5649 u32 mss = (mss_and_is_end >> 1);
5650 u32 vlan_tag = 0;
5651
5652 if (is_end)
5653 flags |= TXD_FLAG_END;
5654 if (flags & TXD_FLAG_VLAN) {
5655 vlan_tag = flags >> 16;
5656 flags &= 0xffff;
5657 }
5658 vlan_tag |= (mss << TXD_MSS_SHIFT);
5659
5660 txd->addr_hi = ((u64) mapping >> 32);
5661 txd->addr_lo = ((u64) mapping & 0xffffffff);
5662 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5663 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5664}
5665
5a6f3074 5666/* hard_start_xmit for devices that don't have any bugs and
e849cdc3 5667 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
5a6f3074 5668 */
61357325
SH
5669static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5670 struct net_device *dev)
5a6f3074
MC
5671{
5672 struct tg3 *tp = netdev_priv(dev);
5a6f3074 5673 u32 len, entry, base_flags, mss;
90079ce8 5674 dma_addr_t mapping;
fe5f5787
MC
5675 struct tg3_napi *tnapi;
5676 struct netdev_queue *txq;
f4188d8a
AD
5677 unsigned int i, last;
5678
fe5f5787
MC
5679 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5680 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5681 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
fe5f5787 5682 tnapi++;
5a6f3074 5683
00b70504 5684 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5685 * and TX reclaim runs via tp->napi.poll inside of a software
5a6f3074
MC
5686 * interrupt. Furthermore, IRQ processing runs lockless so we have
5687 * no IRQ context deadlocks to worry about either. Rejoice!
5688 */
f3f3f27e 5689 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
fe5f5787
MC
5690 if (!netif_tx_queue_stopped(txq)) {
5691 netif_tx_stop_queue(txq);
5a6f3074
MC
5692
5693 /* This is a hard error, log it. */
5129c3a3
MC
5694 netdev_err(dev,
5695 "BUG! Tx Ring full when queue awake!\n");
5a6f3074 5696 }
5a6f3074
MC
5697 return NETDEV_TX_BUSY;
5698 }
5699
f3f3f27e 5700 entry = tnapi->tx_prod;
5a6f3074 5701 base_flags = 0;
be98da6a
MC
5702 mss = skb_shinfo(skb)->gso_size;
5703 if (mss) {
5a6f3074 5704 int tcp_opt_len, ip_tcp_len;
f6eb9b1f 5705 u32 hdrlen;
5a6f3074
MC
5706
5707 if (skb_header_cloned(skb) &&
5708 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5709 dev_kfree_skb(skb);
5710 goto out_unlock;
5711 }
5712
02e96080 5713 if (skb_is_gso_v6(skb)) {
f6eb9b1f 5714 hdrlen = skb_headlen(skb) - ETH_HLEN;
02e96080 5715 } else {
eddc9ec5
ACM
5716 struct iphdr *iph = ip_hdr(skb);
5717
ab6a5bb6 5718 tcp_opt_len = tcp_optlen(skb);
c9bdd4b5 5719 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
b0026624 5720
eddc9ec5
ACM
5721 iph->check = 0;
5722 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
f6eb9b1f 5723 hdrlen = ip_tcp_len + tcp_opt_len;
b0026624 5724 }
5a6f3074 5725
e849cdc3 5726 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
f6eb9b1f
MC
5727 mss |= (hdrlen & 0xc) << 12;
5728 if (hdrlen & 0x10)
5729 base_flags |= 0x00000010;
5730 base_flags |= (hdrlen & 0x3e0) << 5;
5731 } else
5732 mss |= hdrlen << 9;
5733
5a6f3074
MC
5734 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5735 TXD_FLAG_CPU_POST_DMA);
5736
aa8223c7 5737 tcp_hdr(skb)->check = 0;
5a6f3074 5738
859a5887 5739 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5a6f3074 5740 base_flags |= TXD_FLAG_TCPUDP_CSUM;
859a5887
MC
5741 }
5742
eab6d18d 5743 if (vlan_tx_tag_present(skb))
5a6f3074
MC
5744 base_flags |= (TXD_FLAG_VLAN |
5745 (vlan_tx_tag_get(skb) << 16));
5a6f3074 5746
f4188d8a
AD
5747 len = skb_headlen(skb);
5748
5749 /* Queue skb data, a.k.a. the main skb fragment. */
5750 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5751 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
5752 dev_kfree_skb(skb);
5753 goto out_unlock;
5754 }
5755
f3f3f27e 5756 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 5757 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
fe5f5787 5758
b703df6f 5759 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5760 !mss && skb->len > VLAN_ETH_FRAME_LEN)
f6eb9b1f
MC
5761 base_flags |= TXD_FLAG_JMB_PKT;
5762
f3f3f27e 5763 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
5a6f3074
MC
5764 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5765
5766 entry = NEXT_TX(entry);
5767
5768 /* Now loop through additional data fragments, and queue them. */
5769 if (skb_shinfo(skb)->nr_frags > 0) {
5a6f3074
MC
5770 last = skb_shinfo(skb)->nr_frags - 1;
5771 for (i = 0; i <= last; i++) {
5772 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5773
5774 len = frag->size;
f4188d8a
AD
5775 mapping = pci_map_page(tp->pdev,
5776 frag->page,
5777 frag->page_offset,
5778 len, PCI_DMA_TODEVICE);
5779 if (pci_dma_mapping_error(tp->pdev, mapping))
5780 goto dma_error;
5781
f3f3f27e 5782 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 5783 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a 5784 mapping);
5a6f3074 5785
f3f3f27e 5786 tg3_set_txd(tnapi, entry, mapping, len,
5a6f3074
MC
5787 base_flags, (i == last) | (mss << 1));
5788
5789 entry = NEXT_TX(entry);
5790 }
5791 }
5792
5793 /* Packets are ready, update Tx producer idx local and on card. */
f3f3f27e 5794 tw32_tx_mbox(tnapi->prodmbox, entry);
5a6f3074 5795
f3f3f27e
MC
5796 tnapi->tx_prod = entry;
5797 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
fe5f5787 5798 netif_tx_stop_queue(txq);
f65aac16
MC
5799
5800 /* netif_tx_stop_queue() must be done before checking
5801 * checking tx index in tg3_tx_avail() below, because in
5802 * tg3_tx(), we update tx index before checking for
5803 * netif_tx_queue_stopped().
5804 */
5805 smp_mb();
f3f3f27e 5806 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
fe5f5787 5807 netif_tx_wake_queue(txq);
5a6f3074
MC
5808 }
5809
5810out_unlock:
cdd0db05 5811 mmiowb();
5a6f3074
MC
5812
5813 return NETDEV_TX_OK;
f4188d8a
AD
5814
5815dma_error:
5816 last = i;
5817 entry = tnapi->tx_prod;
5818 tnapi->tx_buffers[entry].skb = NULL;
5819 pci_unmap_single(tp->pdev,
4e5e4f0d 5820 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
5821 skb_headlen(skb),
5822 PCI_DMA_TODEVICE);
5823 for (i = 0; i <= last; i++) {
5824 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5825 entry = NEXT_TX(entry);
5826
5827 pci_unmap_page(tp->pdev,
4e5e4f0d 5828 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
5829 mapping),
5830 frag->size, PCI_DMA_TODEVICE);
5831 }
5832
5833 dev_kfree_skb(skb);
5834 return NETDEV_TX_OK;
5a6f3074
MC
5835}
5836
61357325
SH
5837static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5838 struct net_device *);
52c0fd83
MC
5839
5840/* Use GSO to workaround a rare TSO bug that may be triggered when the
5841 * TSO header is greater than 80 bytes.
5842 */
5843static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5844{
5845 struct sk_buff *segs, *nskb;
f3f3f27e 5846 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5847
5848 /* Estimate the number of fragments in the worst case */
f3f3f27e 5849 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5850 netif_stop_queue(tp->dev);
f65aac16
MC
5851
5852 /* netif_tx_stop_queue() must be done before checking
5853 * checking tx index in tg3_tx_avail() below, because in
5854 * tg3_tx(), we update tx index before checking for
5855 * netif_tx_queue_stopped().
5856 */
5857 smp_mb();
f3f3f27e 5858 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5859 return NETDEV_TX_BUSY;
5860
5861 netif_wake_queue(tp->dev);
52c0fd83
MC
5862 }
5863
5864 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5865 if (IS_ERR(segs))
52c0fd83
MC
5866 goto tg3_tso_bug_end;
5867
5868 do {
5869 nskb = segs;
5870 segs = segs->next;
5871 nskb->next = NULL;
5872 tg3_start_xmit_dma_bug(nskb, tp->dev);
5873 } while (segs);
5874
5875tg3_tso_bug_end:
5876 dev_kfree_skb(skb);
5877
5878 return NETDEV_TX_OK;
5879}
52c0fd83 5880
5a6f3074
MC
5881/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5882 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5883 */
61357325
SH
5884static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5885 struct net_device *dev)
1da177e4
LT
5886{
5887 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
5888 u32 len, entry, base_flags, mss;
5889 int would_hit_hwbug;
90079ce8 5890 dma_addr_t mapping;
24f4efd4
MC
5891 struct tg3_napi *tnapi;
5892 struct netdev_queue *txq;
f4188d8a
AD
5893 unsigned int i, last;
5894
24f4efd4
MC
5895 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5896 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
19cfaecc 5897 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
24f4efd4 5898 tnapi++;
1da177e4 5899
00b70504 5900 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5901 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5902 * interrupt. Furthermore, IRQ processing runs lockless so we have
5903 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5904 */
f3f3f27e 5905 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5906 if (!netif_tx_queue_stopped(txq)) {
5907 netif_tx_stop_queue(txq);
1f064a87
SH
5908
5909 /* This is a hard error, log it. */
5129c3a3
MC
5910 netdev_err(dev,
5911 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5912 }
1da177e4
LT
5913 return NETDEV_TX_BUSY;
5914 }
5915
f3f3f27e 5916 entry = tnapi->tx_prod;
1da177e4 5917 base_flags = 0;
84fa7933 5918 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5919 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5920
be98da6a
MC
5921 mss = skb_shinfo(skb)->gso_size;
5922 if (mss) {
eddc9ec5 5923 struct iphdr *iph;
34195c3d 5924 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5925
5926 if (skb_header_cloned(skb) &&
5927 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5928 dev_kfree_skb(skb);
5929 goto out_unlock;
5930 }
5931
34195c3d 5932 iph = ip_hdr(skb);
ab6a5bb6 5933 tcp_opt_len = tcp_optlen(skb);
1da177e4 5934
02e96080 5935 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5936 hdr_len = skb_headlen(skb) - ETH_HLEN;
5937 } else {
5938 u32 ip_tcp_len;
5939
5940 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5941 hdr_len = ip_tcp_len + tcp_opt_len;
5942
5943 iph->check = 0;
5944 iph->tot_len = htons(mss + hdr_len);
5945 }
5946
52c0fd83 5947 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
7f62ad5d 5948 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
de6f31eb 5949 return tg3_tso_bug(tp, skb);
52c0fd83 5950
1da177e4
LT
5951 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5952 TXD_FLAG_CPU_POST_DMA);
5953
1da177e4 5954 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
aa8223c7 5955 tcp_hdr(skb)->check = 0;
1da177e4 5956 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5957 } else
5958 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5959 iph->daddr, 0,
5960 IPPROTO_TCP,
5961 0);
1da177e4 5962
615774fe
MC
5963 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5964 mss |= (hdr_len & 0xc) << 12;
5965 if (hdr_len & 0x10)
5966 base_flags |= 0x00000010;
5967 base_flags |= (hdr_len & 0x3e0) << 5;
5968 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
92c6b8d1
MC
5969 mss |= hdr_len << 9;
5970 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5972 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5973 int tsflags;
5974
eddc9ec5 5975 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5976 mss |= (tsflags << 11);
5977 }
5978 } else {
eddc9ec5 5979 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5980 int tsflags;
5981
eddc9ec5 5982 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5983 base_flags |= tsflags << 12;
5984 }
5985 }
5986 }
bf933c80 5987
eab6d18d 5988 if (vlan_tx_tag_present(skb))
1da177e4
LT
5989 base_flags |= (TXD_FLAG_VLAN |
5990 (vlan_tx_tag_get(skb) << 16));
1da177e4 5991
b703df6f 5992 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
8fc2f995 5993 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
5994 base_flags |= TXD_FLAG_JMB_PKT;
5995
f4188d8a
AD
5996 len = skb_headlen(skb);
5997
5998 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5999 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6000 dev_kfree_skb(skb);
6001 goto out_unlock;
6002 }
6003
f3f3f27e 6004 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6005 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6006
6007 would_hit_hwbug = 0;
6008
92c6b8d1
MC
6009 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
6010 would_hit_hwbug = 1;
6011
0e1406dd
MC
6012 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6013 tg3_4g_overflow_test(mapping, len))
6014 would_hit_hwbug = 1;
6015
6016 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6017 tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6018 would_hit_hwbug = 1;
0e1406dd
MC
6019
6020 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
c58ec932 6021 would_hit_hwbug = 1;
1da177e4 6022
f3f3f27e 6023 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6024 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6025
6026 entry = NEXT_TX(entry);
6027
6028 /* Now loop through additional data fragments, and queue them. */
6029 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6030 last = skb_shinfo(skb)->nr_frags - 1;
6031 for (i = 0; i <= last; i++) {
6032 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6033
6034 len = frag->size;
f4188d8a
AD
6035 mapping = pci_map_page(tp->pdev,
6036 frag->page,
6037 frag->page_offset,
6038 len, PCI_DMA_TODEVICE);
1da177e4 6039
f3f3f27e 6040 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6041 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6042 mapping);
6043 if (pci_dma_mapping_error(tp->pdev, mapping))
6044 goto dma_error;
1da177e4 6045
92c6b8d1
MC
6046 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
6047 len <= 8)
6048 would_hit_hwbug = 1;
6049
0e1406dd
MC
6050 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
6051 tg3_4g_overflow_test(mapping, len))
c58ec932 6052 would_hit_hwbug = 1;
1da177e4 6053
0e1406dd
MC
6054 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
6055 tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6056 would_hit_hwbug = 1;
6057
1da177e4 6058 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
f3f3f27e 6059 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6060 base_flags, (i == last)|(mss << 1));
6061 else
f3f3f27e 6062 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6063 base_flags, (i == last));
6064
6065 entry = NEXT_TX(entry);
6066 }
6067 }
6068
6069 if (would_hit_hwbug) {
6070 u32 last_plus_one = entry;
6071 u32 start;
1da177e4 6072
c58ec932
MC
6073 start = entry - 1 - skb_shinfo(skb)->nr_frags;
6074 start &= (TG3_TX_RING_SIZE - 1);
1da177e4
LT
6075
6076 /* If the workaround fails due to memory/mapping
6077 * failure, silently drop this packet.
6078 */
24f4efd4 6079 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
c58ec932 6080 &start, base_flags, mss))
1da177e4
LT
6081 goto out_unlock;
6082
6083 entry = start;
6084 }
6085
6086 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6087 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6088
f3f3f27e
MC
6089 tnapi->tx_prod = entry;
6090 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6091 netif_tx_stop_queue(txq);
f65aac16
MC
6092
6093 /* netif_tx_stop_queue() must be done before checking
6094 * checking tx index in tg3_tx_avail() below, because in
6095 * tg3_tx(), we update tx index before checking for
6096 * netif_tx_queue_stopped().
6097 */
6098 smp_mb();
f3f3f27e 6099 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6100 netif_tx_wake_queue(txq);
51b91468 6101 }
1da177e4
LT
6102
6103out_unlock:
cdd0db05 6104 mmiowb();
1da177e4
LT
6105
6106 return NETDEV_TX_OK;
f4188d8a
AD
6107
6108dma_error:
6109 last = i;
6110 entry = tnapi->tx_prod;
6111 tnapi->tx_buffers[entry].skb = NULL;
6112 pci_unmap_single(tp->pdev,
4e5e4f0d 6113 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
f4188d8a
AD
6114 skb_headlen(skb),
6115 PCI_DMA_TODEVICE);
6116 for (i = 0; i <= last; i++) {
6117 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6118 entry = NEXT_TX(entry);
6119
6120 pci_unmap_page(tp->pdev,
4e5e4f0d 6121 dma_unmap_addr(&tnapi->tx_buffers[entry],
f4188d8a
AD
6122 mapping),
6123 frag->size, PCI_DMA_TODEVICE);
6124 }
6125
6126 dev_kfree_skb(skb);
6127 return NETDEV_TX_OK;
1da177e4
LT
6128}
6129
6130static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6131 int new_mtu)
6132{
6133 dev->mtu = new_mtu;
6134
ef7f5ec0 6135 if (new_mtu > ETH_DATA_LEN) {
a4e2b347 6136 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ef7f5ec0
MC
6137 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6138 ethtool_op_set_tso(dev, 0);
859a5887 6139 } else {
ef7f5ec0 6140 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
859a5887 6141 }
ef7f5ec0 6142 } else {
a4e2b347 6143 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
ef7f5ec0 6144 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
0f893dc6 6145 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
ef7f5ec0 6146 }
1da177e4
LT
6147}
6148
6149static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6150{
6151 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6152 int err;
1da177e4
LT
6153
6154 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6155 return -EINVAL;
6156
6157 if (!netif_running(dev)) {
6158 /* We'll just catch it later when the
6159 * device is up'd.
6160 */
6161 tg3_set_mtu(dev, tp, new_mtu);
6162 return 0;
6163 }
6164
b02fd9e3
MC
6165 tg3_phy_stop(tp);
6166
1da177e4 6167 tg3_netif_stop(tp);
f47c11ee
DM
6168
6169 tg3_full_lock(tp, 1);
1da177e4 6170
944d980e 6171 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6172
6173 tg3_set_mtu(dev, tp, new_mtu);
6174
b9ec6c1b 6175 err = tg3_restart_hw(tp, 0);
1da177e4 6176
b9ec6c1b
MC
6177 if (!err)
6178 tg3_netif_start(tp);
1da177e4 6179
f47c11ee 6180 tg3_full_unlock(tp);
1da177e4 6181
b02fd9e3
MC
6182 if (!err)
6183 tg3_phy_start(tp);
6184
b9ec6c1b 6185 return err;
1da177e4
LT
6186}
6187
21f581a5
MC
6188static void tg3_rx_prodring_free(struct tg3 *tp,
6189 struct tg3_rx_prodring_set *tpr)
1da177e4 6190{
1da177e4
LT
6191 int i;
6192
8fea32b9 6193 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6194 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6195 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6196 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6197 tp->rx_pkt_map_sz);
6198
6199 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6200 for (i = tpr->rx_jmb_cons_idx;
6201 i != tpr->rx_jmb_prod_idx;
2c49a44d 6202 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6203 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6204 TG3_RX_JMB_MAP_SZ);
6205 }
6206 }
6207
2b2cdb65 6208 return;
b196c7e4 6209 }
1da177e4 6210
2c49a44d 6211 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6212 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6213 tp->rx_pkt_map_sz);
1da177e4 6214
48035728
MC
6215 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6216 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6217 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6218 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6219 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6220 }
6221}
6222
c6cdf436 6223/* Initialize rx rings for packet processing.
1da177e4
LT
6224 *
6225 * The chip has been shut down and the driver detached from
6226 * the networking, so no interrupts or new tx packets will
6227 * end up in the driver. tp->{tx,}lock are held and thus
6228 * we may not sleep.
6229 */
21f581a5
MC
6230static int tg3_rx_prodring_alloc(struct tg3 *tp,
6231 struct tg3_rx_prodring_set *tpr)
1da177e4 6232{
287be12e 6233 u32 i, rx_pkt_dma_sz;
1da177e4 6234
b196c7e4
MC
6235 tpr->rx_std_cons_idx = 0;
6236 tpr->rx_std_prod_idx = 0;
6237 tpr->rx_jmb_cons_idx = 0;
6238 tpr->rx_jmb_prod_idx = 0;
6239
8fea32b9 6240 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6241 memset(&tpr->rx_std_buffers[0], 0,
6242 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6243 if (tpr->rx_jmb_buffers)
2b2cdb65 6244 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6245 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6246 goto done;
6247 }
6248
1da177e4 6249 /* Zero out all descriptors. */
2c49a44d 6250 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6251
287be12e 6252 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
a4e2b347 6253 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
287be12e
MC
6254 tp->dev->mtu > ETH_DATA_LEN)
6255 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6256 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6257
1da177e4
LT
6258 /* Initialize invariants of the rings, we only set this
6259 * stuff once. This works because the card does not
6260 * write into the rx buffer posting rings.
6261 */
2c49a44d 6262 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6263 struct tg3_rx_buffer_desc *rxd;
6264
21f581a5 6265 rxd = &tpr->rx_std[i];
287be12e 6266 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6267 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6268 rxd->opaque = (RXD_OPAQUE_RING_STD |
6269 (i << RXD_OPAQUE_INDEX_SHIFT));
6270 }
6271
1da177e4
LT
6272 /* Now allocate fresh SKBs for each rx ring. */
6273 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6274 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6275 netdev_warn(tp->dev,
6276 "Using a smaller RX standard ring. Only "
6277 "%d out of %d buffers were allocated "
6278 "successfully\n", i, tp->rx_pending);
32d8c572 6279 if (i == 0)
cf7a7298 6280 goto initfail;
32d8c572 6281 tp->rx_pending = i;
1da177e4 6282 break;
32d8c572 6283 }
1da177e4
LT
6284 }
6285
48035728
MC
6286 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
6287 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
cf7a7298
MC
6288 goto done;
6289
2c49a44d 6290 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6291
0d86df80
MC
6292 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6293 goto done;
cf7a7298 6294
2c49a44d 6295 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6296 struct tg3_rx_buffer_desc *rxd;
6297
6298 rxd = &tpr->rx_jmb[i].std;
6299 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6300 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6301 RXD_FLAG_JUMBO;
6302 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6303 (i << RXD_OPAQUE_INDEX_SHIFT));
6304 }
6305
6306 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6307 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6308 netdev_warn(tp->dev,
6309 "Using a smaller RX jumbo ring. Only %d "
6310 "out of %d buffers were allocated "
6311 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6312 if (i == 0)
6313 goto initfail;
6314 tp->rx_jumbo_pending = i;
6315 break;
1da177e4
LT
6316 }
6317 }
cf7a7298
MC
6318
6319done:
32d8c572 6320 return 0;
cf7a7298
MC
6321
6322initfail:
21f581a5 6323 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6324 return -ENOMEM;
1da177e4
LT
6325}
6326
21f581a5
MC
6327static void tg3_rx_prodring_fini(struct tg3 *tp,
6328 struct tg3_rx_prodring_set *tpr)
1da177e4 6329{
21f581a5
MC
6330 kfree(tpr->rx_std_buffers);
6331 tpr->rx_std_buffers = NULL;
6332 kfree(tpr->rx_jmb_buffers);
6333 tpr->rx_jmb_buffers = NULL;
6334 if (tpr->rx_std) {
4bae65c8
MC
6335 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6336 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6337 tpr->rx_std = NULL;
1da177e4 6338 }
21f581a5 6339 if (tpr->rx_jmb) {
4bae65c8
MC
6340 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6341 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6342 tpr->rx_jmb = NULL;
1da177e4 6343 }
cf7a7298
MC
6344}
6345
21f581a5
MC
6346static int tg3_rx_prodring_init(struct tg3 *tp,
6347 struct tg3_rx_prodring_set *tpr)
cf7a7298 6348{
2c49a44d
MC
6349 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6350 GFP_KERNEL);
21f581a5 6351 if (!tpr->rx_std_buffers)
cf7a7298
MC
6352 return -ENOMEM;
6353
4bae65c8
MC
6354 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6355 TG3_RX_STD_RING_BYTES(tp),
6356 &tpr->rx_std_mapping,
6357 GFP_KERNEL);
21f581a5 6358 if (!tpr->rx_std)
cf7a7298
MC
6359 goto err_out;
6360
48035728
MC
6361 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
6362 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
2c49a44d 6363 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6364 GFP_KERNEL);
6365 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6366 goto err_out;
6367
4bae65c8
MC
6368 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6369 TG3_RX_JMB_RING_BYTES(tp),
6370 &tpr->rx_jmb_mapping,
6371 GFP_KERNEL);
21f581a5 6372 if (!tpr->rx_jmb)
cf7a7298
MC
6373 goto err_out;
6374 }
6375
6376 return 0;
6377
6378err_out:
21f581a5 6379 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6380 return -ENOMEM;
6381}
6382
6383/* Free up pending packets in all rx/tx rings.
6384 *
6385 * The chip has been shut down and the driver detached from
6386 * the networking, so no interrupts or new tx packets will
6387 * end up in the driver. tp->{tx,}lock is not held and we are not
6388 * in an interrupt context and thus may sleep.
6389 */
6390static void tg3_free_rings(struct tg3 *tp)
6391{
f77a6a8e 6392 int i, j;
cf7a7298 6393
f77a6a8e
MC
6394 for (j = 0; j < tp->irq_cnt; j++) {
6395 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6396
8fea32b9 6397 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6398
0c1d0e2b
MC
6399 if (!tnapi->tx_buffers)
6400 continue;
6401
f77a6a8e 6402 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6403 struct ring_info *txp;
f77a6a8e 6404 struct sk_buff *skb;
f4188d8a 6405 unsigned int k;
cf7a7298 6406
f77a6a8e
MC
6407 txp = &tnapi->tx_buffers[i];
6408 skb = txp->skb;
cf7a7298 6409
f77a6a8e
MC
6410 if (skb == NULL) {
6411 i++;
6412 continue;
6413 }
cf7a7298 6414
f4188d8a 6415 pci_unmap_single(tp->pdev,
4e5e4f0d 6416 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6417 skb_headlen(skb),
6418 PCI_DMA_TODEVICE);
f77a6a8e 6419 txp->skb = NULL;
cf7a7298 6420
f4188d8a
AD
6421 i++;
6422
6423 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6424 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6425 pci_unmap_page(tp->pdev,
4e5e4f0d 6426 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6427 skb_shinfo(skb)->frags[k].size,
6428 PCI_DMA_TODEVICE);
6429 i++;
6430 }
f77a6a8e
MC
6431
6432 dev_kfree_skb_any(skb);
6433 }
2b2cdb65 6434 }
cf7a7298
MC
6435}
6436
6437/* Initialize tx/rx rings for packet processing.
6438 *
6439 * The chip has been shut down and the driver detached from
6440 * the networking, so no interrupts or new tx packets will
6441 * end up in the driver. tp->{tx,}lock are held and thus
6442 * we may not sleep.
6443 */
6444static int tg3_init_rings(struct tg3 *tp)
6445{
f77a6a8e 6446 int i;
72334482 6447
cf7a7298
MC
6448 /* Free up all the SKBs. */
6449 tg3_free_rings(tp);
6450
f77a6a8e
MC
6451 for (i = 0; i < tp->irq_cnt; i++) {
6452 struct tg3_napi *tnapi = &tp->napi[i];
6453
6454 tnapi->last_tag = 0;
6455 tnapi->last_irq_tag = 0;
6456 tnapi->hw_status->status = 0;
6457 tnapi->hw_status->status_tag = 0;
6458 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6459
f77a6a8e
MC
6460 tnapi->tx_prod = 0;
6461 tnapi->tx_cons = 0;
0c1d0e2b
MC
6462 if (tnapi->tx_ring)
6463 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6464
6465 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6466 if (tnapi->rx_rcb)
6467 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6468
8fea32b9 6469 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6470 tg3_free_rings(tp);
2b2cdb65 6471 return -ENOMEM;
e4af1af9 6472 }
f77a6a8e 6473 }
72334482 6474
2b2cdb65 6475 return 0;
cf7a7298
MC
6476}
6477
6478/*
6479 * Must not be invoked with interrupt sources disabled and
6480 * the hardware shutdown down.
6481 */
6482static void tg3_free_consistent(struct tg3 *tp)
6483{
f77a6a8e 6484 int i;
898a56f8 6485
f77a6a8e
MC
6486 for (i = 0; i < tp->irq_cnt; i++) {
6487 struct tg3_napi *tnapi = &tp->napi[i];
6488
6489 if (tnapi->tx_ring) {
4bae65c8 6490 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6491 tnapi->tx_ring, tnapi->tx_desc_mapping);
6492 tnapi->tx_ring = NULL;
6493 }
6494
6495 kfree(tnapi->tx_buffers);
6496 tnapi->tx_buffers = NULL;
6497
6498 if (tnapi->rx_rcb) {
4bae65c8
MC
6499 dma_free_coherent(&tp->pdev->dev,
6500 TG3_RX_RCB_RING_BYTES(tp),
6501 tnapi->rx_rcb,
6502 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6503 tnapi->rx_rcb = NULL;
6504 }
6505
8fea32b9
MC
6506 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6507
f77a6a8e 6508 if (tnapi->hw_status) {
4bae65c8
MC
6509 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6510 tnapi->hw_status,
6511 tnapi->status_mapping);
f77a6a8e
MC
6512 tnapi->hw_status = NULL;
6513 }
1da177e4 6514 }
f77a6a8e 6515
1da177e4 6516 if (tp->hw_stats) {
4bae65c8
MC
6517 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6518 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6519 tp->hw_stats = NULL;
6520 }
6521}
6522
6523/*
6524 * Must not be invoked with interrupt sources disabled and
6525 * the hardware shutdown down. Can sleep.
6526 */
6527static int tg3_alloc_consistent(struct tg3 *tp)
6528{
f77a6a8e 6529 int i;
898a56f8 6530
4bae65c8
MC
6531 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6532 sizeof(struct tg3_hw_stats),
6533 &tp->stats_mapping,
6534 GFP_KERNEL);
f77a6a8e 6535 if (!tp->hw_stats)
1da177e4
LT
6536 goto err_out;
6537
f77a6a8e 6538 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6539
f77a6a8e
MC
6540 for (i = 0; i < tp->irq_cnt; i++) {
6541 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6542 struct tg3_hw_status *sblk;
1da177e4 6543
4bae65c8
MC
6544 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6545 TG3_HW_STATUS_SIZE,
6546 &tnapi->status_mapping,
6547 GFP_KERNEL);
f77a6a8e
MC
6548 if (!tnapi->hw_status)
6549 goto err_out;
898a56f8 6550
f77a6a8e 6551 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6552 sblk = tnapi->hw_status;
6553
8fea32b9
MC
6554 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6555 goto err_out;
6556
19cfaecc
MC
6557 /* If multivector TSS is enabled, vector 0 does not handle
6558 * tx interrupts. Don't allocate any resources for it.
6559 */
6560 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6561 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6562 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6563 TG3_TX_RING_SIZE,
6564 GFP_KERNEL);
6565 if (!tnapi->tx_buffers)
6566 goto err_out;
6567
4bae65c8
MC
6568 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6569 TG3_TX_RING_BYTES,
6570 &tnapi->tx_desc_mapping,
6571 GFP_KERNEL);
19cfaecc
MC
6572 if (!tnapi->tx_ring)
6573 goto err_out;
6574 }
6575
8d9d7cfc
MC
6576 /*
6577 * When RSS is enabled, the status block format changes
6578 * slightly. The "rx_jumbo_consumer", "reserved",
6579 * and "rx_mini_consumer" members get mapped to the
6580 * other three rx return ring producer indexes.
6581 */
6582 switch (i) {
6583 default:
6584 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6585 break;
6586 case 2:
6587 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6588 break;
6589 case 3:
6590 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6591 break;
6592 case 4:
6593 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6594 break;
6595 }
72334482 6596
0c1d0e2b
MC
6597 /*
6598 * If multivector RSS is enabled, vector 0 does not handle
6599 * rx or tx interrupts. Don't allocate any resources for it.
6600 */
6601 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6602 continue;
6603
4bae65c8
MC
6604 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6605 TG3_RX_RCB_RING_BYTES(tp),
6606 &tnapi->rx_rcb_mapping,
6607 GFP_KERNEL);
f77a6a8e
MC
6608 if (!tnapi->rx_rcb)
6609 goto err_out;
72334482 6610
f77a6a8e 6611 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6612 }
1da177e4
LT
6613
6614 return 0;
6615
6616err_out:
6617 tg3_free_consistent(tp);
6618 return -ENOMEM;
6619}
6620
6621#define MAX_WAIT_CNT 1000
6622
6623/* To stop a block, clear the enable bit and poll till it
6624 * clears. tp->lock is held.
6625 */
b3b7d6be 6626static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6627{
6628 unsigned int i;
6629 u32 val;
6630
6631 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6632 switch (ofs) {
6633 case RCVLSC_MODE:
6634 case DMAC_MODE:
6635 case MBFREE_MODE:
6636 case BUFMGR_MODE:
6637 case MEMARB_MODE:
6638 /* We can't enable/disable these bits of the
6639 * 5705/5750, just say success.
6640 */
6641 return 0;
6642
6643 default:
6644 break;
855e1111 6645 }
1da177e4
LT
6646 }
6647
6648 val = tr32(ofs);
6649 val &= ~enable_bit;
6650 tw32_f(ofs, val);
6651
6652 for (i = 0; i < MAX_WAIT_CNT; i++) {
6653 udelay(100);
6654 val = tr32(ofs);
6655 if ((val & enable_bit) == 0)
6656 break;
6657 }
6658
b3b7d6be 6659 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6660 dev_err(&tp->pdev->dev,
6661 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6662 ofs, enable_bit);
1da177e4
LT
6663 return -ENODEV;
6664 }
6665
6666 return 0;
6667}
6668
6669/* tp->lock is held. */
b3b7d6be 6670static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6671{
6672 int i, err;
6673
6674 tg3_disable_ints(tp);
6675
6676 tp->rx_mode &= ~RX_MODE_ENABLE;
6677 tw32_f(MAC_RX_MODE, tp->rx_mode);
6678 udelay(10);
6679
b3b7d6be
DM
6680 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6681 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6682 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6683 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6684 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6685 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6686
6687 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6688 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6689 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6690 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6691 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6692 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6693 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6694
6695 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6696 tw32_f(MAC_MODE, tp->mac_mode);
6697 udelay(40);
6698
6699 tp->tx_mode &= ~TX_MODE_ENABLE;
6700 tw32_f(MAC_TX_MODE, tp->tx_mode);
6701
6702 for (i = 0; i < MAX_WAIT_CNT; i++) {
6703 udelay(100);
6704 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6705 break;
6706 }
6707 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6708 dev_err(&tp->pdev->dev,
6709 "%s timed out, TX_MODE_ENABLE will not clear "
6710 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6711 err |= -ENODEV;
1da177e4
LT
6712 }
6713
e6de8ad1 6714 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6715 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6716 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6717
6718 tw32(FTQ_RESET, 0xffffffff);
6719 tw32(FTQ_RESET, 0x00000000);
6720
b3b7d6be
DM
6721 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6722 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6723
f77a6a8e
MC
6724 for (i = 0; i < tp->irq_cnt; i++) {
6725 struct tg3_napi *tnapi = &tp->napi[i];
6726 if (tnapi->hw_status)
6727 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6728 }
1da177e4
LT
6729 if (tp->hw_stats)
6730 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6731
1da177e4
LT
6732 return err;
6733}
6734
0d3031d9
MC
6735static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6736{
6737 int i;
6738 u32 apedata;
6739
dc6d0744
MC
6740 /* NCSI does not support APE events */
6741 if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
6742 return;
6743
0d3031d9
MC
6744 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6745 if (apedata != APE_SEG_SIG_MAGIC)
6746 return;
6747
6748 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6749 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6750 return;
6751
6752 /* Wait for up to 1 millisecond for APE to service previous event. */
6753 for (i = 0; i < 10; i++) {
6754 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6755 return;
6756
6757 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6758
6759 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6760 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6761 event | APE_EVENT_STATUS_EVENT_PENDING);
6762
6763 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6764
6765 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6766 break;
6767
6768 udelay(100);
6769 }
6770
6771 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6772 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6773}
6774
6775static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6776{
6777 u32 event;
6778 u32 apedata;
6779
6780 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6781 return;
6782
6783 switch (kind) {
33f401ae
MC
6784 case RESET_KIND_INIT:
6785 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6786 APE_HOST_SEG_SIG_MAGIC);
6787 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6788 APE_HOST_SEG_LEN_MAGIC);
6789 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6790 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6791 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6792 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6793 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6794 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6795 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6796 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6797
6798 event = APE_EVENT_STATUS_STATE_START;
6799 break;
6800 case RESET_KIND_SHUTDOWN:
6801 /* With the interface we are currently using,
6802 * APE does not track driver state. Wiping
6803 * out the HOST SEGMENT SIGNATURE forces
6804 * the APE to assume OS absent status.
6805 */
6806 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6807
dc6d0744
MC
6808 if (device_may_wakeup(&tp->pdev->dev) &&
6809 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
6810 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6811 TG3_APE_HOST_WOL_SPEED_AUTO);
6812 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6813 } else
6814 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6815
6816 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6817
33f401ae
MC
6818 event = APE_EVENT_STATUS_STATE_UNLOAD;
6819 break;
6820 case RESET_KIND_SUSPEND:
6821 event = APE_EVENT_STATUS_STATE_SUSPEND;
6822 break;
6823 default:
6824 return;
0d3031d9
MC
6825 }
6826
6827 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6828
6829 tg3_ape_send_event(tp, event);
6830}
6831
1da177e4
LT
6832/* tp->lock is held. */
6833static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6834{
f49639e6
DM
6835 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6836 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4
LT
6837
6838 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6839 switch (kind) {
6840 case RESET_KIND_INIT:
6841 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6842 DRV_STATE_START);
6843 break;
6844
6845 case RESET_KIND_SHUTDOWN:
6846 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6847 DRV_STATE_UNLOAD);
6848 break;
6849
6850 case RESET_KIND_SUSPEND:
6851 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6852 DRV_STATE_SUSPEND);
6853 break;
6854
6855 default:
6856 break;
855e1111 6857 }
1da177e4 6858 }
0d3031d9
MC
6859
6860 if (kind == RESET_KIND_INIT ||
6861 kind == RESET_KIND_SUSPEND)
6862 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6863}
6864
6865/* tp->lock is held. */
6866static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6867{
6868 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6869 switch (kind) {
6870 case RESET_KIND_INIT:
6871 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6872 DRV_STATE_START_DONE);
6873 break;
6874
6875 case RESET_KIND_SHUTDOWN:
6876 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6877 DRV_STATE_UNLOAD_DONE);
6878 break;
6879
6880 default:
6881 break;
855e1111 6882 }
1da177e4 6883 }
0d3031d9
MC
6884
6885 if (kind == RESET_KIND_SHUTDOWN)
6886 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6887}
6888
6889/* tp->lock is held. */
6890static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6891{
6892 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6893 switch (kind) {
6894 case RESET_KIND_INIT:
6895 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6896 DRV_STATE_START);
6897 break;
6898
6899 case RESET_KIND_SHUTDOWN:
6900 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6901 DRV_STATE_UNLOAD);
6902 break;
6903
6904 case RESET_KIND_SUSPEND:
6905 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6906 DRV_STATE_SUSPEND);
6907 break;
6908
6909 default:
6910 break;
855e1111 6911 }
1da177e4
LT
6912 }
6913}
6914
7a6f4369
MC
6915static int tg3_poll_fw(struct tg3 *tp)
6916{
6917 int i;
6918 u32 val;
6919
b5d3772c 6920 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6921 /* Wait up to 20ms for init done. */
6922 for (i = 0; i < 200; i++) {
b5d3772c
MC
6923 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6924 return 0;
0ccead18 6925 udelay(100);
b5d3772c
MC
6926 }
6927 return -ENODEV;
6928 }
6929
7a6f4369
MC
6930 /* Wait for firmware initialization to complete. */
6931 for (i = 0; i < 100000; i++) {
6932 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6933 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6934 break;
6935 udelay(10);
6936 }
6937
6938 /* Chip might not be fitted with firmware. Some Sun onboard
6939 * parts are configured like that. So don't signal the timeout
6940 * of the above loop as an error, but do report the lack of
6941 * running firmware once.
6942 */
6943 if (i >= 100000 &&
6944 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6945 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6946
05dbe005 6947 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6948 }
6949
6b10c165
MC
6950 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6951 /* The 57765 A0 needs a little more
6952 * time to do some important work.
6953 */
6954 mdelay(10);
6955 }
6956
7a6f4369
MC
6957 return 0;
6958}
6959
ee6a99b5
MC
6960/* Save PCI command register before chip reset */
6961static void tg3_save_pci_state(struct tg3 *tp)
6962{
8a6eac90 6963 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
6964}
6965
6966/* Restore PCI state after chip reset */
6967static void tg3_restore_pci_state(struct tg3 *tp)
6968{
6969 u32 val;
6970
6971 /* Re-enable indirect register accesses. */
6972 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6973 tp->misc_host_ctrl);
6974
6975 /* Set MAX PCI retry to zero. */
6976 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6977 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6978 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6979 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9
MC
6980 /* Allow reads and writes to the APE register and memory space. */
6981 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6982 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
6983 PCISTATE_ALLOW_APE_SHMEM_WR |
6984 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
6985 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6986
8a6eac90 6987 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 6988
fcb389df
MC
6989 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6990 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
cf79003d 6991 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
6992 else {
6993 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6994 tp->pci_cacheline_sz);
6995 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6996 tp->pci_lat_timer);
6997 }
114342f2 6998 }
5f5c51e3 6999
ee6a99b5 7000 /* Make sure PCI-X relaxed ordering bit is clear. */
52f4490c 7001 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
9974a356
MC
7002 u16 pcix_cmd;
7003
7004 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7005 &pcix_cmd);
7006 pcix_cmd &= ~PCI_X_CMD_ERO;
7007 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7008 pcix_cmd);
7009 }
ee6a99b5
MC
7010
7011 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
ee6a99b5
MC
7012
7013 /* Chip reset on 5780 will reset MSI enable bit,
7014 * so need to restore it.
7015 */
7016 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
7017 u16 ctrl;
7018
7019 pci_read_config_word(tp->pdev,
7020 tp->msi_cap + PCI_MSI_FLAGS,
7021 &ctrl);
7022 pci_write_config_word(tp->pdev,
7023 tp->msi_cap + PCI_MSI_FLAGS,
7024 ctrl | PCI_MSI_FLAGS_ENABLE);
7025 val = tr32(MSGINT_MODE);
7026 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7027 }
7028 }
7029}
7030
1da177e4
LT
7031static void tg3_stop_fw(struct tg3 *);
7032
7033/* tp->lock is held. */
7034static int tg3_chip_reset(struct tg3 *tp)
7035{
7036 u32 val;
1ee582d8 7037 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7038 int i, err;
1da177e4 7039
f49639e6
DM
7040 tg3_nvram_lock(tp);
7041
77b483f1
MC
7042 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7043
f49639e6
DM
7044 /* No matching tg3_nvram_unlock() after this because
7045 * chip reset below will undo the nvram lock.
7046 */
7047 tp->nvram_lock_cnt = 0;
1da177e4 7048
ee6a99b5
MC
7049 /* GRC_MISC_CFG core clock reset will clear the memory
7050 * enable bit in PCI register 4 and the MSI enable bit
7051 * on some chips, so we save relevant registers here.
7052 */
7053 tg3_save_pci_state(tp);
7054
d9ab5ad1 7055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
321d32a0 7056 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
d9ab5ad1
MC
7057 tw32(GRC_FASTBOOT_PC, 0);
7058
1da177e4
LT
7059 /*
7060 * We must avoid the readl() that normally takes place.
7061 * It locks machines, causes machine checks, and other
7062 * fun things. So, temporarily disable the 5701
7063 * hardware workaround, while we do the reset.
7064 */
1ee582d8
MC
7065 write_op = tp->write32;
7066 if (write_op == tg3_write_flush_reg32)
7067 tp->write32 = tg3_write32;
1da177e4 7068
d18edcb2
MC
7069 /* Prevent the irq handler from reading or writing PCI registers
7070 * during chip reset when the memory enable bit in the PCI command
7071 * register may be cleared. The chip does not generate interrupt
7072 * at this time, but the irq handler may still be called due to irq
7073 * sharing or irqpoll.
7074 */
7075 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
f77a6a8e
MC
7076 for (i = 0; i < tp->irq_cnt; i++) {
7077 struct tg3_napi *tnapi = &tp->napi[i];
7078 if (tnapi->hw_status) {
7079 tnapi->hw_status->status = 0;
7080 tnapi->hw_status->status_tag = 0;
7081 }
7082 tnapi->last_tag = 0;
7083 tnapi->last_irq_tag = 0;
b8fa2f3a 7084 }
d18edcb2 7085 smp_mb();
4f125f42
MC
7086
7087 for (i = 0; i < tp->irq_cnt; i++)
7088 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7089
255ca311
MC
7090 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7091 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7092 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7093 }
7094
1da177e4
LT
7095 /* do the reset */
7096 val = GRC_MISC_CFG_CORECLK_RESET;
7097
7098 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
88075d91
MC
7099 /* Force PCIe 1.0a mode */
7100 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7101 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
88075d91
MC
7102 tr32(TG3_PCIE_PHY_TSTCTL) ==
7103 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7104 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7105
1da177e4
LT
7106 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7107 tw32(GRC_MISC_CFG, (1 << 29));
7108 val |= (1 << 29);
7109 }
7110 }
7111
b5d3772c
MC
7112 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7113 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7114 tw32(GRC_VCPU_EXT_CTRL,
7115 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7116 }
7117
f37500d3
MC
7118 /* Manage gphy power for all CPMU absent PCIe devices. */
7119 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
7120 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
1da177e4 7121 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7122
1da177e4
LT
7123 tw32(GRC_MISC_CFG, val);
7124
1ee582d8
MC
7125 /* restore 5701 hardware bug workaround write method */
7126 tp->write32 = write_op;
1da177e4
LT
7127
7128 /* Unfortunately, we have to delay before the PCI read back.
7129 * Some 575X chips even will not respond to a PCI cfg access
7130 * when the reset command is given to the chip.
7131 *
7132 * How do these hardware designers expect things to work
7133 * properly if the PCI write is posted for a long period
7134 * of time? It is always necessary to have some method by
7135 * which a register read back can occur to push the write
7136 * out which does the reset.
7137 *
7138 * For most tg3 variants the trick below was working.
7139 * Ho hum...
7140 */
7141 udelay(120);
7142
7143 /* Flush PCI posted writes. The normal MMIO registers
7144 * are inaccessible at this time so this is the only
7145 * way to make this reliably (actually, this is no longer
7146 * the case, see above). I tried to use indirect
7147 * register read/write but this upset some 5701 variants.
7148 */
7149 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7150
7151 udelay(120);
7152
5e7dfd0f 7153 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7154 u16 val16;
7155
1da177e4
LT
7156 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7157 int i;
7158 u32 cfg_val;
7159
7160 /* Wait for link training to complete. */
7161 for (i = 0; i < 5000; i++)
7162 udelay(100);
7163
7164 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7165 pci_write_config_dword(tp->pdev, 0xc4,
7166 cfg_val | (1 << 15));
7167 }
5e7dfd0f 7168
e7126997
MC
7169 /* Clear the "no snoop" and "relaxed ordering" bits. */
7170 pci_read_config_word(tp->pdev,
7171 tp->pcie_cap + PCI_EXP_DEVCTL,
7172 &val16);
7173 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7174 PCI_EXP_DEVCTL_NOSNOOP_EN);
7175 /*
7176 * Older PCIe devices only support the 128 byte
7177 * MPS setting. Enforce the restriction.
5e7dfd0f 7178 */
6de34cb9 7179 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
e7126997 7180 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7181 pci_write_config_word(tp->pdev,
7182 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7183 val16);
5e7dfd0f 7184
cf79003d 7185 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7186
7187 /* Clear error status */
7188 pci_write_config_word(tp->pdev,
7189 tp->pcie_cap + PCI_EXP_DEVSTA,
7190 PCI_EXP_DEVSTA_CED |
7191 PCI_EXP_DEVSTA_NFED |
7192 PCI_EXP_DEVSTA_FED |
7193 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7194 }
7195
ee6a99b5 7196 tg3_restore_pci_state(tp);
1da177e4 7197
d18edcb2
MC
7198 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7199
ee6a99b5
MC
7200 val = 0;
7201 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
4cf78e4f 7202 val = tr32(MEMARB_MODE);
ee6a99b5 7203 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7204
7205 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7206 tg3_stop_fw(tp);
7207 tw32(0x5000, 0x400);
7208 }
7209
7210 tw32(GRC_MODE, tp->grc_mode);
7211
7212 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7213 val = tr32(0xc4);
1da177e4
LT
7214
7215 tw32(0xc4, val | (1 << 15));
7216 }
7217
7218 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7220 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7221 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7222 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7223 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7224 }
7225
d2394e6b
MC
7226 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7227 tp->mac_mode = MAC_MODE_APE_TX_EN |
7228 MAC_MODE_APE_RX_EN |
7229 MAC_MODE_TDE_ENABLE;
7230
f07e9af3 7231 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7232 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7233 val = tp->mac_mode;
f07e9af3 7234 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7235 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7236 val = tp->mac_mode;
1da177e4 7237 } else
d2394e6b
MC
7238 val = 0;
7239
7240 tw32_f(MAC_MODE, val);
1da177e4
LT
7241 udelay(40);
7242
77b483f1
MC
7243 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7244
7a6f4369
MC
7245 err = tg3_poll_fw(tp);
7246 if (err)
7247 return err;
1da177e4 7248
0a9140cf
MC
7249 tg3_mdio_start(tp);
7250
1da177e4 7251 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
f6eb9b1f
MC
7252 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7253 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 7254 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
ab0049b4 7255 val = tr32(0x7c00);
1da177e4
LT
7256
7257 tw32(0x7c00, val | (1 << 25));
7258 }
7259
d78b59f5
MC
7260 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7261 val = tr32(TG3_CPMU_CLCK_ORIDE);
7262 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7263 }
7264
1da177e4
LT
7265 /* Reprobe ASF enable state. */
7266 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7267 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7268 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7269 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7270 u32 nic_cfg;
7271
7272 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7273 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7274 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
4ba526ce 7275 tp->last_event_jiffies = jiffies;
cbf46853 7276 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
7277 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7278 }
7279 }
7280
7281 return 0;
7282}
7283
7284/* tp->lock is held. */
7285static void tg3_stop_fw(struct tg3 *tp)
7286{
0d3031d9
MC
7287 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7288 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
7289 /* Wait for RX cpu to ACK the previous event. */
7290 tg3_wait_for_event_ack(tp);
1da177e4
LT
7291
7292 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7293
7294 tg3_generate_fw_event(tp);
1da177e4 7295
7c5026aa
MC
7296 /* Wait for RX cpu to ACK this event. */
7297 tg3_wait_for_event_ack(tp);
1da177e4
LT
7298 }
7299}
7300
7301/* tp->lock is held. */
944d980e 7302static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7303{
7304 int err;
7305
7306 tg3_stop_fw(tp);
7307
944d980e 7308 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7309
b3b7d6be 7310 tg3_abort_hw(tp, silent);
1da177e4
LT
7311 err = tg3_chip_reset(tp);
7312
daba2a63
MC
7313 __tg3_set_mac_addr(tp, 0);
7314
944d980e
MC
7315 tg3_write_sig_legacy(tp, kind);
7316 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7317
7318 if (err)
7319 return err;
7320
7321 return 0;
7322}
7323
1da177e4
LT
7324#define RX_CPU_SCRATCH_BASE 0x30000
7325#define RX_CPU_SCRATCH_SIZE 0x04000
7326#define TX_CPU_SCRATCH_BASE 0x34000
7327#define TX_CPU_SCRATCH_SIZE 0x04000
7328
7329/* tp->lock is held. */
7330static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7331{
7332 int i;
7333
5d9428de
ES
7334 BUG_ON(offset == TX_CPU_BASE &&
7335 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
1da177e4 7336
b5d3772c
MC
7337 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7338 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7339
7340 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7341 return 0;
7342 }
1da177e4
LT
7343 if (offset == RX_CPU_BASE) {
7344 for (i = 0; i < 10000; i++) {
7345 tw32(offset + CPU_STATE, 0xffffffff);
7346 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7347 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7348 break;
7349 }
7350
7351 tw32(offset + CPU_STATE, 0xffffffff);
7352 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7353 udelay(10);
7354 } else {
7355 for (i = 0; i < 10000; i++) {
7356 tw32(offset + CPU_STATE, 0xffffffff);
7357 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7358 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7359 break;
7360 }
7361 }
7362
7363 if (i >= 10000) {
05dbe005
JP
7364 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7365 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7366 return -ENODEV;
7367 }
ec41c7df
MC
7368
7369 /* Clear firmware's nvram arbitration. */
7370 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7371 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7372 return 0;
7373}
7374
7375struct fw_info {
077f849d
JSR
7376 unsigned int fw_base;
7377 unsigned int fw_len;
7378 const __be32 *fw_data;
1da177e4
LT
7379};
7380
7381/* tp->lock is held. */
7382static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7383 int cpu_scratch_size, struct fw_info *info)
7384{
ec41c7df 7385 int err, lock_err, i;
1da177e4
LT
7386 void (*write_op)(struct tg3 *, u32, u32);
7387
7388 if (cpu_base == TX_CPU_BASE &&
7389 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
5129c3a3
MC
7390 netdev_err(tp->dev,
7391 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7392 __func__);
1da177e4
LT
7393 return -EINVAL;
7394 }
7395
7396 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7397 write_op = tg3_write_mem;
7398 else
7399 write_op = tg3_write_indirect_reg32;
7400
1b628151
MC
7401 /* It is possible that bootcode is still loading at this point.
7402 * Get the nvram lock first before halting the cpu.
7403 */
ec41c7df 7404 lock_err = tg3_nvram_lock(tp);
1da177e4 7405 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7406 if (!lock_err)
7407 tg3_nvram_unlock(tp);
1da177e4
LT
7408 if (err)
7409 goto out;
7410
7411 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7412 write_op(tp, cpu_scratch_base + i, 0);
7413 tw32(cpu_base + CPU_STATE, 0xffffffff);
7414 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7415 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7416 write_op(tp, (cpu_scratch_base +
077f849d 7417 (info->fw_base & 0xffff) +
1da177e4 7418 (i * sizeof(u32))),
077f849d 7419 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7420
7421 err = 0;
7422
7423out:
1da177e4
LT
7424 return err;
7425}
7426
7427/* tp->lock is held. */
7428static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7429{
7430 struct fw_info info;
077f849d 7431 const __be32 *fw_data;
1da177e4
LT
7432 int err, i;
7433
077f849d
JSR
7434 fw_data = (void *)tp->fw->data;
7435
7436 /* Firmware blob starts with version numbers, followed by
7437 start address and length. We are setting complete length.
7438 length = end_address_of_bss - start_address_of_text.
7439 Remainder is the blob to be loaded contiguously
7440 from start address. */
7441
7442 info.fw_base = be32_to_cpu(fw_data[1]);
7443 info.fw_len = tp->fw->size - 12;
7444 info.fw_data = &fw_data[3];
1da177e4
LT
7445
7446 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7447 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7448 &info);
7449 if (err)
7450 return err;
7451
7452 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7453 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7454 &info);
7455 if (err)
7456 return err;
7457
7458 /* Now startup only the RX cpu. */
7459 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7460 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7461
7462 for (i = 0; i < 5; i++) {
077f849d 7463 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7464 break;
7465 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7466 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7467 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7468 udelay(1000);
7469 }
7470 if (i >= 5) {
5129c3a3
MC
7471 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7472 "should be %08x\n", __func__,
05dbe005 7473 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7474 return -ENODEV;
7475 }
7476 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7477 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7478
7479 return 0;
7480}
7481
1da177e4 7482/* 5705 needs a special version of the TSO firmware. */
1da177e4
LT
7483
7484/* tp->lock is held. */
7485static int tg3_load_tso_firmware(struct tg3 *tp)
7486{
7487 struct fw_info info;
077f849d 7488 const __be32 *fw_data;
1da177e4
LT
7489 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7490 int err, i;
7491
7492 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7493 return 0;
7494
077f849d
JSR
7495 fw_data = (void *)tp->fw->data;
7496
7497 /* Firmware blob starts with version numbers, followed by
7498 start address and length. We are setting complete length.
7499 length = end_address_of_bss - start_address_of_text.
7500 Remainder is the blob to be loaded contiguously
7501 from start address. */
7502
7503 info.fw_base = be32_to_cpu(fw_data[1]);
7504 cpu_scratch_size = tp->fw_len;
7505 info.fw_len = tp->fw->size - 12;
7506 info.fw_data = &fw_data[3];
7507
1da177e4 7508 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7509 cpu_base = RX_CPU_BASE;
7510 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7511 } else {
1da177e4
LT
7512 cpu_base = TX_CPU_BASE;
7513 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7514 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7515 }
7516
7517 err = tg3_load_firmware_cpu(tp, cpu_base,
7518 cpu_scratch_base, cpu_scratch_size,
7519 &info);
7520 if (err)
7521 return err;
7522
7523 /* Now startup the cpu. */
7524 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7525 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7526
7527 for (i = 0; i < 5; i++) {
077f849d 7528 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7529 break;
7530 tw32(cpu_base + CPU_STATE, 0xffffffff);
7531 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7532 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7533 udelay(1000);
7534 }
7535 if (i >= 5) {
5129c3a3
MC
7536 netdev_err(tp->dev,
7537 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7538 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7539 return -ENODEV;
7540 }
7541 tw32(cpu_base + CPU_STATE, 0xffffffff);
7542 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7543 return 0;
7544}
7545
1da177e4 7546
1da177e4
LT
7547static int tg3_set_mac_addr(struct net_device *dev, void *p)
7548{
7549 struct tg3 *tp = netdev_priv(dev);
7550 struct sockaddr *addr = p;
986e0aeb 7551 int err = 0, skip_mac_1 = 0;
1da177e4 7552
f9804ddb
MC
7553 if (!is_valid_ether_addr(addr->sa_data))
7554 return -EINVAL;
7555
1da177e4
LT
7556 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7557
e75f7c90
MC
7558 if (!netif_running(dev))
7559 return 0;
7560
58712ef9 7561 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
986e0aeb 7562 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7563
986e0aeb
MC
7564 addr0_high = tr32(MAC_ADDR_0_HIGH);
7565 addr0_low = tr32(MAC_ADDR_0_LOW);
7566 addr1_high = tr32(MAC_ADDR_1_HIGH);
7567 addr1_low = tr32(MAC_ADDR_1_LOW);
7568
7569 /* Skip MAC addr 1 if ASF is using it. */
7570 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7571 !(addr1_high == 0 && addr1_low == 0))
7572 skip_mac_1 = 1;
58712ef9 7573 }
986e0aeb
MC
7574 spin_lock_bh(&tp->lock);
7575 __tg3_set_mac_addr(tp, skip_mac_1);
7576 spin_unlock_bh(&tp->lock);
1da177e4 7577
b9ec6c1b 7578 return err;
1da177e4
LT
7579}
7580
7581/* tp->lock is held. */
7582static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7583 dma_addr_t mapping, u32 maxlen_flags,
7584 u32 nic_addr)
7585{
7586 tg3_write_mem(tp,
7587 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7588 ((u64) mapping >> 32));
7589 tg3_write_mem(tp,
7590 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7591 ((u64) mapping & 0xffffffff));
7592 tg3_write_mem(tp,
7593 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7594 maxlen_flags);
7595
7596 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7597 tg3_write_mem(tp,
7598 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7599 nic_addr);
7600}
7601
7602static void __tg3_set_rx_mode(struct net_device *);
d244c892 7603static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7604{
b6080e12
MC
7605 int i;
7606
19cfaecc 7607 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
b6080e12
MC
7608 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7609 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7610 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7611 } else {
7612 tw32(HOSTCC_TXCOL_TICKS, 0);
7613 tw32(HOSTCC_TXMAX_FRAMES, 0);
7614 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7615 }
b6080e12 7616
20d7375c 7617 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
19cfaecc
MC
7618 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7619 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7620 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7621 } else {
b6080e12
MC
7622 tw32(HOSTCC_RXCOL_TICKS, 0);
7623 tw32(HOSTCC_RXMAX_FRAMES, 0);
7624 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7625 }
b6080e12 7626
15f9850d
DM
7627 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7628 u32 val = ec->stats_block_coalesce_usecs;
7629
b6080e12
MC
7630 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7631 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7632
15f9850d
DM
7633 if (!netif_carrier_ok(tp->dev))
7634 val = 0;
7635
7636 tw32(HOSTCC_STAT_COAL_TICKS, val);
7637 }
b6080e12
MC
7638
7639 for (i = 0; i < tp->irq_cnt - 1; i++) {
7640 u32 reg;
7641
7642 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7643 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7644 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7645 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7646 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7647 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc
MC
7648
7649 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7650 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7651 tw32(reg, ec->tx_coalesce_usecs);
7652 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7653 tw32(reg, ec->tx_max_coalesced_frames);
7654 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7655 tw32(reg, ec->tx_max_coalesced_frames_irq);
7656 }
b6080e12
MC
7657 }
7658
7659 for (; i < tp->irq_max - 1; i++) {
7660 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7661 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7662 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc
MC
7663
7664 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7665 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7666 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7667 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7668 }
b6080e12 7669 }
15f9850d 7670}
1da177e4 7671
2d31ecaf
MC
7672/* tp->lock is held. */
7673static void tg3_rings_reset(struct tg3 *tp)
7674{
7675 int i;
f77a6a8e 7676 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7677 struct tg3_napi *tnapi = &tp->napi[0];
7678
7679 /* Disable all transmit rings but the first. */
7680 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7681 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
0a58d668 7682 else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
3d37728b 7683 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7684 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7685 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7686 else
7687 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7688
7689 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7690 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7691 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7692 BDINFO_FLAGS_DISABLED);
7693
7694
7695 /* Disable all receive return rings but the first. */
0a58d668 7696 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
f6eb9b1f
MC
7697 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7698 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
2d31ecaf 7699 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7700 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7701 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7702 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7703 else
7704 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7705
7706 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7707 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7708 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7709 BDINFO_FLAGS_DISABLED);
7710
7711 /* Disable interrupts */
7712 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7713
7714 /* Zero mailbox registers. */
f77a6a8e 7715 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
6fd45cb8 7716 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7717 tp->napi[i].tx_prod = 0;
7718 tp->napi[i].tx_cons = 0;
c2353a32
MC
7719 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7720 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7721 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7722 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7723 }
c2353a32
MC
7724 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7725 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7726 } else {
7727 tp->napi[0].tx_prod = 0;
7728 tp->napi[0].tx_cons = 0;
7729 tw32_mailbox(tp->napi[0].prodmbox, 0);
7730 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7731 }
2d31ecaf
MC
7732
7733 /* Make sure the NIC-based send BD rings are disabled. */
7734 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7735 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7736 for (i = 0; i < 16; i++)
7737 tw32_tx_mbox(mbox + i * 8, 0);
7738 }
7739
7740 txrcb = NIC_SRAM_SEND_RCB;
7741 rxrcb = NIC_SRAM_RCV_RET_RCB;
7742
7743 /* Clear status block in ram. */
7744 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7745
7746 /* Set status block DMA address */
7747 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7748 ((u64) tnapi->status_mapping >> 32));
7749 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7750 ((u64) tnapi->status_mapping & 0xffffffff));
7751
f77a6a8e
MC
7752 if (tnapi->tx_ring) {
7753 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7754 (TG3_TX_RING_SIZE <<
7755 BDINFO_FLAGS_MAXLEN_SHIFT),
7756 NIC_SRAM_TX_BUFFER_DESC);
7757 txrcb += TG3_BDINFO_SIZE;
7758 }
7759
7760 if (tnapi->rx_rcb) {
7761 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7762 (tp->rx_ret_ring_mask + 1) <<
7763 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7764 rxrcb += TG3_BDINFO_SIZE;
7765 }
7766
7767 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7768
f77a6a8e
MC
7769 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7770 u64 mapping = (u64)tnapi->status_mapping;
7771 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7772 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7773
7774 /* Clear status block in ram. */
7775 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7776
19cfaecc
MC
7777 if (tnapi->tx_ring) {
7778 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7779 (TG3_TX_RING_SIZE <<
7780 BDINFO_FLAGS_MAXLEN_SHIFT),
7781 NIC_SRAM_TX_BUFFER_DESC);
7782 txrcb += TG3_BDINFO_SIZE;
7783 }
f77a6a8e
MC
7784
7785 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7786 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7787 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7788
7789 stblk += 8;
f77a6a8e
MC
7790 rxrcb += TG3_BDINFO_SIZE;
7791 }
2d31ecaf
MC
7792}
7793
1da177e4 7794/* tp->lock is held. */
8e7a22e3 7795static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7796{
7797 u32 val, rdmac_mode;
7798 int i, err, limit;
8fea32b9 7799 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7800
7801 tg3_disable_ints(tp);
7802
7803 tg3_stop_fw(tp);
7804
7805 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7806
859a5887 7807 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
e6de8ad1 7808 tg3_abort_hw(tp, 1);
1da177e4 7809
699c0193
MC
7810 /* Enable MAC control of LPI */
7811 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7812 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7813 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7814 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7815
7816 tw32_f(TG3_CPMU_EEE_CTRL,
7817 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7818
a386b901
MC
7819 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7820 TG3_CPMU_EEEMD_LPI_IN_TX |
7821 TG3_CPMU_EEEMD_LPI_IN_RX |
7822 TG3_CPMU_EEEMD_EEE_ENABLE;
7823
7824 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7825 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7826
7827 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
7828 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7829
7830 tw32_f(TG3_CPMU_EEE_MODE, val);
7831
7832 tw32_f(TG3_CPMU_EEE_DBTMR1,
7833 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7834 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7835
7836 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 7837 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 7838 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
7839 }
7840
603f1173 7841 if (reset_phy)
d4d2c558
MC
7842 tg3_phy_reset(tp);
7843
1da177e4
LT
7844 err = tg3_chip_reset(tp);
7845 if (err)
7846 return err;
7847
7848 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7849
bcb37f6c 7850 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7851 val = tr32(TG3_CPMU_CTRL);
7852 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7853 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7854
7855 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7856 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7857 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7858 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7859
7860 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7861 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7862 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7863 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7864
7865 val = tr32(TG3_CPMU_HST_ACC);
7866 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7867 val |= CPMU_HST_ACC_MACCLK_6_25;
7868 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7869 }
7870
33466d93
MC
7871 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7872 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7873 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7874 PCIE_PWR_MGMT_L1_THRESH_4MS;
7875 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7876
7877 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7878 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7879
7880 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7881
f40386c8
MC
7882 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7883 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7884 }
7885
614b0590
MC
7886 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7887 u32 grc_mode = tr32(GRC_MODE);
7888
7889 /* Access the lower 1K of PL PCIE block registers. */
7890 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7891 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7892
7893 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7894 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7895 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7896
7897 tw32(GRC_MODE, grc_mode);
7898 }
7899
5093eedc
MC
7900 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7901 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7902 u32 grc_mode = tr32(GRC_MODE);
cea46462 7903
5093eedc
MC
7904 /* Access the lower 1K of PL PCIE block registers. */
7905 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7906 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7907
5093eedc
MC
7908 val = tr32(TG3_PCIE_TLDLPL_PORT +
7909 TG3_PCIE_PL_LO_PHYCTL5);
7910 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7911 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7912
5093eedc
MC
7913 tw32(GRC_MODE, grc_mode);
7914 }
a977dbe8
MC
7915
7916 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7917 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7918 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7919 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
7920 }
7921
1da177e4
LT
7922 /* This works around an issue with Athlon chipsets on
7923 * B3 tigon3 silicon. This bit has no effect on any
7924 * other revision. But do not set this on PCI Express
795d01c5 7925 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 7926 */
795d01c5
MC
7927 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7928 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7929 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7930 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7931 }
1da177e4
LT
7932
7933 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7934 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7935 val = tr32(TG3PCI_PCISTATE);
7936 val |= PCISTATE_RETRY_SAME_DMA;
7937 tw32(TG3PCI_PCISTATE, val);
7938 }
7939
0d3031d9
MC
7940 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7941 /* Allow reads and writes to the
7942 * APE register and memory space.
7943 */
7944 val = tr32(TG3PCI_PCISTATE);
7945 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7946 PCISTATE_ALLOW_APE_SHMEM_WR |
7947 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
7948 tw32(TG3PCI_PCISTATE, val);
7949 }
7950
1da177e4
LT
7951 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7952 /* Enable some hw fixes. */
7953 val = tr32(TG3PCI_MSI_DATA);
7954 val |= (1 << 26) | (1 << 28) | (1 << 29);
7955 tw32(TG3PCI_MSI_DATA, val);
7956 }
7957
7958 /* Descriptor ring init may make accesses to the
7959 * NIC SRAM area to setup the TX descriptors, so we
7960 * can only do this after the hardware has been
7961 * successfully reset.
7962 */
32d8c572
MC
7963 err = tg3_init_rings(tp);
7964 if (err)
7965 return err;
1da177e4 7966
1407deb1 7967 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
7968 val = tr32(TG3PCI_DMA_RW_CTRL) &
7969 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
7970 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7971 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
cbf9ca6c
MC
7972 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7973 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7974 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
7975 /* This value is determined during the probe time DMA
7976 * engine test, tg3_test_dma.
7977 */
7978 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7979 }
1da177e4
LT
7980
7981 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7982 GRC_MODE_4X_NIC_SEND_RINGS |
7983 GRC_MODE_NO_TX_PHDR_CSUM |
7984 GRC_MODE_NO_RX_PHDR_CSUM);
7985 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
7986
7987 /* Pseudo-header checksum is done by hardware logic and not
7988 * the offload processers, so make the chip do the pseudo-
7989 * header checksums on receive. For transmit it is more
7990 * convenient to do the pseudo-header checksum in software
7991 * as Linux does that on transmit for us in all cases.
7992 */
7993 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
7994
7995 tw32(GRC_MODE,
7996 tp->grc_mode |
7997 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7998
7999 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8000 val = tr32(GRC_MISC_CFG);
8001 val &= ~0xff;
8002 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8003 tw32(GRC_MISC_CFG, val);
8004
8005 /* Initialize MBUF/DESC pool. */
cbf46853 8006 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
1da177e4
LT
8007 /* Do nothing. */
8008 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8009 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8010 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8011 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8012 else
8013 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8014 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8015 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
859a5887 8016 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
1da177e4
LT
8017 int fw_len;
8018
077f849d 8019 fw_len = tp->fw_len;
1da177e4
LT
8020 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8021 tw32(BUFMGR_MB_POOL_ADDR,
8022 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8023 tw32(BUFMGR_MB_POOL_SIZE,
8024 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8025 }
1da177e4 8026
0f893dc6 8027 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8028 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8029 tp->bufmgr_config.mbuf_read_dma_low_water);
8030 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8031 tp->bufmgr_config.mbuf_mac_rx_low_water);
8032 tw32(BUFMGR_MB_HIGH_WATER,
8033 tp->bufmgr_config.mbuf_high_water);
8034 } else {
8035 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8036 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8037 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8038 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8039 tw32(BUFMGR_MB_HIGH_WATER,
8040 tp->bufmgr_config.mbuf_high_water_jumbo);
8041 }
8042 tw32(BUFMGR_DMA_LOW_WATER,
8043 tp->bufmgr_config.dma_low_water);
8044 tw32(BUFMGR_DMA_HIGH_WATER,
8045 tp->bufmgr_config.dma_high_water);
8046
d309a46e
MC
8047 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8049 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
8050 tw32(BUFMGR_MODE, val);
1da177e4
LT
8051 for (i = 0; i < 2000; i++) {
8052 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8053 break;
8054 udelay(10);
8055 }
8056 if (i >= 2000) {
05dbe005 8057 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8058 return -ENODEV;
8059 }
8060
8061 /* Setup replenish threshold. */
f92905de
MC
8062 val = tp->rx_pending / 8;
8063 if (val == 0)
8064 val = 1;
8065 else if (val > tp->rx_std_max_post)
8066 val = tp->rx_std_max_post;
b5d3772c
MC
8067 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
8068 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8069 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
8070
8071 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
8072 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
8073 }
f92905de
MC
8074
8075 tw32(RCVBDI_STD_THRESH, val);
1da177e4
LT
8076
8077 /* Initialize TG3_BDINFO's at:
8078 * RCVDBDI_STD_BD: standard eth size rx ring
8079 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8080 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8081 *
8082 * like so:
8083 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8084 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8085 * ring attribute flags
8086 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8087 *
8088 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8089 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8090 *
8091 * The size of each ring is fixed in the firmware, but the location is
8092 * configurable.
8093 */
8094 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8095 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8096 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8097 ((u64) tpr->rx_std_mapping & 0xffffffff));
0a58d668 8098 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
87668d35
MC
8099 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8100 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8101
fdb72b38
MC
8102 /* Disable the mini ring */
8103 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
1da177e4
LT
8104 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8105 BDINFO_FLAGS_DISABLED);
8106
fdb72b38
MC
8107 /* Program the jumbo buffer descriptor ring control
8108 * blocks on those devices that have them.
8109 */
bb18bb94 8110 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
4d163b75
MC
8111 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
8112 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
1da177e4
LT
8113 /* Setup replenish threshold. */
8114 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
8115
0f893dc6 8116 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
1da177e4 8117 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8118 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8119 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8120 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8121 val = TG3_RX_JMB_RING_SIZE(tp) <<
8122 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8123 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8124 val | BDINFO_FLAGS_USE_EXT_RECV);
a50d0796
MC
8125 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
8126 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8127 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8128 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8129 } else {
8130 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8131 BDINFO_FLAGS_DISABLED);
8132 }
8133
1407deb1 8134 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
7cb32cf2 8135 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8136 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8137 else
de9f5230 8138 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8139 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8140 val |= (TG3_RX_STD_DMA_SZ << 2);
8141 } else
04380d40 8142 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8143 } else
de9f5230 8144 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8145
8146 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8147
411da640 8148 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8149 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8150
411da640 8151 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
21f581a5 8152 tp->rx_jumbo_pending : 0;
66711e66 8153 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8154
1407deb1 8155 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
f6eb9b1f
MC
8156 tw32(STD_REPLENISH_LWM, 32);
8157 tw32(JMB_REPLENISH_LWM, 16);
8158 }
8159
2d31ecaf
MC
8160 tg3_rings_reset(tp);
8161
1da177e4 8162 /* Initialize MAC address and backoff seed. */
986e0aeb 8163 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8164
8165 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8166 tw32(MAC_RX_MTU_SIZE,
8167 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8168
8169 /* The slot time is changed by tg3_setup_phy if we
8170 * run at gigabit with half duplex.
8171 */
f2096f94
MC
8172 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8173 (6 << TX_LENGTHS_IPG_SHIFT) |
8174 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8175
8176 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8177 val |= tr32(MAC_TX_LENGTHS) &
8178 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8179 TX_LENGTHS_CNT_DWN_VAL_MSK);
8180
8181 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8182
8183 /* Receive rules. */
8184 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8185 tw32(RCVLPC_CONFIG, 0x0181);
8186
8187 /* Calculate RDMAC_MODE setting early, we need it to determine
8188 * the RCVLPC_STATE_ENABLE mask.
8189 */
8190 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8191 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8192 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8193 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8194 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8195
deabaac8 8196 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8197 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8198
57e6983c 8199 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8200 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8201 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8202 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8203 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8204 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8205
c5908939
MC
8206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8207 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
1da177e4 8208 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
c13e3713 8209 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8210 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8211 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8212 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8213 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8214 }
8215 }
8216
85e94ced
MC
8217 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8218 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8219
1da177e4 8220 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
027455ad
MC
8221 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8222
e849cdc3
MC
8223 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8224 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8225 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8226 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8227
f2096f94
MC
8228 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8229 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8230
41a8a7ee
MC
8231 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8232 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8233 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8234 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 8235 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
41a8a7ee 8236 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8237 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8238 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8239 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8240 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8241 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8242 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8243 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8244 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8245 }
41a8a7ee
MC
8246 tw32(TG3_RDMA_RSRVCTRL_REG,
8247 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8248 }
8249
d78b59f5
MC
8250 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8251 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8252 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8253 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8254 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8255 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8256 }
8257
1da177e4 8258 /* Receive/send statistics. */
1661394e
MC
8259 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8260 val = tr32(RCVLPC_STATS_ENABLE);
8261 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8262 tw32(RCVLPC_STATS_ENABLE, val);
8263 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8264 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
1da177e4
LT
8265 val = tr32(RCVLPC_STATS_ENABLE);
8266 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8267 tw32(RCVLPC_STATS_ENABLE, val);
8268 } else {
8269 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8270 }
8271 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8272 tw32(SNDDATAI_STATSENAB, 0xffffff);
8273 tw32(SNDDATAI_STATSCTRL,
8274 (SNDDATAI_SCTRL_ENABLE |
8275 SNDDATAI_SCTRL_FASTUPD));
8276
8277 /* Setup host coalescing engine. */
8278 tw32(HOSTCC_MODE, 0);
8279 for (i = 0; i < 2000; i++) {
8280 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8281 break;
8282 udelay(10);
8283 }
8284
d244c892 8285 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8286
1da177e4
LT
8287 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8288 /* Status/statistics block address. See tg3_timer,
8289 * the tg3_periodic_fetch_stats call there, and
8290 * tg3_get_stats to see how this works for 5705/5750 chips.
8291 */
1da177e4
LT
8292 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8293 ((u64) tp->stats_mapping >> 32));
8294 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8295 ((u64) tp->stats_mapping & 0xffffffff));
8296 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8297
1da177e4 8298 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8299
8300 /* Clear statistics and status block memory areas */
8301 for (i = NIC_SRAM_STATS_BLK;
8302 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8303 i += sizeof(u32)) {
8304 tg3_write_mem(tp, i, 0);
8305 udelay(40);
8306 }
1da177e4
LT
8307 }
8308
8309 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8310
8311 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8312 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8313 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8314 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8315
f07e9af3
MC
8316 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8317 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8318 /* reset to prevent losing 1st rx packet intermittently */
8319 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8320 udelay(10);
8321 }
8322
3bda1258 8323 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 8324 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8325 else
8326 tp->mac_mode = 0;
8327 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8328 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
e8f3f6ca 8329 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 8330 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8331 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8332 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8333 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8334 udelay(40);
8335
314fba34 8336 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
9d26e213 8337 * If TG3_FLG2_IS_NIC is zero, we should read the
314fba34
MC
8338 * register to preserve the GPIO settings for LOMs. The GPIOs,
8339 * whether used as inputs or outputs, are set by boot code after
8340 * reset.
8341 */
9d26e213 8342 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
314fba34
MC
8343 u32 gpio_mask;
8344
9d26e213
MC
8345 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8346 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8347 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8348
8349 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8350 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8351 GRC_LCLCTRL_GPIO_OUTPUT3;
8352
af36e6b6
MC
8353 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8354 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8355
aaf84465 8356 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8357 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8358
8359 /* GPIO1 must be driven high for eeprom write protect */
9d26e213
MC
8360 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8361 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8362 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8363 }
1da177e4
LT
8364 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8365 udelay(100);
8366
0583d521
MC
8367 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
8368 tp->irq_cnt > 1) {
baf8a94a
MC
8369 val = tr32(MSGINT_MODE);
8370 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8371 tw32(MSGINT_MODE, val);
8372 }
8373
1da177e4
LT
8374 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8375 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8376 udelay(40);
8377 }
8378
8379 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8380 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8381 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8382 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8383 WDMAC_MODE_LNGREAD_ENAB);
8384
c5908939
MC
8385 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8386 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
29ea095f 8387 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
1da177e4
LT
8388 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8389 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8390 /* nothing */
8391 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
c5908939 8392 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
1da177e4
LT
8393 val |= WDMAC_MODE_RX_ACCEL;
8394 }
8395 }
8396
d9ab5ad1 8397 /* Enable host coalescing bug fix */
321d32a0 8398 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
f51f3562 8399 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8400
788a035e
MC
8401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8402 val |= WDMAC_MODE_BURST_ALL_DATA;
8403
1da177e4
LT
8404 tw32_f(WDMAC_MODE, val);
8405 udelay(40);
8406
9974a356
MC
8407 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8408 u16 pcix_cmd;
8409
8410 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8411 &pcix_cmd);
1da177e4 8412 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8413 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8414 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8415 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8416 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8417 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8418 }
9974a356
MC
8419 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8420 pcix_cmd);
1da177e4
LT
8421 }
8422
8423 tw32_f(RDMAC_MODE, rdmac_mode);
8424 udelay(40);
8425
8426 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8427 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8428 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8429
8430 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8431 tw32(SNDDATAC_MODE,
8432 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8433 else
8434 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8435
1da177e4
LT
8436 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8437 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8438 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
de9f5230 8439 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
7cb32cf2
MC
8440 val |= RCVDBDI_MODE_LRG_RING_SZ;
8441 tw32(RCVDBDI_MODE, val);
1da177e4 8442 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
1da177e4
LT
8443 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8444 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8445 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
19cfaecc 8446 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
baf8a94a
MC
8447 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8448 tw32(SNDBDI_MODE, val);
1da177e4
LT
8449 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8450
8451 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8452 err = tg3_load_5701_a0_firmware_fix(tp);
8453 if (err)
8454 return err;
8455 }
8456
1da177e4
LT
8457 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8458 err = tg3_load_tso_firmware(tp);
8459 if (err)
8460 return err;
8461 }
1da177e4
LT
8462
8463 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8464
b1d05210
MC
8465 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8466 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8467 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8468
8469 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8470 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8471 tp->tx_mode &= ~val;
8472 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8473 }
8474
1da177e4
LT
8475 tw32_f(MAC_TX_MODE, tp->tx_mode);
8476 udelay(100);
8477
baf8a94a
MC
8478 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8479 u32 reg = MAC_RSS_INDIR_TBL_0;
8480 u8 *ent = (u8 *)&val;
8481
8482 /* Setup the indirection table */
8483 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8484 int idx = i % sizeof(val);
8485
5efeeea1 8486 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8487 if (idx == sizeof(val) - 1) {
8488 tw32(reg, val);
8489 reg += 4;
8490 }
8491 }
8492
8493 /* Setup the "secret" hash key. */
8494 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8495 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8496 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8497 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8498 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8499 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8500 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8501 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8502 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8503 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8504 }
8505
1da177e4 8506 tp->rx_mode = RX_MODE_ENABLE;
321d32a0 8507 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
af36e6b6
MC
8508 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8509
baf8a94a
MC
8510 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8511 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8512 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8513 RX_MODE_RSS_IPV6_HASH_EN |
8514 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8515 RX_MODE_RSS_IPV4_HASH_EN |
8516 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8517
1da177e4
LT
8518 tw32_f(MAC_RX_MODE, tp->rx_mode);
8519 udelay(10);
8520
1da177e4
LT
8521 tw32(MAC_LED_CTRL, tp->led_ctrl);
8522
8523 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8524 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8525 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8526 udelay(10);
8527 }
8528 tw32_f(MAC_RX_MODE, tp->rx_mode);
8529 udelay(10);
8530
f07e9af3 8531 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8532 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8533 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8534 /* Set drive transmission level to 1.2V */
8535 /* only if the signal pre-emphasis bit is not set */
8536 val = tr32(MAC_SERDES_CFG);
8537 val &= 0xfffff000;
8538 val |= 0x880;
8539 tw32(MAC_SERDES_CFG, val);
8540 }
8541 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8542 tw32(MAC_SERDES_CFG, 0x616000);
8543 }
8544
8545 /* Prevent chip from dropping frames when flow control
8546 * is enabled.
8547 */
666bc831
MC
8548 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8549 val = 1;
8550 else
8551 val = 2;
8552 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8553
8554 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8555 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4
LT
8556 /* Use hardware link auto-negotiation */
8557 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8558 }
8559
f07e9af3 8560 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
d4d2c558
MC
8561 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8562 u32 tmp;
8563
8564 tmp = tr32(SERDES_RX_CTRL);
8565 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8566 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8567 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8568 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8569 }
8570
dd477003 8571 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
80096068
MC
8572 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8573 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8574 tp->link_config.speed = tp->link_config.orig_speed;
8575 tp->link_config.duplex = tp->link_config.orig_duplex;
8576 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8577 }
1da177e4 8578
dd477003
MC
8579 err = tg3_setup_phy(tp, 0);
8580 if (err)
8581 return err;
1da177e4 8582
f07e9af3
MC
8583 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8584 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8585 u32 tmp;
8586
8587 /* Clear CRC stats. */
8588 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8589 tg3_writephy(tp, MII_TG3_TEST1,
8590 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8591 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8592 }
1da177e4
LT
8593 }
8594 }
8595
8596 __tg3_set_rx_mode(tp->dev);
8597
8598 /* Initialize receive rules. */
8599 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8600 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8601 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8602 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8603
4cf78e4f 8604 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
a4e2b347 8605 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
1da177e4
LT
8606 limit = 8;
8607 else
8608 limit = 16;
8609 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8610 limit -= 4;
8611 switch (limit) {
8612 case 16:
8613 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8614 case 15:
8615 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8616 case 14:
8617 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8618 case 13:
8619 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8620 case 12:
8621 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8622 case 11:
8623 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8624 case 10:
8625 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8626 case 9:
8627 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8628 case 8:
8629 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8630 case 7:
8631 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8632 case 6:
8633 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8634 case 5:
8635 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8636 case 4:
8637 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8638 case 3:
8639 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8640 case 2:
8641 case 1:
8642
8643 default:
8644 break;
855e1111 8645 }
1da177e4 8646
9ce768ea
MC
8647 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8648 /* Write our heartbeat update interval to APE. */
8649 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8650 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8651
1da177e4
LT
8652 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8653
1da177e4
LT
8654 return 0;
8655}
8656
8657/* Called at device open time to get the chip ready for
8658 * packet processing. Invoked with tp->lock held.
8659 */
8e7a22e3 8660static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8661{
1da177e4
LT
8662 tg3_switch_clocks(tp);
8663
8664 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8665
2f751b67 8666 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8667}
8668
8669#define TG3_STAT_ADD32(PSTAT, REG) \
8670do { u32 __val = tr32(REG); \
8671 (PSTAT)->low += __val; \
8672 if ((PSTAT)->low < __val) \
8673 (PSTAT)->high += 1; \
8674} while (0)
8675
8676static void tg3_periodic_fetch_stats(struct tg3 *tp)
8677{
8678 struct tg3_hw_stats *sp = tp->hw_stats;
8679
8680 if (!netif_carrier_ok(tp->dev))
8681 return;
8682
8683 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8684 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8685 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8686 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8687 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8688 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8689 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8690 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8691 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8692 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8693 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8694 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8695 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8696
8697 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8698 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8699 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8700 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8701 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8702 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8703 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8704 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8705 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8706 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8707 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8708 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8709 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8710 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8711
8712 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8713 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8714 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8715}
8716
8717static void tg3_timer(unsigned long __opaque)
8718{
8719 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8720
f475f163
MC
8721 if (tp->irq_sync)
8722 goto restart_timer;
8723
f47c11ee 8724 spin_lock(&tp->lock);
1da177e4 8725
fac9b83e
DM
8726 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8727 /* All of this garbage is because when using non-tagged
8728 * IRQ status the mailbox/status_block protocol the chip
8729 * uses with the cpu is race prone.
8730 */
898a56f8 8731 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8732 tw32(GRC_LOCAL_CTRL,
8733 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8734 } else {
8735 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8736 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8737 }
1da177e4 8738
fac9b83e
DM
8739 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8740 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
f47c11ee 8741 spin_unlock(&tp->lock);
fac9b83e
DM
8742 schedule_work(&tp->reset_task);
8743 return;
8744 }
1da177e4
LT
8745 }
8746
1da177e4
LT
8747 /* This part only runs once per second. */
8748 if (!--tp->timer_counter) {
fac9b83e
DM
8749 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8750 tg3_periodic_fetch_stats(tp);
8751
52b02d04
MC
8752 if (tp->setlpicnt && !--tp->setlpicnt) {
8753 u32 val = tr32(TG3_CPMU_EEE_MODE);
8754 tw32(TG3_CPMU_EEE_MODE,
8755 val | TG3_CPMU_EEEMD_LPI_ENABLE);
8756 }
8757
1da177e4
LT
8758 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8759 u32 mac_stat;
8760 int phy_event;
8761
8762 mac_stat = tr32(MAC_STATUS);
8763
8764 phy_event = 0;
f07e9af3 8765 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8766 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8767 phy_event = 1;
8768 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8769 phy_event = 1;
8770
8771 if (phy_event)
8772 tg3_setup_phy(tp, 0);
8773 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8774 u32 mac_stat = tr32(MAC_STATUS);
8775 int need_setup = 0;
8776
8777 if (netif_carrier_ok(tp->dev) &&
8778 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8779 need_setup = 1;
8780 }
be98da6a 8781 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8782 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8783 MAC_STATUS_SIGNAL_DET))) {
8784 need_setup = 1;
8785 }
8786 if (need_setup) {
3d3ebe74
MC
8787 if (!tp->serdes_counter) {
8788 tw32_f(MAC_MODE,
8789 (tp->mac_mode &
8790 ~MAC_MODE_PORT_MODE_MASK));
8791 udelay(40);
8792 tw32_f(MAC_MODE, tp->mac_mode);
8793 udelay(40);
8794 }
1da177e4
LT
8795 tg3_setup_phy(tp, 0);
8796 }
f07e9af3 8797 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
2138c002 8798 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
747e8f8b 8799 tg3_serdes_parallel_detect(tp);
57d8b880 8800 }
1da177e4
LT
8801
8802 tp->timer_counter = tp->timer_multiplier;
8803 }
8804
130b8e4d
MC
8805 /* Heartbeat is only sent once every 2 seconds.
8806 *
8807 * The heartbeat is to tell the ASF firmware that the host
8808 * driver is still alive. In the event that the OS crashes,
8809 * ASF needs to reset the hardware to free up the FIFO space
8810 * that may be filled with rx packets destined for the host.
8811 * If the FIFO is full, ASF will no longer function properly.
8812 *
8813 * Unintended resets have been reported on real time kernels
8814 * where the timer doesn't run on time. Netpoll will also have
8815 * same problem.
8816 *
8817 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8818 * to check the ring condition when the heartbeat is expiring
8819 * before doing the reset. This will prevent most unintended
8820 * resets.
8821 */
1da177e4 8822 if (!--tp->asf_counter) {
bc7959b2
MC
8823 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8824 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
7c5026aa
MC
8825 tg3_wait_for_event_ack(tp);
8826
bbadf503 8827 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8828 FWCMD_NICDRV_ALIVE3);
bbadf503 8829 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8830 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8831 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8832
8833 tg3_generate_fw_event(tp);
1da177e4
LT
8834 }
8835 tp->asf_counter = tp->asf_multiplier;
8836 }
8837
f47c11ee 8838 spin_unlock(&tp->lock);
1da177e4 8839
f475f163 8840restart_timer:
1da177e4
LT
8841 tp->timer.expires = jiffies + tp->timer_offset;
8842 add_timer(&tp->timer);
8843}
8844
4f125f42 8845static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8846{
7d12e780 8847 irq_handler_t fn;
fcfa0a32 8848 unsigned long flags;
4f125f42
MC
8849 char *name;
8850 struct tg3_napi *tnapi = &tp->napi[irq_num];
8851
8852 if (tp->irq_cnt == 1)
8853 name = tp->dev->name;
8854 else {
8855 name = &tnapi->irq_lbl[0];
8856 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8857 name[IFNAMSIZ-1] = 0;
8858 }
fcfa0a32 8859
679563f4 8860 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
fcfa0a32
MC
8861 fn = tg3_msi;
8862 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8863 fn = tg3_msi_1shot;
ab392d2d 8864 flags = 0;
fcfa0a32
MC
8865 } else {
8866 fn = tg3_interrupt;
8867 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8868 fn = tg3_interrupt_tagged;
ab392d2d 8869 flags = IRQF_SHARED;
fcfa0a32 8870 }
4f125f42
MC
8871
8872 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
8873}
8874
7938109f
MC
8875static int tg3_test_interrupt(struct tg3 *tp)
8876{
09943a18 8877 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 8878 struct net_device *dev = tp->dev;
b16250e3 8879 int err, i, intr_ok = 0;
f6eb9b1f 8880 u32 val;
7938109f 8881
d4bc3927
MC
8882 if (!netif_running(dev))
8883 return -ENODEV;
8884
7938109f
MC
8885 tg3_disable_ints(tp);
8886
4f125f42 8887 free_irq(tnapi->irq_vec, tnapi);
7938109f 8888
f6eb9b1f
MC
8889 /*
8890 * Turn off MSI one shot mode. Otherwise this test has no
8891 * observable way to know whether the interrupt was delivered.
8892 */
1407deb1 8893 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
8894 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8895 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8896 tw32(MSGINT_MODE, val);
8897 }
8898
4f125f42 8899 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 8900 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
8901 if (err)
8902 return err;
8903
898a56f8 8904 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
8905 tg3_enable_ints(tp);
8906
8907 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 8908 tnapi->coal_now);
7938109f
MC
8909
8910 for (i = 0; i < 5; i++) {
b16250e3
MC
8911 u32 int_mbox, misc_host_ctrl;
8912
898a56f8 8913 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
8914 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8915
8916 if ((int_mbox != 0) ||
8917 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8918 intr_ok = 1;
7938109f 8919 break;
b16250e3
MC
8920 }
8921
7938109f
MC
8922 msleep(10);
8923 }
8924
8925 tg3_disable_ints(tp);
8926
4f125f42 8927 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 8928
4f125f42 8929 err = tg3_request_irq(tp, 0);
7938109f
MC
8930
8931 if (err)
8932 return err;
8933
f6eb9b1f
MC
8934 if (intr_ok) {
8935 /* Reenable MSI one shot mode. */
1407deb1 8936 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
f6eb9b1f
MC
8937 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8938 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8939 tw32(MSGINT_MODE, val);
8940 }
7938109f 8941 return 0;
f6eb9b1f 8942 }
7938109f
MC
8943
8944 return -EIO;
8945}
8946
8947/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8948 * successfully restored
8949 */
8950static int tg3_test_msi(struct tg3 *tp)
8951{
7938109f
MC
8952 int err;
8953 u16 pci_cmd;
8954
8955 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8956 return 0;
8957
8958 /* Turn off SERR reporting in case MSI terminates with Master
8959 * Abort.
8960 */
8961 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8962 pci_write_config_word(tp->pdev, PCI_COMMAND,
8963 pci_cmd & ~PCI_COMMAND_SERR);
8964
8965 err = tg3_test_interrupt(tp);
8966
8967 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8968
8969 if (!err)
8970 return 0;
8971
8972 /* other failures */
8973 if (err != -EIO)
8974 return err;
8975
8976 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
8977 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8978 "to INTx mode. Please report this failure to the PCI "
8979 "maintainer and include system chipset information\n");
7938109f 8980
4f125f42 8981 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 8982
7938109f
MC
8983 pci_disable_msi(tp->pdev);
8984
8985 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
dc8bf1b1 8986 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 8987
4f125f42 8988 err = tg3_request_irq(tp, 0);
7938109f
MC
8989 if (err)
8990 return err;
8991
8992 /* Need to reset the chip because the MSI cycle may have terminated
8993 * with Master Abort.
8994 */
f47c11ee 8995 tg3_full_lock(tp, 1);
7938109f 8996
944d980e 8997 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 8998 err = tg3_init_hw(tp, 1);
7938109f 8999
f47c11ee 9000 tg3_full_unlock(tp);
7938109f
MC
9001
9002 if (err)
4f125f42 9003 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9004
9005 return err;
9006}
9007
9e9fd12d
MC
9008static int tg3_request_firmware(struct tg3 *tp)
9009{
9010 const __be32 *fw_data;
9011
9012 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9013 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9014 tp->fw_needed);
9e9fd12d
MC
9015 return -ENOENT;
9016 }
9017
9018 fw_data = (void *)tp->fw->data;
9019
9020 /* Firmware blob starts with version numbers, followed by
9021 * start address and _full_ length including BSS sections
9022 * (which must be longer than the actual data, of course
9023 */
9024
9025 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9026 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9027 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9028 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9029 release_firmware(tp->fw);
9030 tp->fw = NULL;
9031 return -EINVAL;
9032 }
9033
9034 /* We no longer need firmware; we have it. */
9035 tp->fw_needed = NULL;
9036 return 0;
9037}
9038
679563f4
MC
9039static bool tg3_enable_msix(struct tg3 *tp)
9040{
9041 int i, rc, cpus = num_online_cpus();
9042 struct msix_entry msix_ent[tp->irq_max];
9043
9044 if (cpus == 1)
9045 /* Just fallback to the simpler MSI mode. */
9046 return false;
9047
9048 /*
9049 * We want as many rx rings enabled as there are cpus.
9050 * The first MSIX vector only deals with link interrupts, etc,
9051 * so we add one to the number of vectors we are requesting.
9052 */
9053 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9054
9055 for (i = 0; i < tp->irq_max; i++) {
9056 msix_ent[i].entry = i;
9057 msix_ent[i].vector = 0;
9058 }
9059
9060 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9061 if (rc < 0) {
9062 return false;
9063 } else if (rc != 0) {
679563f4
MC
9064 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9065 return false;
05dbe005
JP
9066 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9067 tp->irq_cnt, rc);
679563f4
MC
9068 tp->irq_cnt = rc;
9069 }
9070
9071 for (i = 0; i < tp->irq_max; i++)
9072 tp->napi[i].irq_vec = msix_ent[i].vector;
9073
2ddaad39
BH
9074 netif_set_real_num_tx_queues(tp->dev, 1);
9075 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9076 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9077 pci_disable_msix(tp->pdev);
9078 return false;
9079 }
b92b9040
MC
9080
9081 if (tp->irq_cnt > 1) {
2430b031 9082 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
d78b59f5
MC
9083
9084 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b92b9040
MC
9086 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
9087 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9088 }
9089 }
2430b031 9090
679563f4
MC
9091 return true;
9092}
9093
07b0173c
MC
9094static void tg3_ints_init(struct tg3 *tp)
9095{
679563f4
MC
9096 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
9097 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
07b0173c
MC
9098 /* All MSI supporting chips should support tagged
9099 * status. Assert that this is the case.
9100 */
5129c3a3
MC
9101 netdev_warn(tp->dev,
9102 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9103 goto defcfg;
07b0173c 9104 }
4f125f42 9105
679563f4
MC
9106 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
9107 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
9108 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
9109 pci_enable_msi(tp->pdev) == 0)
9110 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
9111
9112 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
9113 u32 msi_mode = tr32(MSGINT_MODE);
0583d521
MC
9114 if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
9115 tp->irq_cnt > 1)
baf8a94a 9116 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9117 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9118 }
9119defcfg:
9120 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
9121 tp->irq_cnt = 1;
9122 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9123 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9124 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9125 }
07b0173c
MC
9126}
9127
9128static void tg3_ints_fini(struct tg3 *tp)
9129{
679563f4
MC
9130 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
9131 pci_disable_msix(tp->pdev);
9132 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
9133 pci_disable_msi(tp->pdev);
9134 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
774ee752 9135 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
07b0173c
MC
9136}
9137
1da177e4
LT
9138static int tg3_open(struct net_device *dev)
9139{
9140 struct tg3 *tp = netdev_priv(dev);
4f125f42 9141 int i, err;
1da177e4 9142
9e9fd12d
MC
9143 if (tp->fw_needed) {
9144 err = tg3_request_firmware(tp);
9145 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9146 if (err)
9147 return err;
9148 } else if (err) {
05dbe005 9149 netdev_warn(tp->dev, "TSO capability disabled\n");
9e9fd12d
MC
9150 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
9151 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
05dbe005 9152 netdev_notice(tp->dev, "TSO capability restored\n");
9e9fd12d
MC
9153 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
9154 }
9155 }
9156
c49a1561
MC
9157 netif_carrier_off(tp->dev);
9158
c866b7ea 9159 err = tg3_power_up(tp);
2f751b67 9160 if (err)
bc1c7567 9161 return err;
2f751b67
MC
9162
9163 tg3_full_lock(tp, 0);
bc1c7567 9164
1da177e4
LT
9165 tg3_disable_ints(tp);
9166 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
9167
f47c11ee 9168 tg3_full_unlock(tp);
1da177e4 9169
679563f4
MC
9170 /*
9171 * Setup interrupts first so we know how
9172 * many NAPI resources to allocate
9173 */
9174 tg3_ints_init(tp);
9175
1da177e4
LT
9176 /* The placement of this call is tied
9177 * to the setup and use of Host TX descriptors.
9178 */
9179 err = tg3_alloc_consistent(tp);
9180 if (err)
679563f4 9181 goto err_out1;
88b06bc2 9182
66cfd1bd
MC
9183 tg3_napi_init(tp);
9184
fed97810 9185 tg3_napi_enable(tp);
1da177e4 9186
4f125f42
MC
9187 for (i = 0; i < tp->irq_cnt; i++) {
9188 struct tg3_napi *tnapi = &tp->napi[i];
9189 err = tg3_request_irq(tp, i);
9190 if (err) {
9191 for (i--; i >= 0; i--)
9192 free_irq(tnapi->irq_vec, tnapi);
9193 break;
9194 }
9195 }
1da177e4 9196
07b0173c 9197 if (err)
679563f4 9198 goto err_out2;
bea3348e 9199
f47c11ee 9200 tg3_full_lock(tp, 0);
1da177e4 9201
8e7a22e3 9202 err = tg3_init_hw(tp, 1);
1da177e4 9203 if (err) {
944d980e 9204 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9205 tg3_free_rings(tp);
9206 } else {
fac9b83e
DM
9207 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
9208 tp->timer_offset = HZ;
9209 else
9210 tp->timer_offset = HZ / 10;
9211
9212 BUG_ON(tp->timer_offset > HZ);
9213 tp->timer_counter = tp->timer_multiplier =
9214 (HZ / tp->timer_offset);
9215 tp->asf_counter = tp->asf_multiplier =
28fbef78 9216 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9217
9218 init_timer(&tp->timer);
9219 tp->timer.expires = jiffies + tp->timer_offset;
9220 tp->timer.data = (unsigned long) tp;
9221 tp->timer.function = tg3_timer;
1da177e4
LT
9222 }
9223
f47c11ee 9224 tg3_full_unlock(tp);
1da177e4 9225
07b0173c 9226 if (err)
679563f4 9227 goto err_out3;
1da177e4 9228
7938109f
MC
9229 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
9230 err = tg3_test_msi(tp);
fac9b83e 9231
7938109f 9232 if (err) {
f47c11ee 9233 tg3_full_lock(tp, 0);
944d980e 9234 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9235 tg3_free_rings(tp);
f47c11ee 9236 tg3_full_unlock(tp);
7938109f 9237
679563f4 9238 goto err_out2;
7938109f 9239 }
fcfa0a32 9240
1407deb1 9241 if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
c885e824 9242 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
f6eb9b1f 9243 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9244
f6eb9b1f
MC
9245 tw32(PCIE_TRANSACTION_CFG,
9246 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9247 }
7938109f
MC
9248 }
9249
b02fd9e3
MC
9250 tg3_phy_start(tp);
9251
f47c11ee 9252 tg3_full_lock(tp, 0);
1da177e4 9253
7938109f
MC
9254 add_timer(&tp->timer);
9255 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
1da177e4
LT
9256 tg3_enable_ints(tp);
9257
f47c11ee 9258 tg3_full_unlock(tp);
1da177e4 9259
fe5f5787 9260 netif_tx_start_all_queues(dev);
1da177e4
LT
9261
9262 return 0;
07b0173c 9263
679563f4 9264err_out3:
4f125f42
MC
9265 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9266 struct tg3_napi *tnapi = &tp->napi[i];
9267 free_irq(tnapi->irq_vec, tnapi);
9268 }
07b0173c 9269
679563f4 9270err_out2:
fed97810 9271 tg3_napi_disable(tp);
66cfd1bd 9272 tg3_napi_fini(tp);
07b0173c 9273 tg3_free_consistent(tp);
679563f4
MC
9274
9275err_out1:
9276 tg3_ints_fini(tp);
07b0173c 9277 return err;
1da177e4
LT
9278}
9279
511d2224
ED
9280static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9281 struct rtnl_link_stats64 *);
1da177e4
LT
9282static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9283
9284static int tg3_close(struct net_device *dev)
9285{
4f125f42 9286 int i;
1da177e4
LT
9287 struct tg3 *tp = netdev_priv(dev);
9288
fed97810 9289 tg3_napi_disable(tp);
28e53bdd 9290 cancel_work_sync(&tp->reset_task);
7faa006f 9291
fe5f5787 9292 netif_tx_stop_all_queues(dev);
1da177e4
LT
9293
9294 del_timer_sync(&tp->timer);
9295
24bb4fb6
MC
9296 tg3_phy_stop(tp);
9297
f47c11ee 9298 tg3_full_lock(tp, 1);
1da177e4
LT
9299
9300 tg3_disable_ints(tp);
9301
944d980e 9302 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9303 tg3_free_rings(tp);
5cf64b8a 9304 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
1da177e4 9305
f47c11ee 9306 tg3_full_unlock(tp);
1da177e4 9307
4f125f42
MC
9308 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9309 struct tg3_napi *tnapi = &tp->napi[i];
9310 free_irq(tnapi->irq_vec, tnapi);
9311 }
07b0173c
MC
9312
9313 tg3_ints_fini(tp);
1da177e4 9314
511d2224
ED
9315 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9316
1da177e4
LT
9317 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9318 sizeof(tp->estats_prev));
9319
66cfd1bd
MC
9320 tg3_napi_fini(tp);
9321
1da177e4
LT
9322 tg3_free_consistent(tp);
9323
c866b7ea 9324 tg3_power_down(tp);
bc1c7567
MC
9325
9326 netif_carrier_off(tp->dev);
9327
1da177e4
LT
9328 return 0;
9329}
9330
511d2224 9331static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9332{
9333 return ((u64)val->high << 32) | ((u64)val->low);
9334}
9335
511d2224 9336static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9337{
9338 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9339
f07e9af3 9340 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9341 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9342 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9343 u32 val;
9344
f47c11ee 9345 spin_lock_bh(&tp->lock);
569a5df8
MC
9346 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9347 tg3_writephy(tp, MII_TG3_TEST1,
9348 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9349 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9350 } else
9351 val = 0;
f47c11ee 9352 spin_unlock_bh(&tp->lock);
1da177e4
LT
9353
9354 tp->phy_crc_errors += val;
9355
9356 return tp->phy_crc_errors;
9357 }
9358
9359 return get_stat64(&hw_stats->rx_fcs_errors);
9360}
9361
9362#define ESTAT_ADD(member) \
9363 estats->member = old_estats->member + \
511d2224 9364 get_stat64(&hw_stats->member)
1da177e4
LT
9365
9366static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9367{
9368 struct tg3_ethtool_stats *estats = &tp->estats;
9369 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9370 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9371
9372 if (!hw_stats)
9373 return old_estats;
9374
9375 ESTAT_ADD(rx_octets);
9376 ESTAT_ADD(rx_fragments);
9377 ESTAT_ADD(rx_ucast_packets);
9378 ESTAT_ADD(rx_mcast_packets);
9379 ESTAT_ADD(rx_bcast_packets);
9380 ESTAT_ADD(rx_fcs_errors);
9381 ESTAT_ADD(rx_align_errors);
9382 ESTAT_ADD(rx_xon_pause_rcvd);
9383 ESTAT_ADD(rx_xoff_pause_rcvd);
9384 ESTAT_ADD(rx_mac_ctrl_rcvd);
9385 ESTAT_ADD(rx_xoff_entered);
9386 ESTAT_ADD(rx_frame_too_long_errors);
9387 ESTAT_ADD(rx_jabbers);
9388 ESTAT_ADD(rx_undersize_packets);
9389 ESTAT_ADD(rx_in_length_errors);
9390 ESTAT_ADD(rx_out_length_errors);
9391 ESTAT_ADD(rx_64_or_less_octet_packets);
9392 ESTAT_ADD(rx_65_to_127_octet_packets);
9393 ESTAT_ADD(rx_128_to_255_octet_packets);
9394 ESTAT_ADD(rx_256_to_511_octet_packets);
9395 ESTAT_ADD(rx_512_to_1023_octet_packets);
9396 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9397 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9398 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9399 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9400 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9401
9402 ESTAT_ADD(tx_octets);
9403 ESTAT_ADD(tx_collisions);
9404 ESTAT_ADD(tx_xon_sent);
9405 ESTAT_ADD(tx_xoff_sent);
9406 ESTAT_ADD(tx_flow_control);
9407 ESTAT_ADD(tx_mac_errors);
9408 ESTAT_ADD(tx_single_collisions);
9409 ESTAT_ADD(tx_mult_collisions);
9410 ESTAT_ADD(tx_deferred);
9411 ESTAT_ADD(tx_excessive_collisions);
9412 ESTAT_ADD(tx_late_collisions);
9413 ESTAT_ADD(tx_collide_2times);
9414 ESTAT_ADD(tx_collide_3times);
9415 ESTAT_ADD(tx_collide_4times);
9416 ESTAT_ADD(tx_collide_5times);
9417 ESTAT_ADD(tx_collide_6times);
9418 ESTAT_ADD(tx_collide_7times);
9419 ESTAT_ADD(tx_collide_8times);
9420 ESTAT_ADD(tx_collide_9times);
9421 ESTAT_ADD(tx_collide_10times);
9422 ESTAT_ADD(tx_collide_11times);
9423 ESTAT_ADD(tx_collide_12times);
9424 ESTAT_ADD(tx_collide_13times);
9425 ESTAT_ADD(tx_collide_14times);
9426 ESTAT_ADD(tx_collide_15times);
9427 ESTAT_ADD(tx_ucast_packets);
9428 ESTAT_ADD(tx_mcast_packets);
9429 ESTAT_ADD(tx_bcast_packets);
9430 ESTAT_ADD(tx_carrier_sense_errors);
9431 ESTAT_ADD(tx_discards);
9432 ESTAT_ADD(tx_errors);
9433
9434 ESTAT_ADD(dma_writeq_full);
9435 ESTAT_ADD(dma_write_prioq_full);
9436 ESTAT_ADD(rxbds_empty);
9437 ESTAT_ADD(rx_discards);
9438 ESTAT_ADD(rx_errors);
9439 ESTAT_ADD(rx_threshold_hit);
9440
9441 ESTAT_ADD(dma_readq_full);
9442 ESTAT_ADD(dma_read_prioq_full);
9443 ESTAT_ADD(tx_comp_queue_full);
9444
9445 ESTAT_ADD(ring_set_send_prod_index);
9446 ESTAT_ADD(ring_status_update);
9447 ESTAT_ADD(nic_irqs);
9448 ESTAT_ADD(nic_avoided_irqs);
9449 ESTAT_ADD(nic_tx_threshold_hit);
9450
9451 return estats;
9452}
9453
511d2224
ED
9454static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9455 struct rtnl_link_stats64 *stats)
1da177e4
LT
9456{
9457 struct tg3 *tp = netdev_priv(dev);
511d2224 9458 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9459 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9460
9461 if (!hw_stats)
9462 return old_stats;
9463
9464 stats->rx_packets = old_stats->rx_packets +
9465 get_stat64(&hw_stats->rx_ucast_packets) +
9466 get_stat64(&hw_stats->rx_mcast_packets) +
9467 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9468
1da177e4
LT
9469 stats->tx_packets = old_stats->tx_packets +
9470 get_stat64(&hw_stats->tx_ucast_packets) +
9471 get_stat64(&hw_stats->tx_mcast_packets) +
9472 get_stat64(&hw_stats->tx_bcast_packets);
9473
9474 stats->rx_bytes = old_stats->rx_bytes +
9475 get_stat64(&hw_stats->rx_octets);
9476 stats->tx_bytes = old_stats->tx_bytes +
9477 get_stat64(&hw_stats->tx_octets);
9478
9479 stats->rx_errors = old_stats->rx_errors +
4f63b877 9480 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9481 stats->tx_errors = old_stats->tx_errors +
9482 get_stat64(&hw_stats->tx_errors) +
9483 get_stat64(&hw_stats->tx_mac_errors) +
9484 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9485 get_stat64(&hw_stats->tx_discards);
9486
9487 stats->multicast = old_stats->multicast +
9488 get_stat64(&hw_stats->rx_mcast_packets);
9489 stats->collisions = old_stats->collisions +
9490 get_stat64(&hw_stats->tx_collisions);
9491
9492 stats->rx_length_errors = old_stats->rx_length_errors +
9493 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9494 get_stat64(&hw_stats->rx_undersize_packets);
9495
9496 stats->rx_over_errors = old_stats->rx_over_errors +
9497 get_stat64(&hw_stats->rxbds_empty);
9498 stats->rx_frame_errors = old_stats->rx_frame_errors +
9499 get_stat64(&hw_stats->rx_align_errors);
9500 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9501 get_stat64(&hw_stats->tx_discards);
9502 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9503 get_stat64(&hw_stats->tx_carrier_sense_errors);
9504
9505 stats->rx_crc_errors = old_stats->rx_crc_errors +
9506 calc_crc_errors(tp);
9507
4f63b877
JL
9508 stats->rx_missed_errors = old_stats->rx_missed_errors +
9509 get_stat64(&hw_stats->rx_discards);
9510
b0057c51
ED
9511 stats->rx_dropped = tp->rx_dropped;
9512
1da177e4
LT
9513 return stats;
9514}
9515
9516static inline u32 calc_crc(unsigned char *buf, int len)
9517{
9518 u32 reg;
9519 u32 tmp;
9520 int j, k;
9521
9522 reg = 0xffffffff;
9523
9524 for (j = 0; j < len; j++) {
9525 reg ^= buf[j];
9526
9527 for (k = 0; k < 8; k++) {
9528 tmp = reg & 0x01;
9529
9530 reg >>= 1;
9531
859a5887 9532 if (tmp)
1da177e4 9533 reg ^= 0xedb88320;
1da177e4
LT
9534 }
9535 }
9536
9537 return ~reg;
9538}
9539
9540static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9541{
9542 /* accept or reject all multicast frames */
9543 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9544 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9545 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9546 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9547}
9548
9549static void __tg3_set_rx_mode(struct net_device *dev)
9550{
9551 struct tg3 *tp = netdev_priv(dev);
9552 u32 rx_mode;
9553
9554 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9555 RX_MODE_KEEP_VLAN_TAG);
9556
bf933c80 9557#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9558 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9559 * flag clear.
9560 */
1da177e4
LT
9561 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9562 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9563#endif
9564
9565 if (dev->flags & IFF_PROMISC) {
9566 /* Promiscuous mode. */
9567 rx_mode |= RX_MODE_PROMISC;
9568 } else if (dev->flags & IFF_ALLMULTI) {
9569 /* Accept all multicast. */
de6f31eb 9570 tg3_set_multi(tp, 1);
4cd24eaf 9571 } else if (netdev_mc_empty(dev)) {
1da177e4 9572 /* Reject all multicast. */
de6f31eb 9573 tg3_set_multi(tp, 0);
1da177e4
LT
9574 } else {
9575 /* Accept one or more multicast(s). */
22bedad3 9576 struct netdev_hw_addr *ha;
1da177e4
LT
9577 u32 mc_filter[4] = { 0, };
9578 u32 regidx;
9579 u32 bit;
9580 u32 crc;
9581
22bedad3
JP
9582 netdev_for_each_mc_addr(ha, dev) {
9583 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9584 bit = ~crc & 0x7f;
9585 regidx = (bit & 0x60) >> 5;
9586 bit &= 0x1f;
9587 mc_filter[regidx] |= (1 << bit);
9588 }
9589
9590 tw32(MAC_HASH_REG_0, mc_filter[0]);
9591 tw32(MAC_HASH_REG_1, mc_filter[1]);
9592 tw32(MAC_HASH_REG_2, mc_filter[2]);
9593 tw32(MAC_HASH_REG_3, mc_filter[3]);
9594 }
9595
9596 if (rx_mode != tp->rx_mode) {
9597 tp->rx_mode = rx_mode;
9598 tw32_f(MAC_RX_MODE, rx_mode);
9599 udelay(10);
9600 }
9601}
9602
9603static void tg3_set_rx_mode(struct net_device *dev)
9604{
9605 struct tg3 *tp = netdev_priv(dev);
9606
e75f7c90
MC
9607 if (!netif_running(dev))
9608 return;
9609
f47c11ee 9610 tg3_full_lock(tp, 0);
1da177e4 9611 __tg3_set_rx_mode(dev);
f47c11ee 9612 tg3_full_unlock(tp);
1da177e4
LT
9613}
9614
9615#define TG3_REGDUMP_LEN (32 * 1024)
9616
9617static int tg3_get_regs_len(struct net_device *dev)
9618{
9619 return TG3_REGDUMP_LEN;
9620}
9621
9622static void tg3_get_regs(struct net_device *dev,
9623 struct ethtool_regs *regs, void *_p)
9624{
9625 u32 *p = _p;
9626 struct tg3 *tp = netdev_priv(dev);
9627 u8 *orig_p = _p;
9628 int i;
9629
9630 regs->version = 0;
9631
9632 memset(p, 0, TG3_REGDUMP_LEN);
9633
80096068 9634 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9635 return;
9636
f47c11ee 9637 tg3_full_lock(tp, 0);
1da177e4
LT
9638
9639#define __GET_REG32(reg) (*(p)++ = tr32(reg))
be98da6a 9640#define GET_REG32_LOOP(base, len) \
1da177e4
LT
9641do { p = (u32 *)(orig_p + (base)); \
9642 for (i = 0; i < len; i += 4) \
9643 __GET_REG32((base) + i); \
9644} while (0)
9645#define GET_REG32_1(reg) \
9646do { p = (u32 *)(orig_p + (reg)); \
9647 __GET_REG32((reg)); \
9648} while (0)
9649
9650 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9651 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9652 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9653 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9654 GET_REG32_1(SNDDATAC_MODE);
9655 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9656 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9657 GET_REG32_1(SNDBDC_MODE);
9658 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9659 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9660 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9661 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9662 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9663 GET_REG32_1(RCVDCC_MODE);
9664 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9665 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9666 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9667 GET_REG32_1(MBFREE_MODE);
9668 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9669 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9670 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9671 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9672 GET_REG32_LOOP(WDMAC_MODE, 0x08);
091465d7
CE
9673 GET_REG32_1(RX_CPU_MODE);
9674 GET_REG32_1(RX_CPU_STATE);
9675 GET_REG32_1(RX_CPU_PGMCTR);
9676 GET_REG32_1(RX_CPU_HWBKPT);
9677 GET_REG32_1(TX_CPU_MODE);
9678 GET_REG32_1(TX_CPU_STATE);
9679 GET_REG32_1(TX_CPU_PGMCTR);
1da177e4
LT
9680 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9681 GET_REG32_LOOP(FTQ_RESET, 0x120);
9682 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9683 GET_REG32_1(DMAC_MODE);
9684 GET_REG32_LOOP(GRC_MODE, 0x4c);
9685 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9686 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9687
9688#undef __GET_REG32
9689#undef GET_REG32_LOOP
9690#undef GET_REG32_1
9691
f47c11ee 9692 tg3_full_unlock(tp);
1da177e4
LT
9693}
9694
9695static int tg3_get_eeprom_len(struct net_device *dev)
9696{
9697 struct tg3 *tp = netdev_priv(dev);
9698
9699 return tp->nvram_size;
9700}
9701
1da177e4
LT
9702static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9703{
9704 struct tg3 *tp = netdev_priv(dev);
9705 int ret;
9706 u8 *pd;
b9fc7dc5 9707 u32 i, offset, len, b_offset, b_count;
a9dc529d 9708 __be32 val;
1da177e4 9709
df259d8c
MC
9710 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9711 return -EINVAL;
9712
80096068 9713 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9714 return -EAGAIN;
9715
1da177e4
LT
9716 offset = eeprom->offset;
9717 len = eeprom->len;
9718 eeprom->len = 0;
9719
9720 eeprom->magic = TG3_EEPROM_MAGIC;
9721
9722 if (offset & 3) {
9723 /* adjustments to start on required 4 byte boundary */
9724 b_offset = offset & 3;
9725 b_count = 4 - b_offset;
9726 if (b_count > len) {
9727 /* i.e. offset=1 len=2 */
9728 b_count = len;
9729 }
a9dc529d 9730 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9731 if (ret)
9732 return ret;
be98da6a 9733 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9734 len -= b_count;
9735 offset += b_count;
c6cdf436 9736 eeprom->len += b_count;
1da177e4
LT
9737 }
9738
9739 /* read bytes upto the last 4 byte boundary */
9740 pd = &data[eeprom->len];
9741 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9742 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9743 if (ret) {
9744 eeprom->len += i;
9745 return ret;
9746 }
1da177e4
LT
9747 memcpy(pd + i, &val, 4);
9748 }
9749 eeprom->len += i;
9750
9751 if (len & 3) {
9752 /* read last bytes not ending on 4 byte boundary */
9753 pd = &data[eeprom->len];
9754 b_count = len & 3;
9755 b_offset = offset + len - b_count;
a9dc529d 9756 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9757 if (ret)
9758 return ret;
b9fc7dc5 9759 memcpy(pd, &val, b_count);
1da177e4
LT
9760 eeprom->len += b_count;
9761 }
9762 return 0;
9763}
9764
6aa20a22 9765static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9766
9767static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9768{
9769 struct tg3 *tp = netdev_priv(dev);
9770 int ret;
b9fc7dc5 9771 u32 offset, len, b_offset, odd_len;
1da177e4 9772 u8 *buf;
a9dc529d 9773 __be32 start, end;
1da177e4 9774
80096068 9775 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9776 return -EAGAIN;
9777
df259d8c
MC
9778 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9779 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9780 return -EINVAL;
9781
9782 offset = eeprom->offset;
9783 len = eeprom->len;
9784
9785 if ((b_offset = (offset & 3))) {
9786 /* adjustments to start on required 4 byte boundary */
a9dc529d 9787 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9788 if (ret)
9789 return ret;
1da177e4
LT
9790 len += b_offset;
9791 offset &= ~3;
1c8594b4
MC
9792 if (len < 4)
9793 len = 4;
1da177e4
LT
9794 }
9795
9796 odd_len = 0;
1c8594b4 9797 if (len & 3) {
1da177e4
LT
9798 /* adjustments to end on required 4 byte boundary */
9799 odd_len = 1;
9800 len = (len + 3) & ~3;
a9dc529d 9801 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9802 if (ret)
9803 return ret;
1da177e4
LT
9804 }
9805
9806 buf = data;
9807 if (b_offset || odd_len) {
9808 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9809 if (!buf)
1da177e4
LT
9810 return -ENOMEM;
9811 if (b_offset)
9812 memcpy(buf, &start, 4);
9813 if (odd_len)
9814 memcpy(buf+len-4, &end, 4);
9815 memcpy(buf + b_offset, data, eeprom->len);
9816 }
9817
9818 ret = tg3_nvram_write_block(tp, offset, len, buf);
9819
9820 if (buf != data)
9821 kfree(buf);
9822
9823 return ret;
9824}
9825
9826static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9827{
b02fd9e3
MC
9828 struct tg3 *tp = netdev_priv(dev);
9829
9830 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9831 struct phy_device *phydev;
f07e9af3 9832 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9833 return -EAGAIN;
3f0e3ad7
MC
9834 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9835 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9836 }
6aa20a22 9837
1da177e4
LT
9838 cmd->supported = (SUPPORTED_Autoneg);
9839
f07e9af3 9840 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9841 cmd->supported |= (SUPPORTED_1000baseT_Half |
9842 SUPPORTED_1000baseT_Full);
9843
f07e9af3 9844 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9845 cmd->supported |= (SUPPORTED_100baseT_Half |
9846 SUPPORTED_100baseT_Full |
9847 SUPPORTED_10baseT_Half |
9848 SUPPORTED_10baseT_Full |
3bebab59 9849 SUPPORTED_TP);
ef348144
KK
9850 cmd->port = PORT_TP;
9851 } else {
1da177e4 9852 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9853 cmd->port = PORT_FIBRE;
9854 }
6aa20a22 9855
1da177e4
LT
9856 cmd->advertising = tp->link_config.advertising;
9857 if (netif_running(dev)) {
9858 cmd->speed = tp->link_config.active_speed;
9859 cmd->duplex = tp->link_config.active_duplex;
64c22182
MC
9860 } else {
9861 cmd->speed = SPEED_INVALID;
9862 cmd->duplex = DUPLEX_INVALID;
1da177e4 9863 }
882e9793 9864 cmd->phy_address = tp->phy_addr;
7e5856bd 9865 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9866 cmd->autoneg = tp->link_config.autoneg;
9867 cmd->maxtxpkt = 0;
9868 cmd->maxrxpkt = 0;
9869 return 0;
9870}
6aa20a22 9871
1da177e4
LT
9872static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9873{
9874 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9875
b02fd9e3 9876 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 9877 struct phy_device *phydev;
f07e9af3 9878 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9879 return -EAGAIN;
3f0e3ad7
MC
9880 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9881 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9882 }
9883
7e5856bd
MC
9884 if (cmd->autoneg != AUTONEG_ENABLE &&
9885 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9886 return -EINVAL;
7e5856bd
MC
9887
9888 if (cmd->autoneg == AUTONEG_DISABLE &&
9889 cmd->duplex != DUPLEX_FULL &&
9890 cmd->duplex != DUPLEX_HALF)
37ff238d 9891 return -EINVAL;
1da177e4 9892
7e5856bd
MC
9893 if (cmd->autoneg == AUTONEG_ENABLE) {
9894 u32 mask = ADVERTISED_Autoneg |
9895 ADVERTISED_Pause |
9896 ADVERTISED_Asym_Pause;
9897
f07e9af3 9898 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9899 mask |= ADVERTISED_1000baseT_Half |
9900 ADVERTISED_1000baseT_Full;
9901
f07e9af3 9902 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9903 mask |= ADVERTISED_100baseT_Half |
9904 ADVERTISED_100baseT_Full |
9905 ADVERTISED_10baseT_Half |
9906 ADVERTISED_10baseT_Full |
9907 ADVERTISED_TP;
9908 else
9909 mask |= ADVERTISED_FIBRE;
9910
9911 if (cmd->advertising & ~mask)
9912 return -EINVAL;
9913
9914 mask &= (ADVERTISED_1000baseT_Half |
9915 ADVERTISED_1000baseT_Full |
9916 ADVERTISED_100baseT_Half |
9917 ADVERTISED_100baseT_Full |
9918 ADVERTISED_10baseT_Half |
9919 ADVERTISED_10baseT_Full);
9920
9921 cmd->advertising &= mask;
9922 } else {
f07e9af3 9923 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
7e5856bd
MC
9924 if (cmd->speed != SPEED_1000)
9925 return -EINVAL;
9926
9927 if (cmd->duplex != DUPLEX_FULL)
9928 return -EINVAL;
9929 } else {
9930 if (cmd->speed != SPEED_100 &&
9931 cmd->speed != SPEED_10)
9932 return -EINVAL;
9933 }
9934 }
9935
f47c11ee 9936 tg3_full_lock(tp, 0);
1da177e4
LT
9937
9938 tp->link_config.autoneg = cmd->autoneg;
9939 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
9940 tp->link_config.advertising = (cmd->advertising |
9941 ADVERTISED_Autoneg);
1da177e4
LT
9942 tp->link_config.speed = SPEED_INVALID;
9943 tp->link_config.duplex = DUPLEX_INVALID;
9944 } else {
9945 tp->link_config.advertising = 0;
9946 tp->link_config.speed = cmd->speed;
9947 tp->link_config.duplex = cmd->duplex;
b02fd9e3 9948 }
6aa20a22 9949
24fcad6b
MC
9950 tp->link_config.orig_speed = tp->link_config.speed;
9951 tp->link_config.orig_duplex = tp->link_config.duplex;
9952 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9953
1da177e4
LT
9954 if (netif_running(dev))
9955 tg3_setup_phy(tp, 1);
9956
f47c11ee 9957 tg3_full_unlock(tp);
6aa20a22 9958
1da177e4
LT
9959 return 0;
9960}
6aa20a22 9961
1da177e4
LT
9962static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9963{
9964 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9965
1da177e4
LT
9966 strcpy(info->driver, DRV_MODULE_NAME);
9967 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 9968 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
9969 strcpy(info->bus_info, pci_name(tp->pdev));
9970}
6aa20a22 9971
1da177e4
LT
9972static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9973{
9974 struct tg3 *tp = netdev_priv(dev);
6aa20a22 9975
12dac075
RW
9976 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9977 device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
9978 wol->supported = WAKE_MAGIC;
9979 else
9980 wol->supported = 0;
1da177e4 9981 wol->wolopts = 0;
05ac4cb7
MC
9982 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9983 device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
9984 wol->wolopts = WAKE_MAGIC;
9985 memset(&wol->sopass, 0, sizeof(wol->sopass));
9986}
6aa20a22 9987
1da177e4
LT
9988static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9989{
9990 struct tg3 *tp = netdev_priv(dev);
12dac075 9991 struct device *dp = &tp->pdev->dev;
6aa20a22 9992
1da177e4
LT
9993 if (wol->wolopts & ~WAKE_MAGIC)
9994 return -EINVAL;
9995 if ((wol->wolopts & WAKE_MAGIC) &&
12dac075 9996 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
1da177e4 9997 return -EINVAL;
6aa20a22 9998
f2dc0d18
RW
9999 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10000
f47c11ee 10001 spin_lock_bh(&tp->lock);
f2dc0d18 10002 if (device_may_wakeup(dp))
1da177e4 10003 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
f2dc0d18 10004 else
1da177e4 10005 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
f47c11ee 10006 spin_unlock_bh(&tp->lock);
6aa20a22 10007
f2dc0d18 10008
1da177e4
LT
10009 return 0;
10010}
6aa20a22 10011
1da177e4
LT
10012static u32 tg3_get_msglevel(struct net_device *dev)
10013{
10014 struct tg3 *tp = netdev_priv(dev);
10015 return tp->msg_enable;
10016}
6aa20a22 10017
1da177e4
LT
10018static void tg3_set_msglevel(struct net_device *dev, u32 value)
10019{
10020 struct tg3 *tp = netdev_priv(dev);
10021 tp->msg_enable = value;
10022}
6aa20a22 10023
1da177e4
LT
10024static int tg3_set_tso(struct net_device *dev, u32 value)
10025{
10026 struct tg3 *tp = netdev_priv(dev);
10027
10028 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
10029 if (value)
10030 return -EINVAL;
10031 return 0;
10032 }
027455ad 10033 if ((dev->features & NETIF_F_IPV6_CSUM) &&
e849cdc3
MC
10034 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
10035 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
9936bcf6 10036 if (value) {
b0026624 10037 dev->features |= NETIF_F_TSO6;
e849cdc3
MC
10038 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
10039 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
10040 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
10041 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 10042 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
e849cdc3 10043 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
9936bcf6
MC
10044 dev->features |= NETIF_F_TSO_ECN;
10045 } else
10046 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
b0026624 10047 }
1da177e4
LT
10048 return ethtool_op_set_tso(dev, value);
10049}
6aa20a22 10050
1da177e4
LT
10051static int tg3_nway_reset(struct net_device *dev)
10052{
10053 struct tg3 *tp = netdev_priv(dev);
1da177e4 10054 int r;
6aa20a22 10055
1da177e4
LT
10056 if (!netif_running(dev))
10057 return -EAGAIN;
10058
f07e9af3 10059 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10060 return -EINVAL;
10061
b02fd9e3 10062 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
f07e9af3 10063 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10064 return -EAGAIN;
3f0e3ad7 10065 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10066 } else {
10067 u32 bmcr;
10068
10069 spin_lock_bh(&tp->lock);
10070 r = -EINVAL;
10071 tg3_readphy(tp, MII_BMCR, &bmcr);
10072 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10073 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10074 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10075 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10076 BMCR_ANENABLE);
10077 r = 0;
10078 }
10079 spin_unlock_bh(&tp->lock);
1da177e4 10080 }
6aa20a22 10081
1da177e4
LT
10082 return r;
10083}
6aa20a22 10084
1da177e4
LT
10085static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10086{
10087 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10088
2c49a44d 10089 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10090 ering->rx_mini_max_pending = 0;
4f81c32b 10091 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
2c49a44d 10092 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10093 else
10094 ering->rx_jumbo_max_pending = 0;
10095
10096 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10097
10098 ering->rx_pending = tp->rx_pending;
10099 ering->rx_mini_pending = 0;
4f81c32b
MC
10100 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
10101 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10102 else
10103 ering->rx_jumbo_pending = 0;
10104
f3f3f27e 10105 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10106}
6aa20a22 10107
1da177e4
LT
10108static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10109{
10110 struct tg3 *tp = netdev_priv(dev);
646c9edd 10111 int i, irq_sync = 0, err = 0;
6aa20a22 10112
2c49a44d
MC
10113 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10114 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10115 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10116 (ering->tx_pending <= MAX_SKB_FRAGS) ||
7f62ad5d 10117 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
bc3a9254 10118 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10119 return -EINVAL;
6aa20a22 10120
bbe832c0 10121 if (netif_running(dev)) {
b02fd9e3 10122 tg3_phy_stop(tp);
1da177e4 10123 tg3_netif_stop(tp);
bbe832c0
MC
10124 irq_sync = 1;
10125 }
1da177e4 10126
bbe832c0 10127 tg3_full_lock(tp, irq_sync);
6aa20a22 10128
1da177e4
LT
10129 tp->rx_pending = ering->rx_pending;
10130
10131 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
10132 tp->rx_pending > 63)
10133 tp->rx_pending = 63;
10134 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10135
6fd45cb8 10136 for (i = 0; i < tp->irq_max; i++)
646c9edd 10137 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10138
10139 if (netif_running(dev)) {
944d980e 10140 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10141 err = tg3_restart_hw(tp, 1);
10142 if (!err)
10143 tg3_netif_start(tp);
1da177e4
LT
10144 }
10145
f47c11ee 10146 tg3_full_unlock(tp);
6aa20a22 10147
b02fd9e3
MC
10148 if (irq_sync && !err)
10149 tg3_phy_start(tp);
10150
b9ec6c1b 10151 return err;
1da177e4 10152}
6aa20a22 10153
1da177e4
LT
10154static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10155{
10156 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10157
1da177e4 10158 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
8d018621 10159
e18ce346 10160 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10161 epause->rx_pause = 1;
10162 else
10163 epause->rx_pause = 0;
10164
e18ce346 10165 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10166 epause->tx_pause = 1;
10167 else
10168 epause->tx_pause = 0;
1da177e4 10169}
6aa20a22 10170
1da177e4
LT
10171static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10172{
10173 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10174 int err = 0;
6aa20a22 10175
b02fd9e3 10176 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
2712168f
MC
10177 u32 newadv;
10178 struct phy_device *phydev;
1da177e4 10179
2712168f 10180 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10181
2712168f
MC
10182 if (!(phydev->supported & SUPPORTED_Pause) ||
10183 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10184 (epause->rx_pause != epause->tx_pause)))
2712168f 10185 return -EINVAL;
1da177e4 10186
2712168f
MC
10187 tp->link_config.flowctrl = 0;
10188 if (epause->rx_pause) {
10189 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10190
10191 if (epause->tx_pause) {
10192 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10193 newadv = ADVERTISED_Pause;
b02fd9e3 10194 } else
2712168f
MC
10195 newadv = ADVERTISED_Pause |
10196 ADVERTISED_Asym_Pause;
10197 } else if (epause->tx_pause) {
10198 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10199 newadv = ADVERTISED_Asym_Pause;
10200 } else
10201 newadv = 0;
10202
10203 if (epause->autoneg)
10204 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10205 else
10206 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10207
f07e9af3 10208 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10209 u32 oldadv = phydev->advertising &
10210 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10211 if (oldadv != newadv) {
10212 phydev->advertising &=
10213 ~(ADVERTISED_Pause |
10214 ADVERTISED_Asym_Pause);
10215 phydev->advertising |= newadv;
10216 if (phydev->autoneg) {
10217 /*
10218 * Always renegotiate the link to
10219 * inform our link partner of our
10220 * flow control settings, even if the
10221 * flow control is forced. Let
10222 * tg3_adjust_link() do the final
10223 * flow control setup.
10224 */
10225 return phy_start_aneg(phydev);
b02fd9e3 10226 }
b02fd9e3 10227 }
b02fd9e3 10228
2712168f 10229 if (!epause->autoneg)
b02fd9e3 10230 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10231 } else {
10232 tp->link_config.orig_advertising &=
10233 ~(ADVERTISED_Pause |
10234 ADVERTISED_Asym_Pause);
10235 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10236 }
10237 } else {
10238 int irq_sync = 0;
10239
10240 if (netif_running(dev)) {
10241 tg3_netif_stop(tp);
10242 irq_sync = 1;
10243 }
10244
10245 tg3_full_lock(tp, irq_sync);
10246
10247 if (epause->autoneg)
10248 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
10249 else
10250 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
10251 if (epause->rx_pause)
e18ce346 10252 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10253 else
e18ce346 10254 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10255 if (epause->tx_pause)
e18ce346 10256 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10257 else
e18ce346 10258 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10259
10260 if (netif_running(dev)) {
10261 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10262 err = tg3_restart_hw(tp, 1);
10263 if (!err)
10264 tg3_netif_start(tp);
10265 }
10266
10267 tg3_full_unlock(tp);
10268 }
6aa20a22 10269
b9ec6c1b 10270 return err;
1da177e4 10271}
6aa20a22 10272
1da177e4
LT
10273static u32 tg3_get_rx_csum(struct net_device *dev)
10274{
10275 struct tg3 *tp = netdev_priv(dev);
10276 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10277}
6aa20a22 10278
1da177e4
LT
10279static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10280{
10281 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10282
1da177e4
LT
10283 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10284 if (data != 0)
10285 return -EINVAL;
c6cdf436
MC
10286 return 0;
10287 }
6aa20a22 10288
f47c11ee 10289 spin_lock_bh(&tp->lock);
1da177e4
LT
10290 if (data)
10291 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10292 else
10293 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
f47c11ee 10294 spin_unlock_bh(&tp->lock);
6aa20a22 10295
1da177e4
LT
10296 return 0;
10297}
6aa20a22 10298
1da177e4
LT
10299static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10300{
10301 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10302
1da177e4
LT
10303 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10304 if (data != 0)
10305 return -EINVAL;
c6cdf436
MC
10306 return 0;
10307 }
6aa20a22 10308
321d32a0 10309 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
6460d948 10310 ethtool_op_set_tx_ipv6_csum(dev, data);
1da177e4 10311 else
9c27dbdf 10312 ethtool_op_set_tx_csum(dev, data);
1da177e4
LT
10313
10314 return 0;
10315}
10316
de6f31eb 10317static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10318{
b9f2c044
JG
10319 switch (sset) {
10320 case ETH_SS_TEST:
10321 return TG3_NUM_TEST;
10322 case ETH_SS_STATS:
10323 return TG3_NUM_STATS;
10324 default:
10325 return -EOPNOTSUPP;
10326 }
4cafd3f5
MC
10327}
10328
de6f31eb 10329static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10330{
10331 switch (stringset) {
10332 case ETH_SS_STATS:
10333 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10334 break;
4cafd3f5
MC
10335 case ETH_SS_TEST:
10336 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10337 break;
1da177e4
LT
10338 default:
10339 WARN_ON(1); /* we need a WARN() */
10340 break;
10341 }
10342}
10343
4009a93d
MC
10344static int tg3_phys_id(struct net_device *dev, u32 data)
10345{
10346 struct tg3 *tp = netdev_priv(dev);
10347 int i;
10348
10349 if (!netif_running(tp->dev))
10350 return -EAGAIN;
10351
10352 if (data == 0)
759afc31 10353 data = UINT_MAX / 2;
4009a93d
MC
10354
10355 for (i = 0; i < (data * 2); i++) {
10356 if ((i % 2) == 0)
10357 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10358 LED_CTRL_1000MBPS_ON |
10359 LED_CTRL_100MBPS_ON |
10360 LED_CTRL_10MBPS_ON |
10361 LED_CTRL_TRAFFIC_OVERRIDE |
10362 LED_CTRL_TRAFFIC_BLINK |
10363 LED_CTRL_TRAFFIC_LED);
6aa20a22 10364
4009a93d
MC
10365 else
10366 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10367 LED_CTRL_TRAFFIC_OVERRIDE);
10368
10369 if (msleep_interruptible(500))
10370 break;
10371 }
10372 tw32(MAC_LED_CTRL, tp->led_ctrl);
10373 return 0;
10374}
10375
de6f31eb 10376static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10377 struct ethtool_stats *estats, u64 *tmp_stats)
10378{
10379 struct tg3 *tp = netdev_priv(dev);
10380 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10381}
10382
566f86ad 10383#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10384#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10385#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10386#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
b16250e3
MC
10387#define NVRAM_SELFBOOT_HW_SIZE 0x20
10388#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10389
10390static int tg3_test_nvram(struct tg3 *tp)
10391{
b9fc7dc5 10392 u32 csum, magic;
a9dc529d 10393 __be32 *buf;
ab0049b4 10394 int i, j, k, err = 0, size;
566f86ad 10395
df259d8c
MC
10396 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10397 return 0;
10398
e4f34110 10399 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10400 return -EIO;
10401
1b27777a
MC
10402 if (magic == TG3_EEPROM_MAGIC)
10403 size = NVRAM_TEST_SIZE;
b16250e3 10404 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10405 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10406 TG3_EEPROM_SB_FORMAT_1) {
10407 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10408 case TG3_EEPROM_SB_REVISION_0:
10409 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10410 break;
10411 case TG3_EEPROM_SB_REVISION_2:
10412 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10413 break;
10414 case TG3_EEPROM_SB_REVISION_3:
10415 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10416 break;
10417 default:
10418 return 0;
10419 }
10420 } else
1b27777a 10421 return 0;
b16250e3
MC
10422 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10423 size = NVRAM_SELFBOOT_HW_SIZE;
10424 else
1b27777a
MC
10425 return -EIO;
10426
10427 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10428 if (buf == NULL)
10429 return -ENOMEM;
10430
1b27777a
MC
10431 err = -EIO;
10432 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10433 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10434 if (err)
566f86ad 10435 break;
566f86ad 10436 }
1b27777a 10437 if (i < size)
566f86ad
MC
10438 goto out;
10439
1b27777a 10440 /* Selfboot format */
a9dc529d 10441 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10442 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10443 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10444 u8 *buf8 = (u8 *) buf, csum8 = 0;
10445
b9fc7dc5 10446 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10447 TG3_EEPROM_SB_REVISION_2) {
10448 /* For rev 2, the csum doesn't include the MBA. */
10449 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10450 csum8 += buf8[i];
10451 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10452 csum8 += buf8[i];
10453 } else {
10454 for (i = 0; i < size; i++)
10455 csum8 += buf8[i];
10456 }
1b27777a 10457
ad96b485
AB
10458 if (csum8 == 0) {
10459 err = 0;
10460 goto out;
10461 }
10462
10463 err = -EIO;
10464 goto out;
1b27777a 10465 }
566f86ad 10466
b9fc7dc5 10467 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10468 TG3_EEPROM_MAGIC_HW) {
10469 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10470 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10471 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10472
10473 /* Separate the parity bits and the data bytes. */
10474 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10475 if ((i == 0) || (i == 8)) {
10476 int l;
10477 u8 msk;
10478
10479 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10480 parity[k++] = buf8[i] & msk;
10481 i++;
859a5887 10482 } else if (i == 16) {
b16250e3
MC
10483 int l;
10484 u8 msk;
10485
10486 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10487 parity[k++] = buf8[i] & msk;
10488 i++;
10489
10490 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10491 parity[k++] = buf8[i] & msk;
10492 i++;
10493 }
10494 data[j++] = buf8[i];
10495 }
10496
10497 err = -EIO;
10498 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10499 u8 hw8 = hweight8(data[i]);
10500
10501 if ((hw8 & 0x1) && parity[i])
10502 goto out;
10503 else if (!(hw8 & 0x1) && !parity[i])
10504 goto out;
10505 }
10506 err = 0;
10507 goto out;
10508 }
10509
01c3a392
MC
10510 err = -EIO;
10511
566f86ad
MC
10512 /* Bootstrap checksum at offset 0x10 */
10513 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10514 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10515 goto out;
10516
10517 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10518 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10519 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10520 goto out;
566f86ad 10521
d4894f3e
MC
10522 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
10523 /* The data is in little-endian format in NVRAM.
10524 * Use the big-endian read routines to preserve
10525 * the byte order as it exists in NVRAM.
10526 */
10527 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &buf[i/4]))
10528 goto out;
10529 }
10530
10531 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10532 PCI_VPD_LRDT_RO_DATA);
10533 if (i > 0) {
10534 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10535 if (j < 0)
10536 goto out;
10537
10538 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10539 goto out;
10540
10541 i += PCI_VPD_LRDT_TAG_SIZE;
10542 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10543 PCI_VPD_RO_KEYWORD_CHKSUM);
10544 if (j > 0) {
10545 u8 csum8 = 0;
10546
10547 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10548
10549 for (i = 0; i <= j; i++)
10550 csum8 += ((u8 *)buf)[i];
10551
10552 if (csum8)
10553 goto out;
10554 }
10555 }
10556
566f86ad
MC
10557 err = 0;
10558
10559out:
10560 kfree(buf);
10561 return err;
10562}
10563
ca43007a
MC
10564#define TG3_SERDES_TIMEOUT_SEC 2
10565#define TG3_COPPER_TIMEOUT_SEC 6
10566
10567static int tg3_test_link(struct tg3 *tp)
10568{
10569 int i, max;
10570
10571 if (!netif_running(tp->dev))
10572 return -ENODEV;
10573
f07e9af3 10574 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10575 max = TG3_SERDES_TIMEOUT_SEC;
10576 else
10577 max = TG3_COPPER_TIMEOUT_SEC;
10578
10579 for (i = 0; i < max; i++) {
10580 if (netif_carrier_ok(tp->dev))
10581 return 0;
10582
10583 if (msleep_interruptible(1000))
10584 break;
10585 }
10586
10587 return -EIO;
10588}
10589
a71116d1 10590/* Only test the commonly used registers */
30ca3e37 10591static int tg3_test_registers(struct tg3 *tp)
a71116d1 10592{
b16250e3 10593 int i, is_5705, is_5750;
a71116d1
MC
10594 u32 offset, read_mask, write_mask, val, save_val, read_val;
10595 static struct {
10596 u16 offset;
10597 u16 flags;
10598#define TG3_FL_5705 0x1
10599#define TG3_FL_NOT_5705 0x2
10600#define TG3_FL_NOT_5788 0x4
b16250e3 10601#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10602 u32 read_mask;
10603 u32 write_mask;
10604 } reg_tbl[] = {
10605 /* MAC Control Registers */
10606 { MAC_MODE, TG3_FL_NOT_5705,
10607 0x00000000, 0x00ef6f8c },
10608 { MAC_MODE, TG3_FL_5705,
10609 0x00000000, 0x01ef6b8c },
10610 { MAC_STATUS, TG3_FL_NOT_5705,
10611 0x03800107, 0x00000000 },
10612 { MAC_STATUS, TG3_FL_5705,
10613 0x03800100, 0x00000000 },
10614 { MAC_ADDR_0_HIGH, 0x0000,
10615 0x00000000, 0x0000ffff },
10616 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10617 0x00000000, 0xffffffff },
a71116d1
MC
10618 { MAC_RX_MTU_SIZE, 0x0000,
10619 0x00000000, 0x0000ffff },
10620 { MAC_TX_MODE, 0x0000,
10621 0x00000000, 0x00000070 },
10622 { MAC_TX_LENGTHS, 0x0000,
10623 0x00000000, 0x00003fff },
10624 { MAC_RX_MODE, TG3_FL_NOT_5705,
10625 0x00000000, 0x000007fc },
10626 { MAC_RX_MODE, TG3_FL_5705,
10627 0x00000000, 0x000007dc },
10628 { MAC_HASH_REG_0, 0x0000,
10629 0x00000000, 0xffffffff },
10630 { MAC_HASH_REG_1, 0x0000,
10631 0x00000000, 0xffffffff },
10632 { MAC_HASH_REG_2, 0x0000,
10633 0x00000000, 0xffffffff },
10634 { MAC_HASH_REG_3, 0x0000,
10635 0x00000000, 0xffffffff },
10636
10637 /* Receive Data and Receive BD Initiator Control Registers. */
10638 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10639 0x00000000, 0xffffffff },
10640 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10641 0x00000000, 0xffffffff },
10642 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10643 0x00000000, 0x00000003 },
10644 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10645 0x00000000, 0xffffffff },
10646 { RCVDBDI_STD_BD+0, 0x0000,
10647 0x00000000, 0xffffffff },
10648 { RCVDBDI_STD_BD+4, 0x0000,
10649 0x00000000, 0xffffffff },
10650 { RCVDBDI_STD_BD+8, 0x0000,
10651 0x00000000, 0xffff0002 },
10652 { RCVDBDI_STD_BD+0xc, 0x0000,
10653 0x00000000, 0xffffffff },
6aa20a22 10654
a71116d1
MC
10655 /* Receive BD Initiator Control Registers. */
10656 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10657 0x00000000, 0xffffffff },
10658 { RCVBDI_STD_THRESH, TG3_FL_5705,
10659 0x00000000, 0x000003ff },
10660 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10661 0x00000000, 0xffffffff },
6aa20a22 10662
a71116d1
MC
10663 /* Host Coalescing Control Registers. */
10664 { HOSTCC_MODE, TG3_FL_NOT_5705,
10665 0x00000000, 0x00000004 },
10666 { HOSTCC_MODE, TG3_FL_5705,
10667 0x00000000, 0x000000f6 },
10668 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10669 0x00000000, 0xffffffff },
10670 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10671 0x00000000, 0x000003ff },
10672 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10673 0x00000000, 0xffffffff },
10674 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10675 0x00000000, 0x000003ff },
10676 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10677 0x00000000, 0xffffffff },
10678 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10679 0x00000000, 0x000000ff },
10680 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10681 0x00000000, 0xffffffff },
10682 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10683 0x00000000, 0x000000ff },
10684 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10685 0x00000000, 0xffffffff },
10686 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10687 0x00000000, 0xffffffff },
10688 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10689 0x00000000, 0xffffffff },
10690 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10691 0x00000000, 0x000000ff },
10692 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10693 0x00000000, 0xffffffff },
10694 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10695 0x00000000, 0x000000ff },
10696 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10697 0x00000000, 0xffffffff },
10698 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10699 0x00000000, 0xffffffff },
10700 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10701 0x00000000, 0xffffffff },
10702 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10703 0x00000000, 0xffffffff },
10704 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10705 0x00000000, 0xffffffff },
10706 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10707 0xffffffff, 0x00000000 },
10708 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10709 0xffffffff, 0x00000000 },
10710
10711 /* Buffer Manager Control Registers. */
b16250e3 10712 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10713 0x00000000, 0x007fff80 },
b16250e3 10714 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10715 0x00000000, 0x007fffff },
10716 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10717 0x00000000, 0x0000003f },
10718 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10719 0x00000000, 0x000001ff },
10720 { BUFMGR_MB_HIGH_WATER, 0x0000,
10721 0x00000000, 0x000001ff },
10722 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10723 0xffffffff, 0x00000000 },
10724 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10725 0xffffffff, 0x00000000 },
6aa20a22 10726
a71116d1
MC
10727 /* Mailbox Registers */
10728 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10729 0x00000000, 0x000001ff },
10730 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10731 0x00000000, 0x000001ff },
10732 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10733 0x00000000, 0x000007ff },
10734 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10735 0x00000000, 0x000001ff },
10736
10737 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10738 };
10739
b16250e3
MC
10740 is_5705 = is_5750 = 0;
10741 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
a71116d1 10742 is_5705 = 1;
b16250e3
MC
10743 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10744 is_5750 = 1;
10745 }
a71116d1
MC
10746
10747 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10748 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10749 continue;
10750
10751 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10752 continue;
10753
10754 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10755 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10756 continue;
10757
b16250e3
MC
10758 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10759 continue;
10760
a71116d1
MC
10761 offset = (u32) reg_tbl[i].offset;
10762 read_mask = reg_tbl[i].read_mask;
10763 write_mask = reg_tbl[i].write_mask;
10764
10765 /* Save the original register content */
10766 save_val = tr32(offset);
10767
10768 /* Determine the read-only value. */
10769 read_val = save_val & read_mask;
10770
10771 /* Write zero to the register, then make sure the read-only bits
10772 * are not changed and the read/write bits are all zeros.
10773 */
10774 tw32(offset, 0);
10775
10776 val = tr32(offset);
10777
10778 /* Test the read-only and read/write bits. */
10779 if (((val & read_mask) != read_val) || (val & write_mask))
10780 goto out;
10781
10782 /* Write ones to all the bits defined by RdMask and WrMask, then
10783 * make sure the read-only bits are not changed and the
10784 * read/write bits are all ones.
10785 */
10786 tw32(offset, read_mask | write_mask);
10787
10788 val = tr32(offset);
10789
10790 /* Test the read-only bits. */
10791 if ((val & read_mask) != read_val)
10792 goto out;
10793
10794 /* Test the read/write bits. */
10795 if ((val & write_mask) != write_mask)
10796 goto out;
10797
10798 tw32(offset, save_val);
10799 }
10800
10801 return 0;
10802
10803out:
9f88f29f 10804 if (netif_msg_hw(tp))
2445e461
MC
10805 netdev_err(tp->dev,
10806 "Register test failed at offset %x\n", offset);
a71116d1
MC
10807 tw32(offset, save_val);
10808 return -EIO;
10809}
10810
7942e1db
MC
10811static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10812{
f71e1309 10813 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10814 int i;
10815 u32 j;
10816
e9edda69 10817 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10818 for (j = 0; j < len; j += 4) {
10819 u32 val;
10820
10821 tg3_write_mem(tp, offset + j, test_pattern[i]);
10822 tg3_read_mem(tp, offset + j, &val);
10823 if (val != test_pattern[i])
10824 return -EIO;
10825 }
10826 }
10827 return 0;
10828}
10829
10830static int tg3_test_memory(struct tg3 *tp)
10831{
10832 static struct mem_entry {
10833 u32 offset;
10834 u32 len;
10835 } mem_tbl_570x[] = {
38690194 10836 { 0x00000000, 0x00b50},
7942e1db
MC
10837 { 0x00002000, 0x1c000},
10838 { 0xffffffff, 0x00000}
10839 }, mem_tbl_5705[] = {
10840 { 0x00000100, 0x0000c},
10841 { 0x00000200, 0x00008},
7942e1db
MC
10842 { 0x00004000, 0x00800},
10843 { 0x00006000, 0x01000},
10844 { 0x00008000, 0x02000},
10845 { 0x00010000, 0x0e000},
10846 { 0xffffffff, 0x00000}
79f4d13a
MC
10847 }, mem_tbl_5755[] = {
10848 { 0x00000200, 0x00008},
10849 { 0x00004000, 0x00800},
10850 { 0x00006000, 0x00800},
10851 { 0x00008000, 0x02000},
10852 { 0x00010000, 0x0c000},
10853 { 0xffffffff, 0x00000}
b16250e3
MC
10854 }, mem_tbl_5906[] = {
10855 { 0x00000200, 0x00008},
10856 { 0x00004000, 0x00400},
10857 { 0x00006000, 0x00400},
10858 { 0x00008000, 0x01000},
10859 { 0x00010000, 0x01000},
10860 { 0xffffffff, 0x00000}
8b5a6c42
MC
10861 }, mem_tbl_5717[] = {
10862 { 0x00000200, 0x00008},
10863 { 0x00010000, 0x0a000},
10864 { 0x00020000, 0x13c00},
10865 { 0xffffffff, 0x00000}
10866 }, mem_tbl_57765[] = {
10867 { 0x00000200, 0x00008},
10868 { 0x00004000, 0x00800},
10869 { 0x00006000, 0x09800},
10870 { 0x00010000, 0x0a000},
10871 { 0xffffffff, 0x00000}
7942e1db
MC
10872 };
10873 struct mem_entry *mem_tbl;
10874 int err = 0;
10875 int i;
10876
0a58d668 10877 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
8b5a6c42
MC
10878 mem_tbl = mem_tbl_5717;
10879 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10880 mem_tbl = mem_tbl_57765;
10881 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
321d32a0
MC
10882 mem_tbl = mem_tbl_5755;
10883 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10884 mem_tbl = mem_tbl_5906;
10885 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10886 mem_tbl = mem_tbl_5705;
10887 else
7942e1db
MC
10888 mem_tbl = mem_tbl_570x;
10889
10890 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10891 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10892 if (err)
7942e1db
MC
10893 break;
10894 }
6aa20a22 10895
7942e1db
MC
10896 return err;
10897}
10898
9f40dead
MC
10899#define TG3_MAC_LOOPBACK 0
10900#define TG3_PHY_LOOPBACK 1
10901
10902static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
c76949a6 10903{
9f40dead 10904 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
fd2ce37f 10905 u32 desc_idx, coal_now;
c76949a6
MC
10906 struct sk_buff *skb, *rx_skb;
10907 u8 *tx_data;
10908 dma_addr_t map;
10909 int num_pkts, tx_len, rx_len, i, err;
10910 struct tg3_rx_buffer_desc *desc;
898a56f8 10911 struct tg3_napi *tnapi, *rnapi;
8fea32b9 10912 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 10913
c8873405
MC
10914 tnapi = &tp->napi[0];
10915 rnapi = &tp->napi[0];
0c1d0e2b 10916 if (tp->irq_cnt > 1) {
1da85aa3
MC
10917 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
10918 rnapi = &tp->napi[1];
c8873405
MC
10919 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10920 tnapi = &tp->napi[1];
0c1d0e2b 10921 }
fd2ce37f 10922 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 10923
9f40dead 10924 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
10925 /* HW errata - mac loopback fails in some cases on 5780.
10926 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
10927 * errata. Also, the MAC loopback test is deprecated for
10928 * all newer ASIC revisions.
c94e3941 10929 */
aba49f24
MC
10930 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
10931 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
c94e3941
MC
10932 return 0;
10933
49692ca1
MC
10934 mac_mode = tp->mac_mode &
10935 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
10936 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
e8f3f6ca
MC
10937 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10938 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 10939 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
10940 mac_mode |= MAC_MODE_PORT_MODE_MII;
10941 else
10942 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead
MC
10943 tw32(MAC_MODE, mac_mode);
10944 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
3f7045c1
MC
10945 u32 val;
10946
f07e9af3 10947 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 10948 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
10949 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10950 } else
10951 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 10952
9ef8ca99
MC
10953 tg3_phy_toggle_automdix(tp, 0);
10954
3f7045c1 10955 tg3_writephy(tp, MII_BMCR, val);
c94e3941 10956 udelay(40);
5d64ad34 10957
49692ca1
MC
10958 mac_mode = tp->mac_mode &
10959 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 10960 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
10961 tg3_writephy(tp, MII_TG3_FET_PTEST,
10962 MII_TG3_FET_PTEST_FRC_TX_LINK |
10963 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10964 /* The write needs to be flushed for the AC131 */
10965 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10966 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
10967 mac_mode |= MAC_MODE_PORT_MODE_MII;
10968 } else
10969 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 10970
c94e3941 10971 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 10972 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
10973 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10974 udelay(10);
10975 tw32_f(MAC_RX_MODE, tp->rx_mode);
10976 }
e8f3f6ca 10977 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
10978 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10979 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 10980 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 10981 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 10982 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
10983 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10984 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10985 }
9f40dead 10986 tw32(MAC_MODE, mac_mode);
49692ca1
MC
10987
10988 /* Wait for link */
10989 for (i = 0; i < 100; i++) {
10990 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
10991 break;
10992 mdelay(1);
10993 }
859a5887 10994 } else {
9f40dead 10995 return -EINVAL;
859a5887 10996 }
c76949a6
MC
10997
10998 err = -EIO;
10999
c76949a6 11000 tx_len = 1514;
a20e9c62 11001 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11002 if (!skb)
11003 return -ENOMEM;
11004
c76949a6
MC
11005 tx_data = skb_put(skb, tx_len);
11006 memcpy(tx_data, tp->dev->dev_addr, 6);
11007 memset(tx_data + 6, 0x0, 8);
11008
11009 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
11010
11011 for (i = 14; i < tx_len; i++)
11012 tx_data[i] = (u8) (i & 0xff);
11013
f4188d8a
AD
11014 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11015 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11016 dev_kfree_skb(skb);
11017 return -EIO;
11018 }
c76949a6
MC
11019
11020 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11021 rnapi->coal_now);
c76949a6
MC
11022
11023 udelay(10);
11024
898a56f8 11025 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11026
c76949a6
MC
11027 num_pkts = 0;
11028
f4188d8a 11029 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
c76949a6 11030
f3f3f27e 11031 tnapi->tx_prod++;
c76949a6
MC
11032 num_pkts++;
11033
f3f3f27e
MC
11034 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11035 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11036
11037 udelay(10);
11038
303fc921
MC
11039 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11040 for (i = 0; i < 35; i++) {
c76949a6 11041 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11042 coal_now);
c76949a6
MC
11043
11044 udelay(10);
11045
898a56f8
MC
11046 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11047 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11048 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11049 (rx_idx == (rx_start_idx + num_pkts)))
11050 break;
11051 }
11052
f4188d8a 11053 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11054 dev_kfree_skb(skb);
11055
f3f3f27e 11056 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11057 goto out;
11058
11059 if (rx_idx != rx_start_idx + num_pkts)
11060 goto out;
11061
72334482 11062 desc = &rnapi->rx_rcb[rx_start_idx];
c76949a6
MC
11063 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11064 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
11065 if (opaque_key != RXD_OPAQUE_RING_STD)
11066 goto out;
11067
11068 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11069 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11070 goto out;
11071
11072 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
11073 if (rx_len != tx_len)
11074 goto out;
11075
21f581a5 11076 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
c76949a6 11077
4e5e4f0d 11078 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
c76949a6
MC
11079 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
11080
11081 for (i = 14; i < tx_len; i++) {
11082 if (*(rx_skb->data + i) != (u8) (i & 0xff))
11083 goto out;
11084 }
11085 err = 0;
6aa20a22 11086
c76949a6
MC
11087 /* tg3_free_rings will unmap and free the rx_skb */
11088out:
11089 return err;
11090}
11091
9f40dead
MC
11092#define TG3_MAC_LOOPBACK_FAILED 1
11093#define TG3_PHY_LOOPBACK_FAILED 2
11094#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
11095 TG3_PHY_LOOPBACK_FAILED)
11096
11097static int tg3_test_loopback(struct tg3 *tp)
11098{
11099 int err = 0;
ab789046 11100 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11101
11102 if (!netif_running(tp->dev))
11103 return TG3_LOOPBACK_FAILED;
11104
ab789046
MC
11105 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11106 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11107
b9ec6c1b 11108 err = tg3_reset_hw(tp, 1);
ab789046
MC
11109 if (err) {
11110 err = TG3_LOOPBACK_FAILED;
11111 goto done;
11112 }
9f40dead 11113
6833c043 11114 /* Turn off gphy autopowerdown. */
f07e9af3 11115 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11116 tg3_phy_toggle_apd(tp, false);
11117
321d32a0 11118 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11119 int i;
11120 u32 status;
11121
11122 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11123
11124 /* Wait for up to 40 microseconds to acquire lock. */
11125 for (i = 0; i < 4; i++) {
11126 status = tr32(TG3_CPMU_MUTEX_GNT);
11127 if (status == CPMU_MUTEX_GNT_DRIVER)
11128 break;
11129 udelay(10);
11130 }
11131
ab789046
MC
11132 if (status != CPMU_MUTEX_GNT_DRIVER) {
11133 err = TG3_LOOPBACK_FAILED;
11134 goto done;
11135 }
9936bcf6 11136
b2a5c19c 11137 /* Turn off link-based power management. */
e875093c 11138 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11139 tw32(TG3_CPMU_CTRL,
11140 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11141 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11142 }
11143
9f40dead
MC
11144 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
11145 err |= TG3_MAC_LOOPBACK_FAILED;
9936bcf6 11146
321d32a0 11147 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
9936bcf6
MC
11148 tw32(TG3_CPMU_CTRL, cpmuctrl);
11149
11150 /* Release the mutex */
11151 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11152 }
11153
f07e9af3 11154 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
dd477003 11155 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
9f40dead
MC
11156 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
11157 err |= TG3_PHY_LOOPBACK_FAILED;
11158 }
11159
6833c043 11160 /* Re-enable gphy autopowerdown. */
f07e9af3 11161 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11162 tg3_phy_toggle_apd(tp, true);
11163
ab789046
MC
11164done:
11165 tp->phy_flags |= eee_cap;
11166
9f40dead
MC
11167 return err;
11168}
11169
4cafd3f5
MC
11170static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11171 u64 *data)
11172{
566f86ad
MC
11173 struct tg3 *tp = netdev_priv(dev);
11174
80096068 11175 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11176 tg3_power_up(tp);
bc1c7567 11177
566f86ad
MC
11178 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11179
11180 if (tg3_test_nvram(tp) != 0) {
11181 etest->flags |= ETH_TEST_FL_FAILED;
11182 data[0] = 1;
11183 }
ca43007a
MC
11184 if (tg3_test_link(tp) != 0) {
11185 etest->flags |= ETH_TEST_FL_FAILED;
11186 data[1] = 1;
11187 }
a71116d1 11188 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11189 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11190
11191 if (netif_running(dev)) {
b02fd9e3 11192 tg3_phy_stop(tp);
a71116d1 11193 tg3_netif_stop(tp);
bbe832c0
MC
11194 irq_sync = 1;
11195 }
a71116d1 11196
bbe832c0 11197 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11198
11199 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11200 err = tg3_nvram_lock(tp);
a71116d1
MC
11201 tg3_halt_cpu(tp, RX_CPU_BASE);
11202 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
11203 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11204 if (!err)
11205 tg3_nvram_unlock(tp);
a71116d1 11206
f07e9af3 11207 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11208 tg3_phy_reset(tp);
11209
a71116d1
MC
11210 if (tg3_test_registers(tp) != 0) {
11211 etest->flags |= ETH_TEST_FL_FAILED;
11212 data[2] = 1;
11213 }
7942e1db
MC
11214 if (tg3_test_memory(tp) != 0) {
11215 etest->flags |= ETH_TEST_FL_FAILED;
11216 data[3] = 1;
11217 }
9f40dead 11218 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11219 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11220
f47c11ee
DM
11221 tg3_full_unlock(tp);
11222
d4bc3927
MC
11223 if (tg3_test_interrupt(tp) != 0) {
11224 etest->flags |= ETH_TEST_FL_FAILED;
11225 data[5] = 1;
11226 }
f47c11ee
DM
11227
11228 tg3_full_lock(tp, 0);
d4bc3927 11229
a71116d1
MC
11230 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11231 if (netif_running(dev)) {
11232 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
11233 err2 = tg3_restart_hw(tp, 1);
11234 if (!err2)
b9ec6c1b 11235 tg3_netif_start(tp);
a71116d1 11236 }
f47c11ee
DM
11237
11238 tg3_full_unlock(tp);
b02fd9e3
MC
11239
11240 if (irq_sync && !err2)
11241 tg3_phy_start(tp);
a71116d1 11242 }
80096068 11243 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11244 tg3_power_down(tp);
bc1c7567 11245
4cafd3f5
MC
11246}
11247
1da177e4
LT
11248static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11249{
11250 struct mii_ioctl_data *data = if_mii(ifr);
11251 struct tg3 *tp = netdev_priv(dev);
11252 int err;
11253
b02fd9e3 11254 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
3f0e3ad7 11255 struct phy_device *phydev;
f07e9af3 11256 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11257 return -EAGAIN;
3f0e3ad7 11258 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11259 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11260 }
11261
33f401ae 11262 switch (cmd) {
1da177e4 11263 case SIOCGMIIPHY:
882e9793 11264 data->phy_id = tp->phy_addr;
1da177e4
LT
11265
11266 /* fallthru */
11267 case SIOCGMIIREG: {
11268 u32 mii_regval;
11269
f07e9af3 11270 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11271 break; /* We have no PHY */
11272
f746a313
MC
11273 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11274 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11275 !netif_running(dev)))
bc1c7567
MC
11276 return -EAGAIN;
11277
f47c11ee 11278 spin_lock_bh(&tp->lock);
1da177e4 11279 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11280 spin_unlock_bh(&tp->lock);
1da177e4
LT
11281
11282 data->val_out = mii_regval;
11283
11284 return err;
11285 }
11286
11287 case SIOCSMIIREG:
f07e9af3 11288 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11289 break; /* We have no PHY */
11290
f746a313
MC
11291 if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
11292 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
11293 !netif_running(dev)))
bc1c7567
MC
11294 return -EAGAIN;
11295
f47c11ee 11296 spin_lock_bh(&tp->lock);
1da177e4 11297 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11298 spin_unlock_bh(&tp->lock);
1da177e4
LT
11299
11300 return err;
11301
11302 default:
11303 /* do nothing */
11304 break;
11305 }
11306 return -EOPNOTSUPP;
11307}
11308
15f9850d
DM
11309static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11310{
11311 struct tg3 *tp = netdev_priv(dev);
11312
11313 memcpy(ec, &tp->coal, sizeof(*ec));
11314 return 0;
11315}
11316
d244c892
MC
11317static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11318{
11319 struct tg3 *tp = netdev_priv(dev);
11320 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11321 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11322
11323 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11324 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11325 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11326 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11327 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11328 }
11329
11330 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11331 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11332 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11333 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11334 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11335 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11336 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11337 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11338 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11339 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11340 return -EINVAL;
11341
11342 /* No rx interrupts will be generated if both are zero */
11343 if ((ec->rx_coalesce_usecs == 0) &&
11344 (ec->rx_max_coalesced_frames == 0))
11345 return -EINVAL;
11346
11347 /* No tx interrupts will be generated if both are zero */
11348 if ((ec->tx_coalesce_usecs == 0) &&
11349 (ec->tx_max_coalesced_frames == 0))
11350 return -EINVAL;
11351
11352 /* Only copy relevant parameters, ignore all others. */
11353 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11354 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11355 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11356 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11357 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11358 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11359 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11360 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11361 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11362
11363 if (netif_running(dev)) {
11364 tg3_full_lock(tp, 0);
11365 __tg3_set_coalesce(tp, &tp->coal);
11366 tg3_full_unlock(tp);
11367 }
11368 return 0;
11369}
11370
7282d491 11371static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11372 .get_settings = tg3_get_settings,
11373 .set_settings = tg3_set_settings,
11374 .get_drvinfo = tg3_get_drvinfo,
11375 .get_regs_len = tg3_get_regs_len,
11376 .get_regs = tg3_get_regs,
11377 .get_wol = tg3_get_wol,
11378 .set_wol = tg3_set_wol,
11379 .get_msglevel = tg3_get_msglevel,
11380 .set_msglevel = tg3_set_msglevel,
11381 .nway_reset = tg3_nway_reset,
11382 .get_link = ethtool_op_get_link,
11383 .get_eeprom_len = tg3_get_eeprom_len,
11384 .get_eeprom = tg3_get_eeprom,
11385 .set_eeprom = tg3_set_eeprom,
11386 .get_ringparam = tg3_get_ringparam,
11387 .set_ringparam = tg3_set_ringparam,
11388 .get_pauseparam = tg3_get_pauseparam,
11389 .set_pauseparam = tg3_set_pauseparam,
11390 .get_rx_csum = tg3_get_rx_csum,
11391 .set_rx_csum = tg3_set_rx_csum,
1da177e4 11392 .set_tx_csum = tg3_set_tx_csum,
1da177e4 11393 .set_sg = ethtool_op_set_sg,
1da177e4 11394 .set_tso = tg3_set_tso,
4cafd3f5 11395 .self_test = tg3_self_test,
1da177e4 11396 .get_strings = tg3_get_strings,
4009a93d 11397 .phys_id = tg3_phys_id,
1da177e4 11398 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11399 .get_coalesce = tg3_get_coalesce,
d244c892 11400 .set_coalesce = tg3_set_coalesce,
b9f2c044 11401 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11402};
11403
11404static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11405{
1b27777a 11406 u32 cursize, val, magic;
1da177e4
LT
11407
11408 tp->nvram_size = EEPROM_CHIP_SIZE;
11409
e4f34110 11410 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11411 return;
11412
b16250e3
MC
11413 if ((magic != TG3_EEPROM_MAGIC) &&
11414 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11415 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11416 return;
11417
11418 /*
11419 * Size the chip by reading offsets at increasing powers of two.
11420 * When we encounter our validation signature, we know the addressing
11421 * has wrapped around, and thus have our chip size.
11422 */
1b27777a 11423 cursize = 0x10;
1da177e4
LT
11424
11425 while (cursize < tp->nvram_size) {
e4f34110 11426 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11427 return;
11428
1820180b 11429 if (val == magic)
1da177e4
LT
11430 break;
11431
11432 cursize <<= 1;
11433 }
11434
11435 tp->nvram_size = cursize;
11436}
6aa20a22 11437
1da177e4
LT
11438static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11439{
11440 u32 val;
11441
df259d8c
MC
11442 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11443 tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11444 return;
11445
11446 /* Selfboot format */
1820180b 11447 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11448 tg3_get_eeprom_size(tp);
11449 return;
11450 }
11451
6d348f2c 11452 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11453 if (val != 0) {
6d348f2c
MC
11454 /* This is confusing. We want to operate on the
11455 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11456 * call will read from NVRAM and byteswap the data
11457 * according to the byteswapping settings for all
11458 * other register accesses. This ensures the data we
11459 * want will always reside in the lower 16-bits.
11460 * However, the data in NVRAM is in LE format, which
11461 * means the data from the NVRAM read will always be
11462 * opposite the endianness of the CPU. The 16-bit
11463 * byteswap then brings the data to CPU endianness.
11464 */
11465 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11466 return;
11467 }
11468 }
fd1122a2 11469 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11470}
11471
11472static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11473{
11474 u32 nvcfg1;
11475
11476 nvcfg1 = tr32(NVRAM_CFG1);
11477 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11478 tp->tg3_flags2 |= TG3_FLG2_FLASH;
8590a603 11479 } else {
1da177e4
LT
11480 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11481 tw32(NVRAM_CFG1, nvcfg1);
11482 }
11483
4c987487 11484 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
a4e2b347 11485 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4 11486 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11487 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11488 tp->nvram_jedecnum = JEDEC_ATMEL;
11489 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11490 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11491 break;
11492 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11493 tp->nvram_jedecnum = JEDEC_ATMEL;
11494 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11495 break;
11496 case FLASH_VENDOR_ATMEL_EEPROM:
11497 tp->nvram_jedecnum = JEDEC_ATMEL;
11498 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11499 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11500 break;
11501 case FLASH_VENDOR_ST:
11502 tp->nvram_jedecnum = JEDEC_ST;
11503 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11504 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11505 break;
11506 case FLASH_VENDOR_SAIFUN:
11507 tp->nvram_jedecnum = JEDEC_SAIFUN;
11508 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11509 break;
11510 case FLASH_VENDOR_SST_SMALL:
11511 case FLASH_VENDOR_SST_LARGE:
11512 tp->nvram_jedecnum = JEDEC_SST;
11513 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11514 break;
1da177e4 11515 }
8590a603 11516 } else {
1da177e4
LT
11517 tp->nvram_jedecnum = JEDEC_ATMEL;
11518 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11519 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11520 }
11521}
11522
a1b950d5
MC
11523static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11524{
11525 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11526 case FLASH_5752PAGE_SIZE_256:
11527 tp->nvram_pagesize = 256;
11528 break;
11529 case FLASH_5752PAGE_SIZE_512:
11530 tp->nvram_pagesize = 512;
11531 break;
11532 case FLASH_5752PAGE_SIZE_1K:
11533 tp->nvram_pagesize = 1024;
11534 break;
11535 case FLASH_5752PAGE_SIZE_2K:
11536 tp->nvram_pagesize = 2048;
11537 break;
11538 case FLASH_5752PAGE_SIZE_4K:
11539 tp->nvram_pagesize = 4096;
11540 break;
11541 case FLASH_5752PAGE_SIZE_264:
11542 tp->nvram_pagesize = 264;
11543 break;
11544 case FLASH_5752PAGE_SIZE_528:
11545 tp->nvram_pagesize = 528;
11546 break;
11547 }
11548}
11549
361b4ac2
MC
11550static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11551{
11552 u32 nvcfg1;
11553
11554 nvcfg1 = tr32(NVRAM_CFG1);
11555
e6af301b
MC
11556 /* NVRAM protection for TPM */
11557 if (nvcfg1 & (1 << 27))
f66a29b0 11558 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
e6af301b 11559
361b4ac2 11560 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11561 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11562 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11563 tp->nvram_jedecnum = JEDEC_ATMEL;
11564 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11565 break;
11566 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11567 tp->nvram_jedecnum = JEDEC_ATMEL;
11568 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11569 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11570 break;
11571 case FLASH_5752VENDOR_ST_M45PE10:
11572 case FLASH_5752VENDOR_ST_M45PE20:
11573 case FLASH_5752VENDOR_ST_M45PE40:
11574 tp->nvram_jedecnum = JEDEC_ST;
11575 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11576 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11577 break;
361b4ac2
MC
11578 }
11579
11580 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
a1b950d5 11581 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11582 } else {
361b4ac2
MC
11583 /* For eeprom, set pagesize to maximum eeprom size */
11584 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11585
11586 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11587 tw32(NVRAM_CFG1, nvcfg1);
11588 }
11589}
11590
d3c7b886
MC
11591static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11592{
989a9d23 11593 u32 nvcfg1, protect = 0;
d3c7b886
MC
11594
11595 nvcfg1 = tr32(NVRAM_CFG1);
11596
11597 /* NVRAM protection for TPM */
989a9d23 11598 if (nvcfg1 & (1 << 27)) {
f66a29b0 11599 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
989a9d23
MC
11600 protect = 1;
11601 }
d3c7b886 11602
989a9d23
MC
11603 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11604 switch (nvcfg1) {
8590a603
MC
11605 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11606 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11607 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11608 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11609 tp->nvram_jedecnum = JEDEC_ATMEL;
11610 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11611 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11612 tp->nvram_pagesize = 264;
11613 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11614 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11615 tp->nvram_size = (protect ? 0x3e200 :
11616 TG3_NVRAM_SIZE_512KB);
11617 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11618 tp->nvram_size = (protect ? 0x1f200 :
11619 TG3_NVRAM_SIZE_256KB);
11620 else
11621 tp->nvram_size = (protect ? 0x1f200 :
11622 TG3_NVRAM_SIZE_128KB);
11623 break;
11624 case FLASH_5752VENDOR_ST_M45PE10:
11625 case FLASH_5752VENDOR_ST_M45PE20:
11626 case FLASH_5752VENDOR_ST_M45PE40:
11627 tp->nvram_jedecnum = JEDEC_ST;
11628 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11629 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11630 tp->nvram_pagesize = 256;
11631 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11632 tp->nvram_size = (protect ?
11633 TG3_NVRAM_SIZE_64KB :
11634 TG3_NVRAM_SIZE_128KB);
11635 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11636 tp->nvram_size = (protect ?
11637 TG3_NVRAM_SIZE_64KB :
11638 TG3_NVRAM_SIZE_256KB);
11639 else
11640 tp->nvram_size = (protect ?
11641 TG3_NVRAM_SIZE_128KB :
11642 TG3_NVRAM_SIZE_512KB);
11643 break;
d3c7b886
MC
11644 }
11645}
11646
1b27777a
MC
11647static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11648{
11649 u32 nvcfg1;
11650
11651 nvcfg1 = tr32(NVRAM_CFG1);
11652
11653 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11654 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11655 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11656 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11657 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11658 tp->nvram_jedecnum = JEDEC_ATMEL;
11659 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11660 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11661
8590a603
MC
11662 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11663 tw32(NVRAM_CFG1, nvcfg1);
11664 break;
11665 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11666 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11667 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11668 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11669 tp->nvram_jedecnum = JEDEC_ATMEL;
11670 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11671 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11672 tp->nvram_pagesize = 264;
11673 break;
11674 case FLASH_5752VENDOR_ST_M45PE10:
11675 case FLASH_5752VENDOR_ST_M45PE20:
11676 case FLASH_5752VENDOR_ST_M45PE40:
11677 tp->nvram_jedecnum = JEDEC_ST;
11678 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11679 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11680 tp->nvram_pagesize = 256;
11681 break;
1b27777a
MC
11682 }
11683}
11684
6b91fa02
MC
11685static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11686{
11687 u32 nvcfg1, protect = 0;
11688
11689 nvcfg1 = tr32(NVRAM_CFG1);
11690
11691 /* NVRAM protection for TPM */
11692 if (nvcfg1 & (1 << 27)) {
f66a29b0 11693 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
6b91fa02
MC
11694 protect = 1;
11695 }
11696
11697 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11698 switch (nvcfg1) {
8590a603
MC
11699 case FLASH_5761VENDOR_ATMEL_ADB021D:
11700 case FLASH_5761VENDOR_ATMEL_ADB041D:
11701 case FLASH_5761VENDOR_ATMEL_ADB081D:
11702 case FLASH_5761VENDOR_ATMEL_ADB161D:
11703 case FLASH_5761VENDOR_ATMEL_MDB021D:
11704 case FLASH_5761VENDOR_ATMEL_MDB041D:
11705 case FLASH_5761VENDOR_ATMEL_MDB081D:
11706 case FLASH_5761VENDOR_ATMEL_MDB161D:
11707 tp->nvram_jedecnum = JEDEC_ATMEL;
11708 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11709 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11710 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11711 tp->nvram_pagesize = 256;
11712 break;
11713 case FLASH_5761VENDOR_ST_A_M45PE20:
11714 case FLASH_5761VENDOR_ST_A_M45PE40:
11715 case FLASH_5761VENDOR_ST_A_M45PE80:
11716 case FLASH_5761VENDOR_ST_A_M45PE16:
11717 case FLASH_5761VENDOR_ST_M_M45PE20:
11718 case FLASH_5761VENDOR_ST_M_M45PE40:
11719 case FLASH_5761VENDOR_ST_M_M45PE80:
11720 case FLASH_5761VENDOR_ST_M_M45PE16:
11721 tp->nvram_jedecnum = JEDEC_ST;
11722 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11723 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11724 tp->nvram_pagesize = 256;
11725 break;
6b91fa02
MC
11726 }
11727
11728 if (protect) {
11729 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11730 } else {
11731 switch (nvcfg1) {
8590a603
MC
11732 case FLASH_5761VENDOR_ATMEL_ADB161D:
11733 case FLASH_5761VENDOR_ATMEL_MDB161D:
11734 case FLASH_5761VENDOR_ST_A_M45PE16:
11735 case FLASH_5761VENDOR_ST_M_M45PE16:
11736 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11737 break;
11738 case FLASH_5761VENDOR_ATMEL_ADB081D:
11739 case FLASH_5761VENDOR_ATMEL_MDB081D:
11740 case FLASH_5761VENDOR_ST_A_M45PE80:
11741 case FLASH_5761VENDOR_ST_M_M45PE80:
11742 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11743 break;
11744 case FLASH_5761VENDOR_ATMEL_ADB041D:
11745 case FLASH_5761VENDOR_ATMEL_MDB041D:
11746 case FLASH_5761VENDOR_ST_A_M45PE40:
11747 case FLASH_5761VENDOR_ST_M_M45PE40:
11748 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11749 break;
11750 case FLASH_5761VENDOR_ATMEL_ADB021D:
11751 case FLASH_5761VENDOR_ATMEL_MDB021D:
11752 case FLASH_5761VENDOR_ST_A_M45PE20:
11753 case FLASH_5761VENDOR_ST_M_M45PE20:
11754 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11755 break;
6b91fa02
MC
11756 }
11757 }
11758}
11759
b5d3772c
MC
11760static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11761{
11762 tp->nvram_jedecnum = JEDEC_ATMEL;
11763 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11764 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11765}
11766
321d32a0
MC
11767static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11768{
11769 u32 nvcfg1;
11770
11771 nvcfg1 = tr32(NVRAM_CFG1);
11772
11773 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11774 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11775 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11776 tp->nvram_jedecnum = JEDEC_ATMEL;
11777 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11778 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11779
11780 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11781 tw32(NVRAM_CFG1, nvcfg1);
11782 return;
11783 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11784 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11785 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11786 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11787 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11788 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11789 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11790 tp->nvram_jedecnum = JEDEC_ATMEL;
11791 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11792 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11793
11794 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11795 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11796 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11797 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11798 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11799 break;
11800 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11801 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11802 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11803 break;
11804 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11805 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11806 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11807 break;
11808 }
11809 break;
11810 case FLASH_5752VENDOR_ST_M45PE10:
11811 case FLASH_5752VENDOR_ST_M45PE20:
11812 case FLASH_5752VENDOR_ST_M45PE40:
11813 tp->nvram_jedecnum = JEDEC_ST;
11814 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11815 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11816
11817 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11818 case FLASH_5752VENDOR_ST_M45PE10:
11819 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11820 break;
11821 case FLASH_5752VENDOR_ST_M45PE20:
11822 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11823 break;
11824 case FLASH_5752VENDOR_ST_M45PE40:
11825 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11826 break;
11827 }
11828 break;
11829 default:
df259d8c 11830 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
321d32a0
MC
11831 return;
11832 }
11833
a1b950d5
MC
11834 tg3_nvram_get_pagesize(tp, nvcfg1);
11835 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
321d32a0 11836 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
a1b950d5
MC
11837}
11838
11839
11840static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11841{
11842 u32 nvcfg1;
11843
11844 nvcfg1 = tr32(NVRAM_CFG1);
11845
11846 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11847 case FLASH_5717VENDOR_ATMEL_EEPROM:
11848 case FLASH_5717VENDOR_MICRO_EEPROM:
11849 tp->nvram_jedecnum = JEDEC_ATMEL;
11850 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11851 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11852
11853 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11854 tw32(NVRAM_CFG1, nvcfg1);
11855 return;
11856 case FLASH_5717VENDOR_ATMEL_MDB011D:
11857 case FLASH_5717VENDOR_ATMEL_ADB011B:
11858 case FLASH_5717VENDOR_ATMEL_ADB011D:
11859 case FLASH_5717VENDOR_ATMEL_MDB021D:
11860 case FLASH_5717VENDOR_ATMEL_ADB021B:
11861 case FLASH_5717VENDOR_ATMEL_ADB021D:
11862 case FLASH_5717VENDOR_ATMEL_45USPT:
11863 tp->nvram_jedecnum = JEDEC_ATMEL;
11864 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11865 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11866
11867 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11868 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
11869 /* Detect size with tg3_nvram_get_size() */
11870 break;
a1b950d5
MC
11871 case FLASH_5717VENDOR_ATMEL_ADB021B:
11872 case FLASH_5717VENDOR_ATMEL_ADB021D:
11873 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11874 break;
11875 default:
11876 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11877 break;
11878 }
321d32a0 11879 break;
a1b950d5
MC
11880 case FLASH_5717VENDOR_ST_M_M25PE10:
11881 case FLASH_5717VENDOR_ST_A_M25PE10:
11882 case FLASH_5717VENDOR_ST_M_M45PE10:
11883 case FLASH_5717VENDOR_ST_A_M45PE10:
11884 case FLASH_5717VENDOR_ST_M_M25PE20:
11885 case FLASH_5717VENDOR_ST_A_M25PE20:
11886 case FLASH_5717VENDOR_ST_M_M45PE20:
11887 case FLASH_5717VENDOR_ST_A_M45PE20:
11888 case FLASH_5717VENDOR_ST_25USPT:
11889 case FLASH_5717VENDOR_ST_45USPT:
11890 tp->nvram_jedecnum = JEDEC_ST;
11891 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11892 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11893
11894 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11895 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 11896 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
11897 /* Detect size with tg3_nvram_get_size() */
11898 break;
11899 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
11900 case FLASH_5717VENDOR_ST_A_M45PE20:
11901 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11902 break;
11903 default:
11904 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11905 break;
11906 }
321d32a0 11907 break;
a1b950d5
MC
11908 default:
11909 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11910 return;
321d32a0 11911 }
a1b950d5
MC
11912
11913 tg3_nvram_get_pagesize(tp, nvcfg1);
11914 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11915 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
321d32a0
MC
11916}
11917
9b91b5f1
MC
11918static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
11919{
11920 u32 nvcfg1, nvmpinstrp;
11921
11922 nvcfg1 = tr32(NVRAM_CFG1);
11923 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
11924
11925 switch (nvmpinstrp) {
11926 case FLASH_5720_EEPROM_HD:
11927 case FLASH_5720_EEPROM_LD:
11928 tp->nvram_jedecnum = JEDEC_ATMEL;
11929 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11930
11931 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11932 tw32(NVRAM_CFG1, nvcfg1);
11933 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
11934 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11935 else
11936 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
11937 return;
11938 case FLASH_5720VENDOR_M_ATMEL_DB011D:
11939 case FLASH_5720VENDOR_A_ATMEL_DB011B:
11940 case FLASH_5720VENDOR_A_ATMEL_DB011D:
11941 case FLASH_5720VENDOR_M_ATMEL_DB021D:
11942 case FLASH_5720VENDOR_A_ATMEL_DB021B:
11943 case FLASH_5720VENDOR_A_ATMEL_DB021D:
11944 case FLASH_5720VENDOR_M_ATMEL_DB041D:
11945 case FLASH_5720VENDOR_A_ATMEL_DB041B:
11946 case FLASH_5720VENDOR_A_ATMEL_DB041D:
11947 case FLASH_5720VENDOR_M_ATMEL_DB081D:
11948 case FLASH_5720VENDOR_A_ATMEL_DB081D:
11949 case FLASH_5720VENDOR_ATMEL_45USPT:
11950 tp->nvram_jedecnum = JEDEC_ATMEL;
11951 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11952 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11953
11954 switch (nvmpinstrp) {
11955 case FLASH_5720VENDOR_M_ATMEL_DB021D:
11956 case FLASH_5720VENDOR_A_ATMEL_DB021B:
11957 case FLASH_5720VENDOR_A_ATMEL_DB021D:
11958 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11959 break;
11960 case FLASH_5720VENDOR_M_ATMEL_DB041D:
11961 case FLASH_5720VENDOR_A_ATMEL_DB041B:
11962 case FLASH_5720VENDOR_A_ATMEL_DB041D:
11963 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11964 break;
11965 case FLASH_5720VENDOR_M_ATMEL_DB081D:
11966 case FLASH_5720VENDOR_A_ATMEL_DB081D:
11967 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11968 break;
11969 default:
11970 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11971 break;
11972 }
11973 break;
11974 case FLASH_5720VENDOR_M_ST_M25PE10:
11975 case FLASH_5720VENDOR_M_ST_M45PE10:
11976 case FLASH_5720VENDOR_A_ST_M25PE10:
11977 case FLASH_5720VENDOR_A_ST_M45PE10:
11978 case FLASH_5720VENDOR_M_ST_M25PE20:
11979 case FLASH_5720VENDOR_M_ST_M45PE20:
11980 case FLASH_5720VENDOR_A_ST_M25PE20:
11981 case FLASH_5720VENDOR_A_ST_M45PE20:
11982 case FLASH_5720VENDOR_M_ST_M25PE40:
11983 case FLASH_5720VENDOR_M_ST_M45PE40:
11984 case FLASH_5720VENDOR_A_ST_M25PE40:
11985 case FLASH_5720VENDOR_A_ST_M45PE40:
11986 case FLASH_5720VENDOR_M_ST_M25PE80:
11987 case FLASH_5720VENDOR_M_ST_M45PE80:
11988 case FLASH_5720VENDOR_A_ST_M25PE80:
11989 case FLASH_5720VENDOR_A_ST_M45PE80:
11990 case FLASH_5720VENDOR_ST_25USPT:
11991 case FLASH_5720VENDOR_ST_45USPT:
11992 tp->nvram_jedecnum = JEDEC_ST;
11993 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11994 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11995
11996 switch (nvmpinstrp) {
11997 case FLASH_5720VENDOR_M_ST_M25PE20:
11998 case FLASH_5720VENDOR_M_ST_M45PE20:
11999 case FLASH_5720VENDOR_A_ST_M25PE20:
12000 case FLASH_5720VENDOR_A_ST_M45PE20:
12001 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12002 break;
12003 case FLASH_5720VENDOR_M_ST_M25PE40:
12004 case FLASH_5720VENDOR_M_ST_M45PE40:
12005 case FLASH_5720VENDOR_A_ST_M25PE40:
12006 case FLASH_5720VENDOR_A_ST_M45PE40:
12007 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12008 break;
12009 case FLASH_5720VENDOR_M_ST_M25PE80:
12010 case FLASH_5720VENDOR_M_ST_M45PE80:
12011 case FLASH_5720VENDOR_A_ST_M25PE80:
12012 case FLASH_5720VENDOR_A_ST_M45PE80:
12013 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12014 break;
12015 default:
12016 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12017 break;
12018 }
12019 break;
12020 default:
12021 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
12022 return;
12023 }
12024
12025 tg3_nvram_get_pagesize(tp, nvcfg1);
12026 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
12027 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
12028}
12029
1da177e4
LT
12030/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12031static void __devinit tg3_nvram_init(struct tg3 *tp)
12032{
1da177e4
LT
12033 tw32_f(GRC_EEPROM_ADDR,
12034 (EEPROM_ADDR_FSM_RESET |
12035 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12036 EEPROM_ADDR_CLKPERD_SHIFT)));
12037
9d57f01c 12038 msleep(1);
1da177e4
LT
12039
12040 /* Enable seeprom accesses. */
12041 tw32_f(GRC_LOCAL_CTRL,
12042 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12043 udelay(100);
12044
12045 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12046 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
12047 tp->tg3_flags |= TG3_FLAG_NVRAM;
12048
ec41c7df 12049 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12050 netdev_warn(tp->dev,
12051 "Cannot get nvram lock, %s failed\n",
05dbe005 12052 __func__);
ec41c7df
MC
12053 return;
12054 }
e6af301b 12055 tg3_enable_nvram_access(tp);
1da177e4 12056
989a9d23
MC
12057 tp->nvram_size = 0;
12058
361b4ac2
MC
12059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12060 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12061 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12062 tg3_get_5755_nvram_info(tp);
d30cdd28 12063 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12065 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12066 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12067 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12068 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12069 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12070 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12071 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12073 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12074 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12075 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12076 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12077 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12078 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12079 else
12080 tg3_get_nvram_info(tp);
12081
989a9d23
MC
12082 if (tp->nvram_size == 0)
12083 tg3_get_nvram_size(tp);
1da177e4 12084
e6af301b 12085 tg3_disable_nvram_access(tp);
381291b7 12086 tg3_nvram_unlock(tp);
1da177e4
LT
12087
12088 } else {
12089 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
12090
12091 tg3_get_eeprom_size(tp);
12092 }
12093}
12094
1da177e4
LT
12095static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12096 u32 offset, u32 len, u8 *buf)
12097{
12098 int i, j, rc = 0;
12099 u32 val;
12100
12101 for (i = 0; i < len; i += 4) {
b9fc7dc5 12102 u32 addr;
a9dc529d 12103 __be32 data;
1da177e4
LT
12104
12105 addr = offset + i;
12106
12107 memcpy(&data, buf + i, 4);
12108
62cedd11
MC
12109 /*
12110 * The SEEPROM interface expects the data to always be opposite
12111 * the native endian format. We accomplish this by reversing
12112 * all the operations that would have been performed on the
12113 * data from a call to tg3_nvram_read_be32().
12114 */
12115 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12116
12117 val = tr32(GRC_EEPROM_ADDR);
12118 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12119
12120 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12121 EEPROM_ADDR_READ);
12122 tw32(GRC_EEPROM_ADDR, val |
12123 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12124 (addr & EEPROM_ADDR_ADDR_MASK) |
12125 EEPROM_ADDR_START |
12126 EEPROM_ADDR_WRITE);
6aa20a22 12127
9d57f01c 12128 for (j = 0; j < 1000; j++) {
1da177e4
LT
12129 val = tr32(GRC_EEPROM_ADDR);
12130
12131 if (val & EEPROM_ADDR_COMPLETE)
12132 break;
9d57f01c 12133 msleep(1);
1da177e4
LT
12134 }
12135 if (!(val & EEPROM_ADDR_COMPLETE)) {
12136 rc = -EBUSY;
12137 break;
12138 }
12139 }
12140
12141 return rc;
12142}
12143
12144/* offset and length are dword aligned */
12145static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12146 u8 *buf)
12147{
12148 int ret = 0;
12149 u32 pagesize = tp->nvram_pagesize;
12150 u32 pagemask = pagesize - 1;
12151 u32 nvram_cmd;
12152 u8 *tmp;
12153
12154 tmp = kmalloc(pagesize, GFP_KERNEL);
12155 if (tmp == NULL)
12156 return -ENOMEM;
12157
12158 while (len) {
12159 int j;
e6af301b 12160 u32 phy_addr, page_off, size;
1da177e4
LT
12161
12162 phy_addr = offset & ~pagemask;
6aa20a22 12163
1da177e4 12164 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12165 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12166 (__be32 *) (tmp + j));
12167 if (ret)
1da177e4
LT
12168 break;
12169 }
12170 if (ret)
12171 break;
12172
c6cdf436 12173 page_off = offset & pagemask;
1da177e4
LT
12174 size = pagesize;
12175 if (len < size)
12176 size = len;
12177
12178 len -= size;
12179
12180 memcpy(tmp + page_off, buf, size);
12181
12182 offset = offset + (pagesize - page_off);
12183
e6af301b 12184 tg3_enable_nvram_access(tp);
1da177e4
LT
12185
12186 /*
12187 * Before we can erase the flash page, we need
12188 * to issue a special "write enable" command.
12189 */
12190 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12191
12192 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12193 break;
12194
12195 /* Erase the target page */
12196 tw32(NVRAM_ADDR, phy_addr);
12197
12198 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12199 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12200
c6cdf436 12201 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12202 break;
12203
12204 /* Issue another write enable to start the write. */
12205 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12206
12207 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12208 break;
12209
12210 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12211 __be32 data;
1da177e4 12212
b9fc7dc5 12213 data = *((__be32 *) (tmp + j));
a9dc529d 12214
b9fc7dc5 12215 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12216
12217 tw32(NVRAM_ADDR, phy_addr + j);
12218
12219 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12220 NVRAM_CMD_WR;
12221
12222 if (j == 0)
12223 nvram_cmd |= NVRAM_CMD_FIRST;
12224 else if (j == (pagesize - 4))
12225 nvram_cmd |= NVRAM_CMD_LAST;
12226
12227 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12228 break;
12229 }
12230 if (ret)
12231 break;
12232 }
12233
12234 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12235 tg3_nvram_exec_cmd(tp, nvram_cmd);
12236
12237 kfree(tmp);
12238
12239 return ret;
12240}
12241
12242/* offset and length are dword aligned */
12243static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12244 u8 *buf)
12245{
12246 int i, ret = 0;
12247
12248 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12249 u32 page_off, phy_addr, nvram_cmd;
12250 __be32 data;
1da177e4
LT
12251
12252 memcpy(&data, buf + i, 4);
b9fc7dc5 12253 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12254
c6cdf436 12255 page_off = offset % tp->nvram_pagesize;
1da177e4 12256
1820180b 12257 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12258
12259 tw32(NVRAM_ADDR, phy_addr);
12260
12261 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12262
c6cdf436 12263 if (page_off == 0 || i == 0)
1da177e4 12264 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12265 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12266 nvram_cmd |= NVRAM_CMD_LAST;
12267
12268 if (i == (len - 4))
12269 nvram_cmd |= NVRAM_CMD_LAST;
12270
321d32a0
MC
12271 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
12272 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
4c987487
MC
12273 (tp->nvram_jedecnum == JEDEC_ST) &&
12274 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12275
12276 if ((ret = tg3_nvram_exec_cmd(tp,
12277 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12278 NVRAM_CMD_DONE)))
12279
12280 break;
12281 }
12282 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12283 /* We always do complete word writes to eeprom. */
12284 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12285 }
12286
12287 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12288 break;
12289 }
12290 return ret;
12291}
12292
12293/* offset and length are dword aligned */
12294static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12295{
12296 int ret;
12297
1da177e4 12298 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34
MC
12299 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12300 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12301 udelay(40);
12302 }
12303
12304 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
12305 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12306 } else {
1da177e4
LT
12307 u32 grc_mode;
12308
ec41c7df
MC
12309 ret = tg3_nvram_lock(tp);
12310 if (ret)
12311 return ret;
1da177e4 12312
e6af301b
MC
12313 tg3_enable_nvram_access(tp);
12314 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
f66a29b0 12315 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
1da177e4 12316 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12317
12318 grc_mode = tr32(GRC_MODE);
12319 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12320
12321 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
12322 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
12323
12324 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12325 buf);
859a5887 12326 } else {
1da177e4
LT
12327 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12328 buf);
12329 }
12330
12331 grc_mode = tr32(GRC_MODE);
12332 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12333
e6af301b 12334 tg3_disable_nvram_access(tp);
1da177e4
LT
12335 tg3_nvram_unlock(tp);
12336 }
12337
12338 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
314fba34 12339 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12340 udelay(40);
12341 }
12342
12343 return ret;
12344}
12345
12346struct subsys_tbl_ent {
12347 u16 subsys_vendor, subsys_devid;
12348 u32 phy_id;
12349};
12350
24daf2b0 12351static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12352 /* Broadcom boards. */
24daf2b0 12353 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12354 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12355 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12356 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12357 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12358 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12359 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12360 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12361 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12362 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12363 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12364 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12365 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12366 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12367 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12368 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12369 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12370 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12371 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12372 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12373 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12374 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12375
12376 /* 3com boards. */
24daf2b0 12377 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12378 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12379 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12380 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12381 { TG3PCI_SUBVENDOR_ID_3COM,
12382 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12383 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12384 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12385 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12386 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12387
12388 /* DELL boards. */
24daf2b0 12389 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12390 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12391 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12392 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12393 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12394 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12395 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12396 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12397
12398 /* Compaq boards. */
24daf2b0 12399 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12400 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12401 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12402 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12403 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12404 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12405 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12406 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12407 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12408 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12409
12410 /* IBM boards. */
24daf2b0
MC
12411 { TG3PCI_SUBVENDOR_ID_IBM,
12412 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12413};
12414
24daf2b0 12415static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12416{
12417 int i;
12418
12419 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12420 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12421 tp->pdev->subsystem_vendor) &&
12422 (subsys_id_to_phy_id[i].subsys_devid ==
12423 tp->pdev->subsystem_device))
12424 return &subsys_id_to_phy_id[i];
12425 }
12426 return NULL;
12427}
12428
7d0c41ef 12429static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12430{
1da177e4 12431 u32 val;
caf636c7
MC
12432 u16 pmcsr;
12433
12434 /* On some early chips the SRAM cannot be accessed in D3hot state,
12435 * so need make sure we're in D0.
12436 */
12437 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12438 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12439 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12440 msleep(1);
7d0c41ef
MC
12441
12442 /* Make sure register accesses (indirect or otherwise)
12443 * will function correctly.
12444 */
12445 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12446 tp->misc_host_ctrl);
1da177e4 12447
f49639e6
DM
12448 /* The memory arbiter has to be enabled in order for SRAM accesses
12449 * to succeed. Normally on powerup the tg3 chip firmware will make
12450 * sure it is enabled, but other entities such as system netboot
12451 * code might disable it.
12452 */
12453 val = tr32(MEMARB_MODE);
12454 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12455
79eb6904 12456 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12457 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12458
a85feb8c
GZ
12459 /* Assume an onboard device and WOL capable by default. */
12460 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
72b845e0 12461
b5d3772c 12462 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12463 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
b5d3772c 12464 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12465 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12466 }
0527ba35
MC
12467 val = tr32(VCPU_CFGSHDW);
12468 if (val & VCPU_CFGSHDW_ASPM_DBNC)
8ed5d97e 12469 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
0527ba35 12470 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
2023276e 12471 (val & VCPU_CFGSHDW_WOL_MAGPKT))
0527ba35 12472 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
05ac4cb7 12473 goto done;
b5d3772c
MC
12474 }
12475
1da177e4
LT
12476 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12477 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12478 u32 nic_cfg, led_cfg;
a9daf367 12479 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12480 int eeprom_phy_serdes = 0;
1da177e4
LT
12481
12482 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12483 tp->nic_sram_data_cfg = nic_cfg;
12484
12485 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12486 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12487 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12488 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12489 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12490 (ver > 0) && (ver < 0x100))
12491 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12492
a9daf367
MC
12493 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12494 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12495
1da177e4
LT
12496 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12497 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12498 eeprom_phy_serdes = 1;
12499
12500 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12501 if (nic_phy_id != 0) {
12502 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12503 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12504
12505 eeprom_phy_id = (id1 >> 16) << 10;
12506 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12507 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12508 } else
12509 eeprom_phy_id = 0;
12510
7d0c41ef 12511 tp->phy_id = eeprom_phy_id;
747e8f8b 12512 if (eeprom_phy_serdes) {
a50d0796 12513 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
f07e9af3 12514 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12515 else
f07e9af3 12516 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12517 }
7d0c41ef 12518
cbf46853 12519 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12520 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12521 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12522 else
1da177e4
LT
12523 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12524
12525 switch (led_cfg) {
12526 default:
12527 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12528 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12529 break;
12530
12531 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12532 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12533 break;
12534
12535 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12536 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12537
12538 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12539 * read on some older 5700/5701 bootcode.
12540 */
12541 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12542 ASIC_REV_5700 ||
12543 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12544 ASIC_REV_5701)
12545 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12546
1da177e4
LT
12547 break;
12548
12549 case SHASTA_EXT_LED_SHARED:
12550 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12551 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12552 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12553 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12554 LED_CTRL_MODE_PHY_2);
12555 break;
12556
12557 case SHASTA_EXT_LED_MAC:
12558 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12559 break;
12560
12561 case SHASTA_EXT_LED_COMBO:
12562 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12563 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12564 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12565 LED_CTRL_MODE_PHY_2);
12566 break;
12567
855e1111 12568 }
1da177e4
LT
12569
12570 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12571 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12572 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12573 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12574
b2a5c19c
MC
12575 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12576 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12577
9d26e213 12578 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
1da177e4 12579 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12580 if ((tp->pdev->subsystem_vendor ==
12581 PCI_VENDOR_ID_ARIMA) &&
12582 (tp->pdev->subsystem_device == 0x205a ||
12583 tp->pdev->subsystem_device == 0x2063))
12584 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12585 } else {
f49639e6 12586 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
9d26e213
MC
12587 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12588 }
1da177e4
LT
12589
12590 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12591 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
cbf46853 12592 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
1da177e4
LT
12593 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12594 }
b2b98d4a
MC
12595
12596 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12597 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
0d3031d9 12598 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
b2b98d4a 12599
f07e9af3 12600 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c
GZ
12601 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12602 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
1da177e4 12603
12dac075 12604 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
05ac4cb7 12605 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
0527ba35
MC
12606 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12607
1da177e4 12608 if (cfg2 & (1 << 17))
f07e9af3 12609 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12610
12611 /* serdes signal pre-emphasis in register 0x590 set by */
12612 /* bootcode if bit 18 is set */
12613 if (cfg2 & (1 << 18))
f07e9af3 12614 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12615
1407deb1 12616 if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
2e1e3291
MC
12617 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12618 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
6833c043 12619 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12620 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12621
8c69b1e7
MC
12622 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12623 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
1407deb1 12624 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
8ed5d97e
MC
12625 u32 cfg3;
12626
12627 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12628 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12629 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12630 }
a9daf367 12631
14417063
MC
12632 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12633 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
a9daf367
MC
12634 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12635 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12636 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12637 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
1da177e4 12638 }
05ac4cb7 12639done:
43067ed8
RW
12640 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
12641 device_set_wakeup_enable(&tp->pdev->dev,
05ac4cb7 12642 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
43067ed8
RW
12643 else
12644 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12645}
12646
b2a5c19c
MC
12647static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12648{
12649 int i;
12650 u32 val;
12651
12652 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12653 tw32(OTP_CTRL, cmd);
12654
12655 /* Wait for up to 1 ms for command to execute. */
12656 for (i = 0; i < 100; i++) {
12657 val = tr32(OTP_STATUS);
12658 if (val & OTP_STATUS_CMD_DONE)
12659 break;
12660 udelay(10);
12661 }
12662
12663 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12664}
12665
12666/* Read the gphy configuration from the OTP region of the chip. The gphy
12667 * configuration is a 32-bit value that straddles the alignment boundary.
12668 * We do two 32-bit reads and then shift and merge the results.
12669 */
12670static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12671{
12672 u32 bhalf_otp, thalf_otp;
12673
12674 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12675
12676 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12677 return 0;
12678
12679 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12680
12681 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12682 return 0;
12683
12684 thalf_otp = tr32(OTP_READ_DATA);
12685
12686 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12687
12688 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12689 return 0;
12690
12691 bhalf_otp = tr32(OTP_READ_DATA);
12692
12693 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12694}
12695
e256f8a3
MC
12696static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12697{
12698 u32 adv = ADVERTISED_Autoneg |
12699 ADVERTISED_Pause;
12700
12701 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12702 adv |= ADVERTISED_1000baseT_Half |
12703 ADVERTISED_1000baseT_Full;
12704
12705 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12706 adv |= ADVERTISED_100baseT_Half |
12707 ADVERTISED_100baseT_Full |
12708 ADVERTISED_10baseT_Half |
12709 ADVERTISED_10baseT_Full |
12710 ADVERTISED_TP;
12711 else
12712 adv |= ADVERTISED_FIBRE;
12713
12714 tp->link_config.advertising = adv;
12715 tp->link_config.speed = SPEED_INVALID;
12716 tp->link_config.duplex = DUPLEX_INVALID;
12717 tp->link_config.autoneg = AUTONEG_ENABLE;
12718 tp->link_config.active_speed = SPEED_INVALID;
12719 tp->link_config.active_duplex = DUPLEX_INVALID;
12720 tp->link_config.orig_speed = SPEED_INVALID;
12721 tp->link_config.orig_duplex = DUPLEX_INVALID;
12722 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12723}
12724
7d0c41ef
MC
12725static int __devinit tg3_phy_probe(struct tg3 *tp)
12726{
12727 u32 hw_phy_id_1, hw_phy_id_2;
12728 u32 hw_phy_id, hw_phy_id_masked;
12729 int err;
1da177e4 12730
e256f8a3
MC
12731 /* flow control autonegotiation is default behavior */
12732 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
12733 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
12734
b02fd9e3
MC
12735 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12736 return tg3_phy_init(tp);
12737
1da177e4 12738 /* Reading the PHY ID register can conflict with ASF
877d0310 12739 * firmware access to the PHY hardware.
1da177e4
LT
12740 */
12741 err = 0;
0d3031d9
MC
12742 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12743 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
79eb6904 12744 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12745 } else {
12746 /* Now read the physical PHY_ID from the chip and verify
12747 * that it is sane. If it doesn't look good, we fall back
12748 * to either the hard-coded table based PHY_ID and failing
12749 * that the value found in the eeprom area.
12750 */
12751 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12752 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12753
12754 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12755 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12756 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12757
79eb6904 12758 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12759 }
12760
79eb6904 12761 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12762 tp->phy_id = hw_phy_id;
79eb6904 12763 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12764 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12765 else
f07e9af3 12766 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12767 } else {
79eb6904 12768 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12769 /* Do nothing, phy ID already set up in
12770 * tg3_get_eeprom_hw_cfg().
12771 */
1da177e4
LT
12772 } else {
12773 struct subsys_tbl_ent *p;
12774
12775 /* No eeprom signature? Try the hardcoded
12776 * subsys device table.
12777 */
24daf2b0 12778 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12779 if (!p)
12780 return -ENODEV;
12781
12782 tp->phy_id = p->phy_id;
12783 if (!tp->phy_id ||
79eb6904 12784 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 12785 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
12786 }
12787 }
12788
a6b68dab
MC
12789 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
12790 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
12791 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
12792 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12793 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
12794 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
12795
e256f8a3
MC
12796 tg3_phy_init_link_config(tp);
12797
f07e9af3 12798 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
0d3031d9 12799 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
1da177e4 12800 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
3600d918 12801 u32 bmsr, adv_reg, tg3_ctrl, mask;
1da177e4
LT
12802
12803 tg3_readphy(tp, MII_BMSR, &bmsr);
12804 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12805 (bmsr & BMSR_LSTATUS))
12806 goto skip_phy_reset;
6aa20a22 12807
1da177e4
LT
12808 err = tg3_phy_reset(tp);
12809 if (err)
12810 return err;
12811
12812 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12813 ADVERTISE_100HALF | ADVERTISE_100FULL |
12814 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12815 tg3_ctrl = 0;
f07e9af3 12816 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
12817 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12818 MII_TG3_CTRL_ADV_1000_FULL);
12819 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12820 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12821 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12822 MII_TG3_CTRL_ENABLE_AS_MASTER);
12823 }
12824
3600d918
MC
12825 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12826 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12827 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12828 if (!tg3_copper_is_advertising_all(tp, mask)) {
1da177e4
LT
12829 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12830
f07e9af3 12831 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12832 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12833
12834 tg3_writephy(tp, MII_BMCR,
12835 BMCR_ANENABLE | BMCR_ANRESTART);
12836 }
12837 tg3_phy_set_wirespeed(tp);
12838
12839 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
f07e9af3 12840 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
12841 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12842 }
12843
12844skip_phy_reset:
79eb6904 12845 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
12846 err = tg3_init_5401phy_dsp(tp);
12847 if (err)
12848 return err;
1da177e4 12849
1da177e4
LT
12850 err = tg3_init_5401phy_dsp(tp);
12851 }
12852
1da177e4
LT
12853 return err;
12854}
12855
184b8904 12856static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 12857{
a4a8bb15 12858 u8 *vpd_data;
4181b2c8 12859 unsigned int block_end, rosize, len;
184b8904 12860 int j, i = 0;
1b27777a 12861 u32 magic;
1da177e4 12862
df259d8c
MC
12863 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12864 tg3_nvram_read(tp, 0x0, &magic))
a4a8bb15
MC
12865 goto out_no_vpd;
12866
12867 vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
12868 if (!vpd_data)
12869 goto out_no_vpd;
1da177e4 12870
1820180b 12871 if (magic == TG3_EEPROM_MAGIC) {
141518c9 12872 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
1b27777a 12873 u32 tmp;
1da177e4 12874
6d348f2c
MC
12875 /* The data is in little-endian format in NVRAM.
12876 * Use the big-endian read routines to preserve
12877 * the byte order as it exists in NVRAM.
12878 */
141518c9 12879 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
1b27777a
MC
12880 goto out_not_found;
12881
6d348f2c 12882 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
1b27777a
MC
12883 }
12884 } else {
94c982bd 12885 ssize_t cnt;
4181b2c8 12886 unsigned int pos = 0;
94c982bd
MC
12887
12888 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12889 cnt = pci_read_vpd(tp->pdev, pos,
12890 TG3_NVM_VPD_LEN - pos,
12891 &vpd_data[pos]);
824f5f38 12892 if (cnt == -ETIMEDOUT || cnt == -EINTR)
94c982bd
MC
12893 cnt = 0;
12894 else if (cnt < 0)
f49639e6 12895 goto out_not_found;
1b27777a 12896 }
94c982bd
MC
12897 if (pos != TG3_NVM_VPD_LEN)
12898 goto out_not_found;
1da177e4
LT
12899 }
12900
4181b2c8
MC
12901 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12902 PCI_VPD_LRDT_RO_DATA);
12903 if (i < 0)
12904 goto out_not_found;
1da177e4 12905
4181b2c8
MC
12906 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12907 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12908 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 12909
4181b2c8
MC
12910 if (block_end > TG3_NVM_VPD_LEN)
12911 goto out_not_found;
af2c6a4a 12912
184b8904
MC
12913 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12914 PCI_VPD_RO_KEYWORD_MFR_ID);
12915 if (j > 0) {
12916 len = pci_vpd_info_field_size(&vpd_data[j]);
12917
12918 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12919 if (j + len > block_end || len != 4 ||
12920 memcmp(&vpd_data[j], "1028", 4))
12921 goto partno;
12922
12923 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12924 PCI_VPD_RO_KEYWORD_VENDOR0);
12925 if (j < 0)
12926 goto partno;
12927
12928 len = pci_vpd_info_field_size(&vpd_data[j]);
12929
12930 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12931 if (j + len > block_end)
12932 goto partno;
12933
12934 memcpy(tp->fw_ver, &vpd_data[j], len);
12935 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12936 }
12937
12938partno:
4181b2c8
MC
12939 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12940 PCI_VPD_RO_KEYWORD_PARTNO);
12941 if (i < 0)
12942 goto out_not_found;
af2c6a4a 12943
4181b2c8 12944 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 12945
4181b2c8
MC
12946 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12947 if (len > TG3_BPN_SIZE ||
12948 (len + i) > TG3_NVM_VPD_LEN)
12949 goto out_not_found;
1da177e4 12950
4181b2c8 12951 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 12952
1da177e4 12953out_not_found:
a4a8bb15 12954 kfree(vpd_data);
37a949c5 12955 if (tp->board_part_number[0])
a4a8bb15
MC
12956 return;
12957
12958out_no_vpd:
37a949c5
MC
12959 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
12960 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
12961 strcpy(tp->board_part_number, "BCM5717");
12962 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
12963 strcpy(tp->board_part_number, "BCM5718");
12964 else
12965 goto nomatch;
12966 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
12967 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12968 strcpy(tp->board_part_number, "BCM57780");
12969 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12970 strcpy(tp->board_part_number, "BCM57760");
12971 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12972 strcpy(tp->board_part_number, "BCM57790");
12973 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12974 strcpy(tp->board_part_number, "BCM57788");
12975 else
12976 goto nomatch;
12977 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
12978 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12979 strcpy(tp->board_part_number, "BCM57761");
12980 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
12981 strcpy(tp->board_part_number, "BCM57765");
12982 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12983 strcpy(tp->board_part_number, "BCM57781");
12984 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12985 strcpy(tp->board_part_number, "BCM57785");
12986 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12987 strcpy(tp->board_part_number, "BCM57791");
12988 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12989 strcpy(tp->board_part_number, "BCM57795");
12990 else
12991 goto nomatch;
12992 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 12993 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
12994 } else {
12995nomatch:
b5d3772c 12996 strcpy(tp->board_part_number, "none");
37a949c5 12997 }
1da177e4
LT
12998}
12999
9c8a620e
MC
13000static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13001{
13002 u32 val;
13003
e4f34110 13004 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13005 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13006 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13007 val != 0)
13008 return 0;
13009
13010 return 1;
13011}
13012
acd9c119
MC
13013static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13014{
ff3a7cb2 13015 u32 val, offset, start, ver_offset;
75f9936e 13016 int i, dst_off;
ff3a7cb2 13017 bool newver = false;
acd9c119
MC
13018
13019 if (tg3_nvram_read(tp, 0xc, &offset) ||
13020 tg3_nvram_read(tp, 0x4, &start))
13021 return;
13022
13023 offset = tg3_nvram_logical_addr(tp, offset);
13024
ff3a7cb2 13025 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13026 return;
13027
ff3a7cb2
MC
13028 if ((val & 0xfc000000) == 0x0c000000) {
13029 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13030 return;
13031
ff3a7cb2
MC
13032 if (val == 0)
13033 newver = true;
13034 }
13035
75f9936e
MC
13036 dst_off = strlen(tp->fw_ver);
13037
ff3a7cb2 13038 if (newver) {
75f9936e
MC
13039 if (TG3_VER_SIZE - dst_off < 16 ||
13040 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13041 return;
13042
13043 offset = offset + ver_offset - start;
13044 for (i = 0; i < 16; i += 4) {
13045 __be32 v;
13046 if (tg3_nvram_read_be32(tp, offset + i, &v))
13047 return;
13048
75f9936e 13049 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13050 }
13051 } else {
13052 u32 major, minor;
13053
13054 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13055 return;
13056
13057 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13058 TG3_NVM_BCVER_MAJSFT;
13059 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13060 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13061 "v%d.%02d", major, minor);
acd9c119
MC
13062 }
13063}
13064
a6f6cb1c
MC
13065static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13066{
13067 u32 val, major, minor;
13068
13069 /* Use native endian representation */
13070 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13071 return;
13072
13073 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13074 TG3_NVM_HWSB_CFG1_MAJSFT;
13075 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13076 TG3_NVM_HWSB_CFG1_MINSFT;
13077
13078 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13079}
13080
dfe00d7d
MC
13081static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13082{
13083 u32 offset, major, minor, build;
13084
75f9936e 13085 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13086
13087 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13088 return;
13089
13090 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13091 case TG3_EEPROM_SB_REVISION_0:
13092 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13093 break;
13094 case TG3_EEPROM_SB_REVISION_2:
13095 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13096 break;
13097 case TG3_EEPROM_SB_REVISION_3:
13098 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13099 break;
a4153d40
MC
13100 case TG3_EEPROM_SB_REVISION_4:
13101 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13102 break;
13103 case TG3_EEPROM_SB_REVISION_5:
13104 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13105 break;
bba226ac
MC
13106 case TG3_EEPROM_SB_REVISION_6:
13107 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13108 break;
dfe00d7d
MC
13109 default:
13110 return;
13111 }
13112
e4f34110 13113 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13114 return;
13115
13116 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13117 TG3_EEPROM_SB_EDH_BLD_SHFT;
13118 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13119 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13120 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13121
13122 if (minor > 99 || build > 26)
13123 return;
13124
75f9936e
MC
13125 offset = strlen(tp->fw_ver);
13126 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13127 " v%d.%02d", major, minor);
dfe00d7d
MC
13128
13129 if (build > 0) {
75f9936e
MC
13130 offset = strlen(tp->fw_ver);
13131 if (offset < TG3_VER_SIZE - 1)
13132 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13133 }
13134}
13135
acd9c119 13136static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13137{
13138 u32 val, offset, start;
acd9c119 13139 int i, vlen;
9c8a620e
MC
13140
13141 for (offset = TG3_NVM_DIR_START;
13142 offset < TG3_NVM_DIR_END;
13143 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13144 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13145 return;
13146
9c8a620e
MC
13147 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13148 break;
13149 }
13150
13151 if (offset == TG3_NVM_DIR_END)
13152 return;
13153
13154 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
13155 start = 0x08000000;
e4f34110 13156 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13157 return;
13158
e4f34110 13159 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13160 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13161 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13162 return;
13163
13164 offset += val - start;
13165
acd9c119 13166 vlen = strlen(tp->fw_ver);
9c8a620e 13167
acd9c119
MC
13168 tp->fw_ver[vlen++] = ',';
13169 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13170
13171 for (i = 0; i < 4; i++) {
a9dc529d
MC
13172 __be32 v;
13173 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13174 return;
13175
b9fc7dc5 13176 offset += sizeof(v);
c4e6575c 13177
acd9c119
MC
13178 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13179 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13180 break;
c4e6575c 13181 }
9c8a620e 13182
acd9c119
MC
13183 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13184 vlen += sizeof(v);
c4e6575c 13185 }
acd9c119
MC
13186}
13187
7fd76445
MC
13188static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13189{
13190 int vlen;
13191 u32 apedata;
ecc79648 13192 char *fwtype;
7fd76445
MC
13193
13194 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
13195 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
13196 return;
13197
13198 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13199 if (apedata != APE_SEG_SIG_MAGIC)
13200 return;
13201
13202 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13203 if (!(apedata & APE_FW_STATUS_READY))
13204 return;
13205
13206 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13207
dc6d0744
MC
13208 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
13209 tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
ecc79648 13210 fwtype = "NCSI";
dc6d0744 13211 } else {
ecc79648 13212 fwtype = "DASH";
dc6d0744 13213 }
ecc79648 13214
7fd76445
MC
13215 vlen = strlen(tp->fw_ver);
13216
ecc79648
MC
13217 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13218 fwtype,
7fd76445
MC
13219 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13220 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13221 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13222 (apedata & APE_FW_VERSION_BLDMSK));
13223}
13224
acd9c119
MC
13225static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13226{
13227 u32 val;
75f9936e 13228 bool vpd_vers = false;
acd9c119 13229
75f9936e
MC
13230 if (tp->fw_ver[0] != 0)
13231 vpd_vers = true;
df259d8c 13232
75f9936e
MC
13233 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
13234 strcat(tp->fw_ver, "sb");
df259d8c
MC
13235 return;
13236 }
13237
acd9c119
MC
13238 if (tg3_nvram_read(tp, 0, &val))
13239 return;
13240
13241 if (val == TG3_EEPROM_MAGIC)
13242 tg3_read_bc_ver(tp);
13243 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13244 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13245 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13246 tg3_read_hwsb_ver(tp);
acd9c119
MC
13247 else
13248 return;
13249
13250 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
75f9936e
MC
13251 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
13252 goto done;
acd9c119
MC
13253
13254 tg3_read_mgmtfw_ver(tp);
9c8a620e 13255
75f9936e 13256done:
9c8a620e 13257 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13258}
13259
7544b097
MC
13260static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13261
6303e6e8 13262static inline void vlan_features_add(struct net_device *dev, unsigned long flags)
7fe876af 13263{
7fe876af 13264 dev->vlan_features |= flags;
7fe876af
ED
13265}
13266
7cb32cf2
MC
13267static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13268{
de9f5230
MC
13269 if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
13270 return TG3_RX_RET_MAX_SIZE_5717;
7cb32cf2
MC
13271 else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
13272 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
de9f5230 13273 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13274 else
de9f5230 13275 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13276}
13277
4143470c 13278static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13279 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13280 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13281 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13282 { },
13283};
13284
1da177e4
LT
13285static int __devinit tg3_get_invariants(struct tg3 *tp)
13286{
1da177e4 13287 u32 misc_ctrl_reg;
1da177e4
LT
13288 u32 pci_state_reg, grc_misc_cfg;
13289 u32 val;
13290 u16 pci_cmd;
5e7dfd0f 13291 int err;
1da177e4 13292
1da177e4
LT
13293 /* Force memory write invalidate off. If we leave it on,
13294 * then on 5700_BX chips we have to enable a workaround.
13295 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13296 * to match the cacheline size. The Broadcom driver have this
13297 * workaround but turns MWI off all the times so never uses
13298 * it. This seems to suggest that the workaround is insufficient.
13299 */
13300 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13301 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13302 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13303
13304 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13305 * has the register indirect write enable bit set before
13306 * we try to access any of the MMIO registers. It is also
13307 * critical that the PCI-X hw workaround situation is decided
13308 * before that as well.
13309 */
13310 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13311 &misc_ctrl_reg);
13312
13313 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13314 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13315 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13316 u32 prod_id_asic_rev;
13317
5001e2f6
MC
13318 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13319 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13320 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13321 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13322 pci_read_config_dword(tp->pdev,
13323 TG3PCI_GEN2_PRODID_ASICREV,
13324 &prod_id_asic_rev);
b703df6f
MC
13325 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13326 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13327 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13328 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13329 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13330 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13331 pci_read_config_dword(tp->pdev,
13332 TG3PCI_GEN15_PRODID_ASICREV,
13333 &prod_id_asic_rev);
f6eb9b1f
MC
13334 else
13335 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13336 &prod_id_asic_rev);
13337
321d32a0 13338 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13339 }
1da177e4 13340
ff645bec
MC
13341 /* Wrong chip ID in 5752 A0. This code can be removed later
13342 * as A0 is not in production.
13343 */
13344 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13345 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13346
6892914f
MC
13347 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13348 * we need to disable memory and use config. cycles
13349 * only to access all registers. The 5702/03 chips
13350 * can mistakenly decode the special cycles from the
13351 * ICH chipsets as memory write cycles, causing corruption
13352 * of register and memory space. Only certain ICH bridges
13353 * will drive special cycles with non-zero data during the
13354 * address phase which can fall within the 5703's address
13355 * range. This is not an ICH bug as the PCI spec allows
13356 * non-zero address during special cycles. However, only
13357 * these ICH bridges are known to drive non-zero addresses
13358 * during special cycles.
13359 *
13360 * Since special cycles do not cross PCI bridges, we only
13361 * enable this workaround if the 5703 is on the secondary
13362 * bus of these ICH bridges.
13363 */
13364 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13365 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13366 static struct tg3_dev_id {
13367 u32 vendor;
13368 u32 device;
13369 u32 rev;
13370 } ich_chipsets[] = {
13371 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13372 PCI_ANY_ID },
13373 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13374 PCI_ANY_ID },
13375 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13376 0xa },
13377 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13378 PCI_ANY_ID },
13379 { },
13380 };
13381 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13382 struct pci_dev *bridge = NULL;
13383
13384 while (pci_id->vendor != 0) {
13385 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13386 bridge);
13387 if (!bridge) {
13388 pci_id++;
13389 continue;
13390 }
13391 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13392 if (bridge->revision > pci_id->rev)
6892914f
MC
13393 continue;
13394 }
13395 if (bridge->subordinate &&
13396 (bridge->subordinate->number ==
13397 tp->pdev->bus->number)) {
13398
13399 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
13400 pci_dev_put(bridge);
13401 break;
13402 }
13403 }
13404 }
13405
41588ba1
MC
13406 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
13407 static struct tg3_dev_id {
13408 u32 vendor;
13409 u32 device;
13410 } bridge_chipsets[] = {
13411 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13412 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13413 { },
13414 };
13415 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13416 struct pci_dev *bridge = NULL;
13417
13418 while (pci_id->vendor != 0) {
13419 bridge = pci_get_device(pci_id->vendor,
13420 pci_id->device,
13421 bridge);
13422 if (!bridge) {
13423 pci_id++;
13424 continue;
13425 }
13426 if (bridge->subordinate &&
13427 (bridge->subordinate->number <=
13428 tp->pdev->bus->number) &&
13429 (bridge->subordinate->subordinate >=
13430 tp->pdev->bus->number)) {
13431 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
13432 pci_dev_put(bridge);
13433 break;
13434 }
13435 }
13436 }
13437
4a29cc2e
MC
13438 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13439 * DMA addresses > 40-bit. This bridge may have other additional
13440 * 57xx devices behind it in some 4-port NIC designs for example.
13441 * Any tg3 device found behind the bridge will also need the 40-bit
13442 * DMA workaround.
13443 */
a4e2b347
MC
13444 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13445 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13446 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
4a29cc2e 13447 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
4cf78e4f 13448 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13449 } else {
4a29cc2e
MC
13450 struct pci_dev *bridge = NULL;
13451
13452 do {
13453 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13454 PCI_DEVICE_ID_SERVERWORKS_EPB,
13455 bridge);
13456 if (bridge && bridge->subordinate &&
13457 (bridge->subordinate->number <=
13458 tp->pdev->bus->number) &&
13459 (bridge->subordinate->subordinate >=
13460 tp->pdev->bus->number)) {
13461 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
13462 pci_dev_put(bridge);
13463 break;
13464 }
13465 } while (bridge);
13466 }
4cf78e4f 13467
1da177e4
LT
13468 /* Initialize misc host control in PCI block. */
13469 tp->misc_host_ctrl |= (misc_ctrl_reg &
13470 MISC_HOST_CTRL_CHIPREV);
13471 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13472 tp->misc_host_ctrl);
13473
f6eb9b1f
MC
13474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13475 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
13476 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13477 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
7544b097
MC
13478 tp->pdev_peer = tg3_find_peer(tp);
13479
c885e824 13480 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13481 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13482 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
0a58d668
MC
13483 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13484
13485 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
13486 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
1407deb1 13487 tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
c885e824 13488
321d32a0
MC
13489 /* Intentionally exclude ASIC_REV_5906 */
13490 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13491 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13492 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13493 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13494 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13495 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13496 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
321d32a0
MC
13497 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13498
13499 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13500 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13501 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
321d32a0 13502 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
a4e2b347 13503 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
6708e5cc
JL
13504 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13505
1b440c56
JL
13506 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13507 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13508 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13509
027455ad
MC
13510 /* 5700 B0 chips do not support checksumming correctly due
13511 * to hardware bugs.
13512 */
13513 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13514 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13515 else {
7fe876af
ED
13516 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13517
027455ad 13518 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
027455ad 13519 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
7fe876af
ED
13520 features |= NETIF_F_IPV6_CSUM;
13521 tp->dev->features |= features;
13522 vlan_features_add(tp->dev, features);
027455ad
MC
13523 }
13524
507399f1 13525 /* Determine TSO capabilities */
2866d956 13526 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13527 ; /* Do nothing. HW bug. */
1407deb1 13528 else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
e849cdc3
MC
13529 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13530 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13531 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
507399f1
MC
13532 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13533 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13534 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13535 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13536 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13537 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13538 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13539 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13540 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13541 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13542 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13543 tp->fw_needed = FIRMWARE_TG3TSO5;
13544 else
13545 tp->fw_needed = FIRMWARE_TG3TSO;
13546 }
13547
13548 tp->irq_max = 1;
13549
5a6f3074 13550 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
7544b097
MC
13551 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13552 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13553 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13554 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13555 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13556 tp->pdev_peer == tp->pdev))
13557 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13558
321d32a0 13559 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
b5d3772c 13560 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
fcfa0a32 13561 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
52c0fd83 13562 }
4f125f42 13563
1407deb1 13564 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
507399f1
MC
13565 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13566 tp->irq_max = TG3_IRQ_MAX_VECS;
13567 }
f6eb9b1f 13568 }
0e1406dd 13569
615774fe 13570 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
a50d0796 13571 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
615774fe
MC
13572 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13573 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13574 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13575 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13576 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
0e1406dd 13577 }
f6eb9b1f 13578
0a58d668 13579 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
de9f5230
MC
13580 tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
13581
1407deb1 13582 if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
2866d956 13583 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
b703df6f
MC
13584 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13585
f51f3562 13586 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
c6cdf436
MC
13587 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13588 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
8f666b07 13589 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
0f893dc6 13590
52f4490c
MC
13591 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13592 &pci_state_reg);
13593
5e7dfd0f
MC
13594 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13595 if (tp->pcie_cap != 0) {
13596 u16 lnkctl;
13597
1da177e4 13598 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
5f5c51e3 13599
cf79003d 13600 tp->pcie_readrq = 4096;
d78b59f5
MC
13601 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13602 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13603 tp->pcie_readrq = 2048;
cf79003d
MC
13604
13605 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13606
5e7dfd0f
MC
13607 pci_read_config_word(tp->pdev,
13608 tp->pcie_cap + PCI_EXP_LNKCTL,
13609 &lnkctl);
13610 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13611 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
c7835a77 13612 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
5e7dfd0f 13613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13614 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13615 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13616 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
5e7dfd0f 13617 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
614b0590
MC
13618 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13619 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
c7835a77 13620 }
52f4490c 13621 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
fcb389df 13622 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
52f4490c
MC
13623 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13624 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13625 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13626 if (!tp->pcix_cap) {
2445e461
MC
13627 dev_err(&tp->pdev->dev,
13628 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13629 return -EIO;
13630 }
13631
13632 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13633 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13634 }
1da177e4 13635
399de50b
MC
13636 /* If we have an AMD 762 or VIA K8T800 chipset, write
13637 * reordering to the mailbox registers done by the host
13638 * controller can cause major troubles. We read back from
13639 * every mailbox register write to force the writes to be
13640 * posted to the chip in order.
13641 */
4143470c 13642 if (pci_dev_present(tg3_write_reorder_chipsets) &&
399de50b
MC
13643 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13644 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13645
69fc4053
MC
13646 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13647 &tp->pci_cacheline_sz);
13648 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13649 &tp->pci_lat_timer);
1da177e4
LT
13650 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13651 tp->pci_lat_timer < 64) {
13652 tp->pci_lat_timer = 64;
69fc4053
MC
13653 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13654 tp->pci_lat_timer);
1da177e4
LT
13655 }
13656
52f4490c
MC
13657 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13658 /* 5700 BX chips need to have their TX producer index
13659 * mailboxes written twice to workaround a bug.
13660 */
13661 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
1da177e4 13662
52f4490c 13663 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13664 *
13665 * The workaround is to use indirect register accesses
13666 * for all chip writes not to mailbox registers.
13667 */
52f4490c 13668 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
1da177e4 13669 u32 pm_reg;
1da177e4
LT
13670
13671 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13672
13673 /* The chip can have it's power management PCI config
13674 * space registers clobbered due to this bug.
13675 * So explicitly force the chip into D0 here.
13676 */
9974a356
MC
13677 pci_read_config_dword(tp->pdev,
13678 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13679 &pm_reg);
13680 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13681 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13682 pci_write_config_dword(tp->pdev,
13683 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13684 pm_reg);
13685
13686 /* Also, force SERR#/PERR# in PCI command. */
13687 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13688 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13689 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13690 }
13691 }
13692
1da177e4
LT
13693 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13694 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13695 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13696 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13697
13698 /* Chip-specific fixup from Broadcom driver */
13699 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13700 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13701 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13702 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13703 }
13704
1ee582d8 13705 /* Default fast path register access methods */
20094930 13706 tp->read32 = tg3_read32;
1ee582d8 13707 tp->write32 = tg3_write32;
09ee929c 13708 tp->read32_mbox = tg3_read32;
20094930 13709 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13710 tp->write32_tx_mbox = tg3_write32;
13711 tp->write32_rx_mbox = tg3_write32;
13712
13713 /* Various workaround register access methods */
13714 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13715 tp->write32 = tg3_write_indirect_reg32;
98efd8a6
MC
13716 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13717 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13718 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13719 /*
13720 * Back to back register writes can cause problems on these
13721 * chips, the workaround is to read back all reg writes
13722 * except those to mailbox regs.
13723 *
13724 * See tg3_write_indirect_reg32().
13725 */
1ee582d8 13726 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13727 }
13728
1ee582d8
MC
13729 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13730 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13731 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13732 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13733 tp->write32_rx_mbox = tg3_write_flush_reg32;
13734 }
20094930 13735
6892914f
MC
13736 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13737 tp->read32 = tg3_read_indirect_reg32;
13738 tp->write32 = tg3_write_indirect_reg32;
13739 tp->read32_mbox = tg3_read_indirect_mbox;
13740 tp->write32_mbox = tg3_write_indirect_mbox;
13741 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13742 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13743
13744 iounmap(tp->regs);
22abe310 13745 tp->regs = NULL;
6892914f
MC
13746
13747 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13748 pci_cmd &= ~PCI_COMMAND_MEMORY;
13749 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13750 }
b5d3772c
MC
13751 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13752 tp->read32_mbox = tg3_read32_mbox_5906;
13753 tp->write32_mbox = tg3_write32_mbox_5906;
13754 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13755 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13756 }
6892914f 13757
bbadf503
MC
13758 if (tp->write32 == tg3_write_indirect_reg32 ||
13759 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13760 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13761 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
bbadf503
MC
13762 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13763
7d0c41ef 13764 /* Get eeprom hw config before calling tg3_set_power_state().
9d26e213 13765 * In particular, the TG3_FLG2_IS_NIC flag must be
7d0c41ef
MC
13766 * determined before calling tg3_set_power_state() so that
13767 * we know whether or not to switch out of Vaux power.
13768 * When the flag is set, it means that GPIO1 is used for eeprom
13769 * write protect and also implies that it is a LOM where GPIOs
13770 * are not used to switch power.
6aa20a22 13771 */
7d0c41ef
MC
13772 tg3_get_eeprom_hw_cfg(tp);
13773
0d3031d9
MC
13774 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13775 /* Allow reads and writes to the
13776 * APE register and memory space.
13777 */
13778 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13779 PCISTATE_ALLOW_APE_SHMEM_WR |
13780 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13781 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13782 pci_state_reg);
13783 }
13784
9936bcf6 13785 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13786 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13787 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13788 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
1407deb1 13789 (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
d30cdd28
MC
13790 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13791
c866b7ea 13792 /* Set up tp->grc_local_ctrl before calling tg_power_up().
314fba34
MC
13793 * GPIO1 driven high will bring 5700's external PHY out of reset.
13794 * It is also used as eeprom write protect on LOMs.
13795 */
13796 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13797 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13798 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13799 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13800 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13801 /* Unused GPIO3 must be driven as output on 5752 because there
13802 * are no pull-up resistors on unused GPIO pins.
13803 */
13804 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13805 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13806
321d32a0 13807 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13808 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13809 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13810 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13811
8d519ab2
MC
13812 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13813 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13814 /* Turn off the debug UART. */
13815 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13816 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13817 /* Keep VMain power. */
13818 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13819 GRC_LCLCTRL_GPIO_OUTPUT0;
13820 }
13821
1da177e4 13822 /* Force the chip into D0. */
c866b7ea 13823 err = tg3_power_up(tp);
1da177e4 13824 if (err) {
2445e461 13825 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13826 return err;
13827 }
13828
1da177e4
LT
13829 /* Derive initial jumbo mode from MTU assigned in
13830 * ether_setup() via the alloc_etherdev() call
13831 */
0f893dc6 13832 if (tp->dev->mtu > ETH_DATA_LEN &&
a4e2b347 13833 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
0f893dc6 13834 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
1da177e4
LT
13835
13836 /* Determine WakeOnLan speed to use. */
13837 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13838 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13839 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13840 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13841 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13842 } else {
13843 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13844 }
13845
7f97a4bd 13846 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13847 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13848
1da177e4
LT
13849 /* A few boards don't want Ethernet@WireSpeed phy feature */
13850 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13851 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13852 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 13853 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
13854 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
13855 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
13856 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
13857
13858 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13859 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 13860 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 13861 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 13862 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 13863
321d32a0 13864 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
f07e9af3 13865 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 13866 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 13867 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
1407deb1 13868 !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
c424cb24 13869 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 13870 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
13871 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13872 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
13873 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13874 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 13875 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 13876 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 13877 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 13878 } else
f07e9af3 13879 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 13880 }
1da177e4 13881
b2a5c19c
MC
13882 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13883 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13884 tp->phy_otp = tg3_read_otp_phycfg(tp);
13885 if (tp->phy_otp == 0)
13886 tp->phy_otp = TG3_OTP_DEFAULT;
13887 }
13888
f51f3562 13889 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
8ef21428
MC
13890 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13891 else
13892 tp->mi_mode = MAC_MI_MODE_BASE;
13893
1da177e4 13894 tp->coalesce_mode = 0;
1da177e4
LT
13895 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13896 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13897 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13898
321d32a0
MC
13899 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13900 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
57e6983c
MC
13901 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13902
158d7abd
MC
13903 err = tg3_mdio_init(tp);
13904 if (err)
13905 return err;
1da177e4
LT
13906
13907 /* Initialize data/descriptor byte/word swapping. */
13908 val = tr32(GRC_MODE);
f2096f94
MC
13909 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
13910 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
13911 GRC_MODE_WORD_SWAP_B2HRX_DATA |
13912 GRC_MODE_B2HRX_ENABLE |
13913 GRC_MODE_HTX2B_ENABLE |
13914 GRC_MODE_HOST_STACKUP);
13915 else
13916 val &= GRC_MODE_HOST_STACKUP;
13917
1da177e4
LT
13918 tw32(GRC_MODE, val | tp->grc_mode);
13919
13920 tg3_switch_clocks(tp);
13921
13922 /* Clear this out for sanity. */
13923 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13924
13925 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13926 &pci_state_reg);
13927 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13928 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13929 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13930
13931 if (chiprevid == CHIPREV_ID_5701_A0 ||
13932 chiprevid == CHIPREV_ID_5701_B0 ||
13933 chiprevid == CHIPREV_ID_5701_B2 ||
13934 chiprevid == CHIPREV_ID_5701_B5) {
13935 void __iomem *sram_base;
13936
13937 /* Write some dummy words into the SRAM status block
13938 * area, see if it reads back correctly. If the return
13939 * value is bad, force enable the PCIX workaround.
13940 */
13941 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13942
13943 writel(0x00000000, sram_base);
13944 writel(0x00000000, sram_base + 4);
13945 writel(0xffffffff, sram_base + 4);
13946 if (readl(sram_base) != 0x00000000)
13947 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13948 }
13949 }
13950
13951 udelay(50);
13952 tg3_nvram_init(tp);
13953
13954 grc_misc_cfg = tr32(GRC_MISC_CFG);
13955 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13956
1da177e4
LT
13957 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13958 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13959 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13960 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13961
fac9b83e
DM
13962 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13963 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13964 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13965 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13966 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13967 HOSTCC_MODE_CLRTICK_TXBD);
13968
13969 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13970 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13971 tp->misc_host_ctrl);
13972 }
13973
3bda1258
MC
13974 /* Preserve the APE MAC_MODE bits */
13975 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
d2394e6b 13976 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
13977 else
13978 tp->mac_mode = TG3_DEF_MAC_MODE;
13979
1da177e4
LT
13980 /* these are limited to 10/100 only */
13981 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13982 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13983 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13984 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13985 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13986 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13987 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13988 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13989 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
13990 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13991 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 13992 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
13993 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13994 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
13995 (tp->phy_flags & TG3_PHYFLG_IS_FET))
13996 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
13997
13998 err = tg3_phy_probe(tp);
13999 if (err) {
2445e461 14000 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14001 /* ... but do not return immediately ... */
b02fd9e3 14002 tg3_mdio_fini(tp);
1da177e4
LT
14003 }
14004
184b8904 14005 tg3_read_vpd(tp);
c4e6575c 14006 tg3_read_fw_ver(tp);
1da177e4 14007
f07e9af3
MC
14008 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14009 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14010 } else {
14011 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14012 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14013 else
f07e9af3 14014 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14015 }
14016
14017 /* 5700 {AX,BX} chips have a broken status block link
14018 * change bit implementation, so we must use the
14019 * status register in those cases.
14020 */
14021 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
14022 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
14023 else
14024 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
14025
14026 /* The led_ctrl is set during tg3_phy_probe, here we might
14027 * have to force the link status polling mechanism based
14028 * upon subsystem IDs.
14029 */
14030 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14031 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14032 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14033 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
14034 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
1da177e4
LT
14035 }
14036
14037 /* For all SERDES we poll the MAC status register. */
f07e9af3 14038 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
14039 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
14040 else
14041 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
14042
bf933c80 14043 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14044 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14045 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
d2757fc4 14046 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
bf933c80 14047 tp->rx_offset = 0;
d2757fc4 14048#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14049 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14050#endif
14051 }
1da177e4 14052
2c49a44d
MC
14053 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14054 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14055 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14056
2c49a44d 14057 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14058
14059 /* Increment the rx prod index on the rx std ring by at most
14060 * 8 for these chips to workaround hw errata.
14061 */
14062 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14063 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14064 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14065 tp->rx_std_max_post = 8;
14066
8ed5d97e
MC
14067 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
14068 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14069 PCIE_PWR_MGMT_L1_THRESH_MSK;
14070
1da177e4
LT
14071 return err;
14072}
14073
49b6e95f 14074#ifdef CONFIG_SPARC
1da177e4
LT
14075static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14076{
14077 struct net_device *dev = tp->dev;
14078 struct pci_dev *pdev = tp->pdev;
49b6e95f 14079 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14080 const unsigned char *addr;
49b6e95f
DM
14081 int len;
14082
14083 addr = of_get_property(dp, "local-mac-address", &len);
14084 if (addr && len == 6) {
14085 memcpy(dev->dev_addr, addr, 6);
14086 memcpy(dev->perm_addr, dev->dev_addr, 6);
14087 return 0;
1da177e4
LT
14088 }
14089 return -ENODEV;
14090}
14091
14092static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14093{
14094 struct net_device *dev = tp->dev;
14095
14096 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14097 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14098 return 0;
14099}
14100#endif
14101
14102static int __devinit tg3_get_device_address(struct tg3 *tp)
14103{
14104 struct net_device *dev = tp->dev;
14105 u32 hi, lo, mac_offset;
008652b3 14106 int addr_ok = 0;
1da177e4 14107
49b6e95f 14108#ifdef CONFIG_SPARC
1da177e4
LT
14109 if (!tg3_get_macaddr_sparc(tp))
14110 return 0;
14111#endif
14112
14113 mac_offset = 0x7c;
f49639e6 14114 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
a4e2b347 14115 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
1da177e4
LT
14116 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14117 mac_offset = 0xcc;
14118 if (tg3_nvram_lock(tp))
14119 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14120 else
14121 tg3_nvram_unlock(tp);
0a58d668 14122 } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
a50d0796 14123 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 14124 mac_offset = 0xcc;
a50d0796
MC
14125 if (PCI_FUNC(tp->pdev->devfn) > 1)
14126 mac_offset += 0x18c;
a1b950d5 14127 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14128 mac_offset = 0x10;
1da177e4
LT
14129
14130 /* First try to get it from MAC address mailbox. */
14131 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14132 if ((hi >> 16) == 0x484b) {
14133 dev->dev_addr[0] = (hi >> 8) & 0xff;
14134 dev->dev_addr[1] = (hi >> 0) & 0xff;
14135
14136 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14137 dev->dev_addr[2] = (lo >> 24) & 0xff;
14138 dev->dev_addr[3] = (lo >> 16) & 0xff;
14139 dev->dev_addr[4] = (lo >> 8) & 0xff;
14140 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14141
008652b3
MC
14142 /* Some old bootcode may report a 0 MAC address in SRAM */
14143 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14144 }
14145 if (!addr_ok) {
14146 /* Next, try NVRAM. */
df259d8c
MC
14147 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
14148 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14149 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14150 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14151 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14152 }
14153 /* Finally just fetch it out of the MAC control regs. */
14154 else {
14155 hi = tr32(MAC_ADDR_0_HIGH);
14156 lo = tr32(MAC_ADDR_0_LOW);
14157
14158 dev->dev_addr[5] = lo & 0xff;
14159 dev->dev_addr[4] = (lo >> 8) & 0xff;
14160 dev->dev_addr[3] = (lo >> 16) & 0xff;
14161 dev->dev_addr[2] = (lo >> 24) & 0xff;
14162 dev->dev_addr[1] = hi & 0xff;
14163 dev->dev_addr[0] = (hi >> 8) & 0xff;
14164 }
1da177e4
LT
14165 }
14166
14167 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14168#ifdef CONFIG_SPARC
1da177e4
LT
14169 if (!tg3_get_default_macaddr_sparc(tp))
14170 return 0;
14171#endif
14172 return -EINVAL;
14173 }
2ff43697 14174 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14175 return 0;
14176}
14177
59e6b434
DM
14178#define BOUNDARY_SINGLE_CACHELINE 1
14179#define BOUNDARY_MULTI_CACHELINE 2
14180
14181static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14182{
14183 int cacheline_size;
14184 u8 byte;
14185 int goal;
14186
14187 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14188 if (byte == 0)
14189 cacheline_size = 1024;
14190 else
14191 cacheline_size = (int) byte * 4;
14192
14193 /* On 5703 and later chips, the boundary bits have no
14194 * effect.
14195 */
14196 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14197 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
14198 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
14199 goto out;
14200
14201#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14202 goal = BOUNDARY_MULTI_CACHELINE;
14203#else
14204#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14205 goal = BOUNDARY_SINGLE_CACHELINE;
14206#else
14207 goal = 0;
14208#endif
14209#endif
14210
1407deb1 14211 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
cbf9ca6c
MC
14212 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14213 goto out;
14214 }
14215
59e6b434
DM
14216 if (!goal)
14217 goto out;
14218
14219 /* PCI controllers on most RISC systems tend to disconnect
14220 * when a device tries to burst across a cache-line boundary.
14221 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14222 *
14223 * Unfortunately, for PCI-E there are only limited
14224 * write-side controls for this, and thus for reads
14225 * we will still get the disconnects. We'll also waste
14226 * these PCI cycles for both read and write for chips
14227 * other than 5700 and 5701 which do not implement the
14228 * boundary bits.
14229 */
14230 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
14231 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
14232 switch (cacheline_size) {
14233 case 16:
14234 case 32:
14235 case 64:
14236 case 128:
14237 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14238 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14239 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14240 } else {
14241 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14242 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14243 }
14244 break;
14245
14246 case 256:
14247 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14248 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14249 break;
14250
14251 default:
14252 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14253 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14254 break;
855e1111 14255 }
59e6b434
DM
14256 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14257 switch (cacheline_size) {
14258 case 16:
14259 case 32:
14260 case 64:
14261 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14262 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14263 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14264 break;
14265 }
14266 /* fallthrough */
14267 case 128:
14268 default:
14269 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14270 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14271 break;
855e1111 14272 }
59e6b434
DM
14273 } else {
14274 switch (cacheline_size) {
14275 case 16:
14276 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14277 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14278 DMA_RWCTRL_WRITE_BNDRY_16);
14279 break;
14280 }
14281 /* fallthrough */
14282 case 32:
14283 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14284 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14285 DMA_RWCTRL_WRITE_BNDRY_32);
14286 break;
14287 }
14288 /* fallthrough */
14289 case 64:
14290 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14291 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14292 DMA_RWCTRL_WRITE_BNDRY_64);
14293 break;
14294 }
14295 /* fallthrough */
14296 case 128:
14297 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14298 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14299 DMA_RWCTRL_WRITE_BNDRY_128);
14300 break;
14301 }
14302 /* fallthrough */
14303 case 256:
14304 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14305 DMA_RWCTRL_WRITE_BNDRY_256);
14306 break;
14307 case 512:
14308 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14309 DMA_RWCTRL_WRITE_BNDRY_512);
14310 break;
14311 case 1024:
14312 default:
14313 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14314 DMA_RWCTRL_WRITE_BNDRY_1024);
14315 break;
855e1111 14316 }
59e6b434
DM
14317 }
14318
14319out:
14320 return val;
14321}
14322
1da177e4
LT
14323static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14324{
14325 struct tg3_internal_buffer_desc test_desc;
14326 u32 sram_dma_descs;
14327 int i, ret;
14328
14329 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14330
14331 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14332 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14333 tw32(RDMAC_STATUS, 0);
14334 tw32(WDMAC_STATUS, 0);
14335
14336 tw32(BUFMGR_MODE, 0);
14337 tw32(FTQ_RESET, 0);
14338
14339 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14340 test_desc.addr_lo = buf_dma & 0xffffffff;
14341 test_desc.nic_mbuf = 0x00002100;
14342 test_desc.len = size;
14343
14344 /*
14345 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14346 * the *second* time the tg3 driver was getting loaded after an
14347 * initial scan.
14348 *
14349 * Broadcom tells me:
14350 * ...the DMA engine is connected to the GRC block and a DMA
14351 * reset may affect the GRC block in some unpredictable way...
14352 * The behavior of resets to individual blocks has not been tested.
14353 *
14354 * Broadcom noted the GRC reset will also reset all sub-components.
14355 */
14356 if (to_device) {
14357 test_desc.cqid_sqid = (13 << 8) | 2;
14358
14359 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14360 udelay(40);
14361 } else {
14362 test_desc.cqid_sqid = (16 << 8) | 7;
14363
14364 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14365 udelay(40);
14366 }
14367 test_desc.flags = 0x00000005;
14368
14369 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14370 u32 val;
14371
14372 val = *(((u32 *)&test_desc) + i);
14373 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14374 sram_dma_descs + (i * sizeof(u32)));
14375 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14376 }
14377 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14378
859a5887 14379 if (to_device)
1da177e4 14380 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14381 else
1da177e4 14382 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14383
14384 ret = -ENODEV;
14385 for (i = 0; i < 40; i++) {
14386 u32 val;
14387
14388 if (to_device)
14389 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14390 else
14391 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14392 if ((val & 0xffff) == sram_dma_descs) {
14393 ret = 0;
14394 break;
14395 }
14396
14397 udelay(100);
14398 }
14399
14400 return ret;
14401}
14402
ded7340d 14403#define TEST_BUFFER_SIZE 0x2000
1da177e4 14404
4143470c 14405static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14406 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14407 { },
14408};
14409
1da177e4
LT
14410static int __devinit tg3_test_dma(struct tg3 *tp)
14411{
14412 dma_addr_t buf_dma;
59e6b434 14413 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14414 int ret = 0;
1da177e4 14415
4bae65c8
MC
14416 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14417 &buf_dma, GFP_KERNEL);
1da177e4
LT
14418 if (!buf) {
14419 ret = -ENOMEM;
14420 goto out_nofree;
14421 }
14422
14423 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14424 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14425
59e6b434 14426 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14427
1407deb1 14428 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
cbf9ca6c
MC
14429 goto out;
14430
1da177e4
LT
14431 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14432 /* DMA read watermark not used on PCIE */
14433 tp->dma_rwctrl |= 0x00180000;
14434 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
85e94ced
MC
14435 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14436 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14437 tp->dma_rwctrl |= 0x003f0000;
14438 else
14439 tp->dma_rwctrl |= 0x003f000f;
14440 } else {
14441 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14442 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14443 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14444 u32 read_water = 0x7;
1da177e4 14445
4a29cc2e
MC
14446 /* If the 5704 is behind the EPB bridge, we can
14447 * do the less restrictive ONE_DMA workaround for
14448 * better performance.
14449 */
14450 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
14451 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14452 tp->dma_rwctrl |= 0x8000;
14453 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14454 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14455
49afdeb6
MC
14456 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14457 read_water = 4;
59e6b434 14458 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14459 tp->dma_rwctrl |=
14460 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14461 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14462 (1 << 23);
4cf78e4f
MC
14463 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14464 /* 5780 always in PCIX mode */
14465 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14466 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14467 /* 5714 always in PCIX mode */
14468 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14469 } else {
14470 tp->dma_rwctrl |= 0x001b000f;
14471 }
14472 }
14473
14474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14475 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14476 tp->dma_rwctrl &= 0xfffffff0;
14477
14478 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14479 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14480 /* Remove this if it causes problems for some boards. */
14481 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14482
14483 /* On 5700/5701 chips, we need to set this bit.
14484 * Otherwise the chip will issue cacheline transactions
14485 * to streamable DMA memory with not all the byte
14486 * enables turned on. This is an error on several
14487 * RISC PCI controllers, in particular sparc64.
14488 *
14489 * On 5703/5704 chips, this bit has been reassigned
14490 * a different meaning. In particular, it is used
14491 * on those chips to enable a PCI-X workaround.
14492 */
14493 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14494 }
14495
14496 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14497
14498#if 0
14499 /* Unneeded, already done by tg3_get_invariants. */
14500 tg3_switch_clocks(tp);
14501#endif
14502
1da177e4
LT
14503 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14504 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14505 goto out;
14506
59e6b434
DM
14507 /* It is best to perform DMA test with maximum write burst size
14508 * to expose the 5700/5701 write DMA bug.
14509 */
14510 saved_dma_rwctrl = tp->dma_rwctrl;
14511 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14512 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14513
1da177e4
LT
14514 while (1) {
14515 u32 *p = buf, i;
14516
14517 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14518 p[i] = i;
14519
14520 /* Send the buffer to the chip. */
14521 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14522 if (ret) {
2445e461
MC
14523 dev_err(&tp->pdev->dev,
14524 "%s: Buffer write failed. err = %d\n",
14525 __func__, ret);
1da177e4
LT
14526 break;
14527 }
14528
14529#if 0
14530 /* validate data reached card RAM correctly. */
14531 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14532 u32 val;
14533 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14534 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14535 dev_err(&tp->pdev->dev,
14536 "%s: Buffer corrupted on device! "
14537 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14538 /* ret = -ENODEV here? */
14539 }
14540 p[i] = 0;
14541 }
14542#endif
14543 /* Now read it back. */
14544 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14545 if (ret) {
5129c3a3
MC
14546 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14547 "err = %d\n", __func__, ret);
1da177e4
LT
14548 break;
14549 }
14550
14551 /* Verify it. */
14552 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14553 if (p[i] == i)
14554 continue;
14555
59e6b434
DM
14556 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14557 DMA_RWCTRL_WRITE_BNDRY_16) {
14558 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14559 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14560 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14561 break;
14562 } else {
2445e461
MC
14563 dev_err(&tp->pdev->dev,
14564 "%s: Buffer corrupted on read back! "
14565 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14566 ret = -ENODEV;
14567 goto out;
14568 }
14569 }
14570
14571 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14572 /* Success. */
14573 ret = 0;
14574 break;
14575 }
14576 }
59e6b434
DM
14577 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14578 DMA_RWCTRL_WRITE_BNDRY_16) {
6d1cfbab 14579
59e6b434 14580 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14581 * now look for chipsets that are known to expose the
14582 * DMA bug without failing the test.
59e6b434 14583 */
4143470c 14584 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14585 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14586 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14587 } else {
6d1cfbab
MC
14588 /* Safe to use the calculated DMA boundary. */
14589 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14590 }
6d1cfbab 14591
59e6b434
DM
14592 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14593 }
1da177e4
LT
14594
14595out:
4bae65c8 14596 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14597out_nofree:
14598 return ret;
14599}
14600
1da177e4
LT
14601static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14602{
1407deb1 14603 if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
666bc831
MC
14604 tp->bufmgr_config.mbuf_read_dma_low_water =
14605 DEFAULT_MB_RDMA_LOW_WATER_5705;
14606 tp->bufmgr_config.mbuf_mac_rx_low_water =
14607 DEFAULT_MB_MACRX_LOW_WATER_57765;
14608 tp->bufmgr_config.mbuf_high_water =
14609 DEFAULT_MB_HIGH_WATER_57765;
14610
14611 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14612 DEFAULT_MB_RDMA_LOW_WATER_5705;
14613 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14614 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14615 tp->bufmgr_config.mbuf_high_water_jumbo =
14616 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14617 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
fdfec172
MC
14618 tp->bufmgr_config.mbuf_read_dma_low_water =
14619 DEFAULT_MB_RDMA_LOW_WATER_5705;
14620 tp->bufmgr_config.mbuf_mac_rx_low_water =
14621 DEFAULT_MB_MACRX_LOW_WATER_5705;
14622 tp->bufmgr_config.mbuf_high_water =
14623 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14624 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14625 tp->bufmgr_config.mbuf_mac_rx_low_water =
14626 DEFAULT_MB_MACRX_LOW_WATER_5906;
14627 tp->bufmgr_config.mbuf_high_water =
14628 DEFAULT_MB_HIGH_WATER_5906;
14629 }
fdfec172
MC
14630
14631 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14632 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14633 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14634 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14635 tp->bufmgr_config.mbuf_high_water_jumbo =
14636 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14637 } else {
14638 tp->bufmgr_config.mbuf_read_dma_low_water =
14639 DEFAULT_MB_RDMA_LOW_WATER;
14640 tp->bufmgr_config.mbuf_mac_rx_low_water =
14641 DEFAULT_MB_MACRX_LOW_WATER;
14642 tp->bufmgr_config.mbuf_high_water =
14643 DEFAULT_MB_HIGH_WATER;
14644
14645 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14646 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14647 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14648 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14649 tp->bufmgr_config.mbuf_high_water_jumbo =
14650 DEFAULT_MB_HIGH_WATER_JUMBO;
14651 }
1da177e4
LT
14652
14653 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14654 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14655}
14656
14657static char * __devinit tg3_phy_string(struct tg3 *tp)
14658{
79eb6904
MC
14659 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14660 case TG3_PHY_ID_BCM5400: return "5400";
14661 case TG3_PHY_ID_BCM5401: return "5401";
14662 case TG3_PHY_ID_BCM5411: return "5411";
14663 case TG3_PHY_ID_BCM5701: return "5701";
14664 case TG3_PHY_ID_BCM5703: return "5703";
14665 case TG3_PHY_ID_BCM5704: return "5704";
14666 case TG3_PHY_ID_BCM5705: return "5705";
14667 case TG3_PHY_ID_BCM5750: return "5750";
14668 case TG3_PHY_ID_BCM5752: return "5752";
14669 case TG3_PHY_ID_BCM5714: return "5714";
14670 case TG3_PHY_ID_BCM5780: return "5780";
14671 case TG3_PHY_ID_BCM5755: return "5755";
14672 case TG3_PHY_ID_BCM5787: return "5787";
14673 case TG3_PHY_ID_BCM5784: return "5784";
14674 case TG3_PHY_ID_BCM5756: return "5722/5756";
14675 case TG3_PHY_ID_BCM5906: return "5906";
14676 case TG3_PHY_ID_BCM5761: return "5761";
14677 case TG3_PHY_ID_BCM5718C: return "5718C";
14678 case TG3_PHY_ID_BCM5718S: return "5718S";
14679 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14680 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14681 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14682 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14683 case 0: return "serdes";
14684 default: return "unknown";
855e1111 14685 }
1da177e4
LT
14686}
14687
f9804ddb
MC
14688static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14689{
14690 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14691 strcpy(str, "PCI Express");
14692 return str;
14693 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14694 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14695
14696 strcpy(str, "PCIX:");
14697
14698 if ((clock_ctrl == 7) ||
14699 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14700 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14701 strcat(str, "133MHz");
14702 else if (clock_ctrl == 0)
14703 strcat(str, "33MHz");
14704 else if (clock_ctrl == 2)
14705 strcat(str, "50MHz");
14706 else if (clock_ctrl == 4)
14707 strcat(str, "66MHz");
14708 else if (clock_ctrl == 6)
14709 strcat(str, "100MHz");
f9804ddb
MC
14710 } else {
14711 strcpy(str, "PCI:");
14712 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14713 strcat(str, "66MHz");
14714 else
14715 strcat(str, "33MHz");
14716 }
14717 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14718 strcat(str, ":32-bit");
14719 else
14720 strcat(str, ":64-bit");
14721 return str;
14722}
14723
8c2dc7e1 14724static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14725{
14726 struct pci_dev *peer;
14727 unsigned int func, devnr = tp->pdev->devfn & ~7;
14728
14729 for (func = 0; func < 8; func++) {
14730 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14731 if (peer && peer != tp->pdev)
14732 break;
14733 pci_dev_put(peer);
14734 }
16fe9d74
MC
14735 /* 5704 can be configured in single-port mode, set peer to
14736 * tp->pdev in that case.
14737 */
14738 if (!peer) {
14739 peer = tp->pdev;
14740 return peer;
14741 }
1da177e4
LT
14742
14743 /*
14744 * We don't need to keep the refcount elevated; there's no way
14745 * to remove one half of this device without removing the other
14746 */
14747 pci_dev_put(peer);
14748
14749 return peer;
14750}
14751
15f9850d
DM
14752static void __devinit tg3_init_coal(struct tg3 *tp)
14753{
14754 struct ethtool_coalesce *ec = &tp->coal;
14755
14756 memset(ec, 0, sizeof(*ec));
14757 ec->cmd = ETHTOOL_GCOALESCE;
14758 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14759 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14760 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14761 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14762 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14763 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14764 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14765 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14766 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14767
14768 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14769 HOSTCC_MODE_CLRTICK_TXBD)) {
14770 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14771 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14772 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14773 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14774 }
d244c892
MC
14775
14776 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14777 ec->rx_coalesce_usecs_irq = 0;
14778 ec->tx_coalesce_usecs_irq = 0;
14779 ec->stats_block_coalesce_usecs = 0;
14780 }
15f9850d
DM
14781}
14782
7c7d64b8
SH
14783static const struct net_device_ops tg3_netdev_ops = {
14784 .ndo_open = tg3_open,
14785 .ndo_stop = tg3_close,
00829823 14786 .ndo_start_xmit = tg3_start_xmit,
511d2224 14787 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14788 .ndo_validate_addr = eth_validate_addr,
14789 .ndo_set_multicast_list = tg3_set_rx_mode,
14790 .ndo_set_mac_address = tg3_set_mac_addr,
14791 .ndo_do_ioctl = tg3_ioctl,
14792 .ndo_tx_timeout = tg3_tx_timeout,
14793 .ndo_change_mtu = tg3_change_mtu,
00829823
SH
14794#ifdef CONFIG_NET_POLL_CONTROLLER
14795 .ndo_poll_controller = tg3_poll_controller,
14796#endif
14797};
14798
14799static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14800 .ndo_open = tg3_open,
14801 .ndo_stop = tg3_close,
14802 .ndo_start_xmit = tg3_start_xmit_dma_bug,
511d2224 14803 .ndo_get_stats64 = tg3_get_stats64,
7c7d64b8
SH
14804 .ndo_validate_addr = eth_validate_addr,
14805 .ndo_set_multicast_list = tg3_set_rx_mode,
14806 .ndo_set_mac_address = tg3_set_mac_addr,
14807 .ndo_do_ioctl = tg3_ioctl,
14808 .ndo_tx_timeout = tg3_tx_timeout,
14809 .ndo_change_mtu = tg3_change_mtu,
7c7d64b8
SH
14810#ifdef CONFIG_NET_POLL_CONTROLLER
14811 .ndo_poll_controller = tg3_poll_controller,
14812#endif
14813};
14814
1da177e4
LT
14815static int __devinit tg3_init_one(struct pci_dev *pdev,
14816 const struct pci_device_id *ent)
14817{
1da177e4
LT
14818 struct net_device *dev;
14819 struct tg3 *tp;
646c9edd
MC
14820 int i, err, pm_cap;
14821 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14822 char str[40];
72f2afb8 14823 u64 dma_mask, persist_dma_mask;
1da177e4 14824
05dbe005 14825 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14826
14827 err = pci_enable_device(pdev);
14828 if (err) {
2445e461 14829 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14830 return err;
14831 }
14832
1da177e4
LT
14833 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14834 if (err) {
2445e461 14835 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14836 goto err_out_disable_pdev;
14837 }
14838
14839 pci_set_master(pdev);
14840
14841 /* Find power-management capability. */
14842 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14843 if (pm_cap == 0) {
2445e461
MC
14844 dev_err(&pdev->dev,
14845 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14846 err = -EIO;
14847 goto err_out_free_res;
14848 }
14849
fe5f5787 14850 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14851 if (!dev) {
2445e461 14852 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14853 err = -ENOMEM;
14854 goto err_out_free_res;
14855 }
14856
1da177e4
LT
14857 SET_NETDEV_DEV(dev, &pdev->dev);
14858
1da177e4 14859 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1da177e4
LT
14860
14861 tp = netdev_priv(dev);
14862 tp->pdev = pdev;
14863 tp->dev = dev;
14864 tp->pm_cap = pm_cap;
1da177e4
LT
14865 tp->rx_mode = TG3_DEF_RX_MODE;
14866 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 14867
1da177e4
LT
14868 if (tg3_debug > 0)
14869 tp->msg_enable = tg3_debug;
14870 else
14871 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14872
14873 /* The word/byte swap controls here control register access byte
14874 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14875 * setting below.
14876 */
14877 tp->misc_host_ctrl =
14878 MISC_HOST_CTRL_MASK_PCI_INT |
14879 MISC_HOST_CTRL_WORD_SWAP |
14880 MISC_HOST_CTRL_INDIR_ACCESS |
14881 MISC_HOST_CTRL_PCISTATE_RW;
14882
14883 /* The NONFRM (non-frame) byte/word swap controls take effect
14884 * on descriptor entries, anything which isn't packet data.
14885 *
14886 * The StrongARM chips on the board (one for tx, one for rx)
14887 * are running in big-endian mode.
14888 */
14889 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14890 GRC_MODE_WSWAP_NONFRM_DATA);
14891#ifdef __BIG_ENDIAN
14892 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14893#endif
14894 spin_lock_init(&tp->lock);
1da177e4 14895 spin_lock_init(&tp->indirect_lock);
c4028958 14896 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 14897
d5fe488a 14898 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 14899 if (!tp->regs) {
ab96b241 14900 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
14901 err = -ENOMEM;
14902 goto err_out_free_dev;
14903 }
14904
1da177e4
LT
14905 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14906 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 14907
1da177e4 14908 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 14909 dev->watchdog_timeo = TG3_TX_TIMEOUT;
1da177e4 14910 dev->irq = pdev->irq;
1da177e4
LT
14911
14912 err = tg3_get_invariants(tp);
14913 if (err) {
ab96b241
MC
14914 dev_err(&pdev->dev,
14915 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
14916 goto err_out_iounmap;
14917 }
14918
615774fe 14919 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
0a58d668 14920 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
00829823
SH
14921 dev->netdev_ops = &tg3_netdev_ops;
14922 else
14923 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14924
14925
4a29cc2e
MC
14926 /* The EPB bridge inside 5714, 5715, and 5780 and any
14927 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
14928 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14929 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14930 * do DMA address check in tg3_start_xmit().
14931 */
4a29cc2e 14932 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
284901a9 14933 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
4a29cc2e 14934 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
50cf156a 14935 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 14936#ifdef CONFIG_HIGHMEM
6a35528a 14937 dma_mask = DMA_BIT_MASK(64);
72f2afb8 14938#endif
4a29cc2e 14939 } else
6a35528a 14940 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
14941
14942 /* Configure DMA attributes. */
284901a9 14943 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
14944 err = pci_set_dma_mask(pdev, dma_mask);
14945 if (!err) {
14946 dev->features |= NETIF_F_HIGHDMA;
14947 err = pci_set_consistent_dma_mask(pdev,
14948 persist_dma_mask);
14949 if (err < 0) {
ab96b241
MC
14950 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14951 "DMA for consistent allocations\n");
72f2afb8
MC
14952 goto err_out_iounmap;
14953 }
14954 }
14955 }
284901a9
YH
14956 if (err || dma_mask == DMA_BIT_MASK(32)) {
14957 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 14958 if (err) {
ab96b241
MC
14959 dev_err(&pdev->dev,
14960 "No usable DMA configuration, aborting\n");
72f2afb8
MC
14961 goto err_out_iounmap;
14962 }
14963 }
14964
fdfec172 14965 tg3_init_bufmgr_config(tp);
1da177e4 14966
507399f1
MC
14967 /* Selectively allow TSO based on operating conditions */
14968 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14969 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
1da177e4 14970 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
507399f1
MC
14971 else {
14972 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14973 tp->fw_needed = NULL;
1da177e4 14974 }
507399f1
MC
14975
14976 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
14977 tp->fw_needed = FIRMWARE_TG3;
1da177e4 14978
4e3a7aaa
MC
14979 /* TSO is on by default on chips that support hardware TSO.
14980 * Firmware TSO on older chips gives lower performance, so it
14981 * is off by default, but can be enabled using ethtool.
14982 */
e849cdc3 14983 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
7fe876af 14984 (dev->features & NETIF_F_IP_CSUM)) {
e849cdc3 14985 dev->features |= NETIF_F_TSO;
7fe876af
ED
14986 vlan_features_add(dev, NETIF_F_TSO);
14987 }
e849cdc3
MC
14988 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14989 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
7fe876af 14990 if (dev->features & NETIF_F_IPV6_CSUM) {
b0026624 14991 dev->features |= NETIF_F_TSO6;
7fe876af
ED
14992 vlan_features_add(dev, NETIF_F_TSO6);
14993 }
e849cdc3
MC
14994 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
14996 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14997 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
321d32a0 14998 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7fe876af 14999 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
9936bcf6 15000 dev->features |= NETIF_F_TSO_ECN;
7fe876af
ED
15001 vlan_features_add(dev, NETIF_F_TSO_ECN);
15002 }
b0026624 15003 }
1da177e4 15004
1da177e4
LT
15005 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
15006 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
15007 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
15008 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
15009 tp->rx_pending = 63;
15010 }
15011
1da177e4
LT
15012 err = tg3_get_device_address(tp);
15013 if (err) {
ab96b241
MC
15014 dev_err(&pdev->dev,
15015 "Could not obtain valid ethernet address, aborting\n");
026a6c21 15016 goto err_out_iounmap;
1da177e4
LT
15017 }
15018
c88864df 15019 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
63532394 15020 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 15021 if (!tp->aperegs) {
ab96b241
MC
15022 dev_err(&pdev->dev,
15023 "Cannot map APE registers, aborting\n");
c88864df 15024 err = -ENOMEM;
026a6c21 15025 goto err_out_iounmap;
c88864df
MC
15026 }
15027
15028 tg3_ape_lock_init(tp);
7fd76445
MC
15029
15030 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
15031 tg3_read_dash_ver(tp);
c88864df
MC
15032 }
15033
1da177e4
LT
15034 /*
15035 * Reset chip in case UNDI or EFI driver did not shutdown
15036 * DMA self test will enable WDMAC and we'll see (spurious)
15037 * pending DMA on the PCI bus at that point.
15038 */
15039 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15040 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15041 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15042 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15043 }
15044
15045 err = tg3_test_dma(tp);
15046 if (err) {
ab96b241 15047 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15048 goto err_out_apeunmap;
1da177e4
LT
15049 }
15050
78f90dcf
MC
15051 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15052 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15053 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15054 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15055 struct tg3_napi *tnapi = &tp->napi[i];
15056
15057 tnapi->tp = tp;
15058 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15059
15060 tnapi->int_mbox = intmbx;
15061 if (i < 4)
15062 intmbx += 0x8;
15063 else
15064 intmbx += 0x4;
15065
15066 tnapi->consmbox = rcvmbx;
15067 tnapi->prodmbox = sndmbx;
15068
66cfd1bd 15069 if (i)
78f90dcf 15070 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15071 else
78f90dcf 15072 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf
MC
15073
15074 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
15075 break;
15076
15077 /*
15078 * If we support MSIX, we'll be using RSS. If we're using
15079 * RSS, the first vector only handles link interrupts and the
15080 * remaining vectors handle rx and tx interrupts. Reuse the
15081 * mailbox values for the next iteration. The values we setup
15082 * above are still useful for the single vectored mode.
15083 */
15084 if (!i)
15085 continue;
15086
15087 rcvmbx += 0x8;
15088
15089 if (sndmbx & 0x4)
15090 sndmbx -= 0x4;
15091 else
15092 sndmbx += 0xc;
15093 }
15094
15f9850d
DM
15095 tg3_init_coal(tp);
15096
c49a1561
MC
15097 pci_set_drvdata(pdev, dev);
15098
1da177e4
LT
15099 err = register_netdev(dev);
15100 if (err) {
ab96b241 15101 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15102 goto err_out_apeunmap;
1da177e4
LT
15103 }
15104
05dbe005
JP
15105 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15106 tp->board_part_number,
15107 tp->pci_chip_rev_id,
15108 tg3_bus_string(tp, str),
15109 dev->dev_addr);
1da177e4 15110
f07e9af3 15111 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15112 struct phy_device *phydev;
15113 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15114 netdev_info(dev,
15115 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15116 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15117 } else {
15118 char *ethtype;
15119
15120 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15121 ethtype = "10/100Base-TX";
15122 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15123 ethtype = "1000Base-SX";
15124 else
15125 ethtype = "10/100/1000Base-T";
15126
5129c3a3 15127 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
f07e9af3
MC
15128 "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
15129 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
15130 }
05dbe005
JP
15131
15132 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
15133 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
15134 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
f07e9af3 15135 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
05dbe005
JP
15136 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
15137 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
15138 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15139 tp->dma_rwctrl,
15140 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15141 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4
LT
15142
15143 return 0;
15144
0d3031d9
MC
15145err_out_apeunmap:
15146 if (tp->aperegs) {
15147 iounmap(tp->aperegs);
15148 tp->aperegs = NULL;
15149 }
15150
1da177e4 15151err_out_iounmap:
6892914f
MC
15152 if (tp->regs) {
15153 iounmap(tp->regs);
22abe310 15154 tp->regs = NULL;
6892914f 15155 }
1da177e4
LT
15156
15157err_out_free_dev:
15158 free_netdev(dev);
15159
15160err_out_free_res:
15161 pci_release_regions(pdev);
15162
15163err_out_disable_pdev:
15164 pci_disable_device(pdev);
15165 pci_set_drvdata(pdev, NULL);
15166 return err;
15167}
15168
15169static void __devexit tg3_remove_one(struct pci_dev *pdev)
15170{
15171 struct net_device *dev = pci_get_drvdata(pdev);
15172
15173 if (dev) {
15174 struct tg3 *tp = netdev_priv(dev);
15175
077f849d
JSR
15176 if (tp->fw)
15177 release_firmware(tp->fw);
15178
23f333a2 15179 cancel_work_sync(&tp->reset_task);
158d7abd 15180
b02fd9e3
MC
15181 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
15182 tg3_phy_fini(tp);
158d7abd 15183 tg3_mdio_fini(tp);
b02fd9e3 15184 }
158d7abd 15185
1da177e4 15186 unregister_netdev(dev);
0d3031d9
MC
15187 if (tp->aperegs) {
15188 iounmap(tp->aperegs);
15189 tp->aperegs = NULL;
15190 }
6892914f
MC
15191 if (tp->regs) {
15192 iounmap(tp->regs);
22abe310 15193 tp->regs = NULL;
6892914f 15194 }
1da177e4
LT
15195 free_netdev(dev);
15196 pci_release_regions(pdev);
15197 pci_disable_device(pdev);
15198 pci_set_drvdata(pdev, NULL);
15199 }
15200}
15201
aa6027ca 15202#ifdef CONFIG_PM_SLEEP
c866b7ea 15203static int tg3_suspend(struct device *device)
1da177e4 15204{
c866b7ea 15205 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15206 struct net_device *dev = pci_get_drvdata(pdev);
15207 struct tg3 *tp = netdev_priv(dev);
15208 int err;
15209
15210 if (!netif_running(dev))
15211 return 0;
15212
23f333a2 15213 flush_work_sync(&tp->reset_task);
b02fd9e3 15214 tg3_phy_stop(tp);
1da177e4
LT
15215 tg3_netif_stop(tp);
15216
15217 del_timer_sync(&tp->timer);
15218
f47c11ee 15219 tg3_full_lock(tp, 1);
1da177e4 15220 tg3_disable_ints(tp);
f47c11ee 15221 tg3_full_unlock(tp);
1da177e4
LT
15222
15223 netif_device_detach(dev);
15224
f47c11ee 15225 tg3_full_lock(tp, 0);
944d980e 15226 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
6a9eba15 15227 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
f47c11ee 15228 tg3_full_unlock(tp);
1da177e4 15229
c866b7ea 15230 err = tg3_power_down_prepare(tp);
1da177e4 15231 if (err) {
b02fd9e3
MC
15232 int err2;
15233
f47c11ee 15234 tg3_full_lock(tp, 0);
1da177e4 15235
6a9eba15 15236 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b02fd9e3
MC
15237 err2 = tg3_restart_hw(tp, 1);
15238 if (err2)
b9ec6c1b 15239 goto out;
1da177e4
LT
15240
15241 tp->timer.expires = jiffies + tp->timer_offset;
15242 add_timer(&tp->timer);
15243
15244 netif_device_attach(dev);
15245 tg3_netif_start(tp);
15246
b9ec6c1b 15247out:
f47c11ee 15248 tg3_full_unlock(tp);
b02fd9e3
MC
15249
15250 if (!err2)
15251 tg3_phy_start(tp);
1da177e4
LT
15252 }
15253
15254 return err;
15255}
15256
c866b7ea 15257static int tg3_resume(struct device *device)
1da177e4 15258{
c866b7ea 15259 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15260 struct net_device *dev = pci_get_drvdata(pdev);
15261 struct tg3 *tp = netdev_priv(dev);
15262 int err;
15263
15264 if (!netif_running(dev))
15265 return 0;
15266
1da177e4
LT
15267 netif_device_attach(dev);
15268
f47c11ee 15269 tg3_full_lock(tp, 0);
1da177e4 15270
6a9eba15 15271 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
b9ec6c1b
MC
15272 err = tg3_restart_hw(tp, 1);
15273 if (err)
15274 goto out;
1da177e4
LT
15275
15276 tp->timer.expires = jiffies + tp->timer_offset;
15277 add_timer(&tp->timer);
15278
1da177e4
LT
15279 tg3_netif_start(tp);
15280
b9ec6c1b 15281out:
f47c11ee 15282 tg3_full_unlock(tp);
1da177e4 15283
b02fd9e3
MC
15284 if (!err)
15285 tg3_phy_start(tp);
15286
b9ec6c1b 15287 return err;
1da177e4
LT
15288}
15289
c866b7ea 15290static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15291#define TG3_PM_OPS (&tg3_pm_ops)
15292
15293#else
15294
15295#define TG3_PM_OPS NULL
15296
15297#endif /* CONFIG_PM_SLEEP */
c866b7ea 15298
1da177e4
LT
15299static struct pci_driver tg3_driver = {
15300 .name = DRV_MODULE_NAME,
15301 .id_table = tg3_pci_tbl,
15302 .probe = tg3_init_one,
15303 .remove = __devexit_p(tg3_remove_one),
aa6027ca 15304 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15305};
15306
15307static int __init tg3_init(void)
15308{
29917620 15309 return pci_register_driver(&tg3_driver);
1da177e4
LT
15310}
15311
15312static void __exit tg3_cleanup(void)
15313{
15314 pci_unregister_driver(&tg3_driver);
15315}
15316
15317module_init(tg3_init);
15318module_exit(tg3_cleanup);