]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * tg3.c: Broadcom Tigon3 ethernet driver. | |
3 | * | |
4 | * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com) | |
5 | * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com) | |
6 | * Copyright (C) 2004 Sun Microsystems Inc. | |
0d2a5068 | 7 | * Copyright (C) 2005-2009 Broadcom Corporation. |
1da177e4 LT |
8 | * |
9 | * Firmware is: | |
49cabf49 MC |
10 | * Derived from proprietary unpublished source code, |
11 | * Copyright (C) 2000-2003 Broadcom Corporation. | |
12 | * | |
13 | * Permission is hereby granted for the distribution of this firmware | |
14 | * data in hexadecimal or equivalent format, provided this copyright | |
15 | * notice is accompanying it. | |
1da177e4 LT |
16 | */ |
17 | ||
1da177e4 LT |
18 | |
19 | #include <linux/module.h> | |
20 | #include <linux/moduleparam.h> | |
21 | #include <linux/kernel.h> | |
22 | #include <linux/types.h> | |
23 | #include <linux/compiler.h> | |
24 | #include <linux/slab.h> | |
25 | #include <linux/delay.h> | |
14c85021 | 26 | #include <linux/in.h> |
1da177e4 LT |
27 | #include <linux/init.h> |
28 | #include <linux/ioport.h> | |
29 | #include <linux/pci.h> | |
30 | #include <linux/netdevice.h> | |
31 | #include <linux/etherdevice.h> | |
32 | #include <linux/skbuff.h> | |
33 | #include <linux/ethtool.h> | |
34 | #include <linux/mii.h> | |
158d7abd | 35 | #include <linux/phy.h> |
a9daf367 | 36 | #include <linux/brcmphy.h> |
1da177e4 LT |
37 | #include <linux/if_vlan.h> |
38 | #include <linux/ip.h> | |
39 | #include <linux/tcp.h> | |
40 | #include <linux/workqueue.h> | |
61487480 | 41 | #include <linux/prefetch.h> |
f9a5f7d3 | 42 | #include <linux/dma-mapping.h> |
077f849d | 43 | #include <linux/firmware.h> |
1da177e4 LT |
44 | |
45 | #include <net/checksum.h> | |
c9bdd4b5 | 46 | #include <net/ip.h> |
1da177e4 LT |
47 | |
48 | #include <asm/system.h> | |
49 | #include <asm/io.h> | |
50 | #include <asm/byteorder.h> | |
51 | #include <asm/uaccess.h> | |
52 | ||
49b6e95f | 53 | #ifdef CONFIG_SPARC |
1da177e4 | 54 | #include <asm/idprom.h> |
49b6e95f | 55 | #include <asm/prom.h> |
1da177e4 LT |
56 | #endif |
57 | ||
63532394 MC |
58 | #define BAR_0 0 |
59 | #define BAR_2 2 | |
60 | ||
1da177e4 LT |
61 | #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE) |
62 | #define TG3_VLAN_TAG_USED 1 | |
63 | #else | |
64 | #define TG3_VLAN_TAG_USED 0 | |
65 | #endif | |
66 | ||
1da177e4 LT |
67 | #include "tg3.h" |
68 | ||
69 | #define DRV_MODULE_NAME "tg3" | |
70 | #define PFX DRV_MODULE_NAME ": " | |
fc57e515 MC |
71 | #define DRV_MODULE_VERSION "3.101" |
72 | #define DRV_MODULE_RELDATE "August 28, 2009" | |
1da177e4 LT |
73 | |
74 | #define TG3_DEF_MAC_MODE 0 | |
75 | #define TG3_DEF_RX_MODE 0 | |
76 | #define TG3_DEF_TX_MODE 0 | |
77 | #define TG3_DEF_MSG_ENABLE \ | |
78 | (NETIF_MSG_DRV | \ | |
79 | NETIF_MSG_PROBE | \ | |
80 | NETIF_MSG_LINK | \ | |
81 | NETIF_MSG_TIMER | \ | |
82 | NETIF_MSG_IFDOWN | \ | |
83 | NETIF_MSG_IFUP | \ | |
84 | NETIF_MSG_RX_ERR | \ | |
85 | NETIF_MSG_TX_ERR) | |
86 | ||
87 | /* length of time before we decide the hardware is borked, | |
88 | * and dev->tx_timeout() should be called to fix the problem | |
89 | */ | |
90 | #define TG3_TX_TIMEOUT (5 * HZ) | |
91 | ||
92 | /* hardware minimum and maximum for a single frame's data payload */ | |
93 | #define TG3_MIN_MTU 60 | |
94 | #define TG3_MAX_MTU(tp) \ | |
8f666b07 | 95 | ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500) |
1da177e4 LT |
96 | |
97 | /* These numbers seem to be hard coded in the NIC firmware somehow. | |
98 | * You can't change the ring sizes, but you can change where you place | |
99 | * them in the NIC onboard memory. | |
100 | */ | |
101 | #define TG3_RX_RING_SIZE 512 | |
102 | #define TG3_DEF_RX_RING_PENDING 200 | |
103 | #define TG3_RX_JUMBO_RING_SIZE 256 | |
104 | #define TG3_DEF_RX_JUMBO_RING_PENDING 100 | |
105 | ||
106 | /* Do not place this n-ring entries value into the tp struct itself, | |
107 | * we really want to expose these constants to GCC so that modulo et | |
108 | * al. operations are done with shifts and masks instead of with | |
109 | * hw multiply/modulo instructions. Another solution would be to | |
110 | * replace things like '% foo' with '& (foo - 1)'. | |
111 | */ | |
112 | #define TG3_RX_RCB_RING_SIZE(tp) \ | |
113 | ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024) | |
114 | ||
115 | #define TG3_TX_RING_SIZE 512 | |
116 | #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1) | |
117 | ||
118 | #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \ | |
119 | TG3_RX_RING_SIZE) | |
79ed5ac7 MC |
120 | #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \ |
121 | TG3_RX_JUMBO_RING_SIZE) | |
1da177e4 | 122 | #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \ |
79ed5ac7 | 123 | TG3_RX_RCB_RING_SIZE(tp)) |
1da177e4 LT |
124 | #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \ |
125 | TG3_TX_RING_SIZE) | |
1da177e4 LT |
126 | #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1)) |
127 | ||
287be12e MC |
128 | #define TG3_DMA_BYTE_ENAB 64 |
129 | ||
130 | #define TG3_RX_STD_DMA_SZ 1536 | |
131 | #define TG3_RX_JMB_DMA_SZ 9046 | |
132 | ||
133 | #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB) | |
134 | ||
135 | #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ) | |
136 | #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ) | |
1da177e4 LT |
137 | |
138 | /* minimum number of free TX descriptors required to wake up TX process */ | |
f3f3f27e | 139 | #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4) |
1da177e4 | 140 | |
ad829268 MC |
141 | #define TG3_RAW_IP_ALIGN 2 |
142 | ||
1da177e4 LT |
143 | /* number of ETHTOOL_GSTATS u64's */ |
144 | #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64)) | |
145 | ||
4cafd3f5 MC |
146 | #define TG3_NUM_TEST 6 |
147 | ||
077f849d JSR |
148 | #define FIRMWARE_TG3 "tigon/tg3.bin" |
149 | #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin" | |
150 | #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin" | |
151 | ||
1da177e4 LT |
152 | static char version[] __devinitdata = |
153 | DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n"; | |
154 | ||
155 | MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)"); | |
156 | MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver"); | |
157 | MODULE_LICENSE("GPL"); | |
158 | MODULE_VERSION(DRV_MODULE_VERSION); | |
077f849d JSR |
159 | MODULE_FIRMWARE(FIRMWARE_TG3); |
160 | MODULE_FIRMWARE(FIRMWARE_TG3TSO); | |
161 | MODULE_FIRMWARE(FIRMWARE_TG3TSO5); | |
162 | ||
679563f4 | 163 | #define TG3_RSS_MIN_NUM_MSIX_VECS 2 |
1da177e4 LT |
164 | |
165 | static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */ | |
166 | module_param(tg3_debug, int, 0); | |
167 | MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value"); | |
168 | ||
169 | static struct pci_device_id tg3_pci_tbl[] = { | |
13185217 HK |
170 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)}, |
171 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)}, | |
172 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)}, | |
173 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)}, | |
174 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)}, | |
175 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)}, | |
176 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)}, | |
177 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)}, | |
178 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)}, | |
179 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)}, | |
180 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)}, | |
181 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)}, | |
182 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)}, | |
183 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)}, | |
184 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)}, | |
185 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)}, | |
186 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)}, | |
187 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)}, | |
188 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)}, | |
189 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)}, | |
190 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)}, | |
191 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)}, | |
192 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)}, | |
193 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)}, | |
126a3368 | 194 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)}, |
13185217 HK |
195 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)}, |
196 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)}, | |
197 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)}, | |
198 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)}, | |
199 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)}, | |
200 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)}, | |
201 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)}, | |
202 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)}, | |
203 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)}, | |
204 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)}, | |
205 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)}, | |
206 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)}, | |
207 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)}, | |
208 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)}, | |
126a3368 | 209 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)}, |
13185217 HK |
210 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)}, |
211 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)}, | |
212 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)}, | |
676917d4 | 213 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)}, |
13185217 HK |
214 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)}, |
215 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)}, | |
216 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)}, | |
217 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)}, | |
218 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)}, | |
219 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)}, | |
220 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)}, | |
b5d3772c MC |
221 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)}, |
222 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)}, | |
d30cdd28 MC |
223 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)}, |
224 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)}, | |
6c7af27c | 225 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)}, |
9936bcf6 MC |
226 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)}, |
227 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)}, | |
c88e668b MC |
228 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)}, |
229 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)}, | |
2befdcea MC |
230 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)}, |
231 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)}, | |
321d32a0 MC |
232 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)}, |
233 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)}, | |
234 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)}, | |
5e7ccf20 | 235 | {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)}, |
13185217 HK |
236 | {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)}, |
237 | {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)}, | |
238 | {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)}, | |
239 | {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)}, | |
240 | {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)}, | |
241 | {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)}, | |
242 | {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)}, | |
243 | {} | |
1da177e4 LT |
244 | }; |
245 | ||
246 | MODULE_DEVICE_TABLE(pci, tg3_pci_tbl); | |
247 | ||
50da859d | 248 | static const struct { |
1da177e4 LT |
249 | const char string[ETH_GSTRING_LEN]; |
250 | } ethtool_stats_keys[TG3_NUM_STATS] = { | |
251 | { "rx_octets" }, | |
252 | { "rx_fragments" }, | |
253 | { "rx_ucast_packets" }, | |
254 | { "rx_mcast_packets" }, | |
255 | { "rx_bcast_packets" }, | |
256 | { "rx_fcs_errors" }, | |
257 | { "rx_align_errors" }, | |
258 | { "rx_xon_pause_rcvd" }, | |
259 | { "rx_xoff_pause_rcvd" }, | |
260 | { "rx_mac_ctrl_rcvd" }, | |
261 | { "rx_xoff_entered" }, | |
262 | { "rx_frame_too_long_errors" }, | |
263 | { "rx_jabbers" }, | |
264 | { "rx_undersize_packets" }, | |
265 | { "rx_in_length_errors" }, | |
266 | { "rx_out_length_errors" }, | |
267 | { "rx_64_or_less_octet_packets" }, | |
268 | { "rx_65_to_127_octet_packets" }, | |
269 | { "rx_128_to_255_octet_packets" }, | |
270 | { "rx_256_to_511_octet_packets" }, | |
271 | { "rx_512_to_1023_octet_packets" }, | |
272 | { "rx_1024_to_1522_octet_packets" }, | |
273 | { "rx_1523_to_2047_octet_packets" }, | |
274 | { "rx_2048_to_4095_octet_packets" }, | |
275 | { "rx_4096_to_8191_octet_packets" }, | |
276 | { "rx_8192_to_9022_octet_packets" }, | |
277 | ||
278 | { "tx_octets" }, | |
279 | { "tx_collisions" }, | |
280 | ||
281 | { "tx_xon_sent" }, | |
282 | { "tx_xoff_sent" }, | |
283 | { "tx_flow_control" }, | |
284 | { "tx_mac_errors" }, | |
285 | { "tx_single_collisions" }, | |
286 | { "tx_mult_collisions" }, | |
287 | { "tx_deferred" }, | |
288 | { "tx_excessive_collisions" }, | |
289 | { "tx_late_collisions" }, | |
290 | { "tx_collide_2times" }, | |
291 | { "tx_collide_3times" }, | |
292 | { "tx_collide_4times" }, | |
293 | { "tx_collide_5times" }, | |
294 | { "tx_collide_6times" }, | |
295 | { "tx_collide_7times" }, | |
296 | { "tx_collide_8times" }, | |
297 | { "tx_collide_9times" }, | |
298 | { "tx_collide_10times" }, | |
299 | { "tx_collide_11times" }, | |
300 | { "tx_collide_12times" }, | |
301 | { "tx_collide_13times" }, | |
302 | { "tx_collide_14times" }, | |
303 | { "tx_collide_15times" }, | |
304 | { "tx_ucast_packets" }, | |
305 | { "tx_mcast_packets" }, | |
306 | { "tx_bcast_packets" }, | |
307 | { "tx_carrier_sense_errors" }, | |
308 | { "tx_discards" }, | |
309 | { "tx_errors" }, | |
310 | ||
311 | { "dma_writeq_full" }, | |
312 | { "dma_write_prioq_full" }, | |
313 | { "rxbds_empty" }, | |
314 | { "rx_discards" }, | |
315 | { "rx_errors" }, | |
316 | { "rx_threshold_hit" }, | |
317 | ||
318 | { "dma_readq_full" }, | |
319 | { "dma_read_prioq_full" }, | |
320 | { "tx_comp_queue_full" }, | |
321 | ||
322 | { "ring_set_send_prod_index" }, | |
323 | { "ring_status_update" }, | |
324 | { "nic_irqs" }, | |
325 | { "nic_avoided_irqs" }, | |
326 | { "nic_tx_threshold_hit" } | |
327 | }; | |
328 | ||
50da859d | 329 | static const struct { |
4cafd3f5 MC |
330 | const char string[ETH_GSTRING_LEN]; |
331 | } ethtool_test_keys[TG3_NUM_TEST] = { | |
332 | { "nvram test (online) " }, | |
333 | { "link test (online) " }, | |
334 | { "register test (offline)" }, | |
335 | { "memory test (offline)" }, | |
336 | { "loopback test (offline)" }, | |
337 | { "interrupt test (offline)" }, | |
338 | }; | |
339 | ||
b401e9e2 MC |
340 | static void tg3_write32(struct tg3 *tp, u32 off, u32 val) |
341 | { | |
342 | writel(val, tp->regs + off); | |
343 | } | |
344 | ||
345 | static u32 tg3_read32(struct tg3 *tp, u32 off) | |
346 | { | |
6aa20a22 | 347 | return (readl(tp->regs + off)); |
b401e9e2 MC |
348 | } |
349 | ||
0d3031d9 MC |
350 | static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val) |
351 | { | |
352 | writel(val, tp->aperegs + off); | |
353 | } | |
354 | ||
355 | static u32 tg3_ape_read32(struct tg3 *tp, u32 off) | |
356 | { | |
357 | return (readl(tp->aperegs + off)); | |
358 | } | |
359 | ||
1da177e4 LT |
360 | static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val) |
361 | { | |
6892914f MC |
362 | unsigned long flags; |
363 | ||
364 | spin_lock_irqsave(&tp->indirect_lock, flags); | |
1ee582d8 MC |
365 | pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off); |
366 | pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val); | |
6892914f | 367 | spin_unlock_irqrestore(&tp->indirect_lock, flags); |
1ee582d8 MC |
368 | } |
369 | ||
370 | static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val) | |
371 | { | |
372 | writel(val, tp->regs + off); | |
373 | readl(tp->regs + off); | |
1da177e4 LT |
374 | } |
375 | ||
6892914f | 376 | static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off) |
1da177e4 | 377 | { |
6892914f MC |
378 | unsigned long flags; |
379 | u32 val; | |
380 | ||
381 | spin_lock_irqsave(&tp->indirect_lock, flags); | |
382 | pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off); | |
383 | pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val); | |
384 | spin_unlock_irqrestore(&tp->indirect_lock, flags); | |
385 | return val; | |
386 | } | |
387 | ||
388 | static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val) | |
389 | { | |
390 | unsigned long flags; | |
391 | ||
392 | if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) { | |
393 | pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX + | |
394 | TG3_64BIT_REG_LOW, val); | |
395 | return; | |
396 | } | |
397 | if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) { | |
398 | pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX + | |
399 | TG3_64BIT_REG_LOW, val); | |
400 | return; | |
1da177e4 | 401 | } |
6892914f MC |
402 | |
403 | spin_lock_irqsave(&tp->indirect_lock, flags); | |
404 | pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600); | |
405 | pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val); | |
406 | spin_unlock_irqrestore(&tp->indirect_lock, flags); | |
407 | ||
408 | /* In indirect mode when disabling interrupts, we also need | |
409 | * to clear the interrupt bit in the GRC local ctrl register. | |
410 | */ | |
411 | if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) && | |
412 | (val == 0x1)) { | |
413 | pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL, | |
414 | tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT); | |
415 | } | |
416 | } | |
417 | ||
418 | static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off) | |
419 | { | |
420 | unsigned long flags; | |
421 | u32 val; | |
422 | ||
423 | spin_lock_irqsave(&tp->indirect_lock, flags); | |
424 | pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600); | |
425 | pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val); | |
426 | spin_unlock_irqrestore(&tp->indirect_lock, flags); | |
427 | return val; | |
428 | } | |
429 | ||
b401e9e2 MC |
430 | /* usec_wait specifies the wait time in usec when writing to certain registers |
431 | * where it is unsafe to read back the register without some delay. | |
432 | * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power. | |
433 | * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed. | |
434 | */ | |
435 | static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait) | |
6892914f | 436 | { |
b401e9e2 MC |
437 | if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) || |
438 | (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND)) | |
439 | /* Non-posted methods */ | |
440 | tp->write32(tp, off, val); | |
441 | else { | |
442 | /* Posted method */ | |
443 | tg3_write32(tp, off, val); | |
444 | if (usec_wait) | |
445 | udelay(usec_wait); | |
446 | tp->read32(tp, off); | |
447 | } | |
448 | /* Wait again after the read for the posted method to guarantee that | |
449 | * the wait time is met. | |
450 | */ | |
451 | if (usec_wait) | |
452 | udelay(usec_wait); | |
1da177e4 LT |
453 | } |
454 | ||
09ee929c MC |
455 | static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val) |
456 | { | |
457 | tp->write32_mbox(tp, off, val); | |
6892914f MC |
458 | if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) && |
459 | !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND)) | |
460 | tp->read32_mbox(tp, off); | |
09ee929c MC |
461 | } |
462 | ||
20094930 | 463 | static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val) |
1da177e4 LT |
464 | { |
465 | void __iomem *mbox = tp->regs + off; | |
466 | writel(val, mbox); | |
467 | if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) | |
468 | writel(val, mbox); | |
469 | if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) | |
470 | readl(mbox); | |
471 | } | |
472 | ||
b5d3772c MC |
473 | static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off) |
474 | { | |
475 | return (readl(tp->regs + off + GRCMBOX_BASE)); | |
476 | } | |
477 | ||
478 | static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val) | |
479 | { | |
480 | writel(val, tp->regs + off + GRCMBOX_BASE); | |
481 | } | |
482 | ||
20094930 | 483 | #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val) |
09ee929c | 484 | #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val)) |
20094930 MC |
485 | #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val) |
486 | #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val) | |
09ee929c | 487 | #define tr32_mailbox(reg) tp->read32_mbox(tp, reg) |
20094930 MC |
488 | |
489 | #define tw32(reg,val) tp->write32(tp, reg, val) | |
b401e9e2 MC |
490 | #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0) |
491 | #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us)) | |
20094930 | 492 | #define tr32(reg) tp->read32(tp, reg) |
1da177e4 LT |
493 | |
494 | static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val) | |
495 | { | |
6892914f MC |
496 | unsigned long flags; |
497 | ||
b5d3772c MC |
498 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) && |
499 | (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) | |
500 | return; | |
501 | ||
6892914f | 502 | spin_lock_irqsave(&tp->indirect_lock, flags); |
bbadf503 MC |
503 | if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) { |
504 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off); | |
505 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val); | |
1da177e4 | 506 | |
bbadf503 MC |
507 | /* Always leave this as zero. */ |
508 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
509 | } else { | |
510 | tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off); | |
511 | tw32_f(TG3PCI_MEM_WIN_DATA, val); | |
28fbef78 | 512 | |
bbadf503 MC |
513 | /* Always leave this as zero. */ |
514 | tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
515 | } | |
516 | spin_unlock_irqrestore(&tp->indirect_lock, flags); | |
758a6139 DM |
517 | } |
518 | ||
1da177e4 LT |
519 | static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val) |
520 | { | |
6892914f MC |
521 | unsigned long flags; |
522 | ||
b5d3772c MC |
523 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) && |
524 | (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) { | |
525 | *val = 0; | |
526 | return; | |
527 | } | |
528 | ||
6892914f | 529 | spin_lock_irqsave(&tp->indirect_lock, flags); |
bbadf503 MC |
530 | if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) { |
531 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off); | |
532 | pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val); | |
1da177e4 | 533 | |
bbadf503 MC |
534 | /* Always leave this as zero. */ |
535 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
536 | } else { | |
537 | tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off); | |
538 | *val = tr32(TG3PCI_MEM_WIN_DATA); | |
539 | ||
540 | /* Always leave this as zero. */ | |
541 | tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
542 | } | |
6892914f | 543 | spin_unlock_irqrestore(&tp->indirect_lock, flags); |
1da177e4 LT |
544 | } |
545 | ||
0d3031d9 MC |
546 | static void tg3_ape_lock_init(struct tg3 *tp) |
547 | { | |
548 | int i; | |
549 | ||
550 | /* Make sure the driver hasn't any stale locks. */ | |
551 | for (i = 0; i < 8; i++) | |
552 | tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i, | |
553 | APE_LOCK_GRANT_DRIVER); | |
554 | } | |
555 | ||
556 | static int tg3_ape_lock(struct tg3 *tp, int locknum) | |
557 | { | |
558 | int i, off; | |
559 | int ret = 0; | |
560 | u32 status; | |
561 | ||
562 | if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) | |
563 | return 0; | |
564 | ||
565 | switch (locknum) { | |
77b483f1 | 566 | case TG3_APE_LOCK_GRC: |
0d3031d9 MC |
567 | case TG3_APE_LOCK_MEM: |
568 | break; | |
569 | default: | |
570 | return -EINVAL; | |
571 | } | |
572 | ||
573 | off = 4 * locknum; | |
574 | ||
575 | tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER); | |
576 | ||
577 | /* Wait for up to 1 millisecond to acquire lock. */ | |
578 | for (i = 0; i < 100; i++) { | |
579 | status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off); | |
580 | if (status == APE_LOCK_GRANT_DRIVER) | |
581 | break; | |
582 | udelay(10); | |
583 | } | |
584 | ||
585 | if (status != APE_LOCK_GRANT_DRIVER) { | |
586 | /* Revoke the lock request. */ | |
587 | tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, | |
588 | APE_LOCK_GRANT_DRIVER); | |
589 | ||
590 | ret = -EBUSY; | |
591 | } | |
592 | ||
593 | return ret; | |
594 | } | |
595 | ||
596 | static void tg3_ape_unlock(struct tg3 *tp, int locknum) | |
597 | { | |
598 | int off; | |
599 | ||
600 | if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) | |
601 | return; | |
602 | ||
603 | switch (locknum) { | |
77b483f1 | 604 | case TG3_APE_LOCK_GRC: |
0d3031d9 MC |
605 | case TG3_APE_LOCK_MEM: |
606 | break; | |
607 | default: | |
608 | return; | |
609 | } | |
610 | ||
611 | off = 4 * locknum; | |
612 | tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER); | |
613 | } | |
614 | ||
1da177e4 LT |
615 | static void tg3_disable_ints(struct tg3 *tp) |
616 | { | |
89aeb3bc MC |
617 | int i; |
618 | ||
1da177e4 LT |
619 | tw32(TG3PCI_MISC_HOST_CTRL, |
620 | (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT)); | |
89aeb3bc MC |
621 | for (i = 0; i < tp->irq_max; i++) |
622 | tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001); | |
1da177e4 LT |
623 | } |
624 | ||
1da177e4 LT |
625 | static void tg3_enable_ints(struct tg3 *tp) |
626 | { | |
89aeb3bc MC |
627 | int i; |
628 | u32 coal_now = 0; | |
629 | ||
bbe832c0 MC |
630 | tp->irq_sync = 0; |
631 | wmb(); | |
632 | ||
1da177e4 LT |
633 | tw32(TG3PCI_MISC_HOST_CTRL, |
634 | (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT)); | |
89aeb3bc MC |
635 | |
636 | for (i = 0; i < tp->irq_cnt; i++) { | |
637 | struct tg3_napi *tnapi = &tp->napi[i]; | |
898a56f8 | 638 | tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24); |
89aeb3bc MC |
639 | if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) |
640 | tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24); | |
f19af9c2 | 641 | |
89aeb3bc MC |
642 | coal_now |= tnapi->coal_now; |
643 | } | |
f19af9c2 MC |
644 | |
645 | /* Force an initial interrupt */ | |
646 | if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) && | |
647 | (tp->napi[0].hw_status->status & SD_STATUS_UPDATED)) | |
648 | tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT); | |
649 | else | |
650 | tw32(HOSTCC_MODE, tp->coalesce_mode | | |
651 | HOSTCC_MODE_ENABLE | coal_now); | |
1da177e4 LT |
652 | } |
653 | ||
17375d25 | 654 | static inline unsigned int tg3_has_work(struct tg3_napi *tnapi) |
04237ddd | 655 | { |
17375d25 | 656 | struct tg3 *tp = tnapi->tp; |
898a56f8 | 657 | struct tg3_hw_status *sblk = tnapi->hw_status; |
04237ddd MC |
658 | unsigned int work_exists = 0; |
659 | ||
660 | /* check for phy events */ | |
661 | if (!(tp->tg3_flags & | |
662 | (TG3_FLAG_USE_LINKCHG_REG | | |
663 | TG3_FLAG_POLL_SERDES))) { | |
664 | if (sblk->status & SD_STATUS_LINK_CHG) | |
665 | work_exists = 1; | |
666 | } | |
667 | /* check for RX/TX work to do */ | |
f3f3f27e | 668 | if (sblk->idx[0].tx_consumer != tnapi->tx_cons || |
72334482 | 669 | sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr) |
04237ddd MC |
670 | work_exists = 1; |
671 | ||
672 | return work_exists; | |
673 | } | |
674 | ||
17375d25 | 675 | /* tg3_int_reenable |
04237ddd MC |
676 | * similar to tg3_enable_ints, but it accurately determines whether there |
677 | * is new work pending and can return without flushing the PIO write | |
6aa20a22 | 678 | * which reenables interrupts |
1da177e4 | 679 | */ |
17375d25 | 680 | static void tg3_int_reenable(struct tg3_napi *tnapi) |
1da177e4 | 681 | { |
17375d25 MC |
682 | struct tg3 *tp = tnapi->tp; |
683 | ||
898a56f8 | 684 | tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24); |
1da177e4 LT |
685 | mmiowb(); |
686 | ||
fac9b83e DM |
687 | /* When doing tagged status, this work check is unnecessary. |
688 | * The last_tag we write above tells the chip which piece of | |
689 | * work we've completed. | |
690 | */ | |
691 | if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) && | |
17375d25 | 692 | tg3_has_work(tnapi)) |
04237ddd | 693 | tw32(HOSTCC_MODE, tp->coalesce_mode | |
fd2ce37f | 694 | HOSTCC_MODE_ENABLE | tnapi->coal_now); |
1da177e4 LT |
695 | } |
696 | ||
fed97810 MC |
697 | static void tg3_napi_disable(struct tg3 *tp) |
698 | { | |
699 | int i; | |
700 | ||
701 | for (i = tp->irq_cnt - 1; i >= 0; i--) | |
702 | napi_disable(&tp->napi[i].napi); | |
703 | } | |
704 | ||
705 | static void tg3_napi_enable(struct tg3 *tp) | |
706 | { | |
707 | int i; | |
708 | ||
709 | for (i = 0; i < tp->irq_cnt; i++) | |
710 | napi_enable(&tp->napi[i].napi); | |
711 | } | |
712 | ||
1da177e4 LT |
713 | static inline void tg3_netif_stop(struct tg3 *tp) |
714 | { | |
bbe832c0 | 715 | tp->dev->trans_start = jiffies; /* prevent tx timeout */ |
fed97810 | 716 | tg3_napi_disable(tp); |
1da177e4 LT |
717 | netif_tx_disable(tp->dev); |
718 | } | |
719 | ||
720 | static inline void tg3_netif_start(struct tg3 *tp) | |
721 | { | |
fe5f5787 MC |
722 | /* NOTE: unconditional netif_tx_wake_all_queues is only |
723 | * appropriate so long as all callers are assured to | |
724 | * have free tx slots (such as after tg3_init_hw) | |
1da177e4 | 725 | */ |
fe5f5787 MC |
726 | netif_tx_wake_all_queues(tp->dev); |
727 | ||
fed97810 MC |
728 | tg3_napi_enable(tp); |
729 | tp->napi[0].hw_status->status |= SD_STATUS_UPDATED; | |
f47c11ee | 730 | tg3_enable_ints(tp); |
1da177e4 LT |
731 | } |
732 | ||
733 | static void tg3_switch_clocks(struct tg3 *tp) | |
734 | { | |
735 | u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL); | |
736 | u32 orig_clock_ctrl; | |
737 | ||
795d01c5 MC |
738 | if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) || |
739 | (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) | |
4cf78e4f MC |
740 | return; |
741 | ||
1da177e4 LT |
742 | orig_clock_ctrl = clock_ctrl; |
743 | clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN | | |
744 | CLOCK_CTRL_CLKRUN_OENABLE | | |
745 | 0x1f); | |
746 | tp->pci_clock_ctrl = clock_ctrl; | |
747 | ||
748 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) { | |
749 | if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) { | |
b401e9e2 MC |
750 | tw32_wait_f(TG3PCI_CLOCK_CTRL, |
751 | clock_ctrl | CLOCK_CTRL_625_CORE, 40); | |
1da177e4 LT |
752 | } |
753 | } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) { | |
b401e9e2 MC |
754 | tw32_wait_f(TG3PCI_CLOCK_CTRL, |
755 | clock_ctrl | | |
756 | (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK), | |
757 | 40); | |
758 | tw32_wait_f(TG3PCI_CLOCK_CTRL, | |
759 | clock_ctrl | (CLOCK_CTRL_ALTCLK), | |
760 | 40); | |
1da177e4 | 761 | } |
b401e9e2 | 762 | tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40); |
1da177e4 LT |
763 | } |
764 | ||
765 | #define PHY_BUSY_LOOPS 5000 | |
766 | ||
767 | static int tg3_readphy(struct tg3 *tp, int reg, u32 *val) | |
768 | { | |
769 | u32 frame_val; | |
770 | unsigned int loops; | |
771 | int ret; | |
772 | ||
773 | if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) { | |
774 | tw32_f(MAC_MI_MODE, | |
775 | (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL)); | |
776 | udelay(80); | |
777 | } | |
778 | ||
779 | *val = 0x0; | |
780 | ||
781 | frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) & | |
782 | MI_COM_PHY_ADDR_MASK); | |
783 | frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) & | |
784 | MI_COM_REG_ADDR_MASK); | |
785 | frame_val |= (MI_COM_CMD_READ | MI_COM_START); | |
6aa20a22 | 786 | |
1da177e4 LT |
787 | tw32_f(MAC_MI_COM, frame_val); |
788 | ||
789 | loops = PHY_BUSY_LOOPS; | |
790 | while (loops != 0) { | |
791 | udelay(10); | |
792 | frame_val = tr32(MAC_MI_COM); | |
793 | ||
794 | if ((frame_val & MI_COM_BUSY) == 0) { | |
795 | udelay(5); | |
796 | frame_val = tr32(MAC_MI_COM); | |
797 | break; | |
798 | } | |
799 | loops -= 1; | |
800 | } | |
801 | ||
802 | ret = -EBUSY; | |
803 | if (loops != 0) { | |
804 | *val = frame_val & MI_COM_DATA_MASK; | |
805 | ret = 0; | |
806 | } | |
807 | ||
808 | if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) { | |
809 | tw32_f(MAC_MI_MODE, tp->mi_mode); | |
810 | udelay(80); | |
811 | } | |
812 | ||
813 | return ret; | |
814 | } | |
815 | ||
816 | static int tg3_writephy(struct tg3 *tp, int reg, u32 val) | |
817 | { | |
818 | u32 frame_val; | |
819 | unsigned int loops; | |
820 | int ret; | |
821 | ||
7f97a4bd | 822 | if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) && |
b5d3772c MC |
823 | (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL)) |
824 | return 0; | |
825 | ||
1da177e4 LT |
826 | if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) { |
827 | tw32_f(MAC_MI_MODE, | |
828 | (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL)); | |
829 | udelay(80); | |
830 | } | |
831 | ||
832 | frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) & | |
833 | MI_COM_PHY_ADDR_MASK); | |
834 | frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) & | |
835 | MI_COM_REG_ADDR_MASK); | |
836 | frame_val |= (val & MI_COM_DATA_MASK); | |
837 | frame_val |= (MI_COM_CMD_WRITE | MI_COM_START); | |
6aa20a22 | 838 | |
1da177e4 LT |
839 | tw32_f(MAC_MI_COM, frame_val); |
840 | ||
841 | loops = PHY_BUSY_LOOPS; | |
842 | while (loops != 0) { | |
843 | udelay(10); | |
844 | frame_val = tr32(MAC_MI_COM); | |
845 | if ((frame_val & MI_COM_BUSY) == 0) { | |
846 | udelay(5); | |
847 | frame_val = tr32(MAC_MI_COM); | |
848 | break; | |
849 | } | |
850 | loops -= 1; | |
851 | } | |
852 | ||
853 | ret = -EBUSY; | |
854 | if (loops != 0) | |
855 | ret = 0; | |
856 | ||
857 | if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) { | |
858 | tw32_f(MAC_MI_MODE, tp->mi_mode); | |
859 | udelay(80); | |
860 | } | |
861 | ||
862 | return ret; | |
863 | } | |
864 | ||
95e2869a MC |
865 | static int tg3_bmcr_reset(struct tg3 *tp) |
866 | { | |
867 | u32 phy_control; | |
868 | int limit, err; | |
869 | ||
870 | /* OK, reset it, and poll the BMCR_RESET bit until it | |
871 | * clears or we time out. | |
872 | */ | |
873 | phy_control = BMCR_RESET; | |
874 | err = tg3_writephy(tp, MII_BMCR, phy_control); | |
875 | if (err != 0) | |
876 | return -EBUSY; | |
877 | ||
878 | limit = 5000; | |
879 | while (limit--) { | |
880 | err = tg3_readphy(tp, MII_BMCR, &phy_control); | |
881 | if (err != 0) | |
882 | return -EBUSY; | |
883 | ||
884 | if ((phy_control & BMCR_RESET) == 0) { | |
885 | udelay(40); | |
886 | break; | |
887 | } | |
888 | udelay(10); | |
889 | } | |
d4675b52 | 890 | if (limit < 0) |
95e2869a MC |
891 | return -EBUSY; |
892 | ||
893 | return 0; | |
894 | } | |
895 | ||
158d7abd MC |
896 | static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg) |
897 | { | |
3d16543d | 898 | struct tg3 *tp = bp->priv; |
158d7abd MC |
899 | u32 val; |
900 | ||
901 | if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED) | |
902 | return -EAGAIN; | |
903 | ||
904 | if (tg3_readphy(tp, reg, &val)) | |
905 | return -EIO; | |
906 | ||
907 | return val; | |
908 | } | |
909 | ||
910 | static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val) | |
911 | { | |
3d16543d | 912 | struct tg3 *tp = bp->priv; |
158d7abd MC |
913 | |
914 | if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED) | |
915 | return -EAGAIN; | |
916 | ||
917 | if (tg3_writephy(tp, reg, val)) | |
918 | return -EIO; | |
919 | ||
920 | return 0; | |
921 | } | |
922 | ||
923 | static int tg3_mdio_reset(struct mii_bus *bp) | |
924 | { | |
925 | return 0; | |
926 | } | |
927 | ||
9c61d6bc | 928 | static void tg3_mdio_config_5785(struct tg3 *tp) |
a9daf367 MC |
929 | { |
930 | u32 val; | |
fcb389df | 931 | struct phy_device *phydev; |
a9daf367 | 932 | |
fcb389df MC |
933 | phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
934 | switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) { | |
935 | case TG3_PHY_ID_BCM50610: | |
936 | val = MAC_PHYCFG2_50610_LED_MODES; | |
937 | break; | |
938 | case TG3_PHY_ID_BCMAC131: | |
939 | val = MAC_PHYCFG2_AC131_LED_MODES; | |
940 | break; | |
941 | case TG3_PHY_ID_RTL8211C: | |
942 | val = MAC_PHYCFG2_RTL8211C_LED_MODES; | |
943 | break; | |
944 | case TG3_PHY_ID_RTL8201E: | |
945 | val = MAC_PHYCFG2_RTL8201E_LED_MODES; | |
946 | break; | |
947 | default: | |
a9daf367 | 948 | return; |
fcb389df MC |
949 | } |
950 | ||
951 | if (phydev->interface != PHY_INTERFACE_MODE_RGMII) { | |
952 | tw32(MAC_PHYCFG2, val); | |
953 | ||
954 | val = tr32(MAC_PHYCFG1); | |
bb85fbb6 MC |
955 | val &= ~(MAC_PHYCFG1_RGMII_INT | |
956 | MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK); | |
957 | val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT; | |
fcb389df MC |
958 | tw32(MAC_PHYCFG1, val); |
959 | ||
960 | return; | |
961 | } | |
962 | ||
963 | if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) | |
964 | val |= MAC_PHYCFG2_EMODE_MASK_MASK | | |
965 | MAC_PHYCFG2_FMODE_MASK_MASK | | |
966 | MAC_PHYCFG2_GMODE_MASK_MASK | | |
967 | MAC_PHYCFG2_ACT_MASK_MASK | | |
968 | MAC_PHYCFG2_QUAL_MASK_MASK | | |
969 | MAC_PHYCFG2_INBAND_ENABLE; | |
970 | ||
971 | tw32(MAC_PHYCFG2, val); | |
a9daf367 | 972 | |
bb85fbb6 MC |
973 | val = tr32(MAC_PHYCFG1); |
974 | val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK | | |
975 | MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN); | |
976 | if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) { | |
a9daf367 MC |
977 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN) |
978 | val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC; | |
979 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN) | |
980 | val |= MAC_PHYCFG1_RGMII_SND_STAT_EN; | |
981 | } | |
bb85fbb6 MC |
982 | val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT | |
983 | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV; | |
984 | tw32(MAC_PHYCFG1, val); | |
a9daf367 | 985 | |
a9daf367 MC |
986 | val = tr32(MAC_EXT_RGMII_MODE); |
987 | val &= ~(MAC_RGMII_MODE_RX_INT_B | | |
988 | MAC_RGMII_MODE_RX_QUALITY | | |
989 | MAC_RGMII_MODE_RX_ACTIVITY | | |
990 | MAC_RGMII_MODE_RX_ENG_DET | | |
991 | MAC_RGMII_MODE_TX_ENABLE | | |
992 | MAC_RGMII_MODE_TX_LOWPWR | | |
993 | MAC_RGMII_MODE_TX_RESET); | |
fcb389df | 994 | if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) { |
a9daf367 MC |
995 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN) |
996 | val |= MAC_RGMII_MODE_RX_INT_B | | |
997 | MAC_RGMII_MODE_RX_QUALITY | | |
998 | MAC_RGMII_MODE_RX_ACTIVITY | | |
999 | MAC_RGMII_MODE_RX_ENG_DET; | |
1000 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN) | |
1001 | val |= MAC_RGMII_MODE_TX_ENABLE | | |
1002 | MAC_RGMII_MODE_TX_LOWPWR | | |
1003 | MAC_RGMII_MODE_TX_RESET; | |
1004 | } | |
1005 | tw32(MAC_EXT_RGMII_MODE, val); | |
1006 | } | |
1007 | ||
158d7abd MC |
1008 | static void tg3_mdio_start(struct tg3 *tp) |
1009 | { | |
1010 | if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) { | |
298cf9be | 1011 | mutex_lock(&tp->mdio_bus->mdio_lock); |
158d7abd | 1012 | tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED; |
298cf9be | 1013 | mutex_unlock(&tp->mdio_bus->mdio_lock); |
158d7abd MC |
1014 | } |
1015 | ||
1016 | tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL; | |
1017 | tw32_f(MAC_MI_MODE, tp->mi_mode); | |
1018 | udelay(80); | |
a9daf367 | 1019 | |
9c61d6bc MC |
1020 | if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) && |
1021 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) | |
1022 | tg3_mdio_config_5785(tp); | |
158d7abd MC |
1023 | } |
1024 | ||
1025 | static void tg3_mdio_stop(struct tg3 *tp) | |
1026 | { | |
1027 | if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) { | |
298cf9be | 1028 | mutex_lock(&tp->mdio_bus->mdio_lock); |
158d7abd | 1029 | tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED; |
298cf9be | 1030 | mutex_unlock(&tp->mdio_bus->mdio_lock); |
158d7abd MC |
1031 | } |
1032 | } | |
1033 | ||
1034 | static int tg3_mdio_init(struct tg3 *tp) | |
1035 | { | |
1036 | int i; | |
1037 | u32 reg; | |
a9daf367 | 1038 | struct phy_device *phydev; |
158d7abd MC |
1039 | |
1040 | tg3_mdio_start(tp); | |
1041 | ||
1042 | if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) || | |
1043 | (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)) | |
1044 | return 0; | |
1045 | ||
298cf9be LB |
1046 | tp->mdio_bus = mdiobus_alloc(); |
1047 | if (tp->mdio_bus == NULL) | |
1048 | return -ENOMEM; | |
158d7abd | 1049 | |
298cf9be LB |
1050 | tp->mdio_bus->name = "tg3 mdio bus"; |
1051 | snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x", | |
158d7abd | 1052 | (tp->pdev->bus->number << 8) | tp->pdev->devfn); |
298cf9be LB |
1053 | tp->mdio_bus->priv = tp; |
1054 | tp->mdio_bus->parent = &tp->pdev->dev; | |
1055 | tp->mdio_bus->read = &tg3_mdio_read; | |
1056 | tp->mdio_bus->write = &tg3_mdio_write; | |
1057 | tp->mdio_bus->reset = &tg3_mdio_reset; | |
1058 | tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR); | |
1059 | tp->mdio_bus->irq = &tp->mdio_irq[0]; | |
158d7abd MC |
1060 | |
1061 | for (i = 0; i < PHY_MAX_ADDR; i++) | |
298cf9be | 1062 | tp->mdio_bus->irq[i] = PHY_POLL; |
158d7abd MC |
1063 | |
1064 | /* The bus registration will look for all the PHYs on the mdio bus. | |
1065 | * Unfortunately, it does not ensure the PHY is powered up before | |
1066 | * accessing the PHY ID registers. A chip reset is the | |
1067 | * quickest way to bring the device back to an operational state.. | |
1068 | */ | |
1069 | if (tg3_readphy(tp, MII_BMCR, ®) || (reg & BMCR_PDOWN)) | |
1070 | tg3_bmcr_reset(tp); | |
1071 | ||
298cf9be | 1072 | i = mdiobus_register(tp->mdio_bus); |
a9daf367 | 1073 | if (i) { |
158d7abd MC |
1074 | printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n", |
1075 | tp->dev->name, i); | |
9c61d6bc | 1076 | mdiobus_free(tp->mdio_bus); |
a9daf367 MC |
1077 | return i; |
1078 | } | |
158d7abd | 1079 | |
298cf9be | 1080 | phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
a9daf367 | 1081 | |
9c61d6bc MC |
1082 | if (!phydev || !phydev->drv) { |
1083 | printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name); | |
1084 | mdiobus_unregister(tp->mdio_bus); | |
1085 | mdiobus_free(tp->mdio_bus); | |
1086 | return -ENODEV; | |
1087 | } | |
1088 | ||
1089 | switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) { | |
321d32a0 MC |
1090 | case TG3_PHY_ID_BCM57780: |
1091 | phydev->interface = PHY_INTERFACE_MODE_GMII; | |
1092 | break; | |
a9daf367 | 1093 | case TG3_PHY_ID_BCM50610: |
a9daf367 MC |
1094 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) |
1095 | phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE; | |
1096 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN) | |
1097 | phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE; | |
1098 | if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN) | |
1099 | phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE; | |
fcb389df MC |
1100 | /* fallthru */ |
1101 | case TG3_PHY_ID_RTL8211C: | |
1102 | phydev->interface = PHY_INTERFACE_MODE_RGMII; | |
a9daf367 | 1103 | break; |
fcb389df | 1104 | case TG3_PHY_ID_RTL8201E: |
a9daf367 MC |
1105 | case TG3_PHY_ID_BCMAC131: |
1106 | phydev->interface = PHY_INTERFACE_MODE_MII; | |
7f97a4bd | 1107 | tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET; |
a9daf367 MC |
1108 | break; |
1109 | } | |
1110 | ||
9c61d6bc MC |
1111 | tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED; |
1112 | ||
1113 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) | |
1114 | tg3_mdio_config_5785(tp); | |
a9daf367 MC |
1115 | |
1116 | return 0; | |
158d7abd MC |
1117 | } |
1118 | ||
1119 | static void tg3_mdio_fini(struct tg3 *tp) | |
1120 | { | |
1121 | if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) { | |
1122 | tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED; | |
298cf9be LB |
1123 | mdiobus_unregister(tp->mdio_bus); |
1124 | mdiobus_free(tp->mdio_bus); | |
158d7abd MC |
1125 | tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED; |
1126 | } | |
1127 | } | |
1128 | ||
4ba526ce MC |
1129 | /* tp->lock is held. */ |
1130 | static inline void tg3_generate_fw_event(struct tg3 *tp) | |
1131 | { | |
1132 | u32 val; | |
1133 | ||
1134 | val = tr32(GRC_RX_CPU_EVENT); | |
1135 | val |= GRC_RX_CPU_DRIVER_EVENT; | |
1136 | tw32_f(GRC_RX_CPU_EVENT, val); | |
1137 | ||
1138 | tp->last_event_jiffies = jiffies; | |
1139 | } | |
1140 | ||
1141 | #define TG3_FW_EVENT_TIMEOUT_USEC 2500 | |
1142 | ||
95e2869a MC |
1143 | /* tp->lock is held. */ |
1144 | static void tg3_wait_for_event_ack(struct tg3 *tp) | |
1145 | { | |
1146 | int i; | |
4ba526ce MC |
1147 | unsigned int delay_cnt; |
1148 | long time_remain; | |
1149 | ||
1150 | /* If enough time has passed, no wait is necessary. */ | |
1151 | time_remain = (long)(tp->last_event_jiffies + 1 + | |
1152 | usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) - | |
1153 | (long)jiffies; | |
1154 | if (time_remain < 0) | |
1155 | return; | |
1156 | ||
1157 | /* Check if we can shorten the wait time. */ | |
1158 | delay_cnt = jiffies_to_usecs(time_remain); | |
1159 | if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC) | |
1160 | delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC; | |
1161 | delay_cnt = (delay_cnt >> 3) + 1; | |
95e2869a | 1162 | |
4ba526ce | 1163 | for (i = 0; i < delay_cnt; i++) { |
95e2869a MC |
1164 | if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT)) |
1165 | break; | |
4ba526ce | 1166 | udelay(8); |
95e2869a MC |
1167 | } |
1168 | } | |
1169 | ||
1170 | /* tp->lock is held. */ | |
1171 | static void tg3_ump_link_report(struct tg3 *tp) | |
1172 | { | |
1173 | u32 reg; | |
1174 | u32 val; | |
1175 | ||
1176 | if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) || | |
1177 | !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) | |
1178 | return; | |
1179 | ||
1180 | tg3_wait_for_event_ack(tp); | |
1181 | ||
1182 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE); | |
1183 | ||
1184 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14); | |
1185 | ||
1186 | val = 0; | |
1187 | if (!tg3_readphy(tp, MII_BMCR, ®)) | |
1188 | val = reg << 16; | |
1189 | if (!tg3_readphy(tp, MII_BMSR, ®)) | |
1190 | val |= (reg & 0xffff); | |
1191 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val); | |
1192 | ||
1193 | val = 0; | |
1194 | if (!tg3_readphy(tp, MII_ADVERTISE, ®)) | |
1195 | val = reg << 16; | |
1196 | if (!tg3_readphy(tp, MII_LPA, ®)) | |
1197 | val |= (reg & 0xffff); | |
1198 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val); | |
1199 | ||
1200 | val = 0; | |
1201 | if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) { | |
1202 | if (!tg3_readphy(tp, MII_CTRL1000, ®)) | |
1203 | val = reg << 16; | |
1204 | if (!tg3_readphy(tp, MII_STAT1000, ®)) | |
1205 | val |= (reg & 0xffff); | |
1206 | } | |
1207 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val); | |
1208 | ||
1209 | if (!tg3_readphy(tp, MII_PHYADDR, ®)) | |
1210 | val = reg << 16; | |
1211 | else | |
1212 | val = 0; | |
1213 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val); | |
1214 | ||
4ba526ce | 1215 | tg3_generate_fw_event(tp); |
95e2869a MC |
1216 | } |
1217 | ||
1218 | static void tg3_link_report(struct tg3 *tp) | |
1219 | { | |
1220 | if (!netif_carrier_ok(tp->dev)) { | |
1221 | if (netif_msg_link(tp)) | |
1222 | printk(KERN_INFO PFX "%s: Link is down.\n", | |
1223 | tp->dev->name); | |
1224 | tg3_ump_link_report(tp); | |
1225 | } else if (netif_msg_link(tp)) { | |
1226 | printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n", | |
1227 | tp->dev->name, | |
1228 | (tp->link_config.active_speed == SPEED_1000 ? | |
1229 | 1000 : | |
1230 | (tp->link_config.active_speed == SPEED_100 ? | |
1231 | 100 : 10)), | |
1232 | (tp->link_config.active_duplex == DUPLEX_FULL ? | |
1233 | "full" : "half")); | |
1234 | ||
1235 | printk(KERN_INFO PFX | |
1236 | "%s: Flow control is %s for TX and %s for RX.\n", | |
1237 | tp->dev->name, | |
e18ce346 | 1238 | (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ? |
95e2869a | 1239 | "on" : "off", |
e18ce346 | 1240 | (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ? |
95e2869a MC |
1241 | "on" : "off"); |
1242 | tg3_ump_link_report(tp); | |
1243 | } | |
1244 | } | |
1245 | ||
1246 | static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl) | |
1247 | { | |
1248 | u16 miireg; | |
1249 | ||
e18ce346 | 1250 | if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX)) |
95e2869a | 1251 | miireg = ADVERTISE_PAUSE_CAP; |
e18ce346 | 1252 | else if (flow_ctrl & FLOW_CTRL_TX) |
95e2869a | 1253 | miireg = ADVERTISE_PAUSE_ASYM; |
e18ce346 | 1254 | else if (flow_ctrl & FLOW_CTRL_RX) |
95e2869a MC |
1255 | miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM; |
1256 | else | |
1257 | miireg = 0; | |
1258 | ||
1259 | return miireg; | |
1260 | } | |
1261 | ||
1262 | static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl) | |
1263 | { | |
1264 | u16 miireg; | |
1265 | ||
e18ce346 | 1266 | if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX)) |
95e2869a | 1267 | miireg = ADVERTISE_1000XPAUSE; |
e18ce346 | 1268 | else if (flow_ctrl & FLOW_CTRL_TX) |
95e2869a | 1269 | miireg = ADVERTISE_1000XPSE_ASYM; |
e18ce346 | 1270 | else if (flow_ctrl & FLOW_CTRL_RX) |
95e2869a MC |
1271 | miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM; |
1272 | else | |
1273 | miireg = 0; | |
1274 | ||
1275 | return miireg; | |
1276 | } | |
1277 | ||
95e2869a MC |
1278 | static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv) |
1279 | { | |
1280 | u8 cap = 0; | |
1281 | ||
1282 | if (lcladv & ADVERTISE_1000XPAUSE) { | |
1283 | if (lcladv & ADVERTISE_1000XPSE_ASYM) { | |
1284 | if (rmtadv & LPA_1000XPAUSE) | |
e18ce346 | 1285 | cap = FLOW_CTRL_TX | FLOW_CTRL_RX; |
95e2869a | 1286 | else if (rmtadv & LPA_1000XPAUSE_ASYM) |
e18ce346 | 1287 | cap = FLOW_CTRL_RX; |
95e2869a MC |
1288 | } else { |
1289 | if (rmtadv & LPA_1000XPAUSE) | |
e18ce346 | 1290 | cap = FLOW_CTRL_TX | FLOW_CTRL_RX; |
95e2869a MC |
1291 | } |
1292 | } else if (lcladv & ADVERTISE_1000XPSE_ASYM) { | |
1293 | if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM)) | |
e18ce346 | 1294 | cap = FLOW_CTRL_TX; |
95e2869a MC |
1295 | } |
1296 | ||
1297 | return cap; | |
1298 | } | |
1299 | ||
f51f3562 | 1300 | static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv) |
95e2869a | 1301 | { |
b02fd9e3 | 1302 | u8 autoneg; |
f51f3562 | 1303 | u8 flowctrl = 0; |
95e2869a MC |
1304 | u32 old_rx_mode = tp->rx_mode; |
1305 | u32 old_tx_mode = tp->tx_mode; | |
1306 | ||
b02fd9e3 | 1307 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) |
298cf9be | 1308 | autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg; |
b02fd9e3 MC |
1309 | else |
1310 | autoneg = tp->link_config.autoneg; | |
1311 | ||
1312 | if (autoneg == AUTONEG_ENABLE && | |
95e2869a MC |
1313 | (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) { |
1314 | if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) | |
f51f3562 | 1315 | flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv); |
95e2869a | 1316 | else |
bc02ff95 | 1317 | flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv); |
f51f3562 MC |
1318 | } else |
1319 | flowctrl = tp->link_config.flowctrl; | |
95e2869a | 1320 | |
f51f3562 | 1321 | tp->link_config.active_flowctrl = flowctrl; |
95e2869a | 1322 | |
e18ce346 | 1323 | if (flowctrl & FLOW_CTRL_RX) |
95e2869a MC |
1324 | tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE; |
1325 | else | |
1326 | tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE; | |
1327 | ||
f51f3562 | 1328 | if (old_rx_mode != tp->rx_mode) |
95e2869a | 1329 | tw32_f(MAC_RX_MODE, tp->rx_mode); |
95e2869a | 1330 | |
e18ce346 | 1331 | if (flowctrl & FLOW_CTRL_TX) |
95e2869a MC |
1332 | tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE; |
1333 | else | |
1334 | tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE; | |
1335 | ||
f51f3562 | 1336 | if (old_tx_mode != tp->tx_mode) |
95e2869a | 1337 | tw32_f(MAC_TX_MODE, tp->tx_mode); |
95e2869a MC |
1338 | } |
1339 | ||
b02fd9e3 MC |
1340 | static void tg3_adjust_link(struct net_device *dev) |
1341 | { | |
1342 | u8 oldflowctrl, linkmesg = 0; | |
1343 | u32 mac_mode, lcl_adv, rmt_adv; | |
1344 | struct tg3 *tp = netdev_priv(dev); | |
298cf9be | 1345 | struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
b02fd9e3 MC |
1346 | |
1347 | spin_lock(&tp->lock); | |
1348 | ||
1349 | mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK | | |
1350 | MAC_MODE_HALF_DUPLEX); | |
1351 | ||
1352 | oldflowctrl = tp->link_config.active_flowctrl; | |
1353 | ||
1354 | if (phydev->link) { | |
1355 | lcl_adv = 0; | |
1356 | rmt_adv = 0; | |
1357 | ||
1358 | if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10) | |
1359 | mac_mode |= MAC_MODE_PORT_MODE_MII; | |
1360 | else | |
1361 | mac_mode |= MAC_MODE_PORT_MODE_GMII; | |
1362 | ||
1363 | if (phydev->duplex == DUPLEX_HALF) | |
1364 | mac_mode |= MAC_MODE_HALF_DUPLEX; | |
1365 | else { | |
1366 | lcl_adv = tg3_advert_flowctrl_1000T( | |
1367 | tp->link_config.flowctrl); | |
1368 | ||
1369 | if (phydev->pause) | |
1370 | rmt_adv = LPA_PAUSE_CAP; | |
1371 | if (phydev->asym_pause) | |
1372 | rmt_adv |= LPA_PAUSE_ASYM; | |
1373 | } | |
1374 | ||
1375 | tg3_setup_flow_control(tp, lcl_adv, rmt_adv); | |
1376 | } else | |
1377 | mac_mode |= MAC_MODE_PORT_MODE_GMII; | |
1378 | ||
1379 | if (mac_mode != tp->mac_mode) { | |
1380 | tp->mac_mode = mac_mode; | |
1381 | tw32_f(MAC_MODE, tp->mac_mode); | |
1382 | udelay(40); | |
1383 | } | |
1384 | ||
fcb389df MC |
1385 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) { |
1386 | if (phydev->speed == SPEED_10) | |
1387 | tw32(MAC_MI_STAT, | |
1388 | MAC_MI_STAT_10MBPS_MODE | | |
1389 | MAC_MI_STAT_LNKSTAT_ATTN_ENAB); | |
1390 | else | |
1391 | tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB); | |
1392 | } | |
1393 | ||
b02fd9e3 MC |
1394 | if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF) |
1395 | tw32(MAC_TX_LENGTHS, | |
1396 | ((2 << TX_LENGTHS_IPG_CRS_SHIFT) | | |
1397 | (6 << TX_LENGTHS_IPG_SHIFT) | | |
1398 | (0xff << TX_LENGTHS_SLOT_TIME_SHIFT))); | |
1399 | else | |
1400 | tw32(MAC_TX_LENGTHS, | |
1401 | ((2 << TX_LENGTHS_IPG_CRS_SHIFT) | | |
1402 | (6 << TX_LENGTHS_IPG_SHIFT) | | |
1403 | (32 << TX_LENGTHS_SLOT_TIME_SHIFT))); | |
1404 | ||
1405 | if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) || | |
1406 | (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) || | |
1407 | phydev->speed != tp->link_config.active_speed || | |
1408 | phydev->duplex != tp->link_config.active_duplex || | |
1409 | oldflowctrl != tp->link_config.active_flowctrl) | |
1410 | linkmesg = 1; | |
1411 | ||
1412 | tp->link_config.active_speed = phydev->speed; | |
1413 | tp->link_config.active_duplex = phydev->duplex; | |
1414 | ||
1415 | spin_unlock(&tp->lock); | |
1416 | ||
1417 | if (linkmesg) | |
1418 | tg3_link_report(tp); | |
1419 | } | |
1420 | ||
1421 | static int tg3_phy_init(struct tg3 *tp) | |
1422 | { | |
1423 | struct phy_device *phydev; | |
1424 | ||
1425 | if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) | |
1426 | return 0; | |
1427 | ||
1428 | /* Bring the PHY back to a known state. */ | |
1429 | tg3_bmcr_reset(tp); | |
1430 | ||
298cf9be | 1431 | phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
b02fd9e3 MC |
1432 | |
1433 | /* Attach the MAC to the PHY. */ | |
fb28ad35 | 1434 | phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link, |
a9daf367 | 1435 | phydev->dev_flags, phydev->interface); |
b02fd9e3 MC |
1436 | if (IS_ERR(phydev)) { |
1437 | printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name); | |
1438 | return PTR_ERR(phydev); | |
1439 | } | |
1440 | ||
b02fd9e3 | 1441 | /* Mask with MAC supported features. */ |
9c61d6bc MC |
1442 | switch (phydev->interface) { |
1443 | case PHY_INTERFACE_MODE_GMII: | |
1444 | case PHY_INTERFACE_MODE_RGMII: | |
321d32a0 MC |
1445 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) { |
1446 | phydev->supported &= (PHY_GBIT_FEATURES | | |
1447 | SUPPORTED_Pause | | |
1448 | SUPPORTED_Asym_Pause); | |
1449 | break; | |
1450 | } | |
1451 | /* fallthru */ | |
9c61d6bc MC |
1452 | case PHY_INTERFACE_MODE_MII: |
1453 | phydev->supported &= (PHY_BASIC_FEATURES | | |
1454 | SUPPORTED_Pause | | |
1455 | SUPPORTED_Asym_Pause); | |
1456 | break; | |
1457 | default: | |
1458 | phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]); | |
1459 | return -EINVAL; | |
1460 | } | |
1461 | ||
1462 | tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED; | |
b02fd9e3 MC |
1463 | |
1464 | phydev->advertising = phydev->supported; | |
1465 | ||
b02fd9e3 MC |
1466 | return 0; |
1467 | } | |
1468 | ||
1469 | static void tg3_phy_start(struct tg3 *tp) | |
1470 | { | |
1471 | struct phy_device *phydev; | |
1472 | ||
1473 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
1474 | return; | |
1475 | ||
298cf9be | 1476 | phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
b02fd9e3 MC |
1477 | |
1478 | if (tp->link_config.phy_is_low_power) { | |
1479 | tp->link_config.phy_is_low_power = 0; | |
1480 | phydev->speed = tp->link_config.orig_speed; | |
1481 | phydev->duplex = tp->link_config.orig_duplex; | |
1482 | phydev->autoneg = tp->link_config.orig_autoneg; | |
1483 | phydev->advertising = tp->link_config.orig_advertising; | |
1484 | } | |
1485 | ||
1486 | phy_start(phydev); | |
1487 | ||
1488 | phy_start_aneg(phydev); | |
1489 | } | |
1490 | ||
1491 | static void tg3_phy_stop(struct tg3 *tp) | |
1492 | { | |
1493 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
1494 | return; | |
1495 | ||
298cf9be | 1496 | phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]); |
b02fd9e3 MC |
1497 | } |
1498 | ||
1499 | static void tg3_phy_fini(struct tg3 *tp) | |
1500 | { | |
1501 | if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) { | |
298cf9be | 1502 | phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]); |
b02fd9e3 MC |
1503 | tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED; |
1504 | } | |
1505 | } | |
1506 | ||
b2a5c19c MC |
1507 | static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val) |
1508 | { | |
1509 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg); | |
1510 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val); | |
1511 | } | |
1512 | ||
7f97a4bd MC |
1513 | static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable) |
1514 | { | |
1515 | u32 phytest; | |
1516 | ||
1517 | if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) { | |
1518 | u32 phy; | |
1519 | ||
1520 | tg3_writephy(tp, MII_TG3_FET_TEST, | |
1521 | phytest | MII_TG3_FET_SHADOW_EN); | |
1522 | if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) { | |
1523 | if (enable) | |
1524 | phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD; | |
1525 | else | |
1526 | phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD; | |
1527 | tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy); | |
1528 | } | |
1529 | tg3_writephy(tp, MII_TG3_FET_TEST, phytest); | |
1530 | } | |
1531 | } | |
1532 | ||
6833c043 MC |
1533 | static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable) |
1534 | { | |
1535 | u32 reg; | |
1536 | ||
7f97a4bd | 1537 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) |
6833c043 MC |
1538 | return; |
1539 | ||
7f97a4bd MC |
1540 | if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) { |
1541 | tg3_phy_fet_toggle_apd(tp, enable); | |
1542 | return; | |
1543 | } | |
1544 | ||
6833c043 MC |
1545 | reg = MII_TG3_MISC_SHDW_WREN | |
1546 | MII_TG3_MISC_SHDW_SCR5_SEL | | |
1547 | MII_TG3_MISC_SHDW_SCR5_LPED | | |
1548 | MII_TG3_MISC_SHDW_SCR5_DLPTLM | | |
1549 | MII_TG3_MISC_SHDW_SCR5_SDTL | | |
1550 | MII_TG3_MISC_SHDW_SCR5_C125OE; | |
1551 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable) | |
1552 | reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD; | |
1553 | ||
1554 | tg3_writephy(tp, MII_TG3_MISC_SHDW, reg); | |
1555 | ||
1556 | ||
1557 | reg = MII_TG3_MISC_SHDW_WREN | | |
1558 | MII_TG3_MISC_SHDW_APD_SEL | | |
1559 | MII_TG3_MISC_SHDW_APD_WKTM_84MS; | |
1560 | if (enable) | |
1561 | reg |= MII_TG3_MISC_SHDW_APD_ENABLE; | |
1562 | ||
1563 | tg3_writephy(tp, MII_TG3_MISC_SHDW, reg); | |
1564 | } | |
1565 | ||
9ef8ca99 MC |
1566 | static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable) |
1567 | { | |
1568 | u32 phy; | |
1569 | ||
1570 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) || | |
1571 | (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) | |
1572 | return; | |
1573 | ||
7f97a4bd | 1574 | if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) { |
9ef8ca99 MC |
1575 | u32 ephy; |
1576 | ||
535ef6e1 MC |
1577 | if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) { |
1578 | u32 reg = MII_TG3_FET_SHDW_MISCCTRL; | |
1579 | ||
1580 | tg3_writephy(tp, MII_TG3_FET_TEST, | |
1581 | ephy | MII_TG3_FET_SHADOW_EN); | |
1582 | if (!tg3_readphy(tp, reg, &phy)) { | |
9ef8ca99 | 1583 | if (enable) |
535ef6e1 | 1584 | phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX; |
9ef8ca99 | 1585 | else |
535ef6e1 MC |
1586 | phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX; |
1587 | tg3_writephy(tp, reg, phy); | |
9ef8ca99 | 1588 | } |
535ef6e1 | 1589 | tg3_writephy(tp, MII_TG3_FET_TEST, ephy); |
9ef8ca99 MC |
1590 | } |
1591 | } else { | |
1592 | phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC | | |
1593 | MII_TG3_AUXCTL_SHDWSEL_MISC; | |
1594 | if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) && | |
1595 | !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) { | |
1596 | if (enable) | |
1597 | phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX; | |
1598 | else | |
1599 | phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX; | |
1600 | phy |= MII_TG3_AUXCTL_MISC_WREN; | |
1601 | tg3_writephy(tp, MII_TG3_AUX_CTRL, phy); | |
1602 | } | |
1603 | } | |
1604 | } | |
1605 | ||
1da177e4 LT |
1606 | static void tg3_phy_set_wirespeed(struct tg3 *tp) |
1607 | { | |
1608 | u32 val; | |
1609 | ||
1610 | if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) | |
1611 | return; | |
1612 | ||
1613 | if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) && | |
1614 | !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val)) | |
1615 | tg3_writephy(tp, MII_TG3_AUX_CTRL, | |
1616 | (val | (1 << 15) | (1 << 4))); | |
1617 | } | |
1618 | ||
b2a5c19c MC |
1619 | static void tg3_phy_apply_otp(struct tg3 *tp) |
1620 | { | |
1621 | u32 otp, phy; | |
1622 | ||
1623 | if (!tp->phy_otp) | |
1624 | return; | |
1625 | ||
1626 | otp = tp->phy_otp; | |
1627 | ||
1628 | /* Enable SM_DSP clock and tx 6dB coding. */ | |
1629 | phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL | | |
1630 | MII_TG3_AUXCTL_ACTL_SMDSP_ENA | | |
1631 | MII_TG3_AUXCTL_ACTL_TX_6DB; | |
1632 | tg3_writephy(tp, MII_TG3_AUX_CTRL, phy); | |
1633 | ||
1634 | phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT); | |
1635 | phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT; | |
1636 | tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy); | |
1637 | ||
1638 | phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) | | |
1639 | ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT); | |
1640 | tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy); | |
1641 | ||
1642 | phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT); | |
1643 | phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ; | |
1644 | tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy); | |
1645 | ||
1646 | phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT); | |
1647 | tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy); | |
1648 | ||
1649 | phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT); | |
1650 | tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy); | |
1651 | ||
1652 | phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) | | |
1653 | ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT); | |
1654 | tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy); | |
1655 | ||
1656 | /* Turn off SM_DSP clock. */ | |
1657 | phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL | | |
1658 | MII_TG3_AUXCTL_ACTL_TX_6DB; | |
1659 | tg3_writephy(tp, MII_TG3_AUX_CTRL, phy); | |
1660 | } | |
1661 | ||
1da177e4 LT |
1662 | static int tg3_wait_macro_done(struct tg3 *tp) |
1663 | { | |
1664 | int limit = 100; | |
1665 | ||
1666 | while (limit--) { | |
1667 | u32 tmp32; | |
1668 | ||
1669 | if (!tg3_readphy(tp, 0x16, &tmp32)) { | |
1670 | if ((tmp32 & 0x1000) == 0) | |
1671 | break; | |
1672 | } | |
1673 | } | |
d4675b52 | 1674 | if (limit < 0) |
1da177e4 LT |
1675 | return -EBUSY; |
1676 | ||
1677 | return 0; | |
1678 | } | |
1679 | ||
1680 | static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp) | |
1681 | { | |
1682 | static const u32 test_pat[4][6] = { | |
1683 | { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 }, | |
1684 | { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 }, | |
1685 | { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 }, | |
1686 | { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 } | |
1687 | }; | |
1688 | int chan; | |
1689 | ||
1690 | for (chan = 0; chan < 4; chan++) { | |
1691 | int i; | |
1692 | ||
1693 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, | |
1694 | (chan * 0x2000) | 0x0200); | |
1695 | tg3_writephy(tp, 0x16, 0x0002); | |
1696 | ||
1697 | for (i = 0; i < 6; i++) | |
1698 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, | |
1699 | test_pat[chan][i]); | |
1700 | ||
1701 | tg3_writephy(tp, 0x16, 0x0202); | |
1702 | if (tg3_wait_macro_done(tp)) { | |
1703 | *resetp = 1; | |
1704 | return -EBUSY; | |
1705 | } | |
1706 | ||
1707 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, | |
1708 | (chan * 0x2000) | 0x0200); | |
1709 | tg3_writephy(tp, 0x16, 0x0082); | |
1710 | if (tg3_wait_macro_done(tp)) { | |
1711 | *resetp = 1; | |
1712 | return -EBUSY; | |
1713 | } | |
1714 | ||
1715 | tg3_writephy(tp, 0x16, 0x0802); | |
1716 | if (tg3_wait_macro_done(tp)) { | |
1717 | *resetp = 1; | |
1718 | return -EBUSY; | |
1719 | } | |
1720 | ||
1721 | for (i = 0; i < 6; i += 2) { | |
1722 | u32 low, high; | |
1723 | ||
1724 | if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) || | |
1725 | tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) || | |
1726 | tg3_wait_macro_done(tp)) { | |
1727 | *resetp = 1; | |
1728 | return -EBUSY; | |
1729 | } | |
1730 | low &= 0x7fff; | |
1731 | high &= 0x000f; | |
1732 | if (low != test_pat[chan][i] || | |
1733 | high != test_pat[chan][i+1]) { | |
1734 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b); | |
1735 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001); | |
1736 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005); | |
1737 | ||
1738 | return -EBUSY; | |
1739 | } | |
1740 | } | |
1741 | } | |
1742 | ||
1743 | return 0; | |
1744 | } | |
1745 | ||
1746 | static int tg3_phy_reset_chanpat(struct tg3 *tp) | |
1747 | { | |
1748 | int chan; | |
1749 | ||
1750 | for (chan = 0; chan < 4; chan++) { | |
1751 | int i; | |
1752 | ||
1753 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, | |
1754 | (chan * 0x2000) | 0x0200); | |
1755 | tg3_writephy(tp, 0x16, 0x0002); | |
1756 | for (i = 0; i < 6; i++) | |
1757 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000); | |
1758 | tg3_writephy(tp, 0x16, 0x0202); | |
1759 | if (tg3_wait_macro_done(tp)) | |
1760 | return -EBUSY; | |
1761 | } | |
1762 | ||
1763 | return 0; | |
1764 | } | |
1765 | ||
1766 | static int tg3_phy_reset_5703_4_5(struct tg3 *tp) | |
1767 | { | |
1768 | u32 reg32, phy9_orig; | |
1769 | int retries, do_phy_reset, err; | |
1770 | ||
1771 | retries = 10; | |
1772 | do_phy_reset = 1; | |
1773 | do { | |
1774 | if (do_phy_reset) { | |
1775 | err = tg3_bmcr_reset(tp); | |
1776 | if (err) | |
1777 | return err; | |
1778 | do_phy_reset = 0; | |
1779 | } | |
1780 | ||
1781 | /* Disable transmitter and interrupt. */ | |
1782 | if (tg3_readphy(tp, MII_TG3_EXT_CTRL, ®32)) | |
1783 | continue; | |
1784 | ||
1785 | reg32 |= 0x3000; | |
1786 | tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32); | |
1787 | ||
1788 | /* Set full-duplex, 1000 mbps. */ | |
1789 | tg3_writephy(tp, MII_BMCR, | |
1790 | BMCR_FULLDPLX | TG3_BMCR_SPEED1000); | |
1791 | ||
1792 | /* Set to master mode. */ | |
1793 | if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig)) | |
1794 | continue; | |
1795 | ||
1796 | tg3_writephy(tp, MII_TG3_CTRL, | |
1797 | (MII_TG3_CTRL_AS_MASTER | | |
1798 | MII_TG3_CTRL_ENABLE_AS_MASTER)); | |
1799 | ||
1800 | /* Enable SM_DSP_CLOCK and 6dB. */ | |
1801 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00); | |
1802 | ||
1803 | /* Block the PHY control access. */ | |
1804 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005); | |
1805 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800); | |
1806 | ||
1807 | err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset); | |
1808 | if (!err) | |
1809 | break; | |
1810 | } while (--retries); | |
1811 | ||
1812 | err = tg3_phy_reset_chanpat(tp); | |
1813 | if (err) | |
1814 | return err; | |
1815 | ||
1816 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005); | |
1817 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000); | |
1818 | ||
1819 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200); | |
1820 | tg3_writephy(tp, 0x16, 0x0000); | |
1821 | ||
1822 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 || | |
1823 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) { | |
1824 | /* Set Extended packet length bit for jumbo frames */ | |
1825 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400); | |
1826 | } | |
1827 | else { | |
1828 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400); | |
1829 | } | |
1830 | ||
1831 | tg3_writephy(tp, MII_TG3_CTRL, phy9_orig); | |
1832 | ||
1833 | if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, ®32)) { | |
1834 | reg32 &= ~0x3000; | |
1835 | tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32); | |
1836 | } else if (!err) | |
1837 | err = -EBUSY; | |
1838 | ||
1839 | return err; | |
1840 | } | |
1841 | ||
1842 | /* This will reset the tigon3 PHY if there is no valid | |
1843 | * link unless the FORCE argument is non-zero. | |
1844 | */ | |
1845 | static int tg3_phy_reset(struct tg3 *tp) | |
1846 | { | |
b2a5c19c | 1847 | u32 cpmuctrl; |
1da177e4 LT |
1848 | u32 phy_status; |
1849 | int err; | |
1850 | ||
60189ddf MC |
1851 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
1852 | u32 val; | |
1853 | ||
1854 | val = tr32(GRC_MISC_CFG); | |
1855 | tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ); | |
1856 | udelay(40); | |
1857 | } | |
1da177e4 LT |
1858 | err = tg3_readphy(tp, MII_BMSR, &phy_status); |
1859 | err |= tg3_readphy(tp, MII_BMSR, &phy_status); | |
1860 | if (err != 0) | |
1861 | return -EBUSY; | |
1862 | ||
c8e1e82b MC |
1863 | if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) { |
1864 | netif_carrier_off(tp->dev); | |
1865 | tg3_link_report(tp); | |
1866 | } | |
1867 | ||
1da177e4 LT |
1868 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 || |
1869 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 || | |
1870 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) { | |
1871 | err = tg3_phy_reset_5703_4_5(tp); | |
1872 | if (err) | |
1873 | return err; | |
1874 | goto out; | |
1875 | } | |
1876 | ||
b2a5c19c MC |
1877 | cpmuctrl = 0; |
1878 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 && | |
1879 | GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) { | |
1880 | cpmuctrl = tr32(TG3_CPMU_CTRL); | |
1881 | if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) | |
1882 | tw32(TG3_CPMU_CTRL, | |
1883 | cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY); | |
1884 | } | |
1885 | ||
1da177e4 LT |
1886 | err = tg3_bmcr_reset(tp); |
1887 | if (err) | |
1888 | return err; | |
1889 | ||
b2a5c19c MC |
1890 | if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) { |
1891 | u32 phy; | |
1892 | ||
1893 | phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz; | |
1894 | tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy); | |
1895 | ||
1896 | tw32(TG3_CPMU_CTRL, cpmuctrl); | |
1897 | } | |
1898 | ||
bcb37f6c MC |
1899 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX || |
1900 | GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) { | |
ce057f01 MC |
1901 | u32 val; |
1902 | ||
1903 | val = tr32(TG3_CPMU_LSPD_1000MB_CLK); | |
1904 | if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) == | |
1905 | CPMU_LSPD_1000MB_MACCLK_12_5) { | |
1906 | val &= ~CPMU_LSPD_1000MB_MACCLK_MASK; | |
1907 | udelay(40); | |
1908 | tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val); | |
1909 | } | |
1910 | } | |
1911 | ||
b2a5c19c MC |
1912 | tg3_phy_apply_otp(tp); |
1913 | ||
6833c043 MC |
1914 | if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD) |
1915 | tg3_phy_toggle_apd(tp, true); | |
1916 | else | |
1917 | tg3_phy_toggle_apd(tp, false); | |
1918 | ||
1da177e4 LT |
1919 | out: |
1920 | if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) { | |
1921 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00); | |
1922 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f); | |
1923 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa); | |
1924 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a); | |
1925 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323); | |
1926 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400); | |
1927 | } | |
1928 | if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) { | |
1929 | tg3_writephy(tp, 0x1c, 0x8d68); | |
1930 | tg3_writephy(tp, 0x1c, 0x8d68); | |
1931 | } | |
1932 | if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) { | |
1933 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00); | |
1934 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a); | |
1935 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b); | |
1936 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f); | |
1937 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506); | |
1938 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f); | |
1939 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2); | |
1940 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400); | |
1941 | } | |
c424cb24 MC |
1942 | else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) { |
1943 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00); | |
1944 | tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a); | |
c1d2a196 MC |
1945 | if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) { |
1946 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b); | |
1947 | tg3_writephy(tp, MII_TG3_TEST1, | |
1948 | MII_TG3_TEST1_TRIM_EN | 0x4); | |
1949 | } else | |
1950 | tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b); | |
c424cb24 MC |
1951 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400); |
1952 | } | |
1da177e4 LT |
1953 | /* Set Extended packet length bit (bit 14) on all chips that */ |
1954 | /* support jumbo frames */ | |
1955 | if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) { | |
1956 | /* Cannot do read-modify-write on 5401 */ | |
1957 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20); | |
8f666b07 | 1958 | } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) { |
1da177e4 LT |
1959 | u32 phy_reg; |
1960 | ||
1961 | /* Set bit 14 with read-modify-write to preserve other bits */ | |
1962 | if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) && | |
1963 | !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg)) | |
1964 | tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000); | |
1965 | } | |
1966 | ||
1967 | /* Set phy register 0x10 bit 0 to high fifo elasticity to support | |
1968 | * jumbo frames transmission. | |
1969 | */ | |
8f666b07 | 1970 | if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) { |
1da177e4 LT |
1971 | u32 phy_reg; |
1972 | ||
1973 | if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg)) | |
1974 | tg3_writephy(tp, MII_TG3_EXT_CTRL, | |
1975 | phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC); | |
1976 | } | |
1977 | ||
715116a1 | 1978 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
715116a1 | 1979 | /* adjust output voltage */ |
535ef6e1 | 1980 | tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12); |
715116a1 MC |
1981 | } |
1982 | ||
9ef8ca99 | 1983 | tg3_phy_toggle_automdix(tp, 1); |
1da177e4 LT |
1984 | tg3_phy_set_wirespeed(tp); |
1985 | return 0; | |
1986 | } | |
1987 | ||
1988 | static void tg3_frob_aux_power(struct tg3 *tp) | |
1989 | { | |
1990 | struct tg3 *tp_peer = tp; | |
1991 | ||
9d26e213 | 1992 | if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0) |
1da177e4 LT |
1993 | return; |
1994 | ||
8c2dc7e1 MC |
1995 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) || |
1996 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) { | |
1997 | struct net_device *dev_peer; | |
1998 | ||
1999 | dev_peer = pci_get_drvdata(tp->pdev_peer); | |
bc1c7567 | 2000 | /* remove_one() may have been run on the peer. */ |
8c2dc7e1 | 2001 | if (!dev_peer) |
bc1c7567 MC |
2002 | tp_peer = tp; |
2003 | else | |
2004 | tp_peer = netdev_priv(dev_peer); | |
1da177e4 LT |
2005 | } |
2006 | ||
1da177e4 | 2007 | if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 || |
6921d201 MC |
2008 | (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 || |
2009 | (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 || | |
2010 | (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) { | |
1da177e4 LT |
2011 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || |
2012 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) { | |
b401e9e2 MC |
2013 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2014 | (GRC_LCLCTRL_GPIO_OE0 | | |
2015 | GRC_LCLCTRL_GPIO_OE1 | | |
2016 | GRC_LCLCTRL_GPIO_OE2 | | |
2017 | GRC_LCLCTRL_GPIO_OUTPUT0 | | |
2018 | GRC_LCLCTRL_GPIO_OUTPUT1), | |
2019 | 100); | |
8d519ab2 MC |
2020 | } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 || |
2021 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) { | |
5f0c4a3c MC |
2022 | /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */ |
2023 | u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 | | |
2024 | GRC_LCLCTRL_GPIO_OE1 | | |
2025 | GRC_LCLCTRL_GPIO_OE2 | | |
2026 | GRC_LCLCTRL_GPIO_OUTPUT0 | | |
2027 | GRC_LCLCTRL_GPIO_OUTPUT1 | | |
2028 | tp->grc_local_ctrl; | |
2029 | tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100); | |
2030 | ||
2031 | grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2; | |
2032 | tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100); | |
2033 | ||
2034 | grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0; | |
2035 | tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100); | |
1da177e4 LT |
2036 | } else { |
2037 | u32 no_gpio2; | |
dc56b7d4 | 2038 | u32 grc_local_ctrl = 0; |
1da177e4 LT |
2039 | |
2040 | if (tp_peer != tp && | |
2041 | (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0) | |
2042 | return; | |
2043 | ||
dc56b7d4 MC |
2044 | /* Workaround to prevent overdrawing Amps. */ |
2045 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == | |
2046 | ASIC_REV_5714) { | |
2047 | grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3; | |
b401e9e2 MC |
2048 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2049 | grc_local_ctrl, 100); | |
dc56b7d4 MC |
2050 | } |
2051 | ||
1da177e4 LT |
2052 | /* On 5753 and variants, GPIO2 cannot be used. */ |
2053 | no_gpio2 = tp->nic_sram_data_cfg & | |
2054 | NIC_SRAM_DATA_CFG_NO_GPIO2; | |
2055 | ||
dc56b7d4 | 2056 | grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 | |
1da177e4 LT |
2057 | GRC_LCLCTRL_GPIO_OE1 | |
2058 | GRC_LCLCTRL_GPIO_OE2 | | |
2059 | GRC_LCLCTRL_GPIO_OUTPUT1 | | |
2060 | GRC_LCLCTRL_GPIO_OUTPUT2; | |
2061 | if (no_gpio2) { | |
2062 | grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 | | |
2063 | GRC_LCLCTRL_GPIO_OUTPUT2); | |
2064 | } | |
b401e9e2 MC |
2065 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2066 | grc_local_ctrl, 100); | |
1da177e4 LT |
2067 | |
2068 | grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0; | |
2069 | ||
b401e9e2 MC |
2070 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2071 | grc_local_ctrl, 100); | |
1da177e4 LT |
2072 | |
2073 | if (!no_gpio2) { | |
2074 | grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2; | |
b401e9e2 MC |
2075 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2076 | grc_local_ctrl, 100); | |
1da177e4 LT |
2077 | } |
2078 | } | |
2079 | } else { | |
2080 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 && | |
2081 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) { | |
2082 | if (tp_peer != tp && | |
2083 | (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0) | |
2084 | return; | |
2085 | ||
b401e9e2 MC |
2086 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2087 | (GRC_LCLCTRL_GPIO_OE1 | | |
2088 | GRC_LCLCTRL_GPIO_OUTPUT1), 100); | |
1da177e4 | 2089 | |
b401e9e2 MC |
2090 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2091 | GRC_LCLCTRL_GPIO_OE1, 100); | |
1da177e4 | 2092 | |
b401e9e2 MC |
2093 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl | |
2094 | (GRC_LCLCTRL_GPIO_OE1 | | |
2095 | GRC_LCLCTRL_GPIO_OUTPUT1), 100); | |
1da177e4 LT |
2096 | } |
2097 | } | |
2098 | } | |
2099 | ||
e8f3f6ca MC |
2100 | static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed) |
2101 | { | |
2102 | if (tp->led_ctrl == LED_CTRL_MODE_PHY_2) | |
2103 | return 1; | |
2104 | else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) { | |
2105 | if (speed != SPEED_10) | |
2106 | return 1; | |
2107 | } else if (speed == SPEED_10) | |
2108 | return 1; | |
2109 | ||
2110 | return 0; | |
2111 | } | |
2112 | ||
1da177e4 LT |
2113 | static int tg3_setup_phy(struct tg3 *, int); |
2114 | ||
2115 | #define RESET_KIND_SHUTDOWN 0 | |
2116 | #define RESET_KIND_INIT 1 | |
2117 | #define RESET_KIND_SUSPEND 2 | |
2118 | ||
2119 | static void tg3_write_sig_post_reset(struct tg3 *, int); | |
2120 | static int tg3_halt_cpu(struct tg3 *, u32); | |
2121 | ||
0a459aac | 2122 | static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power) |
15c3b696 | 2123 | { |
ce057f01 MC |
2124 | u32 val; |
2125 | ||
5129724a MC |
2126 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) { |
2127 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) { | |
2128 | u32 sg_dig_ctrl = tr32(SG_DIG_CTRL); | |
2129 | u32 serdes_cfg = tr32(MAC_SERDES_CFG); | |
2130 | ||
2131 | sg_dig_ctrl |= | |
2132 | SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET; | |
2133 | tw32(SG_DIG_CTRL, sg_dig_ctrl); | |
2134 | tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15)); | |
2135 | } | |
3f7045c1 | 2136 | return; |
5129724a | 2137 | } |
3f7045c1 | 2138 | |
60189ddf | 2139 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
60189ddf MC |
2140 | tg3_bmcr_reset(tp); |
2141 | val = tr32(GRC_MISC_CFG); | |
2142 | tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ); | |
2143 | udelay(40); | |
2144 | return; | |
0a459aac | 2145 | } else if (do_low_power) { |
715116a1 MC |
2146 | tg3_writephy(tp, MII_TG3_EXT_CTRL, |
2147 | MII_TG3_EXT_CTRL_FORCE_LED_OFF); | |
0a459aac MC |
2148 | |
2149 | tg3_writephy(tp, MII_TG3_AUX_CTRL, | |
2150 | MII_TG3_AUXCTL_SHDWSEL_PWRCTL | | |
2151 | MII_TG3_AUXCTL_PCTL_100TX_LPWR | | |
2152 | MII_TG3_AUXCTL_PCTL_SPR_ISOLATE | | |
2153 | MII_TG3_AUXCTL_PCTL_VREG_11V); | |
715116a1 | 2154 | } |
3f7045c1 | 2155 | |
15c3b696 MC |
2156 | /* The PHY should not be powered down on some chips because |
2157 | * of bugs. | |
2158 | */ | |
2159 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
2160 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 || | |
2161 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 && | |
2162 | (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))) | |
2163 | return; | |
ce057f01 | 2164 | |
bcb37f6c MC |
2165 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX || |
2166 | GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) { | |
ce057f01 MC |
2167 | val = tr32(TG3_CPMU_LSPD_1000MB_CLK); |
2168 | val &= ~CPMU_LSPD_1000MB_MACCLK_MASK; | |
2169 | val |= CPMU_LSPD_1000MB_MACCLK_12_5; | |
2170 | tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val); | |
2171 | } | |
2172 | ||
15c3b696 MC |
2173 | tg3_writephy(tp, MII_BMCR, BMCR_PDOWN); |
2174 | } | |
2175 | ||
ffbcfed4 MC |
2176 | /* tp->lock is held. */ |
2177 | static int tg3_nvram_lock(struct tg3 *tp) | |
2178 | { | |
2179 | if (tp->tg3_flags & TG3_FLAG_NVRAM) { | |
2180 | int i; | |
2181 | ||
2182 | if (tp->nvram_lock_cnt == 0) { | |
2183 | tw32(NVRAM_SWARB, SWARB_REQ_SET1); | |
2184 | for (i = 0; i < 8000; i++) { | |
2185 | if (tr32(NVRAM_SWARB) & SWARB_GNT1) | |
2186 | break; | |
2187 | udelay(20); | |
2188 | } | |
2189 | if (i == 8000) { | |
2190 | tw32(NVRAM_SWARB, SWARB_REQ_CLR1); | |
2191 | return -ENODEV; | |
2192 | } | |
2193 | } | |
2194 | tp->nvram_lock_cnt++; | |
2195 | } | |
2196 | return 0; | |
2197 | } | |
2198 | ||
2199 | /* tp->lock is held. */ | |
2200 | static void tg3_nvram_unlock(struct tg3 *tp) | |
2201 | { | |
2202 | if (tp->tg3_flags & TG3_FLAG_NVRAM) { | |
2203 | if (tp->nvram_lock_cnt > 0) | |
2204 | tp->nvram_lock_cnt--; | |
2205 | if (tp->nvram_lock_cnt == 0) | |
2206 | tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1); | |
2207 | } | |
2208 | } | |
2209 | ||
2210 | /* tp->lock is held. */ | |
2211 | static void tg3_enable_nvram_access(struct tg3 *tp) | |
2212 | { | |
2213 | if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) && | |
2214 | !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) { | |
2215 | u32 nvaccess = tr32(NVRAM_ACCESS); | |
2216 | ||
2217 | tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE); | |
2218 | } | |
2219 | } | |
2220 | ||
2221 | /* tp->lock is held. */ | |
2222 | static void tg3_disable_nvram_access(struct tg3 *tp) | |
2223 | { | |
2224 | if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) && | |
2225 | !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) { | |
2226 | u32 nvaccess = tr32(NVRAM_ACCESS); | |
2227 | ||
2228 | tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE); | |
2229 | } | |
2230 | } | |
2231 | ||
2232 | static int tg3_nvram_read_using_eeprom(struct tg3 *tp, | |
2233 | u32 offset, u32 *val) | |
2234 | { | |
2235 | u32 tmp; | |
2236 | int i; | |
2237 | ||
2238 | if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0) | |
2239 | return -EINVAL; | |
2240 | ||
2241 | tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK | | |
2242 | EEPROM_ADDR_DEVID_MASK | | |
2243 | EEPROM_ADDR_READ); | |
2244 | tw32(GRC_EEPROM_ADDR, | |
2245 | tmp | | |
2246 | (0 << EEPROM_ADDR_DEVID_SHIFT) | | |
2247 | ((offset << EEPROM_ADDR_ADDR_SHIFT) & | |
2248 | EEPROM_ADDR_ADDR_MASK) | | |
2249 | EEPROM_ADDR_READ | EEPROM_ADDR_START); | |
2250 | ||
2251 | for (i = 0; i < 1000; i++) { | |
2252 | tmp = tr32(GRC_EEPROM_ADDR); | |
2253 | ||
2254 | if (tmp & EEPROM_ADDR_COMPLETE) | |
2255 | break; | |
2256 | msleep(1); | |
2257 | } | |
2258 | if (!(tmp & EEPROM_ADDR_COMPLETE)) | |
2259 | return -EBUSY; | |
2260 | ||
62cedd11 MC |
2261 | tmp = tr32(GRC_EEPROM_DATA); |
2262 | ||
2263 | /* | |
2264 | * The data will always be opposite the native endian | |
2265 | * format. Perform a blind byteswap to compensate. | |
2266 | */ | |
2267 | *val = swab32(tmp); | |
2268 | ||
ffbcfed4 MC |
2269 | return 0; |
2270 | } | |
2271 | ||
2272 | #define NVRAM_CMD_TIMEOUT 10000 | |
2273 | ||
2274 | static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd) | |
2275 | { | |
2276 | int i; | |
2277 | ||
2278 | tw32(NVRAM_CMD, nvram_cmd); | |
2279 | for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) { | |
2280 | udelay(10); | |
2281 | if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) { | |
2282 | udelay(10); | |
2283 | break; | |
2284 | } | |
2285 | } | |
2286 | ||
2287 | if (i == NVRAM_CMD_TIMEOUT) | |
2288 | return -EBUSY; | |
2289 | ||
2290 | return 0; | |
2291 | } | |
2292 | ||
2293 | static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr) | |
2294 | { | |
2295 | if ((tp->tg3_flags & TG3_FLAG_NVRAM) && | |
2296 | (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) && | |
2297 | (tp->tg3_flags2 & TG3_FLG2_FLASH) && | |
2298 | !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) && | |
2299 | (tp->nvram_jedecnum == JEDEC_ATMEL)) | |
2300 | ||
2301 | addr = ((addr / tp->nvram_pagesize) << | |
2302 | ATMEL_AT45DB0X1B_PAGE_POS) + | |
2303 | (addr % tp->nvram_pagesize); | |
2304 | ||
2305 | return addr; | |
2306 | } | |
2307 | ||
2308 | static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr) | |
2309 | { | |
2310 | if ((tp->tg3_flags & TG3_FLAG_NVRAM) && | |
2311 | (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) && | |
2312 | (tp->tg3_flags2 & TG3_FLG2_FLASH) && | |
2313 | !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) && | |
2314 | (tp->nvram_jedecnum == JEDEC_ATMEL)) | |
2315 | ||
2316 | addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) * | |
2317 | tp->nvram_pagesize) + | |
2318 | (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1)); | |
2319 | ||
2320 | return addr; | |
2321 | } | |
2322 | ||
e4f34110 MC |
2323 | /* NOTE: Data read in from NVRAM is byteswapped according to |
2324 | * the byteswapping settings for all other register accesses. | |
2325 | * tg3 devices are BE devices, so on a BE machine, the data | |
2326 | * returned will be exactly as it is seen in NVRAM. On a LE | |
2327 | * machine, the 32-bit value will be byteswapped. | |
2328 | */ | |
ffbcfed4 MC |
2329 | static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val) |
2330 | { | |
2331 | int ret; | |
2332 | ||
2333 | if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) | |
2334 | return tg3_nvram_read_using_eeprom(tp, offset, val); | |
2335 | ||
2336 | offset = tg3_nvram_phys_addr(tp, offset); | |
2337 | ||
2338 | if (offset > NVRAM_ADDR_MSK) | |
2339 | return -EINVAL; | |
2340 | ||
2341 | ret = tg3_nvram_lock(tp); | |
2342 | if (ret) | |
2343 | return ret; | |
2344 | ||
2345 | tg3_enable_nvram_access(tp); | |
2346 | ||
2347 | tw32(NVRAM_ADDR, offset); | |
2348 | ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO | | |
2349 | NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE); | |
2350 | ||
2351 | if (ret == 0) | |
e4f34110 | 2352 | *val = tr32(NVRAM_RDDATA); |
ffbcfed4 MC |
2353 | |
2354 | tg3_disable_nvram_access(tp); | |
2355 | ||
2356 | tg3_nvram_unlock(tp); | |
2357 | ||
2358 | return ret; | |
2359 | } | |
2360 | ||
a9dc529d MC |
2361 | /* Ensures NVRAM data is in bytestream format. */ |
2362 | static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val) | |
ffbcfed4 MC |
2363 | { |
2364 | u32 v; | |
a9dc529d | 2365 | int res = tg3_nvram_read(tp, offset, &v); |
ffbcfed4 | 2366 | if (!res) |
a9dc529d | 2367 | *val = cpu_to_be32(v); |
ffbcfed4 MC |
2368 | return res; |
2369 | } | |
2370 | ||
3f007891 MC |
2371 | /* tp->lock is held. */ |
2372 | static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1) | |
2373 | { | |
2374 | u32 addr_high, addr_low; | |
2375 | int i; | |
2376 | ||
2377 | addr_high = ((tp->dev->dev_addr[0] << 8) | | |
2378 | tp->dev->dev_addr[1]); | |
2379 | addr_low = ((tp->dev->dev_addr[2] << 24) | | |
2380 | (tp->dev->dev_addr[3] << 16) | | |
2381 | (tp->dev->dev_addr[4] << 8) | | |
2382 | (tp->dev->dev_addr[5] << 0)); | |
2383 | for (i = 0; i < 4; i++) { | |
2384 | if (i == 1 && skip_mac_1) | |
2385 | continue; | |
2386 | tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high); | |
2387 | tw32(MAC_ADDR_0_LOW + (i * 8), addr_low); | |
2388 | } | |
2389 | ||
2390 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 || | |
2391 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) { | |
2392 | for (i = 0; i < 12; i++) { | |
2393 | tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high); | |
2394 | tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low); | |
2395 | } | |
2396 | } | |
2397 | ||
2398 | addr_high = (tp->dev->dev_addr[0] + | |
2399 | tp->dev->dev_addr[1] + | |
2400 | tp->dev->dev_addr[2] + | |
2401 | tp->dev->dev_addr[3] + | |
2402 | tp->dev->dev_addr[4] + | |
2403 | tp->dev->dev_addr[5]) & | |
2404 | TX_BACKOFF_SEED_MASK; | |
2405 | tw32(MAC_TX_BACKOFF_SEED, addr_high); | |
2406 | } | |
2407 | ||
bc1c7567 | 2408 | static int tg3_set_power_state(struct tg3 *tp, pci_power_t state) |
1da177e4 LT |
2409 | { |
2410 | u32 misc_host_ctrl; | |
0a459aac | 2411 | bool device_should_wake, do_low_power; |
1da177e4 LT |
2412 | |
2413 | /* Make sure register accesses (indirect or otherwise) | |
2414 | * will function correctly. | |
2415 | */ | |
2416 | pci_write_config_dword(tp->pdev, | |
2417 | TG3PCI_MISC_HOST_CTRL, | |
2418 | tp->misc_host_ctrl); | |
2419 | ||
1da177e4 | 2420 | switch (state) { |
bc1c7567 | 2421 | case PCI_D0: |
12dac075 RW |
2422 | pci_enable_wake(tp->pdev, state, false); |
2423 | pci_set_power_state(tp->pdev, PCI_D0); | |
8c6bda1a | 2424 | |
9d26e213 MC |
2425 | /* Switch out of Vaux if it is a NIC */ |
2426 | if (tp->tg3_flags2 & TG3_FLG2_IS_NIC) | |
b401e9e2 | 2427 | tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100); |
1da177e4 LT |
2428 | |
2429 | return 0; | |
2430 | ||
bc1c7567 | 2431 | case PCI_D1: |
bc1c7567 | 2432 | case PCI_D2: |
bc1c7567 | 2433 | case PCI_D3hot: |
1da177e4 LT |
2434 | break; |
2435 | ||
2436 | default: | |
12dac075 RW |
2437 | printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n", |
2438 | tp->dev->name, state); | |
1da177e4 | 2439 | return -EINVAL; |
855e1111 | 2440 | } |
5e7dfd0f MC |
2441 | |
2442 | /* Restore the CLKREQ setting. */ | |
2443 | if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) { | |
2444 | u16 lnkctl; | |
2445 | ||
2446 | pci_read_config_word(tp->pdev, | |
2447 | tp->pcie_cap + PCI_EXP_LNKCTL, | |
2448 | &lnkctl); | |
2449 | lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN; | |
2450 | pci_write_config_word(tp->pdev, | |
2451 | tp->pcie_cap + PCI_EXP_LNKCTL, | |
2452 | lnkctl); | |
2453 | } | |
2454 | ||
1da177e4 LT |
2455 | misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL); |
2456 | tw32(TG3PCI_MISC_HOST_CTRL, | |
2457 | misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT); | |
2458 | ||
05ac4cb7 MC |
2459 | device_should_wake = pci_pme_capable(tp->pdev, state) && |
2460 | device_may_wakeup(&tp->pdev->dev) && | |
2461 | (tp->tg3_flags & TG3_FLAG_WOL_ENABLE); | |
2462 | ||
dd477003 | 2463 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
0a459aac | 2464 | do_low_power = false; |
b02fd9e3 MC |
2465 | if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) && |
2466 | !tp->link_config.phy_is_low_power) { | |
2467 | struct phy_device *phydev; | |
0a459aac | 2468 | u32 phyid, advertising; |
b02fd9e3 | 2469 | |
298cf9be | 2470 | phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
b02fd9e3 MC |
2471 | |
2472 | tp->link_config.phy_is_low_power = 1; | |
2473 | ||
2474 | tp->link_config.orig_speed = phydev->speed; | |
2475 | tp->link_config.orig_duplex = phydev->duplex; | |
2476 | tp->link_config.orig_autoneg = phydev->autoneg; | |
2477 | tp->link_config.orig_advertising = phydev->advertising; | |
2478 | ||
2479 | advertising = ADVERTISED_TP | | |
2480 | ADVERTISED_Pause | | |
2481 | ADVERTISED_Autoneg | | |
2482 | ADVERTISED_10baseT_Half; | |
2483 | ||
2484 | if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) || | |
05ac4cb7 | 2485 | device_should_wake) { |
b02fd9e3 MC |
2486 | if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) |
2487 | advertising |= | |
2488 | ADVERTISED_100baseT_Half | | |
2489 | ADVERTISED_100baseT_Full | | |
2490 | ADVERTISED_10baseT_Full; | |
2491 | else | |
2492 | advertising |= ADVERTISED_10baseT_Full; | |
2493 | } | |
2494 | ||
2495 | phydev->advertising = advertising; | |
2496 | ||
2497 | phy_start_aneg(phydev); | |
0a459aac MC |
2498 | |
2499 | phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask; | |
2500 | if (phyid != TG3_PHY_ID_BCMAC131) { | |
2501 | phyid &= TG3_PHY_OUI_MASK; | |
f72b5349 RK |
2502 | if (phyid == TG3_PHY_OUI_1 || |
2503 | phyid == TG3_PHY_OUI_2 || | |
0a459aac MC |
2504 | phyid == TG3_PHY_OUI_3) |
2505 | do_low_power = true; | |
2506 | } | |
b02fd9e3 | 2507 | } |
dd477003 | 2508 | } else { |
2023276e | 2509 | do_low_power = true; |
0a459aac | 2510 | |
dd477003 MC |
2511 | if (tp->link_config.phy_is_low_power == 0) { |
2512 | tp->link_config.phy_is_low_power = 1; | |
2513 | tp->link_config.orig_speed = tp->link_config.speed; | |
2514 | tp->link_config.orig_duplex = tp->link_config.duplex; | |
2515 | tp->link_config.orig_autoneg = tp->link_config.autoneg; | |
2516 | } | |
1da177e4 | 2517 | |
dd477003 MC |
2518 | if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) { |
2519 | tp->link_config.speed = SPEED_10; | |
2520 | tp->link_config.duplex = DUPLEX_HALF; | |
2521 | tp->link_config.autoneg = AUTONEG_ENABLE; | |
2522 | tg3_setup_phy(tp, 0); | |
2523 | } | |
1da177e4 LT |
2524 | } |
2525 | ||
b5d3772c MC |
2526 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
2527 | u32 val; | |
2528 | ||
2529 | val = tr32(GRC_VCPU_EXT_CTRL); | |
2530 | tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL); | |
2531 | } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) { | |
6921d201 MC |
2532 | int i; |
2533 | u32 val; | |
2534 | ||
2535 | for (i = 0; i < 200; i++) { | |
2536 | tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val); | |
2537 | if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1) | |
2538 | break; | |
2539 | msleep(1); | |
2540 | } | |
2541 | } | |
a85feb8c GZ |
2542 | if (tp->tg3_flags & TG3_FLAG_WOL_CAP) |
2543 | tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE | | |
2544 | WOL_DRV_STATE_SHUTDOWN | | |
2545 | WOL_DRV_WOL | | |
2546 | WOL_SET_MAGIC_PKT); | |
6921d201 | 2547 | |
05ac4cb7 | 2548 | if (device_should_wake) { |
1da177e4 LT |
2549 | u32 mac_mode; |
2550 | ||
2551 | if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) { | |
0a459aac | 2552 | if (do_low_power) { |
dd477003 MC |
2553 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a); |
2554 | udelay(40); | |
2555 | } | |
1da177e4 | 2556 | |
3f7045c1 MC |
2557 | if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) |
2558 | mac_mode = MAC_MODE_PORT_MODE_GMII; | |
2559 | else | |
2560 | mac_mode = MAC_MODE_PORT_MODE_MII; | |
1da177e4 | 2561 | |
e8f3f6ca MC |
2562 | mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY; |
2563 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == | |
2564 | ASIC_REV_5700) { | |
2565 | u32 speed = (tp->tg3_flags & | |
2566 | TG3_FLAG_WOL_SPEED_100MB) ? | |
2567 | SPEED_100 : SPEED_10; | |
2568 | if (tg3_5700_link_polarity(tp, speed)) | |
2569 | mac_mode |= MAC_MODE_LINK_POLARITY; | |
2570 | else | |
2571 | mac_mode &= ~MAC_MODE_LINK_POLARITY; | |
2572 | } | |
1da177e4 LT |
2573 | } else { |
2574 | mac_mode = MAC_MODE_PORT_MODE_TBI; | |
2575 | } | |
2576 | ||
cbf46853 | 2577 | if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS)) |
1da177e4 LT |
2578 | tw32(MAC_LED_CTRL, tp->led_ctrl); |
2579 | ||
05ac4cb7 MC |
2580 | mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE; |
2581 | if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) && | |
2582 | !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) && | |
2583 | ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) || | |
2584 | (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))) | |
2585 | mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL; | |
1da177e4 | 2586 | |
3bda1258 MC |
2587 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) { |
2588 | mac_mode |= tp->mac_mode & | |
2589 | (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN); | |
2590 | if (mac_mode & MAC_MODE_APE_TX_EN) | |
2591 | mac_mode |= MAC_MODE_TDE_ENABLE; | |
2592 | } | |
2593 | ||
1da177e4 LT |
2594 | tw32_f(MAC_MODE, mac_mode); |
2595 | udelay(100); | |
2596 | ||
2597 | tw32_f(MAC_RX_MODE, RX_MODE_ENABLE); | |
2598 | udelay(10); | |
2599 | } | |
2600 | ||
2601 | if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) && | |
2602 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
2603 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) { | |
2604 | u32 base_val; | |
2605 | ||
2606 | base_val = tp->pci_clock_ctrl; | |
2607 | base_val |= (CLOCK_CTRL_RXCLK_DISABLE | | |
2608 | CLOCK_CTRL_TXCLK_DISABLE); | |
2609 | ||
b401e9e2 MC |
2610 | tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK | |
2611 | CLOCK_CTRL_PWRDOWN_PLL133, 40); | |
d7b0a857 | 2612 | } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) || |
795d01c5 | 2613 | (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) || |
d7b0a857 | 2614 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) { |
4cf78e4f | 2615 | /* do nothing */ |
85e94ced | 2616 | } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) && |
1da177e4 LT |
2617 | (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) { |
2618 | u32 newbits1, newbits2; | |
2619 | ||
2620 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
2621 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) { | |
2622 | newbits1 = (CLOCK_CTRL_RXCLK_DISABLE | | |
2623 | CLOCK_CTRL_TXCLK_DISABLE | | |
2624 | CLOCK_CTRL_ALTCLK); | |
2625 | newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE; | |
2626 | } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) { | |
2627 | newbits1 = CLOCK_CTRL_625_CORE; | |
2628 | newbits2 = newbits1 | CLOCK_CTRL_ALTCLK; | |
2629 | } else { | |
2630 | newbits1 = CLOCK_CTRL_ALTCLK; | |
2631 | newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE; | |
2632 | } | |
2633 | ||
b401e9e2 MC |
2634 | tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1, |
2635 | 40); | |
1da177e4 | 2636 | |
b401e9e2 MC |
2637 | tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2, |
2638 | 40); | |
1da177e4 LT |
2639 | |
2640 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { | |
2641 | u32 newbits3; | |
2642 | ||
2643 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
2644 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) { | |
2645 | newbits3 = (CLOCK_CTRL_RXCLK_DISABLE | | |
2646 | CLOCK_CTRL_TXCLK_DISABLE | | |
2647 | CLOCK_CTRL_44MHZ_CORE); | |
2648 | } else { | |
2649 | newbits3 = CLOCK_CTRL_44MHZ_CORE; | |
2650 | } | |
2651 | ||
b401e9e2 MC |
2652 | tw32_wait_f(TG3PCI_CLOCK_CTRL, |
2653 | tp->pci_clock_ctrl | newbits3, 40); | |
1da177e4 LT |
2654 | } |
2655 | } | |
2656 | ||
05ac4cb7 | 2657 | if (!(device_should_wake) && |
22435849 | 2658 | !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) |
0a459aac | 2659 | tg3_power_down_phy(tp, do_low_power); |
6921d201 | 2660 | |
1da177e4 LT |
2661 | tg3_frob_aux_power(tp); |
2662 | ||
2663 | /* Workaround for unstable PLL clock */ | |
2664 | if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) || | |
2665 | (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) { | |
2666 | u32 val = tr32(0x7d00); | |
2667 | ||
2668 | val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1); | |
2669 | tw32(0x7d00, val); | |
6921d201 | 2670 | if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) { |
ec41c7df MC |
2671 | int err; |
2672 | ||
2673 | err = tg3_nvram_lock(tp); | |
1da177e4 | 2674 | tg3_halt_cpu(tp, RX_CPU_BASE); |
ec41c7df MC |
2675 | if (!err) |
2676 | tg3_nvram_unlock(tp); | |
6921d201 | 2677 | } |
1da177e4 LT |
2678 | } |
2679 | ||
bbadf503 MC |
2680 | tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN); |
2681 | ||
05ac4cb7 | 2682 | if (device_should_wake) |
12dac075 RW |
2683 | pci_enable_wake(tp->pdev, state, true); |
2684 | ||
1da177e4 | 2685 | /* Finally, set the new power state. */ |
12dac075 | 2686 | pci_set_power_state(tp->pdev, state); |
1da177e4 | 2687 | |
1da177e4 LT |
2688 | return 0; |
2689 | } | |
2690 | ||
1da177e4 LT |
2691 | static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex) |
2692 | { | |
2693 | switch (val & MII_TG3_AUX_STAT_SPDMASK) { | |
2694 | case MII_TG3_AUX_STAT_10HALF: | |
2695 | *speed = SPEED_10; | |
2696 | *duplex = DUPLEX_HALF; | |
2697 | break; | |
2698 | ||
2699 | case MII_TG3_AUX_STAT_10FULL: | |
2700 | *speed = SPEED_10; | |
2701 | *duplex = DUPLEX_FULL; | |
2702 | break; | |
2703 | ||
2704 | case MII_TG3_AUX_STAT_100HALF: | |
2705 | *speed = SPEED_100; | |
2706 | *duplex = DUPLEX_HALF; | |
2707 | break; | |
2708 | ||
2709 | case MII_TG3_AUX_STAT_100FULL: | |
2710 | *speed = SPEED_100; | |
2711 | *duplex = DUPLEX_FULL; | |
2712 | break; | |
2713 | ||
2714 | case MII_TG3_AUX_STAT_1000HALF: | |
2715 | *speed = SPEED_1000; | |
2716 | *duplex = DUPLEX_HALF; | |
2717 | break; | |
2718 | ||
2719 | case MII_TG3_AUX_STAT_1000FULL: | |
2720 | *speed = SPEED_1000; | |
2721 | *duplex = DUPLEX_FULL; | |
2722 | break; | |
2723 | ||
2724 | default: | |
7f97a4bd | 2725 | if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) { |
715116a1 MC |
2726 | *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 : |
2727 | SPEED_10; | |
2728 | *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL : | |
2729 | DUPLEX_HALF; | |
2730 | break; | |
2731 | } | |
1da177e4 LT |
2732 | *speed = SPEED_INVALID; |
2733 | *duplex = DUPLEX_INVALID; | |
2734 | break; | |
855e1111 | 2735 | } |
1da177e4 LT |
2736 | } |
2737 | ||
2738 | static void tg3_phy_copper_begin(struct tg3 *tp) | |
2739 | { | |
2740 | u32 new_adv; | |
2741 | int i; | |
2742 | ||
2743 | if (tp->link_config.phy_is_low_power) { | |
2744 | /* Entering low power mode. Disable gigabit and | |
2745 | * 100baseT advertisements. | |
2746 | */ | |
2747 | tg3_writephy(tp, MII_TG3_CTRL, 0); | |
2748 | ||
2749 | new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL | | |
2750 | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP); | |
2751 | if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) | |
2752 | new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL); | |
2753 | ||
2754 | tg3_writephy(tp, MII_ADVERTISE, new_adv); | |
2755 | } else if (tp->link_config.speed == SPEED_INVALID) { | |
1da177e4 LT |
2756 | if (tp->tg3_flags & TG3_FLAG_10_100_ONLY) |
2757 | tp->link_config.advertising &= | |
2758 | ~(ADVERTISED_1000baseT_Half | | |
2759 | ADVERTISED_1000baseT_Full); | |
2760 | ||
ba4d07a8 | 2761 | new_adv = ADVERTISE_CSMA; |
1da177e4 LT |
2762 | if (tp->link_config.advertising & ADVERTISED_10baseT_Half) |
2763 | new_adv |= ADVERTISE_10HALF; | |
2764 | if (tp->link_config.advertising & ADVERTISED_10baseT_Full) | |
2765 | new_adv |= ADVERTISE_10FULL; | |
2766 | if (tp->link_config.advertising & ADVERTISED_100baseT_Half) | |
2767 | new_adv |= ADVERTISE_100HALF; | |
2768 | if (tp->link_config.advertising & ADVERTISED_100baseT_Full) | |
2769 | new_adv |= ADVERTISE_100FULL; | |
ba4d07a8 MC |
2770 | |
2771 | new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl); | |
2772 | ||
1da177e4 LT |
2773 | tg3_writephy(tp, MII_ADVERTISE, new_adv); |
2774 | ||
2775 | if (tp->link_config.advertising & | |
2776 | (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) { | |
2777 | new_adv = 0; | |
2778 | if (tp->link_config.advertising & ADVERTISED_1000baseT_Half) | |
2779 | new_adv |= MII_TG3_CTRL_ADV_1000_HALF; | |
2780 | if (tp->link_config.advertising & ADVERTISED_1000baseT_Full) | |
2781 | new_adv |= MII_TG3_CTRL_ADV_1000_FULL; | |
2782 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) && | |
2783 | (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 || | |
2784 | tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) | |
2785 | new_adv |= (MII_TG3_CTRL_AS_MASTER | | |
2786 | MII_TG3_CTRL_ENABLE_AS_MASTER); | |
2787 | tg3_writephy(tp, MII_TG3_CTRL, new_adv); | |
2788 | } else { | |
2789 | tg3_writephy(tp, MII_TG3_CTRL, 0); | |
2790 | } | |
2791 | } else { | |
ba4d07a8 MC |
2792 | new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl); |
2793 | new_adv |= ADVERTISE_CSMA; | |
2794 | ||
1da177e4 LT |
2795 | /* Asking for a specific link mode. */ |
2796 | if (tp->link_config.speed == SPEED_1000) { | |
1da177e4 LT |
2797 | tg3_writephy(tp, MII_ADVERTISE, new_adv); |
2798 | ||
2799 | if (tp->link_config.duplex == DUPLEX_FULL) | |
2800 | new_adv = MII_TG3_CTRL_ADV_1000_FULL; | |
2801 | else | |
2802 | new_adv = MII_TG3_CTRL_ADV_1000_HALF; | |
2803 | if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 || | |
2804 | tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) | |
2805 | new_adv |= (MII_TG3_CTRL_AS_MASTER | | |
2806 | MII_TG3_CTRL_ENABLE_AS_MASTER); | |
1da177e4 | 2807 | } else { |
1da177e4 LT |
2808 | if (tp->link_config.speed == SPEED_100) { |
2809 | if (tp->link_config.duplex == DUPLEX_FULL) | |
2810 | new_adv |= ADVERTISE_100FULL; | |
2811 | else | |
2812 | new_adv |= ADVERTISE_100HALF; | |
2813 | } else { | |
2814 | if (tp->link_config.duplex == DUPLEX_FULL) | |
2815 | new_adv |= ADVERTISE_10FULL; | |
2816 | else | |
2817 | new_adv |= ADVERTISE_10HALF; | |
2818 | } | |
2819 | tg3_writephy(tp, MII_ADVERTISE, new_adv); | |
ba4d07a8 MC |
2820 | |
2821 | new_adv = 0; | |
1da177e4 | 2822 | } |
ba4d07a8 MC |
2823 | |
2824 | tg3_writephy(tp, MII_TG3_CTRL, new_adv); | |
1da177e4 LT |
2825 | } |
2826 | ||
2827 | if (tp->link_config.autoneg == AUTONEG_DISABLE && | |
2828 | tp->link_config.speed != SPEED_INVALID) { | |
2829 | u32 bmcr, orig_bmcr; | |
2830 | ||
2831 | tp->link_config.active_speed = tp->link_config.speed; | |
2832 | tp->link_config.active_duplex = tp->link_config.duplex; | |
2833 | ||
2834 | bmcr = 0; | |
2835 | switch (tp->link_config.speed) { | |
2836 | default: | |
2837 | case SPEED_10: | |
2838 | break; | |
2839 | ||
2840 | case SPEED_100: | |
2841 | bmcr |= BMCR_SPEED100; | |
2842 | break; | |
2843 | ||
2844 | case SPEED_1000: | |
2845 | bmcr |= TG3_BMCR_SPEED1000; | |
2846 | break; | |
855e1111 | 2847 | } |
1da177e4 LT |
2848 | |
2849 | if (tp->link_config.duplex == DUPLEX_FULL) | |
2850 | bmcr |= BMCR_FULLDPLX; | |
2851 | ||
2852 | if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) && | |
2853 | (bmcr != orig_bmcr)) { | |
2854 | tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK); | |
2855 | for (i = 0; i < 1500; i++) { | |
2856 | u32 tmp; | |
2857 | ||
2858 | udelay(10); | |
2859 | if (tg3_readphy(tp, MII_BMSR, &tmp) || | |
2860 | tg3_readphy(tp, MII_BMSR, &tmp)) | |
2861 | continue; | |
2862 | if (!(tmp & BMSR_LSTATUS)) { | |
2863 | udelay(40); | |
2864 | break; | |
2865 | } | |
2866 | } | |
2867 | tg3_writephy(tp, MII_BMCR, bmcr); | |
2868 | udelay(40); | |
2869 | } | |
2870 | } else { | |
2871 | tg3_writephy(tp, MII_BMCR, | |
2872 | BMCR_ANENABLE | BMCR_ANRESTART); | |
2873 | } | |
2874 | } | |
2875 | ||
2876 | static int tg3_init_5401phy_dsp(struct tg3 *tp) | |
2877 | { | |
2878 | int err; | |
2879 | ||
2880 | /* Turn off tap power management. */ | |
2881 | /* Set Extended packet length bit */ | |
2882 | err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20); | |
2883 | ||
2884 | err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012); | |
2885 | err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804); | |
2886 | ||
2887 | err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013); | |
2888 | err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204); | |
2889 | ||
2890 | err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006); | |
2891 | err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132); | |
2892 | ||
2893 | err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006); | |
2894 | err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232); | |
2895 | ||
2896 | err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f); | |
2897 | err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20); | |
2898 | ||
2899 | udelay(40); | |
2900 | ||
2901 | return err; | |
2902 | } | |
2903 | ||
3600d918 | 2904 | static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask) |
1da177e4 | 2905 | { |
3600d918 MC |
2906 | u32 adv_reg, all_mask = 0; |
2907 | ||
2908 | if (mask & ADVERTISED_10baseT_Half) | |
2909 | all_mask |= ADVERTISE_10HALF; | |
2910 | if (mask & ADVERTISED_10baseT_Full) | |
2911 | all_mask |= ADVERTISE_10FULL; | |
2912 | if (mask & ADVERTISED_100baseT_Half) | |
2913 | all_mask |= ADVERTISE_100HALF; | |
2914 | if (mask & ADVERTISED_100baseT_Full) | |
2915 | all_mask |= ADVERTISE_100FULL; | |
1da177e4 LT |
2916 | |
2917 | if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg)) | |
2918 | return 0; | |
2919 | ||
1da177e4 LT |
2920 | if ((adv_reg & all_mask) != all_mask) |
2921 | return 0; | |
2922 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) { | |
2923 | u32 tg3_ctrl; | |
2924 | ||
3600d918 MC |
2925 | all_mask = 0; |
2926 | if (mask & ADVERTISED_1000baseT_Half) | |
2927 | all_mask |= ADVERTISE_1000HALF; | |
2928 | if (mask & ADVERTISED_1000baseT_Full) | |
2929 | all_mask |= ADVERTISE_1000FULL; | |
2930 | ||
1da177e4 LT |
2931 | if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl)) |
2932 | return 0; | |
2933 | ||
1da177e4 LT |
2934 | if ((tg3_ctrl & all_mask) != all_mask) |
2935 | return 0; | |
2936 | } | |
2937 | return 1; | |
2938 | } | |
2939 | ||
ef167e27 MC |
2940 | static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv) |
2941 | { | |
2942 | u32 curadv, reqadv; | |
2943 | ||
2944 | if (tg3_readphy(tp, MII_ADVERTISE, lcladv)) | |
2945 | return 1; | |
2946 | ||
2947 | curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM); | |
2948 | reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl); | |
2949 | ||
2950 | if (tp->link_config.active_duplex == DUPLEX_FULL) { | |
2951 | if (curadv != reqadv) | |
2952 | return 0; | |
2953 | ||
2954 | if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) | |
2955 | tg3_readphy(tp, MII_LPA, rmtadv); | |
2956 | } else { | |
2957 | /* Reprogram the advertisement register, even if it | |
2958 | * does not affect the current link. If the link | |
2959 | * gets renegotiated in the future, we can save an | |
2960 | * additional renegotiation cycle by advertising | |
2961 | * it correctly in the first place. | |
2962 | */ | |
2963 | if (curadv != reqadv) { | |
2964 | *lcladv &= ~(ADVERTISE_PAUSE_CAP | | |
2965 | ADVERTISE_PAUSE_ASYM); | |
2966 | tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv); | |
2967 | } | |
2968 | } | |
2969 | ||
2970 | return 1; | |
2971 | } | |
2972 | ||
1da177e4 LT |
2973 | static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset) |
2974 | { | |
2975 | int current_link_up; | |
2976 | u32 bmsr, dummy; | |
ef167e27 | 2977 | u32 lcl_adv, rmt_adv; |
1da177e4 LT |
2978 | u16 current_speed; |
2979 | u8 current_duplex; | |
2980 | int i, err; | |
2981 | ||
2982 | tw32(MAC_EVENT, 0); | |
2983 | ||
2984 | tw32_f(MAC_STATUS, | |
2985 | (MAC_STATUS_SYNC_CHANGED | | |
2986 | MAC_STATUS_CFG_CHANGED | | |
2987 | MAC_STATUS_MI_COMPLETION | | |
2988 | MAC_STATUS_LNKSTATE_CHANGED)); | |
2989 | udelay(40); | |
2990 | ||
8ef21428 MC |
2991 | if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) { |
2992 | tw32_f(MAC_MI_MODE, | |
2993 | (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL)); | |
2994 | udelay(80); | |
2995 | } | |
1da177e4 LT |
2996 | |
2997 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02); | |
2998 | ||
2999 | /* Some third-party PHYs need to be reset on link going | |
3000 | * down. | |
3001 | */ | |
3002 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 || | |
3003 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 || | |
3004 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) && | |
3005 | netif_carrier_ok(tp->dev)) { | |
3006 | tg3_readphy(tp, MII_BMSR, &bmsr); | |
3007 | if (!tg3_readphy(tp, MII_BMSR, &bmsr) && | |
3008 | !(bmsr & BMSR_LSTATUS)) | |
3009 | force_reset = 1; | |
3010 | } | |
3011 | if (force_reset) | |
3012 | tg3_phy_reset(tp); | |
3013 | ||
3014 | if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) { | |
3015 | tg3_readphy(tp, MII_BMSR, &bmsr); | |
3016 | if (tg3_readphy(tp, MII_BMSR, &bmsr) || | |
3017 | !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) | |
3018 | bmsr = 0; | |
3019 | ||
3020 | if (!(bmsr & BMSR_LSTATUS)) { | |
3021 | err = tg3_init_5401phy_dsp(tp); | |
3022 | if (err) | |
3023 | return err; | |
3024 | ||
3025 | tg3_readphy(tp, MII_BMSR, &bmsr); | |
3026 | for (i = 0; i < 1000; i++) { | |
3027 | udelay(10); | |
3028 | if (!tg3_readphy(tp, MII_BMSR, &bmsr) && | |
3029 | (bmsr & BMSR_LSTATUS)) { | |
3030 | udelay(40); | |
3031 | break; | |
3032 | } | |
3033 | } | |
3034 | ||
3035 | if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 && | |
3036 | !(bmsr & BMSR_LSTATUS) && | |
3037 | tp->link_config.active_speed == SPEED_1000) { | |
3038 | err = tg3_phy_reset(tp); | |
3039 | if (!err) | |
3040 | err = tg3_init_5401phy_dsp(tp); | |
3041 | if (err) | |
3042 | return err; | |
3043 | } | |
3044 | } | |
3045 | } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 || | |
3046 | tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) { | |
3047 | /* 5701 {A0,B0} CRC bug workaround */ | |
3048 | tg3_writephy(tp, 0x15, 0x0a75); | |
3049 | tg3_writephy(tp, 0x1c, 0x8c68); | |
3050 | tg3_writephy(tp, 0x1c, 0x8d68); | |
3051 | tg3_writephy(tp, 0x1c, 0x8c68); | |
3052 | } | |
3053 | ||
3054 | /* Clear pending interrupts... */ | |
3055 | tg3_readphy(tp, MII_TG3_ISTAT, &dummy); | |
3056 | tg3_readphy(tp, MII_TG3_ISTAT, &dummy); | |
3057 | ||
3058 | if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) | |
3059 | tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG); | |
7f97a4bd | 3060 | else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) |
1da177e4 LT |
3061 | tg3_writephy(tp, MII_TG3_IMASK, ~0); |
3062 | ||
3063 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
3064 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) { | |
3065 | if (tp->led_ctrl == LED_CTRL_MODE_PHY_1) | |
3066 | tg3_writephy(tp, MII_TG3_EXT_CTRL, | |
3067 | MII_TG3_EXT_CTRL_LNK3_LED_MODE); | |
3068 | else | |
3069 | tg3_writephy(tp, MII_TG3_EXT_CTRL, 0); | |
3070 | } | |
3071 | ||
3072 | current_link_up = 0; | |
3073 | current_speed = SPEED_INVALID; | |
3074 | current_duplex = DUPLEX_INVALID; | |
3075 | ||
3076 | if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) { | |
3077 | u32 val; | |
3078 | ||
3079 | tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007); | |
3080 | tg3_readphy(tp, MII_TG3_AUX_CTRL, &val); | |
3081 | if (!(val & (1 << 10))) { | |
3082 | val |= (1 << 10); | |
3083 | tg3_writephy(tp, MII_TG3_AUX_CTRL, val); | |
3084 | goto relink; | |
3085 | } | |
3086 | } | |
3087 | ||
3088 | bmsr = 0; | |
3089 | for (i = 0; i < 100; i++) { | |
3090 | tg3_readphy(tp, MII_BMSR, &bmsr); | |
3091 | if (!tg3_readphy(tp, MII_BMSR, &bmsr) && | |
3092 | (bmsr & BMSR_LSTATUS)) | |
3093 | break; | |
3094 | udelay(40); | |
3095 | } | |
3096 | ||
3097 | if (bmsr & BMSR_LSTATUS) { | |
3098 | u32 aux_stat, bmcr; | |
3099 | ||
3100 | tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat); | |
3101 | for (i = 0; i < 2000; i++) { | |
3102 | udelay(10); | |
3103 | if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) && | |
3104 | aux_stat) | |
3105 | break; | |
3106 | } | |
3107 | ||
3108 | tg3_aux_stat_to_speed_duplex(tp, aux_stat, | |
3109 | ¤t_speed, | |
3110 | ¤t_duplex); | |
3111 | ||
3112 | bmcr = 0; | |
3113 | for (i = 0; i < 200; i++) { | |
3114 | tg3_readphy(tp, MII_BMCR, &bmcr); | |
3115 | if (tg3_readphy(tp, MII_BMCR, &bmcr)) | |
3116 | continue; | |
3117 | if (bmcr && bmcr != 0x7fff) | |
3118 | break; | |
3119 | udelay(10); | |
3120 | } | |
3121 | ||
ef167e27 MC |
3122 | lcl_adv = 0; |
3123 | rmt_adv = 0; | |
1da177e4 | 3124 | |
ef167e27 MC |
3125 | tp->link_config.active_speed = current_speed; |
3126 | tp->link_config.active_duplex = current_duplex; | |
3127 | ||
3128 | if (tp->link_config.autoneg == AUTONEG_ENABLE) { | |
3129 | if ((bmcr & BMCR_ANENABLE) && | |
3130 | tg3_copper_is_advertising_all(tp, | |
3131 | tp->link_config.advertising)) { | |
3132 | if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv, | |
3133 | &rmt_adv)) | |
3134 | current_link_up = 1; | |
1da177e4 LT |
3135 | } |
3136 | } else { | |
3137 | if (!(bmcr & BMCR_ANENABLE) && | |
3138 | tp->link_config.speed == current_speed && | |
ef167e27 MC |
3139 | tp->link_config.duplex == current_duplex && |
3140 | tp->link_config.flowctrl == | |
3141 | tp->link_config.active_flowctrl) { | |
1da177e4 | 3142 | current_link_up = 1; |
1da177e4 LT |
3143 | } |
3144 | } | |
3145 | ||
ef167e27 MC |
3146 | if (current_link_up == 1 && |
3147 | tp->link_config.active_duplex == DUPLEX_FULL) | |
3148 | tg3_setup_flow_control(tp, lcl_adv, rmt_adv); | |
1da177e4 LT |
3149 | } |
3150 | ||
1da177e4 | 3151 | relink: |
6921d201 | 3152 | if (current_link_up == 0 || tp->link_config.phy_is_low_power) { |
1da177e4 LT |
3153 | u32 tmp; |
3154 | ||
3155 | tg3_phy_copper_begin(tp); | |
3156 | ||
3157 | tg3_readphy(tp, MII_BMSR, &tmp); | |
3158 | if (!tg3_readphy(tp, MII_BMSR, &tmp) && | |
3159 | (tmp & BMSR_LSTATUS)) | |
3160 | current_link_up = 1; | |
3161 | } | |
3162 | ||
3163 | tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK; | |
3164 | if (current_link_up == 1) { | |
3165 | if (tp->link_config.active_speed == SPEED_100 || | |
3166 | tp->link_config.active_speed == SPEED_10) | |
3167 | tp->mac_mode |= MAC_MODE_PORT_MODE_MII; | |
3168 | else | |
3169 | tp->mac_mode |= MAC_MODE_PORT_MODE_GMII; | |
7f97a4bd MC |
3170 | } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) |
3171 | tp->mac_mode |= MAC_MODE_PORT_MODE_MII; | |
3172 | else | |
1da177e4 LT |
3173 | tp->mac_mode |= MAC_MODE_PORT_MODE_GMII; |
3174 | ||
3175 | tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX; | |
3176 | if (tp->link_config.active_duplex == DUPLEX_HALF) | |
3177 | tp->mac_mode |= MAC_MODE_HALF_DUPLEX; | |
3178 | ||
1da177e4 | 3179 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) { |
e8f3f6ca MC |
3180 | if (current_link_up == 1 && |
3181 | tg3_5700_link_polarity(tp, tp->link_config.active_speed)) | |
1da177e4 | 3182 | tp->mac_mode |= MAC_MODE_LINK_POLARITY; |
e8f3f6ca MC |
3183 | else |
3184 | tp->mac_mode &= ~MAC_MODE_LINK_POLARITY; | |
1da177e4 LT |
3185 | } |
3186 | ||
3187 | /* ??? Without this setting Netgear GA302T PHY does not | |
3188 | * ??? send/receive packets... | |
3189 | */ | |
3190 | if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 && | |
3191 | tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) { | |
3192 | tp->mi_mode |= MAC_MI_MODE_AUTO_POLL; | |
3193 | tw32_f(MAC_MI_MODE, tp->mi_mode); | |
3194 | udelay(80); | |
3195 | } | |
3196 | ||
3197 | tw32_f(MAC_MODE, tp->mac_mode); | |
3198 | udelay(40); | |
3199 | ||
3200 | if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) { | |
3201 | /* Polled via timer. */ | |
3202 | tw32_f(MAC_EVENT, 0); | |
3203 | } else { | |
3204 | tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED); | |
3205 | } | |
3206 | udelay(40); | |
3207 | ||
3208 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 && | |
3209 | current_link_up == 1 && | |
3210 | tp->link_config.active_speed == SPEED_1000 && | |
3211 | ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) || | |
3212 | (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) { | |
3213 | udelay(120); | |
3214 | tw32_f(MAC_STATUS, | |
3215 | (MAC_STATUS_SYNC_CHANGED | | |
3216 | MAC_STATUS_CFG_CHANGED)); | |
3217 | udelay(40); | |
3218 | tg3_write_mem(tp, | |
3219 | NIC_SRAM_FIRMWARE_MBOX, | |
3220 | NIC_SRAM_FIRMWARE_MBOX_MAGIC2); | |
3221 | } | |
3222 | ||
5e7dfd0f MC |
3223 | /* Prevent send BD corruption. */ |
3224 | if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) { | |
3225 | u16 oldlnkctl, newlnkctl; | |
3226 | ||
3227 | pci_read_config_word(tp->pdev, | |
3228 | tp->pcie_cap + PCI_EXP_LNKCTL, | |
3229 | &oldlnkctl); | |
3230 | if (tp->link_config.active_speed == SPEED_100 || | |
3231 | tp->link_config.active_speed == SPEED_10) | |
3232 | newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN; | |
3233 | else | |
3234 | newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN; | |
3235 | if (newlnkctl != oldlnkctl) | |
3236 | pci_write_config_word(tp->pdev, | |
3237 | tp->pcie_cap + PCI_EXP_LNKCTL, | |
3238 | newlnkctl); | |
255ca311 MC |
3239 | } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) { |
3240 | u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL); | |
3241 | if (tp->link_config.active_speed == SPEED_100 || | |
3242 | tp->link_config.active_speed == SPEED_10) | |
3243 | newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN; | |
3244 | else | |
3245 | newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN; | |
3246 | if (newreg != oldreg) | |
3247 | tw32(TG3_PCIE_LNKCTL, newreg); | |
5e7dfd0f MC |
3248 | } |
3249 | ||
1da177e4 LT |
3250 | if (current_link_up != netif_carrier_ok(tp->dev)) { |
3251 | if (current_link_up) | |
3252 | netif_carrier_on(tp->dev); | |
3253 | else | |
3254 | netif_carrier_off(tp->dev); | |
3255 | tg3_link_report(tp); | |
3256 | } | |
3257 | ||
3258 | return 0; | |
3259 | } | |
3260 | ||
3261 | struct tg3_fiber_aneginfo { | |
3262 | int state; | |
3263 | #define ANEG_STATE_UNKNOWN 0 | |
3264 | #define ANEG_STATE_AN_ENABLE 1 | |
3265 | #define ANEG_STATE_RESTART_INIT 2 | |
3266 | #define ANEG_STATE_RESTART 3 | |
3267 | #define ANEG_STATE_DISABLE_LINK_OK 4 | |
3268 | #define ANEG_STATE_ABILITY_DETECT_INIT 5 | |
3269 | #define ANEG_STATE_ABILITY_DETECT 6 | |
3270 | #define ANEG_STATE_ACK_DETECT_INIT 7 | |
3271 | #define ANEG_STATE_ACK_DETECT 8 | |
3272 | #define ANEG_STATE_COMPLETE_ACK_INIT 9 | |
3273 | #define ANEG_STATE_COMPLETE_ACK 10 | |
3274 | #define ANEG_STATE_IDLE_DETECT_INIT 11 | |
3275 | #define ANEG_STATE_IDLE_DETECT 12 | |
3276 | #define ANEG_STATE_LINK_OK 13 | |
3277 | #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14 | |
3278 | #define ANEG_STATE_NEXT_PAGE_WAIT 15 | |
3279 | ||
3280 | u32 flags; | |
3281 | #define MR_AN_ENABLE 0x00000001 | |
3282 | #define MR_RESTART_AN 0x00000002 | |
3283 | #define MR_AN_COMPLETE 0x00000004 | |
3284 | #define MR_PAGE_RX 0x00000008 | |
3285 | #define MR_NP_LOADED 0x00000010 | |
3286 | #define MR_TOGGLE_TX 0x00000020 | |
3287 | #define MR_LP_ADV_FULL_DUPLEX 0x00000040 | |
3288 | #define MR_LP_ADV_HALF_DUPLEX 0x00000080 | |
3289 | #define MR_LP_ADV_SYM_PAUSE 0x00000100 | |
3290 | #define MR_LP_ADV_ASYM_PAUSE 0x00000200 | |
3291 | #define MR_LP_ADV_REMOTE_FAULT1 0x00000400 | |
3292 | #define MR_LP_ADV_REMOTE_FAULT2 0x00000800 | |
3293 | #define MR_LP_ADV_NEXT_PAGE 0x00001000 | |
3294 | #define MR_TOGGLE_RX 0x00002000 | |
3295 | #define MR_NP_RX 0x00004000 | |
3296 | ||
3297 | #define MR_LINK_OK 0x80000000 | |
3298 | ||
3299 | unsigned long link_time, cur_time; | |
3300 | ||
3301 | u32 ability_match_cfg; | |
3302 | int ability_match_count; | |
3303 | ||
3304 | char ability_match, idle_match, ack_match; | |
3305 | ||
3306 | u32 txconfig, rxconfig; | |
3307 | #define ANEG_CFG_NP 0x00000080 | |
3308 | #define ANEG_CFG_ACK 0x00000040 | |
3309 | #define ANEG_CFG_RF2 0x00000020 | |
3310 | #define ANEG_CFG_RF1 0x00000010 | |
3311 | #define ANEG_CFG_PS2 0x00000001 | |
3312 | #define ANEG_CFG_PS1 0x00008000 | |
3313 | #define ANEG_CFG_HD 0x00004000 | |
3314 | #define ANEG_CFG_FD 0x00002000 | |
3315 | #define ANEG_CFG_INVAL 0x00001f06 | |
3316 | ||
3317 | }; | |
3318 | #define ANEG_OK 0 | |
3319 | #define ANEG_DONE 1 | |
3320 | #define ANEG_TIMER_ENAB 2 | |
3321 | #define ANEG_FAILED -1 | |
3322 | ||
3323 | #define ANEG_STATE_SETTLE_TIME 10000 | |
3324 | ||
3325 | static int tg3_fiber_aneg_smachine(struct tg3 *tp, | |
3326 | struct tg3_fiber_aneginfo *ap) | |
3327 | { | |
5be73b47 | 3328 | u16 flowctrl; |
1da177e4 LT |
3329 | unsigned long delta; |
3330 | u32 rx_cfg_reg; | |
3331 | int ret; | |
3332 | ||
3333 | if (ap->state == ANEG_STATE_UNKNOWN) { | |
3334 | ap->rxconfig = 0; | |
3335 | ap->link_time = 0; | |
3336 | ap->cur_time = 0; | |
3337 | ap->ability_match_cfg = 0; | |
3338 | ap->ability_match_count = 0; | |
3339 | ap->ability_match = 0; | |
3340 | ap->idle_match = 0; | |
3341 | ap->ack_match = 0; | |
3342 | } | |
3343 | ap->cur_time++; | |
3344 | ||
3345 | if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) { | |
3346 | rx_cfg_reg = tr32(MAC_RX_AUTO_NEG); | |
3347 | ||
3348 | if (rx_cfg_reg != ap->ability_match_cfg) { | |
3349 | ap->ability_match_cfg = rx_cfg_reg; | |
3350 | ap->ability_match = 0; | |
3351 | ap->ability_match_count = 0; | |
3352 | } else { | |
3353 | if (++ap->ability_match_count > 1) { | |
3354 | ap->ability_match = 1; | |
3355 | ap->ability_match_cfg = rx_cfg_reg; | |
3356 | } | |
3357 | } | |
3358 | if (rx_cfg_reg & ANEG_CFG_ACK) | |
3359 | ap->ack_match = 1; | |
3360 | else | |
3361 | ap->ack_match = 0; | |
3362 | ||
3363 | ap->idle_match = 0; | |
3364 | } else { | |
3365 | ap->idle_match = 1; | |
3366 | ap->ability_match_cfg = 0; | |
3367 | ap->ability_match_count = 0; | |
3368 | ap->ability_match = 0; | |
3369 | ap->ack_match = 0; | |
3370 | ||
3371 | rx_cfg_reg = 0; | |
3372 | } | |
3373 | ||
3374 | ap->rxconfig = rx_cfg_reg; | |
3375 | ret = ANEG_OK; | |
3376 | ||
3377 | switch(ap->state) { | |
3378 | case ANEG_STATE_UNKNOWN: | |
3379 | if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN)) | |
3380 | ap->state = ANEG_STATE_AN_ENABLE; | |
3381 | ||
3382 | /* fallthru */ | |
3383 | case ANEG_STATE_AN_ENABLE: | |
3384 | ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX); | |
3385 | if (ap->flags & MR_AN_ENABLE) { | |
3386 | ap->link_time = 0; | |
3387 | ap->cur_time = 0; | |
3388 | ap->ability_match_cfg = 0; | |
3389 | ap->ability_match_count = 0; | |
3390 | ap->ability_match = 0; | |
3391 | ap->idle_match = 0; | |
3392 | ap->ack_match = 0; | |
3393 | ||
3394 | ap->state = ANEG_STATE_RESTART_INIT; | |
3395 | } else { | |
3396 | ap->state = ANEG_STATE_DISABLE_LINK_OK; | |
3397 | } | |
3398 | break; | |
3399 | ||
3400 | case ANEG_STATE_RESTART_INIT: | |
3401 | ap->link_time = ap->cur_time; | |
3402 | ap->flags &= ~(MR_NP_LOADED); | |
3403 | ap->txconfig = 0; | |
3404 | tw32(MAC_TX_AUTO_NEG, 0); | |
3405 | tp->mac_mode |= MAC_MODE_SEND_CONFIGS; | |
3406 | tw32_f(MAC_MODE, tp->mac_mode); | |
3407 | udelay(40); | |
3408 | ||
3409 | ret = ANEG_TIMER_ENAB; | |
3410 | ap->state = ANEG_STATE_RESTART; | |
3411 | ||
3412 | /* fallthru */ | |
3413 | case ANEG_STATE_RESTART: | |
3414 | delta = ap->cur_time - ap->link_time; | |
3415 | if (delta > ANEG_STATE_SETTLE_TIME) { | |
3416 | ap->state = ANEG_STATE_ABILITY_DETECT_INIT; | |
3417 | } else { | |
3418 | ret = ANEG_TIMER_ENAB; | |
3419 | } | |
3420 | break; | |
3421 | ||
3422 | case ANEG_STATE_DISABLE_LINK_OK: | |
3423 | ret = ANEG_DONE; | |
3424 | break; | |
3425 | ||
3426 | case ANEG_STATE_ABILITY_DETECT_INIT: | |
3427 | ap->flags &= ~(MR_TOGGLE_TX); | |
5be73b47 MC |
3428 | ap->txconfig = ANEG_CFG_FD; |
3429 | flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl); | |
3430 | if (flowctrl & ADVERTISE_1000XPAUSE) | |
3431 | ap->txconfig |= ANEG_CFG_PS1; | |
3432 | if (flowctrl & ADVERTISE_1000XPSE_ASYM) | |
3433 | ap->txconfig |= ANEG_CFG_PS2; | |
1da177e4 LT |
3434 | tw32(MAC_TX_AUTO_NEG, ap->txconfig); |
3435 | tp->mac_mode |= MAC_MODE_SEND_CONFIGS; | |
3436 | tw32_f(MAC_MODE, tp->mac_mode); | |
3437 | udelay(40); | |
3438 | ||
3439 | ap->state = ANEG_STATE_ABILITY_DETECT; | |
3440 | break; | |
3441 | ||
3442 | case ANEG_STATE_ABILITY_DETECT: | |
3443 | if (ap->ability_match != 0 && ap->rxconfig != 0) { | |
3444 | ap->state = ANEG_STATE_ACK_DETECT_INIT; | |
3445 | } | |
3446 | break; | |
3447 | ||
3448 | case ANEG_STATE_ACK_DETECT_INIT: | |
3449 | ap->txconfig |= ANEG_CFG_ACK; | |
3450 | tw32(MAC_TX_AUTO_NEG, ap->txconfig); | |
3451 | tp->mac_mode |= MAC_MODE_SEND_CONFIGS; | |
3452 | tw32_f(MAC_MODE, tp->mac_mode); | |
3453 | udelay(40); | |
3454 | ||
3455 | ap->state = ANEG_STATE_ACK_DETECT; | |
3456 | ||
3457 | /* fallthru */ | |
3458 | case ANEG_STATE_ACK_DETECT: | |
3459 | if (ap->ack_match != 0) { | |
3460 | if ((ap->rxconfig & ~ANEG_CFG_ACK) == | |
3461 | (ap->ability_match_cfg & ~ANEG_CFG_ACK)) { | |
3462 | ap->state = ANEG_STATE_COMPLETE_ACK_INIT; | |
3463 | } else { | |
3464 | ap->state = ANEG_STATE_AN_ENABLE; | |
3465 | } | |
3466 | } else if (ap->ability_match != 0 && | |
3467 | ap->rxconfig == 0) { | |
3468 | ap->state = ANEG_STATE_AN_ENABLE; | |
3469 | } | |
3470 | break; | |
3471 | ||
3472 | case ANEG_STATE_COMPLETE_ACK_INIT: | |
3473 | if (ap->rxconfig & ANEG_CFG_INVAL) { | |
3474 | ret = ANEG_FAILED; | |
3475 | break; | |
3476 | } | |
3477 | ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX | | |
3478 | MR_LP_ADV_HALF_DUPLEX | | |
3479 | MR_LP_ADV_SYM_PAUSE | | |
3480 | MR_LP_ADV_ASYM_PAUSE | | |
3481 | MR_LP_ADV_REMOTE_FAULT1 | | |
3482 | MR_LP_ADV_REMOTE_FAULT2 | | |
3483 | MR_LP_ADV_NEXT_PAGE | | |
3484 | MR_TOGGLE_RX | | |
3485 | MR_NP_RX); | |
3486 | if (ap->rxconfig & ANEG_CFG_FD) | |
3487 | ap->flags |= MR_LP_ADV_FULL_DUPLEX; | |
3488 | if (ap->rxconfig & ANEG_CFG_HD) | |
3489 | ap->flags |= MR_LP_ADV_HALF_DUPLEX; | |
3490 | if (ap->rxconfig & ANEG_CFG_PS1) | |
3491 | ap->flags |= MR_LP_ADV_SYM_PAUSE; | |
3492 | if (ap->rxconfig & ANEG_CFG_PS2) | |
3493 | ap->flags |= MR_LP_ADV_ASYM_PAUSE; | |
3494 | if (ap->rxconfig & ANEG_CFG_RF1) | |
3495 | ap->flags |= MR_LP_ADV_REMOTE_FAULT1; | |
3496 | if (ap->rxconfig & ANEG_CFG_RF2) | |
3497 | ap->flags |= MR_LP_ADV_REMOTE_FAULT2; | |
3498 | if (ap->rxconfig & ANEG_CFG_NP) | |
3499 | ap->flags |= MR_LP_ADV_NEXT_PAGE; | |
3500 | ||
3501 | ap->link_time = ap->cur_time; | |
3502 | ||
3503 | ap->flags ^= (MR_TOGGLE_TX); | |
3504 | if (ap->rxconfig & 0x0008) | |
3505 | ap->flags |= MR_TOGGLE_RX; | |
3506 | if (ap->rxconfig & ANEG_CFG_NP) | |
3507 | ap->flags |= MR_NP_RX; | |
3508 | ap->flags |= MR_PAGE_RX; | |
3509 | ||
3510 | ap->state = ANEG_STATE_COMPLETE_ACK; | |
3511 | ret = ANEG_TIMER_ENAB; | |
3512 | break; | |
3513 | ||
3514 | case ANEG_STATE_COMPLETE_ACK: | |
3515 | if (ap->ability_match != 0 && | |
3516 | ap->rxconfig == 0) { | |
3517 | ap->state = ANEG_STATE_AN_ENABLE; | |
3518 | break; | |
3519 | } | |
3520 | delta = ap->cur_time - ap->link_time; | |
3521 | if (delta > ANEG_STATE_SETTLE_TIME) { | |
3522 | if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) { | |
3523 | ap->state = ANEG_STATE_IDLE_DETECT_INIT; | |
3524 | } else { | |
3525 | if ((ap->txconfig & ANEG_CFG_NP) == 0 && | |
3526 | !(ap->flags & MR_NP_RX)) { | |
3527 | ap->state = ANEG_STATE_IDLE_DETECT_INIT; | |
3528 | } else { | |
3529 | ret = ANEG_FAILED; | |
3530 | } | |
3531 | } | |
3532 | } | |
3533 | break; | |
3534 | ||
3535 | case ANEG_STATE_IDLE_DETECT_INIT: | |
3536 | ap->link_time = ap->cur_time; | |
3537 | tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS; | |
3538 | tw32_f(MAC_MODE, tp->mac_mode); | |
3539 | udelay(40); | |
3540 | ||
3541 | ap->state = ANEG_STATE_IDLE_DETECT; | |
3542 | ret = ANEG_TIMER_ENAB; | |
3543 | break; | |
3544 | ||
3545 | case ANEG_STATE_IDLE_DETECT: | |
3546 | if (ap->ability_match != 0 && | |
3547 | ap->rxconfig == 0) { | |
3548 | ap->state = ANEG_STATE_AN_ENABLE; | |
3549 | break; | |
3550 | } | |
3551 | delta = ap->cur_time - ap->link_time; | |
3552 | if (delta > ANEG_STATE_SETTLE_TIME) { | |
3553 | /* XXX another gem from the Broadcom driver :( */ | |
3554 | ap->state = ANEG_STATE_LINK_OK; | |
3555 | } | |
3556 | break; | |
3557 | ||
3558 | case ANEG_STATE_LINK_OK: | |
3559 | ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK); | |
3560 | ret = ANEG_DONE; | |
3561 | break; | |
3562 | ||
3563 | case ANEG_STATE_NEXT_PAGE_WAIT_INIT: | |
3564 | /* ??? unimplemented */ | |
3565 | break; | |
3566 | ||
3567 | case ANEG_STATE_NEXT_PAGE_WAIT: | |
3568 | /* ??? unimplemented */ | |
3569 | break; | |
3570 | ||
3571 | default: | |
3572 | ret = ANEG_FAILED; | |
3573 | break; | |
855e1111 | 3574 | } |
1da177e4 LT |
3575 | |
3576 | return ret; | |
3577 | } | |
3578 | ||
5be73b47 | 3579 | static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags) |
1da177e4 LT |
3580 | { |
3581 | int res = 0; | |
3582 | struct tg3_fiber_aneginfo aninfo; | |
3583 | int status = ANEG_FAILED; | |
3584 | unsigned int tick; | |
3585 | u32 tmp; | |
3586 | ||
3587 | tw32_f(MAC_TX_AUTO_NEG, 0); | |
3588 | ||
3589 | tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK; | |
3590 | tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII); | |
3591 | udelay(40); | |
3592 | ||
3593 | tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS); | |
3594 | udelay(40); | |
3595 | ||
3596 | memset(&aninfo, 0, sizeof(aninfo)); | |
3597 | aninfo.flags |= MR_AN_ENABLE; | |
3598 | aninfo.state = ANEG_STATE_UNKNOWN; | |
3599 | aninfo.cur_time = 0; | |
3600 | tick = 0; | |
3601 | while (++tick < 195000) { | |
3602 | status = tg3_fiber_aneg_smachine(tp, &aninfo); | |
3603 | if (status == ANEG_DONE || status == ANEG_FAILED) | |
3604 | break; | |
3605 | ||
3606 | udelay(1); | |
3607 | } | |
3608 | ||
3609 | tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS; | |
3610 | tw32_f(MAC_MODE, tp->mac_mode); | |
3611 | udelay(40); | |
3612 | ||
5be73b47 MC |
3613 | *txflags = aninfo.txconfig; |
3614 | *rxflags = aninfo.flags; | |
1da177e4 LT |
3615 | |
3616 | if (status == ANEG_DONE && | |
3617 | (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK | | |
3618 | MR_LP_ADV_FULL_DUPLEX))) | |
3619 | res = 1; | |
3620 | ||
3621 | return res; | |
3622 | } | |
3623 | ||
3624 | static void tg3_init_bcm8002(struct tg3 *tp) | |
3625 | { | |
3626 | u32 mac_status = tr32(MAC_STATUS); | |
3627 | int i; | |
3628 | ||
3629 | /* Reset when initting first time or we have a link. */ | |
3630 | if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) && | |
3631 | !(mac_status & MAC_STATUS_PCS_SYNCED)) | |
3632 | return; | |
3633 | ||
3634 | /* Set PLL lock range. */ | |
3635 | tg3_writephy(tp, 0x16, 0x8007); | |
3636 | ||
3637 | /* SW reset */ | |
3638 | tg3_writephy(tp, MII_BMCR, BMCR_RESET); | |
3639 | ||
3640 | /* Wait for reset to complete. */ | |
3641 | /* XXX schedule_timeout() ... */ | |
3642 | for (i = 0; i < 500; i++) | |
3643 | udelay(10); | |
3644 | ||
3645 | /* Config mode; select PMA/Ch 1 regs. */ | |
3646 | tg3_writephy(tp, 0x10, 0x8411); | |
3647 | ||
3648 | /* Enable auto-lock and comdet, select txclk for tx. */ | |
3649 | tg3_writephy(tp, 0x11, 0x0a10); | |
3650 | ||
3651 | tg3_writephy(tp, 0x18, 0x00a0); | |
3652 | tg3_writephy(tp, 0x16, 0x41ff); | |
3653 | ||
3654 | /* Assert and deassert POR. */ | |
3655 | tg3_writephy(tp, 0x13, 0x0400); | |
3656 | udelay(40); | |
3657 | tg3_writephy(tp, 0x13, 0x0000); | |
3658 | ||
3659 | tg3_writephy(tp, 0x11, 0x0a50); | |
3660 | udelay(40); | |
3661 | tg3_writephy(tp, 0x11, 0x0a10); | |
3662 | ||
3663 | /* Wait for signal to stabilize */ | |
3664 | /* XXX schedule_timeout() ... */ | |
3665 | for (i = 0; i < 15000; i++) | |
3666 | udelay(10); | |
3667 | ||
3668 | /* Deselect the channel register so we can read the PHYID | |
3669 | * later. | |
3670 | */ | |
3671 | tg3_writephy(tp, 0x10, 0x8011); | |
3672 | } | |
3673 | ||
3674 | static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status) | |
3675 | { | |
82cd3d11 | 3676 | u16 flowctrl; |
1da177e4 LT |
3677 | u32 sg_dig_ctrl, sg_dig_status; |
3678 | u32 serdes_cfg, expected_sg_dig_ctrl; | |
3679 | int workaround, port_a; | |
3680 | int current_link_up; | |
3681 | ||
3682 | serdes_cfg = 0; | |
3683 | expected_sg_dig_ctrl = 0; | |
3684 | workaround = 0; | |
3685 | port_a = 1; | |
3686 | current_link_up = 0; | |
3687 | ||
3688 | if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 && | |
3689 | tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) { | |
3690 | workaround = 1; | |
3691 | if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID) | |
3692 | port_a = 0; | |
3693 | ||
3694 | /* preserve bits 0-11,13,14 for signal pre-emphasis */ | |
3695 | /* preserve bits 20-23 for voltage regulator */ | |
3696 | serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff; | |
3697 | } | |
3698 | ||
3699 | sg_dig_ctrl = tr32(SG_DIG_CTRL); | |
3700 | ||
3701 | if (tp->link_config.autoneg != AUTONEG_ENABLE) { | |
c98f6e3b | 3702 | if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) { |
1da177e4 LT |
3703 | if (workaround) { |
3704 | u32 val = serdes_cfg; | |
3705 | ||
3706 | if (port_a) | |
3707 | val |= 0xc010000; | |
3708 | else | |
3709 | val |= 0x4010000; | |
3710 | tw32_f(MAC_SERDES_CFG, val); | |
3711 | } | |
c98f6e3b MC |
3712 | |
3713 | tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP); | |
1da177e4 LT |
3714 | } |
3715 | if (mac_status & MAC_STATUS_PCS_SYNCED) { | |
3716 | tg3_setup_flow_control(tp, 0, 0); | |
3717 | current_link_up = 1; | |
3718 | } | |
3719 | goto out; | |
3720 | } | |
3721 | ||
3722 | /* Want auto-negotiation. */ | |
c98f6e3b | 3723 | expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP; |
1da177e4 | 3724 | |
82cd3d11 MC |
3725 | flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl); |
3726 | if (flowctrl & ADVERTISE_1000XPAUSE) | |
3727 | expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP; | |
3728 | if (flowctrl & ADVERTISE_1000XPSE_ASYM) | |
3729 | expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE; | |
1da177e4 LT |
3730 | |
3731 | if (sg_dig_ctrl != expected_sg_dig_ctrl) { | |
3d3ebe74 MC |
3732 | if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) && |
3733 | tp->serdes_counter && | |
3734 | ((mac_status & (MAC_STATUS_PCS_SYNCED | | |
3735 | MAC_STATUS_RCVD_CFG)) == | |
3736 | MAC_STATUS_PCS_SYNCED)) { | |
3737 | tp->serdes_counter--; | |
3738 | current_link_up = 1; | |
3739 | goto out; | |
3740 | } | |
3741 | restart_autoneg: | |
1da177e4 LT |
3742 | if (workaround) |
3743 | tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000); | |
c98f6e3b | 3744 | tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET); |
1da177e4 LT |
3745 | udelay(5); |
3746 | tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl); | |
3747 | ||
3d3ebe74 MC |
3748 | tp->serdes_counter = SERDES_AN_TIMEOUT_5704S; |
3749 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; | |
1da177e4 LT |
3750 | } else if (mac_status & (MAC_STATUS_PCS_SYNCED | |
3751 | MAC_STATUS_SIGNAL_DET)) { | |
3d3ebe74 | 3752 | sg_dig_status = tr32(SG_DIG_STATUS); |
1da177e4 LT |
3753 | mac_status = tr32(MAC_STATUS); |
3754 | ||
c98f6e3b | 3755 | if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) && |
1da177e4 | 3756 | (mac_status & MAC_STATUS_PCS_SYNCED)) { |
82cd3d11 MC |
3757 | u32 local_adv = 0, remote_adv = 0; |
3758 | ||
3759 | if (sg_dig_ctrl & SG_DIG_PAUSE_CAP) | |
3760 | local_adv |= ADVERTISE_1000XPAUSE; | |
3761 | if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE) | |
3762 | local_adv |= ADVERTISE_1000XPSE_ASYM; | |
1da177e4 | 3763 | |
c98f6e3b | 3764 | if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE) |
82cd3d11 | 3765 | remote_adv |= LPA_1000XPAUSE; |
c98f6e3b | 3766 | if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE) |
82cd3d11 | 3767 | remote_adv |= LPA_1000XPAUSE_ASYM; |
1da177e4 LT |
3768 | |
3769 | tg3_setup_flow_control(tp, local_adv, remote_adv); | |
3770 | current_link_up = 1; | |
3d3ebe74 MC |
3771 | tp->serdes_counter = 0; |
3772 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; | |
c98f6e3b | 3773 | } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) { |
3d3ebe74 MC |
3774 | if (tp->serdes_counter) |
3775 | tp->serdes_counter--; | |
1da177e4 LT |
3776 | else { |
3777 | if (workaround) { | |
3778 | u32 val = serdes_cfg; | |
3779 | ||
3780 | if (port_a) | |
3781 | val |= 0xc010000; | |
3782 | else | |
3783 | val |= 0x4010000; | |
3784 | ||
3785 | tw32_f(MAC_SERDES_CFG, val); | |
3786 | } | |
3787 | ||
c98f6e3b | 3788 | tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP); |
1da177e4 LT |
3789 | udelay(40); |
3790 | ||
3791 | /* Link parallel detection - link is up */ | |
3792 | /* only if we have PCS_SYNC and not */ | |
3793 | /* receiving config code words */ | |
3794 | mac_status = tr32(MAC_STATUS); | |
3795 | if ((mac_status & MAC_STATUS_PCS_SYNCED) && | |
3796 | !(mac_status & MAC_STATUS_RCVD_CFG)) { | |
3797 | tg3_setup_flow_control(tp, 0, 0); | |
3798 | current_link_up = 1; | |
3d3ebe74 MC |
3799 | tp->tg3_flags2 |= |
3800 | TG3_FLG2_PARALLEL_DETECT; | |
3801 | tp->serdes_counter = | |
3802 | SERDES_PARALLEL_DET_TIMEOUT; | |
3803 | } else | |
3804 | goto restart_autoneg; | |
1da177e4 LT |
3805 | } |
3806 | } | |
3d3ebe74 MC |
3807 | } else { |
3808 | tp->serdes_counter = SERDES_AN_TIMEOUT_5704S; | |
3809 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; | |
1da177e4 LT |
3810 | } |
3811 | ||
3812 | out: | |
3813 | return current_link_up; | |
3814 | } | |
3815 | ||
3816 | static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status) | |
3817 | { | |
3818 | int current_link_up = 0; | |
3819 | ||
5cf64b8a | 3820 | if (!(mac_status & MAC_STATUS_PCS_SYNCED)) |
1da177e4 | 3821 | goto out; |
1da177e4 LT |
3822 | |
3823 | if (tp->link_config.autoneg == AUTONEG_ENABLE) { | |
5be73b47 | 3824 | u32 txflags, rxflags; |
1da177e4 | 3825 | int i; |
6aa20a22 | 3826 | |
5be73b47 MC |
3827 | if (fiber_autoneg(tp, &txflags, &rxflags)) { |
3828 | u32 local_adv = 0, remote_adv = 0; | |
1da177e4 | 3829 | |
5be73b47 MC |
3830 | if (txflags & ANEG_CFG_PS1) |
3831 | local_adv |= ADVERTISE_1000XPAUSE; | |
3832 | if (txflags & ANEG_CFG_PS2) | |
3833 | local_adv |= ADVERTISE_1000XPSE_ASYM; | |
3834 | ||
3835 | if (rxflags & MR_LP_ADV_SYM_PAUSE) | |
3836 | remote_adv |= LPA_1000XPAUSE; | |
3837 | if (rxflags & MR_LP_ADV_ASYM_PAUSE) | |
3838 | remote_adv |= LPA_1000XPAUSE_ASYM; | |
1da177e4 LT |
3839 | |
3840 | tg3_setup_flow_control(tp, local_adv, remote_adv); | |
3841 | ||
1da177e4 LT |
3842 | current_link_up = 1; |
3843 | } | |
3844 | for (i = 0; i < 30; i++) { | |
3845 | udelay(20); | |
3846 | tw32_f(MAC_STATUS, | |
3847 | (MAC_STATUS_SYNC_CHANGED | | |
3848 | MAC_STATUS_CFG_CHANGED)); | |
3849 | udelay(40); | |
3850 | if ((tr32(MAC_STATUS) & | |
3851 | (MAC_STATUS_SYNC_CHANGED | | |
3852 | MAC_STATUS_CFG_CHANGED)) == 0) | |
3853 | break; | |
3854 | } | |
3855 | ||
3856 | mac_status = tr32(MAC_STATUS); | |
3857 | if (current_link_up == 0 && | |
3858 | (mac_status & MAC_STATUS_PCS_SYNCED) && | |
3859 | !(mac_status & MAC_STATUS_RCVD_CFG)) | |
3860 | current_link_up = 1; | |
3861 | } else { | |
5be73b47 MC |
3862 | tg3_setup_flow_control(tp, 0, 0); |
3863 | ||
1da177e4 LT |
3864 | /* Forcing 1000FD link up. */ |
3865 | current_link_up = 1; | |
1da177e4 LT |
3866 | |
3867 | tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS)); | |
3868 | udelay(40); | |
e8f3f6ca MC |
3869 | |
3870 | tw32_f(MAC_MODE, tp->mac_mode); | |
3871 | udelay(40); | |
1da177e4 LT |
3872 | } |
3873 | ||
3874 | out: | |
3875 | return current_link_up; | |
3876 | } | |
3877 | ||
3878 | static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset) | |
3879 | { | |
3880 | u32 orig_pause_cfg; | |
3881 | u16 orig_active_speed; | |
3882 | u8 orig_active_duplex; | |
3883 | u32 mac_status; | |
3884 | int current_link_up; | |
3885 | int i; | |
3886 | ||
8d018621 | 3887 | orig_pause_cfg = tp->link_config.active_flowctrl; |
1da177e4 LT |
3888 | orig_active_speed = tp->link_config.active_speed; |
3889 | orig_active_duplex = tp->link_config.active_duplex; | |
3890 | ||
3891 | if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) && | |
3892 | netif_carrier_ok(tp->dev) && | |
3893 | (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) { | |
3894 | mac_status = tr32(MAC_STATUS); | |
3895 | mac_status &= (MAC_STATUS_PCS_SYNCED | | |
3896 | MAC_STATUS_SIGNAL_DET | | |
3897 | MAC_STATUS_CFG_CHANGED | | |
3898 | MAC_STATUS_RCVD_CFG); | |
3899 | if (mac_status == (MAC_STATUS_PCS_SYNCED | | |
3900 | MAC_STATUS_SIGNAL_DET)) { | |
3901 | tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED | | |
3902 | MAC_STATUS_CFG_CHANGED)); | |
3903 | return 0; | |
3904 | } | |
3905 | } | |
3906 | ||
3907 | tw32_f(MAC_TX_AUTO_NEG, 0); | |
3908 | ||
3909 | tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX); | |
3910 | tp->mac_mode |= MAC_MODE_PORT_MODE_TBI; | |
3911 | tw32_f(MAC_MODE, tp->mac_mode); | |
3912 | udelay(40); | |
3913 | ||
3914 | if (tp->phy_id == PHY_ID_BCM8002) | |
3915 | tg3_init_bcm8002(tp); | |
3916 | ||
3917 | /* Enable link change event even when serdes polling. */ | |
3918 | tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED); | |
3919 | udelay(40); | |
3920 | ||
3921 | current_link_up = 0; | |
3922 | mac_status = tr32(MAC_STATUS); | |
3923 | ||
3924 | if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) | |
3925 | current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status); | |
3926 | else | |
3927 | current_link_up = tg3_setup_fiber_by_hand(tp, mac_status); | |
3928 | ||
898a56f8 | 3929 | tp->napi[0].hw_status->status = |
1da177e4 | 3930 | (SD_STATUS_UPDATED | |
898a56f8 | 3931 | (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG)); |
1da177e4 LT |
3932 | |
3933 | for (i = 0; i < 100; i++) { | |
3934 | tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED | | |
3935 | MAC_STATUS_CFG_CHANGED)); | |
3936 | udelay(5); | |
3937 | if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED | | |
3d3ebe74 MC |
3938 | MAC_STATUS_CFG_CHANGED | |
3939 | MAC_STATUS_LNKSTATE_CHANGED)) == 0) | |
1da177e4 LT |
3940 | break; |
3941 | } | |
3942 | ||
3943 | mac_status = tr32(MAC_STATUS); | |
3944 | if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) { | |
3945 | current_link_up = 0; | |
3d3ebe74 MC |
3946 | if (tp->link_config.autoneg == AUTONEG_ENABLE && |
3947 | tp->serdes_counter == 0) { | |
1da177e4 LT |
3948 | tw32_f(MAC_MODE, (tp->mac_mode | |
3949 | MAC_MODE_SEND_CONFIGS)); | |
3950 | udelay(1); | |
3951 | tw32_f(MAC_MODE, tp->mac_mode); | |
3952 | } | |
3953 | } | |
3954 | ||
3955 | if (current_link_up == 1) { | |
3956 | tp->link_config.active_speed = SPEED_1000; | |
3957 | tp->link_config.active_duplex = DUPLEX_FULL; | |
3958 | tw32(MAC_LED_CTRL, (tp->led_ctrl | | |
3959 | LED_CTRL_LNKLED_OVERRIDE | | |
3960 | LED_CTRL_1000MBPS_ON)); | |
3961 | } else { | |
3962 | tp->link_config.active_speed = SPEED_INVALID; | |
3963 | tp->link_config.active_duplex = DUPLEX_INVALID; | |
3964 | tw32(MAC_LED_CTRL, (tp->led_ctrl | | |
3965 | LED_CTRL_LNKLED_OVERRIDE | | |
3966 | LED_CTRL_TRAFFIC_OVERRIDE)); | |
3967 | } | |
3968 | ||
3969 | if (current_link_up != netif_carrier_ok(tp->dev)) { | |
3970 | if (current_link_up) | |
3971 | netif_carrier_on(tp->dev); | |
3972 | else | |
3973 | netif_carrier_off(tp->dev); | |
3974 | tg3_link_report(tp); | |
3975 | } else { | |
8d018621 | 3976 | u32 now_pause_cfg = tp->link_config.active_flowctrl; |
1da177e4 LT |
3977 | if (orig_pause_cfg != now_pause_cfg || |
3978 | orig_active_speed != tp->link_config.active_speed || | |
3979 | orig_active_duplex != tp->link_config.active_duplex) | |
3980 | tg3_link_report(tp); | |
3981 | } | |
3982 | ||
3983 | return 0; | |
3984 | } | |
3985 | ||
747e8f8b MC |
3986 | static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset) |
3987 | { | |
3988 | int current_link_up, err = 0; | |
3989 | u32 bmsr, bmcr; | |
3990 | u16 current_speed; | |
3991 | u8 current_duplex; | |
ef167e27 | 3992 | u32 local_adv, remote_adv; |
747e8f8b MC |
3993 | |
3994 | tp->mac_mode |= MAC_MODE_PORT_MODE_GMII; | |
3995 | tw32_f(MAC_MODE, tp->mac_mode); | |
3996 | udelay(40); | |
3997 | ||
3998 | tw32(MAC_EVENT, 0); | |
3999 | ||
4000 | tw32_f(MAC_STATUS, | |
4001 | (MAC_STATUS_SYNC_CHANGED | | |
4002 | MAC_STATUS_CFG_CHANGED | | |
4003 | MAC_STATUS_MI_COMPLETION | | |
4004 | MAC_STATUS_LNKSTATE_CHANGED)); | |
4005 | udelay(40); | |
4006 | ||
4007 | if (force_reset) | |
4008 | tg3_phy_reset(tp); | |
4009 | ||
4010 | current_link_up = 0; | |
4011 | current_speed = SPEED_INVALID; | |
4012 | current_duplex = DUPLEX_INVALID; | |
4013 | ||
4014 | err |= tg3_readphy(tp, MII_BMSR, &bmsr); | |
4015 | err |= tg3_readphy(tp, MII_BMSR, &bmsr); | |
d4d2c558 MC |
4016 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) { |
4017 | if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP) | |
4018 | bmsr |= BMSR_LSTATUS; | |
4019 | else | |
4020 | bmsr &= ~BMSR_LSTATUS; | |
4021 | } | |
747e8f8b MC |
4022 | |
4023 | err |= tg3_readphy(tp, MII_BMCR, &bmcr); | |
4024 | ||
4025 | if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset && | |
2bd3ed04 | 4026 | (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) { |
747e8f8b MC |
4027 | /* do nothing, just check for link up at the end */ |
4028 | } else if (tp->link_config.autoneg == AUTONEG_ENABLE) { | |
4029 | u32 adv, new_adv; | |
4030 | ||
4031 | err |= tg3_readphy(tp, MII_ADVERTISE, &adv); | |
4032 | new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF | | |
4033 | ADVERTISE_1000XPAUSE | | |
4034 | ADVERTISE_1000XPSE_ASYM | | |
4035 | ADVERTISE_SLCT); | |
4036 | ||
ba4d07a8 | 4037 | new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl); |
747e8f8b MC |
4038 | |
4039 | if (tp->link_config.advertising & ADVERTISED_1000baseT_Half) | |
4040 | new_adv |= ADVERTISE_1000XHALF; | |
4041 | if (tp->link_config.advertising & ADVERTISED_1000baseT_Full) | |
4042 | new_adv |= ADVERTISE_1000XFULL; | |
4043 | ||
4044 | if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) { | |
4045 | tg3_writephy(tp, MII_ADVERTISE, new_adv); | |
4046 | bmcr |= BMCR_ANENABLE | BMCR_ANRESTART; | |
4047 | tg3_writephy(tp, MII_BMCR, bmcr); | |
4048 | ||
4049 | tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED); | |
3d3ebe74 | 4050 | tp->serdes_counter = SERDES_AN_TIMEOUT_5714S; |
747e8f8b MC |
4051 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; |
4052 | ||
4053 | return err; | |
4054 | } | |
4055 | } else { | |
4056 | u32 new_bmcr; | |
4057 | ||
4058 | bmcr &= ~BMCR_SPEED1000; | |
4059 | new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX); | |
4060 | ||
4061 | if (tp->link_config.duplex == DUPLEX_FULL) | |
4062 | new_bmcr |= BMCR_FULLDPLX; | |
4063 | ||
4064 | if (new_bmcr != bmcr) { | |
4065 | /* BMCR_SPEED1000 is a reserved bit that needs | |
4066 | * to be set on write. | |
4067 | */ | |
4068 | new_bmcr |= BMCR_SPEED1000; | |
4069 | ||
4070 | /* Force a linkdown */ | |
4071 | if (netif_carrier_ok(tp->dev)) { | |
4072 | u32 adv; | |
4073 | ||
4074 | err |= tg3_readphy(tp, MII_ADVERTISE, &adv); | |
4075 | adv &= ~(ADVERTISE_1000XFULL | | |
4076 | ADVERTISE_1000XHALF | | |
4077 | ADVERTISE_SLCT); | |
4078 | tg3_writephy(tp, MII_ADVERTISE, adv); | |
4079 | tg3_writephy(tp, MII_BMCR, bmcr | | |
4080 | BMCR_ANRESTART | | |
4081 | BMCR_ANENABLE); | |
4082 | udelay(10); | |
4083 | netif_carrier_off(tp->dev); | |
4084 | } | |
4085 | tg3_writephy(tp, MII_BMCR, new_bmcr); | |
4086 | bmcr = new_bmcr; | |
4087 | err |= tg3_readphy(tp, MII_BMSR, &bmsr); | |
4088 | err |= tg3_readphy(tp, MII_BMSR, &bmsr); | |
d4d2c558 MC |
4089 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == |
4090 | ASIC_REV_5714) { | |
4091 | if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP) | |
4092 | bmsr |= BMSR_LSTATUS; | |
4093 | else | |
4094 | bmsr &= ~BMSR_LSTATUS; | |
4095 | } | |
747e8f8b MC |
4096 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; |
4097 | } | |
4098 | } | |
4099 | ||
4100 | if (bmsr & BMSR_LSTATUS) { | |
4101 | current_speed = SPEED_1000; | |
4102 | current_link_up = 1; | |
4103 | if (bmcr & BMCR_FULLDPLX) | |
4104 | current_duplex = DUPLEX_FULL; | |
4105 | else | |
4106 | current_duplex = DUPLEX_HALF; | |
4107 | ||
ef167e27 MC |
4108 | local_adv = 0; |
4109 | remote_adv = 0; | |
4110 | ||
747e8f8b | 4111 | if (bmcr & BMCR_ANENABLE) { |
ef167e27 | 4112 | u32 common; |
747e8f8b MC |
4113 | |
4114 | err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv); | |
4115 | err |= tg3_readphy(tp, MII_LPA, &remote_adv); | |
4116 | common = local_adv & remote_adv; | |
4117 | if (common & (ADVERTISE_1000XHALF | | |
4118 | ADVERTISE_1000XFULL)) { | |
4119 | if (common & ADVERTISE_1000XFULL) | |
4120 | current_duplex = DUPLEX_FULL; | |
4121 | else | |
4122 | current_duplex = DUPLEX_HALF; | |
747e8f8b MC |
4123 | } |
4124 | else | |
4125 | current_link_up = 0; | |
4126 | } | |
4127 | } | |
4128 | ||
ef167e27 MC |
4129 | if (current_link_up == 1 && current_duplex == DUPLEX_FULL) |
4130 | tg3_setup_flow_control(tp, local_adv, remote_adv); | |
4131 | ||
747e8f8b MC |
4132 | tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX; |
4133 | if (tp->link_config.active_duplex == DUPLEX_HALF) | |
4134 | tp->mac_mode |= MAC_MODE_HALF_DUPLEX; | |
4135 | ||
4136 | tw32_f(MAC_MODE, tp->mac_mode); | |
4137 | udelay(40); | |
4138 | ||
4139 | tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED); | |
4140 | ||
4141 | tp->link_config.active_speed = current_speed; | |
4142 | tp->link_config.active_duplex = current_duplex; | |
4143 | ||
4144 | if (current_link_up != netif_carrier_ok(tp->dev)) { | |
4145 | if (current_link_up) | |
4146 | netif_carrier_on(tp->dev); | |
4147 | else { | |
4148 | netif_carrier_off(tp->dev); | |
4149 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; | |
4150 | } | |
4151 | tg3_link_report(tp); | |
4152 | } | |
4153 | return err; | |
4154 | } | |
4155 | ||
4156 | static void tg3_serdes_parallel_detect(struct tg3 *tp) | |
4157 | { | |
3d3ebe74 | 4158 | if (tp->serdes_counter) { |
747e8f8b | 4159 | /* Give autoneg time to complete. */ |
3d3ebe74 | 4160 | tp->serdes_counter--; |
747e8f8b MC |
4161 | return; |
4162 | } | |
4163 | if (!netif_carrier_ok(tp->dev) && | |
4164 | (tp->link_config.autoneg == AUTONEG_ENABLE)) { | |
4165 | u32 bmcr; | |
4166 | ||
4167 | tg3_readphy(tp, MII_BMCR, &bmcr); | |
4168 | if (bmcr & BMCR_ANENABLE) { | |
4169 | u32 phy1, phy2; | |
4170 | ||
4171 | /* Select shadow register 0x1f */ | |
4172 | tg3_writephy(tp, 0x1c, 0x7c00); | |
4173 | tg3_readphy(tp, 0x1c, &phy1); | |
4174 | ||
4175 | /* Select expansion interrupt status register */ | |
4176 | tg3_writephy(tp, 0x17, 0x0f01); | |
4177 | tg3_readphy(tp, 0x15, &phy2); | |
4178 | tg3_readphy(tp, 0x15, &phy2); | |
4179 | ||
4180 | if ((phy1 & 0x10) && !(phy2 & 0x20)) { | |
4181 | /* We have signal detect and not receiving | |
4182 | * config code words, link is up by parallel | |
4183 | * detection. | |
4184 | */ | |
4185 | ||
4186 | bmcr &= ~BMCR_ANENABLE; | |
4187 | bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX; | |
4188 | tg3_writephy(tp, MII_BMCR, bmcr); | |
4189 | tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT; | |
4190 | } | |
4191 | } | |
4192 | } | |
4193 | else if (netif_carrier_ok(tp->dev) && | |
4194 | (tp->link_config.autoneg == AUTONEG_ENABLE) && | |
4195 | (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) { | |
4196 | u32 phy2; | |
4197 | ||
4198 | /* Select expansion interrupt status register */ | |
4199 | tg3_writephy(tp, 0x17, 0x0f01); | |
4200 | tg3_readphy(tp, 0x15, &phy2); | |
4201 | if (phy2 & 0x20) { | |
4202 | u32 bmcr; | |
4203 | ||
4204 | /* Config code words received, turn on autoneg. */ | |
4205 | tg3_readphy(tp, MII_BMCR, &bmcr); | |
4206 | tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE); | |
4207 | ||
4208 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; | |
4209 | ||
4210 | } | |
4211 | } | |
4212 | } | |
4213 | ||
1da177e4 LT |
4214 | static int tg3_setup_phy(struct tg3 *tp, int force_reset) |
4215 | { | |
4216 | int err; | |
4217 | ||
4218 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) { | |
4219 | err = tg3_setup_fiber_phy(tp, force_reset); | |
747e8f8b MC |
4220 | } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) { |
4221 | err = tg3_setup_fiber_mii_phy(tp, force_reset); | |
1da177e4 LT |
4222 | } else { |
4223 | err = tg3_setup_copper_phy(tp, force_reset); | |
4224 | } | |
4225 | ||
bcb37f6c | 4226 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) { |
aa6c91fe MC |
4227 | u32 val, scale; |
4228 | ||
4229 | val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK; | |
4230 | if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5) | |
4231 | scale = 65; | |
4232 | else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25) | |
4233 | scale = 6; | |
4234 | else | |
4235 | scale = 12; | |
4236 | ||
4237 | val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK; | |
4238 | val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT); | |
4239 | tw32(GRC_MISC_CFG, val); | |
4240 | } | |
4241 | ||
1da177e4 LT |
4242 | if (tp->link_config.active_speed == SPEED_1000 && |
4243 | tp->link_config.active_duplex == DUPLEX_HALF) | |
4244 | tw32(MAC_TX_LENGTHS, | |
4245 | ((2 << TX_LENGTHS_IPG_CRS_SHIFT) | | |
4246 | (6 << TX_LENGTHS_IPG_SHIFT) | | |
4247 | (0xff << TX_LENGTHS_SLOT_TIME_SHIFT))); | |
4248 | else | |
4249 | tw32(MAC_TX_LENGTHS, | |
4250 | ((2 << TX_LENGTHS_IPG_CRS_SHIFT) | | |
4251 | (6 << TX_LENGTHS_IPG_SHIFT) | | |
4252 | (32 << TX_LENGTHS_SLOT_TIME_SHIFT))); | |
4253 | ||
4254 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { | |
4255 | if (netif_carrier_ok(tp->dev)) { | |
4256 | tw32(HOSTCC_STAT_COAL_TICKS, | |
15f9850d | 4257 | tp->coal.stats_block_coalesce_usecs); |
1da177e4 LT |
4258 | } else { |
4259 | tw32(HOSTCC_STAT_COAL_TICKS, 0); | |
4260 | } | |
4261 | } | |
4262 | ||
8ed5d97e MC |
4263 | if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) { |
4264 | u32 val = tr32(PCIE_PWR_MGMT_THRESH); | |
4265 | if (!netif_carrier_ok(tp->dev)) | |
4266 | val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) | | |
4267 | tp->pwrmgmt_thresh; | |
4268 | else | |
4269 | val |= PCIE_PWR_MGMT_L1_THRESH_MSK; | |
4270 | tw32(PCIE_PWR_MGMT_THRESH, val); | |
4271 | } | |
4272 | ||
1da177e4 LT |
4273 | return err; |
4274 | } | |
4275 | ||
df3e6548 MC |
4276 | /* This is called whenever we suspect that the system chipset is re- |
4277 | * ordering the sequence of MMIO to the tx send mailbox. The symptom | |
4278 | * is bogus tx completions. We try to recover by setting the | |
4279 | * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later | |
4280 | * in the workqueue. | |
4281 | */ | |
4282 | static void tg3_tx_recover(struct tg3 *tp) | |
4283 | { | |
4284 | BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) || | |
4285 | tp->write32_tx_mbox == tg3_write_indirect_mbox); | |
4286 | ||
4287 | printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-" | |
4288 | "mapped I/O cycles to the network device, attempting to " | |
4289 | "recover. Please report the problem to the driver maintainer " | |
4290 | "and include system chipset information.\n", tp->dev->name); | |
4291 | ||
4292 | spin_lock(&tp->lock); | |
df3e6548 | 4293 | tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING; |
df3e6548 MC |
4294 | spin_unlock(&tp->lock); |
4295 | } | |
4296 | ||
f3f3f27e | 4297 | static inline u32 tg3_tx_avail(struct tg3_napi *tnapi) |
1b2a7205 MC |
4298 | { |
4299 | smp_mb(); | |
f3f3f27e MC |
4300 | return tnapi->tx_pending - |
4301 | ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1)); | |
1b2a7205 MC |
4302 | } |
4303 | ||
1da177e4 LT |
4304 | /* Tigon3 never reports partial packet sends. So we do not |
4305 | * need special logic to handle SKBs that have not had all | |
4306 | * of their frags sent yet, like SunGEM does. | |
4307 | */ | |
17375d25 | 4308 | static void tg3_tx(struct tg3_napi *tnapi) |
1da177e4 | 4309 | { |
17375d25 | 4310 | struct tg3 *tp = tnapi->tp; |
898a56f8 | 4311 | u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer; |
f3f3f27e | 4312 | u32 sw_idx = tnapi->tx_cons; |
fe5f5787 MC |
4313 | struct netdev_queue *txq; |
4314 | int index = tnapi - tp->napi; | |
4315 | ||
4316 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) | |
4317 | index--; | |
4318 | ||
4319 | txq = netdev_get_tx_queue(tp->dev, index); | |
1da177e4 LT |
4320 | |
4321 | while (sw_idx != hw_idx) { | |
f3f3f27e | 4322 | struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx]; |
1da177e4 | 4323 | struct sk_buff *skb = ri->skb; |
df3e6548 MC |
4324 | int i, tx_bug = 0; |
4325 | ||
4326 | if (unlikely(skb == NULL)) { | |
4327 | tg3_tx_recover(tp); | |
4328 | return; | |
4329 | } | |
1da177e4 | 4330 | |
90079ce8 | 4331 | skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE); |
1da177e4 LT |
4332 | |
4333 | ri->skb = NULL; | |
4334 | ||
4335 | sw_idx = NEXT_TX(sw_idx); | |
4336 | ||
4337 | for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { | |
f3f3f27e | 4338 | ri = &tnapi->tx_buffers[sw_idx]; |
df3e6548 MC |
4339 | if (unlikely(ri->skb != NULL || sw_idx == hw_idx)) |
4340 | tx_bug = 1; | |
1da177e4 LT |
4341 | sw_idx = NEXT_TX(sw_idx); |
4342 | } | |
4343 | ||
f47c11ee | 4344 | dev_kfree_skb(skb); |
df3e6548 MC |
4345 | |
4346 | if (unlikely(tx_bug)) { | |
4347 | tg3_tx_recover(tp); | |
4348 | return; | |
4349 | } | |
1da177e4 LT |
4350 | } |
4351 | ||
f3f3f27e | 4352 | tnapi->tx_cons = sw_idx; |
1da177e4 | 4353 | |
1b2a7205 MC |
4354 | /* Need to make the tx_cons update visible to tg3_start_xmit() |
4355 | * before checking for netif_queue_stopped(). Without the | |
4356 | * memory barrier, there is a small possibility that tg3_start_xmit() | |
4357 | * will miss it and cause the queue to be stopped forever. | |
4358 | */ | |
4359 | smp_mb(); | |
4360 | ||
fe5f5787 | 4361 | if (unlikely(netif_tx_queue_stopped(txq) && |
f3f3f27e | 4362 | (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) { |
fe5f5787 MC |
4363 | __netif_tx_lock(txq, smp_processor_id()); |
4364 | if (netif_tx_queue_stopped(txq) && | |
f3f3f27e | 4365 | (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))) |
fe5f5787 MC |
4366 | netif_tx_wake_queue(txq); |
4367 | __netif_tx_unlock(txq); | |
51b91468 | 4368 | } |
1da177e4 LT |
4369 | } |
4370 | ||
4371 | /* Returns size of skb allocated or < 0 on error. | |
4372 | * | |
4373 | * We only need to fill in the address because the other members | |
4374 | * of the RX descriptor are invariant, see tg3_init_rings. | |
4375 | * | |
4376 | * Note the purposeful assymetry of cpu vs. chip accesses. For | |
4377 | * posting buffers we only dirty the first cache line of the RX | |
4378 | * descriptor (containing the address). Whereas for the RX status | |
4379 | * buffers the cpu only reads the last cacheline of the RX descriptor | |
4380 | * (to fetch the error flags, vlan tag, checksum, and opaque cookie). | |
4381 | */ | |
17375d25 | 4382 | static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key, |
1da177e4 LT |
4383 | int src_idx, u32 dest_idx_unmasked) |
4384 | { | |
17375d25 | 4385 | struct tg3 *tp = tnapi->tp; |
1da177e4 LT |
4386 | struct tg3_rx_buffer_desc *desc; |
4387 | struct ring_info *map, *src_map; | |
4388 | struct sk_buff *skb; | |
4389 | dma_addr_t mapping; | |
4390 | int skb_size, dest_idx; | |
21f581a5 | 4391 | struct tg3_rx_prodring_set *tpr = &tp->prodring[0]; |
1da177e4 LT |
4392 | |
4393 | src_map = NULL; | |
4394 | switch (opaque_key) { | |
4395 | case RXD_OPAQUE_RING_STD: | |
4396 | dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE; | |
21f581a5 MC |
4397 | desc = &tpr->rx_std[dest_idx]; |
4398 | map = &tpr->rx_std_buffers[dest_idx]; | |
1da177e4 | 4399 | if (src_idx >= 0) |
21f581a5 | 4400 | src_map = &tpr->rx_std_buffers[src_idx]; |
287be12e | 4401 | skb_size = tp->rx_pkt_map_sz; |
1da177e4 LT |
4402 | break; |
4403 | ||
4404 | case RXD_OPAQUE_RING_JUMBO: | |
4405 | dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE; | |
79ed5ac7 | 4406 | desc = &tpr->rx_jmb[dest_idx].std; |
21f581a5 | 4407 | map = &tpr->rx_jmb_buffers[dest_idx]; |
1da177e4 | 4408 | if (src_idx >= 0) |
21f581a5 | 4409 | src_map = &tpr->rx_jmb_buffers[src_idx]; |
287be12e | 4410 | skb_size = TG3_RX_JMB_MAP_SZ; |
1da177e4 LT |
4411 | break; |
4412 | ||
4413 | default: | |
4414 | return -EINVAL; | |
855e1111 | 4415 | } |
1da177e4 LT |
4416 | |
4417 | /* Do not overwrite any of the map or rp information | |
4418 | * until we are sure we can commit to a new buffer. | |
4419 | * | |
4420 | * Callers depend upon this behavior and assume that | |
4421 | * we leave everything unchanged if we fail. | |
4422 | */ | |
287be12e | 4423 | skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset); |
1da177e4 LT |
4424 | if (skb == NULL) |
4425 | return -ENOMEM; | |
4426 | ||
1da177e4 LT |
4427 | skb_reserve(skb, tp->rx_offset); |
4428 | ||
287be12e | 4429 | mapping = pci_map_single(tp->pdev, skb->data, skb_size, |
1da177e4 LT |
4430 | PCI_DMA_FROMDEVICE); |
4431 | ||
4432 | map->skb = skb; | |
4433 | pci_unmap_addr_set(map, mapping, mapping); | |
4434 | ||
4435 | if (src_map != NULL) | |
4436 | src_map->skb = NULL; | |
4437 | ||
4438 | desc->addr_hi = ((u64)mapping >> 32); | |
4439 | desc->addr_lo = ((u64)mapping & 0xffffffff); | |
4440 | ||
4441 | return skb_size; | |
4442 | } | |
4443 | ||
4444 | /* We only need to move over in the address because the other | |
4445 | * members of the RX descriptor are invariant. See notes above | |
4446 | * tg3_alloc_rx_skb for full details. | |
4447 | */ | |
17375d25 | 4448 | static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key, |
1da177e4 LT |
4449 | int src_idx, u32 dest_idx_unmasked) |
4450 | { | |
17375d25 | 4451 | struct tg3 *tp = tnapi->tp; |
1da177e4 LT |
4452 | struct tg3_rx_buffer_desc *src_desc, *dest_desc; |
4453 | struct ring_info *src_map, *dest_map; | |
4454 | int dest_idx; | |
21f581a5 | 4455 | struct tg3_rx_prodring_set *tpr = &tp->prodring[0]; |
1da177e4 LT |
4456 | |
4457 | switch (opaque_key) { | |
4458 | case RXD_OPAQUE_RING_STD: | |
4459 | dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE; | |
21f581a5 MC |
4460 | dest_desc = &tpr->rx_std[dest_idx]; |
4461 | dest_map = &tpr->rx_std_buffers[dest_idx]; | |
4462 | src_desc = &tpr->rx_std[src_idx]; | |
4463 | src_map = &tpr->rx_std_buffers[src_idx]; | |
1da177e4 LT |
4464 | break; |
4465 | ||
4466 | case RXD_OPAQUE_RING_JUMBO: | |
4467 | dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE; | |
79ed5ac7 | 4468 | dest_desc = &tpr->rx_jmb[dest_idx].std; |
21f581a5 | 4469 | dest_map = &tpr->rx_jmb_buffers[dest_idx]; |
79ed5ac7 | 4470 | src_desc = &tpr->rx_jmb[src_idx].std; |
21f581a5 | 4471 | src_map = &tpr->rx_jmb_buffers[src_idx]; |
1da177e4 LT |
4472 | break; |
4473 | ||
4474 | default: | |
4475 | return; | |
855e1111 | 4476 | } |
1da177e4 LT |
4477 | |
4478 | dest_map->skb = src_map->skb; | |
4479 | pci_unmap_addr_set(dest_map, mapping, | |
4480 | pci_unmap_addr(src_map, mapping)); | |
4481 | dest_desc->addr_hi = src_desc->addr_hi; | |
4482 | dest_desc->addr_lo = src_desc->addr_lo; | |
4483 | ||
4484 | src_map->skb = NULL; | |
4485 | } | |
4486 | ||
1da177e4 LT |
4487 | /* The RX ring scheme is composed of multiple rings which post fresh |
4488 | * buffers to the chip, and one special ring the chip uses to report | |
4489 | * status back to the host. | |
4490 | * | |
4491 | * The special ring reports the status of received packets to the | |
4492 | * host. The chip does not write into the original descriptor the | |
4493 | * RX buffer was obtained from. The chip simply takes the original | |
4494 | * descriptor as provided by the host, updates the status and length | |
4495 | * field, then writes this into the next status ring entry. | |
4496 | * | |
4497 | * Each ring the host uses to post buffers to the chip is described | |
4498 | * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives, | |
4499 | * it is first placed into the on-chip ram. When the packet's length | |
4500 | * is known, it walks down the TG3_BDINFO entries to select the ring. | |
4501 | * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO | |
4502 | * which is within the range of the new packet's length is chosen. | |
4503 | * | |
4504 | * The "separate ring for rx status" scheme may sound queer, but it makes | |
4505 | * sense from a cache coherency perspective. If only the host writes | |
4506 | * to the buffer post rings, and only the chip writes to the rx status | |
4507 | * rings, then cache lines never move beyond shared-modified state. | |
4508 | * If both the host and chip were to write into the same ring, cache line | |
4509 | * eviction could occur since both entities want it in an exclusive state. | |
4510 | */ | |
17375d25 | 4511 | static int tg3_rx(struct tg3_napi *tnapi, int budget) |
1da177e4 | 4512 | { |
17375d25 | 4513 | struct tg3 *tp = tnapi->tp; |
f92905de | 4514 | u32 work_mask, rx_std_posted = 0; |
72334482 | 4515 | u32 sw_idx = tnapi->rx_rcb_ptr; |
483ba50b | 4516 | u16 hw_idx; |
1da177e4 | 4517 | int received; |
21f581a5 | 4518 | struct tg3_rx_prodring_set *tpr = &tp->prodring[0]; |
1da177e4 | 4519 | |
898a56f8 | 4520 | hw_idx = tnapi->hw_status->idx[0].rx_producer; |
1da177e4 LT |
4521 | /* |
4522 | * We need to order the read of hw_idx and the read of | |
4523 | * the opaque cookie. | |
4524 | */ | |
4525 | rmb(); | |
1da177e4 LT |
4526 | work_mask = 0; |
4527 | received = 0; | |
4528 | while (sw_idx != hw_idx && budget > 0) { | |
72334482 | 4529 | struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx]; |
1da177e4 LT |
4530 | unsigned int len; |
4531 | struct sk_buff *skb; | |
4532 | dma_addr_t dma_addr; | |
4533 | u32 opaque_key, desc_idx, *post_ptr; | |
4534 | ||
4535 | desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK; | |
4536 | opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK; | |
4537 | if (opaque_key == RXD_OPAQUE_RING_STD) { | |
21f581a5 MC |
4538 | struct ring_info *ri = &tpr->rx_std_buffers[desc_idx]; |
4539 | dma_addr = pci_unmap_addr(ri, mapping); | |
4540 | skb = ri->skb; | |
4541 | post_ptr = &tpr->rx_std_ptr; | |
f92905de | 4542 | rx_std_posted++; |
1da177e4 | 4543 | } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) { |
21f581a5 MC |
4544 | struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx]; |
4545 | dma_addr = pci_unmap_addr(ri, mapping); | |
4546 | skb = ri->skb; | |
4547 | post_ptr = &tpr->rx_jmb_ptr; | |
4548 | } else | |
1da177e4 | 4549 | goto next_pkt_nopost; |
1da177e4 LT |
4550 | |
4551 | work_mask |= opaque_key; | |
4552 | ||
4553 | if ((desc->err_vlan & RXD_ERR_MASK) != 0 && | |
4554 | (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) { | |
4555 | drop_it: | |
17375d25 | 4556 | tg3_recycle_rx(tnapi, opaque_key, |
1da177e4 LT |
4557 | desc_idx, *post_ptr); |
4558 | drop_it_no_recycle: | |
4559 | /* Other statistics kept track of by card. */ | |
4560 | tp->net_stats.rx_dropped++; | |
4561 | goto next_pkt; | |
4562 | } | |
4563 | ||
ad829268 MC |
4564 | len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - |
4565 | ETH_FCS_LEN; | |
1da177e4 | 4566 | |
6aa20a22 | 4567 | if (len > RX_COPY_THRESHOLD |
ad829268 MC |
4568 | && tp->rx_offset == NET_IP_ALIGN |
4569 | /* rx_offset will likely not equal NET_IP_ALIGN | |
4570 | * if this is a 5701 card running in PCI-X mode | |
4571 | * [see tg3_get_invariants()] | |
4572 | */ | |
1da177e4 LT |
4573 | ) { |
4574 | int skb_size; | |
4575 | ||
17375d25 | 4576 | skb_size = tg3_alloc_rx_skb(tnapi, opaque_key, |
1da177e4 LT |
4577 | desc_idx, *post_ptr); |
4578 | if (skb_size < 0) | |
4579 | goto drop_it; | |
4580 | ||
287be12e | 4581 | pci_unmap_single(tp->pdev, dma_addr, skb_size, |
1da177e4 LT |
4582 | PCI_DMA_FROMDEVICE); |
4583 | ||
4584 | skb_put(skb, len); | |
4585 | } else { | |
4586 | struct sk_buff *copy_skb; | |
4587 | ||
17375d25 | 4588 | tg3_recycle_rx(tnapi, opaque_key, |
1da177e4 LT |
4589 | desc_idx, *post_ptr); |
4590 | ||
ad829268 MC |
4591 | copy_skb = netdev_alloc_skb(tp->dev, |
4592 | len + TG3_RAW_IP_ALIGN); | |
1da177e4 LT |
4593 | if (copy_skb == NULL) |
4594 | goto drop_it_no_recycle; | |
4595 | ||
ad829268 | 4596 | skb_reserve(copy_skb, TG3_RAW_IP_ALIGN); |
1da177e4 LT |
4597 | skb_put(copy_skb, len); |
4598 | pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE); | |
d626f62b | 4599 | skb_copy_from_linear_data(skb, copy_skb->data, len); |
1da177e4 LT |
4600 | pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE); |
4601 | ||
4602 | /* We'll reuse the original ring buffer. */ | |
4603 | skb = copy_skb; | |
4604 | } | |
4605 | ||
4606 | if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) && | |
4607 | (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) && | |
4608 | (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK) | |
4609 | >> RXD_TCPCSUM_SHIFT) == 0xffff)) | |
4610 | skb->ip_summed = CHECKSUM_UNNECESSARY; | |
4611 | else | |
4612 | skb->ip_summed = CHECKSUM_NONE; | |
4613 | ||
4614 | skb->protocol = eth_type_trans(skb, tp->dev); | |
f7b493e0 MC |
4615 | |
4616 | if (len > (tp->dev->mtu + ETH_HLEN) && | |
4617 | skb->protocol != htons(ETH_P_8021Q)) { | |
4618 | dev_kfree_skb(skb); | |
4619 | goto next_pkt; | |
4620 | } | |
4621 | ||
1da177e4 LT |
4622 | #if TG3_VLAN_TAG_USED |
4623 | if (tp->vlgrp != NULL && | |
4624 | desc->type_flags & RXD_FLAG_VLAN) { | |
17375d25 | 4625 | vlan_gro_receive(&tnapi->napi, tp->vlgrp, |
8ef0442f | 4626 | desc->err_vlan & RXD_VLAN_MASK, skb); |
1da177e4 LT |
4627 | } else |
4628 | #endif | |
17375d25 | 4629 | napi_gro_receive(&tnapi->napi, skb); |
1da177e4 | 4630 | |
1da177e4 LT |
4631 | received++; |
4632 | budget--; | |
4633 | ||
4634 | next_pkt: | |
4635 | (*post_ptr)++; | |
f92905de MC |
4636 | |
4637 | if (unlikely(rx_std_posted >= tp->rx_std_max_post)) { | |
4638 | u32 idx = *post_ptr % TG3_RX_RING_SIZE; | |
4639 | ||
4640 | tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + | |
4641 | TG3_64BIT_REG_LOW, idx); | |
4642 | work_mask &= ~RXD_OPAQUE_RING_STD; | |
4643 | rx_std_posted = 0; | |
4644 | } | |
1da177e4 | 4645 | next_pkt_nopost: |
483ba50b | 4646 | sw_idx++; |
6b31a515 | 4647 | sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1); |
52f6d697 MC |
4648 | |
4649 | /* Refresh hw_idx to see if there is new work */ | |
4650 | if (sw_idx == hw_idx) { | |
898a56f8 | 4651 | hw_idx = tnapi->hw_status->idx[0].rx_producer; |
52f6d697 MC |
4652 | rmb(); |
4653 | } | |
1da177e4 LT |
4654 | } |
4655 | ||
4656 | /* ACK the status ring. */ | |
72334482 MC |
4657 | tnapi->rx_rcb_ptr = sw_idx; |
4658 | tw32_rx_mbox(tnapi->consmbox, sw_idx); | |
1da177e4 LT |
4659 | |
4660 | /* Refill RX ring(s). */ | |
4661 | if (work_mask & RXD_OPAQUE_RING_STD) { | |
21f581a5 | 4662 | sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE; |
1da177e4 LT |
4663 | tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW, |
4664 | sw_idx); | |
4665 | } | |
4666 | if (work_mask & RXD_OPAQUE_RING_JUMBO) { | |
21f581a5 | 4667 | sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE; |
1da177e4 LT |
4668 | tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW, |
4669 | sw_idx); | |
4670 | } | |
4671 | mmiowb(); | |
4672 | ||
4673 | return received; | |
4674 | } | |
4675 | ||
17375d25 | 4676 | static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget) |
1da177e4 | 4677 | { |
17375d25 | 4678 | struct tg3 *tp = tnapi->tp; |
898a56f8 | 4679 | struct tg3_hw_status *sblk = tnapi->hw_status; |
1da177e4 | 4680 | |
1da177e4 LT |
4681 | /* handle link change and other phy events */ |
4682 | if (!(tp->tg3_flags & | |
4683 | (TG3_FLAG_USE_LINKCHG_REG | | |
4684 | TG3_FLAG_POLL_SERDES))) { | |
4685 | if (sblk->status & SD_STATUS_LINK_CHG) { | |
4686 | sblk->status = SD_STATUS_UPDATED | | |
4687 | (sblk->status & ~SD_STATUS_LINK_CHG); | |
f47c11ee | 4688 | spin_lock(&tp->lock); |
dd477003 MC |
4689 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
4690 | tw32_f(MAC_STATUS, | |
4691 | (MAC_STATUS_SYNC_CHANGED | | |
4692 | MAC_STATUS_CFG_CHANGED | | |
4693 | MAC_STATUS_MI_COMPLETION | | |
4694 | MAC_STATUS_LNKSTATE_CHANGED)); | |
4695 | udelay(40); | |
4696 | } else | |
4697 | tg3_setup_phy(tp, 0); | |
f47c11ee | 4698 | spin_unlock(&tp->lock); |
1da177e4 LT |
4699 | } |
4700 | } | |
4701 | ||
4702 | /* run TX completion thread */ | |
f3f3f27e | 4703 | if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) { |
17375d25 | 4704 | tg3_tx(tnapi); |
6f535763 | 4705 | if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) |
4fd7ab59 | 4706 | return work_done; |
1da177e4 LT |
4707 | } |
4708 | ||
1da177e4 LT |
4709 | /* run RX thread, within the bounds set by NAPI. |
4710 | * All RX "locking" is done by ensuring outside | |
bea3348e | 4711 | * code synchronizes with tg3->napi.poll() |
1da177e4 | 4712 | */ |
72334482 | 4713 | if (sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr) |
17375d25 | 4714 | work_done += tg3_rx(tnapi, budget - work_done); |
1da177e4 | 4715 | |
6f535763 DM |
4716 | return work_done; |
4717 | } | |
4718 | ||
4719 | static int tg3_poll(struct napi_struct *napi, int budget) | |
4720 | { | |
8ef0442f MC |
4721 | struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi); |
4722 | struct tg3 *tp = tnapi->tp; | |
6f535763 | 4723 | int work_done = 0; |
898a56f8 | 4724 | struct tg3_hw_status *sblk = tnapi->hw_status; |
6f535763 DM |
4725 | |
4726 | while (1) { | |
17375d25 | 4727 | work_done = tg3_poll_work(tnapi, work_done, budget); |
6f535763 DM |
4728 | |
4729 | if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) | |
4730 | goto tx_recovery; | |
4731 | ||
4732 | if (unlikely(work_done >= budget)) | |
4733 | break; | |
4734 | ||
4fd7ab59 | 4735 | if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) { |
17375d25 | 4736 | /* tp->last_tag is used in tg3_int_reenable() below |
4fd7ab59 MC |
4737 | * to tell the hw how much work has been processed, |
4738 | * so we must read it before checking for more work. | |
4739 | */ | |
898a56f8 MC |
4740 | tnapi->last_tag = sblk->status_tag; |
4741 | tnapi->last_irq_tag = tnapi->last_tag; | |
4fd7ab59 MC |
4742 | rmb(); |
4743 | } else | |
4744 | sblk->status &= ~SD_STATUS_UPDATED; | |
6f535763 | 4745 | |
17375d25 | 4746 | if (likely(!tg3_has_work(tnapi))) { |
288379f0 | 4747 | napi_complete(napi); |
17375d25 | 4748 | tg3_int_reenable(tnapi); |
6f535763 DM |
4749 | break; |
4750 | } | |
1da177e4 LT |
4751 | } |
4752 | ||
bea3348e | 4753 | return work_done; |
6f535763 DM |
4754 | |
4755 | tx_recovery: | |
4fd7ab59 | 4756 | /* work_done is guaranteed to be less than budget. */ |
288379f0 | 4757 | napi_complete(napi); |
6f535763 | 4758 | schedule_work(&tp->reset_task); |
4fd7ab59 | 4759 | return work_done; |
1da177e4 LT |
4760 | } |
4761 | ||
f47c11ee DM |
4762 | static void tg3_irq_quiesce(struct tg3 *tp) |
4763 | { | |
4f125f42 MC |
4764 | int i; |
4765 | ||
f47c11ee DM |
4766 | BUG_ON(tp->irq_sync); |
4767 | ||
4768 | tp->irq_sync = 1; | |
4769 | smp_mb(); | |
4770 | ||
4f125f42 MC |
4771 | for (i = 0; i < tp->irq_cnt; i++) |
4772 | synchronize_irq(tp->napi[i].irq_vec); | |
f47c11ee DM |
4773 | } |
4774 | ||
4775 | static inline int tg3_irq_sync(struct tg3 *tp) | |
4776 | { | |
4777 | return tp->irq_sync; | |
4778 | } | |
4779 | ||
4780 | /* Fully shutdown all tg3 driver activity elsewhere in the system. | |
4781 | * If irq_sync is non-zero, then the IRQ handler must be synchronized | |
4782 | * with as well. Most of the time, this is not necessary except when | |
4783 | * shutting down the device. | |
4784 | */ | |
4785 | static inline void tg3_full_lock(struct tg3 *tp, int irq_sync) | |
4786 | { | |
46966545 | 4787 | spin_lock_bh(&tp->lock); |
f47c11ee DM |
4788 | if (irq_sync) |
4789 | tg3_irq_quiesce(tp); | |
f47c11ee DM |
4790 | } |
4791 | ||
4792 | static inline void tg3_full_unlock(struct tg3 *tp) | |
4793 | { | |
f47c11ee DM |
4794 | spin_unlock_bh(&tp->lock); |
4795 | } | |
4796 | ||
fcfa0a32 MC |
4797 | /* One-shot MSI handler - Chip automatically disables interrupt |
4798 | * after sending MSI so driver doesn't have to do it. | |
4799 | */ | |
7d12e780 | 4800 | static irqreturn_t tg3_msi_1shot(int irq, void *dev_id) |
fcfa0a32 | 4801 | { |
09943a18 MC |
4802 | struct tg3_napi *tnapi = dev_id; |
4803 | struct tg3 *tp = tnapi->tp; | |
fcfa0a32 | 4804 | |
898a56f8 | 4805 | prefetch(tnapi->hw_status); |
72334482 | 4806 | prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]); |
fcfa0a32 MC |
4807 | |
4808 | if (likely(!tg3_irq_sync(tp))) | |
09943a18 | 4809 | napi_schedule(&tnapi->napi); |
fcfa0a32 MC |
4810 | |
4811 | return IRQ_HANDLED; | |
4812 | } | |
4813 | ||
88b06bc2 MC |
4814 | /* MSI ISR - No need to check for interrupt sharing and no need to |
4815 | * flush status block and interrupt mailbox. PCI ordering rules | |
4816 | * guarantee that MSI will arrive after the status block. | |
4817 | */ | |
7d12e780 | 4818 | static irqreturn_t tg3_msi(int irq, void *dev_id) |
88b06bc2 | 4819 | { |
09943a18 MC |
4820 | struct tg3_napi *tnapi = dev_id; |
4821 | struct tg3 *tp = tnapi->tp; | |
88b06bc2 | 4822 | |
898a56f8 | 4823 | prefetch(tnapi->hw_status); |
72334482 | 4824 | prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]); |
88b06bc2 | 4825 | /* |
fac9b83e | 4826 | * Writing any value to intr-mbox-0 clears PCI INTA# and |
88b06bc2 | 4827 | * chip-internal interrupt pending events. |
fac9b83e | 4828 | * Writing non-zero to intr-mbox-0 additional tells the |
88b06bc2 MC |
4829 | * NIC to stop sending us irqs, engaging "in-intr-handler" |
4830 | * event coalescing. | |
4831 | */ | |
4832 | tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001); | |
61487480 | 4833 | if (likely(!tg3_irq_sync(tp))) |
09943a18 | 4834 | napi_schedule(&tnapi->napi); |
61487480 | 4835 | |
88b06bc2 MC |
4836 | return IRQ_RETVAL(1); |
4837 | } | |
4838 | ||
7d12e780 | 4839 | static irqreturn_t tg3_interrupt(int irq, void *dev_id) |
1da177e4 | 4840 | { |
09943a18 MC |
4841 | struct tg3_napi *tnapi = dev_id; |
4842 | struct tg3 *tp = tnapi->tp; | |
898a56f8 | 4843 | struct tg3_hw_status *sblk = tnapi->hw_status; |
1da177e4 LT |
4844 | unsigned int handled = 1; |
4845 | ||
1da177e4 LT |
4846 | /* In INTx mode, it is possible for the interrupt to arrive at |
4847 | * the CPU before the status block posted prior to the interrupt. | |
4848 | * Reading the PCI State register will confirm whether the | |
4849 | * interrupt is ours and will flush the status block. | |
4850 | */ | |
d18edcb2 MC |
4851 | if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) { |
4852 | if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) || | |
4853 | (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) { | |
4854 | handled = 0; | |
f47c11ee | 4855 | goto out; |
fac9b83e | 4856 | } |
d18edcb2 MC |
4857 | } |
4858 | ||
4859 | /* | |
4860 | * Writing any value to intr-mbox-0 clears PCI INTA# and | |
4861 | * chip-internal interrupt pending events. | |
4862 | * Writing non-zero to intr-mbox-0 additional tells the | |
4863 | * NIC to stop sending us irqs, engaging "in-intr-handler" | |
4864 | * event coalescing. | |
c04cb347 MC |
4865 | * |
4866 | * Flush the mailbox to de-assert the IRQ immediately to prevent | |
4867 | * spurious interrupts. The flush impacts performance but | |
4868 | * excessive spurious interrupts can be worse in some cases. | |
d18edcb2 | 4869 | */ |
c04cb347 | 4870 | tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001); |
d18edcb2 MC |
4871 | if (tg3_irq_sync(tp)) |
4872 | goto out; | |
4873 | sblk->status &= ~SD_STATUS_UPDATED; | |
17375d25 | 4874 | if (likely(tg3_has_work(tnapi))) { |
72334482 | 4875 | prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]); |
09943a18 | 4876 | napi_schedule(&tnapi->napi); |
d18edcb2 MC |
4877 | } else { |
4878 | /* No work, shared interrupt perhaps? re-enable | |
4879 | * interrupts, and flush that PCI write | |
4880 | */ | |
4881 | tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, | |
4882 | 0x00000000); | |
fac9b83e | 4883 | } |
f47c11ee | 4884 | out: |
fac9b83e DM |
4885 | return IRQ_RETVAL(handled); |
4886 | } | |
4887 | ||
7d12e780 | 4888 | static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id) |
fac9b83e | 4889 | { |
09943a18 MC |
4890 | struct tg3_napi *tnapi = dev_id; |
4891 | struct tg3 *tp = tnapi->tp; | |
898a56f8 | 4892 | struct tg3_hw_status *sblk = tnapi->hw_status; |
fac9b83e DM |
4893 | unsigned int handled = 1; |
4894 | ||
fac9b83e DM |
4895 | /* In INTx mode, it is possible for the interrupt to arrive at |
4896 | * the CPU before the status block posted prior to the interrupt. | |
4897 | * Reading the PCI State register will confirm whether the | |
4898 | * interrupt is ours and will flush the status block. | |
4899 | */ | |
898a56f8 | 4900 | if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) { |
d18edcb2 MC |
4901 | if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) || |
4902 | (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) { | |
4903 | handled = 0; | |
f47c11ee | 4904 | goto out; |
1da177e4 | 4905 | } |
d18edcb2 MC |
4906 | } |
4907 | ||
4908 | /* | |
4909 | * writing any value to intr-mbox-0 clears PCI INTA# and | |
4910 | * chip-internal interrupt pending events. | |
4911 | * writing non-zero to intr-mbox-0 additional tells the | |
4912 | * NIC to stop sending us irqs, engaging "in-intr-handler" | |
4913 | * event coalescing. | |
c04cb347 MC |
4914 | * |
4915 | * Flush the mailbox to de-assert the IRQ immediately to prevent | |
4916 | * spurious interrupts. The flush impacts performance but | |
4917 | * excessive spurious interrupts can be worse in some cases. | |
d18edcb2 | 4918 | */ |
c04cb347 | 4919 | tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001); |
624f8e50 MC |
4920 | |
4921 | /* | |
4922 | * In a shared interrupt configuration, sometimes other devices' | |
4923 | * interrupts will scream. We record the current status tag here | |
4924 | * so that the above check can report that the screaming interrupts | |
4925 | * are unhandled. Eventually they will be silenced. | |
4926 | */ | |
898a56f8 | 4927 | tnapi->last_irq_tag = sblk->status_tag; |
624f8e50 | 4928 | |
d18edcb2 MC |
4929 | if (tg3_irq_sync(tp)) |
4930 | goto out; | |
624f8e50 | 4931 | |
72334482 | 4932 | prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]); |
624f8e50 | 4933 | |
09943a18 | 4934 | napi_schedule(&tnapi->napi); |
624f8e50 | 4935 | |
f47c11ee | 4936 | out: |
1da177e4 LT |
4937 | return IRQ_RETVAL(handled); |
4938 | } | |
4939 | ||
7938109f | 4940 | /* ISR for interrupt test */ |
7d12e780 | 4941 | static irqreturn_t tg3_test_isr(int irq, void *dev_id) |
7938109f | 4942 | { |
09943a18 MC |
4943 | struct tg3_napi *tnapi = dev_id; |
4944 | struct tg3 *tp = tnapi->tp; | |
898a56f8 | 4945 | struct tg3_hw_status *sblk = tnapi->hw_status; |
7938109f | 4946 | |
f9804ddb MC |
4947 | if ((sblk->status & SD_STATUS_UPDATED) || |
4948 | !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) { | |
b16250e3 | 4949 | tg3_disable_ints(tp); |
7938109f MC |
4950 | return IRQ_RETVAL(1); |
4951 | } | |
4952 | return IRQ_RETVAL(0); | |
4953 | } | |
4954 | ||
8e7a22e3 | 4955 | static int tg3_init_hw(struct tg3 *, int); |
944d980e | 4956 | static int tg3_halt(struct tg3 *, int, int); |
1da177e4 | 4957 | |
b9ec6c1b MC |
4958 | /* Restart hardware after configuration changes, self-test, etc. |
4959 | * Invoked with tp->lock held. | |
4960 | */ | |
4961 | static int tg3_restart_hw(struct tg3 *tp, int reset_phy) | |
78c6146f ED |
4962 | __releases(tp->lock) |
4963 | __acquires(tp->lock) | |
b9ec6c1b MC |
4964 | { |
4965 | int err; | |
4966 | ||
4967 | err = tg3_init_hw(tp, reset_phy); | |
4968 | if (err) { | |
4969 | printk(KERN_ERR PFX "%s: Failed to re-initialize device, " | |
4970 | "aborting.\n", tp->dev->name); | |
4971 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); | |
4972 | tg3_full_unlock(tp); | |
4973 | del_timer_sync(&tp->timer); | |
4974 | tp->irq_sync = 0; | |
fed97810 | 4975 | tg3_napi_enable(tp); |
b9ec6c1b MC |
4976 | dev_close(tp->dev); |
4977 | tg3_full_lock(tp, 0); | |
4978 | } | |
4979 | return err; | |
4980 | } | |
4981 | ||
1da177e4 LT |
4982 | #ifdef CONFIG_NET_POLL_CONTROLLER |
4983 | static void tg3_poll_controller(struct net_device *dev) | |
4984 | { | |
4f125f42 | 4985 | int i; |
88b06bc2 MC |
4986 | struct tg3 *tp = netdev_priv(dev); |
4987 | ||
4f125f42 MC |
4988 | for (i = 0; i < tp->irq_cnt; i++) |
4989 | tg3_interrupt(tp->napi[i].irq_vec, dev); | |
1da177e4 LT |
4990 | } |
4991 | #endif | |
4992 | ||
c4028958 | 4993 | static void tg3_reset_task(struct work_struct *work) |
1da177e4 | 4994 | { |
c4028958 | 4995 | struct tg3 *tp = container_of(work, struct tg3, reset_task); |
b02fd9e3 | 4996 | int err; |
1da177e4 LT |
4997 | unsigned int restart_timer; |
4998 | ||
7faa006f | 4999 | tg3_full_lock(tp, 0); |
7faa006f MC |
5000 | |
5001 | if (!netif_running(tp->dev)) { | |
7faa006f MC |
5002 | tg3_full_unlock(tp); |
5003 | return; | |
5004 | } | |
5005 | ||
5006 | tg3_full_unlock(tp); | |
5007 | ||
b02fd9e3 MC |
5008 | tg3_phy_stop(tp); |
5009 | ||
1da177e4 LT |
5010 | tg3_netif_stop(tp); |
5011 | ||
f47c11ee | 5012 | tg3_full_lock(tp, 1); |
1da177e4 LT |
5013 | |
5014 | restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER; | |
5015 | tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER; | |
5016 | ||
df3e6548 MC |
5017 | if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) { |
5018 | tp->write32_tx_mbox = tg3_write32_tx_mbox; | |
5019 | tp->write32_rx_mbox = tg3_write_flush_reg32; | |
5020 | tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER; | |
5021 | tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING; | |
5022 | } | |
5023 | ||
944d980e | 5024 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 0); |
b02fd9e3 MC |
5025 | err = tg3_init_hw(tp, 1); |
5026 | if (err) | |
b9ec6c1b | 5027 | goto out; |
1da177e4 LT |
5028 | |
5029 | tg3_netif_start(tp); | |
5030 | ||
1da177e4 LT |
5031 | if (restart_timer) |
5032 | mod_timer(&tp->timer, jiffies + 1); | |
7faa006f | 5033 | |
b9ec6c1b | 5034 | out: |
7faa006f | 5035 | tg3_full_unlock(tp); |
b02fd9e3 MC |
5036 | |
5037 | if (!err) | |
5038 | tg3_phy_start(tp); | |
1da177e4 LT |
5039 | } |
5040 | ||
b0408751 MC |
5041 | static void tg3_dump_short_state(struct tg3 *tp) |
5042 | { | |
5043 | printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n", | |
5044 | tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS)); | |
5045 | printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n", | |
5046 | tr32(RDMAC_STATUS), tr32(WDMAC_STATUS)); | |
5047 | } | |
5048 | ||
1da177e4 LT |
5049 | static void tg3_tx_timeout(struct net_device *dev) |
5050 | { | |
5051 | struct tg3 *tp = netdev_priv(dev); | |
5052 | ||
b0408751 | 5053 | if (netif_msg_tx_err(tp)) { |
9f88f29f MC |
5054 | printk(KERN_ERR PFX "%s: transmit timed out, resetting\n", |
5055 | dev->name); | |
b0408751 MC |
5056 | tg3_dump_short_state(tp); |
5057 | } | |
1da177e4 LT |
5058 | |
5059 | schedule_work(&tp->reset_task); | |
5060 | } | |
5061 | ||
c58ec932 MC |
5062 | /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */ |
5063 | static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len) | |
5064 | { | |
5065 | u32 base = (u32) mapping & 0xffffffff; | |
5066 | ||
5067 | return ((base > 0xffffdcc0) && | |
5068 | (base + len + 8 < base)); | |
5069 | } | |
5070 | ||
72f2afb8 MC |
5071 | /* Test for DMA addresses > 40-bit */ |
5072 | static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping, | |
5073 | int len) | |
5074 | { | |
5075 | #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64) | |
6728a8e2 | 5076 | if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) |
50cf156a | 5077 | return (((u64) mapping + len) > DMA_BIT_MASK(40)); |
72f2afb8 MC |
5078 | return 0; |
5079 | #else | |
5080 | return 0; | |
5081 | #endif | |
5082 | } | |
5083 | ||
f3f3f27e | 5084 | static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32); |
1da177e4 | 5085 | |
72f2afb8 MC |
5086 | /* Workaround 4GB and 40-bit hardware DMA bugs. */ |
5087 | static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb, | |
c58ec932 MC |
5088 | u32 last_plus_one, u32 *start, |
5089 | u32 base_flags, u32 mss) | |
1da177e4 | 5090 | { |
f3f3f27e | 5091 | struct tg3_napi *tnapi = &tp->napi[0]; |
41588ba1 | 5092 | struct sk_buff *new_skb; |
c58ec932 | 5093 | dma_addr_t new_addr = 0; |
1da177e4 | 5094 | u32 entry = *start; |
c58ec932 | 5095 | int i, ret = 0; |
1da177e4 | 5096 | |
41588ba1 MC |
5097 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) |
5098 | new_skb = skb_copy(skb, GFP_ATOMIC); | |
5099 | else { | |
5100 | int more_headroom = 4 - ((unsigned long)skb->data & 3); | |
5101 | ||
5102 | new_skb = skb_copy_expand(skb, | |
5103 | skb_headroom(skb) + more_headroom, | |
5104 | skb_tailroom(skb), GFP_ATOMIC); | |
5105 | } | |
5106 | ||
1da177e4 | 5107 | if (!new_skb) { |
c58ec932 MC |
5108 | ret = -1; |
5109 | } else { | |
5110 | /* New SKB is guaranteed to be linear. */ | |
5111 | entry = *start; | |
90079ce8 | 5112 | ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE); |
042a53a9 | 5113 | new_addr = skb_shinfo(new_skb)->dma_head; |
90079ce8 | 5114 | |
c58ec932 MC |
5115 | /* Make sure new skb does not cross any 4G boundaries. |
5116 | * Drop the packet if it does. | |
5117 | */ | |
90079ce8 | 5118 | if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) { |
638266f7 DM |
5119 | if (!ret) |
5120 | skb_dma_unmap(&tp->pdev->dev, new_skb, | |
5121 | DMA_TO_DEVICE); | |
c58ec932 MC |
5122 | ret = -1; |
5123 | dev_kfree_skb(new_skb); | |
5124 | new_skb = NULL; | |
5125 | } else { | |
f3f3f27e | 5126 | tg3_set_txd(tnapi, entry, new_addr, new_skb->len, |
c58ec932 MC |
5127 | base_flags, 1 | (mss << 1)); |
5128 | *start = NEXT_TX(entry); | |
5129 | } | |
1da177e4 LT |
5130 | } |
5131 | ||
1da177e4 LT |
5132 | /* Now clean up the sw ring entries. */ |
5133 | i = 0; | |
5134 | while (entry != last_plus_one) { | |
f3f3f27e MC |
5135 | if (i == 0) |
5136 | tnapi->tx_buffers[entry].skb = new_skb; | |
5137 | else | |
5138 | tnapi->tx_buffers[entry].skb = NULL; | |
1da177e4 LT |
5139 | entry = NEXT_TX(entry); |
5140 | i++; | |
5141 | } | |
5142 | ||
90079ce8 | 5143 | skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE); |
1da177e4 LT |
5144 | dev_kfree_skb(skb); |
5145 | ||
c58ec932 | 5146 | return ret; |
1da177e4 LT |
5147 | } |
5148 | ||
f3f3f27e | 5149 | static void tg3_set_txd(struct tg3_napi *tnapi, int entry, |
1da177e4 LT |
5150 | dma_addr_t mapping, int len, u32 flags, |
5151 | u32 mss_and_is_end) | |
5152 | { | |
f3f3f27e | 5153 | struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry]; |
1da177e4 LT |
5154 | int is_end = (mss_and_is_end & 0x1); |
5155 | u32 mss = (mss_and_is_end >> 1); | |
5156 | u32 vlan_tag = 0; | |
5157 | ||
5158 | if (is_end) | |
5159 | flags |= TXD_FLAG_END; | |
5160 | if (flags & TXD_FLAG_VLAN) { | |
5161 | vlan_tag = flags >> 16; | |
5162 | flags &= 0xffff; | |
5163 | } | |
5164 | vlan_tag |= (mss << TXD_MSS_SHIFT); | |
5165 | ||
5166 | txd->addr_hi = ((u64) mapping >> 32); | |
5167 | txd->addr_lo = ((u64) mapping & 0xffffffff); | |
5168 | txd->len_flags = (len << TXD_LEN_SHIFT) | flags; | |
5169 | txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT; | |
5170 | } | |
5171 | ||
5a6f3074 MC |
5172 | /* hard_start_xmit for devices that don't have any bugs and |
5173 | * support TG3_FLG2_HW_TSO_2 only. | |
5174 | */ | |
61357325 SH |
5175 | static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, |
5176 | struct net_device *dev) | |
5a6f3074 MC |
5177 | { |
5178 | struct tg3 *tp = netdev_priv(dev); | |
5a6f3074 | 5179 | u32 len, entry, base_flags, mss; |
90079ce8 DM |
5180 | struct skb_shared_info *sp; |
5181 | dma_addr_t mapping; | |
fe5f5787 MC |
5182 | struct tg3_napi *tnapi; |
5183 | struct netdev_queue *txq; | |
5a6f3074 | 5184 | |
fe5f5787 MC |
5185 | txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb)); |
5186 | tnapi = &tp->napi[skb_get_queue_mapping(skb)]; | |
5187 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) | |
5188 | tnapi++; | |
5a6f3074 | 5189 | |
00b70504 | 5190 | /* We are running in BH disabled context with netif_tx_lock |
bea3348e | 5191 | * and TX reclaim runs via tp->napi.poll inside of a software |
5a6f3074 MC |
5192 | * interrupt. Furthermore, IRQ processing runs lockless so we have |
5193 | * no IRQ context deadlocks to worry about either. Rejoice! | |
5194 | */ | |
f3f3f27e | 5195 | if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) { |
fe5f5787 MC |
5196 | if (!netif_tx_queue_stopped(txq)) { |
5197 | netif_tx_stop_queue(txq); | |
5a6f3074 MC |
5198 | |
5199 | /* This is a hard error, log it. */ | |
5200 | printk(KERN_ERR PFX "%s: BUG! Tx Ring full when " | |
5201 | "queue awake!\n", dev->name); | |
5202 | } | |
5a6f3074 MC |
5203 | return NETDEV_TX_BUSY; |
5204 | } | |
5205 | ||
f3f3f27e | 5206 | entry = tnapi->tx_prod; |
5a6f3074 | 5207 | base_flags = 0; |
5a6f3074 | 5208 | mss = 0; |
c13e3713 | 5209 | if ((mss = skb_shinfo(skb)->gso_size) != 0) { |
5a6f3074 MC |
5210 | int tcp_opt_len, ip_tcp_len; |
5211 | ||
5212 | if (skb_header_cloned(skb) && | |
5213 | pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) { | |
5214 | dev_kfree_skb(skb); | |
5215 | goto out_unlock; | |
5216 | } | |
5217 | ||
b0026624 MC |
5218 | if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) |
5219 | mss |= (skb_headlen(skb) - ETH_HLEN) << 9; | |
5220 | else { | |
eddc9ec5 ACM |
5221 | struct iphdr *iph = ip_hdr(skb); |
5222 | ||
ab6a5bb6 | 5223 | tcp_opt_len = tcp_optlen(skb); |
c9bdd4b5 | 5224 | ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr); |
b0026624 | 5225 | |
eddc9ec5 ACM |
5226 | iph->check = 0; |
5227 | iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len); | |
b0026624 MC |
5228 | mss |= (ip_tcp_len + tcp_opt_len) << 9; |
5229 | } | |
5a6f3074 MC |
5230 | |
5231 | base_flags |= (TXD_FLAG_CPU_PRE_DMA | | |
5232 | TXD_FLAG_CPU_POST_DMA); | |
5233 | ||
aa8223c7 | 5234 | tcp_hdr(skb)->check = 0; |
5a6f3074 | 5235 | |
5a6f3074 | 5236 | } |
84fa7933 | 5237 | else if (skb->ip_summed == CHECKSUM_PARTIAL) |
5a6f3074 | 5238 | base_flags |= TXD_FLAG_TCPUDP_CSUM; |
5a6f3074 MC |
5239 | #if TG3_VLAN_TAG_USED |
5240 | if (tp->vlgrp != NULL && vlan_tx_tag_present(skb)) | |
5241 | base_flags |= (TXD_FLAG_VLAN | | |
5242 | (vlan_tx_tag_get(skb) << 16)); | |
5243 | #endif | |
5244 | ||
90079ce8 DM |
5245 | if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) { |
5246 | dev_kfree_skb(skb); | |
5247 | goto out_unlock; | |
5248 | } | |
5249 | ||
5250 | sp = skb_shinfo(skb); | |
5251 | ||
042a53a9 | 5252 | mapping = sp->dma_head; |
5a6f3074 | 5253 | |
f3f3f27e | 5254 | tnapi->tx_buffers[entry].skb = skb; |
5a6f3074 | 5255 | |
fe5f5787 MC |
5256 | len = skb_headlen(skb); |
5257 | ||
f3f3f27e | 5258 | tg3_set_txd(tnapi, entry, mapping, len, base_flags, |
5a6f3074 MC |
5259 | (skb_shinfo(skb)->nr_frags == 0) | (mss << 1)); |
5260 | ||
5261 | entry = NEXT_TX(entry); | |
5262 | ||
5263 | /* Now loop through additional data fragments, and queue them. */ | |
5264 | if (skb_shinfo(skb)->nr_frags > 0) { | |
5265 | unsigned int i, last; | |
5266 | ||
5267 | last = skb_shinfo(skb)->nr_frags - 1; | |
5268 | for (i = 0; i <= last; i++) { | |
5269 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; | |
5270 | ||
5271 | len = frag->size; | |
042a53a9 | 5272 | mapping = sp->dma_maps[i]; |
f3f3f27e | 5273 | tnapi->tx_buffers[entry].skb = NULL; |
5a6f3074 | 5274 | |
f3f3f27e | 5275 | tg3_set_txd(tnapi, entry, mapping, len, |
5a6f3074 MC |
5276 | base_flags, (i == last) | (mss << 1)); |
5277 | ||
5278 | entry = NEXT_TX(entry); | |
5279 | } | |
5280 | } | |
5281 | ||
5282 | /* Packets are ready, update Tx producer idx local and on card. */ | |
f3f3f27e | 5283 | tw32_tx_mbox(tnapi->prodmbox, entry); |
5a6f3074 | 5284 | |
f3f3f27e MC |
5285 | tnapi->tx_prod = entry; |
5286 | if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) { | |
fe5f5787 | 5287 | netif_tx_stop_queue(txq); |
f3f3f27e | 5288 | if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)) |
fe5f5787 | 5289 | netif_tx_wake_queue(txq); |
5a6f3074 MC |
5290 | } |
5291 | ||
5292 | out_unlock: | |
cdd0db05 | 5293 | mmiowb(); |
5a6f3074 MC |
5294 | |
5295 | return NETDEV_TX_OK; | |
5296 | } | |
5297 | ||
61357325 SH |
5298 | static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *, |
5299 | struct net_device *); | |
52c0fd83 MC |
5300 | |
5301 | /* Use GSO to workaround a rare TSO bug that may be triggered when the | |
5302 | * TSO header is greater than 80 bytes. | |
5303 | */ | |
5304 | static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb) | |
5305 | { | |
5306 | struct sk_buff *segs, *nskb; | |
f3f3f27e | 5307 | u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3; |
52c0fd83 MC |
5308 | |
5309 | /* Estimate the number of fragments in the worst case */ | |
f3f3f27e | 5310 | if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) { |
52c0fd83 | 5311 | netif_stop_queue(tp->dev); |
f3f3f27e | 5312 | if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est) |
7f62ad5d MC |
5313 | return NETDEV_TX_BUSY; |
5314 | ||
5315 | netif_wake_queue(tp->dev); | |
52c0fd83 MC |
5316 | } |
5317 | ||
5318 | segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO); | |
801678c5 | 5319 | if (IS_ERR(segs)) |
52c0fd83 MC |
5320 | goto tg3_tso_bug_end; |
5321 | ||
5322 | do { | |
5323 | nskb = segs; | |
5324 | segs = segs->next; | |
5325 | nskb->next = NULL; | |
5326 | tg3_start_xmit_dma_bug(nskb, tp->dev); | |
5327 | } while (segs); | |
5328 | ||
5329 | tg3_tso_bug_end: | |
5330 | dev_kfree_skb(skb); | |
5331 | ||
5332 | return NETDEV_TX_OK; | |
5333 | } | |
52c0fd83 | 5334 | |
5a6f3074 MC |
5335 | /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and |
5336 | * support TG3_FLG2_HW_TSO_1 or firmware TSO only. | |
5337 | */ | |
61357325 SH |
5338 | static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb, |
5339 | struct net_device *dev) | |
1da177e4 LT |
5340 | { |
5341 | struct tg3 *tp = netdev_priv(dev); | |
1da177e4 | 5342 | u32 len, entry, base_flags, mss; |
90079ce8 | 5343 | struct skb_shared_info *sp; |
1da177e4 | 5344 | int would_hit_hwbug; |
90079ce8 | 5345 | dma_addr_t mapping; |
f3f3f27e | 5346 | struct tg3_napi *tnapi = &tp->napi[0]; |
1da177e4 LT |
5347 | |
5348 | len = skb_headlen(skb); | |
5349 | ||
00b70504 | 5350 | /* We are running in BH disabled context with netif_tx_lock |
bea3348e | 5351 | * and TX reclaim runs via tp->napi.poll inside of a software |
f47c11ee DM |
5352 | * interrupt. Furthermore, IRQ processing runs lockless so we have |
5353 | * no IRQ context deadlocks to worry about either. Rejoice! | |
1da177e4 | 5354 | */ |
f3f3f27e | 5355 | if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) { |
1f064a87 SH |
5356 | if (!netif_queue_stopped(dev)) { |
5357 | netif_stop_queue(dev); | |
5358 | ||
5359 | /* This is a hard error, log it. */ | |
5360 | printk(KERN_ERR PFX "%s: BUG! Tx Ring full when " | |
5361 | "queue awake!\n", dev->name); | |
5362 | } | |
1da177e4 LT |
5363 | return NETDEV_TX_BUSY; |
5364 | } | |
5365 | ||
f3f3f27e | 5366 | entry = tnapi->tx_prod; |
1da177e4 | 5367 | base_flags = 0; |
84fa7933 | 5368 | if (skb->ip_summed == CHECKSUM_PARTIAL) |
1da177e4 | 5369 | base_flags |= TXD_FLAG_TCPUDP_CSUM; |
1da177e4 | 5370 | mss = 0; |
c13e3713 | 5371 | if ((mss = skb_shinfo(skb)->gso_size) != 0) { |
eddc9ec5 | 5372 | struct iphdr *iph; |
52c0fd83 | 5373 | int tcp_opt_len, ip_tcp_len, hdr_len; |
1da177e4 LT |
5374 | |
5375 | if (skb_header_cloned(skb) && | |
5376 | pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) { | |
5377 | dev_kfree_skb(skb); | |
5378 | goto out_unlock; | |
5379 | } | |
5380 | ||
ab6a5bb6 | 5381 | tcp_opt_len = tcp_optlen(skb); |
c9bdd4b5 | 5382 | ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr); |
1da177e4 | 5383 | |
52c0fd83 MC |
5384 | hdr_len = ip_tcp_len + tcp_opt_len; |
5385 | if (unlikely((ETH_HLEN + hdr_len) > 80) && | |
7f62ad5d | 5386 | (tp->tg3_flags2 & TG3_FLG2_TSO_BUG)) |
52c0fd83 MC |
5387 | return (tg3_tso_bug(tp, skb)); |
5388 | ||
1da177e4 LT |
5389 | base_flags |= (TXD_FLAG_CPU_PRE_DMA | |
5390 | TXD_FLAG_CPU_POST_DMA); | |
5391 | ||
eddc9ec5 ACM |
5392 | iph = ip_hdr(skb); |
5393 | iph->check = 0; | |
5394 | iph->tot_len = htons(mss + hdr_len); | |
1da177e4 | 5395 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) { |
aa8223c7 | 5396 | tcp_hdr(skb)->check = 0; |
1da177e4 | 5397 | base_flags &= ~TXD_FLAG_TCPUDP_CSUM; |
aa8223c7 ACM |
5398 | } else |
5399 | tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr, | |
5400 | iph->daddr, 0, | |
5401 | IPPROTO_TCP, | |
5402 | 0); | |
1da177e4 LT |
5403 | |
5404 | if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) || | |
5405 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) { | |
eddc9ec5 | 5406 | if (tcp_opt_len || iph->ihl > 5) { |
1da177e4 LT |
5407 | int tsflags; |
5408 | ||
eddc9ec5 | 5409 | tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2); |
1da177e4 LT |
5410 | mss |= (tsflags << 11); |
5411 | } | |
5412 | } else { | |
eddc9ec5 | 5413 | if (tcp_opt_len || iph->ihl > 5) { |
1da177e4 LT |
5414 | int tsflags; |
5415 | ||
eddc9ec5 | 5416 | tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2); |
1da177e4 LT |
5417 | base_flags |= tsflags << 12; |
5418 | } | |
5419 | } | |
5420 | } | |
1da177e4 LT |
5421 | #if TG3_VLAN_TAG_USED |
5422 | if (tp->vlgrp != NULL && vlan_tx_tag_present(skb)) | |
5423 | base_flags |= (TXD_FLAG_VLAN | | |
5424 | (vlan_tx_tag_get(skb) << 16)); | |
5425 | #endif | |
5426 | ||
90079ce8 DM |
5427 | if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) { |
5428 | dev_kfree_skb(skb); | |
5429 | goto out_unlock; | |
5430 | } | |
5431 | ||
5432 | sp = skb_shinfo(skb); | |
5433 | ||
042a53a9 | 5434 | mapping = sp->dma_head; |
1da177e4 | 5435 | |
f3f3f27e | 5436 | tnapi->tx_buffers[entry].skb = skb; |
1da177e4 LT |
5437 | |
5438 | would_hit_hwbug = 0; | |
5439 | ||
41588ba1 MC |
5440 | if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG) |
5441 | would_hit_hwbug = 1; | |
5442 | else if (tg3_4g_overflow_test(mapping, len)) | |
c58ec932 | 5443 | would_hit_hwbug = 1; |
1da177e4 | 5444 | |
f3f3f27e | 5445 | tg3_set_txd(tnapi, entry, mapping, len, base_flags, |
1da177e4 LT |
5446 | (skb_shinfo(skb)->nr_frags == 0) | (mss << 1)); |
5447 | ||
5448 | entry = NEXT_TX(entry); | |
5449 | ||
5450 | /* Now loop through additional data fragments, and queue them. */ | |
5451 | if (skb_shinfo(skb)->nr_frags > 0) { | |
5452 | unsigned int i, last; | |
5453 | ||
5454 | last = skb_shinfo(skb)->nr_frags - 1; | |
5455 | for (i = 0; i <= last; i++) { | |
5456 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; | |
5457 | ||
5458 | len = frag->size; | |
042a53a9 | 5459 | mapping = sp->dma_maps[i]; |
1da177e4 | 5460 | |
f3f3f27e | 5461 | tnapi->tx_buffers[entry].skb = NULL; |
1da177e4 | 5462 | |
c58ec932 MC |
5463 | if (tg3_4g_overflow_test(mapping, len)) |
5464 | would_hit_hwbug = 1; | |
1da177e4 | 5465 | |
72f2afb8 MC |
5466 | if (tg3_40bit_overflow_test(tp, mapping, len)) |
5467 | would_hit_hwbug = 1; | |
5468 | ||
1da177e4 | 5469 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) |
f3f3f27e | 5470 | tg3_set_txd(tnapi, entry, mapping, len, |
1da177e4 LT |
5471 | base_flags, (i == last)|(mss << 1)); |
5472 | else | |
f3f3f27e | 5473 | tg3_set_txd(tnapi, entry, mapping, len, |
1da177e4 LT |
5474 | base_flags, (i == last)); |
5475 | ||
5476 | entry = NEXT_TX(entry); | |
5477 | } | |
5478 | } | |
5479 | ||
5480 | if (would_hit_hwbug) { | |
5481 | u32 last_plus_one = entry; | |
5482 | u32 start; | |
1da177e4 | 5483 | |
c58ec932 MC |
5484 | start = entry - 1 - skb_shinfo(skb)->nr_frags; |
5485 | start &= (TG3_TX_RING_SIZE - 1); | |
1da177e4 LT |
5486 | |
5487 | /* If the workaround fails due to memory/mapping | |
5488 | * failure, silently drop this packet. | |
5489 | */ | |
72f2afb8 | 5490 | if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one, |
c58ec932 | 5491 | &start, base_flags, mss)) |
1da177e4 LT |
5492 | goto out_unlock; |
5493 | ||
5494 | entry = start; | |
5495 | } | |
5496 | ||
5497 | /* Packets are ready, update Tx producer idx local and on card. */ | |
f3f3f27e | 5498 | tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry); |
1da177e4 | 5499 | |
f3f3f27e MC |
5500 | tnapi->tx_prod = entry; |
5501 | if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) { | |
1da177e4 | 5502 | netif_stop_queue(dev); |
f3f3f27e | 5503 | if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)) |
51b91468 MC |
5504 | netif_wake_queue(tp->dev); |
5505 | } | |
1da177e4 LT |
5506 | |
5507 | out_unlock: | |
cdd0db05 | 5508 | mmiowb(); |
1da177e4 LT |
5509 | |
5510 | return NETDEV_TX_OK; | |
5511 | } | |
5512 | ||
5513 | static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp, | |
5514 | int new_mtu) | |
5515 | { | |
5516 | dev->mtu = new_mtu; | |
5517 | ||
ef7f5ec0 | 5518 | if (new_mtu > ETH_DATA_LEN) { |
a4e2b347 | 5519 | if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) { |
ef7f5ec0 MC |
5520 | tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE; |
5521 | ethtool_op_set_tso(dev, 0); | |
5522 | } | |
5523 | else | |
5524 | tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE; | |
5525 | } else { | |
a4e2b347 | 5526 | if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) |
ef7f5ec0 | 5527 | tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE; |
0f893dc6 | 5528 | tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE; |
ef7f5ec0 | 5529 | } |
1da177e4 LT |
5530 | } |
5531 | ||
5532 | static int tg3_change_mtu(struct net_device *dev, int new_mtu) | |
5533 | { | |
5534 | struct tg3 *tp = netdev_priv(dev); | |
b9ec6c1b | 5535 | int err; |
1da177e4 LT |
5536 | |
5537 | if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp)) | |
5538 | return -EINVAL; | |
5539 | ||
5540 | if (!netif_running(dev)) { | |
5541 | /* We'll just catch it later when the | |
5542 | * device is up'd. | |
5543 | */ | |
5544 | tg3_set_mtu(dev, tp, new_mtu); | |
5545 | return 0; | |
5546 | } | |
5547 | ||
b02fd9e3 MC |
5548 | tg3_phy_stop(tp); |
5549 | ||
1da177e4 | 5550 | tg3_netif_stop(tp); |
f47c11ee DM |
5551 | |
5552 | tg3_full_lock(tp, 1); | |
1da177e4 | 5553 | |
944d980e | 5554 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
1da177e4 LT |
5555 | |
5556 | tg3_set_mtu(dev, tp, new_mtu); | |
5557 | ||
b9ec6c1b | 5558 | err = tg3_restart_hw(tp, 0); |
1da177e4 | 5559 | |
b9ec6c1b MC |
5560 | if (!err) |
5561 | tg3_netif_start(tp); | |
1da177e4 | 5562 | |
f47c11ee | 5563 | tg3_full_unlock(tp); |
1da177e4 | 5564 | |
b02fd9e3 MC |
5565 | if (!err) |
5566 | tg3_phy_start(tp); | |
5567 | ||
b9ec6c1b | 5568 | return err; |
1da177e4 LT |
5569 | } |
5570 | ||
21f581a5 MC |
5571 | static void tg3_rx_prodring_free(struct tg3 *tp, |
5572 | struct tg3_rx_prodring_set *tpr) | |
1da177e4 | 5573 | { |
1da177e4 | 5574 | int i; |
f3f3f27e | 5575 | struct ring_info *rxp; |
1da177e4 LT |
5576 | |
5577 | for (i = 0; i < TG3_RX_RING_SIZE; i++) { | |
21f581a5 | 5578 | rxp = &tpr->rx_std_buffers[i]; |
1da177e4 LT |
5579 | |
5580 | if (rxp->skb == NULL) | |
5581 | continue; | |
1da177e4 | 5582 | |
1da177e4 LT |
5583 | pci_unmap_single(tp->pdev, |
5584 | pci_unmap_addr(rxp, mapping), | |
cf7a7298 | 5585 | tp->rx_pkt_map_sz, |
1da177e4 LT |
5586 | PCI_DMA_FROMDEVICE); |
5587 | dev_kfree_skb_any(rxp->skb); | |
5588 | rxp->skb = NULL; | |
5589 | } | |
5590 | ||
cf7a7298 MC |
5591 | if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) { |
5592 | for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) { | |
21f581a5 | 5593 | rxp = &tpr->rx_jmb_buffers[i]; |
1da177e4 | 5594 | |
cf7a7298 MC |
5595 | if (rxp->skb == NULL) |
5596 | continue; | |
1da177e4 | 5597 | |
cf7a7298 MC |
5598 | pci_unmap_single(tp->pdev, |
5599 | pci_unmap_addr(rxp, mapping), | |
5600 | TG3_RX_JMB_MAP_SZ, | |
5601 | PCI_DMA_FROMDEVICE); | |
5602 | dev_kfree_skb_any(rxp->skb); | |
5603 | rxp->skb = NULL; | |
1da177e4 | 5604 | } |
1da177e4 LT |
5605 | } |
5606 | } | |
5607 | ||
5608 | /* Initialize tx/rx rings for packet processing. | |
5609 | * | |
5610 | * The chip has been shut down and the driver detached from | |
5611 | * the networking, so no interrupts or new tx packets will | |
5612 | * end up in the driver. tp->{tx,}lock are held and thus | |
5613 | * we may not sleep. | |
5614 | */ | |
21f581a5 MC |
5615 | static int tg3_rx_prodring_alloc(struct tg3 *tp, |
5616 | struct tg3_rx_prodring_set *tpr) | |
1da177e4 | 5617 | { |
287be12e | 5618 | u32 i, rx_pkt_dma_sz; |
17375d25 | 5619 | struct tg3_napi *tnapi = &tp->napi[0]; |
1da177e4 | 5620 | |
1da177e4 | 5621 | /* Zero out all descriptors. */ |
21f581a5 | 5622 | memset(tpr->rx_std, 0, TG3_RX_RING_BYTES); |
1da177e4 | 5623 | |
287be12e | 5624 | rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ; |
a4e2b347 | 5625 | if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) && |
287be12e MC |
5626 | tp->dev->mtu > ETH_DATA_LEN) |
5627 | rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ; | |
5628 | tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz); | |
7e72aad4 | 5629 | |
1da177e4 LT |
5630 | /* Initialize invariants of the rings, we only set this |
5631 | * stuff once. This works because the card does not | |
5632 | * write into the rx buffer posting rings. | |
5633 | */ | |
5634 | for (i = 0; i < TG3_RX_RING_SIZE; i++) { | |
5635 | struct tg3_rx_buffer_desc *rxd; | |
5636 | ||
21f581a5 | 5637 | rxd = &tpr->rx_std[i]; |
287be12e | 5638 | rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT; |
1da177e4 LT |
5639 | rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT); |
5640 | rxd->opaque = (RXD_OPAQUE_RING_STD | | |
5641 | (i << RXD_OPAQUE_INDEX_SHIFT)); | |
5642 | } | |
5643 | ||
1da177e4 LT |
5644 | /* Now allocate fresh SKBs for each rx ring. */ |
5645 | for (i = 0; i < tp->rx_pending; i++) { | |
17375d25 | 5646 | if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) { |
32d8c572 MC |
5647 | printk(KERN_WARNING PFX |
5648 | "%s: Using a smaller RX standard ring, " | |
5649 | "only %d out of %d buffers were allocated " | |
5650 | "successfully.\n", | |
5651 | tp->dev->name, i, tp->rx_pending); | |
5652 | if (i == 0) | |
cf7a7298 | 5653 | goto initfail; |
32d8c572 | 5654 | tp->rx_pending = i; |
1da177e4 | 5655 | break; |
32d8c572 | 5656 | } |
1da177e4 LT |
5657 | } |
5658 | ||
cf7a7298 MC |
5659 | if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)) |
5660 | goto done; | |
5661 | ||
21f581a5 | 5662 | memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES); |
cf7a7298 | 5663 | |
0f893dc6 | 5664 | if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) { |
cf7a7298 MC |
5665 | for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) { |
5666 | struct tg3_rx_buffer_desc *rxd; | |
5667 | ||
79ed5ac7 | 5668 | rxd = &tpr->rx_jmb[i].std; |
cf7a7298 MC |
5669 | rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT; |
5670 | rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) | | |
5671 | RXD_FLAG_JUMBO; | |
5672 | rxd->opaque = (RXD_OPAQUE_RING_JUMBO | | |
5673 | (i << RXD_OPAQUE_INDEX_SHIFT)); | |
5674 | } | |
5675 | ||
1da177e4 | 5676 | for (i = 0; i < tp->rx_jumbo_pending; i++) { |
17375d25 | 5677 | if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO, |
32d8c572 MC |
5678 | -1, i) < 0) { |
5679 | printk(KERN_WARNING PFX | |
5680 | "%s: Using a smaller RX jumbo ring, " | |
5681 | "only %d out of %d buffers were " | |
5682 | "allocated successfully.\n", | |
5683 | tp->dev->name, i, tp->rx_jumbo_pending); | |
cf7a7298 MC |
5684 | if (i == 0) |
5685 | goto initfail; | |
32d8c572 | 5686 | tp->rx_jumbo_pending = i; |
1da177e4 | 5687 | break; |
32d8c572 | 5688 | } |
1da177e4 LT |
5689 | } |
5690 | } | |
cf7a7298 MC |
5691 | |
5692 | done: | |
32d8c572 | 5693 | return 0; |
cf7a7298 MC |
5694 | |
5695 | initfail: | |
21f581a5 | 5696 | tg3_rx_prodring_free(tp, tpr); |
cf7a7298 | 5697 | return -ENOMEM; |
1da177e4 LT |
5698 | } |
5699 | ||
21f581a5 MC |
5700 | static void tg3_rx_prodring_fini(struct tg3 *tp, |
5701 | struct tg3_rx_prodring_set *tpr) | |
1da177e4 | 5702 | { |
21f581a5 MC |
5703 | kfree(tpr->rx_std_buffers); |
5704 | tpr->rx_std_buffers = NULL; | |
5705 | kfree(tpr->rx_jmb_buffers); | |
5706 | tpr->rx_jmb_buffers = NULL; | |
5707 | if (tpr->rx_std) { | |
1da177e4 | 5708 | pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES, |
21f581a5 MC |
5709 | tpr->rx_std, tpr->rx_std_mapping); |
5710 | tpr->rx_std = NULL; | |
1da177e4 | 5711 | } |
21f581a5 | 5712 | if (tpr->rx_jmb) { |
1da177e4 | 5713 | pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES, |
21f581a5 MC |
5714 | tpr->rx_jmb, tpr->rx_jmb_mapping); |
5715 | tpr->rx_jmb = NULL; | |
1da177e4 | 5716 | } |
cf7a7298 MC |
5717 | } |
5718 | ||
21f581a5 MC |
5719 | static int tg3_rx_prodring_init(struct tg3 *tp, |
5720 | struct tg3_rx_prodring_set *tpr) | |
cf7a7298 | 5721 | { |
21f581a5 MC |
5722 | tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) * |
5723 | TG3_RX_RING_SIZE, GFP_KERNEL); | |
5724 | if (!tpr->rx_std_buffers) | |
cf7a7298 MC |
5725 | return -ENOMEM; |
5726 | ||
21f581a5 MC |
5727 | tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES, |
5728 | &tpr->rx_std_mapping); | |
5729 | if (!tpr->rx_std) | |
cf7a7298 MC |
5730 | goto err_out; |
5731 | ||
5732 | if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) { | |
21f581a5 MC |
5733 | tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) * |
5734 | TG3_RX_JUMBO_RING_SIZE, | |
5735 | GFP_KERNEL); | |
5736 | if (!tpr->rx_jmb_buffers) | |
cf7a7298 MC |
5737 | goto err_out; |
5738 | ||
21f581a5 MC |
5739 | tpr->rx_jmb = pci_alloc_consistent(tp->pdev, |
5740 | TG3_RX_JUMBO_RING_BYTES, | |
5741 | &tpr->rx_jmb_mapping); | |
5742 | if (!tpr->rx_jmb) | |
cf7a7298 MC |
5743 | goto err_out; |
5744 | } | |
5745 | ||
5746 | return 0; | |
5747 | ||
5748 | err_out: | |
21f581a5 | 5749 | tg3_rx_prodring_fini(tp, tpr); |
cf7a7298 MC |
5750 | return -ENOMEM; |
5751 | } | |
5752 | ||
5753 | /* Free up pending packets in all rx/tx rings. | |
5754 | * | |
5755 | * The chip has been shut down and the driver detached from | |
5756 | * the networking, so no interrupts or new tx packets will | |
5757 | * end up in the driver. tp->{tx,}lock is not held and we are not | |
5758 | * in an interrupt context and thus may sleep. | |
5759 | */ | |
5760 | static void tg3_free_rings(struct tg3 *tp) | |
5761 | { | |
f77a6a8e | 5762 | int i, j; |
cf7a7298 | 5763 | |
f77a6a8e MC |
5764 | for (j = 0; j < tp->irq_cnt; j++) { |
5765 | struct tg3_napi *tnapi = &tp->napi[j]; | |
cf7a7298 | 5766 | |
f77a6a8e MC |
5767 | for (i = 0; i < TG3_TX_RING_SIZE; ) { |
5768 | struct tx_ring_info *txp; | |
5769 | struct sk_buff *skb; | |
cf7a7298 | 5770 | |
f77a6a8e MC |
5771 | txp = &tnapi->tx_buffers[i]; |
5772 | skb = txp->skb; | |
cf7a7298 | 5773 | |
f77a6a8e MC |
5774 | if (skb == NULL) { |
5775 | i++; | |
5776 | continue; | |
5777 | } | |
cf7a7298 | 5778 | |
f77a6a8e | 5779 | skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE); |
cf7a7298 | 5780 | |
f77a6a8e | 5781 | txp->skb = NULL; |
cf7a7298 | 5782 | |
f77a6a8e MC |
5783 | i += skb_shinfo(skb)->nr_frags + 1; |
5784 | ||
5785 | dev_kfree_skb_any(skb); | |
5786 | } | |
cf7a7298 MC |
5787 | } |
5788 | ||
21f581a5 | 5789 | tg3_rx_prodring_free(tp, &tp->prodring[0]); |
cf7a7298 MC |
5790 | } |
5791 | ||
5792 | /* Initialize tx/rx rings for packet processing. | |
5793 | * | |
5794 | * The chip has been shut down and the driver detached from | |
5795 | * the networking, so no interrupts or new tx packets will | |
5796 | * end up in the driver. tp->{tx,}lock are held and thus | |
5797 | * we may not sleep. | |
5798 | */ | |
5799 | static int tg3_init_rings(struct tg3 *tp) | |
5800 | { | |
f77a6a8e | 5801 | int i; |
72334482 | 5802 | |
cf7a7298 MC |
5803 | /* Free up all the SKBs. */ |
5804 | tg3_free_rings(tp); | |
5805 | ||
f77a6a8e MC |
5806 | for (i = 0; i < tp->irq_cnt; i++) { |
5807 | struct tg3_napi *tnapi = &tp->napi[i]; | |
5808 | ||
5809 | tnapi->last_tag = 0; | |
5810 | tnapi->last_irq_tag = 0; | |
5811 | tnapi->hw_status->status = 0; | |
5812 | tnapi->hw_status->status_tag = 0; | |
5813 | memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE); | |
cf7a7298 | 5814 | |
f77a6a8e MC |
5815 | tnapi->tx_prod = 0; |
5816 | tnapi->tx_cons = 0; | |
5817 | memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES); | |
5818 | ||
5819 | tnapi->rx_rcb_ptr = 0; | |
5820 | memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp)); | |
5821 | } | |
72334482 | 5822 | |
21f581a5 | 5823 | return tg3_rx_prodring_alloc(tp, &tp->prodring[0]); |
cf7a7298 MC |
5824 | } |
5825 | ||
5826 | /* | |
5827 | * Must not be invoked with interrupt sources disabled and | |
5828 | * the hardware shutdown down. | |
5829 | */ | |
5830 | static void tg3_free_consistent(struct tg3 *tp) | |
5831 | { | |
f77a6a8e | 5832 | int i; |
898a56f8 | 5833 | |
f77a6a8e MC |
5834 | for (i = 0; i < tp->irq_cnt; i++) { |
5835 | struct tg3_napi *tnapi = &tp->napi[i]; | |
5836 | ||
5837 | if (tnapi->tx_ring) { | |
5838 | pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES, | |
5839 | tnapi->tx_ring, tnapi->tx_desc_mapping); | |
5840 | tnapi->tx_ring = NULL; | |
5841 | } | |
5842 | ||
5843 | kfree(tnapi->tx_buffers); | |
5844 | tnapi->tx_buffers = NULL; | |
5845 | ||
5846 | if (tnapi->rx_rcb) { | |
5847 | pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp), | |
5848 | tnapi->rx_rcb, | |
5849 | tnapi->rx_rcb_mapping); | |
5850 | tnapi->rx_rcb = NULL; | |
5851 | } | |
5852 | ||
5853 | if (tnapi->hw_status) { | |
5854 | pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE, | |
5855 | tnapi->hw_status, | |
5856 | tnapi->status_mapping); | |
5857 | tnapi->hw_status = NULL; | |
5858 | } | |
1da177e4 | 5859 | } |
f77a6a8e | 5860 | |
1da177e4 LT |
5861 | if (tp->hw_stats) { |
5862 | pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats), | |
5863 | tp->hw_stats, tp->stats_mapping); | |
5864 | tp->hw_stats = NULL; | |
5865 | } | |
f77a6a8e | 5866 | |
21f581a5 | 5867 | tg3_rx_prodring_fini(tp, &tp->prodring[0]); |
1da177e4 LT |
5868 | } |
5869 | ||
5870 | /* | |
5871 | * Must not be invoked with interrupt sources disabled and | |
5872 | * the hardware shutdown down. Can sleep. | |
5873 | */ | |
5874 | static int tg3_alloc_consistent(struct tg3 *tp) | |
5875 | { | |
f77a6a8e | 5876 | int i; |
898a56f8 | 5877 | |
21f581a5 | 5878 | if (tg3_rx_prodring_init(tp, &tp->prodring[0])) |
1da177e4 LT |
5879 | return -ENOMEM; |
5880 | ||
f77a6a8e MC |
5881 | tp->hw_stats = pci_alloc_consistent(tp->pdev, |
5882 | sizeof(struct tg3_hw_stats), | |
5883 | &tp->stats_mapping); | |
5884 | if (!tp->hw_stats) | |
1da177e4 LT |
5885 | goto err_out; |
5886 | ||
f77a6a8e | 5887 | memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats)); |
1da177e4 | 5888 | |
f77a6a8e MC |
5889 | for (i = 0; i < tp->irq_cnt; i++) { |
5890 | struct tg3_napi *tnapi = &tp->napi[i]; | |
1da177e4 | 5891 | |
f77a6a8e MC |
5892 | tnapi->hw_status = pci_alloc_consistent(tp->pdev, |
5893 | TG3_HW_STATUS_SIZE, | |
5894 | &tnapi->status_mapping); | |
5895 | if (!tnapi->hw_status) | |
5896 | goto err_out; | |
898a56f8 | 5897 | |
f77a6a8e | 5898 | memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE); |
72334482 | 5899 | |
f77a6a8e MC |
5900 | tnapi->rx_rcb = pci_alloc_consistent(tp->pdev, |
5901 | TG3_RX_RCB_RING_BYTES(tp), | |
5902 | &tnapi->rx_rcb_mapping); | |
5903 | if (!tnapi->rx_rcb) | |
5904 | goto err_out; | |
72334482 | 5905 | |
f77a6a8e | 5906 | memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp)); |
1da177e4 | 5907 | |
f77a6a8e MC |
5908 | tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) * |
5909 | TG3_TX_RING_SIZE, GFP_KERNEL); | |
5910 | if (!tnapi->tx_buffers) | |
5911 | goto err_out; | |
5912 | ||
5913 | tnapi->tx_ring = pci_alloc_consistent(tp->pdev, | |
5914 | TG3_TX_RING_BYTES, | |
5915 | &tnapi->tx_desc_mapping); | |
5916 | if (!tnapi->tx_ring) | |
5917 | goto err_out; | |
5918 | } | |
1da177e4 LT |
5919 | |
5920 | return 0; | |
5921 | ||
5922 | err_out: | |
5923 | tg3_free_consistent(tp); | |
5924 | return -ENOMEM; | |
5925 | } | |
5926 | ||
5927 | #define MAX_WAIT_CNT 1000 | |
5928 | ||
5929 | /* To stop a block, clear the enable bit and poll till it | |
5930 | * clears. tp->lock is held. | |
5931 | */ | |
b3b7d6be | 5932 | static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent) |
1da177e4 LT |
5933 | { |
5934 | unsigned int i; | |
5935 | u32 val; | |
5936 | ||
5937 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) { | |
5938 | switch (ofs) { | |
5939 | case RCVLSC_MODE: | |
5940 | case DMAC_MODE: | |
5941 | case MBFREE_MODE: | |
5942 | case BUFMGR_MODE: | |
5943 | case MEMARB_MODE: | |
5944 | /* We can't enable/disable these bits of the | |
5945 | * 5705/5750, just say success. | |
5946 | */ | |
5947 | return 0; | |
5948 | ||
5949 | default: | |
5950 | break; | |
855e1111 | 5951 | } |
1da177e4 LT |
5952 | } |
5953 | ||
5954 | val = tr32(ofs); | |
5955 | val &= ~enable_bit; | |
5956 | tw32_f(ofs, val); | |
5957 | ||
5958 | for (i = 0; i < MAX_WAIT_CNT; i++) { | |
5959 | udelay(100); | |
5960 | val = tr32(ofs); | |
5961 | if ((val & enable_bit) == 0) | |
5962 | break; | |
5963 | } | |
5964 | ||
b3b7d6be | 5965 | if (i == MAX_WAIT_CNT && !silent) { |
1da177e4 LT |
5966 | printk(KERN_ERR PFX "tg3_stop_block timed out, " |
5967 | "ofs=%lx enable_bit=%x\n", | |
5968 | ofs, enable_bit); | |
5969 | return -ENODEV; | |
5970 | } | |
5971 | ||
5972 | return 0; | |
5973 | } | |
5974 | ||
5975 | /* tp->lock is held. */ | |
b3b7d6be | 5976 | static int tg3_abort_hw(struct tg3 *tp, int silent) |
1da177e4 LT |
5977 | { |
5978 | int i, err; | |
5979 | ||
5980 | tg3_disable_ints(tp); | |
5981 | ||
5982 | tp->rx_mode &= ~RX_MODE_ENABLE; | |
5983 | tw32_f(MAC_RX_MODE, tp->rx_mode); | |
5984 | udelay(10); | |
5985 | ||
b3b7d6be DM |
5986 | err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent); |
5987 | err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent); | |
5988 | err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent); | |
5989 | err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent); | |
5990 | err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent); | |
5991 | err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent); | |
5992 | ||
5993 | err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent); | |
5994 | err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent); | |
5995 | err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent); | |
5996 | err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent); | |
5997 | err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent); | |
5998 | err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent); | |
5999 | err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent); | |
1da177e4 LT |
6000 | |
6001 | tp->mac_mode &= ~MAC_MODE_TDE_ENABLE; | |
6002 | tw32_f(MAC_MODE, tp->mac_mode); | |
6003 | udelay(40); | |
6004 | ||
6005 | tp->tx_mode &= ~TX_MODE_ENABLE; | |
6006 | tw32_f(MAC_TX_MODE, tp->tx_mode); | |
6007 | ||
6008 | for (i = 0; i < MAX_WAIT_CNT; i++) { | |
6009 | udelay(100); | |
6010 | if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE)) | |
6011 | break; | |
6012 | } | |
6013 | if (i >= MAX_WAIT_CNT) { | |
6014 | printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, " | |
6015 | "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n", | |
6016 | tp->dev->name, tr32(MAC_TX_MODE)); | |
e6de8ad1 | 6017 | err |= -ENODEV; |
1da177e4 LT |
6018 | } |
6019 | ||
e6de8ad1 | 6020 | err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent); |
b3b7d6be DM |
6021 | err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent); |
6022 | err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent); | |
1da177e4 LT |
6023 | |
6024 | tw32(FTQ_RESET, 0xffffffff); | |
6025 | tw32(FTQ_RESET, 0x00000000); | |
6026 | ||
b3b7d6be DM |
6027 | err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent); |
6028 | err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent); | |
1da177e4 | 6029 | |
f77a6a8e MC |
6030 | for (i = 0; i < tp->irq_cnt; i++) { |
6031 | struct tg3_napi *tnapi = &tp->napi[i]; | |
6032 | if (tnapi->hw_status) | |
6033 | memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE); | |
6034 | } | |
1da177e4 LT |
6035 | if (tp->hw_stats) |
6036 | memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats)); | |
6037 | ||
1da177e4 LT |
6038 | return err; |
6039 | } | |
6040 | ||
0d3031d9 MC |
6041 | static void tg3_ape_send_event(struct tg3 *tp, u32 event) |
6042 | { | |
6043 | int i; | |
6044 | u32 apedata; | |
6045 | ||
6046 | apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG); | |
6047 | if (apedata != APE_SEG_SIG_MAGIC) | |
6048 | return; | |
6049 | ||
6050 | apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS); | |
731fd79c | 6051 | if (!(apedata & APE_FW_STATUS_READY)) |
0d3031d9 MC |
6052 | return; |
6053 | ||
6054 | /* Wait for up to 1 millisecond for APE to service previous event. */ | |
6055 | for (i = 0; i < 10; i++) { | |
6056 | if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM)) | |
6057 | return; | |
6058 | ||
6059 | apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS); | |
6060 | ||
6061 | if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING)) | |
6062 | tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, | |
6063 | event | APE_EVENT_STATUS_EVENT_PENDING); | |
6064 | ||
6065 | tg3_ape_unlock(tp, TG3_APE_LOCK_MEM); | |
6066 | ||
6067 | if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING)) | |
6068 | break; | |
6069 | ||
6070 | udelay(100); | |
6071 | } | |
6072 | ||
6073 | if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING)) | |
6074 | tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1); | |
6075 | } | |
6076 | ||
6077 | static void tg3_ape_driver_state_change(struct tg3 *tp, int kind) | |
6078 | { | |
6079 | u32 event; | |
6080 | u32 apedata; | |
6081 | ||
6082 | if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) | |
6083 | return; | |
6084 | ||
6085 | switch (kind) { | |
6086 | case RESET_KIND_INIT: | |
6087 | tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, | |
6088 | APE_HOST_SEG_SIG_MAGIC); | |
6089 | tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN, | |
6090 | APE_HOST_SEG_LEN_MAGIC); | |
6091 | apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT); | |
6092 | tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata); | |
6093 | tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID, | |
6094 | APE_HOST_DRIVER_ID_MAGIC); | |
6095 | tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR, | |
6096 | APE_HOST_BEHAV_NO_PHYLOCK); | |
6097 | ||
6098 | event = APE_EVENT_STATUS_STATE_START; | |
6099 | break; | |
6100 | case RESET_KIND_SHUTDOWN: | |
b2aee154 MC |
6101 | /* With the interface we are currently using, |
6102 | * APE does not track driver state. Wiping | |
6103 | * out the HOST SEGMENT SIGNATURE forces | |
6104 | * the APE to assume OS absent status. | |
6105 | */ | |
6106 | tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0); | |
6107 | ||
0d3031d9 MC |
6108 | event = APE_EVENT_STATUS_STATE_UNLOAD; |
6109 | break; | |
6110 | case RESET_KIND_SUSPEND: | |
6111 | event = APE_EVENT_STATUS_STATE_SUSPEND; | |
6112 | break; | |
6113 | default: | |
6114 | return; | |
6115 | } | |
6116 | ||
6117 | event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE; | |
6118 | ||
6119 | tg3_ape_send_event(tp, event); | |
6120 | } | |
6121 | ||
1da177e4 LT |
6122 | /* tp->lock is held. */ |
6123 | static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind) | |
6124 | { | |
f49639e6 DM |
6125 | tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX, |
6126 | NIC_SRAM_FIRMWARE_MBOX_MAGIC1); | |
1da177e4 LT |
6127 | |
6128 | if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) { | |
6129 | switch (kind) { | |
6130 | case RESET_KIND_INIT: | |
6131 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6132 | DRV_STATE_START); | |
6133 | break; | |
6134 | ||
6135 | case RESET_KIND_SHUTDOWN: | |
6136 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6137 | DRV_STATE_UNLOAD); | |
6138 | break; | |
6139 | ||
6140 | case RESET_KIND_SUSPEND: | |
6141 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6142 | DRV_STATE_SUSPEND); | |
6143 | break; | |
6144 | ||
6145 | default: | |
6146 | break; | |
855e1111 | 6147 | } |
1da177e4 | 6148 | } |
0d3031d9 MC |
6149 | |
6150 | if (kind == RESET_KIND_INIT || | |
6151 | kind == RESET_KIND_SUSPEND) | |
6152 | tg3_ape_driver_state_change(tp, kind); | |
1da177e4 LT |
6153 | } |
6154 | ||
6155 | /* tp->lock is held. */ | |
6156 | static void tg3_write_sig_post_reset(struct tg3 *tp, int kind) | |
6157 | { | |
6158 | if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) { | |
6159 | switch (kind) { | |
6160 | case RESET_KIND_INIT: | |
6161 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6162 | DRV_STATE_START_DONE); | |
6163 | break; | |
6164 | ||
6165 | case RESET_KIND_SHUTDOWN: | |
6166 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6167 | DRV_STATE_UNLOAD_DONE); | |
6168 | break; | |
6169 | ||
6170 | default: | |
6171 | break; | |
855e1111 | 6172 | } |
1da177e4 | 6173 | } |
0d3031d9 MC |
6174 | |
6175 | if (kind == RESET_KIND_SHUTDOWN) | |
6176 | tg3_ape_driver_state_change(tp, kind); | |
1da177e4 LT |
6177 | } |
6178 | ||
6179 | /* tp->lock is held. */ | |
6180 | static void tg3_write_sig_legacy(struct tg3 *tp, int kind) | |
6181 | { | |
6182 | if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) { | |
6183 | switch (kind) { | |
6184 | case RESET_KIND_INIT: | |
6185 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6186 | DRV_STATE_START); | |
6187 | break; | |
6188 | ||
6189 | case RESET_KIND_SHUTDOWN: | |
6190 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6191 | DRV_STATE_UNLOAD); | |
6192 | break; | |
6193 | ||
6194 | case RESET_KIND_SUSPEND: | |
6195 | tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX, | |
6196 | DRV_STATE_SUSPEND); | |
6197 | break; | |
6198 | ||
6199 | default: | |
6200 | break; | |
855e1111 | 6201 | } |
1da177e4 LT |
6202 | } |
6203 | } | |
6204 | ||
7a6f4369 MC |
6205 | static int tg3_poll_fw(struct tg3 *tp) |
6206 | { | |
6207 | int i; | |
6208 | u32 val; | |
6209 | ||
b5d3772c | 6210 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
0ccead18 GZ |
6211 | /* Wait up to 20ms for init done. */ |
6212 | for (i = 0; i < 200; i++) { | |
b5d3772c MC |
6213 | if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE) |
6214 | return 0; | |
0ccead18 | 6215 | udelay(100); |
b5d3772c MC |
6216 | } |
6217 | return -ENODEV; | |
6218 | } | |
6219 | ||
7a6f4369 MC |
6220 | /* Wait for firmware initialization to complete. */ |
6221 | for (i = 0; i < 100000; i++) { | |
6222 | tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val); | |
6223 | if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1) | |
6224 | break; | |
6225 | udelay(10); | |
6226 | } | |
6227 | ||
6228 | /* Chip might not be fitted with firmware. Some Sun onboard | |
6229 | * parts are configured like that. So don't signal the timeout | |
6230 | * of the above loop as an error, but do report the lack of | |
6231 | * running firmware once. | |
6232 | */ | |
6233 | if (i >= 100000 && | |
6234 | !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) { | |
6235 | tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED; | |
6236 | ||
6237 | printk(KERN_INFO PFX "%s: No firmware running.\n", | |
6238 | tp->dev->name); | |
6239 | } | |
6240 | ||
6241 | return 0; | |
6242 | } | |
6243 | ||
ee6a99b5 MC |
6244 | /* Save PCI command register before chip reset */ |
6245 | static void tg3_save_pci_state(struct tg3 *tp) | |
6246 | { | |
8a6eac90 | 6247 | pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd); |
ee6a99b5 MC |
6248 | } |
6249 | ||
6250 | /* Restore PCI state after chip reset */ | |
6251 | static void tg3_restore_pci_state(struct tg3 *tp) | |
6252 | { | |
6253 | u32 val; | |
6254 | ||
6255 | /* Re-enable indirect register accesses. */ | |
6256 | pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, | |
6257 | tp->misc_host_ctrl); | |
6258 | ||
6259 | /* Set MAX PCI retry to zero. */ | |
6260 | val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE); | |
6261 | if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 && | |
6262 | (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) | |
6263 | val |= PCISTATE_RETRY_SAME_DMA; | |
0d3031d9 MC |
6264 | /* Allow reads and writes to the APE register and memory space. */ |
6265 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) | |
6266 | val |= PCISTATE_ALLOW_APE_CTLSPC_WR | | |
6267 | PCISTATE_ALLOW_APE_SHMEM_WR; | |
ee6a99b5 MC |
6268 | pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val); |
6269 | ||
8a6eac90 | 6270 | pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd); |
ee6a99b5 | 6271 | |
fcb389df MC |
6272 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) { |
6273 | if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) | |
6274 | pcie_set_readrq(tp->pdev, 4096); | |
6275 | else { | |
6276 | pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, | |
6277 | tp->pci_cacheline_sz); | |
6278 | pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER, | |
6279 | tp->pci_lat_timer); | |
6280 | } | |
114342f2 | 6281 | } |
5f5c51e3 | 6282 | |
ee6a99b5 | 6283 | /* Make sure PCI-X relaxed ordering bit is clear. */ |
52f4490c | 6284 | if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) { |
9974a356 MC |
6285 | u16 pcix_cmd; |
6286 | ||
6287 | pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD, | |
6288 | &pcix_cmd); | |
6289 | pcix_cmd &= ~PCI_X_CMD_ERO; | |
6290 | pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD, | |
6291 | pcix_cmd); | |
6292 | } | |
ee6a99b5 MC |
6293 | |
6294 | if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) { | |
ee6a99b5 MC |
6295 | |
6296 | /* Chip reset on 5780 will reset MSI enable bit, | |
6297 | * so need to restore it. | |
6298 | */ | |
6299 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) { | |
6300 | u16 ctrl; | |
6301 | ||
6302 | pci_read_config_word(tp->pdev, | |
6303 | tp->msi_cap + PCI_MSI_FLAGS, | |
6304 | &ctrl); | |
6305 | pci_write_config_word(tp->pdev, | |
6306 | tp->msi_cap + PCI_MSI_FLAGS, | |
6307 | ctrl | PCI_MSI_FLAGS_ENABLE); | |
6308 | val = tr32(MSGINT_MODE); | |
6309 | tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE); | |
6310 | } | |
6311 | } | |
6312 | } | |
6313 | ||
1da177e4 LT |
6314 | static void tg3_stop_fw(struct tg3 *); |
6315 | ||
6316 | /* tp->lock is held. */ | |
6317 | static int tg3_chip_reset(struct tg3 *tp) | |
6318 | { | |
6319 | u32 val; | |
1ee582d8 | 6320 | void (*write_op)(struct tg3 *, u32, u32); |
4f125f42 | 6321 | int i, err; |
1da177e4 | 6322 | |
f49639e6 DM |
6323 | tg3_nvram_lock(tp); |
6324 | ||
158d7abd MC |
6325 | tg3_mdio_stop(tp); |
6326 | ||
77b483f1 MC |
6327 | tg3_ape_lock(tp, TG3_APE_LOCK_GRC); |
6328 | ||
f49639e6 DM |
6329 | /* No matching tg3_nvram_unlock() after this because |
6330 | * chip reset below will undo the nvram lock. | |
6331 | */ | |
6332 | tp->nvram_lock_cnt = 0; | |
1da177e4 | 6333 | |
ee6a99b5 MC |
6334 | /* GRC_MISC_CFG core clock reset will clear the memory |
6335 | * enable bit in PCI register 4 and the MSI enable bit | |
6336 | * on some chips, so we save relevant registers here. | |
6337 | */ | |
6338 | tg3_save_pci_state(tp); | |
6339 | ||
d9ab5ad1 | 6340 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 || |
321d32a0 | 6341 | (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) |
d9ab5ad1 MC |
6342 | tw32(GRC_FASTBOOT_PC, 0); |
6343 | ||
1da177e4 LT |
6344 | /* |
6345 | * We must avoid the readl() that normally takes place. | |
6346 | * It locks machines, causes machine checks, and other | |
6347 | * fun things. So, temporarily disable the 5701 | |
6348 | * hardware workaround, while we do the reset. | |
6349 | */ | |
1ee582d8 MC |
6350 | write_op = tp->write32; |
6351 | if (write_op == tg3_write_flush_reg32) | |
6352 | tp->write32 = tg3_write32; | |
1da177e4 | 6353 | |
d18edcb2 MC |
6354 | /* Prevent the irq handler from reading or writing PCI registers |
6355 | * during chip reset when the memory enable bit in the PCI command | |
6356 | * register may be cleared. The chip does not generate interrupt | |
6357 | * at this time, but the irq handler may still be called due to irq | |
6358 | * sharing or irqpoll. | |
6359 | */ | |
6360 | tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING; | |
f77a6a8e MC |
6361 | for (i = 0; i < tp->irq_cnt; i++) { |
6362 | struct tg3_napi *tnapi = &tp->napi[i]; | |
6363 | if (tnapi->hw_status) { | |
6364 | tnapi->hw_status->status = 0; | |
6365 | tnapi->hw_status->status_tag = 0; | |
6366 | } | |
6367 | tnapi->last_tag = 0; | |
6368 | tnapi->last_irq_tag = 0; | |
b8fa2f3a | 6369 | } |
d18edcb2 | 6370 | smp_mb(); |
4f125f42 MC |
6371 | |
6372 | for (i = 0; i < tp->irq_cnt; i++) | |
6373 | synchronize_irq(tp->napi[i].irq_vec); | |
d18edcb2 | 6374 | |
255ca311 MC |
6375 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) { |
6376 | val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN; | |
6377 | tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS); | |
6378 | } | |
6379 | ||
1da177e4 LT |
6380 | /* do the reset */ |
6381 | val = GRC_MISC_CFG_CORECLK_RESET; | |
6382 | ||
6383 | if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) { | |
6384 | if (tr32(0x7e2c) == 0x60) { | |
6385 | tw32(0x7e2c, 0x20); | |
6386 | } | |
6387 | if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) { | |
6388 | tw32(GRC_MISC_CFG, (1 << 29)); | |
6389 | val |= (1 << 29); | |
6390 | } | |
6391 | } | |
6392 | ||
b5d3772c MC |
6393 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
6394 | tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET); | |
6395 | tw32(GRC_VCPU_EXT_CTRL, | |
6396 | tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU); | |
6397 | } | |
6398 | ||
1da177e4 LT |
6399 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) |
6400 | val |= GRC_MISC_CFG_KEEP_GPHY_POWER; | |
6401 | tw32(GRC_MISC_CFG, val); | |
6402 | ||
1ee582d8 MC |
6403 | /* restore 5701 hardware bug workaround write method */ |
6404 | tp->write32 = write_op; | |
1da177e4 LT |
6405 | |
6406 | /* Unfortunately, we have to delay before the PCI read back. | |
6407 | * Some 575X chips even will not respond to a PCI cfg access | |
6408 | * when the reset command is given to the chip. | |
6409 | * | |
6410 | * How do these hardware designers expect things to work | |
6411 | * properly if the PCI write is posted for a long period | |
6412 | * of time? It is always necessary to have some method by | |
6413 | * which a register read back can occur to push the write | |
6414 | * out which does the reset. | |
6415 | * | |
6416 | * For most tg3 variants the trick below was working. | |
6417 | * Ho hum... | |
6418 | */ | |
6419 | udelay(120); | |
6420 | ||
6421 | /* Flush PCI posted writes. The normal MMIO registers | |
6422 | * are inaccessible at this time so this is the only | |
6423 | * way to make this reliably (actually, this is no longer | |
6424 | * the case, see above). I tried to use indirect | |
6425 | * register read/write but this upset some 5701 variants. | |
6426 | */ | |
6427 | pci_read_config_dword(tp->pdev, PCI_COMMAND, &val); | |
6428 | ||
6429 | udelay(120); | |
6430 | ||
5e7dfd0f | 6431 | if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) { |
e7126997 MC |
6432 | u16 val16; |
6433 | ||
1da177e4 LT |
6434 | if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) { |
6435 | int i; | |
6436 | u32 cfg_val; | |
6437 | ||
6438 | /* Wait for link training to complete. */ | |
6439 | for (i = 0; i < 5000; i++) | |
6440 | udelay(100); | |
6441 | ||
6442 | pci_read_config_dword(tp->pdev, 0xc4, &cfg_val); | |
6443 | pci_write_config_dword(tp->pdev, 0xc4, | |
6444 | cfg_val | (1 << 15)); | |
6445 | } | |
5e7dfd0f | 6446 | |
e7126997 MC |
6447 | /* Clear the "no snoop" and "relaxed ordering" bits. */ |
6448 | pci_read_config_word(tp->pdev, | |
6449 | tp->pcie_cap + PCI_EXP_DEVCTL, | |
6450 | &val16); | |
6451 | val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN | | |
6452 | PCI_EXP_DEVCTL_NOSNOOP_EN); | |
6453 | /* | |
6454 | * Older PCIe devices only support the 128 byte | |
6455 | * MPS setting. Enforce the restriction. | |
5e7dfd0f | 6456 | */ |
e7126997 MC |
6457 | if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) || |
6458 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)) | |
6459 | val16 &= ~PCI_EXP_DEVCTL_PAYLOAD; | |
5e7dfd0f MC |
6460 | pci_write_config_word(tp->pdev, |
6461 | tp->pcie_cap + PCI_EXP_DEVCTL, | |
e7126997 | 6462 | val16); |
5e7dfd0f MC |
6463 | |
6464 | pcie_set_readrq(tp->pdev, 4096); | |
6465 | ||
6466 | /* Clear error status */ | |
6467 | pci_write_config_word(tp->pdev, | |
6468 | tp->pcie_cap + PCI_EXP_DEVSTA, | |
6469 | PCI_EXP_DEVSTA_CED | | |
6470 | PCI_EXP_DEVSTA_NFED | | |
6471 | PCI_EXP_DEVSTA_FED | | |
6472 | PCI_EXP_DEVSTA_URD); | |
1da177e4 LT |
6473 | } |
6474 | ||
ee6a99b5 | 6475 | tg3_restore_pci_state(tp); |
1da177e4 | 6476 | |
d18edcb2 MC |
6477 | tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING; |
6478 | ||
ee6a99b5 MC |
6479 | val = 0; |
6480 | if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) | |
4cf78e4f | 6481 | val = tr32(MEMARB_MODE); |
ee6a99b5 | 6482 | tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE); |
1da177e4 LT |
6483 | |
6484 | if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) { | |
6485 | tg3_stop_fw(tp); | |
6486 | tw32(0x5000, 0x400); | |
6487 | } | |
6488 | ||
6489 | tw32(GRC_MODE, tp->grc_mode); | |
6490 | ||
6491 | if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) { | |
ab0049b4 | 6492 | val = tr32(0xc4); |
1da177e4 LT |
6493 | |
6494 | tw32(0xc4, val | (1 << 15)); | |
6495 | } | |
6496 | ||
6497 | if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 && | |
6498 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) { | |
6499 | tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE; | |
6500 | if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) | |
6501 | tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN; | |
6502 | tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl); | |
6503 | } | |
6504 | ||
6505 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) { | |
6506 | tp->mac_mode = MAC_MODE_PORT_MODE_TBI; | |
6507 | tw32_f(MAC_MODE, tp->mac_mode); | |
747e8f8b MC |
6508 | } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) { |
6509 | tp->mac_mode = MAC_MODE_PORT_MODE_GMII; | |
6510 | tw32_f(MAC_MODE, tp->mac_mode); | |
3bda1258 MC |
6511 | } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) { |
6512 | tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN); | |
6513 | if (tp->mac_mode & MAC_MODE_APE_TX_EN) | |
6514 | tp->mac_mode |= MAC_MODE_TDE_ENABLE; | |
6515 | tw32_f(MAC_MODE, tp->mac_mode); | |
1da177e4 LT |
6516 | } else |
6517 | tw32_f(MAC_MODE, 0); | |
6518 | udelay(40); | |
6519 | ||
77b483f1 MC |
6520 | tg3_ape_unlock(tp, TG3_APE_LOCK_GRC); |
6521 | ||
7a6f4369 MC |
6522 | err = tg3_poll_fw(tp); |
6523 | if (err) | |
6524 | return err; | |
1da177e4 | 6525 | |
0a9140cf MC |
6526 | tg3_mdio_start(tp); |
6527 | ||
1da177e4 LT |
6528 | if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && |
6529 | tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) { | |
ab0049b4 | 6530 | val = tr32(0x7c00); |
1da177e4 LT |
6531 | |
6532 | tw32(0x7c00, val | (1 << 25)); | |
6533 | } | |
6534 | ||
6535 | /* Reprobe ASF enable state. */ | |
6536 | tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF; | |
6537 | tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE; | |
6538 | tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val); | |
6539 | if (val == NIC_SRAM_DATA_SIG_MAGIC) { | |
6540 | u32 nic_cfg; | |
6541 | ||
6542 | tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg); | |
6543 | if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) { | |
6544 | tp->tg3_flags |= TG3_FLAG_ENABLE_ASF; | |
4ba526ce | 6545 | tp->last_event_jiffies = jiffies; |
cbf46853 | 6546 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) |
1da177e4 LT |
6547 | tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE; |
6548 | } | |
6549 | } | |
6550 | ||
6551 | return 0; | |
6552 | } | |
6553 | ||
6554 | /* tp->lock is held. */ | |
6555 | static void tg3_stop_fw(struct tg3 *tp) | |
6556 | { | |
0d3031d9 MC |
6557 | if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) && |
6558 | !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) { | |
7c5026aa MC |
6559 | /* Wait for RX cpu to ACK the previous event. */ |
6560 | tg3_wait_for_event_ack(tp); | |
1da177e4 LT |
6561 | |
6562 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW); | |
4ba526ce MC |
6563 | |
6564 | tg3_generate_fw_event(tp); | |
1da177e4 | 6565 | |
7c5026aa MC |
6566 | /* Wait for RX cpu to ACK this event. */ |
6567 | tg3_wait_for_event_ack(tp); | |
1da177e4 LT |
6568 | } |
6569 | } | |
6570 | ||
6571 | /* tp->lock is held. */ | |
944d980e | 6572 | static int tg3_halt(struct tg3 *tp, int kind, int silent) |
1da177e4 LT |
6573 | { |
6574 | int err; | |
6575 | ||
6576 | tg3_stop_fw(tp); | |
6577 | ||
944d980e | 6578 | tg3_write_sig_pre_reset(tp, kind); |
1da177e4 | 6579 | |
b3b7d6be | 6580 | tg3_abort_hw(tp, silent); |
1da177e4 LT |
6581 | err = tg3_chip_reset(tp); |
6582 | ||
daba2a63 MC |
6583 | __tg3_set_mac_addr(tp, 0); |
6584 | ||
944d980e MC |
6585 | tg3_write_sig_legacy(tp, kind); |
6586 | tg3_write_sig_post_reset(tp, kind); | |
1da177e4 LT |
6587 | |
6588 | if (err) | |
6589 | return err; | |
6590 | ||
6591 | return 0; | |
6592 | } | |
6593 | ||
1da177e4 LT |
6594 | #define RX_CPU_SCRATCH_BASE 0x30000 |
6595 | #define RX_CPU_SCRATCH_SIZE 0x04000 | |
6596 | #define TX_CPU_SCRATCH_BASE 0x34000 | |
6597 | #define TX_CPU_SCRATCH_SIZE 0x04000 | |
6598 | ||
6599 | /* tp->lock is held. */ | |
6600 | static int tg3_halt_cpu(struct tg3 *tp, u32 offset) | |
6601 | { | |
6602 | int i; | |
6603 | ||
5d9428de ES |
6604 | BUG_ON(offset == TX_CPU_BASE && |
6605 | (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)); | |
1da177e4 | 6606 | |
b5d3772c MC |
6607 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
6608 | u32 val = tr32(GRC_VCPU_EXT_CTRL); | |
6609 | ||
6610 | tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU); | |
6611 | return 0; | |
6612 | } | |
1da177e4 LT |
6613 | if (offset == RX_CPU_BASE) { |
6614 | for (i = 0; i < 10000; i++) { | |
6615 | tw32(offset + CPU_STATE, 0xffffffff); | |
6616 | tw32(offset + CPU_MODE, CPU_MODE_HALT); | |
6617 | if (tr32(offset + CPU_MODE) & CPU_MODE_HALT) | |
6618 | break; | |
6619 | } | |
6620 | ||
6621 | tw32(offset + CPU_STATE, 0xffffffff); | |
6622 | tw32_f(offset + CPU_MODE, CPU_MODE_HALT); | |
6623 | udelay(10); | |
6624 | } else { | |
6625 | for (i = 0; i < 10000; i++) { | |
6626 | tw32(offset + CPU_STATE, 0xffffffff); | |
6627 | tw32(offset + CPU_MODE, CPU_MODE_HALT); | |
6628 | if (tr32(offset + CPU_MODE) & CPU_MODE_HALT) | |
6629 | break; | |
6630 | } | |
6631 | } | |
6632 | ||
6633 | if (i >= 10000) { | |
6634 | printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, " | |
6635 | "and %s CPU\n", | |
6636 | tp->dev->name, | |
6637 | (offset == RX_CPU_BASE ? "RX" : "TX")); | |
6638 | return -ENODEV; | |
6639 | } | |
ec41c7df MC |
6640 | |
6641 | /* Clear firmware's nvram arbitration. */ | |
6642 | if (tp->tg3_flags & TG3_FLAG_NVRAM) | |
6643 | tw32(NVRAM_SWARB, SWARB_REQ_CLR0); | |
1da177e4 LT |
6644 | return 0; |
6645 | } | |
6646 | ||
6647 | struct fw_info { | |
077f849d JSR |
6648 | unsigned int fw_base; |
6649 | unsigned int fw_len; | |
6650 | const __be32 *fw_data; | |
1da177e4 LT |
6651 | }; |
6652 | ||
6653 | /* tp->lock is held. */ | |
6654 | static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base, | |
6655 | int cpu_scratch_size, struct fw_info *info) | |
6656 | { | |
ec41c7df | 6657 | int err, lock_err, i; |
1da177e4 LT |
6658 | void (*write_op)(struct tg3 *, u32, u32); |
6659 | ||
6660 | if (cpu_base == TX_CPU_BASE && | |
6661 | (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { | |
6662 | printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load " | |
6663 | "TX cpu firmware on %s which is 5705.\n", | |
6664 | tp->dev->name); | |
6665 | return -EINVAL; | |
6666 | } | |
6667 | ||
6668 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) | |
6669 | write_op = tg3_write_mem; | |
6670 | else | |
6671 | write_op = tg3_write_indirect_reg32; | |
6672 | ||
1b628151 MC |
6673 | /* It is possible that bootcode is still loading at this point. |
6674 | * Get the nvram lock first before halting the cpu. | |
6675 | */ | |
ec41c7df | 6676 | lock_err = tg3_nvram_lock(tp); |
1da177e4 | 6677 | err = tg3_halt_cpu(tp, cpu_base); |
ec41c7df MC |
6678 | if (!lock_err) |
6679 | tg3_nvram_unlock(tp); | |
1da177e4 LT |
6680 | if (err) |
6681 | goto out; | |
6682 | ||
6683 | for (i = 0; i < cpu_scratch_size; i += sizeof(u32)) | |
6684 | write_op(tp, cpu_scratch_base + i, 0); | |
6685 | tw32(cpu_base + CPU_STATE, 0xffffffff); | |
6686 | tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT); | |
077f849d | 6687 | for (i = 0; i < (info->fw_len / sizeof(u32)); i++) |
1da177e4 | 6688 | write_op(tp, (cpu_scratch_base + |
077f849d | 6689 | (info->fw_base & 0xffff) + |
1da177e4 | 6690 | (i * sizeof(u32))), |
077f849d | 6691 | be32_to_cpu(info->fw_data[i])); |
1da177e4 LT |
6692 | |
6693 | err = 0; | |
6694 | ||
6695 | out: | |
1da177e4 LT |
6696 | return err; |
6697 | } | |
6698 | ||
6699 | /* tp->lock is held. */ | |
6700 | static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp) | |
6701 | { | |
6702 | struct fw_info info; | |
077f849d | 6703 | const __be32 *fw_data; |
1da177e4 LT |
6704 | int err, i; |
6705 | ||
077f849d JSR |
6706 | fw_data = (void *)tp->fw->data; |
6707 | ||
6708 | /* Firmware blob starts with version numbers, followed by | |
6709 | start address and length. We are setting complete length. | |
6710 | length = end_address_of_bss - start_address_of_text. | |
6711 | Remainder is the blob to be loaded contiguously | |
6712 | from start address. */ | |
6713 | ||
6714 | info.fw_base = be32_to_cpu(fw_data[1]); | |
6715 | info.fw_len = tp->fw->size - 12; | |
6716 | info.fw_data = &fw_data[3]; | |
1da177e4 LT |
6717 | |
6718 | err = tg3_load_firmware_cpu(tp, RX_CPU_BASE, | |
6719 | RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE, | |
6720 | &info); | |
6721 | if (err) | |
6722 | return err; | |
6723 | ||
6724 | err = tg3_load_firmware_cpu(tp, TX_CPU_BASE, | |
6725 | TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE, | |
6726 | &info); | |
6727 | if (err) | |
6728 | return err; | |
6729 | ||
6730 | /* Now startup only the RX cpu. */ | |
6731 | tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff); | |
077f849d | 6732 | tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base); |
1da177e4 LT |
6733 | |
6734 | for (i = 0; i < 5; i++) { | |
077f849d | 6735 | if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base) |
1da177e4 LT |
6736 | break; |
6737 | tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff); | |
6738 | tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT); | |
077f849d | 6739 | tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base); |
1da177e4 LT |
6740 | udelay(1000); |
6741 | } | |
6742 | if (i >= 5) { | |
6743 | printk(KERN_ERR PFX "tg3_load_firmware fails for %s " | |
6744 | "to set RX CPU PC, is %08x should be %08x\n", | |
6745 | tp->dev->name, tr32(RX_CPU_BASE + CPU_PC), | |
077f849d | 6746 | info.fw_base); |
1da177e4 LT |
6747 | return -ENODEV; |
6748 | } | |
6749 | tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff); | |
6750 | tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000); | |
6751 | ||
6752 | return 0; | |
6753 | } | |
6754 | ||
1da177e4 | 6755 | /* 5705 needs a special version of the TSO firmware. */ |
1da177e4 LT |
6756 | |
6757 | /* tp->lock is held. */ | |
6758 | static int tg3_load_tso_firmware(struct tg3 *tp) | |
6759 | { | |
6760 | struct fw_info info; | |
077f849d | 6761 | const __be32 *fw_data; |
1da177e4 LT |
6762 | unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size; |
6763 | int err, i; | |
6764 | ||
6765 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) | |
6766 | return 0; | |
6767 | ||
077f849d JSR |
6768 | fw_data = (void *)tp->fw->data; |
6769 | ||
6770 | /* Firmware blob starts with version numbers, followed by | |
6771 | start address and length. We are setting complete length. | |
6772 | length = end_address_of_bss - start_address_of_text. | |
6773 | Remainder is the blob to be loaded contiguously | |
6774 | from start address. */ | |
6775 | ||
6776 | info.fw_base = be32_to_cpu(fw_data[1]); | |
6777 | cpu_scratch_size = tp->fw_len; | |
6778 | info.fw_len = tp->fw->size - 12; | |
6779 | info.fw_data = &fw_data[3]; | |
6780 | ||
1da177e4 | 6781 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) { |
1da177e4 LT |
6782 | cpu_base = RX_CPU_BASE; |
6783 | cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705; | |
1da177e4 | 6784 | } else { |
1da177e4 LT |
6785 | cpu_base = TX_CPU_BASE; |
6786 | cpu_scratch_base = TX_CPU_SCRATCH_BASE; | |
6787 | cpu_scratch_size = TX_CPU_SCRATCH_SIZE; | |
6788 | } | |
6789 | ||
6790 | err = tg3_load_firmware_cpu(tp, cpu_base, | |
6791 | cpu_scratch_base, cpu_scratch_size, | |
6792 | &info); | |
6793 | if (err) | |
6794 | return err; | |
6795 | ||
6796 | /* Now startup the cpu. */ | |
6797 | tw32(cpu_base + CPU_STATE, 0xffffffff); | |
077f849d | 6798 | tw32_f(cpu_base + CPU_PC, info.fw_base); |
1da177e4 LT |
6799 | |
6800 | for (i = 0; i < 5; i++) { | |
077f849d | 6801 | if (tr32(cpu_base + CPU_PC) == info.fw_base) |
1da177e4 LT |
6802 | break; |
6803 | tw32(cpu_base + CPU_STATE, 0xffffffff); | |
6804 | tw32(cpu_base + CPU_MODE, CPU_MODE_HALT); | |
077f849d | 6805 | tw32_f(cpu_base + CPU_PC, info.fw_base); |
1da177e4 LT |
6806 | udelay(1000); |
6807 | } | |
6808 | if (i >= 5) { | |
6809 | printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s " | |
6810 | "to set CPU PC, is %08x should be %08x\n", | |
6811 | tp->dev->name, tr32(cpu_base + CPU_PC), | |
077f849d | 6812 | info.fw_base); |
1da177e4 LT |
6813 | return -ENODEV; |
6814 | } | |
6815 | tw32(cpu_base + CPU_STATE, 0xffffffff); | |
6816 | tw32_f(cpu_base + CPU_MODE, 0x00000000); | |
6817 | return 0; | |
6818 | } | |
6819 | ||
1da177e4 | 6820 | |
1da177e4 LT |
6821 | static int tg3_set_mac_addr(struct net_device *dev, void *p) |
6822 | { | |
6823 | struct tg3 *tp = netdev_priv(dev); | |
6824 | struct sockaddr *addr = p; | |
986e0aeb | 6825 | int err = 0, skip_mac_1 = 0; |
1da177e4 | 6826 | |
f9804ddb MC |
6827 | if (!is_valid_ether_addr(addr->sa_data)) |
6828 | return -EINVAL; | |
6829 | ||
1da177e4 LT |
6830 | memcpy(dev->dev_addr, addr->sa_data, dev->addr_len); |
6831 | ||
e75f7c90 MC |
6832 | if (!netif_running(dev)) |
6833 | return 0; | |
6834 | ||
58712ef9 | 6835 | if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) { |
986e0aeb | 6836 | u32 addr0_high, addr0_low, addr1_high, addr1_low; |
58712ef9 | 6837 | |
986e0aeb MC |
6838 | addr0_high = tr32(MAC_ADDR_0_HIGH); |
6839 | addr0_low = tr32(MAC_ADDR_0_LOW); | |
6840 | addr1_high = tr32(MAC_ADDR_1_HIGH); | |
6841 | addr1_low = tr32(MAC_ADDR_1_LOW); | |
6842 | ||
6843 | /* Skip MAC addr 1 if ASF is using it. */ | |
6844 | if ((addr0_high != addr1_high || addr0_low != addr1_low) && | |
6845 | !(addr1_high == 0 && addr1_low == 0)) | |
6846 | skip_mac_1 = 1; | |
58712ef9 | 6847 | } |
986e0aeb MC |
6848 | spin_lock_bh(&tp->lock); |
6849 | __tg3_set_mac_addr(tp, skip_mac_1); | |
6850 | spin_unlock_bh(&tp->lock); | |
1da177e4 | 6851 | |
b9ec6c1b | 6852 | return err; |
1da177e4 LT |
6853 | } |
6854 | ||
6855 | /* tp->lock is held. */ | |
6856 | static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr, | |
6857 | dma_addr_t mapping, u32 maxlen_flags, | |
6858 | u32 nic_addr) | |
6859 | { | |
6860 | tg3_write_mem(tp, | |
6861 | (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH), | |
6862 | ((u64) mapping >> 32)); | |
6863 | tg3_write_mem(tp, | |
6864 | (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW), | |
6865 | ((u64) mapping & 0xffffffff)); | |
6866 | tg3_write_mem(tp, | |
6867 | (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS), | |
6868 | maxlen_flags); | |
6869 | ||
6870 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
6871 | tg3_write_mem(tp, | |
6872 | (bdinfo_addr + TG3_BDINFO_NIC_ADDR), | |
6873 | nic_addr); | |
6874 | } | |
6875 | ||
6876 | static void __tg3_set_rx_mode(struct net_device *); | |
d244c892 | 6877 | static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec) |
15f9850d | 6878 | { |
b6080e12 MC |
6879 | int i; |
6880 | ||
6881 | if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) { | |
6882 | tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs); | |
6883 | tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames); | |
6884 | tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq); | |
6885 | ||
6886 | tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs); | |
6887 | tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames); | |
6888 | tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq); | |
6889 | } else { | |
6890 | tw32(HOSTCC_TXCOL_TICKS, 0); | |
6891 | tw32(HOSTCC_TXMAX_FRAMES, 0); | |
6892 | tw32(HOSTCC_TXCOAL_MAXF_INT, 0); | |
6893 | ||
6894 | tw32(HOSTCC_RXCOL_TICKS, 0); | |
6895 | tw32(HOSTCC_RXMAX_FRAMES, 0); | |
6896 | tw32(HOSTCC_RXCOAL_MAXF_INT, 0); | |
15f9850d | 6897 | } |
b6080e12 | 6898 | |
15f9850d DM |
6899 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { |
6900 | u32 val = ec->stats_block_coalesce_usecs; | |
6901 | ||
b6080e12 MC |
6902 | tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq); |
6903 | tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq); | |
6904 | ||
15f9850d DM |
6905 | if (!netif_carrier_ok(tp->dev)) |
6906 | val = 0; | |
6907 | ||
6908 | tw32(HOSTCC_STAT_COAL_TICKS, val); | |
6909 | } | |
b6080e12 MC |
6910 | |
6911 | for (i = 0; i < tp->irq_cnt - 1; i++) { | |
6912 | u32 reg; | |
6913 | ||
6914 | reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18; | |
6915 | tw32(reg, ec->rx_coalesce_usecs); | |
6916 | reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18; | |
6917 | tw32(reg, ec->tx_coalesce_usecs); | |
6918 | reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18; | |
6919 | tw32(reg, ec->rx_max_coalesced_frames); | |
6920 | reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18; | |
6921 | tw32(reg, ec->tx_max_coalesced_frames); | |
6922 | reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18; | |
6923 | tw32(reg, ec->rx_max_coalesced_frames_irq); | |
6924 | reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18; | |
6925 | tw32(reg, ec->tx_max_coalesced_frames_irq); | |
6926 | } | |
6927 | ||
6928 | for (; i < tp->irq_max - 1; i++) { | |
6929 | tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0); | |
6930 | tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0); | |
6931 | tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0); | |
6932 | tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0); | |
6933 | tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0); | |
6934 | tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0); | |
6935 | } | |
15f9850d | 6936 | } |
1da177e4 | 6937 | |
2d31ecaf MC |
6938 | /* tp->lock is held. */ |
6939 | static void tg3_rings_reset(struct tg3 *tp) | |
6940 | { | |
6941 | int i; | |
f77a6a8e | 6942 | u32 stblk, txrcb, rxrcb, limit; |
2d31ecaf MC |
6943 | struct tg3_napi *tnapi = &tp->napi[0]; |
6944 | ||
6945 | /* Disable all transmit rings but the first. */ | |
6946 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
6947 | limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16; | |
6948 | else | |
6949 | limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE; | |
6950 | ||
6951 | for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE; | |
6952 | txrcb < limit; txrcb += TG3_BDINFO_SIZE) | |
6953 | tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS, | |
6954 | BDINFO_FLAGS_DISABLED); | |
6955 | ||
6956 | ||
6957 | /* Disable all receive return rings but the first. */ | |
6958 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
6959 | limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16; | |
6960 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) | |
6961 | limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4; | |
6962 | else | |
6963 | limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE; | |
6964 | ||
6965 | for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE; | |
6966 | rxrcb < limit; rxrcb += TG3_BDINFO_SIZE) | |
6967 | tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS, | |
6968 | BDINFO_FLAGS_DISABLED); | |
6969 | ||
6970 | /* Disable interrupts */ | |
6971 | tw32_mailbox_f(tp->napi[0].int_mbox, 1); | |
6972 | ||
6973 | /* Zero mailbox registers. */ | |
f77a6a8e MC |
6974 | if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) { |
6975 | for (i = 1; i < TG3_IRQ_MAX_VECS; i++) { | |
6976 | tp->napi[i].tx_prod = 0; | |
6977 | tp->napi[i].tx_cons = 0; | |
6978 | tw32_mailbox(tp->napi[i].prodmbox, 0); | |
6979 | tw32_rx_mbox(tp->napi[i].consmbox, 0); | |
6980 | tw32_mailbox_f(tp->napi[i].int_mbox, 1); | |
6981 | } | |
6982 | } else { | |
6983 | tp->napi[0].tx_prod = 0; | |
6984 | tp->napi[0].tx_cons = 0; | |
6985 | tw32_mailbox(tp->napi[0].prodmbox, 0); | |
6986 | tw32_rx_mbox(tp->napi[0].consmbox, 0); | |
6987 | } | |
2d31ecaf MC |
6988 | |
6989 | /* Make sure the NIC-based send BD rings are disabled. */ | |
6990 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { | |
6991 | u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW; | |
6992 | for (i = 0; i < 16; i++) | |
6993 | tw32_tx_mbox(mbox + i * 8, 0); | |
6994 | } | |
6995 | ||
6996 | txrcb = NIC_SRAM_SEND_RCB; | |
6997 | rxrcb = NIC_SRAM_RCV_RET_RCB; | |
6998 | ||
6999 | /* Clear status block in ram. */ | |
7000 | memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE); | |
7001 | ||
7002 | /* Set status block DMA address */ | |
7003 | tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH, | |
7004 | ((u64) tnapi->status_mapping >> 32)); | |
7005 | tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW, | |
7006 | ((u64) tnapi->status_mapping & 0xffffffff)); | |
7007 | ||
f77a6a8e MC |
7008 | if (tnapi->tx_ring) { |
7009 | tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping, | |
7010 | (TG3_TX_RING_SIZE << | |
7011 | BDINFO_FLAGS_MAXLEN_SHIFT), | |
7012 | NIC_SRAM_TX_BUFFER_DESC); | |
7013 | txrcb += TG3_BDINFO_SIZE; | |
7014 | } | |
7015 | ||
7016 | if (tnapi->rx_rcb) { | |
7017 | tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping, | |
7018 | (TG3_RX_RCB_RING_SIZE(tp) << | |
7019 | BDINFO_FLAGS_MAXLEN_SHIFT), 0); | |
7020 | rxrcb += TG3_BDINFO_SIZE; | |
7021 | } | |
7022 | ||
7023 | stblk = HOSTCC_STATBLCK_RING1; | |
2d31ecaf | 7024 | |
f77a6a8e MC |
7025 | for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) { |
7026 | u64 mapping = (u64)tnapi->status_mapping; | |
7027 | tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32); | |
7028 | tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff); | |
7029 | ||
7030 | /* Clear status block in ram. */ | |
7031 | memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE); | |
7032 | ||
7033 | tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping, | |
7034 | (TG3_TX_RING_SIZE << | |
7035 | BDINFO_FLAGS_MAXLEN_SHIFT), | |
7036 | NIC_SRAM_TX_BUFFER_DESC); | |
7037 | ||
7038 | tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping, | |
7039 | (TG3_RX_RCB_RING_SIZE(tp) << | |
7040 | BDINFO_FLAGS_MAXLEN_SHIFT), 0); | |
7041 | ||
7042 | stblk += 8; | |
7043 | txrcb += TG3_BDINFO_SIZE; | |
7044 | rxrcb += TG3_BDINFO_SIZE; | |
7045 | } | |
2d31ecaf MC |
7046 | } |
7047 | ||
1da177e4 | 7048 | /* tp->lock is held. */ |
8e7a22e3 | 7049 | static int tg3_reset_hw(struct tg3 *tp, int reset_phy) |
1da177e4 LT |
7050 | { |
7051 | u32 val, rdmac_mode; | |
7052 | int i, err, limit; | |
21f581a5 | 7053 | struct tg3_rx_prodring_set *tpr = &tp->prodring[0]; |
1da177e4 LT |
7054 | |
7055 | tg3_disable_ints(tp); | |
7056 | ||
7057 | tg3_stop_fw(tp); | |
7058 | ||
7059 | tg3_write_sig_pre_reset(tp, RESET_KIND_INIT); | |
7060 | ||
7061 | if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) { | |
e6de8ad1 | 7062 | tg3_abort_hw(tp, 1); |
1da177e4 LT |
7063 | } |
7064 | ||
dd477003 MC |
7065 | if (reset_phy && |
7066 | !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) | |
d4d2c558 MC |
7067 | tg3_phy_reset(tp); |
7068 | ||
1da177e4 LT |
7069 | err = tg3_chip_reset(tp); |
7070 | if (err) | |
7071 | return err; | |
7072 | ||
7073 | tg3_write_sig_legacy(tp, RESET_KIND_INIT); | |
7074 | ||
bcb37f6c | 7075 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) { |
d30cdd28 MC |
7076 | val = tr32(TG3_CPMU_CTRL); |
7077 | val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE); | |
7078 | tw32(TG3_CPMU_CTRL, val); | |
9acb961e MC |
7079 | |
7080 | val = tr32(TG3_CPMU_LSPD_10MB_CLK); | |
7081 | val &= ~CPMU_LSPD_10MB_MACCLK_MASK; | |
7082 | val |= CPMU_LSPD_10MB_MACCLK_6_25; | |
7083 | tw32(TG3_CPMU_LSPD_10MB_CLK, val); | |
7084 | ||
7085 | val = tr32(TG3_CPMU_LNK_AWARE_PWRMD); | |
7086 | val &= ~CPMU_LNK_AWARE_MACCLK_MASK; | |
7087 | val |= CPMU_LNK_AWARE_MACCLK_6_25; | |
7088 | tw32(TG3_CPMU_LNK_AWARE_PWRMD, val); | |
7089 | ||
7090 | val = tr32(TG3_CPMU_HST_ACC); | |
7091 | val &= ~CPMU_HST_ACC_MACCLK_MASK; | |
7092 | val |= CPMU_HST_ACC_MACCLK_6_25; | |
7093 | tw32(TG3_CPMU_HST_ACC, val); | |
d30cdd28 MC |
7094 | } |
7095 | ||
33466d93 MC |
7096 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) { |
7097 | val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK; | |
7098 | val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN | | |
7099 | PCIE_PWR_MGMT_L1_THRESH_4MS; | |
7100 | tw32(PCIE_PWR_MGMT_THRESH, val); | |
521e6b90 MC |
7101 | |
7102 | val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK; | |
7103 | tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS); | |
7104 | ||
7105 | tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR); | |
33466d93 MC |
7106 | } |
7107 | ||
255ca311 MC |
7108 | if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) { |
7109 | val = tr32(TG3_PCIE_LNKCTL); | |
7110 | if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) | |
7111 | val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS; | |
7112 | else | |
7113 | val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS; | |
7114 | tw32(TG3_PCIE_LNKCTL, val); | |
7115 | } | |
7116 | ||
1da177e4 LT |
7117 | /* This works around an issue with Athlon chipsets on |
7118 | * B3 tigon3 silicon. This bit has no effect on any | |
7119 | * other revision. But do not set this on PCI Express | |
795d01c5 | 7120 | * chips and don't even touch the clocks if the CPMU is present. |
1da177e4 | 7121 | */ |
795d01c5 MC |
7122 | if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) { |
7123 | if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) | |
7124 | tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT; | |
7125 | tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl); | |
7126 | } | |
1da177e4 LT |
7127 | |
7128 | if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 && | |
7129 | (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) { | |
7130 | val = tr32(TG3PCI_PCISTATE); | |
7131 | val |= PCISTATE_RETRY_SAME_DMA; | |
7132 | tw32(TG3PCI_PCISTATE, val); | |
7133 | } | |
7134 | ||
0d3031d9 MC |
7135 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) { |
7136 | /* Allow reads and writes to the | |
7137 | * APE register and memory space. | |
7138 | */ | |
7139 | val = tr32(TG3PCI_PCISTATE); | |
7140 | val |= PCISTATE_ALLOW_APE_CTLSPC_WR | | |
7141 | PCISTATE_ALLOW_APE_SHMEM_WR; | |
7142 | tw32(TG3PCI_PCISTATE, val); | |
7143 | } | |
7144 | ||
1da177e4 LT |
7145 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) { |
7146 | /* Enable some hw fixes. */ | |
7147 | val = tr32(TG3PCI_MSI_DATA); | |
7148 | val |= (1 << 26) | (1 << 28) | (1 << 29); | |
7149 | tw32(TG3PCI_MSI_DATA, val); | |
7150 | } | |
7151 | ||
7152 | /* Descriptor ring init may make accesses to the | |
7153 | * NIC SRAM area to setup the TX descriptors, so we | |
7154 | * can only do this after the hardware has been | |
7155 | * successfully reset. | |
7156 | */ | |
32d8c572 MC |
7157 | err = tg3_init_rings(tp); |
7158 | if (err) | |
7159 | return err; | |
1da177e4 | 7160 | |
9936bcf6 | 7161 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 && |
fcb389df | 7162 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) { |
d30cdd28 MC |
7163 | /* This value is determined during the probe time DMA |
7164 | * engine test, tg3_test_dma. | |
7165 | */ | |
7166 | tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); | |
7167 | } | |
1da177e4 LT |
7168 | |
7169 | tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS | | |
7170 | GRC_MODE_4X_NIC_SEND_RINGS | | |
7171 | GRC_MODE_NO_TX_PHDR_CSUM | | |
7172 | GRC_MODE_NO_RX_PHDR_CSUM); | |
7173 | tp->grc_mode |= GRC_MODE_HOST_SENDBDS; | |
d2d746f8 MC |
7174 | |
7175 | /* Pseudo-header checksum is done by hardware logic and not | |
7176 | * the offload processers, so make the chip do the pseudo- | |
7177 | * header checksums on receive. For transmit it is more | |
7178 | * convenient to do the pseudo-header checksum in software | |
7179 | * as Linux does that on transmit for us in all cases. | |
7180 | */ | |
7181 | tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM; | |
1da177e4 LT |
7182 | |
7183 | tw32(GRC_MODE, | |
7184 | tp->grc_mode | | |
7185 | (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP)); | |
7186 | ||
7187 | /* Setup the timer prescalar register. Clock is always 66Mhz. */ | |
7188 | val = tr32(GRC_MISC_CFG); | |
7189 | val &= ~0xff; | |
7190 | val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT); | |
7191 | tw32(GRC_MISC_CFG, val); | |
7192 | ||
7193 | /* Initialize MBUF/DESC pool. */ | |
cbf46853 | 7194 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) { |
1da177e4 LT |
7195 | /* Do nothing. */ |
7196 | } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) { | |
7197 | tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE); | |
7198 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) | |
7199 | tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64); | |
7200 | else | |
7201 | tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96); | |
7202 | tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE); | |
7203 | tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE); | |
7204 | } | |
1da177e4 LT |
7205 | else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) { |
7206 | int fw_len; | |
7207 | ||
077f849d | 7208 | fw_len = tp->fw_len; |
1da177e4 LT |
7209 | fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1); |
7210 | tw32(BUFMGR_MB_POOL_ADDR, | |
7211 | NIC_SRAM_MBUF_POOL_BASE5705 + fw_len); | |
7212 | tw32(BUFMGR_MB_POOL_SIZE, | |
7213 | NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00); | |
7214 | } | |
1da177e4 | 7215 | |
0f893dc6 | 7216 | if (tp->dev->mtu <= ETH_DATA_LEN) { |
1da177e4 LT |
7217 | tw32(BUFMGR_MB_RDMA_LOW_WATER, |
7218 | tp->bufmgr_config.mbuf_read_dma_low_water); | |
7219 | tw32(BUFMGR_MB_MACRX_LOW_WATER, | |
7220 | tp->bufmgr_config.mbuf_mac_rx_low_water); | |
7221 | tw32(BUFMGR_MB_HIGH_WATER, | |
7222 | tp->bufmgr_config.mbuf_high_water); | |
7223 | } else { | |
7224 | tw32(BUFMGR_MB_RDMA_LOW_WATER, | |
7225 | tp->bufmgr_config.mbuf_read_dma_low_water_jumbo); | |
7226 | tw32(BUFMGR_MB_MACRX_LOW_WATER, | |
7227 | tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo); | |
7228 | tw32(BUFMGR_MB_HIGH_WATER, | |
7229 | tp->bufmgr_config.mbuf_high_water_jumbo); | |
7230 | } | |
7231 | tw32(BUFMGR_DMA_LOW_WATER, | |
7232 | tp->bufmgr_config.dma_low_water); | |
7233 | tw32(BUFMGR_DMA_HIGH_WATER, | |
7234 | tp->bufmgr_config.dma_high_water); | |
7235 | ||
7236 | tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE); | |
7237 | for (i = 0; i < 2000; i++) { | |
7238 | if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE) | |
7239 | break; | |
7240 | udelay(10); | |
7241 | } | |
7242 | if (i >= 2000) { | |
7243 | printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n", | |
7244 | tp->dev->name); | |
7245 | return -ENODEV; | |
7246 | } | |
7247 | ||
7248 | /* Setup replenish threshold. */ | |
f92905de MC |
7249 | val = tp->rx_pending / 8; |
7250 | if (val == 0) | |
7251 | val = 1; | |
7252 | else if (val > tp->rx_std_max_post) | |
7253 | val = tp->rx_std_max_post; | |
b5d3772c MC |
7254 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
7255 | if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1) | |
7256 | tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2); | |
7257 | ||
7258 | if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2)) | |
7259 | val = TG3_RX_INTERNAL_RING_SZ_5906 / 2; | |
7260 | } | |
f92905de MC |
7261 | |
7262 | tw32(RCVBDI_STD_THRESH, val); | |
1da177e4 LT |
7263 | |
7264 | /* Initialize TG3_BDINFO's at: | |
7265 | * RCVDBDI_STD_BD: standard eth size rx ring | |
7266 | * RCVDBDI_JUMBO_BD: jumbo frame rx ring | |
7267 | * RCVDBDI_MINI_BD: small frame rx ring (??? does not work) | |
7268 | * | |
7269 | * like so: | |
7270 | * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring | |
7271 | * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) | | |
7272 | * ring attribute flags | |
7273 | * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM | |
7274 | * | |
7275 | * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries. | |
7276 | * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries. | |
7277 | * | |
7278 | * The size of each ring is fixed in the firmware, but the location is | |
7279 | * configurable. | |
7280 | */ | |
7281 | tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH, | |
21f581a5 | 7282 | ((u64) tpr->rx_std_mapping >> 32)); |
1da177e4 | 7283 | tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW, |
21f581a5 | 7284 | ((u64) tpr->rx_std_mapping & 0xffffffff)); |
1da177e4 LT |
7285 | tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR, |
7286 | NIC_SRAM_RX_BUFFER_DESC); | |
7287 | ||
fdb72b38 MC |
7288 | /* Disable the mini ring */ |
7289 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
1da177e4 LT |
7290 | tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS, |
7291 | BDINFO_FLAGS_DISABLED); | |
7292 | ||
fdb72b38 MC |
7293 | /* Program the jumbo buffer descriptor ring control |
7294 | * blocks on those devices that have them. | |
7295 | */ | |
8f666b07 | 7296 | if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && |
fdb72b38 | 7297 | !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) { |
1da177e4 LT |
7298 | /* Setup replenish threshold. */ |
7299 | tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8); | |
7300 | ||
0f893dc6 | 7301 | if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) { |
1da177e4 | 7302 | tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH, |
21f581a5 | 7303 | ((u64) tpr->rx_jmb_mapping >> 32)); |
1da177e4 | 7304 | tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW, |
21f581a5 | 7305 | ((u64) tpr->rx_jmb_mapping & 0xffffffff)); |
1da177e4 | 7306 | tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS, |
79ed5ac7 MC |
7307 | (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) | |
7308 | BDINFO_FLAGS_USE_EXT_RECV); | |
1da177e4 LT |
7309 | tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR, |
7310 | NIC_SRAM_RX_JUMBO_BUFFER_DESC); | |
7311 | } else { | |
7312 | tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS, | |
7313 | BDINFO_FLAGS_DISABLED); | |
7314 | } | |
7315 | ||
fdb72b38 MC |
7316 | val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT; |
7317 | } else | |
7318 | val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT; | |
7319 | ||
7320 | tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val); | |
1da177e4 | 7321 | |
21f581a5 | 7322 | tpr->rx_std_ptr = tp->rx_pending; |
1da177e4 | 7323 | tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW, |
21f581a5 | 7324 | tpr->rx_std_ptr); |
1da177e4 | 7325 | |
21f581a5 MC |
7326 | tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ? |
7327 | tp->rx_jumbo_pending : 0; | |
1da177e4 | 7328 | tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW, |
21f581a5 | 7329 | tpr->rx_jmb_ptr); |
1da177e4 | 7330 | |
2d31ecaf MC |
7331 | tg3_rings_reset(tp); |
7332 | ||
1da177e4 | 7333 | /* Initialize MAC address and backoff seed. */ |
986e0aeb | 7334 | __tg3_set_mac_addr(tp, 0); |
1da177e4 LT |
7335 | |
7336 | /* MTU + ethernet header + FCS + optional VLAN tag */ | |
f7b493e0 MC |
7337 | tw32(MAC_RX_MTU_SIZE, |
7338 | tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN); | |
1da177e4 LT |
7339 | |
7340 | /* The slot time is changed by tg3_setup_phy if we | |
7341 | * run at gigabit with half duplex. | |
7342 | */ | |
7343 | tw32(MAC_TX_LENGTHS, | |
7344 | (2 << TX_LENGTHS_IPG_CRS_SHIFT) | | |
7345 | (6 << TX_LENGTHS_IPG_SHIFT) | | |
7346 | (32 << TX_LENGTHS_SLOT_TIME_SHIFT)); | |
7347 | ||
7348 | /* Receive rules. */ | |
7349 | tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS); | |
7350 | tw32(RCVLPC_CONFIG, 0x0181); | |
7351 | ||
7352 | /* Calculate RDMAC_MODE setting early, we need it to determine | |
7353 | * the RCVLPC_STATE_ENABLE mask. | |
7354 | */ | |
7355 | rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB | | |
7356 | RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB | | |
7357 | RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB | | |
7358 | RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB | | |
7359 | RDMAC_MODE_LNGREAD_ENAB); | |
85e94ced | 7360 | |
57e6983c | 7361 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 || |
321d32a0 MC |
7362 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || |
7363 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
d30cdd28 MC |
7364 | rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB | |
7365 | RDMAC_MODE_MBUF_RBD_CRPT_ENAB | | |
7366 | RDMAC_MODE_MBUF_SBD_CRPT_ENAB; | |
7367 | ||
85e94ced MC |
7368 | /* If statement applies to 5705 and 5750 PCI devices only */ |
7369 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 && | |
7370 | tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) || | |
7371 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) { | |
1da177e4 | 7372 | if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE && |
c13e3713 | 7373 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) { |
1da177e4 LT |
7374 | rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128; |
7375 | } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) && | |
7376 | !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) { | |
7377 | rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST; | |
7378 | } | |
7379 | } | |
7380 | ||
85e94ced MC |
7381 | if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) |
7382 | rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST; | |
7383 | ||
1da177e4 | 7384 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) |
027455ad MC |
7385 | rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN; |
7386 | ||
7387 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || | |
7388 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
7389 | rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN; | |
1da177e4 LT |
7390 | |
7391 | /* Receive/send statistics. */ | |
1661394e MC |
7392 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) { |
7393 | val = tr32(RCVLPC_STATS_ENABLE); | |
7394 | val &= ~RCVLPC_STATSENAB_DACK_FIX; | |
7395 | tw32(RCVLPC_STATS_ENABLE, val); | |
7396 | } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) && | |
7397 | (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) { | |
1da177e4 LT |
7398 | val = tr32(RCVLPC_STATS_ENABLE); |
7399 | val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX; | |
7400 | tw32(RCVLPC_STATS_ENABLE, val); | |
7401 | } else { | |
7402 | tw32(RCVLPC_STATS_ENABLE, 0xffffff); | |
7403 | } | |
7404 | tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE); | |
7405 | tw32(SNDDATAI_STATSENAB, 0xffffff); | |
7406 | tw32(SNDDATAI_STATSCTRL, | |
7407 | (SNDDATAI_SCTRL_ENABLE | | |
7408 | SNDDATAI_SCTRL_FASTUPD)); | |
7409 | ||
7410 | /* Setup host coalescing engine. */ | |
7411 | tw32(HOSTCC_MODE, 0); | |
7412 | for (i = 0; i < 2000; i++) { | |
7413 | if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE)) | |
7414 | break; | |
7415 | udelay(10); | |
7416 | } | |
7417 | ||
d244c892 | 7418 | __tg3_set_coalesce(tp, &tp->coal); |
1da177e4 | 7419 | |
1da177e4 LT |
7420 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { |
7421 | /* Status/statistics block address. See tg3_timer, | |
7422 | * the tg3_periodic_fetch_stats call there, and | |
7423 | * tg3_get_stats to see how this works for 5705/5750 chips. | |
7424 | */ | |
1da177e4 LT |
7425 | tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH, |
7426 | ((u64) tp->stats_mapping >> 32)); | |
7427 | tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW, | |
7428 | ((u64) tp->stats_mapping & 0xffffffff)); | |
7429 | tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK); | |
2d31ecaf | 7430 | |
1da177e4 | 7431 | tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK); |
2d31ecaf MC |
7432 | |
7433 | /* Clear statistics and status block memory areas */ | |
7434 | for (i = NIC_SRAM_STATS_BLK; | |
7435 | i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE; | |
7436 | i += sizeof(u32)) { | |
7437 | tg3_write_mem(tp, i, 0); | |
7438 | udelay(40); | |
7439 | } | |
1da177e4 LT |
7440 | } |
7441 | ||
7442 | tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode); | |
7443 | ||
7444 | tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE); | |
7445 | tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE); | |
7446 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
7447 | tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE); | |
7448 | ||
c94e3941 MC |
7449 | if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) { |
7450 | tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT; | |
7451 | /* reset to prevent losing 1st rx packet intermittently */ | |
7452 | tw32_f(MAC_RX_MODE, RX_MODE_RESET); | |
7453 | udelay(10); | |
7454 | } | |
7455 | ||
3bda1258 MC |
7456 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) |
7457 | tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN; | |
7458 | else | |
7459 | tp->mac_mode = 0; | |
7460 | tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE | | |
1da177e4 | 7461 | MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE; |
e8f3f6ca MC |
7462 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) && |
7463 | !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) && | |
7464 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) | |
7465 | tp->mac_mode |= MAC_MODE_LINK_POLARITY; | |
1da177e4 LT |
7466 | tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR); |
7467 | udelay(40); | |
7468 | ||
314fba34 | 7469 | /* tp->grc_local_ctrl is partially set up during tg3_get_invariants(). |
9d26e213 | 7470 | * If TG3_FLG2_IS_NIC is zero, we should read the |
314fba34 MC |
7471 | * register to preserve the GPIO settings for LOMs. The GPIOs, |
7472 | * whether used as inputs or outputs, are set by boot code after | |
7473 | * reset. | |
7474 | */ | |
9d26e213 | 7475 | if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) { |
314fba34 MC |
7476 | u32 gpio_mask; |
7477 | ||
9d26e213 MC |
7478 | gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 | |
7479 | GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 | | |
7480 | GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2; | |
3e7d83bc MC |
7481 | |
7482 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752) | |
7483 | gpio_mask |= GRC_LCLCTRL_GPIO_OE3 | | |
7484 | GRC_LCLCTRL_GPIO_OUTPUT3; | |
7485 | ||
af36e6b6 MC |
7486 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) |
7487 | gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL; | |
7488 | ||
aaf84465 | 7489 | tp->grc_local_ctrl &= ~gpio_mask; |
314fba34 MC |
7490 | tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask; |
7491 | ||
7492 | /* GPIO1 must be driven high for eeprom write protect */ | |
9d26e213 MC |
7493 | if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) |
7494 | tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 | | |
7495 | GRC_LCLCTRL_GPIO_OUTPUT1); | |
314fba34 | 7496 | } |
1da177e4 LT |
7497 | tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl); |
7498 | udelay(100); | |
7499 | ||
1da177e4 LT |
7500 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { |
7501 | tw32_f(DMAC_MODE, DMAC_MODE_ENABLE); | |
7502 | udelay(40); | |
7503 | } | |
7504 | ||
7505 | val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB | | |
7506 | WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB | | |
7507 | WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB | | |
7508 | WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB | | |
7509 | WDMAC_MODE_LNGREAD_ENAB); | |
7510 | ||
85e94ced MC |
7511 | /* If statement applies to 5705 and 5750 PCI devices only */ |
7512 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 && | |
7513 | tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) || | |
7514 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) { | |
29ea095f | 7515 | if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) && |
1da177e4 LT |
7516 | (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 || |
7517 | tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) { | |
7518 | /* nothing */ | |
7519 | } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) && | |
7520 | !(tp->tg3_flags2 & TG3_FLG2_IS_5788) && | |
7521 | !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) { | |
7522 | val |= WDMAC_MODE_RX_ACCEL; | |
7523 | } | |
7524 | } | |
7525 | ||
d9ab5ad1 | 7526 | /* Enable host coalescing bug fix */ |
321d32a0 | 7527 | if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) |
f51f3562 | 7528 | val |= WDMAC_MODE_STATUS_TAG_FIX; |
d9ab5ad1 | 7529 | |
1da177e4 LT |
7530 | tw32_f(WDMAC_MODE, val); |
7531 | udelay(40); | |
7532 | ||
9974a356 MC |
7533 | if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) { |
7534 | u16 pcix_cmd; | |
7535 | ||
7536 | pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD, | |
7537 | &pcix_cmd); | |
1da177e4 | 7538 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) { |
9974a356 MC |
7539 | pcix_cmd &= ~PCI_X_CMD_MAX_READ; |
7540 | pcix_cmd |= PCI_X_CMD_READ_2K; | |
1da177e4 | 7541 | } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) { |
9974a356 MC |
7542 | pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ); |
7543 | pcix_cmd |= PCI_X_CMD_READ_2K; | |
1da177e4 | 7544 | } |
9974a356 MC |
7545 | pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD, |
7546 | pcix_cmd); | |
1da177e4 LT |
7547 | } |
7548 | ||
7549 | tw32_f(RDMAC_MODE, rdmac_mode); | |
7550 | udelay(40); | |
7551 | ||
7552 | tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE); | |
7553 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
7554 | tw32(MBFREE_MODE, MBFREE_MODE_ENABLE); | |
9936bcf6 MC |
7555 | |
7556 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) | |
7557 | tw32(SNDDATAC_MODE, | |
7558 | SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY); | |
7559 | else | |
7560 | tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE); | |
7561 | ||
1da177e4 LT |
7562 | tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE); |
7563 | tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB); | |
7564 | tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ); | |
7565 | tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE); | |
1da177e4 LT |
7566 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) |
7567 | tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8); | |
1da177e4 LT |
7568 | tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE); |
7569 | tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE); | |
7570 | ||
7571 | if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) { | |
7572 | err = tg3_load_5701_a0_firmware_fix(tp); | |
7573 | if (err) | |
7574 | return err; | |
7575 | } | |
7576 | ||
1da177e4 LT |
7577 | if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) { |
7578 | err = tg3_load_tso_firmware(tp); | |
7579 | if (err) | |
7580 | return err; | |
7581 | } | |
1da177e4 LT |
7582 | |
7583 | tp->tx_mode = TX_MODE_ENABLE; | |
7584 | tw32_f(MAC_TX_MODE, tp->tx_mode); | |
7585 | udelay(100); | |
7586 | ||
7587 | tp->rx_mode = RX_MODE_ENABLE; | |
321d32a0 | 7588 | if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) |
af36e6b6 MC |
7589 | tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE; |
7590 | ||
1da177e4 LT |
7591 | tw32_f(MAC_RX_MODE, tp->rx_mode); |
7592 | udelay(10); | |
7593 | ||
1da177e4 LT |
7594 | tw32(MAC_LED_CTRL, tp->led_ctrl); |
7595 | ||
7596 | tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB); | |
c94e3941 | 7597 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) { |
1da177e4 LT |
7598 | tw32_f(MAC_RX_MODE, RX_MODE_RESET); |
7599 | udelay(10); | |
7600 | } | |
7601 | tw32_f(MAC_RX_MODE, tp->rx_mode); | |
7602 | udelay(10); | |
7603 | ||
7604 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) { | |
7605 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) && | |
7606 | !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) { | |
7607 | /* Set drive transmission level to 1.2V */ | |
7608 | /* only if the signal pre-emphasis bit is not set */ | |
7609 | val = tr32(MAC_SERDES_CFG); | |
7610 | val &= 0xfffff000; | |
7611 | val |= 0x880; | |
7612 | tw32(MAC_SERDES_CFG, val); | |
7613 | } | |
7614 | if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) | |
7615 | tw32(MAC_SERDES_CFG, 0x616000); | |
7616 | } | |
7617 | ||
7618 | /* Prevent chip from dropping frames when flow control | |
7619 | * is enabled. | |
7620 | */ | |
7621 | tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2); | |
7622 | ||
7623 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 && | |
7624 | (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) { | |
7625 | /* Use hardware link auto-negotiation */ | |
7626 | tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG; | |
7627 | } | |
7628 | ||
d4d2c558 MC |
7629 | if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) && |
7630 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) { | |
7631 | u32 tmp; | |
7632 | ||
7633 | tmp = tr32(SERDES_RX_CTRL); | |
7634 | tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT); | |
7635 | tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT; | |
7636 | tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT; | |
7637 | tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl); | |
7638 | } | |
7639 | ||
dd477003 MC |
7640 | if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) { |
7641 | if (tp->link_config.phy_is_low_power) { | |
7642 | tp->link_config.phy_is_low_power = 0; | |
7643 | tp->link_config.speed = tp->link_config.orig_speed; | |
7644 | tp->link_config.duplex = tp->link_config.orig_duplex; | |
7645 | tp->link_config.autoneg = tp->link_config.orig_autoneg; | |
7646 | } | |
1da177e4 | 7647 | |
dd477003 MC |
7648 | err = tg3_setup_phy(tp, 0); |
7649 | if (err) | |
7650 | return err; | |
1da177e4 | 7651 | |
dd477003 | 7652 | if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) && |
7f97a4bd | 7653 | !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) { |
dd477003 MC |
7654 | u32 tmp; |
7655 | ||
7656 | /* Clear CRC stats. */ | |
7657 | if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) { | |
7658 | tg3_writephy(tp, MII_TG3_TEST1, | |
7659 | tmp | MII_TG3_TEST1_CRC_EN); | |
7660 | tg3_readphy(tp, 0x14, &tmp); | |
7661 | } | |
1da177e4 LT |
7662 | } |
7663 | } | |
7664 | ||
7665 | __tg3_set_rx_mode(tp->dev); | |
7666 | ||
7667 | /* Initialize receive rules. */ | |
7668 | tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK); | |
7669 | tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK); | |
7670 | tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK); | |
7671 | tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK); | |
7672 | ||
4cf78e4f | 7673 | if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) && |
a4e2b347 | 7674 | !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) |
1da177e4 LT |
7675 | limit = 8; |
7676 | else | |
7677 | limit = 16; | |
7678 | if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) | |
7679 | limit -= 4; | |
7680 | switch (limit) { | |
7681 | case 16: | |
7682 | tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0); | |
7683 | case 15: | |
7684 | tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0); | |
7685 | case 14: | |
7686 | tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0); | |
7687 | case 13: | |
7688 | tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0); | |
7689 | case 12: | |
7690 | tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0); | |
7691 | case 11: | |
7692 | tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0); | |
7693 | case 10: | |
7694 | tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0); | |
7695 | case 9: | |
7696 | tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0); | |
7697 | case 8: | |
7698 | tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0); | |
7699 | case 7: | |
7700 | tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0); | |
7701 | case 6: | |
7702 | tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0); | |
7703 | case 5: | |
7704 | tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0); | |
7705 | case 4: | |
7706 | /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */ | |
7707 | case 3: | |
7708 | /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */ | |
7709 | case 2: | |
7710 | case 1: | |
7711 | ||
7712 | default: | |
7713 | break; | |
855e1111 | 7714 | } |
1da177e4 | 7715 | |
9ce768ea MC |
7716 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) |
7717 | /* Write our heartbeat update interval to APE. */ | |
7718 | tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS, | |
7719 | APE_HOST_HEARTBEAT_INT_DISABLE); | |
0d3031d9 | 7720 | |
1da177e4 LT |
7721 | tg3_write_sig_post_reset(tp, RESET_KIND_INIT); |
7722 | ||
1da177e4 LT |
7723 | return 0; |
7724 | } | |
7725 | ||
7726 | /* Called at device open time to get the chip ready for | |
7727 | * packet processing. Invoked with tp->lock held. | |
7728 | */ | |
8e7a22e3 | 7729 | static int tg3_init_hw(struct tg3 *tp, int reset_phy) |
1da177e4 | 7730 | { |
1da177e4 LT |
7731 | tg3_switch_clocks(tp); |
7732 | ||
7733 | tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
7734 | ||
2f751b67 | 7735 | return tg3_reset_hw(tp, reset_phy); |
1da177e4 LT |
7736 | } |
7737 | ||
7738 | #define TG3_STAT_ADD32(PSTAT, REG) \ | |
7739 | do { u32 __val = tr32(REG); \ | |
7740 | (PSTAT)->low += __val; \ | |
7741 | if ((PSTAT)->low < __val) \ | |
7742 | (PSTAT)->high += 1; \ | |
7743 | } while (0) | |
7744 | ||
7745 | static void tg3_periodic_fetch_stats(struct tg3 *tp) | |
7746 | { | |
7747 | struct tg3_hw_stats *sp = tp->hw_stats; | |
7748 | ||
7749 | if (!netif_carrier_ok(tp->dev)) | |
7750 | return; | |
7751 | ||
7752 | TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS); | |
7753 | TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS); | |
7754 | TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT); | |
7755 | TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT); | |
7756 | TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS); | |
7757 | TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS); | |
7758 | TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS); | |
7759 | TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED); | |
7760 | TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL); | |
7761 | TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL); | |
7762 | TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST); | |
7763 | TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST); | |
7764 | TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST); | |
7765 | ||
7766 | TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS); | |
7767 | TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS); | |
7768 | TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST); | |
7769 | TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST); | |
7770 | TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST); | |
7771 | TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS); | |
7772 | TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS); | |
7773 | TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD); | |
7774 | TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD); | |
7775 | TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD); | |
7776 | TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED); | |
7777 | TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG); | |
7778 | TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS); | |
7779 | TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE); | |
463d305b MC |
7780 | |
7781 | TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT); | |
7782 | TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT); | |
7783 | TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT); | |
1da177e4 LT |
7784 | } |
7785 | ||
7786 | static void tg3_timer(unsigned long __opaque) | |
7787 | { | |
7788 | struct tg3 *tp = (struct tg3 *) __opaque; | |
1da177e4 | 7789 | |
f475f163 MC |
7790 | if (tp->irq_sync) |
7791 | goto restart_timer; | |
7792 | ||
f47c11ee | 7793 | spin_lock(&tp->lock); |
1da177e4 | 7794 | |
fac9b83e DM |
7795 | if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) { |
7796 | /* All of this garbage is because when using non-tagged | |
7797 | * IRQ status the mailbox/status_block protocol the chip | |
7798 | * uses with the cpu is race prone. | |
7799 | */ | |
898a56f8 | 7800 | if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) { |
fac9b83e DM |
7801 | tw32(GRC_LOCAL_CTRL, |
7802 | tp->grc_local_ctrl | GRC_LCLCTRL_SETINT); | |
7803 | } else { | |
7804 | tw32(HOSTCC_MODE, tp->coalesce_mode | | |
fd2ce37f | 7805 | HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW); |
fac9b83e | 7806 | } |
1da177e4 | 7807 | |
fac9b83e DM |
7808 | if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) { |
7809 | tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER; | |
f47c11ee | 7810 | spin_unlock(&tp->lock); |
fac9b83e DM |
7811 | schedule_work(&tp->reset_task); |
7812 | return; | |
7813 | } | |
1da177e4 LT |
7814 | } |
7815 | ||
1da177e4 LT |
7816 | /* This part only runs once per second. */ |
7817 | if (!--tp->timer_counter) { | |
fac9b83e DM |
7818 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) |
7819 | tg3_periodic_fetch_stats(tp); | |
7820 | ||
1da177e4 LT |
7821 | if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) { |
7822 | u32 mac_stat; | |
7823 | int phy_event; | |
7824 | ||
7825 | mac_stat = tr32(MAC_STATUS); | |
7826 | ||
7827 | phy_event = 0; | |
7828 | if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) { | |
7829 | if (mac_stat & MAC_STATUS_MI_INTERRUPT) | |
7830 | phy_event = 1; | |
7831 | } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED) | |
7832 | phy_event = 1; | |
7833 | ||
7834 | if (phy_event) | |
7835 | tg3_setup_phy(tp, 0); | |
7836 | } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) { | |
7837 | u32 mac_stat = tr32(MAC_STATUS); | |
7838 | int need_setup = 0; | |
7839 | ||
7840 | if (netif_carrier_ok(tp->dev) && | |
7841 | (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) { | |
7842 | need_setup = 1; | |
7843 | } | |
7844 | if (! netif_carrier_ok(tp->dev) && | |
7845 | (mac_stat & (MAC_STATUS_PCS_SYNCED | | |
7846 | MAC_STATUS_SIGNAL_DET))) { | |
7847 | need_setup = 1; | |
7848 | } | |
7849 | if (need_setup) { | |
3d3ebe74 MC |
7850 | if (!tp->serdes_counter) { |
7851 | tw32_f(MAC_MODE, | |
7852 | (tp->mac_mode & | |
7853 | ~MAC_MODE_PORT_MODE_MASK)); | |
7854 | udelay(40); | |
7855 | tw32_f(MAC_MODE, tp->mac_mode); | |
7856 | udelay(40); | |
7857 | } | |
1da177e4 LT |
7858 | tg3_setup_phy(tp, 0); |
7859 | } | |
747e8f8b MC |
7860 | } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) |
7861 | tg3_serdes_parallel_detect(tp); | |
1da177e4 LT |
7862 | |
7863 | tp->timer_counter = tp->timer_multiplier; | |
7864 | } | |
7865 | ||
130b8e4d MC |
7866 | /* Heartbeat is only sent once every 2 seconds. |
7867 | * | |
7868 | * The heartbeat is to tell the ASF firmware that the host | |
7869 | * driver is still alive. In the event that the OS crashes, | |
7870 | * ASF needs to reset the hardware to free up the FIFO space | |
7871 | * that may be filled with rx packets destined for the host. | |
7872 | * If the FIFO is full, ASF will no longer function properly. | |
7873 | * | |
7874 | * Unintended resets have been reported on real time kernels | |
7875 | * where the timer doesn't run on time. Netpoll will also have | |
7876 | * same problem. | |
7877 | * | |
7878 | * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware | |
7879 | * to check the ring condition when the heartbeat is expiring | |
7880 | * before doing the reset. This will prevent most unintended | |
7881 | * resets. | |
7882 | */ | |
1da177e4 | 7883 | if (!--tp->asf_counter) { |
bc7959b2 MC |
7884 | if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) && |
7885 | !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) { | |
7c5026aa MC |
7886 | tg3_wait_for_event_ack(tp); |
7887 | ||
bbadf503 | 7888 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, |
130b8e4d | 7889 | FWCMD_NICDRV_ALIVE3); |
bbadf503 | 7890 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4); |
28fbef78 | 7891 | /* 5 seconds timeout */ |
bbadf503 | 7892 | tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5); |
4ba526ce MC |
7893 | |
7894 | tg3_generate_fw_event(tp); | |
1da177e4 LT |
7895 | } |
7896 | tp->asf_counter = tp->asf_multiplier; | |
7897 | } | |
7898 | ||
f47c11ee | 7899 | spin_unlock(&tp->lock); |
1da177e4 | 7900 | |
f475f163 | 7901 | restart_timer: |
1da177e4 LT |
7902 | tp->timer.expires = jiffies + tp->timer_offset; |
7903 | add_timer(&tp->timer); | |
7904 | } | |
7905 | ||
4f125f42 | 7906 | static int tg3_request_irq(struct tg3 *tp, int irq_num) |
fcfa0a32 | 7907 | { |
7d12e780 | 7908 | irq_handler_t fn; |
fcfa0a32 | 7909 | unsigned long flags; |
4f125f42 MC |
7910 | char *name; |
7911 | struct tg3_napi *tnapi = &tp->napi[irq_num]; | |
7912 | ||
7913 | if (tp->irq_cnt == 1) | |
7914 | name = tp->dev->name; | |
7915 | else { | |
7916 | name = &tnapi->irq_lbl[0]; | |
7917 | snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num); | |
7918 | name[IFNAMSIZ-1] = 0; | |
7919 | } | |
fcfa0a32 | 7920 | |
679563f4 | 7921 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) { |
fcfa0a32 MC |
7922 | fn = tg3_msi; |
7923 | if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) | |
7924 | fn = tg3_msi_1shot; | |
1fb9df5d | 7925 | flags = IRQF_SAMPLE_RANDOM; |
fcfa0a32 MC |
7926 | } else { |
7927 | fn = tg3_interrupt; | |
7928 | if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) | |
7929 | fn = tg3_interrupt_tagged; | |
1fb9df5d | 7930 | flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM; |
fcfa0a32 | 7931 | } |
4f125f42 MC |
7932 | |
7933 | return request_irq(tnapi->irq_vec, fn, flags, name, tnapi); | |
fcfa0a32 MC |
7934 | } |
7935 | ||
7938109f MC |
7936 | static int tg3_test_interrupt(struct tg3 *tp) |
7937 | { | |
09943a18 | 7938 | struct tg3_napi *tnapi = &tp->napi[0]; |
7938109f | 7939 | struct net_device *dev = tp->dev; |
b16250e3 | 7940 | int err, i, intr_ok = 0; |
7938109f | 7941 | |
d4bc3927 MC |
7942 | if (!netif_running(dev)) |
7943 | return -ENODEV; | |
7944 | ||
7938109f MC |
7945 | tg3_disable_ints(tp); |
7946 | ||
4f125f42 | 7947 | free_irq(tnapi->irq_vec, tnapi); |
7938109f | 7948 | |
4f125f42 | 7949 | err = request_irq(tnapi->irq_vec, tg3_test_isr, |
09943a18 | 7950 | IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi); |
7938109f MC |
7951 | if (err) |
7952 | return err; | |
7953 | ||
898a56f8 | 7954 | tnapi->hw_status->status &= ~SD_STATUS_UPDATED; |
7938109f MC |
7955 | tg3_enable_ints(tp); |
7956 | ||
7957 | tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE | | |
fd2ce37f | 7958 | tnapi->coal_now); |
7938109f MC |
7959 | |
7960 | for (i = 0; i < 5; i++) { | |
b16250e3 MC |
7961 | u32 int_mbox, misc_host_ctrl; |
7962 | ||
898a56f8 | 7963 | int_mbox = tr32_mailbox(tnapi->int_mbox); |
b16250e3 MC |
7964 | misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL); |
7965 | ||
7966 | if ((int_mbox != 0) || | |
7967 | (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) { | |
7968 | intr_ok = 1; | |
7938109f | 7969 | break; |
b16250e3 MC |
7970 | } |
7971 | ||
7938109f MC |
7972 | msleep(10); |
7973 | } | |
7974 | ||
7975 | tg3_disable_ints(tp); | |
7976 | ||
4f125f42 | 7977 | free_irq(tnapi->irq_vec, tnapi); |
6aa20a22 | 7978 | |
4f125f42 | 7979 | err = tg3_request_irq(tp, 0); |
7938109f MC |
7980 | |
7981 | if (err) | |
7982 | return err; | |
7983 | ||
b16250e3 | 7984 | if (intr_ok) |
7938109f MC |
7985 | return 0; |
7986 | ||
7987 | return -EIO; | |
7988 | } | |
7989 | ||
7990 | /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is | |
7991 | * successfully restored | |
7992 | */ | |
7993 | static int tg3_test_msi(struct tg3 *tp) | |
7994 | { | |
7938109f MC |
7995 | int err; |
7996 | u16 pci_cmd; | |
7997 | ||
7998 | if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI)) | |
7999 | return 0; | |
8000 | ||
8001 | /* Turn off SERR reporting in case MSI terminates with Master | |
8002 | * Abort. | |
8003 | */ | |
8004 | pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd); | |
8005 | pci_write_config_word(tp->pdev, PCI_COMMAND, | |
8006 | pci_cmd & ~PCI_COMMAND_SERR); | |
8007 | ||
8008 | err = tg3_test_interrupt(tp); | |
8009 | ||
8010 | pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd); | |
8011 | ||
8012 | if (!err) | |
8013 | return 0; | |
8014 | ||
8015 | /* other failures */ | |
8016 | if (err != -EIO) | |
8017 | return err; | |
8018 | ||
8019 | /* MSI test failed, go back to INTx mode */ | |
8020 | printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, " | |
8021 | "switching to INTx mode. Please report this failure to " | |
8022 | "the PCI maintainer and include system chipset information.\n", | |
8023 | tp->dev->name); | |
8024 | ||
4f125f42 | 8025 | free_irq(tp->napi[0].irq_vec, &tp->napi[0]); |
09943a18 | 8026 | |
7938109f MC |
8027 | pci_disable_msi(tp->pdev); |
8028 | ||
8029 | tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI; | |
8030 | ||
4f125f42 | 8031 | err = tg3_request_irq(tp, 0); |
7938109f MC |
8032 | if (err) |
8033 | return err; | |
8034 | ||
8035 | /* Need to reset the chip because the MSI cycle may have terminated | |
8036 | * with Master Abort. | |
8037 | */ | |
f47c11ee | 8038 | tg3_full_lock(tp, 1); |
7938109f | 8039 | |
944d980e | 8040 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
8e7a22e3 | 8041 | err = tg3_init_hw(tp, 1); |
7938109f | 8042 | |
f47c11ee | 8043 | tg3_full_unlock(tp); |
7938109f MC |
8044 | |
8045 | if (err) | |
4f125f42 | 8046 | free_irq(tp->napi[0].irq_vec, &tp->napi[0]); |
7938109f MC |
8047 | |
8048 | return err; | |
8049 | } | |
8050 | ||
9e9fd12d MC |
8051 | static int tg3_request_firmware(struct tg3 *tp) |
8052 | { | |
8053 | const __be32 *fw_data; | |
8054 | ||
8055 | if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) { | |
8056 | printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n", | |
8057 | tp->dev->name, tp->fw_needed); | |
8058 | return -ENOENT; | |
8059 | } | |
8060 | ||
8061 | fw_data = (void *)tp->fw->data; | |
8062 | ||
8063 | /* Firmware blob starts with version numbers, followed by | |
8064 | * start address and _full_ length including BSS sections | |
8065 | * (which must be longer than the actual data, of course | |
8066 | */ | |
8067 | ||
8068 | tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */ | |
8069 | if (tp->fw_len < (tp->fw->size - 12)) { | |
8070 | printk(KERN_ERR "%s: bogus length %d in \"%s\"\n", | |
8071 | tp->dev->name, tp->fw_len, tp->fw_needed); | |
8072 | release_firmware(tp->fw); | |
8073 | tp->fw = NULL; | |
8074 | return -EINVAL; | |
8075 | } | |
8076 | ||
8077 | /* We no longer need firmware; we have it. */ | |
8078 | tp->fw_needed = NULL; | |
8079 | return 0; | |
8080 | } | |
8081 | ||
679563f4 MC |
8082 | static bool tg3_enable_msix(struct tg3 *tp) |
8083 | { | |
8084 | int i, rc, cpus = num_online_cpus(); | |
8085 | struct msix_entry msix_ent[tp->irq_max]; | |
8086 | ||
8087 | if (cpus == 1) | |
8088 | /* Just fallback to the simpler MSI mode. */ | |
8089 | return false; | |
8090 | ||
8091 | /* | |
8092 | * We want as many rx rings enabled as there are cpus. | |
8093 | * The first MSIX vector only deals with link interrupts, etc, | |
8094 | * so we add one to the number of vectors we are requesting. | |
8095 | */ | |
8096 | tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max); | |
8097 | ||
8098 | for (i = 0; i < tp->irq_max; i++) { | |
8099 | msix_ent[i].entry = i; | |
8100 | msix_ent[i].vector = 0; | |
8101 | } | |
8102 | ||
8103 | rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt); | |
8104 | if (rc != 0) { | |
8105 | if (rc < TG3_RSS_MIN_NUM_MSIX_VECS) | |
8106 | return false; | |
8107 | if (pci_enable_msix(tp->pdev, msix_ent, rc)) | |
8108 | return false; | |
8109 | printk(KERN_NOTICE | |
8110 | "%s: Requested %d MSI-X vectors, received %d\n", | |
8111 | tp->dev->name, tp->irq_cnt, rc); | |
8112 | tp->irq_cnt = rc; | |
8113 | } | |
8114 | ||
8115 | for (i = 0; i < tp->irq_max; i++) | |
8116 | tp->napi[i].irq_vec = msix_ent[i].vector; | |
8117 | ||
fe5f5787 MC |
8118 | tp->dev->real_num_tx_queues = tp->irq_cnt - 1; |
8119 | ||
679563f4 MC |
8120 | return true; |
8121 | } | |
8122 | ||
07b0173c MC |
8123 | static void tg3_ints_init(struct tg3 *tp) |
8124 | { | |
679563f4 MC |
8125 | if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) && |
8126 | !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) { | |
07b0173c MC |
8127 | /* All MSI supporting chips should support tagged |
8128 | * status. Assert that this is the case. | |
8129 | */ | |
679563f4 MC |
8130 | printk(KERN_WARNING PFX "%s: MSI without TAGGED? " |
8131 | "Not using MSI.\n", tp->dev->name); | |
8132 | goto defcfg; | |
07b0173c | 8133 | } |
4f125f42 | 8134 | |
679563f4 MC |
8135 | if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp)) |
8136 | tp->tg3_flags2 |= TG3_FLG2_USING_MSIX; | |
8137 | else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) && | |
8138 | pci_enable_msi(tp->pdev) == 0) | |
8139 | tp->tg3_flags2 |= TG3_FLG2_USING_MSI; | |
8140 | ||
8141 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) { | |
8142 | u32 msi_mode = tr32(MSGINT_MODE); | |
8143 | tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE); | |
8144 | } | |
8145 | defcfg: | |
8146 | if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) { | |
8147 | tp->irq_cnt = 1; | |
8148 | tp->napi[0].irq_vec = tp->pdev->irq; | |
fe5f5787 | 8149 | tp->dev->real_num_tx_queues = 1; |
679563f4 | 8150 | } |
07b0173c MC |
8151 | } |
8152 | ||
8153 | static void tg3_ints_fini(struct tg3 *tp) | |
8154 | { | |
679563f4 MC |
8155 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) |
8156 | pci_disable_msix(tp->pdev); | |
8157 | else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) | |
8158 | pci_disable_msi(tp->pdev); | |
8159 | tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX; | |
07b0173c MC |
8160 | } |
8161 | ||
1da177e4 LT |
8162 | static int tg3_open(struct net_device *dev) |
8163 | { | |
8164 | struct tg3 *tp = netdev_priv(dev); | |
4f125f42 | 8165 | int i, err; |
1da177e4 | 8166 | |
9e9fd12d MC |
8167 | if (tp->fw_needed) { |
8168 | err = tg3_request_firmware(tp); | |
8169 | if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) { | |
8170 | if (err) | |
8171 | return err; | |
8172 | } else if (err) { | |
8173 | printk(KERN_WARNING "%s: TSO capability disabled.\n", | |
8174 | tp->dev->name); | |
8175 | tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE; | |
8176 | } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) { | |
8177 | printk(KERN_NOTICE "%s: TSO capability restored.\n", | |
8178 | tp->dev->name); | |
8179 | tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE; | |
8180 | } | |
8181 | } | |
8182 | ||
c49a1561 MC |
8183 | netif_carrier_off(tp->dev); |
8184 | ||
bc1c7567 | 8185 | err = tg3_set_power_state(tp, PCI_D0); |
2f751b67 | 8186 | if (err) |
bc1c7567 | 8187 | return err; |
2f751b67 MC |
8188 | |
8189 | tg3_full_lock(tp, 0); | |
bc1c7567 | 8190 | |
1da177e4 LT |
8191 | tg3_disable_ints(tp); |
8192 | tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE; | |
8193 | ||
f47c11ee | 8194 | tg3_full_unlock(tp); |
1da177e4 | 8195 | |
679563f4 MC |
8196 | /* |
8197 | * Setup interrupts first so we know how | |
8198 | * many NAPI resources to allocate | |
8199 | */ | |
8200 | tg3_ints_init(tp); | |
8201 | ||
1da177e4 LT |
8202 | /* The placement of this call is tied |
8203 | * to the setup and use of Host TX descriptors. | |
8204 | */ | |
8205 | err = tg3_alloc_consistent(tp); | |
8206 | if (err) | |
679563f4 | 8207 | goto err_out1; |
88b06bc2 | 8208 | |
fed97810 | 8209 | tg3_napi_enable(tp); |
1da177e4 | 8210 | |
4f125f42 MC |
8211 | for (i = 0; i < tp->irq_cnt; i++) { |
8212 | struct tg3_napi *tnapi = &tp->napi[i]; | |
8213 | err = tg3_request_irq(tp, i); | |
8214 | if (err) { | |
8215 | for (i--; i >= 0; i--) | |
8216 | free_irq(tnapi->irq_vec, tnapi); | |
8217 | break; | |
8218 | } | |
8219 | } | |
1da177e4 | 8220 | |
07b0173c | 8221 | if (err) |
679563f4 | 8222 | goto err_out2; |
bea3348e | 8223 | |
f47c11ee | 8224 | tg3_full_lock(tp, 0); |
1da177e4 | 8225 | |
8e7a22e3 | 8226 | err = tg3_init_hw(tp, 1); |
1da177e4 | 8227 | if (err) { |
944d980e | 8228 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
1da177e4 LT |
8229 | tg3_free_rings(tp); |
8230 | } else { | |
fac9b83e DM |
8231 | if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) |
8232 | tp->timer_offset = HZ; | |
8233 | else | |
8234 | tp->timer_offset = HZ / 10; | |
8235 | ||
8236 | BUG_ON(tp->timer_offset > HZ); | |
8237 | tp->timer_counter = tp->timer_multiplier = | |
8238 | (HZ / tp->timer_offset); | |
8239 | tp->asf_counter = tp->asf_multiplier = | |
28fbef78 | 8240 | ((HZ / tp->timer_offset) * 2); |
1da177e4 LT |
8241 | |
8242 | init_timer(&tp->timer); | |
8243 | tp->timer.expires = jiffies + tp->timer_offset; | |
8244 | tp->timer.data = (unsigned long) tp; | |
8245 | tp->timer.function = tg3_timer; | |
1da177e4 LT |
8246 | } |
8247 | ||
f47c11ee | 8248 | tg3_full_unlock(tp); |
1da177e4 | 8249 | |
07b0173c | 8250 | if (err) |
679563f4 | 8251 | goto err_out3; |
1da177e4 | 8252 | |
7938109f MC |
8253 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) { |
8254 | err = tg3_test_msi(tp); | |
fac9b83e | 8255 | |
7938109f | 8256 | if (err) { |
f47c11ee | 8257 | tg3_full_lock(tp, 0); |
944d980e | 8258 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
7938109f | 8259 | tg3_free_rings(tp); |
f47c11ee | 8260 | tg3_full_unlock(tp); |
7938109f | 8261 | |
679563f4 | 8262 | goto err_out2; |
7938109f | 8263 | } |
fcfa0a32 MC |
8264 | |
8265 | if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) { | |
8266 | if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) { | |
b5d3772c | 8267 | u32 val = tr32(PCIE_TRANSACTION_CFG); |
fcfa0a32 | 8268 | |
b5d3772c MC |
8269 | tw32(PCIE_TRANSACTION_CFG, |
8270 | val | PCIE_TRANS_CFG_1SHOT_MSI); | |
fcfa0a32 MC |
8271 | } |
8272 | } | |
7938109f MC |
8273 | } |
8274 | ||
b02fd9e3 MC |
8275 | tg3_phy_start(tp); |
8276 | ||
f47c11ee | 8277 | tg3_full_lock(tp, 0); |
1da177e4 | 8278 | |
7938109f MC |
8279 | add_timer(&tp->timer); |
8280 | tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE; | |
1da177e4 LT |
8281 | tg3_enable_ints(tp); |
8282 | ||
f47c11ee | 8283 | tg3_full_unlock(tp); |
1da177e4 | 8284 | |
fe5f5787 | 8285 | netif_tx_start_all_queues(dev); |
1da177e4 LT |
8286 | |
8287 | return 0; | |
07b0173c | 8288 | |
679563f4 | 8289 | err_out3: |
4f125f42 MC |
8290 | for (i = tp->irq_cnt - 1; i >= 0; i--) { |
8291 | struct tg3_napi *tnapi = &tp->napi[i]; | |
8292 | free_irq(tnapi->irq_vec, tnapi); | |
8293 | } | |
07b0173c | 8294 | |
679563f4 | 8295 | err_out2: |
fed97810 | 8296 | tg3_napi_disable(tp); |
07b0173c | 8297 | tg3_free_consistent(tp); |
679563f4 MC |
8298 | |
8299 | err_out1: | |
8300 | tg3_ints_fini(tp); | |
07b0173c | 8301 | return err; |
1da177e4 LT |
8302 | } |
8303 | ||
8304 | #if 0 | |
8305 | /*static*/ void tg3_dump_state(struct tg3 *tp) | |
8306 | { | |
8307 | u32 val32, val32_2, val32_3, val32_4, val32_5; | |
8308 | u16 val16; | |
8309 | int i; | |
898a56f8 | 8310 | struct tg3_hw_status *sblk = tp->napi[0]->hw_status; |
1da177e4 LT |
8311 | |
8312 | pci_read_config_word(tp->pdev, PCI_STATUS, &val16); | |
8313 | pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32); | |
8314 | printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n", | |
8315 | val16, val32); | |
8316 | ||
8317 | /* MAC block */ | |
8318 | printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n", | |
8319 | tr32(MAC_MODE), tr32(MAC_STATUS)); | |
8320 | printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n", | |
8321 | tr32(MAC_EVENT), tr32(MAC_LED_CTRL)); | |
8322 | printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n", | |
8323 | tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS)); | |
8324 | printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n", | |
8325 | tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS)); | |
8326 | ||
8327 | /* Send data initiator control block */ | |
8328 | printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n", | |
8329 | tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS)); | |
8330 | printk(" SNDDATAI_STATSCTRL[%08x]\n", | |
8331 | tr32(SNDDATAI_STATSCTRL)); | |
8332 | ||
8333 | /* Send data completion control block */ | |
8334 | printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE)); | |
8335 | ||
8336 | /* Send BD ring selector block */ | |
8337 | printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n", | |
8338 | tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS)); | |
8339 | ||
8340 | /* Send BD initiator control block */ | |
8341 | printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n", | |
8342 | tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS)); | |
8343 | ||
8344 | /* Send BD completion control block */ | |
8345 | printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE)); | |
8346 | ||
8347 | /* Receive list placement control block */ | |
8348 | printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n", | |
8349 | tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS)); | |
8350 | printk(" RCVLPC_STATSCTRL[%08x]\n", | |
8351 | tr32(RCVLPC_STATSCTRL)); | |
8352 | ||
8353 | /* Receive data and receive BD initiator control block */ | |
8354 | printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n", | |
8355 | tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS)); | |
8356 | ||
8357 | /* Receive data completion control block */ | |
8358 | printk("DEBUG: RCVDCC_MODE[%08x]\n", | |
8359 | tr32(RCVDCC_MODE)); | |
8360 | ||
8361 | /* Receive BD initiator control block */ | |
8362 | printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n", | |
8363 | tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS)); | |
8364 | ||
8365 | /* Receive BD completion control block */ | |
8366 | printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n", | |
8367 | tr32(RCVCC_MODE), tr32(RCVCC_STATUS)); | |
8368 | ||
8369 | /* Receive list selector control block */ | |
8370 | printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n", | |
8371 | tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS)); | |
8372 | ||
8373 | /* Mbuf cluster free block */ | |
8374 | printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n", | |
8375 | tr32(MBFREE_MODE), tr32(MBFREE_STATUS)); | |
8376 | ||
8377 | /* Host coalescing control block */ | |
8378 | printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n", | |
8379 | tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS)); | |
8380 | printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n", | |
8381 | tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH), | |
8382 | tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW)); | |
8383 | printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n", | |
8384 | tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH), | |
8385 | tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW)); | |
8386 | printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n", | |
8387 | tr32(HOSTCC_STATS_BLK_NIC_ADDR)); | |
8388 | printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n", | |
8389 | tr32(HOSTCC_STATUS_BLK_NIC_ADDR)); | |
8390 | ||
8391 | /* Memory arbiter control block */ | |
8392 | printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n", | |
8393 | tr32(MEMARB_MODE), tr32(MEMARB_STATUS)); | |
8394 | ||
8395 | /* Buffer manager control block */ | |
8396 | printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n", | |
8397 | tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS)); | |
8398 | printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n", | |
8399 | tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE)); | |
8400 | printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] " | |
8401 | "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n", | |
8402 | tr32(BUFMGR_DMA_DESC_POOL_ADDR), | |
8403 | tr32(BUFMGR_DMA_DESC_POOL_SIZE)); | |
8404 | ||
8405 | /* Read DMA control block */ | |
8406 | printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n", | |
8407 | tr32(RDMAC_MODE), tr32(RDMAC_STATUS)); | |
8408 | ||
8409 | /* Write DMA control block */ | |
8410 | printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n", | |
8411 | tr32(WDMAC_MODE), tr32(WDMAC_STATUS)); | |
8412 | ||
8413 | /* DMA completion block */ | |
8414 | printk("DEBUG: DMAC_MODE[%08x]\n", | |
8415 | tr32(DMAC_MODE)); | |
8416 | ||
8417 | /* GRC block */ | |
8418 | printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n", | |
8419 | tr32(GRC_MODE), tr32(GRC_MISC_CFG)); | |
8420 | printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n", | |
8421 | tr32(GRC_LOCAL_CTRL)); | |
8422 | ||
8423 | /* TG3_BDINFOs */ | |
8424 | printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n", | |
8425 | tr32(RCVDBDI_JUMBO_BD + 0x0), | |
8426 | tr32(RCVDBDI_JUMBO_BD + 0x4), | |
8427 | tr32(RCVDBDI_JUMBO_BD + 0x8), | |
8428 | tr32(RCVDBDI_JUMBO_BD + 0xc)); | |
8429 | printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n", | |
8430 | tr32(RCVDBDI_STD_BD + 0x0), | |
8431 | tr32(RCVDBDI_STD_BD + 0x4), | |
8432 | tr32(RCVDBDI_STD_BD + 0x8), | |
8433 | tr32(RCVDBDI_STD_BD + 0xc)); | |
8434 | printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n", | |
8435 | tr32(RCVDBDI_MINI_BD + 0x0), | |
8436 | tr32(RCVDBDI_MINI_BD + 0x4), | |
8437 | tr32(RCVDBDI_MINI_BD + 0x8), | |
8438 | tr32(RCVDBDI_MINI_BD + 0xc)); | |
8439 | ||
8440 | tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32); | |
8441 | tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2); | |
8442 | tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3); | |
8443 | tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4); | |
8444 | printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n", | |
8445 | val32, val32_2, val32_3, val32_4); | |
8446 | ||
8447 | tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32); | |
8448 | tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2); | |
8449 | tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3); | |
8450 | tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4); | |
8451 | printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n", | |
8452 | val32, val32_2, val32_3, val32_4); | |
8453 | ||
8454 | tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32); | |
8455 | tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2); | |
8456 | tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3); | |
8457 | tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4); | |
8458 | tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5); | |
8459 | printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n", | |
8460 | val32, val32_2, val32_3, val32_4, val32_5); | |
8461 | ||
8462 | /* SW status block */ | |
898a56f8 MC |
8463 | printk(KERN_DEBUG |
8464 | "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n", | |
8465 | sblk->status, | |
8466 | sblk->status_tag, | |
8467 | sblk->rx_jumbo_consumer, | |
8468 | sblk->rx_consumer, | |
8469 | sblk->rx_mini_consumer, | |
8470 | sblk->idx[0].rx_producer, | |
8471 | sblk->idx[0].tx_consumer); | |
1da177e4 LT |
8472 | |
8473 | /* SW statistics block */ | |
8474 | printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n", | |
8475 | ((u32 *)tp->hw_stats)[0], | |
8476 | ((u32 *)tp->hw_stats)[1], | |
8477 | ((u32 *)tp->hw_stats)[2], | |
8478 | ((u32 *)tp->hw_stats)[3]); | |
8479 | ||
8480 | /* Mailboxes */ | |
8481 | printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n", | |
09ee929c MC |
8482 | tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0), |
8483 | tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4), | |
8484 | tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0), | |
8485 | tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4)); | |
1da177e4 LT |
8486 | |
8487 | /* NIC side send descriptors. */ | |
8488 | for (i = 0; i < 6; i++) { | |
8489 | unsigned long txd; | |
8490 | ||
8491 | txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC | |
8492 | + (i * sizeof(struct tg3_tx_buffer_desc)); | |
8493 | printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n", | |
8494 | i, | |
8495 | readl(txd + 0x0), readl(txd + 0x4), | |
8496 | readl(txd + 0x8), readl(txd + 0xc)); | |
8497 | } | |
8498 | ||
8499 | /* NIC side RX descriptors. */ | |
8500 | for (i = 0; i < 6; i++) { | |
8501 | unsigned long rxd; | |
8502 | ||
8503 | rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC | |
8504 | + (i * sizeof(struct tg3_rx_buffer_desc)); | |
8505 | printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n", | |
8506 | i, | |
8507 | readl(rxd + 0x0), readl(rxd + 0x4), | |
8508 | readl(rxd + 0x8), readl(rxd + 0xc)); | |
8509 | rxd += (4 * sizeof(u32)); | |
8510 | printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n", | |
8511 | i, | |
8512 | readl(rxd + 0x0), readl(rxd + 0x4), | |
8513 | readl(rxd + 0x8), readl(rxd + 0xc)); | |
8514 | } | |
8515 | ||
8516 | for (i = 0; i < 6; i++) { | |
8517 | unsigned long rxd; | |
8518 | ||
8519 | rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC | |
8520 | + (i * sizeof(struct tg3_rx_buffer_desc)); | |
8521 | printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n", | |
8522 | i, | |
8523 | readl(rxd + 0x0), readl(rxd + 0x4), | |
8524 | readl(rxd + 0x8), readl(rxd + 0xc)); | |
8525 | rxd += (4 * sizeof(u32)); | |
8526 | printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n", | |
8527 | i, | |
8528 | readl(rxd + 0x0), readl(rxd + 0x4), | |
8529 | readl(rxd + 0x8), readl(rxd + 0xc)); | |
8530 | } | |
8531 | } | |
8532 | #endif | |
8533 | ||
8534 | static struct net_device_stats *tg3_get_stats(struct net_device *); | |
8535 | static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *); | |
8536 | ||
8537 | static int tg3_close(struct net_device *dev) | |
8538 | { | |
4f125f42 | 8539 | int i; |
1da177e4 LT |
8540 | struct tg3 *tp = netdev_priv(dev); |
8541 | ||
fed97810 | 8542 | tg3_napi_disable(tp); |
28e53bdd | 8543 | cancel_work_sync(&tp->reset_task); |
7faa006f | 8544 | |
fe5f5787 | 8545 | netif_tx_stop_all_queues(dev); |
1da177e4 LT |
8546 | |
8547 | del_timer_sync(&tp->timer); | |
8548 | ||
f47c11ee | 8549 | tg3_full_lock(tp, 1); |
1da177e4 LT |
8550 | #if 0 |
8551 | tg3_dump_state(tp); | |
8552 | #endif | |
8553 | ||
8554 | tg3_disable_ints(tp); | |
8555 | ||
944d980e | 8556 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
1da177e4 | 8557 | tg3_free_rings(tp); |
5cf64b8a | 8558 | tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE; |
1da177e4 | 8559 | |
f47c11ee | 8560 | tg3_full_unlock(tp); |
1da177e4 | 8561 | |
4f125f42 MC |
8562 | for (i = tp->irq_cnt - 1; i >= 0; i--) { |
8563 | struct tg3_napi *tnapi = &tp->napi[i]; | |
8564 | free_irq(tnapi->irq_vec, tnapi); | |
8565 | } | |
07b0173c MC |
8566 | |
8567 | tg3_ints_fini(tp); | |
1da177e4 LT |
8568 | |
8569 | memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev), | |
8570 | sizeof(tp->net_stats_prev)); | |
8571 | memcpy(&tp->estats_prev, tg3_get_estats(tp), | |
8572 | sizeof(tp->estats_prev)); | |
8573 | ||
8574 | tg3_free_consistent(tp); | |
8575 | ||
bc1c7567 MC |
8576 | tg3_set_power_state(tp, PCI_D3hot); |
8577 | ||
8578 | netif_carrier_off(tp->dev); | |
8579 | ||
1da177e4 LT |
8580 | return 0; |
8581 | } | |
8582 | ||
8583 | static inline unsigned long get_stat64(tg3_stat64_t *val) | |
8584 | { | |
8585 | unsigned long ret; | |
8586 | ||
8587 | #if (BITS_PER_LONG == 32) | |
8588 | ret = val->low; | |
8589 | #else | |
8590 | ret = ((u64)val->high << 32) | ((u64)val->low); | |
8591 | #endif | |
8592 | return ret; | |
8593 | } | |
8594 | ||
816f8b86 SB |
8595 | static inline u64 get_estat64(tg3_stat64_t *val) |
8596 | { | |
8597 | return ((u64)val->high << 32) | ((u64)val->low); | |
8598 | } | |
8599 | ||
1da177e4 LT |
8600 | static unsigned long calc_crc_errors(struct tg3 *tp) |
8601 | { | |
8602 | struct tg3_hw_stats *hw_stats = tp->hw_stats; | |
8603 | ||
8604 | if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) && | |
8605 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
8606 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) { | |
1da177e4 LT |
8607 | u32 val; |
8608 | ||
f47c11ee | 8609 | spin_lock_bh(&tp->lock); |
569a5df8 MC |
8610 | if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) { |
8611 | tg3_writephy(tp, MII_TG3_TEST1, | |
8612 | val | MII_TG3_TEST1_CRC_EN); | |
1da177e4 LT |
8613 | tg3_readphy(tp, 0x14, &val); |
8614 | } else | |
8615 | val = 0; | |
f47c11ee | 8616 | spin_unlock_bh(&tp->lock); |
1da177e4 LT |
8617 | |
8618 | tp->phy_crc_errors += val; | |
8619 | ||
8620 | return tp->phy_crc_errors; | |
8621 | } | |
8622 | ||
8623 | return get_stat64(&hw_stats->rx_fcs_errors); | |
8624 | } | |
8625 | ||
8626 | #define ESTAT_ADD(member) \ | |
8627 | estats->member = old_estats->member + \ | |
816f8b86 | 8628 | get_estat64(&hw_stats->member) |
1da177e4 LT |
8629 | |
8630 | static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp) | |
8631 | { | |
8632 | struct tg3_ethtool_stats *estats = &tp->estats; | |
8633 | struct tg3_ethtool_stats *old_estats = &tp->estats_prev; | |
8634 | struct tg3_hw_stats *hw_stats = tp->hw_stats; | |
8635 | ||
8636 | if (!hw_stats) | |
8637 | return old_estats; | |
8638 | ||
8639 | ESTAT_ADD(rx_octets); | |
8640 | ESTAT_ADD(rx_fragments); | |
8641 | ESTAT_ADD(rx_ucast_packets); | |
8642 | ESTAT_ADD(rx_mcast_packets); | |
8643 | ESTAT_ADD(rx_bcast_packets); | |
8644 | ESTAT_ADD(rx_fcs_errors); | |
8645 | ESTAT_ADD(rx_align_errors); | |
8646 | ESTAT_ADD(rx_xon_pause_rcvd); | |
8647 | ESTAT_ADD(rx_xoff_pause_rcvd); | |
8648 | ESTAT_ADD(rx_mac_ctrl_rcvd); | |
8649 | ESTAT_ADD(rx_xoff_entered); | |
8650 | ESTAT_ADD(rx_frame_too_long_errors); | |
8651 | ESTAT_ADD(rx_jabbers); | |
8652 | ESTAT_ADD(rx_undersize_packets); | |
8653 | ESTAT_ADD(rx_in_length_errors); | |
8654 | ESTAT_ADD(rx_out_length_errors); | |
8655 | ESTAT_ADD(rx_64_or_less_octet_packets); | |
8656 | ESTAT_ADD(rx_65_to_127_octet_packets); | |
8657 | ESTAT_ADD(rx_128_to_255_octet_packets); | |
8658 | ESTAT_ADD(rx_256_to_511_octet_packets); | |
8659 | ESTAT_ADD(rx_512_to_1023_octet_packets); | |
8660 | ESTAT_ADD(rx_1024_to_1522_octet_packets); | |
8661 | ESTAT_ADD(rx_1523_to_2047_octet_packets); | |
8662 | ESTAT_ADD(rx_2048_to_4095_octet_packets); | |
8663 | ESTAT_ADD(rx_4096_to_8191_octet_packets); | |
8664 | ESTAT_ADD(rx_8192_to_9022_octet_packets); | |
8665 | ||
8666 | ESTAT_ADD(tx_octets); | |
8667 | ESTAT_ADD(tx_collisions); | |
8668 | ESTAT_ADD(tx_xon_sent); | |
8669 | ESTAT_ADD(tx_xoff_sent); | |
8670 | ESTAT_ADD(tx_flow_control); | |
8671 | ESTAT_ADD(tx_mac_errors); | |
8672 | ESTAT_ADD(tx_single_collisions); | |
8673 | ESTAT_ADD(tx_mult_collisions); | |
8674 | ESTAT_ADD(tx_deferred); | |
8675 | ESTAT_ADD(tx_excessive_collisions); | |
8676 | ESTAT_ADD(tx_late_collisions); | |
8677 | ESTAT_ADD(tx_collide_2times); | |
8678 | ESTAT_ADD(tx_collide_3times); | |
8679 | ESTAT_ADD(tx_collide_4times); | |
8680 | ESTAT_ADD(tx_collide_5times); | |
8681 | ESTAT_ADD(tx_collide_6times); | |
8682 | ESTAT_ADD(tx_collide_7times); | |
8683 | ESTAT_ADD(tx_collide_8times); | |
8684 | ESTAT_ADD(tx_collide_9times); | |
8685 | ESTAT_ADD(tx_collide_10times); | |
8686 | ESTAT_ADD(tx_collide_11times); | |
8687 | ESTAT_ADD(tx_collide_12times); | |
8688 | ESTAT_ADD(tx_collide_13times); | |
8689 | ESTAT_ADD(tx_collide_14times); | |
8690 | ESTAT_ADD(tx_collide_15times); | |
8691 | ESTAT_ADD(tx_ucast_packets); | |
8692 | ESTAT_ADD(tx_mcast_packets); | |
8693 | ESTAT_ADD(tx_bcast_packets); | |
8694 | ESTAT_ADD(tx_carrier_sense_errors); | |
8695 | ESTAT_ADD(tx_discards); | |
8696 | ESTAT_ADD(tx_errors); | |
8697 | ||
8698 | ESTAT_ADD(dma_writeq_full); | |
8699 | ESTAT_ADD(dma_write_prioq_full); | |
8700 | ESTAT_ADD(rxbds_empty); | |
8701 | ESTAT_ADD(rx_discards); | |
8702 | ESTAT_ADD(rx_errors); | |
8703 | ESTAT_ADD(rx_threshold_hit); | |
8704 | ||
8705 | ESTAT_ADD(dma_readq_full); | |
8706 | ESTAT_ADD(dma_read_prioq_full); | |
8707 | ESTAT_ADD(tx_comp_queue_full); | |
8708 | ||
8709 | ESTAT_ADD(ring_set_send_prod_index); | |
8710 | ESTAT_ADD(ring_status_update); | |
8711 | ESTAT_ADD(nic_irqs); | |
8712 | ESTAT_ADD(nic_avoided_irqs); | |
8713 | ESTAT_ADD(nic_tx_threshold_hit); | |
8714 | ||
8715 | return estats; | |
8716 | } | |
8717 | ||
8718 | static struct net_device_stats *tg3_get_stats(struct net_device *dev) | |
8719 | { | |
8720 | struct tg3 *tp = netdev_priv(dev); | |
8721 | struct net_device_stats *stats = &tp->net_stats; | |
8722 | struct net_device_stats *old_stats = &tp->net_stats_prev; | |
8723 | struct tg3_hw_stats *hw_stats = tp->hw_stats; | |
8724 | ||
8725 | if (!hw_stats) | |
8726 | return old_stats; | |
8727 | ||
8728 | stats->rx_packets = old_stats->rx_packets + | |
8729 | get_stat64(&hw_stats->rx_ucast_packets) + | |
8730 | get_stat64(&hw_stats->rx_mcast_packets) + | |
8731 | get_stat64(&hw_stats->rx_bcast_packets); | |
6aa20a22 | 8732 | |
1da177e4 LT |
8733 | stats->tx_packets = old_stats->tx_packets + |
8734 | get_stat64(&hw_stats->tx_ucast_packets) + | |
8735 | get_stat64(&hw_stats->tx_mcast_packets) + | |
8736 | get_stat64(&hw_stats->tx_bcast_packets); | |
8737 | ||
8738 | stats->rx_bytes = old_stats->rx_bytes + | |
8739 | get_stat64(&hw_stats->rx_octets); | |
8740 | stats->tx_bytes = old_stats->tx_bytes + | |
8741 | get_stat64(&hw_stats->tx_octets); | |
8742 | ||
8743 | stats->rx_errors = old_stats->rx_errors + | |
4f63b877 | 8744 | get_stat64(&hw_stats->rx_errors); |
1da177e4 LT |
8745 | stats->tx_errors = old_stats->tx_errors + |
8746 | get_stat64(&hw_stats->tx_errors) + | |
8747 | get_stat64(&hw_stats->tx_mac_errors) + | |
8748 | get_stat64(&hw_stats->tx_carrier_sense_errors) + | |
8749 | get_stat64(&hw_stats->tx_discards); | |
8750 | ||
8751 | stats->multicast = old_stats->multicast + | |
8752 | get_stat64(&hw_stats->rx_mcast_packets); | |
8753 | stats->collisions = old_stats->collisions + | |
8754 | get_stat64(&hw_stats->tx_collisions); | |
8755 | ||
8756 | stats->rx_length_errors = old_stats->rx_length_errors + | |
8757 | get_stat64(&hw_stats->rx_frame_too_long_errors) + | |
8758 | get_stat64(&hw_stats->rx_undersize_packets); | |
8759 | ||
8760 | stats->rx_over_errors = old_stats->rx_over_errors + | |
8761 | get_stat64(&hw_stats->rxbds_empty); | |
8762 | stats->rx_frame_errors = old_stats->rx_frame_errors + | |
8763 | get_stat64(&hw_stats->rx_align_errors); | |
8764 | stats->tx_aborted_errors = old_stats->tx_aborted_errors + | |
8765 | get_stat64(&hw_stats->tx_discards); | |
8766 | stats->tx_carrier_errors = old_stats->tx_carrier_errors + | |
8767 | get_stat64(&hw_stats->tx_carrier_sense_errors); | |
8768 | ||
8769 | stats->rx_crc_errors = old_stats->rx_crc_errors + | |
8770 | calc_crc_errors(tp); | |
8771 | ||
4f63b877 JL |
8772 | stats->rx_missed_errors = old_stats->rx_missed_errors + |
8773 | get_stat64(&hw_stats->rx_discards); | |
8774 | ||
1da177e4 LT |
8775 | return stats; |
8776 | } | |
8777 | ||
8778 | static inline u32 calc_crc(unsigned char *buf, int len) | |
8779 | { | |
8780 | u32 reg; | |
8781 | u32 tmp; | |
8782 | int j, k; | |
8783 | ||
8784 | reg = 0xffffffff; | |
8785 | ||
8786 | for (j = 0; j < len; j++) { | |
8787 | reg ^= buf[j]; | |
8788 | ||
8789 | for (k = 0; k < 8; k++) { | |
8790 | tmp = reg & 0x01; | |
8791 | ||
8792 | reg >>= 1; | |
8793 | ||
8794 | if (tmp) { | |
8795 | reg ^= 0xedb88320; | |
8796 | } | |
8797 | } | |
8798 | } | |
8799 | ||
8800 | return ~reg; | |
8801 | } | |
8802 | ||
8803 | static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all) | |
8804 | { | |
8805 | /* accept or reject all multicast frames */ | |
8806 | tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0); | |
8807 | tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0); | |
8808 | tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0); | |
8809 | tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0); | |
8810 | } | |
8811 | ||
8812 | static void __tg3_set_rx_mode(struct net_device *dev) | |
8813 | { | |
8814 | struct tg3 *tp = netdev_priv(dev); | |
8815 | u32 rx_mode; | |
8816 | ||
8817 | rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC | | |
8818 | RX_MODE_KEEP_VLAN_TAG); | |
8819 | ||
8820 | /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG | |
8821 | * flag clear. | |
8822 | */ | |
8823 | #if TG3_VLAN_TAG_USED | |
8824 | if (!tp->vlgrp && | |
8825 | !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) | |
8826 | rx_mode |= RX_MODE_KEEP_VLAN_TAG; | |
8827 | #else | |
8828 | /* By definition, VLAN is disabled always in this | |
8829 | * case. | |
8830 | */ | |
8831 | if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) | |
8832 | rx_mode |= RX_MODE_KEEP_VLAN_TAG; | |
8833 | #endif | |
8834 | ||
8835 | if (dev->flags & IFF_PROMISC) { | |
8836 | /* Promiscuous mode. */ | |
8837 | rx_mode |= RX_MODE_PROMISC; | |
8838 | } else if (dev->flags & IFF_ALLMULTI) { | |
8839 | /* Accept all multicast. */ | |
8840 | tg3_set_multi (tp, 1); | |
8841 | } else if (dev->mc_count < 1) { | |
8842 | /* Reject all multicast. */ | |
8843 | tg3_set_multi (tp, 0); | |
8844 | } else { | |
8845 | /* Accept one or more multicast(s). */ | |
8846 | struct dev_mc_list *mclist; | |
8847 | unsigned int i; | |
8848 | u32 mc_filter[4] = { 0, }; | |
8849 | u32 regidx; | |
8850 | u32 bit; | |
8851 | u32 crc; | |
8852 | ||
8853 | for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count; | |
8854 | i++, mclist = mclist->next) { | |
8855 | ||
8856 | crc = calc_crc (mclist->dmi_addr, ETH_ALEN); | |
8857 | bit = ~crc & 0x7f; | |
8858 | regidx = (bit & 0x60) >> 5; | |
8859 | bit &= 0x1f; | |
8860 | mc_filter[regidx] |= (1 << bit); | |
8861 | } | |
8862 | ||
8863 | tw32(MAC_HASH_REG_0, mc_filter[0]); | |
8864 | tw32(MAC_HASH_REG_1, mc_filter[1]); | |
8865 | tw32(MAC_HASH_REG_2, mc_filter[2]); | |
8866 | tw32(MAC_HASH_REG_3, mc_filter[3]); | |
8867 | } | |
8868 | ||
8869 | if (rx_mode != tp->rx_mode) { | |
8870 | tp->rx_mode = rx_mode; | |
8871 | tw32_f(MAC_RX_MODE, rx_mode); | |
8872 | udelay(10); | |
8873 | } | |
8874 | } | |
8875 | ||
8876 | static void tg3_set_rx_mode(struct net_device *dev) | |
8877 | { | |
8878 | struct tg3 *tp = netdev_priv(dev); | |
8879 | ||
e75f7c90 MC |
8880 | if (!netif_running(dev)) |
8881 | return; | |
8882 | ||
f47c11ee | 8883 | tg3_full_lock(tp, 0); |
1da177e4 | 8884 | __tg3_set_rx_mode(dev); |
f47c11ee | 8885 | tg3_full_unlock(tp); |
1da177e4 LT |
8886 | } |
8887 | ||
8888 | #define TG3_REGDUMP_LEN (32 * 1024) | |
8889 | ||
8890 | static int tg3_get_regs_len(struct net_device *dev) | |
8891 | { | |
8892 | return TG3_REGDUMP_LEN; | |
8893 | } | |
8894 | ||
8895 | static void tg3_get_regs(struct net_device *dev, | |
8896 | struct ethtool_regs *regs, void *_p) | |
8897 | { | |
8898 | u32 *p = _p; | |
8899 | struct tg3 *tp = netdev_priv(dev); | |
8900 | u8 *orig_p = _p; | |
8901 | int i; | |
8902 | ||
8903 | regs->version = 0; | |
8904 | ||
8905 | memset(p, 0, TG3_REGDUMP_LEN); | |
8906 | ||
bc1c7567 MC |
8907 | if (tp->link_config.phy_is_low_power) |
8908 | return; | |
8909 | ||
f47c11ee | 8910 | tg3_full_lock(tp, 0); |
1da177e4 LT |
8911 | |
8912 | #define __GET_REG32(reg) (*(p)++ = tr32(reg)) | |
8913 | #define GET_REG32_LOOP(base,len) \ | |
8914 | do { p = (u32 *)(orig_p + (base)); \ | |
8915 | for (i = 0; i < len; i += 4) \ | |
8916 | __GET_REG32((base) + i); \ | |
8917 | } while (0) | |
8918 | #define GET_REG32_1(reg) \ | |
8919 | do { p = (u32 *)(orig_p + (reg)); \ | |
8920 | __GET_REG32((reg)); \ | |
8921 | } while (0) | |
8922 | ||
8923 | GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0); | |
8924 | GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200); | |
8925 | GET_REG32_LOOP(MAC_MODE, 0x4f0); | |
8926 | GET_REG32_LOOP(SNDDATAI_MODE, 0xe0); | |
8927 | GET_REG32_1(SNDDATAC_MODE); | |
8928 | GET_REG32_LOOP(SNDBDS_MODE, 0x80); | |
8929 | GET_REG32_LOOP(SNDBDI_MODE, 0x48); | |
8930 | GET_REG32_1(SNDBDC_MODE); | |
8931 | GET_REG32_LOOP(RCVLPC_MODE, 0x20); | |
8932 | GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c); | |
8933 | GET_REG32_LOOP(RCVDBDI_MODE, 0x0c); | |
8934 | GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c); | |
8935 | GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44); | |
8936 | GET_REG32_1(RCVDCC_MODE); | |
8937 | GET_REG32_LOOP(RCVBDI_MODE, 0x20); | |
8938 | GET_REG32_LOOP(RCVCC_MODE, 0x14); | |
8939 | GET_REG32_LOOP(RCVLSC_MODE, 0x08); | |
8940 | GET_REG32_1(MBFREE_MODE); | |
8941 | GET_REG32_LOOP(HOSTCC_MODE, 0x100); | |
8942 | GET_REG32_LOOP(MEMARB_MODE, 0x10); | |
8943 | GET_REG32_LOOP(BUFMGR_MODE, 0x58); | |
8944 | GET_REG32_LOOP(RDMAC_MODE, 0x08); | |
8945 | GET_REG32_LOOP(WDMAC_MODE, 0x08); | |
091465d7 CE |
8946 | GET_REG32_1(RX_CPU_MODE); |
8947 | GET_REG32_1(RX_CPU_STATE); | |
8948 | GET_REG32_1(RX_CPU_PGMCTR); | |
8949 | GET_REG32_1(RX_CPU_HWBKPT); | |
8950 | GET_REG32_1(TX_CPU_MODE); | |
8951 | GET_REG32_1(TX_CPU_STATE); | |
8952 | GET_REG32_1(TX_CPU_PGMCTR); | |
1da177e4 LT |
8953 | GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110); |
8954 | GET_REG32_LOOP(FTQ_RESET, 0x120); | |
8955 | GET_REG32_LOOP(MSGINT_MODE, 0x0c); | |
8956 | GET_REG32_1(DMAC_MODE); | |
8957 | GET_REG32_LOOP(GRC_MODE, 0x4c); | |
8958 | if (tp->tg3_flags & TG3_FLAG_NVRAM) | |
8959 | GET_REG32_LOOP(NVRAM_CMD, 0x24); | |
8960 | ||
8961 | #undef __GET_REG32 | |
8962 | #undef GET_REG32_LOOP | |
8963 | #undef GET_REG32_1 | |
8964 | ||
f47c11ee | 8965 | tg3_full_unlock(tp); |
1da177e4 LT |
8966 | } |
8967 | ||
8968 | static int tg3_get_eeprom_len(struct net_device *dev) | |
8969 | { | |
8970 | struct tg3 *tp = netdev_priv(dev); | |
8971 | ||
8972 | return tp->nvram_size; | |
8973 | } | |
8974 | ||
1da177e4 LT |
8975 | static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data) |
8976 | { | |
8977 | struct tg3 *tp = netdev_priv(dev); | |
8978 | int ret; | |
8979 | u8 *pd; | |
b9fc7dc5 | 8980 | u32 i, offset, len, b_offset, b_count; |
a9dc529d | 8981 | __be32 val; |
1da177e4 | 8982 | |
df259d8c MC |
8983 | if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) |
8984 | return -EINVAL; | |
8985 | ||
bc1c7567 MC |
8986 | if (tp->link_config.phy_is_low_power) |
8987 | return -EAGAIN; | |
8988 | ||
1da177e4 LT |
8989 | offset = eeprom->offset; |
8990 | len = eeprom->len; | |
8991 | eeprom->len = 0; | |
8992 | ||
8993 | eeprom->magic = TG3_EEPROM_MAGIC; | |
8994 | ||
8995 | if (offset & 3) { | |
8996 | /* adjustments to start on required 4 byte boundary */ | |
8997 | b_offset = offset & 3; | |
8998 | b_count = 4 - b_offset; | |
8999 | if (b_count > len) { | |
9000 | /* i.e. offset=1 len=2 */ | |
9001 | b_count = len; | |
9002 | } | |
a9dc529d | 9003 | ret = tg3_nvram_read_be32(tp, offset-b_offset, &val); |
1da177e4 LT |
9004 | if (ret) |
9005 | return ret; | |
1da177e4 LT |
9006 | memcpy(data, ((char*)&val) + b_offset, b_count); |
9007 | len -= b_count; | |
9008 | offset += b_count; | |
9009 | eeprom->len += b_count; | |
9010 | } | |
9011 | ||
9012 | /* read bytes upto the last 4 byte boundary */ | |
9013 | pd = &data[eeprom->len]; | |
9014 | for (i = 0; i < (len - (len & 3)); i += 4) { | |
a9dc529d | 9015 | ret = tg3_nvram_read_be32(tp, offset + i, &val); |
1da177e4 LT |
9016 | if (ret) { |
9017 | eeprom->len += i; | |
9018 | return ret; | |
9019 | } | |
1da177e4 LT |
9020 | memcpy(pd + i, &val, 4); |
9021 | } | |
9022 | eeprom->len += i; | |
9023 | ||
9024 | if (len & 3) { | |
9025 | /* read last bytes not ending on 4 byte boundary */ | |
9026 | pd = &data[eeprom->len]; | |
9027 | b_count = len & 3; | |
9028 | b_offset = offset + len - b_count; | |
a9dc529d | 9029 | ret = tg3_nvram_read_be32(tp, b_offset, &val); |
1da177e4 LT |
9030 | if (ret) |
9031 | return ret; | |
b9fc7dc5 | 9032 | memcpy(pd, &val, b_count); |
1da177e4 LT |
9033 | eeprom->len += b_count; |
9034 | } | |
9035 | return 0; | |
9036 | } | |
9037 | ||
6aa20a22 | 9038 | static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf); |
1da177e4 LT |
9039 | |
9040 | static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data) | |
9041 | { | |
9042 | struct tg3 *tp = netdev_priv(dev); | |
9043 | int ret; | |
b9fc7dc5 | 9044 | u32 offset, len, b_offset, odd_len; |
1da177e4 | 9045 | u8 *buf; |
a9dc529d | 9046 | __be32 start, end; |
1da177e4 | 9047 | |
bc1c7567 MC |
9048 | if (tp->link_config.phy_is_low_power) |
9049 | return -EAGAIN; | |
9050 | ||
df259d8c MC |
9051 | if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) || |
9052 | eeprom->magic != TG3_EEPROM_MAGIC) | |
1da177e4 LT |
9053 | return -EINVAL; |
9054 | ||
9055 | offset = eeprom->offset; | |
9056 | len = eeprom->len; | |
9057 | ||
9058 | if ((b_offset = (offset & 3))) { | |
9059 | /* adjustments to start on required 4 byte boundary */ | |
a9dc529d | 9060 | ret = tg3_nvram_read_be32(tp, offset-b_offset, &start); |
1da177e4 LT |
9061 | if (ret) |
9062 | return ret; | |
1da177e4 LT |
9063 | len += b_offset; |
9064 | offset &= ~3; | |
1c8594b4 MC |
9065 | if (len < 4) |
9066 | len = 4; | |
1da177e4 LT |
9067 | } |
9068 | ||
9069 | odd_len = 0; | |
1c8594b4 | 9070 | if (len & 3) { |
1da177e4 LT |
9071 | /* adjustments to end on required 4 byte boundary */ |
9072 | odd_len = 1; | |
9073 | len = (len + 3) & ~3; | |
a9dc529d | 9074 | ret = tg3_nvram_read_be32(tp, offset+len-4, &end); |
1da177e4 LT |
9075 | if (ret) |
9076 | return ret; | |
1da177e4 LT |
9077 | } |
9078 | ||
9079 | buf = data; | |
9080 | if (b_offset || odd_len) { | |
9081 | buf = kmalloc(len, GFP_KERNEL); | |
ab0049b4 | 9082 | if (!buf) |
1da177e4 LT |
9083 | return -ENOMEM; |
9084 | if (b_offset) | |
9085 | memcpy(buf, &start, 4); | |
9086 | if (odd_len) | |
9087 | memcpy(buf+len-4, &end, 4); | |
9088 | memcpy(buf + b_offset, data, eeprom->len); | |
9089 | } | |
9090 | ||
9091 | ret = tg3_nvram_write_block(tp, offset, len, buf); | |
9092 | ||
9093 | if (buf != data) | |
9094 | kfree(buf); | |
9095 | ||
9096 | return ret; | |
9097 | } | |
9098 | ||
9099 | static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) | |
9100 | { | |
b02fd9e3 MC |
9101 | struct tg3 *tp = netdev_priv(dev); |
9102 | ||
9103 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { | |
9104 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
9105 | return -EAGAIN; | |
298cf9be | 9106 | return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd); |
b02fd9e3 | 9107 | } |
6aa20a22 | 9108 | |
1da177e4 LT |
9109 | cmd->supported = (SUPPORTED_Autoneg); |
9110 | ||
9111 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) | |
9112 | cmd->supported |= (SUPPORTED_1000baseT_Half | | |
9113 | SUPPORTED_1000baseT_Full); | |
9114 | ||
ef348144 | 9115 | if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) { |
1da177e4 LT |
9116 | cmd->supported |= (SUPPORTED_100baseT_Half | |
9117 | SUPPORTED_100baseT_Full | | |
9118 | SUPPORTED_10baseT_Half | | |
9119 | SUPPORTED_10baseT_Full | | |
3bebab59 | 9120 | SUPPORTED_TP); |
ef348144 KK |
9121 | cmd->port = PORT_TP; |
9122 | } else { | |
1da177e4 | 9123 | cmd->supported |= SUPPORTED_FIBRE; |
ef348144 KK |
9124 | cmd->port = PORT_FIBRE; |
9125 | } | |
6aa20a22 | 9126 | |
1da177e4 LT |
9127 | cmd->advertising = tp->link_config.advertising; |
9128 | if (netif_running(dev)) { | |
9129 | cmd->speed = tp->link_config.active_speed; | |
9130 | cmd->duplex = tp->link_config.active_duplex; | |
9131 | } | |
1da177e4 | 9132 | cmd->phy_address = PHY_ADDR; |
7e5856bd | 9133 | cmd->transceiver = XCVR_INTERNAL; |
1da177e4 LT |
9134 | cmd->autoneg = tp->link_config.autoneg; |
9135 | cmd->maxtxpkt = 0; | |
9136 | cmd->maxrxpkt = 0; | |
9137 | return 0; | |
9138 | } | |
6aa20a22 | 9139 | |
1da177e4 LT |
9140 | static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
9141 | { | |
9142 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9143 | |
b02fd9e3 MC |
9144 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
9145 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
9146 | return -EAGAIN; | |
298cf9be | 9147 | return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd); |
b02fd9e3 MC |
9148 | } |
9149 | ||
7e5856bd MC |
9150 | if (cmd->autoneg != AUTONEG_ENABLE && |
9151 | cmd->autoneg != AUTONEG_DISABLE) | |
37ff238d | 9152 | return -EINVAL; |
7e5856bd MC |
9153 | |
9154 | if (cmd->autoneg == AUTONEG_DISABLE && | |
9155 | cmd->duplex != DUPLEX_FULL && | |
9156 | cmd->duplex != DUPLEX_HALF) | |
37ff238d | 9157 | return -EINVAL; |
1da177e4 | 9158 | |
7e5856bd MC |
9159 | if (cmd->autoneg == AUTONEG_ENABLE) { |
9160 | u32 mask = ADVERTISED_Autoneg | | |
9161 | ADVERTISED_Pause | | |
9162 | ADVERTISED_Asym_Pause; | |
9163 | ||
9164 | if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY)) | |
9165 | mask |= ADVERTISED_1000baseT_Half | | |
9166 | ADVERTISED_1000baseT_Full; | |
9167 | ||
9168 | if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) | |
9169 | mask |= ADVERTISED_100baseT_Half | | |
9170 | ADVERTISED_100baseT_Full | | |
9171 | ADVERTISED_10baseT_Half | | |
9172 | ADVERTISED_10baseT_Full | | |
9173 | ADVERTISED_TP; | |
9174 | else | |
9175 | mask |= ADVERTISED_FIBRE; | |
9176 | ||
9177 | if (cmd->advertising & ~mask) | |
9178 | return -EINVAL; | |
9179 | ||
9180 | mask &= (ADVERTISED_1000baseT_Half | | |
9181 | ADVERTISED_1000baseT_Full | | |
9182 | ADVERTISED_100baseT_Half | | |
9183 | ADVERTISED_100baseT_Full | | |
9184 | ADVERTISED_10baseT_Half | | |
9185 | ADVERTISED_10baseT_Full); | |
9186 | ||
9187 | cmd->advertising &= mask; | |
9188 | } else { | |
9189 | if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) { | |
9190 | if (cmd->speed != SPEED_1000) | |
9191 | return -EINVAL; | |
9192 | ||
9193 | if (cmd->duplex != DUPLEX_FULL) | |
9194 | return -EINVAL; | |
9195 | } else { | |
9196 | if (cmd->speed != SPEED_100 && | |
9197 | cmd->speed != SPEED_10) | |
9198 | return -EINVAL; | |
9199 | } | |
9200 | } | |
9201 | ||
f47c11ee | 9202 | tg3_full_lock(tp, 0); |
1da177e4 LT |
9203 | |
9204 | tp->link_config.autoneg = cmd->autoneg; | |
9205 | if (cmd->autoneg == AUTONEG_ENABLE) { | |
405d8e5c AG |
9206 | tp->link_config.advertising = (cmd->advertising | |
9207 | ADVERTISED_Autoneg); | |
1da177e4 LT |
9208 | tp->link_config.speed = SPEED_INVALID; |
9209 | tp->link_config.duplex = DUPLEX_INVALID; | |
9210 | } else { | |
9211 | tp->link_config.advertising = 0; | |
9212 | tp->link_config.speed = cmd->speed; | |
9213 | tp->link_config.duplex = cmd->duplex; | |
b02fd9e3 | 9214 | } |
6aa20a22 | 9215 | |
24fcad6b MC |
9216 | tp->link_config.orig_speed = tp->link_config.speed; |
9217 | tp->link_config.orig_duplex = tp->link_config.duplex; | |
9218 | tp->link_config.orig_autoneg = tp->link_config.autoneg; | |
9219 | ||
1da177e4 LT |
9220 | if (netif_running(dev)) |
9221 | tg3_setup_phy(tp, 1); | |
9222 | ||
f47c11ee | 9223 | tg3_full_unlock(tp); |
6aa20a22 | 9224 | |
1da177e4 LT |
9225 | return 0; |
9226 | } | |
6aa20a22 | 9227 | |
1da177e4 LT |
9228 | static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info) |
9229 | { | |
9230 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9231 | |
1da177e4 LT |
9232 | strcpy(info->driver, DRV_MODULE_NAME); |
9233 | strcpy(info->version, DRV_MODULE_VERSION); | |
c4e6575c | 9234 | strcpy(info->fw_version, tp->fw_ver); |
1da177e4 LT |
9235 | strcpy(info->bus_info, pci_name(tp->pdev)); |
9236 | } | |
6aa20a22 | 9237 | |
1da177e4 LT |
9238 | static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) |
9239 | { | |
9240 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9241 | |
12dac075 RW |
9242 | if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) && |
9243 | device_can_wakeup(&tp->pdev->dev)) | |
a85feb8c GZ |
9244 | wol->supported = WAKE_MAGIC; |
9245 | else | |
9246 | wol->supported = 0; | |
1da177e4 | 9247 | wol->wolopts = 0; |
05ac4cb7 MC |
9248 | if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) && |
9249 | device_can_wakeup(&tp->pdev->dev)) | |
1da177e4 LT |
9250 | wol->wolopts = WAKE_MAGIC; |
9251 | memset(&wol->sopass, 0, sizeof(wol->sopass)); | |
9252 | } | |
6aa20a22 | 9253 | |
1da177e4 LT |
9254 | static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) |
9255 | { | |
9256 | struct tg3 *tp = netdev_priv(dev); | |
12dac075 | 9257 | struct device *dp = &tp->pdev->dev; |
6aa20a22 | 9258 | |
1da177e4 LT |
9259 | if (wol->wolopts & ~WAKE_MAGIC) |
9260 | return -EINVAL; | |
9261 | if ((wol->wolopts & WAKE_MAGIC) && | |
12dac075 | 9262 | !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp))) |
1da177e4 | 9263 | return -EINVAL; |
6aa20a22 | 9264 | |
f47c11ee | 9265 | spin_lock_bh(&tp->lock); |
12dac075 | 9266 | if (wol->wolopts & WAKE_MAGIC) { |
1da177e4 | 9267 | tp->tg3_flags |= TG3_FLAG_WOL_ENABLE; |
12dac075 RW |
9268 | device_set_wakeup_enable(dp, true); |
9269 | } else { | |
1da177e4 | 9270 | tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE; |
12dac075 RW |
9271 | device_set_wakeup_enable(dp, false); |
9272 | } | |
f47c11ee | 9273 | spin_unlock_bh(&tp->lock); |
6aa20a22 | 9274 | |
1da177e4 LT |
9275 | return 0; |
9276 | } | |
6aa20a22 | 9277 | |
1da177e4 LT |
9278 | static u32 tg3_get_msglevel(struct net_device *dev) |
9279 | { | |
9280 | struct tg3 *tp = netdev_priv(dev); | |
9281 | return tp->msg_enable; | |
9282 | } | |
6aa20a22 | 9283 | |
1da177e4 LT |
9284 | static void tg3_set_msglevel(struct net_device *dev, u32 value) |
9285 | { | |
9286 | struct tg3 *tp = netdev_priv(dev); | |
9287 | tp->msg_enable = value; | |
9288 | } | |
6aa20a22 | 9289 | |
1da177e4 LT |
9290 | static int tg3_set_tso(struct net_device *dev, u32 value) |
9291 | { | |
9292 | struct tg3 *tp = netdev_priv(dev); | |
9293 | ||
9294 | if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) { | |
9295 | if (value) | |
9296 | return -EINVAL; | |
9297 | return 0; | |
9298 | } | |
027455ad MC |
9299 | if ((dev->features & NETIF_F_IPV6_CSUM) && |
9300 | (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) { | |
9936bcf6 | 9301 | if (value) { |
b0026624 | 9302 | dev->features |= NETIF_F_TSO6; |
57e6983c MC |
9303 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 || |
9304 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 && | |
9305 | GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) || | |
321d32a0 MC |
9306 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || |
9307 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
9936bcf6 MC |
9308 | dev->features |= NETIF_F_TSO_ECN; |
9309 | } else | |
9310 | dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN); | |
b0026624 | 9311 | } |
1da177e4 LT |
9312 | return ethtool_op_set_tso(dev, value); |
9313 | } | |
6aa20a22 | 9314 | |
1da177e4 LT |
9315 | static int tg3_nway_reset(struct net_device *dev) |
9316 | { | |
9317 | struct tg3 *tp = netdev_priv(dev); | |
1da177e4 | 9318 | int r; |
6aa20a22 | 9319 | |
1da177e4 LT |
9320 | if (!netif_running(dev)) |
9321 | return -EAGAIN; | |
9322 | ||
c94e3941 MC |
9323 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) |
9324 | return -EINVAL; | |
9325 | ||
b02fd9e3 MC |
9326 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
9327 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
9328 | return -EAGAIN; | |
298cf9be | 9329 | r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]); |
b02fd9e3 MC |
9330 | } else { |
9331 | u32 bmcr; | |
9332 | ||
9333 | spin_lock_bh(&tp->lock); | |
9334 | r = -EINVAL; | |
9335 | tg3_readphy(tp, MII_BMCR, &bmcr); | |
9336 | if (!tg3_readphy(tp, MII_BMCR, &bmcr) && | |
9337 | ((bmcr & BMCR_ANENABLE) || | |
9338 | (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) { | |
9339 | tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART | | |
9340 | BMCR_ANENABLE); | |
9341 | r = 0; | |
9342 | } | |
9343 | spin_unlock_bh(&tp->lock); | |
1da177e4 | 9344 | } |
6aa20a22 | 9345 | |
1da177e4 LT |
9346 | return r; |
9347 | } | |
6aa20a22 | 9348 | |
1da177e4 LT |
9349 | static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering) |
9350 | { | |
9351 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9352 | |
1da177e4 LT |
9353 | ering->rx_max_pending = TG3_RX_RING_SIZE - 1; |
9354 | ering->rx_mini_max_pending = 0; | |
4f81c32b MC |
9355 | if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) |
9356 | ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1; | |
9357 | else | |
9358 | ering->rx_jumbo_max_pending = 0; | |
9359 | ||
9360 | ering->tx_max_pending = TG3_TX_RING_SIZE - 1; | |
1da177e4 LT |
9361 | |
9362 | ering->rx_pending = tp->rx_pending; | |
9363 | ering->rx_mini_pending = 0; | |
4f81c32b MC |
9364 | if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) |
9365 | ering->rx_jumbo_pending = tp->rx_jumbo_pending; | |
9366 | else | |
9367 | ering->rx_jumbo_pending = 0; | |
9368 | ||
f3f3f27e | 9369 | ering->tx_pending = tp->napi[0].tx_pending; |
1da177e4 | 9370 | } |
6aa20a22 | 9371 | |
1da177e4 LT |
9372 | static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering) |
9373 | { | |
9374 | struct tg3 *tp = netdev_priv(dev); | |
646c9edd | 9375 | int i, irq_sync = 0, err = 0; |
6aa20a22 | 9376 | |
1da177e4 LT |
9377 | if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) || |
9378 | (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) || | |
bc3a9254 MC |
9379 | (ering->tx_pending > TG3_TX_RING_SIZE - 1) || |
9380 | (ering->tx_pending <= MAX_SKB_FRAGS) || | |
7f62ad5d | 9381 | ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) && |
bc3a9254 | 9382 | (ering->tx_pending <= (MAX_SKB_FRAGS * 3)))) |
1da177e4 | 9383 | return -EINVAL; |
6aa20a22 | 9384 | |
bbe832c0 | 9385 | if (netif_running(dev)) { |
b02fd9e3 | 9386 | tg3_phy_stop(tp); |
1da177e4 | 9387 | tg3_netif_stop(tp); |
bbe832c0 MC |
9388 | irq_sync = 1; |
9389 | } | |
1da177e4 | 9390 | |
bbe832c0 | 9391 | tg3_full_lock(tp, irq_sync); |
6aa20a22 | 9392 | |
1da177e4 LT |
9393 | tp->rx_pending = ering->rx_pending; |
9394 | ||
9395 | if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) && | |
9396 | tp->rx_pending > 63) | |
9397 | tp->rx_pending = 63; | |
9398 | tp->rx_jumbo_pending = ering->rx_jumbo_pending; | |
646c9edd MC |
9399 | |
9400 | for (i = 0; i < TG3_IRQ_MAX_VECS; i++) | |
9401 | tp->napi[i].tx_pending = ering->tx_pending; | |
1da177e4 LT |
9402 | |
9403 | if (netif_running(dev)) { | |
944d980e | 9404 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
b9ec6c1b MC |
9405 | err = tg3_restart_hw(tp, 1); |
9406 | if (!err) | |
9407 | tg3_netif_start(tp); | |
1da177e4 LT |
9408 | } |
9409 | ||
f47c11ee | 9410 | tg3_full_unlock(tp); |
6aa20a22 | 9411 | |
b02fd9e3 MC |
9412 | if (irq_sync && !err) |
9413 | tg3_phy_start(tp); | |
9414 | ||
b9ec6c1b | 9415 | return err; |
1da177e4 | 9416 | } |
6aa20a22 | 9417 | |
1da177e4 LT |
9418 | static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause) |
9419 | { | |
9420 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9421 | |
1da177e4 | 9422 | epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0; |
8d018621 | 9423 | |
e18ce346 | 9424 | if (tp->link_config.active_flowctrl & FLOW_CTRL_RX) |
8d018621 MC |
9425 | epause->rx_pause = 1; |
9426 | else | |
9427 | epause->rx_pause = 0; | |
9428 | ||
e18ce346 | 9429 | if (tp->link_config.active_flowctrl & FLOW_CTRL_TX) |
8d018621 MC |
9430 | epause->tx_pause = 1; |
9431 | else | |
9432 | epause->tx_pause = 0; | |
1da177e4 | 9433 | } |
6aa20a22 | 9434 | |
1da177e4 LT |
9435 | static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause) |
9436 | { | |
9437 | struct tg3 *tp = netdev_priv(dev); | |
b02fd9e3 | 9438 | int err = 0; |
6aa20a22 | 9439 | |
b02fd9e3 MC |
9440 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
9441 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
9442 | return -EAGAIN; | |
1da177e4 | 9443 | |
b02fd9e3 MC |
9444 | if (epause->autoneg) { |
9445 | u32 newadv; | |
9446 | struct phy_device *phydev; | |
f47c11ee | 9447 | |
298cf9be | 9448 | phydev = tp->mdio_bus->phy_map[PHY_ADDR]; |
1da177e4 | 9449 | |
b02fd9e3 MC |
9450 | if (epause->rx_pause) { |
9451 | if (epause->tx_pause) | |
9452 | newadv = ADVERTISED_Pause; | |
9453 | else | |
9454 | newadv = ADVERTISED_Pause | | |
9455 | ADVERTISED_Asym_Pause; | |
9456 | } else if (epause->tx_pause) { | |
9457 | newadv = ADVERTISED_Asym_Pause; | |
9458 | } else | |
9459 | newadv = 0; | |
9460 | ||
9461 | if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) { | |
9462 | u32 oldadv = phydev->advertising & | |
9463 | (ADVERTISED_Pause | | |
9464 | ADVERTISED_Asym_Pause); | |
9465 | if (oldadv != newadv) { | |
9466 | phydev->advertising &= | |
9467 | ~(ADVERTISED_Pause | | |
9468 | ADVERTISED_Asym_Pause); | |
9469 | phydev->advertising |= newadv; | |
9470 | err = phy_start_aneg(phydev); | |
9471 | } | |
9472 | } else { | |
9473 | tp->link_config.advertising &= | |
9474 | ~(ADVERTISED_Pause | | |
9475 | ADVERTISED_Asym_Pause); | |
9476 | tp->link_config.advertising |= newadv; | |
9477 | } | |
9478 | } else { | |
9479 | if (epause->rx_pause) | |
e18ce346 | 9480 | tp->link_config.flowctrl |= FLOW_CTRL_RX; |
b02fd9e3 | 9481 | else |
e18ce346 | 9482 | tp->link_config.flowctrl &= ~FLOW_CTRL_RX; |
f47c11ee | 9483 | |
b02fd9e3 | 9484 | if (epause->tx_pause) |
e18ce346 | 9485 | tp->link_config.flowctrl |= FLOW_CTRL_TX; |
b02fd9e3 | 9486 | else |
e18ce346 | 9487 | tp->link_config.flowctrl &= ~FLOW_CTRL_TX; |
b02fd9e3 MC |
9488 | |
9489 | if (netif_running(dev)) | |
9490 | tg3_setup_flow_control(tp, 0, 0); | |
9491 | } | |
9492 | } else { | |
9493 | int irq_sync = 0; | |
9494 | ||
9495 | if (netif_running(dev)) { | |
9496 | tg3_netif_stop(tp); | |
9497 | irq_sync = 1; | |
9498 | } | |
9499 | ||
9500 | tg3_full_lock(tp, irq_sync); | |
9501 | ||
9502 | if (epause->autoneg) | |
9503 | tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG; | |
9504 | else | |
9505 | tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG; | |
9506 | if (epause->rx_pause) | |
e18ce346 | 9507 | tp->link_config.flowctrl |= FLOW_CTRL_RX; |
b02fd9e3 | 9508 | else |
e18ce346 | 9509 | tp->link_config.flowctrl &= ~FLOW_CTRL_RX; |
b02fd9e3 | 9510 | if (epause->tx_pause) |
e18ce346 | 9511 | tp->link_config.flowctrl |= FLOW_CTRL_TX; |
b02fd9e3 | 9512 | else |
e18ce346 | 9513 | tp->link_config.flowctrl &= ~FLOW_CTRL_TX; |
b02fd9e3 MC |
9514 | |
9515 | if (netif_running(dev)) { | |
9516 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); | |
9517 | err = tg3_restart_hw(tp, 1); | |
9518 | if (!err) | |
9519 | tg3_netif_start(tp); | |
9520 | } | |
9521 | ||
9522 | tg3_full_unlock(tp); | |
9523 | } | |
6aa20a22 | 9524 | |
b9ec6c1b | 9525 | return err; |
1da177e4 | 9526 | } |
6aa20a22 | 9527 | |
1da177e4 LT |
9528 | static u32 tg3_get_rx_csum(struct net_device *dev) |
9529 | { | |
9530 | struct tg3 *tp = netdev_priv(dev); | |
9531 | return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0; | |
9532 | } | |
6aa20a22 | 9533 | |
1da177e4 LT |
9534 | static int tg3_set_rx_csum(struct net_device *dev, u32 data) |
9535 | { | |
9536 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9537 | |
1da177e4 LT |
9538 | if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) { |
9539 | if (data != 0) | |
9540 | return -EINVAL; | |
9541 | return 0; | |
9542 | } | |
6aa20a22 | 9543 | |
f47c11ee | 9544 | spin_lock_bh(&tp->lock); |
1da177e4 LT |
9545 | if (data) |
9546 | tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS; | |
9547 | else | |
9548 | tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS; | |
f47c11ee | 9549 | spin_unlock_bh(&tp->lock); |
6aa20a22 | 9550 | |
1da177e4 LT |
9551 | return 0; |
9552 | } | |
6aa20a22 | 9553 | |
1da177e4 LT |
9554 | static int tg3_set_tx_csum(struct net_device *dev, u32 data) |
9555 | { | |
9556 | struct tg3 *tp = netdev_priv(dev); | |
6aa20a22 | 9557 | |
1da177e4 LT |
9558 | if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) { |
9559 | if (data != 0) | |
9560 | return -EINVAL; | |
9561 | return 0; | |
9562 | } | |
6aa20a22 | 9563 | |
321d32a0 | 9564 | if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) |
6460d948 | 9565 | ethtool_op_set_tx_ipv6_csum(dev, data); |
1da177e4 | 9566 | else |
9c27dbdf | 9567 | ethtool_op_set_tx_csum(dev, data); |
1da177e4 LT |
9568 | |
9569 | return 0; | |
9570 | } | |
9571 | ||
b9f2c044 | 9572 | static int tg3_get_sset_count (struct net_device *dev, int sset) |
1da177e4 | 9573 | { |
b9f2c044 JG |
9574 | switch (sset) { |
9575 | case ETH_SS_TEST: | |
9576 | return TG3_NUM_TEST; | |
9577 | case ETH_SS_STATS: | |
9578 | return TG3_NUM_STATS; | |
9579 | default: | |
9580 | return -EOPNOTSUPP; | |
9581 | } | |
4cafd3f5 MC |
9582 | } |
9583 | ||
1da177e4 LT |
9584 | static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf) |
9585 | { | |
9586 | switch (stringset) { | |
9587 | case ETH_SS_STATS: | |
9588 | memcpy(buf, ðtool_stats_keys, sizeof(ethtool_stats_keys)); | |
9589 | break; | |
4cafd3f5 MC |
9590 | case ETH_SS_TEST: |
9591 | memcpy(buf, ðtool_test_keys, sizeof(ethtool_test_keys)); | |
9592 | break; | |
1da177e4 LT |
9593 | default: |
9594 | WARN_ON(1); /* we need a WARN() */ | |
9595 | break; | |
9596 | } | |
9597 | } | |
9598 | ||
4009a93d MC |
9599 | static int tg3_phys_id(struct net_device *dev, u32 data) |
9600 | { | |
9601 | struct tg3 *tp = netdev_priv(dev); | |
9602 | int i; | |
9603 | ||
9604 | if (!netif_running(tp->dev)) | |
9605 | return -EAGAIN; | |
9606 | ||
9607 | if (data == 0) | |
759afc31 | 9608 | data = UINT_MAX / 2; |
4009a93d MC |
9609 | |
9610 | for (i = 0; i < (data * 2); i++) { | |
9611 | if ((i % 2) == 0) | |
9612 | tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE | | |
9613 | LED_CTRL_1000MBPS_ON | | |
9614 | LED_CTRL_100MBPS_ON | | |
9615 | LED_CTRL_10MBPS_ON | | |
9616 | LED_CTRL_TRAFFIC_OVERRIDE | | |
9617 | LED_CTRL_TRAFFIC_BLINK | | |
9618 | LED_CTRL_TRAFFIC_LED); | |
6aa20a22 | 9619 | |
4009a93d MC |
9620 | else |
9621 | tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE | | |
9622 | LED_CTRL_TRAFFIC_OVERRIDE); | |
9623 | ||
9624 | if (msleep_interruptible(500)) | |
9625 | break; | |
9626 | } | |
9627 | tw32(MAC_LED_CTRL, tp->led_ctrl); | |
9628 | return 0; | |
9629 | } | |
9630 | ||
1da177e4 LT |
9631 | static void tg3_get_ethtool_stats (struct net_device *dev, |
9632 | struct ethtool_stats *estats, u64 *tmp_stats) | |
9633 | { | |
9634 | struct tg3 *tp = netdev_priv(dev); | |
9635 | memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats)); | |
9636 | } | |
9637 | ||
566f86ad | 9638 | #define NVRAM_TEST_SIZE 0x100 |
a5767dec MC |
9639 | #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14 |
9640 | #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18 | |
9641 | #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c | |
b16250e3 MC |
9642 | #define NVRAM_SELFBOOT_HW_SIZE 0x20 |
9643 | #define NVRAM_SELFBOOT_DATA_SIZE 0x1c | |
566f86ad MC |
9644 | |
9645 | static int tg3_test_nvram(struct tg3 *tp) | |
9646 | { | |
b9fc7dc5 | 9647 | u32 csum, magic; |
a9dc529d | 9648 | __be32 *buf; |
ab0049b4 | 9649 | int i, j, k, err = 0, size; |
566f86ad | 9650 | |
df259d8c MC |
9651 | if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) |
9652 | return 0; | |
9653 | ||
e4f34110 | 9654 | if (tg3_nvram_read(tp, 0, &magic) != 0) |
1b27777a MC |
9655 | return -EIO; |
9656 | ||
1b27777a MC |
9657 | if (magic == TG3_EEPROM_MAGIC) |
9658 | size = NVRAM_TEST_SIZE; | |
b16250e3 | 9659 | else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) { |
a5767dec MC |
9660 | if ((magic & TG3_EEPROM_SB_FORMAT_MASK) == |
9661 | TG3_EEPROM_SB_FORMAT_1) { | |
9662 | switch (magic & TG3_EEPROM_SB_REVISION_MASK) { | |
9663 | case TG3_EEPROM_SB_REVISION_0: | |
9664 | size = NVRAM_SELFBOOT_FORMAT1_0_SIZE; | |
9665 | break; | |
9666 | case TG3_EEPROM_SB_REVISION_2: | |
9667 | size = NVRAM_SELFBOOT_FORMAT1_2_SIZE; | |
9668 | break; | |
9669 | case TG3_EEPROM_SB_REVISION_3: | |
9670 | size = NVRAM_SELFBOOT_FORMAT1_3_SIZE; | |
9671 | break; | |
9672 | default: | |
9673 | return 0; | |
9674 | } | |
9675 | } else | |
1b27777a | 9676 | return 0; |
b16250e3 MC |
9677 | } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW) |
9678 | size = NVRAM_SELFBOOT_HW_SIZE; | |
9679 | else | |
1b27777a MC |
9680 | return -EIO; |
9681 | ||
9682 | buf = kmalloc(size, GFP_KERNEL); | |
566f86ad MC |
9683 | if (buf == NULL) |
9684 | return -ENOMEM; | |
9685 | ||
1b27777a MC |
9686 | err = -EIO; |
9687 | for (i = 0, j = 0; i < size; i += 4, j++) { | |
a9dc529d MC |
9688 | err = tg3_nvram_read_be32(tp, i, &buf[j]); |
9689 | if (err) | |
566f86ad | 9690 | break; |
566f86ad | 9691 | } |
1b27777a | 9692 | if (i < size) |
566f86ad MC |
9693 | goto out; |
9694 | ||
1b27777a | 9695 | /* Selfboot format */ |
a9dc529d | 9696 | magic = be32_to_cpu(buf[0]); |
b9fc7dc5 | 9697 | if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == |
b16250e3 | 9698 | TG3_EEPROM_MAGIC_FW) { |
1b27777a MC |
9699 | u8 *buf8 = (u8 *) buf, csum8 = 0; |
9700 | ||
b9fc7dc5 | 9701 | if ((magic & TG3_EEPROM_SB_REVISION_MASK) == |
a5767dec MC |
9702 | TG3_EEPROM_SB_REVISION_2) { |
9703 | /* For rev 2, the csum doesn't include the MBA. */ | |
9704 | for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++) | |
9705 | csum8 += buf8[i]; | |
9706 | for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++) | |
9707 | csum8 += buf8[i]; | |
9708 | } else { | |
9709 | for (i = 0; i < size; i++) | |
9710 | csum8 += buf8[i]; | |
9711 | } | |
1b27777a | 9712 | |
ad96b485 AB |
9713 | if (csum8 == 0) { |
9714 | err = 0; | |
9715 | goto out; | |
9716 | } | |
9717 | ||
9718 | err = -EIO; | |
9719 | goto out; | |
1b27777a | 9720 | } |
566f86ad | 9721 | |
b9fc7dc5 | 9722 | if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == |
b16250e3 MC |
9723 | TG3_EEPROM_MAGIC_HW) { |
9724 | u8 data[NVRAM_SELFBOOT_DATA_SIZE]; | |
a9dc529d | 9725 | u8 parity[NVRAM_SELFBOOT_DATA_SIZE]; |
b16250e3 | 9726 | u8 *buf8 = (u8 *) buf; |
b16250e3 MC |
9727 | |
9728 | /* Separate the parity bits and the data bytes. */ | |
9729 | for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) { | |
9730 | if ((i == 0) || (i == 8)) { | |
9731 | int l; | |
9732 | u8 msk; | |
9733 | ||
9734 | for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1) | |
9735 | parity[k++] = buf8[i] & msk; | |
9736 | i++; | |
9737 | } | |
9738 | else if (i == 16) { | |
9739 | int l; | |
9740 | u8 msk; | |
9741 | ||
9742 | for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1) | |
9743 | parity[k++] = buf8[i] & msk; | |
9744 | i++; | |
9745 | ||
9746 | for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1) | |
9747 | parity[k++] = buf8[i] & msk; | |
9748 | i++; | |
9749 | } | |
9750 | data[j++] = buf8[i]; | |
9751 | } | |
9752 | ||
9753 | err = -EIO; | |
9754 | for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) { | |
9755 | u8 hw8 = hweight8(data[i]); | |
9756 | ||
9757 | if ((hw8 & 0x1) && parity[i]) | |
9758 | goto out; | |
9759 | else if (!(hw8 & 0x1) && !parity[i]) | |
9760 | goto out; | |
9761 | } | |
9762 | err = 0; | |
9763 | goto out; | |
9764 | } | |
9765 | ||
566f86ad MC |
9766 | /* Bootstrap checksum at offset 0x10 */ |
9767 | csum = calc_crc((unsigned char *) buf, 0x10); | |
a9dc529d | 9768 | if (csum != be32_to_cpu(buf[0x10/4])) |
566f86ad MC |
9769 | goto out; |
9770 | ||
9771 | /* Manufacturing block starts at offset 0x74, checksum at 0xfc */ | |
9772 | csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88); | |
a9dc529d MC |
9773 | if (csum != be32_to_cpu(buf[0xfc/4])) |
9774 | goto out; | |
566f86ad MC |
9775 | |
9776 | err = 0; | |
9777 | ||
9778 | out: | |
9779 | kfree(buf); | |
9780 | return err; | |
9781 | } | |
9782 | ||
ca43007a MC |
9783 | #define TG3_SERDES_TIMEOUT_SEC 2 |
9784 | #define TG3_COPPER_TIMEOUT_SEC 6 | |
9785 | ||
9786 | static int tg3_test_link(struct tg3 *tp) | |
9787 | { | |
9788 | int i, max; | |
9789 | ||
9790 | if (!netif_running(tp->dev)) | |
9791 | return -ENODEV; | |
9792 | ||
4c987487 | 9793 | if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) |
ca43007a MC |
9794 | max = TG3_SERDES_TIMEOUT_SEC; |
9795 | else | |
9796 | max = TG3_COPPER_TIMEOUT_SEC; | |
9797 | ||
9798 | for (i = 0; i < max; i++) { | |
9799 | if (netif_carrier_ok(tp->dev)) | |
9800 | return 0; | |
9801 | ||
9802 | if (msleep_interruptible(1000)) | |
9803 | break; | |
9804 | } | |
9805 | ||
9806 | return -EIO; | |
9807 | } | |
9808 | ||
a71116d1 | 9809 | /* Only test the commonly used registers */ |
30ca3e37 | 9810 | static int tg3_test_registers(struct tg3 *tp) |
a71116d1 | 9811 | { |
b16250e3 | 9812 | int i, is_5705, is_5750; |
a71116d1 MC |
9813 | u32 offset, read_mask, write_mask, val, save_val, read_val; |
9814 | static struct { | |
9815 | u16 offset; | |
9816 | u16 flags; | |
9817 | #define TG3_FL_5705 0x1 | |
9818 | #define TG3_FL_NOT_5705 0x2 | |
9819 | #define TG3_FL_NOT_5788 0x4 | |
b16250e3 | 9820 | #define TG3_FL_NOT_5750 0x8 |
a71116d1 MC |
9821 | u32 read_mask; |
9822 | u32 write_mask; | |
9823 | } reg_tbl[] = { | |
9824 | /* MAC Control Registers */ | |
9825 | { MAC_MODE, TG3_FL_NOT_5705, | |
9826 | 0x00000000, 0x00ef6f8c }, | |
9827 | { MAC_MODE, TG3_FL_5705, | |
9828 | 0x00000000, 0x01ef6b8c }, | |
9829 | { MAC_STATUS, TG3_FL_NOT_5705, | |
9830 | 0x03800107, 0x00000000 }, | |
9831 | { MAC_STATUS, TG3_FL_5705, | |
9832 | 0x03800100, 0x00000000 }, | |
9833 | { MAC_ADDR_0_HIGH, 0x0000, | |
9834 | 0x00000000, 0x0000ffff }, | |
9835 | { MAC_ADDR_0_LOW, 0x0000, | |
9836 | 0x00000000, 0xffffffff }, | |
9837 | { MAC_RX_MTU_SIZE, 0x0000, | |
9838 | 0x00000000, 0x0000ffff }, | |
9839 | { MAC_TX_MODE, 0x0000, | |
9840 | 0x00000000, 0x00000070 }, | |
9841 | { MAC_TX_LENGTHS, 0x0000, | |
9842 | 0x00000000, 0x00003fff }, | |
9843 | { MAC_RX_MODE, TG3_FL_NOT_5705, | |
9844 | 0x00000000, 0x000007fc }, | |
9845 | { MAC_RX_MODE, TG3_FL_5705, | |
9846 | 0x00000000, 0x000007dc }, | |
9847 | { MAC_HASH_REG_0, 0x0000, | |
9848 | 0x00000000, 0xffffffff }, | |
9849 | { MAC_HASH_REG_1, 0x0000, | |
9850 | 0x00000000, 0xffffffff }, | |
9851 | { MAC_HASH_REG_2, 0x0000, | |
9852 | 0x00000000, 0xffffffff }, | |
9853 | { MAC_HASH_REG_3, 0x0000, | |
9854 | 0x00000000, 0xffffffff }, | |
9855 | ||
9856 | /* Receive Data and Receive BD Initiator Control Registers. */ | |
9857 | { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705, | |
9858 | 0x00000000, 0xffffffff }, | |
9859 | { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705, | |
9860 | 0x00000000, 0xffffffff }, | |
9861 | { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705, | |
9862 | 0x00000000, 0x00000003 }, | |
9863 | { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705, | |
9864 | 0x00000000, 0xffffffff }, | |
9865 | { RCVDBDI_STD_BD+0, 0x0000, | |
9866 | 0x00000000, 0xffffffff }, | |
9867 | { RCVDBDI_STD_BD+4, 0x0000, | |
9868 | 0x00000000, 0xffffffff }, | |
9869 | { RCVDBDI_STD_BD+8, 0x0000, | |
9870 | 0x00000000, 0xffff0002 }, | |
9871 | { RCVDBDI_STD_BD+0xc, 0x0000, | |
9872 | 0x00000000, 0xffffffff }, | |
6aa20a22 | 9873 | |
a71116d1 MC |
9874 | /* Receive BD Initiator Control Registers. */ |
9875 | { RCVBDI_STD_THRESH, TG3_FL_NOT_5705, | |
9876 | 0x00000000, 0xffffffff }, | |
9877 | { RCVBDI_STD_THRESH, TG3_FL_5705, | |
9878 | 0x00000000, 0x000003ff }, | |
9879 | { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705, | |
9880 | 0x00000000, 0xffffffff }, | |
6aa20a22 | 9881 | |
a71116d1 MC |
9882 | /* Host Coalescing Control Registers. */ |
9883 | { HOSTCC_MODE, TG3_FL_NOT_5705, | |
9884 | 0x00000000, 0x00000004 }, | |
9885 | { HOSTCC_MODE, TG3_FL_5705, | |
9886 | 0x00000000, 0x000000f6 }, | |
9887 | { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705, | |
9888 | 0x00000000, 0xffffffff }, | |
9889 | { HOSTCC_RXCOL_TICKS, TG3_FL_5705, | |
9890 | 0x00000000, 0x000003ff }, | |
9891 | { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705, | |
9892 | 0x00000000, 0xffffffff }, | |
9893 | { HOSTCC_TXCOL_TICKS, TG3_FL_5705, | |
9894 | 0x00000000, 0x000003ff }, | |
9895 | { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705, | |
9896 | 0x00000000, 0xffffffff }, | |
9897 | { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788, | |
9898 | 0x00000000, 0x000000ff }, | |
9899 | { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705, | |
9900 | 0x00000000, 0xffffffff }, | |
9901 | { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788, | |
9902 | 0x00000000, 0x000000ff }, | |
9903 | { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705, | |
9904 | 0x00000000, 0xffffffff }, | |
9905 | { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705, | |
9906 | 0x00000000, 0xffffffff }, | |
9907 | { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705, | |
9908 | 0x00000000, 0xffffffff }, | |
9909 | { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788, | |
9910 | 0x00000000, 0x000000ff }, | |
9911 | { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705, | |
9912 | 0x00000000, 0xffffffff }, | |
9913 | { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788, | |
9914 | 0x00000000, 0x000000ff }, | |
9915 | { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705, | |
9916 | 0x00000000, 0xffffffff }, | |
9917 | { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705, | |
9918 | 0x00000000, 0xffffffff }, | |
9919 | { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705, | |
9920 | 0x00000000, 0xffffffff }, | |
9921 | { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000, | |
9922 | 0x00000000, 0xffffffff }, | |
9923 | { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000, | |
9924 | 0x00000000, 0xffffffff }, | |
9925 | { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000, | |
9926 | 0xffffffff, 0x00000000 }, | |
9927 | { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000, | |
9928 | 0xffffffff, 0x00000000 }, | |
9929 | ||
9930 | /* Buffer Manager Control Registers. */ | |
b16250e3 | 9931 | { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750, |
a71116d1 | 9932 | 0x00000000, 0x007fff80 }, |
b16250e3 | 9933 | { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750, |
a71116d1 MC |
9934 | 0x00000000, 0x007fffff }, |
9935 | { BUFMGR_MB_RDMA_LOW_WATER, 0x0000, | |
9936 | 0x00000000, 0x0000003f }, | |
9937 | { BUFMGR_MB_MACRX_LOW_WATER, 0x0000, | |
9938 | 0x00000000, 0x000001ff }, | |
9939 | { BUFMGR_MB_HIGH_WATER, 0x0000, | |
9940 | 0x00000000, 0x000001ff }, | |
9941 | { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705, | |
9942 | 0xffffffff, 0x00000000 }, | |
9943 | { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705, | |
9944 | 0xffffffff, 0x00000000 }, | |
6aa20a22 | 9945 | |
a71116d1 MC |
9946 | /* Mailbox Registers */ |
9947 | { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000, | |
9948 | 0x00000000, 0x000001ff }, | |
9949 | { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705, | |
9950 | 0x00000000, 0x000001ff }, | |
9951 | { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000, | |
9952 | 0x00000000, 0x000007ff }, | |
9953 | { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000, | |
9954 | 0x00000000, 0x000001ff }, | |
9955 | ||
9956 | { 0xffff, 0x0000, 0x00000000, 0x00000000 }, | |
9957 | }; | |
9958 | ||
b16250e3 MC |
9959 | is_5705 = is_5750 = 0; |
9960 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) { | |
a71116d1 | 9961 | is_5705 = 1; |
b16250e3 MC |
9962 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) |
9963 | is_5750 = 1; | |
9964 | } | |
a71116d1 MC |
9965 | |
9966 | for (i = 0; reg_tbl[i].offset != 0xffff; i++) { | |
9967 | if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705)) | |
9968 | continue; | |
9969 | ||
9970 | if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705)) | |
9971 | continue; | |
9972 | ||
9973 | if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) && | |
9974 | (reg_tbl[i].flags & TG3_FL_NOT_5788)) | |
9975 | continue; | |
9976 | ||
b16250e3 MC |
9977 | if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750)) |
9978 | continue; | |
9979 | ||
a71116d1 MC |
9980 | offset = (u32) reg_tbl[i].offset; |
9981 | read_mask = reg_tbl[i].read_mask; | |
9982 | write_mask = reg_tbl[i].write_mask; | |
9983 | ||
9984 | /* Save the original register content */ | |
9985 | save_val = tr32(offset); | |
9986 | ||
9987 | /* Determine the read-only value. */ | |
9988 | read_val = save_val & read_mask; | |
9989 | ||
9990 | /* Write zero to the register, then make sure the read-only bits | |
9991 | * are not changed and the read/write bits are all zeros. | |
9992 | */ | |
9993 | tw32(offset, 0); | |
9994 | ||
9995 | val = tr32(offset); | |
9996 | ||
9997 | /* Test the read-only and read/write bits. */ | |
9998 | if (((val & read_mask) != read_val) || (val & write_mask)) | |
9999 | goto out; | |
10000 | ||
10001 | /* Write ones to all the bits defined by RdMask and WrMask, then | |
10002 | * make sure the read-only bits are not changed and the | |
10003 | * read/write bits are all ones. | |
10004 | */ | |
10005 | tw32(offset, read_mask | write_mask); | |
10006 | ||
10007 | val = tr32(offset); | |
10008 | ||
10009 | /* Test the read-only bits. */ | |
10010 | if ((val & read_mask) != read_val) | |
10011 | goto out; | |
10012 | ||
10013 | /* Test the read/write bits. */ | |
10014 | if ((val & write_mask) != write_mask) | |
10015 | goto out; | |
10016 | ||
10017 | tw32(offset, save_val); | |
10018 | } | |
10019 | ||
10020 | return 0; | |
10021 | ||
10022 | out: | |
9f88f29f MC |
10023 | if (netif_msg_hw(tp)) |
10024 | printk(KERN_ERR PFX "Register test failed at offset %x\n", | |
10025 | offset); | |
a71116d1 MC |
10026 | tw32(offset, save_val); |
10027 | return -EIO; | |
10028 | } | |
10029 | ||
7942e1db MC |
10030 | static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len) |
10031 | { | |
f71e1309 | 10032 | static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a }; |
7942e1db MC |
10033 | int i; |
10034 | u32 j; | |
10035 | ||
e9edda69 | 10036 | for (i = 0; i < ARRAY_SIZE(test_pattern); i++) { |
7942e1db MC |
10037 | for (j = 0; j < len; j += 4) { |
10038 | u32 val; | |
10039 | ||
10040 | tg3_write_mem(tp, offset + j, test_pattern[i]); | |
10041 | tg3_read_mem(tp, offset + j, &val); | |
10042 | if (val != test_pattern[i]) | |
10043 | return -EIO; | |
10044 | } | |
10045 | } | |
10046 | return 0; | |
10047 | } | |
10048 | ||
10049 | static int tg3_test_memory(struct tg3 *tp) | |
10050 | { | |
10051 | static struct mem_entry { | |
10052 | u32 offset; | |
10053 | u32 len; | |
10054 | } mem_tbl_570x[] = { | |
38690194 | 10055 | { 0x00000000, 0x00b50}, |
7942e1db MC |
10056 | { 0x00002000, 0x1c000}, |
10057 | { 0xffffffff, 0x00000} | |
10058 | }, mem_tbl_5705[] = { | |
10059 | { 0x00000100, 0x0000c}, | |
10060 | { 0x00000200, 0x00008}, | |
7942e1db MC |
10061 | { 0x00004000, 0x00800}, |
10062 | { 0x00006000, 0x01000}, | |
10063 | { 0x00008000, 0x02000}, | |
10064 | { 0x00010000, 0x0e000}, | |
10065 | { 0xffffffff, 0x00000} | |
79f4d13a MC |
10066 | }, mem_tbl_5755[] = { |
10067 | { 0x00000200, 0x00008}, | |
10068 | { 0x00004000, 0x00800}, | |
10069 | { 0x00006000, 0x00800}, | |
10070 | { 0x00008000, 0x02000}, | |
10071 | { 0x00010000, 0x0c000}, | |
10072 | { 0xffffffff, 0x00000} | |
b16250e3 MC |
10073 | }, mem_tbl_5906[] = { |
10074 | { 0x00000200, 0x00008}, | |
10075 | { 0x00004000, 0x00400}, | |
10076 | { 0x00006000, 0x00400}, | |
10077 | { 0x00008000, 0x01000}, | |
10078 | { 0x00010000, 0x01000}, | |
10079 | { 0xffffffff, 0x00000} | |
7942e1db MC |
10080 | }; |
10081 | struct mem_entry *mem_tbl; | |
10082 | int err = 0; | |
10083 | int i; | |
10084 | ||
321d32a0 MC |
10085 | if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) |
10086 | mem_tbl = mem_tbl_5755; | |
10087 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) | |
10088 | mem_tbl = mem_tbl_5906; | |
10089 | else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) | |
10090 | mem_tbl = mem_tbl_5705; | |
10091 | else | |
7942e1db MC |
10092 | mem_tbl = mem_tbl_570x; |
10093 | ||
10094 | for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) { | |
10095 | if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset, | |
10096 | mem_tbl[i].len)) != 0) | |
10097 | break; | |
10098 | } | |
6aa20a22 | 10099 | |
7942e1db MC |
10100 | return err; |
10101 | } | |
10102 | ||
9f40dead MC |
10103 | #define TG3_MAC_LOOPBACK 0 |
10104 | #define TG3_PHY_LOOPBACK 1 | |
10105 | ||
10106 | static int tg3_run_loopback(struct tg3 *tp, int loopback_mode) | |
c76949a6 | 10107 | { |
9f40dead | 10108 | u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key; |
fd2ce37f | 10109 | u32 desc_idx, coal_now; |
c76949a6 MC |
10110 | struct sk_buff *skb, *rx_skb; |
10111 | u8 *tx_data; | |
10112 | dma_addr_t map; | |
10113 | int num_pkts, tx_len, rx_len, i, err; | |
10114 | struct tg3_rx_buffer_desc *desc; | |
898a56f8 | 10115 | struct tg3_napi *tnapi, *rnapi; |
21f581a5 | 10116 | struct tg3_rx_prodring_set *tpr = &tp->prodring[0]; |
c76949a6 | 10117 | |
898a56f8 MC |
10118 | tnapi = &tp->napi[0]; |
10119 | rnapi = &tp->napi[0]; | |
fd2ce37f | 10120 | coal_now = tnapi->coal_now | rnapi->coal_now; |
898a56f8 | 10121 | |
9f40dead | 10122 | if (loopback_mode == TG3_MAC_LOOPBACK) { |
c94e3941 MC |
10123 | /* HW errata - mac loopback fails in some cases on 5780. |
10124 | * Normal traffic and PHY loopback are not affected by | |
10125 | * errata. | |
10126 | */ | |
10127 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) | |
10128 | return 0; | |
10129 | ||
9f40dead | 10130 | mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) | |
e8f3f6ca MC |
10131 | MAC_MODE_PORT_INT_LPBACK; |
10132 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
10133 | mac_mode |= MAC_MODE_LINK_POLARITY; | |
3f7045c1 MC |
10134 | if (tp->tg3_flags & TG3_FLAG_10_100_ONLY) |
10135 | mac_mode |= MAC_MODE_PORT_MODE_MII; | |
10136 | else | |
10137 | mac_mode |= MAC_MODE_PORT_MODE_GMII; | |
9f40dead MC |
10138 | tw32(MAC_MODE, mac_mode); |
10139 | } else if (loopback_mode == TG3_PHY_LOOPBACK) { | |
3f7045c1 MC |
10140 | u32 val; |
10141 | ||
7f97a4bd MC |
10142 | if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) { |
10143 | tg3_phy_fet_toggle_apd(tp, false); | |
5d64ad34 MC |
10144 | val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100; |
10145 | } else | |
10146 | val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000; | |
3f7045c1 | 10147 | |
9ef8ca99 MC |
10148 | tg3_phy_toggle_automdix(tp, 0); |
10149 | ||
3f7045c1 | 10150 | tg3_writephy(tp, MII_BMCR, val); |
c94e3941 | 10151 | udelay(40); |
5d64ad34 | 10152 | |
e8f3f6ca | 10153 | mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK; |
7f97a4bd MC |
10154 | if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) { |
10155 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) | |
10156 | tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800); | |
5d64ad34 MC |
10157 | mac_mode |= MAC_MODE_PORT_MODE_MII; |
10158 | } else | |
10159 | mac_mode |= MAC_MODE_PORT_MODE_GMII; | |
b16250e3 | 10160 | |
c94e3941 MC |
10161 | /* reset to prevent losing 1st rx packet intermittently */ |
10162 | if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) { | |
10163 | tw32_f(MAC_RX_MODE, RX_MODE_RESET); | |
10164 | udelay(10); | |
10165 | tw32_f(MAC_RX_MODE, tp->rx_mode); | |
10166 | } | |
e8f3f6ca MC |
10167 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) { |
10168 | if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) | |
10169 | mac_mode &= ~MAC_MODE_LINK_POLARITY; | |
10170 | else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) | |
10171 | mac_mode |= MAC_MODE_LINK_POLARITY; | |
ff18ff02 MC |
10172 | tg3_writephy(tp, MII_TG3_EXT_CTRL, |
10173 | MII_TG3_EXT_CTRL_LNK3_LED_MODE); | |
10174 | } | |
9f40dead | 10175 | tw32(MAC_MODE, mac_mode); |
9f40dead MC |
10176 | } |
10177 | else | |
10178 | return -EINVAL; | |
c76949a6 MC |
10179 | |
10180 | err = -EIO; | |
10181 | ||
c76949a6 | 10182 | tx_len = 1514; |
a20e9c62 | 10183 | skb = netdev_alloc_skb(tp->dev, tx_len); |
a50bb7b9 JJ |
10184 | if (!skb) |
10185 | return -ENOMEM; | |
10186 | ||
c76949a6 MC |
10187 | tx_data = skb_put(skb, tx_len); |
10188 | memcpy(tx_data, tp->dev->dev_addr, 6); | |
10189 | memset(tx_data + 6, 0x0, 8); | |
10190 | ||
10191 | tw32(MAC_RX_MTU_SIZE, tx_len + 4); | |
10192 | ||
10193 | for (i = 14; i < tx_len; i++) | |
10194 | tx_data[i] = (u8) (i & 0xff); | |
10195 | ||
10196 | map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE); | |
10197 | ||
10198 | tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE | | |
fd2ce37f | 10199 | rnapi->coal_now); |
c76949a6 MC |
10200 | |
10201 | udelay(10); | |
10202 | ||
898a56f8 | 10203 | rx_start_idx = rnapi->hw_status->idx[0].rx_producer; |
c76949a6 | 10204 | |
c76949a6 MC |
10205 | num_pkts = 0; |
10206 | ||
f3f3f27e | 10207 | tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1); |
c76949a6 | 10208 | |
f3f3f27e | 10209 | tnapi->tx_prod++; |
c76949a6 MC |
10210 | num_pkts++; |
10211 | ||
f3f3f27e MC |
10212 | tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod); |
10213 | tr32_mailbox(tnapi->prodmbox); | |
c76949a6 MC |
10214 | |
10215 | udelay(10); | |
10216 | ||
3f7045c1 MC |
10217 | /* 250 usec to allow enough time on some 10/100 Mbps devices. */ |
10218 | for (i = 0; i < 25; i++) { | |
c76949a6 | 10219 | tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE | |
fd2ce37f | 10220 | coal_now); |
c76949a6 MC |
10221 | |
10222 | udelay(10); | |
10223 | ||
898a56f8 MC |
10224 | tx_idx = tnapi->hw_status->idx[0].tx_consumer; |
10225 | rx_idx = rnapi->hw_status->idx[0].rx_producer; | |
f3f3f27e | 10226 | if ((tx_idx == tnapi->tx_prod) && |
c76949a6 MC |
10227 | (rx_idx == (rx_start_idx + num_pkts))) |
10228 | break; | |
10229 | } | |
10230 | ||
10231 | pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE); | |
10232 | dev_kfree_skb(skb); | |
10233 | ||
f3f3f27e | 10234 | if (tx_idx != tnapi->tx_prod) |
c76949a6 MC |
10235 | goto out; |
10236 | ||
10237 | if (rx_idx != rx_start_idx + num_pkts) | |
10238 | goto out; | |
10239 | ||
72334482 | 10240 | desc = &rnapi->rx_rcb[rx_start_idx]; |
c76949a6 MC |
10241 | desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK; |
10242 | opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK; | |
10243 | if (opaque_key != RXD_OPAQUE_RING_STD) | |
10244 | goto out; | |
10245 | ||
10246 | if ((desc->err_vlan & RXD_ERR_MASK) != 0 && | |
10247 | (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) | |
10248 | goto out; | |
10249 | ||
10250 | rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; | |
10251 | if (rx_len != tx_len) | |
10252 | goto out; | |
10253 | ||
21f581a5 | 10254 | rx_skb = tpr->rx_std_buffers[desc_idx].skb; |
c76949a6 | 10255 | |
21f581a5 | 10256 | map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping); |
c76949a6 MC |
10257 | pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE); |
10258 | ||
10259 | for (i = 14; i < tx_len; i++) { | |
10260 | if (*(rx_skb->data + i) != (u8) (i & 0xff)) | |
10261 | goto out; | |
10262 | } | |
10263 | err = 0; | |
6aa20a22 | 10264 | |
c76949a6 MC |
10265 | /* tg3_free_rings will unmap and free the rx_skb */ |
10266 | out: | |
10267 | return err; | |
10268 | } | |
10269 | ||
9f40dead MC |
10270 | #define TG3_MAC_LOOPBACK_FAILED 1 |
10271 | #define TG3_PHY_LOOPBACK_FAILED 2 | |
10272 | #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \ | |
10273 | TG3_PHY_LOOPBACK_FAILED) | |
10274 | ||
10275 | static int tg3_test_loopback(struct tg3 *tp) | |
10276 | { | |
10277 | int err = 0; | |
9936bcf6 | 10278 | u32 cpmuctrl = 0; |
9f40dead MC |
10279 | |
10280 | if (!netif_running(tp->dev)) | |
10281 | return TG3_LOOPBACK_FAILED; | |
10282 | ||
b9ec6c1b MC |
10283 | err = tg3_reset_hw(tp, 1); |
10284 | if (err) | |
10285 | return TG3_LOOPBACK_FAILED; | |
9f40dead | 10286 | |
6833c043 MC |
10287 | /* Turn off gphy autopowerdown. */ |
10288 | if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD) | |
10289 | tg3_phy_toggle_apd(tp, false); | |
10290 | ||
321d32a0 | 10291 | if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) { |
9936bcf6 MC |
10292 | int i; |
10293 | u32 status; | |
10294 | ||
10295 | tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER); | |
10296 | ||
10297 | /* Wait for up to 40 microseconds to acquire lock. */ | |
10298 | for (i = 0; i < 4; i++) { | |
10299 | status = tr32(TG3_CPMU_MUTEX_GNT); | |
10300 | if (status == CPMU_MUTEX_GNT_DRIVER) | |
10301 | break; | |
10302 | udelay(10); | |
10303 | } | |
10304 | ||
10305 | if (status != CPMU_MUTEX_GNT_DRIVER) | |
10306 | return TG3_LOOPBACK_FAILED; | |
10307 | ||
b2a5c19c | 10308 | /* Turn off link-based power management. */ |
e875093c | 10309 | cpmuctrl = tr32(TG3_CPMU_CTRL); |
109115e1 MC |
10310 | tw32(TG3_CPMU_CTRL, |
10311 | cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE | | |
10312 | CPMU_CTRL_LINK_AWARE_MODE)); | |
9936bcf6 MC |
10313 | } |
10314 | ||
9f40dead MC |
10315 | if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK)) |
10316 | err |= TG3_MAC_LOOPBACK_FAILED; | |
9936bcf6 | 10317 | |
321d32a0 | 10318 | if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) { |
9936bcf6 MC |
10319 | tw32(TG3_CPMU_CTRL, cpmuctrl); |
10320 | ||
10321 | /* Release the mutex */ | |
10322 | tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER); | |
10323 | } | |
10324 | ||
dd477003 MC |
10325 | if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) && |
10326 | !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) { | |
9f40dead MC |
10327 | if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK)) |
10328 | err |= TG3_PHY_LOOPBACK_FAILED; | |
10329 | } | |
10330 | ||
6833c043 MC |
10331 | /* Re-enable gphy autopowerdown. */ |
10332 | if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD) | |
10333 | tg3_phy_toggle_apd(tp, true); | |
10334 | ||
9f40dead MC |
10335 | return err; |
10336 | } | |
10337 | ||
4cafd3f5 MC |
10338 | static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest, |
10339 | u64 *data) | |
10340 | { | |
566f86ad MC |
10341 | struct tg3 *tp = netdev_priv(dev); |
10342 | ||
bc1c7567 MC |
10343 | if (tp->link_config.phy_is_low_power) |
10344 | tg3_set_power_state(tp, PCI_D0); | |
10345 | ||
566f86ad MC |
10346 | memset(data, 0, sizeof(u64) * TG3_NUM_TEST); |
10347 | ||
10348 | if (tg3_test_nvram(tp) != 0) { | |
10349 | etest->flags |= ETH_TEST_FL_FAILED; | |
10350 | data[0] = 1; | |
10351 | } | |
ca43007a MC |
10352 | if (tg3_test_link(tp) != 0) { |
10353 | etest->flags |= ETH_TEST_FL_FAILED; | |
10354 | data[1] = 1; | |
10355 | } | |
a71116d1 | 10356 | if (etest->flags & ETH_TEST_FL_OFFLINE) { |
b02fd9e3 | 10357 | int err, err2 = 0, irq_sync = 0; |
bbe832c0 MC |
10358 | |
10359 | if (netif_running(dev)) { | |
b02fd9e3 | 10360 | tg3_phy_stop(tp); |
a71116d1 | 10361 | tg3_netif_stop(tp); |
bbe832c0 MC |
10362 | irq_sync = 1; |
10363 | } | |
a71116d1 | 10364 | |
bbe832c0 | 10365 | tg3_full_lock(tp, irq_sync); |
a71116d1 MC |
10366 | |
10367 | tg3_halt(tp, RESET_KIND_SUSPEND, 1); | |
ec41c7df | 10368 | err = tg3_nvram_lock(tp); |
a71116d1 MC |
10369 | tg3_halt_cpu(tp, RX_CPU_BASE); |
10370 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
10371 | tg3_halt_cpu(tp, TX_CPU_BASE); | |
ec41c7df MC |
10372 | if (!err) |
10373 | tg3_nvram_unlock(tp); | |
a71116d1 | 10374 | |
d9ab5ad1 MC |
10375 | if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) |
10376 | tg3_phy_reset(tp); | |
10377 | ||
a71116d1 MC |
10378 | if (tg3_test_registers(tp) != 0) { |
10379 | etest->flags |= ETH_TEST_FL_FAILED; | |
10380 | data[2] = 1; | |
10381 | } | |
7942e1db MC |
10382 | if (tg3_test_memory(tp) != 0) { |
10383 | etest->flags |= ETH_TEST_FL_FAILED; | |
10384 | data[3] = 1; | |
10385 | } | |
9f40dead | 10386 | if ((data[4] = tg3_test_loopback(tp)) != 0) |
c76949a6 | 10387 | etest->flags |= ETH_TEST_FL_FAILED; |
a71116d1 | 10388 | |
f47c11ee DM |
10389 | tg3_full_unlock(tp); |
10390 | ||
d4bc3927 MC |
10391 | if (tg3_test_interrupt(tp) != 0) { |
10392 | etest->flags |= ETH_TEST_FL_FAILED; | |
10393 | data[5] = 1; | |
10394 | } | |
f47c11ee DM |
10395 | |
10396 | tg3_full_lock(tp, 0); | |
d4bc3927 | 10397 | |
a71116d1 MC |
10398 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
10399 | if (netif_running(dev)) { | |
10400 | tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE; | |
b02fd9e3 MC |
10401 | err2 = tg3_restart_hw(tp, 1); |
10402 | if (!err2) | |
b9ec6c1b | 10403 | tg3_netif_start(tp); |
a71116d1 | 10404 | } |
f47c11ee DM |
10405 | |
10406 | tg3_full_unlock(tp); | |
b02fd9e3 MC |
10407 | |
10408 | if (irq_sync && !err2) | |
10409 | tg3_phy_start(tp); | |
a71116d1 | 10410 | } |
bc1c7567 MC |
10411 | if (tp->link_config.phy_is_low_power) |
10412 | tg3_set_power_state(tp, PCI_D3hot); | |
10413 | ||
4cafd3f5 MC |
10414 | } |
10415 | ||
1da177e4 LT |
10416 | static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
10417 | { | |
10418 | struct mii_ioctl_data *data = if_mii(ifr); | |
10419 | struct tg3 *tp = netdev_priv(dev); | |
10420 | int err; | |
10421 | ||
b02fd9e3 MC |
10422 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
10423 | if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)) | |
10424 | return -EAGAIN; | |
298cf9be | 10425 | return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd); |
b02fd9e3 MC |
10426 | } |
10427 | ||
1da177e4 LT |
10428 | switch(cmd) { |
10429 | case SIOCGMIIPHY: | |
10430 | data->phy_id = PHY_ADDR; | |
10431 | ||
10432 | /* fallthru */ | |
10433 | case SIOCGMIIREG: { | |
10434 | u32 mii_regval; | |
10435 | ||
10436 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) | |
10437 | break; /* We have no PHY */ | |
10438 | ||
bc1c7567 MC |
10439 | if (tp->link_config.phy_is_low_power) |
10440 | return -EAGAIN; | |
10441 | ||
f47c11ee | 10442 | spin_lock_bh(&tp->lock); |
1da177e4 | 10443 | err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval); |
f47c11ee | 10444 | spin_unlock_bh(&tp->lock); |
1da177e4 LT |
10445 | |
10446 | data->val_out = mii_regval; | |
10447 | ||
10448 | return err; | |
10449 | } | |
10450 | ||
10451 | case SIOCSMIIREG: | |
10452 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) | |
10453 | break; /* We have no PHY */ | |
10454 | ||
10455 | if (!capable(CAP_NET_ADMIN)) | |
10456 | return -EPERM; | |
10457 | ||
bc1c7567 MC |
10458 | if (tp->link_config.phy_is_low_power) |
10459 | return -EAGAIN; | |
10460 | ||
f47c11ee | 10461 | spin_lock_bh(&tp->lock); |
1da177e4 | 10462 | err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in); |
f47c11ee | 10463 | spin_unlock_bh(&tp->lock); |
1da177e4 LT |
10464 | |
10465 | return err; | |
10466 | ||
10467 | default: | |
10468 | /* do nothing */ | |
10469 | break; | |
10470 | } | |
10471 | return -EOPNOTSUPP; | |
10472 | } | |
10473 | ||
10474 | #if TG3_VLAN_TAG_USED | |
10475 | static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp) | |
10476 | { | |
10477 | struct tg3 *tp = netdev_priv(dev); | |
10478 | ||
844b3eed MC |
10479 | if (!netif_running(dev)) { |
10480 | tp->vlgrp = grp; | |
10481 | return; | |
10482 | } | |
10483 | ||
10484 | tg3_netif_stop(tp); | |
29315e87 | 10485 | |
f47c11ee | 10486 | tg3_full_lock(tp, 0); |
1da177e4 LT |
10487 | |
10488 | tp->vlgrp = grp; | |
10489 | ||
10490 | /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */ | |
10491 | __tg3_set_rx_mode(dev); | |
10492 | ||
844b3eed | 10493 | tg3_netif_start(tp); |
46966545 MC |
10494 | |
10495 | tg3_full_unlock(tp); | |
1da177e4 | 10496 | } |
1da177e4 LT |
10497 | #endif |
10498 | ||
15f9850d DM |
10499 | static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec) |
10500 | { | |
10501 | struct tg3 *tp = netdev_priv(dev); | |
10502 | ||
10503 | memcpy(ec, &tp->coal, sizeof(*ec)); | |
10504 | return 0; | |
10505 | } | |
10506 | ||
d244c892 MC |
10507 | static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec) |
10508 | { | |
10509 | struct tg3 *tp = netdev_priv(dev); | |
10510 | u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0; | |
10511 | u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0; | |
10512 | ||
10513 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) { | |
10514 | max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT; | |
10515 | max_txcoal_tick_int = MAX_TXCOAL_TICK_INT; | |
10516 | max_stat_coal_ticks = MAX_STAT_COAL_TICKS; | |
10517 | min_stat_coal_ticks = MIN_STAT_COAL_TICKS; | |
10518 | } | |
10519 | ||
10520 | if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) || | |
10521 | (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) || | |
10522 | (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) || | |
10523 | (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) || | |
10524 | (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) || | |
10525 | (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) || | |
10526 | (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) || | |
10527 | (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) || | |
10528 | (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) || | |
10529 | (ec->stats_block_coalesce_usecs < min_stat_coal_ticks)) | |
10530 | return -EINVAL; | |
10531 | ||
10532 | /* No rx interrupts will be generated if both are zero */ | |
10533 | if ((ec->rx_coalesce_usecs == 0) && | |
10534 | (ec->rx_max_coalesced_frames == 0)) | |
10535 | return -EINVAL; | |
10536 | ||
10537 | /* No tx interrupts will be generated if both are zero */ | |
10538 | if ((ec->tx_coalesce_usecs == 0) && | |
10539 | (ec->tx_max_coalesced_frames == 0)) | |
10540 | return -EINVAL; | |
10541 | ||
10542 | /* Only copy relevant parameters, ignore all others. */ | |
10543 | tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs; | |
10544 | tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs; | |
10545 | tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames; | |
10546 | tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames; | |
10547 | tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq; | |
10548 | tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq; | |
10549 | tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq; | |
10550 | tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq; | |
10551 | tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs; | |
10552 | ||
10553 | if (netif_running(dev)) { | |
10554 | tg3_full_lock(tp, 0); | |
10555 | __tg3_set_coalesce(tp, &tp->coal); | |
10556 | tg3_full_unlock(tp); | |
10557 | } | |
10558 | return 0; | |
10559 | } | |
10560 | ||
7282d491 | 10561 | static const struct ethtool_ops tg3_ethtool_ops = { |
1da177e4 LT |
10562 | .get_settings = tg3_get_settings, |
10563 | .set_settings = tg3_set_settings, | |
10564 | .get_drvinfo = tg3_get_drvinfo, | |
10565 | .get_regs_len = tg3_get_regs_len, | |
10566 | .get_regs = tg3_get_regs, | |
10567 | .get_wol = tg3_get_wol, | |
10568 | .set_wol = tg3_set_wol, | |
10569 | .get_msglevel = tg3_get_msglevel, | |
10570 | .set_msglevel = tg3_set_msglevel, | |
10571 | .nway_reset = tg3_nway_reset, | |
10572 | .get_link = ethtool_op_get_link, | |
10573 | .get_eeprom_len = tg3_get_eeprom_len, | |
10574 | .get_eeprom = tg3_get_eeprom, | |
10575 | .set_eeprom = tg3_set_eeprom, | |
10576 | .get_ringparam = tg3_get_ringparam, | |
10577 | .set_ringparam = tg3_set_ringparam, | |
10578 | .get_pauseparam = tg3_get_pauseparam, | |
10579 | .set_pauseparam = tg3_set_pauseparam, | |
10580 | .get_rx_csum = tg3_get_rx_csum, | |
10581 | .set_rx_csum = tg3_set_rx_csum, | |
1da177e4 | 10582 | .set_tx_csum = tg3_set_tx_csum, |
1da177e4 | 10583 | .set_sg = ethtool_op_set_sg, |
1da177e4 | 10584 | .set_tso = tg3_set_tso, |
4cafd3f5 | 10585 | .self_test = tg3_self_test, |
1da177e4 | 10586 | .get_strings = tg3_get_strings, |
4009a93d | 10587 | .phys_id = tg3_phys_id, |
1da177e4 | 10588 | .get_ethtool_stats = tg3_get_ethtool_stats, |
15f9850d | 10589 | .get_coalesce = tg3_get_coalesce, |
d244c892 | 10590 | .set_coalesce = tg3_set_coalesce, |
b9f2c044 | 10591 | .get_sset_count = tg3_get_sset_count, |
1da177e4 LT |
10592 | }; |
10593 | ||
10594 | static void __devinit tg3_get_eeprom_size(struct tg3 *tp) | |
10595 | { | |
1b27777a | 10596 | u32 cursize, val, magic; |
1da177e4 LT |
10597 | |
10598 | tp->nvram_size = EEPROM_CHIP_SIZE; | |
10599 | ||
e4f34110 | 10600 | if (tg3_nvram_read(tp, 0, &magic) != 0) |
1da177e4 LT |
10601 | return; |
10602 | ||
b16250e3 MC |
10603 | if ((magic != TG3_EEPROM_MAGIC) && |
10604 | ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) && | |
10605 | ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW)) | |
1da177e4 LT |
10606 | return; |
10607 | ||
10608 | /* | |
10609 | * Size the chip by reading offsets at increasing powers of two. | |
10610 | * When we encounter our validation signature, we know the addressing | |
10611 | * has wrapped around, and thus have our chip size. | |
10612 | */ | |
1b27777a | 10613 | cursize = 0x10; |
1da177e4 LT |
10614 | |
10615 | while (cursize < tp->nvram_size) { | |
e4f34110 | 10616 | if (tg3_nvram_read(tp, cursize, &val) != 0) |
1da177e4 LT |
10617 | return; |
10618 | ||
1820180b | 10619 | if (val == magic) |
1da177e4 LT |
10620 | break; |
10621 | ||
10622 | cursize <<= 1; | |
10623 | } | |
10624 | ||
10625 | tp->nvram_size = cursize; | |
10626 | } | |
6aa20a22 | 10627 | |
1da177e4 LT |
10628 | static void __devinit tg3_get_nvram_size(struct tg3 *tp) |
10629 | { | |
10630 | u32 val; | |
10631 | ||
df259d8c MC |
10632 | if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) || |
10633 | tg3_nvram_read(tp, 0, &val) != 0) | |
1b27777a MC |
10634 | return; |
10635 | ||
10636 | /* Selfboot format */ | |
1820180b | 10637 | if (val != TG3_EEPROM_MAGIC) { |
1b27777a MC |
10638 | tg3_get_eeprom_size(tp); |
10639 | return; | |
10640 | } | |
10641 | ||
6d348f2c | 10642 | if (tg3_nvram_read(tp, 0xf0, &val) == 0) { |
1da177e4 | 10643 | if (val != 0) { |
6d348f2c MC |
10644 | /* This is confusing. We want to operate on the |
10645 | * 16-bit value at offset 0xf2. The tg3_nvram_read() | |
10646 | * call will read from NVRAM and byteswap the data | |
10647 | * according to the byteswapping settings for all | |
10648 | * other register accesses. This ensures the data we | |
10649 | * want will always reside in the lower 16-bits. | |
10650 | * However, the data in NVRAM is in LE format, which | |
10651 | * means the data from the NVRAM read will always be | |
10652 | * opposite the endianness of the CPU. The 16-bit | |
10653 | * byteswap then brings the data to CPU endianness. | |
10654 | */ | |
10655 | tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024; | |
1da177e4 LT |
10656 | return; |
10657 | } | |
10658 | } | |
fd1122a2 | 10659 | tp->nvram_size = TG3_NVRAM_SIZE_512KB; |
1da177e4 LT |
10660 | } |
10661 | ||
10662 | static void __devinit tg3_get_nvram_info(struct tg3 *tp) | |
10663 | { | |
10664 | u32 nvcfg1; | |
10665 | ||
10666 | nvcfg1 = tr32(NVRAM_CFG1); | |
10667 | if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) { | |
10668 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
8590a603 | 10669 | } else { |
1da177e4 LT |
10670 | nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS; |
10671 | tw32(NVRAM_CFG1, nvcfg1); | |
10672 | } | |
10673 | ||
4c987487 | 10674 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) || |
a4e2b347 | 10675 | (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) { |
1da177e4 | 10676 | switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) { |
8590a603 MC |
10677 | case FLASH_VENDOR_ATMEL_FLASH_BUFFERED: |
10678 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10679 | tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE; | |
10680 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10681 | break; | |
10682 | case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED: | |
10683 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10684 | tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE; | |
10685 | break; | |
10686 | case FLASH_VENDOR_ATMEL_EEPROM: | |
10687 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10688 | tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE; | |
10689 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10690 | break; | |
10691 | case FLASH_VENDOR_ST: | |
10692 | tp->nvram_jedecnum = JEDEC_ST; | |
10693 | tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE; | |
10694 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10695 | break; | |
10696 | case FLASH_VENDOR_SAIFUN: | |
10697 | tp->nvram_jedecnum = JEDEC_SAIFUN; | |
10698 | tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE; | |
10699 | break; | |
10700 | case FLASH_VENDOR_SST_SMALL: | |
10701 | case FLASH_VENDOR_SST_LARGE: | |
10702 | tp->nvram_jedecnum = JEDEC_SST; | |
10703 | tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE; | |
10704 | break; | |
1da177e4 | 10705 | } |
8590a603 | 10706 | } else { |
1da177e4 LT |
10707 | tp->nvram_jedecnum = JEDEC_ATMEL; |
10708 | tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE; | |
10709 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10710 | } | |
10711 | } | |
10712 | ||
361b4ac2 MC |
10713 | static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp) |
10714 | { | |
10715 | u32 nvcfg1; | |
10716 | ||
10717 | nvcfg1 = tr32(NVRAM_CFG1); | |
10718 | ||
e6af301b MC |
10719 | /* NVRAM protection for TPM */ |
10720 | if (nvcfg1 & (1 << 27)) | |
10721 | tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM; | |
10722 | ||
361b4ac2 | 10723 | switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) { |
8590a603 MC |
10724 | case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ: |
10725 | case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ: | |
10726 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10727 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10728 | break; | |
10729 | case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED: | |
10730 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10731 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10732 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10733 | break; | |
10734 | case FLASH_5752VENDOR_ST_M45PE10: | |
10735 | case FLASH_5752VENDOR_ST_M45PE20: | |
10736 | case FLASH_5752VENDOR_ST_M45PE40: | |
10737 | tp->nvram_jedecnum = JEDEC_ST; | |
10738 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10739 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10740 | break; | |
361b4ac2 MC |
10741 | } |
10742 | ||
10743 | if (tp->tg3_flags2 & TG3_FLG2_FLASH) { | |
10744 | switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) { | |
8590a603 MC |
10745 | case FLASH_5752PAGE_SIZE_256: |
10746 | tp->nvram_pagesize = 256; | |
10747 | break; | |
10748 | case FLASH_5752PAGE_SIZE_512: | |
10749 | tp->nvram_pagesize = 512; | |
10750 | break; | |
10751 | case FLASH_5752PAGE_SIZE_1K: | |
10752 | tp->nvram_pagesize = 1024; | |
10753 | break; | |
10754 | case FLASH_5752PAGE_SIZE_2K: | |
10755 | tp->nvram_pagesize = 2048; | |
10756 | break; | |
10757 | case FLASH_5752PAGE_SIZE_4K: | |
10758 | tp->nvram_pagesize = 4096; | |
10759 | break; | |
10760 | case FLASH_5752PAGE_SIZE_264: | |
10761 | tp->nvram_pagesize = 264; | |
10762 | break; | |
361b4ac2 | 10763 | } |
8590a603 | 10764 | } else { |
361b4ac2 MC |
10765 | /* For eeprom, set pagesize to maximum eeprom size */ |
10766 | tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE; | |
10767 | ||
10768 | nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS; | |
10769 | tw32(NVRAM_CFG1, nvcfg1); | |
10770 | } | |
10771 | } | |
10772 | ||
d3c7b886 MC |
10773 | static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp) |
10774 | { | |
989a9d23 | 10775 | u32 nvcfg1, protect = 0; |
d3c7b886 MC |
10776 | |
10777 | nvcfg1 = tr32(NVRAM_CFG1); | |
10778 | ||
10779 | /* NVRAM protection for TPM */ | |
989a9d23 | 10780 | if (nvcfg1 & (1 << 27)) { |
d3c7b886 | 10781 | tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM; |
989a9d23 MC |
10782 | protect = 1; |
10783 | } | |
d3c7b886 | 10784 | |
989a9d23 MC |
10785 | nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK; |
10786 | switch (nvcfg1) { | |
8590a603 MC |
10787 | case FLASH_5755VENDOR_ATMEL_FLASH_1: |
10788 | case FLASH_5755VENDOR_ATMEL_FLASH_2: | |
10789 | case FLASH_5755VENDOR_ATMEL_FLASH_3: | |
10790 | case FLASH_5755VENDOR_ATMEL_FLASH_5: | |
10791 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10792 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10793 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10794 | tp->nvram_pagesize = 264; | |
10795 | if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 || | |
10796 | nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5) | |
10797 | tp->nvram_size = (protect ? 0x3e200 : | |
10798 | TG3_NVRAM_SIZE_512KB); | |
10799 | else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2) | |
10800 | tp->nvram_size = (protect ? 0x1f200 : | |
10801 | TG3_NVRAM_SIZE_256KB); | |
10802 | else | |
10803 | tp->nvram_size = (protect ? 0x1f200 : | |
10804 | TG3_NVRAM_SIZE_128KB); | |
10805 | break; | |
10806 | case FLASH_5752VENDOR_ST_M45PE10: | |
10807 | case FLASH_5752VENDOR_ST_M45PE20: | |
10808 | case FLASH_5752VENDOR_ST_M45PE40: | |
10809 | tp->nvram_jedecnum = JEDEC_ST; | |
10810 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10811 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10812 | tp->nvram_pagesize = 256; | |
10813 | if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10) | |
10814 | tp->nvram_size = (protect ? | |
10815 | TG3_NVRAM_SIZE_64KB : | |
10816 | TG3_NVRAM_SIZE_128KB); | |
10817 | else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20) | |
10818 | tp->nvram_size = (protect ? | |
10819 | TG3_NVRAM_SIZE_64KB : | |
10820 | TG3_NVRAM_SIZE_256KB); | |
10821 | else | |
10822 | tp->nvram_size = (protect ? | |
10823 | TG3_NVRAM_SIZE_128KB : | |
10824 | TG3_NVRAM_SIZE_512KB); | |
10825 | break; | |
d3c7b886 MC |
10826 | } |
10827 | } | |
10828 | ||
1b27777a MC |
10829 | static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp) |
10830 | { | |
10831 | u32 nvcfg1; | |
10832 | ||
10833 | nvcfg1 = tr32(NVRAM_CFG1); | |
10834 | ||
10835 | switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) { | |
8590a603 MC |
10836 | case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ: |
10837 | case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ: | |
10838 | case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ: | |
10839 | case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ: | |
10840 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10841 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10842 | tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE; | |
1b27777a | 10843 | |
8590a603 MC |
10844 | nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS; |
10845 | tw32(NVRAM_CFG1, nvcfg1); | |
10846 | break; | |
10847 | case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED: | |
10848 | case FLASH_5755VENDOR_ATMEL_FLASH_1: | |
10849 | case FLASH_5755VENDOR_ATMEL_FLASH_2: | |
10850 | case FLASH_5755VENDOR_ATMEL_FLASH_3: | |
10851 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10852 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10853 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10854 | tp->nvram_pagesize = 264; | |
10855 | break; | |
10856 | case FLASH_5752VENDOR_ST_M45PE10: | |
10857 | case FLASH_5752VENDOR_ST_M45PE20: | |
10858 | case FLASH_5752VENDOR_ST_M45PE40: | |
10859 | tp->nvram_jedecnum = JEDEC_ST; | |
10860 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10861 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10862 | tp->nvram_pagesize = 256; | |
10863 | break; | |
1b27777a MC |
10864 | } |
10865 | } | |
10866 | ||
6b91fa02 MC |
10867 | static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp) |
10868 | { | |
10869 | u32 nvcfg1, protect = 0; | |
10870 | ||
10871 | nvcfg1 = tr32(NVRAM_CFG1); | |
10872 | ||
10873 | /* NVRAM protection for TPM */ | |
10874 | if (nvcfg1 & (1 << 27)) { | |
10875 | tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM; | |
10876 | protect = 1; | |
10877 | } | |
10878 | ||
10879 | nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK; | |
10880 | switch (nvcfg1) { | |
8590a603 MC |
10881 | case FLASH_5761VENDOR_ATMEL_ADB021D: |
10882 | case FLASH_5761VENDOR_ATMEL_ADB041D: | |
10883 | case FLASH_5761VENDOR_ATMEL_ADB081D: | |
10884 | case FLASH_5761VENDOR_ATMEL_ADB161D: | |
10885 | case FLASH_5761VENDOR_ATMEL_MDB021D: | |
10886 | case FLASH_5761VENDOR_ATMEL_MDB041D: | |
10887 | case FLASH_5761VENDOR_ATMEL_MDB081D: | |
10888 | case FLASH_5761VENDOR_ATMEL_MDB161D: | |
10889 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10890 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10891 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10892 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS; | |
10893 | tp->nvram_pagesize = 256; | |
10894 | break; | |
10895 | case FLASH_5761VENDOR_ST_A_M45PE20: | |
10896 | case FLASH_5761VENDOR_ST_A_M45PE40: | |
10897 | case FLASH_5761VENDOR_ST_A_M45PE80: | |
10898 | case FLASH_5761VENDOR_ST_A_M45PE16: | |
10899 | case FLASH_5761VENDOR_ST_M_M45PE20: | |
10900 | case FLASH_5761VENDOR_ST_M_M45PE40: | |
10901 | case FLASH_5761VENDOR_ST_M_M45PE80: | |
10902 | case FLASH_5761VENDOR_ST_M_M45PE16: | |
10903 | tp->nvram_jedecnum = JEDEC_ST; | |
10904 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10905 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10906 | tp->nvram_pagesize = 256; | |
10907 | break; | |
6b91fa02 MC |
10908 | } |
10909 | ||
10910 | if (protect) { | |
10911 | tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT); | |
10912 | } else { | |
10913 | switch (nvcfg1) { | |
8590a603 MC |
10914 | case FLASH_5761VENDOR_ATMEL_ADB161D: |
10915 | case FLASH_5761VENDOR_ATMEL_MDB161D: | |
10916 | case FLASH_5761VENDOR_ST_A_M45PE16: | |
10917 | case FLASH_5761VENDOR_ST_M_M45PE16: | |
10918 | tp->nvram_size = TG3_NVRAM_SIZE_2MB; | |
10919 | break; | |
10920 | case FLASH_5761VENDOR_ATMEL_ADB081D: | |
10921 | case FLASH_5761VENDOR_ATMEL_MDB081D: | |
10922 | case FLASH_5761VENDOR_ST_A_M45PE80: | |
10923 | case FLASH_5761VENDOR_ST_M_M45PE80: | |
10924 | tp->nvram_size = TG3_NVRAM_SIZE_1MB; | |
10925 | break; | |
10926 | case FLASH_5761VENDOR_ATMEL_ADB041D: | |
10927 | case FLASH_5761VENDOR_ATMEL_MDB041D: | |
10928 | case FLASH_5761VENDOR_ST_A_M45PE40: | |
10929 | case FLASH_5761VENDOR_ST_M_M45PE40: | |
10930 | tp->nvram_size = TG3_NVRAM_SIZE_512KB; | |
10931 | break; | |
10932 | case FLASH_5761VENDOR_ATMEL_ADB021D: | |
10933 | case FLASH_5761VENDOR_ATMEL_MDB021D: | |
10934 | case FLASH_5761VENDOR_ST_A_M45PE20: | |
10935 | case FLASH_5761VENDOR_ST_M_M45PE20: | |
10936 | tp->nvram_size = TG3_NVRAM_SIZE_256KB; | |
10937 | break; | |
6b91fa02 MC |
10938 | } |
10939 | } | |
10940 | } | |
10941 | ||
b5d3772c MC |
10942 | static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp) |
10943 | { | |
10944 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10945 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10946 | tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE; | |
10947 | } | |
10948 | ||
321d32a0 MC |
10949 | static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp) |
10950 | { | |
10951 | u32 nvcfg1; | |
10952 | ||
10953 | nvcfg1 = tr32(NVRAM_CFG1); | |
10954 | ||
10955 | switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) { | |
10956 | case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ: | |
10957 | case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ: | |
10958 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10959 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10960 | tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE; | |
10961 | ||
10962 | nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS; | |
10963 | tw32(NVRAM_CFG1, nvcfg1); | |
10964 | return; | |
10965 | case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED: | |
10966 | case FLASH_57780VENDOR_ATMEL_AT45DB011D: | |
10967 | case FLASH_57780VENDOR_ATMEL_AT45DB011B: | |
10968 | case FLASH_57780VENDOR_ATMEL_AT45DB021D: | |
10969 | case FLASH_57780VENDOR_ATMEL_AT45DB021B: | |
10970 | case FLASH_57780VENDOR_ATMEL_AT45DB041D: | |
10971 | case FLASH_57780VENDOR_ATMEL_AT45DB041B: | |
10972 | tp->nvram_jedecnum = JEDEC_ATMEL; | |
10973 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10974 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10975 | ||
10976 | switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) { | |
10977 | case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED: | |
10978 | case FLASH_57780VENDOR_ATMEL_AT45DB011D: | |
10979 | case FLASH_57780VENDOR_ATMEL_AT45DB011B: | |
10980 | tp->nvram_size = TG3_NVRAM_SIZE_128KB; | |
10981 | break; | |
10982 | case FLASH_57780VENDOR_ATMEL_AT45DB021D: | |
10983 | case FLASH_57780VENDOR_ATMEL_AT45DB021B: | |
10984 | tp->nvram_size = TG3_NVRAM_SIZE_256KB; | |
10985 | break; | |
10986 | case FLASH_57780VENDOR_ATMEL_AT45DB041D: | |
10987 | case FLASH_57780VENDOR_ATMEL_AT45DB041B: | |
10988 | tp->nvram_size = TG3_NVRAM_SIZE_512KB; | |
10989 | break; | |
10990 | } | |
10991 | break; | |
10992 | case FLASH_5752VENDOR_ST_M45PE10: | |
10993 | case FLASH_5752VENDOR_ST_M45PE20: | |
10994 | case FLASH_5752VENDOR_ST_M45PE40: | |
10995 | tp->nvram_jedecnum = JEDEC_ST; | |
10996 | tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED; | |
10997 | tp->tg3_flags2 |= TG3_FLG2_FLASH; | |
10998 | ||
10999 | switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) { | |
11000 | case FLASH_5752VENDOR_ST_M45PE10: | |
11001 | tp->nvram_size = TG3_NVRAM_SIZE_128KB; | |
11002 | break; | |
11003 | case FLASH_5752VENDOR_ST_M45PE20: | |
11004 | tp->nvram_size = TG3_NVRAM_SIZE_256KB; | |
11005 | break; | |
11006 | case FLASH_5752VENDOR_ST_M45PE40: | |
11007 | tp->nvram_size = TG3_NVRAM_SIZE_512KB; | |
11008 | break; | |
11009 | } | |
11010 | break; | |
11011 | default: | |
df259d8c | 11012 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM; |
321d32a0 MC |
11013 | return; |
11014 | } | |
11015 | ||
11016 | switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) { | |
11017 | case FLASH_5752PAGE_SIZE_256: | |
11018 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS; | |
11019 | tp->nvram_pagesize = 256; | |
11020 | break; | |
11021 | case FLASH_5752PAGE_SIZE_512: | |
11022 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS; | |
11023 | tp->nvram_pagesize = 512; | |
11024 | break; | |
11025 | case FLASH_5752PAGE_SIZE_1K: | |
11026 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS; | |
11027 | tp->nvram_pagesize = 1024; | |
11028 | break; | |
11029 | case FLASH_5752PAGE_SIZE_2K: | |
11030 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS; | |
11031 | tp->nvram_pagesize = 2048; | |
11032 | break; | |
11033 | case FLASH_5752PAGE_SIZE_4K: | |
11034 | tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS; | |
11035 | tp->nvram_pagesize = 4096; | |
11036 | break; | |
11037 | case FLASH_5752PAGE_SIZE_264: | |
11038 | tp->nvram_pagesize = 264; | |
11039 | break; | |
11040 | case FLASH_5752PAGE_SIZE_528: | |
11041 | tp->nvram_pagesize = 528; | |
11042 | break; | |
11043 | } | |
11044 | } | |
11045 | ||
1da177e4 LT |
11046 | /* Chips other than 5700/5701 use the NVRAM for fetching info. */ |
11047 | static void __devinit tg3_nvram_init(struct tg3 *tp) | |
11048 | { | |
1da177e4 LT |
11049 | tw32_f(GRC_EEPROM_ADDR, |
11050 | (EEPROM_ADDR_FSM_RESET | | |
11051 | (EEPROM_DEFAULT_CLOCK_PERIOD << | |
11052 | EEPROM_ADDR_CLKPERD_SHIFT))); | |
11053 | ||
9d57f01c | 11054 | msleep(1); |
1da177e4 LT |
11055 | |
11056 | /* Enable seeprom accesses. */ | |
11057 | tw32_f(GRC_LOCAL_CTRL, | |
11058 | tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM); | |
11059 | udelay(100); | |
11060 | ||
11061 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 && | |
11062 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) { | |
11063 | tp->tg3_flags |= TG3_FLAG_NVRAM; | |
11064 | ||
ec41c7df MC |
11065 | if (tg3_nvram_lock(tp)) { |
11066 | printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, " | |
11067 | "tg3_nvram_init failed.\n", tp->dev->name); | |
11068 | return; | |
11069 | } | |
e6af301b | 11070 | tg3_enable_nvram_access(tp); |
1da177e4 | 11071 | |
989a9d23 MC |
11072 | tp->nvram_size = 0; |
11073 | ||
361b4ac2 MC |
11074 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752) |
11075 | tg3_get_5752_nvram_info(tp); | |
d3c7b886 MC |
11076 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) |
11077 | tg3_get_5755_nvram_info(tp); | |
d30cdd28 | 11078 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 || |
57e6983c MC |
11079 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 || |
11080 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) | |
1b27777a | 11081 | tg3_get_5787_nvram_info(tp); |
6b91fa02 MC |
11082 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) |
11083 | tg3_get_5761_nvram_info(tp); | |
b5d3772c MC |
11084 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) |
11085 | tg3_get_5906_nvram_info(tp); | |
321d32a0 MC |
11086 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) |
11087 | tg3_get_57780_nvram_info(tp); | |
361b4ac2 MC |
11088 | else |
11089 | tg3_get_nvram_info(tp); | |
11090 | ||
989a9d23 MC |
11091 | if (tp->nvram_size == 0) |
11092 | tg3_get_nvram_size(tp); | |
1da177e4 | 11093 | |
e6af301b | 11094 | tg3_disable_nvram_access(tp); |
381291b7 | 11095 | tg3_nvram_unlock(tp); |
1da177e4 LT |
11096 | |
11097 | } else { | |
11098 | tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED); | |
11099 | ||
11100 | tg3_get_eeprom_size(tp); | |
11101 | } | |
11102 | } | |
11103 | ||
1da177e4 LT |
11104 | static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp, |
11105 | u32 offset, u32 len, u8 *buf) | |
11106 | { | |
11107 | int i, j, rc = 0; | |
11108 | u32 val; | |
11109 | ||
11110 | for (i = 0; i < len; i += 4) { | |
b9fc7dc5 | 11111 | u32 addr; |
a9dc529d | 11112 | __be32 data; |
1da177e4 LT |
11113 | |
11114 | addr = offset + i; | |
11115 | ||
11116 | memcpy(&data, buf + i, 4); | |
11117 | ||
62cedd11 MC |
11118 | /* |
11119 | * The SEEPROM interface expects the data to always be opposite | |
11120 | * the native endian format. We accomplish this by reversing | |
11121 | * all the operations that would have been performed on the | |
11122 | * data from a call to tg3_nvram_read_be32(). | |
11123 | */ | |
11124 | tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data))); | |
1da177e4 LT |
11125 | |
11126 | val = tr32(GRC_EEPROM_ADDR); | |
11127 | tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE); | |
11128 | ||
11129 | val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK | | |
11130 | EEPROM_ADDR_READ); | |
11131 | tw32(GRC_EEPROM_ADDR, val | | |
11132 | (0 << EEPROM_ADDR_DEVID_SHIFT) | | |
11133 | (addr & EEPROM_ADDR_ADDR_MASK) | | |
11134 | EEPROM_ADDR_START | | |
11135 | EEPROM_ADDR_WRITE); | |
6aa20a22 | 11136 | |
9d57f01c | 11137 | for (j = 0; j < 1000; j++) { |
1da177e4 LT |
11138 | val = tr32(GRC_EEPROM_ADDR); |
11139 | ||
11140 | if (val & EEPROM_ADDR_COMPLETE) | |
11141 | break; | |
9d57f01c | 11142 | msleep(1); |
1da177e4 LT |
11143 | } |
11144 | if (!(val & EEPROM_ADDR_COMPLETE)) { | |
11145 | rc = -EBUSY; | |
11146 | break; | |
11147 | } | |
11148 | } | |
11149 | ||
11150 | return rc; | |
11151 | } | |
11152 | ||
11153 | /* offset and length are dword aligned */ | |
11154 | static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len, | |
11155 | u8 *buf) | |
11156 | { | |
11157 | int ret = 0; | |
11158 | u32 pagesize = tp->nvram_pagesize; | |
11159 | u32 pagemask = pagesize - 1; | |
11160 | u32 nvram_cmd; | |
11161 | u8 *tmp; | |
11162 | ||
11163 | tmp = kmalloc(pagesize, GFP_KERNEL); | |
11164 | if (tmp == NULL) | |
11165 | return -ENOMEM; | |
11166 | ||
11167 | while (len) { | |
11168 | int j; | |
e6af301b | 11169 | u32 phy_addr, page_off, size; |
1da177e4 LT |
11170 | |
11171 | phy_addr = offset & ~pagemask; | |
6aa20a22 | 11172 | |
1da177e4 | 11173 | for (j = 0; j < pagesize; j += 4) { |
a9dc529d MC |
11174 | ret = tg3_nvram_read_be32(tp, phy_addr + j, |
11175 | (__be32 *) (tmp + j)); | |
11176 | if (ret) | |
1da177e4 LT |
11177 | break; |
11178 | } | |
11179 | if (ret) | |
11180 | break; | |
11181 | ||
11182 | page_off = offset & pagemask; | |
11183 | size = pagesize; | |
11184 | if (len < size) | |
11185 | size = len; | |
11186 | ||
11187 | len -= size; | |
11188 | ||
11189 | memcpy(tmp + page_off, buf, size); | |
11190 | ||
11191 | offset = offset + (pagesize - page_off); | |
11192 | ||
e6af301b | 11193 | tg3_enable_nvram_access(tp); |
1da177e4 LT |
11194 | |
11195 | /* | |
11196 | * Before we can erase the flash page, we need | |
11197 | * to issue a special "write enable" command. | |
11198 | */ | |
11199 | nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE; | |
11200 | ||
11201 | if (tg3_nvram_exec_cmd(tp, nvram_cmd)) | |
11202 | break; | |
11203 | ||
11204 | /* Erase the target page */ | |
11205 | tw32(NVRAM_ADDR, phy_addr); | |
11206 | ||
11207 | nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR | | |
11208 | NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE; | |
11209 | ||
11210 | if (tg3_nvram_exec_cmd(tp, nvram_cmd)) | |
11211 | break; | |
11212 | ||
11213 | /* Issue another write enable to start the write. */ | |
11214 | nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE; | |
11215 | ||
11216 | if (tg3_nvram_exec_cmd(tp, nvram_cmd)) | |
11217 | break; | |
11218 | ||
11219 | for (j = 0; j < pagesize; j += 4) { | |
b9fc7dc5 | 11220 | __be32 data; |
1da177e4 | 11221 | |
b9fc7dc5 | 11222 | data = *((__be32 *) (tmp + j)); |
a9dc529d | 11223 | |
b9fc7dc5 | 11224 | tw32(NVRAM_WRDATA, be32_to_cpu(data)); |
1da177e4 LT |
11225 | |
11226 | tw32(NVRAM_ADDR, phy_addr + j); | |
11227 | ||
11228 | nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | | |
11229 | NVRAM_CMD_WR; | |
11230 | ||
11231 | if (j == 0) | |
11232 | nvram_cmd |= NVRAM_CMD_FIRST; | |
11233 | else if (j == (pagesize - 4)) | |
11234 | nvram_cmd |= NVRAM_CMD_LAST; | |
11235 | ||
11236 | if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd))) | |
11237 | break; | |
11238 | } | |
11239 | if (ret) | |
11240 | break; | |
11241 | } | |
11242 | ||
11243 | nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE; | |
11244 | tg3_nvram_exec_cmd(tp, nvram_cmd); | |
11245 | ||
11246 | kfree(tmp); | |
11247 | ||
11248 | return ret; | |
11249 | } | |
11250 | ||
11251 | /* offset and length are dword aligned */ | |
11252 | static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len, | |
11253 | u8 *buf) | |
11254 | { | |
11255 | int i, ret = 0; | |
11256 | ||
11257 | for (i = 0; i < len; i += 4, offset += 4) { | |
b9fc7dc5 AV |
11258 | u32 page_off, phy_addr, nvram_cmd; |
11259 | __be32 data; | |
1da177e4 LT |
11260 | |
11261 | memcpy(&data, buf + i, 4); | |
b9fc7dc5 | 11262 | tw32(NVRAM_WRDATA, be32_to_cpu(data)); |
1da177e4 LT |
11263 | |
11264 | page_off = offset % tp->nvram_pagesize; | |
11265 | ||
1820180b | 11266 | phy_addr = tg3_nvram_phys_addr(tp, offset); |
1da177e4 LT |
11267 | |
11268 | tw32(NVRAM_ADDR, phy_addr); | |
11269 | ||
11270 | nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR; | |
11271 | ||
11272 | if ((page_off == 0) || (i == 0)) | |
11273 | nvram_cmd |= NVRAM_CMD_FIRST; | |
f6d9a256 | 11274 | if (page_off == (tp->nvram_pagesize - 4)) |
1da177e4 LT |
11275 | nvram_cmd |= NVRAM_CMD_LAST; |
11276 | ||
11277 | if (i == (len - 4)) | |
11278 | nvram_cmd |= NVRAM_CMD_LAST; | |
11279 | ||
321d32a0 MC |
11280 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 && |
11281 | !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) && | |
4c987487 MC |
11282 | (tp->nvram_jedecnum == JEDEC_ST) && |
11283 | (nvram_cmd & NVRAM_CMD_FIRST)) { | |
1da177e4 LT |
11284 | |
11285 | if ((ret = tg3_nvram_exec_cmd(tp, | |
11286 | NVRAM_CMD_WREN | NVRAM_CMD_GO | | |
11287 | NVRAM_CMD_DONE))) | |
11288 | ||
11289 | break; | |
11290 | } | |
11291 | if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) { | |
11292 | /* We always do complete word writes to eeprom. */ | |
11293 | nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST); | |
11294 | } | |
11295 | ||
11296 | if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd))) | |
11297 | break; | |
11298 | } | |
11299 | return ret; | |
11300 | } | |
11301 | ||
11302 | /* offset and length are dword aligned */ | |
11303 | static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf) | |
11304 | { | |
11305 | int ret; | |
11306 | ||
1da177e4 | 11307 | if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) { |
314fba34 MC |
11308 | tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl & |
11309 | ~GRC_LCLCTRL_GPIO_OUTPUT1); | |
1da177e4 LT |
11310 | udelay(40); |
11311 | } | |
11312 | ||
11313 | if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) { | |
11314 | ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf); | |
11315 | } | |
11316 | else { | |
11317 | u32 grc_mode; | |
11318 | ||
ec41c7df MC |
11319 | ret = tg3_nvram_lock(tp); |
11320 | if (ret) | |
11321 | return ret; | |
1da177e4 | 11322 | |
e6af301b MC |
11323 | tg3_enable_nvram_access(tp); |
11324 | if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) && | |
11325 | !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) | |
1da177e4 | 11326 | tw32(NVRAM_WRITE1, 0x406); |
1da177e4 LT |
11327 | |
11328 | grc_mode = tr32(GRC_MODE); | |
11329 | tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE); | |
11330 | ||
11331 | if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) || | |
11332 | !(tp->tg3_flags2 & TG3_FLG2_FLASH)) { | |
11333 | ||
11334 | ret = tg3_nvram_write_block_buffered(tp, offset, len, | |
11335 | buf); | |
11336 | } | |
11337 | else { | |
11338 | ret = tg3_nvram_write_block_unbuffered(tp, offset, len, | |
11339 | buf); | |
11340 | } | |
11341 | ||
11342 | grc_mode = tr32(GRC_MODE); | |
11343 | tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE); | |
11344 | ||
e6af301b | 11345 | tg3_disable_nvram_access(tp); |
1da177e4 LT |
11346 | tg3_nvram_unlock(tp); |
11347 | } | |
11348 | ||
11349 | if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) { | |
314fba34 | 11350 | tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl); |
1da177e4 LT |
11351 | udelay(40); |
11352 | } | |
11353 | ||
11354 | return ret; | |
11355 | } | |
11356 | ||
11357 | struct subsys_tbl_ent { | |
11358 | u16 subsys_vendor, subsys_devid; | |
11359 | u32 phy_id; | |
11360 | }; | |
11361 | ||
11362 | static struct subsys_tbl_ent subsys_id_to_phy_id[] = { | |
11363 | /* Broadcom boards. */ | |
11364 | { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */ | |
11365 | { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */ | |
11366 | { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */ | |
11367 | { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */ | |
11368 | { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */ | |
11369 | { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */ | |
11370 | { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */ | |
11371 | { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */ | |
11372 | { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */ | |
11373 | { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */ | |
11374 | { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */ | |
11375 | ||
11376 | /* 3com boards. */ | |
11377 | { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */ | |
11378 | { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */ | |
11379 | { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */ | |
11380 | { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */ | |
11381 | { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */ | |
11382 | ||
11383 | /* DELL boards. */ | |
11384 | { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */ | |
11385 | { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */ | |
11386 | { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */ | |
11387 | { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */ | |
11388 | ||
11389 | /* Compaq boards. */ | |
11390 | { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */ | |
11391 | { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */ | |
11392 | { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */ | |
11393 | { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */ | |
11394 | { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */ | |
11395 | ||
11396 | /* IBM boards. */ | |
11397 | { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */ | |
11398 | }; | |
11399 | ||
11400 | static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp) | |
11401 | { | |
11402 | int i; | |
11403 | ||
11404 | for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) { | |
11405 | if ((subsys_id_to_phy_id[i].subsys_vendor == | |
11406 | tp->pdev->subsystem_vendor) && | |
11407 | (subsys_id_to_phy_id[i].subsys_devid == | |
11408 | tp->pdev->subsystem_device)) | |
11409 | return &subsys_id_to_phy_id[i]; | |
11410 | } | |
11411 | return NULL; | |
11412 | } | |
11413 | ||
7d0c41ef | 11414 | static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp) |
1da177e4 | 11415 | { |
1da177e4 | 11416 | u32 val; |
caf636c7 MC |
11417 | u16 pmcsr; |
11418 | ||
11419 | /* On some early chips the SRAM cannot be accessed in D3hot state, | |
11420 | * so need make sure we're in D0. | |
11421 | */ | |
11422 | pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr); | |
11423 | pmcsr &= ~PCI_PM_CTRL_STATE_MASK; | |
11424 | pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr); | |
11425 | msleep(1); | |
7d0c41ef MC |
11426 | |
11427 | /* Make sure register accesses (indirect or otherwise) | |
11428 | * will function correctly. | |
11429 | */ | |
11430 | pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, | |
11431 | tp->misc_host_ctrl); | |
1da177e4 | 11432 | |
f49639e6 DM |
11433 | /* The memory arbiter has to be enabled in order for SRAM accesses |
11434 | * to succeed. Normally on powerup the tg3 chip firmware will make | |
11435 | * sure it is enabled, but other entities such as system netboot | |
11436 | * code might disable it. | |
11437 | */ | |
11438 | val = tr32(MEMARB_MODE); | |
11439 | tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE); | |
11440 | ||
1da177e4 | 11441 | tp->phy_id = PHY_ID_INVALID; |
7d0c41ef MC |
11442 | tp->led_ctrl = LED_CTRL_MODE_PHY_1; |
11443 | ||
a85feb8c GZ |
11444 | /* Assume an onboard device and WOL capable by default. */ |
11445 | tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP; | |
72b845e0 | 11446 | |
b5d3772c | 11447 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
9d26e213 | 11448 | if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) { |
b5d3772c | 11449 | tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT; |
9d26e213 MC |
11450 | tp->tg3_flags2 |= TG3_FLG2_IS_NIC; |
11451 | } | |
0527ba35 MC |
11452 | val = tr32(VCPU_CFGSHDW); |
11453 | if (val & VCPU_CFGSHDW_ASPM_DBNC) | |
8ed5d97e | 11454 | tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND; |
0527ba35 | 11455 | if ((val & VCPU_CFGSHDW_WOL_ENABLE) && |
2023276e | 11456 | (val & VCPU_CFGSHDW_WOL_MAGPKT)) |
0527ba35 | 11457 | tp->tg3_flags |= TG3_FLAG_WOL_ENABLE; |
05ac4cb7 | 11458 | goto done; |
b5d3772c MC |
11459 | } |
11460 | ||
1da177e4 LT |
11461 | tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val); |
11462 | if (val == NIC_SRAM_DATA_SIG_MAGIC) { | |
11463 | u32 nic_cfg, led_cfg; | |
a9daf367 | 11464 | u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id; |
7d0c41ef | 11465 | int eeprom_phy_serdes = 0; |
1da177e4 LT |
11466 | |
11467 | tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg); | |
11468 | tp->nic_sram_data_cfg = nic_cfg; | |
11469 | ||
11470 | tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver); | |
11471 | ver >>= NIC_SRAM_DATA_VER_SHIFT; | |
11472 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) && | |
11473 | (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) && | |
11474 | (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) && | |
11475 | (ver > 0) && (ver < 0x100)) | |
11476 | tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2); | |
11477 | ||
a9daf367 MC |
11478 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) |
11479 | tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4); | |
11480 | ||
1da177e4 LT |
11481 | if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) == |
11482 | NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER) | |
11483 | eeprom_phy_serdes = 1; | |
11484 | ||
11485 | tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id); | |
11486 | if (nic_phy_id != 0) { | |
11487 | u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK; | |
11488 | u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK; | |
11489 | ||
11490 | eeprom_phy_id = (id1 >> 16) << 10; | |
11491 | eeprom_phy_id |= (id2 & 0xfc00) << 16; | |
11492 | eeprom_phy_id |= (id2 & 0x03ff) << 0; | |
11493 | } else | |
11494 | eeprom_phy_id = 0; | |
11495 | ||
7d0c41ef | 11496 | tp->phy_id = eeprom_phy_id; |
747e8f8b | 11497 | if (eeprom_phy_serdes) { |
a4e2b347 | 11498 | if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) |
747e8f8b MC |
11499 | tp->tg3_flags2 |= TG3_FLG2_MII_SERDES; |
11500 | else | |
11501 | tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES; | |
11502 | } | |
7d0c41ef | 11503 | |
cbf46853 | 11504 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) |
1da177e4 LT |
11505 | led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK | |
11506 | SHASTA_EXT_LED_MODE_MASK); | |
cbf46853 | 11507 | else |
1da177e4 LT |
11508 | led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK; |
11509 | ||
11510 | switch (led_cfg) { | |
11511 | default: | |
11512 | case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1: | |
11513 | tp->led_ctrl = LED_CTRL_MODE_PHY_1; | |
11514 | break; | |
11515 | ||
11516 | case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2: | |
11517 | tp->led_ctrl = LED_CTRL_MODE_PHY_2; | |
11518 | break; | |
11519 | ||
11520 | case NIC_SRAM_DATA_CFG_LED_MODE_MAC: | |
11521 | tp->led_ctrl = LED_CTRL_MODE_MAC; | |
9ba27794 MC |
11522 | |
11523 | /* Default to PHY_1_MODE if 0 (MAC_MODE) is | |
11524 | * read on some older 5700/5701 bootcode. | |
11525 | */ | |
11526 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == | |
11527 | ASIC_REV_5700 || | |
11528 | GET_ASIC_REV(tp->pci_chip_rev_id) == | |
11529 | ASIC_REV_5701) | |
11530 | tp->led_ctrl = LED_CTRL_MODE_PHY_1; | |
11531 | ||
1da177e4 LT |
11532 | break; |
11533 | ||
11534 | case SHASTA_EXT_LED_SHARED: | |
11535 | tp->led_ctrl = LED_CTRL_MODE_SHARED; | |
11536 | if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 && | |
11537 | tp->pci_chip_rev_id != CHIPREV_ID_5750_A1) | |
11538 | tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 | | |
11539 | LED_CTRL_MODE_PHY_2); | |
11540 | break; | |
11541 | ||
11542 | case SHASTA_EXT_LED_MAC: | |
11543 | tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC; | |
11544 | break; | |
11545 | ||
11546 | case SHASTA_EXT_LED_COMBO: | |
11547 | tp->led_ctrl = LED_CTRL_MODE_COMBO; | |
11548 | if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) | |
11549 | tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 | | |
11550 | LED_CTRL_MODE_PHY_2); | |
11551 | break; | |
11552 | ||
855e1111 | 11553 | } |
1da177e4 LT |
11554 | |
11555 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
11556 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) && | |
11557 | tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL) | |
11558 | tp->led_ctrl = LED_CTRL_MODE_PHY_2; | |
11559 | ||
b2a5c19c MC |
11560 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) |
11561 | tp->led_ctrl = LED_CTRL_MODE_PHY_1; | |
5f60891b | 11562 | |
9d26e213 | 11563 | if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) { |
1da177e4 | 11564 | tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT; |
9d26e213 MC |
11565 | if ((tp->pdev->subsystem_vendor == |
11566 | PCI_VENDOR_ID_ARIMA) && | |
11567 | (tp->pdev->subsystem_device == 0x205a || | |
11568 | tp->pdev->subsystem_device == 0x2063)) | |
11569 | tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT; | |
11570 | } else { | |
f49639e6 | 11571 | tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT; |
9d26e213 MC |
11572 | tp->tg3_flags2 |= TG3_FLG2_IS_NIC; |
11573 | } | |
1da177e4 LT |
11574 | |
11575 | if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) { | |
11576 | tp->tg3_flags |= TG3_FLAG_ENABLE_ASF; | |
cbf46853 | 11577 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) |
1da177e4 LT |
11578 | tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE; |
11579 | } | |
b2b98d4a MC |
11580 | |
11581 | if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) && | |
11582 | (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)) | |
0d3031d9 | 11583 | tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE; |
b2b98d4a | 11584 | |
a85feb8c GZ |
11585 | if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES && |
11586 | !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)) | |
11587 | tp->tg3_flags &= ~TG3_FLAG_WOL_CAP; | |
1da177e4 | 11588 | |
12dac075 | 11589 | if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) && |
05ac4cb7 | 11590 | (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) |
0527ba35 MC |
11591 | tp->tg3_flags |= TG3_FLAG_WOL_ENABLE; |
11592 | ||
1da177e4 LT |
11593 | if (cfg2 & (1 << 17)) |
11594 | tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING; | |
11595 | ||
11596 | /* serdes signal pre-emphasis in register 0x590 set by */ | |
11597 | /* bootcode if bit 18 is set */ | |
11598 | if (cfg2 & (1 << 18)) | |
11599 | tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS; | |
8ed5d97e | 11600 | |
321d32a0 MC |
11601 | if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 && |
11602 | GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) && | |
6833c043 MC |
11603 | (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN)) |
11604 | tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD; | |
11605 | ||
8ed5d97e MC |
11606 | if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) { |
11607 | u32 cfg3; | |
11608 | ||
11609 | tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3); | |
11610 | if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE) | |
11611 | tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND; | |
11612 | } | |
a9daf367 MC |
11613 | |
11614 | if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE) | |
11615 | tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE; | |
11616 | if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN) | |
11617 | tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN; | |
11618 | if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN) | |
11619 | tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN; | |
1da177e4 | 11620 | } |
05ac4cb7 MC |
11621 | done: |
11622 | device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP); | |
11623 | device_set_wakeup_enable(&tp->pdev->dev, | |
11624 | tp->tg3_flags & TG3_FLAG_WOL_ENABLE); | |
7d0c41ef MC |
11625 | } |
11626 | ||
b2a5c19c MC |
11627 | static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd) |
11628 | { | |
11629 | int i; | |
11630 | u32 val; | |
11631 | ||
11632 | tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START); | |
11633 | tw32(OTP_CTRL, cmd); | |
11634 | ||
11635 | /* Wait for up to 1 ms for command to execute. */ | |
11636 | for (i = 0; i < 100; i++) { | |
11637 | val = tr32(OTP_STATUS); | |
11638 | if (val & OTP_STATUS_CMD_DONE) | |
11639 | break; | |
11640 | udelay(10); | |
11641 | } | |
11642 | ||
11643 | return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY; | |
11644 | } | |
11645 | ||
11646 | /* Read the gphy configuration from the OTP region of the chip. The gphy | |
11647 | * configuration is a 32-bit value that straddles the alignment boundary. | |
11648 | * We do two 32-bit reads and then shift and merge the results. | |
11649 | */ | |
11650 | static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp) | |
11651 | { | |
11652 | u32 bhalf_otp, thalf_otp; | |
11653 | ||
11654 | tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC); | |
11655 | ||
11656 | if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT)) | |
11657 | return 0; | |
11658 | ||
11659 | tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1); | |
11660 | ||
11661 | if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ)) | |
11662 | return 0; | |
11663 | ||
11664 | thalf_otp = tr32(OTP_READ_DATA); | |
11665 | ||
11666 | tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2); | |
11667 | ||
11668 | if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ)) | |
11669 | return 0; | |
11670 | ||
11671 | bhalf_otp = tr32(OTP_READ_DATA); | |
11672 | ||
11673 | return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16); | |
11674 | } | |
11675 | ||
7d0c41ef MC |
11676 | static int __devinit tg3_phy_probe(struct tg3 *tp) |
11677 | { | |
11678 | u32 hw_phy_id_1, hw_phy_id_2; | |
11679 | u32 hw_phy_id, hw_phy_id_masked; | |
11680 | int err; | |
1da177e4 | 11681 | |
b02fd9e3 MC |
11682 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) |
11683 | return tg3_phy_init(tp); | |
11684 | ||
1da177e4 | 11685 | /* Reading the PHY ID register can conflict with ASF |
877d0310 | 11686 | * firmware access to the PHY hardware. |
1da177e4 LT |
11687 | */ |
11688 | err = 0; | |
0d3031d9 MC |
11689 | if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) || |
11690 | (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) { | |
1da177e4 LT |
11691 | hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID; |
11692 | } else { | |
11693 | /* Now read the physical PHY_ID from the chip and verify | |
11694 | * that it is sane. If it doesn't look good, we fall back | |
11695 | * to either the hard-coded table based PHY_ID and failing | |
11696 | * that the value found in the eeprom area. | |
11697 | */ | |
11698 | err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1); | |
11699 | err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2); | |
11700 | ||
11701 | hw_phy_id = (hw_phy_id_1 & 0xffff) << 10; | |
11702 | hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16; | |
11703 | hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0; | |
11704 | ||
11705 | hw_phy_id_masked = hw_phy_id & PHY_ID_MASK; | |
11706 | } | |
11707 | ||
11708 | if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) { | |
11709 | tp->phy_id = hw_phy_id; | |
11710 | if (hw_phy_id_masked == PHY_ID_BCM8002) | |
11711 | tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES; | |
da6b2d01 MC |
11712 | else |
11713 | tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES; | |
1da177e4 | 11714 | } else { |
7d0c41ef MC |
11715 | if (tp->phy_id != PHY_ID_INVALID) { |
11716 | /* Do nothing, phy ID already set up in | |
11717 | * tg3_get_eeprom_hw_cfg(). | |
11718 | */ | |
1da177e4 LT |
11719 | } else { |
11720 | struct subsys_tbl_ent *p; | |
11721 | ||
11722 | /* No eeprom signature? Try the hardcoded | |
11723 | * subsys device table. | |
11724 | */ | |
11725 | p = lookup_by_subsys(tp); | |
11726 | if (!p) | |
11727 | return -ENODEV; | |
11728 | ||
11729 | tp->phy_id = p->phy_id; | |
11730 | if (!tp->phy_id || | |
11731 | tp->phy_id == PHY_ID_BCM8002) | |
11732 | tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES; | |
11733 | } | |
11734 | } | |
11735 | ||
747e8f8b | 11736 | if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) && |
0d3031d9 | 11737 | !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) && |
1da177e4 | 11738 | !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) { |
3600d918 | 11739 | u32 bmsr, adv_reg, tg3_ctrl, mask; |
1da177e4 LT |
11740 | |
11741 | tg3_readphy(tp, MII_BMSR, &bmsr); | |
11742 | if (!tg3_readphy(tp, MII_BMSR, &bmsr) && | |
11743 | (bmsr & BMSR_LSTATUS)) | |
11744 | goto skip_phy_reset; | |
6aa20a22 | 11745 | |
1da177e4 LT |
11746 | err = tg3_phy_reset(tp); |
11747 | if (err) | |
11748 | return err; | |
11749 | ||
11750 | adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL | | |
11751 | ADVERTISE_100HALF | ADVERTISE_100FULL | | |
11752 | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP); | |
11753 | tg3_ctrl = 0; | |
11754 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) { | |
11755 | tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF | | |
11756 | MII_TG3_CTRL_ADV_1000_FULL); | |
11757 | if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 || | |
11758 | tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) | |
11759 | tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER | | |
11760 | MII_TG3_CTRL_ENABLE_AS_MASTER); | |
11761 | } | |
11762 | ||
3600d918 MC |
11763 | mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | |
11764 | ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | | |
11765 | ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full); | |
11766 | if (!tg3_copper_is_advertising_all(tp, mask)) { | |
1da177e4 LT |
11767 | tg3_writephy(tp, MII_ADVERTISE, adv_reg); |
11768 | ||
11769 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) | |
11770 | tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl); | |
11771 | ||
11772 | tg3_writephy(tp, MII_BMCR, | |
11773 | BMCR_ANENABLE | BMCR_ANRESTART); | |
11774 | } | |
11775 | tg3_phy_set_wirespeed(tp); | |
11776 | ||
11777 | tg3_writephy(tp, MII_ADVERTISE, adv_reg); | |
11778 | if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) | |
11779 | tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl); | |
11780 | } | |
11781 | ||
11782 | skip_phy_reset: | |
11783 | if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) { | |
11784 | err = tg3_init_5401phy_dsp(tp); | |
11785 | if (err) | |
11786 | return err; | |
11787 | } | |
11788 | ||
11789 | if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) { | |
11790 | err = tg3_init_5401phy_dsp(tp); | |
11791 | } | |
11792 | ||
747e8f8b | 11793 | if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) |
1da177e4 LT |
11794 | tp->link_config.advertising = |
11795 | (ADVERTISED_1000baseT_Half | | |
11796 | ADVERTISED_1000baseT_Full | | |
11797 | ADVERTISED_Autoneg | | |
11798 | ADVERTISED_FIBRE); | |
11799 | if (tp->tg3_flags & TG3_FLAG_10_100_ONLY) | |
11800 | tp->link_config.advertising &= | |
11801 | ~(ADVERTISED_1000baseT_Half | | |
11802 | ADVERTISED_1000baseT_Full); | |
11803 | ||
11804 | return err; | |
11805 | } | |
11806 | ||
11807 | static void __devinit tg3_read_partno(struct tg3 *tp) | |
11808 | { | |
6d348f2c | 11809 | unsigned char vpd_data[256]; /* in little-endian format */ |
af2c6a4a | 11810 | unsigned int i; |
1b27777a | 11811 | u32 magic; |
1da177e4 | 11812 | |
df259d8c MC |
11813 | if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) || |
11814 | tg3_nvram_read(tp, 0x0, &magic)) | |
f49639e6 | 11815 | goto out_not_found; |
1da177e4 | 11816 | |
1820180b | 11817 | if (magic == TG3_EEPROM_MAGIC) { |
1b27777a MC |
11818 | for (i = 0; i < 256; i += 4) { |
11819 | u32 tmp; | |
1da177e4 | 11820 | |
6d348f2c MC |
11821 | /* The data is in little-endian format in NVRAM. |
11822 | * Use the big-endian read routines to preserve | |
11823 | * the byte order as it exists in NVRAM. | |
11824 | */ | |
11825 | if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp)) | |
1b27777a MC |
11826 | goto out_not_found; |
11827 | ||
6d348f2c | 11828 | memcpy(&vpd_data[i], &tmp, sizeof(tmp)); |
1b27777a MC |
11829 | } |
11830 | } else { | |
11831 | int vpd_cap; | |
11832 | ||
11833 | vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD); | |
11834 | for (i = 0; i < 256; i += 4) { | |
11835 | u32 tmp, j = 0; | |
b9fc7dc5 | 11836 | __le32 v; |
1b27777a MC |
11837 | u16 tmp16; |
11838 | ||
11839 | pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR, | |
11840 | i); | |
11841 | while (j++ < 100) { | |
11842 | pci_read_config_word(tp->pdev, vpd_cap + | |
11843 | PCI_VPD_ADDR, &tmp16); | |
11844 | if (tmp16 & 0x8000) | |
11845 | break; | |
11846 | msleep(1); | |
11847 | } | |
f49639e6 DM |
11848 | if (!(tmp16 & 0x8000)) |
11849 | goto out_not_found; | |
11850 | ||
1b27777a MC |
11851 | pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA, |
11852 | &tmp); | |
b9fc7dc5 | 11853 | v = cpu_to_le32(tmp); |
6d348f2c | 11854 | memcpy(&vpd_data[i], &v, sizeof(v)); |
1b27777a | 11855 | } |
1da177e4 LT |
11856 | } |
11857 | ||
11858 | /* Now parse and find the part number. */ | |
af2c6a4a | 11859 | for (i = 0; i < 254; ) { |
1da177e4 | 11860 | unsigned char val = vpd_data[i]; |
af2c6a4a | 11861 | unsigned int block_end; |
1da177e4 LT |
11862 | |
11863 | if (val == 0x82 || val == 0x91) { | |
11864 | i = (i + 3 + | |
11865 | (vpd_data[i + 1] + | |
11866 | (vpd_data[i + 2] << 8))); | |
11867 | continue; | |
11868 | } | |
11869 | ||
11870 | if (val != 0x90) | |
11871 | goto out_not_found; | |
11872 | ||
11873 | block_end = (i + 3 + | |
11874 | (vpd_data[i + 1] + | |
11875 | (vpd_data[i + 2] << 8))); | |
11876 | i += 3; | |
af2c6a4a MC |
11877 | |
11878 | if (block_end > 256) | |
11879 | goto out_not_found; | |
11880 | ||
11881 | while (i < (block_end - 2)) { | |
1da177e4 LT |
11882 | if (vpd_data[i + 0] == 'P' && |
11883 | vpd_data[i + 1] == 'N') { | |
11884 | int partno_len = vpd_data[i + 2]; | |
11885 | ||
af2c6a4a MC |
11886 | i += 3; |
11887 | if (partno_len > 24 || (partno_len + i) > 256) | |
1da177e4 LT |
11888 | goto out_not_found; |
11889 | ||
11890 | memcpy(tp->board_part_number, | |
af2c6a4a | 11891 | &vpd_data[i], partno_len); |
1da177e4 LT |
11892 | |
11893 | /* Success. */ | |
11894 | return; | |
11895 | } | |
af2c6a4a | 11896 | i += 3 + vpd_data[i + 2]; |
1da177e4 LT |
11897 | } |
11898 | ||
11899 | /* Part number not found. */ | |
11900 | goto out_not_found; | |
11901 | } | |
11902 | ||
11903 | out_not_found: | |
b5d3772c MC |
11904 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) |
11905 | strcpy(tp->board_part_number, "BCM95906"); | |
df259d8c MC |
11906 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 && |
11907 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780) | |
11908 | strcpy(tp->board_part_number, "BCM57780"); | |
11909 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 && | |
11910 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760) | |
11911 | strcpy(tp->board_part_number, "BCM57760"); | |
11912 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 && | |
11913 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790) | |
11914 | strcpy(tp->board_part_number, "BCM57790"); | |
5e7ccf20 MC |
11915 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 && |
11916 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788) | |
11917 | strcpy(tp->board_part_number, "BCM57788"); | |
b5d3772c MC |
11918 | else |
11919 | strcpy(tp->board_part_number, "none"); | |
1da177e4 LT |
11920 | } |
11921 | ||
9c8a620e MC |
11922 | static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset) |
11923 | { | |
11924 | u32 val; | |
11925 | ||
e4f34110 | 11926 | if (tg3_nvram_read(tp, offset, &val) || |
9c8a620e | 11927 | (val & 0xfc000000) != 0x0c000000 || |
e4f34110 | 11928 | tg3_nvram_read(tp, offset + 4, &val) || |
9c8a620e MC |
11929 | val != 0) |
11930 | return 0; | |
11931 | ||
11932 | return 1; | |
11933 | } | |
11934 | ||
acd9c119 MC |
11935 | static void __devinit tg3_read_bc_ver(struct tg3 *tp) |
11936 | { | |
ff3a7cb2 | 11937 | u32 val, offset, start, ver_offset; |
acd9c119 | 11938 | int i; |
ff3a7cb2 | 11939 | bool newver = false; |
acd9c119 MC |
11940 | |
11941 | if (tg3_nvram_read(tp, 0xc, &offset) || | |
11942 | tg3_nvram_read(tp, 0x4, &start)) | |
11943 | return; | |
11944 | ||
11945 | offset = tg3_nvram_logical_addr(tp, offset); | |
11946 | ||
ff3a7cb2 | 11947 | if (tg3_nvram_read(tp, offset, &val)) |
acd9c119 MC |
11948 | return; |
11949 | ||
ff3a7cb2 MC |
11950 | if ((val & 0xfc000000) == 0x0c000000) { |
11951 | if (tg3_nvram_read(tp, offset + 4, &val)) | |
acd9c119 MC |
11952 | return; |
11953 | ||
ff3a7cb2 MC |
11954 | if (val == 0) |
11955 | newver = true; | |
11956 | } | |
11957 | ||
11958 | if (newver) { | |
11959 | if (tg3_nvram_read(tp, offset + 8, &ver_offset)) | |
11960 | return; | |
11961 | ||
11962 | offset = offset + ver_offset - start; | |
11963 | for (i = 0; i < 16; i += 4) { | |
11964 | __be32 v; | |
11965 | if (tg3_nvram_read_be32(tp, offset + i, &v)) | |
11966 | return; | |
11967 | ||
11968 | memcpy(tp->fw_ver + i, &v, sizeof(v)); | |
11969 | } | |
11970 | } else { | |
11971 | u32 major, minor; | |
11972 | ||
11973 | if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset)) | |
11974 | return; | |
11975 | ||
11976 | major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >> | |
11977 | TG3_NVM_BCVER_MAJSFT; | |
11978 | minor = ver_offset & TG3_NVM_BCVER_MINMSK; | |
11979 | snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor); | |
acd9c119 MC |
11980 | } |
11981 | } | |
11982 | ||
a6f6cb1c MC |
11983 | static void __devinit tg3_read_hwsb_ver(struct tg3 *tp) |
11984 | { | |
11985 | u32 val, major, minor; | |
11986 | ||
11987 | /* Use native endian representation */ | |
11988 | if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val)) | |
11989 | return; | |
11990 | ||
11991 | major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >> | |
11992 | TG3_NVM_HWSB_CFG1_MAJSFT; | |
11993 | minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >> | |
11994 | TG3_NVM_HWSB_CFG1_MINSFT; | |
11995 | ||
11996 | snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor); | |
11997 | } | |
11998 | ||
dfe00d7d MC |
11999 | static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val) |
12000 | { | |
12001 | u32 offset, major, minor, build; | |
12002 | ||
12003 | tp->fw_ver[0] = 's'; | |
12004 | tp->fw_ver[1] = 'b'; | |
12005 | tp->fw_ver[2] = '\0'; | |
12006 | ||
12007 | if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1) | |
12008 | return; | |
12009 | ||
12010 | switch (val & TG3_EEPROM_SB_REVISION_MASK) { | |
12011 | case TG3_EEPROM_SB_REVISION_0: | |
12012 | offset = TG3_EEPROM_SB_F1R0_EDH_OFF; | |
12013 | break; | |
12014 | case TG3_EEPROM_SB_REVISION_2: | |
12015 | offset = TG3_EEPROM_SB_F1R2_EDH_OFF; | |
12016 | break; | |
12017 | case TG3_EEPROM_SB_REVISION_3: | |
12018 | offset = TG3_EEPROM_SB_F1R3_EDH_OFF; | |
12019 | break; | |
12020 | default: | |
12021 | return; | |
12022 | } | |
12023 | ||
e4f34110 | 12024 | if (tg3_nvram_read(tp, offset, &val)) |
dfe00d7d MC |
12025 | return; |
12026 | ||
12027 | build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >> | |
12028 | TG3_EEPROM_SB_EDH_BLD_SHFT; | |
12029 | major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >> | |
12030 | TG3_EEPROM_SB_EDH_MAJ_SHFT; | |
12031 | minor = val & TG3_EEPROM_SB_EDH_MIN_MASK; | |
12032 | ||
12033 | if (minor > 99 || build > 26) | |
12034 | return; | |
12035 | ||
12036 | snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor); | |
12037 | ||
12038 | if (build > 0) { | |
12039 | tp->fw_ver[8] = 'a' + build - 1; | |
12040 | tp->fw_ver[9] = '\0'; | |
12041 | } | |
12042 | } | |
12043 | ||
acd9c119 | 12044 | static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp) |
c4e6575c MC |
12045 | { |
12046 | u32 val, offset, start; | |
acd9c119 | 12047 | int i, vlen; |
9c8a620e MC |
12048 | |
12049 | for (offset = TG3_NVM_DIR_START; | |
12050 | offset < TG3_NVM_DIR_END; | |
12051 | offset += TG3_NVM_DIRENT_SIZE) { | |
e4f34110 | 12052 | if (tg3_nvram_read(tp, offset, &val)) |
c4e6575c MC |
12053 | return; |
12054 | ||
9c8a620e MC |
12055 | if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI) |
12056 | break; | |
12057 | } | |
12058 | ||
12059 | if (offset == TG3_NVM_DIR_END) | |
12060 | return; | |
12061 | ||
12062 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) | |
12063 | start = 0x08000000; | |
e4f34110 | 12064 | else if (tg3_nvram_read(tp, offset - 4, &start)) |
9c8a620e MC |
12065 | return; |
12066 | ||
e4f34110 | 12067 | if (tg3_nvram_read(tp, offset + 4, &offset) || |
9c8a620e | 12068 | !tg3_fw_img_is_valid(tp, offset) || |
e4f34110 | 12069 | tg3_nvram_read(tp, offset + 8, &val)) |
9c8a620e MC |
12070 | return; |
12071 | ||
12072 | offset += val - start; | |
12073 | ||
acd9c119 | 12074 | vlen = strlen(tp->fw_ver); |
9c8a620e | 12075 | |
acd9c119 MC |
12076 | tp->fw_ver[vlen++] = ','; |
12077 | tp->fw_ver[vlen++] = ' '; | |
9c8a620e MC |
12078 | |
12079 | for (i = 0; i < 4; i++) { | |
a9dc529d MC |
12080 | __be32 v; |
12081 | if (tg3_nvram_read_be32(tp, offset, &v)) | |
c4e6575c MC |
12082 | return; |
12083 | ||
b9fc7dc5 | 12084 | offset += sizeof(v); |
c4e6575c | 12085 | |
acd9c119 MC |
12086 | if (vlen > TG3_VER_SIZE - sizeof(v)) { |
12087 | memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen); | |
9c8a620e | 12088 | break; |
c4e6575c | 12089 | } |
9c8a620e | 12090 | |
acd9c119 MC |
12091 | memcpy(&tp->fw_ver[vlen], &v, sizeof(v)); |
12092 | vlen += sizeof(v); | |
c4e6575c | 12093 | } |
acd9c119 MC |
12094 | } |
12095 | ||
7fd76445 MC |
12096 | static void __devinit tg3_read_dash_ver(struct tg3 *tp) |
12097 | { | |
12098 | int vlen; | |
12099 | u32 apedata; | |
12100 | ||
12101 | if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || | |
12102 | !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) | |
12103 | return; | |
12104 | ||
12105 | apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG); | |
12106 | if (apedata != APE_SEG_SIG_MAGIC) | |
12107 | return; | |
12108 | ||
12109 | apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS); | |
12110 | if (!(apedata & APE_FW_STATUS_READY)) | |
12111 | return; | |
12112 | ||
12113 | apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION); | |
12114 | ||
12115 | vlen = strlen(tp->fw_ver); | |
12116 | ||
12117 | snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d", | |
12118 | (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT, | |
12119 | (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT, | |
12120 | (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT, | |
12121 | (apedata & APE_FW_VERSION_BLDMSK)); | |
12122 | } | |
12123 | ||
acd9c119 MC |
12124 | static void __devinit tg3_read_fw_ver(struct tg3 *tp) |
12125 | { | |
12126 | u32 val; | |
12127 | ||
df259d8c MC |
12128 | if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) { |
12129 | tp->fw_ver[0] = 's'; | |
12130 | tp->fw_ver[1] = 'b'; | |
12131 | tp->fw_ver[2] = '\0'; | |
12132 | ||
12133 | return; | |
12134 | } | |
12135 | ||
acd9c119 MC |
12136 | if (tg3_nvram_read(tp, 0, &val)) |
12137 | return; | |
12138 | ||
12139 | if (val == TG3_EEPROM_MAGIC) | |
12140 | tg3_read_bc_ver(tp); | |
12141 | else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) | |
12142 | tg3_read_sb_ver(tp, val); | |
a6f6cb1c MC |
12143 | else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW) |
12144 | tg3_read_hwsb_ver(tp); | |
acd9c119 MC |
12145 | else |
12146 | return; | |
12147 | ||
12148 | if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) || | |
12149 | (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) | |
12150 | return; | |
12151 | ||
12152 | tg3_read_mgmtfw_ver(tp); | |
9c8a620e MC |
12153 | |
12154 | tp->fw_ver[TG3_VER_SIZE - 1] = 0; | |
c4e6575c MC |
12155 | } |
12156 | ||
7544b097 MC |
12157 | static struct pci_dev * __devinit tg3_find_peer(struct tg3 *); |
12158 | ||
1da177e4 LT |
12159 | static int __devinit tg3_get_invariants(struct tg3 *tp) |
12160 | { | |
12161 | static struct pci_device_id write_reorder_chipsets[] = { | |
1da177e4 LT |
12162 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, |
12163 | PCI_DEVICE_ID_AMD_FE_GATE_700C) }, | |
c165b004 JL |
12164 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, |
12165 | PCI_DEVICE_ID_AMD_8131_BRIDGE) }, | |
399de50b MC |
12166 | { PCI_DEVICE(PCI_VENDOR_ID_VIA, |
12167 | PCI_DEVICE_ID_VIA_8385_0) }, | |
1da177e4 LT |
12168 | { }, |
12169 | }; | |
12170 | u32 misc_ctrl_reg; | |
1da177e4 LT |
12171 | u32 pci_state_reg, grc_misc_cfg; |
12172 | u32 val; | |
12173 | u16 pci_cmd; | |
5e7dfd0f | 12174 | int err; |
1da177e4 | 12175 | |
1da177e4 LT |
12176 | /* Force memory write invalidate off. If we leave it on, |
12177 | * then on 5700_BX chips we have to enable a workaround. | |
12178 | * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary | |
12179 | * to match the cacheline size. The Broadcom driver have this | |
12180 | * workaround but turns MWI off all the times so never uses | |
12181 | * it. This seems to suggest that the workaround is insufficient. | |
12182 | */ | |
12183 | pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd); | |
12184 | pci_cmd &= ~PCI_COMMAND_INVALIDATE; | |
12185 | pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd); | |
12186 | ||
12187 | /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL | |
12188 | * has the register indirect write enable bit set before | |
12189 | * we try to access any of the MMIO registers. It is also | |
12190 | * critical that the PCI-X hw workaround situation is decided | |
12191 | * before that as well. | |
12192 | */ | |
12193 | pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, | |
12194 | &misc_ctrl_reg); | |
12195 | ||
12196 | tp->pci_chip_rev_id = (misc_ctrl_reg >> | |
12197 | MISC_HOST_CTRL_CHIPREV_SHIFT); | |
795d01c5 MC |
12198 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) { |
12199 | u32 prod_id_asic_rev; | |
12200 | ||
12201 | pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV, | |
12202 | &prod_id_asic_rev); | |
321d32a0 | 12203 | tp->pci_chip_rev_id = prod_id_asic_rev; |
795d01c5 | 12204 | } |
1da177e4 | 12205 | |
ff645bec MC |
12206 | /* Wrong chip ID in 5752 A0. This code can be removed later |
12207 | * as A0 is not in production. | |
12208 | */ | |
12209 | if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW) | |
12210 | tp->pci_chip_rev_id = CHIPREV_ID_5752_A0; | |
12211 | ||
6892914f MC |
12212 | /* If we have 5702/03 A1 or A2 on certain ICH chipsets, |
12213 | * we need to disable memory and use config. cycles | |
12214 | * only to access all registers. The 5702/03 chips | |
12215 | * can mistakenly decode the special cycles from the | |
12216 | * ICH chipsets as memory write cycles, causing corruption | |
12217 | * of register and memory space. Only certain ICH bridges | |
12218 | * will drive special cycles with non-zero data during the | |
12219 | * address phase which can fall within the 5703's address | |
12220 | * range. This is not an ICH bug as the PCI spec allows | |
12221 | * non-zero address during special cycles. However, only | |
12222 | * these ICH bridges are known to drive non-zero addresses | |
12223 | * during special cycles. | |
12224 | * | |
12225 | * Since special cycles do not cross PCI bridges, we only | |
12226 | * enable this workaround if the 5703 is on the secondary | |
12227 | * bus of these ICH bridges. | |
12228 | */ | |
12229 | if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) || | |
12230 | (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) { | |
12231 | static struct tg3_dev_id { | |
12232 | u32 vendor; | |
12233 | u32 device; | |
12234 | u32 rev; | |
12235 | } ich_chipsets[] = { | |
12236 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8, | |
12237 | PCI_ANY_ID }, | |
12238 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8, | |
12239 | PCI_ANY_ID }, | |
12240 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11, | |
12241 | 0xa }, | |
12242 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6, | |
12243 | PCI_ANY_ID }, | |
12244 | { }, | |
12245 | }; | |
12246 | struct tg3_dev_id *pci_id = &ich_chipsets[0]; | |
12247 | struct pci_dev *bridge = NULL; | |
12248 | ||
12249 | while (pci_id->vendor != 0) { | |
12250 | bridge = pci_get_device(pci_id->vendor, pci_id->device, | |
12251 | bridge); | |
12252 | if (!bridge) { | |
12253 | pci_id++; | |
12254 | continue; | |
12255 | } | |
12256 | if (pci_id->rev != PCI_ANY_ID) { | |
44c10138 | 12257 | if (bridge->revision > pci_id->rev) |
6892914f MC |
12258 | continue; |
12259 | } | |
12260 | if (bridge->subordinate && | |
12261 | (bridge->subordinate->number == | |
12262 | tp->pdev->bus->number)) { | |
12263 | ||
12264 | tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND; | |
12265 | pci_dev_put(bridge); | |
12266 | break; | |
12267 | } | |
12268 | } | |
12269 | } | |
12270 | ||
41588ba1 MC |
12271 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) { |
12272 | static struct tg3_dev_id { | |
12273 | u32 vendor; | |
12274 | u32 device; | |
12275 | } bridge_chipsets[] = { | |
12276 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 }, | |
12277 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 }, | |
12278 | { }, | |
12279 | }; | |
12280 | struct tg3_dev_id *pci_id = &bridge_chipsets[0]; | |
12281 | struct pci_dev *bridge = NULL; | |
12282 | ||
12283 | while (pci_id->vendor != 0) { | |
12284 | bridge = pci_get_device(pci_id->vendor, | |
12285 | pci_id->device, | |
12286 | bridge); | |
12287 | if (!bridge) { | |
12288 | pci_id++; | |
12289 | continue; | |
12290 | } | |
12291 | if (bridge->subordinate && | |
12292 | (bridge->subordinate->number <= | |
12293 | tp->pdev->bus->number) && | |
12294 | (bridge->subordinate->subordinate >= | |
12295 | tp->pdev->bus->number)) { | |
12296 | tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG; | |
12297 | pci_dev_put(bridge); | |
12298 | break; | |
12299 | } | |
12300 | } | |
12301 | } | |
12302 | ||
4a29cc2e MC |
12303 | /* The EPB bridge inside 5714, 5715, and 5780 cannot support |
12304 | * DMA addresses > 40-bit. This bridge may have other additional | |
12305 | * 57xx devices behind it in some 4-port NIC designs for example. | |
12306 | * Any tg3 device found behind the bridge will also need the 40-bit | |
12307 | * DMA workaround. | |
12308 | */ | |
a4e2b347 MC |
12309 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 || |
12310 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) { | |
12311 | tp->tg3_flags2 |= TG3_FLG2_5780_CLASS; | |
4a29cc2e | 12312 | tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG; |
4cf78e4f | 12313 | tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI); |
a4e2b347 | 12314 | } |
4a29cc2e MC |
12315 | else { |
12316 | struct pci_dev *bridge = NULL; | |
12317 | ||
12318 | do { | |
12319 | bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, | |
12320 | PCI_DEVICE_ID_SERVERWORKS_EPB, | |
12321 | bridge); | |
12322 | if (bridge && bridge->subordinate && | |
12323 | (bridge->subordinate->number <= | |
12324 | tp->pdev->bus->number) && | |
12325 | (bridge->subordinate->subordinate >= | |
12326 | tp->pdev->bus->number)) { | |
12327 | tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG; | |
12328 | pci_dev_put(bridge); | |
12329 | break; | |
12330 | } | |
12331 | } while (bridge); | |
12332 | } | |
4cf78e4f | 12333 | |
1da177e4 LT |
12334 | /* Initialize misc host control in PCI block. */ |
12335 | tp->misc_host_ctrl |= (misc_ctrl_reg & | |
12336 | MISC_HOST_CTRL_CHIPREV); | |
12337 | pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, | |
12338 | tp->misc_host_ctrl); | |
12339 | ||
7544b097 MC |
12340 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) || |
12341 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) | |
12342 | tp->pdev_peer = tg3_find_peer(tp); | |
12343 | ||
321d32a0 MC |
12344 | /* Intentionally exclude ASIC_REV_5906 */ |
12345 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 || | |
d9ab5ad1 | 12346 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 || |
d30cdd28 | 12347 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 || |
9936bcf6 | 12348 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 || |
57e6983c | 12349 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || |
321d32a0 MC |
12350 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) |
12351 | tp->tg3_flags3 |= TG3_FLG3_5755_PLUS; | |
12352 | ||
12353 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 || | |
12354 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 || | |
b5d3772c | 12355 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 || |
321d32a0 | 12356 | (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) || |
a4e2b347 | 12357 | (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) |
6708e5cc JL |
12358 | tp->tg3_flags2 |= TG3_FLG2_5750_PLUS; |
12359 | ||
1b440c56 JL |
12360 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) || |
12361 | (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)) | |
12362 | tp->tg3_flags2 |= TG3_FLG2_5705_PLUS; | |
12363 | ||
027455ad MC |
12364 | /* 5700 B0 chips do not support checksumming correctly due |
12365 | * to hardware bugs. | |
12366 | */ | |
12367 | if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0) | |
12368 | tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS; | |
12369 | else { | |
12370 | tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS; | |
12371 | tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG; | |
12372 | if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) | |
12373 | tp->dev->features |= NETIF_F_IPV6_CSUM; | |
12374 | } | |
12375 | ||
5a6f3074 | 12376 | if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) { |
7544b097 MC |
12377 | tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI; |
12378 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX || | |
12379 | GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX || | |
12380 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 && | |
12381 | tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 && | |
12382 | tp->pdev_peer == tp->pdev)) | |
12383 | tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI; | |
12384 | ||
321d32a0 | 12385 | if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) || |
b5d3772c | 12386 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
5a6f3074 | 12387 | tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2; |
fcfa0a32 | 12388 | tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI; |
52c0fd83 | 12389 | } else { |
7f62ad5d | 12390 | tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG; |
52c0fd83 MC |
12391 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == |
12392 | ASIC_REV_5750 && | |
12393 | tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2) | |
7f62ad5d | 12394 | tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG; |
52c0fd83 | 12395 | } |
5a6f3074 | 12396 | } |
1da177e4 | 12397 | |
4f125f42 MC |
12398 | tp->irq_max = 1; |
12399 | ||
f51f3562 MC |
12400 | if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) || |
12401 | (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) | |
8f666b07 | 12402 | tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE; |
0f893dc6 | 12403 | |
52f4490c MC |
12404 | pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, |
12405 | &pci_state_reg); | |
12406 | ||
5e7dfd0f MC |
12407 | tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP); |
12408 | if (tp->pcie_cap != 0) { | |
12409 | u16 lnkctl; | |
12410 | ||
1da177e4 | 12411 | tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS; |
5f5c51e3 MC |
12412 | |
12413 | pcie_set_readrq(tp->pdev, 4096); | |
12414 | ||
5e7dfd0f MC |
12415 | pci_read_config_word(tp->pdev, |
12416 | tp->pcie_cap + PCI_EXP_LNKCTL, | |
12417 | &lnkctl); | |
12418 | if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) { | |
12419 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) | |
c7835a77 | 12420 | tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2; |
5e7dfd0f | 12421 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 || |
321d32a0 | 12422 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 || |
9cf74ebb MC |
12423 | tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 || |
12424 | tp->pci_chip_rev_id == CHIPREV_ID_57780_A1) | |
5e7dfd0f | 12425 | tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG; |
c7835a77 | 12426 | } |
52f4490c | 12427 | } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) { |
fcb389df | 12428 | tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS; |
52f4490c MC |
12429 | } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) || |
12430 | (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) { | |
12431 | tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX); | |
12432 | if (!tp->pcix_cap) { | |
12433 | printk(KERN_ERR PFX "Cannot find PCI-X " | |
12434 | "capability, aborting.\n"); | |
12435 | return -EIO; | |
12436 | } | |
12437 | ||
12438 | if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE)) | |
12439 | tp->tg3_flags |= TG3_FLAG_PCIX_MODE; | |
12440 | } | |
1da177e4 | 12441 | |
399de50b MC |
12442 | /* If we have an AMD 762 or VIA K8T800 chipset, write |
12443 | * reordering to the mailbox registers done by the host | |
12444 | * controller can cause major troubles. We read back from | |
12445 | * every mailbox register write to force the writes to be | |
12446 | * posted to the chip in order. | |
12447 | */ | |
12448 | if (pci_dev_present(write_reorder_chipsets) && | |
12449 | !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) | |
12450 | tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER; | |
12451 | ||
69fc4053 MC |
12452 | pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, |
12453 | &tp->pci_cacheline_sz); | |
12454 | pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER, | |
12455 | &tp->pci_lat_timer); | |
1da177e4 LT |
12456 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 && |
12457 | tp->pci_lat_timer < 64) { | |
12458 | tp->pci_lat_timer = 64; | |
69fc4053 MC |
12459 | pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER, |
12460 | tp->pci_lat_timer); | |
1da177e4 LT |
12461 | } |
12462 | ||
52f4490c MC |
12463 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) { |
12464 | /* 5700 BX chips need to have their TX producer index | |
12465 | * mailboxes written twice to workaround a bug. | |
12466 | */ | |
12467 | tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG; | |
1da177e4 | 12468 | |
52f4490c | 12469 | /* If we are in PCI-X mode, enable register write workaround. |
1da177e4 LT |
12470 | * |
12471 | * The workaround is to use indirect register accesses | |
12472 | * for all chip writes not to mailbox registers. | |
12473 | */ | |
52f4490c | 12474 | if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) { |
1da177e4 | 12475 | u32 pm_reg; |
1da177e4 LT |
12476 | |
12477 | tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG; | |
12478 | ||
12479 | /* The chip can have it's power management PCI config | |
12480 | * space registers clobbered due to this bug. | |
12481 | * So explicitly force the chip into D0 here. | |
12482 | */ | |
9974a356 MC |
12483 | pci_read_config_dword(tp->pdev, |
12484 | tp->pm_cap + PCI_PM_CTRL, | |
1da177e4 LT |
12485 | &pm_reg); |
12486 | pm_reg &= ~PCI_PM_CTRL_STATE_MASK; | |
12487 | pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */; | |
9974a356 MC |
12488 | pci_write_config_dword(tp->pdev, |
12489 | tp->pm_cap + PCI_PM_CTRL, | |
1da177e4 LT |
12490 | pm_reg); |
12491 | ||
12492 | /* Also, force SERR#/PERR# in PCI command. */ | |
12493 | pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd); | |
12494 | pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR; | |
12495 | pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd); | |
12496 | } | |
12497 | } | |
12498 | ||
1da177e4 LT |
12499 | if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0) |
12500 | tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED; | |
12501 | if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0) | |
12502 | tp->tg3_flags |= TG3_FLAG_PCI_32BIT; | |
12503 | ||
12504 | /* Chip-specific fixup from Broadcom driver */ | |
12505 | if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) && | |
12506 | (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) { | |
12507 | pci_state_reg |= PCISTATE_RETRY_SAME_DMA; | |
12508 | pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg); | |
12509 | } | |
12510 | ||
1ee582d8 | 12511 | /* Default fast path register access methods */ |
20094930 | 12512 | tp->read32 = tg3_read32; |
1ee582d8 | 12513 | tp->write32 = tg3_write32; |
09ee929c | 12514 | tp->read32_mbox = tg3_read32; |
20094930 | 12515 | tp->write32_mbox = tg3_write32; |
1ee582d8 MC |
12516 | tp->write32_tx_mbox = tg3_write32; |
12517 | tp->write32_rx_mbox = tg3_write32; | |
12518 | ||
12519 | /* Various workaround register access methods */ | |
12520 | if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) | |
12521 | tp->write32 = tg3_write_indirect_reg32; | |
98efd8a6 MC |
12522 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 || |
12523 | ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && | |
12524 | tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) { | |
12525 | /* | |
12526 | * Back to back register writes can cause problems on these | |
12527 | * chips, the workaround is to read back all reg writes | |
12528 | * except those to mailbox regs. | |
12529 | * | |
12530 | * See tg3_write_indirect_reg32(). | |
12531 | */ | |
1ee582d8 | 12532 | tp->write32 = tg3_write_flush_reg32; |
98efd8a6 MC |
12533 | } |
12534 | ||
1ee582d8 MC |
12535 | |
12536 | if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) || | |
12537 | (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) { | |
12538 | tp->write32_tx_mbox = tg3_write32_tx_mbox; | |
12539 | if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) | |
12540 | tp->write32_rx_mbox = tg3_write_flush_reg32; | |
12541 | } | |
20094930 | 12542 | |
6892914f MC |
12543 | if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) { |
12544 | tp->read32 = tg3_read_indirect_reg32; | |
12545 | tp->write32 = tg3_write_indirect_reg32; | |
12546 | tp->read32_mbox = tg3_read_indirect_mbox; | |
12547 | tp->write32_mbox = tg3_write_indirect_mbox; | |
12548 | tp->write32_tx_mbox = tg3_write_indirect_mbox; | |
12549 | tp->write32_rx_mbox = tg3_write_indirect_mbox; | |
12550 | ||
12551 | iounmap(tp->regs); | |
22abe310 | 12552 | tp->regs = NULL; |
6892914f MC |
12553 | |
12554 | pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd); | |
12555 | pci_cmd &= ~PCI_COMMAND_MEMORY; | |
12556 | pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd); | |
12557 | } | |
b5d3772c MC |
12558 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
12559 | tp->read32_mbox = tg3_read32_mbox_5906; | |
12560 | tp->write32_mbox = tg3_write32_mbox_5906; | |
12561 | tp->write32_tx_mbox = tg3_write32_mbox_5906; | |
12562 | tp->write32_rx_mbox = tg3_write32_mbox_5906; | |
12563 | } | |
6892914f | 12564 | |
bbadf503 MC |
12565 | if (tp->write32 == tg3_write_indirect_reg32 || |
12566 | ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) && | |
12567 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
f49639e6 | 12568 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701))) |
bbadf503 MC |
12569 | tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG; |
12570 | ||
7d0c41ef | 12571 | /* Get eeprom hw config before calling tg3_set_power_state(). |
9d26e213 | 12572 | * In particular, the TG3_FLG2_IS_NIC flag must be |
7d0c41ef MC |
12573 | * determined before calling tg3_set_power_state() so that |
12574 | * we know whether or not to switch out of Vaux power. | |
12575 | * When the flag is set, it means that GPIO1 is used for eeprom | |
12576 | * write protect and also implies that it is a LOM where GPIOs | |
12577 | * are not used to switch power. | |
6aa20a22 | 12578 | */ |
7d0c41ef MC |
12579 | tg3_get_eeprom_hw_cfg(tp); |
12580 | ||
0d3031d9 MC |
12581 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) { |
12582 | /* Allow reads and writes to the | |
12583 | * APE register and memory space. | |
12584 | */ | |
12585 | pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR | | |
12586 | PCISTATE_ALLOW_APE_SHMEM_WR; | |
12587 | pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, | |
12588 | pci_state_reg); | |
12589 | } | |
12590 | ||
9936bcf6 | 12591 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 || |
57e6983c | 12592 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 || |
321d32a0 MC |
12593 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || |
12594 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
d30cdd28 MC |
12595 | tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT; |
12596 | ||
314fba34 MC |
12597 | /* Set up tp->grc_local_ctrl before calling tg3_set_power_state(). |
12598 | * GPIO1 driven high will bring 5700's external PHY out of reset. | |
12599 | * It is also used as eeprom write protect on LOMs. | |
12600 | */ | |
12601 | tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM; | |
12602 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) || | |
12603 | (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) | |
12604 | tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 | | |
12605 | GRC_LCLCTRL_GPIO_OUTPUT1); | |
3e7d83bc MC |
12606 | /* Unused GPIO3 must be driven as output on 5752 because there |
12607 | * are no pull-up resistors on unused GPIO pins. | |
12608 | */ | |
12609 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752) | |
12610 | tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3; | |
314fba34 | 12611 | |
321d32a0 MC |
12612 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 || |
12613 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
af36e6b6 MC |
12614 | tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL; |
12615 | ||
8d519ab2 MC |
12616 | if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 || |
12617 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) { | |
5f0c4a3c MC |
12618 | /* Turn off the debug UART. */ |
12619 | tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL; | |
12620 | if (tp->tg3_flags2 & TG3_FLG2_IS_NIC) | |
12621 | /* Keep VMain power. */ | |
12622 | tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 | | |
12623 | GRC_LCLCTRL_GPIO_OUTPUT0; | |
12624 | } | |
12625 | ||
1da177e4 | 12626 | /* Force the chip into D0. */ |
bc1c7567 | 12627 | err = tg3_set_power_state(tp, PCI_D0); |
1da177e4 LT |
12628 | if (err) { |
12629 | printk(KERN_ERR PFX "(%s) transition to D0 failed\n", | |
12630 | pci_name(tp->pdev)); | |
12631 | return err; | |
12632 | } | |
12633 | ||
1da177e4 LT |
12634 | /* Derive initial jumbo mode from MTU assigned in |
12635 | * ether_setup() via the alloc_etherdev() call | |
12636 | */ | |
0f893dc6 | 12637 | if (tp->dev->mtu > ETH_DATA_LEN && |
a4e2b347 | 12638 | !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) |
0f893dc6 | 12639 | tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE; |
1da177e4 LT |
12640 | |
12641 | /* Determine WakeOnLan speed to use. */ | |
12642 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
12643 | tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 || | |
12644 | tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 || | |
12645 | tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) { | |
12646 | tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB); | |
12647 | } else { | |
12648 | tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB; | |
12649 | } | |
12650 | ||
7f97a4bd MC |
12651 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) |
12652 | tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET; | |
12653 | ||
1da177e4 LT |
12654 | /* A few boards don't want Ethernet@WireSpeed phy feature */ |
12655 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) || | |
12656 | ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) && | |
12657 | (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) && | |
747e8f8b | 12658 | (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) || |
7f97a4bd | 12659 | (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) || |
747e8f8b | 12660 | (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) |
1da177e4 LT |
12661 | tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED; |
12662 | ||
12663 | if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX || | |
12664 | GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX) | |
12665 | tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG; | |
12666 | if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) | |
12667 | tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG; | |
12668 | ||
321d32a0 | 12669 | if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) && |
7f97a4bd | 12670 | !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) && |
321d32a0 MC |
12671 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 && |
12672 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) { | |
c424cb24 | 12673 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 || |
d30cdd28 | 12674 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 || |
9936bcf6 MC |
12675 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 || |
12676 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) { | |
d4011ada MC |
12677 | if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 && |
12678 | tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722) | |
12679 | tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG; | |
c1d2a196 MC |
12680 | if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M) |
12681 | tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM; | |
321d32a0 | 12682 | } else |
c424cb24 MC |
12683 | tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG; |
12684 | } | |
1da177e4 | 12685 | |
b2a5c19c MC |
12686 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 && |
12687 | GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) { | |
12688 | tp->phy_otp = tg3_read_otp_phycfg(tp); | |
12689 | if (tp->phy_otp == 0) | |
12690 | tp->phy_otp = TG3_OTP_DEFAULT; | |
12691 | } | |
12692 | ||
f51f3562 | 12693 | if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) |
8ef21428 MC |
12694 | tp->mi_mode = MAC_MI_MODE_500KHZ_CONST; |
12695 | else | |
12696 | tp->mi_mode = MAC_MI_MODE_BASE; | |
12697 | ||
1da177e4 | 12698 | tp->coalesce_mode = 0; |
1da177e4 LT |
12699 | if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX && |
12700 | GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX) | |
12701 | tp->coalesce_mode |= HOSTCC_MODE_32BYTE; | |
12702 | ||
321d32a0 MC |
12703 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || |
12704 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
57e6983c MC |
12705 | tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB; |
12706 | ||
255ca311 MC |
12707 | if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 && |
12708 | tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) || | |
12709 | tp->pci_chip_rev_id == CHIPREV_ID_57780_A0) | |
12710 | tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD; | |
12711 | ||
158d7abd MC |
12712 | err = tg3_mdio_init(tp); |
12713 | if (err) | |
12714 | return err; | |
1da177e4 LT |
12715 | |
12716 | /* Initialize data/descriptor byte/word swapping. */ | |
12717 | val = tr32(GRC_MODE); | |
12718 | val &= GRC_MODE_HOST_STACKUP; | |
12719 | tw32(GRC_MODE, val | tp->grc_mode); | |
12720 | ||
12721 | tg3_switch_clocks(tp); | |
12722 | ||
12723 | /* Clear this out for sanity. */ | |
12724 | tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
12725 | ||
12726 | pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, | |
12727 | &pci_state_reg); | |
12728 | if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 && | |
12729 | (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) { | |
12730 | u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl); | |
12731 | ||
12732 | if (chiprevid == CHIPREV_ID_5701_A0 || | |
12733 | chiprevid == CHIPREV_ID_5701_B0 || | |
12734 | chiprevid == CHIPREV_ID_5701_B2 || | |
12735 | chiprevid == CHIPREV_ID_5701_B5) { | |
12736 | void __iomem *sram_base; | |
12737 | ||
12738 | /* Write some dummy words into the SRAM status block | |
12739 | * area, see if it reads back correctly. If the return | |
12740 | * value is bad, force enable the PCIX workaround. | |
12741 | */ | |
12742 | sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK; | |
12743 | ||
12744 | writel(0x00000000, sram_base); | |
12745 | writel(0x00000000, sram_base + 4); | |
12746 | writel(0xffffffff, sram_base + 4); | |
12747 | if (readl(sram_base) != 0x00000000) | |
12748 | tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG; | |
12749 | } | |
12750 | } | |
12751 | ||
12752 | udelay(50); | |
12753 | tg3_nvram_init(tp); | |
12754 | ||
12755 | grc_misc_cfg = tr32(GRC_MISC_CFG); | |
12756 | grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK; | |
12757 | ||
1da177e4 LT |
12758 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 && |
12759 | (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 || | |
12760 | grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M)) | |
12761 | tp->tg3_flags2 |= TG3_FLG2_IS_5788; | |
12762 | ||
fac9b83e DM |
12763 | if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) && |
12764 | (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)) | |
12765 | tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS; | |
12766 | if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) { | |
12767 | tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD | | |
12768 | HOSTCC_MODE_CLRTICK_TXBD); | |
12769 | ||
12770 | tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS; | |
12771 | pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL, | |
12772 | tp->misc_host_ctrl); | |
12773 | } | |
12774 | ||
3bda1258 MC |
12775 | /* Preserve the APE MAC_MODE bits */ |
12776 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) | |
12777 | tp->mac_mode = tr32(MAC_MODE) | | |
12778 | MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN; | |
12779 | else | |
12780 | tp->mac_mode = TG3_DEF_MAC_MODE; | |
12781 | ||
1da177e4 LT |
12782 | /* these are limited to 10/100 only */ |
12783 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 && | |
12784 | (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) || | |
12785 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 && | |
12786 | tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM && | |
12787 | (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 || | |
12788 | tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 || | |
12789 | tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) || | |
12790 | (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM && | |
12791 | (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F || | |
676917d4 MC |
12792 | tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F || |
12793 | tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) || | |
321d32a0 | 12794 | tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 || |
7f97a4bd | 12795 | (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) |
1da177e4 LT |
12796 | tp->tg3_flags |= TG3_FLAG_10_100_ONLY; |
12797 | ||
12798 | err = tg3_phy_probe(tp); | |
12799 | if (err) { | |
12800 | printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n", | |
12801 | pci_name(tp->pdev), err); | |
12802 | /* ... but do not return immediately ... */ | |
b02fd9e3 | 12803 | tg3_mdio_fini(tp); |
1da177e4 LT |
12804 | } |
12805 | ||
12806 | tg3_read_partno(tp); | |
c4e6575c | 12807 | tg3_read_fw_ver(tp); |
1da177e4 LT |
12808 | |
12809 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) { | |
12810 | tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT; | |
12811 | } else { | |
12812 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) | |
12813 | tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT; | |
12814 | else | |
12815 | tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT; | |
12816 | } | |
12817 | ||
12818 | /* 5700 {AX,BX} chips have a broken status block link | |
12819 | * change bit implementation, so we must use the | |
12820 | * status register in those cases. | |
12821 | */ | |
12822 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) | |
12823 | tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG; | |
12824 | else | |
12825 | tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG; | |
12826 | ||
12827 | /* The led_ctrl is set during tg3_phy_probe, here we might | |
12828 | * have to force the link status polling mechanism based | |
12829 | * upon subsystem IDs. | |
12830 | */ | |
12831 | if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL && | |
007a880d | 12832 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 && |
1da177e4 LT |
12833 | !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) { |
12834 | tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT | | |
12835 | TG3_FLAG_USE_LINKCHG_REG); | |
12836 | } | |
12837 | ||
12838 | /* For all SERDES we poll the MAC status register. */ | |
12839 | if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) | |
12840 | tp->tg3_flags |= TG3_FLAG_POLL_SERDES; | |
12841 | else | |
12842 | tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES; | |
12843 | ||
ad829268 | 12844 | tp->rx_offset = NET_IP_ALIGN; |
1da177e4 LT |
12845 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 && |
12846 | (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) | |
12847 | tp->rx_offset = 0; | |
12848 | ||
f92905de MC |
12849 | tp->rx_std_max_post = TG3_RX_RING_SIZE; |
12850 | ||
12851 | /* Increment the rx prod index on the rx std ring by at most | |
12852 | * 8 for these chips to workaround hw errata. | |
12853 | */ | |
12854 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 || | |
12855 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 || | |
12856 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) | |
12857 | tp->rx_std_max_post = 8; | |
12858 | ||
8ed5d97e MC |
12859 | if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) |
12860 | tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) & | |
12861 | PCIE_PWR_MGMT_L1_THRESH_MSK; | |
12862 | ||
1da177e4 LT |
12863 | return err; |
12864 | } | |
12865 | ||
49b6e95f | 12866 | #ifdef CONFIG_SPARC |
1da177e4 LT |
12867 | static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp) |
12868 | { | |
12869 | struct net_device *dev = tp->dev; | |
12870 | struct pci_dev *pdev = tp->pdev; | |
49b6e95f | 12871 | struct device_node *dp = pci_device_to_OF_node(pdev); |
374d4cac | 12872 | const unsigned char *addr; |
49b6e95f DM |
12873 | int len; |
12874 | ||
12875 | addr = of_get_property(dp, "local-mac-address", &len); | |
12876 | if (addr && len == 6) { | |
12877 | memcpy(dev->dev_addr, addr, 6); | |
12878 | memcpy(dev->perm_addr, dev->dev_addr, 6); | |
12879 | return 0; | |
1da177e4 LT |
12880 | } |
12881 | return -ENODEV; | |
12882 | } | |
12883 | ||
12884 | static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp) | |
12885 | { | |
12886 | struct net_device *dev = tp->dev; | |
12887 | ||
12888 | memcpy(dev->dev_addr, idprom->id_ethaddr, 6); | |
2ff43697 | 12889 | memcpy(dev->perm_addr, idprom->id_ethaddr, 6); |
1da177e4 LT |
12890 | return 0; |
12891 | } | |
12892 | #endif | |
12893 | ||
12894 | static int __devinit tg3_get_device_address(struct tg3 *tp) | |
12895 | { | |
12896 | struct net_device *dev = tp->dev; | |
12897 | u32 hi, lo, mac_offset; | |
008652b3 | 12898 | int addr_ok = 0; |
1da177e4 | 12899 | |
49b6e95f | 12900 | #ifdef CONFIG_SPARC |
1da177e4 LT |
12901 | if (!tg3_get_macaddr_sparc(tp)) |
12902 | return 0; | |
12903 | #endif | |
12904 | ||
12905 | mac_offset = 0x7c; | |
f49639e6 | 12906 | if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) || |
a4e2b347 | 12907 | (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) { |
1da177e4 LT |
12908 | if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID) |
12909 | mac_offset = 0xcc; | |
12910 | if (tg3_nvram_lock(tp)) | |
12911 | tw32_f(NVRAM_CMD, NVRAM_CMD_RESET); | |
12912 | else | |
12913 | tg3_nvram_unlock(tp); | |
12914 | } | |
b5d3772c MC |
12915 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) |
12916 | mac_offset = 0x10; | |
1da177e4 LT |
12917 | |
12918 | /* First try to get it from MAC address mailbox. */ | |
12919 | tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi); | |
12920 | if ((hi >> 16) == 0x484b) { | |
12921 | dev->dev_addr[0] = (hi >> 8) & 0xff; | |
12922 | dev->dev_addr[1] = (hi >> 0) & 0xff; | |
12923 | ||
12924 | tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo); | |
12925 | dev->dev_addr[2] = (lo >> 24) & 0xff; | |
12926 | dev->dev_addr[3] = (lo >> 16) & 0xff; | |
12927 | dev->dev_addr[4] = (lo >> 8) & 0xff; | |
12928 | dev->dev_addr[5] = (lo >> 0) & 0xff; | |
1da177e4 | 12929 | |
008652b3 MC |
12930 | /* Some old bootcode may report a 0 MAC address in SRAM */ |
12931 | addr_ok = is_valid_ether_addr(&dev->dev_addr[0]); | |
12932 | } | |
12933 | if (!addr_ok) { | |
12934 | /* Next, try NVRAM. */ | |
df259d8c MC |
12935 | if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) && |
12936 | !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) && | |
6d348f2c | 12937 | !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) { |
62cedd11 MC |
12938 | memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2); |
12939 | memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo)); | |
008652b3 MC |
12940 | } |
12941 | /* Finally just fetch it out of the MAC control regs. */ | |
12942 | else { | |
12943 | hi = tr32(MAC_ADDR_0_HIGH); | |
12944 | lo = tr32(MAC_ADDR_0_LOW); | |
12945 | ||
12946 | dev->dev_addr[5] = lo & 0xff; | |
12947 | dev->dev_addr[4] = (lo >> 8) & 0xff; | |
12948 | dev->dev_addr[3] = (lo >> 16) & 0xff; | |
12949 | dev->dev_addr[2] = (lo >> 24) & 0xff; | |
12950 | dev->dev_addr[1] = hi & 0xff; | |
12951 | dev->dev_addr[0] = (hi >> 8) & 0xff; | |
12952 | } | |
1da177e4 LT |
12953 | } |
12954 | ||
12955 | if (!is_valid_ether_addr(&dev->dev_addr[0])) { | |
7582a335 | 12956 | #ifdef CONFIG_SPARC |
1da177e4 LT |
12957 | if (!tg3_get_default_macaddr_sparc(tp)) |
12958 | return 0; | |
12959 | #endif | |
12960 | return -EINVAL; | |
12961 | } | |
2ff43697 | 12962 | memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len); |
1da177e4 LT |
12963 | return 0; |
12964 | } | |
12965 | ||
59e6b434 DM |
12966 | #define BOUNDARY_SINGLE_CACHELINE 1 |
12967 | #define BOUNDARY_MULTI_CACHELINE 2 | |
12968 | ||
12969 | static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val) | |
12970 | { | |
12971 | int cacheline_size; | |
12972 | u8 byte; | |
12973 | int goal; | |
12974 | ||
12975 | pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte); | |
12976 | if (byte == 0) | |
12977 | cacheline_size = 1024; | |
12978 | else | |
12979 | cacheline_size = (int) byte * 4; | |
12980 | ||
12981 | /* On 5703 and later chips, the boundary bits have no | |
12982 | * effect. | |
12983 | */ | |
12984 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 && | |
12985 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 && | |
12986 | !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) | |
12987 | goto out; | |
12988 | ||
12989 | #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC) | |
12990 | goal = BOUNDARY_MULTI_CACHELINE; | |
12991 | #else | |
12992 | #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA) | |
12993 | goal = BOUNDARY_SINGLE_CACHELINE; | |
12994 | #else | |
12995 | goal = 0; | |
12996 | #endif | |
12997 | #endif | |
12998 | ||
12999 | if (!goal) | |
13000 | goto out; | |
13001 | ||
13002 | /* PCI controllers on most RISC systems tend to disconnect | |
13003 | * when a device tries to burst across a cache-line boundary. | |
13004 | * Therefore, letting tg3 do so just wastes PCI bandwidth. | |
13005 | * | |
13006 | * Unfortunately, for PCI-E there are only limited | |
13007 | * write-side controls for this, and thus for reads | |
13008 | * we will still get the disconnects. We'll also waste | |
13009 | * these PCI cycles for both read and write for chips | |
13010 | * other than 5700 and 5701 which do not implement the | |
13011 | * boundary bits. | |
13012 | */ | |
13013 | if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) && | |
13014 | !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) { | |
13015 | switch (cacheline_size) { | |
13016 | case 16: | |
13017 | case 32: | |
13018 | case 64: | |
13019 | case 128: | |
13020 | if (goal == BOUNDARY_SINGLE_CACHELINE) { | |
13021 | val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX | | |
13022 | DMA_RWCTRL_WRITE_BNDRY_128_PCIX); | |
13023 | } else { | |
13024 | val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX | | |
13025 | DMA_RWCTRL_WRITE_BNDRY_384_PCIX); | |
13026 | } | |
13027 | break; | |
13028 | ||
13029 | case 256: | |
13030 | val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX | | |
13031 | DMA_RWCTRL_WRITE_BNDRY_256_PCIX); | |
13032 | break; | |
13033 | ||
13034 | default: | |
13035 | val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX | | |
13036 | DMA_RWCTRL_WRITE_BNDRY_384_PCIX); | |
13037 | break; | |
855e1111 | 13038 | } |
59e6b434 DM |
13039 | } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) { |
13040 | switch (cacheline_size) { | |
13041 | case 16: | |
13042 | case 32: | |
13043 | case 64: | |
13044 | if (goal == BOUNDARY_SINGLE_CACHELINE) { | |
13045 | val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE; | |
13046 | val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE; | |
13047 | break; | |
13048 | } | |
13049 | /* fallthrough */ | |
13050 | case 128: | |
13051 | default: | |
13052 | val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE; | |
13053 | val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE; | |
13054 | break; | |
855e1111 | 13055 | } |
59e6b434 DM |
13056 | } else { |
13057 | switch (cacheline_size) { | |
13058 | case 16: | |
13059 | if (goal == BOUNDARY_SINGLE_CACHELINE) { | |
13060 | val |= (DMA_RWCTRL_READ_BNDRY_16 | | |
13061 | DMA_RWCTRL_WRITE_BNDRY_16); | |
13062 | break; | |
13063 | } | |
13064 | /* fallthrough */ | |
13065 | case 32: | |
13066 | if (goal == BOUNDARY_SINGLE_CACHELINE) { | |
13067 | val |= (DMA_RWCTRL_READ_BNDRY_32 | | |
13068 | DMA_RWCTRL_WRITE_BNDRY_32); | |
13069 | break; | |
13070 | } | |
13071 | /* fallthrough */ | |
13072 | case 64: | |
13073 | if (goal == BOUNDARY_SINGLE_CACHELINE) { | |
13074 | val |= (DMA_RWCTRL_READ_BNDRY_64 | | |
13075 | DMA_RWCTRL_WRITE_BNDRY_64); | |
13076 | break; | |
13077 | } | |
13078 | /* fallthrough */ | |
13079 | case 128: | |
13080 | if (goal == BOUNDARY_SINGLE_CACHELINE) { | |
13081 | val |= (DMA_RWCTRL_READ_BNDRY_128 | | |
13082 | DMA_RWCTRL_WRITE_BNDRY_128); | |
13083 | break; | |
13084 | } | |
13085 | /* fallthrough */ | |
13086 | case 256: | |
13087 | val |= (DMA_RWCTRL_READ_BNDRY_256 | | |
13088 | DMA_RWCTRL_WRITE_BNDRY_256); | |
13089 | break; | |
13090 | case 512: | |
13091 | val |= (DMA_RWCTRL_READ_BNDRY_512 | | |
13092 | DMA_RWCTRL_WRITE_BNDRY_512); | |
13093 | break; | |
13094 | case 1024: | |
13095 | default: | |
13096 | val |= (DMA_RWCTRL_READ_BNDRY_1024 | | |
13097 | DMA_RWCTRL_WRITE_BNDRY_1024); | |
13098 | break; | |
855e1111 | 13099 | } |
59e6b434 DM |
13100 | } |
13101 | ||
13102 | out: | |
13103 | return val; | |
13104 | } | |
13105 | ||
1da177e4 LT |
13106 | static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device) |
13107 | { | |
13108 | struct tg3_internal_buffer_desc test_desc; | |
13109 | u32 sram_dma_descs; | |
13110 | int i, ret; | |
13111 | ||
13112 | sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE; | |
13113 | ||
13114 | tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0); | |
13115 | tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0); | |
13116 | tw32(RDMAC_STATUS, 0); | |
13117 | tw32(WDMAC_STATUS, 0); | |
13118 | ||
13119 | tw32(BUFMGR_MODE, 0); | |
13120 | tw32(FTQ_RESET, 0); | |
13121 | ||
13122 | test_desc.addr_hi = ((u64) buf_dma) >> 32; | |
13123 | test_desc.addr_lo = buf_dma & 0xffffffff; | |
13124 | test_desc.nic_mbuf = 0x00002100; | |
13125 | test_desc.len = size; | |
13126 | ||
13127 | /* | |
13128 | * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz | |
13129 | * the *second* time the tg3 driver was getting loaded after an | |
13130 | * initial scan. | |
13131 | * | |
13132 | * Broadcom tells me: | |
13133 | * ...the DMA engine is connected to the GRC block and a DMA | |
13134 | * reset may affect the GRC block in some unpredictable way... | |
13135 | * The behavior of resets to individual blocks has not been tested. | |
13136 | * | |
13137 | * Broadcom noted the GRC reset will also reset all sub-components. | |
13138 | */ | |
13139 | if (to_device) { | |
13140 | test_desc.cqid_sqid = (13 << 8) | 2; | |
13141 | ||
13142 | tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE); | |
13143 | udelay(40); | |
13144 | } else { | |
13145 | test_desc.cqid_sqid = (16 << 8) | 7; | |
13146 | ||
13147 | tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE); | |
13148 | udelay(40); | |
13149 | } | |
13150 | test_desc.flags = 0x00000005; | |
13151 | ||
13152 | for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) { | |
13153 | u32 val; | |
13154 | ||
13155 | val = *(((u32 *)&test_desc) + i); | |
13156 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, | |
13157 | sram_dma_descs + (i * sizeof(u32))); | |
13158 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val); | |
13159 | } | |
13160 | pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0); | |
13161 | ||
13162 | if (to_device) { | |
13163 | tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs); | |
13164 | } else { | |
13165 | tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs); | |
13166 | } | |
13167 | ||
13168 | ret = -ENODEV; | |
13169 | for (i = 0; i < 40; i++) { | |
13170 | u32 val; | |
13171 | ||
13172 | if (to_device) | |
13173 | val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ); | |
13174 | else | |
13175 | val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ); | |
13176 | if ((val & 0xffff) == sram_dma_descs) { | |
13177 | ret = 0; | |
13178 | break; | |
13179 | } | |
13180 | ||
13181 | udelay(100); | |
13182 | } | |
13183 | ||
13184 | return ret; | |
13185 | } | |
13186 | ||
ded7340d | 13187 | #define TEST_BUFFER_SIZE 0x2000 |
1da177e4 LT |
13188 | |
13189 | static int __devinit tg3_test_dma(struct tg3 *tp) | |
13190 | { | |
13191 | dma_addr_t buf_dma; | |
59e6b434 | 13192 | u32 *buf, saved_dma_rwctrl; |
1da177e4 LT |
13193 | int ret; |
13194 | ||
13195 | buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma); | |
13196 | if (!buf) { | |
13197 | ret = -ENOMEM; | |
13198 | goto out_nofree; | |
13199 | } | |
13200 | ||
13201 | tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) | | |
13202 | (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT)); | |
13203 | ||
59e6b434 | 13204 | tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl); |
1da177e4 LT |
13205 | |
13206 | if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) { | |
13207 | /* DMA read watermark not used on PCIE */ | |
13208 | tp->dma_rwctrl |= 0x00180000; | |
13209 | } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) { | |
85e94ced MC |
13210 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 || |
13211 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) | |
1da177e4 LT |
13212 | tp->dma_rwctrl |= 0x003f0000; |
13213 | else | |
13214 | tp->dma_rwctrl |= 0x003f000f; | |
13215 | } else { | |
13216 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 || | |
13217 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) { | |
13218 | u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f); | |
49afdeb6 | 13219 | u32 read_water = 0x7; |
1da177e4 | 13220 | |
4a29cc2e MC |
13221 | /* If the 5704 is behind the EPB bridge, we can |
13222 | * do the less restrictive ONE_DMA workaround for | |
13223 | * better performance. | |
13224 | */ | |
13225 | if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) && | |
13226 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) | |
13227 | tp->dma_rwctrl |= 0x8000; | |
13228 | else if (ccval == 0x6 || ccval == 0x7) | |
1da177e4 LT |
13229 | tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA; |
13230 | ||
49afdeb6 MC |
13231 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) |
13232 | read_water = 4; | |
59e6b434 | 13233 | /* Set bit 23 to enable PCIX hw bug fix */ |
49afdeb6 MC |
13234 | tp->dma_rwctrl |= |
13235 | (read_water << DMA_RWCTRL_READ_WATER_SHIFT) | | |
13236 | (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) | | |
13237 | (1 << 23); | |
4cf78e4f MC |
13238 | } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) { |
13239 | /* 5780 always in PCIX mode */ | |
13240 | tp->dma_rwctrl |= 0x00144000; | |
a4e2b347 MC |
13241 | } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) { |
13242 | /* 5714 always in PCIX mode */ | |
13243 | tp->dma_rwctrl |= 0x00148000; | |
1da177e4 LT |
13244 | } else { |
13245 | tp->dma_rwctrl |= 0x001b000f; | |
13246 | } | |
13247 | } | |
13248 | ||
13249 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 || | |
13250 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) | |
13251 | tp->dma_rwctrl &= 0xfffffff0; | |
13252 | ||
13253 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
13254 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) { | |
13255 | /* Remove this if it causes problems for some boards. */ | |
13256 | tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT; | |
13257 | ||
13258 | /* On 5700/5701 chips, we need to set this bit. | |
13259 | * Otherwise the chip will issue cacheline transactions | |
13260 | * to streamable DMA memory with not all the byte | |
13261 | * enables turned on. This is an error on several | |
13262 | * RISC PCI controllers, in particular sparc64. | |
13263 | * | |
13264 | * On 5703/5704 chips, this bit has been reassigned | |
13265 | * a different meaning. In particular, it is used | |
13266 | * on those chips to enable a PCI-X workaround. | |
13267 | */ | |
13268 | tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE; | |
13269 | } | |
13270 | ||
13271 | tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); | |
13272 | ||
13273 | #if 0 | |
13274 | /* Unneeded, already done by tg3_get_invariants. */ | |
13275 | tg3_switch_clocks(tp); | |
13276 | #endif | |
13277 | ||
13278 | ret = 0; | |
13279 | if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 && | |
13280 | GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) | |
13281 | goto out; | |
13282 | ||
59e6b434 DM |
13283 | /* It is best to perform DMA test with maximum write burst size |
13284 | * to expose the 5700/5701 write DMA bug. | |
13285 | */ | |
13286 | saved_dma_rwctrl = tp->dma_rwctrl; | |
13287 | tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK; | |
13288 | tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); | |
13289 | ||
1da177e4 LT |
13290 | while (1) { |
13291 | u32 *p = buf, i; | |
13292 | ||
13293 | for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) | |
13294 | p[i] = i; | |
13295 | ||
13296 | /* Send the buffer to the chip. */ | |
13297 | ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1); | |
13298 | if (ret) { | |
13299 | printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret); | |
13300 | break; | |
13301 | } | |
13302 | ||
13303 | #if 0 | |
13304 | /* validate data reached card RAM correctly. */ | |
13305 | for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) { | |
13306 | u32 val; | |
13307 | tg3_read_mem(tp, 0x2100 + (i*4), &val); | |
13308 | if (le32_to_cpu(val) != p[i]) { | |
13309 | printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i); | |
13310 | /* ret = -ENODEV here? */ | |
13311 | } | |
13312 | p[i] = 0; | |
13313 | } | |
13314 | #endif | |
13315 | /* Now read it back. */ | |
13316 | ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0); | |
13317 | if (ret) { | |
13318 | printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret); | |
13319 | ||
13320 | break; | |
13321 | } | |
13322 | ||
13323 | /* Verify it. */ | |
13324 | for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) { | |
13325 | if (p[i] == i) | |
13326 | continue; | |
13327 | ||
59e6b434 DM |
13328 | if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) != |
13329 | DMA_RWCTRL_WRITE_BNDRY_16) { | |
13330 | tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK; | |
1da177e4 LT |
13331 | tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16; |
13332 | tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); | |
13333 | break; | |
13334 | } else { | |
13335 | printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i); | |
13336 | ret = -ENODEV; | |
13337 | goto out; | |
13338 | } | |
13339 | } | |
13340 | ||
13341 | if (i == (TEST_BUFFER_SIZE / sizeof(u32))) { | |
13342 | /* Success. */ | |
13343 | ret = 0; | |
13344 | break; | |
13345 | } | |
13346 | } | |
59e6b434 DM |
13347 | if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) != |
13348 | DMA_RWCTRL_WRITE_BNDRY_16) { | |
6d1cfbab MC |
13349 | static struct pci_device_id dma_wait_state_chipsets[] = { |
13350 | { PCI_DEVICE(PCI_VENDOR_ID_APPLE, | |
13351 | PCI_DEVICE_ID_APPLE_UNI_N_PCI15) }, | |
13352 | { }, | |
13353 | }; | |
13354 | ||
59e6b434 | 13355 | /* DMA test passed without adjusting DMA boundary, |
6d1cfbab MC |
13356 | * now look for chipsets that are known to expose the |
13357 | * DMA bug without failing the test. | |
59e6b434 | 13358 | */ |
6d1cfbab MC |
13359 | if (pci_dev_present(dma_wait_state_chipsets)) { |
13360 | tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK; | |
13361 | tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16; | |
13362 | } | |
13363 | else | |
13364 | /* Safe to use the calculated DMA boundary. */ | |
13365 | tp->dma_rwctrl = saved_dma_rwctrl; | |
13366 | ||
59e6b434 DM |
13367 | tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl); |
13368 | } | |
1da177e4 LT |
13369 | |
13370 | out: | |
13371 | pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma); | |
13372 | out_nofree: | |
13373 | return ret; | |
13374 | } | |
13375 | ||
13376 | static void __devinit tg3_init_link_config(struct tg3 *tp) | |
13377 | { | |
13378 | tp->link_config.advertising = | |
13379 | (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | | |
13380 | ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | | |
13381 | ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | | |
13382 | ADVERTISED_Autoneg | ADVERTISED_MII); | |
13383 | tp->link_config.speed = SPEED_INVALID; | |
13384 | tp->link_config.duplex = DUPLEX_INVALID; | |
13385 | tp->link_config.autoneg = AUTONEG_ENABLE; | |
1da177e4 LT |
13386 | tp->link_config.active_speed = SPEED_INVALID; |
13387 | tp->link_config.active_duplex = DUPLEX_INVALID; | |
13388 | tp->link_config.phy_is_low_power = 0; | |
13389 | tp->link_config.orig_speed = SPEED_INVALID; | |
13390 | tp->link_config.orig_duplex = DUPLEX_INVALID; | |
13391 | tp->link_config.orig_autoneg = AUTONEG_INVALID; | |
13392 | } | |
13393 | ||
13394 | static void __devinit tg3_init_bufmgr_config(struct tg3 *tp) | |
13395 | { | |
fdfec172 MC |
13396 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) { |
13397 | tp->bufmgr_config.mbuf_read_dma_low_water = | |
13398 | DEFAULT_MB_RDMA_LOW_WATER_5705; | |
13399 | tp->bufmgr_config.mbuf_mac_rx_low_water = | |
13400 | DEFAULT_MB_MACRX_LOW_WATER_5705; | |
13401 | tp->bufmgr_config.mbuf_high_water = | |
13402 | DEFAULT_MB_HIGH_WATER_5705; | |
b5d3772c MC |
13403 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) { |
13404 | tp->bufmgr_config.mbuf_mac_rx_low_water = | |
13405 | DEFAULT_MB_MACRX_LOW_WATER_5906; | |
13406 | tp->bufmgr_config.mbuf_high_water = | |
13407 | DEFAULT_MB_HIGH_WATER_5906; | |
13408 | } | |
fdfec172 MC |
13409 | |
13410 | tp->bufmgr_config.mbuf_read_dma_low_water_jumbo = | |
13411 | DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780; | |
13412 | tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo = | |
13413 | DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780; | |
13414 | tp->bufmgr_config.mbuf_high_water_jumbo = | |
13415 | DEFAULT_MB_HIGH_WATER_JUMBO_5780; | |
13416 | } else { | |
13417 | tp->bufmgr_config.mbuf_read_dma_low_water = | |
13418 | DEFAULT_MB_RDMA_LOW_WATER; | |
13419 | tp->bufmgr_config.mbuf_mac_rx_low_water = | |
13420 | DEFAULT_MB_MACRX_LOW_WATER; | |
13421 | tp->bufmgr_config.mbuf_high_water = | |
13422 | DEFAULT_MB_HIGH_WATER; | |
13423 | ||
13424 | tp->bufmgr_config.mbuf_read_dma_low_water_jumbo = | |
13425 | DEFAULT_MB_RDMA_LOW_WATER_JUMBO; | |
13426 | tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo = | |
13427 | DEFAULT_MB_MACRX_LOW_WATER_JUMBO; | |
13428 | tp->bufmgr_config.mbuf_high_water_jumbo = | |
13429 | DEFAULT_MB_HIGH_WATER_JUMBO; | |
13430 | } | |
1da177e4 LT |
13431 | |
13432 | tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER; | |
13433 | tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER; | |
13434 | } | |
13435 | ||
13436 | static char * __devinit tg3_phy_string(struct tg3 *tp) | |
13437 | { | |
13438 | switch (tp->phy_id & PHY_ID_MASK) { | |
13439 | case PHY_ID_BCM5400: return "5400"; | |
13440 | case PHY_ID_BCM5401: return "5401"; | |
13441 | case PHY_ID_BCM5411: return "5411"; | |
13442 | case PHY_ID_BCM5701: return "5701"; | |
13443 | case PHY_ID_BCM5703: return "5703"; | |
13444 | case PHY_ID_BCM5704: return "5704"; | |
13445 | case PHY_ID_BCM5705: return "5705"; | |
13446 | case PHY_ID_BCM5750: return "5750"; | |
85e94ced | 13447 | case PHY_ID_BCM5752: return "5752"; |
a4e2b347 | 13448 | case PHY_ID_BCM5714: return "5714"; |
4cf78e4f | 13449 | case PHY_ID_BCM5780: return "5780"; |
af36e6b6 | 13450 | case PHY_ID_BCM5755: return "5755"; |
d9ab5ad1 | 13451 | case PHY_ID_BCM5787: return "5787"; |
d30cdd28 | 13452 | case PHY_ID_BCM5784: return "5784"; |
126a3368 | 13453 | case PHY_ID_BCM5756: return "5722/5756"; |
b5d3772c | 13454 | case PHY_ID_BCM5906: return "5906"; |
9936bcf6 | 13455 | case PHY_ID_BCM5761: return "5761"; |
1da177e4 LT |
13456 | case PHY_ID_BCM8002: return "8002/serdes"; |
13457 | case 0: return "serdes"; | |
13458 | default: return "unknown"; | |
855e1111 | 13459 | } |
1da177e4 LT |
13460 | } |
13461 | ||
f9804ddb MC |
13462 | static char * __devinit tg3_bus_string(struct tg3 *tp, char *str) |
13463 | { | |
13464 | if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) { | |
13465 | strcpy(str, "PCI Express"); | |
13466 | return str; | |
13467 | } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) { | |
13468 | u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f; | |
13469 | ||
13470 | strcpy(str, "PCIX:"); | |
13471 | ||
13472 | if ((clock_ctrl == 7) || | |
13473 | ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) == | |
13474 | GRC_MISC_CFG_BOARD_ID_5704CIOBE)) | |
13475 | strcat(str, "133MHz"); | |
13476 | else if (clock_ctrl == 0) | |
13477 | strcat(str, "33MHz"); | |
13478 | else if (clock_ctrl == 2) | |
13479 | strcat(str, "50MHz"); | |
13480 | else if (clock_ctrl == 4) | |
13481 | strcat(str, "66MHz"); | |
13482 | else if (clock_ctrl == 6) | |
13483 | strcat(str, "100MHz"); | |
f9804ddb MC |
13484 | } else { |
13485 | strcpy(str, "PCI:"); | |
13486 | if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) | |
13487 | strcat(str, "66MHz"); | |
13488 | else | |
13489 | strcat(str, "33MHz"); | |
13490 | } | |
13491 | if (tp->tg3_flags & TG3_FLAG_PCI_32BIT) | |
13492 | strcat(str, ":32-bit"); | |
13493 | else | |
13494 | strcat(str, ":64-bit"); | |
13495 | return str; | |
13496 | } | |
13497 | ||
8c2dc7e1 | 13498 | static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp) |
1da177e4 LT |
13499 | { |
13500 | struct pci_dev *peer; | |
13501 | unsigned int func, devnr = tp->pdev->devfn & ~7; | |
13502 | ||
13503 | for (func = 0; func < 8; func++) { | |
13504 | peer = pci_get_slot(tp->pdev->bus, devnr | func); | |
13505 | if (peer && peer != tp->pdev) | |
13506 | break; | |
13507 | pci_dev_put(peer); | |
13508 | } | |
16fe9d74 MC |
13509 | /* 5704 can be configured in single-port mode, set peer to |
13510 | * tp->pdev in that case. | |
13511 | */ | |
13512 | if (!peer) { | |
13513 | peer = tp->pdev; | |
13514 | return peer; | |
13515 | } | |
1da177e4 LT |
13516 | |
13517 | /* | |
13518 | * We don't need to keep the refcount elevated; there's no way | |
13519 | * to remove one half of this device without removing the other | |
13520 | */ | |
13521 | pci_dev_put(peer); | |
13522 | ||
13523 | return peer; | |
13524 | } | |
13525 | ||
15f9850d DM |
13526 | static void __devinit tg3_init_coal(struct tg3 *tp) |
13527 | { | |
13528 | struct ethtool_coalesce *ec = &tp->coal; | |
13529 | ||
13530 | memset(ec, 0, sizeof(*ec)); | |
13531 | ec->cmd = ETHTOOL_GCOALESCE; | |
13532 | ec->rx_coalesce_usecs = LOW_RXCOL_TICKS; | |
13533 | ec->tx_coalesce_usecs = LOW_TXCOL_TICKS; | |
13534 | ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES; | |
13535 | ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES; | |
13536 | ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT; | |
13537 | ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT; | |
13538 | ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT; | |
13539 | ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT; | |
13540 | ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS; | |
13541 | ||
13542 | if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD | | |
13543 | HOSTCC_MODE_CLRTICK_TXBD)) { | |
13544 | ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS; | |
13545 | ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS; | |
13546 | ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS; | |
13547 | ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS; | |
13548 | } | |
d244c892 MC |
13549 | |
13550 | if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) { | |
13551 | ec->rx_coalesce_usecs_irq = 0; | |
13552 | ec->tx_coalesce_usecs_irq = 0; | |
13553 | ec->stats_block_coalesce_usecs = 0; | |
13554 | } | |
15f9850d DM |
13555 | } |
13556 | ||
7c7d64b8 SH |
13557 | static const struct net_device_ops tg3_netdev_ops = { |
13558 | .ndo_open = tg3_open, | |
13559 | .ndo_stop = tg3_close, | |
00829823 SH |
13560 | .ndo_start_xmit = tg3_start_xmit, |
13561 | .ndo_get_stats = tg3_get_stats, | |
13562 | .ndo_validate_addr = eth_validate_addr, | |
13563 | .ndo_set_multicast_list = tg3_set_rx_mode, | |
13564 | .ndo_set_mac_address = tg3_set_mac_addr, | |
13565 | .ndo_do_ioctl = tg3_ioctl, | |
13566 | .ndo_tx_timeout = tg3_tx_timeout, | |
13567 | .ndo_change_mtu = tg3_change_mtu, | |
13568 | #if TG3_VLAN_TAG_USED | |
13569 | .ndo_vlan_rx_register = tg3_vlan_rx_register, | |
13570 | #endif | |
13571 | #ifdef CONFIG_NET_POLL_CONTROLLER | |
13572 | .ndo_poll_controller = tg3_poll_controller, | |
13573 | #endif | |
13574 | }; | |
13575 | ||
13576 | static const struct net_device_ops tg3_netdev_ops_dma_bug = { | |
13577 | .ndo_open = tg3_open, | |
13578 | .ndo_stop = tg3_close, | |
13579 | .ndo_start_xmit = tg3_start_xmit_dma_bug, | |
7c7d64b8 SH |
13580 | .ndo_get_stats = tg3_get_stats, |
13581 | .ndo_validate_addr = eth_validate_addr, | |
13582 | .ndo_set_multicast_list = tg3_set_rx_mode, | |
13583 | .ndo_set_mac_address = tg3_set_mac_addr, | |
13584 | .ndo_do_ioctl = tg3_ioctl, | |
13585 | .ndo_tx_timeout = tg3_tx_timeout, | |
13586 | .ndo_change_mtu = tg3_change_mtu, | |
13587 | #if TG3_VLAN_TAG_USED | |
13588 | .ndo_vlan_rx_register = tg3_vlan_rx_register, | |
13589 | #endif | |
13590 | #ifdef CONFIG_NET_POLL_CONTROLLER | |
13591 | .ndo_poll_controller = tg3_poll_controller, | |
13592 | #endif | |
13593 | }; | |
13594 | ||
1da177e4 LT |
13595 | static int __devinit tg3_init_one(struct pci_dev *pdev, |
13596 | const struct pci_device_id *ent) | |
13597 | { | |
13598 | static int tg3_version_printed = 0; | |
1da177e4 LT |
13599 | struct net_device *dev; |
13600 | struct tg3 *tp; | |
646c9edd MC |
13601 | int i, err, pm_cap; |
13602 | u32 sndmbx, rcvmbx, intmbx; | |
f9804ddb | 13603 | char str[40]; |
72f2afb8 | 13604 | u64 dma_mask, persist_dma_mask; |
1da177e4 LT |
13605 | |
13606 | if (tg3_version_printed++ == 0) | |
13607 | printk(KERN_INFO "%s", version); | |
13608 | ||
13609 | err = pci_enable_device(pdev); | |
13610 | if (err) { | |
13611 | printk(KERN_ERR PFX "Cannot enable PCI device, " | |
13612 | "aborting.\n"); | |
13613 | return err; | |
13614 | } | |
13615 | ||
1da177e4 LT |
13616 | err = pci_request_regions(pdev, DRV_MODULE_NAME); |
13617 | if (err) { | |
13618 | printk(KERN_ERR PFX "Cannot obtain PCI resources, " | |
13619 | "aborting.\n"); | |
13620 | goto err_out_disable_pdev; | |
13621 | } | |
13622 | ||
13623 | pci_set_master(pdev); | |
13624 | ||
13625 | /* Find power-management capability. */ | |
13626 | pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM); | |
13627 | if (pm_cap == 0) { | |
13628 | printk(KERN_ERR PFX "Cannot find PowerManagement capability, " | |
13629 | "aborting.\n"); | |
13630 | err = -EIO; | |
13631 | goto err_out_free_res; | |
13632 | } | |
13633 | ||
fe5f5787 | 13634 | dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS); |
1da177e4 LT |
13635 | if (!dev) { |
13636 | printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n"); | |
13637 | err = -ENOMEM; | |
13638 | goto err_out_free_res; | |
13639 | } | |
13640 | ||
1da177e4 LT |
13641 | SET_NETDEV_DEV(dev, &pdev->dev); |
13642 | ||
1da177e4 LT |
13643 | #if TG3_VLAN_TAG_USED |
13644 | dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX; | |
1da177e4 LT |
13645 | #endif |
13646 | ||
13647 | tp = netdev_priv(dev); | |
13648 | tp->pdev = pdev; | |
13649 | tp->dev = dev; | |
13650 | tp->pm_cap = pm_cap; | |
1da177e4 LT |
13651 | tp->rx_mode = TG3_DEF_RX_MODE; |
13652 | tp->tx_mode = TG3_DEF_TX_MODE; | |
8ef21428 | 13653 | |
1da177e4 LT |
13654 | if (tg3_debug > 0) |
13655 | tp->msg_enable = tg3_debug; | |
13656 | else | |
13657 | tp->msg_enable = TG3_DEF_MSG_ENABLE; | |
13658 | ||
13659 | /* The word/byte swap controls here control register access byte | |
13660 | * swapping. DMA data byte swapping is controlled in the GRC_MODE | |
13661 | * setting below. | |
13662 | */ | |
13663 | tp->misc_host_ctrl = | |
13664 | MISC_HOST_CTRL_MASK_PCI_INT | | |
13665 | MISC_HOST_CTRL_WORD_SWAP | | |
13666 | MISC_HOST_CTRL_INDIR_ACCESS | | |
13667 | MISC_HOST_CTRL_PCISTATE_RW; | |
13668 | ||
13669 | /* The NONFRM (non-frame) byte/word swap controls take effect | |
13670 | * on descriptor entries, anything which isn't packet data. | |
13671 | * | |
13672 | * The StrongARM chips on the board (one for tx, one for rx) | |
13673 | * are running in big-endian mode. | |
13674 | */ | |
13675 | tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA | | |
13676 | GRC_MODE_WSWAP_NONFRM_DATA); | |
13677 | #ifdef __BIG_ENDIAN | |
13678 | tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA; | |
13679 | #endif | |
13680 | spin_lock_init(&tp->lock); | |
1da177e4 | 13681 | spin_lock_init(&tp->indirect_lock); |
c4028958 | 13682 | INIT_WORK(&tp->reset_task, tg3_reset_task); |
1da177e4 | 13683 | |
d5fe488a | 13684 | tp->regs = pci_ioremap_bar(pdev, BAR_0); |
ab0049b4 | 13685 | if (!tp->regs) { |
1da177e4 LT |
13686 | printk(KERN_ERR PFX "Cannot map device registers, " |
13687 | "aborting.\n"); | |
13688 | err = -ENOMEM; | |
13689 | goto err_out_free_dev; | |
13690 | } | |
13691 | ||
13692 | tg3_init_link_config(tp); | |
13693 | ||
1da177e4 LT |
13694 | tp->rx_pending = TG3_DEF_RX_RING_PENDING; |
13695 | tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING; | |
1da177e4 | 13696 | |
646c9edd MC |
13697 | intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW; |
13698 | rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW; | |
13699 | sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW; | |
13700 | for (i = 0; i < TG3_IRQ_MAX_VECS; i++) { | |
13701 | struct tg3_napi *tnapi = &tp->napi[i]; | |
13702 | ||
13703 | tnapi->tp = tp; | |
13704 | tnapi->tx_pending = TG3_DEF_TX_RING_PENDING; | |
13705 | ||
13706 | tnapi->int_mbox = intmbx; | |
13707 | if (i < 4) | |
13708 | intmbx += 0x8; | |
13709 | else | |
13710 | intmbx += 0x4; | |
13711 | ||
13712 | tnapi->consmbox = rcvmbx; | |
13713 | tnapi->prodmbox = sndmbx; | |
13714 | ||
13715 | if (i) | |
13716 | tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1); | |
13717 | else | |
13718 | tnapi->coal_now = HOSTCC_MODE_NOW; | |
13719 | ||
13720 | if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)) | |
13721 | break; | |
13722 | ||
13723 | /* | |
13724 | * If we support MSIX, we'll be using RSS. If we're using | |
13725 | * RSS, the first vector only handles link interrupts and the | |
13726 | * remaining vectors handle rx and tx interrupts. Reuse the | |
13727 | * mailbox values for the next iteration. The values we setup | |
13728 | * above are still useful for the single vectored mode. | |
13729 | */ | |
13730 | if (!i) | |
13731 | continue; | |
13732 | ||
13733 | rcvmbx += 0x8; | |
13734 | ||
13735 | if (sndmbx & 0x4) | |
13736 | sndmbx -= 0x4; | |
13737 | else | |
13738 | sndmbx += 0xc; | |
13739 | } | |
13740 | ||
8ef0442f | 13741 | netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64); |
1da177e4 | 13742 | dev->ethtool_ops = &tg3_ethtool_ops; |
1da177e4 | 13743 | dev->watchdog_timeo = TG3_TX_TIMEOUT; |
1da177e4 | 13744 | dev->irq = pdev->irq; |
1da177e4 LT |
13745 | |
13746 | err = tg3_get_invariants(tp); | |
13747 | if (err) { | |
13748 | printk(KERN_ERR PFX "Problem fetching invariants of chip, " | |
13749 | "aborting.\n"); | |
13750 | goto err_out_iounmap; | |
13751 | } | |
13752 | ||
321d32a0 | 13753 | if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) || |
00829823 SH |
13754 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) |
13755 | dev->netdev_ops = &tg3_netdev_ops; | |
13756 | else | |
13757 | dev->netdev_ops = &tg3_netdev_ops_dma_bug; | |
13758 | ||
13759 | ||
4a29cc2e MC |
13760 | /* The EPB bridge inside 5714, 5715, and 5780 and any |
13761 | * device behind the EPB cannot support DMA addresses > 40-bit. | |
72f2afb8 MC |
13762 | * On 64-bit systems with IOMMU, use 40-bit dma_mask. |
13763 | * On 64-bit systems without IOMMU, use 64-bit dma_mask and | |
13764 | * do DMA address check in tg3_start_xmit(). | |
13765 | */ | |
4a29cc2e | 13766 | if (tp->tg3_flags2 & TG3_FLG2_IS_5788) |
284901a9 | 13767 | persist_dma_mask = dma_mask = DMA_BIT_MASK(32); |
4a29cc2e | 13768 | else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) { |
50cf156a | 13769 | persist_dma_mask = dma_mask = DMA_BIT_MASK(40); |
72f2afb8 | 13770 | #ifdef CONFIG_HIGHMEM |
6a35528a | 13771 | dma_mask = DMA_BIT_MASK(64); |
72f2afb8 | 13772 | #endif |
4a29cc2e | 13773 | } else |
6a35528a | 13774 | persist_dma_mask = dma_mask = DMA_BIT_MASK(64); |
72f2afb8 MC |
13775 | |
13776 | /* Configure DMA attributes. */ | |
284901a9 | 13777 | if (dma_mask > DMA_BIT_MASK(32)) { |
72f2afb8 MC |
13778 | err = pci_set_dma_mask(pdev, dma_mask); |
13779 | if (!err) { | |
13780 | dev->features |= NETIF_F_HIGHDMA; | |
13781 | err = pci_set_consistent_dma_mask(pdev, | |
13782 | persist_dma_mask); | |
13783 | if (err < 0) { | |
13784 | printk(KERN_ERR PFX "Unable to obtain 64 bit " | |
13785 | "DMA for consistent allocations\n"); | |
13786 | goto err_out_iounmap; | |
13787 | } | |
13788 | } | |
13789 | } | |
284901a9 YH |
13790 | if (err || dma_mask == DMA_BIT_MASK(32)) { |
13791 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | |
72f2afb8 MC |
13792 | if (err) { |
13793 | printk(KERN_ERR PFX "No usable DMA configuration, " | |
13794 | "aborting.\n"); | |
13795 | goto err_out_iounmap; | |
13796 | } | |
13797 | } | |
13798 | ||
fdfec172 | 13799 | tg3_init_bufmgr_config(tp); |
1da177e4 | 13800 | |
077f849d | 13801 | if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) |
9e9fd12d | 13802 | tp->fw_needed = FIRMWARE_TG3; |
077f849d | 13803 | |
1da177e4 LT |
13804 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) { |
13805 | tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE; | |
13806 | } | |
13807 | else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 || | |
13808 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 || | |
13809 | tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 || | |
c7835a77 | 13810 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 || |
1da177e4 LT |
13811 | (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) { |
13812 | tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE; | |
13813 | } else { | |
7f62ad5d | 13814 | tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG; |
077f849d | 13815 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) |
9e9fd12d | 13816 | tp->fw_needed = FIRMWARE_TG3TSO5; |
077f849d | 13817 | else |
9e9fd12d | 13818 | tp->fw_needed = FIRMWARE_TG3TSO; |
077f849d | 13819 | } |
1da177e4 | 13820 | |
4e3a7aaa MC |
13821 | /* TSO is on by default on chips that support hardware TSO. |
13822 | * Firmware TSO on older chips gives lower performance, so it | |
13823 | * is off by default, but can be enabled using ethtool. | |
13824 | */ | |
b0026624 | 13825 | if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) { |
027455ad MC |
13826 | if (dev->features & NETIF_F_IP_CSUM) |
13827 | dev->features |= NETIF_F_TSO; | |
13828 | if ((dev->features & NETIF_F_IPV6_CSUM) && | |
13829 | (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) | |
b0026624 | 13830 | dev->features |= NETIF_F_TSO6; |
57e6983c MC |
13831 | if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 || |
13832 | (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 && | |
13833 | GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) || | |
321d32a0 MC |
13834 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 || |
13835 | GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) | |
9936bcf6 | 13836 | dev->features |= NETIF_F_TSO_ECN; |
b0026624 | 13837 | } |
1da177e4 | 13838 | |
1da177e4 LT |
13839 | |
13840 | if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 && | |
13841 | !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) && | |
13842 | !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) { | |
13843 | tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64; | |
13844 | tp->rx_pending = 63; | |
13845 | } | |
13846 | ||
1da177e4 LT |
13847 | err = tg3_get_device_address(tp); |
13848 | if (err) { | |
13849 | printk(KERN_ERR PFX "Could not obtain valid ethernet address, " | |
13850 | "aborting.\n"); | |
077f849d | 13851 | goto err_out_fw; |
1da177e4 LT |
13852 | } |
13853 | ||
c88864df | 13854 | if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) { |
63532394 | 13855 | tp->aperegs = pci_ioremap_bar(pdev, BAR_2); |
79ea13ce | 13856 | if (!tp->aperegs) { |
c88864df MC |
13857 | printk(KERN_ERR PFX "Cannot map APE registers, " |
13858 | "aborting.\n"); | |
13859 | err = -ENOMEM; | |
077f849d | 13860 | goto err_out_fw; |
c88864df MC |
13861 | } |
13862 | ||
13863 | tg3_ape_lock_init(tp); | |
7fd76445 MC |
13864 | |
13865 | if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) | |
13866 | tg3_read_dash_ver(tp); | |
c88864df MC |
13867 | } |
13868 | ||
1da177e4 LT |
13869 | /* |
13870 | * Reset chip in case UNDI or EFI driver did not shutdown | |
13871 | * DMA self test will enable WDMAC and we'll see (spurious) | |
13872 | * pending DMA on the PCI bus at that point. | |
13873 | */ | |
13874 | if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) || | |
13875 | (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) { | |
1da177e4 | 13876 | tw32(MEMARB_MODE, MEMARB_MODE_ENABLE); |
944d980e | 13877 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
1da177e4 LT |
13878 | } |
13879 | ||
13880 | err = tg3_test_dma(tp); | |
13881 | if (err) { | |
13882 | printk(KERN_ERR PFX "DMA engine test failed, aborting.\n"); | |
c88864df | 13883 | goto err_out_apeunmap; |
1da177e4 LT |
13884 | } |
13885 | ||
1da177e4 LT |
13886 | /* flow control autonegotiation is default behavior */ |
13887 | tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG; | |
e18ce346 | 13888 | tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX; |
1da177e4 | 13889 | |
15f9850d DM |
13890 | tg3_init_coal(tp); |
13891 | ||
c49a1561 MC |
13892 | pci_set_drvdata(pdev, dev); |
13893 | ||
1da177e4 LT |
13894 | err = register_netdev(dev); |
13895 | if (err) { | |
13896 | printk(KERN_ERR PFX "Cannot register net device, " | |
13897 | "aborting.\n"); | |
0d3031d9 | 13898 | goto err_out_apeunmap; |
1da177e4 LT |
13899 | } |
13900 | ||
df59c940 | 13901 | printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n", |
1da177e4 LT |
13902 | dev->name, |
13903 | tp->board_part_number, | |
13904 | tp->pci_chip_rev_id, | |
f9804ddb | 13905 | tg3_bus_string(tp, str), |
e174961c | 13906 | dev->dev_addr); |
1da177e4 | 13907 | |
df59c940 MC |
13908 | if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) |
13909 | printk(KERN_INFO | |
13910 | "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n", | |
13911 | tp->dev->name, | |
13912 | tp->mdio_bus->phy_map[PHY_ADDR]->drv->name, | |
fb28ad35 | 13913 | dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev)); |
df59c940 MC |
13914 | else |
13915 | printk(KERN_INFO | |
13916 | "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n", | |
13917 | tp->dev->name, tg3_phy_string(tp), | |
13918 | ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" : | |
13919 | ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" : | |
13920 | "10/100/1000Base-T")), | |
13921 | (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0); | |
13922 | ||
13923 | printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n", | |
1da177e4 LT |
13924 | dev->name, |
13925 | (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0, | |
13926 | (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0, | |
13927 | (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0, | |
13928 | (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0, | |
1da177e4 | 13929 | (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0); |
4a29cc2e MC |
13930 | printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n", |
13931 | dev->name, tp->dma_rwctrl, | |
284901a9 | 13932 | (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 : |
50cf156a | 13933 | (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64)); |
1da177e4 LT |
13934 | |
13935 | return 0; | |
13936 | ||
0d3031d9 MC |
13937 | err_out_apeunmap: |
13938 | if (tp->aperegs) { | |
13939 | iounmap(tp->aperegs); | |
13940 | tp->aperegs = NULL; | |
13941 | } | |
13942 | ||
077f849d JSR |
13943 | err_out_fw: |
13944 | if (tp->fw) | |
13945 | release_firmware(tp->fw); | |
13946 | ||
1da177e4 | 13947 | err_out_iounmap: |
6892914f MC |
13948 | if (tp->regs) { |
13949 | iounmap(tp->regs); | |
22abe310 | 13950 | tp->regs = NULL; |
6892914f | 13951 | } |
1da177e4 LT |
13952 | |
13953 | err_out_free_dev: | |
13954 | free_netdev(dev); | |
13955 | ||
13956 | err_out_free_res: | |
13957 | pci_release_regions(pdev); | |
13958 | ||
13959 | err_out_disable_pdev: | |
13960 | pci_disable_device(pdev); | |
13961 | pci_set_drvdata(pdev, NULL); | |
13962 | return err; | |
13963 | } | |
13964 | ||
13965 | static void __devexit tg3_remove_one(struct pci_dev *pdev) | |
13966 | { | |
13967 | struct net_device *dev = pci_get_drvdata(pdev); | |
13968 | ||
13969 | if (dev) { | |
13970 | struct tg3 *tp = netdev_priv(dev); | |
13971 | ||
077f849d JSR |
13972 | if (tp->fw) |
13973 | release_firmware(tp->fw); | |
13974 | ||
7faa006f | 13975 | flush_scheduled_work(); |
158d7abd | 13976 | |
b02fd9e3 MC |
13977 | if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) { |
13978 | tg3_phy_fini(tp); | |
158d7abd | 13979 | tg3_mdio_fini(tp); |
b02fd9e3 | 13980 | } |
158d7abd | 13981 | |
1da177e4 | 13982 | unregister_netdev(dev); |
0d3031d9 MC |
13983 | if (tp->aperegs) { |
13984 | iounmap(tp->aperegs); | |
13985 | tp->aperegs = NULL; | |
13986 | } | |
6892914f MC |
13987 | if (tp->regs) { |
13988 | iounmap(tp->regs); | |
22abe310 | 13989 | tp->regs = NULL; |
6892914f | 13990 | } |
1da177e4 LT |
13991 | free_netdev(dev); |
13992 | pci_release_regions(pdev); | |
13993 | pci_disable_device(pdev); | |
13994 | pci_set_drvdata(pdev, NULL); | |
13995 | } | |
13996 | } | |
13997 | ||
13998 | static int tg3_suspend(struct pci_dev *pdev, pm_message_t state) | |
13999 | { | |
14000 | struct net_device *dev = pci_get_drvdata(pdev); | |
14001 | struct tg3 *tp = netdev_priv(dev); | |
12dac075 | 14002 | pci_power_t target_state; |
1da177e4 LT |
14003 | int err; |
14004 | ||
3e0c95fd MC |
14005 | /* PCI register 4 needs to be saved whether netif_running() or not. |
14006 | * MSI address and data need to be saved if using MSI and | |
14007 | * netif_running(). | |
14008 | */ | |
14009 | pci_save_state(pdev); | |
14010 | ||
1da177e4 LT |
14011 | if (!netif_running(dev)) |
14012 | return 0; | |
14013 | ||
7faa006f | 14014 | flush_scheduled_work(); |
b02fd9e3 | 14015 | tg3_phy_stop(tp); |
1da177e4 LT |
14016 | tg3_netif_stop(tp); |
14017 | ||
14018 | del_timer_sync(&tp->timer); | |
14019 | ||
f47c11ee | 14020 | tg3_full_lock(tp, 1); |
1da177e4 | 14021 | tg3_disable_ints(tp); |
f47c11ee | 14022 | tg3_full_unlock(tp); |
1da177e4 LT |
14023 | |
14024 | netif_device_detach(dev); | |
14025 | ||
f47c11ee | 14026 | tg3_full_lock(tp, 0); |
944d980e | 14027 | tg3_halt(tp, RESET_KIND_SHUTDOWN, 1); |
6a9eba15 | 14028 | tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE; |
f47c11ee | 14029 | tg3_full_unlock(tp); |
1da177e4 | 14030 | |
12dac075 RW |
14031 | target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot; |
14032 | ||
14033 | err = tg3_set_power_state(tp, target_state); | |
1da177e4 | 14034 | if (err) { |
b02fd9e3 MC |
14035 | int err2; |
14036 | ||
f47c11ee | 14037 | tg3_full_lock(tp, 0); |
1da177e4 | 14038 | |
6a9eba15 | 14039 | tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE; |
b02fd9e3 MC |
14040 | err2 = tg3_restart_hw(tp, 1); |
14041 | if (err2) | |
b9ec6c1b | 14042 | goto out; |
1da177e4 LT |
14043 | |
14044 | tp->timer.expires = jiffies + tp->timer_offset; | |
14045 | add_timer(&tp->timer); | |
14046 | ||
14047 | netif_device_attach(dev); | |
14048 | tg3_netif_start(tp); | |
14049 | ||
b9ec6c1b | 14050 | out: |
f47c11ee | 14051 | tg3_full_unlock(tp); |
b02fd9e3 MC |
14052 | |
14053 | if (!err2) | |
14054 | tg3_phy_start(tp); | |
1da177e4 LT |
14055 | } |
14056 | ||
14057 | return err; | |
14058 | } | |
14059 | ||
14060 | static int tg3_resume(struct pci_dev *pdev) | |
14061 | { | |
14062 | struct net_device *dev = pci_get_drvdata(pdev); | |
14063 | struct tg3 *tp = netdev_priv(dev); | |
14064 | int err; | |
14065 | ||
3e0c95fd MC |
14066 | pci_restore_state(tp->pdev); |
14067 | ||
1da177e4 LT |
14068 | if (!netif_running(dev)) |
14069 | return 0; | |
14070 | ||
bc1c7567 | 14071 | err = tg3_set_power_state(tp, PCI_D0); |
1da177e4 LT |
14072 | if (err) |
14073 | return err; | |
14074 | ||
14075 | netif_device_attach(dev); | |
14076 | ||
f47c11ee | 14077 | tg3_full_lock(tp, 0); |
1da177e4 | 14078 | |
6a9eba15 | 14079 | tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE; |
b9ec6c1b MC |
14080 | err = tg3_restart_hw(tp, 1); |
14081 | if (err) | |
14082 | goto out; | |
1da177e4 LT |
14083 | |
14084 | tp->timer.expires = jiffies + tp->timer_offset; | |
14085 | add_timer(&tp->timer); | |
14086 | ||
1da177e4 LT |
14087 | tg3_netif_start(tp); |
14088 | ||
b9ec6c1b | 14089 | out: |
f47c11ee | 14090 | tg3_full_unlock(tp); |
1da177e4 | 14091 | |
b02fd9e3 MC |
14092 | if (!err) |
14093 | tg3_phy_start(tp); | |
14094 | ||
b9ec6c1b | 14095 | return err; |
1da177e4 LT |
14096 | } |
14097 | ||
14098 | static struct pci_driver tg3_driver = { | |
14099 | .name = DRV_MODULE_NAME, | |
14100 | .id_table = tg3_pci_tbl, | |
14101 | .probe = tg3_init_one, | |
14102 | .remove = __devexit_p(tg3_remove_one), | |
14103 | .suspend = tg3_suspend, | |
14104 | .resume = tg3_resume | |
14105 | }; | |
14106 | ||
14107 | static int __init tg3_init(void) | |
14108 | { | |
29917620 | 14109 | return pci_register_driver(&tg3_driver); |
1da177e4 LT |
14110 | } |
14111 | ||
14112 | static void __exit tg3_cleanup(void) | |
14113 | { | |
14114 | pci_unregister_driver(&tg3_driver); | |
14115 | } | |
14116 | ||
14117 | module_init(tg3_init); | |
14118 | module_exit(tg3_cleanup); |