]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/wan/hd64572.c
WAN: Simplify HD64572 drivers.
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / wan / hd64572.c
CommitLineData
1da177e4 1/*
30224392 2 * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
1da177e4 3 *
abc9d91a 4 * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
1da177e4
LT
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of version 2 of the GNU General Public License
8 * as published by the Free Software Foundation.
9 *
30224392 10 * Source of information: HD64572 SCA-II User's Manual
1da177e4
LT
11 *
12 * We use the following SCA memory map:
13 *
61e0a6a2 14 * Packet buffer descriptor rings - starting from card->rambase:
1da177e4
LT
15 * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
16 * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
17 * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
18 * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
19 *
61e0a6a2 20 * Packet data buffers - starting from card->rambase + buff_offset:
1da177e4
LT
21 * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
22 * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
23 * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
24 * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
25 */
26
30224392
KH
27#include <linux/bitops.h>
28#include <linux/errno.h>
1da177e4 29#include <linux/fcntl.h>
30224392 30#include <linux/hdlc.h>
1da177e4 31#include <linux/in.h>
1da177e4 32#include <linux/init.h>
30224392 33#include <linux/interrupt.h>
1da177e4 34#include <linux/ioport.h>
30224392
KH
35#include <linux/jiffies.h>
36#include <linux/kernel.h>
37#include <linux/module.h>
1da177e4
LT
38#include <linux/netdevice.h>
39#include <linux/skbuff.h>
30224392
KH
40#include <linux/slab.h>
41#include <linux/string.h>
42#include <linux/types.h>
43#include <asm/io.h>
44#include <asm/system.h>
45#include <asm/uaccess.h>
46#include "hd64572.h"
1da177e4 47
abc9d91a
KH
48#define NAPI_WEIGHT 16
49
61e0a6a2
KH
50#define get_msci(port) (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET)
51#define get_dmac_rx(port) (port->chan ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
52#define get_dmac_tx(port) (port->chan ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
1da177e4 53
61e0a6a2
KH
54#define sca_in(reg, card) readb(card->scabase + (reg))
55#define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
56#define sca_inw(reg, card) readw(card->scabase + (reg))
57#define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
58#define sca_inl(reg, card) readl(card->scabase + (reg))
59#define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
1da177e4 60
61e0a6a2 61static int sca_poll(struct napi_struct *napi, int budget);
1da177e4 62
1da177e4
LT
63static inline port_t* dev_to_port(struct net_device *dev)
64{
65 return dev_to_hdlc(dev)->priv;
66}
67
abc9d91a
KH
68static inline void enable_intr(port_t *port)
69{
0446c3b1 70 /* enable DMIB and MSCI RXINTA interrupts */
abc9d91a 71 sca_outl(sca_inl(IER0, port->card) |
61e0a6a2 72 (port->chan ? 0x08002200 : 0x00080022), IER0, port->card);
abc9d91a
KH
73}
74
75static inline void disable_intr(port_t *port)
76{
77 sca_outl(sca_inl(IER0, port->card) &
61e0a6a2 78 (port->chan ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
abc9d91a
KH
79}
80
1da177e4
LT
81static inline u16 next_desc(port_t *port, u16 desc, int transmit)
82{
61e0a6a2
KH
83 return (desc + 1) % (transmit ? port->card->tx_ring_buffers
84 : port->card->rx_ring_buffers);
1da177e4
LT
85}
86
87
1da177e4
LT
88static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
89{
61e0a6a2
KH
90 u16 rx_buffs = port->card->rx_ring_buffers;
91 u16 tx_buffs = port->card->tx_ring_buffers;
1da177e4
LT
92
93 desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
61e0a6a2 94 return port->chan * (rx_buffs + tx_buffs) + transmit * rx_buffs + desc;
1da177e4
LT
95}
96
97
1da177e4
LT
98static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
99{
100 /* Descriptor offset always fits in 16 bytes */
101 return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
102}
103
104
30224392
KH
105static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
106 int transmit)
1da177e4 107{
61e0a6a2
KH
108 return (pkt_desc __iomem *)(port->card->rambase +
109 desc_offset(port, desc, transmit));
1da177e4
LT
110}
111
112
1da177e4
LT
113static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
114{
61e0a6a2 115 return port->card->buff_offset +
1da177e4
LT
116 desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
117}
118
119
c2ce9204
KH
120static inline void sca_set_carrier(port_t *port)
121{
61e0a6a2 122 if (!(sca_in(get_msci(port) + ST3, port->card) & ST3_DCD)) {
c2ce9204
KH
123#ifdef DEBUG_LINK
124 printk(KERN_DEBUG "%s: sca_set_carrier on\n",
61e0a6a2 125 port->netdev.name);
c2ce9204 126#endif
61e0a6a2 127 netif_carrier_on(port->netdev);
c2ce9204
KH
128 } else {
129#ifdef DEBUG_LINK
130 printk(KERN_DEBUG "%s: sca_set_carrier off\n",
61e0a6a2 131 port->netdev.name);
c2ce9204 132#endif
61e0a6a2 133 netif_carrier_off(port->netdev);
c2ce9204
KH
134 }
135}
136
1da177e4 137
30224392 138static void sca_init_port(port_t *port)
1da177e4 139{
61e0a6a2 140 card_t *card = port->card;
1da177e4
LT
141 int transmit, i;
142
143 port->rxin = 0;
144 port->txin = 0;
145 port->txlast = 0;
146
1da177e4
LT
147 for (transmit = 0; transmit < 2; transmit++) {
148 u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
149 u16 buffs = transmit ? card->tx_ring_buffers
150 : card->rx_ring_buffers;
151
152 for (i = 0; i < buffs; i++) {
153 pkt_desc __iomem *desc = desc_address(port, i, transmit);
154 u16 chain_off = desc_offset(port, i + 1, transmit);
155 u32 buff_off = buffer_offset(port, i, transmit);
156
30224392 157 writel(chain_off, &desc->cp);
1da177e4
LT
158 writel(buff_off, &desc->bp);
159 writew(0, &desc->len);
160 writeb(0, &desc->stat);
161 }
162
163 /* DMA disable - to halt state */
61e0a6a2
KH
164 sca_out(0, transmit ? DSR_TX(port->chan) :
165 DSR_RX(port->chan), card);
1da177e4 166 /* software ABORT - to initial state */
61e0a6a2
KH
167 sca_out(DCR_ABORT, transmit ? DCR_TX(port->chan) :
168 DCR_RX(port->chan), card);
1da177e4 169
1da177e4 170 /* current desc addr */
30224392 171 sca_outl(desc_offset(port, 0, transmit), dmac + CDAL, card);
1da177e4 172 if (!transmit)
30224392 173 sca_outl(desc_offset(port, buffs - 1, transmit),
1da177e4
LT
174 dmac + EDAL, card);
175 else
30224392 176 sca_outl(desc_offset(port, 0, transmit), dmac + EDAL,
1da177e4
LT
177 card);
178
179 /* clear frame end interrupt counter */
61e0a6a2
KH
180 sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(port->chan) :
181 DCR_RX(port->chan), card);
1da177e4
LT
182
183 if (!transmit) { /* Receive */
184 /* set buffer length */
185 sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
186 /* Chain mode, Multi-frame */
61e0a6a2
KH
187 sca_out(0x14, DMR_RX(port->chan), card);
188 sca_out(DIR_EOME, DIR_RX(port->chan), card);
1da177e4 189 /* DMA enable */
61e0a6a2 190 sca_out(DSR_DE, DSR_RX(port->chan), card);
1da177e4
LT
191 } else { /* Transmit */
192 /* Chain mode, Multi-frame */
61e0a6a2 193 sca_out(0x14, DMR_TX(port->chan), card);
1da177e4 194 /* enable underflow interrupts */
61e0a6a2 195 sca_out(DIR_EOME, DIR_TX(port->chan), card);
1da177e4
LT
196 }
197 }
c2ce9204 198 sca_set_carrier(port);
61e0a6a2 199 netif_napi_add(port->netdev, &port->napi, sca_poll, NAPI_WEIGHT);
1da177e4
LT
200}
201
202
1da177e4
LT
203/* MSCI interrupt service */
204static inline void sca_msci_intr(port_t *port)
205{
206 u16 msci = get_msci(port);
61e0a6a2 207 card_t* card = port->card;
1da177e4 208
b0942f78
KH
209 if (sca_in(msci + ST1, card) & ST1_CDCD) {
210 /* Reset MSCI CDCD status bit */
211 sca_out(ST1_CDCD, msci + ST1, card);
c2ce9204 212 sca_set_carrier(port);
b0942f78 213 }
1da177e4 214}
1da177e4
LT
215
216
30224392
KH
217static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
218 u16 rxin)
1da177e4 219{
61e0a6a2 220 struct net_device *dev = port->netdev;
1da177e4
LT
221 struct sk_buff *skb;
222 u16 len;
223 u32 buff;
1da177e4
LT
224
225 len = readw(&desc->len);
226 skb = dev_alloc_skb(len);
227 if (!skb) {
198191c4 228 dev->stats.rx_dropped++;
1da177e4
LT
229 return;
230 }
231
232 buff = buffer_offset(port, rxin, 0);
61e0a6a2 233 memcpy_fromio(skb->data, card->rambase + buff, len);
1da177e4 234
1da177e4
LT
235 skb_put(skb, len);
236#ifdef DEBUG_PKT
237 printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
238 debug_frame(skb);
239#endif
198191c4
KH
240 dev->stats.rx_packets++;
241 dev->stats.rx_bytes += skb->len;
1da177e4 242 skb->protocol = hdlc_type_trans(skb, dev);
abc9d91a 243 netif_receive_skb(skb);
1da177e4
LT
244}
245
246
abc9d91a
KH
247/* Receive DMA service */
248static inline int sca_rx_done(port_t *port, int budget)
1da177e4 249{
61e0a6a2 250 struct net_device *dev = port->netdev;
1da177e4 251 u16 dmac = get_dmac_rx(port);
61e0a6a2
KH
252 card_t *card = port->card;
253 u8 stat = sca_in(DSR_RX(port->chan), card); /* read DMA Status */
abc9d91a 254 int received = 0;
1da177e4
LT
255
256 /* Reset DSR status bits */
257 sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
61e0a6a2 258 DSR_RX(port->chan), card);
1da177e4
LT
259
260 if (stat & DSR_BOF)
198191c4
KH
261 /* Dropped one or more frames */
262 dev->stats.rx_over_errors++;
1da177e4 263
abc9d91a 264 while (received < budget) {
1da177e4
LT
265 u32 desc_off = desc_offset(port, port->rxin, 0);
266 pkt_desc __iomem *desc;
30224392 267 u32 cda = sca_inl(dmac + CDAL, card);
1da177e4
LT
268
269 if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
270 break; /* No frame received */
271
272 desc = desc_address(port, port->rxin, 0);
273 stat = readb(&desc->stat);
274 if (!(stat & ST_RX_EOM))
275 port->rxpart = 1; /* partial frame received */
276 else if ((stat & ST_ERROR_MASK) || port->rxpart) {
198191c4
KH
277 dev->stats.rx_errors++;
278 if (stat & ST_RX_OVERRUN)
279 dev->stats.rx_fifo_errors++;
1da177e4
LT
280 else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
281 ST_RX_RESBIT)) || port->rxpart)
198191c4
KH
282 dev->stats.rx_frame_errors++;
283 else if (stat & ST_RX_CRC)
284 dev->stats.rx_crc_errors++;
1da177e4
LT
285 if (stat & ST_RX_EOM)
286 port->rxpart = 0; /* received last fragment */
abc9d91a 287 } else {
1da177e4 288 sca_rx(card, port, desc, port->rxin);
abc9d91a
KH
289 received++;
290 }
1da177e4
LT
291
292 /* Set new error descriptor address */
30224392 293 sca_outl(desc_off, dmac + EDAL, card);
1da177e4
LT
294 port->rxin = next_desc(port, port->rxin, 0);
295 }
296
297 /* make sure RX DMA is enabled */
61e0a6a2 298 sca_out(DSR_DE, DSR_RX(port->chan), card);
abc9d91a 299 return received;
1da177e4
LT
300}
301
302
abc9d91a
KH
303/* Transmit DMA service */
304static inline void sca_tx_done(port_t *port)
1da177e4 305{
61e0a6a2
KH
306 struct net_device *dev = port->netdev;
307 card_t* card = port->card;
1da177e4
LT
308 u8 stat;
309
310 spin_lock(&port->lock);
311
61e0a6a2 312 stat = sca_in(DSR_TX(port->chan), card); /* read DMA Status */
1da177e4
LT
313
314 /* Reset DSR status bits */
315 sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
61e0a6a2 316 DSR_TX(port->chan), card);
1da177e4
LT
317
318 while (1) {
09fd65aa 319 pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
b0942f78 320 u8 stat = readb(&desc->stat);
1da177e4 321
b0942f78 322 if (!(stat & ST_TX_OWNRSHP))
09fd65aa 323 break; /* not yet transmitted */
b0942f78
KH
324 if (stat & ST_TX_UNDRRUN) {
325 dev->stats.tx_errors++;
326 dev->stats.tx_fifo_errors++;
327 } else {
328 dev->stats.tx_packets++;
329 dev->stats.tx_bytes += readw(&desc->len);
330 }
1da177e4
LT
331 writeb(0, &desc->stat); /* Free descriptor */
332 port->txlast = next_desc(port, port->txlast, 1);
333 }
334
335 netif_wake_queue(dev);
336 spin_unlock(&port->lock);
337}
338
339
abc9d91a
KH
340static int sca_poll(struct napi_struct *napi, int budget)
341{
342 port_t *port = container_of(napi, port_t, napi);
0954ed82 343 u32 isr0 = sca_inl(ISR0, port->card);
abc9d91a
KH
344 int received = 0;
345
61e0a6a2 346 if (isr0 & (port->chan ? 0x08000000 : 0x00080000))
abc9d91a
KH
347 sca_msci_intr(port);
348
61e0a6a2 349 if (isr0 & (port->chan ? 0x00002000 : 0x00000020))
abc9d91a
KH
350 sca_tx_done(port);
351
61e0a6a2 352 if (isr0 & (port->chan ? 0x00000200 : 0x00000002))
abc9d91a
KH
353 received = sca_rx_done(port, budget);
354
355 if (received < budget) {
61e0a6a2 356 netif_rx_complete(port->netdev, napi);
abc9d91a
KH
357 enable_intr(port);
358 }
359
360 return received;
361}
362
0954ed82 363static irqreturn_t sca_intr(int irq, void *dev_id)
1da177e4
LT
364{
365 card_t *card = dev_id;
0954ed82
KH
366 u32 isr0 = sca_inl(ISR0, card);
367 int i, handled = 0;
1da177e4 368
abc9d91a
KH
369 for (i = 0; i < 2; i++) {
370 port_t *port = get_port(card, i);
0954ed82 371 if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
abc9d91a
KH
372 handled = 1;
373 disable_intr(port);
61e0a6a2 374 netif_rx_schedule(port->netdev, &port->napi);
1da177e4
LT
375 }
376 }
377
1da177e4
LT
378 return IRQ_RETVAL(handled);
379}
380
381
1da177e4
LT
382static void sca_set_port(port_t *port)
383{
61e0a6a2 384 card_t* card = port->card;
1da177e4
LT
385 u16 msci = get_msci(port);
386 u8 md2 = sca_in(msci + MD2, card);
387 unsigned int tmc, br = 10, brv = 1024;
388
389
390 if (port->settings.clock_rate > 0) {
391 /* Try lower br for better accuracy*/
392 do {
393 br--;
394 brv >>= 1; /* brv = 2^9 = 512 max in specs */
395
396 /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
397 tmc = CLOCK_BASE / brv / port->settings.clock_rate;
398 }while (br > 1 && tmc <= 128);
399
400 if (tmc < 1) {
401 tmc = 1;
402 br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
403 brv = 1;
404 } else if (tmc > 255)
405 tmc = 256; /* tmc=0 means 256 - low baud rates */
406
407 port->settings.clock_rate = CLOCK_BASE / brv / tmc;
408 } else {
409 br = 9; /* Minimum clock rate */
410 tmc = 256; /* 8bit = 0 */
411 port->settings.clock_rate = CLOCK_BASE / (256 * 512);
412 }
413
414 port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
415 port->txs = (port->txs & ~CLK_BRG_MASK) | br;
416 port->tmc = tmc;
417
418 /* baud divisor - time constant*/
1da177e4
LT
419 sca_out(port->tmc, msci + TMCR, card);
420 sca_out(port->tmc, msci + TMCT, card);
1da177e4
LT
421
422 /* Set BRG bits */
423 sca_out(port->rxs, msci + RXS, card);
424 sca_out(port->txs, msci + TXS, card);
425
426 if (port->settings.loopback)
427 md2 |= MD2_LOOPBACK;
428 else
429 md2 &= ~MD2_LOOPBACK;
430
431 sca_out(md2, msci + MD2, card);
432
433}
434
435
1da177e4
LT
436static void sca_open(struct net_device *dev)
437{
438 port_t *port = dev_to_port(dev);
61e0a6a2 439 card_t* card = port->card;
1da177e4
LT
440 u16 msci = get_msci(port);
441 u8 md0, md2;
442
443 switch(port->encoding) {
444 case ENCODING_NRZ: md2 = MD2_NRZ; break;
445 case ENCODING_NRZI: md2 = MD2_NRZI; break;
446 case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
447 case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
448 default: md2 = MD2_MANCHESTER;
449 }
450
451 if (port->settings.loopback)
452 md2 |= MD2_LOOPBACK;
453
454 switch(port->parity) {
455 case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
456 case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
1da177e4 457 case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
1da177e4
LT
458 case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
459 default: md0 = MD0_HDLC | MD0_CRC_NONE;
460 }
461
462 sca_out(CMD_RESET, msci + CMD, card);
463 sca_out(md0, msci + MD0, card);
464 sca_out(0x00, msci + MD1, card); /* no address field check */
465 sca_out(md2, msci + MD2, card);
466 sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
1da177e4
LT
467 /* Skip the rest of underrun frame */
468 sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
1da177e4
LT
469 sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
470 sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
471 sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
472 sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
473 sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
1da177e4
LT
474
475/* We're using the following interrupts:
0446c3b1
KH
476 - RXINTA (DCD changes only)
477 - DMIB (EOM - single frame transfer complete)
1da177e4 478*/
0446c3b1 479 sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
1da177e4 480
1da177e4
LT
481 sca_out(port->tmc, msci + TMCR, card);
482 sca_out(port->tmc, msci + TMCT, card);
1da177e4
LT
483 sca_out(port->rxs, msci + RXS, card);
484 sca_out(port->txs, msci + TXS, card);
485 sca_out(CMD_TX_ENABLE, msci + CMD, card);
486 sca_out(CMD_RX_ENABLE, msci + CMD, card);
487
abc9d91a
KH
488 sca_set_carrier(port);
489 enable_intr(port);
490 napi_enable(&port->napi);
1da177e4
LT
491 netif_start_queue(dev);
492}
493
494
1da177e4
LT
495static void sca_close(struct net_device *dev)
496{
497 port_t *port = dev_to_port(dev);
1da177e4
LT
498
499 /* reset channel */
61e0a6a2 500 sca_out(CMD_RESET, get_msci(port) + CMD, port->card);
abc9d91a
KH
501 disable_intr(port);
502 napi_disable(&port->napi);
1da177e4
LT
503 netif_stop_queue(dev);
504}
505
506
1da177e4
LT
507static int sca_attach(struct net_device *dev, unsigned short encoding,
508 unsigned short parity)
509{
510 if (encoding != ENCODING_NRZ &&
511 encoding != ENCODING_NRZI &&
512 encoding != ENCODING_FM_MARK &&
513 encoding != ENCODING_FM_SPACE &&
514 encoding != ENCODING_MANCHESTER)
515 return -EINVAL;
516
517 if (parity != PARITY_NONE &&
518 parity != PARITY_CRC16_PR0 &&
519 parity != PARITY_CRC16_PR1 &&
1da177e4 520 parity != PARITY_CRC32_PR1_CCITT &&
1da177e4
LT
521 parity != PARITY_CRC16_PR1_CCITT)
522 return -EINVAL;
523
524 dev_to_port(dev)->encoding = encoding;
525 dev_to_port(dev)->parity = parity;
526 return 0;
527}
528
529
1da177e4
LT
530#ifdef DEBUG_RINGS
531static void sca_dump_rings(struct net_device *dev)
532{
533 port_t *port = dev_to_port(dev);
61e0a6a2 534 card_t *card = port->card;
1da177e4 535 u16 cnt;
1da177e4
LT
536
537 printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
30224392
KH
538 sca_inl(get_dmac_rx(port) + CDAL, card),
539 sca_inl(get_dmac_rx(port) + EDAL, card),
61e0a6a2
KH
540 sca_in(DSR_RX(port->chan), card), port->rxin,
541 sca_in(DSR_RX(port->chan), card) & DSR_DE ? "" : "in");
542 for (cnt = 0; cnt < port->card->rx_ring_buffers; cnt++)
1da177e4
LT
543 printk(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
544
545 printk("\n" KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
546 "last=%u %sactive",
30224392
KH
547 sca_inl(get_dmac_tx(port) + CDAL, card),
548 sca_inl(get_dmac_tx(port) + EDAL, card),
61e0a6a2
KH
549 sca_in(DSR_TX(port->chan), card), port->txin, port->txlast,
550 sca_in(DSR_TX(port->chan), card) & DSR_DE ? "" : "in");
1da177e4 551
61e0a6a2 552 for (cnt = 0; cnt < port->card->tx_ring_buffers; cnt++)
1da177e4
LT
553 printk(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
554 printk("\n");
555
30224392
KH
556 printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
557 " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
1da177e4
LT
558 sca_in(get_msci(port) + MD0, card),
559 sca_in(get_msci(port) + MD1, card),
560 sca_in(get_msci(port) + MD2, card),
561 sca_in(get_msci(port) + ST0, card),
562 sca_in(get_msci(port) + ST1, card),
563 sca_in(get_msci(port) + ST2, card),
564 sca_in(get_msci(port) + ST3, card),
1da177e4 565 sca_in(get_msci(port) + ST4, card),
1da177e4
LT
566 sca_in(get_msci(port) + FST, card),
567 sca_in(get_msci(port) + CST0, card),
568 sca_in(get_msci(port) + CST1, card));
569
1da177e4
LT
570 printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
571 sca_inl(ISR0, card), sca_inl(ISR1, card));
1da177e4
LT
572}
573#endif /* DEBUG_RINGS */
574
575
1da177e4
LT
576static int sca_xmit(struct sk_buff *skb, struct net_device *dev)
577{
578 port_t *port = dev_to_port(dev);
61e0a6a2 579 card_t *card = port->card;
1da177e4
LT
580 pkt_desc __iomem *desc;
581 u32 buff, len;
1da177e4
LT
582
583 spin_lock_irq(&port->lock);
584
585 desc = desc_address(port, port->txin + 1, 1);
30224392 586 BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
1da177e4
LT
587
588#ifdef DEBUG_PKT
589 printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
590 debug_frame(skb);
591#endif
592
593 desc = desc_address(port, port->txin, 1);
594 buff = buffer_offset(port, port->txin, 1);
595 len = skb->len;
61e0a6a2 596 memcpy_toio(card->rambase + buff, skb->data, len);
1da177e4 597
1da177e4
LT
598 writew(len, &desc->len);
599 writeb(ST_TX_EOM, &desc->stat);
600 dev->trans_start = jiffies;
601
602 port->txin = next_desc(port, port->txin, 1);
30224392 603 sca_outl(desc_offset(port, port->txin, 1),
1da177e4
LT
604 get_dmac_tx(port) + EDAL, card);
605
61e0a6a2 606 sca_out(DSR_DE, DSR_TX(port->chan), card); /* Enable TX DMA */
1da177e4
LT
607
608 desc = desc_address(port, port->txin + 1, 1);
609 if (readb(&desc->stat)) /* allow 1 packet gap */
610 netif_stop_queue(dev);
611
612 spin_unlock_irq(&port->lock);
613
614 dev_kfree_skb(skb);
615 return 0;
616}
617
618
30224392
KH
619static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
620 u32 ramsize)
1da177e4
LT
621{
622 /* Round RAM size to 32 bits, fill from end to start */
623 u32 i = ramsize &= ~3;
624
1da177e4
LT
625 do {
626 i -= 4;
1da177e4 627 writel(i ^ 0x12345678, rambase + i);
30224392 628 } while (i > 0);
1da177e4
LT
629
630 for (i = 0; i < ramsize ; i += 4) {
1da177e4
LT
631 if (readl(rambase + i) != (i ^ 0x12345678))
632 break;
1da177e4
LT
633 }
634
635 return i;
636}
1da177e4
LT
637
638
639static void __devinit sca_init(card_t *card, int wait_states)
640{
641 sca_out(wait_states, WCRL, card); /* Wait Control */
642 sca_out(wait_states, WCRM, card);
643 sca_out(wait_states, WCRH, card);
644
645 sca_out(0, DMER, card); /* DMA Master disable */
646 sca_out(0x03, PCR, card); /* DMA priority */
647 sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
648 sca_out(0, DSR_TX(0), card);
649 sca_out(0, DSR_RX(1), card);
650 sca_out(0, DSR_TX(1), card);
651 sca_out(DMER_DME, DMER, card); /* DMA Master enable */
652}