]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/ath9k.h
mwl8k: interrupt handling changes
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
394cf0a1 22#include <linux/leds.h>
9f42c2b6 23#include <linux/completion.h>
394cf0a1 24
394cf0a1 25#include "debug.h"
db86f07e
LR
26#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
394cf0a1
S
32
33struct ath_node;
34
35/* Macro to expand scalars to 64-bit objects */
36
13bda122 37#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 38 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 39 (sizeof(x) == 2) ? \
394cf0a1 40 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 41 ((sizeof(x) == 4) ? \
394cf0a1
S
42 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
44
45/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
50
51/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
56
57#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
58
394cf0a1
S
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1
S
64struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
394cf0a1
S
68};
69
70/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 75 (_bf)->bf_stale = false; \
394cf0a1
S
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
a119cc49
S
82#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
394cf0a1
S
86/**
87 * enum buffer_type - Buffer type flags
88 *
394cf0a1
S
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
394cf0a1
S
92 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94enum buffer_type {
436d0d98
MSS
95 BUF_AMPDU = BIT(0),
96 BUF_AGGR = BIT(1),
97 BUF_XRETRY = BIT(2),
394cf0a1
S
98};
99
394cf0a1
S
100#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
101#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
394cf0a1 102#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
f078f209 103
5088c2f1
VT
104#define ATH_TXSTATUS_RING_SIZE 64
105
394cf0a1 106struct ath_descdma {
5088c2f1 107 void *dd_desc;
17d7904d
S
108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
394cf0a1
S
111};
112
113int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
4adfcded 115 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
116void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119/***********/
120/* RX / TX */
121/***********/
122
394cf0a1 123#define ATH_RXBUF 512
394cf0a1 124#define ATH_TXBUF 512
84642d6b
FF
125#define ATH_TXBUF_RESERVE 5
126#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 127#define ATH_TXMAXTRY 13
394cf0a1
S
128
129#define TID_TO_WME_AC(_tid) \
130 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
131 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
132 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
133 WME_AC_VO)
134
394cf0a1
S
135#define ATH_AGGR_DELIM_SZ 4
136#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
137/* number of delimiters for encryption padding */
138#define ATH_AGGR_ENCRYPTDELIM 10
139/* minimum h/w qdepth to be sustained to maximize aggregation */
140#define ATH_AGGR_MIN_QDEPTH 2
141#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
142
143#define IEEE80211_SEQ_SEQ_SHIFT 4
144#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
145#define IEEE80211_WEP_IVLEN 3
146#define IEEE80211_WEP_KIDLEN 1
147#define IEEE80211_WEP_CRCLEN 4
148#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
149 (IEEE80211_WEP_IVLEN + \
150 IEEE80211_WEP_KIDLEN + \
151 IEEE80211_WEP_CRCLEN))
152
153/* return whether a bit at index _n in bitmap _bm is set
154 * _sz is the size of the bitmap */
155#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
156 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
157
158/* return block-ack bitmap index given sequence and starting sequence */
159#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
160
161/* returns delimiter padding required given the packet length */
162#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
163 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
164 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
165
166#define BAW_WITHIN(_start, _bawsz, _seqno) \
167 ((((_seqno) - (_start)) & 4095) < (_bawsz))
168
394cf0a1
S
169#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
170
164ace38
SB
171#define ATH_TX_COMPLETE_POLL_INT 1000
172
394cf0a1
S
173enum ATH_AGGR_STATUS {
174 ATH_AGGR_DONE,
175 ATH_AGGR_BAW_CLOSED,
176 ATH_AGGR_LIMITED,
177};
178
e5003249 179#define ATH_TXFIFO_DEPTH 8
394cf0a1 180struct ath_txq {
60f2d1d5
BG
181 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
182 u32 axq_qnum; /* ath9k hardware queue number */
17d7904d
S
183 u32 *axq_link;
184 struct list_head axq_q;
394cf0a1 185 spinlock_t axq_lock;
17d7904d 186 u32 axq_depth;
4b3ba66a 187 u32 axq_ampdu_depth;
17d7904d 188 bool stopped;
164ace38 189 bool axq_tx_inprogress;
394cf0a1 190 struct list_head axq_acq;
e5003249
VT
191 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
192 struct list_head txq_fifo_pending;
193 u8 txq_headidx;
194 u8 txq_tailidx;
066dae93 195 int pending_frames;
394cf0a1
S
196};
197
93ef24b2 198struct ath_atx_ac {
066dae93 199 struct ath_txq *txq;
93ef24b2 200 int sched;
93ef24b2
S
201 struct list_head list;
202 struct list_head tid_q;
203};
204
2d42efc4
FF
205struct ath_frame_info {
206 int framelen;
207 u32 keyix;
208 enum ath9k_key_type keytype;
209 u8 retries;
210 u16 seqno;
211};
212
93ef24b2 213struct ath_buf_state {
93ef24b2 214 u8 bf_type;
9f42c2b6 215 u8 bfs_paprd;
9cf04dcc 216 unsigned long bfs_paprd_timestamp;
61117f01 217 enum ath9k_internal_frame_type bfs_ftype;
93ef24b2
S
218};
219
220struct ath_buf {
221 struct list_head list;
222 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
223 an aggregate) */
224 struct ath_buf *bf_next; /* next subframe in the aggregate */
225 struct sk_buff *bf_mpdu; /* enclosing frame structure */
226 void *bf_desc; /* virtual addr of desc */
227 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 228 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 229 bool bf_stale;
93ef24b2
S
230 u16 bf_flags;
231 struct ath_buf_state bf_state;
93ef24b2
S
232};
233
234struct ath_atx_tid {
235 struct list_head list;
236 struct list_head buf_q;
237 struct ath_node *an;
238 struct ath_atx_ac *ac;
81ee13ba 239 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
93ef24b2
S
240 u16 seq_start;
241 u16 seq_next;
242 u16 baw_size;
243 int tidno;
244 int baw_head; /* first un-acked tx buffer */
245 int baw_tail; /* next unused tx buffer slot */
246 int sched;
247 int paused;
248 u8 state;
249};
250
251struct ath_node {
7f010c93
BG
252#ifdef CONFIG_ATH9K_DEBUGFS
253 struct list_head list; /* for sc->nodes */
254 struct ieee80211_sta *sta; /* station struct we're part of */
255#endif
93ef24b2
S
256 struct ath_atx_tid tid[WME_NUM_TID];
257 struct ath_atx_ac ac[WME_NUM_AC];
258 u16 maxampdu;
259 u8 mpdudensity;
93ef24b2
S
260};
261
394cf0a1
S
262#define AGGR_CLEANUP BIT(1)
263#define AGGR_ADDBA_COMPLETE BIT(2)
264#define AGGR_ADDBA_PROGRESS BIT(3)
265
394cf0a1
S
266struct ath_tx_control {
267 struct ath_txq *txq;
2d42efc4 268 struct ath_node *an;
394cf0a1 269 int if_id;
f0ed85c6 270 enum ath9k_internal_frame_type frame_type;
9f42c2b6 271 u8 paprd;
394cf0a1
S
272};
273
394cf0a1
S
274#define ATH_TX_ERROR 0x01
275#define ATH_TX_XRETRY 0x02
276#define ATH_TX_BAR 0x04
394cf0a1 277
60f2d1d5
BG
278/**
279 * @txq_map: Index is mac80211 queue number. This is
280 * not necessarily the same as the hardware queue number
281 * (axq_qnum).
282 */
394cf0a1
S
283struct ath_tx {
284 u16 seq_no;
285 u32 txqsetup;
394cf0a1
S
286 spinlock_t txbuflock;
287 struct list_head txbuf;
288 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
289 struct ath_descdma txdma;
066dae93 290 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
291};
292
b5c80475
FF
293struct ath_rx_edma {
294 struct sk_buff_head rx_fifo;
295 struct sk_buff_head rx_buffers;
296 u32 rx_fifo_hwsize;
297};
298
394cf0a1
S
299struct ath_rx {
300 u8 defant;
301 u8 rxotherant;
302 u32 *rxlink;
394cf0a1 303 unsigned int rxfilter;
394cf0a1
S
304 spinlock_t rxbuflock;
305 struct list_head rxbuf;
306 struct ath_descdma rxdma;
b5c80475
FF
307 struct ath_buf *rx_bufptr;
308 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
309
310 struct sk_buff *frag;
394cf0a1
S
311};
312
313int ath_startrecv(struct ath_softc *sc);
314bool ath_stoprecv(struct ath_softc *sc);
315void ath_flushrecv(struct ath_softc *sc);
316u32 ath_calcrxfilter(struct ath_softc *sc);
317int ath_rx_init(struct ath_softc *sc, int nbufs);
318void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 319int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
320struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
321void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 322bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
323void ath_draintxq(struct ath_softc *sc,
324 struct ath_txq *txq, bool retry_tx);
325void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
326void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
327void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
328int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 329void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
330int ath_txq_update(struct ath_softc *sc, int qnum,
331 struct ath9k_tx_queue_info *q);
c52f33d0 332int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
333 struct ath_tx_control *txctl);
334void ath_tx_tasklet(struct ath_softc *sc);
e5003249 335void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
336int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
337 u16 tid, u16 *ssn);
f83da965 338void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
339void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
340
341/********/
17d7904d 342/* VIFs */
394cf0a1 343/********/
f078f209 344
17d7904d 345struct ath_vif {
394cf0a1 346 int av_bslot;
4f5ef75b 347 bool is_bslot_active, primary_sta_vif;
4ed96f04 348 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 349 struct ath_buf *av_bcbuf;
f078f209
LR
350};
351
394cf0a1
S
352/*******************/
353/* Beacon Handling */
354/*******************/
f078f209 355
394cf0a1
S
356/*
357 * Regardless of the number of beacons we stagger, (i.e. regardless of the
358 * number of BSSIDs) if a given beacon does not go out even after waiting this
359 * number of beacon intervals, the game's up.
360 */
c944daf4 361#define BSTUCK_THRESH 9
4ed96f04 362#define ATH_BCBUF 4
394cf0a1
S
363#define ATH_DEFAULT_BINTVAL 100 /* TU */
364#define ATH_DEFAULT_BMISS_LIMIT 10
365#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
366
367struct ath_beacon_config {
9814f6b3 368 int beacon_interval;
394cf0a1
S
369 u16 listen_interval;
370 u16 dtim_period;
371 u16 bmiss_timeout;
372 u8 dtim_count;
394cf0a1
S
373};
374
375struct ath_beacon {
376 enum {
377 OK, /* no change needed */
378 UPDATE, /* update pending */
379 COMMIT /* beacon sent, commit change */
380 } updateslot; /* slot time update fsm */
381
382 u32 beaconq;
383 u32 bmisscnt;
384 u32 ast_be_xmit;
dd347f2f 385 u32 bc_tstamp;
2c3db3d5 386 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
387 int slottime;
388 int slotupdate;
389 struct ath9k_tx_queue_info beacon_qi;
390 struct ath_descdma bdma;
391 struct ath_txq *cabq;
392 struct list_head bbuf;
393};
394
9fc9ab0a 395void ath_beacon_tasklet(unsigned long data);
2c3db3d5 396void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
9ac58615 397int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
17d7904d 398void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 399int ath_beaconq_config(struct ath_softc *sc);
99e4d43a 400void ath_set_beacon(struct ath_softc *sc);
014cf3bb 401void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
394cf0a1
S
402
403/*******/
404/* ANI */
405/*******/
f078f209 406
20977d3e
S
407#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
408#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
409#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
410#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 411#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
412#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
413#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 414
ca369eb4
VT
415#define ATH_PAPRD_TIMEOUT 100 /* msecs */
416
347809fc 417void ath_hw_check(struct work_struct *work);
9f42c2b6 418void ath_paprd_calibrate(struct work_struct *work);
55624204
S
419void ath_ani_calibrate(unsigned long data);
420
0fca65c1
S
421/**********/
422/* BTCOEX */
423/**********/
424
2e20250a
LR
425struct ath_btcoex {
426 bool hw_timer_enabled;
427 spinlock_t btcoex_lock;
428 struct timer_list period_timer; /* Timer for BT period */
429 u32 bt_priority_cnt;
430 unsigned long bt_priority_time;
e08a6ace 431 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
432 u32 btcoex_no_stomp; /* in usec */
433 u32 btcoex_period; /* in usec */
58da1318 434 u32 btscan_no_stomp; /* in usec */
75d7839f 435 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
436};
437
0fca65c1
S
438int ath_init_btcoex_timer(struct ath_softc *sc);
439void ath9k_btcoex_timer_resume(struct ath_softc *sc);
440void ath9k_btcoex_timer_pause(struct ath_softc *sc);
441
394cf0a1
S
442/********************/
443/* LED Control */
444/********************/
f078f209 445
08fc5c1b
VN
446#define ATH_LED_PIN_DEF 1
447#define ATH_LED_PIN_9287 8
15178535 448#define ATH_LED_PIN_9485 6
f078f209 449
0cf55c21 450#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
451void ath_init_leds(struct ath_softc *sc);
452void ath_deinit_leds(struct ath_softc *sc);
0cf55c21
FF
453#else
454static inline void ath_init_leds(struct ath_softc *sc)
455{
456}
457
458static inline void ath_deinit_leds(struct ath_softc *sc)
459{
460}
461#endif
462
0fca65c1 463
102885a5
VT
464/* Antenna diversity/combining */
465#define ATH_ANT_RX_CURRENT_SHIFT 4
466#define ATH_ANT_RX_MAIN_SHIFT 2
467#define ATH_ANT_RX_MASK 0x3
468
469#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
470#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
471#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
472#define ATH_ANT_DIV_COMB_INIT_COUNT 95
473#define ATH_ANT_DIV_COMB_MAX_COUNT 100
474#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
475#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
476
477#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
478#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
479#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
480#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
481#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
482
483enum ath9k_ant_div_comb_lna_conf {
484 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
485 ATH_ANT_DIV_COMB_LNA2,
486 ATH_ANT_DIV_COMB_LNA1,
487 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
488};
489
490struct ath_ant_comb {
491 u16 count;
492 u16 total_pkt_count;
493 bool scan;
494 bool scan_not_start;
495 int main_total_rssi;
496 int alt_total_rssi;
497 int alt_recv_cnt;
498 int main_recv_cnt;
499 int rssi_lna1;
500 int rssi_lna2;
501 int rssi_add;
502 int rssi_sub;
503 int rssi_first;
504 int rssi_second;
505 int rssi_third;
506 bool alt_good;
507 int quick_scan_cnt;
508 int main_conf;
509 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
510 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
511 int first_bias;
512 int second_bias;
513 bool first_ratio;
514 bool second_ratio;
515 unsigned long scan_start_time;
516};
517
394cf0a1
S
518/********************/
519/* Main driver core */
520/********************/
f078f209 521
394cf0a1
S
522/*
523 * Default cache line size, in bytes.
524 * Used when PCI device not fully initialized by bootrom/BIOS
525*/
526#define DEFAULT_CACHELINE 32
394cf0a1
S
527#define ATH_REGCLASSIDS_MAX 10
528#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
529#define ATH_MAX_SW_RETRIES 10
530#define ATH_CHAN_MAX 255
f1dc5600 531
394cf0a1 532#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
533#define ATH_RATE_DUMMY_MARKER 0
534
1b04b930
S
535#define SC_OP_INVALID BIT(0)
536#define SC_OP_BEACONS BIT(1)
537#define SC_OP_RXAGGR BIT(2)
538#define SC_OP_TXAGGR BIT(3)
5ee08656 539#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
540#define SC_OP_PREAMBLE_SHORT BIT(5)
541#define SC_OP_PROTECT_ENABLE BIT(6)
542#define SC_OP_RXFLUSH BIT(7)
543#define SC_OP_LED_ASSOCIATED BIT(8)
544#define SC_OP_LED_ON BIT(9)
1b04b930
S
545#define SC_OP_TSF_RESET BIT(11)
546#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 547#define SC_OP_BT_SCAN BIT(13)
6c3118e2 548#define SC_OP_ANI_RUN BIT(14)
ea066d5a 549#define SC_OP_ENABLE_APM BIT(15)
4f5ef75b 550#define SC_OP_PRIM_STA_VIF BIT(16)
1b04b930
S
551
552/* Powersave flags */
553#define PS_WAIT_FOR_BEACON BIT(0)
554#define PS_WAIT_FOR_CAB BIT(1)
555#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
556#define PS_WAIT_FOR_TX_ACK BIT(3)
557#define PS_BEACON_SYNC BIT(4)
394cf0a1 558
545750d3 559struct ath_rate_table;
bce048d7 560
4801416c
BG
561struct ath9k_vif_iter_data {
562 const u8 *hw_macaddr; /* phy's hardware address, set
563 * before starting iteration for
564 * valid bssid mask.
565 */
566 u8 mask[ETH_ALEN]; /* bssid mask */
567 int naps; /* number of AP vifs */
568 int nmeshes; /* number of mesh vifs */
569 int nstations; /* number of station vifs */
570 int nwds; /* number of nwd vifs */
571 int nadhocs; /* number of adhoc vifs */
572 int nothers; /* number of vifs not specified above. */
573};
574
394cf0a1
S
575struct ath_softc {
576 struct ieee80211_hw *hw;
577 struct device *dev;
c52f33d0 578
0e2dedf9
JM
579 int chan_idx;
580 int chan_is_ht;
3430098a
FF
581 struct survey_info *cur_survey;
582 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 583
394cf0a1
S
584 struct tasklet_struct intr_tq;
585 struct tasklet_struct bcon_tasklet;
cbe61d8a 586 struct ath_hw *sc_ah;
394cf0a1
S
587 void __iomem *mem;
588 int irq;
2d6a5e95 589 spinlock_t sc_serial_rw;
04717ccd 590 spinlock_t sc_pm_lock;
4bdd1e97 591 spinlock_t sc_pcu_lock;
394cf0a1 592 struct mutex mutex;
9f42c2b6 593 struct work_struct paprd_work;
347809fc 594 struct work_struct hw_check_work;
9f42c2b6 595 struct completion paprd_complete;
394cf0a1 596
cb8d61de
FF
597 unsigned int hw_busy_count;
598
17d7904d 599 u32 intrstatus;
394cf0a1 600 u32 sc_flags; /* SC_OP_* */
1b04b930 601 u16 ps_flags; /* PS_* */
17d7904d 602 u16 curtxpow;
96148326 603 bool ps_enabled;
1dbfd9d4 604 bool ps_idle;
4801416c
BG
605 short nbcnvifs;
606 short nvifs;
709ade9e 607 unsigned long ps_usecount;
394cf0a1 608
17d7904d 609 struct ath_config config;
394cf0a1
S
610 struct ath_rx rx;
611 struct ath_tx tx;
612 struct ath_beacon beacon;
394cf0a1
S
613 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
614
0cf55c21
FF
615#ifdef CONFIG_MAC80211_LEDS
616 bool led_registered;
617 char led_name[32];
618 struct led_classdev led_cdev;
619#endif
394cf0a1 620
9ac58615
FF
621 struct ath9k_hw_cal_data caldata;
622 int last_rssi;
623
a830df07 624#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 625 struct ath9k_debug debug;
7f010c93
BG
626 spinlock_t nodes_lock;
627 struct list_head nodes; /* basically, stations */
60f2d1d5 628 unsigned int tx_complete_poll_work_seen;
394cf0a1 629#endif
6b96f93e 630 struct ath_beacon_config cur_beacon_conf;
164ace38 631 struct delayed_work tx_complete_work;
181fb18d 632 struct delayed_work hw_pll_work;
2e20250a 633 struct ath_btcoex btcoex;
5088c2f1
VT
634
635 struct ath_descdma txsdma;
102885a5
VT
636
637 struct ath_ant_comb ant_comb;
394cf0a1
S
638};
639
55624204 640void ath9k_tasklet(unsigned long data);
394cf0a1 641int ath_reset(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
642int ath_cabq_update(struct ath_softc *);
643
5bb12791 644static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 645{
5bb12791 646 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
647}
648
394cf0a1 649extern struct ieee80211_ops ath9k_ops;
3e6109c5 650extern int ath9k_modparam_nohwcrypt;
9a75c2ff 651extern int led_blink;
d584747b 652extern bool is_ath9k_unloaded;
394cf0a1
S
653
654irqreturn_t ath_isr(int irq, void *dev);
db7ec38d 655void ath9k_init_crypto(struct ath_softc *sc);
285f2dda 656int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
5bb12791 657 const struct ath_bus_ops *bus_ops);
285f2dda 658void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 659void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
0e2dedf9
JM
660int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
661 struct ath9k_channel *hchan);
68a89116
LR
662
663void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
664void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
55624204 665bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
4801416c 666bool ath9k_uses_beacons(int type);
394cf0a1
S
667
668#ifdef CONFIG_PCI
669int ath_pci_init(void);
670void ath_pci_exit(void);
671#else
672static inline int ath_pci_init(void) { return 0; };
673static inline void ath_pci_exit(void) {};
f1dc5600 674#endif
f1dc5600 675
394cf0a1
S
676#ifdef CONFIG_ATHEROS_AR71XX
677int ath_ahb_init(void);
678void ath_ahb_exit(void);
679#else
680static inline int ath_ahb_init(void) { return 0; };
681static inline void ath_ahb_exit(void) {};
f078f209 682#endif
394cf0a1 683
0bc0798b
GJ
684void ath9k_ps_wakeup(struct ath_softc *sc);
685void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 686
ea066d5a
MSS
687u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
688
0fca65c1
S
689void ath_start_rfkill_poll(struct ath_softc *sc);
690extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
691void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
692 struct ieee80211_vif *vif,
693 struct ath9k_vif_iter_data *iter_data);
694
0fca65c1 695
394cf0a1 696#endif /* ATH9K_H */