]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/ath9k.h
ath9k: simplify tx locking
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
a6b7a407 22#include <linux/interrupt.h>
394cf0a1 23#include <linux/leds.h>
9f42c2b6 24#include <linux/completion.h>
394cf0a1 25
394cf0a1 26#include "debug.h"
db86f07e 27#include "common.h"
7dc181c2 28#include "mci.h"
db86f07e
LR
29
30/*
31 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
32 * should rely on this file or its contents.
33 */
394cf0a1
S
34
35struct ath_node;
36
37/* Macro to expand scalars to 64-bit objects */
38
13bda122 39#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 40 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 41 (sizeof(x) == 2) ? \
394cf0a1 42 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 43 ((sizeof(x) == 4) ? \
394cf0a1
S
44 (((unsigned long long int)(x)) & 0xffffffff) : \
45 (unsigned long long int)(x))
46
47/* increment with wrap-around */
48#define INCR(_l, _sz) do { \
49 (_l)++; \
50 (_l) &= ((_sz) - 1); \
51 } while (0)
52
53/* decrement with wrap-around */
54#define DECR(_l, _sz) do { \
55 (_l)--; \
56 (_l) &= ((_sz) - 1); \
57 } while (0)
58
394cf0a1
S
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1 64struct ath_config {
394cf0a1
S
65 u16 txpowlimit;
66 u8 cabqReadytime;
394cf0a1
S
67};
68
69/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 74 (_bf)->bf_stale = false; \
394cf0a1
S
75 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
a119cc49
S
81#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
394cf0a1
S
85/**
86 * enum buffer_type - Buffer type flags
87 *
394cf0a1
S
88 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
89 * @BUF_AGGR: Indicates whether the buffer can be aggregated
90 * (used in aggregation scheduling)
394cf0a1
S
91 */
92enum buffer_type {
436d0d98
MSS
93 BUF_AMPDU = BIT(0),
94 BUF_AGGR = BIT(1),
394cf0a1
S
95};
96
394cf0a1
S
97#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
98#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
f078f209 99
5088c2f1
VT
100#define ATH_TXSTATUS_RING_SIZE 64
101
c3d77696
MSS
102#define DS2PHYS(_dd, _ds) \
103 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
104#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
105#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
106
394cf0a1 107struct ath_descdma {
5088c2f1 108 void *dd_desc;
17d7904d
S
109 dma_addr_t dd_desc_paddr;
110 u32 dd_desc_len;
111 struct ath_buf *dd_bufptr;
394cf0a1
S
112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
4adfcded 116 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
117void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
118 struct list_head *head);
119
120/***********/
121/* RX / TX */
122/***********/
123
394cf0a1 124#define ATH_RXBUF 512
394cf0a1 125#define ATH_TXBUF 512
84642d6b
FF
126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 128#define ATH_TXMAXTRY 13
394cf0a1
S
129
130#define TID_TO_WME_AC(_tid) \
131 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
132 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
133 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
134 WME_AC_VO)
135
394cf0a1
S
136#define ATH_AGGR_DELIM_SZ 4
137#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
138/* number of delimiters for encryption padding */
139#define ATH_AGGR_ENCRYPTDELIM 10
140/* minimum h/w qdepth to be sustained to maximize aggregation */
141#define ATH_AGGR_MIN_QDEPTH 2
142#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
143
144#define IEEE80211_SEQ_SEQ_SHIFT 4
145#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
146#define IEEE80211_WEP_IVLEN 3
147#define IEEE80211_WEP_KIDLEN 1
148#define IEEE80211_WEP_CRCLEN 4
149#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
150 (IEEE80211_WEP_IVLEN + \
151 IEEE80211_WEP_KIDLEN + \
152 IEEE80211_WEP_CRCLEN))
153
154/* return whether a bit at index _n in bitmap _bm is set
155 * _sz is the size of the bitmap */
156#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
157 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
158
159/* return block-ack bitmap index given sequence and starting sequence */
160#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
161
156369fa
FF
162/* return the seqno for _start + _offset */
163#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
164
394cf0a1
S
165/* returns delimiter padding required given the packet length */
166#define ATH_AGGR_GET_NDELIM(_len) \
39ec2997
VT
167 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
168 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
394cf0a1
S
169
170#define BAW_WITHIN(_start, _bawsz, _seqno) \
171 ((((_seqno) - (_start)) & 4095) < (_bawsz))
172
394cf0a1
S
173#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
174
164ace38
SB
175#define ATH_TX_COMPLETE_POLL_INT 1000
176
394cf0a1
S
177enum ATH_AGGR_STATUS {
178 ATH_AGGR_DONE,
179 ATH_AGGR_BAW_CLOSED,
180 ATH_AGGR_LIMITED,
181};
182
e5003249 183#define ATH_TXFIFO_DEPTH 8
394cf0a1 184struct ath_txq {
60f2d1d5
BG
185 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
186 u32 axq_qnum; /* ath9k hardware queue number */
fce041be 187 void *axq_link;
17d7904d 188 struct list_head axq_q;
394cf0a1 189 spinlock_t axq_lock;
17d7904d 190 u32 axq_depth;
4b3ba66a 191 u32 axq_ampdu_depth;
17d7904d 192 bool stopped;
164ace38 193 bool axq_tx_inprogress;
394cf0a1 194 struct list_head axq_acq;
e5003249 195 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
e5003249
VT
196 u8 txq_headidx;
197 u8 txq_tailidx;
066dae93 198 int pending_frames;
394cf0a1
S
199};
200
93ef24b2 201struct ath_atx_ac {
066dae93 202 struct ath_txq *txq;
93ef24b2 203 int sched;
93ef24b2
S
204 struct list_head list;
205 struct list_head tid_q;
5519541d 206 bool clear_ps_filter;
93ef24b2
S
207};
208
2d42efc4 209struct ath_frame_info {
56dc6336 210 struct ath_buf *bf;
2d42efc4 211 int framelen;
2d42efc4 212 enum ath9k_key_type keytype;
a75c0629 213 u8 keyix;
2d42efc4 214 u8 retries;
2d42efc4
FF
215};
216
93ef24b2 217struct ath_buf_state {
93ef24b2 218 u8 bf_type;
9f42c2b6 219 u8 bfs_paprd;
399c6489 220 u8 ndelim;
6a0ddaef 221 u16 seqno;
9cf04dcc 222 unsigned long bfs_paprd_timestamp;
93ef24b2
S
223};
224
225struct ath_buf {
226 struct list_head list;
227 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
228 an aggregate) */
229 struct ath_buf *bf_next; /* next subframe in the aggregate */
230 struct sk_buff *bf_mpdu; /* enclosing frame structure */
231 void *bf_desc; /* virtual addr of desc */
232 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 233 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 234 bool bf_stale;
93ef24b2 235 struct ath_buf_state bf_state;
93ef24b2
S
236};
237
238struct ath_atx_tid {
239 struct list_head list;
56dc6336 240 struct sk_buff_head buf_q;
93ef24b2
S
241 struct ath_node *an;
242 struct ath_atx_ac *ac;
81ee13ba 243 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
93ef24b2
S
244 u16 seq_start;
245 u16 seq_next;
246 u16 baw_size;
247 int tidno;
248 int baw_head; /* first un-acked tx buffer */
249 int baw_tail; /* next unused tx buffer slot */
250 int sched;
251 int paused;
252 u8 state;
253};
254
255struct ath_node {
7f010c93
BG
256#ifdef CONFIG_ATH9K_DEBUGFS
257 struct list_head list; /* for sc->nodes */
156369fa 258#endif
7f010c93 259 struct ieee80211_sta *sta; /* station struct we're part of */
7e1e3864 260 struct ieee80211_vif *vif; /* interface with which we're associated */
93ef24b2
S
261 struct ath_atx_tid tid[WME_NUM_TID];
262 struct ath_atx_ac ac[WME_NUM_AC];
93ae2dd2
FF
263 int ps_key;
264
93ef24b2
S
265 u16 maxampdu;
266 u8 mpdudensity;
5519541d
FF
267
268 bool sleeping;
93ef24b2
S
269};
270
394cf0a1
S
271#define AGGR_CLEANUP BIT(1)
272#define AGGR_ADDBA_COMPLETE BIT(2)
273#define AGGR_ADDBA_PROGRESS BIT(3)
274
394cf0a1
S
275struct ath_tx_control {
276 struct ath_txq *txq;
2d42efc4 277 struct ath_node *an;
9f42c2b6 278 u8 paprd;
394cf0a1
S
279};
280
394cf0a1 281#define ATH_TX_ERROR 0x01
394cf0a1 282
60f2d1d5
BG
283/**
284 * @txq_map: Index is mac80211 queue number. This is
285 * not necessarily the same as the hardware queue number
286 * (axq_qnum).
287 */
394cf0a1
S
288struct ath_tx {
289 u16 seq_no;
290 u32 txqsetup;
394cf0a1
S
291 spinlock_t txbuflock;
292 struct list_head txbuf;
293 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
294 struct ath_descdma txdma;
066dae93 295 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
296};
297
b5c80475
FF
298struct ath_rx_edma {
299 struct sk_buff_head rx_fifo;
300 struct sk_buff_head rx_buffers;
301 u32 rx_fifo_hwsize;
302};
303
394cf0a1
S
304struct ath_rx {
305 u8 defant;
306 u8 rxotherant;
307 u32 *rxlink;
394cf0a1 308 unsigned int rxfilter;
394cf0a1
S
309 spinlock_t rxbuflock;
310 struct list_head rxbuf;
311 struct ath_descdma rxdma;
b5c80475
FF
312 struct ath_buf *rx_bufptr;
313 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
0d95521e
FF
314
315 struct sk_buff *frag;
394cf0a1
S
316};
317
318int ath_startrecv(struct ath_softc *sc);
319bool ath_stoprecv(struct ath_softc *sc);
320void ath_flushrecv(struct ath_softc *sc);
321u32 ath_calcrxfilter(struct ath_softc *sc);
322int ath_rx_init(struct ath_softc *sc, int nbufs);
323void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 324int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
325struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
326void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
080e1a25 327bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
328void ath_draintxq(struct ath_softc *sc,
329 struct ath_txq *txq, bool retry_tx);
330void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
331void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
332void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
333int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 334void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
335int ath_txq_update(struct ath_softc *sc, int qnum,
336 struct ath9k_tx_queue_info *q);
c52f33d0 337int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
338 struct ath_tx_control *txctl);
339void ath_tx_tasklet(struct ath_softc *sc);
e5003249 340void ath_tx_edma_tasklet(struct ath_softc *sc);
231c3a1f
FF
341int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
342 u16 tid, u16 *ssn);
f83da965 343void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
344void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
345
5519541d 346void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
042ec453
JB
347void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
348 struct ath_node *an);
5519541d 349
394cf0a1 350/********/
17d7904d 351/* VIFs */
394cf0a1 352/********/
f078f209 353
17d7904d 354struct ath_vif {
394cf0a1 355 int av_bslot;
4f5ef75b 356 bool is_bslot_active, primary_sta_vif;
4ed96f04 357 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1 358 struct ath_buf *av_bcbuf;
f078f209
LR
359};
360
394cf0a1
S
361/*******************/
362/* Beacon Handling */
363/*******************/
f078f209 364
394cf0a1
S
365/*
366 * Regardless of the number of beacons we stagger, (i.e. regardless of the
367 * number of BSSIDs) if a given beacon does not go out even after waiting this
368 * number of beacon intervals, the game's up.
369 */
c944daf4 370#define BSTUCK_THRESH 9
4ed96f04 371#define ATH_BCBUF 4
394cf0a1
S
372#define ATH_DEFAULT_BINTVAL 100 /* TU */
373#define ATH_DEFAULT_BMISS_LIMIT 10
374#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
375
376struct ath_beacon_config {
9814f6b3 377 int beacon_interval;
394cf0a1
S
378 u16 listen_interval;
379 u16 dtim_period;
380 u16 bmiss_timeout;
381 u8 dtim_count;
394cf0a1
S
382};
383
384struct ath_beacon {
385 enum {
386 OK, /* no change needed */
387 UPDATE, /* update pending */
388 COMMIT /* beacon sent, commit change */
389 } updateslot; /* slot time update fsm */
390
391 u32 beaconq;
392 u32 bmisscnt;
393 u32 ast_be_xmit;
dd347f2f 394 u32 bc_tstamp;
2c3db3d5 395 struct ieee80211_vif *bslot[ATH_BCBUF];
394cf0a1
S
396 int slottime;
397 int slotupdate;
398 struct ath9k_tx_queue_info beacon_qi;
399 struct ath_descdma bdma;
400 struct ath_txq *cabq;
401 struct list_head bbuf;
ba4903f9
FF
402
403 bool tx_processed;
404 bool tx_last;
394cf0a1
S
405};
406
9fc9ab0a 407void ath_beacon_tasklet(unsigned long data);
2c3db3d5 408void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
9ac58615 409int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
17d7904d 410void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 411int ath_beaconq_config(struct ath_softc *sc);
99e4d43a 412void ath_set_beacon(struct ath_softc *sc);
014cf3bb 413void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
394cf0a1
S
414
415/*******/
416/* ANI */
417/*******/
f078f209 418
20977d3e
S
419#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
420#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
421#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
422#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 423#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
424#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
425#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 426
ca369eb4
VT
427#define ATH_PAPRD_TIMEOUT 100 /* msecs */
428
236de514 429void ath_reset_work(struct work_struct *work);
347809fc 430void ath_hw_check(struct work_struct *work);
9eab61c2 431void ath_hw_pll_work(struct work_struct *work);
9f42c2b6 432void ath_paprd_calibrate(struct work_struct *work);
55624204 433void ath_ani_calibrate(unsigned long data);
05c0be2f 434void ath_start_ani(struct ath_common *common);
55624204 435
0fca65c1
S
436/**********/
437/* BTCOEX */
438/**********/
439
2e20250a
LR
440struct ath_btcoex {
441 bool hw_timer_enabled;
442 spinlock_t btcoex_lock;
443 struct timer_list period_timer; /* Timer for BT period */
444 u32 bt_priority_cnt;
445 unsigned long bt_priority_time;
e08a6ace 446 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
447 u32 btcoex_no_stomp; /* in usec */
448 u32 btcoex_period; /* in usec */
58da1318 449 u32 btscan_no_stomp; /* in usec */
7dc181c2 450 u32 duty_cycle;
75d7839f 451 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
7dc181c2 452 struct ath_mci_profile mci;
2e20250a
LR
453};
454
0fca65c1
S
455int ath_init_btcoex_timer(struct ath_softc *sc);
456void ath9k_btcoex_timer_resume(struct ath_softc *sc);
457void ath9k_btcoex_timer_pause(struct ath_softc *sc);
458
394cf0a1
S
459/********************/
460/* LED Control */
461/********************/
f078f209 462
08fc5c1b
VN
463#define ATH_LED_PIN_DEF 1
464#define ATH_LED_PIN_9287 8
353e5019 465#define ATH_LED_PIN_9300 10
15178535 466#define ATH_LED_PIN_9485 6
1a68abb0 467#define ATH_LED_PIN_9462 4
f078f209 468
0cf55c21 469#ifdef CONFIG_MAC80211_LEDS
0fca65c1
S
470void ath_init_leds(struct ath_softc *sc);
471void ath_deinit_leds(struct ath_softc *sc);
0cf55c21
FF
472#else
473static inline void ath_init_leds(struct ath_softc *sc)
474{
475}
476
477static inline void ath_deinit_leds(struct ath_softc *sc)
478{
479}
480#endif
481
0fca65c1 482
102885a5
VT
483/* Antenna diversity/combining */
484#define ATH_ANT_RX_CURRENT_SHIFT 4
485#define ATH_ANT_RX_MAIN_SHIFT 2
486#define ATH_ANT_RX_MASK 0x3
487
488#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
489#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
490#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
491#define ATH_ANT_DIV_COMB_INIT_COUNT 95
492#define ATH_ANT_DIV_COMB_MAX_COUNT 100
493#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
494#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
495
102885a5
VT
496#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
497#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
498#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
499#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
500
501enum ath9k_ant_div_comb_lna_conf {
502 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
503 ATH_ANT_DIV_COMB_LNA2,
504 ATH_ANT_DIV_COMB_LNA1,
505 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
506};
507
508struct ath_ant_comb {
509 u16 count;
510 u16 total_pkt_count;
511 bool scan;
512 bool scan_not_start;
513 int main_total_rssi;
514 int alt_total_rssi;
515 int alt_recv_cnt;
516 int main_recv_cnt;
517 int rssi_lna1;
518 int rssi_lna2;
519 int rssi_add;
520 int rssi_sub;
521 int rssi_first;
522 int rssi_second;
523 int rssi_third;
524 bool alt_good;
525 int quick_scan_cnt;
526 int main_conf;
527 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
528 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
529 int first_bias;
530 int second_bias;
531 bool first_ratio;
532 bool second_ratio;
533 unsigned long scan_start_time;
534};
535
394cf0a1
S
536/********************/
537/* Main driver core */
538/********************/
f078f209 539
394cf0a1
S
540/*
541 * Default cache line size, in bytes.
542 * Used when PCI device not fully initialized by bootrom/BIOS
543*/
544#define DEFAULT_CACHELINE 32
394cf0a1
S
545#define ATH_REGCLASSIDS_MAX 10
546#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
da647626 547#define ATH_MAX_SW_RETRIES 30
394cf0a1 548#define ATH_CHAN_MAX 255
f1dc5600 549
394cf0a1 550#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
551#define ATH_RATE_DUMMY_MARKER 0
552
1b04b930
S
553#define SC_OP_INVALID BIT(0)
554#define SC_OP_BEACONS BIT(1)
555#define SC_OP_RXAGGR BIT(2)
556#define SC_OP_TXAGGR BIT(3)
5ee08656 557#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
558#define SC_OP_PREAMBLE_SHORT BIT(5)
559#define SC_OP_PROTECT_ENABLE BIT(6)
560#define SC_OP_RXFLUSH BIT(7)
561#define SC_OP_LED_ASSOCIATED BIT(8)
562#define SC_OP_LED_ON BIT(9)
1b04b930
S
563#define SC_OP_TSF_RESET BIT(11)
564#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 565#define SC_OP_BT_SCAN BIT(13)
6c3118e2 566#define SC_OP_ANI_RUN BIT(14)
d77bf3eb 567#define SC_OP_PRIM_STA_VIF BIT(15)
1b04b930
S
568
569/* Powersave flags */
570#define PS_WAIT_FOR_BEACON BIT(0)
571#define PS_WAIT_FOR_CAB BIT(1)
572#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
573#define PS_WAIT_FOR_TX_ACK BIT(3)
574#define PS_BEACON_SYNC BIT(4)
394cf0a1 575
545750d3 576struct ath_rate_table;
bce048d7 577
4801416c
BG
578struct ath9k_vif_iter_data {
579 const u8 *hw_macaddr; /* phy's hardware address, set
580 * before starting iteration for
581 * valid bssid mask.
582 */
583 u8 mask[ETH_ALEN]; /* bssid mask */
584 int naps; /* number of AP vifs */
585 int nmeshes; /* number of mesh vifs */
586 int nstations; /* number of station vifs */
e707549a 587 int nwds; /* number of WDS vifs */
4801416c
BG
588 int nadhocs; /* number of adhoc vifs */
589 int nothers; /* number of vifs not specified above. */
590};
591
394cf0a1
S
592struct ath_softc {
593 struct ieee80211_hw *hw;
594 struct device *dev;
c52f33d0 595
0e2dedf9
JM
596 int chan_idx;
597 int chan_is_ht;
3430098a
FF
598 struct survey_info *cur_survey;
599 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 600
394cf0a1
S
601 struct tasklet_struct intr_tq;
602 struct tasklet_struct bcon_tasklet;
cbe61d8a 603 struct ath_hw *sc_ah;
394cf0a1
S
604 void __iomem *mem;
605 int irq;
2d6a5e95 606 spinlock_t sc_serial_rw;
04717ccd 607 spinlock_t sc_pm_lock;
4bdd1e97 608 spinlock_t sc_pcu_lock;
394cf0a1 609 struct mutex mutex;
9f42c2b6 610 struct work_struct paprd_work;
347809fc 611 struct work_struct hw_check_work;
236de514 612 struct work_struct hw_reset_work;
9f42c2b6 613 struct completion paprd_complete;
394cf0a1 614
cb8d61de
FF
615 unsigned int hw_busy_count;
616
17d7904d 617 u32 intrstatus;
394cf0a1 618 u32 sc_flags; /* SC_OP_* */
1b04b930 619 u16 ps_flags; /* PS_* */
17d7904d 620 u16 curtxpow;
96148326 621 bool ps_enabled;
1dbfd9d4 622 bool ps_idle;
4801416c
BG
623 short nbcnvifs;
624 short nvifs;
709ade9e 625 unsigned long ps_usecount;
394cf0a1 626
17d7904d 627 struct ath_config config;
394cf0a1
S
628 struct ath_rx rx;
629 struct ath_tx tx;
630 struct ath_beacon beacon;
394cf0a1
S
631 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
632
0cf55c21
FF
633#ifdef CONFIG_MAC80211_LEDS
634 bool led_registered;
635 char led_name[32];
636 struct led_classdev led_cdev;
637#endif
394cf0a1 638
9ac58615
FF
639 struct ath9k_hw_cal_data caldata;
640 int last_rssi;
641
a830df07 642#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 643 struct ath9k_debug debug;
7f010c93
BG
644 spinlock_t nodes_lock;
645 struct list_head nodes; /* basically, stations */
60f2d1d5 646 unsigned int tx_complete_poll_work_seen;
394cf0a1 647#endif
6b96f93e 648 struct ath_beacon_config cur_beacon_conf;
164ace38 649 struct delayed_work tx_complete_work;
181fb18d 650 struct delayed_work hw_pll_work;
2e20250a 651 struct ath_btcoex btcoex;
9e25365f 652 struct ath_mci_coex mci_coex;
5088c2f1
VT
653
654 struct ath_descdma txsdma;
102885a5
VT
655
656 struct ath_ant_comb ant_comb;
43c35284 657 u8 ant_tx, ant_rx;
394cf0a1
S
658};
659
55624204 660void ath9k_tasklet(unsigned long data);
394cf0a1
S
661int ath_cabq_update(struct ath_softc *);
662
5bb12791 663static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 664{
5bb12791 665 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
666}
667
394cf0a1 668extern struct ieee80211_ops ath9k_ops;
3e6109c5 669extern int ath9k_modparam_nohwcrypt;
9a75c2ff 670extern int led_blink;
d584747b 671extern bool is_ath9k_unloaded;
394cf0a1
S
672
673irqreturn_t ath_isr(int irq, void *dev);
eb93e891 674int ath9k_init_device(u16 devid, struct ath_softc *sc,
5bb12791 675 const struct ath_bus_ops *bus_ops);
285f2dda 676void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 677void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
43c35284 678void ath9k_reload_chainmask_settings(struct ath_softc *sc);
68a89116 679
68a89116 680void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
4801416c 681bool ath9k_uses_beacons(int type);
394cf0a1 682
8e26a030 683#ifdef CONFIG_ATH9K_PCI
394cf0a1
S
684int ath_pci_init(void);
685void ath_pci_exit(void);
686#else
687static inline int ath_pci_init(void) { return 0; };
688static inline void ath_pci_exit(void) {};
f1dc5600 689#endif
f1dc5600 690
8e26a030 691#ifdef CONFIG_ATH9K_AHB
394cf0a1
S
692int ath_ahb_init(void);
693void ath_ahb_exit(void);
694#else
695static inline int ath_ahb_init(void) { return 0; };
696static inline void ath_ahb_exit(void) {};
f078f209 697#endif
394cf0a1 698
0bc0798b
GJ
699void ath9k_ps_wakeup(struct ath_softc *sc);
700void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 701
ea066d5a
MSS
702u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
703
0fca65c1
S
704void ath_start_rfkill_poll(struct ath_softc *sc);
705extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
4801416c
BG
706void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
707 struct ieee80211_vif *vif,
708 struct ath9k_vif_iter_data *iter_data);
709
0fca65c1 710
394cf0a1 711#endif /* ATH9K_H */