]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/wireless/ath/ath9k/ath9k.h
ath9k_hw: set cwmin and cwmax to 0 for for AR9003 upon txq reset
[mirror_ubuntu-artful-kernel.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
394cf0a1 22#include <linux/leds.h>
394cf0a1 23
394cf0a1 24#include "debug.h"
db86f07e
LR
25#include "common.h"
26
27/*
28 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
29 * should rely on this file or its contents.
30 */
394cf0a1
S
31
32struct ath_node;
33
34/* Macro to expand scalars to 64-bit objects */
35
13bda122 36#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 37 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 38 (sizeof(x) == 2) ? \
394cf0a1 39 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 40 ((sizeof(x) == 4) ? \
394cf0a1
S
41 (((unsigned long long int)(x)) & 0xffffffff) : \
42 (unsigned long long int)(x))
43
44/* increment with wrap-around */
45#define INCR(_l, _sz) do { \
46 (_l)++; \
47 (_l) &= ((_sz) - 1); \
48 } while (0)
49
50/* decrement with wrap-around */
51#define DECR(_l, _sz) do { \
52 (_l)--; \
53 (_l) &= ((_sz) - 1); \
54 } while (0)
55
56#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
57
394cf0a1
S
58#define TSF_TO_TU(_h,_l) \
59 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
60
61#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
62
394cf0a1
S
63struct ath_config {
64 u32 ath_aggr_prot;
65 u16 txpowlimit;
66 u8 cabqReadytime;
394cf0a1
S
67};
68
69/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 74 (_bf)->bf_stale = false; \
394cf0a1
S
75 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
a119cc49
S
81#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
394cf0a1
S
85/**
86 * enum buffer_type - Buffer type flags
87 *
88 * @BUF_HT: Send this buffer using HT capabilities
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
96 BUF_HT = BIT(1),
97 BUF_AMPDU = BIT(2),
98 BUF_AGGR = BIT(3),
99 BUF_RETRY = BIT(4),
100 BUF_XRETRY = BIT(5),
101};
102
394cf0a1
S
103#define bf_nframes bf_state.bfs_nframes
104#define bf_al bf_state.bfs_al
105#define bf_frmlen bf_state.bfs_frmlen
106#define bf_retries bf_state.bfs_retries
107#define bf_seqno bf_state.bfs_seqno
108#define bf_tidno bf_state.bfs_tidno
109#define bf_keyix bf_state.bfs_keyix
110#define bf_keytype bf_state.bfs_keytype
111#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
112#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
113#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
114#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
115#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
f078f209 116
394cf0a1 117struct ath_descdma {
17d7904d
S
118 struct ath_desc *dd_desc;
119 dma_addr_t dd_desc_paddr;
120 u32 dd_desc_len;
121 struct ath_buf *dd_bufptr;
394cf0a1
S
122};
123
124int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
125 struct list_head *head, const char *name,
126 int nbuf, int ndesc);
127void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
128 struct list_head *head);
129
130/***********/
131/* RX / TX */
132/***********/
133
134#define ATH_MAX_ANTENNA 3
135#define ATH_RXBUF 512
394cf0a1
S
136#define ATH_TXBUF 512
137#define ATH_TXMAXTRY 13
394cf0a1 138#define ATH_MGT_TXMAXTRY 4
394cf0a1
S
139
140#define TID_TO_WME_AC(_tid) \
141 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
142 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
143 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
144 WME_AC_VO)
145
394cf0a1
S
146#define ADDBA_EXCHANGE_ATTEMPTS 10
147#define ATH_AGGR_DELIM_SZ 4
148#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
149/* number of delimiters for encryption padding */
150#define ATH_AGGR_ENCRYPTDELIM 10
151/* minimum h/w qdepth to be sustained to maximize aggregation */
152#define ATH_AGGR_MIN_QDEPTH 2
153#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
154
155#define IEEE80211_SEQ_SEQ_SHIFT 4
156#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
157#define IEEE80211_WEP_IVLEN 3
158#define IEEE80211_WEP_KIDLEN 1
159#define IEEE80211_WEP_CRCLEN 4
160#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
161 (IEEE80211_WEP_IVLEN + \
162 IEEE80211_WEP_KIDLEN + \
163 IEEE80211_WEP_CRCLEN))
164
165/* return whether a bit at index _n in bitmap _bm is set
166 * _sz is the size of the bitmap */
167#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
168 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
169
170/* return block-ack bitmap index given sequence and starting sequence */
171#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
172
173/* returns delimiter padding required given the packet length */
174#define ATH_AGGR_GET_NDELIM(_len) \
175 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
176 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
177
178#define BAW_WITHIN(_start, _bawsz, _seqno) \
179 ((((_seqno) - (_start)) & 4095) < (_bawsz))
180
394cf0a1
S
181#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
182
164ace38
SB
183#define ATH_TX_COMPLETE_POLL_INT 1000
184
394cf0a1
S
185enum ATH_AGGR_STATUS {
186 ATH_AGGR_DONE,
187 ATH_AGGR_BAW_CLOSED,
188 ATH_AGGR_LIMITED,
189};
190
191struct ath_txq {
17d7904d
S
192 u32 axq_qnum;
193 u32 *axq_link;
194 struct list_head axq_q;
394cf0a1 195 spinlock_t axq_lock;
17d7904d 196 u32 axq_depth;
17d7904d 197 bool stopped;
164ace38 198 bool axq_tx_inprogress;
394cf0a1
S
199 struct list_head axq_acq;
200};
201
202#define AGGR_CLEANUP BIT(1)
203#define AGGR_ADDBA_COMPLETE BIT(2)
204#define AGGR_ADDBA_PROGRESS BIT(3)
205
394cf0a1
S
206struct ath_tx_control {
207 struct ath_txq *txq;
208 int if_id;
f0ed85c6 209 enum ath9k_internal_frame_type frame_type;
394cf0a1
S
210};
211
394cf0a1
S
212#define ATH_TX_ERROR 0x01
213#define ATH_TX_XRETRY 0x02
214#define ATH_TX_BAR 0x04
394cf0a1 215
394cf0a1
S
216struct ath_tx {
217 u16 seq_no;
218 u32 txqsetup;
219 int hwq_map[ATH9K_WME_AC_VO+1];
220 spinlock_t txbuflock;
221 struct list_head txbuf;
222 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
223 struct ath_descdma txdma;
224};
225
b5c80475
FF
226struct ath_rx_edma {
227 struct sk_buff_head rx_fifo;
228 struct sk_buff_head rx_buffers;
229 u32 rx_fifo_hwsize;
230};
231
394cf0a1
S
232struct ath_rx {
233 u8 defant;
234 u8 rxotherant;
235 u32 *rxlink;
394cf0a1
S
236 unsigned int rxfilter;
237 spinlock_t rxflushlock;
238 spinlock_t rxbuflock;
239 struct list_head rxbuf;
240 struct ath_descdma rxdma;
b5c80475
FF
241 struct ath_buf *rx_bufptr;
242 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
394cf0a1
S
243};
244
245int ath_startrecv(struct ath_softc *sc);
246bool ath_stoprecv(struct ath_softc *sc);
247void ath_flushrecv(struct ath_softc *sc);
248u32 ath_calcrxfilter(struct ath_softc *sc);
249int ath_rx_init(struct ath_softc *sc, int nbufs);
250void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 251int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
252struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
253void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
254int ath_tx_setup(struct ath_softc *sc, int haltype);
255void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
256void ath_draintxq(struct ath_softc *sc,
257 struct ath_txq *txq, bool retry_tx);
258void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
259void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
260void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
261int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 262void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
263struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
264int ath_txq_update(struct ath_softc *sc, int qnum,
265 struct ath9k_tx_queue_info *q);
c52f33d0 266int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
267 struct ath_tx_control *txctl);
268void ath_tx_tasklet(struct ath_softc *sc);
c52f33d0 269void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
394cf0a1 270bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
f83da965
S
271void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
272 u16 tid, u16 *ssn);
273void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1 274void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
3f7c5c10 275void ath9k_enable_ps(struct ath_softc *sc);
394cf0a1
S
276
277/********/
17d7904d 278/* VIFs */
394cf0a1 279/********/
f078f209 280
17d7904d 281struct ath_vif {
394cf0a1 282 int av_bslot;
4ed96f04 283 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1
S
284 enum nl80211_iftype av_opmode;
285 struct ath_buf *av_bcbuf;
286 struct ath_tx_control av_btxctl;
f0ed85c6 287 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
f078f209
LR
288};
289
394cf0a1
S
290/*******************/
291/* Beacon Handling */
292/*******************/
f078f209 293
394cf0a1
S
294/*
295 * Regardless of the number of beacons we stagger, (i.e. regardless of the
296 * number of BSSIDs) if a given beacon does not go out even after waiting this
297 * number of beacon intervals, the game's up.
298 */
299#define BSTUCK_THRESH (9 * ATH_BCBUF)
4ed96f04 300#define ATH_BCBUF 4
394cf0a1
S
301#define ATH_DEFAULT_BINTVAL 100 /* TU */
302#define ATH_DEFAULT_BMISS_LIMIT 10
303#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
304
305struct ath_beacon_config {
306 u16 beacon_interval;
307 u16 listen_interval;
308 u16 dtim_period;
309 u16 bmiss_timeout;
310 u8 dtim_count;
394cf0a1
S
311};
312
313struct ath_beacon {
314 enum {
315 OK, /* no change needed */
316 UPDATE, /* update pending */
317 COMMIT /* beacon sent, commit change */
318 } updateslot; /* slot time update fsm */
319
320 u32 beaconq;
321 u32 bmisscnt;
322 u32 ast_be_xmit;
323 u64 bc_tstamp;
2c3db3d5 324 struct ieee80211_vif *bslot[ATH_BCBUF];
c52f33d0 325 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
394cf0a1
S
326 int slottime;
327 int slotupdate;
328 struct ath9k_tx_queue_info beacon_qi;
329 struct ath_descdma bdma;
330 struct ath_txq *cabq;
331 struct list_head bbuf;
332};
333
9fc9ab0a 334void ath_beacon_tasklet(unsigned long data);
2c3db3d5 335void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
c52f33d0 336int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
17d7904d 337void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 338int ath_beaconq_config(struct ath_softc *sc);
394cf0a1
S
339
340/*******/
341/* ANI */
342/*******/
f078f209 343
20977d3e
S
344#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
345#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
346#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
347#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
348#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 349
55624204
S
350void ath_ani_calibrate(unsigned long data);
351
0fca65c1
S
352/**********/
353/* BTCOEX */
354/**********/
355
e08a6ace
LR
356/* Defines the BT AR_BT_COEX_WGHT used */
357enum ath_stomp_type {
358 ATH_BTCOEX_NO_STOMP,
359 ATH_BTCOEX_STOMP_ALL,
360 ATH_BTCOEX_STOMP_LOW,
361 ATH_BTCOEX_STOMP_NONE
362};
363
2e20250a
LR
364struct ath_btcoex {
365 bool hw_timer_enabled;
366 spinlock_t btcoex_lock;
367 struct timer_list period_timer; /* Timer for BT period */
368 u32 bt_priority_cnt;
369 unsigned long bt_priority_time;
e08a6ace 370 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
371 u32 btcoex_no_stomp; /* in usec */
372 u32 btcoex_period; /* in usec */
58da1318 373 u32 btscan_no_stomp; /* in usec */
75d7839f 374 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
375};
376
0fca65c1
S
377int ath_init_btcoex_timer(struct ath_softc *sc);
378void ath9k_btcoex_timer_resume(struct ath_softc *sc);
379void ath9k_btcoex_timer_pause(struct ath_softc *sc);
380
394cf0a1
S
381/********************/
382/* LED Control */
383/********************/
f078f209 384
08fc5c1b
VN
385#define ATH_LED_PIN_DEF 1
386#define ATH_LED_PIN_9287 8
394cf0a1
S
387#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
388#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
f078f209 389
394cf0a1
S
390enum ath_led_type {
391 ATH_LED_RADIO,
392 ATH_LED_ASSOC,
393 ATH_LED_TX,
394 ATH_LED_RX
f078f209
LR
395};
396
394cf0a1
S
397struct ath_led {
398 struct ath_softc *sc;
399 struct led_classdev led_cdev;
400 enum ath_led_type led_type;
401 char name[32];
402 bool registered;
f078f209
LR
403};
404
0fca65c1
S
405void ath_init_leds(struct ath_softc *sc);
406void ath_deinit_leds(struct ath_softc *sc);
407
394cf0a1
S
408/********************/
409/* Main driver core */
410/********************/
f078f209 411
394cf0a1
S
412/*
413 * Default cache line size, in bytes.
414 * Used when PCI device not fully initialized by bootrom/BIOS
415*/
416#define DEFAULT_CACHELINE 32
394cf0a1
S
417#define ATH_REGCLASSIDS_MAX 10
418#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
419#define ATH_MAX_SW_RETRIES 10
420#define ATH_CHAN_MAX 255
421#define IEEE80211_WEP_NKID 4 /* number of key ids */
f1dc5600 422
394cf0a1 423#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
424#define ATH_RATE_DUMMY_MARKER 0
425
1b04b930
S
426#define SC_OP_INVALID BIT(0)
427#define SC_OP_BEACONS BIT(1)
428#define SC_OP_RXAGGR BIT(2)
429#define SC_OP_TXAGGR BIT(3)
430#define SC_OP_FULL_RESET BIT(4)
431#define SC_OP_PREAMBLE_SHORT BIT(5)
432#define SC_OP_PROTECT_ENABLE BIT(6)
433#define SC_OP_RXFLUSH BIT(7)
434#define SC_OP_LED_ASSOCIATED BIT(8)
435#define SC_OP_LED_ON BIT(9)
436#define SC_OP_SCANNING BIT(10)
437#define SC_OP_TSF_RESET BIT(11)
438#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 439#define SC_OP_BT_SCAN BIT(13)
1b04b930
S
440
441/* Powersave flags */
442#define PS_WAIT_FOR_BEACON BIT(0)
443#define PS_WAIT_FOR_CAB BIT(1)
444#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
445#define PS_WAIT_FOR_TX_ACK BIT(3)
446#define PS_BEACON_SYNC BIT(4)
447#define PS_NULLFUNC_COMPLETED BIT(5)
448#define PS_ENABLED BIT(6)
394cf0a1 449
bce048d7 450struct ath_wiphy;
545750d3 451struct ath_rate_table;
bce048d7 452
394cf0a1
S
453struct ath_softc {
454 struct ieee80211_hw *hw;
455 struct device *dev;
c52f33d0
JM
456
457 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
bce048d7 458 struct ath_wiphy *pri_wiphy;
c52f33d0
JM
459 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
460 * have NULL entries */
461 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
0e2dedf9
JM
462 int chan_idx;
463 int chan_is_ht;
464 struct ath_wiphy *next_wiphy;
465 struct work_struct chan_work;
7ec3e514
JM
466 int wiphy_select_failures;
467 unsigned long wiphy_select_first_fail;
f98c3bd2
JM
468 struct delayed_work wiphy_work;
469 unsigned long wiphy_scheduler_int;
470 int wiphy_scheduler_index;
0e2dedf9 471
394cf0a1
S
472 struct tasklet_struct intr_tq;
473 struct tasklet_struct bcon_tasklet;
cbe61d8a 474 struct ath_hw *sc_ah;
394cf0a1
S
475 void __iomem *mem;
476 int irq;
477 spinlock_t sc_resetlock;
2d6a5e95 478 spinlock_t sc_serial_rw;
04717ccd 479 spinlock_t sc_pm_lock;
394cf0a1
S
480 struct mutex mutex;
481
17d7904d 482 u32 intrstatus;
394cf0a1 483 u32 sc_flags; /* SC_OP_* */
1b04b930 484 u16 ps_flags; /* PS_* */
17d7904d 485 u16 curtxpow;
17d7904d
S
486 u8 nbcnvifs;
487 u16 nvifs;
96148326 488 bool ps_enabled;
1dbfd9d4 489 bool ps_idle;
709ade9e 490 unsigned long ps_usecount;
394cf0a1 491
17d7904d 492 struct ath_config config;
394cf0a1
S
493 struct ath_rx rx;
494 struct ath_tx tx;
495 struct ath_beacon beacon;
4f0fc7c3 496 const struct ath_rate_table *cur_rate_table;
545750d3 497 enum wireless_mode cur_rate_mode;
394cf0a1
S
498 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
499
500 struct ath_led radio_led;
501 struct ath_led assoc_led;
502 struct ath_led tx_led;
503 struct ath_led rx_led;
504 struct delayed_work ath_led_blink_work;
505 int led_on_duration;
506 int led_off_duration;
507 int led_on_cnt;
508 int led_off_cnt;
509
57c4d7b4
JB
510 int beacon_interval;
511
a830df07 512#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 513 struct ath9k_debug debug;
394cf0a1 514#endif
6b96f93e 515 struct ath_beacon_config cur_beacon_conf;
164ace38 516 struct delayed_work tx_complete_work;
2e20250a 517 struct ath_btcoex btcoex;
394cf0a1
S
518};
519
bce048d7
JM
520struct ath_wiphy {
521 struct ath_softc *sc; /* shared for all virtual wiphys */
522 struct ieee80211_hw *hw;
f0ed85c6 523 enum ath_wiphy_state {
9580a222 524 ATH_WIPHY_INACTIVE,
f0ed85c6
JM
525 ATH_WIPHY_ACTIVE,
526 ATH_WIPHY_PAUSING,
527 ATH_WIPHY_PAUSED,
8089cc47 528 ATH_WIPHY_SCAN,
f0ed85c6 529 } state;
194b7c13 530 bool idle;
0e2dedf9
JM
531 int chan_idx;
532 int chan_is_ht;
bce048d7
JM
533};
534
55624204 535void ath9k_tasklet(unsigned long data);
394cf0a1
S
536int ath_reset(struct ath_softc *sc, bool retry_tx);
537int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
538int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
539int ath_cabq_update(struct ath_softc *);
540
5bb12791 541static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 542{
5bb12791 543 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
544}
545
394cf0a1 546extern struct ieee80211_ops ath9k_ops;
55624204 547extern int modparam_nohwcrypt;
394cf0a1
S
548
549irqreturn_t ath_isr(int irq, void *dev);
285f2dda 550int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
5bb12791 551 const struct ath_bus_ops *bus_ops);
285f2dda 552void ath9k_deinit_device(struct ath_softc *sc);
394cf0a1
S
553const char *ath_mac_bb_name(u32 mac_bb_version);
554const char *ath_rf_name(u16 rf_version);
285f2dda 555void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
0e2dedf9
JM
556void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
557 struct ath9k_channel *ichan);
558void ath_update_chainmask(struct ath_softc *sc, int is_ht);
559int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
560 struct ath9k_channel *hchan);
68a89116
LR
561
562void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
563void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
55624204 564bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
394cf0a1
S
565
566#ifdef CONFIG_PCI
567int ath_pci_init(void);
568void ath_pci_exit(void);
569#else
570static inline int ath_pci_init(void) { return 0; };
571static inline void ath_pci_exit(void) {};
f1dc5600 572#endif
f1dc5600 573
394cf0a1
S
574#ifdef CONFIG_ATHEROS_AR71XX
575int ath_ahb_init(void);
576void ath_ahb_exit(void);
577#else
578static inline int ath_ahb_init(void) { return 0; };
579static inline void ath_ahb_exit(void) {};
f078f209 580#endif
394cf0a1 581
0bc0798b
GJ
582void ath9k_ps_wakeup(struct ath_softc *sc);
583void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01
JM
584
585void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
c52f33d0
JM
586int ath9k_wiphy_add(struct ath_softc *sc);
587int ath9k_wiphy_del(struct ath_wiphy *aphy);
f0ed85c6
JM
588void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
589int ath9k_wiphy_pause(struct ath_wiphy *aphy);
590int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
0e2dedf9 591int ath9k_wiphy_select(struct ath_wiphy *aphy);
f98c3bd2 592void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
0e2dedf9 593void ath9k_wiphy_chan_work(struct work_struct *work);
9580a222 594bool ath9k_wiphy_started(struct ath_softc *sc);
18eb62f8
JM
595void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
596 struct ath_wiphy *selected);
8089cc47 597bool ath9k_wiphy_scanning(struct ath_softc *sc);
f98c3bd2 598void ath9k_wiphy_work(struct work_struct *work);
64839170 599bool ath9k_all_wiphys_idle(struct ath_softc *sc);
194b7c13 600void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
8ca21f01 601
f52de03b
LR
602void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
603void ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
604
1773912b 605int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
0fca65c1
S
606
607void ath_start_rfkill_poll(struct ath_softc *sc);
608extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
609
394cf0a1 610#endif /* ATH9K_H */