]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/ath9k.h
ath9k_hw: Add helper function for interpolation
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / ath9k.h
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
394cf0a1
S
20#include <linux/etherdevice.h>
21#include <linux/device.h>
394cf0a1 22#include <linux/leds.h>
9f42c2b6 23#include <linux/completion.h>
394cf0a1 24
394cf0a1 25#include "debug.h"
db86f07e
LR
26#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
394cf0a1
S
32
33struct ath_node;
34
35/* Macro to expand scalars to 64-bit objects */
36
13bda122 37#define ito64(x) (sizeof(x) == 1) ? \
394cf0a1 38 (((unsigned long long int)(x)) & (0xff)) : \
13bda122 39 (sizeof(x) == 2) ? \
394cf0a1 40 (((unsigned long long int)(x)) & 0xffff) : \
13bda122 41 ((sizeof(x) == 4) ? \
394cf0a1
S
42 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
44
45/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
50
51/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
56
57#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
58
394cf0a1
S
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
394cf0a1
S
64struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
394cf0a1
S
68};
69
70/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
a119cc49 75 (_bf)->bf_stale = false; \
394cf0a1
S
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
a119cc49
S
82#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
394cf0a1
S
86/**
87 * enum buffer_type - Buffer type flags
88 *
89 * @BUF_HT: Send this buffer using HT capabilities
90 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
91 * @BUF_AGGR: Indicates whether the buffer can be aggregated
92 * (used in aggregation scheduling)
93 * @BUF_RETRY: Indicates whether the buffer is retried
94 * @BUF_XRETRY: To denote excessive retries of the buffer
95 */
96enum buffer_type {
97 BUF_HT = BIT(1),
98 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
100 BUF_RETRY = BIT(4),
101 BUF_XRETRY = BIT(5),
102};
103
394cf0a1
S
104#define bf_nframes bf_state.bfs_nframes
105#define bf_al bf_state.bfs_al
106#define bf_frmlen bf_state.bfs_frmlen
107#define bf_retries bf_state.bfs_retries
108#define bf_seqno bf_state.bfs_seqno
109#define bf_tidno bf_state.bfs_tidno
110#define bf_keyix bf_state.bfs_keyix
111#define bf_keytype bf_state.bfs_keytype
112#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
113#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
114#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
115#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
116#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
f078f209 117
5088c2f1
VT
118#define ATH_TXSTATUS_RING_SIZE 64
119
394cf0a1 120struct ath_descdma {
5088c2f1 121 void *dd_desc;
17d7904d
S
122 dma_addr_t dd_desc_paddr;
123 u32 dd_desc_len;
124 struct ath_buf *dd_bufptr;
394cf0a1
S
125};
126
127int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
128 struct list_head *head, const char *name,
4adfcded 129 int nbuf, int ndesc, bool is_tx);
394cf0a1
S
130void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
131 struct list_head *head);
132
133/***********/
134/* RX / TX */
135/***********/
136
137#define ATH_MAX_ANTENNA 3
138#define ATH_RXBUF 512
394cf0a1 139#define ATH_TXBUF 512
84642d6b
FF
140#define ATH_TXBUF_RESERVE 5
141#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
394cf0a1 142#define ATH_TXMAXTRY 13
394cf0a1 143#define ATH_MGT_TXMAXTRY 4
394cf0a1
S
144
145#define TID_TO_WME_AC(_tid) \
146 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
147 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
148 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
149 WME_AC_VO)
150
394cf0a1
S
151#define ADDBA_EXCHANGE_ATTEMPTS 10
152#define ATH_AGGR_DELIM_SZ 4
153#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
154/* number of delimiters for encryption padding */
155#define ATH_AGGR_ENCRYPTDELIM 10
156/* minimum h/w qdepth to be sustained to maximize aggregation */
157#define ATH_AGGR_MIN_QDEPTH 2
158#define ATH_AMPDU_SUBFRAME_DEFAULT 32
394cf0a1
S
159
160#define IEEE80211_SEQ_SEQ_SHIFT 4
161#define IEEE80211_SEQ_MAX 4096
394cf0a1
S
162#define IEEE80211_WEP_IVLEN 3
163#define IEEE80211_WEP_KIDLEN 1
164#define IEEE80211_WEP_CRCLEN 4
165#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
166 (IEEE80211_WEP_IVLEN + \
167 IEEE80211_WEP_KIDLEN + \
168 IEEE80211_WEP_CRCLEN))
169
170/* return whether a bit at index _n in bitmap _bm is set
171 * _sz is the size of the bitmap */
172#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
173 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
174
175/* return block-ack bitmap index given sequence and starting sequence */
176#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
177
178/* returns delimiter padding required given the packet length */
179#define ATH_AGGR_GET_NDELIM(_len) \
180 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
181 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
182
183#define BAW_WITHIN(_start, _bawsz, _seqno) \
184 ((((_seqno) - (_start)) & 4095) < (_bawsz))
185
394cf0a1
S
186#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
187
164ace38
SB
188#define ATH_TX_COMPLETE_POLL_INT 1000
189
394cf0a1
S
190enum ATH_AGGR_STATUS {
191 ATH_AGGR_DONE,
192 ATH_AGGR_BAW_CLOSED,
193 ATH_AGGR_LIMITED,
194};
195
e5003249 196#define ATH_TXFIFO_DEPTH 8
394cf0a1 197struct ath_txq {
17d7904d
S
198 u32 axq_qnum;
199 u32 *axq_link;
200 struct list_head axq_q;
394cf0a1 201 spinlock_t axq_lock;
17d7904d 202 u32 axq_depth;
17d7904d 203 bool stopped;
164ace38 204 bool axq_tx_inprogress;
394cf0a1 205 struct list_head axq_acq;
e5003249
VT
206 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
207 struct list_head txq_fifo_pending;
208 u8 txq_headidx;
209 u8 txq_tailidx;
066dae93 210 int pending_frames;
394cf0a1
S
211};
212
93ef24b2 213struct ath_atx_ac {
066dae93 214 struct ath_txq *txq;
93ef24b2 215 int sched;
93ef24b2
S
216 struct list_head list;
217 struct list_head tid_q;
218};
219
220struct ath_buf_state {
221 int bfs_nframes;
222 u16 bfs_al;
223 u16 bfs_frmlen;
224 int bfs_seqno;
225 int bfs_tidno;
226 int bfs_retries;
227 u8 bf_type;
9f42c2b6 228 u8 bfs_paprd;
ca369eb4 229 unsigned long bfs_paprd_timestamp;
93ef24b2
S
230 u32 bfs_keyix;
231 enum ath9k_key_type bfs_keytype;
232};
233
234struct ath_buf {
235 struct list_head list;
236 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
237 an aggregate) */
238 struct ath_buf *bf_next; /* next subframe in the aggregate */
239 struct sk_buff *bf_mpdu; /* enclosing frame structure */
240 void *bf_desc; /* virtual addr of desc */
241 dma_addr_t bf_daddr; /* physical addr of desc */
c1739eb3 242 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
93ef24b2 243 bool bf_stale;
93ef24b2
S
244 bool bf_tx_aborted;
245 u16 bf_flags;
246 struct ath_buf_state bf_state;
93ef24b2
S
247 struct ath_wiphy *aphy;
248};
249
250struct ath_atx_tid {
251 struct list_head list;
252 struct list_head buf_q;
253 struct ath_node *an;
254 struct ath_atx_ac *ac;
81ee13ba 255 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
93ef24b2
S
256 u16 seq_start;
257 u16 seq_next;
258 u16 baw_size;
259 int tidno;
260 int baw_head; /* first un-acked tx buffer */
261 int baw_tail; /* next unused tx buffer slot */
262 int sched;
263 int paused;
264 u8 state;
265};
266
267struct ath_node {
268 struct ath_common *common;
269 struct ath_atx_tid tid[WME_NUM_TID];
270 struct ath_atx_ac ac[WME_NUM_AC];
271 u16 maxampdu;
272 u8 mpdudensity;
93ef24b2
S
273};
274
394cf0a1
S
275#define AGGR_CLEANUP BIT(1)
276#define AGGR_ADDBA_COMPLETE BIT(2)
277#define AGGR_ADDBA_PROGRESS BIT(3)
278
394cf0a1
S
279struct ath_tx_control {
280 struct ath_txq *txq;
281 int if_id;
f0ed85c6 282 enum ath9k_internal_frame_type frame_type;
9f42c2b6 283 u8 paprd;
394cf0a1
S
284};
285
394cf0a1
S
286#define ATH_TX_ERROR 0x01
287#define ATH_TX_XRETRY 0x02
288#define ATH_TX_BAR 0x04
394cf0a1 289
394cf0a1
S
290struct ath_tx {
291 u16 seq_no;
292 u32 txqsetup;
394cf0a1
S
293 spinlock_t txbuflock;
294 struct list_head txbuf;
295 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
296 struct ath_descdma txdma;
066dae93 297 struct ath_txq *txq_map[WME_NUM_AC];
394cf0a1
S
298};
299
b5c80475
FF
300struct ath_rx_edma {
301 struct sk_buff_head rx_fifo;
302 struct sk_buff_head rx_buffers;
303 u32 rx_fifo_hwsize;
304};
305
394cf0a1
S
306struct ath_rx {
307 u8 defant;
308 u8 rxotherant;
309 u32 *rxlink;
394cf0a1 310 unsigned int rxfilter;
394cf0a1
S
311 spinlock_t rxbuflock;
312 struct list_head rxbuf;
313 struct ath_descdma rxdma;
b5c80475
FF
314 struct ath_buf *rx_bufptr;
315 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
394cf0a1
S
316};
317
318int ath_startrecv(struct ath_softc *sc);
319bool ath_stoprecv(struct ath_softc *sc);
320void ath_flushrecv(struct ath_softc *sc);
321u32 ath_calcrxfilter(struct ath_softc *sc);
322int ath_rx_init(struct ath_softc *sc, int nbufs);
323void ath_rx_cleanup(struct ath_softc *sc);
b5c80475 324int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
394cf0a1
S
325struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
326void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
394cf0a1
S
327void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
328void ath_draintxq(struct ath_softc *sc,
329 struct ath_txq *txq, bool retry_tx);
330void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
331void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
332void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
333int ath_tx_init(struct ath_softc *sc, int nbufs);
797fe5cb 334void ath_tx_cleanup(struct ath_softc *sc);
394cf0a1
S
335int ath_txq_update(struct ath_softc *sc, int qnum,
336 struct ath9k_tx_queue_info *q);
c52f33d0 337int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
394cf0a1
S
338 struct ath_tx_control *txctl);
339void ath_tx_tasklet(struct ath_softc *sc);
e5003249 340void ath_tx_edma_tasklet(struct ath_softc *sc);
c52f33d0 341void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
231c3a1f
FF
342int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
343 u16 tid, u16 *ssn);
f83da965 344void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
394cf0a1
S
345void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
346
347/********/
17d7904d 348/* VIFs */
394cf0a1 349/********/
f078f209 350
17d7904d 351struct ath_vif {
394cf0a1 352 int av_bslot;
4ed96f04 353 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
394cf0a1
S
354 enum nl80211_iftype av_opmode;
355 struct ath_buf *av_bcbuf;
356 struct ath_tx_control av_btxctl;
f0ed85c6 357 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
f078f209
LR
358};
359
394cf0a1
S
360/*******************/
361/* Beacon Handling */
362/*******************/
f078f209 363
394cf0a1
S
364/*
365 * Regardless of the number of beacons we stagger, (i.e. regardless of the
366 * number of BSSIDs) if a given beacon does not go out even after waiting this
367 * number of beacon intervals, the game's up.
368 */
369#define BSTUCK_THRESH (9 * ATH_BCBUF)
4ed96f04 370#define ATH_BCBUF 4
394cf0a1
S
371#define ATH_DEFAULT_BINTVAL 100 /* TU */
372#define ATH_DEFAULT_BMISS_LIMIT 10
373#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
374
375struct ath_beacon_config {
376 u16 beacon_interval;
377 u16 listen_interval;
378 u16 dtim_period;
379 u16 bmiss_timeout;
380 u8 dtim_count;
394cf0a1
S
381};
382
383struct ath_beacon {
384 enum {
385 OK, /* no change needed */
386 UPDATE, /* update pending */
387 COMMIT /* beacon sent, commit change */
388 } updateslot; /* slot time update fsm */
389
390 u32 beaconq;
391 u32 bmisscnt;
392 u32 ast_be_xmit;
393 u64 bc_tstamp;
2c3db3d5 394 struct ieee80211_vif *bslot[ATH_BCBUF];
c52f33d0 395 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
394cf0a1
S
396 int slottime;
397 int slotupdate;
398 struct ath9k_tx_queue_info beacon_qi;
399 struct ath_descdma bdma;
400 struct ath_txq *cabq;
401 struct list_head bbuf;
402};
403
9fc9ab0a 404void ath_beacon_tasklet(unsigned long data);
2c3db3d5 405void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
c52f33d0 406int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
17d7904d 407void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
94db2936 408int ath_beaconq_config(struct ath_softc *sc);
394cf0a1
S
409
410/*******/
411/* ANI */
412/*******/
f078f209 413
20977d3e
S
414#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
415#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
e36b27af
LR
416#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
417#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
6044474e 418#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
20977d3e
S
419#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
420#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
f078f209 421
ca369eb4
VT
422#define ATH_PAPRD_TIMEOUT 100 /* msecs */
423
347809fc 424void ath_hw_check(struct work_struct *work);
9f42c2b6 425void ath_paprd_calibrate(struct work_struct *work);
55624204
S
426void ath_ani_calibrate(unsigned long data);
427
0fca65c1
S
428/**********/
429/* BTCOEX */
430/**********/
431
2e20250a
LR
432struct ath_btcoex {
433 bool hw_timer_enabled;
434 spinlock_t btcoex_lock;
435 struct timer_list period_timer; /* Timer for BT period */
436 u32 bt_priority_cnt;
437 unsigned long bt_priority_time;
e08a6ace 438 int bt_stomp_type; /* Types of BT stomping */
2e20250a
LR
439 u32 btcoex_no_stomp; /* in usec */
440 u32 btcoex_period; /* in usec */
58da1318 441 u32 btscan_no_stomp; /* in usec */
75d7839f 442 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
2e20250a
LR
443};
444
0fca65c1
S
445int ath_init_btcoex_timer(struct ath_softc *sc);
446void ath9k_btcoex_timer_resume(struct ath_softc *sc);
447void ath9k_btcoex_timer_pause(struct ath_softc *sc);
448
394cf0a1
S
449/********************/
450/* LED Control */
451/********************/
f078f209 452
08fc5c1b
VN
453#define ATH_LED_PIN_DEF 1
454#define ATH_LED_PIN_9287 8
394cf0a1
S
455#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
456#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
f078f209 457
394cf0a1
S
458enum ath_led_type {
459 ATH_LED_RADIO,
460 ATH_LED_ASSOC,
461 ATH_LED_TX,
462 ATH_LED_RX
f078f209
LR
463};
464
394cf0a1
S
465struct ath_led {
466 struct ath_softc *sc;
467 struct led_classdev led_cdev;
468 enum ath_led_type led_type;
469 char name[32];
470 bool registered;
f078f209
LR
471};
472
0fca65c1
S
473void ath_init_leds(struct ath_softc *sc);
474void ath_deinit_leds(struct ath_softc *sc);
475
102885a5
VT
476/* Antenna diversity/combining */
477#define ATH_ANT_RX_CURRENT_SHIFT 4
478#define ATH_ANT_RX_MAIN_SHIFT 2
479#define ATH_ANT_RX_MASK 0x3
480
481#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
482#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
483#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
484#define ATH_ANT_DIV_COMB_INIT_COUNT 95
485#define ATH_ANT_DIV_COMB_MAX_COUNT 100
486#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
487#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
488
489#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
490#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
491#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
492#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
493#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
494
495enum ath9k_ant_div_comb_lna_conf {
496 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
497 ATH_ANT_DIV_COMB_LNA2,
498 ATH_ANT_DIV_COMB_LNA1,
499 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
500};
501
502struct ath_ant_comb {
503 u16 count;
504 u16 total_pkt_count;
505 bool scan;
506 bool scan_not_start;
507 int main_total_rssi;
508 int alt_total_rssi;
509 int alt_recv_cnt;
510 int main_recv_cnt;
511 int rssi_lna1;
512 int rssi_lna2;
513 int rssi_add;
514 int rssi_sub;
515 int rssi_first;
516 int rssi_second;
517 int rssi_third;
518 bool alt_good;
519 int quick_scan_cnt;
520 int main_conf;
521 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
522 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
523 int first_bias;
524 int second_bias;
525 bool first_ratio;
526 bool second_ratio;
527 unsigned long scan_start_time;
528};
529
394cf0a1
S
530/********************/
531/* Main driver core */
532/********************/
f078f209 533
394cf0a1
S
534/*
535 * Default cache line size, in bytes.
536 * Used when PCI device not fully initialized by bootrom/BIOS
537*/
538#define DEFAULT_CACHELINE 32
394cf0a1
S
539#define ATH_REGCLASSIDS_MAX 10
540#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
541#define ATH_MAX_SW_RETRIES 10
542#define ATH_CHAN_MAX 255
543#define IEEE80211_WEP_NKID 4 /* number of key ids */
f1dc5600 544
394cf0a1 545#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
394cf0a1
S
546#define ATH_RATE_DUMMY_MARKER 0
547
1b04b930
S
548#define SC_OP_INVALID BIT(0)
549#define SC_OP_BEACONS BIT(1)
550#define SC_OP_RXAGGR BIT(2)
551#define SC_OP_TXAGGR BIT(3)
5ee08656 552#define SC_OP_OFFCHANNEL BIT(4)
1b04b930
S
553#define SC_OP_PREAMBLE_SHORT BIT(5)
554#define SC_OP_PROTECT_ENABLE BIT(6)
555#define SC_OP_RXFLUSH BIT(7)
556#define SC_OP_LED_ASSOCIATED BIT(8)
557#define SC_OP_LED_ON BIT(9)
1b04b930
S
558#define SC_OP_TSF_RESET BIT(11)
559#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
58da1318 560#define SC_OP_BT_SCAN BIT(13)
6c3118e2 561#define SC_OP_ANI_RUN BIT(14)
1b04b930
S
562
563/* Powersave flags */
564#define PS_WAIT_FOR_BEACON BIT(0)
565#define PS_WAIT_FOR_CAB BIT(1)
566#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
567#define PS_WAIT_FOR_TX_ACK BIT(3)
568#define PS_BEACON_SYNC BIT(4)
394cf0a1 569
bce048d7 570struct ath_wiphy;
545750d3 571struct ath_rate_table;
bce048d7 572
394cf0a1
S
573struct ath_softc {
574 struct ieee80211_hw *hw;
575 struct device *dev;
c52f33d0
JM
576
577 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
bce048d7 578 struct ath_wiphy *pri_wiphy;
c52f33d0
JM
579 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
580 * have NULL entries */
581 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
0e2dedf9
JM
582 int chan_idx;
583 int chan_is_ht;
584 struct ath_wiphy *next_wiphy;
585 struct work_struct chan_work;
7ec3e514
JM
586 int wiphy_select_failures;
587 unsigned long wiphy_select_first_fail;
f98c3bd2
JM
588 struct delayed_work wiphy_work;
589 unsigned long wiphy_scheduler_int;
590 int wiphy_scheduler_index;
3430098a
FF
591 struct survey_info *cur_survey;
592 struct survey_info survey[ATH9K_NUM_CHANNELS];
0e2dedf9 593
394cf0a1
S
594 struct tasklet_struct intr_tq;
595 struct tasklet_struct bcon_tasklet;
cbe61d8a 596 struct ath_hw *sc_ah;
394cf0a1
S
597 void __iomem *mem;
598 int irq;
2d6a5e95 599 spinlock_t sc_serial_rw;
04717ccd 600 spinlock_t sc_pm_lock;
4bdd1e97 601 spinlock_t sc_pcu_lock;
394cf0a1 602 struct mutex mutex;
9f42c2b6 603 struct work_struct paprd_work;
347809fc 604 struct work_struct hw_check_work;
9f42c2b6 605 struct completion paprd_complete;
394cf0a1 606
17d7904d 607 u32 intrstatus;
394cf0a1 608 u32 sc_flags; /* SC_OP_* */
1b04b930 609 u16 ps_flags; /* PS_* */
17d7904d 610 u16 curtxpow;
17d7904d
S
611 u8 nbcnvifs;
612 u16 nvifs;
96148326 613 bool ps_enabled;
1dbfd9d4 614 bool ps_idle;
709ade9e 615 unsigned long ps_usecount;
394cf0a1 616
17d7904d 617 struct ath_config config;
394cf0a1
S
618 struct ath_rx rx;
619 struct ath_tx tx;
620 struct ath_beacon beacon;
394cf0a1
S
621 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
622
623 struct ath_led radio_led;
624 struct ath_led assoc_led;
625 struct ath_led tx_led;
626 struct ath_led rx_led;
627 struct delayed_work ath_led_blink_work;
628 int led_on_duration;
629 int led_off_duration;
630 int led_on_cnt;
631 int led_off_cnt;
632
57c4d7b4
JB
633 int beacon_interval;
634
a830df07 635#ifdef CONFIG_ATH9K_DEBUGFS
17d7904d 636 struct ath9k_debug debug;
394cf0a1 637#endif
6b96f93e 638 struct ath_beacon_config cur_beacon_conf;
164ace38 639 struct delayed_work tx_complete_work;
2e20250a 640 struct ath_btcoex btcoex;
5088c2f1
VT
641
642 struct ath_descdma txsdma;
102885a5
VT
643
644 struct ath_ant_comb ant_comb;
394cf0a1
S
645};
646
bce048d7
JM
647struct ath_wiphy {
648 struct ath_softc *sc; /* shared for all virtual wiphys */
649 struct ieee80211_hw *hw;
20bd2a09 650 struct ath9k_hw_cal_data caldata;
f0ed85c6 651 enum ath_wiphy_state {
9580a222 652 ATH_WIPHY_INACTIVE,
f0ed85c6
JM
653 ATH_WIPHY_ACTIVE,
654 ATH_WIPHY_PAUSING,
655 ATH_WIPHY_PAUSED,
8089cc47 656 ATH_WIPHY_SCAN,
f0ed85c6 657 } state;
194b7c13 658 bool idle;
0e2dedf9
JM
659 int chan_idx;
660 int chan_is_ht;
9fa23e17 661 int last_rssi;
bce048d7
JM
662};
663
55624204 664void ath9k_tasklet(unsigned long data);
394cf0a1 665int ath_reset(struct ath_softc *sc, bool retry_tx);
394cf0a1
S
666int ath_cabq_update(struct ath_softc *);
667
5bb12791 668static inline void ath_read_cachesize(struct ath_common *common, int *csz)
394cf0a1 669{
5bb12791 670 common->bus_ops->read_cachesize(common, csz);
394cf0a1
S
671}
672
394cf0a1 673extern struct ieee80211_ops ath9k_ops;
55624204 674extern int modparam_nohwcrypt;
9a75c2ff 675extern int led_blink;
394cf0a1
S
676
677irqreturn_t ath_isr(int irq, void *dev);
285f2dda 678int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
5bb12791 679 const struct ath_bus_ops *bus_ops);
285f2dda 680void ath9k_deinit_device(struct ath_softc *sc);
285f2dda 681void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
0e2dedf9
JM
682void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
683 struct ath9k_channel *ichan);
684void ath_update_chainmask(struct ath_softc *sc, int is_ht);
685int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
686 struct ath9k_channel *hchan);
68a89116
LR
687
688void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
689void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
55624204 690bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
394cf0a1
S
691
692#ifdef CONFIG_PCI
693int ath_pci_init(void);
694void ath_pci_exit(void);
695#else
696static inline int ath_pci_init(void) { return 0; };
697static inline void ath_pci_exit(void) {};
f1dc5600 698#endif
f1dc5600 699
394cf0a1
S
700#ifdef CONFIG_ATHEROS_AR71XX
701int ath_ahb_init(void);
702void ath_ahb_exit(void);
703#else
704static inline int ath_ahb_init(void) { return 0; };
705static inline void ath_ahb_exit(void) {};
f078f209 706#endif
394cf0a1 707
0bc0798b
GJ
708void ath9k_ps_wakeup(struct ath_softc *sc);
709void ath9k_ps_restore(struct ath_softc *sc);
8ca21f01 710
31a01645 711void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
c52f33d0
JM
712int ath9k_wiphy_add(struct ath_softc *sc);
713int ath9k_wiphy_del(struct ath_wiphy *aphy);
f0ed85c6
JM
714void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
715int ath9k_wiphy_pause(struct ath_wiphy *aphy);
716int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
0e2dedf9 717int ath9k_wiphy_select(struct ath_wiphy *aphy);
f98c3bd2 718void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
0e2dedf9 719void ath9k_wiphy_chan_work(struct work_struct *work);
9580a222 720bool ath9k_wiphy_started(struct ath_softc *sc);
18eb62f8
JM
721void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
722 struct ath_wiphy *selected);
8089cc47 723bool ath9k_wiphy_scanning(struct ath_softc *sc);
f98c3bd2 724void ath9k_wiphy_work(struct work_struct *work);
64839170 725bool ath9k_all_wiphys_idle(struct ath_softc *sc);
194b7c13 726void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
8ca21f01 727
f52de03b 728void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
68e8f2fa 729bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
f52de03b 730
0fca65c1
S
731void ath_start_rfkill_poll(struct ath_softc *sc);
732extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
733
394cf0a1 734#endif /* ATH9K_H */