]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/wireless/ath/ath9k/calib.c
ath9k: make ath9k_uses_beacons static
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / wireless / ath / ath9k / calib.c
CommitLineData
f1dc5600 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f1dc5600
S
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
c46917bb 17#include "hw.h"
641d9921 18#include "hw-ops.h"
ee40fa06 19#include <linux/export.h>
f1dc5600 20
795f5e2c
LR
21/* Common calibration code */
22
f1dc5600 23
f1dc5600
S
24static int16_t ath9k_hw_get_nf_hist_mid(int16_t *nfCalBuffer)
25{
26 int16_t nfval;
27 int16_t sort[ATH9K_NF_CAL_HIST_MAX];
28 int i, j;
29
30 for (i = 0; i < ATH9K_NF_CAL_HIST_MAX; i++)
31 sort[i] = nfCalBuffer[i];
32
33 for (i = 0; i < ATH9K_NF_CAL_HIST_MAX - 1; i++) {
34 for (j = 1; j < ATH9K_NF_CAL_HIST_MAX - i; j++) {
35 if (sort[j] > sort[j - 1]) {
36 nfval = sort[j];
37 sort[j] = sort[j - 1];
38 sort[j - 1] = nfval;
39 }
40 }
41 }
42 nfval = sort[(ATH9K_NF_CAL_HIST_MAX - 1) >> 1];
43
44 return nfval;
45}
46
2292ca6d
FF
47static struct ath_nf_limits *ath9k_hw_get_nf_limits(struct ath_hw *ah,
48 struct ath9k_channel *chan)
49{
50 struct ath_nf_limits *limit;
51
52 if (!chan || IS_CHAN_2GHZ(chan))
53 limit = &ah->nf_2g;
54 else
55 limit = &ah->nf_5g;
56
57 return limit;
58}
59
60static s16 ath9k_hw_get_default_nf(struct ath_hw *ah,
61 struct ath9k_channel *chan)
62{
63 return ath9k_hw_get_nf_limits(ah, chan)->nominal;
64}
65
f23fba49
FF
66s16 ath9k_hw_getchan_noise(struct ath_hw *ah, struct ath9k_channel *chan)
67{
68 s8 noise = ATH_DEFAULT_NOISE_FLOOR;
69
70 if (chan && chan->noisefloor) {
71 s8 delta = chan->noisefloor -
b7c0c238 72 ATH9K_NF_CAL_NOISE_THRESH -
f23fba49
FF
73 ath9k_hw_get_default_nf(ah, chan);
74 if (delta > 0)
75 noise += delta;
76 }
77 return noise;
78}
79EXPORT_SYMBOL(ath9k_hw_getchan_noise);
2292ca6d
FF
80
81static void ath9k_hw_update_nfcal_hist_buffer(struct ath_hw *ah,
70cf1533 82 struct ath9k_hw_cal_data *cal,
f1dc5600
S
83 int16_t *nfarray)
84{
70cf1533 85 struct ath_common *common = ath9k_hw_common(ah);
2292ca6d 86 struct ath_nf_limits *limit;
70cf1533
FF
87 struct ath9k_nfcal_hist *h;
88 bool high_nf_mid = false;
28ef6450 89 u8 chainmask = (ah->rxchainmask << 3) | ah->rxchainmask;
f1dc5600
S
90 int i;
91
70cf1533 92 h = cal->nfCalHist;
2292ca6d
FF
93 limit = ath9k_hw_get_nf_limits(ah, ah->curchan);
94
f1dc5600 95 for (i = 0; i < NUM_NF_READINGS; i++) {
28ef6450 96 if (!(chainmask & (1 << i)) ||
6b3d3486 97 ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(ah->curchan)))
28ef6450
RM
98 continue;
99
f1dc5600
S
100 h[i].nfCalBuffer[h[i].currIndex] = nfarray[i];
101
102 if (++h[i].currIndex >= ATH9K_NF_CAL_HIST_MAX)
103 h[i].currIndex = 0;
104
105 if (h[i].invalidNFcount > 0) {
f2552e28
FF
106 h[i].invalidNFcount--;
107 h[i].privNF = nfarray[i];
f1dc5600
S
108 } else {
109 h[i].privNF =
110 ath9k_hw_get_nf_hist_mid(h[i].nfCalBuffer);
111 }
2292ca6d 112
70cf1533
FF
113 if (!h[i].privNF)
114 continue;
115
116 if (h[i].privNF > limit->max) {
117 high_nf_mid = true;
118
d2182b69 119 ath_dbg(common, CALIBRATE,
226afe68
JP
120 "NFmid[%d] (%d) > MAX (%d), %s\n",
121 i, h[i].privNF, limit->max,
4b9b42bf 122 (test_bit(NFCAL_INTF, &cal->cal_flags) ?
226afe68
JP
123 "not corrected (due to interference)" :
124 "correcting to MAX"));
70cf1533
FF
125
126 /*
127 * Normally we limit the average noise floor by the
128 * hardware specific maximum here. However if we have
129 * encountered stuck beacons because of interference,
130 * we bypass this limit here in order to better deal
131 * with our environment.
132 */
4b9b42bf 133 if (!test_bit(NFCAL_INTF, &cal->cal_flags))
70cf1533
FF
134 h[i].privNF = limit->max;
135 }
f1dc5600 136 }
70cf1533
FF
137
138 /*
139 * If the noise floor seems normal for all chains, assume that
140 * there is no significant interference in the environment anymore.
141 * Re-enable the enforcement of the NF maximum again.
142 */
143 if (!high_nf_mid)
4b9b42bf 144 clear_bit(NFCAL_INTF, &cal->cal_flags);
f1dc5600
S
145}
146
b43d59fb
LR
147static bool ath9k_hw_get_nf_thresh(struct ath_hw *ah,
148 enum ieee80211_band band,
149 int16_t *nft)
f1dc5600 150{
76061abb
LR
151 switch (band) {
152 case IEEE80211_BAND_5GHZ:
f74df6fb 153 *nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_5);
f1dc5600 154 break;
76061abb 155 case IEEE80211_BAND_2GHZ:
f74df6fb 156 *nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_2);
f1dc5600
S
157 break;
158 default:
76061abb 159 BUG_ON(1);
f1dc5600
S
160 return false;
161 }
162
163 return true;
164}
165
795f5e2c
LR
166void ath9k_hw_reset_calibration(struct ath_hw *ah,
167 struct ath9k_cal_list *currCal)
f1dc5600 168{
f1dc5600
S
169 int i;
170
171 ath9k_hw_setup_calibration(ah, currCal);
172
173 currCal->calState = CAL_RUNNING;
174
175 for (i = 0; i < AR5416_MAX_CHAINS; i++) {
2660b81a
S
176 ah->meas0.sign[i] = 0;
177 ah->meas1.sign[i] = 0;
178 ah->meas2.sign[i] = 0;
179 ah->meas3.sign[i] = 0;
f1dc5600
S
180 }
181
2660b81a 182 ah->cal_samples = 0;
f1dc5600
S
183}
184
c9e27d94 185/* This is done for the currently configured channel */
cbe61d8a 186bool ath9k_hw_reset_calvalid(struct ath_hw *ah)
f1dc5600 187{
c46917bb
LR
188 struct ath_common *common = ath9k_hw_common(ah);
189 struct ieee80211_conf *conf = &common->hw->conf;
cbfe9468 190 struct ath9k_cal_list *currCal = ah->cal_list_curr;
f1dc5600 191
20bd2a09 192 if (!ah->caldata)
c9e27d94 193 return true;
f1dc5600
S
194
195 if (!AR_SREV_9100(ah) && !AR_SREV_9160_10_OR_LATER(ah))
c9e27d94 196 return true;
f1dc5600
S
197
198 if (currCal == NULL)
c9e27d94 199 return true;
f1dc5600
S
200
201 if (currCal->calState != CAL_DONE) {
d2182b69 202 ath_dbg(common, CALIBRATE, "Calibration state incorrect, %d\n",
226afe68 203 currCal->calState);
c9e27d94 204 return true;
f1dc5600
S
205 }
206
6497827f 207 if (!(ah->supp_cals & currCal->calData->calType))
c9e27d94 208 return true;
f1dc5600 209
d2182b69 210 ath_dbg(common, CALIBRATE, "Resetting Cal %d state for channel %u\n",
675a0b04 211 currCal->calData->calType, conf->chandef.chan->center_freq);
f1dc5600 212
20bd2a09 213 ah->caldata->CalValid &= ~currCal->calData->calType;
f1dc5600
S
214 currCal->calState = CAL_WAITING;
215
c9e27d94 216 return false;
f1dc5600 217}
7322fd19 218EXPORT_SYMBOL(ath9k_hw_reset_calvalid);
f1dc5600 219
00c86590 220void ath9k_hw_start_nfcal(struct ath_hw *ah, bool update)
f1dc5600 221{
4254bc1c 222 if (ah->caldata)
4b9b42bf 223 set_bit(NFCAL_PENDING, &ah->caldata->cal_flags);
4254bc1c 224
f1dc5600
S
225 REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
226 AR_PHY_AGC_CONTROL_ENABLE_NF);
00c86590
FF
227
228 if (update)
229 REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
f1dc5600 230 AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
00c86590
FF
231 else
232 REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
233 AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
234
f1dc5600
S
235 REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
236}
237
bbacee13
FF
238void ath9k_hw_loadnf(struct ath_hw *ah, struct ath9k_channel *chan)
239{
20bd2a09 240 struct ath9k_nfcal_hist *h = NULL;
bbacee13
FF
241 unsigned i, j;
242 int32_t val;
487f0e01 243 u8 chainmask = (ah->rxchainmask << 3) | ah->rxchainmask;
bbacee13 244 struct ath_common *common = ath9k_hw_common(ah);
28ef6450 245 struct ieee80211_conf *conf = &common->hw->conf;
20bd2a09 246 s16 default_nf = ath9k_hw_get_default_nf(ah, chan);
bbacee13 247
20bd2a09
FF
248 if (ah->caldata)
249 h = ah->caldata->nfCalHist;
bbacee13
FF
250
251 for (i = 0; i < NUM_NF_READINGS; i++) {
252 if (chainmask & (1 << i)) {
20bd2a09
FF
253 s16 nfval;
254
28ef6450
RM
255 if ((i >= AR5416_MAX_CHAINS) && !conf_is_ht40(conf))
256 continue;
257
20bd2a09
FF
258 if (h)
259 nfval = h[i].privNF;
260 else
261 nfval = default_nf;
262
bbacee13
FF
263 val = REG_READ(ah, ah->nf_regs[i]);
264 val &= 0xFFFFFE00;
20bd2a09 265 val |= (((u32) nfval << 1) & 0x1ff);
bbacee13
FF
266 REG_WRITE(ah, ah->nf_regs[i], val);
267 }
268 }
269
270 /*
271 * Load software filtered NF value into baseband internal minCCApwr
272 * variable.
273 */
274 REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
275 AR_PHY_AGC_CONTROL_ENABLE_NF);
276 REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
277 AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
278 REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
279
280 /*
281 * Wait for load to complete, should be fast, a few 10s of us.
282 * The max delay was changed from an original 250us to 10000us
283 * since 250us often results in NF load timeout and causes deaf
284 * condition during stress testing 12/12/2009
285 */
23952ec9 286 for (j = 0; j < 10000; j++) {
bbacee13
FF
287 if ((REG_READ(ah, AR_PHY_AGC_CONTROL) &
288 AR_PHY_AGC_CONTROL_NF) == 0)
289 break;
290 udelay(10);
291 }
292
293 /*
294 * We timed out waiting for the noisefloor to load, probably due to an
295 * in-progress rx. Simply return here and allow the load plenty of time
296 * to complete before the next calibration interval. We need to avoid
297 * trying to load -50 (which happens below) while the previous load is
298 * still in progress as this can cause rx deafness. Instead by returning
299 * here, the baseband nf cal will just be capped by our present
300 * noisefloor until the next calibration timer.
301 */
23952ec9 302 if (j == 10000) {
d2182b69 303 ath_dbg(common, ANY,
226afe68
JP
304 "Timeout while waiting for nf to load: AR_PHY_AGC_CONTROL=0x%x\n",
305 REG_READ(ah, AR_PHY_AGC_CONTROL));
bbacee13
FF
306 return;
307 }
308
309 /*
310 * Restore maxCCAPower register parameter again so that we're not capped
311 * by the median we just loaded. This will be initial (and max) value
312 * of next noise floor calibration the baseband does.
313 */
314 ENABLE_REGWRITE_BUFFER(ah);
315 for (i = 0; i < NUM_NF_READINGS; i++) {
316 if (chainmask & (1 << i)) {
28ef6450
RM
317 if ((i >= AR5416_MAX_CHAINS) && !conf_is_ht40(conf))
318 continue;
319
bbacee13
FF
320 val = REG_READ(ah, ah->nf_regs[i]);
321 val &= 0xFFFFFE00;
322 val |= (((u32) (-50) << 1) & 0x1ff);
323 REG_WRITE(ah, ah->nf_regs[i], val);
324 }
325 }
326 REGWRITE_BUFFER_FLUSH(ah);
bbacee13
FF
327}
328
329
f2552e28
FF
330static void ath9k_hw_nf_sanitize(struct ath_hw *ah, s16 *nf)
331{
332 struct ath_common *common = ath9k_hw_common(ah);
333 struct ath_nf_limits *limit;
334 int i;
335
336 if (IS_CHAN_2GHZ(ah->curchan))
337 limit = &ah->nf_2g;
338 else
339 limit = &ah->nf_5g;
340
341 for (i = 0; i < NUM_NF_READINGS; i++) {
342 if (!nf[i])
343 continue;
344
d2182b69 345 ath_dbg(common, CALIBRATE,
226afe68
JP
346 "NF calibrated [%s] [chain %d] is %d\n",
347 (i >= 3 ? "ext" : "ctl"), i % 3, nf[i]);
54bd5006 348
2ee0a070 349 if (nf[i] > limit->max) {
d2182b69 350 ath_dbg(common, CALIBRATE,
226afe68 351 "NF[%d] (%d) > MAX (%d), correcting to MAX\n",
2ee0a070 352 i, nf[i], limit->max);
f2552e28
FF
353 nf[i] = limit->max;
354 } else if (nf[i] < limit->min) {
d2182b69 355 ath_dbg(common, CALIBRATE,
226afe68
JP
356 "NF[%d] (%d) < MIN (%d), correcting to NOM\n",
357 i, nf[i], limit->min);
f2552e28
FF
358 nf[i] = limit->nominal;
359 }
360 }
361}
362
4254bc1c 363bool ath9k_hw_getnf(struct ath_hw *ah, struct ath9k_channel *chan)
f1dc5600 364{
c46917bb 365 struct ath_common *common = ath9k_hw_common(ah);
f1dc5600
S
366 int16_t nf, nfThresh;
367 int16_t nfarray[NUM_NF_READINGS] = { 0 };
368 struct ath9k_nfcal_hist *h;
76061abb 369 struct ieee80211_channel *c = chan->chan;
20bd2a09
FF
370 struct ath9k_hw_cal_data *caldata = ah->caldata;
371
f1dc5600 372 if (REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF) {
d2182b69 373 ath_dbg(common, CALIBRATE,
226afe68 374 "NF did not complete in calibration window\n");
4254bc1c 375 return false;
d9891c78
FF
376 }
377
378 ath9k_hw_do_getnf(ah, nfarray);
379 ath9k_hw_nf_sanitize(ah, nfarray);
380 nf = nfarray[0];
381 if (ath9k_hw_get_nf_thresh(ah, c->band, &nfThresh)
382 && nf > nfThresh) {
d2182b69 383 ath_dbg(common, CALIBRATE,
226afe68
JP
384 "noise floor failed detected; detected %d, threshold %d\n",
385 nf, nfThresh);
d9891c78
FF
386 }
387
388 if (!caldata) {
389 chan->noisefloor = nf;
390 return false;
f1dc5600
S
391 }
392
20bd2a09 393 h = caldata->nfCalHist;
4b9b42bf 394 clear_bit(NFCAL_PENDING, &caldata->cal_flags);
70cf1533 395 ath9k_hw_update_nfcal_hist_buffer(ah, caldata, nfarray);
d9891c78 396 chan->noisefloor = h[0].privNF;
f23fba49 397 ah->noise = ath9k_hw_getchan_noise(ah, chan);
4254bc1c 398 return true;
f1dc5600 399}
1a19f77f 400EXPORT_SYMBOL(ath9k_hw_getnf);
f1dc5600 401
20bd2a09
FF
402void ath9k_init_nfcal_hist_buffer(struct ath_hw *ah,
403 struct ath9k_channel *chan)
f1dc5600 404{
20bd2a09
FF
405 struct ath9k_nfcal_hist *h;
406 s16 default_nf;
f1dc5600 407 int i, j;
f2552e28 408
bdd196a3 409 ah->caldata->channel = chan->channel;
fcb9a3de 410 ah->caldata->channelFlags = chan->channelFlags;
20bd2a09
FF
411 h = ah->caldata->nfCalHist;
412 default_nf = ath9k_hw_get_default_nf(ah, chan);
f1dc5600 413 for (i = 0; i < NUM_NF_READINGS; i++) {
20bd2a09
FF
414 h[i].currIndex = 0;
415 h[i].privNF = default_nf;
416 h[i].invalidNFcount = AR_PHY_CCA_FILTERWINDOW_LENGTH;
f1dc5600 417 for (j = 0; j < ATH9K_NF_CAL_HIST_MAX; j++) {
20bd2a09 418 h[i].nfCalBuffer[j] = default_nf;
f1dc5600
S
419 }
420 }
f1dc5600
S
421}
422
70cf1533
FF
423
424void ath9k_hw_bstuck_nfcal(struct ath_hw *ah)
425{
426 struct ath9k_hw_cal_data *caldata = ah->caldata;
427
428 if (unlikely(!caldata))
429 return;
430
431 /*
432 * If beacons are stuck, the most likely cause is interference.
433 * Triggering a noise floor calibration at this point helps the
434 * hardware adapt to a noisy environment much faster.
435 * To ensure that we recover from stuck beacons quickly, let
436 * the baseband update the internal NF value itself, similar to
437 * what is being done after a full reset.
438 */
4b9b42bf 439 if (!test_bit(NFCAL_PENDING, &caldata->cal_flags))
70cf1533
FF
440 ath9k_hw_start_nfcal(ah, true);
441 else if (!(REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF))
442 ath9k_hw_getnf(ah, ah->curchan);
443
4b9b42bf 444 set_bit(NFCAL_INTF, &caldata->cal_flags);
70cf1533
FF
445}
446EXPORT_SYMBOL(ath9k_hw_bstuck_nfcal);
447