]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/hw.h
debugfs: Pass bool pointer to debugfs_create_bool()
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / hw.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
394cf0a1 22#include <linux/io.h>
ab5c4f71 23#include <linux/firmware.h>
394cf0a1
S
24
25#include "mac.h"
26#include "ani.h"
27#include "eeprom.h"
28#include "calib.h"
394cf0a1 29#include "reg.h"
ae55099f 30#include "reg_mci.h"
394cf0a1 31#include "phy.h"
af03abec 32#include "btcoex.h"
c774d57f 33#include "dynack.h"
394cf0a1 34
203c4805 35#include "../regd.h"
3a702e49 36
394cf0a1 37#define ATHEROS_VENDOR_ID 0x168c
7976b426 38
394cf0a1
S
39#define AR5416_DEVID_PCI 0x0023
40#define AR5416_DEVID_PCIE 0x0024
41#define AR9160_DEVID_PCI 0x0027
42#define AR9280_DEVID_PCI 0x0029
43#define AR9280_DEVID_PCIE 0x002a
44#define AR9285_DEVID_PCIE 0x002b
5ffaf8a3 45#define AR2427_DEVID_PCIE 0x002c
db3cc53a
SB
46#define AR9287_DEVID_PCI 0x002d
47#define AR9287_DEVID_PCIE 0x002e
48#define AR9300_DEVID_PCIE 0x0030
b99a7be4 49#define AR9300_DEVID_AR9340 0x0031
3050c914 50#define AR9300_DEVID_AR9485_PCIE 0x0032
5a63ef0f 51#define AR9300_DEVID_AR9580 0x0033
423e38e8 52#define AR9300_DEVID_AR9462 0x0034
03689301 53#define AR9300_DEVID_AR9330 0x0035
b1233779 54#define AR9300_DEVID_QCA955X 0x0038
d4e5979c 55#define AR9485_DEVID_AR1111 0x0037
77fac465 56#define AR9300_DEVID_AR9565 0x0036
e6b1e46e 57#define AR9300_DEVID_AR953X 0x003d
2131fabb 58#define AR9300_DEVID_QCA956X 0x003f
7976b426 59
394cf0a1 60#define AR5416_AR9100_DEVID 0x000b
7976b426 61
394cf0a1
S
62#define AR_SUBVENDOR_ID_NOG 0x0e11
63#define AR_SUBVENDOR_ID_NEW_A 0x7065
64#define AR5416_MAGIC 0x19641014
65
fe12946e
VT
66#define AR9280_COEX2WIRE_SUBSYSID 0x309b
67#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
68#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
69
e3d01bfc
LR
70#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
71
cfe8cba9
LR
72#define ATH_DEFAULT_NOISE_FLOOR -95
73
04658fba 74#define ATH9K_RSSI_BAD -128
990b70ab 75
cac4220b
FF
76#define ATH9K_NUM_CHANNELS 38
77
394cf0a1 78/* Register read/write primitives */
9e4bffd2 79#define REG_WRITE(_ah, _reg, _val) \
f9f84e96 80 (_ah)->reg_ops.write((_ah), (_val), (_reg))
9e4bffd2
LR
81
82#define REG_READ(_ah, _reg) \
f9f84e96 83 (_ah)->reg_ops.read((_ah), (_reg))
394cf0a1 84
09a525d3 85#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
f9f84e96 86 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
09a525d3 87
845e03c9
FF
88#define REG_RMW(_ah, _reg, _set, _clr) \
89 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
90
20b3efd9
S
91#define ENABLE_REGWRITE_BUFFER(_ah) \
92 do { \
f9f84e96
FF
93 if ((_ah)->reg_ops.enable_write_buffer) \
94 (_ah)->reg_ops.enable_write_buffer((_ah)); \
20b3efd9
S
95 } while (0)
96
20b3efd9
S
97#define REGWRITE_BUFFER_FLUSH(_ah) \
98 do { \
f9f84e96
FF
99 if ((_ah)->reg_ops.write_flush) \
100 (_ah)->reg_ops.write_flush((_ah)); \
20b3efd9
S
101 } while (0)
102
8badb50c
OR
103#define ENABLE_REG_RMW_BUFFER(_ah) \
104 do { \
105 if ((_ah)->reg_ops.enable_rmw_buffer) \
106 (_ah)->reg_ops.enable_rmw_buffer((_ah)); \
107 } while (0)
108
109#define REG_RMW_BUFFER_FLUSH(_ah) \
110 do { \
111 if ((_ah)->reg_ops.rmw_flush) \
112 (_ah)->reg_ops.rmw_flush((_ah)); \
113 } while (0)
114
26526202
RM
115#define PR_EEP(_s, _val) \
116 do { \
5e88ba62
ZK
117 len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
118 _s, (_val)); \
26526202
RM
119 } while (0)
120
394cf0a1
S
121#define SM(_v, _f) (((_v) << _f##_S) & _f)
122#define MS(_v, _f) (((_v) & _f) >> _f##_S)
394cf0a1 123#define REG_RMW_FIELD(_a, _r, _f, _v) \
845e03c9 124 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1547da37
LR
125#define REG_READ_FIELD(_a, _r, _f) \
126 (((REG_READ(_a, _r) & _f) >> _f##_S))
394cf0a1 127#define REG_SET_BIT(_a, _r, _f) \
845e03c9 128 REG_RMW(_a, _r, (_f), 0)
394cf0a1 129#define REG_CLR_BIT(_a, _r, _f) \
845e03c9 130 REG_RMW(_a, _r, 0, (_f))
f078f209 131
e7fc6338
RM
132#define DO_DELAY(x) do { \
133 if (((++(x) % 64) == 0) && \
134 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
135 != ATH_USB)) \
136 udelay(1); \
394cf0a1 137 } while (0)
f078f209 138
a9b6b256
FF
139#define REG_WRITE_ARRAY(iniarray, column, regWr) \
140 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
a57cb45a
OR
141#define REG_READ_ARRAY(ah, array, size) \
142 ath9k_hw_read_array(ah, array, size)
f078f209 143
394cf0a1
S
144#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
145#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
146#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
147#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
1773912b 148#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
394cf0a1
S
149#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
150#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
93d36e99
MSS
151#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
152#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
153#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
154#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
155#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
156#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
157#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
158#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
159#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
160#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
f078f209 161
394cf0a1
S
162#define AR_GPIOD_MASK 0x00001FFF
163#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
f078f209 164
394cf0a1 165#define BASE_ACTIVATE_DELAY 100
0b488ac6 166#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
394cf0a1
S
167#define COEF_SCALE_S 24
168#define HT40_CHANNEL_CENTER_SHIFT 10
f078f209 169
394cf0a1
S
170#define ATH9K_ANTENNA0_CHAINMASK 0x1
171#define ATH9K_ANTENNA1_CHAINMASK 0x2
172
173#define ATH9K_NUM_DMA_DEBUG_REGS 8
174#define ATH9K_NUM_QUEUES 10
175
176#define MAX_RATE_POWER 63
0caa7b14 177#define AH_WAIT_TIMEOUT 100000 /* (us) */
f9b604f6 178#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
394cf0a1
S
179#define AH_TIME_QUANTUM 10
180#define AR_KEYTABLE_SIZE 128
d8caa839 181#define POWER_UP_TIME 10000
394cf0a1 182#define SPUR_RSSI_THRESH 40
331c5ea2
MSS
183#define UPPER_5G_SUB_BAND_START 5700
184#define MID_5G_SUB_BAND_START 5400
394cf0a1
S
185
186#define CAB_TIMEOUT_VAL 10
187#define BEACON_TIMEOUT_VAL 10
188#define MIN_BEACON_TIMEOUT_VAL 1
4ed15762 189#define SLEEP_SLOP TU_TO_USEC(3)
394cf0a1
S
190
191#define INIT_CONFIG_STATUS 0x00000000
192#define INIT_RSSI_THR 0x00000700
193#define INIT_BCON_CNTRL_REG 0x00000000
194
195#define TU_TO_USEC(_tu) ((_tu) << 10)
196
ceb26445
VT
197#define ATH9K_HW_RX_HP_QDEPTH 16
198#define ATH9K_HW_RX_LP_QDEPTH 128
199
0e44d48c
MSS
200#define PAPRD_GAIN_TABLE_ENTRIES 32
201#define PAPRD_TABLE_SZ 24
202#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
717f6bed 203
01c78533
MSS
204/*
205 * Wake on Wireless
206 */
207
208/* Keep Alive Frame */
209#define KAL_FRAME_LEN 28
210#define KAL_FRAME_TYPE 0x2 /* data frame */
211#define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
212#define KAL_DURATION_ID 0x3d
213#define KAL_NUM_DATA_WORDS 6
214#define KAL_NUM_DESC_WORDS 12
215#define KAL_ANTENNA_MODE 1
216#define KAL_TO_DS 1
bb631314 217#define KAL_DELAY 4 /* delay of 4ms between 2 KAL frames */
01c78533
MSS
218#define KAL_TIMEOUT 900
219
220#define MAX_PATTERN_SIZE 256
221#define MAX_PATTERN_MASK_SIZE 32
12a44422
SM
222#define MAX_NUM_PATTERN 16
223#define MAX_NUM_PATTERN_LEGACY 8
01c78533
MSS
224#define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
225 deauthenticate packets */
226
227/*
228 * WoW trigger mapping to hardware code
229 */
230
231#define AH_WOW_USER_PATTERN_EN BIT(0)
232#define AH_WOW_MAGIC_PATTERN_EN BIT(1)
233#define AH_WOW_LINK_CHANGE BIT(2)
234#define AH_WOW_BEACON_MISS BIT(3)
235
066dae93 236enum ath_hw_txq_subtype {
78063d81
FF
237 ATH_TXQ_AC_BK = 0,
238 ATH_TXQ_AC_BE = 1,
066dae93
FF
239 ATH_TXQ_AC_VI = 2,
240 ATH_TXQ_AC_VO = 3,
241};
242
13ce3e99
LR
243enum ath_ini_subsys {
244 ATH_INI_PRE = 0,
245 ATH_INI_CORE,
246 ATH_INI_POST,
247 ATH_INI_NUM_SPLIT,
248};
249
394cf0a1 250enum ath9k_hw_caps {
364734fa
FF
251 ATH9K_HW_CAP_HT = BIT(0),
252 ATH9K_HW_CAP_RFSILENT = BIT(1),
1b2538b2
MSS
253 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
254 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
255 ATH9K_HW_CAP_EDMA = BIT(4),
256 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
257 ATH9K_HW_CAP_LDPC = BIT(6),
258 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
259 ATH9K_HW_CAP_SGI_20 = BIT(8),
1b2538b2
MSS
260 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
261 ATH9K_HW_CAP_2GHZ = BIT(11),
262 ATH9K_HW_CAP_5GHZ = BIT(12),
263 ATH9K_HW_CAP_APM = BIT(13),
935477ed 264#ifdef CONFIG_ATH9K_PCOEM
1b2538b2
MSS
265 ATH9K_HW_CAP_RTT = BIT(14),
266 ATH9K_HW_CAP_MCI = BIT(15),
935477ed
FF
267 ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
268#else
269 ATH9K_HW_CAP_RTT = 0,
270 ATH9K_HW_CAP_MCI = 0,
935477ed
FF
271 ATH9K_HW_CAP_BT_ANT_DIV = 0,
272#endif
273 ATH9K_HW_CAP_DFS = BIT(18),
274 ATH9K_HW_CAP_PAPRD = BIT(19),
275 ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
394cf0a1 276};
f078f209 277
8e981389
MSS
278/*
279 * WoW device capabilities
280 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
281 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
282 * an exact user defined pattern or de-authentication/disassoc pattern.
283 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
284 * bytes of the pattern for user defined pattern, de-authentication and
285 * disassociation patterns for all types of possible frames recieved
286 * of those types.
287 */
288
41fe8837
SM
289struct ath9k_hw_wow {
290 u32 wow_event_mask;
a28815db 291 u32 wow_event_mask2;
12a44422 292 u8 max_patterns;
41fe8837
SM
293};
294
394cf0a1
S
295struct ath9k_hw_capabilities {
296 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
394cf0a1
S
297 u16 rts_aggr_limit;
298 u8 tx_chainmask;
299 u8 rx_chainmask;
ee79ccd9 300 u8 chip_chainmask;
47c80de6
VT
301 u8 max_txchains;
302 u8 max_rxchains;
394cf0a1 303 u8 num_gpio_pins;
ceb26445
VT
304 u8 rx_hp_qdepth;
305 u8 rx_lp_qdepth;
306 u8 rx_status_len;
162c3be3 307 u8 tx_desc_len;
5088c2f1 308 u8 txs_len;
394cf0a1 309};
f078f209 310
4598702d
SM
311#define AR_NO_SPUR 0x8000
312#define AR_BASE_FREQ_2GHZ 2300
313#define AR_BASE_FREQ_5GHZ 4900
314#define AR_SPUR_FEEQ_BOUND_HT40 19
315#define AR_SPUR_FEEQ_BOUND_HT20 10
316
317enum ath9k_hw_hang_checks {
318 HW_BB_WATCHDOG = BIT(0),
319 HW_PHYRESTART_CLC_WAR = BIT(1),
320 HW_BB_RIFS_HANG = BIT(2),
321 HW_BB_DFS_HANG = BIT(3),
322 HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
323 HW_MAC_HANG = BIT(5),
324};
325
e519f78f
SM
326#define AR_PCIE_PLL_PWRSAVE_CONTROL BIT(0)
327#define AR_PCIE_PLL_PWRSAVE_ON_D3 BIT(1)
328#define AR_PCIE_PLL_PWRSAVE_ON_D0 BIT(2)
329#define AR_PCIE_CDR_PWRSAVE_ON_D3 BIT(3)
330#define AR_PCIE_CDR_PWRSAVE_ON_D0 BIT(4)
331
394cf0a1
S
332struct ath9k_ops_config {
333 int dma_beacon_response_time;
334 int sw_beacon_response_time;
621a5f7a 335 bool cwm_ignore_extcca;
394cf0a1 336 u32 pcie_waen;
394cf0a1 337 u8 analog_shiftreg;
394cf0a1
S
338 u32 ofdm_trig_low;
339 u32 ofdm_trig_high;
340 u32 cck_trig_high;
341 u32 cck_trig_low;
621a5f7a 342 bool enable_paprd;
394cf0a1 343 int serialize_regmode;
0ce024cb 344 bool rx_intr_mitigation;
55e82df4 345 bool tx_intr_mitigation;
f4709fdf 346 u8 max_txtrig_level;
e36b27af 347 u16 ani_poll_interval; /* ANI poll interval in ms */
4598702d 348 u16 hw_hang_checks;
a64e1a45
SM
349 u16 rimt_first;
350 u16 rimt_last;
9b60b64b
SM
351
352 /* Platform specific config */
b380a43b 353 u32 aspm_l1_fix;
9b60b64b 354 u32 xlna_gpio;
31fd216d 355 u32 ant_ctrl_comm2g_switch_enable;
9b60b64b 356 bool xatten_margin_cfg;
e083a42e 357 bool alt_mingainidx;
656cd75c 358 u8 pll_pwrsave;
0f978bfa 359 bool tx_gain_buffalo;
aeeb2065 360 bool led_active_high;
394cf0a1 361};
f078f209 362
394cf0a1
S
363enum ath9k_int {
364 ATH9K_INT_RX = 0x00000001,
365 ATH9K_INT_RXDESC = 0x00000002,
b5c80475
FF
366 ATH9K_INT_RXHP = 0x00000001,
367 ATH9K_INT_RXLP = 0x00000002,
394cf0a1
S
368 ATH9K_INT_RXNOFRM = 0x00000008,
369 ATH9K_INT_RXEOL = 0x00000010,
370 ATH9K_INT_RXORN = 0x00000020,
371 ATH9K_INT_TX = 0x00000040,
372 ATH9K_INT_TXDESC = 0x00000080,
373 ATH9K_INT_TIM_TIMER = 0x00000100,
2ee4bd1e 374 ATH9K_INT_MCI = 0x00000200,
aea702b7 375 ATH9K_INT_BB_WATCHDOG = 0x00000400,
394cf0a1
S
376 ATH9K_INT_TXURN = 0x00000800,
377 ATH9K_INT_MIB = 0x00001000,
378 ATH9K_INT_RXPHY = 0x00004000,
379 ATH9K_INT_RXKCM = 0x00008000,
380 ATH9K_INT_SWBA = 0x00010000,
381 ATH9K_INT_BMISS = 0x00040000,
382 ATH9K_INT_BNR = 0x00100000,
383 ATH9K_INT_TIM = 0x00200000,
384 ATH9K_INT_DTIM = 0x00400000,
385 ATH9K_INT_DTIMSYNC = 0x00800000,
386 ATH9K_INT_GPIO = 0x01000000,
387 ATH9K_INT_CABEND = 0x02000000,
4af9cf4f 388 ATH9K_INT_TSFOOR = 0x04000000,
ff155a45 389 ATH9K_INT_GENTIMER = 0x08000000,
394cf0a1
S
390 ATH9K_INT_CST = 0x10000000,
391 ATH9K_INT_GTT = 0x20000000,
392 ATH9K_INT_FATAL = 0x40000000,
393 ATH9K_INT_GLOBAL = 0x80000000,
394 ATH9K_INT_BMISC = ATH9K_INT_TIM |
395 ATH9K_INT_DTIM |
396 ATH9K_INT_DTIMSYNC |
4af9cf4f 397 ATH9K_INT_TSFOOR |
394cf0a1
S
398 ATH9K_INT_CABEND,
399 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
400 ATH9K_INT_RXDESC |
401 ATH9K_INT_RXEOL |
402 ATH9K_INT_RXORN |
403 ATH9K_INT_TXURN |
404 ATH9K_INT_TXDESC |
405 ATH9K_INT_MIB |
406 ATH9K_INT_RXPHY |
407 ATH9K_INT_RXKCM |
408 ATH9K_INT_SWBA |
409 ATH9K_INT_BMISS |
410 ATH9K_INT_GPIO,
411 ATH9K_INT_NOCARD = 0xffffffff
412};
f078f209 413
324c74ad 414#define MAX_RTT_TABLE_ENTRY 6
5f0c04ea 415#define MAX_IQCAL_MEASUREMENT 8
77a5a664 416#define MAX_CL_TAB_ENTRY 16
96da6fdd 417#define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
5f0c04ea 418
4b9b42bf
SM
419enum ath9k_cal_flags {
420 RTT_DONE,
421 PAPRD_PACKET_SENT,
422 PAPRD_DONE,
423 NFCAL_PENDING,
424 NFCAL_INTF,
425 TXIQCAL_DONE,
426 TXCLCAL_DONE,
3001f0d0 427 SW_PKDET_DONE,
4b9b42bf
SM
428};
429
20bd2a09 430struct ath9k_hw_cal_data {
394cf0a1 431 u16 channel;
6b21fd20 432 u16 channelFlags;
4b9b42bf 433 unsigned long cal_flags;
394cf0a1 434 int32_t CalValid;
394cf0a1
S
435 int8_t iCoff;
436 int8_t qCoff;
3001f0d0 437 u8 caldac[2];
717f6bed
FF
438 u16 small_signal_gain[AR9300_MAX_CHAINS];
439 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
5f0c04ea
RM
440 u32 num_measures[AR9300_MAX_CHAINS];
441 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
77a5a664 442 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
8a90555f 443 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
20bd2a09
FF
444 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
445};
446
447struct ath9k_channel {
448 struct ieee80211_channel *chan;
449 u16 channel;
6b21fd20 450 u16 channelFlags;
d9891c78 451 s16 noisefloor;
394cf0a1 452};
f078f209 453
6b21fd20
FF
454#define CHANNEL_5GHZ BIT(0)
455#define CHANNEL_HALF BIT(1)
456#define CHANNEL_QUARTER BIT(2)
457#define CHANNEL_HT BIT(3)
458#define CHANNEL_HT40PLUS BIT(4)
459#define CHANNEL_HT40MINUS BIT(5)
460
461#define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
462#define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
463
464#define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
465#define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
6b42e8d0 466#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
6b21fd20
FF
467 (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
468
469#define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
470
471#define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
472
473#define IS_CHAN_HT40(_c) \
474 (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
475
476#define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
477#define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
394cf0a1
S
478
479enum ath9k_power_mode {
480 ATH9K_PM_AWAKE = 0,
481 ATH9K_PM_FULL_SLEEP,
482 ATH9K_PM_NETWORK_SLEEP,
483 ATH9K_PM_UNDEFINED
484};
f078f209 485
394cf0a1
S
486enum ser_reg_mode {
487 SER_REG_MODE_OFF = 0,
488 SER_REG_MODE_ON = 1,
489 SER_REG_MODE_AUTO = 2,
490};
f078f209 491
ad7b8060
VT
492enum ath9k_rx_qtype {
493 ATH9K_RX_QUEUE_HP,
494 ATH9K_RX_QUEUE_LP,
495 ATH9K_RX_QUEUE_MAX,
496};
497
394cf0a1
S
498struct ath9k_beacon_state {
499 u32 bs_nexttbtt;
500 u32 bs_nextdtim;
501 u32 bs_intval;
4af9cf4f 502#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
394cf0a1 503 u32 bs_dtimperiod;
394cf0a1
S
504 u16 bs_bmissthreshold;
505 u32 bs_sleepduration;
4af9cf4f 506 u32 bs_tsfoor_threshold;
394cf0a1 507};
f078f209 508
394cf0a1
S
509struct chan_centers {
510 u16 synth_center;
511 u16 ctl_center;
512 u16 ext_center;
513};
f078f209 514
394cf0a1
S
515enum {
516 ATH9K_RESET_POWER_ON,
517 ATH9K_RESET_WARM,
518 ATH9K_RESET_COLD,
519};
f078f209 520
d535a42a
S
521struct ath9k_hw_version {
522 u32 magic;
523 u16 devid;
524 u16 subvendorid;
525 u32 macVersion;
526 u16 macRev;
527 u16 phyRev;
528 u16 analog5GhzRev;
529 u16 analog2GhzRev;
0b5ead91 530 enum ath_usb_dev usbdev;
d535a42a 531};
394cf0a1 532
ff155a45
VT
533/* Generic TSF timer definitions */
534
535#define ATH_MAX_GEN_TIMER 16
536
537#define AR_GENTMR_BIT(_index) (1 << (_index))
538
ff155a45
VT
539struct ath_gen_timer_configuration {
540 u32 next_addr;
541 u32 period_addr;
542 u32 mode_addr;
543 u32 mode_mask;
544};
545
546struct ath_gen_timer {
547 void (*trigger)(void *arg);
548 void (*overflow)(void *arg);
549 void *arg;
550 u8 index;
551};
552
553struct ath_gen_timer_table {
ff155a45 554 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
c67ce339 555 u16 timer_mask;
f4c34af4 556 bool tsf2_enabled;
ff155a45
VT
557};
558
21cc630f
VT
559struct ath_hw_antcomb_conf {
560 u8 main_lna_conf;
561 u8 alt_lna_conf;
562 u8 fast_div_bias;
c6ba9feb
MSS
563 u8 main_gaintb;
564 u8 alt_gaintb;
565 int lna1_lna2_delta;
f96bd2ad 566 int lna1_lna2_switch_delta;
8afbcc8b 567 u8 div_group;
21cc630f
VT
568};
569
4e8c14e9
FF
570/**
571 * struct ath_hw_radar_conf - radar detection initialization parameters
572 *
573 * @pulse_inband: threshold for checking the ratio of in-band power
574 * to total power for short radar pulses (half dB steps)
575 * @pulse_inband_step: threshold for checking an in-band power to total
576 * power ratio increase for short radar pulses (half dB steps)
577 * @pulse_height: threshold for detecting the beginning of a short
578 * radar pulse (dB step)
579 * @pulse_rssi: threshold for detecting if a short radar pulse is
580 * gone (dB step)
581 * @pulse_maxlen: maximum pulse length (0.8 us steps)
582 *
583 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
584 * @radar_inband: threshold for checking the ratio of in-band power
585 * to total power for long radar pulses (half dB steps)
586 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
587 *
588 * @ext_channel: enable extension channel radar detection
589 */
590struct ath_hw_radar_conf {
591 unsigned int pulse_inband;
592 unsigned int pulse_inband_step;
593 unsigned int pulse_height;
594 unsigned int pulse_rssi;
595 unsigned int pulse_maxlen;
596
597 unsigned int radar_rssi;
598 unsigned int radar_inband;
599 int fir_power;
600
601 bool ext_channel;
602};
603
d70357d5
LR
604/**
605 * struct ath_hw_private_ops - callbacks used internally by hardware code
606 *
607 * This structure contains private callbacks designed to only be used internally
608 * by the hardware core.
609 *
795f5e2c
LR
610 * @init_cal_settings: setup types of calibrations supported
611 * @init_cal: starts actual calibration
612 *
991312d8 613 * @init_mode_gain_regs: Initialize TX/RX gain registers
8fe65368
LR
614 *
615 * @rf_set_freq: change frequency
616 * @spur_mitigate_freq: spur mitigation
8fe65368 617 * @set_rf_regs:
64773964
LR
618 * @compute_pll_control: compute the PLL control value to use for
619 * AR_RTC_PLL_CONTROL for a given channel
795f5e2c
LR
620 * @setup_calibration: set up calibration
621 * @iscal_supported: used to query if a type of calibration is supported
ac0bb767 622 *
e36b27af
LR
623 * @ani_cache_ini_regs: cache the values for ANI from the initial
624 * register settings through the register initialization.
d70357d5
LR
625 */
626struct ath_hw_private_ops {
4598702d 627 void (*init_hang_checks)(struct ath_hw *ah);
990de2b2
SM
628 bool (*detect_mac_hang)(struct ath_hw *ah);
629 bool (*detect_bb_hang)(struct ath_hw *ah);
630
795f5e2c 631 /* Calibration ops */
d70357d5 632 void (*init_cal_settings)(struct ath_hw *ah);
795f5e2c
LR
633 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
634
991312d8 635 void (*init_mode_gain_regs)(struct ath_hw *ah);
795f5e2c
LR
636 void (*setup_calibration)(struct ath_hw *ah,
637 struct ath9k_cal_list *currCal);
8fe65368
LR
638
639 /* PHY ops */
640 int (*rf_set_freq)(struct ath_hw *ah,
641 struct ath9k_channel *chan);
642 void (*spur_mitigate_freq)(struct ath_hw *ah,
643 struct ath9k_channel *chan);
8fe65368
LR
644 bool (*set_rf_regs)(struct ath_hw *ah,
645 struct ath9k_channel *chan,
646 u16 modesIndex);
647 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
648 void (*init_bb)(struct ath_hw *ah,
649 struct ath9k_channel *chan);
650 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
651 void (*olc_init)(struct ath_hw *ah);
652 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
653 void (*mark_phy_inactive)(struct ath_hw *ah);
654 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
655 bool (*rfbus_req)(struct ath_hw *ah);
656 void (*rfbus_done)(struct ath_hw *ah);
8fe65368 657 void (*restore_chainmask)(struct ath_hw *ah);
64773964
LR
658 u32 (*compute_pll_control)(struct ath_hw *ah,
659 struct ath9k_channel *chan);
c16fcb49
FF
660 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
661 int param);
641d9921 662 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
4e8c14e9
FF
663 void (*set_radar_params)(struct ath_hw *ah,
664 struct ath_hw_radar_conf *conf);
5f0c04ea
RM
665 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
666 u8 *ini_reloaded);
ac0bb767
LR
667
668 /* ANI */
e36b27af 669 void (*ani_cache_ini_regs)(struct ath_hw *ah);
637625f2
SM
670
671#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
672 bool (*is_aic_enabled)(struct ath_hw *ah);
673#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
d70357d5
LR
674};
675
e93d083f
SW
676/**
677 * struct ath_spec_scan - parameters for Atheros spectral scan
678 *
679 * @enabled: enable/disable spectral scan
680 * @short_repeat: controls whether the chip is in spectral scan mode
681 * for 4 usec (enabled) or 204 usec (disabled)
682 * @count: number of scan results requested. There are special meanings
683 * in some chip revisions:
684 * AR92xx: highest bit set (>=128) for endless mode
685 * (spectral scan won't stopped until explicitly disabled)
686 * AR9300 and newer: 0 for endless mode
687 * @endless: true if endless mode is intended. Otherwise, count value is
688 * corrected to the next possible value.
689 * @period: time duration between successive spectral scan entry points
690 * (period*256*Tclk). Tclk = ath_common->clockrate
691 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
692 *
693 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
694 * Typically it's 44MHz in 2/5GHz on later chips, but there's
695 * a "fast clock" check for this in 5GHz.
696 *
697 */
698struct ath_spec_scan {
699 bool enabled;
700 bool short_repeat;
701 bool endless;
702 u8 count;
703 u8 period;
704 u8 fft_period;
705};
706
d70357d5
LR
707/**
708 * struct ath_hw_ops - callbacks used by hardware code and driver code
709 *
710 * This structure contains callbacks designed to to be used internally by
711 * hardware code and also by the lower level driver.
712 *
713 * @config_pci_powersave:
795f5e2c 714 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
e93d083f
SW
715 *
716 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
717 * @spectral_scan_trigger: trigger a spectral scan run
718 * @spectral_scan_wait: wait for a spectral scan run to finish
d70357d5
LR
719 */
720struct ath_hw_ops {
721 void (*config_pci_powersave)(struct ath_hw *ah,
84c87dc8 722 bool power_off);
cee1f625 723 void (*rx_enable)(struct ath_hw *ah);
87d5efbb 724 void (*set_desc_link)(void *ds, u32 link);
7b8aaead
FF
725 int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
726 u8 rxchainmask, bool longcal);
6a4d05dc
FF
727 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
728 u32 *sync_cause_p);
2b63a41d
FF
729 void (*set_txdesc)(struct ath_hw *ah, void *ds,
730 struct ath_tx_info *i);
cc610ac0
VT
731 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
732 struct ath_tx_status *ts);
315dd114 733 int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
69de3721
MSS
734 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
735 struct ath_hw_antcomb_conf *antconf);
736 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
737 struct ath_hw_antcomb_conf *antconf);
e93d083f
SW
738 void (*spectral_scan_config)(struct ath_hw *ah,
739 struct ath_spec_scan *param);
740 void (*spectral_scan_trigger)(struct ath_hw *ah);
741 void (*spectral_scan_wait)(struct ath_hw *ah);
36e8825e 742
89f927af
LR
743 void (*tx99_start)(struct ath_hw *ah, u32 qnum);
744 void (*tx99_stop)(struct ath_hw *ah);
745 void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
746
36e8825e
SM
747#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
748 void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
749#endif
d70357d5
LR
750};
751
f2552e28
FF
752struct ath_nf_limits {
753 s16 max;
754 s16 min;
755 s16 nominal;
756};
757
8ad74c4d
RM
758enum ath_cal_list {
759 TX_IQ_CAL = BIT(0),
760 TX_IQ_ON_AGC_CAL = BIT(1),
761 TX_CL_CAL = BIT(2),
762};
763
97dcec57
SM
764/* ah_flags */
765#define AH_USE_EEPROM 0x1
766#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
a126ff51 767#define AH_FASTCC 0x4
a59dadbe 768#define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
97dcec57 769
cbe61d8a 770struct ath_hw {
f9f84e96
FF
771 struct ath_ops reg_ops;
772
c1b976d2 773 struct device *dev;
b002a4a9 774 struct ieee80211_hw *hw;
27c51f1a 775 struct ath_common common;
cbe61d8a 776 struct ath9k_hw_version hw_version;
2660b81a
S
777 struct ath9k_ops_config config;
778 struct ath9k_hw_capabilities caps;
cac4220b 779 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
2660b81a 780 struct ath9k_channel *curchan;
394cf0a1 781
cbe61d8a
S
782 union {
783 struct ar5416_eeprom_def def;
784 struct ar5416_eeprom_4k map4k;
475f5989 785 struct ar9287_eeprom map9287;
15c9ee7a 786 struct ar9300_eeprom ar9300_eep;
2660b81a 787 } eeprom;
f74df6fb 788 const struct eeprom_ops *eep_ops;
cbe61d8a 789
e6510b11
CYY
790 bool sw_mgmt_crypto_tx;
791 bool sw_mgmt_crypto_rx;
2660b81a 792 bool is_pciexpress;
d4930086 793 bool aspm_enabled;
5f841b41 794 bool is_monitoring;
2eb46d9b 795 bool need_an_top2_fixup;
2660b81a 796 u16 tx_trig_level;
f2552e28 797
bbacee13 798 u32 nf_regs[6];
f2552e28
FF
799 struct ath_nf_limits nf_2g;
800 struct ath_nf_limits nf_5g;
2660b81a
S
801 u16 rfsilent;
802 u32 rfkill_gpio;
803 u32 rfkill_polarity;
cbe61d8a 804 u32 ah_flags;
394cf0a1 805
ceb26a60 806 bool reset_power_on;
d7e7d229
LR
807 bool htc_reset_init;
808
2660b81a
S
809 enum nl80211_iftype opmode;
810 enum ath9k_power_mode power_mode;
f078f209 811
f23fba49 812 s8 noise;
20bd2a09 813 struct ath9k_hw_cal_data *caldata;
a13883b0 814 struct ath9k_pacal_info pacal_info;
2660b81a
S
815 struct ar5416Stats stats;
816 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
817
3069168c 818 enum ath9k_int imask;
74bad5cb 819 u32 imrs2_reg;
2660b81a
S
820 u32 txok_interrupt_mask;
821 u32 txerr_interrupt_mask;
822 u32 txdesc_interrupt_mask;
823 u32 txeol_interrupt_mask;
824 u32 txurn_interrupt_mask;
e8fe7336 825 atomic_t intr_ref_cnt;
2660b81a 826 bool chip_fullsleep;
5f0c04ea 827 u32 modes_index;
6a2b9e8c
S
828
829 /* Calibration */
6497827f 830 u32 supp_cals;
cbfe9468
S
831 struct ath9k_cal_list iq_caldata;
832 struct ath9k_cal_list adcgain_caldata;
cbfe9468
S
833 struct ath9k_cal_list adcdc_caldata;
834 struct ath9k_cal_list *cal_list;
835 struct ath9k_cal_list *cal_list_last;
836 struct ath9k_cal_list *cal_list_curr;
2660b81a
S
837#define totalPowerMeasI meas0.unsign
838#define totalPowerMeasQ meas1.unsign
839#define totalIqCorrMeas meas2.sign
840#define totalAdcIOddPhase meas0.unsign
841#define totalAdcIEvenPhase meas1.unsign
842#define totalAdcQOddPhase meas2.unsign
843#define totalAdcQEvenPhase meas3.unsign
844#define totalAdcDcOffsetIOddPhase meas0.sign
845#define totalAdcDcOffsetIEvenPhase meas1.sign
846#define totalAdcDcOffsetQOddPhase meas2.sign
847#define totalAdcDcOffsetQEvenPhase meas3.sign
f078f209
LR
848 union {
849 u32 unsign[AR5416_MAX_CHAINS];
850 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 851 } meas0;
f078f209
LR
852 union {
853 u32 unsign[AR5416_MAX_CHAINS];
854 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 855 } meas1;
f078f209
LR
856 union {
857 u32 unsign[AR5416_MAX_CHAINS];
858 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 859 } meas2;
f078f209
LR
860 union {
861 u32 unsign[AR5416_MAX_CHAINS];
862 int32_t sign[AR5416_MAX_CHAINS];
2660b81a
S
863 } meas3;
864 u16 cal_samples;
8ad74c4d 865 u8 enabled_cals;
6a2b9e8c 866
2660b81a
S
867 u32 sta_id1_defaults;
868 u32 misc_mode;
6a2b9e8c 869
d70357d5
LR
870 /* Private to hardware code */
871 struct ath_hw_private_ops private_ops;
872 /* Accessed by the lower level driver */
873 struct ath_hw_ops ops;
874
e68a060b 875 /* Used to program the radio on non single-chip devices */
2660b81a 876 u32 *analogBank6Data;
2660b81a 877
e239d859 878 int coverage_class;
2660b81a 879 u32 slottime;
2660b81a 880 u32 globaltxtimeout;
6a2b9e8c
S
881
882 /* ANI */
2660b81a 883 u32 aniperiod;
2660b81a 884 enum ath9k_ani_cmd ani_function;
424749c7 885 u32 ani_skip_count;
c24bd362 886 struct ar5416AniState ani;
2660b81a 887
dbccdd1d 888#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
766ec4a9 889 struct ath_btcoex_hw btcoex_hw;
dbccdd1d 890#endif
af03abec 891
2660b81a 892 u32 intr_txqs;
2660b81a
S
893 u8 txchainmask;
894 u8 rxchainmask;
895
c5d0855a
FF
896 struct ath_hw_radar_conf radar_conf;
897
8bd1d07f
SB
898 u32 originalGain[22];
899 int initPDADC;
900 int PDADCdelta;
6de66dd9 901 int led_pin;
691680b8
FF
902 u32 gpio_mask;
903 u32 gpio_val;
8bd1d07f 904
4a878b9f 905 struct ar5416IniArray ini_dfs;
2660b81a
S
906 struct ar5416IniArray iniModes;
907 struct ar5416IniArray iniCommon;
2660b81a 908 struct ar5416IniArray iniBB_RfGain;
2660b81a 909 struct ar5416IniArray iniBank6;
2660b81a
S
910 struct ar5416IniArray iniAddac;
911 struct ar5416IniArray iniPcieSerdes;
13ce3e99 912 struct ar5416IniArray iniPcieSerdesLowPower;
c7d36f9f
FF
913 struct ar5416IniArray iniModesFastClock;
914 struct ar5416IniArray iniAdditional;
2660b81a 915 struct ar5416IniArray iniModesRxGain;
8bc45c6b 916 struct ar5416IniArray ini_modes_rx_gain_bounds;
2660b81a 917 struct ar5416IniArray iniModesTxGain;
193cd458
S
918 struct ar5416IniArray iniCckfirNormal;
919 struct ar5416IniArray iniCckfirJapan2484;
70807e99 920 struct ar5416IniArray iniModes_9271_ANI_reg;
ce407afc 921 struct ar5416IniArray ini_radio_post_sys2ant;
51dbd0a8 922 struct ar5416IniArray ini_modes_rxgain_5g_xlna;
c177fabe
SM
923 struct ar5416IniArray ini_modes_rxgain_bb_core;
924 struct ar5416IniArray ini_modes_rxgain_bb_postamble;
ff155a45 925
13ce3e99
LR
926 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
927 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
928 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
929 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
930
ff155a45
VT
931 u32 intr_gen_timer_trigger;
932 u32 intr_gen_timer_thresh;
933 struct ath_gen_timer_table hw_gen_timers;
744d4025
VT
934
935 struct ar9003_txs *ts_ring;
744d4025
VT
936 u32 ts_paddr_start;
937 u32 ts_paddr_end;
938 u16 ts_tail;
016c2177 939 u16 ts_size;
aea702b7
LR
940
941 u32 bb_watchdog_last_status;
942 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
51ac8cbb 943 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
717f6bed 944
1bf38661
FF
945 unsigned int paprd_target_power;
946 unsigned int paprd_training_power;
7072bf62 947 unsigned int paprd_ratemask;
f1a8abb0 948 unsigned int paprd_ratemask_ht40;
45ef6a0b 949 bool paprd_table_write_done;
717f6bed
FF
950 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
951 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9a658d2b
LR
952 /*
953 * Store the permanent value of Reg 0x4004in WARegVal
954 * so we dont have to R/M/W. We should not be reading
955 * this register when in sleep states.
956 */
957 u32 WARegVal;
6ee63f55
SB
958
959 /* Enterprise mode cap */
960 u32 ent_mode;
f2f5f2a1 961
e60001e7 962#ifdef CONFIG_ATH9K_WOW
41fe8837 963 struct ath9k_hw_wow wow;
01c78533 964#endif
f2f5f2a1 965 bool is_clk_25mhz;
3762561a 966 int (*get_mac_revision)(void);
7d95847c 967 int (*external_reset)(void);
3468968e
FF
968 bool disable_2ghz;
969 bool disable_5ghz;
ab5c4f71
GJ
970
971 const struct firmware *eeprom_blob;
c774d57f
LB
972
973 struct ath_dynack dynack;
23f53dd3
LB
974
975 bool tpc_enabled;
976 u8 tx_power[Ar5416RateSize];
977 u8 tx_power_stbc[Ar5416RateSize];
f078f209 978};
f078f209 979
0cb9e06b
FF
980struct ath_bus_ops {
981 enum ath_bus_type ath_bus_type;
982 void (*read_cachesize)(struct ath_common *common, int *csz);
983 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
984 void (*bt_coex_prep)(struct ath_common *common);
d4930086 985 void (*aspm_init)(struct ath_common *common);
0cb9e06b
FF
986};
987
9e4bffd2
LR
988static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
989{
990 return &ah->common;
991}
992
993static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
994{
995 return &(ath9k_hw_common(ah)->regulatory);
996}
997
d70357d5
LR
998static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
999{
1000 return &ah->private_ops;
1001}
1002
1003static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
1004{
1005 return &ah->ops;
1006}
1007
895ad7eb
VT
1008static inline u8 get_streams(int mask)
1009{
1010 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
1011}
1012
f637cfd6 1013/* Initialization, Detach, Reset */
285f2dda 1014void ath9k_hw_deinit(struct ath_hw *ah);
f637cfd6 1015int ath9k_hw_init(struct ath_hw *ah);
cbe61d8a 1016int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
caed6579 1017 struct ath9k_hw_cal_data *caldata, bool fastcc);
a9a29ce6 1018int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8fe65368 1019u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
394cf0a1 1020
394cf0a1 1021/* GPIO / RFKILL / Antennae */
cbe61d8a
S
1022void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
1023u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
1024void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
394cf0a1 1025 u32 ah_signal_type);
cbe61d8a 1026void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
61b559de 1027void ath9k_hw_request_gpio(struct ath_hw *ah, u32 gpio, const char *label);
cbe61d8a 1028void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
394cf0a1
S
1029
1030/* General Operation */
7c5adc8d
FF
1031void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
1032 int hw_delay);
0caa7b14 1033bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
0166b4be 1034void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
a9b6b256 1035 int column, unsigned int *writecnt);
a57cb45a 1036void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size);
394cf0a1 1037u32 ath9k_hw_reverse_bits(u32 val, u32 n);
4f0fc7c3 1038u16 ath9k_hw_computetxtime(struct ath_hw *ah,
545750d3 1039 u8 phy, int kbps,
394cf0a1 1040 u32 frameLen, u16 rateix, bool shortPreamble);
cbe61d8a 1041void ath9k_hw_get_channel_centers(struct ath_hw *ah,
394cf0a1
S
1042 struct ath9k_channel *chan,
1043 struct chan_centers *centers);
cbe61d8a
S
1044u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1045void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1046bool ath9k_hw_phy_disable(struct ath_hw *ah);
1047bool ath9k_hw_disable(struct ath_hw *ah);
de40f316 1048void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
cbe61d8a
S
1049void ath9k_hw_setopmode(struct ath_hw *ah);
1050void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
f2b2143e 1051void ath9k_hw_write_associd(struct ath_hw *ah);
dd347f2f 1052u32 ath9k_hw_gettsf32(struct ath_hw *ah);
cbe61d8a
S
1053u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1054void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1055void ath9k_hw_reset_tsf(struct ath_hw *ah);
8d7e09dd 1056u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
60ca9f87 1057void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
0005baf4 1058void ath9k_hw_init_global_settings(struct ath_hw *ah);
b84628eb 1059u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
e4744ec7 1060void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
cbe61d8a
S
1061void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1062void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
394cf0a1 1063 const struct ath9k_beacon_state *bs);
1e516ca7 1064void ath9k_hw_check_nav(struct ath_hw *ah);
c9c99e5e 1065bool ath9k_hw_check_alive(struct ath_hw *ah);
a91d75ae 1066
9ecdef4b 1067bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
a91d75ae 1068
ff155a45
VT
1069/* Generic hw timer primitives */
1070struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1071 void (*trigger)(void *),
1072 void (*overflow)(void *),
1073 void *arg,
1074 u8 timer_index);
cd9bf689
LR
1075void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1076 struct ath_gen_timer *timer,
1077 u32 timer_next,
1078 u32 timer_period);
f4c34af4 1079void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
cd9bf689
LR
1080void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1081
ff155a45
VT
1082void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1083void ath_gen_timer_isr(struct ath_hw *hw);
1084
f934c4d9 1085void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
2da4f01a 1086
8fe65368
LR
1087/* PHY */
1088void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1089 u32 *coef_mantissa, u32 *coef_exponent);
64ea57d0
GJ
1090void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1091 bool test);
8fe65368 1092
ebd5a14a
LR
1093/*
1094 * Code Specific to AR5008, AR9001 or AR9002,
1095 * we stuff these here to avoid callbacks for AR9003.
1096 */
ebd5a14a 1097int ar9002_hw_rf_claim(struct ath_hw *ah);
78ec2677 1098void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
d8f492b7 1099
641d9921 1100/*
aea702b7 1101 * Code specific to AR9003, we stuff these here to avoid callbacks
641d9921
FF
1102 * for older families
1103 */
d88527d3 1104bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
aea702b7
LR
1105void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1106void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1107void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
51ac8cbb 1108void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
717f6bed
FF
1109void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1110void ar9003_paprd_populate_single_table(struct ath_hw *ah,
20bd2a09
FF
1111 struct ath9k_hw_cal_data *caldata,
1112 int chain);
1113int ar9003_paprd_create_curve(struct ath_hw *ah,
1114 struct ath9k_hw_cal_data *caldata, int chain);
36d2943b 1115void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
717f6bed
FF
1116int ar9003_paprd_init_table(struct ath_hw *ah);
1117bool ar9003_paprd_is_done(struct ath_hw *ah);
0f21ee8d 1118bool ar9003_is_paprd_enabled(struct ath_hw *ah);
4a8f1995 1119void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
23f53dd3
LB
1120void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
1121 struct ath9k_channel *chan);
f911085f
OR
1122void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
1123 struct ath9k_channel *chan, int bin);
c08267dc
LB
1124void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
1125 struct ath9k_channel *chan, int ht40_delta);
641d9921
FF
1126
1127/* Hardware family op attach helpers */
c1b976d2 1128int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8525f280
LR
1129void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1130void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8fe65368 1131
795f5e2c
LR
1132void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1133void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1134
c1b976d2 1135int ar9002_hw_attach_ops(struct ath_hw *ah);
b3950e6a
LR
1136void ar9003_hw_attach_ops(struct ath_hw *ah);
1137
c2ba3342 1138void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
6790ae7a 1139
8eb4980c 1140void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
95792178 1141void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767 1142
8e15e094
LB
1143void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
1144void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
1145void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
1146
8a309305 1147#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
44a89c82 1148void ar9003_hw_attach_aic_ops(struct ath_hw *ah);
dbccdd1d
SM
1149static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1150{
1151 return ah->btcoex_hw.enabled;
1152}
5955b2b0
SM
1153static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1154{
e1ecad78
RM
1155 return ah->common.btcoex_enabled &&
1156 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
5955b2b0
SM
1157
1158}
dbccdd1d 1159void ath9k_hw_btcoex_enable(struct ath_hw *ah);
8a309305
FF
1160static inline enum ath_btcoex_scheme
1161ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1162{
1163 return ah->btcoex_hw.scheme;
1164}
1165#else
44a89c82
SM
1166static inline void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
1167{
1168}
dbccdd1d
SM
1169static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1170{
1171 return false;
1172}
5955b2b0
SM
1173static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1174{
1175 return false;
1176}
dbccdd1d
SM
1177static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1178{
1179}
1180static inline enum ath_btcoex_scheme
1181ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1182{
1183 return ATH_BTCOEX_CFG_NONE;
1184}
64ab38df 1185#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
8a309305 1186
64875c63 1187
e60001e7 1188#ifdef CONFIG_ATH9K_WOW
6af75e4d
SM
1189int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1190 u8 *user_mask, int pattern_count,
1191 int pattern_len);
64875c63
MSS
1192u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1193void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1194#else
6af75e4d
SM
1195static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1196 u8 *user_pattern,
1197 u8 *user_mask,
1198 int pattern_count,
1199 int pattern_len)
64875c63 1200{
6af75e4d 1201 return 0;
64875c63
MSS
1202}
1203static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1204{
1205 return 0;
1206}
1207static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1208{
1209}
1210#endif
1211
73377256
LR
1212#define ATH9K_CLOCK_RATE_CCK 22
1213#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1214#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1215#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1216
f078f209 1217#endif