]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/hw.h
ath9k_hw: Add support to reuse Carrier leak calibration
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / hw.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
394cf0a1
S
22#include <linux/io.h>
23
24#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
394cf0a1
S
28#include "reg.h"
29#include "phy.h"
af03abec 30#include "btcoex.h"
394cf0a1 31
203c4805 32#include "../regd.h"
3a702e49 33
394cf0a1 34#define ATHEROS_VENDOR_ID 0x168c
7976b426 35
394cf0a1
S
36#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
5ffaf8a3 42#define AR2427_DEVID_PCIE 0x002c
db3cc53a
SB
43#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
b99a7be4 46#define AR9300_DEVID_AR9340 0x0031
3050c914 47#define AR9300_DEVID_AR9485_PCIE 0x0032
5a63ef0f 48#define AR9300_DEVID_AR9580 0x0033
ce407afc 49#define AR9300_DEVID_AR9480 0x0034
03689301 50#define AR9300_DEVID_AR9330 0x0035
7976b426 51
394cf0a1 52#define AR5416_AR9100_DEVID 0x000b
7976b426 53
394cf0a1
S
54#define AR_SUBVENDOR_ID_NOG 0x0e11
55#define AR_SUBVENDOR_ID_NEW_A 0x7065
56#define AR5416_MAGIC 0x19641014
57
fe12946e
VT
58#define AR9280_COEX2WIRE_SUBSYSID 0x309b
59#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
60#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
61
a6ef530f
VN
62#define AR9300_NUM_BT_WEIGHTS 4
63#define AR9300_NUM_WLAN_WEIGHTS 4
64
e3d01bfc
LR
65#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
66
cfe8cba9
LR
67#define ATH_DEFAULT_NOISE_FLOOR -95
68
04658fba 69#define ATH9K_RSSI_BAD -128
990b70ab 70
cac4220b
FF
71#define ATH9K_NUM_CHANNELS 38
72
394cf0a1 73/* Register read/write primitives */
9e4bffd2 74#define REG_WRITE(_ah, _reg, _val) \
f9f84e96 75 (_ah)->reg_ops.write((_ah), (_val), (_reg))
9e4bffd2
LR
76
77#define REG_READ(_ah, _reg) \
f9f84e96 78 (_ah)->reg_ops.read((_ah), (_reg))
394cf0a1 79
09a525d3 80#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
f9f84e96 81 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
09a525d3 82
845e03c9
FF
83#define REG_RMW(_ah, _reg, _set, _clr) \
84 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
85
20b3efd9
S
86#define ENABLE_REGWRITE_BUFFER(_ah) \
87 do { \
f9f84e96
FF
88 if ((_ah)->reg_ops.enable_write_buffer) \
89 (_ah)->reg_ops.enable_write_buffer((_ah)); \
20b3efd9
S
90 } while (0)
91
20b3efd9
S
92#define REGWRITE_BUFFER_FLUSH(_ah) \
93 do { \
f9f84e96
FF
94 if ((_ah)->reg_ops.write_flush) \
95 (_ah)->reg_ops.write_flush((_ah)); \
20b3efd9
S
96 } while (0)
97
26526202
RM
98#define PR_EEP(_s, _val) \
99 do { \
100 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
101 _s, (_val)); \
102 } while (0)
103
394cf0a1
S
104#define SM(_v, _f) (((_v) << _f##_S) & _f)
105#define MS(_v, _f) (((_v) & _f) >> _f##_S)
394cf0a1 106#define REG_RMW_FIELD(_a, _r, _f, _v) \
845e03c9 107 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1547da37
LR
108#define REG_READ_FIELD(_a, _r, _f) \
109 (((REG_READ(_a, _r) & _f) >> _f##_S))
394cf0a1 110#define REG_SET_BIT(_a, _r, _f) \
845e03c9 111 REG_RMW(_a, _r, (_f), 0)
394cf0a1 112#define REG_CLR_BIT(_a, _r, _f) \
845e03c9 113 REG_RMW(_a, _r, 0, (_f))
f078f209 114
e7fc6338
RM
115#define DO_DELAY(x) do { \
116 if (((++(x) % 64) == 0) && \
117 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
118 != ATH_USB)) \
119 udelay(1); \
394cf0a1 120 } while (0)
f078f209 121
a9b6b256
FF
122#define REG_WRITE_ARRAY(iniarray, column, regWr) \
123 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
f078f209 124
394cf0a1
S
125#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
126#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
127#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
128#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
1773912b 129#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
394cf0a1
S
130#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
131#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
f078f209 132
394cf0a1
S
133#define AR_GPIOD_MASK 0x00001FFF
134#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
f078f209 135
394cf0a1 136#define BASE_ACTIVATE_DELAY 100
0b488ac6 137#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
394cf0a1
S
138#define COEF_SCALE_S 24
139#define HT40_CHANNEL_CENTER_SHIFT 10
f078f209 140
394cf0a1
S
141#define ATH9K_ANTENNA0_CHAINMASK 0x1
142#define ATH9K_ANTENNA1_CHAINMASK 0x2
143
144#define ATH9K_NUM_DMA_DEBUG_REGS 8
145#define ATH9K_NUM_QUEUES 10
146
147#define MAX_RATE_POWER 63
0caa7b14 148#define AH_WAIT_TIMEOUT 100000 /* (us) */
f9b604f6 149#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
394cf0a1
S
150#define AH_TIME_QUANTUM 10
151#define AR_KEYTABLE_SIZE 128
d8caa839 152#define POWER_UP_TIME 10000
394cf0a1 153#define SPUR_RSSI_THRESH 40
331c5ea2
MSS
154#define UPPER_5G_SUB_BAND_START 5700
155#define MID_5G_SUB_BAND_START 5400
394cf0a1
S
156
157#define CAB_TIMEOUT_VAL 10
158#define BEACON_TIMEOUT_VAL 10
159#define MIN_BEACON_TIMEOUT_VAL 1
160#define SLEEP_SLOP 3
161
162#define INIT_CONFIG_STATUS 0x00000000
163#define INIT_RSSI_THR 0x00000700
164#define INIT_BCON_CNTRL_REG 0x00000000
165
166#define TU_TO_USEC(_tu) ((_tu) << 10)
167
ceb26445
VT
168#define ATH9K_HW_RX_HP_QDEPTH 16
169#define ATH9K_HW_RX_LP_QDEPTH 128
170
0e44d48c
MSS
171#define PAPRD_GAIN_TABLE_ENTRIES 32
172#define PAPRD_TABLE_SZ 24
173#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
717f6bed 174
066dae93
FF
175enum ath_hw_txq_subtype {
176 ATH_TXQ_AC_BE = 0,
177 ATH_TXQ_AC_BK = 1,
178 ATH_TXQ_AC_VI = 2,
179 ATH_TXQ_AC_VO = 3,
180};
181
13ce3e99
LR
182enum ath_ini_subsys {
183 ATH_INI_PRE = 0,
184 ATH_INI_CORE,
185 ATH_INI_POST,
186 ATH_INI_NUM_SPLIT,
187};
188
394cf0a1 189enum ath9k_hw_caps {
364734fa
FF
190 ATH9K_HW_CAP_HT = BIT(0),
191 ATH9K_HW_CAP_RFSILENT = BIT(1),
192 ATH9K_HW_CAP_CST = BIT(2),
364734fa
FF
193 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
194 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
195 ATH9K_HW_CAP_EDMA = BIT(6),
196 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
197 ATH9K_HW_CAP_LDPC = BIT(8),
198 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
199 ATH9K_HW_CAP_SGI_20 = BIT(10),
200 ATH9K_HW_CAP_PAPRD = BIT(11),
201 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
d4659912
FF
202 ATH9K_HW_CAP_2GHZ = BIT(13),
203 ATH9K_HW_CAP_5GHZ = BIT(14),
ea066d5a 204 ATH9K_HW_CAP_APM = BIT(15),
394cf0a1 205};
f078f209 206
394cf0a1
S
207struct ath9k_hw_capabilities {
208 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
394cf0a1
S
209 u16 rts_aggr_limit;
210 u8 tx_chainmask;
211 u8 rx_chainmask;
47c80de6
VT
212 u8 max_txchains;
213 u8 max_rxchains;
394cf0a1 214 u8 num_gpio_pins;
ceb26445
VT
215 u8 rx_hp_qdepth;
216 u8 rx_lp_qdepth;
217 u8 rx_status_len;
162c3be3 218 u8 tx_desc_len;
5088c2f1 219 u8 txs_len;
8060e169
VT
220 u16 pcie_lcr_offset;
221 bool pcie_lcr_extsync_en;
394cf0a1 222};
f078f209 223
394cf0a1
S
224struct ath9k_ops_config {
225 int dma_beacon_response_time;
226 int sw_beacon_response_time;
227 int additional_swba_backoff;
228 int ack_6mb;
41f3e54d 229 u32 cwm_ignore_extcca;
6a0ec30a 230 bool pcieSerDesWrite;
394cf0a1
S
231 u8 pcie_clock_req;
232 u32 pcie_waen;
394cf0a1 233 u8 analog_shiftreg;
6f481010 234 u8 paprd_disable;
394cf0a1
S
235 u32 ofdm_trig_low;
236 u32 ofdm_trig_high;
237 u32 cck_trig_high;
238 u32 cck_trig_low;
239 u32 enable_ani;
394cf0a1 240 int serialize_regmode;
0ce024cb 241 bool rx_intr_mitigation;
55e82df4 242 bool tx_intr_mitigation;
394cf0a1
S
243#define SPUR_DISABLE 0
244#define SPUR_ENABLE_IOCTL 1
245#define SPUR_ENABLE_EEPROM 2
394cf0a1
S
246#define AR_SPUR_5413_1 1640
247#define AR_SPUR_5413_2 1200
248#define AR_NO_SPUR 0x8000
249#define AR_BASE_FREQ_2GHZ 2300
250#define AR_BASE_FREQ_5GHZ 4900
251#define AR_SPUR_FEEQ_BOUND_HT40 19
252#define AR_SPUR_FEEQ_BOUND_HT20 10
253 int spurmode;
254 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
f4709fdf 255 u8 max_txtrig_level;
e36b27af 256 u16 ani_poll_interval; /* ANI poll interval in ms */
394cf0a1 257};
f078f209 258
394cf0a1
S
259enum ath9k_int {
260 ATH9K_INT_RX = 0x00000001,
261 ATH9K_INT_RXDESC = 0x00000002,
b5c80475
FF
262 ATH9K_INT_RXHP = 0x00000001,
263 ATH9K_INT_RXLP = 0x00000002,
394cf0a1
S
264 ATH9K_INT_RXNOFRM = 0x00000008,
265 ATH9K_INT_RXEOL = 0x00000010,
266 ATH9K_INT_RXORN = 0x00000020,
267 ATH9K_INT_TX = 0x00000040,
268 ATH9K_INT_TXDESC = 0x00000080,
269 ATH9K_INT_TIM_TIMER = 0x00000100,
aea702b7 270 ATH9K_INT_BB_WATCHDOG = 0x00000400,
394cf0a1
S
271 ATH9K_INT_TXURN = 0x00000800,
272 ATH9K_INT_MIB = 0x00001000,
273 ATH9K_INT_RXPHY = 0x00004000,
274 ATH9K_INT_RXKCM = 0x00008000,
275 ATH9K_INT_SWBA = 0x00010000,
276 ATH9K_INT_BMISS = 0x00040000,
277 ATH9K_INT_BNR = 0x00100000,
278 ATH9K_INT_TIM = 0x00200000,
279 ATH9K_INT_DTIM = 0x00400000,
280 ATH9K_INT_DTIMSYNC = 0x00800000,
281 ATH9K_INT_GPIO = 0x01000000,
282 ATH9K_INT_CABEND = 0x02000000,
4af9cf4f 283 ATH9K_INT_TSFOOR = 0x04000000,
ff155a45 284 ATH9K_INT_GENTIMER = 0x08000000,
394cf0a1
S
285 ATH9K_INT_CST = 0x10000000,
286 ATH9K_INT_GTT = 0x20000000,
287 ATH9K_INT_FATAL = 0x40000000,
288 ATH9K_INT_GLOBAL = 0x80000000,
289 ATH9K_INT_BMISC = ATH9K_INT_TIM |
290 ATH9K_INT_DTIM |
291 ATH9K_INT_DTIMSYNC |
4af9cf4f 292 ATH9K_INT_TSFOOR |
394cf0a1
S
293 ATH9K_INT_CABEND,
294 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
295 ATH9K_INT_RXDESC |
296 ATH9K_INT_RXEOL |
297 ATH9K_INT_RXORN |
298 ATH9K_INT_TXURN |
299 ATH9K_INT_TXDESC |
300 ATH9K_INT_MIB |
301 ATH9K_INT_RXPHY |
302 ATH9K_INT_RXKCM |
303 ATH9K_INT_SWBA |
304 ATH9K_INT_BMISS |
305 ATH9K_INT_GPIO,
306 ATH9K_INT_NOCARD = 0xffffffff
307};
f078f209 308
394cf0a1
S
309#define CHANNEL_CW_INT 0x00002
310#define CHANNEL_CCK 0x00020
311#define CHANNEL_OFDM 0x00040
312#define CHANNEL_2GHZ 0x00080
313#define CHANNEL_5GHZ 0x00100
314#define CHANNEL_PASSIVE 0x00200
315#define CHANNEL_DYN 0x00400
316#define CHANNEL_HALF 0x04000
317#define CHANNEL_QUARTER 0x08000
318#define CHANNEL_HT20 0x10000
319#define CHANNEL_HT40PLUS 0x20000
320#define CHANNEL_HT40MINUS 0x40000
321
394cf0a1
S
322#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
323#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
324#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
325#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
326#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
327#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
328#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
329#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
330#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
331#define CHANNEL_ALL \
332 (CHANNEL_OFDM| \
333 CHANNEL_CCK| \
334 CHANNEL_2GHZ | \
335 CHANNEL_5GHZ | \
336 CHANNEL_HT20 | \
337 CHANNEL_HT40PLUS | \
338 CHANNEL_HT40MINUS)
339
5f0c04ea 340#define MAX_IQCAL_MEASUREMENT 8
77a5a664 341#define MAX_CL_TAB_ENTRY 16
5f0c04ea 342
20bd2a09 343struct ath9k_hw_cal_data {
394cf0a1
S
344 u16 channel;
345 u32 channelFlags;
394cf0a1 346 int32_t CalValid;
394cf0a1
S
347 int8_t iCoff;
348 int8_t qCoff;
717f6bed 349 bool paprd_done;
4254bc1c 350 bool nfcal_pending;
70cf1533 351 bool nfcal_interference;
5f0c04ea 352 bool done_txiqcal_once;
77a5a664 353 bool done_txclcal_once;
717f6bed
FF
354 u16 small_signal_gain[AR9300_MAX_CHAINS];
355 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
5f0c04ea
RM
356 u32 num_measures[AR9300_MAX_CHAINS];
357 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
77a5a664 358 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
20bd2a09
FF
359 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
360};
361
362struct ath9k_channel {
363 struct ieee80211_channel *chan;
093115b7 364 struct ar5416AniState ani;
20bd2a09
FF
365 u16 channel;
366 u32 channelFlags;
367 u32 chanmode;
d9891c78 368 s16 noisefloor;
394cf0a1 369};
f078f209 370
394cf0a1
S
371#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
372 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
373 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
374 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
375#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
376#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
377#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
394cf0a1
S
378#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
379#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
6b42e8d0 380#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
394cf0a1 381 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
6b42e8d0 382 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
394cf0a1
S
383
384/* These macros check chanmode and not channelFlags */
385#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
386#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
387 ((_c)->chanmode == CHANNEL_G_HT20))
388#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
389 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
390 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
391 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
392#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
393
394enum ath9k_power_mode {
395 ATH9K_PM_AWAKE = 0,
396 ATH9K_PM_FULL_SLEEP,
397 ATH9K_PM_NETWORK_SLEEP,
398 ATH9K_PM_UNDEFINED
399};
f078f209 400
394cf0a1
S
401enum ser_reg_mode {
402 SER_REG_MODE_OFF = 0,
403 SER_REG_MODE_ON = 1,
404 SER_REG_MODE_AUTO = 2,
405};
f078f209 406
ad7b8060
VT
407enum ath9k_rx_qtype {
408 ATH9K_RX_QUEUE_HP,
409 ATH9K_RX_QUEUE_LP,
410 ATH9K_RX_QUEUE_MAX,
411};
412
394cf0a1
S
413struct ath9k_beacon_state {
414 u32 bs_nexttbtt;
415 u32 bs_nextdtim;
416 u32 bs_intval;
4af9cf4f 417#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
394cf0a1
S
418 u32 bs_dtimperiod;
419 u16 bs_cfpperiod;
420 u16 bs_cfpmaxduration;
421 u32 bs_cfpnext;
422 u16 bs_timoffset;
423 u16 bs_bmissthreshold;
424 u32 bs_sleepduration;
4af9cf4f 425 u32 bs_tsfoor_threshold;
394cf0a1 426};
f078f209 427
394cf0a1
S
428struct chan_centers {
429 u16 synth_center;
430 u16 ctl_center;
431 u16 ext_center;
432};
f078f209 433
394cf0a1
S
434enum {
435 ATH9K_RESET_POWER_ON,
436 ATH9K_RESET_WARM,
437 ATH9K_RESET_COLD,
438};
f078f209 439
d535a42a
S
440struct ath9k_hw_version {
441 u32 magic;
442 u16 devid;
443 u16 subvendorid;
444 u32 macVersion;
445 u16 macRev;
446 u16 phyRev;
447 u16 analog5GhzRev;
448 u16 analog2GhzRev;
0b5ead91 449 enum ath_usb_dev usbdev;
d535a42a 450};
394cf0a1 451
ff155a45
VT
452/* Generic TSF timer definitions */
453
454#define ATH_MAX_GEN_TIMER 16
455
456#define AR_GENTMR_BIT(_index) (1 << (_index))
457
458/*
77c2061d 459 * Using de Bruijin sequence to look up 1's index in a 32 bit number
ff155a45
VT
460 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
461 */
c90017dd 462#define debruijn32 0x077CB531U
ff155a45
VT
463
464struct ath_gen_timer_configuration {
465 u32 next_addr;
466 u32 period_addr;
467 u32 mode_addr;
468 u32 mode_mask;
469};
470
471struct ath_gen_timer {
472 void (*trigger)(void *arg);
473 void (*overflow)(void *arg);
474 void *arg;
475 u8 index;
476};
477
478struct ath_gen_timer_table {
479 u32 gen_timer_index[32];
480 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
481 union {
482 unsigned long timer_bits;
483 u16 val;
484 } timer_mask;
485};
486
21cc630f
VT
487struct ath_hw_antcomb_conf {
488 u8 main_lna_conf;
489 u8 alt_lna_conf;
490 u8 fast_div_bias;
c6ba9feb
MSS
491 u8 main_gaintb;
492 u8 alt_gaintb;
493 int lna1_lna2_delta;
8afbcc8b 494 u8 div_group;
21cc630f
VT
495};
496
4e8c14e9
FF
497/**
498 * struct ath_hw_radar_conf - radar detection initialization parameters
499 *
500 * @pulse_inband: threshold for checking the ratio of in-band power
501 * to total power for short radar pulses (half dB steps)
502 * @pulse_inband_step: threshold for checking an in-band power to total
503 * power ratio increase for short radar pulses (half dB steps)
504 * @pulse_height: threshold for detecting the beginning of a short
505 * radar pulse (dB step)
506 * @pulse_rssi: threshold for detecting if a short radar pulse is
507 * gone (dB step)
508 * @pulse_maxlen: maximum pulse length (0.8 us steps)
509 *
510 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
511 * @radar_inband: threshold for checking the ratio of in-band power
512 * to total power for long radar pulses (half dB steps)
513 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
514 *
515 * @ext_channel: enable extension channel radar detection
516 */
517struct ath_hw_radar_conf {
518 unsigned int pulse_inband;
519 unsigned int pulse_inband_step;
520 unsigned int pulse_height;
521 unsigned int pulse_rssi;
522 unsigned int pulse_maxlen;
523
524 unsigned int radar_rssi;
525 unsigned int radar_inband;
526 int fir_power;
527
528 bool ext_channel;
529};
530
d70357d5
LR
531/**
532 * struct ath_hw_private_ops - callbacks used internally by hardware code
533 *
534 * This structure contains private callbacks designed to only be used internally
535 * by the hardware core.
536 *
795f5e2c
LR
537 * @init_cal_settings: setup types of calibrations supported
538 * @init_cal: starts actual calibration
539 *
d70357d5 540 * @init_mode_regs: Initializes mode registers
991312d8 541 * @init_mode_gain_regs: Initialize TX/RX gain registers
8fe65368
LR
542 *
543 * @rf_set_freq: change frequency
544 * @spur_mitigate_freq: spur mitigation
545 * @rf_alloc_ext_banks:
546 * @rf_free_ext_banks:
547 * @set_rf_regs:
64773964
LR
548 * @compute_pll_control: compute the PLL control value to use for
549 * AR_RTC_PLL_CONTROL for a given channel
795f5e2c
LR
550 * @setup_calibration: set up calibration
551 * @iscal_supported: used to query if a type of calibration is supported
ac0bb767 552 *
e36b27af
LR
553 * @ani_cache_ini_regs: cache the values for ANI from the initial
554 * register settings through the register initialization.
d70357d5
LR
555 */
556struct ath_hw_private_ops {
795f5e2c 557 /* Calibration ops */
d70357d5 558 void (*init_cal_settings)(struct ath_hw *ah);
795f5e2c
LR
559 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
560
d70357d5 561 void (*init_mode_regs)(struct ath_hw *ah);
991312d8 562 void (*init_mode_gain_regs)(struct ath_hw *ah);
795f5e2c
LR
563 void (*setup_calibration)(struct ath_hw *ah,
564 struct ath9k_cal_list *currCal);
8fe65368
LR
565
566 /* PHY ops */
567 int (*rf_set_freq)(struct ath_hw *ah,
568 struct ath9k_channel *chan);
569 void (*spur_mitigate_freq)(struct ath_hw *ah,
570 struct ath9k_channel *chan);
571 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
572 void (*rf_free_ext_banks)(struct ath_hw *ah);
573 bool (*set_rf_regs)(struct ath_hw *ah,
574 struct ath9k_channel *chan,
575 u16 modesIndex);
576 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
577 void (*init_bb)(struct ath_hw *ah,
578 struct ath9k_channel *chan);
579 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
580 void (*olc_init)(struct ath_hw *ah);
581 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
582 void (*mark_phy_inactive)(struct ath_hw *ah);
583 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
584 bool (*rfbus_req)(struct ath_hw *ah);
585 void (*rfbus_done)(struct ath_hw *ah);
8fe65368 586 void (*restore_chainmask)(struct ath_hw *ah);
64773964
LR
587 u32 (*compute_pll_control)(struct ath_hw *ah,
588 struct ath9k_channel *chan);
c16fcb49
FF
589 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
590 int param);
641d9921 591 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
4e8c14e9
FF
592 void (*set_radar_params)(struct ath_hw *ah,
593 struct ath_hw_radar_conf *conf);
5f0c04ea
RM
594 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
595 u8 *ini_reloaded);
ac0bb767
LR
596
597 /* ANI */
e36b27af 598 void (*ani_cache_ini_regs)(struct ath_hw *ah);
d70357d5
LR
599};
600
601/**
602 * struct ath_hw_ops - callbacks used by hardware code and driver code
603 *
604 * This structure contains callbacks designed to to be used internally by
605 * hardware code and also by the lower level driver.
606 *
607 * @config_pci_powersave:
795f5e2c 608 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
d70357d5
LR
609 */
610struct ath_hw_ops {
611 void (*config_pci_powersave)(struct ath_hw *ah,
84c87dc8 612 bool power_off);
cee1f625 613 void (*rx_enable)(struct ath_hw *ah);
87d5efbb 614 void (*set_desc_link)(void *ds, u32 link);
795f5e2c
LR
615 bool (*calibrate)(struct ath_hw *ah,
616 struct ath9k_channel *chan,
617 u8 rxchainmask,
618 bool longcal);
55e82df4 619 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
2b63a41d
FF
620 void (*set_txdesc)(struct ath_hw *ah, void *ds,
621 struct ath_tx_info *i);
cc610ac0
VT
622 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
623 struct ath_tx_status *ts);
69de3721
MSS
624 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
625 struct ath_hw_antcomb_conf *antconf);
626 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
627 struct ath_hw_antcomb_conf *antconf);
628
d70357d5
LR
629};
630
f2552e28
FF
631struct ath_nf_limits {
632 s16 max;
633 s16 min;
634 s16 nominal;
635};
636
97dcec57
SM
637/* ah_flags */
638#define AH_USE_EEPROM 0x1
639#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
640
cbe61d8a 641struct ath_hw {
f9f84e96
FF
642 struct ath_ops reg_ops;
643
b002a4a9 644 struct ieee80211_hw *hw;
27c51f1a 645 struct ath_common common;
cbe61d8a 646 struct ath9k_hw_version hw_version;
2660b81a
S
647 struct ath9k_ops_config config;
648 struct ath9k_hw_capabilities caps;
cac4220b 649 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
2660b81a 650 struct ath9k_channel *curchan;
394cf0a1 651
cbe61d8a
S
652 union {
653 struct ar5416_eeprom_def def;
654 struct ar5416_eeprom_4k map4k;
475f5989 655 struct ar9287_eeprom map9287;
15c9ee7a 656 struct ar9300_eeprom ar9300_eep;
2660b81a 657 } eeprom;
f74df6fb 658 const struct eeprom_ops *eep_ops;
cbe61d8a
S
659
660 bool sw_mgmt_crypto;
2660b81a 661 bool is_pciexpress;
d4930086 662 bool aspm_enabled;
5f841b41 663 bool is_monitoring;
2eb46d9b 664 bool need_an_top2_fixup;
2660b81a 665 u16 tx_trig_level;
f2552e28 666
bbacee13 667 u32 nf_regs[6];
f2552e28
FF
668 struct ath_nf_limits nf_2g;
669 struct ath_nf_limits nf_5g;
2660b81a
S
670 u16 rfsilent;
671 u32 rfkill_gpio;
672 u32 rfkill_polarity;
cbe61d8a 673 u32 ah_flags;
394cf0a1 674
d7e7d229
LR
675 bool htc_reset_init;
676
2660b81a
S
677 enum nl80211_iftype opmode;
678 enum ath9k_power_mode power_mode;
f078f209 679
f23fba49 680 s8 noise;
20bd2a09 681 struct ath9k_hw_cal_data *caldata;
a13883b0 682 struct ath9k_pacal_info pacal_info;
2660b81a
S
683 struct ar5416Stats stats;
684 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
685
686 int16_t curchan_rad_index;
3069168c 687 enum ath9k_int imask;
74bad5cb 688 u32 imrs2_reg;
2660b81a
S
689 u32 txok_interrupt_mask;
690 u32 txerr_interrupt_mask;
691 u32 txdesc_interrupt_mask;
692 u32 txeol_interrupt_mask;
693 u32 txurn_interrupt_mask;
e8fe7336 694 atomic_t intr_ref_cnt;
2660b81a
S
695 bool chip_fullsleep;
696 u32 atim_window;
5f0c04ea 697 u32 modes_index;
6a2b9e8c
S
698
699 /* Calibration */
6497827f 700 u32 supp_cals;
cbfe9468
S
701 struct ath9k_cal_list iq_caldata;
702 struct ath9k_cal_list adcgain_caldata;
cbfe9468 703 struct ath9k_cal_list adcdc_caldata;
df23acaa 704 struct ath9k_cal_list tempCompCalData;
cbfe9468
S
705 struct ath9k_cal_list *cal_list;
706 struct ath9k_cal_list *cal_list_last;
707 struct ath9k_cal_list *cal_list_curr;
2660b81a
S
708#define totalPowerMeasI meas0.unsign
709#define totalPowerMeasQ meas1.unsign
710#define totalIqCorrMeas meas2.sign
711#define totalAdcIOddPhase meas0.unsign
712#define totalAdcIEvenPhase meas1.unsign
713#define totalAdcQOddPhase meas2.unsign
714#define totalAdcQEvenPhase meas3.unsign
715#define totalAdcDcOffsetIOddPhase meas0.sign
716#define totalAdcDcOffsetIEvenPhase meas1.sign
717#define totalAdcDcOffsetQOddPhase meas2.sign
718#define totalAdcDcOffsetQEvenPhase meas3.sign
f078f209
LR
719 union {
720 u32 unsign[AR5416_MAX_CHAINS];
721 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 722 } meas0;
f078f209
LR
723 union {
724 u32 unsign[AR5416_MAX_CHAINS];
725 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 726 } meas1;
f078f209
LR
727 union {
728 u32 unsign[AR5416_MAX_CHAINS];
729 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 730 } meas2;
f078f209
LR
731 union {
732 u32 unsign[AR5416_MAX_CHAINS];
733 int32_t sign[AR5416_MAX_CHAINS];
2660b81a
S
734 } meas3;
735 u16 cal_samples;
6a2b9e8c 736
2660b81a
S
737 u32 sta_id1_defaults;
738 u32 misc_mode;
f078f209
LR
739 enum {
740 AUTO_32KHZ,
741 USE_32KHZ,
742 DONT_USE_32KHZ,
2660b81a 743 } enable_32kHz_clock;
6a2b9e8c 744
d70357d5
LR
745 /* Private to hardware code */
746 struct ath_hw_private_ops private_ops;
747 /* Accessed by the lower level driver */
748 struct ath_hw_ops ops;
749
e68a060b 750 /* Used to program the radio on non single-chip devices */
2660b81a
S
751 u32 *analogBank0Data;
752 u32 *analogBank1Data;
753 u32 *analogBank2Data;
754 u32 *analogBank3Data;
755 u32 *analogBank6Data;
756 u32 *analogBank6TPCData;
757 u32 *analogBank7Data;
758 u32 *addac5416_21;
759 u32 *bank6Temp;
760
597a94b3 761 u8 txpower_limit;
e239d859 762 int coverage_class;
2660b81a 763 u32 slottime;
2660b81a 764 u32 globaltxtimeout;
6a2b9e8c
S
765
766 /* ANI */
2660b81a 767 u32 proc_phyerr;
2660b81a 768 u32 aniperiod;
2660b81a
S
769 int totalSizeDesired[5];
770 int coarse_high[5];
771 int coarse_low[5];
772 int firpwr[5];
773 enum ath9k_ani_cmd ani_function;
774
af03abec 775 /* Bluetooth coexistance */
766ec4a9 776 struct ath_btcoex_hw btcoex_hw;
a6ef530f
VN
777 u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
778 u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
af03abec 779
2660b81a 780 u32 intr_txqs;
2660b81a
S
781 u8 txchainmask;
782 u8 rxchainmask;
783
c5d0855a
FF
784 struct ath_hw_radar_conf radar_conf;
785
8bd1d07f
SB
786 u32 originalGain[22];
787 int initPDADC;
788 int PDADCdelta;
6de66dd9 789 int led_pin;
691680b8
FF
790 u32 gpio_mask;
791 u32 gpio_val;
8bd1d07f 792
2660b81a
S
793 struct ar5416IniArray iniModes;
794 struct ar5416IniArray iniCommon;
795 struct ar5416IniArray iniBank0;
796 struct ar5416IniArray iniBB_RfGain;
797 struct ar5416IniArray iniBank1;
798 struct ar5416IniArray iniBank2;
799 struct ar5416IniArray iniBank3;
800 struct ar5416IniArray iniBank6;
801 struct ar5416IniArray iniBank6TPC;
802 struct ar5416IniArray iniBank7;
803 struct ar5416IniArray iniAddac;
804 struct ar5416IniArray iniPcieSerdes;
13ce3e99 805 struct ar5416IniArray iniPcieSerdesLowPower;
2660b81a 806 struct ar5416IniArray iniModesAdditional;
d89baac8 807 struct ar5416IniArray iniModesAdditional_40M;
2660b81a
S
808 struct ar5416IniArray iniModesRxGain;
809 struct ar5416IniArray iniModesTxGain;
8564328d 810 struct ar5416IniArray iniModes_9271_1_0_only;
193cd458
S
811 struct ar5416IniArray iniCckfirNormal;
812 struct ar5416IniArray iniCckfirJapan2484;
ce407afc 813 struct ar5416IniArray ini_japan2484;
70807e99
S
814 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
815 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
816 struct ar5416IniArray iniModes_9271_ANI_reg;
817 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
818 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
ce407afc
SB
819 struct ar5416IniArray ini_radio_post_sys2ant;
820 struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
ff155a45 821
13ce3e99
LR
822 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
823 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
824 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
825 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
826
ff155a45
VT
827 u32 intr_gen_timer_trigger;
828 u32 intr_gen_timer_thresh;
829 struct ath_gen_timer_table hw_gen_timers;
744d4025
VT
830
831 struct ar9003_txs *ts_ring;
832 void *ts_start;
833 u32 ts_paddr_start;
834 u32 ts_paddr_end;
835 u16 ts_tail;
836 u8 ts_size;
aea702b7
LR
837
838 u32 bb_watchdog_last_status;
839 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
51ac8cbb 840 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
717f6bed 841
1bf38661
FF
842 unsigned int paprd_target_power;
843 unsigned int paprd_training_power;
7072bf62 844 unsigned int paprd_ratemask;
f1a8abb0 845 unsigned int paprd_ratemask_ht40;
45ef6a0b 846 bool paprd_table_write_done;
717f6bed
FF
847 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
848 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9a658d2b
LR
849 /*
850 * Store the permanent value of Reg 0x4004in WARegVal
851 * so we dont have to R/M/W. We should not be reading
852 * this register when in sleep states.
853 */
854 u32 WARegVal;
6ee63f55
SB
855
856 /* Enterprise mode cap */
857 u32 ent_mode;
f2f5f2a1
VT
858
859 bool is_clk_25mhz;
3762561a 860 int (*get_mac_revision)(void);
7d95847c 861 int (*external_reset)(void);
f078f209 862};
f078f209 863
0cb9e06b
FF
864struct ath_bus_ops {
865 enum ath_bus_type ath_bus_type;
866 void (*read_cachesize)(struct ath_common *common, int *csz);
867 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
868 void (*bt_coex_prep)(struct ath_common *common);
869 void (*extn_synch_en)(struct ath_common *common);
d4930086 870 void (*aspm_init)(struct ath_common *common);
0cb9e06b
FF
871};
872
9e4bffd2
LR
873static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
874{
875 return &ah->common;
876}
877
878static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
879{
880 return &(ath9k_hw_common(ah)->regulatory);
881}
882
d70357d5
LR
883static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
884{
885 return &ah->private_ops;
886}
887
888static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
889{
890 return &ah->ops;
891}
892
895ad7eb
VT
893static inline u8 get_streams(int mask)
894{
895 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
896}
897
f637cfd6 898/* Initialization, Detach, Reset */
394cf0a1 899const char *ath9k_hw_probe(u16 vendorid, u16 devid);
285f2dda 900void ath9k_hw_deinit(struct ath_hw *ah);
f637cfd6 901int ath9k_hw_init(struct ath_hw *ah);
cbe61d8a 902int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
20bd2a09 903 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
a9a29ce6 904int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8fe65368 905u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
394cf0a1 906
394cf0a1 907/* GPIO / RFKILL / Antennae */
cbe61d8a
S
908void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
909u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
910void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
394cf0a1 911 u32 ah_signal_type);
cbe61d8a 912void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
cbe61d8a
S
913u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
914void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
394cf0a1
S
915
916/* General Operation */
0caa7b14 917bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
a9b6b256
FF
918void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
919 int column, unsigned int *writecnt);
394cf0a1 920u32 ath9k_hw_reverse_bits(u32 val, u32 n);
4f0fc7c3 921u16 ath9k_hw_computetxtime(struct ath_hw *ah,
545750d3 922 u8 phy, int kbps,
394cf0a1 923 u32 frameLen, u16 rateix, bool shortPreamble);
cbe61d8a 924void ath9k_hw_get_channel_centers(struct ath_hw *ah,
394cf0a1
S
925 struct ath9k_channel *chan,
926 struct chan_centers *centers);
cbe61d8a
S
927u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
928void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
929bool ath9k_hw_phy_disable(struct ath_hw *ah);
930bool ath9k_hw_disable(struct ath_hw *ah);
de40f316 931void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
cbe61d8a
S
932void ath9k_hw_setopmode(struct ath_hw *ah);
933void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
f2b2143e
LR
934void ath9k_hw_setbssidmask(struct ath_hw *ah);
935void ath9k_hw_write_associd(struct ath_hw *ah);
dd347f2f 936u32 ath9k_hw_gettsf32(struct ath_hw *ah);
cbe61d8a
S
937u64 ath9k_hw_gettsf64(struct ath_hw *ah);
938void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
939void ath9k_hw_reset_tsf(struct ath_hw *ah);
54e4cec6 940void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
0005baf4 941void ath9k_hw_init_global_settings(struct ath_hw *ah);
b84628eb 942u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
25c56eec 943void ath9k_hw_set11nmac2040(struct ath_hw *ah);
cbe61d8a
S
944void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
945void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
394cf0a1 946 const struct ath9k_beacon_state *bs);
c9c99e5e 947bool ath9k_hw_check_alive(struct ath_hw *ah);
a91d75ae 948
9ecdef4b 949bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
a91d75ae 950
ff155a45
VT
951/* Generic hw timer primitives */
952struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
953 void (*trigger)(void *),
954 void (*overflow)(void *),
955 void *arg,
956 u8 timer_index);
cd9bf689
LR
957void ath9k_hw_gen_timer_start(struct ath_hw *ah,
958 struct ath_gen_timer *timer,
959 u32 timer_next,
960 u32 timer_period);
961void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
962
ff155a45
VT
963void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
964void ath_gen_timer_isr(struct ath_hw *hw);
965
f934c4d9 966void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
2da4f01a 967
05020d23
S
968/* HTC */
969void ath9k_hw_htc_resetinit(struct ath_hw *ah);
970
8fe65368
LR
971/* PHY */
972void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
973 u32 *coef_mantissa, u32 *coef_exponent);
ca2c68cc 974void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan);
8fe65368 975
ebd5a14a
LR
976/*
977 * Code Specific to AR5008, AR9001 or AR9002,
978 * we stuff these here to avoid callbacks for AR9003.
979 */
d8f492b7 980void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
ebd5a14a 981int ar9002_hw_rf_claim(struct ath_hw *ah);
78ec2677 982void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
d8f492b7 983
641d9921 984/*
aea702b7 985 * Code specific to AR9003, we stuff these here to avoid callbacks
641d9921
FF
986 * for older families
987 */
aea702b7
LR
988void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
989void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
990void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
51ac8cbb 991void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
717f6bed
FF
992void ar9003_paprd_enable(struct ath_hw *ah, bool val);
993void ar9003_paprd_populate_single_table(struct ath_hw *ah,
20bd2a09
FF
994 struct ath9k_hw_cal_data *caldata,
995 int chain);
996int ar9003_paprd_create_curve(struct ath_hw *ah,
997 struct ath9k_hw_cal_data *caldata, int chain);
717f6bed
FF
998int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
999int ar9003_paprd_init_table(struct ath_hw *ah);
1000bool ar9003_paprd_is_done(struct ath_hw *ah);
1001void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
641d9921
FF
1002
1003/* Hardware family op attach helpers */
8fe65368 1004void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8525f280
LR
1005void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1006void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8fe65368 1007
795f5e2c
LR
1008void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1009void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1010
b3950e6a
LR
1011void ar9002_hw_attach_ops(struct ath_hw *ah);
1012void ar9003_hw_attach_ops(struct ath_hw *ah);
1013
c2ba3342 1014void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767
LR
1015/*
1016 * ANI work can be shared between all families but a next
1017 * generation implementation of ANI will be used only for AR9003 only
1018 * for now as the other families still need to be tested with the same
e36b27af
LR
1019 * next generation ANI. Feel free to start testing it though for the
1020 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
ac0bb767 1021 */
e36b27af 1022extern int modparam_force_new_ani;
8eb4980c 1023void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
bfc472bb 1024void ath9k_hw_proc_mib_event(struct ath_hw *ah);
95792178 1025void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767 1026
73377256
LR
1027#define ATH9K_CLOCK_RATE_CCK 22
1028#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1029#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1030#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1031
f078f209 1032#endif