]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/net/wireless/ath/ath9k/hw.h
ath9k: Disable TX STBC for AR9485
[mirror_ubuntu-jammy-kernel.git] / drivers / net / wireless / ath / ath9k / hw.h
CommitLineData
f078f209 1/*
b3950e6a 2 * Copyright (c) 2008-2010 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
394cf0a1
S
22#include <linux/io.h>
23
24#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
394cf0a1
S
28#include "reg.h"
29#include "phy.h"
af03abec 30#include "btcoex.h"
394cf0a1 31
203c4805 32#include "../regd.h"
3a702e49 33
394cf0a1 34#define ATHEROS_VENDOR_ID 0x168c
7976b426 35
394cf0a1
S
36#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
5ffaf8a3 42#define AR2427_DEVID_PCIE 0x002c
db3cc53a
SB
43#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
3050c914 46#define AR9300_DEVID_AR9485_PCIE 0x0032
7976b426 47
394cf0a1 48#define AR5416_AR9100_DEVID 0x000b
7976b426 49
394cf0a1
S
50#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
53
fe12946e
VT
54#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
e3d01bfc
LR
58#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
cfe8cba9
LR
60#define ATH_DEFAULT_NOISE_FLOOR -95
61
04658fba 62#define ATH9K_RSSI_BAD -128
990b70ab 63
cac4220b
FF
64#define ATH9K_NUM_CHANNELS 38
65
394cf0a1 66/* Register read/write primitives */
9e4bffd2
LR
67#define REG_WRITE(_ah, _reg, _val) \
68 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
69
70#define REG_READ(_ah, _reg) \
71 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
394cf0a1 72
20b3efd9
S
73#define ENABLE_REGWRITE_BUFFER(_ah) \
74 do { \
435c1610 75 if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
20b3efd9
S
76 ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
77 } while (0)
78
20b3efd9
S
79#define REGWRITE_BUFFER_FLUSH(_ah) \
80 do { \
435c1610 81 if (ath9k_hw_common(_ah)->ops->write_flush) \
20b3efd9
S
82 ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
83 } while (0)
84
394cf0a1
S
85#define SM(_v, _f) (((_v) << _f##_S) & _f)
86#define MS(_v, _f) (((_v) & _f) >> _f##_S)
87#define REG_RMW(_a, _r, _set, _clr) \
88 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
89#define REG_RMW_FIELD(_a, _r, _f, _v) \
90 REG_WRITE(_a, _r, \
91 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
1547da37
LR
92#define REG_READ_FIELD(_a, _r, _f) \
93 (((REG_READ(_a, _r) & _f) >> _f##_S))
394cf0a1
S
94#define REG_SET_BIT(_a, _r, _f) \
95 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
96#define REG_CLR_BIT(_a, _r, _f) \
97 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
f078f209 98
394cf0a1
S
99#define DO_DELAY(x) do { \
100 if ((++(x) % 64) == 0) \
101 udelay(1); \
102 } while (0)
f078f209 103
394cf0a1
S
104#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
105 int r; \
106 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
107 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
108 INI_RA((iniarray), r, (column))); \
109 DO_DELAY(regWr); \
110 } \
111 } while (0)
f078f209 112
394cf0a1
S
113#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
114#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
115#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
116#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
1773912b 117#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
394cf0a1
S
118#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
119#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
f078f209 120
394cf0a1
S
121#define AR_GPIOD_MASK 0x00001FFF
122#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
f078f209 123
394cf0a1 124#define BASE_ACTIVATE_DELAY 100
63a75b91 125#define RTC_PLL_SETTLE_DELAY 100
394cf0a1
S
126#define COEF_SCALE_S 24
127#define HT40_CHANNEL_CENTER_SHIFT 10
f078f209 128
394cf0a1
S
129#define ATH9K_ANTENNA0_CHAINMASK 0x1
130#define ATH9K_ANTENNA1_CHAINMASK 0x2
131
132#define ATH9K_NUM_DMA_DEBUG_REGS 8
133#define ATH9K_NUM_QUEUES 10
134
135#define MAX_RATE_POWER 63
0caa7b14 136#define AH_WAIT_TIMEOUT 100000 /* (us) */
f9b604f6 137#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
394cf0a1
S
138#define AH_TIME_QUANTUM 10
139#define AR_KEYTABLE_SIZE 128
d8caa839 140#define POWER_UP_TIME 10000
394cf0a1
S
141#define SPUR_RSSI_THRESH 40
142
143#define CAB_TIMEOUT_VAL 10
144#define BEACON_TIMEOUT_VAL 10
145#define MIN_BEACON_TIMEOUT_VAL 1
146#define SLEEP_SLOP 3
147
148#define INIT_CONFIG_STATUS 0x00000000
149#define INIT_RSSI_THR 0x00000700
150#define INIT_BCON_CNTRL_REG 0x00000000
151
152#define TU_TO_USEC(_tu) ((_tu) << 10)
153
ceb26445
VT
154#define ATH9K_HW_RX_HP_QDEPTH 16
155#define ATH9K_HW_RX_LP_QDEPTH 128
156
717f6bed
FF
157#define PAPRD_GAIN_TABLE_ENTRIES 32
158#define PAPRD_TABLE_SZ 24
159
066dae93
FF
160enum ath_hw_txq_subtype {
161 ATH_TXQ_AC_BE = 0,
162 ATH_TXQ_AC_BK = 1,
163 ATH_TXQ_AC_VI = 2,
164 ATH_TXQ_AC_VO = 3,
165};
166
13ce3e99
LR
167enum ath_ini_subsys {
168 ATH_INI_PRE = 0,
169 ATH_INI_CORE,
170 ATH_INI_POST,
171 ATH_INI_NUM_SPLIT,
172};
173
394cf0a1 174enum ath9k_hw_caps {
364734fa
FF
175 ATH9K_HW_CAP_HT = BIT(0),
176 ATH9K_HW_CAP_RFSILENT = BIT(1),
177 ATH9K_HW_CAP_CST = BIT(2),
178 ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
179 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
180 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
181 ATH9K_HW_CAP_EDMA = BIT(6),
182 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
183 ATH9K_HW_CAP_LDPC = BIT(8),
184 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
185 ATH9K_HW_CAP_SGI_20 = BIT(10),
186 ATH9K_HW_CAP_PAPRD = BIT(11),
187 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
d4659912
FF
188 ATH9K_HW_CAP_2GHZ = BIT(13),
189 ATH9K_HW_CAP_5GHZ = BIT(14),
ea066d5a 190 ATH9K_HW_CAP_APM = BIT(15),
394cf0a1 191};
f078f209 192
394cf0a1
S
193struct ath9k_hw_capabilities {
194 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
394cf0a1
S
195 u16 total_queues;
196 u16 keycache_size;
197 u16 low_5ghz_chan, high_5ghz_chan;
198 u16 low_2ghz_chan, high_2ghz_chan;
394cf0a1
S
199 u16 rts_aggr_limit;
200 u8 tx_chainmask;
201 u8 rx_chainmask;
202 u16 tx_triglevel_max;
203 u16 reg_cap;
204 u8 num_gpio_pins;
205 u8 num_antcfg_2ghz;
206 u8 num_antcfg_5ghz;
ceb26445
VT
207 u8 rx_hp_qdepth;
208 u8 rx_lp_qdepth;
209 u8 rx_status_len;
162c3be3 210 u8 tx_desc_len;
5088c2f1 211 u8 txs_len;
394cf0a1 212};
f078f209 213
394cf0a1
S
214struct ath9k_ops_config {
215 int dma_beacon_response_time;
216 int sw_beacon_response_time;
217 int additional_swba_backoff;
218 int ack_6mb;
41f3e54d 219 u32 cwm_ignore_extcca;
394cf0a1 220 u8 pcie_powersave_enable;
6a0ec30a 221 bool pcieSerDesWrite;
394cf0a1
S
222 u8 pcie_clock_req;
223 u32 pcie_waen;
394cf0a1
S
224 u8 analog_shiftreg;
225 u8 ht_enable;
226 u32 ofdm_trig_low;
227 u32 ofdm_trig_high;
228 u32 cck_trig_high;
229 u32 cck_trig_low;
230 u32 enable_ani;
394cf0a1 231 int serialize_regmode;
0ce024cb 232 bool rx_intr_mitigation;
55e82df4 233 bool tx_intr_mitigation;
394cf0a1
S
234#define SPUR_DISABLE 0
235#define SPUR_ENABLE_IOCTL 1
236#define SPUR_ENABLE_EEPROM 2
237#define AR_EEPROM_MODAL_SPURS 5
238#define AR_SPUR_5413_1 1640
239#define AR_SPUR_5413_2 1200
240#define AR_NO_SPUR 0x8000
241#define AR_BASE_FREQ_2GHZ 2300
242#define AR_BASE_FREQ_5GHZ 4900
243#define AR_SPUR_FEEQ_BOUND_HT40 19
244#define AR_SPUR_FEEQ_BOUND_HT20 10
245 int spurmode;
246 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
f4709fdf 247 u8 max_txtrig_level;
e36b27af 248 u16 ani_poll_interval; /* ANI poll interval in ms */
394cf0a1 249};
f078f209 250
394cf0a1
S
251enum ath9k_int {
252 ATH9K_INT_RX = 0x00000001,
253 ATH9K_INT_RXDESC = 0x00000002,
b5c80475
FF
254 ATH9K_INT_RXHP = 0x00000001,
255 ATH9K_INT_RXLP = 0x00000002,
394cf0a1
S
256 ATH9K_INT_RXNOFRM = 0x00000008,
257 ATH9K_INT_RXEOL = 0x00000010,
258 ATH9K_INT_RXORN = 0x00000020,
259 ATH9K_INT_TX = 0x00000040,
260 ATH9K_INT_TXDESC = 0x00000080,
261 ATH9K_INT_TIM_TIMER = 0x00000100,
aea702b7 262 ATH9K_INT_BB_WATCHDOG = 0x00000400,
394cf0a1
S
263 ATH9K_INT_TXURN = 0x00000800,
264 ATH9K_INT_MIB = 0x00001000,
265 ATH9K_INT_RXPHY = 0x00004000,
266 ATH9K_INT_RXKCM = 0x00008000,
267 ATH9K_INT_SWBA = 0x00010000,
268 ATH9K_INT_BMISS = 0x00040000,
269 ATH9K_INT_BNR = 0x00100000,
270 ATH9K_INT_TIM = 0x00200000,
271 ATH9K_INT_DTIM = 0x00400000,
272 ATH9K_INT_DTIMSYNC = 0x00800000,
273 ATH9K_INT_GPIO = 0x01000000,
274 ATH9K_INT_CABEND = 0x02000000,
4af9cf4f 275 ATH9K_INT_TSFOOR = 0x04000000,
ff155a45 276 ATH9K_INT_GENTIMER = 0x08000000,
394cf0a1
S
277 ATH9K_INT_CST = 0x10000000,
278 ATH9K_INT_GTT = 0x20000000,
279 ATH9K_INT_FATAL = 0x40000000,
280 ATH9K_INT_GLOBAL = 0x80000000,
281 ATH9K_INT_BMISC = ATH9K_INT_TIM |
282 ATH9K_INT_DTIM |
283 ATH9K_INT_DTIMSYNC |
4af9cf4f 284 ATH9K_INT_TSFOOR |
394cf0a1
S
285 ATH9K_INT_CABEND,
286 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
287 ATH9K_INT_RXDESC |
288 ATH9K_INT_RXEOL |
289 ATH9K_INT_RXORN |
290 ATH9K_INT_TXURN |
291 ATH9K_INT_TXDESC |
292 ATH9K_INT_MIB |
293 ATH9K_INT_RXPHY |
294 ATH9K_INT_RXKCM |
295 ATH9K_INT_SWBA |
296 ATH9K_INT_BMISS |
297 ATH9K_INT_GPIO,
298 ATH9K_INT_NOCARD = 0xffffffff
299};
f078f209 300
394cf0a1
S
301#define CHANNEL_CW_INT 0x00002
302#define CHANNEL_CCK 0x00020
303#define CHANNEL_OFDM 0x00040
304#define CHANNEL_2GHZ 0x00080
305#define CHANNEL_5GHZ 0x00100
306#define CHANNEL_PASSIVE 0x00200
307#define CHANNEL_DYN 0x00400
308#define CHANNEL_HALF 0x04000
309#define CHANNEL_QUARTER 0x08000
310#define CHANNEL_HT20 0x10000
311#define CHANNEL_HT40PLUS 0x20000
312#define CHANNEL_HT40MINUS 0x40000
313
394cf0a1
S
314#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
315#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
316#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
317#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
318#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
319#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
320#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
321#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
322#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
323#define CHANNEL_ALL \
324 (CHANNEL_OFDM| \
325 CHANNEL_CCK| \
326 CHANNEL_2GHZ | \
327 CHANNEL_5GHZ | \
328 CHANNEL_HT20 | \
329 CHANNEL_HT40PLUS | \
330 CHANNEL_HT40MINUS)
331
20bd2a09 332struct ath9k_hw_cal_data {
394cf0a1
S
333 u16 channel;
334 u32 channelFlags;
394cf0a1 335 int32_t CalValid;
394cf0a1
S
336 int8_t iCoff;
337 int8_t qCoff;
717f6bed 338 bool paprd_done;
4254bc1c 339 bool nfcal_pending;
70cf1533 340 bool nfcal_interference;
717f6bed
FF
341 u16 small_signal_gain[AR9300_MAX_CHAINS];
342 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
20bd2a09
FF
343 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
344};
345
346struct ath9k_channel {
347 struct ieee80211_channel *chan;
093115b7 348 struct ar5416AniState ani;
20bd2a09
FF
349 u16 channel;
350 u32 channelFlags;
351 u32 chanmode;
d9891c78 352 s16 noisefloor;
394cf0a1 353};
f078f209 354
394cf0a1
S
355#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
356 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
357 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
358 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
359#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
360#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
361#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
394cf0a1
S
362#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
363#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
6b42e8d0 364#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
394cf0a1 365 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
6b42e8d0 366 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
394cf0a1
S
367
368/* These macros check chanmode and not channelFlags */
369#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
370#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
371 ((_c)->chanmode == CHANNEL_G_HT20))
372#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
373 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
374 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
375 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
376#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
377
378enum ath9k_power_mode {
379 ATH9K_PM_AWAKE = 0,
380 ATH9K_PM_FULL_SLEEP,
381 ATH9K_PM_NETWORK_SLEEP,
382 ATH9K_PM_UNDEFINED
383};
f078f209 384
394cf0a1
S
385enum ath9k_tp_scale {
386 ATH9K_TP_SCALE_MAX = 0,
387 ATH9K_TP_SCALE_50,
388 ATH9K_TP_SCALE_25,
389 ATH9K_TP_SCALE_12,
390 ATH9K_TP_SCALE_MIN
391};
f078f209 392
394cf0a1
S
393enum ser_reg_mode {
394 SER_REG_MODE_OFF = 0,
395 SER_REG_MODE_ON = 1,
396 SER_REG_MODE_AUTO = 2,
397};
f078f209 398
ad7b8060
VT
399enum ath9k_rx_qtype {
400 ATH9K_RX_QUEUE_HP,
401 ATH9K_RX_QUEUE_LP,
402 ATH9K_RX_QUEUE_MAX,
403};
404
394cf0a1
S
405struct ath9k_beacon_state {
406 u32 bs_nexttbtt;
407 u32 bs_nextdtim;
408 u32 bs_intval;
409#define ATH9K_BEACON_PERIOD 0x0000ffff
410#define ATH9K_BEACON_ENA 0x00800000
411#define ATH9K_BEACON_RESET_TSF 0x01000000
4af9cf4f 412#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
394cf0a1
S
413 u32 bs_dtimperiod;
414 u16 bs_cfpperiod;
415 u16 bs_cfpmaxduration;
416 u32 bs_cfpnext;
417 u16 bs_timoffset;
418 u16 bs_bmissthreshold;
419 u32 bs_sleepduration;
4af9cf4f 420 u32 bs_tsfoor_threshold;
394cf0a1 421};
f078f209 422
394cf0a1
S
423struct chan_centers {
424 u16 synth_center;
425 u16 ctl_center;
426 u16 ext_center;
427};
f078f209 428
394cf0a1
S
429enum {
430 ATH9K_RESET_POWER_ON,
431 ATH9K_RESET_WARM,
432 ATH9K_RESET_COLD,
433};
f078f209 434
d535a42a
S
435struct ath9k_hw_version {
436 u32 magic;
437 u16 devid;
438 u16 subvendorid;
439 u32 macVersion;
440 u16 macRev;
441 u16 phyRev;
442 u16 analog5GhzRev;
443 u16 analog2GhzRev;
aeac355d 444 u16 subsysid;
d535a42a 445};
394cf0a1 446
ff155a45
VT
447/* Generic TSF timer definitions */
448
449#define ATH_MAX_GEN_TIMER 16
450
451#define AR_GENTMR_BIT(_index) (1 << (_index))
452
453/*
77c2061d 454 * Using de Bruijin sequence to look up 1's index in a 32 bit number
ff155a45
VT
455 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
456 */
c90017dd 457#define debruijn32 0x077CB531U
ff155a45
VT
458
459struct ath_gen_timer_configuration {
460 u32 next_addr;
461 u32 period_addr;
462 u32 mode_addr;
463 u32 mode_mask;
464};
465
466struct ath_gen_timer {
467 void (*trigger)(void *arg);
468 void (*overflow)(void *arg);
469 void *arg;
470 u8 index;
471};
472
473struct ath_gen_timer_table {
474 u32 gen_timer_index[32];
475 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
476 union {
477 unsigned long timer_bits;
478 u16 val;
479 } timer_mask;
480};
481
21cc630f
VT
482struct ath_hw_antcomb_conf {
483 u8 main_lna_conf;
484 u8 alt_lna_conf;
485 u8 fast_div_bias;
486};
487
4e8c14e9
FF
488/**
489 * struct ath_hw_radar_conf - radar detection initialization parameters
490 *
491 * @pulse_inband: threshold for checking the ratio of in-band power
492 * to total power for short radar pulses (half dB steps)
493 * @pulse_inband_step: threshold for checking an in-band power to total
494 * power ratio increase for short radar pulses (half dB steps)
495 * @pulse_height: threshold for detecting the beginning of a short
496 * radar pulse (dB step)
497 * @pulse_rssi: threshold for detecting if a short radar pulse is
498 * gone (dB step)
499 * @pulse_maxlen: maximum pulse length (0.8 us steps)
500 *
501 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
502 * @radar_inband: threshold for checking the ratio of in-band power
503 * to total power for long radar pulses (half dB steps)
504 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
505 *
506 * @ext_channel: enable extension channel radar detection
507 */
508struct ath_hw_radar_conf {
509 unsigned int pulse_inband;
510 unsigned int pulse_inband_step;
511 unsigned int pulse_height;
512 unsigned int pulse_rssi;
513 unsigned int pulse_maxlen;
514
515 unsigned int radar_rssi;
516 unsigned int radar_inband;
517 int fir_power;
518
519 bool ext_channel;
520};
521
d70357d5
LR
522/**
523 * struct ath_hw_private_ops - callbacks used internally by hardware code
524 *
525 * This structure contains private callbacks designed to only be used internally
526 * by the hardware core.
527 *
795f5e2c
LR
528 * @init_cal_settings: setup types of calibrations supported
529 * @init_cal: starts actual calibration
530 *
d70357d5 531 * @init_mode_regs: Initializes mode registers
991312d8 532 * @init_mode_gain_regs: Initialize TX/RX gain registers
d70357d5 533 * @macversion_supported: If this specific mac revision is supported
8fe65368
LR
534 *
535 * @rf_set_freq: change frequency
536 * @spur_mitigate_freq: spur mitigation
537 * @rf_alloc_ext_banks:
538 * @rf_free_ext_banks:
539 * @set_rf_regs:
64773964
LR
540 * @compute_pll_control: compute the PLL control value to use for
541 * AR_RTC_PLL_CONTROL for a given channel
795f5e2c
LR
542 * @setup_calibration: set up calibration
543 * @iscal_supported: used to query if a type of calibration is supported
ac0bb767 544 *
e36b27af
LR
545 * @ani_cache_ini_regs: cache the values for ANI from the initial
546 * register settings through the register initialization.
d70357d5
LR
547 */
548struct ath_hw_private_ops {
795f5e2c 549 /* Calibration ops */
d70357d5 550 void (*init_cal_settings)(struct ath_hw *ah);
795f5e2c
LR
551 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
552
d70357d5 553 void (*init_mode_regs)(struct ath_hw *ah);
991312d8 554 void (*init_mode_gain_regs)(struct ath_hw *ah);
d70357d5 555 bool (*macversion_supported)(u32 macversion);
795f5e2c
LR
556 void (*setup_calibration)(struct ath_hw *ah,
557 struct ath9k_cal_list *currCal);
8fe65368
LR
558
559 /* PHY ops */
560 int (*rf_set_freq)(struct ath_hw *ah,
561 struct ath9k_channel *chan);
562 void (*spur_mitigate_freq)(struct ath_hw *ah,
563 struct ath9k_channel *chan);
564 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
565 void (*rf_free_ext_banks)(struct ath_hw *ah);
566 bool (*set_rf_regs)(struct ath_hw *ah,
567 struct ath9k_channel *chan,
568 u16 modesIndex);
569 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
570 void (*init_bb)(struct ath_hw *ah,
571 struct ath9k_channel *chan);
572 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
573 void (*olc_init)(struct ath_hw *ah);
574 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
575 void (*mark_phy_inactive)(struct ath_hw *ah);
576 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
577 bool (*rfbus_req)(struct ath_hw *ah);
578 void (*rfbus_done)(struct ath_hw *ah);
579 void (*enable_rfkill)(struct ath_hw *ah);
580 void (*restore_chainmask)(struct ath_hw *ah);
581 void (*set_diversity)(struct ath_hw *ah, bool value);
64773964
LR
582 u32 (*compute_pll_control)(struct ath_hw *ah,
583 struct ath9k_channel *chan);
c16fcb49
FF
584 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
585 int param);
641d9921 586 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
4e8c14e9
FF
587 void (*set_radar_params)(struct ath_hw *ah,
588 struct ath_hw_radar_conf *conf);
ac0bb767
LR
589
590 /* ANI */
e36b27af 591 void (*ani_cache_ini_regs)(struct ath_hw *ah);
d70357d5
LR
592};
593
594/**
595 * struct ath_hw_ops - callbacks used by hardware code and driver code
596 *
597 * This structure contains callbacks designed to to be used internally by
598 * hardware code and also by the lower level driver.
599 *
600 * @config_pci_powersave:
795f5e2c 601 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
d70357d5
LR
602 */
603struct ath_hw_ops {
604 void (*config_pci_powersave)(struct ath_hw *ah,
605 int restore,
606 int power_off);
cee1f625 607 void (*rx_enable)(struct ath_hw *ah);
87d5efbb
VT
608 void (*set_desc_link)(void *ds, u32 link);
609 void (*get_desc_link)(void *ds, u32 **link);
795f5e2c
LR
610 bool (*calibrate)(struct ath_hw *ah,
611 struct ath9k_channel *chan,
612 u8 rxchainmask,
613 bool longcal);
55e82df4 614 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
cc610ac0
VT
615 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
616 bool is_firstseg, bool is_is_lastseg,
617 const void *ds0, dma_addr_t buf_addr,
618 unsigned int qcu);
619 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
620 struct ath_tx_status *ts);
621 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
622 u32 pktLen, enum ath9k_pkt_type type,
623 u32 txPower, u32 keyIx,
624 enum ath9k_key_type keyType,
625 u32 flags);
626 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
627 void *lastds,
628 u32 durUpdateEn, u32 rtsctsRate,
629 u32 rtsctsDuration,
630 struct ath9k_11n_rate_series series[],
631 u32 nseries, u32 flags);
632 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
633 u32 aggrLen);
634 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
635 u32 numDelims);
636 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
637 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
638 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
639 u32 burstDuration);
640 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
641 u32 vmf);
d70357d5
LR
642};
643
f2552e28
FF
644struct ath_nf_limits {
645 s16 max;
646 s16 min;
647 s16 nominal;
648};
649
cbe61d8a 650struct ath_hw {
b002a4a9 651 struct ieee80211_hw *hw;
27c51f1a 652 struct ath_common common;
cbe61d8a 653 struct ath9k_hw_version hw_version;
2660b81a
S
654 struct ath9k_ops_config config;
655 struct ath9k_hw_capabilities caps;
cac4220b 656 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
2660b81a 657 struct ath9k_channel *curchan;
394cf0a1 658
cbe61d8a
S
659 union {
660 struct ar5416_eeprom_def def;
661 struct ar5416_eeprom_4k map4k;
475f5989 662 struct ar9287_eeprom map9287;
15c9ee7a 663 struct ar9300_eeprom ar9300_eep;
2660b81a 664 } eeprom;
f74df6fb 665 const struct eeprom_ops *eep_ops;
cbe61d8a
S
666
667 bool sw_mgmt_crypto;
2660b81a 668 bool is_pciexpress;
5f841b41 669 bool is_monitoring;
2eb46d9b 670 bool need_an_top2_fixup;
2660b81a 671 u16 tx_trig_level;
f2552e28 672
bbacee13 673 u32 nf_regs[6];
f2552e28
FF
674 struct ath_nf_limits nf_2g;
675 struct ath_nf_limits nf_5g;
2660b81a
S
676 u16 rfsilent;
677 u32 rfkill_gpio;
678 u32 rfkill_polarity;
cbe61d8a 679 u32 ah_flags;
394cf0a1 680
d7e7d229
LR
681 bool htc_reset_init;
682
2660b81a
S
683 enum nl80211_iftype opmode;
684 enum ath9k_power_mode power_mode;
f078f209 685
20bd2a09 686 struct ath9k_hw_cal_data *caldata;
a13883b0 687 struct ath9k_pacal_info pacal_info;
2660b81a
S
688 struct ar5416Stats stats;
689 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
690
691 int16_t curchan_rad_index;
3069168c 692 enum ath9k_int imask;
74bad5cb 693 u32 imrs2_reg;
2660b81a
S
694 u32 txok_interrupt_mask;
695 u32 txerr_interrupt_mask;
696 u32 txdesc_interrupt_mask;
697 u32 txeol_interrupt_mask;
698 u32 txurn_interrupt_mask;
699 bool chip_fullsleep;
700 u32 atim_window;
6a2b9e8c
S
701
702 /* Calibration */
6497827f 703 u32 supp_cals;
cbfe9468
S
704 struct ath9k_cal_list iq_caldata;
705 struct ath9k_cal_list adcgain_caldata;
cbfe9468 706 struct ath9k_cal_list adcdc_caldata;
df23acaa 707 struct ath9k_cal_list tempCompCalData;
cbfe9468
S
708 struct ath9k_cal_list *cal_list;
709 struct ath9k_cal_list *cal_list_last;
710 struct ath9k_cal_list *cal_list_curr;
2660b81a
S
711#define totalPowerMeasI meas0.unsign
712#define totalPowerMeasQ meas1.unsign
713#define totalIqCorrMeas meas2.sign
714#define totalAdcIOddPhase meas0.unsign
715#define totalAdcIEvenPhase meas1.unsign
716#define totalAdcQOddPhase meas2.unsign
717#define totalAdcQEvenPhase meas3.unsign
718#define totalAdcDcOffsetIOddPhase meas0.sign
719#define totalAdcDcOffsetIEvenPhase meas1.sign
720#define totalAdcDcOffsetQOddPhase meas2.sign
721#define totalAdcDcOffsetQEvenPhase meas3.sign
f078f209
LR
722 union {
723 u32 unsign[AR5416_MAX_CHAINS];
724 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 725 } meas0;
f078f209
LR
726 union {
727 u32 unsign[AR5416_MAX_CHAINS];
728 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 729 } meas1;
f078f209
LR
730 union {
731 u32 unsign[AR5416_MAX_CHAINS];
732 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 733 } meas2;
f078f209
LR
734 union {
735 u32 unsign[AR5416_MAX_CHAINS];
736 int32_t sign[AR5416_MAX_CHAINS];
2660b81a
S
737 } meas3;
738 u16 cal_samples;
6a2b9e8c 739
2660b81a
S
740 u32 sta_id1_defaults;
741 u32 misc_mode;
f078f209
LR
742 enum {
743 AUTO_32KHZ,
744 USE_32KHZ,
745 DONT_USE_32KHZ,
2660b81a 746 } enable_32kHz_clock;
6a2b9e8c 747
d70357d5
LR
748 /* Private to hardware code */
749 struct ath_hw_private_ops private_ops;
750 /* Accessed by the lower level driver */
751 struct ath_hw_ops ops;
752
e68a060b 753 /* Used to program the radio on non single-chip devices */
2660b81a
S
754 u32 *analogBank0Data;
755 u32 *analogBank1Data;
756 u32 *analogBank2Data;
757 u32 *analogBank3Data;
758 u32 *analogBank6Data;
759 u32 *analogBank6TPCData;
760 u32 *analogBank7Data;
761 u32 *addac5416_21;
762 u32 *bank6Temp;
763
597a94b3 764 u8 txpower_limit;
2660b81a 765 int16_t txpower_indexoffset;
e239d859 766 int coverage_class;
2660b81a
S
767 u32 beacon_interval;
768 u32 slottime;
2660b81a 769 u32 globaltxtimeout;
6a2b9e8c
S
770
771 /* ANI */
2660b81a 772 u32 proc_phyerr;
2660b81a 773 u32 aniperiod;
2660b81a
S
774 int totalSizeDesired[5];
775 int coarse_high[5];
776 int coarse_low[5];
777 int firpwr[5];
778 enum ath9k_ani_cmd ani_function;
779
af03abec 780 /* Bluetooth coexistance */
766ec4a9 781 struct ath_btcoex_hw btcoex_hw;
af03abec 782
2660b81a 783 u32 intr_txqs;
2660b81a
S
784 u8 txchainmask;
785 u8 rxchainmask;
786
c5d0855a
FF
787 struct ath_hw_radar_conf radar_conf;
788
8bd1d07f
SB
789 u32 originalGain[22];
790 int initPDADC;
791 int PDADCdelta;
08fc5c1b 792 u8 led_pin;
8bd1d07f 793
2660b81a
S
794 struct ar5416IniArray iniModes;
795 struct ar5416IniArray iniCommon;
796 struct ar5416IniArray iniBank0;
797 struct ar5416IniArray iniBB_RfGain;
798 struct ar5416IniArray iniBank1;
799 struct ar5416IniArray iniBank2;
800 struct ar5416IniArray iniBank3;
801 struct ar5416IniArray iniBank6;
802 struct ar5416IniArray iniBank6TPC;
803 struct ar5416IniArray iniBank7;
804 struct ar5416IniArray iniAddac;
805 struct ar5416IniArray iniPcieSerdes;
13ce3e99 806 struct ar5416IniArray iniPcieSerdesLowPower;
2660b81a
S
807 struct ar5416IniArray iniModesAdditional;
808 struct ar5416IniArray iniModesRxGain;
809 struct ar5416IniArray iniModesTxGain;
8564328d 810 struct ar5416IniArray iniModes_9271_1_0_only;
193cd458
S
811 struct ar5416IniArray iniCckfirNormal;
812 struct ar5416IniArray iniCckfirJapan2484;
70807e99
S
813 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
814 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
815 struct ar5416IniArray iniModes_9271_ANI_reg;
816 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
817 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
ff155a45 818
13ce3e99
LR
819 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
820 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
821 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
822 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
823
ff155a45
VT
824 u32 intr_gen_timer_trigger;
825 u32 intr_gen_timer_thresh;
826 struct ath_gen_timer_table hw_gen_timers;
744d4025
VT
827
828 struct ar9003_txs *ts_ring;
829 void *ts_start;
830 u32 ts_paddr_start;
831 u32 ts_paddr_end;
832 u16 ts_tail;
833 u8 ts_size;
aea702b7
LR
834
835 u32 bb_watchdog_last_status;
836 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
717f6bed
FF
837
838 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
839 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9a658d2b
LR
840 /*
841 * Store the permanent value of Reg 0x4004in WARegVal
842 * so we dont have to R/M/W. We should not be reading
843 * this register when in sleep states.
844 */
845 u32 WARegVal;
6ee63f55
SB
846
847 /* Enterprise mode cap */
848 u32 ent_mode;
f078f209 849};
f078f209 850
9e4bffd2
LR
851static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
852{
853 return &ah->common;
854}
855
856static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
857{
858 return &(ath9k_hw_common(ah)->regulatory);
859}
860
d70357d5
LR
861static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
862{
863 return &ah->private_ops;
864}
865
866static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
867{
868 return &ah->ops;
869}
870
f637cfd6 871/* Initialization, Detach, Reset */
394cf0a1 872const char *ath9k_hw_probe(u16 vendorid, u16 devid);
285f2dda 873void ath9k_hw_deinit(struct ath_hw *ah);
f637cfd6 874int ath9k_hw_init(struct ath_hw *ah);
cbe61d8a 875int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
20bd2a09 876 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
a9a29ce6 877int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8fe65368 878u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
394cf0a1 879
394cf0a1 880/* GPIO / RFKILL / Antennae */
cbe61d8a
S
881void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
882u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
883void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
394cf0a1 884 u32 ah_signal_type);
cbe61d8a 885void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
cbe61d8a
S
886u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
887void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
21cc630f
VT
888void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
889 struct ath_hw_antcomb_conf *antconf);
890void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
891 struct ath_hw_antcomb_conf *antconf);
394cf0a1
S
892
893/* General Operation */
0caa7b14 894bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
394cf0a1 895u32 ath9k_hw_reverse_bits(u32 val, u32 n);
cbe61d8a 896bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
4f0fc7c3 897u16 ath9k_hw_computetxtime(struct ath_hw *ah,
545750d3 898 u8 phy, int kbps,
394cf0a1 899 u32 frameLen, u16 rateix, bool shortPreamble);
cbe61d8a 900void ath9k_hw_get_channel_centers(struct ath_hw *ah,
394cf0a1
S
901 struct ath9k_channel *chan,
902 struct chan_centers *centers);
cbe61d8a
S
903u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
904void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
905bool ath9k_hw_phy_disable(struct ath_hw *ah);
906bool ath9k_hw_disable(struct ath_hw *ah);
de40f316 907void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
cbe61d8a
S
908void ath9k_hw_setopmode(struct ath_hw *ah);
909void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
f2b2143e
LR
910void ath9k_hw_setbssidmask(struct ath_hw *ah);
911void ath9k_hw_write_associd(struct ath_hw *ah);
cbe61d8a
S
912u64 ath9k_hw_gettsf64(struct ath_hw *ah);
913void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
914void ath9k_hw_reset_tsf(struct ath_hw *ah);
54e4cec6 915void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
0005baf4 916void ath9k_hw_init_global_settings(struct ath_hw *ah);
25c56eec 917void ath9k_hw_set11nmac2040(struct ath_hw *ah);
cbe61d8a
S
918void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
919void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
394cf0a1 920 const struct ath9k_beacon_state *bs);
c9c99e5e 921bool ath9k_hw_check_alive(struct ath_hw *ah);
a91d75ae 922
9ecdef4b 923bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
a91d75ae 924
ff155a45
VT
925/* Generic hw timer primitives */
926struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
927 void (*trigger)(void *),
928 void (*overflow)(void *),
929 void *arg,
930 u8 timer_index);
cd9bf689
LR
931void ath9k_hw_gen_timer_start(struct ath_hw *ah,
932 struct ath_gen_timer *timer,
933 u32 timer_next,
934 u32 timer_period);
935void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
936
ff155a45
VT
937void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
938void ath_gen_timer_isr(struct ath_hw *hw);
939
f934c4d9 940void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
2da4f01a 941
05020d23
S
942/* HTC */
943void ath9k_hw_htc_resetinit(struct ath_hw *ah);
944
8fe65368
LR
945/* PHY */
946void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
947 u32 *coef_mantissa, u32 *coef_exponent);
948
ebd5a14a
LR
949/*
950 * Code Specific to AR5008, AR9001 or AR9002,
951 * we stuff these here to avoid callbacks for AR9003.
952 */
d8f492b7 953void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
ebd5a14a 954int ar9002_hw_rf_claim(struct ath_hw *ah);
78ec2677 955void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
e9141f71 956void ar9002_hw_update_async_fifo(struct ath_hw *ah);
6c94fdc9 957void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
d8f492b7 958
641d9921 959/*
aea702b7 960 * Code specific to AR9003, we stuff these here to avoid callbacks
641d9921
FF
961 * for older families
962 */
aea702b7
LR
963void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
964void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
965void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
717f6bed
FF
966void ar9003_paprd_enable(struct ath_hw *ah, bool val);
967void ar9003_paprd_populate_single_table(struct ath_hw *ah,
20bd2a09
FF
968 struct ath9k_hw_cal_data *caldata,
969 int chain);
970int ar9003_paprd_create_curve(struct ath_hw *ah,
971 struct ath9k_hw_cal_data *caldata, int chain);
717f6bed
FF
972int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
973int ar9003_paprd_init_table(struct ath_hw *ah);
974bool ar9003_paprd_is_done(struct ath_hw *ah);
975void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
641d9921
FF
976
977/* Hardware family op attach helpers */
8fe65368 978void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8525f280
LR
979void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
980void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8fe65368 981
795f5e2c
LR
982void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
983void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
984
b3950e6a
LR
985void ar9002_hw_attach_ops(struct ath_hw *ah);
986void ar9003_hw_attach_ops(struct ath_hw *ah);
987
c2ba3342 988void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767
LR
989/*
990 * ANI work can be shared between all families but a next
991 * generation implementation of ANI will be used only for AR9003 only
992 * for now as the other families still need to be tested with the same
e36b27af
LR
993 * next generation ANI. Feel free to start testing it though for the
994 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
ac0bb767 995 */
e36b27af 996extern int modparam_force_new_ani;
8eb4980c 997void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
bfc472bb 998void ath9k_hw_proc_mib_event(struct ath_hw *ah);
95792178 999void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767 1000
7b6840ab
VT
1001#define ATH_PCIE_CAP_LINK_CTRL 0x70
1002#define ATH_PCIE_CAP_LINK_L0S 1
1003#define ATH_PCIE_CAP_LINK_L1 2
1004
73377256
LR
1005#define ATH9K_CLOCK_RATE_CCK 22
1006#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1007#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1008#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1009
f078f209 1010#endif