]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/hw.h
staging: remove ath6kl
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / hw.h
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
394cf0a1
S
22#include <linux/io.h>
23
24#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
394cf0a1
S
28#include "reg.h"
29#include "phy.h"
af03abec 30#include "btcoex.h"
394cf0a1 31
203c4805 32#include "../regd.h"
3a702e49 33
394cf0a1 34#define ATHEROS_VENDOR_ID 0x168c
7976b426 35
394cf0a1
S
36#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
5ffaf8a3 42#define AR2427_DEVID_PCIE 0x002c
db3cc53a
SB
43#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
b99a7be4 46#define AR9300_DEVID_AR9340 0x0031
3050c914 47#define AR9300_DEVID_AR9485_PCIE 0x0032
03689301 48#define AR9300_DEVID_AR9330 0x0035
7976b426 49
394cf0a1 50#define AR5416_AR9100_DEVID 0x000b
7976b426 51
394cf0a1
S
52#define AR_SUBVENDOR_ID_NOG 0x0e11
53#define AR_SUBVENDOR_ID_NEW_A 0x7065
54#define AR5416_MAGIC 0x19641014
55
fe12946e
VT
56#define AR9280_COEX2WIRE_SUBSYSID 0x309b
57#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
58#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
59
a6ef530f
VN
60#define AR9300_NUM_BT_WEIGHTS 4
61#define AR9300_NUM_WLAN_WEIGHTS 4
62
e3d01bfc
LR
63#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
64
cfe8cba9
LR
65#define ATH_DEFAULT_NOISE_FLOOR -95
66
04658fba 67#define ATH9K_RSSI_BAD -128
990b70ab 68
cac4220b
FF
69#define ATH9K_NUM_CHANNELS 38
70
394cf0a1 71/* Register read/write primitives */
9e4bffd2 72#define REG_WRITE(_ah, _reg, _val) \
f9f84e96 73 (_ah)->reg_ops.write((_ah), (_val), (_reg))
9e4bffd2
LR
74
75#define REG_READ(_ah, _reg) \
f9f84e96 76 (_ah)->reg_ops.read((_ah), (_reg))
394cf0a1 77
09a525d3 78#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
f9f84e96 79 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
09a525d3 80
845e03c9
FF
81#define REG_RMW(_ah, _reg, _set, _clr) \
82 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
83
20b3efd9
S
84#define ENABLE_REGWRITE_BUFFER(_ah) \
85 do { \
f9f84e96
FF
86 if ((_ah)->reg_ops.enable_write_buffer) \
87 (_ah)->reg_ops.enable_write_buffer((_ah)); \
20b3efd9
S
88 } while (0)
89
20b3efd9
S
90#define REGWRITE_BUFFER_FLUSH(_ah) \
91 do { \
f9f84e96
FF
92 if ((_ah)->reg_ops.write_flush) \
93 (_ah)->reg_ops.write_flush((_ah)); \
20b3efd9
S
94 } while (0)
95
26526202
RM
96#define PR_EEP(_s, _val) \
97 do { \
98 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
99 _s, (_val)); \
100 } while (0)
101
394cf0a1
S
102#define SM(_v, _f) (((_v) << _f##_S) & _f)
103#define MS(_v, _f) (((_v) & _f) >> _f##_S)
394cf0a1 104#define REG_RMW_FIELD(_a, _r, _f, _v) \
845e03c9 105 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1547da37
LR
106#define REG_READ_FIELD(_a, _r, _f) \
107 (((REG_READ(_a, _r) & _f) >> _f##_S))
394cf0a1 108#define REG_SET_BIT(_a, _r, _f) \
845e03c9 109 REG_RMW(_a, _r, (_f), 0)
394cf0a1 110#define REG_CLR_BIT(_a, _r, _f) \
845e03c9 111 REG_RMW(_a, _r, 0, (_f))
f078f209 112
e7fc6338
RM
113#define DO_DELAY(x) do { \
114 if (((++(x) % 64) == 0) && \
115 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
116 != ATH_USB)) \
117 udelay(1); \
394cf0a1 118 } while (0)
f078f209 119
a9b6b256
FF
120#define REG_WRITE_ARRAY(iniarray, column, regWr) \
121 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
f078f209 122
394cf0a1
S
123#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
124#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
125#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
126#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
1773912b 127#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
394cf0a1
S
128#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
129#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
f078f209 130
394cf0a1
S
131#define AR_GPIOD_MASK 0x00001FFF
132#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
f078f209 133
394cf0a1 134#define BASE_ACTIVATE_DELAY 100
0b488ac6 135#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
394cf0a1
S
136#define COEF_SCALE_S 24
137#define HT40_CHANNEL_CENTER_SHIFT 10
f078f209 138
394cf0a1
S
139#define ATH9K_ANTENNA0_CHAINMASK 0x1
140#define ATH9K_ANTENNA1_CHAINMASK 0x2
141
142#define ATH9K_NUM_DMA_DEBUG_REGS 8
143#define ATH9K_NUM_QUEUES 10
144
145#define MAX_RATE_POWER 63
0caa7b14 146#define AH_WAIT_TIMEOUT 100000 /* (us) */
f9b604f6 147#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
394cf0a1
S
148#define AH_TIME_QUANTUM 10
149#define AR_KEYTABLE_SIZE 128
d8caa839 150#define POWER_UP_TIME 10000
394cf0a1 151#define SPUR_RSSI_THRESH 40
331c5ea2
MSS
152#define UPPER_5G_SUB_BAND_START 5700
153#define MID_5G_SUB_BAND_START 5400
394cf0a1
S
154
155#define CAB_TIMEOUT_VAL 10
156#define BEACON_TIMEOUT_VAL 10
157#define MIN_BEACON_TIMEOUT_VAL 1
158#define SLEEP_SLOP 3
159
160#define INIT_CONFIG_STATUS 0x00000000
161#define INIT_RSSI_THR 0x00000700
162#define INIT_BCON_CNTRL_REG 0x00000000
163
164#define TU_TO_USEC(_tu) ((_tu) << 10)
165
ceb26445
VT
166#define ATH9K_HW_RX_HP_QDEPTH 16
167#define ATH9K_HW_RX_LP_QDEPTH 128
168
0e44d48c
MSS
169#define PAPRD_GAIN_TABLE_ENTRIES 32
170#define PAPRD_TABLE_SZ 24
171#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
717f6bed 172
066dae93
FF
173enum ath_hw_txq_subtype {
174 ATH_TXQ_AC_BE = 0,
175 ATH_TXQ_AC_BK = 1,
176 ATH_TXQ_AC_VI = 2,
177 ATH_TXQ_AC_VO = 3,
178};
179
13ce3e99
LR
180enum ath_ini_subsys {
181 ATH_INI_PRE = 0,
182 ATH_INI_CORE,
183 ATH_INI_POST,
184 ATH_INI_NUM_SPLIT,
185};
186
394cf0a1 187enum ath9k_hw_caps {
364734fa
FF
188 ATH9K_HW_CAP_HT = BIT(0),
189 ATH9K_HW_CAP_RFSILENT = BIT(1),
190 ATH9K_HW_CAP_CST = BIT(2),
364734fa
FF
191 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
192 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
193 ATH9K_HW_CAP_EDMA = BIT(6),
194 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
195 ATH9K_HW_CAP_LDPC = BIT(8),
196 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
197 ATH9K_HW_CAP_SGI_20 = BIT(10),
198 ATH9K_HW_CAP_PAPRD = BIT(11),
199 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
d4659912
FF
200 ATH9K_HW_CAP_2GHZ = BIT(13),
201 ATH9K_HW_CAP_5GHZ = BIT(14),
ea066d5a 202 ATH9K_HW_CAP_APM = BIT(15),
394cf0a1 203};
f078f209 204
394cf0a1
S
205struct ath9k_hw_capabilities {
206 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
394cf0a1
S
207 u16 rts_aggr_limit;
208 u8 tx_chainmask;
209 u8 rx_chainmask;
47c80de6
VT
210 u8 max_txchains;
211 u8 max_rxchains;
394cf0a1 212 u8 num_gpio_pins;
ceb26445
VT
213 u8 rx_hp_qdepth;
214 u8 rx_lp_qdepth;
215 u8 rx_status_len;
162c3be3 216 u8 tx_desc_len;
5088c2f1 217 u8 txs_len;
8060e169
VT
218 u16 pcie_lcr_offset;
219 bool pcie_lcr_extsync_en;
394cf0a1 220};
f078f209 221
394cf0a1
S
222struct ath9k_ops_config {
223 int dma_beacon_response_time;
224 int sw_beacon_response_time;
225 int additional_swba_backoff;
226 int ack_6mb;
41f3e54d 227 u32 cwm_ignore_extcca;
6a0ec30a 228 bool pcieSerDesWrite;
394cf0a1
S
229 u8 pcie_clock_req;
230 u32 pcie_waen;
394cf0a1 231 u8 analog_shiftreg;
6f481010 232 u8 paprd_disable;
394cf0a1
S
233 u32 ofdm_trig_low;
234 u32 ofdm_trig_high;
235 u32 cck_trig_high;
236 u32 cck_trig_low;
237 u32 enable_ani;
394cf0a1 238 int serialize_regmode;
0ce024cb 239 bool rx_intr_mitigation;
55e82df4 240 bool tx_intr_mitigation;
394cf0a1
S
241#define SPUR_DISABLE 0
242#define SPUR_ENABLE_IOCTL 1
243#define SPUR_ENABLE_EEPROM 2
394cf0a1
S
244#define AR_SPUR_5413_1 1640
245#define AR_SPUR_5413_2 1200
246#define AR_NO_SPUR 0x8000
247#define AR_BASE_FREQ_2GHZ 2300
248#define AR_BASE_FREQ_5GHZ 4900
249#define AR_SPUR_FEEQ_BOUND_HT40 19
250#define AR_SPUR_FEEQ_BOUND_HT20 10
251 int spurmode;
252 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
f4709fdf 253 u8 max_txtrig_level;
e36b27af 254 u16 ani_poll_interval; /* ANI poll interval in ms */
394cf0a1 255};
f078f209 256
394cf0a1
S
257enum ath9k_int {
258 ATH9K_INT_RX = 0x00000001,
259 ATH9K_INT_RXDESC = 0x00000002,
b5c80475
FF
260 ATH9K_INT_RXHP = 0x00000001,
261 ATH9K_INT_RXLP = 0x00000002,
394cf0a1
S
262 ATH9K_INT_RXNOFRM = 0x00000008,
263 ATH9K_INT_RXEOL = 0x00000010,
264 ATH9K_INT_RXORN = 0x00000020,
265 ATH9K_INT_TX = 0x00000040,
266 ATH9K_INT_TXDESC = 0x00000080,
267 ATH9K_INT_TIM_TIMER = 0x00000100,
aea702b7 268 ATH9K_INT_BB_WATCHDOG = 0x00000400,
394cf0a1
S
269 ATH9K_INT_TXURN = 0x00000800,
270 ATH9K_INT_MIB = 0x00001000,
271 ATH9K_INT_RXPHY = 0x00004000,
272 ATH9K_INT_RXKCM = 0x00008000,
273 ATH9K_INT_SWBA = 0x00010000,
274 ATH9K_INT_BMISS = 0x00040000,
275 ATH9K_INT_BNR = 0x00100000,
276 ATH9K_INT_TIM = 0x00200000,
277 ATH9K_INT_DTIM = 0x00400000,
278 ATH9K_INT_DTIMSYNC = 0x00800000,
279 ATH9K_INT_GPIO = 0x01000000,
280 ATH9K_INT_CABEND = 0x02000000,
4af9cf4f 281 ATH9K_INT_TSFOOR = 0x04000000,
ff155a45 282 ATH9K_INT_GENTIMER = 0x08000000,
394cf0a1
S
283 ATH9K_INT_CST = 0x10000000,
284 ATH9K_INT_GTT = 0x20000000,
285 ATH9K_INT_FATAL = 0x40000000,
286 ATH9K_INT_GLOBAL = 0x80000000,
287 ATH9K_INT_BMISC = ATH9K_INT_TIM |
288 ATH9K_INT_DTIM |
289 ATH9K_INT_DTIMSYNC |
4af9cf4f 290 ATH9K_INT_TSFOOR |
394cf0a1
S
291 ATH9K_INT_CABEND,
292 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
293 ATH9K_INT_RXDESC |
294 ATH9K_INT_RXEOL |
295 ATH9K_INT_RXORN |
296 ATH9K_INT_TXURN |
297 ATH9K_INT_TXDESC |
298 ATH9K_INT_MIB |
299 ATH9K_INT_RXPHY |
300 ATH9K_INT_RXKCM |
301 ATH9K_INT_SWBA |
302 ATH9K_INT_BMISS |
303 ATH9K_INT_GPIO,
304 ATH9K_INT_NOCARD = 0xffffffff
305};
f078f209 306
394cf0a1
S
307#define CHANNEL_CW_INT 0x00002
308#define CHANNEL_CCK 0x00020
309#define CHANNEL_OFDM 0x00040
310#define CHANNEL_2GHZ 0x00080
311#define CHANNEL_5GHZ 0x00100
312#define CHANNEL_PASSIVE 0x00200
313#define CHANNEL_DYN 0x00400
314#define CHANNEL_HALF 0x04000
315#define CHANNEL_QUARTER 0x08000
316#define CHANNEL_HT20 0x10000
317#define CHANNEL_HT40PLUS 0x20000
318#define CHANNEL_HT40MINUS 0x40000
319
394cf0a1
S
320#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
321#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
322#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
323#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
324#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
325#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
326#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
327#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
328#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
329#define CHANNEL_ALL \
330 (CHANNEL_OFDM| \
331 CHANNEL_CCK| \
332 CHANNEL_2GHZ | \
333 CHANNEL_5GHZ | \
334 CHANNEL_HT20 | \
335 CHANNEL_HT40PLUS | \
336 CHANNEL_HT40MINUS)
337
20bd2a09 338struct ath9k_hw_cal_data {
394cf0a1
S
339 u16 channel;
340 u32 channelFlags;
394cf0a1 341 int32_t CalValid;
394cf0a1
S
342 int8_t iCoff;
343 int8_t qCoff;
717f6bed 344 bool paprd_done;
4254bc1c 345 bool nfcal_pending;
70cf1533 346 bool nfcal_interference;
717f6bed
FF
347 u16 small_signal_gain[AR9300_MAX_CHAINS];
348 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
20bd2a09
FF
349 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
350};
351
352struct ath9k_channel {
353 struct ieee80211_channel *chan;
093115b7 354 struct ar5416AniState ani;
20bd2a09
FF
355 u16 channel;
356 u32 channelFlags;
357 u32 chanmode;
d9891c78 358 s16 noisefloor;
394cf0a1 359};
f078f209 360
394cf0a1
S
361#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
362 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
363 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
364 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
365#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
366#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
367#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
394cf0a1
S
368#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
369#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
6b42e8d0 370#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
394cf0a1 371 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
6b42e8d0 372 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
394cf0a1
S
373
374/* These macros check chanmode and not channelFlags */
375#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
376#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
377 ((_c)->chanmode == CHANNEL_G_HT20))
378#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
379 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
380 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
381 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
382#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
383
384enum ath9k_power_mode {
385 ATH9K_PM_AWAKE = 0,
386 ATH9K_PM_FULL_SLEEP,
387 ATH9K_PM_NETWORK_SLEEP,
388 ATH9K_PM_UNDEFINED
389};
f078f209 390
394cf0a1
S
391enum ath9k_tp_scale {
392 ATH9K_TP_SCALE_MAX = 0,
393 ATH9K_TP_SCALE_50,
394 ATH9K_TP_SCALE_25,
395 ATH9K_TP_SCALE_12,
396 ATH9K_TP_SCALE_MIN
397};
f078f209 398
394cf0a1
S
399enum ser_reg_mode {
400 SER_REG_MODE_OFF = 0,
401 SER_REG_MODE_ON = 1,
402 SER_REG_MODE_AUTO = 2,
403};
f078f209 404
ad7b8060
VT
405enum ath9k_rx_qtype {
406 ATH9K_RX_QUEUE_HP,
407 ATH9K_RX_QUEUE_LP,
408 ATH9K_RX_QUEUE_MAX,
409};
410
394cf0a1
S
411struct ath9k_beacon_state {
412 u32 bs_nexttbtt;
413 u32 bs_nextdtim;
414 u32 bs_intval;
4af9cf4f 415#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
394cf0a1
S
416 u32 bs_dtimperiod;
417 u16 bs_cfpperiod;
418 u16 bs_cfpmaxduration;
419 u32 bs_cfpnext;
420 u16 bs_timoffset;
421 u16 bs_bmissthreshold;
422 u32 bs_sleepduration;
4af9cf4f 423 u32 bs_tsfoor_threshold;
394cf0a1 424};
f078f209 425
394cf0a1
S
426struct chan_centers {
427 u16 synth_center;
428 u16 ctl_center;
429 u16 ext_center;
430};
f078f209 431
394cf0a1
S
432enum {
433 ATH9K_RESET_POWER_ON,
434 ATH9K_RESET_WARM,
435 ATH9K_RESET_COLD,
436};
f078f209 437
d535a42a
S
438struct ath9k_hw_version {
439 u32 magic;
440 u16 devid;
441 u16 subvendorid;
442 u32 macVersion;
443 u16 macRev;
444 u16 phyRev;
445 u16 analog5GhzRev;
446 u16 analog2GhzRev;
0b5ead91 447 enum ath_usb_dev usbdev;
d535a42a 448};
394cf0a1 449
ff155a45
VT
450/* Generic TSF timer definitions */
451
452#define ATH_MAX_GEN_TIMER 16
453
454#define AR_GENTMR_BIT(_index) (1 << (_index))
455
456/*
77c2061d 457 * Using de Bruijin sequence to look up 1's index in a 32 bit number
ff155a45
VT
458 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
459 */
c90017dd 460#define debruijn32 0x077CB531U
ff155a45
VT
461
462struct ath_gen_timer_configuration {
463 u32 next_addr;
464 u32 period_addr;
465 u32 mode_addr;
466 u32 mode_mask;
467};
468
469struct ath_gen_timer {
470 void (*trigger)(void *arg);
471 void (*overflow)(void *arg);
472 void *arg;
473 u8 index;
474};
475
476struct ath_gen_timer_table {
477 u32 gen_timer_index[32];
478 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
479 union {
480 unsigned long timer_bits;
481 u16 val;
482 } timer_mask;
483};
484
21cc630f
VT
485struct ath_hw_antcomb_conf {
486 u8 main_lna_conf;
487 u8 alt_lna_conf;
488 u8 fast_div_bias;
c6ba9feb
MSS
489 u8 main_gaintb;
490 u8 alt_gaintb;
491 int lna1_lna2_delta;
8afbcc8b 492 u8 div_group;
21cc630f
VT
493};
494
4e8c14e9
FF
495/**
496 * struct ath_hw_radar_conf - radar detection initialization parameters
497 *
498 * @pulse_inband: threshold for checking the ratio of in-band power
499 * to total power for short radar pulses (half dB steps)
500 * @pulse_inband_step: threshold for checking an in-band power to total
501 * power ratio increase for short radar pulses (half dB steps)
502 * @pulse_height: threshold for detecting the beginning of a short
503 * radar pulse (dB step)
504 * @pulse_rssi: threshold for detecting if a short radar pulse is
505 * gone (dB step)
506 * @pulse_maxlen: maximum pulse length (0.8 us steps)
507 *
508 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
509 * @radar_inband: threshold for checking the ratio of in-band power
510 * to total power for long radar pulses (half dB steps)
511 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
512 *
513 * @ext_channel: enable extension channel radar detection
514 */
515struct ath_hw_radar_conf {
516 unsigned int pulse_inband;
517 unsigned int pulse_inband_step;
518 unsigned int pulse_height;
519 unsigned int pulse_rssi;
520 unsigned int pulse_maxlen;
521
522 unsigned int radar_rssi;
523 unsigned int radar_inband;
524 int fir_power;
525
526 bool ext_channel;
527};
528
d70357d5
LR
529/**
530 * struct ath_hw_private_ops - callbacks used internally by hardware code
531 *
532 * This structure contains private callbacks designed to only be used internally
533 * by the hardware core.
534 *
795f5e2c
LR
535 * @init_cal_settings: setup types of calibrations supported
536 * @init_cal: starts actual calibration
537 *
d70357d5 538 * @init_mode_regs: Initializes mode registers
991312d8 539 * @init_mode_gain_regs: Initialize TX/RX gain registers
8fe65368
LR
540 *
541 * @rf_set_freq: change frequency
542 * @spur_mitigate_freq: spur mitigation
543 * @rf_alloc_ext_banks:
544 * @rf_free_ext_banks:
545 * @set_rf_regs:
64773964
LR
546 * @compute_pll_control: compute the PLL control value to use for
547 * AR_RTC_PLL_CONTROL for a given channel
795f5e2c
LR
548 * @setup_calibration: set up calibration
549 * @iscal_supported: used to query if a type of calibration is supported
ac0bb767 550 *
e36b27af
LR
551 * @ani_cache_ini_regs: cache the values for ANI from the initial
552 * register settings through the register initialization.
d70357d5
LR
553 */
554struct ath_hw_private_ops {
795f5e2c 555 /* Calibration ops */
d70357d5 556 void (*init_cal_settings)(struct ath_hw *ah);
795f5e2c
LR
557 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
558
d70357d5 559 void (*init_mode_regs)(struct ath_hw *ah);
991312d8 560 void (*init_mode_gain_regs)(struct ath_hw *ah);
795f5e2c
LR
561 void (*setup_calibration)(struct ath_hw *ah,
562 struct ath9k_cal_list *currCal);
8fe65368
LR
563
564 /* PHY ops */
565 int (*rf_set_freq)(struct ath_hw *ah,
566 struct ath9k_channel *chan);
567 void (*spur_mitigate_freq)(struct ath_hw *ah,
568 struct ath9k_channel *chan);
569 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
570 void (*rf_free_ext_banks)(struct ath_hw *ah);
571 bool (*set_rf_regs)(struct ath_hw *ah,
572 struct ath9k_channel *chan,
573 u16 modesIndex);
574 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
575 void (*init_bb)(struct ath_hw *ah,
576 struct ath9k_channel *chan);
577 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
578 void (*olc_init)(struct ath_hw *ah);
579 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
580 void (*mark_phy_inactive)(struct ath_hw *ah);
581 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
582 bool (*rfbus_req)(struct ath_hw *ah);
583 void (*rfbus_done)(struct ath_hw *ah);
8fe65368
LR
584 void (*restore_chainmask)(struct ath_hw *ah);
585 void (*set_diversity)(struct ath_hw *ah, bool value);
64773964
LR
586 u32 (*compute_pll_control)(struct ath_hw *ah,
587 struct ath9k_channel *chan);
c16fcb49
FF
588 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
589 int param);
641d9921 590 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
4e8c14e9
FF
591 void (*set_radar_params)(struct ath_hw *ah,
592 struct ath_hw_radar_conf *conf);
ac0bb767
LR
593
594 /* ANI */
e36b27af 595 void (*ani_cache_ini_regs)(struct ath_hw *ah);
d70357d5
LR
596};
597
598/**
599 * struct ath_hw_ops - callbacks used by hardware code and driver code
600 *
601 * This structure contains callbacks designed to to be used internally by
602 * hardware code and also by the lower level driver.
603 *
604 * @config_pci_powersave:
795f5e2c 605 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
d70357d5
LR
606 */
607struct ath_hw_ops {
608 void (*config_pci_powersave)(struct ath_hw *ah,
609 int restore,
610 int power_off);
cee1f625 611 void (*rx_enable)(struct ath_hw *ah);
87d5efbb 612 void (*set_desc_link)(void *ds, u32 link);
795f5e2c
LR
613 bool (*calibrate)(struct ath_hw *ah,
614 struct ath9k_channel *chan,
615 u8 rxchainmask,
616 bool longcal);
55e82df4 617 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
cc610ac0
VT
618 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
619 bool is_firstseg, bool is_is_lastseg,
620 const void *ds0, dma_addr_t buf_addr,
621 unsigned int qcu);
622 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
623 struct ath_tx_status *ts);
624 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
625 u32 pktLen, enum ath9k_pkt_type type,
626 u32 txPower, u32 keyIx,
627 enum ath9k_key_type keyType,
628 u32 flags);
629 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
630 void *lastds,
631 u32 durUpdateEn, u32 rtsctsRate,
632 u32 rtsctsDuration,
633 struct ath9k_11n_rate_series series[],
634 u32 nseries, u32 flags);
635 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
636 u32 aggrLen);
637 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
638 u32 numDelims);
639 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
640 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
5519541d 641 void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
69de3721
MSS
642 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
643 struct ath_hw_antcomb_conf *antconf);
644 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
645 struct ath_hw_antcomb_conf *antconf);
646
d70357d5
LR
647};
648
f2552e28
FF
649struct ath_nf_limits {
650 s16 max;
651 s16 min;
652 s16 nominal;
653};
654
97dcec57
SM
655/* ah_flags */
656#define AH_USE_EEPROM 0x1
657#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
658
cbe61d8a 659struct ath_hw {
f9f84e96
FF
660 struct ath_ops reg_ops;
661
b002a4a9 662 struct ieee80211_hw *hw;
27c51f1a 663 struct ath_common common;
cbe61d8a 664 struct ath9k_hw_version hw_version;
2660b81a
S
665 struct ath9k_ops_config config;
666 struct ath9k_hw_capabilities caps;
cac4220b 667 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
2660b81a 668 struct ath9k_channel *curchan;
394cf0a1 669
cbe61d8a
S
670 union {
671 struct ar5416_eeprom_def def;
672 struct ar5416_eeprom_4k map4k;
475f5989 673 struct ar9287_eeprom map9287;
15c9ee7a 674 struct ar9300_eeprom ar9300_eep;
2660b81a 675 } eeprom;
f74df6fb 676 const struct eeprom_ops *eep_ops;
cbe61d8a
S
677
678 bool sw_mgmt_crypto;
2660b81a 679 bool is_pciexpress;
d4930086 680 bool aspm_enabled;
5f841b41 681 bool is_monitoring;
2eb46d9b 682 bool need_an_top2_fixup;
2660b81a 683 u16 tx_trig_level;
f2552e28 684
bbacee13 685 u32 nf_regs[6];
f2552e28
FF
686 struct ath_nf_limits nf_2g;
687 struct ath_nf_limits nf_5g;
2660b81a
S
688 u16 rfsilent;
689 u32 rfkill_gpio;
690 u32 rfkill_polarity;
cbe61d8a 691 u32 ah_flags;
394cf0a1 692
d7e7d229
LR
693 bool htc_reset_init;
694
2660b81a
S
695 enum nl80211_iftype opmode;
696 enum ath9k_power_mode power_mode;
f078f209 697
f23fba49 698 s8 noise;
20bd2a09 699 struct ath9k_hw_cal_data *caldata;
a13883b0 700 struct ath9k_pacal_info pacal_info;
2660b81a
S
701 struct ar5416Stats stats;
702 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
703
704 int16_t curchan_rad_index;
3069168c 705 enum ath9k_int imask;
74bad5cb 706 u32 imrs2_reg;
2660b81a
S
707 u32 txok_interrupt_mask;
708 u32 txerr_interrupt_mask;
709 u32 txdesc_interrupt_mask;
710 u32 txeol_interrupt_mask;
711 u32 txurn_interrupt_mask;
e8fe7336 712 atomic_t intr_ref_cnt;
2660b81a
S
713 bool chip_fullsleep;
714 u32 atim_window;
6a2b9e8c
S
715
716 /* Calibration */
6497827f 717 u32 supp_cals;
cbfe9468
S
718 struct ath9k_cal_list iq_caldata;
719 struct ath9k_cal_list adcgain_caldata;
cbfe9468 720 struct ath9k_cal_list adcdc_caldata;
df23acaa 721 struct ath9k_cal_list tempCompCalData;
cbfe9468
S
722 struct ath9k_cal_list *cal_list;
723 struct ath9k_cal_list *cal_list_last;
724 struct ath9k_cal_list *cal_list_curr;
2660b81a
S
725#define totalPowerMeasI meas0.unsign
726#define totalPowerMeasQ meas1.unsign
727#define totalIqCorrMeas meas2.sign
728#define totalAdcIOddPhase meas0.unsign
729#define totalAdcIEvenPhase meas1.unsign
730#define totalAdcQOddPhase meas2.unsign
731#define totalAdcQEvenPhase meas3.unsign
732#define totalAdcDcOffsetIOddPhase meas0.sign
733#define totalAdcDcOffsetIEvenPhase meas1.sign
734#define totalAdcDcOffsetQOddPhase meas2.sign
735#define totalAdcDcOffsetQEvenPhase meas3.sign
f078f209
LR
736 union {
737 u32 unsign[AR5416_MAX_CHAINS];
738 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 739 } meas0;
f078f209
LR
740 union {
741 u32 unsign[AR5416_MAX_CHAINS];
742 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 743 } meas1;
f078f209
LR
744 union {
745 u32 unsign[AR5416_MAX_CHAINS];
746 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 747 } meas2;
f078f209
LR
748 union {
749 u32 unsign[AR5416_MAX_CHAINS];
750 int32_t sign[AR5416_MAX_CHAINS];
2660b81a
S
751 } meas3;
752 u16 cal_samples;
6a2b9e8c 753
2660b81a
S
754 u32 sta_id1_defaults;
755 u32 misc_mode;
f078f209
LR
756 enum {
757 AUTO_32KHZ,
758 USE_32KHZ,
759 DONT_USE_32KHZ,
2660b81a 760 } enable_32kHz_clock;
6a2b9e8c 761
d70357d5
LR
762 /* Private to hardware code */
763 struct ath_hw_private_ops private_ops;
764 /* Accessed by the lower level driver */
765 struct ath_hw_ops ops;
766
e68a060b 767 /* Used to program the radio on non single-chip devices */
2660b81a
S
768 u32 *analogBank0Data;
769 u32 *analogBank1Data;
770 u32 *analogBank2Data;
771 u32 *analogBank3Data;
772 u32 *analogBank6Data;
773 u32 *analogBank6TPCData;
774 u32 *analogBank7Data;
775 u32 *addac5416_21;
776 u32 *bank6Temp;
777
597a94b3 778 u8 txpower_limit;
e239d859 779 int coverage_class;
2660b81a 780 u32 slottime;
2660b81a 781 u32 globaltxtimeout;
6a2b9e8c
S
782
783 /* ANI */
2660b81a 784 u32 proc_phyerr;
2660b81a 785 u32 aniperiod;
2660b81a
S
786 int totalSizeDesired[5];
787 int coarse_high[5];
788 int coarse_low[5];
789 int firpwr[5];
790 enum ath9k_ani_cmd ani_function;
791
af03abec 792 /* Bluetooth coexistance */
766ec4a9 793 struct ath_btcoex_hw btcoex_hw;
a6ef530f
VN
794 u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
795 u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
af03abec 796
2660b81a 797 u32 intr_txqs;
2660b81a
S
798 u8 txchainmask;
799 u8 rxchainmask;
800
c5d0855a
FF
801 struct ath_hw_radar_conf radar_conf;
802
8bd1d07f
SB
803 u32 originalGain[22];
804 int initPDADC;
805 int PDADCdelta;
6de66dd9 806 int led_pin;
691680b8
FF
807 u32 gpio_mask;
808 u32 gpio_val;
8bd1d07f 809
2660b81a
S
810 struct ar5416IniArray iniModes;
811 struct ar5416IniArray iniCommon;
812 struct ar5416IniArray iniBank0;
813 struct ar5416IniArray iniBB_RfGain;
814 struct ar5416IniArray iniBank1;
815 struct ar5416IniArray iniBank2;
816 struct ar5416IniArray iniBank3;
817 struct ar5416IniArray iniBank6;
818 struct ar5416IniArray iniBank6TPC;
819 struct ar5416IniArray iniBank7;
820 struct ar5416IniArray iniAddac;
821 struct ar5416IniArray iniPcieSerdes;
13ce3e99 822 struct ar5416IniArray iniPcieSerdesLowPower;
2660b81a 823 struct ar5416IniArray iniModesAdditional;
d89baac8 824 struct ar5416IniArray iniModesAdditional_40M;
2660b81a
S
825 struct ar5416IniArray iniModesRxGain;
826 struct ar5416IniArray iniModesTxGain;
8564328d 827 struct ar5416IniArray iniModes_9271_1_0_only;
193cd458
S
828 struct ar5416IniArray iniCckfirNormal;
829 struct ar5416IniArray iniCckfirJapan2484;
70807e99
S
830 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
831 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
832 struct ar5416IniArray iniModes_9271_ANI_reg;
833 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
834 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
ff155a45 835
13ce3e99
LR
836 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
837 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
838 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
839 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
840
ff155a45
VT
841 u32 intr_gen_timer_trigger;
842 u32 intr_gen_timer_thresh;
843 struct ath_gen_timer_table hw_gen_timers;
744d4025
VT
844
845 struct ar9003_txs *ts_ring;
846 void *ts_start;
847 u32 ts_paddr_start;
848 u32 ts_paddr_end;
849 u16 ts_tail;
850 u8 ts_size;
aea702b7
LR
851
852 u32 bb_watchdog_last_status;
853 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
51ac8cbb 854 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
717f6bed 855
1bf38661
FF
856 unsigned int paprd_target_power;
857 unsigned int paprd_training_power;
7072bf62 858 unsigned int paprd_ratemask;
f1a8abb0 859 unsigned int paprd_ratemask_ht40;
45ef6a0b 860 bool paprd_table_write_done;
717f6bed
FF
861 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
862 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9a658d2b
LR
863 /*
864 * Store the permanent value of Reg 0x4004in WARegVal
865 * so we dont have to R/M/W. We should not be reading
866 * this register when in sleep states.
867 */
868 u32 WARegVal;
6ee63f55
SB
869
870 /* Enterprise mode cap */
871 u32 ent_mode;
f2f5f2a1
VT
872
873 bool is_clk_25mhz;
3762561a 874 int (*get_mac_revision)(void);
7d95847c 875 int (*external_reset)(void);
f078f209 876};
f078f209 877
0cb9e06b
FF
878struct ath_bus_ops {
879 enum ath_bus_type ath_bus_type;
880 void (*read_cachesize)(struct ath_common *common, int *csz);
881 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
882 void (*bt_coex_prep)(struct ath_common *common);
883 void (*extn_synch_en)(struct ath_common *common);
d4930086 884 void (*aspm_init)(struct ath_common *common);
0cb9e06b
FF
885};
886
9e4bffd2
LR
887static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
888{
889 return &ah->common;
890}
891
892static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
893{
894 return &(ath9k_hw_common(ah)->regulatory);
895}
896
d70357d5
LR
897static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
898{
899 return &ah->private_ops;
900}
901
902static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
903{
904 return &ah->ops;
905}
906
895ad7eb
VT
907static inline u8 get_streams(int mask)
908{
909 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
910}
911
f637cfd6 912/* Initialization, Detach, Reset */
394cf0a1 913const char *ath9k_hw_probe(u16 vendorid, u16 devid);
285f2dda 914void ath9k_hw_deinit(struct ath_hw *ah);
f637cfd6 915int ath9k_hw_init(struct ath_hw *ah);
cbe61d8a 916int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
20bd2a09 917 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
a9a29ce6 918int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8fe65368 919u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
394cf0a1 920
394cf0a1 921/* GPIO / RFKILL / Antennae */
cbe61d8a
S
922void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
923u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
924void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
394cf0a1 925 u32 ah_signal_type);
cbe61d8a 926void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
cbe61d8a
S
927u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
928void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
394cf0a1
S
929
930/* General Operation */
0caa7b14 931bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
a9b6b256
FF
932void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
933 int column, unsigned int *writecnt);
394cf0a1 934u32 ath9k_hw_reverse_bits(u32 val, u32 n);
4f0fc7c3 935u16 ath9k_hw_computetxtime(struct ath_hw *ah,
545750d3 936 u8 phy, int kbps,
394cf0a1 937 u32 frameLen, u16 rateix, bool shortPreamble);
cbe61d8a 938void ath9k_hw_get_channel_centers(struct ath_hw *ah,
394cf0a1
S
939 struct ath9k_channel *chan,
940 struct chan_centers *centers);
cbe61d8a
S
941u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
942void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
943bool ath9k_hw_phy_disable(struct ath_hw *ah);
944bool ath9k_hw_disable(struct ath_hw *ah);
de40f316 945void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
cbe61d8a
S
946void ath9k_hw_setopmode(struct ath_hw *ah);
947void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
f2b2143e
LR
948void ath9k_hw_setbssidmask(struct ath_hw *ah);
949void ath9k_hw_write_associd(struct ath_hw *ah);
dd347f2f 950u32 ath9k_hw_gettsf32(struct ath_hw *ah);
cbe61d8a
S
951u64 ath9k_hw_gettsf64(struct ath_hw *ah);
952void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
953void ath9k_hw_reset_tsf(struct ath_hw *ah);
54e4cec6 954void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
0005baf4 955void ath9k_hw_init_global_settings(struct ath_hw *ah);
b84628eb 956u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
25c56eec 957void ath9k_hw_set11nmac2040(struct ath_hw *ah);
cbe61d8a
S
958void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
959void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
394cf0a1 960 const struct ath9k_beacon_state *bs);
c9c99e5e 961bool ath9k_hw_check_alive(struct ath_hw *ah);
a91d75ae 962
9ecdef4b 963bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
a91d75ae 964
ff155a45
VT
965/* Generic hw timer primitives */
966struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
967 void (*trigger)(void *),
968 void (*overflow)(void *),
969 void *arg,
970 u8 timer_index);
cd9bf689
LR
971void ath9k_hw_gen_timer_start(struct ath_hw *ah,
972 struct ath_gen_timer *timer,
973 u32 timer_next,
974 u32 timer_period);
975void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
976
ff155a45
VT
977void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
978void ath_gen_timer_isr(struct ath_hw *hw);
979
f934c4d9 980void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
2da4f01a 981
05020d23
S
982/* HTC */
983void ath9k_hw_htc_resetinit(struct ath_hw *ah);
984
8fe65368
LR
985/* PHY */
986void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
987 u32 *coef_mantissa, u32 *coef_exponent);
988
ebd5a14a
LR
989/*
990 * Code Specific to AR5008, AR9001 or AR9002,
991 * we stuff these here to avoid callbacks for AR9003.
992 */
d8f492b7 993void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
ebd5a14a 994int ar9002_hw_rf_claim(struct ath_hw *ah);
78ec2677 995void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
d8f492b7 996
641d9921 997/*
aea702b7 998 * Code specific to AR9003, we stuff these here to avoid callbacks
641d9921
FF
999 * for older families
1000 */
aea702b7
LR
1001void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1002void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1003void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
51ac8cbb 1004void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
717f6bed
FF
1005void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1006void ar9003_paprd_populate_single_table(struct ath_hw *ah,
20bd2a09
FF
1007 struct ath9k_hw_cal_data *caldata,
1008 int chain);
1009int ar9003_paprd_create_curve(struct ath_hw *ah,
1010 struct ath9k_hw_cal_data *caldata, int chain);
717f6bed
FF
1011int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1012int ar9003_paprd_init_table(struct ath_hw *ah);
1013bool ar9003_paprd_is_done(struct ath_hw *ah);
1014void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
641d9921
FF
1015
1016/* Hardware family op attach helpers */
8fe65368 1017void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8525f280
LR
1018void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1019void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8fe65368 1020
795f5e2c
LR
1021void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1022void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1023
b3950e6a
LR
1024void ar9002_hw_attach_ops(struct ath_hw *ah);
1025void ar9003_hw_attach_ops(struct ath_hw *ah);
1026
c2ba3342 1027void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767
LR
1028/*
1029 * ANI work can be shared between all families but a next
1030 * generation implementation of ANI will be used only for AR9003 only
1031 * for now as the other families still need to be tested with the same
e36b27af
LR
1032 * next generation ANI. Feel free to start testing it though for the
1033 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
ac0bb767 1034 */
e36b27af 1035extern int modparam_force_new_ani;
8eb4980c 1036void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
bfc472bb 1037void ath9k_hw_proc_mib_event(struct ath_hw *ah);
95792178 1038void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
ac0bb767 1039
7b6840ab
VT
1040#define ATH_PCIE_CAP_LINK_CTRL 0x70
1041#define ATH_PCIE_CAP_LINK_L0S 1
1042#define ATH_PCIE_CAP_LINK_L1 2
1043
73377256
LR
1044#define ATH9K_CLOCK_RATE_CCK 22
1045#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1046#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1047#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1048
f078f209 1049#endif