]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/hw.h
ath9k: Load SW filtered NF values and start NF cal during full reset for AR9003
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / hw.h
CommitLineData
f078f209 1/*
b3950e6a 2 * Copyright (c) 2008-2010 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
394cf0a1
S
22#include <linux/io.h>
23
24#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
394cf0a1
S
28#include "reg.h"
29#include "phy.h"
af03abec 30#include "btcoex.h"
ceb26445 31#include "ar9003_mac.h"
394cf0a1 32
203c4805 33#include "../regd.h"
c46917bb 34#include "../debug.h"
3a702e49 35
394cf0a1 36#define ATHEROS_VENDOR_ID 0x168c
7976b426 37
394cf0a1
S
38#define AR5416_DEVID_PCI 0x0023
39#define AR5416_DEVID_PCIE 0x0024
40#define AR9160_DEVID_PCI 0x0027
41#define AR9280_DEVID_PCI 0x0029
42#define AR9280_DEVID_PCIE 0x002a
43#define AR9285_DEVID_PCIE 0x002b
5ffaf8a3 44#define AR2427_DEVID_PCIE 0x002c
db3cc53a
SB
45#define AR9287_DEVID_PCI 0x002d
46#define AR9287_DEVID_PCIE 0x002e
47#define AR9300_DEVID_PCIE 0x0030
7976b426 48
394cf0a1 49#define AR5416_AR9100_DEVID 0x000b
7976b426 50
394cf0a1
S
51#define AR_SUBVENDOR_ID_NOG 0x0e11
52#define AR_SUBVENDOR_ID_NEW_A 0x7065
53#define AR5416_MAGIC 0x19641014
54
fe12946e
VT
55#define AR9280_COEX2WIRE_SUBSYSID 0x309b
56#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
57#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
58
e3d01bfc
LR
59#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
60
cfe8cba9
LR
61#define ATH_DEFAULT_NOISE_FLOOR -95
62
04658fba 63#define ATH9K_RSSI_BAD -128
990b70ab 64
394cf0a1 65/* Register read/write primitives */
9e4bffd2
LR
66#define REG_WRITE(_ah, _reg, _val) \
67 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
68
69#define REG_READ(_ah, _reg) \
70 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
394cf0a1
S
71
72#define SM(_v, _f) (((_v) << _f##_S) & _f)
73#define MS(_v, _f) (((_v) & _f) >> _f##_S)
74#define REG_RMW(_a, _r, _set, _clr) \
75 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
76#define REG_RMW_FIELD(_a, _r, _f, _v) \
77 REG_WRITE(_a, _r, \
78 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
1547da37
LR
79#define REG_READ_FIELD(_a, _r, _f) \
80 (((REG_READ(_a, _r) & _f) >> _f##_S))
394cf0a1
S
81#define REG_SET_BIT(_a, _r, _f) \
82 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
83#define REG_CLR_BIT(_a, _r, _f) \
84 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
f078f209 85
394cf0a1
S
86#define DO_DELAY(x) do { \
87 if ((++(x) % 64) == 0) \
88 udelay(1); \
89 } while (0)
f078f209 90
394cf0a1
S
91#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
92 int r; \
93 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
94 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
95 INI_RA((iniarray), r, (column))); \
96 DO_DELAY(regWr); \
97 } \
98 } while (0)
f078f209 99
394cf0a1
S
100#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
101#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
102#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
103#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
1773912b 104#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
394cf0a1
S
105#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
106#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
f078f209 107
394cf0a1
S
108#define AR_GPIOD_MASK 0x00001FFF
109#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
f078f209 110
394cf0a1 111#define BASE_ACTIVATE_DELAY 100
63a75b91 112#define RTC_PLL_SETTLE_DELAY 100
394cf0a1
S
113#define COEF_SCALE_S 24
114#define HT40_CHANNEL_CENTER_SHIFT 10
f078f209 115
394cf0a1
S
116#define ATH9K_ANTENNA0_CHAINMASK 0x1
117#define ATH9K_ANTENNA1_CHAINMASK 0x2
118
119#define ATH9K_NUM_DMA_DEBUG_REGS 8
120#define ATH9K_NUM_QUEUES 10
121
122#define MAX_RATE_POWER 63
0caa7b14 123#define AH_WAIT_TIMEOUT 100000 /* (us) */
f9b604f6 124#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
394cf0a1
S
125#define AH_TIME_QUANTUM 10
126#define AR_KEYTABLE_SIZE 128
d8caa839 127#define POWER_UP_TIME 10000
394cf0a1
S
128#define SPUR_RSSI_THRESH 40
129
130#define CAB_TIMEOUT_VAL 10
131#define BEACON_TIMEOUT_VAL 10
132#define MIN_BEACON_TIMEOUT_VAL 1
133#define SLEEP_SLOP 3
134
135#define INIT_CONFIG_STATUS 0x00000000
136#define INIT_RSSI_THR 0x00000700
137#define INIT_BCON_CNTRL_REG 0x00000000
138
139#define TU_TO_USEC(_tu) ((_tu) << 10)
140
ceb26445
VT
141#define ATH9K_HW_RX_HP_QDEPTH 16
142#define ATH9K_HW_RX_LP_QDEPTH 128
143
13ce3e99
LR
144enum ath_ini_subsys {
145 ATH_INI_PRE = 0,
146 ATH_INI_CORE,
147 ATH_INI_POST,
148 ATH_INI_NUM_SPLIT,
149};
150
394cf0a1
S
151enum wireless_mode {
152 ATH9K_MODE_11A = 0,
b9b6e15a
LR
153 ATH9K_MODE_11G,
154 ATH9K_MODE_11NA_HT20,
155 ATH9K_MODE_11NG_HT20,
156 ATH9K_MODE_11NA_HT40PLUS,
157 ATH9K_MODE_11NA_HT40MINUS,
158 ATH9K_MODE_11NG_HT40PLUS,
159 ATH9K_MODE_11NG_HT40MINUS,
160 ATH9K_MODE_MAX,
394cf0a1 161};
f078f209 162
394cf0a1 163enum ath9k_hw_caps {
bdbdf46d
S
164 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
165 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
166 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
167 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
168 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
169 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
170 ATH9K_HW_CAP_VEOL = BIT(6),
171 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
172 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
173 ATH9K_HW_CAP_HT = BIT(9),
174 ATH9K_HW_CAP_GTT = BIT(10),
175 ATH9K_HW_CAP_FASTCC = BIT(11),
176 ATH9K_HW_CAP_RFSILENT = BIT(12),
177 ATH9K_HW_CAP_CST = BIT(13),
178 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
179 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
180 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
1adf02ff 181 ATH9K_HW_CAP_EDMA = BIT(17),
6c84ce08 182 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(18),
394cf0a1 183};
f078f209 184
394cf0a1
S
185enum ath9k_capability_type {
186 ATH9K_CAP_CIPHER = 0,
187 ATH9K_CAP_TKIP_MIC,
188 ATH9K_CAP_TKIP_SPLIT,
394cf0a1 189 ATH9K_CAP_TXPOW,
394cf0a1 190 ATH9K_CAP_MCAST_KEYSRCH,
8bd1d07f 191 ATH9K_CAP_DS
394cf0a1 192};
f078f209 193
394cf0a1
S
194struct ath9k_hw_capabilities {
195 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
196 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
197 u16 total_queues;
198 u16 keycache_size;
199 u16 low_5ghz_chan, high_5ghz_chan;
200 u16 low_2ghz_chan, high_2ghz_chan;
394cf0a1
S
201 u16 rts_aggr_limit;
202 u8 tx_chainmask;
203 u8 rx_chainmask;
204 u16 tx_triglevel_max;
205 u16 reg_cap;
206 u8 num_gpio_pins;
207 u8 num_antcfg_2ghz;
208 u8 num_antcfg_5ghz;
ceb26445
VT
209 u8 rx_hp_qdepth;
210 u8 rx_lp_qdepth;
211 u8 rx_status_len;
162c3be3 212 u8 tx_desc_len;
394cf0a1 213};
f078f209 214
394cf0a1
S
215struct ath9k_ops_config {
216 int dma_beacon_response_time;
217 int sw_beacon_response_time;
218 int additional_swba_backoff;
219 int ack_6mb;
220 int cwm_ignore_extcca;
221 u8 pcie_powersave_enable;
394cf0a1
S
222 u8 pcie_clock_req;
223 u32 pcie_waen;
394cf0a1
S
224 u8 analog_shiftreg;
225 u8 ht_enable;
226 u32 ofdm_trig_low;
227 u32 ofdm_trig_high;
228 u32 cck_trig_high;
229 u32 cck_trig_low;
230 u32 enable_ani;
394cf0a1 231 int serialize_regmode;
0ce024cb 232 bool rx_intr_mitigation;
55e82df4 233 bool tx_intr_mitigation;
394cf0a1
S
234#define SPUR_DISABLE 0
235#define SPUR_ENABLE_IOCTL 1
236#define SPUR_ENABLE_EEPROM 2
237#define AR_EEPROM_MODAL_SPURS 5
238#define AR_SPUR_5413_1 1640
239#define AR_SPUR_5413_2 1200
240#define AR_NO_SPUR 0x8000
241#define AR_BASE_FREQ_2GHZ 2300
242#define AR_BASE_FREQ_5GHZ 4900
243#define AR_SPUR_FEEQ_BOUND_HT40 19
244#define AR_SPUR_FEEQ_BOUND_HT20 10
245 int spurmode;
246 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
f4709fdf 247 u8 max_txtrig_level;
394cf0a1 248};
f078f209 249
394cf0a1
S
250enum ath9k_int {
251 ATH9K_INT_RX = 0x00000001,
252 ATH9K_INT_RXDESC = 0x00000002,
b5c80475
FF
253 ATH9K_INT_RXHP = 0x00000001,
254 ATH9K_INT_RXLP = 0x00000002,
394cf0a1
S
255 ATH9K_INT_RXNOFRM = 0x00000008,
256 ATH9K_INT_RXEOL = 0x00000010,
257 ATH9K_INT_RXORN = 0x00000020,
258 ATH9K_INT_TX = 0x00000040,
259 ATH9K_INT_TXDESC = 0x00000080,
260 ATH9K_INT_TIM_TIMER = 0x00000100,
261 ATH9K_INT_TXURN = 0x00000800,
262 ATH9K_INT_MIB = 0x00001000,
263 ATH9K_INT_RXPHY = 0x00004000,
264 ATH9K_INT_RXKCM = 0x00008000,
265 ATH9K_INT_SWBA = 0x00010000,
266 ATH9K_INT_BMISS = 0x00040000,
267 ATH9K_INT_BNR = 0x00100000,
268 ATH9K_INT_TIM = 0x00200000,
269 ATH9K_INT_DTIM = 0x00400000,
270 ATH9K_INT_DTIMSYNC = 0x00800000,
271 ATH9K_INT_GPIO = 0x01000000,
272 ATH9K_INT_CABEND = 0x02000000,
4af9cf4f 273 ATH9K_INT_TSFOOR = 0x04000000,
ff155a45 274 ATH9K_INT_GENTIMER = 0x08000000,
394cf0a1
S
275 ATH9K_INT_CST = 0x10000000,
276 ATH9K_INT_GTT = 0x20000000,
277 ATH9K_INT_FATAL = 0x40000000,
278 ATH9K_INT_GLOBAL = 0x80000000,
279 ATH9K_INT_BMISC = ATH9K_INT_TIM |
280 ATH9K_INT_DTIM |
281 ATH9K_INT_DTIMSYNC |
4af9cf4f 282 ATH9K_INT_TSFOOR |
394cf0a1
S
283 ATH9K_INT_CABEND,
284 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
285 ATH9K_INT_RXDESC |
286 ATH9K_INT_RXEOL |
287 ATH9K_INT_RXORN |
288 ATH9K_INT_TXURN |
289 ATH9K_INT_TXDESC |
290 ATH9K_INT_MIB |
291 ATH9K_INT_RXPHY |
292 ATH9K_INT_RXKCM |
293 ATH9K_INT_SWBA |
294 ATH9K_INT_BMISS |
295 ATH9K_INT_GPIO,
296 ATH9K_INT_NOCARD = 0xffffffff
297};
f078f209 298
394cf0a1
S
299#define CHANNEL_CW_INT 0x00002
300#define CHANNEL_CCK 0x00020
301#define CHANNEL_OFDM 0x00040
302#define CHANNEL_2GHZ 0x00080
303#define CHANNEL_5GHZ 0x00100
304#define CHANNEL_PASSIVE 0x00200
305#define CHANNEL_DYN 0x00400
306#define CHANNEL_HALF 0x04000
307#define CHANNEL_QUARTER 0x08000
308#define CHANNEL_HT20 0x10000
309#define CHANNEL_HT40PLUS 0x20000
310#define CHANNEL_HT40MINUS 0x40000
311
394cf0a1
S
312#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
313#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
314#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
315#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
316#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
317#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
318#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
319#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
320#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
321#define CHANNEL_ALL \
322 (CHANNEL_OFDM| \
323 CHANNEL_CCK| \
324 CHANNEL_2GHZ | \
325 CHANNEL_5GHZ | \
326 CHANNEL_HT20 | \
327 CHANNEL_HT40PLUS | \
328 CHANNEL_HT40MINUS)
329
330struct ath9k_channel {
331 struct ieee80211_channel *chan;
332 u16 channel;
333 u32 channelFlags;
334 u32 chanmode;
335 int32_t CalValid;
336 bool oneTimeCalsDone;
337 int8_t iCoff;
338 int8_t qCoff;
339 int16_t rawNoiseFloor;
340};
f078f209 341
394cf0a1
S
342#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
343 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
344 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
345 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
346#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
347#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
348#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
394cf0a1
S
349#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
350#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
351#define IS_CHAN_A_5MHZ_SPACED(_c) \
352 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
353 (((_c)->channel % 20) != 0) && \
354 (((_c)->channel % 10) != 0))
355
356/* These macros check chanmode and not channelFlags */
357#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
358#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
359 ((_c)->chanmode == CHANNEL_G_HT20))
360#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
361 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
362 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
363 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
364#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
365
366enum ath9k_power_mode {
367 ATH9K_PM_AWAKE = 0,
368 ATH9K_PM_FULL_SLEEP,
369 ATH9K_PM_NETWORK_SLEEP,
370 ATH9K_PM_UNDEFINED
371};
f078f209 372
394cf0a1
S
373enum ath9k_tp_scale {
374 ATH9K_TP_SCALE_MAX = 0,
375 ATH9K_TP_SCALE_50,
376 ATH9K_TP_SCALE_25,
377 ATH9K_TP_SCALE_12,
378 ATH9K_TP_SCALE_MIN
379};
f078f209 380
394cf0a1
S
381enum ser_reg_mode {
382 SER_REG_MODE_OFF = 0,
383 SER_REG_MODE_ON = 1,
384 SER_REG_MODE_AUTO = 2,
385};
f078f209 386
ad7b8060
VT
387enum ath9k_rx_qtype {
388 ATH9K_RX_QUEUE_HP,
389 ATH9K_RX_QUEUE_LP,
390 ATH9K_RX_QUEUE_MAX,
391};
392
394cf0a1
S
393struct ath9k_beacon_state {
394 u32 bs_nexttbtt;
395 u32 bs_nextdtim;
396 u32 bs_intval;
397#define ATH9K_BEACON_PERIOD 0x0000ffff
398#define ATH9K_BEACON_ENA 0x00800000
399#define ATH9K_BEACON_RESET_TSF 0x01000000
4af9cf4f 400#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
394cf0a1
S
401 u32 bs_dtimperiod;
402 u16 bs_cfpperiod;
403 u16 bs_cfpmaxduration;
404 u32 bs_cfpnext;
405 u16 bs_timoffset;
406 u16 bs_bmissthreshold;
407 u32 bs_sleepduration;
4af9cf4f 408 u32 bs_tsfoor_threshold;
394cf0a1 409};
f078f209 410
394cf0a1
S
411struct chan_centers {
412 u16 synth_center;
413 u16 ctl_center;
414 u16 ext_center;
415};
f078f209 416
394cf0a1
S
417enum {
418 ATH9K_RESET_POWER_ON,
419 ATH9K_RESET_WARM,
420 ATH9K_RESET_COLD,
421};
f078f209 422
d535a42a
S
423struct ath9k_hw_version {
424 u32 magic;
425 u16 devid;
426 u16 subvendorid;
427 u32 macVersion;
428 u16 macRev;
429 u16 phyRev;
430 u16 analog5GhzRev;
431 u16 analog2GhzRev;
aeac355d 432 u16 subsysid;
d535a42a 433};
394cf0a1 434
ff155a45
VT
435/* Generic TSF timer definitions */
436
437#define ATH_MAX_GEN_TIMER 16
438
439#define AR_GENTMR_BIT(_index) (1 << (_index))
440
441/*
442 * Using de Bruijin sequence to to look up 1's index in a 32 bit number
443 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
444 */
c90017dd 445#define debruijn32 0x077CB531U
ff155a45
VT
446
447struct ath_gen_timer_configuration {
448 u32 next_addr;
449 u32 period_addr;
450 u32 mode_addr;
451 u32 mode_mask;
452};
453
454struct ath_gen_timer {
455 void (*trigger)(void *arg);
456 void (*overflow)(void *arg);
457 void *arg;
458 u8 index;
459};
460
461struct ath_gen_timer_table {
462 u32 gen_timer_index[32];
463 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
464 union {
465 unsigned long timer_bits;
466 u16 val;
467 } timer_mask;
468};
469
d70357d5
LR
470/**
471 * struct ath_hw_private_ops - callbacks used internally by hardware code
472 *
473 * This structure contains private callbacks designed to only be used internally
474 * by the hardware core.
475 *
795f5e2c
LR
476 * @init_cal_settings: setup types of calibrations supported
477 * @init_cal: starts actual calibration
478 *
d70357d5 479 * @init_mode_regs: Initializes mode registers
991312d8 480 * @init_mode_gain_regs: Initialize TX/RX gain registers
d70357d5 481 * @macversion_supported: If this specific mac revision is supported
8fe65368
LR
482 *
483 * @rf_set_freq: change frequency
484 * @spur_mitigate_freq: spur mitigation
485 * @rf_alloc_ext_banks:
486 * @rf_free_ext_banks:
487 * @set_rf_regs:
64773964
LR
488 * @compute_pll_control: compute the PLL control value to use for
489 * AR_RTC_PLL_CONTROL for a given channel
795f5e2c
LR
490 * @setup_calibration: set up calibration
491 * @iscal_supported: used to query if a type of calibration is supported
77d6d39a 492 * @loadnf: load noise floor read from each chain on the CCA registers
d70357d5
LR
493 */
494struct ath_hw_private_ops {
795f5e2c 495 /* Calibration ops */
d70357d5 496 void (*init_cal_settings)(struct ath_hw *ah);
795f5e2c
LR
497 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
498
d70357d5 499 void (*init_mode_regs)(struct ath_hw *ah);
991312d8 500 void (*init_mode_gain_regs)(struct ath_hw *ah);
d70357d5 501 bool (*macversion_supported)(u32 macversion);
795f5e2c
LR
502 void (*setup_calibration)(struct ath_hw *ah,
503 struct ath9k_cal_list *currCal);
504 bool (*iscal_supported)(struct ath_hw *ah,
505 enum ath9k_cal_types calType);
8fe65368
LR
506
507 /* PHY ops */
508 int (*rf_set_freq)(struct ath_hw *ah,
509 struct ath9k_channel *chan);
510 void (*spur_mitigate_freq)(struct ath_hw *ah,
511 struct ath9k_channel *chan);
512 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
513 void (*rf_free_ext_banks)(struct ath_hw *ah);
514 bool (*set_rf_regs)(struct ath_hw *ah,
515 struct ath9k_channel *chan,
516 u16 modesIndex);
517 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
518 void (*init_bb)(struct ath_hw *ah,
519 struct ath9k_channel *chan);
520 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
521 void (*olc_init)(struct ath_hw *ah);
522 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
523 void (*mark_phy_inactive)(struct ath_hw *ah);
524 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
525 bool (*rfbus_req)(struct ath_hw *ah);
526 void (*rfbus_done)(struct ath_hw *ah);
527 void (*enable_rfkill)(struct ath_hw *ah);
528 void (*restore_chainmask)(struct ath_hw *ah);
529 void (*set_diversity)(struct ath_hw *ah, bool value);
64773964
LR
530 u32 (*compute_pll_control)(struct ath_hw *ah,
531 struct ath9k_channel *chan);
c16fcb49
FF
532 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
533 int param);
641d9921 534 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
77d6d39a 535 void (*loadnf)(struct ath_hw *ah, struct ath9k_channel *chan);
d70357d5
LR
536};
537
538/**
539 * struct ath_hw_ops - callbacks used by hardware code and driver code
540 *
541 * This structure contains callbacks designed to to be used internally by
542 * hardware code and also by the lower level driver.
543 *
544 * @config_pci_powersave:
795f5e2c 545 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
d70357d5
LR
546 */
547struct ath_hw_ops {
548 void (*config_pci_powersave)(struct ath_hw *ah,
549 int restore,
550 int power_off);
cee1f625 551 void (*rx_enable)(struct ath_hw *ah);
87d5efbb
VT
552 void (*set_desc_link)(void *ds, u32 link);
553 void (*get_desc_link)(void *ds, u32 **link);
795f5e2c
LR
554 bool (*calibrate)(struct ath_hw *ah,
555 struct ath9k_channel *chan,
556 u8 rxchainmask,
557 bool longcal);
55e82df4 558 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
d70357d5
LR
559};
560
cbe61d8a 561struct ath_hw {
b002a4a9 562 struct ieee80211_hw *hw;
27c51f1a 563 struct ath_common common;
cbe61d8a 564 struct ath9k_hw_version hw_version;
2660b81a
S
565 struct ath9k_ops_config config;
566 struct ath9k_hw_capabilities caps;
2660b81a
S
567 struct ath9k_channel channels[38];
568 struct ath9k_channel *curchan;
394cf0a1 569
cbe61d8a
S
570 union {
571 struct ar5416_eeprom_def def;
572 struct ar5416_eeprom_4k map4k;
475f5989 573 struct ar9287_eeprom map9287;
15c9ee7a 574 struct ar9300_eeprom ar9300_eep;
2660b81a 575 } eeprom;
f74df6fb 576 const struct eeprom_ops *eep_ops;
cbe61d8a
S
577
578 bool sw_mgmt_crypto;
2660b81a 579 bool is_pciexpress;
2eb46d9b 580 bool need_an_top2_fixup;
2660b81a 581 u16 tx_trig_level;
641d9921
FF
582 s16 nf_2g_max;
583 s16 nf_2g_min;
584 s16 nf_5g_max;
585 s16 nf_5g_min;
2660b81a
S
586 u16 rfsilent;
587 u32 rfkill_gpio;
588 u32 rfkill_polarity;
cbe61d8a 589 u32 ah_flags;
394cf0a1 590
d7e7d229
LR
591 bool htc_reset_init;
592
2660b81a
S
593 enum nl80211_iftype opmode;
594 enum ath9k_power_mode power_mode;
f078f209 595
cbe61d8a 596 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
a13883b0 597 struct ath9k_pacal_info pacal_info;
2660b81a
S
598 struct ar5416Stats stats;
599 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
600
601 int16_t curchan_rad_index;
3069168c 602 enum ath9k_int imask;
74bad5cb 603 u32 imrs2_reg;
2660b81a
S
604 u32 txok_interrupt_mask;
605 u32 txerr_interrupt_mask;
606 u32 txdesc_interrupt_mask;
607 u32 txeol_interrupt_mask;
608 u32 txurn_interrupt_mask;
609 bool chip_fullsleep;
610 u32 atim_window;
6a2b9e8c
S
611
612 /* Calibration */
cbfe9468
S
613 enum ath9k_cal_types supp_cals;
614 struct ath9k_cal_list iq_caldata;
615 struct ath9k_cal_list adcgain_caldata;
616 struct ath9k_cal_list adcdc_calinitdata;
617 struct ath9k_cal_list adcdc_caldata;
df23acaa 618 struct ath9k_cal_list tempCompCalData;
cbfe9468
S
619 struct ath9k_cal_list *cal_list;
620 struct ath9k_cal_list *cal_list_last;
621 struct ath9k_cal_list *cal_list_curr;
2660b81a
S
622#define totalPowerMeasI meas0.unsign
623#define totalPowerMeasQ meas1.unsign
624#define totalIqCorrMeas meas2.sign
625#define totalAdcIOddPhase meas0.unsign
626#define totalAdcIEvenPhase meas1.unsign
627#define totalAdcQOddPhase meas2.unsign
628#define totalAdcQEvenPhase meas3.unsign
629#define totalAdcDcOffsetIOddPhase meas0.sign
630#define totalAdcDcOffsetIEvenPhase meas1.sign
631#define totalAdcDcOffsetQOddPhase meas2.sign
632#define totalAdcDcOffsetQEvenPhase meas3.sign
f078f209
LR
633 union {
634 u32 unsign[AR5416_MAX_CHAINS];
635 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 636 } meas0;
f078f209
LR
637 union {
638 u32 unsign[AR5416_MAX_CHAINS];
639 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 640 } meas1;
f078f209
LR
641 union {
642 u32 unsign[AR5416_MAX_CHAINS];
643 int32_t sign[AR5416_MAX_CHAINS];
2660b81a 644 } meas2;
f078f209
LR
645 union {
646 u32 unsign[AR5416_MAX_CHAINS];
647 int32_t sign[AR5416_MAX_CHAINS];
2660b81a
S
648 } meas3;
649 u16 cal_samples;
6a2b9e8c 650
2660b81a
S
651 u32 sta_id1_defaults;
652 u32 misc_mode;
f078f209
LR
653 enum {
654 AUTO_32KHZ,
655 USE_32KHZ,
656 DONT_USE_32KHZ,
2660b81a 657 } enable_32kHz_clock;
6a2b9e8c 658
d70357d5
LR
659 /* Private to hardware code */
660 struct ath_hw_private_ops private_ops;
661 /* Accessed by the lower level driver */
662 struct ath_hw_ops ops;
663
e68a060b 664 /* Used to program the radio on non single-chip devices */
2660b81a
S
665 u32 *analogBank0Data;
666 u32 *analogBank1Data;
667 u32 *analogBank2Data;
668 u32 *analogBank3Data;
669 u32 *analogBank6Data;
670 u32 *analogBank6TPCData;
671 u32 *analogBank7Data;
672 u32 *addac5416_21;
673 u32 *bank6Temp;
674
675 int16_t txpower_indexoffset;
e239d859 676 int coverage_class;
2660b81a
S
677 u32 beacon_interval;
678 u32 slottime;
2660b81a 679 u32 globaltxtimeout;
6a2b9e8c
S
680
681 /* ANI */
2660b81a 682 u32 proc_phyerr;
2660b81a
S
683 u32 aniperiod;
684 struct ar5416AniState *curani;
685 struct ar5416AniState ani[255];
686 int totalSizeDesired[5];
687 int coarse_high[5];
688 int coarse_low[5];
689 int firpwr[5];
690 enum ath9k_ani_cmd ani_function;
691
af03abec 692 /* Bluetooth coexistance */
766ec4a9 693 struct ath_btcoex_hw btcoex_hw;
af03abec 694
2660b81a 695 u32 intr_txqs;
2660b81a
S
696 u8 txchainmask;
697 u8 rxchainmask;
698
8bd1d07f
SB
699 u32 originalGain[22];
700 int initPDADC;
701 int PDADCdelta;
08fc5c1b 702 u8 led_pin;
8bd1d07f 703
2660b81a
S
704 struct ar5416IniArray iniModes;
705 struct ar5416IniArray iniCommon;
706 struct ar5416IniArray iniBank0;
707 struct ar5416IniArray iniBB_RfGain;
708 struct ar5416IniArray iniBank1;
709 struct ar5416IniArray iniBank2;
710 struct ar5416IniArray iniBank3;
711 struct ar5416IniArray iniBank6;
712 struct ar5416IniArray iniBank6TPC;
713 struct ar5416IniArray iniBank7;
714 struct ar5416IniArray iniAddac;
715 struct ar5416IniArray iniPcieSerdes;
13ce3e99 716 struct ar5416IniArray iniPcieSerdesLowPower;
2660b81a
S
717 struct ar5416IniArray iniModesAdditional;
718 struct ar5416IniArray iniModesRxGain;
719 struct ar5416IniArray iniModesTxGain;
8564328d 720 struct ar5416IniArray iniModes_9271_1_0_only;
193cd458
S
721 struct ar5416IniArray iniCckfirNormal;
722 struct ar5416IniArray iniCckfirJapan2484;
70807e99
S
723 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
724 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
725 struct ar5416IniArray iniModes_9271_ANI_reg;
726 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
727 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
ff155a45 728
13ce3e99
LR
729 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
730 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
731 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
732 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
733
ff155a45
VT
734 u32 intr_gen_timer_trigger;
735 u32 intr_gen_timer_thresh;
736 struct ath_gen_timer_table hw_gen_timers;
f078f209 737};
f078f209 738
9e4bffd2
LR
739static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
740{
741 return &ah->common;
742}
743
744static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
745{
746 return &(ath9k_hw_common(ah)->regulatory);
747}
748
d70357d5
LR
749static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
750{
751 return &ah->private_ops;
752}
753
754static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
755{
756 return &ah->ops;
757}
758
f637cfd6 759/* Initialization, Detach, Reset */
394cf0a1 760const char *ath9k_hw_probe(u16 vendorid, u16 devid);
285f2dda 761void ath9k_hw_deinit(struct ath_hw *ah);
f637cfd6 762int ath9k_hw_init(struct ath_hw *ah);
cbe61d8a 763int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
394cf0a1 764 bool bChannelChange);
a9a29ce6 765int ath9k_hw_fill_cap_info(struct ath_hw *ah);
cbe61d8a 766bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
394cf0a1 767 u32 capability, u32 *result);
cbe61d8a 768bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
394cf0a1 769 u32 capability, u32 setting, int *status);
8fe65368 770u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
394cf0a1
S
771
772/* Key Cache Management */
cbe61d8a
S
773bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
774bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
775bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
394cf0a1 776 const struct ath9k_keyval *k,
e0caf9ea 777 const u8 *mac);
cbe61d8a 778bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
394cf0a1
S
779
780/* GPIO / RFKILL / Antennae */
cbe61d8a
S
781void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
782u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
783void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
394cf0a1 784 u32 ah_signal_type);
cbe61d8a 785void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
cbe61d8a
S
786u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
787void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
394cf0a1
S
788
789/* General Operation */
0caa7b14 790bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
394cf0a1 791u32 ath9k_hw_reverse_bits(u32 val, u32 n);
cbe61d8a 792bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
4f0fc7c3 793u16 ath9k_hw_computetxtime(struct ath_hw *ah,
545750d3 794 u8 phy, int kbps,
394cf0a1 795 u32 frameLen, u16 rateix, bool shortPreamble);
cbe61d8a 796void ath9k_hw_get_channel_centers(struct ath_hw *ah,
394cf0a1
S
797 struct ath9k_channel *chan,
798 struct chan_centers *centers);
cbe61d8a
S
799u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
800void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
801bool ath9k_hw_phy_disable(struct ath_hw *ah);
802bool ath9k_hw_disable(struct ath_hw *ah);
8fbff4b8 803void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
cbe61d8a
S
804void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
805void ath9k_hw_setopmode(struct ath_hw *ah);
806void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
f2b2143e
LR
807void ath9k_hw_setbssidmask(struct ath_hw *ah);
808void ath9k_hw_write_associd(struct ath_hw *ah);
cbe61d8a
S
809u64 ath9k_hw_gettsf64(struct ath_hw *ah);
810void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
811void ath9k_hw_reset_tsf(struct ath_hw *ah);
54e4cec6 812void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
30cbd422 813u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
0005baf4 814void ath9k_hw_init_global_settings(struct ath_hw *ah);
25c56eec 815void ath9k_hw_set11nmac2040(struct ath_hw *ah);
cbe61d8a
S
816void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
817void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
394cf0a1 818 const struct ath9k_beacon_state *bs);
a91d75ae 819
9ecdef4b 820bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
a91d75ae 821
ff155a45
VT
822/* Generic hw timer primitives */
823struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
824 void (*trigger)(void *),
825 void (*overflow)(void *),
826 void *arg,
827 u8 timer_index);
cd9bf689
LR
828void ath9k_hw_gen_timer_start(struct ath_hw *ah,
829 struct ath_gen_timer *timer,
830 u32 timer_next,
831 u32 timer_period);
832void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
833
ff155a45
VT
834void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
835void ath_gen_timer_isr(struct ath_hw *hw);
1773912b 836u32 ath9k_hw_gettsf32(struct ath_hw *ah);
ff155a45 837
f934c4d9 838void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
2da4f01a 839
05020d23
S
840/* HTC */
841void ath9k_hw_htc_resetinit(struct ath_hw *ah);
842
8fe65368
LR
843/* PHY */
844void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
845 u32 *coef_mantissa, u32 *coef_exponent);
846
ebd5a14a
LR
847/*
848 * Code Specific to AR5008, AR9001 or AR9002,
849 * we stuff these here to avoid callbacks for AR9003.
850 */
d8f492b7 851void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
ebd5a14a 852int ar9002_hw_rf_claim(struct ath_hw *ah);
78ec2677 853void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
6c94fdc9 854void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
d8f492b7 855
641d9921
FF
856/*
857 * Code specifric to AR9003, we stuff these here to avoid callbacks
858 * for older families
859 */
860void ar9003_hw_set_nf_limits(struct ath_hw *ah);
861
862/* Hardware family op attach helpers */
8fe65368 863void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8525f280
LR
864void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
865void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8fe65368 866
795f5e2c
LR
867void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
868void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
869
b3950e6a
LR
870void ar9002_hw_attach_ops(struct ath_hw *ah);
871void ar9003_hw_attach_ops(struct ath_hw *ah);
872
7b6840ab
VT
873#define ATH_PCIE_CAP_LINK_CTRL 0x70
874#define ATH_PCIE_CAP_LINK_L0S 1
875#define ATH_PCIE_CAP_LINK_L1 2
876
f078f209 877#endif