]>
Commit | Line | Data |
---|---|---|
f078f209 | 1 | /* |
b3950e6a | 2 | * Copyright (c) 2008-2010 Atheros Communications Inc. |
f078f209 LR |
3 | * |
4 | * Permission to use, copy, modify, and/or distribute this software for any | |
5 | * purpose with or without fee is hereby granted, provided that the above | |
6 | * copyright notice and this permission notice appear in all copies. | |
7 | * | |
8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES | |
9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF | |
10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR | |
11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES | |
12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN | |
13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF | |
14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. | |
15 | */ | |
16 | ||
17 | #ifndef HW_H | |
18 | #define HW_H | |
19 | ||
20 | #include <linux/if_ether.h> | |
21 | #include <linux/delay.h> | |
394cf0a1 S |
22 | #include <linux/io.h> |
23 | ||
24 | #include "mac.h" | |
25 | #include "ani.h" | |
26 | #include "eeprom.h" | |
27 | #include "calib.h" | |
394cf0a1 S |
28 | #include "reg.h" |
29 | #include "phy.h" | |
af03abec | 30 | #include "btcoex.h" |
394cf0a1 | 31 | |
203c4805 | 32 | #include "../regd.h" |
3a702e49 | 33 | |
394cf0a1 | 34 | #define ATHEROS_VENDOR_ID 0x168c |
7976b426 | 35 | |
394cf0a1 S |
36 | #define AR5416_DEVID_PCI 0x0023 |
37 | #define AR5416_DEVID_PCIE 0x0024 | |
38 | #define AR9160_DEVID_PCI 0x0027 | |
39 | #define AR9280_DEVID_PCI 0x0029 | |
40 | #define AR9280_DEVID_PCIE 0x002a | |
41 | #define AR9285_DEVID_PCIE 0x002b | |
5ffaf8a3 | 42 | #define AR2427_DEVID_PCIE 0x002c |
db3cc53a SB |
43 | #define AR9287_DEVID_PCI 0x002d |
44 | #define AR9287_DEVID_PCIE 0x002e | |
45 | #define AR9300_DEVID_PCIE 0x0030 | |
3050c914 | 46 | #define AR9300_DEVID_AR9485_PCIE 0x0032 |
7976b426 | 47 | |
394cf0a1 | 48 | #define AR5416_AR9100_DEVID 0x000b |
7976b426 | 49 | |
394cf0a1 S |
50 | #define AR_SUBVENDOR_ID_NOG 0x0e11 |
51 | #define AR_SUBVENDOR_ID_NEW_A 0x7065 | |
52 | #define AR5416_MAGIC 0x19641014 | |
53 | ||
fe12946e VT |
54 | #define AR9280_COEX2WIRE_SUBSYSID 0x309b |
55 | #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa | |
56 | #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab | |
57 | ||
e3d01bfc LR |
58 | #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) |
59 | ||
cfe8cba9 LR |
60 | #define ATH_DEFAULT_NOISE_FLOOR -95 |
61 | ||
04658fba | 62 | #define ATH9K_RSSI_BAD -128 |
990b70ab | 63 | |
cac4220b FF |
64 | #define ATH9K_NUM_CHANNELS 38 |
65 | ||
394cf0a1 | 66 | /* Register read/write primitives */ |
9e4bffd2 LR |
67 | #define REG_WRITE(_ah, _reg, _val) \ |
68 | ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg)) | |
69 | ||
70 | #define REG_READ(_ah, _reg) \ | |
71 | ath9k_hw_common(_ah)->ops->read((_ah), (_reg)) | |
394cf0a1 | 72 | |
09a525d3 SM |
73 | #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ |
74 | ath9k_hw_common(_ah)->ops->multi_read((_ah), (_addr), (_val), (_cnt)) | |
75 | ||
20b3efd9 S |
76 | #define ENABLE_REGWRITE_BUFFER(_ah) \ |
77 | do { \ | |
435c1610 | 78 | if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \ |
20b3efd9 S |
79 | ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \ |
80 | } while (0) | |
81 | ||
20b3efd9 S |
82 | #define REGWRITE_BUFFER_FLUSH(_ah) \ |
83 | do { \ | |
435c1610 | 84 | if (ath9k_hw_common(_ah)->ops->write_flush) \ |
20b3efd9 S |
85 | ath9k_hw_common(_ah)->ops->write_flush((_ah)); \ |
86 | } while (0) | |
87 | ||
394cf0a1 S |
88 | #define SM(_v, _f) (((_v) << _f##_S) & _f) |
89 | #define MS(_v, _f) (((_v) & _f) >> _f##_S) | |
90 | #define REG_RMW(_a, _r, _set, _clr) \ | |
91 | REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) | |
92 | #define REG_RMW_FIELD(_a, _r, _f, _v) \ | |
93 | REG_WRITE(_a, _r, \ | |
94 | (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) | |
1547da37 LR |
95 | #define REG_READ_FIELD(_a, _r, _f) \ |
96 | (((REG_READ(_a, _r) & _f) >> _f##_S)) | |
394cf0a1 | 97 | #define REG_SET_BIT(_a, _r, _f) \ |
997941d7 | 98 | REG_WRITE(_a, _r, REG_READ(_a, _r) | (_f)) |
394cf0a1 | 99 | #define REG_CLR_BIT(_a, _r, _f) \ |
997941d7 | 100 | REG_WRITE(_a, _r, REG_READ(_a, _r) & ~(_f)) |
f078f209 | 101 | |
e7fc6338 RM |
102 | #define DO_DELAY(x) do { \ |
103 | if (((++(x) % 64) == 0) && \ | |
104 | (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ | |
105 | != ATH_USB)) \ | |
106 | udelay(1); \ | |
394cf0a1 | 107 | } while (0) |
f078f209 | 108 | |
394cf0a1 S |
109 | #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ |
110 | int r; \ | |
e7fc6338 | 111 | ENABLE_REGWRITE_BUFFER(ah); \ |
394cf0a1 S |
112 | for (r = 0; r < ((iniarray)->ia_rows); r++) { \ |
113 | REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ | |
114 | INI_RA((iniarray), r, (column))); \ | |
115 | DO_DELAY(regWr); \ | |
116 | } \ | |
e7fc6338 | 117 | REGWRITE_BUFFER_FLUSH(ah); \ |
394cf0a1 | 118 | } while (0) |
f078f209 | 119 | |
394cf0a1 S |
120 | #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 |
121 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 | |
122 | #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 | |
123 | #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 | |
1773912b | 124 | #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 |
394cf0a1 S |
125 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 |
126 | #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 | |
f078f209 | 127 | |
394cf0a1 S |
128 | #define AR_GPIOD_MASK 0x00001FFF |
129 | #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) | |
f078f209 | 130 | |
394cf0a1 | 131 | #define BASE_ACTIVATE_DELAY 100 |
63a75b91 | 132 | #define RTC_PLL_SETTLE_DELAY 100 |
394cf0a1 S |
133 | #define COEF_SCALE_S 24 |
134 | #define HT40_CHANNEL_CENTER_SHIFT 10 | |
f078f209 | 135 | |
394cf0a1 S |
136 | #define ATH9K_ANTENNA0_CHAINMASK 0x1 |
137 | #define ATH9K_ANTENNA1_CHAINMASK 0x2 | |
138 | ||
139 | #define ATH9K_NUM_DMA_DEBUG_REGS 8 | |
140 | #define ATH9K_NUM_QUEUES 10 | |
141 | ||
142 | #define MAX_RATE_POWER 63 | |
0caa7b14 | 143 | #define AH_WAIT_TIMEOUT 100000 /* (us) */ |
f9b604f6 | 144 | #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ |
394cf0a1 S |
145 | #define AH_TIME_QUANTUM 10 |
146 | #define AR_KEYTABLE_SIZE 128 | |
d8caa839 | 147 | #define POWER_UP_TIME 10000 |
394cf0a1 S |
148 | #define SPUR_RSSI_THRESH 40 |
149 | ||
150 | #define CAB_TIMEOUT_VAL 10 | |
151 | #define BEACON_TIMEOUT_VAL 10 | |
152 | #define MIN_BEACON_TIMEOUT_VAL 1 | |
153 | #define SLEEP_SLOP 3 | |
154 | ||
155 | #define INIT_CONFIG_STATUS 0x00000000 | |
156 | #define INIT_RSSI_THR 0x00000700 | |
157 | #define INIT_BCON_CNTRL_REG 0x00000000 | |
158 | ||
159 | #define TU_TO_USEC(_tu) ((_tu) << 10) | |
160 | ||
ceb26445 VT |
161 | #define ATH9K_HW_RX_HP_QDEPTH 16 |
162 | #define ATH9K_HW_RX_LP_QDEPTH 128 | |
163 | ||
717f6bed FF |
164 | #define PAPRD_GAIN_TABLE_ENTRIES 32 |
165 | #define PAPRD_TABLE_SZ 24 | |
166 | ||
066dae93 FF |
167 | enum ath_hw_txq_subtype { |
168 | ATH_TXQ_AC_BE = 0, | |
169 | ATH_TXQ_AC_BK = 1, | |
170 | ATH_TXQ_AC_VI = 2, | |
171 | ATH_TXQ_AC_VO = 3, | |
172 | }; | |
173 | ||
13ce3e99 LR |
174 | enum ath_ini_subsys { |
175 | ATH_INI_PRE = 0, | |
176 | ATH_INI_CORE, | |
177 | ATH_INI_POST, | |
178 | ATH_INI_NUM_SPLIT, | |
179 | }; | |
180 | ||
394cf0a1 | 181 | enum ath9k_hw_caps { |
364734fa FF |
182 | ATH9K_HW_CAP_HT = BIT(0), |
183 | ATH9K_HW_CAP_RFSILENT = BIT(1), | |
184 | ATH9K_HW_CAP_CST = BIT(2), | |
185 | ATH9K_HW_CAP_ENHANCEDPM = BIT(3), | |
186 | ATH9K_HW_CAP_AUTOSLEEP = BIT(4), | |
187 | ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5), | |
188 | ATH9K_HW_CAP_EDMA = BIT(6), | |
189 | ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7), | |
190 | ATH9K_HW_CAP_LDPC = BIT(8), | |
191 | ATH9K_HW_CAP_FASTCLOCK = BIT(9), | |
192 | ATH9K_HW_CAP_SGI_20 = BIT(10), | |
193 | ATH9K_HW_CAP_PAPRD = BIT(11), | |
194 | ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12), | |
d4659912 FF |
195 | ATH9K_HW_CAP_2GHZ = BIT(13), |
196 | ATH9K_HW_CAP_5GHZ = BIT(14), | |
ea066d5a | 197 | ATH9K_HW_CAP_APM = BIT(15), |
394cf0a1 | 198 | }; |
f078f209 | 199 | |
394cf0a1 S |
200 | struct ath9k_hw_capabilities { |
201 | u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ | |
394cf0a1 S |
202 | u16 total_queues; |
203 | u16 keycache_size; | |
204 | u16 low_5ghz_chan, high_5ghz_chan; | |
205 | u16 low_2ghz_chan, high_2ghz_chan; | |
394cf0a1 S |
206 | u16 rts_aggr_limit; |
207 | u8 tx_chainmask; | |
208 | u8 rx_chainmask; | |
47c80de6 VT |
209 | u8 max_txchains; |
210 | u8 max_rxchains; | |
394cf0a1 S |
211 | u16 tx_triglevel_max; |
212 | u16 reg_cap; | |
213 | u8 num_gpio_pins; | |
ceb26445 VT |
214 | u8 rx_hp_qdepth; |
215 | u8 rx_lp_qdepth; | |
216 | u8 rx_status_len; | |
162c3be3 | 217 | u8 tx_desc_len; |
5088c2f1 | 218 | u8 txs_len; |
8060e169 VT |
219 | u16 pcie_lcr_offset; |
220 | bool pcie_lcr_extsync_en; | |
394cf0a1 | 221 | }; |
f078f209 | 222 | |
394cf0a1 S |
223 | struct ath9k_ops_config { |
224 | int dma_beacon_response_time; | |
225 | int sw_beacon_response_time; | |
226 | int additional_swba_backoff; | |
227 | int ack_6mb; | |
41f3e54d | 228 | u32 cwm_ignore_extcca; |
394cf0a1 | 229 | u8 pcie_powersave_enable; |
6a0ec30a | 230 | bool pcieSerDesWrite; |
394cf0a1 S |
231 | u8 pcie_clock_req; |
232 | u32 pcie_waen; | |
394cf0a1 S |
233 | u8 analog_shiftreg; |
234 | u8 ht_enable; | |
6f481010 | 235 | u8 paprd_disable; |
394cf0a1 S |
236 | u32 ofdm_trig_low; |
237 | u32 ofdm_trig_high; | |
238 | u32 cck_trig_high; | |
239 | u32 cck_trig_low; | |
240 | u32 enable_ani; | |
394cf0a1 | 241 | int serialize_regmode; |
0ce024cb | 242 | bool rx_intr_mitigation; |
55e82df4 | 243 | bool tx_intr_mitigation; |
394cf0a1 S |
244 | #define SPUR_DISABLE 0 |
245 | #define SPUR_ENABLE_IOCTL 1 | |
246 | #define SPUR_ENABLE_EEPROM 2 | |
394cf0a1 S |
247 | #define AR_SPUR_5413_1 1640 |
248 | #define AR_SPUR_5413_2 1200 | |
249 | #define AR_NO_SPUR 0x8000 | |
250 | #define AR_BASE_FREQ_2GHZ 2300 | |
251 | #define AR_BASE_FREQ_5GHZ 4900 | |
252 | #define AR_SPUR_FEEQ_BOUND_HT40 19 | |
253 | #define AR_SPUR_FEEQ_BOUND_HT20 10 | |
254 | int spurmode; | |
255 | u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; | |
f4709fdf | 256 | u8 max_txtrig_level; |
e36b27af | 257 | u16 ani_poll_interval; /* ANI poll interval in ms */ |
394cf0a1 | 258 | }; |
f078f209 | 259 | |
394cf0a1 S |
260 | enum ath9k_int { |
261 | ATH9K_INT_RX = 0x00000001, | |
262 | ATH9K_INT_RXDESC = 0x00000002, | |
b5c80475 FF |
263 | ATH9K_INT_RXHP = 0x00000001, |
264 | ATH9K_INT_RXLP = 0x00000002, | |
394cf0a1 S |
265 | ATH9K_INT_RXNOFRM = 0x00000008, |
266 | ATH9K_INT_RXEOL = 0x00000010, | |
267 | ATH9K_INT_RXORN = 0x00000020, | |
268 | ATH9K_INT_TX = 0x00000040, | |
269 | ATH9K_INT_TXDESC = 0x00000080, | |
270 | ATH9K_INT_TIM_TIMER = 0x00000100, | |
aea702b7 | 271 | ATH9K_INT_BB_WATCHDOG = 0x00000400, |
394cf0a1 S |
272 | ATH9K_INT_TXURN = 0x00000800, |
273 | ATH9K_INT_MIB = 0x00001000, | |
274 | ATH9K_INT_RXPHY = 0x00004000, | |
275 | ATH9K_INT_RXKCM = 0x00008000, | |
276 | ATH9K_INT_SWBA = 0x00010000, | |
277 | ATH9K_INT_BMISS = 0x00040000, | |
278 | ATH9K_INT_BNR = 0x00100000, | |
279 | ATH9K_INT_TIM = 0x00200000, | |
280 | ATH9K_INT_DTIM = 0x00400000, | |
281 | ATH9K_INT_DTIMSYNC = 0x00800000, | |
282 | ATH9K_INT_GPIO = 0x01000000, | |
283 | ATH9K_INT_CABEND = 0x02000000, | |
4af9cf4f | 284 | ATH9K_INT_TSFOOR = 0x04000000, |
ff155a45 | 285 | ATH9K_INT_GENTIMER = 0x08000000, |
394cf0a1 S |
286 | ATH9K_INT_CST = 0x10000000, |
287 | ATH9K_INT_GTT = 0x20000000, | |
288 | ATH9K_INT_FATAL = 0x40000000, | |
289 | ATH9K_INT_GLOBAL = 0x80000000, | |
290 | ATH9K_INT_BMISC = ATH9K_INT_TIM | | |
291 | ATH9K_INT_DTIM | | |
292 | ATH9K_INT_DTIMSYNC | | |
4af9cf4f | 293 | ATH9K_INT_TSFOOR | |
394cf0a1 S |
294 | ATH9K_INT_CABEND, |
295 | ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | | |
296 | ATH9K_INT_RXDESC | | |
297 | ATH9K_INT_RXEOL | | |
298 | ATH9K_INT_RXORN | | |
299 | ATH9K_INT_TXURN | | |
300 | ATH9K_INT_TXDESC | | |
301 | ATH9K_INT_MIB | | |
302 | ATH9K_INT_RXPHY | | |
303 | ATH9K_INT_RXKCM | | |
304 | ATH9K_INT_SWBA | | |
305 | ATH9K_INT_BMISS | | |
306 | ATH9K_INT_GPIO, | |
307 | ATH9K_INT_NOCARD = 0xffffffff | |
308 | }; | |
f078f209 | 309 | |
394cf0a1 S |
310 | #define CHANNEL_CW_INT 0x00002 |
311 | #define CHANNEL_CCK 0x00020 | |
312 | #define CHANNEL_OFDM 0x00040 | |
313 | #define CHANNEL_2GHZ 0x00080 | |
314 | #define CHANNEL_5GHZ 0x00100 | |
315 | #define CHANNEL_PASSIVE 0x00200 | |
316 | #define CHANNEL_DYN 0x00400 | |
317 | #define CHANNEL_HALF 0x04000 | |
318 | #define CHANNEL_QUARTER 0x08000 | |
319 | #define CHANNEL_HT20 0x10000 | |
320 | #define CHANNEL_HT40PLUS 0x20000 | |
321 | #define CHANNEL_HT40MINUS 0x40000 | |
322 | ||
394cf0a1 S |
323 | #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) |
324 | #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) | |
325 | #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) | |
326 | #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) | |
327 | #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) | |
328 | #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) | |
329 | #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) | |
330 | #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) | |
331 | #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) | |
332 | #define CHANNEL_ALL \ | |
333 | (CHANNEL_OFDM| \ | |
334 | CHANNEL_CCK| \ | |
335 | CHANNEL_2GHZ | \ | |
336 | CHANNEL_5GHZ | \ | |
337 | CHANNEL_HT20 | \ | |
338 | CHANNEL_HT40PLUS | \ | |
339 | CHANNEL_HT40MINUS) | |
340 | ||
20bd2a09 | 341 | struct ath9k_hw_cal_data { |
394cf0a1 S |
342 | u16 channel; |
343 | u32 channelFlags; | |
394cf0a1 | 344 | int32_t CalValid; |
394cf0a1 S |
345 | int8_t iCoff; |
346 | int8_t qCoff; | |
717f6bed | 347 | bool paprd_done; |
4254bc1c | 348 | bool nfcal_pending; |
70cf1533 | 349 | bool nfcal_interference; |
717f6bed FF |
350 | u16 small_signal_gain[AR9300_MAX_CHAINS]; |
351 | u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; | |
20bd2a09 FF |
352 | struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; |
353 | }; | |
354 | ||
355 | struct ath9k_channel { | |
356 | struct ieee80211_channel *chan; | |
093115b7 | 357 | struct ar5416AniState ani; |
20bd2a09 FF |
358 | u16 channel; |
359 | u32 channelFlags; | |
360 | u32 chanmode; | |
d9891c78 | 361 | s16 noisefloor; |
394cf0a1 | 362 | }; |
f078f209 | 363 | |
394cf0a1 S |
364 | #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ |
365 | (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ | |
366 | (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ | |
367 | (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) | |
368 | #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) | |
369 | #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) | |
370 | #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) | |
394cf0a1 S |
371 | #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) |
372 | #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) | |
6b42e8d0 | 373 | #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ |
394cf0a1 | 374 | ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ |
6b42e8d0 | 375 | ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) |
394cf0a1 S |
376 | |
377 | /* These macros check chanmode and not channelFlags */ | |
378 | #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) | |
379 | #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ | |
380 | ((_c)->chanmode == CHANNEL_G_HT20)) | |
381 | #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ | |
382 | ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ | |
383 | ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ | |
384 | ((_c)->chanmode == CHANNEL_G_HT40MINUS)) | |
385 | #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) | |
386 | ||
387 | enum ath9k_power_mode { | |
388 | ATH9K_PM_AWAKE = 0, | |
389 | ATH9K_PM_FULL_SLEEP, | |
390 | ATH9K_PM_NETWORK_SLEEP, | |
391 | ATH9K_PM_UNDEFINED | |
392 | }; | |
f078f209 | 393 | |
394cf0a1 S |
394 | enum ath9k_tp_scale { |
395 | ATH9K_TP_SCALE_MAX = 0, | |
396 | ATH9K_TP_SCALE_50, | |
397 | ATH9K_TP_SCALE_25, | |
398 | ATH9K_TP_SCALE_12, | |
399 | ATH9K_TP_SCALE_MIN | |
400 | }; | |
f078f209 | 401 | |
394cf0a1 S |
402 | enum ser_reg_mode { |
403 | SER_REG_MODE_OFF = 0, | |
404 | SER_REG_MODE_ON = 1, | |
405 | SER_REG_MODE_AUTO = 2, | |
406 | }; | |
f078f209 | 407 | |
ad7b8060 VT |
408 | enum ath9k_rx_qtype { |
409 | ATH9K_RX_QUEUE_HP, | |
410 | ATH9K_RX_QUEUE_LP, | |
411 | ATH9K_RX_QUEUE_MAX, | |
412 | }; | |
413 | ||
394cf0a1 S |
414 | struct ath9k_beacon_state { |
415 | u32 bs_nexttbtt; | |
416 | u32 bs_nextdtim; | |
417 | u32 bs_intval; | |
418 | #define ATH9K_BEACON_PERIOD 0x0000ffff | |
4af9cf4f | 419 | #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ |
394cf0a1 S |
420 | u32 bs_dtimperiod; |
421 | u16 bs_cfpperiod; | |
422 | u16 bs_cfpmaxduration; | |
423 | u32 bs_cfpnext; | |
424 | u16 bs_timoffset; | |
425 | u16 bs_bmissthreshold; | |
426 | u32 bs_sleepduration; | |
4af9cf4f | 427 | u32 bs_tsfoor_threshold; |
394cf0a1 | 428 | }; |
f078f209 | 429 | |
394cf0a1 S |
430 | struct chan_centers { |
431 | u16 synth_center; | |
432 | u16 ctl_center; | |
433 | u16 ext_center; | |
434 | }; | |
f078f209 | 435 | |
394cf0a1 S |
436 | enum { |
437 | ATH9K_RESET_POWER_ON, | |
438 | ATH9K_RESET_WARM, | |
439 | ATH9K_RESET_COLD, | |
440 | }; | |
f078f209 | 441 | |
d535a42a S |
442 | struct ath9k_hw_version { |
443 | u32 magic; | |
444 | u16 devid; | |
445 | u16 subvendorid; | |
446 | u32 macVersion; | |
447 | u16 macRev; | |
448 | u16 phyRev; | |
449 | u16 analog5GhzRev; | |
450 | u16 analog2GhzRev; | |
aeac355d | 451 | u16 subsysid; |
0b5ead91 | 452 | enum ath_usb_dev usbdev; |
d535a42a | 453 | }; |
394cf0a1 | 454 | |
ff155a45 VT |
455 | /* Generic TSF timer definitions */ |
456 | ||
457 | #define ATH_MAX_GEN_TIMER 16 | |
458 | ||
459 | #define AR_GENTMR_BIT(_index) (1 << (_index)) | |
460 | ||
461 | /* | |
77c2061d | 462 | * Using de Bruijin sequence to look up 1's index in a 32 bit number |
ff155a45 VT |
463 | * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 |
464 | */ | |
c90017dd | 465 | #define debruijn32 0x077CB531U |
ff155a45 VT |
466 | |
467 | struct ath_gen_timer_configuration { | |
468 | u32 next_addr; | |
469 | u32 period_addr; | |
470 | u32 mode_addr; | |
471 | u32 mode_mask; | |
472 | }; | |
473 | ||
474 | struct ath_gen_timer { | |
475 | void (*trigger)(void *arg); | |
476 | void (*overflow)(void *arg); | |
477 | void *arg; | |
478 | u8 index; | |
479 | }; | |
480 | ||
481 | struct ath_gen_timer_table { | |
482 | u32 gen_timer_index[32]; | |
483 | struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; | |
484 | union { | |
485 | unsigned long timer_bits; | |
486 | u16 val; | |
487 | } timer_mask; | |
488 | }; | |
489 | ||
21cc630f VT |
490 | struct ath_hw_antcomb_conf { |
491 | u8 main_lna_conf; | |
492 | u8 alt_lna_conf; | |
493 | u8 fast_div_bias; | |
494 | }; | |
495 | ||
4e8c14e9 FF |
496 | /** |
497 | * struct ath_hw_radar_conf - radar detection initialization parameters | |
498 | * | |
499 | * @pulse_inband: threshold for checking the ratio of in-band power | |
500 | * to total power for short radar pulses (half dB steps) | |
501 | * @pulse_inband_step: threshold for checking an in-band power to total | |
502 | * power ratio increase for short radar pulses (half dB steps) | |
503 | * @pulse_height: threshold for detecting the beginning of a short | |
504 | * radar pulse (dB step) | |
505 | * @pulse_rssi: threshold for detecting if a short radar pulse is | |
506 | * gone (dB step) | |
507 | * @pulse_maxlen: maximum pulse length (0.8 us steps) | |
508 | * | |
509 | * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) | |
510 | * @radar_inband: threshold for checking the ratio of in-band power | |
511 | * to total power for long radar pulses (half dB steps) | |
512 | * @fir_power: threshold for detecting the end of a long radar pulse (dB) | |
513 | * | |
514 | * @ext_channel: enable extension channel radar detection | |
515 | */ | |
516 | struct ath_hw_radar_conf { | |
517 | unsigned int pulse_inband; | |
518 | unsigned int pulse_inband_step; | |
519 | unsigned int pulse_height; | |
520 | unsigned int pulse_rssi; | |
521 | unsigned int pulse_maxlen; | |
522 | ||
523 | unsigned int radar_rssi; | |
524 | unsigned int radar_inband; | |
525 | int fir_power; | |
526 | ||
527 | bool ext_channel; | |
528 | }; | |
529 | ||
d70357d5 LR |
530 | /** |
531 | * struct ath_hw_private_ops - callbacks used internally by hardware code | |
532 | * | |
533 | * This structure contains private callbacks designed to only be used internally | |
534 | * by the hardware core. | |
535 | * | |
795f5e2c LR |
536 | * @init_cal_settings: setup types of calibrations supported |
537 | * @init_cal: starts actual calibration | |
538 | * | |
d70357d5 | 539 | * @init_mode_regs: Initializes mode registers |
991312d8 | 540 | * @init_mode_gain_regs: Initialize TX/RX gain registers |
8fe65368 LR |
541 | * |
542 | * @rf_set_freq: change frequency | |
543 | * @spur_mitigate_freq: spur mitigation | |
544 | * @rf_alloc_ext_banks: | |
545 | * @rf_free_ext_banks: | |
546 | * @set_rf_regs: | |
64773964 LR |
547 | * @compute_pll_control: compute the PLL control value to use for |
548 | * AR_RTC_PLL_CONTROL for a given channel | |
795f5e2c LR |
549 | * @setup_calibration: set up calibration |
550 | * @iscal_supported: used to query if a type of calibration is supported | |
ac0bb767 | 551 | * |
e36b27af LR |
552 | * @ani_cache_ini_regs: cache the values for ANI from the initial |
553 | * register settings through the register initialization. | |
d70357d5 LR |
554 | */ |
555 | struct ath_hw_private_ops { | |
795f5e2c | 556 | /* Calibration ops */ |
d70357d5 | 557 | void (*init_cal_settings)(struct ath_hw *ah); |
795f5e2c LR |
558 | bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); |
559 | ||
d70357d5 | 560 | void (*init_mode_regs)(struct ath_hw *ah); |
991312d8 | 561 | void (*init_mode_gain_regs)(struct ath_hw *ah); |
795f5e2c LR |
562 | void (*setup_calibration)(struct ath_hw *ah, |
563 | struct ath9k_cal_list *currCal); | |
8fe65368 LR |
564 | |
565 | /* PHY ops */ | |
566 | int (*rf_set_freq)(struct ath_hw *ah, | |
567 | struct ath9k_channel *chan); | |
568 | void (*spur_mitigate_freq)(struct ath_hw *ah, | |
569 | struct ath9k_channel *chan); | |
570 | int (*rf_alloc_ext_banks)(struct ath_hw *ah); | |
571 | void (*rf_free_ext_banks)(struct ath_hw *ah); | |
572 | bool (*set_rf_regs)(struct ath_hw *ah, | |
573 | struct ath9k_channel *chan, | |
574 | u16 modesIndex); | |
575 | void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); | |
576 | void (*init_bb)(struct ath_hw *ah, | |
577 | struct ath9k_channel *chan); | |
578 | int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); | |
579 | void (*olc_init)(struct ath_hw *ah); | |
580 | void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); | |
581 | void (*mark_phy_inactive)(struct ath_hw *ah); | |
582 | void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); | |
583 | bool (*rfbus_req)(struct ath_hw *ah); | |
584 | void (*rfbus_done)(struct ath_hw *ah); | |
8fe65368 LR |
585 | void (*restore_chainmask)(struct ath_hw *ah); |
586 | void (*set_diversity)(struct ath_hw *ah, bool value); | |
64773964 LR |
587 | u32 (*compute_pll_control)(struct ath_hw *ah, |
588 | struct ath9k_channel *chan); | |
c16fcb49 FF |
589 | bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, |
590 | int param); | |
641d9921 | 591 | void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); |
4e8c14e9 FF |
592 | void (*set_radar_params)(struct ath_hw *ah, |
593 | struct ath_hw_radar_conf *conf); | |
ac0bb767 LR |
594 | |
595 | /* ANI */ | |
e36b27af | 596 | void (*ani_cache_ini_regs)(struct ath_hw *ah); |
d70357d5 LR |
597 | }; |
598 | ||
599 | /** | |
600 | * struct ath_hw_ops - callbacks used by hardware code and driver code | |
601 | * | |
602 | * This structure contains callbacks designed to to be used internally by | |
603 | * hardware code and also by the lower level driver. | |
604 | * | |
605 | * @config_pci_powersave: | |
795f5e2c | 606 | * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC |
d70357d5 LR |
607 | */ |
608 | struct ath_hw_ops { | |
609 | void (*config_pci_powersave)(struct ath_hw *ah, | |
610 | int restore, | |
611 | int power_off); | |
cee1f625 | 612 | void (*rx_enable)(struct ath_hw *ah); |
87d5efbb VT |
613 | void (*set_desc_link)(void *ds, u32 link); |
614 | void (*get_desc_link)(void *ds, u32 **link); | |
795f5e2c LR |
615 | bool (*calibrate)(struct ath_hw *ah, |
616 | struct ath9k_channel *chan, | |
617 | u8 rxchainmask, | |
618 | bool longcal); | |
55e82df4 | 619 | bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); |
cc610ac0 VT |
620 | void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen, |
621 | bool is_firstseg, bool is_is_lastseg, | |
622 | const void *ds0, dma_addr_t buf_addr, | |
623 | unsigned int qcu); | |
624 | int (*proc_txdesc)(struct ath_hw *ah, void *ds, | |
625 | struct ath_tx_status *ts); | |
626 | void (*set11n_txdesc)(struct ath_hw *ah, void *ds, | |
627 | u32 pktLen, enum ath9k_pkt_type type, | |
628 | u32 txPower, u32 keyIx, | |
629 | enum ath9k_key_type keyType, | |
630 | u32 flags); | |
631 | void (*set11n_ratescenario)(struct ath_hw *ah, void *ds, | |
632 | void *lastds, | |
633 | u32 durUpdateEn, u32 rtsctsRate, | |
634 | u32 rtsctsDuration, | |
635 | struct ath9k_11n_rate_series series[], | |
636 | u32 nseries, u32 flags); | |
637 | void (*set11n_aggr_first)(struct ath_hw *ah, void *ds, | |
638 | u32 aggrLen); | |
639 | void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds, | |
640 | u32 numDelims); | |
641 | void (*set11n_aggr_last)(struct ath_hw *ah, void *ds); | |
642 | void (*clr11n_aggr)(struct ath_hw *ah, void *ds); | |
643 | void (*set11n_burstduration)(struct ath_hw *ah, void *ds, | |
644 | u32 burstDuration); | |
645 | void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds, | |
646 | u32 vmf); | |
d70357d5 LR |
647 | }; |
648 | ||
f2552e28 FF |
649 | struct ath_nf_limits { |
650 | s16 max; | |
651 | s16 min; | |
652 | s16 nominal; | |
653 | }; | |
654 | ||
97dcec57 SM |
655 | /* ah_flags */ |
656 | #define AH_USE_EEPROM 0x1 | |
657 | #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ | |
658 | ||
cbe61d8a | 659 | struct ath_hw { |
b002a4a9 | 660 | struct ieee80211_hw *hw; |
27c51f1a | 661 | struct ath_common common; |
cbe61d8a | 662 | struct ath9k_hw_version hw_version; |
2660b81a S |
663 | struct ath9k_ops_config config; |
664 | struct ath9k_hw_capabilities caps; | |
cac4220b | 665 | struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; |
2660b81a | 666 | struct ath9k_channel *curchan; |
394cf0a1 | 667 | |
cbe61d8a S |
668 | union { |
669 | struct ar5416_eeprom_def def; | |
670 | struct ar5416_eeprom_4k map4k; | |
475f5989 | 671 | struct ar9287_eeprom map9287; |
15c9ee7a | 672 | struct ar9300_eeprom ar9300_eep; |
2660b81a | 673 | } eeprom; |
f74df6fb | 674 | const struct eeprom_ops *eep_ops; |
cbe61d8a S |
675 | |
676 | bool sw_mgmt_crypto; | |
2660b81a | 677 | bool is_pciexpress; |
5f841b41 | 678 | bool is_monitoring; |
2eb46d9b | 679 | bool need_an_top2_fixup; |
2660b81a | 680 | u16 tx_trig_level; |
f2552e28 | 681 | |
bbacee13 | 682 | u32 nf_regs[6]; |
f2552e28 FF |
683 | struct ath_nf_limits nf_2g; |
684 | struct ath_nf_limits nf_5g; | |
2660b81a S |
685 | u16 rfsilent; |
686 | u32 rfkill_gpio; | |
687 | u32 rfkill_polarity; | |
cbe61d8a | 688 | u32 ah_flags; |
394cf0a1 | 689 | |
d7e7d229 LR |
690 | bool htc_reset_init; |
691 | ||
2660b81a S |
692 | enum nl80211_iftype opmode; |
693 | enum ath9k_power_mode power_mode; | |
f078f209 | 694 | |
20bd2a09 | 695 | struct ath9k_hw_cal_data *caldata; |
a13883b0 | 696 | struct ath9k_pacal_info pacal_info; |
2660b81a S |
697 | struct ar5416Stats stats; |
698 | struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; | |
699 | ||
700 | int16_t curchan_rad_index; | |
3069168c | 701 | enum ath9k_int imask; |
74bad5cb | 702 | u32 imrs2_reg; |
2660b81a S |
703 | u32 txok_interrupt_mask; |
704 | u32 txerr_interrupt_mask; | |
705 | u32 txdesc_interrupt_mask; | |
706 | u32 txeol_interrupt_mask; | |
707 | u32 txurn_interrupt_mask; | |
708 | bool chip_fullsleep; | |
709 | u32 atim_window; | |
6a2b9e8c S |
710 | |
711 | /* Calibration */ | |
6497827f | 712 | u32 supp_cals; |
cbfe9468 S |
713 | struct ath9k_cal_list iq_caldata; |
714 | struct ath9k_cal_list adcgain_caldata; | |
cbfe9468 | 715 | struct ath9k_cal_list adcdc_caldata; |
df23acaa | 716 | struct ath9k_cal_list tempCompCalData; |
cbfe9468 S |
717 | struct ath9k_cal_list *cal_list; |
718 | struct ath9k_cal_list *cal_list_last; | |
719 | struct ath9k_cal_list *cal_list_curr; | |
2660b81a S |
720 | #define totalPowerMeasI meas0.unsign |
721 | #define totalPowerMeasQ meas1.unsign | |
722 | #define totalIqCorrMeas meas2.sign | |
723 | #define totalAdcIOddPhase meas0.unsign | |
724 | #define totalAdcIEvenPhase meas1.unsign | |
725 | #define totalAdcQOddPhase meas2.unsign | |
726 | #define totalAdcQEvenPhase meas3.unsign | |
727 | #define totalAdcDcOffsetIOddPhase meas0.sign | |
728 | #define totalAdcDcOffsetIEvenPhase meas1.sign | |
729 | #define totalAdcDcOffsetQOddPhase meas2.sign | |
730 | #define totalAdcDcOffsetQEvenPhase meas3.sign | |
f078f209 LR |
731 | union { |
732 | u32 unsign[AR5416_MAX_CHAINS]; | |
733 | int32_t sign[AR5416_MAX_CHAINS]; | |
2660b81a | 734 | } meas0; |
f078f209 LR |
735 | union { |
736 | u32 unsign[AR5416_MAX_CHAINS]; | |
737 | int32_t sign[AR5416_MAX_CHAINS]; | |
2660b81a | 738 | } meas1; |
f078f209 LR |
739 | union { |
740 | u32 unsign[AR5416_MAX_CHAINS]; | |
741 | int32_t sign[AR5416_MAX_CHAINS]; | |
2660b81a | 742 | } meas2; |
f078f209 LR |
743 | union { |
744 | u32 unsign[AR5416_MAX_CHAINS]; | |
745 | int32_t sign[AR5416_MAX_CHAINS]; | |
2660b81a S |
746 | } meas3; |
747 | u16 cal_samples; | |
6a2b9e8c | 748 | |
2660b81a S |
749 | u32 sta_id1_defaults; |
750 | u32 misc_mode; | |
f078f209 LR |
751 | enum { |
752 | AUTO_32KHZ, | |
753 | USE_32KHZ, | |
754 | DONT_USE_32KHZ, | |
2660b81a | 755 | } enable_32kHz_clock; |
6a2b9e8c | 756 | |
d70357d5 LR |
757 | /* Private to hardware code */ |
758 | struct ath_hw_private_ops private_ops; | |
759 | /* Accessed by the lower level driver */ | |
760 | struct ath_hw_ops ops; | |
761 | ||
e68a060b | 762 | /* Used to program the radio on non single-chip devices */ |
2660b81a S |
763 | u32 *analogBank0Data; |
764 | u32 *analogBank1Data; | |
765 | u32 *analogBank2Data; | |
766 | u32 *analogBank3Data; | |
767 | u32 *analogBank6Data; | |
768 | u32 *analogBank6TPCData; | |
769 | u32 *analogBank7Data; | |
770 | u32 *addac5416_21; | |
771 | u32 *bank6Temp; | |
772 | ||
597a94b3 | 773 | u8 txpower_limit; |
e239d859 | 774 | int coverage_class; |
2660b81a | 775 | u32 slottime; |
2660b81a | 776 | u32 globaltxtimeout; |
6a2b9e8c S |
777 | |
778 | /* ANI */ | |
2660b81a | 779 | u32 proc_phyerr; |
2660b81a | 780 | u32 aniperiod; |
2660b81a S |
781 | int totalSizeDesired[5]; |
782 | int coarse_high[5]; | |
783 | int coarse_low[5]; | |
784 | int firpwr[5]; | |
785 | enum ath9k_ani_cmd ani_function; | |
786 | ||
af03abec | 787 | /* Bluetooth coexistance */ |
766ec4a9 | 788 | struct ath_btcoex_hw btcoex_hw; |
af03abec | 789 | |
2660b81a | 790 | u32 intr_txqs; |
2660b81a S |
791 | u8 txchainmask; |
792 | u8 rxchainmask; | |
793 | ||
c5d0855a FF |
794 | struct ath_hw_radar_conf radar_conf; |
795 | ||
8bd1d07f SB |
796 | u32 originalGain[22]; |
797 | int initPDADC; | |
798 | int PDADCdelta; | |
6de66dd9 | 799 | int led_pin; |
691680b8 FF |
800 | u32 gpio_mask; |
801 | u32 gpio_val; | |
8bd1d07f | 802 | |
2660b81a S |
803 | struct ar5416IniArray iniModes; |
804 | struct ar5416IniArray iniCommon; | |
805 | struct ar5416IniArray iniBank0; | |
806 | struct ar5416IniArray iniBB_RfGain; | |
807 | struct ar5416IniArray iniBank1; | |
808 | struct ar5416IniArray iniBank2; | |
809 | struct ar5416IniArray iniBank3; | |
810 | struct ar5416IniArray iniBank6; | |
811 | struct ar5416IniArray iniBank6TPC; | |
812 | struct ar5416IniArray iniBank7; | |
813 | struct ar5416IniArray iniAddac; | |
814 | struct ar5416IniArray iniPcieSerdes; | |
13ce3e99 | 815 | struct ar5416IniArray iniPcieSerdesLowPower; |
2660b81a S |
816 | struct ar5416IniArray iniModesAdditional; |
817 | struct ar5416IniArray iniModesRxGain; | |
818 | struct ar5416IniArray iniModesTxGain; | |
8564328d | 819 | struct ar5416IniArray iniModes_9271_1_0_only; |
193cd458 S |
820 | struct ar5416IniArray iniCckfirNormal; |
821 | struct ar5416IniArray iniCckfirJapan2484; | |
70807e99 S |
822 | struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271; |
823 | struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271; | |
824 | struct ar5416IniArray iniModes_9271_ANI_reg; | |
825 | struct ar5416IniArray iniModes_high_power_tx_gain_9271; | |
826 | struct ar5416IniArray iniModes_normal_power_tx_gain_9271; | |
ff155a45 | 827 | |
13ce3e99 LR |
828 | struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; |
829 | struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; | |
830 | struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; | |
831 | struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; | |
832 | ||
ff155a45 VT |
833 | u32 intr_gen_timer_trigger; |
834 | u32 intr_gen_timer_thresh; | |
835 | struct ath_gen_timer_table hw_gen_timers; | |
744d4025 VT |
836 | |
837 | struct ar9003_txs *ts_ring; | |
838 | void *ts_start; | |
839 | u32 ts_paddr_start; | |
840 | u32 ts_paddr_end; | |
841 | u16 ts_tail; | |
842 | u8 ts_size; | |
aea702b7 LR |
843 | |
844 | u32 bb_watchdog_last_status; | |
845 | u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ | |
717f6bed | 846 | |
1bf38661 FF |
847 | unsigned int paprd_target_power; |
848 | unsigned int paprd_training_power; | |
7072bf62 | 849 | unsigned int paprd_ratemask; |
f1a8abb0 | 850 | unsigned int paprd_ratemask_ht40; |
45ef6a0b | 851 | bool paprd_table_write_done; |
717f6bed FF |
852 | u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; |
853 | u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; | |
9a658d2b LR |
854 | /* |
855 | * Store the permanent value of Reg 0x4004in WARegVal | |
856 | * so we dont have to R/M/W. We should not be reading | |
857 | * this register when in sleep states. | |
858 | */ | |
859 | u32 WARegVal; | |
6ee63f55 SB |
860 | |
861 | /* Enterprise mode cap */ | |
862 | u32 ent_mode; | |
f078f209 | 863 | }; |
f078f209 | 864 | |
9e4bffd2 LR |
865 | static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) |
866 | { | |
867 | return &ah->common; | |
868 | } | |
869 | ||
870 | static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) | |
871 | { | |
872 | return &(ath9k_hw_common(ah)->regulatory); | |
873 | } | |
874 | ||
d70357d5 LR |
875 | static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) |
876 | { | |
877 | return &ah->private_ops; | |
878 | } | |
879 | ||
880 | static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) | |
881 | { | |
882 | return &ah->ops; | |
883 | } | |
884 | ||
895ad7eb VT |
885 | static inline u8 get_streams(int mask) |
886 | { | |
887 | return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); | |
888 | } | |
889 | ||
f637cfd6 | 890 | /* Initialization, Detach, Reset */ |
394cf0a1 | 891 | const char *ath9k_hw_probe(u16 vendorid, u16 devid); |
285f2dda | 892 | void ath9k_hw_deinit(struct ath_hw *ah); |
f637cfd6 | 893 | int ath9k_hw_init(struct ath_hw *ah); |
cbe61d8a | 894 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
20bd2a09 | 895 | struct ath9k_hw_cal_data *caldata, bool bChannelChange); |
a9a29ce6 | 896 | int ath9k_hw_fill_cap_info(struct ath_hw *ah); |
8fe65368 | 897 | u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); |
394cf0a1 | 898 | |
394cf0a1 | 899 | /* GPIO / RFKILL / Antennae */ |
cbe61d8a S |
900 | void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); |
901 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); | |
902 | void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, | |
394cf0a1 | 903 | u32 ah_signal_type); |
cbe61d8a | 904 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); |
cbe61d8a S |
905 | u32 ath9k_hw_getdefantenna(struct ath_hw *ah); |
906 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); | |
21cc630f VT |
907 | void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah, |
908 | struct ath_hw_antcomb_conf *antconf); | |
909 | void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah, | |
910 | struct ath_hw_antcomb_conf *antconf); | |
394cf0a1 S |
911 | |
912 | /* General Operation */ | |
0caa7b14 | 913 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); |
394cf0a1 | 914 | u32 ath9k_hw_reverse_bits(u32 val, u32 n); |
cbe61d8a | 915 | bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high); |
4f0fc7c3 | 916 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
545750d3 | 917 | u8 phy, int kbps, |
394cf0a1 | 918 | u32 frameLen, u16 rateix, bool shortPreamble); |
cbe61d8a | 919 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
394cf0a1 S |
920 | struct ath9k_channel *chan, |
921 | struct chan_centers *centers); | |
cbe61d8a S |
922 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah); |
923 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); | |
924 | bool ath9k_hw_phy_disable(struct ath_hw *ah); | |
925 | bool ath9k_hw_disable(struct ath_hw *ah); | |
de40f316 | 926 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); |
cbe61d8a S |
927 | void ath9k_hw_setopmode(struct ath_hw *ah); |
928 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); | |
f2b2143e LR |
929 | void ath9k_hw_setbssidmask(struct ath_hw *ah); |
930 | void ath9k_hw_write_associd(struct ath_hw *ah); | |
dd347f2f | 931 | u32 ath9k_hw_gettsf32(struct ath_hw *ah); |
cbe61d8a S |
932 | u64 ath9k_hw_gettsf64(struct ath_hw *ah); |
933 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); | |
934 | void ath9k_hw_reset_tsf(struct ath_hw *ah); | |
54e4cec6 | 935 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); |
0005baf4 | 936 | void ath9k_hw_init_global_settings(struct ath_hw *ah); |
b1415819 | 937 | unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); |
25c56eec | 938 | void ath9k_hw_set11nmac2040(struct ath_hw *ah); |
cbe61d8a S |
939 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); |
940 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, | |
394cf0a1 | 941 | const struct ath9k_beacon_state *bs); |
c9c99e5e | 942 | bool ath9k_hw_check_alive(struct ath_hw *ah); |
a91d75ae | 943 | |
9ecdef4b | 944 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); |
a91d75ae | 945 | |
ff155a45 VT |
946 | /* Generic hw timer primitives */ |
947 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, | |
948 | void (*trigger)(void *), | |
949 | void (*overflow)(void *), | |
950 | void *arg, | |
951 | u8 timer_index); | |
cd9bf689 LR |
952 | void ath9k_hw_gen_timer_start(struct ath_hw *ah, |
953 | struct ath_gen_timer *timer, | |
954 | u32 timer_next, | |
955 | u32 timer_period); | |
956 | void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); | |
957 | ||
ff155a45 VT |
958 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); |
959 | void ath_gen_timer_isr(struct ath_hw *hw); | |
960 | ||
f934c4d9 | 961 | void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); |
2da4f01a | 962 | |
05020d23 S |
963 | /* HTC */ |
964 | void ath9k_hw_htc_resetinit(struct ath_hw *ah); | |
965 | ||
8fe65368 LR |
966 | /* PHY */ |
967 | void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, | |
968 | u32 *coef_mantissa, u32 *coef_exponent); | |
969 | ||
ebd5a14a LR |
970 | /* |
971 | * Code Specific to AR5008, AR9001 or AR9002, | |
972 | * we stuff these here to avoid callbacks for AR9003. | |
973 | */ | |
d8f492b7 | 974 | void ar9002_hw_cck_chan14_spread(struct ath_hw *ah); |
ebd5a14a | 975 | int ar9002_hw_rf_claim(struct ath_hw *ah); |
78ec2677 | 976 | void ar9002_hw_enable_async_fifo(struct ath_hw *ah); |
e9141f71 | 977 | void ar9002_hw_update_async_fifo(struct ath_hw *ah); |
6c94fdc9 | 978 | void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah); |
d8f492b7 | 979 | |
641d9921 | 980 | /* |
aea702b7 | 981 | * Code specific to AR9003, we stuff these here to avoid callbacks |
641d9921 FF |
982 | * for older families |
983 | */ | |
aea702b7 LR |
984 | void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); |
985 | void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); | |
986 | void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); | |
717f6bed FF |
987 | void ar9003_paprd_enable(struct ath_hw *ah, bool val); |
988 | void ar9003_paprd_populate_single_table(struct ath_hw *ah, | |
20bd2a09 FF |
989 | struct ath9k_hw_cal_data *caldata, |
990 | int chain); | |
991 | int ar9003_paprd_create_curve(struct ath_hw *ah, | |
992 | struct ath9k_hw_cal_data *caldata, int chain); | |
717f6bed FF |
993 | int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); |
994 | int ar9003_paprd_init_table(struct ath_hw *ah); | |
995 | bool ar9003_paprd_is_done(struct ath_hw *ah); | |
996 | void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains); | |
641d9921 FF |
997 | |
998 | /* Hardware family op attach helpers */ | |
8fe65368 | 999 | void ar5008_hw_attach_phy_ops(struct ath_hw *ah); |
8525f280 LR |
1000 | void ar9002_hw_attach_phy_ops(struct ath_hw *ah); |
1001 | void ar9003_hw_attach_phy_ops(struct ath_hw *ah); | |
8fe65368 | 1002 | |
795f5e2c LR |
1003 | void ar9002_hw_attach_calib_ops(struct ath_hw *ah); |
1004 | void ar9003_hw_attach_calib_ops(struct ath_hw *ah); | |
1005 | ||
b3950e6a LR |
1006 | void ar9002_hw_attach_ops(struct ath_hw *ah); |
1007 | void ar9003_hw_attach_ops(struct ath_hw *ah); | |
1008 | ||
c2ba3342 | 1009 | void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); |
ac0bb767 LR |
1010 | /* |
1011 | * ANI work can be shared between all families but a next | |
1012 | * generation implementation of ANI will be used only for AR9003 only | |
1013 | * for now as the other families still need to be tested with the same | |
e36b27af LR |
1014 | * next generation ANI. Feel free to start testing it though for the |
1015 | * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani. | |
ac0bb767 | 1016 | */ |
e36b27af | 1017 | extern int modparam_force_new_ani; |
8eb4980c | 1018 | void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); |
bfc472bb | 1019 | void ath9k_hw_proc_mib_event(struct ath_hw *ah); |
95792178 | 1020 | void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); |
ac0bb767 | 1021 | |
7b6840ab VT |
1022 | #define ATH_PCIE_CAP_LINK_CTRL 0x70 |
1023 | #define ATH_PCIE_CAP_LINK_L0S 1 | |
1024 | #define ATH_PCIE_CAP_LINK_L1 2 | |
1025 | ||
73377256 LR |
1026 | #define ATH9K_CLOCK_RATE_CCK 22 |
1027 | #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 | |
1028 | #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 | |
1029 | #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 | |
1030 | ||
f078f209 | 1031 | #endif |