]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/wireless/ath/ath9k/pci.c
ath9k: always issue a full hw reset after waking up from full-sleep mode
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / wireless / ath / ath9k / pci.c
CommitLineData
6baff7f9 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
6baff7f9
GJ
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
d4930086 19#include <linux/pci-aspm.h>
a05b5d45 20#include <linux/ath9k_platform.h>
9d9779e7 21#include <linux/module.h>
394cf0a1 22#include "ath9k.h"
6baff7f9 23
a3aa1884 24static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
6baff7f9
GJ
25 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
26 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
27 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
29 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
30 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
5ffaf8a3 31 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
ac88b6ec
VN
32 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
33 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
0efabd51 34 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
1435894d 35 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
a508a6ea 36 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
423e38e8 37 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
6baff7f9
GJ
38 { 0 }
39};
40
84c87dc8 41
6baff7f9 42/* return bus cachesize in 4B word units */
5bb12791 43static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
6baff7f9 44{
bc974f4a 45 struct ath_softc *sc = (struct ath_softc *) common->priv;
6baff7f9
GJ
46 u8 u8tmp;
47
f020979d 48 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
6baff7f9
GJ
49 *csz = (int)u8tmp;
50
51 /*
25985edc 52 * This check was put in to avoid "unpleasant" consequences if
6baff7f9
GJ
53 * the bootrom has not fully initialized all PCI devices.
54 * Sometimes the cache line size register is not set
55 */
56
57 if (*csz == 0)
58 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
59}
60
5bb12791 61static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
9dbeb91a 62{
a05b5d45
FF
63 struct ath_softc *sc = (struct ath_softc *) common->priv;
64 struct ath9k_platform_data *pdata = sc->dev->platform_data;
65
66 if (pdata) {
67 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
3800276a
JP
68 ath_err(common,
69 "%s: eeprom read failed, offset %08x is out of range\n",
70 __func__, off);
a05b5d45
FF
71 }
72
73 *data = pdata->eeprom_data[off];
74 } else {
75 struct ath_hw *ah = (struct ath_hw *) common->ah;
76
77 common->ops->read(ah, AR5416_EEPROM_OFFSET +
78 (off << AR5416_EEPROM_S));
79
80 if (!ath9k_hw_wait(ah,
81 AR_EEPROM_STATUS_DATA,
82 AR_EEPROM_STATUS_DATA_BUSY |
83 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
84 AH_WAIT_TIMEOUT)) {
85 return false;
86 }
87
88 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
89 AR_EEPROM_STATUS_DATA_VAL);
9dbeb91a
GJ
90 }
91
9dbeb91a
GJ
92 return true;
93}
94
8060e169
VT
95static void ath_pci_extn_synch_enable(struct ath_common *common)
96{
97 struct ath_softc *sc = (struct ath_softc *) common->priv;
98 struct pci_dev *pdev = to_pci_dev(sc->dev);
99 u8 lnkctl;
100
101 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
102 lnkctl |= PCI_EXP_LNKCTL_ES;
103 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
104}
105
69ce674b 106/* Need to be called after we discover btcoex capabilities */
d4930086
SG
107static void ath_pci_aspm_init(struct ath_common *common)
108{
109 struct ath_softc *sc = (struct ath_softc *) common->priv;
110 struct ath_hw *ah = sc->sc_ah;
111 struct pci_dev *pdev = to_pci_dev(sc->dev);
112 struct pci_dev *parent;
113 int pos;
114 u8 aspm;
115
69ce674b
SG
116 pos = pci_pcie_cap(pdev);
117 if (!pos)
d4930086
SG
118 return;
119
120 parent = pdev->bus->self;
22c55e6e
JL
121 if (!parent)
122 return;
69ce674b
SG
123
124 if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
125 /* Bluetooth coexistance requires disabling ASPM. */
126 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
127 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
128 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
129
130 /*
131 * Both upstream and downstream PCIe components should
132 * have the same ASPM settings.
133 */
69ce674b
SG
134 pos = pci_pcie_cap(parent);
135 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
136 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
137 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
138
139 return;
140 }
141
d4930086
SG
142 pos = pci_pcie_cap(parent);
143 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
144 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
145 ah->aspm_enabled = true;
146 /* Initialize PCIe PM and SERDES registers. */
84c87dc8 147 ath9k_hw_configpcipowersave(ah, false);
d4930086
SG
148 }
149}
150
83bd11a0 151static const struct ath_bus_ops ath_pci_bus_ops = {
497ad9ad 152 .ath_bus_type = ATH_PCI,
6baff7f9 153 .read_cachesize = ath_pci_read_cachesize,
9dbeb91a 154 .eeprom_read = ath_pci_eeprom_read,
8060e169 155 .extn_synch_en = ath_pci_extn_synch_enable,
d4930086 156 .aspm_init = ath_pci_aspm_init,
6baff7f9
GJ
157};
158
159static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
160{
161 void __iomem *mem;
162 struct ath_softc *sc;
163 struct ieee80211_hw *hw;
164 u8 csz;
f0214843 165 u32 val;
6baff7f9 166 int ret = 0;
f934c4d9 167 char hw_name[64];
6baff7f9
GJ
168
169 if (pci_enable_device(pdev))
170 return -EIO;
171
e930438c 172 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6baff7f9
GJ
173 if (ret) {
174 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
285f2dda 175 goto err_dma;
6baff7f9
GJ
176 }
177
e930438c 178 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6baff7f9
GJ
179 if (ret) {
180 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
181 "DMA enable failed\n");
285f2dda 182 goto err_dma;
6baff7f9
GJ
183 }
184
185 /*
186 * Cache line size is used to size and align various
187 * structures used to communicate with the hardware.
188 */
189 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
190 if (csz == 0) {
191 /*
192 * Linux 2.4.18 (at least) writes the cache line size
193 * register as a 16-bit wide register which is wrong.
194 * We must have this setup properly for rx buffer
195 * DMA to work so force a reasonable value here if it
196 * comes up zero.
197 */
198 csz = L1_CACHE_BYTES / sizeof(u32);
199 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
200 }
201 /*
202 * The default setting of latency timer yields poor results,
203 * set it to the value used by other systems. It may be worth
204 * tweaking this setting more.
205 */
206 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
207
208 pci_set_master(pdev);
209
f0214843
JM
210 /*
211 * Disable the RETRY_TIMEOUT register (0x41) to keep
212 * PCI Tx retries from interfering with C3 CPU state.
213 */
214 pci_read_config_dword(pdev, 0x40, &val);
215 if ((val & 0x0000ff00) != 0)
216 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
217
6baff7f9
GJ
218 ret = pci_request_region(pdev, 0, "ath9k");
219 if (ret) {
220 dev_err(&pdev->dev, "PCI memory region reserve error\n");
221 ret = -ENODEV;
285f2dda 222 goto err_region;
6baff7f9
GJ
223 }
224
225 mem = pci_iomap(pdev, 0, 0);
226 if (!mem) {
227 printk(KERN_ERR "PCI memory map error\n") ;
228 ret = -EIO;
285f2dda 229 goto err_iomap;
6baff7f9
GJ
230 }
231
9ac58615 232 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
db6be53c 233 if (!hw) {
285f2dda 234 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
db6be53c 235 ret = -ENOMEM;
285f2dda 236 goto err_alloc_hw;
6baff7f9
GJ
237 }
238
239 SET_IEEE80211_DEV(hw, &pdev->dev);
240 pci_set_drvdata(pdev, hw);
241
9ac58615 242 sc = hw->priv;
6baff7f9
GJ
243 sc->hw = hw;
244 sc->dev = &pdev->dev;
245 sc->mem = mem;
6baff7f9 246
5e4ea1f0
S
247 /* Will be cleared in ath9k_start() */
248 sc->sc_flags |= SC_OP_INVALID;
6baff7f9 249
fc548af8 250 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
580171f7
LR
251 if (ret) {
252 dev_err(&pdev->dev, "request_irq failed\n");
285f2dda 253 goto err_irq;
6baff7f9
GJ
254 }
255
256 sc->irq = pdev->irq;
257
eb93e891 258 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
285f2dda
S
259 if (ret) {
260 dev_err(&pdev->dev, "Failed to initialize device\n");
261 goto err_init;
262 }
263
264 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
c96c31e4
JP
265 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
266 hw_name, (unsigned long)mem, pdev->irq);
6baff7f9
GJ
267
268 return 0;
285f2dda
S
269
270err_init:
271 free_irq(sc->irq, sc);
272err_irq:
6baff7f9 273 ieee80211_free_hw(hw);
285f2dda 274err_alloc_hw:
6baff7f9 275 pci_iounmap(pdev, mem);
285f2dda 276err_iomap:
6baff7f9 277 pci_release_region(pdev, 0);
285f2dda
S
278err_region:
279 /* Nothing */
280err_dma:
6baff7f9
GJ
281 pci_disable_device(pdev);
282 return ret;
283}
284
285static void ath_pci_remove(struct pci_dev *pdev)
286{
287 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
9ac58615 288 struct ath_softc *sc = hw->priv;
ab5132a2 289 void __iomem *mem = sc->mem;
6baff7f9 290
d584747b
RM
291 if (!is_ath9k_unloaded)
292 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
285f2dda
S
293 ath9k_deinit_device(sc);
294 free_irq(sc->irq, sc);
295 ieee80211_free_hw(sc->hw);
ab5132a2
PR
296
297 pci_iounmap(pdev, mem);
298 pci_disable_device(pdev);
299 pci_release_region(pdev, 0);
6baff7f9
GJ
300}
301
302#ifdef CONFIG_PM
303
f0e94b47 304static int ath_pci_suspend(struct device *device)
6baff7f9 305{
f0e94b47 306 struct pci_dev *pdev = to_pci_dev(device);
6baff7f9 307 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
9ac58615 308 struct ath_softc *sc = hw->priv;
6baff7f9 309
08fc5c1b 310 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
6baff7f9 311
c31eb8e9
RM
312 /* The device has to be moved to FULLSLEEP forcibly.
313 * Otherwise the chip never moved to full sleep,
314 * when no interface is up.
315 */
316 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
317
6baff7f9
GJ
318 return 0;
319}
320
f0e94b47 321static int ath_pci_resume(struct device *device)
6baff7f9 322{
f0e94b47 323 struct pci_dev *pdev = to_pci_dev(device);
6baff7f9 324 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
9ac58615 325 struct ath_softc *sc = hw->priv;
f0214843 326 u32 val;
523c36fc 327
f0214843
JM
328 /*
329 * Suspend/Resume resets the PCI configuration space, so we have to
330 * re-disable the RETRY_TIMEOUT register (0x41) to keep
331 * PCI Tx retries from interfering with C3 CPU state
332 */
333 pci_read_config_dword(pdev, 0x40, &val);
334 if ((val & 0x0000ff00) != 0)
335 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
6baff7f9 336
c5d2593b 337 ath9k_ps_wakeup(sc);
6baff7f9 338 /* Enable LED */
08fc5c1b 339 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
6baff7f9 340 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
c5d2593b 341 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
6baff7f9 342
db7ec38d
MSS
343 /*
344 * Reset key cache to sane defaults (all entries cleared) instead of
345 * semi-random values after suspend/resume.
346 */
f82b4bde 347 ath9k_cmn_init_crypto(sc->sc_ah);
db7ec38d
MSS
348 ath9k_ps_restore(sc);
349
a08e7ade
LR
350 sc->ps_idle = true;
351 ath_radio_disable(sc, hw);
352
6baff7f9
GJ
353 return 0;
354}
355
f0e94b47
RW
356static const struct dev_pm_ops ath9k_pm_ops = {
357 .suspend = ath_pci_suspend,
358 .resume = ath_pci_resume,
359 .freeze = ath_pci_suspend,
360 .thaw = ath_pci_resume,
361 .poweroff = ath_pci_suspend,
362 .restore = ath_pci_resume,
363};
364
365#define ATH9K_PM_OPS (&ath9k_pm_ops)
366
367#else /* !CONFIG_PM */
368
369#define ATH9K_PM_OPS NULL
370
371#endif /* !CONFIG_PM */
372
6baff7f9
GJ
373
374MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
375
376static struct pci_driver ath_pci_driver = {
377 .name = "ath9k",
378 .id_table = ath_pci_id_table,
379 .probe = ath_pci_probe,
380 .remove = ath_pci_remove,
f0e94b47 381 .driver.pm = ATH9K_PM_OPS,
6baff7f9
GJ
382};
383
db0f41f5 384int ath_pci_init(void)
6baff7f9
GJ
385{
386 return pci_register_driver(&ath_pci_driver);
387}
388
389void ath_pci_exit(void)
390{
391 pci_unregister_driver(&ath_pci_driver);
392}