]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/ath/ath9k/recv.c
ath9k_hw: fix a regression in key miss handling
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / ath / ath9k / recv.c
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
b7f080cf 17#include <linux/dma-mapping.h>
394cf0a1 18#include "ath9k.h"
b622a720 19#include "ar9003_mac.h"
f078f209 20
b5c80475
FF
21#define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb))
22
102885a5
VT
23static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
24 int mindelta, int main_rssi_avg,
25 int alt_rssi_avg, int pkt_count)
26{
27 return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
28 (alt_rssi_avg > main_rssi_avg + maxdelta)) ||
29 (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
30}
31
b85c5734
MSS
32static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio,
33 int curr_main_set, int curr_alt_set,
34 int alt_rssi_avg, int main_rssi_avg)
35{
36 bool result = false;
37 switch (div_group) {
38 case 0:
39 if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
40 result = true;
41 break;
42 case 1:
66ce235a 43 case 2:
b85c5734
MSS
44 if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) &&
45 (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) &&
46 (alt_rssi_avg >= (main_rssi_avg - 5))) ||
47 ((curr_main_set == ATH_ANT_DIV_COMB_LNA1) &&
48 (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) &&
49 (alt_rssi_avg >= (main_rssi_avg - 2)))) &&
50 (alt_rssi_avg >= 4))
51 result = true;
52 else
53 result = false;
54 break;
55 }
56
57 return result;
58}
59
ededf1f8
VT
60static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
61{
62 return sc->ps_enabled &&
63 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
64}
65
f078f209
LR
66/*
67 * Setup and link descriptors.
68 *
69 * 11N: we can no longer afford to self link the last descriptor.
70 * MAC acknowledges BA status as long as it copies frames to host
71 * buffer (or rx fifo). This can incorrectly acknowledge packets
72 * to a sender if last desc is self-linked.
f078f209 73 */
f078f209
LR
74static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
75{
cbe61d8a 76 struct ath_hw *ah = sc->sc_ah;
cc861f74 77 struct ath_common *common = ath9k_hw_common(ah);
f078f209
LR
78 struct ath_desc *ds;
79 struct sk_buff *skb;
80
81 ATH_RXBUF_RESET(bf);
82
83 ds = bf->bf_desc;
be0418ad 84 ds->ds_link = 0; /* link to null */
f078f209
LR
85 ds->ds_data = bf->bf_buf_addr;
86
be0418ad 87 /* virtual addr of the beginning of the buffer. */
f078f209 88 skb = bf->bf_mpdu;
9680e8a3 89 BUG_ON(skb == NULL);
f078f209
LR
90 ds->ds_vdata = skb->data;
91
cc861f74
LR
92 /*
93 * setup rx descriptors. The rx_bufsize here tells the hardware
b4b6cda2 94 * how much data it can DMA to us and that we are prepared
cc861f74
LR
95 * to process
96 */
b77f483f 97 ath9k_hw_setuprxdesc(ah, ds,
cc861f74 98 common->rx_bufsize,
f078f209
LR
99 0);
100
b77f483f 101 if (sc->rx.rxlink == NULL)
f078f209
LR
102 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
103 else
b77f483f 104 *sc->rx.rxlink = bf->bf_daddr;
f078f209 105
b77f483f 106 sc->rx.rxlink = &ds->ds_link;
f078f209
LR
107}
108
ff37e337
S
109static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
110{
111 /* XXX block beacon interrupts */
112 ath9k_hw_setantenna(sc->sc_ah, antenna);
b77f483f
S
113 sc->rx.defant = antenna;
114 sc->rx.rxotherant = 0;
ff37e337
S
115}
116
f078f209
LR
117static void ath_opmode_init(struct ath_softc *sc)
118{
cbe61d8a 119 struct ath_hw *ah = sc->sc_ah;
1510718d
LR
120 struct ath_common *common = ath9k_hw_common(ah);
121
f078f209
LR
122 u32 rfilt, mfilt[2];
123
124 /* configure rx filter */
125 rfilt = ath_calcrxfilter(sc);
126 ath9k_hw_setrxfilter(ah, rfilt);
127
128 /* configure bssid mask */
364734fa 129 ath_hw_setbssidmask(common);
f078f209
LR
130
131 /* configure operational mode */
132 ath9k_hw_setopmode(ah);
133
f078f209
LR
134 /* calculate and install multicast filter */
135 mfilt[0] = mfilt[1] = ~0;
f078f209 136 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
f078f209
LR
137}
138
b5c80475
FF
139static bool ath_rx_edma_buf_link(struct ath_softc *sc,
140 enum ath9k_rx_qtype qtype)
f078f209 141{
b5c80475
FF
142 struct ath_hw *ah = sc->sc_ah;
143 struct ath_rx_edma *rx_edma;
f078f209
LR
144 struct sk_buff *skb;
145 struct ath_buf *bf;
f078f209 146
b5c80475
FF
147 rx_edma = &sc->rx.rx_edma[qtype];
148 if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
149 return false;
f078f209 150
b5c80475
FF
151 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
152 list_del_init(&bf->list);
f078f209 153
b5c80475
FF
154 skb = bf->bf_mpdu;
155
156 ATH_RXBUF_RESET(bf);
157 memset(skb->data, 0, ah->caps.rx_status_len);
158 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
159 ah->caps.rx_status_len, DMA_TO_DEVICE);
f078f209 160
b5c80475
FF
161 SKB_CB_ATHBUF(skb) = bf;
162 ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
163 skb_queue_tail(&rx_edma->rx_fifo, skb);
f078f209 164
b5c80475
FF
165 return true;
166}
167
168static void ath_rx_addbuffer_edma(struct ath_softc *sc,
169 enum ath9k_rx_qtype qtype, int size)
170{
b5c80475
FF
171 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
172 u32 nbuf = 0;
173
b5c80475 174 if (list_empty(&sc->rx.rxbuf)) {
226afe68 175 ath_dbg(common, ATH_DBG_QUEUE, "No free rx buf available\n");
b5c80475 176 return;
797fe5cb 177 }
f078f209 178
b5c80475
FF
179 while (!list_empty(&sc->rx.rxbuf)) {
180 nbuf++;
181
182 if (!ath_rx_edma_buf_link(sc, qtype))
183 break;
184
185 if (nbuf >= size)
186 break;
187 }
188}
189
190static void ath_rx_remove_buffer(struct ath_softc *sc,
191 enum ath9k_rx_qtype qtype)
192{
193 struct ath_buf *bf;
194 struct ath_rx_edma *rx_edma;
195 struct sk_buff *skb;
196
197 rx_edma = &sc->rx.rx_edma[qtype];
198
199 while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
200 bf = SKB_CB_ATHBUF(skb);
201 BUG_ON(!bf);
202 list_add_tail(&bf->list, &sc->rx.rxbuf);
203 }
204}
205
206static void ath_rx_edma_cleanup(struct ath_softc *sc)
207{
ba542385
MSS
208 struct ath_hw *ah = sc->sc_ah;
209 struct ath_common *common = ath9k_hw_common(ah);
b5c80475
FF
210 struct ath_buf *bf;
211
212 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
213 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
214
797fe5cb 215 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
ba542385
MSS
216 if (bf->bf_mpdu) {
217 dma_unmap_single(sc->dev, bf->bf_buf_addr,
218 common->rx_bufsize,
219 DMA_BIDIRECTIONAL);
b5c80475 220 dev_kfree_skb_any(bf->bf_mpdu);
ba542385
MSS
221 bf->bf_buf_addr = 0;
222 bf->bf_mpdu = NULL;
223 }
b5c80475
FF
224 }
225
226 INIT_LIST_HEAD(&sc->rx.rxbuf);
227
228 kfree(sc->rx.rx_bufptr);
229 sc->rx.rx_bufptr = NULL;
230}
231
232static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
233{
234 skb_queue_head_init(&rx_edma->rx_fifo);
235 skb_queue_head_init(&rx_edma->rx_buffers);
236 rx_edma->rx_fifo_hwsize = size;
237}
238
239static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
240{
241 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
242 struct ath_hw *ah = sc->sc_ah;
243 struct sk_buff *skb;
244 struct ath_buf *bf;
245 int error = 0, i;
246 u32 size;
247
b5c80475
FF
248 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
249 ah->caps.rx_status_len);
250
251 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
252 ah->caps.rx_lp_qdepth);
253 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
254 ah->caps.rx_hp_qdepth);
255
256 size = sizeof(struct ath_buf) * nbufs;
257 bf = kzalloc(size, GFP_KERNEL);
258 if (!bf)
259 return -ENOMEM;
260
261 INIT_LIST_HEAD(&sc->rx.rxbuf);
262 sc->rx.rx_bufptr = bf;
263
264 for (i = 0; i < nbufs; i++, bf++) {
cc861f74 265 skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
b5c80475 266 if (!skb) {
797fe5cb 267 error = -ENOMEM;
b5c80475 268 goto rx_init_fail;
f078f209 269 }
f078f209 270
b5c80475 271 memset(skb->data, 0, common->rx_bufsize);
797fe5cb 272 bf->bf_mpdu = skb;
b5c80475 273
797fe5cb 274 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
cc861f74 275 common->rx_bufsize,
b5c80475 276 DMA_BIDIRECTIONAL);
797fe5cb 277 if (unlikely(dma_mapping_error(sc->dev,
b5c80475
FF
278 bf->bf_buf_addr))) {
279 dev_kfree_skb_any(skb);
280 bf->bf_mpdu = NULL;
6cf9e995 281 bf->bf_buf_addr = 0;
3800276a 282 ath_err(common,
b5c80475
FF
283 "dma_mapping_error() on RX init\n");
284 error = -ENOMEM;
285 goto rx_init_fail;
286 }
287
288 list_add_tail(&bf->list, &sc->rx.rxbuf);
289 }
290
291 return 0;
292
293rx_init_fail:
294 ath_rx_edma_cleanup(sc);
295 return error;
296}
297
298static void ath_edma_start_recv(struct ath_softc *sc)
299{
300 spin_lock_bh(&sc->rx.rxbuflock);
301
302 ath9k_hw_rxena(sc->sc_ah);
303
304 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
305 sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
306
307 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
308 sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
309
b5c80475
FF
310 ath_opmode_init(sc);
311
48a6a468 312 ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
7583c550
LR
313
314 spin_unlock_bh(&sc->rx.rxbuflock);
b5c80475
FF
315}
316
317static void ath_edma_stop_recv(struct ath_softc *sc)
318{
b5c80475
FF
319 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
320 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
b5c80475
FF
321}
322
323int ath_rx_init(struct ath_softc *sc, int nbufs)
324{
325 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
326 struct sk_buff *skb;
327 struct ath_buf *bf;
328 int error = 0;
329
4bdd1e97 330 spin_lock_init(&sc->sc_pcu_lock);
b5c80475
FF
331 sc->sc_flags &= ~SC_OP_RXFLUSH;
332 spin_lock_init(&sc->rx.rxbuflock);
333
0d95521e
FF
334 common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 +
335 sc->sc_ah->caps.rx_status_len;
336
b5c80475
FF
337 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
338 return ath_rx_edma_init(sc, nbufs);
339 } else {
226afe68
JP
340 ath_dbg(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
341 common->cachelsz, common->rx_bufsize);
b5c80475
FF
342
343 /* Initialize rx descriptors */
344
345 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
4adfcded 346 "rx", nbufs, 1, 0);
b5c80475 347 if (error != 0) {
3800276a
JP
348 ath_err(common,
349 "failed to allocate rx descriptors: %d\n",
350 error);
797fe5cb
S
351 goto err;
352 }
b5c80475
FF
353
354 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
355 skb = ath_rxbuf_alloc(common, common->rx_bufsize,
356 GFP_KERNEL);
357 if (skb == NULL) {
358 error = -ENOMEM;
359 goto err;
360 }
361
362 bf->bf_mpdu = skb;
363 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
364 common->rx_bufsize,
365 DMA_FROM_DEVICE);
366 if (unlikely(dma_mapping_error(sc->dev,
367 bf->bf_buf_addr))) {
368 dev_kfree_skb_any(skb);
369 bf->bf_mpdu = NULL;
6cf9e995 370 bf->bf_buf_addr = 0;
3800276a
JP
371 ath_err(common,
372 "dma_mapping_error() on RX init\n");
b5c80475
FF
373 error = -ENOMEM;
374 goto err;
375 }
b5c80475
FF
376 }
377 sc->rx.rxlink = NULL;
797fe5cb 378 }
f078f209 379
797fe5cb 380err:
f078f209
LR
381 if (error)
382 ath_rx_cleanup(sc);
383
384 return error;
385}
386
f078f209
LR
387void ath_rx_cleanup(struct ath_softc *sc)
388{
cc861f74
LR
389 struct ath_hw *ah = sc->sc_ah;
390 struct ath_common *common = ath9k_hw_common(ah);
f078f209
LR
391 struct sk_buff *skb;
392 struct ath_buf *bf;
393
b5c80475
FF
394 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
395 ath_rx_edma_cleanup(sc);
396 return;
397 } else {
398 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
399 skb = bf->bf_mpdu;
400 if (skb) {
401 dma_unmap_single(sc->dev, bf->bf_buf_addr,
402 common->rx_bufsize,
403 DMA_FROM_DEVICE);
404 dev_kfree_skb(skb);
6cf9e995
BG
405 bf->bf_buf_addr = 0;
406 bf->bf_mpdu = NULL;
b5c80475 407 }
051b9191 408 }
f078f209 409
b5c80475
FF
410 if (sc->rx.rxdma.dd_desc_len != 0)
411 ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
412 }
f078f209
LR
413}
414
415/*
416 * Calculate the receive filter according to the
417 * operating mode and state:
418 *
419 * o always accept unicast, broadcast, and multicast traffic
420 * o maintain current state of phy error reception (the hal
421 * may enable phy error frames for noise immunity work)
422 * o probe request frames are accepted only when operating in
423 * hostap, adhoc, or monitor modes
424 * o enable promiscuous mode according to the interface state
425 * o accept beacons:
426 * - when operating in adhoc mode so the 802.11 layer creates
427 * node table entries for peers,
428 * - when operating in station mode for collecting rssi data when
429 * the station is otherwise quiet, or
430 * - when operating as a repeater so we see repeater-sta beacons
431 * - when scanning
432 */
433
434u32 ath_calcrxfilter(struct ath_softc *sc)
435{
f078f209
LR
436 u32 rfilt;
437
ac06697c 438 rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
f078f209
LR
439 | ATH9K_RX_FILTER_MCAST;
440
9c1d8e4a 441 if (sc->rx.rxfilter & FIF_PROBE_REQ)
f078f209
LR
442 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
443
217ba9da
JM
444 /*
445 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
446 * mode interface or when in monitor mode. AP mode does not need this
447 * since it receives all in-BSS frames anyway.
448 */
2e286947 449 if (sc->sc_ah->is_monitoring)
f078f209 450 rfilt |= ATH9K_RX_FILTER_PROM;
f078f209 451
d42c6b71
S
452 if (sc->rx.rxfilter & FIF_CONTROL)
453 rfilt |= ATH9K_RX_FILTER_CONTROL;
454
dbaaa147 455 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
cfda6695 456 (sc->nvifs <= 1) &&
dbaaa147
VT
457 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
458 rfilt |= ATH9K_RX_FILTER_MYBEACON;
459 else
f078f209
LR
460 rfilt |= ATH9K_RX_FILTER_BEACON;
461
264bbec8 462 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
66afad01 463 (sc->rx.rxfilter & FIF_PSPOLL))
dbaaa147 464 rfilt |= ATH9K_RX_FILTER_PSPOLL;
be0418ad 465
7ea310be
S
466 if (conf_is_ht(&sc->hw->conf))
467 rfilt |= ATH9K_RX_FILTER_COMP_BAR;
468
7545daf4 469 if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) {
5eb6ba83
JC
470 /* The following may also be needed for other older chips */
471 if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
472 rfilt |= ATH9K_RX_FILTER_PROM;
b93bce2a
JM
473 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
474 }
475
f078f209 476 return rfilt;
7dcfdcd9 477
f078f209
LR
478#undef RX_FILTER_PRESERVE
479}
480
f078f209
LR
481int ath_startrecv(struct ath_softc *sc)
482{
cbe61d8a 483 struct ath_hw *ah = sc->sc_ah;
f078f209
LR
484 struct ath_buf *bf, *tbf;
485
b5c80475
FF
486 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
487 ath_edma_start_recv(sc);
488 return 0;
489 }
490
b77f483f
S
491 spin_lock_bh(&sc->rx.rxbuflock);
492 if (list_empty(&sc->rx.rxbuf))
f078f209
LR
493 goto start_recv;
494
b77f483f
S
495 sc->rx.rxlink = NULL;
496 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
f078f209
LR
497 ath_rx_buf_link(sc, bf);
498 }
499
500 /* We could have deleted elements so the list may be empty now */
b77f483f 501 if (list_empty(&sc->rx.rxbuf))
f078f209
LR
502 goto start_recv;
503
b77f483f 504 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
f078f209 505 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
be0418ad 506 ath9k_hw_rxena(ah);
f078f209
LR
507
508start_recv:
be0418ad 509 ath_opmode_init(sc);
48a6a468 510 ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
be0418ad 511
7583c550
LR
512 spin_unlock_bh(&sc->rx.rxbuflock);
513
f078f209
LR
514 return 0;
515}
516
f078f209
LR
517bool ath_stoprecv(struct ath_softc *sc)
518{
cbe61d8a 519 struct ath_hw *ah = sc->sc_ah;
5882da02 520 bool stopped, reset = false;
f078f209 521
1e450285 522 spin_lock_bh(&sc->rx.rxbuflock);
d47844a0 523 ath9k_hw_abortpcurecv(ah);
be0418ad 524 ath9k_hw_setrxfilter(ah, 0);
5882da02 525 stopped = ath9k_hw_stopdmarecv(ah, &reset);
b5c80475
FF
526
527 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
528 ath_edma_stop_recv(sc);
529 else
530 sc->rx.rxlink = NULL;
1e450285 531 spin_unlock_bh(&sc->rx.rxbuflock);
be0418ad 532
d584747b
RM
533 if (!(ah->ah_flags & AH_UNPLUGGED) &&
534 unlikely(!stopped)) {
d7fd1b50
BG
535 ath_err(ath9k_hw_common(sc->sc_ah),
536 "Could not stop RX, we could be "
537 "confusing the DMA engine when we start RX up\n");
538 ATH_DBG_WARN_ON_ONCE(!stopped);
539 }
2232d31b 540 return stopped && !reset;
f078f209
LR
541}
542
f078f209
LR
543void ath_flushrecv(struct ath_softc *sc)
544{
98deeea0 545 sc->sc_flags |= SC_OP_RXFLUSH;
b5c80475
FF
546 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
547 ath_rx_tasklet(sc, 1, true);
548 ath_rx_tasklet(sc, 1, false);
98deeea0 549 sc->sc_flags &= ~SC_OP_RXFLUSH;
f078f209
LR
550}
551
cc65965c
JM
552static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
553{
554 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
555 struct ieee80211_mgmt *mgmt;
556 u8 *pos, *end, id, elen;
557 struct ieee80211_tim_ie *tim;
558
559 mgmt = (struct ieee80211_mgmt *)skb->data;
560 pos = mgmt->u.beacon.variable;
561 end = skb->data + skb->len;
562
563 while (pos + 2 < end) {
564 id = *pos++;
565 elen = *pos++;
566 if (pos + elen > end)
567 break;
568
569 if (id == WLAN_EID_TIM) {
570 if (elen < sizeof(*tim))
571 break;
572 tim = (struct ieee80211_tim_ie *) pos;
573 if (tim->dtim_count != 0)
574 break;
575 return tim->bitmap_ctrl & 0x01;
576 }
577
578 pos += elen;
579 }
580
581 return false;
582}
583
cc65965c
JM
584static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
585{
1510718d 586 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
cc65965c
JM
587
588 if (skb->len < 24 + 8 + 2 + 2)
589 return;
590
1b04b930 591 sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
293dc5df 592
1b04b930
S
593 if (sc->ps_flags & PS_BEACON_SYNC) {
594 sc->ps_flags &= ~PS_BEACON_SYNC;
226afe68
JP
595 ath_dbg(common, ATH_DBG_PS,
596 "Reconfigure Beacon timers based on timestamp from the AP\n");
99e4d43a 597 ath_set_beacon(sc);
ccdfeab6
JM
598 }
599
cc65965c
JM
600 if (ath_beacon_dtim_pending_cab(skb)) {
601 /*
602 * Remain awake waiting for buffered broadcast/multicast
58f5fffd
GJ
603 * frames. If the last broadcast/multicast frame is not
604 * received properly, the next beacon frame will work as
605 * a backup trigger for returning into NETWORK SLEEP state,
606 * so we are waiting for it as well.
cc65965c 607 */
226afe68
JP
608 ath_dbg(common, ATH_DBG_PS,
609 "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
1b04b930 610 sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
cc65965c
JM
611 return;
612 }
613
1b04b930 614 if (sc->ps_flags & PS_WAIT_FOR_CAB) {
cc65965c
JM
615 /*
616 * This can happen if a broadcast frame is dropped or the AP
617 * fails to send a frame indicating that all CAB frames have
618 * been delivered.
619 */
1b04b930 620 sc->ps_flags &= ~PS_WAIT_FOR_CAB;
226afe68
JP
621 ath_dbg(common, ATH_DBG_PS,
622 "PS wait for CAB frames timed out\n");
cc65965c 623 }
cc65965c
JM
624}
625
f73c604c 626static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon)
cc65965c
JM
627{
628 struct ieee80211_hdr *hdr;
c46917bb 629 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
cc65965c
JM
630
631 hdr = (struct ieee80211_hdr *)skb->data;
632
633 /* Process Beacon and CAB receive in PS state */
ededf1f8 634 if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
f73c604c 635 && mybeacon)
cc65965c 636 ath_rx_ps_beacon(sc, skb);
1b04b930 637 else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
cc65965c
JM
638 (ieee80211_is_data(hdr->frame_control) ||
639 ieee80211_is_action(hdr->frame_control)) &&
640 is_multicast_ether_addr(hdr->addr1) &&
641 !ieee80211_has_moredata(hdr->frame_control)) {
cc65965c
JM
642 /*
643 * No more broadcast/multicast frames to be received at this
644 * point.
645 */
3fac6dfd 646 sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
226afe68
JP
647 ath_dbg(common, ATH_DBG_PS,
648 "All PS CAB frames received, back to sleep\n");
1b04b930 649 } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
9a23f9ca
JM
650 !is_multicast_ether_addr(hdr->addr1) &&
651 !ieee80211_has_morefrags(hdr->frame_control)) {
1b04b930 652 sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
226afe68
JP
653 ath_dbg(common, ATH_DBG_PS,
654 "Going back to sleep after having received PS-Poll data (0x%lx)\n",
1b04b930
S
655 sc->ps_flags & (PS_WAIT_FOR_BEACON |
656 PS_WAIT_FOR_CAB |
657 PS_WAIT_FOR_PSPOLL_DATA |
658 PS_WAIT_FOR_TX_ACK));
cc65965c
JM
659 }
660}
661
b5c80475
FF
662static bool ath_edma_get_buffers(struct ath_softc *sc,
663 enum ath9k_rx_qtype qtype)
f078f209 664{
b5c80475
FF
665 struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
666 struct ath_hw *ah = sc->sc_ah;
667 struct ath_common *common = ath9k_hw_common(ah);
668 struct sk_buff *skb;
669 struct ath_buf *bf;
670 int ret;
671
672 skb = skb_peek(&rx_edma->rx_fifo);
673 if (!skb)
674 return false;
675
676 bf = SKB_CB_ATHBUF(skb);
677 BUG_ON(!bf);
678
ce9426d1 679 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
b5c80475
FF
680 common->rx_bufsize, DMA_FROM_DEVICE);
681
682 ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data);
ce9426d1
ML
683 if (ret == -EINPROGRESS) {
684 /*let device gain the buffer again*/
685 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
686 common->rx_bufsize, DMA_FROM_DEVICE);
b5c80475 687 return false;
ce9426d1 688 }
b5c80475
FF
689
690 __skb_unlink(skb, &rx_edma->rx_fifo);
691 if (ret == -EINVAL) {
692 /* corrupt descriptor, skip this one and the following one */
693 list_add_tail(&bf->list, &sc->rx.rxbuf);
694 ath_rx_edma_buf_link(sc, qtype);
695 skb = skb_peek(&rx_edma->rx_fifo);
696 if (!skb)
697 return true;
698
699 bf = SKB_CB_ATHBUF(skb);
700 BUG_ON(!bf);
701
702 __skb_unlink(skb, &rx_edma->rx_fifo);
703 list_add_tail(&bf->list, &sc->rx.rxbuf);
704 ath_rx_edma_buf_link(sc, qtype);
083e3e8d 705 return true;
b5c80475
FF
706 }
707 skb_queue_tail(&rx_edma->rx_buffers, skb);
708
709 return true;
710}
f078f209 711
b5c80475
FF
712static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
713 struct ath_rx_status *rs,
714 enum ath9k_rx_qtype qtype)
715{
716 struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
717 struct sk_buff *skb;
be0418ad 718 struct ath_buf *bf;
b5c80475
FF
719
720 while (ath_edma_get_buffers(sc, qtype));
721 skb = __skb_dequeue(&rx_edma->rx_buffers);
722 if (!skb)
723 return NULL;
724
725 bf = SKB_CB_ATHBUF(skb);
726 ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data);
727 return bf;
728}
729
730static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
731 struct ath_rx_status *rs)
732{
733 struct ath_hw *ah = sc->sc_ah;
734 struct ath_common *common = ath9k_hw_common(ah);
f078f209 735 struct ath_desc *ds;
b5c80475
FF
736 struct ath_buf *bf;
737 int ret;
738
739 if (list_empty(&sc->rx.rxbuf)) {
740 sc->rx.rxlink = NULL;
741 return NULL;
742 }
743
744 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
745 ds = bf->bf_desc;
746
747 /*
748 * Must provide the virtual address of the current
749 * descriptor, the physical address, and the virtual
750 * address of the next descriptor in the h/w chain.
751 * This allows the HAL to look ahead to see if the
752 * hardware is done with a descriptor by checking the
753 * done bit in the following descriptor and the address
754 * of the current descriptor the DMA engine is working
755 * on. All this is necessary because of our use of
756 * a self-linked list to avoid rx overruns.
757 */
3de21116 758 ret = ath9k_hw_rxprocdesc(ah, ds, rs);
b5c80475
FF
759 if (ret == -EINPROGRESS) {
760 struct ath_rx_status trs;
761 struct ath_buf *tbf;
762 struct ath_desc *tds;
763
764 memset(&trs, 0, sizeof(trs));
765 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
766 sc->rx.rxlink = NULL;
767 return NULL;
768 }
769
770 tbf = list_entry(bf->list.next, struct ath_buf, list);
771
772 /*
773 * On some hardware the descriptor status words could
774 * get corrupted, including the done bit. Because of
775 * this, check if the next descriptor's done bit is
776 * set or not.
777 *
778 * If the next descriptor's done bit is set, the current
779 * descriptor has been corrupted. Force s/w to discard
780 * this descriptor and continue...
781 */
782
783 tds = tbf->bf_desc;
3de21116 784 ret = ath9k_hw_rxprocdesc(ah, tds, &trs);
b5c80475
FF
785 if (ret == -EINPROGRESS)
786 return NULL;
787 }
788
789 if (!bf->bf_mpdu)
790 return bf;
791
792 /*
793 * Synchronize the DMA transfer with CPU before
794 * 1. accessing the frame
795 * 2. requeueing the same buffer to h/w
796 */
ce9426d1 797 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
b5c80475
FF
798 common->rx_bufsize,
799 DMA_FROM_DEVICE);
800
801 return bf;
802}
803
d435700f
S
804/* Assumes you've already done the endian to CPU conversion */
805static bool ath9k_rx_accept(struct ath_common *common,
9f167f64 806 struct ieee80211_hdr *hdr,
d435700f
S
807 struct ieee80211_rx_status *rxs,
808 struct ath_rx_status *rx_stats,
809 bool *decrypt_error)
810{
66760eac 811 bool is_mc, is_valid_tkip, strip_mic, mic_error;
d435700f 812 struct ath_hw *ah = common->ah;
d435700f 813 __le16 fc;
b7b1b512 814 u8 rx_status_len = ah->caps.rx_status_len;
d435700f 815
d435700f
S
816 fc = hdr->frame_control;
817
66760eac
FF
818 is_mc = !!is_multicast_ether_addr(hdr->addr1);
819 is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID &&
820 test_bit(rx_stats->rs_keyix, common->tkip_keymap);
152e585d
BJ
821 strip_mic = is_valid_tkip && ieee80211_is_data(fc) &&
822 !(rx_stats->rs_status &
846d9363
FF
823 (ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC |
824 ATH9K_RXERR_KEYMISS));
66760eac 825
d435700f
S
826 if (!rx_stats->rs_datalen)
827 return false;
828 /*
829 * rs_status follows rs_datalen so if rs_datalen is too large
830 * we can take a hint that hardware corrupted it, so ignore
831 * those frames.
832 */
b7b1b512 833 if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len))
d435700f
S
834 return false;
835
0d95521e 836 /* Only use error bits from the last fragment */
d435700f 837 if (rx_stats->rs_more)
0d95521e 838 return true;
d435700f 839
66760eac
FF
840 mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) &&
841 !ieee80211_has_morefrags(fc) &&
842 !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
843 (rx_stats->rs_status & ATH9K_RXERR_MIC);
844
d435700f
S
845 /*
846 * The rx_stats->rs_status will not be set until the end of the
847 * chained descriptors so it can be ignored if rs_more is set. The
848 * rs_more will be false at the last element of the chained
849 * descriptors.
850 */
851 if (rx_stats->rs_status != 0) {
846d9363
FF
852 u8 status_mask;
853
66760eac 854 if (rx_stats->rs_status & ATH9K_RXERR_CRC) {
d435700f 855 rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
66760eac
FF
856 mic_error = false;
857 }
d435700f
S
858 if (rx_stats->rs_status & ATH9K_RXERR_PHY)
859 return false;
860
846d9363
FF
861 if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) ||
862 (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) {
d435700f 863 *decrypt_error = true;
66760eac 864 mic_error = false;
d435700f 865 }
66760eac 866
d435700f
S
867 /*
868 * Reject error frames with the exception of
869 * decryption and MIC failures. For monitor mode,
870 * we also ignore the CRC error.
871 */
846d9363
FF
872 status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
873 ATH9K_RXERR_KEYMISS;
874
875 if (ah->is_monitoring)
876 status_mask |= ATH9K_RXERR_CRC;
877
878 if (rx_stats->rs_status & ~status_mask)
879 return false;
d435700f 880 }
66760eac
FF
881
882 /*
883 * For unicast frames the MIC error bit can have false positives,
884 * so all MIC error reports need to be validated in software.
885 * False negatives are not common, so skip software verification
886 * if the hardware considers the MIC valid.
887 */
888 if (strip_mic)
889 rxs->flag |= RX_FLAG_MMIC_STRIPPED;
890 else if (is_mc && mic_error)
891 rxs->flag |= RX_FLAG_MMIC_ERROR;
892
d435700f
S
893 return true;
894}
895
896static int ath9k_process_rate(struct ath_common *common,
897 struct ieee80211_hw *hw,
898 struct ath_rx_status *rx_stats,
9f167f64 899 struct ieee80211_rx_status *rxs)
d435700f
S
900{
901 struct ieee80211_supported_band *sband;
902 enum ieee80211_band band;
903 unsigned int i = 0;
904
905 band = hw->conf.channel->band;
906 sband = hw->wiphy->bands[band];
907
908 if (rx_stats->rs_rate & 0x80) {
909 /* HT rate */
910 rxs->flag |= RX_FLAG_HT;
911 if (rx_stats->rs_flags & ATH9K_RX_2040)
912 rxs->flag |= RX_FLAG_40MHZ;
913 if (rx_stats->rs_flags & ATH9K_RX_GI)
914 rxs->flag |= RX_FLAG_SHORT_GI;
915 rxs->rate_idx = rx_stats->rs_rate & 0x7f;
916 return 0;
917 }
918
919 for (i = 0; i < sband->n_bitrates; i++) {
920 if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
921 rxs->rate_idx = i;
922 return 0;
923 }
924 if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
925 rxs->flag |= RX_FLAG_SHORTPRE;
926 rxs->rate_idx = i;
927 return 0;
928 }
929 }
930
931 /*
932 * No valid hardware bitrate found -- we should not get here
933 * because hardware has already validated this frame as OK.
934 */
9976f62e 935 ath_dbg(common, ATH_DBG_ANY,
226afe68
JP
936 "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
937 rx_stats->rs_rate);
d435700f
S
938
939 return -EINVAL;
940}
941
942static void ath9k_process_rssi(struct ath_common *common,
943 struct ieee80211_hw *hw,
9f167f64 944 struct ieee80211_hdr *hdr,
d435700f
S
945 struct ath_rx_status *rx_stats)
946{
9ac58615 947 struct ath_softc *sc = hw->priv;
d435700f 948 struct ath_hw *ah = common->ah;
9fa23e17 949 int last_rssi;
d435700f 950
cf3af748
RM
951 if (!rx_stats->is_mybeacon ||
952 ((ah->opmode != NL80211_IFTYPE_STATION) &&
953 (ah->opmode != NL80211_IFTYPE_ADHOC)))
9fa23e17
FF
954 return;
955
9fa23e17 956 if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
9ac58615 957 ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi);
d435700f 958
9ac58615 959 last_rssi = sc->last_rssi;
d435700f
S
960 if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
961 rx_stats->rs_rssi = ATH_EP_RND(last_rssi,
962 ATH_RSSI_EP_MULTIPLIER);
963 if (rx_stats->rs_rssi < 0)
964 rx_stats->rs_rssi = 0;
965
966 /* Update Beacon RSSI, this is used by ANI. */
9fa23e17 967 ah->stats.avgbrssi = rx_stats->rs_rssi;
d435700f
S
968}
969
970/*
971 * For Decrypt or Demic errors, we only mark packet status here and always push
972 * up the frame up to let mac80211 handle the actual error case, be it no
973 * decryption key or real decryption error. This let us keep statistics there.
974 */
975static int ath9k_rx_skb_preprocess(struct ath_common *common,
976 struct ieee80211_hw *hw,
9f167f64 977 struct ieee80211_hdr *hdr,
d435700f
S
978 struct ath_rx_status *rx_stats,
979 struct ieee80211_rx_status *rx_status,
980 bool *decrypt_error)
981{
f749b946
FF
982 struct ath_hw *ah = common->ah;
983
d435700f
S
984 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
985
986 /*
987 * everything but the rate is checked here, the rate check is done
988 * separately to avoid doing two lookups for a rate for each frame.
989 */
9f167f64 990 if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
d435700f
S
991 return -EINVAL;
992
0d95521e
FF
993 /* Only use status info from the last fragment */
994 if (rx_stats->rs_more)
995 return 0;
996
9f167f64 997 ath9k_process_rssi(common, hw, hdr, rx_stats);
d435700f 998
9f167f64 999 if (ath9k_process_rate(common, hw, rx_stats, rx_status))
d435700f
S
1000 return -EINVAL;
1001
d435700f
S
1002 rx_status->band = hw->conf.channel->band;
1003 rx_status->freq = hw->conf.channel->center_freq;
f749b946 1004 rx_status->signal = ah->noise + rx_stats->rs_rssi;
d435700f 1005 rx_status->antenna = rx_stats->rs_antenna;
6ebacbb7 1006 rx_status->flag |= RX_FLAG_MACTIME_MPDU;
d435700f
S
1007
1008 return 0;
1009}
1010
1011static void ath9k_rx_skb_postprocess(struct ath_common *common,
1012 struct sk_buff *skb,
1013 struct ath_rx_status *rx_stats,
1014 struct ieee80211_rx_status *rxs,
1015 bool decrypt_error)
1016{
1017 struct ath_hw *ah = common->ah;
1018 struct ieee80211_hdr *hdr;
1019 int hdrlen, padpos, padsize;
1020 u8 keyix;
1021 __le16 fc;
1022
1023 /* see if any padding is done by the hw and remove it */
1024 hdr = (struct ieee80211_hdr *) skb->data;
1025 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1026 fc = hdr->frame_control;
1027 padpos = ath9k_cmn_padpos(hdr->frame_control);
1028
1029 /* The MAC header is padded to have 32-bit boundary if the
1030 * packet payload is non-zero. The general calculation for
1031 * padsize would take into account odd header lengths:
1032 * padsize = (4 - padpos % 4) % 4; However, since only
1033 * even-length headers are used, padding can only be 0 or 2
1034 * bytes and we can optimize this a bit. In addition, we must
1035 * not try to remove padding from short control frames that do
1036 * not have payload. */
1037 padsize = padpos & 3;
1038 if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
1039 memmove(skb->data + padsize, skb->data, padpos);
1040 skb_pull(skb, padsize);
1041 }
1042
1043 keyix = rx_stats->rs_keyix;
1044
1045 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
1046 ieee80211_has_protected(fc)) {
1047 rxs->flag |= RX_FLAG_DECRYPTED;
1048 } else if (ieee80211_has_protected(fc)
1049 && !decrypt_error && skb->len >= hdrlen + 4) {
1050 keyix = skb->data[hdrlen + 3] >> 6;
1051
1052 if (test_bit(keyix, common->keymap))
1053 rxs->flag |= RX_FLAG_DECRYPTED;
1054 }
1055 if (ah->sw_mgmt_crypto &&
1056 (rxs->flag & RX_FLAG_DECRYPTED) &&
1057 ieee80211_is_mgmt(fc))
1058 /* Use software decrypt for management frames. */
1059 rxs->flag &= ~RX_FLAG_DECRYPTED;
1060}
b5c80475 1061
102885a5
VT
1062static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
1063 struct ath_hw_antcomb_conf ant_conf,
1064 int main_rssi_avg)
1065{
1066 antcomb->quick_scan_cnt = 0;
1067
1068 if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
1069 antcomb->rssi_lna2 = main_rssi_avg;
1070 else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
1071 antcomb->rssi_lna1 = main_rssi_avg;
1072
1073 switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
223c5a87 1074 case 0x10: /* LNA2 A-B */
102885a5
VT
1075 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1076 antcomb->first_quick_scan_conf =
1077 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1078 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1079 break;
223c5a87 1080 case 0x20: /* LNA1 A-B */
102885a5
VT
1081 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1082 antcomb->first_quick_scan_conf =
1083 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1084 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1085 break;
223c5a87 1086 case 0x21: /* LNA1 LNA2 */
102885a5
VT
1087 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
1088 antcomb->first_quick_scan_conf =
1089 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1090 antcomb->second_quick_scan_conf =
1091 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1092 break;
223c5a87 1093 case 0x12: /* LNA2 LNA1 */
102885a5
VT
1094 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
1095 antcomb->first_quick_scan_conf =
1096 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1097 antcomb->second_quick_scan_conf =
1098 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1099 break;
223c5a87 1100 case 0x13: /* LNA2 A+B */
102885a5
VT
1101 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1102 antcomb->first_quick_scan_conf =
1103 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1104 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1105 break;
223c5a87 1106 case 0x23: /* LNA1 A+B */
102885a5
VT
1107 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1108 antcomb->first_quick_scan_conf =
1109 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1110 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1111 break;
1112 default:
1113 break;
1114 }
1115}
1116
1117static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
1118 struct ath_hw_antcomb_conf *div_ant_conf,
1119 int main_rssi_avg, int alt_rssi_avg,
1120 int alt_ratio)
1121{
1122 /* alt_good */
1123 switch (antcomb->quick_scan_cnt) {
1124 case 0:
1125 /* set alt to main, and alt to first conf */
1126 div_ant_conf->main_lna_conf = antcomb->main_conf;
1127 div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
1128 break;
1129 case 1:
1130 /* set alt to main, and alt to first conf */
1131 div_ant_conf->main_lna_conf = antcomb->main_conf;
1132 div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
1133 antcomb->rssi_first = main_rssi_avg;
1134 antcomb->rssi_second = alt_rssi_avg;
1135
1136 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1137 /* main is LNA1 */
1138 if (ath_is_alt_ant_ratio_better(alt_ratio,
1139 ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1140 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1141 main_rssi_avg, alt_rssi_avg,
1142 antcomb->total_pkt_count))
1143 antcomb->first_ratio = true;
1144 else
1145 antcomb->first_ratio = false;
1146 } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1147 if (ath_is_alt_ant_ratio_better(alt_ratio,
1148 ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1149 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1150 main_rssi_avg, alt_rssi_avg,
1151 antcomb->total_pkt_count))
1152 antcomb->first_ratio = true;
1153 else
1154 antcomb->first_ratio = false;
1155 } else {
1156 if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1157 (alt_rssi_avg > main_rssi_avg +
1158 ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1159 (alt_rssi_avg > main_rssi_avg)) &&
1160 (antcomb->total_pkt_count > 50))
1161 antcomb->first_ratio = true;
1162 else
1163 antcomb->first_ratio = false;
1164 }
1165 break;
1166 case 2:
1167 antcomb->alt_good = false;
1168 antcomb->scan_not_start = false;
1169 antcomb->scan = false;
1170 antcomb->rssi_first = main_rssi_avg;
1171 antcomb->rssi_third = alt_rssi_avg;
1172
1173 if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
1174 antcomb->rssi_lna1 = alt_rssi_avg;
1175 else if (antcomb->second_quick_scan_conf ==
1176 ATH_ANT_DIV_COMB_LNA2)
1177 antcomb->rssi_lna2 = alt_rssi_avg;
1178 else if (antcomb->second_quick_scan_conf ==
1179 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
1180 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
1181 antcomb->rssi_lna2 = main_rssi_avg;
1182 else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
1183 antcomb->rssi_lna1 = main_rssi_avg;
1184 }
1185
1186 if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
1187 ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
1188 div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1189 else
1190 div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
1191
1192 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1193 if (ath_is_alt_ant_ratio_better(alt_ratio,
1194 ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1195 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1196 main_rssi_avg, alt_rssi_avg,
1197 antcomb->total_pkt_count))
1198 antcomb->second_ratio = true;
1199 else
1200 antcomb->second_ratio = false;
1201 } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1202 if (ath_is_alt_ant_ratio_better(alt_ratio,
1203 ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1204 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1205 main_rssi_avg, alt_rssi_avg,
1206 antcomb->total_pkt_count))
1207 antcomb->second_ratio = true;
1208 else
1209 antcomb->second_ratio = false;
1210 } else {
1211 if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1212 (alt_rssi_avg > main_rssi_avg +
1213 ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1214 (alt_rssi_avg > main_rssi_avg)) &&
1215 (antcomb->total_pkt_count > 50))
1216 antcomb->second_ratio = true;
1217 else
1218 antcomb->second_ratio = false;
1219 }
1220
1221 /* set alt to the conf with maximun ratio */
1222 if (antcomb->first_ratio && antcomb->second_ratio) {
1223 if (antcomb->rssi_second > antcomb->rssi_third) {
1224 /* first alt*/
1225 if ((antcomb->first_quick_scan_conf ==
1226 ATH_ANT_DIV_COMB_LNA1) ||
1227 (antcomb->first_quick_scan_conf ==
1228 ATH_ANT_DIV_COMB_LNA2))
1229 /* Set alt LNA1 or LNA2*/
1230 if (div_ant_conf->main_lna_conf ==
1231 ATH_ANT_DIV_COMB_LNA2)
1232 div_ant_conf->alt_lna_conf =
1233 ATH_ANT_DIV_COMB_LNA1;
1234 else
1235 div_ant_conf->alt_lna_conf =
1236 ATH_ANT_DIV_COMB_LNA2;
1237 else
1238 /* Set alt to A+B or A-B */
1239 div_ant_conf->alt_lna_conf =
1240 antcomb->first_quick_scan_conf;
1241 } else if ((antcomb->second_quick_scan_conf ==
1242 ATH_ANT_DIV_COMB_LNA1) ||
1243 (antcomb->second_quick_scan_conf ==
1244 ATH_ANT_DIV_COMB_LNA2)) {
1245 /* Set alt LNA1 or LNA2 */
1246 if (div_ant_conf->main_lna_conf ==
1247 ATH_ANT_DIV_COMB_LNA2)
1248 div_ant_conf->alt_lna_conf =
1249 ATH_ANT_DIV_COMB_LNA1;
1250 else
1251 div_ant_conf->alt_lna_conf =
1252 ATH_ANT_DIV_COMB_LNA2;
1253 } else {
1254 /* Set alt to A+B or A-B */
1255 div_ant_conf->alt_lna_conf =
1256 antcomb->second_quick_scan_conf;
1257 }
1258 } else if (antcomb->first_ratio) {
1259 /* first alt */
1260 if ((antcomb->first_quick_scan_conf ==
1261 ATH_ANT_DIV_COMB_LNA1) ||
1262 (antcomb->first_quick_scan_conf ==
1263 ATH_ANT_DIV_COMB_LNA2))
1264 /* Set alt LNA1 or LNA2 */
1265 if (div_ant_conf->main_lna_conf ==
1266 ATH_ANT_DIV_COMB_LNA2)
1267 div_ant_conf->alt_lna_conf =
1268 ATH_ANT_DIV_COMB_LNA1;
1269 else
1270 div_ant_conf->alt_lna_conf =
1271 ATH_ANT_DIV_COMB_LNA2;
1272 else
1273 /* Set alt to A+B or A-B */
1274 div_ant_conf->alt_lna_conf =
1275 antcomb->first_quick_scan_conf;
1276 } else if (antcomb->second_ratio) {
1277 /* second alt */
1278 if ((antcomb->second_quick_scan_conf ==
1279 ATH_ANT_DIV_COMB_LNA1) ||
1280 (antcomb->second_quick_scan_conf ==
1281 ATH_ANT_DIV_COMB_LNA2))
1282 /* Set alt LNA1 or LNA2 */
1283 if (div_ant_conf->main_lna_conf ==
1284 ATH_ANT_DIV_COMB_LNA2)
1285 div_ant_conf->alt_lna_conf =
1286 ATH_ANT_DIV_COMB_LNA1;
1287 else
1288 div_ant_conf->alt_lna_conf =
1289 ATH_ANT_DIV_COMB_LNA2;
1290 else
1291 /* Set alt to A+B or A-B */
1292 div_ant_conf->alt_lna_conf =
1293 antcomb->second_quick_scan_conf;
1294 } else {
1295 /* main is largest */
1296 if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
1297 (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
1298 /* Set alt LNA1 or LNA2 */
1299 if (div_ant_conf->main_lna_conf ==
1300 ATH_ANT_DIV_COMB_LNA2)
1301 div_ant_conf->alt_lna_conf =
1302 ATH_ANT_DIV_COMB_LNA1;
1303 else
1304 div_ant_conf->alt_lna_conf =
1305 ATH_ANT_DIV_COMB_LNA2;
1306 else
1307 /* Set alt to A+B or A-B */
1308 div_ant_conf->alt_lna_conf = antcomb->main_conf;
1309 }
1310 break;
1311 default:
1312 break;
1313 }
1314}
1315
3e9a212a
MSS
1316static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf,
1317 struct ath_ant_comb *antcomb, int alt_ratio)
102885a5 1318{
3e9a212a
MSS
1319 if (ant_conf->div_group == 0) {
1320 /* Adjust the fast_div_bias based on main and alt lna conf */
1321 switch ((ant_conf->main_lna_conf << 4) |
1322 ant_conf->alt_lna_conf) {
223c5a87 1323 case 0x01: /* A-B LNA2 */
3e9a212a
MSS
1324 ant_conf->fast_div_bias = 0x3b;
1325 break;
223c5a87 1326 case 0x02: /* A-B LNA1 */
3e9a212a
MSS
1327 ant_conf->fast_div_bias = 0x3d;
1328 break;
223c5a87 1329 case 0x03: /* A-B A+B */
3e9a212a
MSS
1330 ant_conf->fast_div_bias = 0x1;
1331 break;
223c5a87 1332 case 0x10: /* LNA2 A-B */
3e9a212a
MSS
1333 ant_conf->fast_div_bias = 0x7;
1334 break;
223c5a87 1335 case 0x12: /* LNA2 LNA1 */
3e9a212a
MSS
1336 ant_conf->fast_div_bias = 0x2;
1337 break;
223c5a87 1338 case 0x13: /* LNA2 A+B */
3e9a212a
MSS
1339 ant_conf->fast_div_bias = 0x7;
1340 break;
223c5a87 1341 case 0x20: /* LNA1 A-B */
3e9a212a
MSS
1342 ant_conf->fast_div_bias = 0x6;
1343 break;
223c5a87 1344 case 0x21: /* LNA1 LNA2 */
3e9a212a
MSS
1345 ant_conf->fast_div_bias = 0x0;
1346 break;
223c5a87 1347 case 0x23: /* LNA1 A+B */
3e9a212a
MSS
1348 ant_conf->fast_div_bias = 0x6;
1349 break;
223c5a87 1350 case 0x30: /* A+B A-B */
3e9a212a
MSS
1351 ant_conf->fast_div_bias = 0x1;
1352 break;
223c5a87 1353 case 0x31: /* A+B LNA2 */
3e9a212a
MSS
1354 ant_conf->fast_div_bias = 0x3b;
1355 break;
223c5a87 1356 case 0x32: /* A+B LNA1 */
3e9a212a
MSS
1357 ant_conf->fast_div_bias = 0x3d;
1358 break;
1359 default:
1360 break;
1361 }
e7ef5bc0
GJ
1362 } else if (ant_conf->div_group == 1) {
1363 /* Adjust the fast_div_bias based on main and alt_lna_conf */
1364 switch ((ant_conf->main_lna_conf << 4) |
1365 ant_conf->alt_lna_conf) {
1366 case 0x01: /* A-B LNA2 */
1367 ant_conf->fast_div_bias = 0x1;
1368 ant_conf->main_gaintb = 0;
1369 ant_conf->alt_gaintb = 0;
1370 break;
1371 case 0x02: /* A-B LNA1 */
1372 ant_conf->fast_div_bias = 0x1;
1373 ant_conf->main_gaintb = 0;
1374 ant_conf->alt_gaintb = 0;
1375 break;
1376 case 0x03: /* A-B A+B */
1377 ant_conf->fast_div_bias = 0x1;
1378 ant_conf->main_gaintb = 0;
1379 ant_conf->alt_gaintb = 0;
1380 break;
1381 case 0x10: /* LNA2 A-B */
1382 if (!(antcomb->scan) &&
1383 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1384 ant_conf->fast_div_bias = 0x3f;
1385 else
1386 ant_conf->fast_div_bias = 0x1;
1387 ant_conf->main_gaintb = 0;
1388 ant_conf->alt_gaintb = 0;
1389 break;
1390 case 0x12: /* LNA2 LNA1 */
1391 ant_conf->fast_div_bias = 0x1;
1392 ant_conf->main_gaintb = 0;
1393 ant_conf->alt_gaintb = 0;
1394 break;
1395 case 0x13: /* LNA2 A+B */
1396 if (!(antcomb->scan) &&
1397 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1398 ant_conf->fast_div_bias = 0x3f;
1399 else
1400 ant_conf->fast_div_bias = 0x1;
1401 ant_conf->main_gaintb = 0;
1402 ant_conf->alt_gaintb = 0;
1403 break;
1404 case 0x20: /* LNA1 A-B */
1405 if (!(antcomb->scan) &&
1406 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1407 ant_conf->fast_div_bias = 0x3f;
1408 else
1409 ant_conf->fast_div_bias = 0x1;
1410 ant_conf->main_gaintb = 0;
1411 ant_conf->alt_gaintb = 0;
1412 break;
1413 case 0x21: /* LNA1 LNA2 */
1414 ant_conf->fast_div_bias = 0x1;
1415 ant_conf->main_gaintb = 0;
1416 ant_conf->alt_gaintb = 0;
1417 break;
1418 case 0x23: /* LNA1 A+B */
1419 if (!(antcomb->scan) &&
1420 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1421 ant_conf->fast_div_bias = 0x3f;
1422 else
1423 ant_conf->fast_div_bias = 0x1;
1424 ant_conf->main_gaintb = 0;
1425 ant_conf->alt_gaintb = 0;
1426 break;
1427 case 0x30: /* A+B A-B */
1428 ant_conf->fast_div_bias = 0x1;
1429 ant_conf->main_gaintb = 0;
1430 ant_conf->alt_gaintb = 0;
1431 break;
1432 case 0x31: /* A+B LNA2 */
1433 ant_conf->fast_div_bias = 0x1;
1434 ant_conf->main_gaintb = 0;
1435 ant_conf->alt_gaintb = 0;
1436 break;
1437 case 0x32: /* A+B LNA1 */
1438 ant_conf->fast_div_bias = 0x1;
1439 ant_conf->main_gaintb = 0;
1440 ant_conf->alt_gaintb = 0;
1441 break;
1442 default:
1443 break;
1444 }
3e9a212a
MSS
1445 } else if (ant_conf->div_group == 2) {
1446 /* Adjust the fast_div_bias based on main and alt_lna_conf */
1447 switch ((ant_conf->main_lna_conf << 4) |
1448 ant_conf->alt_lna_conf) {
223c5a87 1449 case 0x01: /* A-B LNA2 */
3e9a212a
MSS
1450 ant_conf->fast_div_bias = 0x1;
1451 ant_conf->main_gaintb = 0;
1452 ant_conf->alt_gaintb = 0;
1453 break;
223c5a87 1454 case 0x02: /* A-B LNA1 */
3e9a212a
MSS
1455 ant_conf->fast_div_bias = 0x1;
1456 ant_conf->main_gaintb = 0;
1457 ant_conf->alt_gaintb = 0;
1458 break;
223c5a87 1459 case 0x03: /* A-B A+B */
3e9a212a
MSS
1460 ant_conf->fast_div_bias = 0x1;
1461 ant_conf->main_gaintb = 0;
1462 ant_conf->alt_gaintb = 0;
1463 break;
223c5a87 1464 case 0x10: /* LNA2 A-B */
3e9a212a
MSS
1465 if (!(antcomb->scan) &&
1466 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1467 ant_conf->fast_div_bias = 0x1;
1468 else
1469 ant_conf->fast_div_bias = 0x2;
1470 ant_conf->main_gaintb = 0;
1471 ant_conf->alt_gaintb = 0;
1472 break;
223c5a87 1473 case 0x12: /* LNA2 LNA1 */
3e9a212a
MSS
1474 ant_conf->fast_div_bias = 0x1;
1475 ant_conf->main_gaintb = 0;
1476 ant_conf->alt_gaintb = 0;
1477 break;
223c5a87 1478 case 0x13: /* LNA2 A+B */
3e9a212a
MSS
1479 if (!(antcomb->scan) &&
1480 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1481 ant_conf->fast_div_bias = 0x1;
1482 else
1483 ant_conf->fast_div_bias = 0x2;
1484 ant_conf->main_gaintb = 0;
1485 ant_conf->alt_gaintb = 0;
1486 break;
223c5a87 1487 case 0x20: /* LNA1 A-B */
3e9a212a
MSS
1488 if (!(antcomb->scan) &&
1489 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1490 ant_conf->fast_div_bias = 0x1;
1491 else
1492 ant_conf->fast_div_bias = 0x2;
1493 ant_conf->main_gaintb = 0;
1494 ant_conf->alt_gaintb = 0;
1495 break;
223c5a87 1496 case 0x21: /* LNA1 LNA2 */
3e9a212a
MSS
1497 ant_conf->fast_div_bias = 0x1;
1498 ant_conf->main_gaintb = 0;
1499 ant_conf->alt_gaintb = 0;
1500 break;
223c5a87 1501 case 0x23: /* LNA1 A+B */
3e9a212a
MSS
1502 if (!(antcomb->scan) &&
1503 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1504 ant_conf->fast_div_bias = 0x1;
1505 else
1506 ant_conf->fast_div_bias = 0x2;
1507 ant_conf->main_gaintb = 0;
1508 ant_conf->alt_gaintb = 0;
1509 break;
223c5a87 1510 case 0x30: /* A+B A-B */
3e9a212a
MSS
1511 ant_conf->fast_div_bias = 0x1;
1512 ant_conf->main_gaintb = 0;
1513 ant_conf->alt_gaintb = 0;
1514 break;
223c5a87 1515 case 0x31: /* A+B LNA2 */
3e9a212a
MSS
1516 ant_conf->fast_div_bias = 0x1;
1517 ant_conf->main_gaintb = 0;
1518 ant_conf->alt_gaintb = 0;
1519 break;
223c5a87 1520 case 0x32: /* A+B LNA1 */
3e9a212a
MSS
1521 ant_conf->fast_div_bias = 0x1;
1522 ant_conf->main_gaintb = 0;
1523 ant_conf->alt_gaintb = 0;
1524 break;
1525 default:
1526 break;
1527 }
102885a5
VT
1528 }
1529}
1530
1531/* Antenna diversity and combining */
1532static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
1533{
1534 struct ath_hw_antcomb_conf div_ant_conf;
1535 struct ath_ant_comb *antcomb = &sc->ant_comb;
1536 int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
0ff2b5c0 1537 int curr_main_set;
102885a5
VT
1538 int main_rssi = rs->rs_rssi_ctl0;
1539 int alt_rssi = rs->rs_rssi_ctl1;
1540 int rx_ant_conf, main_ant_conf;
1541 bool short_scan = false;
1542
1543 rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
1544 ATH_ANT_RX_MASK;
1545 main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
1546 ATH_ANT_RX_MASK;
1547
21e8ee6d
MSS
1548 /* Record packet only when both main_rssi and alt_rssi is positive */
1549 if (main_rssi > 0 && alt_rssi > 0) {
102885a5
VT
1550 antcomb->total_pkt_count++;
1551 antcomb->main_total_rssi += main_rssi;
1552 antcomb->alt_total_rssi += alt_rssi;
1553 if (main_ant_conf == rx_ant_conf)
1554 antcomb->main_recv_cnt++;
1555 else
1556 antcomb->alt_recv_cnt++;
1557 }
1558
1559 /* Short scan check */
1560 if (antcomb->scan && antcomb->alt_good) {
1561 if (time_after(jiffies, antcomb->scan_start_time +
1562 msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
1563 short_scan = true;
1564 else
1565 if (antcomb->total_pkt_count ==
1566 ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
1567 alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1568 antcomb->total_pkt_count);
1569 if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
1570 short_scan = true;
1571 }
1572 }
1573
1574 if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
1575 rs->rs_moreaggr) && !short_scan)
1576 return;
1577
1578 if (antcomb->total_pkt_count) {
1579 alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1580 antcomb->total_pkt_count);
1581 main_rssi_avg = (antcomb->main_total_rssi /
1582 antcomb->total_pkt_count);
1583 alt_rssi_avg = (antcomb->alt_total_rssi /
1584 antcomb->total_pkt_count);
1585 }
1586
1587
1588 ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
1589 curr_alt_set = div_ant_conf.alt_lna_conf;
1590 curr_main_set = div_ant_conf.main_lna_conf;
102885a5
VT
1591
1592 antcomb->count++;
1593
1594 if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
1595 if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
1596 ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
1597 main_rssi_avg);
1598 antcomb->alt_good = true;
1599 } else {
1600 antcomb->alt_good = false;
1601 }
1602
1603 antcomb->count = 0;
1604 antcomb->scan = true;
1605 antcomb->scan_not_start = true;
1606 }
1607
1608 if (!antcomb->scan) {
b85c5734
MSS
1609 if (ath_ant_div_comb_alt_check(div_ant_conf.div_group,
1610 alt_ratio, curr_main_set, curr_alt_set,
1611 alt_rssi_avg, main_rssi_avg)) {
102885a5
VT
1612 if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
1613 /* Switch main and alt LNA */
1614 div_ant_conf.main_lna_conf =
1615 ATH_ANT_DIV_COMB_LNA2;
1616 div_ant_conf.alt_lna_conf =
1617 ATH_ANT_DIV_COMB_LNA1;
1618 } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
1619 div_ant_conf.main_lna_conf =
1620 ATH_ANT_DIV_COMB_LNA1;
1621 div_ant_conf.alt_lna_conf =
1622 ATH_ANT_DIV_COMB_LNA2;
1623 }
1624
1625 goto div_comb_done;
1626 } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
1627 (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
1628 /* Set alt to another LNA */
1629 if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
1630 div_ant_conf.alt_lna_conf =
1631 ATH_ANT_DIV_COMB_LNA1;
1632 else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
1633 div_ant_conf.alt_lna_conf =
1634 ATH_ANT_DIV_COMB_LNA2;
1635
1636 goto div_comb_done;
1637 }
1638
1639 if ((alt_rssi_avg < (main_rssi_avg +
8afbcc8b 1640 div_ant_conf.lna1_lna2_delta)))
102885a5
VT
1641 goto div_comb_done;
1642 }
1643
1644 if (!antcomb->scan_not_start) {
1645 switch (curr_alt_set) {
1646 case ATH_ANT_DIV_COMB_LNA2:
1647 antcomb->rssi_lna2 = alt_rssi_avg;
1648 antcomb->rssi_lna1 = main_rssi_avg;
1649 antcomb->scan = true;
1650 /* set to A+B */
1651 div_ant_conf.main_lna_conf =
1652 ATH_ANT_DIV_COMB_LNA1;
1653 div_ant_conf.alt_lna_conf =
1654 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1655 break;
1656 case ATH_ANT_DIV_COMB_LNA1:
1657 antcomb->rssi_lna1 = alt_rssi_avg;
1658 antcomb->rssi_lna2 = main_rssi_avg;
1659 antcomb->scan = true;
1660 /* set to A+B */
1661 div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1662 div_ant_conf.alt_lna_conf =
1663 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1664 break;
1665 case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
1666 antcomb->rssi_add = alt_rssi_avg;
1667 antcomb->scan = true;
1668 /* set to A-B */
1669 div_ant_conf.alt_lna_conf =
1670 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1671 break;
1672 case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
1673 antcomb->rssi_sub = alt_rssi_avg;
1674 antcomb->scan = false;
1675 if (antcomb->rssi_lna2 >
1676 (antcomb->rssi_lna1 +
1677 ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
1678 /* use LNA2 as main LNA */
1679 if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
1680 (antcomb->rssi_add > antcomb->rssi_sub)) {
1681 /* set to A+B */
1682 div_ant_conf.main_lna_conf =
1683 ATH_ANT_DIV_COMB_LNA2;
1684 div_ant_conf.alt_lna_conf =
1685 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1686 } else if (antcomb->rssi_sub >
1687 antcomb->rssi_lna1) {
1688 /* set to A-B */
1689 div_ant_conf.main_lna_conf =
1690 ATH_ANT_DIV_COMB_LNA2;
1691 div_ant_conf.alt_lna_conf =
1692 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1693 } else {
1694 /* set to LNA1 */
1695 div_ant_conf.main_lna_conf =
1696 ATH_ANT_DIV_COMB_LNA2;
1697 div_ant_conf.alt_lna_conf =
1698 ATH_ANT_DIV_COMB_LNA1;
1699 }
1700 } else {
1701 /* use LNA1 as main LNA */
1702 if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
1703 (antcomb->rssi_add > antcomb->rssi_sub)) {
1704 /* set to A+B */
1705 div_ant_conf.main_lna_conf =
1706 ATH_ANT_DIV_COMB_LNA1;
1707 div_ant_conf.alt_lna_conf =
1708 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1709 } else if (antcomb->rssi_sub >
1710 antcomb->rssi_lna1) {
1711 /* set to A-B */
1712 div_ant_conf.main_lna_conf =
1713 ATH_ANT_DIV_COMB_LNA1;
1714 div_ant_conf.alt_lna_conf =
1715 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1716 } else {
1717 /* set to LNA2 */
1718 div_ant_conf.main_lna_conf =
1719 ATH_ANT_DIV_COMB_LNA1;
1720 div_ant_conf.alt_lna_conf =
1721 ATH_ANT_DIV_COMB_LNA2;
1722 }
1723 }
1724 break;
1725 default:
1726 break;
1727 }
1728 } else {
1729 if (!antcomb->alt_good) {
1730 antcomb->scan_not_start = false;
1731 /* Set alt to another LNA */
1732 if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
1733 div_ant_conf.main_lna_conf =
1734 ATH_ANT_DIV_COMB_LNA2;
1735 div_ant_conf.alt_lna_conf =
1736 ATH_ANT_DIV_COMB_LNA1;
1737 } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
1738 div_ant_conf.main_lna_conf =
1739 ATH_ANT_DIV_COMB_LNA1;
1740 div_ant_conf.alt_lna_conf =
1741 ATH_ANT_DIV_COMB_LNA2;
1742 }
1743 goto div_comb_done;
1744 }
1745 }
1746
1747 ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
1748 main_rssi_avg, alt_rssi_avg,
1749 alt_ratio);
1750
1751 antcomb->quick_scan_cnt++;
1752
1753div_comb_done:
3e9a212a 1754 ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio);
102885a5
VT
1755 ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
1756
1757 antcomb->scan_start_time = jiffies;
1758 antcomb->total_pkt_count = 0;
1759 antcomb->main_total_rssi = 0;
1760 antcomb->alt_total_rssi = 0;
1761 antcomb->main_recv_cnt = 0;
1762 antcomb->alt_recv_cnt = 0;
1763}
1764
b5c80475
FF
1765int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
1766{
1767 struct ath_buf *bf;
0d95521e 1768 struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb;
5ca42627 1769 struct ieee80211_rx_status *rxs;
cbe61d8a 1770 struct ath_hw *ah = sc->sc_ah;
27c51f1a 1771 struct ath_common *common = ath9k_hw_common(ah);
7545daf4 1772 struct ieee80211_hw *hw = sc->hw;
be0418ad 1773 struct ieee80211_hdr *hdr;
c9b14170 1774 int retval;
be0418ad 1775 bool decrypt_error = false;
29bffa96 1776 struct ath_rx_status rs;
b5c80475
FF
1777 enum ath9k_rx_qtype qtype;
1778 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1779 int dma_type;
5c6dd921 1780 u8 rx_status_len = ah->caps.rx_status_len;
a6d2055b
FF
1781 u64 tsf = 0;
1782 u32 tsf_lower = 0;
8ab2cd09 1783 unsigned long flags;
be0418ad 1784
b5c80475 1785 if (edma)
b5c80475 1786 dma_type = DMA_BIDIRECTIONAL;
56824223
ML
1787 else
1788 dma_type = DMA_FROM_DEVICE;
b5c80475
FF
1789
1790 qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
b77f483f 1791 spin_lock_bh(&sc->rx.rxbuflock);
f078f209 1792
a6d2055b
FF
1793 tsf = ath9k_hw_gettsf64(ah);
1794 tsf_lower = tsf & 0xffffffff;
1795
f078f209
LR
1796 do {
1797 /* If handling rx interrupt and flush is in progress => exit */
98deeea0 1798 if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
f078f209
LR
1799 break;
1800
29bffa96 1801 memset(&rs, 0, sizeof(rs));
b5c80475
FF
1802 if (edma)
1803 bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1804 else
1805 bf = ath_get_next_rx_buf(sc, &rs);
f078f209 1806
b5c80475
FF
1807 if (!bf)
1808 break;
f078f209 1809
f078f209 1810 skb = bf->bf_mpdu;
be0418ad 1811 if (!skb)
f078f209 1812 continue;
f078f209 1813
0d95521e
FF
1814 /*
1815 * Take frame header from the first fragment and RX status from
1816 * the last one.
1817 */
1818 if (sc->rx.frag)
1819 hdr_skb = sc->rx.frag;
1820 else
1821 hdr_skb = skb;
1822
1823 hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len);
1824 rxs = IEEE80211_SKB_RXCB(hdr_skb);
cf3af748
RM
1825 if (ieee80211_is_beacon(hdr->frame_control) &&
1826 !compare_ether_addr(hdr->addr3, common->curbssid))
1827 rs.is_mybeacon = true;
1828 else
1829 rs.is_mybeacon = false;
5ca42627 1830
29bffa96 1831 ath_debug_stat_rx(sc, &rs);
1395d3f0 1832
f078f209 1833 /*
be0418ad
S
1834 * If we're asked to flush receive queue, directly
1835 * chain it back at the queue without processing it.
f078f209 1836 */
3483288c 1837 if (sc->sc_flags & SC_OP_RXFLUSH)
0d95521e 1838 goto requeue_drop_frag;
f078f209 1839
c8f3b721
JF
1840 retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
1841 rxs, &decrypt_error);
1842 if (retval)
0d95521e 1843 goto requeue_drop_frag;
c8f3b721 1844
a6d2055b
FF
1845 rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
1846 if (rs.rs_tstamp > tsf_lower &&
1847 unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
1848 rxs->mactime -= 0x100000000ULL;
1849
1850 if (rs.rs_tstamp < tsf_lower &&
1851 unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
1852 rxs->mactime += 0x100000000ULL;
1853
cb71d9ba
LR
1854 /* Ensure we always have an skb to requeue once we are done
1855 * processing the current buffer's skb */
cc861f74 1856 requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
cb71d9ba
LR
1857
1858 /* If there is no memory we ignore the current RX'd frame,
1859 * tell hardware it can give us a new frame using the old
b77f483f 1860 * skb and put it at the tail of the sc->rx.rxbuf list for
cb71d9ba
LR
1861 * processing. */
1862 if (!requeue_skb)
0d95521e 1863 goto requeue_drop_frag;
f078f209 1864
9bf9fca8 1865 /* Unmap the frame */
7da3c55c 1866 dma_unmap_single(sc->dev, bf->bf_buf_addr,
cc861f74 1867 common->rx_bufsize,
b5c80475 1868 dma_type);
f078f209 1869
b5c80475
FF
1870 skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1871 if (ah->caps.rx_status_len)
1872 skb_pull(skb, ah->caps.rx_status_len);
be0418ad 1873
0d95521e
FF
1874 if (!rs.rs_more)
1875 ath9k_rx_skb_postprocess(common, hdr_skb, &rs,
1876 rxs, decrypt_error);
be0418ad 1877
cb71d9ba
LR
1878 /* We will now give hardware our shiny new allocated skb */
1879 bf->bf_mpdu = requeue_skb;
7da3c55c 1880 bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
cc861f74 1881 common->rx_bufsize,
b5c80475 1882 dma_type);
7da3c55c 1883 if (unlikely(dma_mapping_error(sc->dev,
f8316df1
LR
1884 bf->bf_buf_addr))) {
1885 dev_kfree_skb_any(requeue_skb);
1886 bf->bf_mpdu = NULL;
6cf9e995 1887 bf->bf_buf_addr = 0;
3800276a 1888 ath_err(common, "dma_mapping_error() on RX\n");
7545daf4 1889 ieee80211_rx(hw, skb);
f8316df1
LR
1890 break;
1891 }
f078f209 1892
0d95521e
FF
1893 if (rs.rs_more) {
1894 /*
1895 * rs_more indicates chained descriptors which can be
1896 * used to link buffers together for a sort of
1897 * scatter-gather operation.
1898 */
1899 if (sc->rx.frag) {
1900 /* too many fragments - cannot handle frame */
1901 dev_kfree_skb_any(sc->rx.frag);
1902 dev_kfree_skb_any(skb);
1903 skb = NULL;
1904 }
1905 sc->rx.frag = skb;
1906 goto requeue;
1907 }
1908
1909 if (sc->rx.frag) {
1910 int space = skb->len - skb_tailroom(hdr_skb);
1911
1912 sc->rx.frag = NULL;
1913
1914 if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) {
1915 dev_kfree_skb(skb);
1916 goto requeue_drop_frag;
1917 }
1918
1919 skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len),
1920 skb->len);
1921 dev_kfree_skb_any(skb);
1922 skb = hdr_skb;
1923 }
1924
f078f209
LR
1925 /*
1926 * change the default rx antenna if rx diversity chooses the
1927 * other antenna 3 times in a row.
1928 */
29bffa96 1929 if (sc->rx.defant != rs.rs_antenna) {
b77f483f 1930 if (++sc->rx.rxotherant >= 3)
29bffa96 1931 ath_setdefantenna(sc, rs.rs_antenna);
f078f209 1932 } else {
b77f483f 1933 sc->rx.rxotherant = 0;
f078f209 1934 }
3cbb5dd7 1935
66760eac
FF
1936 if (rxs->flag & RX_FLAG_MMIC_STRIPPED)
1937 skb_trim(skb, skb->len - 8);
1938
8ab2cd09 1939 spin_lock_irqsave(&sc->sc_pm_lock, flags);
aaef24b4
MSS
1940
1941 if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
f73c604c
RM
1942 PS_WAIT_FOR_CAB |
1943 PS_WAIT_FOR_PSPOLL_DATA)) ||
1944 ath9k_check_auto_sleep(sc))
1945 ath_rx_ps(sc, skb, rs.is_mybeacon);
8ab2cd09 1946 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
cc65965c 1947
43c35284 1948 if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx == 3)
102885a5
VT
1949 ath_ant_comb_scan(sc, &rs);
1950
7545daf4 1951 ieee80211_rx(hw, skb);
cc65965c 1952
0d95521e
FF
1953requeue_drop_frag:
1954 if (sc->rx.frag) {
1955 dev_kfree_skb_any(sc->rx.frag);
1956 sc->rx.frag = NULL;
1957 }
cb71d9ba 1958requeue:
b5c80475
FF
1959 if (edma) {
1960 list_add_tail(&bf->list, &sc->rx.rxbuf);
1961 ath_rx_edma_buf_link(sc, qtype);
1962 } else {
1963 list_move_tail(&bf->list, &sc->rx.rxbuf);
1964 ath_rx_buf_link(sc, bf);
3483288c
FF
1965 if (!flush)
1966 ath9k_hw_rxena(ah);
b5c80475 1967 }
be0418ad
S
1968 } while (1);
1969
b77f483f 1970 spin_unlock_bh(&sc->rx.rxbuflock);
f078f209 1971
29ab0b36
RM
1972 if (!(ah->imask & ATH9K_INT_RXEOL)) {
1973 ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
72d874c6 1974 ath9k_hw_set_interrupts(ah);
29ab0b36
RM
1975 }
1976
f078f209 1977 return 0;
f078f209 1978}