]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/wireless/brcm80211/brcmfmac/dhd_sdio.c
brcmfmac: fix brcmf_sdcard_send_pkt() for host without sg support
[mirror_ubuntu-artful-kernel.git] / drivers / net / wireless / brcm80211 / brcmfmac / dhd_sdio.c
CommitLineData
5b435de0
AS
1/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/kthread.h>
20#include <linux/printk.h>
21#include <linux/pci_ids.h>
22#include <linux/netdevice.h>
23#include <linux/interrupt.h>
24#include <linux/sched.h>
25#include <linux/mmc/sdio.h>
26#include <linux/mmc/sdio_func.h>
27#include <linux/mmc/card.h>
28#include <linux/semaphore.h>
29#include <linux/firmware.h>
b7a57e76 30#include <linux/module.h>
99ba15cd 31#include <linux/bcma/bcma.h>
4fc0d016 32#include <linux/debugfs.h>
8dc01811 33#include <linux/vmalloc.h>
668761ac 34#include <linux/platform_data/brcmfmac-sdio.h>
5b435de0
AS
35#include <asm/unaligned.h>
36#include <defs.h>
37#include <brcmu_wifi.h>
38#include <brcmu_utils.h>
39#include <brcm_hw_ids.h>
40#include <soc.h>
41#include "sdio_host.h"
a83369b6 42#include "sdio_chip.h"
5b435de0
AS
43
44#define DCMD_RESP_TIMEOUT 2000 /* In milli second */
45
8ae74654 46#ifdef DEBUG
5b435de0
AS
47
48#define BRCMF_TRAP_INFO_SIZE 80
49
50#define CBUF_LEN (128)
51
4fc0d016
AS
52/* Device console log buffer state */
53#define CONSOLE_BUFFER_MAX 2024
54
5b435de0
AS
55struct rte_log_le {
56 __le32 buf; /* Can't be pointer on (64-bit) hosts */
57 __le32 buf_size;
58 __le32 idx;
59 char *_buf_compat; /* Redundant pointer for backward compat. */
60};
61
62struct rte_console {
63 /* Virtual UART
64 * When there is no UART (e.g. Quickturn),
65 * the host should write a complete
66 * input line directly into cbuf and then write
67 * the length into vcons_in.
68 * This may also be used when there is a real UART
69 * (at risk of conflicting with
70 * the real UART). vcons_out is currently unused.
71 */
72 uint vcons_in;
73 uint vcons_out;
74
75 /* Output (logging) buffer
76 * Console output is written to a ring buffer log_buf at index log_idx.
77 * The host may read the output when it sees log_idx advance.
78 * Output will be lost if the output wraps around faster than the host
79 * polls.
80 */
81 struct rte_log_le log_le;
82
83 /* Console input line buffer
84 * Characters are read one at a time into cbuf
85 * until <CR> is received, then
86 * the buffer is processed as a command line.
87 * Also used for virtual UART.
88 */
89 uint cbuf_idx;
90 char cbuf[CBUF_LEN];
91};
92
8ae74654 93#endif /* DEBUG */
5b435de0
AS
94#include <chipcommon.h>
95
5b435de0 96#include "dhd_bus.h"
5b435de0 97#include "dhd_dbg.h"
40c1c249 98#include "tracepoint.h"
5b435de0
AS
99
100#define TXQLEN 2048 /* bulk tx queue length */
101#define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
102#define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
103#define PRIOMASK 7
104
105#define TXRETRIES 2 /* # of retries for tx frames */
106
107#define BRCMF_RXBOUND 50 /* Default for max rx frames in
108 one scheduling */
109
110#define BRCMF_TXBOUND 20 /* Default for max tx frames in
111 one scheduling */
112
113#define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
114
115#define MEMBLOCK 2048 /* Block size used for downloading
116 of dongle image */
117#define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
118 biggest possible glom */
119
120#define BRCMF_FIRSTREAD (1 << 6)
121
122
123/* SBSDIO_DEVICE_CTL */
124
125/* 1: device will assert busy signal when receiving CMD53 */
126#define SBSDIO_DEVCTL_SETBUSY 0x01
127/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
128#define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
129/* 1: mask all interrupts to host except the chipActive (rev 8) */
130#define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
131/* 1: isolate internal sdio signals, put external pads in tri-state; requires
132 * sdio bus power cycle to clear (rev 9) */
133#define SBSDIO_DEVCTL_PADS_ISO 0x08
134/* Force SD->SB reset mapping (rev 11) */
135#define SBSDIO_DEVCTL_SB_RST_CTL 0x30
136/* Determined by CoreControl bit */
137#define SBSDIO_DEVCTL_RST_CORECTL 0x00
138/* Force backplane reset */
139#define SBSDIO_DEVCTL_RST_BPRESET 0x10
140/* Force no backplane reset */
141#define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
142
5b435de0
AS
143/* direct(mapped) cis space */
144
145/* MAPPED common CIS address */
146#define SBSDIO_CIS_BASE_COMMON 0x1000
147/* maximum bytes in one CIS */
148#define SBSDIO_CIS_SIZE_LIMIT 0x200
149/* cis offset addr is < 17 bits */
150#define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
151
152/* manfid tuple length, include tuple, link bytes */
153#define SBSDIO_CIS_MANFID_TUPLE_LEN 6
154
155/* intstatus */
156#define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
157#define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
158#define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
159#define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
160#define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
161#define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
162#define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
163#define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
164#define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
165#define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
166#define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
167#define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
168#define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
169#define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
170#define I_PC (1 << 10) /* descriptor error */
171#define I_PD (1 << 11) /* data error */
172#define I_DE (1 << 12) /* Descriptor protocol Error */
173#define I_RU (1 << 13) /* Receive descriptor Underflow */
174#define I_RO (1 << 14) /* Receive fifo Overflow */
175#define I_XU (1 << 15) /* Transmit fifo Underflow */
176#define I_RI (1 << 16) /* Receive Interrupt */
177#define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
178#define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
179#define I_XI (1 << 24) /* Transmit Interrupt */
180#define I_RF_TERM (1 << 25) /* Read Frame Terminate */
181#define I_WF_TERM (1 << 26) /* Write Frame Terminate */
182#define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
183#define I_SBINT (1 << 28) /* sbintstatus Interrupt */
184#define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
185#define I_SRESET (1 << 30) /* CCCR RES interrupt */
186#define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
187#define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
188#define I_DMA (I_RI | I_XI | I_ERRORS)
189
190/* corecontrol */
191#define CC_CISRDY (1 << 0) /* CIS Ready */
192#define CC_BPRESEN (1 << 1) /* CCCR RES signal */
193#define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
194#define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
195#define CC_XMTDATAAVAIL_MODE (1 << 4)
196#define CC_XMTDATAAVAIL_CTRL (1 << 5)
197
198/* SDA_FRAMECTRL */
199#define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
200#define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
201#define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
202#define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
203
5b435de0
AS
204/*
205 * Software allocation of To SB Mailbox resources
206 */
207
208/* tosbmailbox bits corresponding to intstatus bits */
209#define SMB_NAK (1 << 0) /* Frame NAK */
210#define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
211#define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
212#define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
213
214/* tosbmailboxdata */
215#define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
216
217/*
218 * Software allocation of To Host Mailbox resources
219 */
220
221/* intstatus bits */
222#define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
223#define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
224#define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
225#define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
226
227/* tohostmailboxdata */
228#define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
229#define HMB_DATA_DEVREADY 2 /* talk to host after enable */
230#define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
231#define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
232
233#define HMB_DATA_FCDATA_MASK 0xff000000
234#define HMB_DATA_FCDATA_SHIFT 24
235
236#define HMB_DATA_VERSION_MASK 0x00ff0000
237#define HMB_DATA_VERSION_SHIFT 16
238
239/*
240 * Software-defined protocol header
241 */
242
243/* Current protocol version */
244#define SDPCM_PROT_VERSION 4
245
5b435de0
AS
246/*
247 * Shared structure between dongle and the host.
248 * The structure contains pointers to trap or assert information.
249 */
4fc0d016 250#define SDPCM_SHARED_VERSION 0x0003
5b435de0
AS
251#define SDPCM_SHARED_VERSION_MASK 0x00FF
252#define SDPCM_SHARED_ASSERT_BUILT 0x0100
253#define SDPCM_SHARED_ASSERT 0x0200
254#define SDPCM_SHARED_TRAP 0x0400
255
256/* Space for header read, limit for data packets */
257#define MAX_HDR_READ (1 << 6)
258#define MAX_RX_DATASZ 2048
259
260/* Maximum milliseconds to wait for F2 to come up */
261#define BRCMF_WAIT_F2RDY 3000
262
263/* Bump up limit on waiting for HT to account for first startup;
264 * if the image is doing a CRC calculation before programming the PMU
265 * for HT availability, it could take a couple hundred ms more, so
266 * max out at a 1 second (1000000us).
267 */
268#undef PMU_MAX_TRANSITION_DLY
269#define PMU_MAX_TRANSITION_DLY 1000000
270
271/* Value for ChipClockCSR during initial setup */
272#define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
273 SBSDIO_ALP_AVAIL_REQ)
274
275/* Flags for SDH calls */
276#define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
277
382a9e0f
FL
278#define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
279#define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
280 * when idle
281 */
282#define BRCMF_IDLE_INTERVAL 1
283
4a3da990
PH
284#define KSO_WAIT_US 50
285#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
286
5b435de0
AS
287/*
288 * Conversion of 802.1D priority to precedence level
289 */
290static uint prio2prec(u32 prio)
291{
292 return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
293 (prio^2) : prio;
294}
295
8ae74654 296#ifdef DEBUG
5b435de0
AS
297/* Device console log buffer state */
298struct brcmf_console {
299 uint count; /* Poll interval msec counter */
300 uint log_addr; /* Log struct address (fixed) */
301 struct rte_log_le log_le; /* Log struct (host copy) */
302 uint bufsize; /* Size of log buffer */
303 u8 *buf; /* Log buffer (host copy) */
304 uint last; /* Last buffer read index */
305};
4fc0d016
AS
306
307struct brcmf_trap_info {
308 __le32 type;
309 __le32 epc;
310 __le32 cpsr;
311 __le32 spsr;
312 __le32 r0; /* a1 */
313 __le32 r1; /* a2 */
314 __le32 r2; /* a3 */
315 __le32 r3; /* a4 */
316 __le32 r4; /* v1 */
317 __le32 r5; /* v2 */
318 __le32 r6; /* v3 */
319 __le32 r7; /* v4 */
320 __le32 r8; /* v5 */
321 __le32 r9; /* sb/v6 */
322 __le32 r10; /* sl/v7 */
323 __le32 r11; /* fp/v8 */
324 __le32 r12; /* ip */
325 __le32 r13; /* sp */
326 __le32 r14; /* lr */
327 __le32 pc; /* r15 */
328};
8ae74654 329#endif /* DEBUG */
5b435de0
AS
330
331struct sdpcm_shared {
332 u32 flags;
333 u32 trap_addr;
334 u32 assert_exp_addr;
335 u32 assert_file_addr;
336 u32 assert_line;
337 u32 console_addr; /* Address of struct rte_console */
338 u32 msgtrace_addr;
339 u8 tag[32];
4fc0d016 340 u32 brpt_addr;
5b435de0
AS
341};
342
343struct sdpcm_shared_le {
344 __le32 flags;
345 __le32 trap_addr;
346 __le32 assert_exp_addr;
347 __le32 assert_file_addr;
348 __le32 assert_line;
349 __le32 console_addr; /* Address of struct rte_console */
350 __le32 msgtrace_addr;
351 u8 tag[32];
4fc0d016 352 __le32 brpt_addr;
5b435de0
AS
353};
354
6bc52319
FL
355/* dongle SDIO bus specific header info */
356struct brcmf_sdio_hdrinfo {
4754fcee
FL
357 u8 seq_num;
358 u8 channel;
359 u16 len;
360 u16 len_left;
361 u16 len_nxtfrm;
362 u8 dat_offset;
363};
5b435de0
AS
364
365/* misc chip info needed by some of the routines */
5b435de0 366/* Private data for SDIO bus interaction */
e92eedf4 367struct brcmf_sdio {
5b435de0
AS
368 struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
369 struct chip_info *ci; /* Chip info struct */
370 char *vars; /* Variables (from CIS and/or other) */
371 uint varsz; /* Size of variables buffer */
372
373 u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
374
375 u32 hostintmask; /* Copy of Host Interrupt Mask */
4531603a
FL
376 atomic_t intstatus; /* Intstatus bits (events) pending */
377 atomic_t fcstate; /* State of dongle flow-control */
5b435de0
AS
378
379 uint blocksize; /* Block size of SDIO transfers */
380 uint roundup; /* Max roundup limit */
381
382 struct pktq txq; /* Queue length used for flow-control */
383 u8 flowcontrol; /* per prio flow control bitmask */
384 u8 tx_seq; /* Transmit sequence number (next) */
385 u8 tx_max; /* Maximum transmit sequence allowed */
386
387 u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
388 u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
5b435de0 389 u8 rx_seq; /* Receive sequence number (expected) */
6bc52319 390 struct brcmf_sdio_hdrinfo cur_read;
4754fcee 391 /* info of current read frame */
5b435de0 392 bool rxskip; /* Skip receive (awaiting NAK ACK) */
4754fcee 393 bool rxpending; /* Data frame pending in dongle */
5b435de0
AS
394
395 uint rxbound; /* Rx frames to read before resched */
396 uint txbound; /* Tx frames to send before resched */
397 uint txminmax;
398
399 struct sk_buff *glomd; /* Packet containing glomming descriptor */
b83db862 400 struct sk_buff_head glom; /* Packet list for glommed superframe */
5b435de0
AS
401 uint glomerr; /* Glom packet read errors */
402
403 u8 *rxbuf; /* Buffer for receiving control packets */
404 uint rxblen; /* Allocated length of rxbuf */
405 u8 *rxctl; /* Aligned pointer into rxbuf */
dd43a01c 406 u8 *rxctl_orig; /* pointer for freeing rxctl */
5b435de0 407 uint rxlen; /* Length of valid data in buffer */
dd43a01c 408 spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
5b435de0
AS
409
410 u8 sdpcm_ver; /* Bus protocol reported by dongle */
411
412 bool intr; /* Use interrupts */
413 bool poll; /* Use polling */
1d382273 414 atomic_t ipend; /* Device interrupt is pending */
5b435de0
AS
415 uint spurious; /* Count of spurious interrupts */
416 uint pollrate; /* Ticks between device polls */
417 uint polltick; /* Tick counter */
5b435de0 418
8ae74654 419#ifdef DEBUG
5b435de0
AS
420 uint console_interval;
421 struct brcmf_console console; /* Console output polling support */
422 uint console_addr; /* Console address from shared struct */
8ae74654 423#endif /* DEBUG */
5b435de0 424
5b435de0
AS
425 uint clkstate; /* State of sd and backplane clock(s) */
426 bool activity; /* Activity flag for clock down */
427 s32 idletime; /* Control for activity timeout */
428 s32 idlecount; /* Activity timeout counter */
429 s32 idleclock; /* How to set bus driver when idle */
5b435de0
AS
430 bool rxflow_mode; /* Rx flow control mode */
431 bool rxflow; /* Is rx flow control on */
432 bool alp_only; /* Don't use HT clock (ALP only) */
5b435de0 433
5b435de0
AS
434 u8 *ctrl_frame_buf;
435 u32 ctrl_frame_len;
436 bool ctrl_frame_stat;
437
438 spinlock_t txqlock;
439 wait_queue_head_t ctrl_wait;
440 wait_queue_head_t dcmd_resp_wait;
441
442 struct timer_list timer;
443 struct completion watchdog_wait;
444 struct task_struct *watchdog_tsk;
445 bool wd_timer_valid;
446 uint save_ms;
447
f1e68c2e
FL
448 struct workqueue_struct *brcmf_wq;
449 struct work_struct datawork;
fccfe930 450 atomic_t dpc_tskcnt;
5b435de0 451
c8bf3484 452 bool txoff; /* Transmit flow-controlled */
80969836 453 struct brcmf_sdio_count sdcnt;
4a3da990
PH
454 bool sr_enabled; /* SaveRestore enabled */
455 bool sleeping; /* SDIO bus sleeping */
706478cb
FL
456
457 u8 tx_hdrlen; /* sdio bus header length for tx packet */
5b435de0
AS
458};
459
5b435de0
AS
460/* clkstate */
461#define CLK_NONE 0
462#define CLK_SDONLY 1
4a3da990 463#define CLK_PENDING 2
5b435de0
AS
464#define CLK_AVAIL 3
465
8ae74654 466#ifdef DEBUG
5b435de0 467static int qcount[NUMPRIO];
8ae74654 468#endif /* DEBUG */
5b435de0 469
668761ac 470#define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
5b435de0
AS
471
472#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
473
474/* Retry count for register access failures */
475static const uint retry_limit = 2;
476
477/* Limit on rounding up frames */
478static const uint max_roundup = 512;
479
480#define ALIGNMENT 4
481
9d7d6f95
FL
482enum brcmf_sdio_frmtype {
483 BRCMF_SDIO_FT_NORMAL,
484 BRCMF_SDIO_FT_SUPER,
485 BRCMF_SDIO_FT_SUB,
486};
487
f2c44fe7
HM
488#define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
489#define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
490#define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
491#define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
492#define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
493#define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
494#define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
495#define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
496#define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
497#define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
498#define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
499#define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
500#define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
501#define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
502
503MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
504MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
505MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
506MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
507MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
508MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
509MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
510MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
511MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
512MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
513MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
514MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
515MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
516MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
517
518struct brcmf_firmware_names {
519 u32 chipid;
520 u32 revmsk;
521 const char *bin;
522 const char *nv;
523};
524
525enum brcmf_firmware_type {
526 BRCMF_FIRMWARE_BIN,
527 BRCMF_FIRMWARE_NVRAM
528};
529
530#define BRCMF_FIRMWARE_NVRAM(name) \
531 name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
532
533static const struct brcmf_firmware_names brcmf_fwname_data[] = {
534 { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
535 { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
536 { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
537 { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
538 { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
539 { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
540 { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) }
541};
542
543
544static const struct firmware *brcmf_sdbrcm_get_fw(struct brcmf_sdio *bus,
545 enum brcmf_firmware_type type)
546{
547 const struct firmware *fw;
548 const char *name;
549 int err, i;
550
551 for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
552 if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
553 brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
554 switch (type) {
555 case BRCMF_FIRMWARE_BIN:
556 name = brcmf_fwname_data[i].bin;
557 break;
558 case BRCMF_FIRMWARE_NVRAM:
559 name = brcmf_fwname_data[i].nv;
560 break;
561 default:
562 brcmf_err("invalid firmware type (%d)\n", type);
563 return NULL;
564 }
565 goto found;
566 }
567 }
568 brcmf_err("Unknown chipid %d [%d]\n",
569 bus->ci->chip, bus->ci->chiprev);
570 return NULL;
571
572found:
573 err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
574 if ((err) || (!fw)) {
575 brcmf_err("fail to request firmware %s (%d)\n", name, err);
576 return NULL;
577 }
578
579 return fw;
580}
581
5b435de0
AS
582static void pkt_align(struct sk_buff *p, int len, int align)
583{
584 uint datalign;
585 datalign = (unsigned long)(p->data);
586 datalign = roundup(datalign, (align)) - datalign;
587 if (datalign)
588 skb_pull(p, datalign);
589 __skb_trim(p, len);
590}
591
592/* To check if there's window offered */
e92eedf4 593static bool data_ok(struct brcmf_sdio *bus)
5b435de0
AS
594{
595 return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
596 ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
597}
598
599/*
600 * Reads a register in the SDIO hardware block. This block occupies a series of
601 * adresses on the 32 bit backplane bus.
602 */
58692750
FL
603static int
604r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
5b435de0 605{
99ba15cd 606 u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
79ae3957 607 int ret;
58692750
FL
608
609 *regvar = brcmf_sdio_regrl(bus->sdiodev,
610 bus->ci->c_inf[idx].base + offset, &ret);
611
612 return ret;
5b435de0
AS
613}
614
58692750
FL
615static int
616w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
5b435de0 617{
99ba15cd 618 u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
e13ce26b 619 int ret;
58692750
FL
620
621 brcmf_sdio_regwl(bus->sdiodev,
622 bus->ci->c_inf[idx].base + reg_offset,
623 regval, &ret);
624
625 return ret;
5b435de0
AS
626}
627
4a3da990
PH
628static int
629brcmf_sdbrcm_kso_control(struct brcmf_sdio *bus, bool on)
630{
631 u8 wr_val = 0, rd_val, cmp_val, bmask;
632 int err = 0;
633 int try_cnt = 0;
634
635 brcmf_dbg(TRACE, "Enter\n");
636
637 wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
638 /* 1st KSO write goes to AOS wake up core if device is asleep */
639 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
640 wr_val, &err);
641 if (err) {
642 brcmf_err("SDIO_AOS KSO write error: %d\n", err);
643 return err;
644 }
645
646 if (on) {
647 /* device WAKEUP through KSO:
648 * write bit 0 & read back until
649 * both bits 0 (kso bit) & 1 (dev on status) are set
650 */
651 cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
652 SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
653 bmask = cmp_val;
654 usleep_range(2000, 3000);
655 } else {
656 /* Put device to sleep, turn off KSO */
657 cmp_val = 0;
658 /* only check for bit0, bit1(dev on status) may not
659 * get cleared right away
660 */
661 bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
662 }
663
664 do {
665 /* reliable KSO bit set/clr:
666 * the sdiod sleep write access is synced to PMU 32khz clk
667 * just one write attempt may fail,
668 * read it back until it matches written value
669 */
670 rd_val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
671 &err);
672 if (((rd_val & bmask) == cmp_val) && !err)
673 break;
674 brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
675 try_cnt, MAX_KSO_ATTEMPTS, err);
676 udelay(KSO_WAIT_US);
677 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
678 wr_val, &err);
679 } while (try_cnt++ < MAX_KSO_ATTEMPTS);
680
681 return err;
682}
683
5b435de0
AS
684#define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
685
686#define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
687
5b435de0 688/* Turn backplane clock on or off */
e92eedf4 689static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
5b435de0
AS
690{
691 int err;
692 u8 clkctl, clkreq, devctl;
693 unsigned long timeout;
694
c3203374 695 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
696
697 clkctl = 0;
698
4a3da990
PH
699 if (bus->sr_enabled) {
700 bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
701 return 0;
702 }
703
5b435de0
AS
704 if (on) {
705 /* Request HT Avail */
706 clkreq =
707 bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
708
3bba829f
FL
709 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
710 clkreq, &err);
5b435de0 711 if (err) {
5e8149f5 712 brcmf_err("HT Avail request error: %d\n", err);
5b435de0
AS
713 return -EBADE;
714 }
715
5b435de0 716 /* Check current status */
45db339c
FL
717 clkctl = brcmf_sdio_regrb(bus->sdiodev,
718 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 719 if (err) {
5e8149f5 720 brcmf_err("HT Avail read error: %d\n", err);
5b435de0
AS
721 return -EBADE;
722 }
723
724 /* Go to pending and await interrupt if appropriate */
725 if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
726 /* Allow only clock-available interrupt */
45db339c
FL
727 devctl = brcmf_sdio_regrb(bus->sdiodev,
728 SBSDIO_DEVICE_CTL, &err);
5b435de0 729 if (err) {
5e8149f5 730 brcmf_err("Devctl error setting CA: %d\n",
5b435de0
AS
731 err);
732 return -EBADE;
733 }
734
735 devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
3bba829f
FL
736 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
737 devctl, &err);
c3203374 738 brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
5b435de0
AS
739 bus->clkstate = CLK_PENDING;
740
741 return 0;
742 } else if (bus->clkstate == CLK_PENDING) {
743 /* Cancel CA-only interrupt filter */
45db339c 744 devctl = brcmf_sdio_regrb(bus->sdiodev,
5b435de0
AS
745 SBSDIO_DEVICE_CTL, &err);
746 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
3bba829f
FL
747 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
748 devctl, &err);
5b435de0
AS
749 }
750
751 /* Otherwise, wait here (polling) for HT Avail */
752 timeout = jiffies +
753 msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
754 while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
45db339c
FL
755 clkctl = brcmf_sdio_regrb(bus->sdiodev,
756 SBSDIO_FUNC1_CHIPCLKCSR,
757 &err);
5b435de0
AS
758 if (time_after(jiffies, timeout))
759 break;
760 else
761 usleep_range(5000, 10000);
762 }
763 if (err) {
5e8149f5 764 brcmf_err("HT Avail request error: %d\n", err);
5b435de0
AS
765 return -EBADE;
766 }
767 if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
5e8149f5 768 brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
5b435de0
AS
769 PMU_MAX_TRANSITION_DLY, clkctl);
770 return -EBADE;
771 }
772
773 /* Mark clock available */
774 bus->clkstate = CLK_AVAIL;
c3203374 775 brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
5b435de0 776
8ae74654 777#if defined(DEBUG)
23677ce3 778 if (!bus->alp_only) {
5b435de0 779 if (SBSDIO_ALPONLY(clkctl))
5e8149f5 780 brcmf_err("HT Clock should be on\n");
5b435de0 781 }
8ae74654 782#endif /* defined (DEBUG) */
5b435de0
AS
783
784 bus->activity = true;
785 } else {
786 clkreq = 0;
787
788 if (bus->clkstate == CLK_PENDING) {
789 /* Cancel CA-only interrupt filter */
45db339c
FL
790 devctl = brcmf_sdio_regrb(bus->sdiodev,
791 SBSDIO_DEVICE_CTL, &err);
5b435de0 792 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
3bba829f
FL
793 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
794 devctl, &err);
5b435de0
AS
795 }
796
797 bus->clkstate = CLK_SDONLY;
3bba829f
FL
798 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
799 clkreq, &err);
c3203374 800 brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
5b435de0 801 if (err) {
5e8149f5 802 brcmf_err("Failed access turning clock off: %d\n",
5b435de0
AS
803 err);
804 return -EBADE;
805 }
806 }
807 return 0;
808}
809
810/* Change idle/active SD state */
e92eedf4 811static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
5b435de0 812{
c3203374 813 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
814
815 if (on)
816 bus->clkstate = CLK_SDONLY;
817 else
818 bus->clkstate = CLK_NONE;
819
820 return 0;
821}
822
823/* Transition SD and backplane clock readiness */
e92eedf4 824static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
5b435de0 825{
8ae74654 826#ifdef DEBUG
5b435de0 827 uint oldstate = bus->clkstate;
8ae74654 828#endif /* DEBUG */
5b435de0 829
c3203374 830 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
831
832 /* Early exit if we're already there */
833 if (bus->clkstate == target) {
834 if (target == CLK_AVAIL) {
835 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
836 bus->activity = true;
837 }
838 return 0;
839 }
840
841 switch (target) {
842 case CLK_AVAIL:
843 /* Make sure SD clock is available */
844 if (bus->clkstate == CLK_NONE)
845 brcmf_sdbrcm_sdclk(bus, true);
846 /* Now request HT Avail on the backplane */
847 brcmf_sdbrcm_htclk(bus, true, pendok);
848 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
849 bus->activity = true;
850 break;
851
852 case CLK_SDONLY:
853 /* Remove HT request, or bring up SD clock */
854 if (bus->clkstate == CLK_NONE)
855 brcmf_sdbrcm_sdclk(bus, true);
856 else if (bus->clkstate == CLK_AVAIL)
857 brcmf_sdbrcm_htclk(bus, false, false);
858 else
5e8149f5 859 brcmf_err("request for %d -> %d\n",
5b435de0
AS
860 bus->clkstate, target);
861 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
862 break;
863
864 case CLK_NONE:
865 /* Make sure to remove HT request */
866 if (bus->clkstate == CLK_AVAIL)
867 brcmf_sdbrcm_htclk(bus, false, false);
868 /* Now remove the SD clock */
869 brcmf_sdbrcm_sdclk(bus, false);
870 brcmf_sdbrcm_wd_timer(bus, 0);
871 break;
872 }
8ae74654 873#ifdef DEBUG
c3203374 874 brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
8ae74654 875#endif /* DEBUG */
5b435de0
AS
876
877 return 0;
878}
879
4a3da990
PH
880static int
881brcmf_sdbrcm_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
882{
883 int err = 0;
884 brcmf_dbg(TRACE, "Enter\n");
885 brcmf_dbg(SDIO, "request %s currently %s\n",
886 (sleep ? "SLEEP" : "WAKE"),
887 (bus->sleeping ? "SLEEP" : "WAKE"));
888
889 /* If SR is enabled control bus state with KSO */
890 if (bus->sr_enabled) {
891 /* Done if we're already in the requested state */
892 if (sleep == bus->sleeping)
893 goto end;
894
895 /* Going to sleep */
896 if (sleep) {
897 /* Don't sleep if something is pending */
898 if (atomic_read(&bus->intstatus) ||
899 atomic_read(&bus->ipend) > 0 ||
900 (!atomic_read(&bus->fcstate) &&
901 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
902 data_ok(bus)))
903 return -EBUSY;
904 err = brcmf_sdbrcm_kso_control(bus, false);
905 /* disable watchdog */
906 if (!err)
907 brcmf_sdbrcm_wd_timer(bus, 0);
908 } else {
909 bus->idlecount = 0;
910 err = brcmf_sdbrcm_kso_control(bus, true);
911 }
912 if (!err) {
913 /* Change state */
914 bus->sleeping = sleep;
915 brcmf_dbg(SDIO, "new state %s\n",
916 (sleep ? "SLEEP" : "WAKE"));
917 } else {
918 brcmf_err("error while changing bus sleep state %d\n",
919 err);
920 return err;
921 }
922 }
923
924end:
925 /* control clocks */
926 if (sleep) {
927 if (!bus->sr_enabled)
928 brcmf_sdbrcm_clkctl(bus, CLK_NONE, pendok);
929 } else {
930 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, pendok);
931 }
932
933 return err;
934
935}
936
e92eedf4 937static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
5b435de0
AS
938{
939 u32 intstatus = 0;
940 u32 hmb_data;
941 u8 fcbits;
58692750 942 int ret;
5b435de0 943
c3203374 944 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
945
946 /* Read mailbox data and ack that we did so */
58692750
FL
947 ret = r_sdreg32(bus, &hmb_data,
948 offsetof(struct sdpcmd_regs, tohostmailboxdata));
5b435de0 949
58692750 950 if (ret == 0)
5b435de0 951 w_sdreg32(bus, SMB_INT_ACK,
58692750 952 offsetof(struct sdpcmd_regs, tosbmailbox));
80969836 953 bus->sdcnt.f1regdata += 2;
5b435de0
AS
954
955 /* Dongle recomposed rx frames, accept them again */
956 if (hmb_data & HMB_DATA_NAKHANDLED) {
c3203374 957 brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
5b435de0
AS
958 bus->rx_seq);
959 if (!bus->rxskip)
5e8149f5 960 brcmf_err("unexpected NAKHANDLED!\n");
5b435de0
AS
961
962 bus->rxskip = false;
963 intstatus |= I_HMB_FRAME_IND;
964 }
965
966 /*
967 * DEVREADY does not occur with gSPI.
968 */
969 if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
970 bus->sdpcm_ver =
971 (hmb_data & HMB_DATA_VERSION_MASK) >>
972 HMB_DATA_VERSION_SHIFT;
973 if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
5e8149f5 974 brcmf_err("Version mismatch, dongle reports %d, "
5b435de0
AS
975 "expecting %d\n",
976 bus->sdpcm_ver, SDPCM_PROT_VERSION);
977 else
c3203374 978 brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
5b435de0
AS
979 bus->sdpcm_ver);
980 }
981
982 /*
983 * Flow Control has been moved into the RX headers and this out of band
984 * method isn't used any more.
985 * remaining backward compatible with older dongles.
986 */
987 if (hmb_data & HMB_DATA_FC) {
988 fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
989 HMB_DATA_FCDATA_SHIFT;
990
991 if (fcbits & ~bus->flowcontrol)
80969836 992 bus->sdcnt.fc_xoff++;
5b435de0
AS
993
994 if (bus->flowcontrol & ~fcbits)
80969836 995 bus->sdcnt.fc_xon++;
5b435de0 996
80969836 997 bus->sdcnt.fc_rcvd++;
5b435de0
AS
998 bus->flowcontrol = fcbits;
999 }
1000
1001 /* Shouldn't be any others */
1002 if (hmb_data & ~(HMB_DATA_DEVREADY |
1003 HMB_DATA_NAKHANDLED |
1004 HMB_DATA_FC |
1005 HMB_DATA_FWREADY |
1006 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
5e8149f5 1007 brcmf_err("Unknown mailbox data content: 0x%02x\n",
5b435de0
AS
1008 hmb_data);
1009
1010 return intstatus;
1011}
1012
e92eedf4 1013static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
5b435de0
AS
1014{
1015 uint retries = 0;
1016 u16 lastrbc;
1017 u8 hi, lo;
1018 int err;
1019
5e8149f5 1020 brcmf_err("%sterminate frame%s\n",
5b435de0
AS
1021 abort ? "abort command, " : "",
1022 rtx ? ", send NAK" : "");
1023
1024 if (abort)
1025 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
1026
3bba829f
FL
1027 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
1028 SFC_RF_TERM, &err);
80969836 1029 bus->sdcnt.f1regdata++;
5b435de0
AS
1030
1031 /* Wait until the packet has been flushed (device/FIFO stable) */
1032 for (lastrbc = retries = 0xffff; retries > 0; retries--) {
45db339c 1033 hi = brcmf_sdio_regrb(bus->sdiodev,
5c15c23a 1034 SBSDIO_FUNC1_RFRAMEBCHI, &err);
45db339c 1035 lo = brcmf_sdio_regrb(bus->sdiodev,
5c15c23a 1036 SBSDIO_FUNC1_RFRAMEBCLO, &err);
80969836 1037 bus->sdcnt.f1regdata += 2;
5b435de0
AS
1038
1039 if ((hi == 0) && (lo == 0))
1040 break;
1041
1042 if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
5e8149f5 1043 brcmf_err("count growing: last 0x%04x now 0x%04x\n",
5b435de0
AS
1044 lastrbc, (hi << 8) + lo);
1045 }
1046 lastrbc = (hi << 8) + lo;
1047 }
1048
1049 if (!retries)
5e8149f5 1050 brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
5b435de0 1051 else
c3203374 1052 brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
5b435de0
AS
1053
1054 if (rtx) {
80969836 1055 bus->sdcnt.rxrtx++;
58692750
FL
1056 err = w_sdreg32(bus, SMB_NAK,
1057 offsetof(struct sdpcmd_regs, tosbmailbox));
5b435de0 1058
80969836 1059 bus->sdcnt.f1regdata++;
58692750 1060 if (err == 0)
5b435de0
AS
1061 bus->rxskip = true;
1062 }
1063
1064 /* Clear partial in any case */
4754fcee 1065 bus->cur_read.len = 0;
5b435de0
AS
1066
1067 /* If we can't reach the device, signal failure */
5c15c23a 1068 if (err)
712ac5b3 1069 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
5b435de0
AS
1070}
1071
9a95e60e 1072/* return total length of buffer chain */
e92eedf4 1073static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
9a95e60e
AS
1074{
1075 struct sk_buff *p;
1076 uint total;
1077
1078 total = 0;
1079 skb_queue_walk(&bus->glom, p)
1080 total += p->len;
1081 return total;
1082}
1083
e92eedf4 1084static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
046808da
AS
1085{
1086 struct sk_buff *cur, *next;
1087
1088 skb_queue_walk_safe(&bus->glom, cur, next) {
1089 skb_unlink(cur, &bus->glom);
1090 brcmu_pkt_buf_free_skb(cur);
1091 }
1092}
1093
6bc52319
FL
1094/**
1095 * brcmfmac sdio bus specific header
1096 * This is the lowest layer header wrapped on the packets transmitted between
1097 * host and WiFi dongle which contains information needed for SDIO core and
1098 * firmware
1099 *
1100 * It consists of 2 parts: hw header and software header
1101 * hardware header (frame tag) - 4 bytes
1102 * Byte 0~1: Frame length
1103 * Byte 2~3: Checksum, bit-wise inverse of frame length
1104 * software header - 8 bytes
1105 * Byte 0: Rx/Tx sequence number
1106 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
1107 * Byte 2: Length of next data frame, reserved for Tx
1108 * Byte 3: Data offset
1109 * Byte 4: Flow control bits, reserved for Tx
1110 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
1111 * Byte 6~7: Reserved
1112 */
1113#define SDPCM_HWHDR_LEN 4
1114#define SDPCM_SWHDR_LEN 8
1115#define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
6bc52319
FL
1116/* software header */
1117#define SDPCM_SEQ_MASK 0x000000ff
1118#define SDPCM_SEQ_WRAP 256
1119#define SDPCM_CHANNEL_MASK 0x00000f00
1120#define SDPCM_CHANNEL_SHIFT 8
1121#define SDPCM_CONTROL_CHANNEL 0 /* Control */
1122#define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
1123#define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
1124#define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
1125#define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
1126#define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
1127#define SDPCM_NEXTLEN_MASK 0x00ff0000
1128#define SDPCM_NEXTLEN_SHIFT 16
1129#define SDPCM_DOFFSET_MASK 0xff000000
1130#define SDPCM_DOFFSET_SHIFT 24
1131#define SDPCM_FCMASK_MASK 0x000000ff
1132#define SDPCM_WINDOW_MASK 0x0000ff00
1133#define SDPCM_WINDOW_SHIFT 8
1134
1135static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
1136{
1137 u32 hdrvalue;
1138 hdrvalue = *(u32 *)swheader;
1139 return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
1140}
1141
1142static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
1143 struct brcmf_sdio_hdrinfo *rd,
1144 enum brcmf_sdio_frmtype type)
4754fcee
FL
1145{
1146 u16 len, checksum;
1147 u8 rx_seq, fc, tx_seq_max;
6bc52319 1148 u32 swheader;
4754fcee 1149
76584ece
AS
1150 trace_brcmf_sdpcm_hdr(false, header);
1151
6bc52319 1152 /* hw header */
4754fcee
FL
1153 len = get_unaligned_le16(header);
1154 checksum = get_unaligned_le16(header + sizeof(u16));
1155 /* All zero means no more to read */
1156 if (!(len | checksum)) {
1157 bus->rxpending = false;
10510589 1158 return -ENODATA;
4754fcee
FL
1159 }
1160 if ((u16)(~(len ^ checksum))) {
5e8149f5 1161 brcmf_err("HW header checksum error\n");
4754fcee
FL
1162 bus->sdcnt.rx_badhdr++;
1163 brcmf_sdbrcm_rxfail(bus, false, false);
10510589 1164 return -EIO;
4754fcee
FL
1165 }
1166 if (len < SDPCM_HDRLEN) {
5e8149f5 1167 brcmf_err("HW header length error\n");
10510589 1168 return -EPROTO;
4754fcee 1169 }
9d7d6f95
FL
1170 if (type == BRCMF_SDIO_FT_SUPER &&
1171 (roundup(len, bus->blocksize) != rd->len)) {
5e8149f5 1172 brcmf_err("HW superframe header length error\n");
10510589 1173 return -EPROTO;
9d7d6f95
FL
1174 }
1175 if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
5e8149f5 1176 brcmf_err("HW subframe header length error\n");
10510589 1177 return -EPROTO;
9d7d6f95 1178 }
4754fcee
FL
1179 rd->len = len;
1180
6bc52319
FL
1181 /* software header */
1182 header += SDPCM_HWHDR_LEN;
1183 swheader = le32_to_cpu(*(__le32 *)header);
1184 if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
5e8149f5 1185 brcmf_err("Glom descriptor found in superframe head\n");
9d7d6f95 1186 rd->len = 0;
10510589 1187 return -EINVAL;
9d7d6f95 1188 }
6bc52319
FL
1189 rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
1190 rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
9d7d6f95
FL
1191 if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
1192 type != BRCMF_SDIO_FT_SUPER) {
5e8149f5 1193 brcmf_err("HW header length too long\n");
4754fcee
FL
1194 bus->sdcnt.rx_toolong++;
1195 brcmf_sdbrcm_rxfail(bus, false, false);
1196 rd->len = 0;
10510589 1197 return -EPROTO;
4754fcee 1198 }
9d7d6f95 1199 if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
5e8149f5 1200 brcmf_err("Wrong channel for superframe\n");
9d7d6f95 1201 rd->len = 0;
10510589 1202 return -EINVAL;
9d7d6f95
FL
1203 }
1204 if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
1205 rd->channel != SDPCM_EVENT_CHANNEL) {
5e8149f5 1206 brcmf_err("Wrong channel for subframe\n");
9d7d6f95 1207 rd->len = 0;
10510589 1208 return -EINVAL;
9d7d6f95 1209 }
6bc52319 1210 rd->dat_offset = brcmf_sdio_getdatoffset(header);
4754fcee 1211 if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
5e8149f5 1212 brcmf_err("seq %d: bad data offset\n", rx_seq);
4754fcee
FL
1213 bus->sdcnt.rx_badhdr++;
1214 brcmf_sdbrcm_rxfail(bus, false, false);
1215 rd->len = 0;
10510589 1216 return -ENXIO;
4754fcee
FL
1217 }
1218 if (rd->seq_num != rx_seq) {
5e8149f5 1219 brcmf_err("seq %d: sequence number error, expect %d\n",
4754fcee
FL
1220 rx_seq, rd->seq_num);
1221 bus->sdcnt.rx_badseq++;
1222 rd->seq_num = rx_seq;
1223 }
9d7d6f95
FL
1224 /* no need to check the reset for subframe */
1225 if (type == BRCMF_SDIO_FT_SUB)
10510589 1226 return 0;
6bc52319 1227 rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
4754fcee
FL
1228 if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
1229 /* only warm for NON glom packet */
1230 if (rd->channel != SDPCM_GLOM_CHANNEL)
5e8149f5 1231 brcmf_err("seq %d: next length error\n", rx_seq);
4754fcee
FL
1232 rd->len_nxtfrm = 0;
1233 }
6bc52319
FL
1234 swheader = le32_to_cpu(*(__le32 *)(header + 4));
1235 fc = swheader & SDPCM_FCMASK_MASK;
4754fcee
FL
1236 if (bus->flowcontrol != fc) {
1237 if (~bus->flowcontrol & fc)
1238 bus->sdcnt.fc_xoff++;
1239 if (bus->flowcontrol & ~fc)
1240 bus->sdcnt.fc_xon++;
1241 bus->sdcnt.fc_rcvd++;
1242 bus->flowcontrol = fc;
1243 }
6bc52319 1244 tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
4754fcee 1245 if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
5e8149f5 1246 brcmf_err("seq %d: max tx seq number error\n", rx_seq);
4754fcee
FL
1247 tx_seq_max = bus->tx_seq + 2;
1248 }
1249 bus->tx_max = tx_seq_max;
1250
10510589 1251 return 0;
4754fcee
FL
1252}
1253
6bc52319
FL
1254static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
1255{
1256 *(__le16 *)header = cpu_to_le16(frm_length);
1257 *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
1258}
1259
1260static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
1261 struct brcmf_sdio_hdrinfo *hd_info)
1262{
1263 u32 sw_header;
1264
1265 brcmf_sdio_update_hwhdr(header, hd_info->len);
1266
1267 sw_header = bus->tx_seq;
1268 sw_header |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
1269 SDPCM_CHANNEL_MASK;
1270 sw_header |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
1271 SDPCM_DOFFSET_MASK;
1272 *(((__le32 *)header) + 1) = cpu_to_le32(sw_header);
1273 *(((__le32 *)header) + 2) = 0;
76584ece 1274 trace_brcmf_sdpcm_hdr(true, header);
6bc52319
FL
1275}
1276
e92eedf4 1277static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
5b435de0
AS
1278{
1279 u16 dlen, totlen;
1280 u8 *dptr, num = 0;
cb7f7968 1281 u32 align = 0;
9d7d6f95 1282 u16 sublen;
0b45bf74 1283 struct sk_buff *pfirst, *pnext;
5b435de0
AS
1284
1285 int errcode;
9d7d6f95 1286 u8 doff, sfdoff;
5b435de0 1287
6bc52319 1288 struct brcmf_sdio_hdrinfo rd_new;
5b435de0
AS
1289
1290 /* If packets, issue read(s) and send up packet chain */
1291 /* Return sequence numbers consumed? */
1292
c3203374 1293 brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
b83db862 1294 bus->glomd, skb_peek(&bus->glom));
5b435de0 1295
cb7f7968
FL
1296 if (bus->sdiodev->pdata)
1297 align = bus->sdiodev->pdata->sd_sgentry_align;
1298 if (align < 4)
1299 align = 4;
1300
5b435de0
AS
1301 /* If there's a descriptor, generate the packet chain */
1302 if (bus->glomd) {
0b45bf74 1303 pfirst = pnext = NULL;
5b435de0
AS
1304 dlen = (u16) (bus->glomd->len);
1305 dptr = bus->glomd->data;
1306 if (!dlen || (dlen & 1)) {
5e8149f5 1307 brcmf_err("bad glomd len(%d), ignore descriptor\n",
5b435de0
AS
1308 dlen);
1309 dlen = 0;
1310 }
1311
1312 for (totlen = num = 0; dlen; num++) {
1313 /* Get (and move past) next length */
1314 sublen = get_unaligned_le16(dptr);
1315 dlen -= sizeof(u16);
1316 dptr += sizeof(u16);
1317 if ((sublen < SDPCM_HDRLEN) ||
1318 ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
5e8149f5 1319 brcmf_err("descriptor len %d bad: %d\n",
5b435de0
AS
1320 num, sublen);
1321 pnext = NULL;
1322 break;
1323 }
cb7f7968 1324 if (sublen % align) {
5e8149f5 1325 brcmf_err("sublen %d not multiple of %d\n",
cb7f7968 1326 sublen, align);
5b435de0
AS
1327 }
1328 totlen += sublen;
1329
1330 /* For last frame, adjust read len so total
1331 is a block multiple */
1332 if (!dlen) {
1333 sublen +=
1334 (roundup(totlen, bus->blocksize) - totlen);
1335 totlen = roundup(totlen, bus->blocksize);
1336 }
1337
1338 /* Allocate/chain packet for next subframe */
cb7f7968 1339 pnext = brcmu_pkt_buf_get_skb(sublen + align);
5b435de0 1340 if (pnext == NULL) {
5e8149f5 1341 brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
5b435de0
AS
1342 num, sublen);
1343 break;
1344 }
b83db862 1345 skb_queue_tail(&bus->glom, pnext);
5b435de0
AS
1346
1347 /* Adhere to start alignment requirements */
cb7f7968 1348 pkt_align(pnext, sublen, align);
5b435de0
AS
1349 }
1350
1351 /* If all allocations succeeded, save packet chain
1352 in bus structure */
1353 if (pnext) {
1354 brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1355 totlen, num);
4754fcee
FL
1356 if (BRCMF_GLOM_ON() && bus->cur_read.len &&
1357 totlen != bus->cur_read.len) {
5b435de0 1358 brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
4754fcee 1359 bus->cur_read.len, totlen, rxseq);
5b435de0 1360 }
5b435de0
AS
1361 pfirst = pnext = NULL;
1362 } else {
046808da 1363 brcmf_sdbrcm_free_glom(bus);
5b435de0
AS
1364 num = 0;
1365 }
1366
1367 /* Done with descriptor packet */
1368 brcmu_pkt_buf_free_skb(bus->glomd);
1369 bus->glomd = NULL;
4754fcee 1370 bus->cur_read.len = 0;
5b435de0
AS
1371 }
1372
1373 /* Ok -- either we just generated a packet chain,
1374 or had one from before */
b83db862 1375 if (!skb_queue_empty(&bus->glom)) {
5b435de0
AS
1376 if (BRCMF_GLOM_ON()) {
1377 brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
b83db862 1378 skb_queue_walk(&bus->glom, pnext) {
5b435de0
AS
1379 brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
1380 pnext, (u8 *) (pnext->data),
1381 pnext->len, pnext->len);
1382 }
1383 }
1384
b83db862 1385 pfirst = skb_peek(&bus->glom);
9a95e60e 1386 dlen = (u16) brcmf_sdbrcm_glom_len(bus);
5b435de0
AS
1387
1388 /* Do an SDIO read for the superframe. Configurable iovar to
1389 * read directly into the chained packet, or allocate a large
1390 * packet and and copy into the chain.
1391 */
38b0b0dd 1392 sdio_claim_host(bus->sdiodev->func[1]);
354b75bf
FL
1393 errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
1394 bus->sdiodev->sbwad,
1395 SDIO_FUNC_2, F2SYNC, &bus->glom);
38b0b0dd 1396 sdio_release_host(bus->sdiodev->func[1]);
80969836 1397 bus->sdcnt.f2rxdata++;
5b435de0
AS
1398
1399 /* On failure, kill the superframe, allow a couple retries */
1400 if (errcode < 0) {
5e8149f5 1401 brcmf_err("glom read of %d bytes failed: %d\n",
5b435de0 1402 dlen, errcode);
5b435de0 1403
38b0b0dd 1404 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
1405 if (bus->glomerr++ < 3) {
1406 brcmf_sdbrcm_rxfail(bus, true, true);
1407 } else {
1408 bus->glomerr = 0;
1409 brcmf_sdbrcm_rxfail(bus, true, false);
80969836 1410 bus->sdcnt.rxglomfail++;
046808da 1411 brcmf_sdbrcm_free_glom(bus);
5b435de0 1412 }
38b0b0dd 1413 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1414 return 0;
1415 }
1e023829
JP
1416
1417 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1418 pfirst->data, min_t(int, pfirst->len, 48),
1419 "SUPERFRAME:\n");
5b435de0 1420
9d7d6f95
FL
1421 rd_new.seq_num = rxseq;
1422 rd_new.len = dlen;
38b0b0dd 1423 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1424 errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
1425 BRCMF_SDIO_FT_SUPER);
38b0b0dd 1426 sdio_release_host(bus->sdiodev->func[1]);
9d7d6f95 1427 bus->cur_read.len = rd_new.len_nxtfrm << 4;
5b435de0
AS
1428
1429 /* Remove superframe header, remember offset */
9d7d6f95
FL
1430 skb_pull(pfirst, rd_new.dat_offset);
1431 sfdoff = rd_new.dat_offset;
0b45bf74 1432 num = 0;
5b435de0
AS
1433
1434 /* Validate all the subframe headers */
0b45bf74
AS
1435 skb_queue_walk(&bus->glom, pnext) {
1436 /* leave when invalid subframe is found */
1437 if (errcode)
1438 break;
1439
9d7d6f95
FL
1440 rd_new.len = pnext->len;
1441 rd_new.seq_num = rxseq++;
38b0b0dd 1442 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1443 errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
1444 BRCMF_SDIO_FT_SUB);
38b0b0dd 1445 sdio_release_host(bus->sdiodev->func[1]);
1e023829 1446 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
9d7d6f95 1447 pnext->data, 32, "subframe:\n");
5b435de0 1448
0b45bf74 1449 num++;
5b435de0
AS
1450 }
1451
1452 if (errcode) {
1453 /* Terminate frame on error, request
1454 a couple retries */
38b0b0dd 1455 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
1456 if (bus->glomerr++ < 3) {
1457 /* Restore superframe header space */
1458 skb_push(pfirst, sfdoff);
1459 brcmf_sdbrcm_rxfail(bus, true, true);
1460 } else {
1461 bus->glomerr = 0;
1462 brcmf_sdbrcm_rxfail(bus, true, false);
80969836 1463 bus->sdcnt.rxglomfail++;
046808da 1464 brcmf_sdbrcm_free_glom(bus);
5b435de0 1465 }
38b0b0dd 1466 sdio_release_host(bus->sdiodev->func[1]);
4754fcee 1467 bus->cur_read.len = 0;
5b435de0
AS
1468 return 0;
1469 }
1470
1471 /* Basic SD framing looks ok - process each packet (header) */
5b435de0 1472
0b45bf74 1473 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
5b435de0
AS
1474 dptr = (u8 *) (pfirst->data);
1475 sublen = get_unaligned_le16(dptr);
6bc52319 1476 doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
5b435de0 1477
1e023829 1478 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
9d7d6f95
FL
1479 dptr, pfirst->len,
1480 "Rx Subframe Data:\n");
5b435de0
AS
1481
1482 __skb_trim(pfirst, sublen);
1483 skb_pull(pfirst, doff);
1484
1485 if (pfirst->len == 0) {
0b45bf74 1486 skb_unlink(pfirst, &bus->glom);
5b435de0 1487 brcmu_pkt_buf_free_skb(pfirst);
5b435de0 1488 continue;
5b435de0
AS
1489 }
1490
1e023829
JP
1491 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1492 pfirst->data,
1493 min_t(int, pfirst->len, 32),
1494 "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1495 bus->glom.qlen, pfirst, pfirst->data,
1496 pfirst->len, pfirst->next,
1497 pfirst->prev);
05f3820b
AS
1498 skb_unlink(pfirst, &bus->glom);
1499 brcmf_rx_frame(bus->sdiodev->dev, pfirst);
1500 bus->sdcnt.rxglompkts++;
5b435de0 1501 }
5b435de0 1502
80969836 1503 bus->sdcnt.rxglomframes++;
5b435de0
AS
1504 }
1505 return num;
1506}
1507
e92eedf4 1508static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
5b435de0
AS
1509 bool *pending)
1510{
1511 DECLARE_WAITQUEUE(wait, current);
1512 int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
1513
1514 /* Wait until control frame is available */
1515 add_wait_queue(&bus->dcmd_resp_wait, &wait);
1516 set_current_state(TASK_INTERRUPTIBLE);
1517
1518 while (!(*condition) && (!signal_pending(current) && timeout))
1519 timeout = schedule_timeout(timeout);
1520
1521 if (signal_pending(current))
1522 *pending = true;
1523
1524 set_current_state(TASK_RUNNING);
1525 remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1526
1527 return timeout;
1528}
1529
e92eedf4 1530static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
5b435de0
AS
1531{
1532 if (waitqueue_active(&bus->dcmd_resp_wait))
1533 wake_up_interruptible(&bus->dcmd_resp_wait);
1534
1535 return 0;
1536}
1537static void
e92eedf4 1538brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
5b435de0
AS
1539{
1540 uint rdlen, pad;
dd43a01c 1541 u8 *buf = NULL, *rbuf;
5b435de0
AS
1542 int sdret;
1543
1544 brcmf_dbg(TRACE, "Enter\n");
1545
dd43a01c
FL
1546 if (bus->rxblen)
1547 buf = vzalloc(bus->rxblen);
14f8dc49 1548 if (!buf)
dd43a01c 1549 goto done;
14f8dc49 1550
dd43a01c
FL
1551 rbuf = bus->rxbuf;
1552 pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
5b435de0 1553 if (pad)
dd43a01c 1554 rbuf += (BRCMF_SDALIGN - pad);
5b435de0
AS
1555
1556 /* Copy the already-read portion over */
dd43a01c 1557 memcpy(buf, hdr, BRCMF_FIRSTREAD);
5b435de0
AS
1558 if (len <= BRCMF_FIRSTREAD)
1559 goto gotpkt;
1560
1561 /* Raise rdlen to next SDIO block to avoid tail command */
1562 rdlen = len - BRCMF_FIRSTREAD;
1563 if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1564 pad = bus->blocksize - (rdlen % bus->blocksize);
1565 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
b01a6b3c 1566 ((len + pad) < bus->sdiodev->bus_if->maxctl))
5b435de0
AS
1567 rdlen += pad;
1568 } else if (rdlen % BRCMF_SDALIGN) {
1569 rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
1570 }
1571
1572 /* Satisfy length-alignment requirements */
1573 if (rdlen & (ALIGNMENT - 1))
1574 rdlen = roundup(rdlen, ALIGNMENT);
1575
1576 /* Drop if the read is too big or it exceeds our maximum */
b01a6b3c 1577 if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
5e8149f5 1578 brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
b01a6b3c 1579 rdlen, bus->sdiodev->bus_if->maxctl);
5b435de0
AS
1580 brcmf_sdbrcm_rxfail(bus, false, false);
1581 goto done;
1582 }
1583
b01a6b3c 1584 if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
5e8149f5 1585 brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
b01a6b3c 1586 len, len - doff, bus->sdiodev->bus_if->maxctl);
80969836 1587 bus->sdcnt.rx_toolong++;
5b435de0
AS
1588 brcmf_sdbrcm_rxfail(bus, false, false);
1589 goto done;
1590 }
1591
dd43a01c 1592 /* Read remain of frame body */
5b435de0
AS
1593 sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
1594 bus->sdiodev->sbwad,
1595 SDIO_FUNC_2,
dd43a01c 1596 F2SYNC, rbuf, rdlen);
80969836 1597 bus->sdcnt.f2rxdata++;
5b435de0
AS
1598
1599 /* Control frame failures need retransmission */
1600 if (sdret < 0) {
5e8149f5 1601 brcmf_err("read %d control bytes failed: %d\n",
5b435de0 1602 rdlen, sdret);
80969836 1603 bus->sdcnt.rxc_errors++;
5b435de0
AS
1604 brcmf_sdbrcm_rxfail(bus, true, true);
1605 goto done;
dd43a01c
FL
1606 } else
1607 memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
5b435de0
AS
1608
1609gotpkt:
1610
1e023829 1611 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
dd43a01c 1612 buf, len, "RxCtrl:\n");
5b435de0
AS
1613
1614 /* Point to valid data and indicate its length */
dd43a01c
FL
1615 spin_lock_bh(&bus->rxctl_lock);
1616 if (bus->rxctl) {
5e8149f5 1617 brcmf_err("last control frame is being processed.\n");
dd43a01c
FL
1618 spin_unlock_bh(&bus->rxctl_lock);
1619 vfree(buf);
1620 goto done;
1621 }
1622 bus->rxctl = buf + doff;
1623 bus->rxctl_orig = buf;
5b435de0 1624 bus->rxlen = len - doff;
dd43a01c 1625 spin_unlock_bh(&bus->rxctl_lock);
5b435de0
AS
1626
1627done:
1628 /* Awake any waiters */
1629 brcmf_sdbrcm_dcmd_resp_wake(bus);
1630}
1631
1632/* Pad read to blocksize for efficiency */
e92eedf4 1633static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
5b435de0
AS
1634{
1635 if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1636 *pad = bus->blocksize - (*rdlen % bus->blocksize);
1637 if (*pad <= bus->roundup && *pad < bus->blocksize &&
1638 *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1639 *rdlen += *pad;
1640 } else if (*rdlen % BRCMF_SDALIGN) {
1641 *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
1642 }
1643}
1644
4754fcee 1645static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
5b435de0 1646{
5b435de0
AS
1647 struct sk_buff *pkt; /* Packet for event or data frames */
1648 u16 pad; /* Number of pad bytes to read */
5b435de0 1649 uint rxleft = 0; /* Remaining number of frames allowed */
349e7104 1650 int ret; /* Return code from calls */
5b435de0 1651 uint rxcount = 0; /* Total frames read */
6bc52319 1652 struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
4754fcee 1653 u8 head_read = 0;
5b435de0
AS
1654
1655 brcmf_dbg(TRACE, "Enter\n");
1656
1657 /* Not finished unless we encounter no more frames indication */
4754fcee 1658 bus->rxpending = true;
5b435de0 1659
4754fcee 1660 for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
8d169aa0 1661 !bus->rxskip && rxleft &&
712ac5b3 1662 bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
4754fcee 1663 rd->seq_num++, rxleft--) {
5b435de0
AS
1664
1665 /* Handle glomming separately */
b83db862 1666 if (bus->glomd || !skb_queue_empty(&bus->glom)) {
5b435de0
AS
1667 u8 cnt;
1668 brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
b83db862 1669 bus->glomd, skb_peek(&bus->glom));
4754fcee 1670 cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
5b435de0 1671 brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
4754fcee 1672 rd->seq_num += cnt - 1;
5b435de0
AS
1673 rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1674 continue;
1675 }
1676
4754fcee
FL
1677 rd->len_left = rd->len;
1678 /* read header first for unknow frame length */
38b0b0dd 1679 sdio_claim_host(bus->sdiodev->func[1]);
4754fcee 1680 if (!rd->len) {
349e7104 1681 ret = brcmf_sdcard_recv_buf(bus->sdiodev,
4754fcee
FL
1682 bus->sdiodev->sbwad,
1683 SDIO_FUNC_2, F2SYNC,
1684 bus->rxhdr,
1685 BRCMF_FIRSTREAD);
1686 bus->sdcnt.f2rxhdrs++;
349e7104 1687 if (ret < 0) {
5e8149f5 1688 brcmf_err("RXHEADER FAILED: %d\n",
349e7104 1689 ret);
4754fcee
FL
1690 bus->sdcnt.rx_hdrfail++;
1691 brcmf_sdbrcm_rxfail(bus, true, true);
38b0b0dd 1692 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1693 continue;
5b435de0 1694 }
5b435de0 1695
4754fcee 1696 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1e023829
JP
1697 bus->rxhdr, SDPCM_HDRLEN,
1698 "RxHdr:\n");
5b435de0 1699
6bc52319
FL
1700 if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
1701 BRCMF_SDIO_FT_NORMAL)) {
38b0b0dd 1702 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
1703 if (!bus->rxpending)
1704 break;
1705 else
1706 continue;
5b435de0
AS
1707 }
1708
4754fcee
FL
1709 if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1710 brcmf_sdbrcm_read_control(bus, bus->rxhdr,
1711 rd->len,
1712 rd->dat_offset);
1713 /* prepare the descriptor for the next read */
1714 rd->len = rd->len_nxtfrm << 4;
1715 rd->len_nxtfrm = 0;
1716 /* treat all packet as event if we don't know */
1717 rd->channel = SDPCM_EVENT_CHANNEL;
38b0b0dd 1718 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1719 continue;
1720 }
4754fcee
FL
1721 rd->len_left = rd->len > BRCMF_FIRSTREAD ?
1722 rd->len - BRCMF_FIRSTREAD : 0;
1723 head_read = BRCMF_FIRSTREAD;
5b435de0
AS
1724 }
1725
4754fcee 1726 brcmf_pad(bus, &pad, &rd->len_left);
5b435de0 1727
4754fcee
FL
1728 pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1729 BRCMF_SDALIGN);
5b435de0
AS
1730 if (!pkt) {
1731 /* Give up on data, request rtx of events */
5e8149f5 1732 brcmf_err("brcmu_pkt_buf_get_skb failed\n");
4754fcee
FL
1733 brcmf_sdbrcm_rxfail(bus, false,
1734 RETRYCHAN(rd->channel));
38b0b0dd 1735 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1736 continue;
1737 }
4754fcee
FL
1738 skb_pull(pkt, head_read);
1739 pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
5b435de0 1740
349e7104 1741 ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
5adfeb63 1742 SDIO_FUNC_2, F2SYNC, pkt);
80969836 1743 bus->sdcnt.f2rxdata++;
38b0b0dd 1744 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1745
349e7104 1746 if (ret < 0) {
5e8149f5 1747 brcmf_err("read %d bytes from channel %d failed: %d\n",
349e7104 1748 rd->len, rd->channel, ret);
5b435de0 1749 brcmu_pkt_buf_free_skb(pkt);
38b0b0dd 1750 sdio_claim_host(bus->sdiodev->func[1]);
4754fcee
FL
1751 brcmf_sdbrcm_rxfail(bus, true,
1752 RETRYCHAN(rd->channel));
38b0b0dd 1753 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1754 continue;
1755 }
1756
4754fcee
FL
1757 if (head_read) {
1758 skb_push(pkt, head_read);
1759 memcpy(pkt->data, bus->rxhdr, head_read);
1760 head_read = 0;
1761 } else {
1762 memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
1763 rd_new.seq_num = rd->seq_num;
38b0b0dd 1764 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1765 if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
1766 BRCMF_SDIO_FT_NORMAL)) {
4754fcee
FL
1767 rd->len = 0;
1768 brcmu_pkt_buf_free_skb(pkt);
1769 }
1770 bus->sdcnt.rx_readahead_cnt++;
1771 if (rd->len != roundup(rd_new.len, 16)) {
5e8149f5 1772 brcmf_err("frame length mismatch:read %d, should be %d\n",
4754fcee
FL
1773 rd->len,
1774 roundup(rd_new.len, 16) >> 4);
1775 rd->len = 0;
1776 brcmf_sdbrcm_rxfail(bus, true, true);
38b0b0dd 1777 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
1778 brcmu_pkt_buf_free_skb(pkt);
1779 continue;
1780 }
38b0b0dd 1781 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
1782 rd->len_nxtfrm = rd_new.len_nxtfrm;
1783 rd->channel = rd_new.channel;
1784 rd->dat_offset = rd_new.dat_offset;
1785
1786 brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
1787 BRCMF_DATA_ON()) &&
1788 BRCMF_HDRS_ON(),
1789 bus->rxhdr, SDPCM_HDRLEN,
1790 "RxHdr:\n");
1791
1792 if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
5e8149f5 1793 brcmf_err("readahead on control packet %d?\n",
4754fcee
FL
1794 rd_new.seq_num);
1795 /* Force retry w/normal header read */
1796 rd->len = 0;
38b0b0dd 1797 sdio_claim_host(bus->sdiodev->func[1]);
4754fcee 1798 brcmf_sdbrcm_rxfail(bus, false, true);
38b0b0dd 1799 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
1800 brcmu_pkt_buf_free_skb(pkt);
1801 continue;
1802 }
1803 }
5b435de0 1804
1e023829 1805 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
4754fcee 1806 pkt->data, rd->len, "Rx Data:\n");
5b435de0 1807
5b435de0 1808 /* Save superframe descriptor and allocate packet frame */
4754fcee 1809 if (rd->channel == SDPCM_GLOM_CHANNEL) {
6bc52319 1810 if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
5b435de0 1811 brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
4754fcee 1812 rd->len);
1e023829 1813 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
4754fcee 1814 pkt->data, rd->len,
1e023829 1815 "Glom Data:\n");
4754fcee 1816 __skb_trim(pkt, rd->len);
5b435de0
AS
1817 skb_pull(pkt, SDPCM_HDRLEN);
1818 bus->glomd = pkt;
1819 } else {
5e8149f5 1820 brcmf_err("%s: glom superframe w/o "
5b435de0 1821 "descriptor!\n", __func__);
38b0b0dd 1822 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 1823 brcmf_sdbrcm_rxfail(bus, false, false);
38b0b0dd 1824 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1825 }
4754fcee
FL
1826 /* prepare the descriptor for the next read */
1827 rd->len = rd->len_nxtfrm << 4;
1828 rd->len_nxtfrm = 0;
1829 /* treat all packet as event if we don't know */
1830 rd->channel = SDPCM_EVENT_CHANNEL;
5b435de0
AS
1831 continue;
1832 }
1833
1834 /* Fill in packet len and prio, deliver upward */
4754fcee
FL
1835 __skb_trim(pkt, rd->len);
1836 skb_pull(pkt, rd->dat_offset);
1837
1838 /* prepare the descriptor for the next read */
1839 rd->len = rd->len_nxtfrm << 4;
1840 rd->len_nxtfrm = 0;
1841 /* treat all packet as event if we don't know */
1842 rd->channel = SDPCM_EVENT_CHANNEL;
5b435de0
AS
1843
1844 if (pkt->len == 0) {
1845 brcmu_pkt_buf_free_skb(pkt);
1846 continue;
5b435de0
AS
1847 }
1848
05f3820b 1849 brcmf_rx_frame(bus->sdiodev->dev, pkt);
5b435de0 1850 }
4754fcee 1851
5b435de0 1852 rxcount = maxframes - rxleft;
5b435de0
AS
1853 /* Message if we hit the limit */
1854 if (!rxleft)
4754fcee 1855 brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
5b435de0 1856 else
5b435de0
AS
1857 brcmf_dbg(DATA, "processed %d frames\n", rxcount);
1858 /* Back off rxseq if awaiting rtx, update rx_seq */
1859 if (bus->rxskip)
4754fcee
FL
1860 rd->seq_num--;
1861 bus->rx_seq = rd->seq_num;
5b435de0
AS
1862
1863 return rxcount;
1864}
1865
5b435de0 1866static void
e92eedf4 1867brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
5b435de0
AS
1868{
1869 if (waitqueue_active(&bus->ctrl_wait))
1870 wake_up_interruptible(&bus->ctrl_wait);
1871 return;
1872}
1873
5491c11c
FL
1874/**
1875 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
1876 * bus layer usage.
1877 */
b05e9254 1878/* flag marking a dummy skb added for DMA alignment requirement */
5491c11c 1879#define ALIGN_SKB_FLAG 0x8000
b05e9254 1880/* bit mask of data length chopped from the previous packet */
5491c11c
FL
1881#define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
1882
b05e9254
FL
1883/**
1884 * brcmf_sdio_txpkt_prep - packet preparation for transmit
1885 * @bus: brcmf_sdio structure pointer
1886 * @pktq: packet list pointer
1887 * @chan: virtual channel to transmit the packet
1888 *
1889 * Processes to be applied to the packet
1890 * - Align data buffer pointer
1891 * - Align data buffer length
1892 * - Prepare header
1893 * Return: negative value if there is error
1894 */
1895static int
1896brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
1897 uint chan)
5b435de0 1898{
6bc52319 1899 u16 head_pad, tail_pad, tail_chop, head_align, sg_align;
b05e9254
FL
1900 int ntail;
1901 struct sk_buff *pkt_next, *pkt_new;
1902 u8 *dat_buf;
1903 unsigned blksize = bus->sdiodev->func[SDIO_FUNC_2]->cur_blksize;
6bc52319 1904 struct brcmf_sdio_hdrinfo hd_info = {0};
b05e9254
FL
1905
1906 /* SDIO ADMA requires at least 32 bit alignment */
1907 head_align = 4;
1908 sg_align = 4;
1909 if (bus->sdiodev->pdata) {
1910 head_align = bus->sdiodev->pdata->sd_head_align > 4 ?
1911 bus->sdiodev->pdata->sd_head_align : 4;
1912 sg_align = bus->sdiodev->pdata->sd_sgentry_align > 4 ?
1913 bus->sdiodev->pdata->sd_sgentry_align : 4;
1914 }
1915 /* sg entry alignment should be a divisor of block size */
1916 WARN_ON(blksize % sg_align);
5b435de0 1917
b05e9254
FL
1918 pkt_next = pktq->next;
1919 dat_buf = (u8 *)(pkt_next->data);
5b435de0 1920
b05e9254
FL
1921 /* Check head padding */
1922 head_pad = ((unsigned long)dat_buf % head_align);
1923 if (head_pad) {
1924 if (skb_headroom(pkt_next) < head_pad) {
9c1a043a 1925 bus->sdiodev->bus_if->tx_realloc++;
b05e9254
FL
1926 head_pad = 0;
1927 if (skb_cow(pkt_next, head_pad))
1928 return -ENOMEM;
5b435de0 1929 }
b05e9254
FL
1930 skb_push(pkt_next, head_pad);
1931 dat_buf = (u8 *)(pkt_next->data);
706478cb 1932 memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
5b435de0 1933 }
5b435de0 1934
b05e9254
FL
1935 /* Check tail padding */
1936 pkt_new = NULL;
1937 tail_chop = pkt_next->len % sg_align;
1938 tail_pad = sg_align - tail_chop;
1939 tail_pad += blksize - (pkt_next->len + tail_pad) % blksize;
1940 if (skb_tailroom(pkt_next) < tail_pad && pkt_next->len > blksize) {
1941 pkt_new = brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
1942 if (pkt_new == NULL)
1943 return -ENOMEM;
1944 memcpy(pkt_new->data,
1945 pkt_next->data + pkt_next->len - tail_chop,
1946 tail_chop);
5491c11c 1947 *(u32 *)(pkt_new->cb) = ALIGN_SKB_FLAG + tail_chop;
b05e9254
FL
1948 skb_trim(pkt_next, pkt_next->len - tail_chop);
1949 __skb_queue_after(pktq, pkt_next, pkt_new);
1950 } else {
1951 ntail = pkt_next->data_len + tail_pad -
1952 (pkt_next->end - pkt_next->tail);
1953 if (skb_cloned(pkt_next) || ntail > 0)
1954 if (pskb_expand_head(pkt_next, 0, ntail, GFP_ATOMIC))
1955 return -ENOMEM;
1956 if (skb_linearize(pkt_next))
1957 return -ENOMEM;
1958 dat_buf = (u8 *)(pkt_next->data);
1959 __skb_put(pkt_next, tail_pad);
1960 }
5b435de0 1961
b05e9254 1962 /* Now prep the header */
b05e9254 1963 if (pkt_new)
6bc52319 1964 hd_info.len = pkt_next->len + tail_chop;
b05e9254 1965 else
6bc52319
FL
1966 hd_info.len = pkt_next->len - tail_pad;
1967 hd_info.channel = chan;
706478cb 1968 hd_info.dat_offset = head_pad + bus->tx_hdrlen;
6bc52319 1969 brcmf_sdio_hdpack(bus, dat_buf, &hd_info);
b05e9254
FL
1970
1971 if (BRCMF_BYTES_ON() &&
1972 ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
1973 (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
6bc52319 1974 brcmf_dbg_hex_dump(true, pkt_next, hd_info.len, "Tx Frame:\n");
b05e9254 1975 else if (BRCMF_HDRS_ON())
706478cb 1976 brcmf_dbg_hex_dump(true, pkt_next, head_pad + bus->tx_hdrlen,
b05e9254 1977 "Tx Header:\n");
5b435de0 1978
b05e9254
FL
1979 return 0;
1980}
5b435de0 1981
b05e9254
FL
1982/**
1983 * brcmf_sdio_txpkt_postp - packet post processing for transmit
1984 * @bus: brcmf_sdio structure pointer
1985 * @pktq: packet list pointer
1986 *
1987 * Processes to be applied to the packet
1988 * - Remove head padding
1989 * - Remove tail padding
1990 */
1991static void
1992brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
1993{
1994 u8 *hdr;
1995 u32 dat_offset;
1996 u32 dummy_flags, chop_len;
1997 struct sk_buff *pkt_next, *tmp, *pkt_prev;
1998
1999 skb_queue_walk_safe(pktq, pkt_next, tmp) {
2000 dummy_flags = *(u32 *)(pkt_next->cb);
5491c11c
FL
2001 if (dummy_flags & ALIGN_SKB_FLAG) {
2002 chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
b05e9254
FL
2003 if (chop_len) {
2004 pkt_prev = pkt_next->prev;
2005 memcpy(pkt_prev->data + pkt_prev->len,
2006 pkt_next->data, chop_len);
2007 skb_put(pkt_prev, chop_len);
2008 }
2009 __skb_unlink(pkt_next, pktq);
2010 brcmu_pkt_buf_free_skb(pkt_next);
2011 } else {
6bc52319 2012 hdr = pkt_next->data + SDPCM_HWHDR_LEN;
b05e9254
FL
2013 dat_offset = le32_to_cpu(*(__le32 *)hdr);
2014 dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
2015 SDPCM_DOFFSET_SHIFT;
2016 skb_pull(pkt_next, dat_offset);
2017 }
5b435de0 2018 }
b05e9254 2019}
5b435de0 2020
b05e9254
FL
2021/* Writes a HW/SW header into the packet and sends it. */
2022/* Assumes: (a) header space already there, (b) caller holds lock */
2023static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
2024 uint chan)
2025{
2026 int ret;
2027 int i;
2028 struct sk_buff_head localq;
2029
2030 brcmf_dbg(TRACE, "Enter\n");
2031
2032 __skb_queue_head_init(&localq);
2033 __skb_queue_tail(&localq, pkt);
2034 ret = brcmf_sdio_txpkt_prep(bus, &localq, chan);
2035 if (ret)
2036 goto done;
5b435de0 2037
38b0b0dd 2038 sdio_claim_host(bus->sdiodev->func[1]);
5adfeb63 2039 ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
b05e9254 2040 SDIO_FUNC_2, F2SYNC, &localq);
80969836 2041 bus->sdcnt.f2txdata++;
5b435de0
AS
2042
2043 if (ret < 0) {
2044 /* On failure, abort the command and terminate the frame */
2045 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2046 ret);
80969836 2047 bus->sdcnt.tx_sderrs++;
5b435de0
AS
2048
2049 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
3bba829f
FL
2050 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
2051 SFC_WF_TERM, NULL);
80969836 2052 bus->sdcnt.f1regdata++;
5b435de0
AS
2053
2054 for (i = 0; i < 3; i++) {
2055 u8 hi, lo;
45db339c
FL
2056 hi = brcmf_sdio_regrb(bus->sdiodev,
2057 SBSDIO_FUNC1_WFRAMEBCHI, NULL);
2058 lo = brcmf_sdio_regrb(bus->sdiodev,
2059 SBSDIO_FUNC1_WFRAMEBCLO, NULL);
80969836 2060 bus->sdcnt.f1regdata += 2;
5b435de0
AS
2061 if ((hi == 0) && (lo == 0))
2062 break;
2063 }
2064
2065 }
38b0b0dd 2066 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 2067 if (ret == 0)
6bc52319 2068 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
5b435de0
AS
2069
2070done:
b05e9254
FL
2071 brcmf_sdio_txpkt_postp(bus, &localq);
2072 __skb_dequeue_tail(&localq);
a886f7f4 2073 brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
5b435de0
AS
2074 return ret;
2075}
2076
e92eedf4 2077static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
5b435de0
AS
2078{
2079 struct sk_buff *pkt;
2080 u32 intstatus = 0;
5b435de0
AS
2081 int ret = 0, prec_out;
2082 uint cnt = 0;
5b435de0
AS
2083 u8 tx_prec_map;
2084
5b435de0
AS
2085 brcmf_dbg(TRACE, "Enter\n");
2086
2087 tx_prec_map = ~bus->flowcontrol;
2088
2089 /* Send frames until the limit or some other event */
2090 for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
2091 spin_lock_bh(&bus->txqlock);
2092 pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
2093 if (pkt == NULL) {
2094 spin_unlock_bh(&bus->txqlock);
2095 break;
2096 }
2097 spin_unlock_bh(&bus->txqlock);
5b435de0 2098
7f4bceec 2099 ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
5b435de0
AS
2100
2101 /* In poll mode, need to check for other events */
2102 if (!bus->intr && cnt) {
2103 /* Check device status, signal pending interrupt */
38b0b0dd 2104 sdio_claim_host(bus->sdiodev->func[1]);
5c15c23a
FL
2105 ret = r_sdreg32(bus, &intstatus,
2106 offsetof(struct sdpcmd_regs,
2107 intstatus));
38b0b0dd 2108 sdio_release_host(bus->sdiodev->func[1]);
80969836 2109 bus->sdcnt.f2txdata++;
5c15c23a 2110 if (ret != 0)
5b435de0
AS
2111 break;
2112 if (intstatus & bus->hostintmask)
1d382273 2113 atomic_set(&bus->ipend, 1);
5b435de0
AS
2114 }
2115 }
2116
2117 /* Deflow-control stack if needed */
05dde977 2118 if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
c8bf3484 2119 bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
90d03ff7
HM
2120 bus->txoff = false;
2121 brcmf_txflowblock(bus->sdiodev->dev, false);
c8bf3484 2122 }
5b435de0
AS
2123
2124 return cnt;
2125}
2126
a9ffda88
FL
2127static void brcmf_sdbrcm_bus_stop(struct device *dev)
2128{
2129 u32 local_hostintmask;
2130 u8 saveclk;
a9ffda88
FL
2131 int err;
2132 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2133 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
a9ffda88
FL
2134 struct brcmf_sdio *bus = sdiodev->bus;
2135
2136 brcmf_dbg(TRACE, "Enter\n");
2137
2138 if (bus->watchdog_tsk) {
2139 send_sig(SIGTERM, bus->watchdog_tsk, 1);
2140 kthread_stop(bus->watchdog_tsk);
2141 bus->watchdog_tsk = NULL;
2142 }
2143
38b0b0dd 2144 sdio_claim_host(bus->sdiodev->func[1]);
a9ffda88 2145
a9ffda88 2146 /* Enable clock for device interrupts */
4a3da990 2147 brcmf_sdbrcm_bus_sleep(bus, false, false);
a9ffda88
FL
2148
2149 /* Disable and clear interrupts at the chip level also */
58692750 2150 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
a9ffda88
FL
2151 local_hostintmask = bus->hostintmask;
2152 bus->hostintmask = 0;
2153
2154 /* Change our idea of bus state */
2155 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
2156
2157 /* Force clocks on backplane to be sure F2 interrupt propagates */
45db339c
FL
2158 saveclk = brcmf_sdio_regrb(bus->sdiodev,
2159 SBSDIO_FUNC1_CHIPCLKCSR, &err);
a9ffda88 2160 if (!err) {
3bba829f
FL
2161 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2162 (saveclk | SBSDIO_FORCE_HT), &err);
a9ffda88
FL
2163 }
2164 if (err)
5e8149f5 2165 brcmf_err("Failed to force clock for F2: err %d\n", err);
a9ffda88
FL
2166
2167 /* Turn off the bus (F2), free any pending packets */
2168 brcmf_dbg(INTR, "disable SDIO interrupts\n");
3bba829f
FL
2169 brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
2170 NULL);
a9ffda88
FL
2171
2172 /* Clear any pending interrupts now that F2 is disabled */
2173 w_sdreg32(bus, local_hostintmask,
58692750 2174 offsetof(struct sdpcmd_regs, intstatus));
a9ffda88
FL
2175
2176 /* Turn off the backplane clock (only) */
2177 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
38b0b0dd 2178 sdio_release_host(bus->sdiodev->func[1]);
a9ffda88
FL
2179
2180 /* Clear the data packet queues */
2181 brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
2182
2183 /* Clear any held glomming stuff */
2184 if (bus->glomd)
2185 brcmu_pkt_buf_free_skb(bus->glomd);
2186 brcmf_sdbrcm_free_glom(bus);
2187
2188 /* Clear rx control and wake any waiters */
dd43a01c 2189 spin_lock_bh(&bus->rxctl_lock);
a9ffda88 2190 bus->rxlen = 0;
dd43a01c 2191 spin_unlock_bh(&bus->rxctl_lock);
a9ffda88
FL
2192 brcmf_sdbrcm_dcmd_resp_wake(bus);
2193
2194 /* Reset some F2 state stuff */
2195 bus->rxskip = false;
2196 bus->tx_seq = bus->rx_seq = 0;
a9ffda88
FL
2197}
2198
ba89bf19
FL
2199static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
2200{
2201 unsigned long flags;
2202
668761ac
HM
2203 if (bus->sdiodev->oob_irq_requested) {
2204 spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
2205 if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
2206 enable_irq(bus->sdiodev->pdata->oob_irq_nr);
2207 bus->sdiodev->irq_en = true;
2208 }
2209 spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
ba89bf19 2210 }
ba89bf19 2211}
ba89bf19 2212
4531603a
FL
2213static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
2214{
2215 u8 idx;
2216 u32 addr;
2217 unsigned long val;
2218 int n, ret;
2219
2220 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
2221 addr = bus->ci->c_inf[idx].base +
2222 offsetof(struct sdpcmd_regs, intstatus);
2223
2224 ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
2225 bus->sdcnt.f1regdata++;
2226 if (ret != 0)
2227 val = 0;
2228
2229 val &= bus->hostintmask;
2230 atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
2231
2232 /* Clear interrupts */
2233 if (val) {
2234 ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
2235 bus->sdcnt.f1regdata++;
2236 }
2237
2238 if (ret) {
2239 atomic_set(&bus->intstatus, 0);
2240 } else if (val) {
2241 for_each_set_bit(n, &val, 32)
2242 set_bit(n, (unsigned long *)&bus->intstatus.counter);
2243 }
2244
2245 return ret;
2246}
2247
f1e68c2e 2248static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
5b435de0 2249{
4531603a
FL
2250 u32 newstatus = 0;
2251 unsigned long intstatus;
5b435de0
AS
2252 uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
2253 uint txlimit = bus->txbound; /* Tx frames to send before resched */
2254 uint framecnt = 0; /* Temporary counter of tx/rx frames */
4531603a 2255 int err = 0, n;
5b435de0
AS
2256
2257 brcmf_dbg(TRACE, "Enter\n");
2258
38b0b0dd 2259 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
2260
2261 /* If waiting for HTAVAIL, check status */
4a3da990 2262 if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
5b435de0
AS
2263 u8 clkctl, devctl = 0;
2264
8ae74654 2265#ifdef DEBUG
5b435de0 2266 /* Check for inconsistent device control */
45db339c
FL
2267 devctl = brcmf_sdio_regrb(bus->sdiodev,
2268 SBSDIO_DEVICE_CTL, &err);
5b435de0 2269 if (err) {
5e8149f5 2270 brcmf_err("error reading DEVCTL: %d\n", err);
712ac5b3 2271 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
5b435de0 2272 }
8ae74654 2273#endif /* DEBUG */
5b435de0
AS
2274
2275 /* Read CSR, if clock on switch to AVAIL, else ignore */
45db339c
FL
2276 clkctl = brcmf_sdio_regrb(bus->sdiodev,
2277 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 2278 if (err) {
5e8149f5 2279 brcmf_err("error reading CSR: %d\n",
5b435de0 2280 err);
712ac5b3 2281 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
5b435de0
AS
2282 }
2283
c3203374 2284 brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
5b435de0
AS
2285 devctl, clkctl);
2286
2287 if (SBSDIO_HTAV(clkctl)) {
45db339c
FL
2288 devctl = brcmf_sdio_regrb(bus->sdiodev,
2289 SBSDIO_DEVICE_CTL, &err);
5b435de0 2290 if (err) {
5e8149f5 2291 brcmf_err("error reading DEVCTL: %d\n",
5b435de0 2292 err);
712ac5b3 2293 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
5b435de0
AS
2294 }
2295 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
3bba829f
FL
2296 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
2297 devctl, &err);
5b435de0 2298 if (err) {
5e8149f5 2299 brcmf_err("error writing DEVCTL: %d\n",
5b435de0 2300 err);
712ac5b3 2301 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
5b435de0
AS
2302 }
2303 bus->clkstate = CLK_AVAIL;
5b435de0
AS
2304 }
2305 }
2306
5b435de0 2307 /* Make sure backplane clock is on */
4a3da990 2308 brcmf_sdbrcm_bus_sleep(bus, false, true);
5b435de0
AS
2309
2310 /* Pending interrupt indicates new device status */
1d382273
FL
2311 if (atomic_read(&bus->ipend) > 0) {
2312 atomic_set(&bus->ipend, 0);
4531603a 2313 err = brcmf_sdio_intr_rstatus(bus);
5b435de0
AS
2314 }
2315
4531603a
FL
2316 /* Start with leftover status bits */
2317 intstatus = atomic_xchg(&bus->intstatus, 0);
5b435de0
AS
2318
2319 /* Handle flow-control change: read new state in case our ack
2320 * crossed another change interrupt. If change still set, assume
2321 * FC ON for safety, let next loop through do the debounce.
2322 */
2323 if (intstatus & I_HMB_FC_CHANGE) {
2324 intstatus &= ~I_HMB_FC_CHANGE;
5c15c23a
FL
2325 err = w_sdreg32(bus, I_HMB_FC_CHANGE,
2326 offsetof(struct sdpcmd_regs, intstatus));
5b435de0 2327
5c15c23a
FL
2328 err = r_sdreg32(bus, &newstatus,
2329 offsetof(struct sdpcmd_regs, intstatus));
80969836 2330 bus->sdcnt.f1regdata += 2;
4531603a
FL
2331 atomic_set(&bus->fcstate,
2332 !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
5b435de0
AS
2333 intstatus |= (newstatus & bus->hostintmask);
2334 }
2335
2336 /* Handle host mailbox indication */
2337 if (intstatus & I_HMB_HOST_INT) {
2338 intstatus &= ~I_HMB_HOST_INT;
2339 intstatus |= brcmf_sdbrcm_hostmail(bus);
2340 }
2341
38b0b0dd 2342 sdio_release_host(bus->sdiodev->func[1]);
7cdf57d3 2343
5b435de0
AS
2344 /* Generally don't ask for these, can get CRC errors... */
2345 if (intstatus & I_WR_OOSYNC) {
5e8149f5 2346 brcmf_err("Dongle reports WR_OOSYNC\n");
5b435de0
AS
2347 intstatus &= ~I_WR_OOSYNC;
2348 }
2349
2350 if (intstatus & I_RD_OOSYNC) {
5e8149f5 2351 brcmf_err("Dongle reports RD_OOSYNC\n");
5b435de0
AS
2352 intstatus &= ~I_RD_OOSYNC;
2353 }
2354
2355 if (intstatus & I_SBINT) {
5e8149f5 2356 brcmf_err("Dongle reports SBINT\n");
5b435de0
AS
2357 intstatus &= ~I_SBINT;
2358 }
2359
2360 /* Would be active due to wake-wlan in gSPI */
2361 if (intstatus & I_CHIPACTIVE) {
2362 brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
2363 intstatus &= ~I_CHIPACTIVE;
2364 }
2365
2366 /* Ignore frame indications if rxskip is set */
2367 if (bus->rxskip)
2368 intstatus &= ~I_HMB_FRAME_IND;
2369
2370 /* On frame indication, read available frames */
03d5c360 2371 if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
4754fcee
FL
2372 framecnt = brcmf_sdio_readframes(bus, rxlimit);
2373 if (!bus->rxpending)
5b435de0
AS
2374 intstatus &= ~I_HMB_FRAME_IND;
2375 rxlimit -= min(framecnt, rxlimit);
2376 }
2377
2378 /* Keep still-pending events for next scheduling */
4531603a
FL
2379 if (intstatus) {
2380 for_each_set_bit(n, &intstatus, 32)
2381 set_bit(n, (unsigned long *)&bus->intstatus.counter);
2382 }
5b435de0 2383
ba89bf19
FL
2384 brcmf_sdbrcm_clrintr(bus);
2385
5b435de0
AS
2386 if (data_ok(bus) && bus->ctrl_frame_stat &&
2387 (bus->clkstate == CLK_AVAIL)) {
03d5c360 2388 int i;
5b435de0 2389
38b0b0dd 2390 sdio_claim_host(bus->sdiodev->func[1]);
03d5c360 2391 err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
2c208890 2392 SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
5adfeb63 2393 (u32) bus->ctrl_frame_len);
5b435de0 2394
03d5c360 2395 if (err < 0) {
5b435de0
AS
2396 /* On failure, abort the command and
2397 terminate the frame */
2398 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
03d5c360 2399 err);
80969836 2400 bus->sdcnt.tx_sderrs++;
5b435de0
AS
2401
2402 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2403
3bba829f 2404 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
5c15c23a 2405 SFC_WF_TERM, &err);
80969836 2406 bus->sdcnt.f1regdata++;
5b435de0
AS
2407
2408 for (i = 0; i < 3; i++) {
2409 u8 hi, lo;
45db339c
FL
2410 hi = brcmf_sdio_regrb(bus->sdiodev,
2411 SBSDIO_FUNC1_WFRAMEBCHI,
5c15c23a 2412 &err);
45db339c
FL
2413 lo = brcmf_sdio_regrb(bus->sdiodev,
2414 SBSDIO_FUNC1_WFRAMEBCLO,
5c15c23a 2415 &err);
80969836 2416 bus->sdcnt.f1regdata += 2;
5b435de0
AS
2417 if ((hi == 0) && (lo == 0))
2418 break;
2419 }
2420
03d5c360 2421 } else {
6bc52319 2422 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
03d5c360 2423 }
38b0b0dd 2424 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
2425 bus->ctrl_frame_stat = false;
2426 brcmf_sdbrcm_wait_event_wakeup(bus);
2427 }
2428 /* Send queued frames (limit 1 if rx may still be pending) */
4531603a 2429 else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
5b435de0
AS
2430 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
2431 && data_ok(bus)) {
4754fcee
FL
2432 framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
2433 txlimit;
5b435de0
AS
2434 framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
2435 txlimit -= framecnt;
2436 }
2437
5c15c23a 2438 if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
5e8149f5 2439 brcmf_err("failed backplane access over SDIO, halting operation\n");
712ac5b3 2440 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
4531603a
FL
2441 atomic_set(&bus->intstatus, 0);
2442 } else if (atomic_read(&bus->intstatus) ||
2443 atomic_read(&bus->ipend) > 0 ||
2444 (!atomic_read(&bus->fcstate) &&
2445 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
2446 data_ok(bus)) || PKT_AVAILABLE()) {
fccfe930 2447 atomic_inc(&bus->dpc_tskcnt);
5b435de0
AS
2448 }
2449
5b435de0
AS
2450 /* If we're done for now, turn off clock request. */
2451 if ((bus->clkstate != CLK_PENDING)
2452 && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
2453 bus->activity = false;
4a3da990 2454 brcmf_dbg(SDIO, "idle state\n");
38b0b0dd 2455 sdio_claim_host(bus->sdiodev->func[1]);
4a3da990 2456 brcmf_sdbrcm_bus_sleep(bus, true, false);
38b0b0dd 2457 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 2458 }
5b435de0
AS
2459}
2460
e2432b67
AS
2461static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
2462{
2463 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2464 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2465 struct brcmf_sdio *bus = sdiodev->bus;
2466
2467 return &bus->txq;
2468}
2469
b9692d17 2470static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
5b435de0
AS
2471{
2472 int ret = -EBADE;
2473 uint datalen, prec;
bf347bb9 2474 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2475 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
bf347bb9 2476 struct brcmf_sdio *bus = sdiodev->bus;
4061f895 2477 ulong flags;
5b435de0
AS
2478
2479 brcmf_dbg(TRACE, "Enter\n");
2480
2481 datalen = pkt->len;
2482
2483 /* Add space for the header */
706478cb 2484 skb_push(pkt, bus->tx_hdrlen);
5b435de0
AS
2485 /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2486
2487 prec = prio2prec((pkt->priority & PRIOMASK));
2488
2489 /* Check for existing queue, current flow-control,
2490 pending event, or pending clock */
2491 brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
80969836 2492 bus->sdcnt.fcqueued++;
5b435de0
AS
2493
2494 /* Priority based enq */
4061f895 2495 spin_lock_irqsave(&bus->txqlock, flags);
23677ce3 2496 if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
706478cb 2497 skb_pull(pkt, bus->tx_hdrlen);
5e8149f5 2498 brcmf_err("out of bus->txq !!!\n");
5b435de0
AS
2499 ret = -ENOSR;
2500 } else {
2501 ret = 0;
2502 }
5b435de0 2503
c8bf3484 2504 if (pktq_len(&bus->txq) >= TXHI) {
90d03ff7
HM
2505 bus->txoff = true;
2506 brcmf_txflowblock(bus->sdiodev->dev, true);
c8bf3484 2507 }
4061f895 2508 spin_unlock_irqrestore(&bus->txqlock, flags);
5b435de0 2509
8ae74654 2510#ifdef DEBUG
5b435de0
AS
2511 if (pktq_plen(&bus->txq, prec) > qcount[prec])
2512 qcount[prec] = pktq_plen(&bus->txq, prec);
2513#endif
f1e68c2e 2514
fccfe930
AS
2515 if (atomic_read(&bus->dpc_tskcnt) == 0) {
2516 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 2517 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
2518 }
2519
2520 return ret;
2521}
2522
8ae74654 2523#ifdef DEBUG
5b435de0
AS
2524#define CONSOLE_LINE_MAX 192
2525
e92eedf4 2526static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
5b435de0
AS
2527{
2528 struct brcmf_console *c = &bus->console;
2529 u8 line[CONSOLE_LINE_MAX], ch;
2530 u32 n, idx, addr;
2531 int rv;
2532
2533 /* Don't do anything until FWREADY updates console address */
2534 if (bus->console_addr == 0)
2535 return 0;
2536
2537 /* Read console log struct */
2538 addr = bus->console_addr + offsetof(struct rte_console, log_le);
ba540b01
FL
2539 rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
2540 sizeof(c->log_le));
5b435de0
AS
2541 if (rv < 0)
2542 return rv;
2543
2544 /* Allocate console buffer (one time only) */
2545 if (c->buf == NULL) {
2546 c->bufsize = le32_to_cpu(c->log_le.buf_size);
2547 c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2548 if (c->buf == NULL)
2549 return -ENOMEM;
2550 }
2551
2552 idx = le32_to_cpu(c->log_le.idx);
2553
2554 /* Protect against corrupt value */
2555 if (idx > c->bufsize)
2556 return -EBADE;
2557
2558 /* Skip reading the console buffer if the index pointer
2559 has not moved */
2560 if (idx == c->last)
2561 return 0;
2562
2563 /* Read the console buffer */
2564 addr = le32_to_cpu(c->log_le.buf);
ba540b01 2565 rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
5b435de0
AS
2566 if (rv < 0)
2567 return rv;
2568
2569 while (c->last != idx) {
2570 for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2571 if (c->last == idx) {
2572 /* This would output a partial line.
2573 * Instead, back up
2574 * the buffer pointer and output this
2575 * line next time around.
2576 */
2577 if (c->last >= n)
2578 c->last -= n;
2579 else
2580 c->last = c->bufsize - n;
2581 goto break2;
2582 }
2583 ch = c->buf[c->last];
2584 c->last = (c->last + 1) % c->bufsize;
2585 if (ch == '\n')
2586 break;
2587 line[n] = ch;
2588 }
2589
2590 if (n > 0) {
2591 if (line[n - 1] == '\r')
2592 n--;
2593 line[n] = 0;
18aad4f8 2594 pr_debug("CONSOLE: %s\n", line);
5b435de0
AS
2595 }
2596 }
2597break2:
2598
2599 return 0;
2600}
8ae74654 2601#endif /* DEBUG */
5b435de0 2602
e92eedf4 2603static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
5b435de0
AS
2604{
2605 int i;
2606 int ret;
2607
2608 bus->ctrl_frame_stat = false;
5adfeb63
AS
2609 ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
2610 SDIO_FUNC_2, F2SYNC, frame, len);
5b435de0
AS
2611
2612 if (ret < 0) {
2613 /* On failure, abort the command and terminate the frame */
2614 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2615 ret);
80969836 2616 bus->sdcnt.tx_sderrs++;
5b435de0
AS
2617
2618 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2619
3bba829f
FL
2620 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
2621 SFC_WF_TERM, NULL);
80969836 2622 bus->sdcnt.f1regdata++;
5b435de0
AS
2623
2624 for (i = 0; i < 3; i++) {
2625 u8 hi, lo;
45db339c
FL
2626 hi = brcmf_sdio_regrb(bus->sdiodev,
2627 SBSDIO_FUNC1_WFRAMEBCHI, NULL);
2628 lo = brcmf_sdio_regrb(bus->sdiodev,
2629 SBSDIO_FUNC1_WFRAMEBCLO, NULL);
80969836 2630 bus->sdcnt.f1regdata += 2;
5b435de0
AS
2631 if (hi == 0 && lo == 0)
2632 break;
2633 }
2634 return ret;
2635 }
2636
6bc52319 2637 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
5b435de0
AS
2638
2639 return ret;
2640}
2641
fcf094f4 2642static int
47a1ce78 2643brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
5b435de0
AS
2644{
2645 u8 *frame;
2646 u16 len;
5b435de0
AS
2647 uint retries = 0;
2648 u8 doff = 0;
2649 int ret = -1;
47a1ce78 2650 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2651 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
47a1ce78 2652 struct brcmf_sdio *bus = sdiodev->bus;
6bc52319 2653 struct brcmf_sdio_hdrinfo hd_info = {0};
5b435de0
AS
2654
2655 brcmf_dbg(TRACE, "Enter\n");
2656
2657 /* Back the pointer to make a room for bus header */
706478cb
FL
2658 frame = msg - bus->tx_hdrlen;
2659 len = (msglen += bus->tx_hdrlen);
5b435de0
AS
2660
2661 /* Add alignment padding (optional for ctl frames) */
2662 doff = ((unsigned long)frame % BRCMF_SDALIGN);
2663 if (doff) {
2664 frame -= doff;
2665 len += doff;
2666 msglen += doff;
706478cb 2667 memset(frame, 0, doff + bus->tx_hdrlen);
5b435de0
AS
2668 }
2669 /* precondition: doff < BRCMF_SDALIGN */
706478cb 2670 doff += bus->tx_hdrlen;
5b435de0
AS
2671
2672 /* Round send length to next SDIO block */
2673 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2674 u16 pad = bus->blocksize - (len % bus->blocksize);
2675 if ((pad <= bus->roundup) && (pad < bus->blocksize))
2676 len += pad;
2677 } else if (len % BRCMF_SDALIGN) {
2678 len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
2679 }
2680
2681 /* Satisfy length-alignment requirements */
2682 if (len & (ALIGNMENT - 1))
2683 len = roundup(len, ALIGNMENT);
2684
2685 /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
2686
5b435de0 2687 /* Make sure backplane clock is on */
38b0b0dd 2688 sdio_claim_host(bus->sdiodev->func[1]);
4a3da990 2689 brcmf_sdbrcm_bus_sleep(bus, false, false);
38b0b0dd 2690 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 2691
6bc52319
FL
2692 hd_info.len = (u16)msglen;
2693 hd_info.channel = SDPCM_CONTROL_CHANNEL;
2694 hd_info.dat_offset = doff;
2695 brcmf_sdio_hdpack(bus, frame, &hd_info);
5b435de0
AS
2696
2697 if (!data_ok(bus)) {
2698 brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
2699 bus->tx_max, bus->tx_seq);
2700 bus->ctrl_frame_stat = true;
2701 /* Send from dpc */
2702 bus->ctrl_frame_buf = frame;
2703 bus->ctrl_frame_len = len;
2704
fd67dc83
FL
2705 wait_event_interruptible_timeout(bus->ctrl_wait,
2706 !bus->ctrl_frame_stat,
2707 msecs_to_jiffies(2000));
5b435de0 2708
23677ce3 2709 if (!bus->ctrl_frame_stat) {
c3203374 2710 brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
5b435de0
AS
2711 ret = 0;
2712 } else {
c3203374 2713 brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
5b435de0
AS
2714 ret = -1;
2715 }
2716 }
2717
2718 if (ret == -1) {
1e023829
JP
2719 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
2720 frame, len, "Tx Frame:\n");
2721 brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
2722 BRCMF_HDRS_ON(),
2723 frame, min_t(u16, len, 16), "TxHdr:\n");
5b435de0
AS
2724
2725 do {
38b0b0dd 2726 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 2727 ret = brcmf_tx_frame(bus, frame, len);
38b0b0dd 2728 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
2729 } while (ret < 0 && retries++ < TXRETRIES);
2730 }
2731
f1e68c2e 2732 if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
fccfe930 2733 atomic_read(&bus->dpc_tskcnt) == 0) {
5b435de0 2734 bus->activity = false;
38b0b0dd 2735 sdio_claim_host(bus->sdiodev->func[1]);
4a3da990 2736 brcmf_dbg(INFO, "idle\n");
5b435de0 2737 brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
38b0b0dd 2738 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
2739 }
2740
5b435de0 2741 if (ret)
80969836 2742 bus->sdcnt.tx_ctlerrs++;
5b435de0 2743 else
80969836 2744 bus->sdcnt.tx_ctlpkts++;
5b435de0
AS
2745
2746 return ret ? -EIO : 0;
2747}
2748
80969836 2749#ifdef DEBUG
4fc0d016
AS
2750static inline bool brcmf_sdio_valid_shared_address(u32 addr)
2751{
2752 return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
2753}
2754
2755static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
2756 struct sdpcm_shared *sh)
2757{
2758 u32 addr;
2759 int rv;
2760 u32 shaddr = 0;
2761 struct sdpcm_shared_le sh_le;
2762 __le32 addr_le;
2763
1640f28f 2764 shaddr = bus->ci->rambase + bus->ramsize - 4;
4fc0d016
AS
2765
2766 /*
2767 * Read last word in socram to determine
2768 * address of sdpcm_shared structure
2769 */
38b0b0dd 2770 sdio_claim_host(bus->sdiodev->func[1]);
4a3da990 2771 brcmf_sdbrcm_bus_sleep(bus, false, false);
ba540b01 2772 rv = brcmf_sdio_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
b55de97f 2773 sdio_release_host(bus->sdiodev->func[1]);
4fc0d016
AS
2774 if (rv < 0)
2775 return rv;
2776
2777 addr = le32_to_cpu(addr_le);
2778
c3203374 2779 brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
4fc0d016
AS
2780
2781 /*
2782 * Check if addr is valid.
2783 * NVRAM length at the end of memory should have been overwritten.
2784 */
2785 if (!brcmf_sdio_valid_shared_address(addr)) {
5e8149f5 2786 brcmf_err("invalid sdpcm_shared address 0x%08X\n",
4fc0d016
AS
2787 addr);
2788 return -EINVAL;
2789 }
2790
2791 /* Read hndrte_shared structure */
ba540b01
FL
2792 rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
2793 sizeof(struct sdpcm_shared_le));
4fc0d016
AS
2794 if (rv < 0)
2795 return rv;
2796
2797 /* Endianness */
2798 sh->flags = le32_to_cpu(sh_le.flags);
2799 sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
2800 sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
2801 sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
2802 sh->assert_line = le32_to_cpu(sh_le.assert_line);
2803 sh->console_addr = le32_to_cpu(sh_le.console_addr);
2804 sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
2805
86dcd937
PH
2806 if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
2807 brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
4fc0d016
AS
2808 SDPCM_SHARED_VERSION,
2809 sh->flags & SDPCM_SHARED_VERSION_MASK);
2810 return -EPROTO;
2811 }
2812
2813 return 0;
2814}
2815
2816static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
2817 struct sdpcm_shared *sh, char __user *data,
2818 size_t count)
2819{
2820 u32 addr, console_ptr, console_size, console_index;
2821 char *conbuf = NULL;
2822 __le32 sh_val;
2823 int rv;
2824 loff_t pos = 0;
2825 int nbytes = 0;
2826
2827 /* obtain console information from device memory */
2828 addr = sh->console_addr + offsetof(struct rte_console, log_le);
ba540b01
FL
2829 rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
2830 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
2831 if (rv < 0)
2832 return rv;
2833 console_ptr = le32_to_cpu(sh_val);
2834
2835 addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
ba540b01
FL
2836 rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
2837 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
2838 if (rv < 0)
2839 return rv;
2840 console_size = le32_to_cpu(sh_val);
2841
2842 addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
ba540b01
FL
2843 rv = brcmf_sdio_ramrw(bus->sdiodev, false, addr,
2844 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
2845 if (rv < 0)
2846 return rv;
2847 console_index = le32_to_cpu(sh_val);
2848
2849 /* allocate buffer for console data */
2850 if (console_size <= CONSOLE_BUFFER_MAX)
2851 conbuf = vzalloc(console_size+1);
2852
2853 if (!conbuf)
2854 return -ENOMEM;
2855
2856 /* obtain the console data from device */
2857 conbuf[console_size] = '\0';
ba540b01
FL
2858 rv = brcmf_sdio_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
2859 console_size);
4fc0d016
AS
2860 if (rv < 0)
2861 goto done;
2862
2863 rv = simple_read_from_buffer(data, count, &pos,
2864 conbuf + console_index,
2865 console_size - console_index);
2866 if (rv < 0)
2867 goto done;
2868
2869 nbytes = rv;
2870 if (console_index > 0) {
2871 pos = 0;
2872 rv = simple_read_from_buffer(data+nbytes, count, &pos,
2873 conbuf, console_index - 1);
2874 if (rv < 0)
2875 goto done;
2876 rv += nbytes;
2877 }
2878done:
2879 vfree(conbuf);
2880 return rv;
2881}
2882
2883static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
2884 char __user *data, size_t count)
2885{
2886 int error, res;
2887 char buf[350];
2888 struct brcmf_trap_info tr;
4fc0d016
AS
2889 loff_t pos = 0;
2890
baa9e609
PH
2891 if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
2892 brcmf_dbg(INFO, "no trap in firmware\n");
4fc0d016 2893 return 0;
baa9e609 2894 }
4fc0d016 2895
ba540b01
FL
2896 error = brcmf_sdio_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
2897 sizeof(struct brcmf_trap_info));
4fc0d016
AS
2898 if (error < 0)
2899 return error;
2900
4fc0d016
AS
2901 res = scnprintf(buf, sizeof(buf),
2902 "dongle trap info: type 0x%x @ epc 0x%08x\n"
2903 " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
2904 " lr 0x%08x pc 0x%08x offset 0x%x\n"
2905 " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
2906 " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
2907 le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
2908 le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
2909 le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
9bd02c6b 2910 le32_to_cpu(tr.pc), sh->trap_addr,
4fc0d016
AS
2911 le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
2912 le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
2913 le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
2914 le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
2915
baa9e609 2916 return simple_read_from_buffer(data, count, &pos, buf, res);
4fc0d016
AS
2917}
2918
2919static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
2920 struct sdpcm_shared *sh, char __user *data,
2921 size_t count)
2922{
2923 int error = 0;
2924 char buf[200];
2925 char file[80] = "?";
2926 char expr[80] = "<???>";
2927 int res;
2928 loff_t pos = 0;
2929
2930 if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
2931 brcmf_dbg(INFO, "firmware not built with -assert\n");
2932 return 0;
2933 } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
2934 brcmf_dbg(INFO, "no assert in dongle\n");
2935 return 0;
2936 }
2937
38b0b0dd 2938 sdio_claim_host(bus->sdiodev->func[1]);
4fc0d016 2939 if (sh->assert_file_addr != 0) {
ba540b01
FL
2940 error = brcmf_sdio_ramrw(bus->sdiodev, false,
2941 sh->assert_file_addr, (u8 *)file, 80);
4fc0d016
AS
2942 if (error < 0)
2943 return error;
2944 }
2945 if (sh->assert_exp_addr != 0) {
ba540b01
FL
2946 error = brcmf_sdio_ramrw(bus->sdiodev, false,
2947 sh->assert_exp_addr, (u8 *)expr, 80);
4fc0d016
AS
2948 if (error < 0)
2949 return error;
2950 }
38b0b0dd 2951 sdio_release_host(bus->sdiodev->func[1]);
4fc0d016
AS
2952
2953 res = scnprintf(buf, sizeof(buf),
2954 "dongle assert: %s:%d: assert(%s)\n",
2955 file, sh->assert_line, expr);
2956 return simple_read_from_buffer(data, count, &pos, buf, res);
2957}
2958
2959static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
2960{
2961 int error;
2962 struct sdpcm_shared sh;
2963
4fc0d016 2964 error = brcmf_sdio_readshared(bus, &sh);
4fc0d016
AS
2965
2966 if (error < 0)
2967 return error;
2968
2969 if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
2970 brcmf_dbg(INFO, "firmware not built with -assert\n");
2971 else if (sh.flags & SDPCM_SHARED_ASSERT)
5e8149f5 2972 brcmf_err("assertion in dongle\n");
4fc0d016
AS
2973
2974 if (sh.flags & SDPCM_SHARED_TRAP)
5e8149f5 2975 brcmf_err("firmware trap in dongle\n");
4fc0d016
AS
2976
2977 return 0;
2978}
2979
2980static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
2981 size_t count, loff_t *ppos)
2982{
2983 int error = 0;
2984 struct sdpcm_shared sh;
2985 int nbytes = 0;
2986 loff_t pos = *ppos;
2987
2988 if (pos != 0)
2989 return 0;
2990
4fc0d016
AS
2991 error = brcmf_sdio_readshared(bus, &sh);
2992 if (error < 0)
2993 goto done;
2994
2995 error = brcmf_sdio_assert_info(bus, &sh, data, count);
2996 if (error < 0)
2997 goto done;
4fc0d016 2998 nbytes = error;
baa9e609
PH
2999
3000 error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
4fc0d016
AS
3001 if (error < 0)
3002 goto done;
baa9e609
PH
3003 nbytes += error;
3004
3005 error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
3006 if (error < 0)
3007 goto done;
3008 nbytes += error;
4fc0d016 3009
baa9e609
PH
3010 error = nbytes;
3011 *ppos += nbytes;
4fc0d016 3012done:
4fc0d016
AS
3013 return error;
3014}
3015
3016static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
3017 size_t count, loff_t *ppos)
3018{
3019 struct brcmf_sdio *bus = f->private_data;
3020 int res;
3021
3022 res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
3023 if (res > 0)
3024 *ppos += res;
3025 return (ssize_t)res;
3026}
3027
3028static const struct file_operations brcmf_sdio_forensic_ops = {
3029 .owner = THIS_MODULE,
3030 .open = simple_open,
3031 .read = brcmf_sdio_forensic_read
3032};
3033
80969836
AS
3034static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
3035{
3036 struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
4fc0d016 3037 struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
80969836 3038
4fc0d016
AS
3039 if (IS_ERR_OR_NULL(dentry))
3040 return;
3041
3042 debugfs_create_file("forensics", S_IRUGO, dentry, bus,
3043 &brcmf_sdio_forensic_ops);
80969836
AS
3044 brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
3045}
3046#else
4fc0d016
AS
3047static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
3048{
3049 return 0;
3050}
3051
80969836
AS
3052static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
3053{
3054}
3055#endif /* DEBUG */
3056
fcf094f4 3057static int
532cdd3b 3058brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
5b435de0
AS
3059{
3060 int timeleft;
3061 uint rxlen = 0;
3062 bool pending;
dd43a01c 3063 u8 *buf;
532cdd3b 3064 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 3065 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
532cdd3b 3066 struct brcmf_sdio *bus = sdiodev->bus;
5b435de0
AS
3067
3068 brcmf_dbg(TRACE, "Enter\n");
3069
3070 /* Wait until control frame is available */
3071 timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3072
dd43a01c 3073 spin_lock_bh(&bus->rxctl_lock);
5b435de0
AS
3074 rxlen = bus->rxlen;
3075 memcpy(msg, bus->rxctl, min(msglen, rxlen));
dd43a01c
FL
3076 bus->rxctl = NULL;
3077 buf = bus->rxctl_orig;
3078 bus->rxctl_orig = NULL;
5b435de0 3079 bus->rxlen = 0;
dd43a01c
FL
3080 spin_unlock_bh(&bus->rxctl_lock);
3081 vfree(buf);
5b435de0
AS
3082
3083 if (rxlen) {
3084 brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
3085 rxlen, msglen);
3086 } else if (timeleft == 0) {
5e8149f5 3087 brcmf_err("resumed on timeout\n");
4fc0d016 3088 brcmf_sdbrcm_checkdied(bus);
23677ce3 3089 } else if (pending) {
5b435de0
AS
3090 brcmf_dbg(CTL, "cancelled\n");
3091 return -ERESTARTSYS;
3092 } else {
3093 brcmf_dbg(CTL, "resumed for unknown reason?\n");
4fc0d016 3094 brcmf_sdbrcm_checkdied(bus);
5b435de0
AS
3095 }
3096
3097 if (rxlen)
80969836 3098 bus->sdcnt.rx_ctlpkts++;
5b435de0 3099 else
80969836 3100 bus->sdcnt.rx_ctlerrs++;
5b435de0
AS
3101
3102 return rxlen ? (int)rxlen : -ETIMEDOUT;
3103}
3104
069eddd9 3105static bool brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
5b435de0 3106{
99ba15cd 3107 struct chip_info *ci = bus->ci;
5b435de0
AS
3108
3109 /* To enter download state, disable ARM and reset SOCRAM.
3110 * To exit download state, simply reset ARM (default is RAM boot).
3111 */
3112 if (enter) {
3113 bus->alp_only = true;
3114
069eddd9 3115 brcmf_sdio_chip_enter_download(bus->sdiodev, ci);
5b435de0 3116 } else {
069eddd9
FL
3117 if (!brcmf_sdio_chip_exit_download(bus->sdiodev, ci, bus->vars,
3118 bus->varsz))
3119 return false;
5b435de0
AS
3120
3121 /* Allow HT Clock now that the ARM is running. */
3122 bus->alp_only = false;
3123
712ac5b3 3124 bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
5b435de0 3125 }
069eddd9
FL
3126
3127 return true;
5b435de0
AS
3128}
3129
e92eedf4 3130static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
5b435de0 3131{
f2c44fe7
HM
3132 const struct firmware *fw;
3133 int err;
1640f28f 3134 int offset;
f2c44fe7
HM
3135 int address;
3136 int len;
3137
3138 fw = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_BIN);
3139 if (fw == NULL)
3140 return -ENOENT;
3141
3142 if (brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_ARM_CR4) !=
3143 BRCMF_MAX_CORENUM)
3144 memcpy(&bus->ci->rst_vec, fw->data, sizeof(bus->ci->rst_vec));
3145
3146 err = 0;
3147 offset = 0;
3148 address = bus->ci->rambase;
3149 while (offset < fw->size) {
3150 len = ((offset + MEMBLOCK) < fw->size) ? MEMBLOCK :
3151 fw->size - offset;
3152 err = brcmf_sdio_ramrw(bus->sdiodev, true, address,
3153 (u8 *)&fw->data[offset], len);
3154 if (err) {
5e8149f5 3155 brcmf_err("error %d on writing %d membytes at 0x%08x\n",
f2c44fe7
HM
3156 err, len, address);
3157 goto failure;
5b435de0 3158 }
f2c44fe7
HM
3159 offset += len;
3160 address += len;
5b435de0
AS
3161 }
3162
f2c44fe7
HM
3163failure:
3164 release_firmware(fw);
5b435de0 3165
f2c44fe7 3166 return err;
5b435de0
AS
3167}
3168
3169/*
3170 * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
3171 * and ending in a NUL.
3172 * Removes carriage returns, empty lines, comment lines, and converts
3173 * newlines to NULs.
3174 * Shortens buffer as needed and pads with NULs. End of buffer is marked
3175 * by two NULs.
3176*/
3177
f2c44fe7
HM
3178static int brcmf_process_nvram_vars(struct brcmf_sdio *bus,
3179 const struct firmware *nv)
5b435de0 3180{
d610cde3 3181 char *varbuf;
5b435de0
AS
3182 char *dp;
3183 bool findNewline;
3184 int column;
d610cde3
FL
3185 int ret = 0;
3186 uint buf_len, n, len;
3187
f2c44fe7 3188 len = nv->size;
d610cde3
FL
3189 varbuf = vmalloc(len);
3190 if (!varbuf)
3191 return -ENOMEM;
5b435de0 3192
f2c44fe7 3193 memcpy(varbuf, nv->data, len);
5b435de0
AS
3194 dp = varbuf;
3195
3196 findNewline = false;
3197 column = 0;
3198
3199 for (n = 0; n < len; n++) {
3200 if (varbuf[n] == 0)
3201 break;
3202 if (varbuf[n] == '\r')
3203 continue;
3204 if (findNewline && varbuf[n] != '\n')
3205 continue;
3206 findNewline = false;
3207 if (varbuf[n] == '#') {
3208 findNewline = true;
3209 continue;
3210 }
3211 if (varbuf[n] == '\n') {
3212 if (column == 0)
3213 continue;
3214 *dp++ = 0;
3215 column = 0;
3216 continue;
3217 }
3218 *dp++ = varbuf[n];
3219 column++;
3220 }
3221 buf_len = dp - varbuf;
5b435de0
AS
3222 while (dp < varbuf + n)
3223 *dp++ = 0;
3224
d610cde3 3225 kfree(bus->vars);
6d4ef680
AS
3226 /* roundup needed for download to device */
3227 bus->varsz = roundup(buf_len + 1, 4);
d610cde3
FL
3228 bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
3229 if (bus->vars == NULL) {
3230 bus->varsz = 0;
3231 ret = -ENOMEM;
3232 goto err;
3233 }
3234
3235 /* copy the processed variables and add null termination */
3236 memcpy(bus->vars, varbuf, buf_len);
3237 bus->vars[buf_len] = 0;
3238err:
3239 vfree(varbuf);
3240 return ret;
5b435de0
AS
3241}
3242
e92eedf4 3243static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
5b435de0 3244{
f2c44fe7 3245 const struct firmware *nv;
5b435de0
AS
3246 int ret;
3247
f2c44fe7
HM
3248 nv = brcmf_sdbrcm_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
3249 if (nv == NULL)
3250 return -ENOENT;
5b435de0 3251
f2c44fe7 3252 ret = brcmf_process_nvram_vars(bus, nv);
5b435de0 3253
f2c44fe7 3254 release_firmware(nv);
5b435de0
AS
3255
3256 return ret;
3257}
3258
e92eedf4 3259static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
5b435de0
AS
3260{
3261 int bcmerror = -1;
3262
3263 /* Keep arm in reset */
069eddd9 3264 if (!brcmf_sdbrcm_download_state(bus, true)) {
5e8149f5 3265 brcmf_err("error placing ARM core in reset\n");
5b435de0
AS
3266 goto err;
3267 }
3268
5b435de0 3269 if (brcmf_sdbrcm_download_code_file(bus)) {
5e8149f5 3270 brcmf_err("dongle image file download failed\n");
5b435de0
AS
3271 goto err;
3272 }
3273
3eaa956c 3274 if (brcmf_sdbrcm_download_nvram(bus)) {
5e8149f5 3275 brcmf_err("dongle nvram file download failed\n");
3eaa956c
FL
3276 goto err;
3277 }
5b435de0
AS
3278
3279 /* Take arm out of reset */
069eddd9 3280 if (!brcmf_sdbrcm_download_state(bus, false)) {
5e8149f5 3281 brcmf_err("error getting out of ARM core reset\n");
5b435de0
AS
3282 goto err;
3283 }
3284
3285 bcmerror = 0;
3286
3287err:
3288 return bcmerror;
3289}
3290
4a3da990
PH
3291static bool brcmf_sdbrcm_sr_capable(struct brcmf_sdio *bus)
3292{
3293 u32 addr, reg;
3294
3295 brcmf_dbg(TRACE, "Enter\n");
3296
3297 /* old chips with PMU version less than 17 don't support save restore */
3298 if (bus->ci->pmurev < 17)
3299 return false;
3300
3301 /* read PMU chipcontrol register 3*/
3302 addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
3303 brcmf_sdio_regwl(bus->sdiodev, addr, 3, NULL);
3304 addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
3305 reg = brcmf_sdio_regrl(bus->sdiodev, addr, NULL);
3306
3307 return (bool)reg;
3308}
3309
3310static void brcmf_sdbrcm_sr_init(struct brcmf_sdio *bus)
3311{
3312 int err = 0;
3313 u8 val;
3314
3315 brcmf_dbg(TRACE, "Enter\n");
3316
3317 val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
3318 &err);
3319 if (err) {
3320 brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
3321 return;
3322 }
3323
3324 val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3325 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL,
3326 val, &err);
3327 if (err) {
3328 brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
3329 return;
3330 }
3331
3332 /* Add CMD14 Support */
3333 brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
3334 (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
3335 SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
3336 &err);
3337 if (err) {
3338 brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
3339 return;
3340 }
3341
3342 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3343 SBSDIO_FORCE_HT, &err);
3344 if (err) {
3345 brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
3346 return;
3347 }
3348
3349 /* set flag */
3350 bus->sr_enabled = true;
3351 brcmf_dbg(INFO, "SR enabled\n");
3352}
3353
3354/* enable KSO bit */
3355static int brcmf_sdbrcm_kso_init(struct brcmf_sdio *bus)
3356{
3357 u8 val;
3358 int err = 0;
3359
3360 brcmf_dbg(TRACE, "Enter\n");
3361
3362 /* KSO bit added in SDIO core rev 12 */
3363 if (bus->ci->c_inf[1].rev < 12)
3364 return 0;
3365
3366 val = brcmf_sdio_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
3367 &err);
3368 if (err) {
3369 brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
3370 return err;
3371 }
3372
3373 if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
3374 val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
3375 SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3376 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
3377 val, &err);
3378 if (err) {
3379 brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
3380 return err;
3381 }
3382 }
3383
3384 return 0;
3385}
3386
3387
5b435de0 3388static bool
e92eedf4 3389brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
5b435de0
AS
3390{
3391 bool ret;
3392
38b0b0dd
FL
3393 sdio_claim_host(bus->sdiodev->func[1]);
3394
5b435de0
AS
3395 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3396
3397 ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
3398
3399 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
3400
38b0b0dd
FL
3401 sdio_release_host(bus->sdiodev->func[1]);
3402
5b435de0
AS
3403 return ret;
3404}
3405
99a0b8ff 3406static int brcmf_sdbrcm_bus_init(struct device *dev)
5b435de0 3407{
fa20b911 3408 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 3409 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
fa20b911 3410 struct brcmf_sdio *bus = sdiodev->bus;
5b435de0 3411 unsigned long timeout;
5b435de0
AS
3412 u8 ready, enable;
3413 int err, ret = 0;
3414 u8 saveclk;
3415
3416 brcmf_dbg(TRACE, "Enter\n");
3417
3418 /* try to download image and nvram to the dongle */
fa20b911 3419 if (bus_if->state == BRCMF_BUS_DOWN) {
5b435de0
AS
3420 if (!(brcmf_sdbrcm_download_firmware(bus)))
3421 return -1;
3422 }
3423
712ac5b3 3424 if (!bus->sdiodev->bus_if->drvr)
5b435de0
AS
3425 return 0;
3426
3427 /* Start the watchdog timer */
80969836 3428 bus->sdcnt.tickcnt = 0;
5b435de0
AS
3429 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
3430
38b0b0dd 3431 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
3432
3433 /* Make sure backplane clock is on, needed to generate F2 interrupt */
3434 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3435 if (bus->clkstate != CLK_AVAIL)
3436 goto exit;
3437
3438 /* Force clocks on backplane to be sure F2 interrupt propagates */
45db339c
FL
3439 saveclk = brcmf_sdio_regrb(bus->sdiodev,
3440 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 3441 if (!err) {
3bba829f
FL
3442 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3443 (saveclk | SBSDIO_FORCE_HT), &err);
5b435de0
AS
3444 }
3445 if (err) {
5e8149f5 3446 brcmf_err("Failed to force clock for F2: err %d\n", err);
5b435de0
AS
3447 goto exit;
3448 }
3449
3450 /* Enable function 2 (frame transfers) */
3451 w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
58692750 3452 offsetof(struct sdpcmd_regs, tosbmailboxdata));
5b435de0
AS
3453 enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
3454
3bba829f 3455 brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
5b435de0
AS
3456
3457 timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
3458 ready = 0;
3459 while (enable != ready) {
45db339c
FL
3460 ready = brcmf_sdio_regrb(bus->sdiodev,
3461 SDIO_CCCR_IORx, NULL);
5b435de0
AS
3462 if (time_after(jiffies, timeout))
3463 break;
3464 else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
3465 /* prevent busy waiting if it takes too long */
3466 msleep_interruptible(20);
3467 }
3468
3469 brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
3470
3471 /* If F2 successfully enabled, set core and enable interrupts */
3472 if (ready == enable) {
3473 /* Set up the interrupt mask and enable interrupts */
3474 bus->hostintmask = HOSTINTMASK;
3475 w_sdreg32(bus, bus->hostintmask,
58692750 3476 offsetof(struct sdpcmd_regs, hostintmask));
5b435de0 3477
3bba829f 3478 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
c0e89f08 3479 } else {
5b435de0
AS
3480 /* Disable F2 again */
3481 enable = SDIO_FUNC_ENABLE_1;
3bba829f 3482 brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
c0e89f08 3483 ret = -ENODEV;
5b435de0
AS
3484 }
3485
4a3da990
PH
3486 if (brcmf_sdbrcm_sr_capable(bus)) {
3487 brcmf_sdbrcm_sr_init(bus);
3488 } else {
3489 /* Restore previous clock setting */
3490 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3491 saveclk, &err);
3492 }
5b435de0 3493
e2f93cc3 3494 if (ret == 0) {
ba89bf19 3495 ret = brcmf_sdio_intr_register(bus->sdiodev);
e2f93cc3 3496 if (ret != 0)
5e8149f5 3497 brcmf_err("intr register failed:%d\n", ret);
e2f93cc3
FL
3498 }
3499
5b435de0 3500 /* If we didn't come up, turn off backplane clock */
d9126e0c 3501 if (bus_if->state != BRCMF_BUS_DATA)
5b435de0
AS
3502 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
3503
3504exit:
38b0b0dd 3505 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3506
3507 return ret;
3508}
3509
3510void brcmf_sdbrcm_isr(void *arg)
3511{
e92eedf4 3512 struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
5b435de0
AS
3513
3514 brcmf_dbg(TRACE, "Enter\n");
3515
3516 if (!bus) {
5e8149f5 3517 brcmf_err("bus is null pointer, exiting\n");
5b435de0
AS
3518 return;
3519 }
3520
712ac5b3 3521 if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
5e8149f5 3522 brcmf_err("bus is down. we have nothing to do\n");
5b435de0
AS
3523 return;
3524 }
3525 /* Count the interrupt call */
80969836 3526 bus->sdcnt.intrcount++;
4531603a
FL
3527 if (in_interrupt())
3528 atomic_set(&bus->ipend, 1);
3529 else
3530 if (brcmf_sdio_intr_rstatus(bus)) {
5e8149f5 3531 brcmf_err("failed backplane access\n");
4531603a
FL
3532 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
3533 }
5b435de0 3534
5b435de0
AS
3535 /* Disable additional interrupts (is this needed now)? */
3536 if (!bus->intr)
5e8149f5 3537 brcmf_err("isr w/o interrupt configured!\n");
5b435de0 3538
fccfe930 3539 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 3540 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
3541}
3542
cad2b26b 3543static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
5b435de0 3544{
8ae74654 3545#ifdef DEBUG
cad2b26b 3546 struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
8ae74654 3547#endif /* DEBUG */
5b435de0
AS
3548
3549 brcmf_dbg(TIMER, "Enter\n");
3550
5b435de0 3551 /* Poll period: check device if appropriate. */
4a3da990
PH
3552 if (!bus->sr_enabled &&
3553 bus->poll && (++bus->polltick >= bus->pollrate)) {
5b435de0
AS
3554 u32 intstatus = 0;
3555
3556 /* Reset poll tick */
3557 bus->polltick = 0;
3558
3559 /* Check device if no interrupts */
80969836
AS
3560 if (!bus->intr ||
3561 (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
5b435de0 3562
fccfe930 3563 if (atomic_read(&bus->dpc_tskcnt) == 0) {
5b435de0 3564 u8 devpend;
fccfe930 3565
38b0b0dd 3566 sdio_claim_host(bus->sdiodev->func[1]);
45db339c
FL
3567 devpend = brcmf_sdio_regrb(bus->sdiodev,
3568 SDIO_CCCR_INTx,
3569 NULL);
38b0b0dd 3570 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3571 intstatus =
3572 devpend & (INTR_STATUS_FUNC1 |
3573 INTR_STATUS_FUNC2);
3574 }
3575
3576 /* If there is something, make like the ISR and
3577 schedule the DPC */
3578 if (intstatus) {
80969836 3579 bus->sdcnt.pollcnt++;
1d382273 3580 atomic_set(&bus->ipend, 1);
5b435de0 3581
fccfe930 3582 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 3583 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
3584 }
3585 }
3586
3587 /* Update interrupt tracking */
80969836 3588 bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
5b435de0 3589 }
8ae74654 3590#ifdef DEBUG
5b435de0 3591 /* Poll for console output periodically */
2def5c10 3592 if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
8d169aa0 3593 bus->console_interval != 0) {
5b435de0
AS
3594 bus->console.count += BRCMF_WD_POLL_MS;
3595 if (bus->console.count >= bus->console_interval) {
3596 bus->console.count -= bus->console_interval;
38b0b0dd 3597 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 3598 /* Make sure backplane clock is on */
4a3da990 3599 brcmf_sdbrcm_bus_sleep(bus, false, false);
5b435de0
AS
3600 if (brcmf_sdbrcm_readconsole(bus) < 0)
3601 /* stop on error */
3602 bus->console_interval = 0;
38b0b0dd 3603 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3604 }
3605 }
8ae74654 3606#endif /* DEBUG */
5b435de0
AS
3607
3608 /* On idle timeout clear activity flag and/or turn off clock */
3609 if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
3610 if (++bus->idlecount >= bus->idletime) {
3611 bus->idlecount = 0;
3612 if (bus->activity) {
3613 bus->activity = false;
3614 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
3615 } else {
4a3da990 3616 brcmf_dbg(SDIO, "idle\n");
38b0b0dd 3617 sdio_claim_host(bus->sdiodev->func[1]);
4a3da990 3618 brcmf_sdbrcm_bus_sleep(bus, true, false);
38b0b0dd 3619 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3620 }
3621 }
3622 }
3623
1d382273 3624 return (atomic_read(&bus->ipend) > 0);
5b435de0
AS
3625}
3626
f1e68c2e
FL
3627static void brcmf_sdio_dataworker(struct work_struct *work)
3628{
3629 struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
3630 datawork);
f1e68c2e 3631
fccfe930 3632 while (atomic_read(&bus->dpc_tskcnt)) {
f1e68c2e 3633 brcmf_sdbrcm_dpc(bus);
fccfe930 3634 atomic_dec(&bus->dpc_tskcnt);
f1e68c2e 3635 }
f1e68c2e
FL
3636}
3637
e92eedf4 3638static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
5b435de0
AS
3639{
3640 brcmf_dbg(TRACE, "Enter\n");
3641
3642 kfree(bus->rxbuf);
3643 bus->rxctl = bus->rxbuf = NULL;
3644 bus->rxlen = 0;
5b435de0
AS
3645}
3646
e92eedf4 3647static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
5b435de0
AS
3648{
3649 brcmf_dbg(TRACE, "Enter\n");
3650
b01a6b3c 3651 if (bus->sdiodev->bus_if->maxctl) {
5b435de0 3652 bus->rxblen =
b01a6b3c 3653 roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
5b435de0
AS
3654 ALIGNMENT) + BRCMF_SDALIGN;
3655 bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
3656 if (!(bus->rxbuf))
354b75bf 3657 return false;
5b435de0
AS
3658 }
3659
5b435de0 3660 return true;
5b435de0
AS
3661}
3662
5b435de0 3663static bool
e92eedf4 3664brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
5b435de0
AS
3665{
3666 u8 clkctl = 0;
3667 int err = 0;
3668 int reg_addr;
3669 u32 reg_val;
668761ac 3670 u32 drivestrength;
5b435de0
AS
3671
3672 bus->alp_only = true;
3673
38b0b0dd
FL
3674 sdio_claim_host(bus->sdiodev->func[1]);
3675
18aad4f8 3676 pr_debug("F1 signature read @0x18000000=0x%4x\n",
79ae3957 3677 brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
5b435de0
AS
3678
3679 /*
a97e4fc5 3680 * Force PLL off until brcmf_sdio_chip_attach()
5b435de0
AS
3681 * programs PLL control regs
3682 */
3683
3bba829f
FL
3684 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3685 BRCMF_INIT_CLKCTL1, &err);
5b435de0 3686 if (!err)
45db339c 3687 clkctl = brcmf_sdio_regrb(bus->sdiodev,
5b435de0
AS
3688 SBSDIO_FUNC1_CHIPCLKCSR, &err);
3689
3690 if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
5e8149f5 3691 brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
5b435de0
AS
3692 err, BRCMF_INIT_CLKCTL1, clkctl);
3693 goto fail;
3694 }
3695
a97e4fc5 3696 if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
5e8149f5 3697 brcmf_err("brcmf_sdio_chip_attach failed!\n");
5b435de0
AS
3698 goto fail;
3699 }
3700
4a3da990
PH
3701 if (brcmf_sdbrcm_kso_init(bus)) {
3702 brcmf_err("error enabling KSO\n");
3703 goto fail;
3704 }
3705
668761ac
HM
3706 if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
3707 drivestrength = bus->sdiodev->pdata->drive_strength;
3708 else
3709 drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3710 brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
5b435de0 3711
454d2a88 3712 /* Get info on the SOCRAM cores... */
5b435de0
AS
3713 bus->ramsize = bus->ci->ramsize;
3714 if (!(bus->ramsize)) {
5e8149f5 3715 brcmf_err("failed to find SOCRAM memory!\n");
5b435de0
AS
3716 goto fail;
3717 }
3718
1e9ab4dd
PH
3719 /* Set card control so an SDIO card reset does a WLAN backplane reset */
3720 reg_val = brcmf_sdio_regrb(bus->sdiodev,
3721 SDIO_CCCR_BRCM_CARDCTRL, &err);
3722 if (err)
3723 goto fail;
3724
3725 reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
3726
3727 brcmf_sdio_regwb(bus->sdiodev,
3728 SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
3729 if (err)
3730 goto fail;
3731
3732 /* set PMUControl so a backplane reset does PMU state reload */
3733 reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
3734 pmucontrol);
3735 reg_val = brcmf_sdio_regrl(bus->sdiodev,
3736 reg_addr,
3737 &err);
3738 if (err)
3739 goto fail;
3740
3741 reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
3742
3743 brcmf_sdio_regwl(bus->sdiodev,
3744 reg_addr,
3745 reg_val,
3746 &err);
3747 if (err)
3748 goto fail;
3749
5b435de0 3750
38b0b0dd
FL
3751 sdio_release_host(bus->sdiodev->func[1]);
3752
5b435de0
AS
3753 brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
3754
3755 /* Locate an appropriately-aligned portion of hdrbuf */
3756 bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
3757 BRCMF_SDALIGN);
3758
3759 /* Set the poll and/or interrupt flags */
3760 bus->intr = true;
3761 bus->poll = false;
3762 if (bus->poll)
3763 bus->pollrate = 1;
3764
3765 return true;
3766
3767fail:
38b0b0dd 3768 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3769 return false;
3770}
3771
e92eedf4 3772static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
5b435de0
AS
3773{
3774 brcmf_dbg(TRACE, "Enter\n");
3775
38b0b0dd
FL
3776 sdio_claim_host(bus->sdiodev->func[1]);
3777
5b435de0 3778 /* Disable F2 to clear any intermediate frame state on the dongle */
3bba829f
FL
3779 brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
3780 SDIO_FUNC_ENABLE_1, NULL);
5b435de0 3781
712ac5b3 3782 bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
5b435de0
AS
3783 bus->rxflow = false;
3784
3785 /* Done with backplane-dependent accesses, can drop clock... */
3bba829f 3786 brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
5b435de0 3787
38b0b0dd
FL
3788 sdio_release_host(bus->sdiodev->func[1]);
3789
5b435de0
AS
3790 /* ...and initialize clock/power states */
3791 bus->clkstate = CLK_SDONLY;
3792 bus->idletime = BRCMF_IDLE_INTERVAL;
3793 bus->idleclock = BRCMF_IDLE_ACTIVE;
3794
3795 /* Query the F2 block size, set roundup accordingly */
3796 bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
3797 bus->roundup = min(max_roundup, bus->blocksize);
3798
4a3da990
PH
3799 /* SR state */
3800 bus->sleeping = false;
3801 bus->sr_enabled = false;
3802
5b435de0
AS
3803 return true;
3804}
3805
3806static int
3807brcmf_sdbrcm_watchdog_thread(void *data)
3808{
e92eedf4 3809 struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
5b435de0
AS
3810
3811 allow_signal(SIGTERM);
3812 /* Run until signal received */
3813 while (1) {
3814 if (kthread_should_stop())
3815 break;
3816 if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
cad2b26b 3817 brcmf_sdbrcm_bus_watchdog(bus);
5b435de0 3818 /* Count the tick for reference */
80969836 3819 bus->sdcnt.tickcnt++;
5b435de0
AS
3820 } else
3821 break;
3822 }
3823 return 0;
3824}
3825
3826static void
3827brcmf_sdbrcm_watchdog(unsigned long data)
3828{
e92eedf4 3829 struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
5b435de0
AS
3830
3831 if (bus->watchdog_tsk) {
3832 complete(&bus->watchdog_wait);
3833 /* Reschedule the watchdog */
3834 if (bus->wd_timer_valid)
3835 mod_timer(&bus->timer,
3836 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
3837 }
3838}
3839
e92eedf4 3840static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
5b435de0
AS
3841{
3842 brcmf_dbg(TRACE, "Enter\n");
3843
3844 if (bus->ci) {
38b0b0dd 3845 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
3846 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3847 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
38b0b0dd 3848 sdio_release_host(bus->sdiodev->func[1]);
a8a6c045 3849 brcmf_sdio_chip_detach(&bus->ci);
5b435de0
AS
3850 if (bus->vars && bus->varsz)
3851 kfree(bus->vars);
3852 bus->vars = NULL;
3853 }
3854
3855 brcmf_dbg(TRACE, "Disconnected\n");
3856}
3857
3858/* Detach and free everything */
e92eedf4 3859static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
5b435de0
AS
3860{
3861 brcmf_dbg(TRACE, "Enter\n");
4fc0d016 3862
5b435de0
AS
3863 if (bus) {
3864 /* De-register interrupt handler */
ba89bf19 3865 brcmf_sdio_intr_unregister(bus->sdiodev);
5b435de0 3866
f1e68c2e 3867 cancel_work_sync(&bus->datawork);
37ac5780
HM
3868 if (bus->brcmf_wq)
3869 destroy_workqueue(bus->brcmf_wq);
f1e68c2e 3870
5f947ad9
FL
3871 if (bus->sdiodev->bus_if->drvr) {
3872 brcmf_detach(bus->sdiodev->dev);
5b435de0 3873 brcmf_sdbrcm_release_dongle(bus);
5b435de0
AS
3874 }
3875
3876 brcmf_sdbrcm_release_malloc(bus);
3877
3878 kfree(bus);
3879 }
3880
3881 brcmf_dbg(TRACE, "Disconnected\n");
3882}
3883
d9cb2596
AS
3884static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
3885 .stop = brcmf_sdbrcm_bus_stop,
3886 .init = brcmf_sdbrcm_bus_init,
3887 .txdata = brcmf_sdbrcm_bus_txdata,
3888 .txctl = brcmf_sdbrcm_bus_txctl,
3889 .rxctl = brcmf_sdbrcm_bus_rxctl,
e2432b67 3890 .gettxq = brcmf_sdbrcm_bus_gettxq,
d9cb2596
AS
3891};
3892
4175b88b 3893void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
5b435de0
AS
3894{
3895 int ret;
e92eedf4 3896 struct brcmf_sdio *bus;
bbfd6a66
FL
3897 struct brcmf_bus_dcmd *dlst;
3898 u32 dngl_txglom;
cb7f7968 3899 u32 txglomalign = 0;
bbfd6a66 3900 u8 idx;
5b435de0 3901
5b435de0
AS
3902 brcmf_dbg(TRACE, "Enter\n");
3903
3904 /* We make an assumption about address window mappings:
3905 * regsva == SI_ENUM_BASE*/
3906
3907 /* Allocate private bus interface state */
e92eedf4 3908 bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
5b435de0
AS
3909 if (!bus)
3910 goto fail;
3911
3912 bus->sdiodev = sdiodev;
3913 sdiodev->bus = bus;
b83db862 3914 skb_queue_head_init(&bus->glom);
5b435de0
AS
3915 bus->txbound = BRCMF_TXBOUND;
3916 bus->rxbound = BRCMF_RXBOUND;
3917 bus->txminmax = BRCMF_TXMINMAX;
6bc52319 3918 bus->tx_seq = SDPCM_SEQ_WRAP - 1;
5b435de0 3919
37ac5780
HM
3920 INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
3921 bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
3922 if (bus->brcmf_wq == NULL) {
5e8149f5 3923 brcmf_err("insufficient memory to create txworkqueue\n");
37ac5780
HM
3924 goto fail;
3925 }
3926
5b435de0
AS
3927 /* attempt to attach to the dongle */
3928 if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
5e8149f5 3929 brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
5b435de0
AS
3930 goto fail;
3931 }
3932
dd43a01c 3933 spin_lock_init(&bus->rxctl_lock);
5b435de0
AS
3934 spin_lock_init(&bus->txqlock);
3935 init_waitqueue_head(&bus->ctrl_wait);
3936 init_waitqueue_head(&bus->dcmd_resp_wait);
3937
3938 /* Set up the watchdog timer */
3939 init_timer(&bus->timer);
3940 bus->timer.data = (unsigned long)bus;
3941 bus->timer.function = brcmf_sdbrcm_watchdog;
3942
5b435de0
AS
3943 /* Initialize watchdog thread */
3944 init_completion(&bus->watchdog_wait);
3945 bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
3946 bus, "brcmf_watchdog");
3947 if (IS_ERR(bus->watchdog_tsk)) {
02f77195 3948 pr_warn("brcmf_watchdog thread failed to start\n");
5b435de0
AS
3949 bus->watchdog_tsk = NULL;
3950 }
3951 /* Initialize DPC thread */
fccfe930 3952 atomic_set(&bus->dpc_tskcnt, 0);
5b435de0 3953
a9ffda88 3954 /* Assign bus interface call back */
d9cb2596
AS
3955 bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
3956 bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
75d907d3
AS
3957 bus->sdiodev->bus_if->chip = bus->ci->chip;
3958 bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
d9cb2596 3959
706478cb
FL
3960 /* default sdio bus header length for tx packet */
3961 bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
3962
3963 /* Attach to the common layer, reserve hdr space */
3964 ret = brcmf_attach(bus->tx_hdrlen, bus->sdiodev->dev);
712ac5b3 3965 if (ret != 0) {
5e8149f5 3966 brcmf_err("brcmf_attach failed\n");
5b435de0
AS
3967 goto fail;
3968 }
3969
3970 /* Allocate buffers */
3971 if (!(brcmf_sdbrcm_probe_malloc(bus))) {
5e8149f5 3972 brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
5b435de0
AS
3973 goto fail;
3974 }
3975
3976 if (!(brcmf_sdbrcm_probe_init(bus))) {
5e8149f5 3977 brcmf_err("brcmf_sdbrcm_probe_init failed\n");
5b435de0
AS
3978 goto fail;
3979 }
3980
80969836 3981 brcmf_sdio_debugfs_create(bus);
5b435de0
AS
3982 brcmf_dbg(INFO, "completed!!\n");
3983
bbfd6a66
FL
3984 /* sdio bus core specific dcmd */
3985 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
3986 dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
c3d2bc35
FL
3987 if (dlst) {
3988 if (bus->ci->c_inf[idx].rev < 12) {
3989 /* for sdio core rev < 12, disable txgloming */
3990 dngl_txglom = 0;
3991 dlst->name = "bus:txglom";
3992 dlst->param = (char *)&dngl_txglom;
3993 dlst->param_len = sizeof(u32);
3994 } else {
3995 /* otherwise, set txglomalign */
cb7f7968
FL
3996 if (sdiodev->pdata)
3997 txglomalign = sdiodev->pdata->sd_sgentry_align;
3998 /* SDIO ADMA requires at least 32 bit alignment */
3999 if (txglomalign < 4)
4000 txglomalign = 4;
c3d2bc35 4001 dlst->name = "bus:txglomalign";
cb7f7968 4002 dlst->param = (char *)&txglomalign;
c3d2bc35
FL
4003 dlst->param_len = sizeof(u32);
4004 }
bbfd6a66
FL
4005 list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
4006 }
4007
5b435de0 4008 /* if firmware path present try to download and bring up bus */
ed683c98 4009 ret = brcmf_bus_start(bus->sdiodev->dev);
5b435de0 4010 if (ret != 0) {
5e8149f5 4011 brcmf_err("dongle is not responding\n");
1799ddf1 4012 goto fail;
5b435de0 4013 }
15d45b6f 4014
5b435de0
AS
4015 return bus;
4016
4017fail:
4018 brcmf_sdbrcm_release(bus);
4019 return NULL;
4020}
4021
4022void brcmf_sdbrcm_disconnect(void *ptr)
4023{
e92eedf4 4024 struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
5b435de0
AS
4025
4026 brcmf_dbg(TRACE, "Enter\n");
4027
4028 if (bus)
4029 brcmf_sdbrcm_release(bus);
4030
4031 brcmf_dbg(TRACE, "Disconnected\n");
4032}
4033
5b435de0 4034void
e92eedf4 4035brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
5b435de0 4036{
5b435de0 4037 /* Totally stop the timer */
23677ce3 4038 if (!wdtick && bus->wd_timer_valid) {
5b435de0
AS
4039 del_timer_sync(&bus->timer);
4040 bus->wd_timer_valid = false;
4041 bus->save_ms = wdtick;
4042 return;
4043 }
4044
ece960ea 4045 /* don't start the wd until fw is loaded */
712ac5b3 4046 if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
ece960ea
FL
4047 return;
4048
5b435de0
AS
4049 if (wdtick) {
4050 if (bus->save_ms != BRCMF_WD_POLL_MS) {
23677ce3 4051 if (bus->wd_timer_valid)
5b435de0
AS
4052 /* Stop timer and restart at new value */
4053 del_timer_sync(&bus->timer);
4054
4055 /* Create timer again when watchdog period is
4056 dynamically changed or in the first instance
4057 */
4058 bus->timer.expires =
4059 jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
4060 add_timer(&bus->timer);
4061
4062 } else {
4063 /* Re arm the timer, at last watchdog period */
4064 mod_timer(&bus->timer,
4065 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
4066 }
4067
4068 bus->wd_timer_valid = true;
4069 bus->save_ms = wdtick;
4070 }
4071}