]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/wireless/brcm80211/brcmfmac/sdio.c
brcmfmac: avoid runtime-pm for sdio host controller
[mirror_ubuntu-artful-kernel.git] / drivers / net / wireless / brcm80211 / brcmfmac / sdio.c
CommitLineData
5b435de0
AS
1/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/kthread.h>
20#include <linux/printk.h>
21#include <linux/pci_ids.h>
22#include <linux/netdevice.h>
23#include <linux/interrupt.h>
24#include <linux/sched.h>
25#include <linux/mmc/sdio.h>
cb7cf7be 26#include <linux/mmc/sdio_ids.h>
5b435de0
AS
27#include <linux/mmc/sdio_func.h>
28#include <linux/mmc/card.h>
29#include <linux/semaphore.h>
30#include <linux/firmware.h>
b7a57e76 31#include <linux/module.h>
99ba15cd 32#include <linux/bcma/bcma.h>
4fc0d016 33#include <linux/debugfs.h>
8dc01811 34#include <linux/vmalloc.h>
668761ac 35#include <linux/platform_data/brcmfmac-sdio.h>
8da9d2c8 36#include <linux/moduleparam.h>
5b435de0
AS
37#include <asm/unaligned.h>
38#include <defs.h>
39#include <brcmu_wifi.h>
40#include <brcmu_utils.h>
41#include <brcm_hw_ids.h>
42#include <soc.h>
888bf76e 43#include "sdio.h"
20c9c9bc 44#include "chip.h"
dabedab9 45#include "firmware.h"
5b435de0 46
4dd8b26a
HM
47#define DCMD_RESP_TIMEOUT 2000 /* In milli second */
48#define CTL_DONE_TIMEOUT 2000 /* In milli second */
5b435de0 49
8ae74654 50#ifdef DEBUG
5b435de0
AS
51
52#define BRCMF_TRAP_INFO_SIZE 80
53
54#define CBUF_LEN (128)
55
4fc0d016
AS
56/* Device console log buffer state */
57#define CONSOLE_BUFFER_MAX 2024
58
5b435de0
AS
59struct rte_log_le {
60 __le32 buf; /* Can't be pointer on (64-bit) hosts */
61 __le32 buf_size;
62 __le32 idx;
63 char *_buf_compat; /* Redundant pointer for backward compat. */
64};
65
66struct rte_console {
67 /* Virtual UART
68 * When there is no UART (e.g. Quickturn),
69 * the host should write a complete
70 * input line directly into cbuf and then write
71 * the length into vcons_in.
72 * This may also be used when there is a real UART
73 * (at risk of conflicting with
74 * the real UART). vcons_out is currently unused.
75 */
76 uint vcons_in;
77 uint vcons_out;
78
79 /* Output (logging) buffer
80 * Console output is written to a ring buffer log_buf at index log_idx.
81 * The host may read the output when it sees log_idx advance.
82 * Output will be lost if the output wraps around faster than the host
83 * polls.
84 */
85 struct rte_log_le log_le;
86
87 /* Console input line buffer
88 * Characters are read one at a time into cbuf
89 * until <CR> is received, then
90 * the buffer is processed as a command line.
91 * Also used for virtual UART.
92 */
93 uint cbuf_idx;
94 char cbuf[CBUF_LEN];
95};
96
8ae74654 97#endif /* DEBUG */
5b435de0
AS
98#include <chipcommon.h>
99
d14f78b9 100#include "bus.h"
a8e8ed34 101#include "debug.h"
40c1c249 102#include "tracepoint.h"
5b435de0
AS
103
104#define TXQLEN 2048 /* bulk tx queue length */
105#define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
106#define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
107#define PRIOMASK 7
108
109#define TXRETRIES 2 /* # of retries for tx frames */
110
111#define BRCMF_RXBOUND 50 /* Default for max rx frames in
112 one scheduling */
113
114#define BRCMF_TXBOUND 20 /* Default for max tx frames in
115 one scheduling */
116
117#define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
118
119#define MEMBLOCK 2048 /* Block size used for downloading
120 of dongle image */
121#define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
122 biggest possible glom */
123
124#define BRCMF_FIRSTREAD (1 << 6)
125
126
127/* SBSDIO_DEVICE_CTL */
128
129/* 1: device will assert busy signal when receiving CMD53 */
130#define SBSDIO_DEVCTL_SETBUSY 0x01
131/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
132#define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
133/* 1: mask all interrupts to host except the chipActive (rev 8) */
134#define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
135/* 1: isolate internal sdio signals, put external pads in tri-state; requires
136 * sdio bus power cycle to clear (rev 9) */
137#define SBSDIO_DEVCTL_PADS_ISO 0x08
138/* Force SD->SB reset mapping (rev 11) */
139#define SBSDIO_DEVCTL_SB_RST_CTL 0x30
140/* Determined by CoreControl bit */
141#define SBSDIO_DEVCTL_RST_CORECTL 0x00
142/* Force backplane reset */
143#define SBSDIO_DEVCTL_RST_BPRESET 0x10
144/* Force no backplane reset */
145#define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
146
5b435de0
AS
147/* direct(mapped) cis space */
148
149/* MAPPED common CIS address */
150#define SBSDIO_CIS_BASE_COMMON 0x1000
151/* maximum bytes in one CIS */
152#define SBSDIO_CIS_SIZE_LIMIT 0x200
153/* cis offset addr is < 17 bits */
154#define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
155
156/* manfid tuple length, include tuple, link bytes */
157#define SBSDIO_CIS_MANFID_TUPLE_LEN 6
158
cb7cf7be
AS
159#define CORE_BUS_REG(base, field) \
160 (base + offsetof(struct sdpcmd_regs, field))
161
162/* SDIO function 1 register CHIPCLKCSR */
163/* Force ALP request to backplane */
164#define SBSDIO_FORCE_ALP 0x01
165/* Force HT request to backplane */
166#define SBSDIO_FORCE_HT 0x02
167/* Force ILP request to backplane */
168#define SBSDIO_FORCE_ILP 0x04
169/* Make ALP ready (power up xtal) */
170#define SBSDIO_ALP_AVAIL_REQ 0x08
171/* Make HT ready (power up PLL) */
172#define SBSDIO_HT_AVAIL_REQ 0x10
173/* Squelch clock requests from HW */
174#define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
175/* Status: ALP is ready */
176#define SBSDIO_ALP_AVAIL 0x40
177/* Status: HT is ready */
178#define SBSDIO_HT_AVAIL 0x80
8a385ba5 179#define SBSDIO_CSR_MASK 0x1F
cb7cf7be
AS
180#define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
181#define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
182#define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
183#define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
184#define SBSDIO_CLKAV(regval, alponly) \
185 (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
186
5b435de0
AS
187/* intstatus */
188#define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
189#define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
190#define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
191#define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
192#define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
193#define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
194#define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
195#define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
196#define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
197#define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
198#define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
199#define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
200#define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
201#define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
202#define I_PC (1 << 10) /* descriptor error */
203#define I_PD (1 << 11) /* data error */
204#define I_DE (1 << 12) /* Descriptor protocol Error */
205#define I_RU (1 << 13) /* Receive descriptor Underflow */
206#define I_RO (1 << 14) /* Receive fifo Overflow */
207#define I_XU (1 << 15) /* Transmit fifo Underflow */
208#define I_RI (1 << 16) /* Receive Interrupt */
209#define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
210#define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
211#define I_XI (1 << 24) /* Transmit Interrupt */
212#define I_RF_TERM (1 << 25) /* Read Frame Terminate */
213#define I_WF_TERM (1 << 26) /* Write Frame Terminate */
214#define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
215#define I_SBINT (1 << 28) /* sbintstatus Interrupt */
216#define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
217#define I_SRESET (1 << 30) /* CCCR RES interrupt */
218#define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
219#define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
220#define I_DMA (I_RI | I_XI | I_ERRORS)
221
222/* corecontrol */
223#define CC_CISRDY (1 << 0) /* CIS Ready */
224#define CC_BPRESEN (1 << 1) /* CCCR RES signal */
225#define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
226#define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
227#define CC_XMTDATAAVAIL_MODE (1 << 4)
228#define CC_XMTDATAAVAIL_CTRL (1 << 5)
229
230/* SDA_FRAMECTRL */
231#define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
232#define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
233#define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
234#define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
235
5b435de0
AS
236/*
237 * Software allocation of To SB Mailbox resources
238 */
239
240/* tosbmailbox bits corresponding to intstatus bits */
241#define SMB_NAK (1 << 0) /* Frame NAK */
242#define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
243#define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
244#define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
245
246/* tosbmailboxdata */
247#define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
248
249/*
250 * Software allocation of To Host Mailbox resources
251 */
252
253/* intstatus bits */
254#define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
255#define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
256#define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
257#define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
258
259/* tohostmailboxdata */
260#define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
261#define HMB_DATA_DEVREADY 2 /* talk to host after enable */
262#define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
263#define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
264
265#define HMB_DATA_FCDATA_MASK 0xff000000
266#define HMB_DATA_FCDATA_SHIFT 24
267
268#define HMB_DATA_VERSION_MASK 0x00ff0000
269#define HMB_DATA_VERSION_SHIFT 16
270
271/*
272 * Software-defined protocol header
273 */
274
275/* Current protocol version */
276#define SDPCM_PROT_VERSION 4
277
5b435de0
AS
278/*
279 * Shared structure between dongle and the host.
280 * The structure contains pointers to trap or assert information.
281 */
4fc0d016 282#define SDPCM_SHARED_VERSION 0x0003
5b435de0
AS
283#define SDPCM_SHARED_VERSION_MASK 0x00FF
284#define SDPCM_SHARED_ASSERT_BUILT 0x0100
285#define SDPCM_SHARED_ASSERT 0x0200
286#define SDPCM_SHARED_TRAP 0x0400
287
288/* Space for header read, limit for data packets */
289#define MAX_HDR_READ (1 << 6)
290#define MAX_RX_DATASZ 2048
291
5b435de0
AS
292/* Bump up limit on waiting for HT to account for first startup;
293 * if the image is doing a CRC calculation before programming the PMU
294 * for HT availability, it could take a couple hundred ms more, so
295 * max out at a 1 second (1000000us).
296 */
297#undef PMU_MAX_TRANSITION_DLY
298#define PMU_MAX_TRANSITION_DLY 1000000
299
300/* Value for ChipClockCSR during initial setup */
301#define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
302 SBSDIO_ALP_AVAIL_REQ)
303
304/* Flags for SDH calls */
305#define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
306
382a9e0f
FL
307#define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
308 * when idle
309 */
310#define BRCMF_IDLE_INTERVAL 1
311
4a3da990
PH
312#define KSO_WAIT_US 50
313#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
314
5b435de0
AS
315/*
316 * Conversion of 802.1D priority to precedence level
317 */
318static uint prio2prec(u32 prio)
319{
320 return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
321 (prio^2) : prio;
322}
323
8ae74654 324#ifdef DEBUG
5b435de0
AS
325/* Device console log buffer state */
326struct brcmf_console {
327 uint count; /* Poll interval msec counter */
328 uint log_addr; /* Log struct address (fixed) */
329 struct rte_log_le log_le; /* Log struct (host copy) */
330 uint bufsize; /* Size of log buffer */
331 u8 *buf; /* Log buffer (host copy) */
332 uint last; /* Last buffer read index */
333};
4fc0d016
AS
334
335struct brcmf_trap_info {
336 __le32 type;
337 __le32 epc;
338 __le32 cpsr;
339 __le32 spsr;
340 __le32 r0; /* a1 */
341 __le32 r1; /* a2 */
342 __le32 r2; /* a3 */
343 __le32 r3; /* a4 */
344 __le32 r4; /* v1 */
345 __le32 r5; /* v2 */
346 __le32 r6; /* v3 */
347 __le32 r7; /* v4 */
348 __le32 r8; /* v5 */
349 __le32 r9; /* sb/v6 */
350 __le32 r10; /* sl/v7 */
351 __le32 r11; /* fp/v8 */
352 __le32 r12; /* ip */
353 __le32 r13; /* sp */
354 __le32 r14; /* lr */
355 __le32 pc; /* r15 */
356};
8ae74654 357#endif /* DEBUG */
5b435de0
AS
358
359struct sdpcm_shared {
360 u32 flags;
361 u32 trap_addr;
362 u32 assert_exp_addr;
363 u32 assert_file_addr;
364 u32 assert_line;
365 u32 console_addr; /* Address of struct rte_console */
366 u32 msgtrace_addr;
367 u8 tag[32];
4fc0d016 368 u32 brpt_addr;
5b435de0
AS
369};
370
371struct sdpcm_shared_le {
372 __le32 flags;
373 __le32 trap_addr;
374 __le32 assert_exp_addr;
375 __le32 assert_file_addr;
376 __le32 assert_line;
377 __le32 console_addr; /* Address of struct rte_console */
378 __le32 msgtrace_addr;
379 u8 tag[32];
4fc0d016 380 __le32 brpt_addr;
5b435de0
AS
381};
382
6bc52319
FL
383/* dongle SDIO bus specific header info */
384struct brcmf_sdio_hdrinfo {
4754fcee
FL
385 u8 seq_num;
386 u8 channel;
387 u16 len;
388 u16 len_left;
389 u16 len_nxtfrm;
390 u8 dat_offset;
8da9d2c8
FL
391 bool lastfrm;
392 u16 tail_pad;
4754fcee 393};
5b435de0 394
82d957e0
AS
395/*
396 * hold counter variables
397 */
398struct brcmf_sdio_count {
399 uint intrcount; /* Count of device interrupt callbacks */
400 uint lastintrs; /* Count as of last watchdog timer */
401 uint pollcnt; /* Count of active polls */
402 uint regfails; /* Count of R_REG failures */
403 uint tx_sderrs; /* Count of tx attempts with sd errors */
404 uint fcqueued; /* Tx packets that got queued */
405 uint rxrtx; /* Count of rtx requests (NAK to dongle) */
406 uint rx_toolong; /* Receive frames too long to receive */
407 uint rxc_errors; /* SDIO errors when reading control frames */
408 uint rx_hdrfail; /* SDIO errors on header reads */
409 uint rx_badhdr; /* Bad received headers (roosync?) */
410 uint rx_badseq; /* Mismatched rx sequence number */
411 uint fc_rcvd; /* Number of flow-control events received */
412 uint fc_xoff; /* Number which turned on flow-control */
413 uint fc_xon; /* Number which turned off flow-control */
414 uint rxglomfail; /* Failed deglom attempts */
415 uint rxglomframes; /* Number of glom frames (superframes) */
416 uint rxglompkts; /* Number of packets from glom frames */
417 uint f2rxhdrs; /* Number of header reads */
418 uint f2rxdata; /* Number of frame data reads */
419 uint f2txdata; /* Number of f2 frame writes */
420 uint f1regdata; /* Number of f1 register accesses */
421 uint tickcnt; /* Number of watchdog been schedule */
422 ulong tx_ctlerrs; /* Err of sending ctrl frames */
423 ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
424 ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
425 ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
426 ulong rx_readahead_cnt; /* packets where header read-ahead was used */
427};
428
5b435de0 429/* misc chip info needed by some of the routines */
5b435de0 430/* Private data for SDIO bus interaction */
e92eedf4 431struct brcmf_sdio {
5b435de0 432 struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
9cf218fc 433 struct brcmf_chip *ci; /* Chip info struct */
5b435de0 434
5b435de0 435 u32 hostintmask; /* Copy of Host Interrupt Mask */
4531603a
FL
436 atomic_t intstatus; /* Intstatus bits (events) pending */
437 atomic_t fcstate; /* State of dongle flow-control */
5b435de0
AS
438
439 uint blocksize; /* Block size of SDIO transfers */
440 uint roundup; /* Max roundup limit */
441
442 struct pktq txq; /* Queue length used for flow-control */
443 u8 flowcontrol; /* per prio flow control bitmask */
444 u8 tx_seq; /* Transmit sequence number (next) */
445 u8 tx_max; /* Maximum transmit sequence allowed */
446
9b2d2f2a 447 u8 *hdrbuf; /* buffer for handling rx frame */
5b435de0 448 u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
5b435de0 449 u8 rx_seq; /* Receive sequence number (expected) */
6bc52319 450 struct brcmf_sdio_hdrinfo cur_read;
4754fcee 451 /* info of current read frame */
5b435de0 452 bool rxskip; /* Skip receive (awaiting NAK ACK) */
4754fcee 453 bool rxpending; /* Data frame pending in dongle */
5b435de0
AS
454
455 uint rxbound; /* Rx frames to read before resched */
456 uint txbound; /* Tx frames to send before resched */
457 uint txminmax;
458
459 struct sk_buff *glomd; /* Packet containing glomming descriptor */
b83db862 460 struct sk_buff_head glom; /* Packet list for glommed superframe */
5b435de0
AS
461 uint glomerr; /* Glom packet read errors */
462
463 u8 *rxbuf; /* Buffer for receiving control packets */
464 uint rxblen; /* Allocated length of rxbuf */
465 u8 *rxctl; /* Aligned pointer into rxbuf */
dd43a01c 466 u8 *rxctl_orig; /* pointer for freeing rxctl */
5b435de0 467 uint rxlen; /* Length of valid data in buffer */
dd43a01c 468 spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
5b435de0
AS
469
470 u8 sdpcm_ver; /* Bus protocol reported by dongle */
471
472 bool intr; /* Use interrupts */
473 bool poll; /* Use polling */
1d382273 474 atomic_t ipend; /* Device interrupt is pending */
5b435de0
AS
475 uint spurious; /* Count of spurious interrupts */
476 uint pollrate; /* Ticks between device polls */
477 uint polltick; /* Tick counter */
5b435de0 478
8ae74654 479#ifdef DEBUG
5b435de0
AS
480 uint console_interval;
481 struct brcmf_console console; /* Console output polling support */
482 uint console_addr; /* Console address from shared struct */
8ae74654 483#endif /* DEBUG */
5b435de0 484
5b435de0 485 uint clkstate; /* State of sd and backplane clock(s) */
5b435de0 486 s32 idletime; /* Control for activity timeout */
b441ba8d
HM
487 s32 idlecount; /* Activity timeout counter */
488 s32 idleclock; /* How to set bus driver when idle */
5b435de0
AS
489 bool rxflow_mode; /* Rx flow control mode */
490 bool rxflow; /* Is rx flow control on */
491 bool alp_only; /* Don't use HT clock (ALP only) */
5b435de0 492
5b435de0 493 u8 *ctrl_frame_buf;
fed7ec44 494 u16 ctrl_frame_len;
5b435de0 495 bool ctrl_frame_stat;
4dd8b26a 496 int ctrl_frame_err;
5b435de0 497
fed7ec44 498 spinlock_t txq_lock; /* protect bus->txq */
5b435de0
AS
499 wait_queue_head_t ctrl_wait;
500 wait_queue_head_t dcmd_resp_wait;
501
502 struct timer_list timer;
503 struct completion watchdog_wait;
504 struct task_struct *watchdog_tsk;
505 bool wd_timer_valid;
506 uint save_ms;
507
f1e68c2e
FL
508 struct workqueue_struct *brcmf_wq;
509 struct work_struct datawork;
fccfe930 510 atomic_t dpc_tskcnt;
b441ba8d 511 atomic_t dpc_running;
5b435de0 512
c8bf3484 513 bool txoff; /* Transmit flow-controlled */
80969836 514 struct brcmf_sdio_count sdcnt;
4a3da990 515 bool sr_enabled; /* SaveRestore enabled */
99824643 516 bool sleeping;
706478cb
FL
517
518 u8 tx_hdrlen; /* sdio bus header length for tx packet */
8da9d2c8 519 bool txglom; /* host tx glomming enable flag */
e217d1c8
AS
520 u16 head_align; /* buffer pointer alignment */
521 u16 sgentry_align; /* scatter-gather buffer alignment */
5b435de0
AS
522};
523
5b435de0
AS
524/* clkstate */
525#define CLK_NONE 0
526#define CLK_SDONLY 1
4a3da990 527#define CLK_PENDING 2
5b435de0
AS
528#define CLK_AVAIL 3
529
8ae74654 530#ifdef DEBUG
5b435de0 531static int qcount[NUMPRIO];
8ae74654 532#endif /* DEBUG */
5b435de0 533
668761ac 534#define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
5b435de0
AS
535
536#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
537
538/* Retry count for register access failures */
539static const uint retry_limit = 2;
540
541/* Limit on rounding up frames */
542static const uint max_roundup = 512;
543
544#define ALIGNMENT 4
545
9d7d6f95
FL
546enum brcmf_sdio_frmtype {
547 BRCMF_SDIO_FT_NORMAL,
548 BRCMF_SDIO_FT_SUPER,
549 BRCMF_SDIO_FT_SUB,
550};
551
65d80d0b
AS
552#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
553
554/* SDIO Pad drive strength to select value mappings */
555struct sdiod_drive_str {
556 u8 strength; /* Pad Drive Strength in mA */
557 u8 sel; /* Chip-specific select value */
558};
559
560/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
561static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
562 {32, 0x6},
563 {26, 0x7},
564 {22, 0x4},
565 {16, 0x5},
566 {12, 0x2},
567 {8, 0x3},
568 {4, 0x0},
569 {0, 0x1}
570};
571
572/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
573static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
574 {6, 0x7},
575 {5, 0x6},
576 {4, 0x5},
577 {3, 0x4},
578 {2, 0x2},
579 {1, 0x1},
580 {0, 0x0}
581};
582
583/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
584static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
585 {3, 0x3},
586 {2, 0x2},
587 {1, 0x1},
588 {0, 0x0} };
589
590/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
591static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
592 {16, 0x7},
593 {12, 0x5},
594 {8, 0x3},
595 {4, 0x1}
596};
597
f2c44fe7
HM
598#define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
599#define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
600#define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
601#define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
602#define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
603#define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
604#define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
605#define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
606#define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
607#define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
608#define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
609#define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
8b3a38da
AS
610#define BCM43340_FIRMWARE_NAME "brcm/brcmfmac43340-sdio.bin"
611#define BCM43340_NVRAM_NAME "brcm/brcmfmac43340-sdio.txt"
f2c44fe7
HM
612#define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
613#define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
11e69c36
AS
614#define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
615#define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
bed89b64
FL
616#define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
617#define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
9c510265
SAD
618#define BCM4345_FIRMWARE_NAME "brcm/brcmfmac4345-sdio.bin"
619#define BCM4345_NVRAM_NAME "brcm/brcmfmac4345-sdio.txt"
a797ca1e
FL
620#define BCM4354_FIRMWARE_NAME "brcm/brcmfmac4354-sdio.bin"
621#define BCM4354_NVRAM_NAME "brcm/brcmfmac4354-sdio.txt"
f2c44fe7
HM
622
623MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
624MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
625MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
626MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
627MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
628MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
629MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
630MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
631MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
632MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
633MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
634MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
8b3a38da
AS
635MODULE_FIRMWARE(BCM43340_FIRMWARE_NAME);
636MODULE_FIRMWARE(BCM43340_NVRAM_NAME);
f2c44fe7
HM
637MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
638MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
11e69c36
AS
639MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
640MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
bed89b64
FL
641MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
642MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
9c510265
SAD
643MODULE_FIRMWARE(BCM4345_FIRMWARE_NAME);
644MODULE_FIRMWARE(BCM4345_NVRAM_NAME);
a797ca1e
FL
645MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
646MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
f2c44fe7
HM
647
648struct brcmf_firmware_names {
649 u32 chipid;
650 u32 revmsk;
651 const char *bin;
652 const char *nv;
653};
654
655enum brcmf_firmware_type {
656 BRCMF_FIRMWARE_BIN,
657 BRCMF_FIRMWARE_NVRAM
658};
659
660#define BRCMF_FIRMWARE_NVRAM(name) \
661 name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
662
663static const struct brcmf_firmware_names brcmf_fwname_data[] = {
5779ae6a
HM
664 { BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
665 { BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
666 { BRCM_CC_43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
667 { BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
668 { BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
669 { BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
8b3a38da 670 { BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43340) },
5779ae6a
HM
671 { BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
672 { BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
673 { BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
9c510265 674 { BRCM_CC_4345_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4345) },
5779ae6a 675 { BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
f2c44fe7
HM
676};
677
c1b20532
DK
678static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
679 struct brcmf_sdio_dev *sdiodev)
f2c44fe7 680{
bd0e1b1d 681 int i;
46de0683 682 char end;
f2c44fe7
HM
683
684 for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
bd0e1b1d 685 if (brcmf_fwname_data[i].chipid == ci->chip &&
c1b20532
DK
686 brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
687 break;
f2c44fe7 688 }
c1b20532
DK
689
690 if (i == ARRAY_SIZE(brcmf_fwname_data)) {
691 brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
692 return -ENODEV;
693 }
694
695 /* check if firmware path is provided by module parameter */
696 if (brcmf_firmware_path[0] != '\0') {
59dfdd92
RS
697 strlcpy(sdiodev->fw_name, brcmf_firmware_path,
698 sizeof(sdiodev->fw_name));
699 strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
700 sizeof(sdiodev->nvram_name));
46de0683
DK
701
702 end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
703 if (end != '/') {
59dfdd92
RS
704 strlcat(sdiodev->fw_name, "/",
705 sizeof(sdiodev->fw_name));
706 strlcat(sdiodev->nvram_name, "/",
707 sizeof(sdiodev->nvram_name));
46de0683 708 }
c1b20532 709 }
59dfdd92
RS
710 strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
711 sizeof(sdiodev->fw_name));
712 strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
713 sizeof(sdiodev->nvram_name));
c1b20532
DK
714
715 return 0;
f2c44fe7
HM
716}
717
5b435de0
AS
718static void pkt_align(struct sk_buff *p, int len, int align)
719{
720 uint datalign;
721 datalign = (unsigned long)(p->data);
722 datalign = roundup(datalign, (align)) - datalign;
723 if (datalign)
724 skb_pull(p, datalign);
725 __skb_trim(p, len);
726}
727
728/* To check if there's window offered */
e92eedf4 729static bool data_ok(struct brcmf_sdio *bus)
5b435de0
AS
730{
731 return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
732 ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
733}
734
735/*
736 * Reads a register in the SDIO hardware block. This block occupies a series of
737 * adresses on the 32 bit backplane bus.
738 */
cb7cf7be 739static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
5b435de0 740{
cb7cf7be 741 struct brcmf_core *core;
79ae3957 742 int ret;
58692750 743
cb7cf7be
AS
744 core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
745 *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
58692750
FL
746
747 return ret;
5b435de0
AS
748}
749
cb7cf7be 750static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
5b435de0 751{
cb7cf7be 752 struct brcmf_core *core;
e13ce26b 753 int ret;
58692750 754
cb7cf7be
AS
755 core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
756 brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
58692750
FL
757
758 return ret;
5b435de0
AS
759}
760
4a3da990 761static int
82d7f3c1 762brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
4a3da990
PH
763{
764 u8 wr_val = 0, rd_val, cmp_val, bmask;
765 int err = 0;
766 int try_cnt = 0;
767
8a385ba5 768 brcmf_dbg(TRACE, "Enter: on=%d\n", on);
4a3da990
PH
769
770 wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
771 /* 1st KSO write goes to AOS wake up core if device is asleep */
a39be27b
AS
772 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
773 wr_val, &err);
4a3da990
PH
774
775 if (on) {
776 /* device WAKEUP through KSO:
777 * write bit 0 & read back until
778 * both bits 0 (kso bit) & 1 (dev on status) are set
779 */
780 cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
781 SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
782 bmask = cmp_val;
783 usleep_range(2000, 3000);
784 } else {
785 /* Put device to sleep, turn off KSO */
786 cmp_val = 0;
787 /* only check for bit0, bit1(dev on status) may not
788 * get cleared right away
789 */
790 bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
791 }
792
793 do {
794 /* reliable KSO bit set/clr:
795 * the sdiod sleep write access is synced to PMU 32khz clk
796 * just one write attempt may fail,
797 * read it back until it matches written value
798 */
a39be27b
AS
799 rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
800 &err);
4a3da990
PH
801 if (((rd_val & bmask) == cmp_val) && !err)
802 break;
8a385ba5 803
4a3da990 804 udelay(KSO_WAIT_US);
a39be27b
AS
805 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
806 wr_val, &err);
4a3da990
PH
807 } while (try_cnt++ < MAX_KSO_ATTEMPTS);
808
8a385ba5
AS
809 if (try_cnt > 2)
810 brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
811 rd_val, err);
812
813 if (try_cnt > MAX_KSO_ATTEMPTS)
814 brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
815
4a3da990
PH
816 return err;
817}
818
5b435de0
AS
819#define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
820
5b435de0 821/* Turn backplane clock on or off */
82d7f3c1 822static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
5b435de0
AS
823{
824 int err;
825 u8 clkctl, clkreq, devctl;
826 unsigned long timeout;
827
c3203374 828 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
829
830 clkctl = 0;
831
4a3da990
PH
832 if (bus->sr_enabled) {
833 bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
834 return 0;
835 }
836
5b435de0
AS
837 if (on) {
838 /* Request HT Avail */
839 clkreq =
840 bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
841
a39be27b
AS
842 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
843 clkreq, &err);
5b435de0 844 if (err) {
5e8149f5 845 brcmf_err("HT Avail request error: %d\n", err);
5b435de0
AS
846 return -EBADE;
847 }
848
5b435de0 849 /* Check current status */
a39be27b
AS
850 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
851 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 852 if (err) {
5e8149f5 853 brcmf_err("HT Avail read error: %d\n", err);
5b435de0
AS
854 return -EBADE;
855 }
856
857 /* Go to pending and await interrupt if appropriate */
858 if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
859 /* Allow only clock-available interrupt */
a39be27b
AS
860 devctl = brcmf_sdiod_regrb(bus->sdiodev,
861 SBSDIO_DEVICE_CTL, &err);
5b435de0 862 if (err) {
5e8149f5 863 brcmf_err("Devctl error setting CA: %d\n",
5b435de0
AS
864 err);
865 return -EBADE;
866 }
867
868 devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
869 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
870 devctl, &err);
c3203374 871 brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
5b435de0
AS
872 bus->clkstate = CLK_PENDING;
873
874 return 0;
875 } else if (bus->clkstate == CLK_PENDING) {
876 /* Cancel CA-only interrupt filter */
a39be27b
AS
877 devctl = brcmf_sdiod_regrb(bus->sdiodev,
878 SBSDIO_DEVICE_CTL, &err);
5b435de0 879 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
880 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
881 devctl, &err);
5b435de0
AS
882 }
883
884 /* Otherwise, wait here (polling) for HT Avail */
885 timeout = jiffies +
886 msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
887 while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
a39be27b
AS
888 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
889 SBSDIO_FUNC1_CHIPCLKCSR,
890 &err);
5b435de0
AS
891 if (time_after(jiffies, timeout))
892 break;
893 else
894 usleep_range(5000, 10000);
895 }
896 if (err) {
5e8149f5 897 brcmf_err("HT Avail request error: %d\n", err);
5b435de0
AS
898 return -EBADE;
899 }
900 if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
5e8149f5 901 brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
5b435de0
AS
902 PMU_MAX_TRANSITION_DLY, clkctl);
903 return -EBADE;
904 }
905
906 /* Mark clock available */
907 bus->clkstate = CLK_AVAIL;
c3203374 908 brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
5b435de0 909
8ae74654 910#if defined(DEBUG)
23677ce3 911 if (!bus->alp_only) {
5b435de0 912 if (SBSDIO_ALPONLY(clkctl))
5e8149f5 913 brcmf_err("HT Clock should be on\n");
5b435de0 914 }
8ae74654 915#endif /* defined (DEBUG) */
5b435de0 916
5b435de0
AS
917 } else {
918 clkreq = 0;
919
920 if (bus->clkstate == CLK_PENDING) {
921 /* Cancel CA-only interrupt filter */
a39be27b
AS
922 devctl = brcmf_sdiod_regrb(bus->sdiodev,
923 SBSDIO_DEVICE_CTL, &err);
5b435de0 924 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
925 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
926 devctl, &err);
5b435de0
AS
927 }
928
929 bus->clkstate = CLK_SDONLY;
a39be27b
AS
930 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
931 clkreq, &err);
c3203374 932 brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
5b435de0 933 if (err) {
5e8149f5 934 brcmf_err("Failed access turning clock off: %d\n",
5b435de0
AS
935 err);
936 return -EBADE;
937 }
938 }
939 return 0;
940}
941
942/* Change idle/active SD state */
82d7f3c1 943static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
5b435de0 944{
c3203374 945 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
946
947 if (on)
948 bus->clkstate = CLK_SDONLY;
949 else
950 bus->clkstate = CLK_NONE;
951
952 return 0;
953}
954
955/* Transition SD and backplane clock readiness */
82d7f3c1 956static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
5b435de0 957{
8ae74654 958#ifdef DEBUG
5b435de0 959 uint oldstate = bus->clkstate;
8ae74654 960#endif /* DEBUG */
5b435de0 961
c3203374 962 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
963
964 /* Early exit if we're already there */
b441ba8d 965 if (bus->clkstate == target)
5b435de0 966 return 0;
5b435de0
AS
967
968 switch (target) {
969 case CLK_AVAIL:
970 /* Make sure SD clock is available */
971 if (bus->clkstate == CLK_NONE)
82d7f3c1 972 brcmf_sdio_sdclk(bus, true);
5b435de0 973 /* Now request HT Avail on the backplane */
82d7f3c1 974 brcmf_sdio_htclk(bus, true, pendok);
5b435de0
AS
975 break;
976
977 case CLK_SDONLY:
978 /* Remove HT request, or bring up SD clock */
979 if (bus->clkstate == CLK_NONE)
82d7f3c1 980 brcmf_sdio_sdclk(bus, true);
5b435de0 981 else if (bus->clkstate == CLK_AVAIL)
82d7f3c1 982 brcmf_sdio_htclk(bus, false, false);
5b435de0 983 else
5e8149f5 984 brcmf_err("request for %d -> %d\n",
5b435de0 985 bus->clkstate, target);
5b435de0
AS
986 break;
987
988 case CLK_NONE:
989 /* Make sure to remove HT request */
990 if (bus->clkstate == CLK_AVAIL)
82d7f3c1 991 brcmf_sdio_htclk(bus, false, false);
5b435de0 992 /* Now remove the SD clock */
82d7f3c1 993 brcmf_sdio_sdclk(bus, false);
5b435de0
AS
994 break;
995 }
8ae74654 996#ifdef DEBUG
c3203374 997 brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
8ae74654 998#endif /* DEBUG */
5b435de0
AS
999
1000 return 0;
1001}
1002
4a3da990 1003static int
82d7f3c1 1004brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
4a3da990
PH
1005{
1006 int err = 0;
8a385ba5 1007 u8 clkcsr;
82030d6d
AS
1008
1009 brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
4a3da990 1010 (sleep ? "SLEEP" : "WAKE"),
99824643 1011 (bus->sleeping ? "SLEEP" : "WAKE"));
4a3da990
PH
1012
1013 /* If SR is enabled control bus state with KSO */
1014 if (bus->sr_enabled) {
1015 /* Done if we're already in the requested state */
99824643 1016 if (sleep == bus->sleeping)
4a3da990
PH
1017 goto end;
1018
1019 /* Going to sleep */
1020 if (sleep) {
8a385ba5
AS
1021 clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
1022 SBSDIO_FUNC1_CHIPCLKCSR,
1023 &err);
1024 if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
1025 brcmf_dbg(SDIO, "no clock, set ALP\n");
1026 brcmf_sdiod_regwb(bus->sdiodev,
1027 SBSDIO_FUNC1_CHIPCLKCSR,
1028 SBSDIO_ALP_AVAIL_REQ, &err);
1029 }
82d7f3c1 1030 err = brcmf_sdio_kso_control(bus, false);
4a3da990 1031 } else {
82d7f3c1 1032 err = brcmf_sdio_kso_control(bus, true);
4a3da990 1033 }
8982cd40 1034 if (err) {
4a3da990
PH
1035 brcmf_err("error while changing bus sleep state %d\n",
1036 err);
8a385ba5 1037 goto done;
4a3da990
PH
1038 }
1039 }
1040
1041end:
1042 /* control clocks */
1043 if (sleep) {
1044 if (!bus->sr_enabled)
82d7f3c1 1045 brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
4a3da990 1046 } else {
82d7f3c1 1047 brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
cf45932a 1048 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
4a3da990 1049 }
99824643 1050 bus->sleeping = sleep;
8982cd40
AS
1051 brcmf_dbg(SDIO, "new state %s\n",
1052 (sleep ? "SLEEP" : "WAKE"));
8a385ba5
AS
1053done:
1054 brcmf_dbg(SDIO, "Exit: err=%d\n", err);
4a3da990
PH
1055 return err;
1056
1057}
1058
0801e6c5
DK
1059#ifdef DEBUG
1060static inline bool brcmf_sdio_valid_shared_address(u32 addr)
1061{
1062 return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
1063}
1064
1065static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
1066 struct sdpcm_shared *sh)
1067{
9819a902 1068 u32 addr = 0;
0801e6c5
DK
1069 int rv;
1070 u32 shaddr = 0;
1071 struct sdpcm_shared_le sh_le;
1072 __le32 addr_le;
1073
9819a902
AS
1074 sdio_claim_host(bus->sdiodev->func[1]);
1075 brcmf_sdio_bus_sleep(bus, false, false);
0801e6c5
DK
1076
1077 /*
1078 * Read last word in socram to determine
1079 * address of sdpcm_shared structure
1080 */
9819a902
AS
1081 shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
1082 if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
1083 shaddr -= bus->ci->srsize;
1084 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
1085 (u8 *)&addr_le, 4);
0801e6c5 1086 if (rv < 0)
9819a902 1087 goto fail;
0801e6c5
DK
1088
1089 /*
1090 * Check if addr is valid.
1091 * NVRAM length at the end of memory should have been overwritten.
1092 */
9819a902 1093 addr = le32_to_cpu(addr_le);
0801e6c5 1094 if (!brcmf_sdio_valid_shared_address(addr)) {
9819a902
AS
1095 brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
1096 rv = -EINVAL;
1097 goto fail;
0801e6c5
DK
1098 }
1099
9819a902
AS
1100 brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
1101
0801e6c5
DK
1102 /* Read hndrte_shared structure */
1103 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
1104 sizeof(struct sdpcm_shared_le));
1105 if (rv < 0)
9819a902
AS
1106 goto fail;
1107
1108 sdio_release_host(bus->sdiodev->func[1]);
0801e6c5
DK
1109
1110 /* Endianness */
1111 sh->flags = le32_to_cpu(sh_le.flags);
1112 sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
1113 sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
1114 sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
1115 sh->assert_line = le32_to_cpu(sh_le.assert_line);
1116 sh->console_addr = le32_to_cpu(sh_le.console_addr);
1117 sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
1118
1119 if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
1120 brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
1121 SDPCM_SHARED_VERSION,
1122 sh->flags & SDPCM_SHARED_VERSION_MASK);
1123 return -EPROTO;
1124 }
0801e6c5 1125 return 0;
9819a902
AS
1126
1127fail:
1128 brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
1129 rv, addr);
1130 sdio_release_host(bus->sdiodev->func[1]);
1131 return rv;
0801e6c5
DK
1132}
1133
1134static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1135{
1136 struct sdpcm_shared sh;
1137
1138 if (brcmf_sdio_readshared(bus, &sh) == 0)
1139 bus->console_addr = sh.console_addr;
1140}
1141#else
1142static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1143{
1144}
1145#endif /* DEBUG */
1146
82d7f3c1 1147static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
5b435de0
AS
1148{
1149 u32 intstatus = 0;
1150 u32 hmb_data;
1151 u8 fcbits;
58692750 1152 int ret;
5b435de0 1153
c3203374 1154 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
1155
1156 /* Read mailbox data and ack that we did so */
58692750
FL
1157 ret = r_sdreg32(bus, &hmb_data,
1158 offsetof(struct sdpcmd_regs, tohostmailboxdata));
5b435de0 1159
58692750 1160 if (ret == 0)
5b435de0 1161 w_sdreg32(bus, SMB_INT_ACK,
58692750 1162 offsetof(struct sdpcmd_regs, tosbmailbox));
80969836 1163 bus->sdcnt.f1regdata += 2;
5b435de0
AS
1164
1165 /* Dongle recomposed rx frames, accept them again */
1166 if (hmb_data & HMB_DATA_NAKHANDLED) {
c3203374 1167 brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
5b435de0
AS
1168 bus->rx_seq);
1169 if (!bus->rxskip)
5e8149f5 1170 brcmf_err("unexpected NAKHANDLED!\n");
5b435de0
AS
1171
1172 bus->rxskip = false;
1173 intstatus |= I_HMB_FRAME_IND;
1174 }
1175
1176 /*
1177 * DEVREADY does not occur with gSPI.
1178 */
1179 if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
1180 bus->sdpcm_ver =
1181 (hmb_data & HMB_DATA_VERSION_MASK) >>
1182 HMB_DATA_VERSION_SHIFT;
1183 if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
5e8149f5 1184 brcmf_err("Version mismatch, dongle reports %d, "
5b435de0
AS
1185 "expecting %d\n",
1186 bus->sdpcm_ver, SDPCM_PROT_VERSION);
1187 else
c3203374 1188 brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
5b435de0 1189 bus->sdpcm_ver);
0801e6c5
DK
1190
1191 /*
1192 * Retrieve console state address now that firmware should have
1193 * updated it.
1194 */
1195 brcmf_sdio_get_console_addr(bus);
5b435de0
AS
1196 }
1197
1198 /*
1199 * Flow Control has been moved into the RX headers and this out of band
1200 * method isn't used any more.
1201 * remaining backward compatible with older dongles.
1202 */
1203 if (hmb_data & HMB_DATA_FC) {
1204 fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
1205 HMB_DATA_FCDATA_SHIFT;
1206
1207 if (fcbits & ~bus->flowcontrol)
80969836 1208 bus->sdcnt.fc_xoff++;
5b435de0
AS
1209
1210 if (bus->flowcontrol & ~fcbits)
80969836 1211 bus->sdcnt.fc_xon++;
5b435de0 1212
80969836 1213 bus->sdcnt.fc_rcvd++;
5b435de0
AS
1214 bus->flowcontrol = fcbits;
1215 }
1216
1217 /* Shouldn't be any others */
1218 if (hmb_data & ~(HMB_DATA_DEVREADY |
1219 HMB_DATA_NAKHANDLED |
1220 HMB_DATA_FC |
1221 HMB_DATA_FWREADY |
1222 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
5e8149f5 1223 brcmf_err("Unknown mailbox data content: 0x%02x\n",
5b435de0
AS
1224 hmb_data);
1225
1226 return intstatus;
1227}
1228
82d7f3c1 1229static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
5b435de0
AS
1230{
1231 uint retries = 0;
1232 u16 lastrbc;
1233 u8 hi, lo;
1234 int err;
1235
5e8149f5 1236 brcmf_err("%sterminate frame%s\n",
5b435de0
AS
1237 abort ? "abort command, " : "",
1238 rtx ? ", send NAK" : "");
1239
1240 if (abort)
a39be27b 1241 brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
5b435de0 1242
a39be27b
AS
1243 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
1244 SFC_RF_TERM, &err);
80969836 1245 bus->sdcnt.f1regdata++;
5b435de0
AS
1246
1247 /* Wait until the packet has been flushed (device/FIFO stable) */
1248 for (lastrbc = retries = 0xffff; retries > 0; retries--) {
a39be27b
AS
1249 hi = brcmf_sdiod_regrb(bus->sdiodev,
1250 SBSDIO_FUNC1_RFRAMEBCHI, &err);
1251 lo = brcmf_sdiod_regrb(bus->sdiodev,
1252 SBSDIO_FUNC1_RFRAMEBCLO, &err);
80969836 1253 bus->sdcnt.f1regdata += 2;
5b435de0
AS
1254
1255 if ((hi == 0) && (lo == 0))
1256 break;
1257
1258 if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
5e8149f5 1259 brcmf_err("count growing: last 0x%04x now 0x%04x\n",
5b435de0
AS
1260 lastrbc, (hi << 8) + lo);
1261 }
1262 lastrbc = (hi << 8) + lo;
1263 }
1264
1265 if (!retries)
5e8149f5 1266 brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
5b435de0 1267 else
c3203374 1268 brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
5b435de0
AS
1269
1270 if (rtx) {
80969836 1271 bus->sdcnt.rxrtx++;
58692750
FL
1272 err = w_sdreg32(bus, SMB_NAK,
1273 offsetof(struct sdpcmd_regs, tosbmailbox));
5b435de0 1274
80969836 1275 bus->sdcnt.f1regdata++;
58692750 1276 if (err == 0)
5b435de0
AS
1277 bus->rxskip = true;
1278 }
1279
1280 /* Clear partial in any case */
4754fcee 1281 bus->cur_read.len = 0;
5b435de0
AS
1282}
1283
81c7883c
HM
1284static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
1285{
1286 struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
1287 u8 i, hi, lo;
1288
1289 /* On failure, abort the command and terminate the frame */
1290 brcmf_err("sdio error, abort command and terminate frame\n");
1291 bus->sdcnt.tx_sderrs++;
1292
1293 brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
1294 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
1295 bus->sdcnt.f1regdata++;
1296
1297 for (i = 0; i < 3; i++) {
1298 hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
1299 lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
1300 bus->sdcnt.f1regdata += 2;
1301 if ((hi == 0) && (lo == 0))
1302 break;
1303 }
1304}
1305
9a95e60e 1306/* return total length of buffer chain */
82d7f3c1 1307static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
9a95e60e
AS
1308{
1309 struct sk_buff *p;
1310 uint total;
1311
1312 total = 0;
1313 skb_queue_walk(&bus->glom, p)
1314 total += p->len;
1315 return total;
1316}
1317
82d7f3c1 1318static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
046808da
AS
1319{
1320 struct sk_buff *cur, *next;
1321
1322 skb_queue_walk_safe(&bus->glom, cur, next) {
1323 skb_unlink(cur, &bus->glom);
1324 brcmu_pkt_buf_free_skb(cur);
1325 }
1326}
1327
6bc52319
FL
1328/**
1329 * brcmfmac sdio bus specific header
1330 * This is the lowest layer header wrapped on the packets transmitted between
1331 * host and WiFi dongle which contains information needed for SDIO core and
1332 * firmware
1333 *
8da9d2c8
FL
1334 * It consists of 3 parts: hardware header, hardware extension header and
1335 * software header
6bc52319
FL
1336 * hardware header (frame tag) - 4 bytes
1337 * Byte 0~1: Frame length
1338 * Byte 2~3: Checksum, bit-wise inverse of frame length
8da9d2c8
FL
1339 * hardware extension header - 8 bytes
1340 * Tx glom mode only, N/A for Rx or normal Tx
1341 * Byte 0~1: Packet length excluding hw frame tag
1342 * Byte 2: Reserved
1343 * Byte 3: Frame flags, bit 0: last frame indication
1344 * Byte 4~5: Reserved
1345 * Byte 6~7: Tail padding length
6bc52319
FL
1346 * software header - 8 bytes
1347 * Byte 0: Rx/Tx sequence number
1348 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
1349 * Byte 2: Length of next data frame, reserved for Tx
1350 * Byte 3: Data offset
1351 * Byte 4: Flow control bits, reserved for Tx
1352 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
1353 * Byte 6~7: Reserved
1354 */
1355#define SDPCM_HWHDR_LEN 4
8da9d2c8 1356#define SDPCM_HWEXT_LEN 8
6bc52319
FL
1357#define SDPCM_SWHDR_LEN 8
1358#define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
6bc52319
FL
1359/* software header */
1360#define SDPCM_SEQ_MASK 0x000000ff
1361#define SDPCM_SEQ_WRAP 256
1362#define SDPCM_CHANNEL_MASK 0x00000f00
1363#define SDPCM_CHANNEL_SHIFT 8
1364#define SDPCM_CONTROL_CHANNEL 0 /* Control */
1365#define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
1366#define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
1367#define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
1368#define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
1369#define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
1370#define SDPCM_NEXTLEN_MASK 0x00ff0000
1371#define SDPCM_NEXTLEN_SHIFT 16
1372#define SDPCM_DOFFSET_MASK 0xff000000
1373#define SDPCM_DOFFSET_SHIFT 24
1374#define SDPCM_FCMASK_MASK 0x000000ff
1375#define SDPCM_WINDOW_MASK 0x0000ff00
1376#define SDPCM_WINDOW_SHIFT 8
1377
1378static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
1379{
1380 u32 hdrvalue;
1381 hdrvalue = *(u32 *)swheader;
1382 return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
1383}
1384
1385static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
1386 struct brcmf_sdio_hdrinfo *rd,
1387 enum brcmf_sdio_frmtype type)
4754fcee
FL
1388{
1389 u16 len, checksum;
1390 u8 rx_seq, fc, tx_seq_max;
6bc52319 1391 u32 swheader;
4754fcee 1392
4b776961 1393 trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
76584ece 1394
6bc52319 1395 /* hw header */
4754fcee
FL
1396 len = get_unaligned_le16(header);
1397 checksum = get_unaligned_le16(header + sizeof(u16));
1398 /* All zero means no more to read */
1399 if (!(len | checksum)) {
1400 bus->rxpending = false;
10510589 1401 return -ENODATA;
4754fcee
FL
1402 }
1403 if ((u16)(~(len ^ checksum))) {
5e8149f5 1404 brcmf_err("HW header checksum error\n");
4754fcee 1405 bus->sdcnt.rx_badhdr++;
82d7f3c1 1406 brcmf_sdio_rxfail(bus, false, false);
10510589 1407 return -EIO;
4754fcee
FL
1408 }
1409 if (len < SDPCM_HDRLEN) {
5e8149f5 1410 brcmf_err("HW header length error\n");
10510589 1411 return -EPROTO;
4754fcee 1412 }
9d7d6f95
FL
1413 if (type == BRCMF_SDIO_FT_SUPER &&
1414 (roundup(len, bus->blocksize) != rd->len)) {
5e8149f5 1415 brcmf_err("HW superframe header length error\n");
10510589 1416 return -EPROTO;
9d7d6f95
FL
1417 }
1418 if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
5e8149f5 1419 brcmf_err("HW subframe header length error\n");
10510589 1420 return -EPROTO;
9d7d6f95 1421 }
4754fcee
FL
1422 rd->len = len;
1423
6bc52319
FL
1424 /* software header */
1425 header += SDPCM_HWHDR_LEN;
1426 swheader = le32_to_cpu(*(__le32 *)header);
1427 if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
5e8149f5 1428 brcmf_err("Glom descriptor found in superframe head\n");
9d7d6f95 1429 rd->len = 0;
10510589 1430 return -EINVAL;
9d7d6f95 1431 }
6bc52319
FL
1432 rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
1433 rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
9d7d6f95
FL
1434 if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
1435 type != BRCMF_SDIO_FT_SUPER) {
5e8149f5 1436 brcmf_err("HW header length too long\n");
4754fcee 1437 bus->sdcnt.rx_toolong++;
82d7f3c1 1438 brcmf_sdio_rxfail(bus, false, false);
4754fcee 1439 rd->len = 0;
10510589 1440 return -EPROTO;
4754fcee 1441 }
9d7d6f95 1442 if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
5e8149f5 1443 brcmf_err("Wrong channel for superframe\n");
9d7d6f95 1444 rd->len = 0;
10510589 1445 return -EINVAL;
9d7d6f95
FL
1446 }
1447 if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
1448 rd->channel != SDPCM_EVENT_CHANNEL) {
5e8149f5 1449 brcmf_err("Wrong channel for subframe\n");
9d7d6f95 1450 rd->len = 0;
10510589 1451 return -EINVAL;
9d7d6f95 1452 }
6bc52319 1453 rd->dat_offset = brcmf_sdio_getdatoffset(header);
4754fcee 1454 if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
5e8149f5 1455 brcmf_err("seq %d: bad data offset\n", rx_seq);
4754fcee 1456 bus->sdcnt.rx_badhdr++;
82d7f3c1 1457 brcmf_sdio_rxfail(bus, false, false);
4754fcee 1458 rd->len = 0;
10510589 1459 return -ENXIO;
4754fcee
FL
1460 }
1461 if (rd->seq_num != rx_seq) {
5e8149f5 1462 brcmf_err("seq %d: sequence number error, expect %d\n",
4754fcee
FL
1463 rx_seq, rd->seq_num);
1464 bus->sdcnt.rx_badseq++;
1465 rd->seq_num = rx_seq;
1466 }
9d7d6f95
FL
1467 /* no need to check the reset for subframe */
1468 if (type == BRCMF_SDIO_FT_SUB)
10510589 1469 return 0;
6bc52319 1470 rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
4754fcee
FL
1471 if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
1472 /* only warm for NON glom packet */
1473 if (rd->channel != SDPCM_GLOM_CHANNEL)
5e8149f5 1474 brcmf_err("seq %d: next length error\n", rx_seq);
4754fcee
FL
1475 rd->len_nxtfrm = 0;
1476 }
6bc52319
FL
1477 swheader = le32_to_cpu(*(__le32 *)(header + 4));
1478 fc = swheader & SDPCM_FCMASK_MASK;
4754fcee
FL
1479 if (bus->flowcontrol != fc) {
1480 if (~bus->flowcontrol & fc)
1481 bus->sdcnt.fc_xoff++;
1482 if (bus->flowcontrol & ~fc)
1483 bus->sdcnt.fc_xon++;
1484 bus->sdcnt.fc_rcvd++;
1485 bus->flowcontrol = fc;
1486 }
6bc52319 1487 tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
4754fcee 1488 if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
5e8149f5 1489 brcmf_err("seq %d: max tx seq number error\n", rx_seq);
4754fcee
FL
1490 tx_seq_max = bus->tx_seq + 2;
1491 }
1492 bus->tx_max = tx_seq_max;
1493
10510589 1494 return 0;
4754fcee
FL
1495}
1496
6bc52319
FL
1497static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
1498{
1499 *(__le16 *)header = cpu_to_le16(frm_length);
1500 *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
1501}
1502
1503static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
1504 struct brcmf_sdio_hdrinfo *hd_info)
1505{
8da9d2c8
FL
1506 u32 hdrval;
1507 u8 hdr_offset;
6bc52319
FL
1508
1509 brcmf_sdio_update_hwhdr(header, hd_info->len);
8da9d2c8
FL
1510 hdr_offset = SDPCM_HWHDR_LEN;
1511
1512 if (bus->txglom) {
1513 hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
1514 *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1515 hdrval = (u16)hd_info->tail_pad << 16;
1516 *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
1517 hdr_offset += SDPCM_HWEXT_LEN;
1518 }
6bc52319 1519
8da9d2c8
FL
1520 hdrval = hd_info->seq_num;
1521 hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
1522 SDPCM_CHANNEL_MASK;
1523 hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
1524 SDPCM_DOFFSET_MASK;
1525 *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1526 *(((__le32 *)(header + hdr_offset)) + 1) = 0;
1527 trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
6bc52319
FL
1528}
1529
82d7f3c1 1530static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
5b435de0
AS
1531{
1532 u16 dlen, totlen;
1533 u8 *dptr, num = 0;
9d7d6f95 1534 u16 sublen;
0b45bf74 1535 struct sk_buff *pfirst, *pnext;
5b435de0
AS
1536
1537 int errcode;
9d7d6f95 1538 u8 doff, sfdoff;
5b435de0 1539
6bc52319 1540 struct brcmf_sdio_hdrinfo rd_new;
5b435de0
AS
1541
1542 /* If packets, issue read(s) and send up packet chain */
1543 /* Return sequence numbers consumed? */
1544
c3203374 1545 brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
b83db862 1546 bus->glomd, skb_peek(&bus->glom));
5b435de0
AS
1547
1548 /* If there's a descriptor, generate the packet chain */
1549 if (bus->glomd) {
0b45bf74 1550 pfirst = pnext = NULL;
5b435de0
AS
1551 dlen = (u16) (bus->glomd->len);
1552 dptr = bus->glomd->data;
1553 if (!dlen || (dlen & 1)) {
5e8149f5 1554 brcmf_err("bad glomd len(%d), ignore descriptor\n",
5b435de0
AS
1555 dlen);
1556 dlen = 0;
1557 }
1558
1559 for (totlen = num = 0; dlen; num++) {
1560 /* Get (and move past) next length */
1561 sublen = get_unaligned_le16(dptr);
1562 dlen -= sizeof(u16);
1563 dptr += sizeof(u16);
1564 if ((sublen < SDPCM_HDRLEN) ||
1565 ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
5e8149f5 1566 brcmf_err("descriptor len %d bad: %d\n",
5b435de0
AS
1567 num, sublen);
1568 pnext = NULL;
1569 break;
1570 }
e217d1c8 1571 if (sublen % bus->sgentry_align) {
5e8149f5 1572 brcmf_err("sublen %d not multiple of %d\n",
e217d1c8 1573 sublen, bus->sgentry_align);
5b435de0
AS
1574 }
1575 totlen += sublen;
1576
1577 /* For last frame, adjust read len so total
1578 is a block multiple */
1579 if (!dlen) {
1580 sublen +=
1581 (roundup(totlen, bus->blocksize) - totlen);
1582 totlen = roundup(totlen, bus->blocksize);
1583 }
1584
1585 /* Allocate/chain packet for next subframe */
e217d1c8 1586 pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
5b435de0 1587 if (pnext == NULL) {
5e8149f5 1588 brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
5b435de0
AS
1589 num, sublen);
1590 break;
1591 }
b83db862 1592 skb_queue_tail(&bus->glom, pnext);
5b435de0
AS
1593
1594 /* Adhere to start alignment requirements */
e217d1c8 1595 pkt_align(pnext, sublen, bus->sgentry_align);
5b435de0
AS
1596 }
1597
1598 /* If all allocations succeeded, save packet chain
1599 in bus structure */
1600 if (pnext) {
1601 brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1602 totlen, num);
4754fcee
FL
1603 if (BRCMF_GLOM_ON() && bus->cur_read.len &&
1604 totlen != bus->cur_read.len) {
5b435de0 1605 brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
4754fcee 1606 bus->cur_read.len, totlen, rxseq);
5b435de0 1607 }
5b435de0
AS
1608 pfirst = pnext = NULL;
1609 } else {
82d7f3c1 1610 brcmf_sdio_free_glom(bus);
5b435de0
AS
1611 num = 0;
1612 }
1613
1614 /* Done with descriptor packet */
1615 brcmu_pkt_buf_free_skb(bus->glomd);
1616 bus->glomd = NULL;
4754fcee 1617 bus->cur_read.len = 0;
5b435de0
AS
1618 }
1619
1620 /* Ok -- either we just generated a packet chain,
1621 or had one from before */
b83db862 1622 if (!skb_queue_empty(&bus->glom)) {
5b435de0
AS
1623 if (BRCMF_GLOM_ON()) {
1624 brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
b83db862 1625 skb_queue_walk(&bus->glom, pnext) {
5b435de0
AS
1626 brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
1627 pnext, (u8 *) (pnext->data),
1628 pnext->len, pnext->len);
1629 }
1630 }
1631
b83db862 1632 pfirst = skb_peek(&bus->glom);
82d7f3c1 1633 dlen = (u16) brcmf_sdio_glom_len(bus);
5b435de0
AS
1634
1635 /* Do an SDIO read for the superframe. Configurable iovar to
1636 * read directly into the chained packet, or allocate a large
1637 * packet and and copy into the chain.
1638 */
38b0b0dd 1639 sdio_claim_host(bus->sdiodev->func[1]);
a39be27b 1640 errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
a39be27b 1641 &bus->glom, dlen);
38b0b0dd 1642 sdio_release_host(bus->sdiodev->func[1]);
80969836 1643 bus->sdcnt.f2rxdata++;
5b435de0
AS
1644
1645 /* On failure, kill the superframe, allow a couple retries */
1646 if (errcode < 0) {
5e8149f5 1647 brcmf_err("glom read of %d bytes failed: %d\n",
5b435de0 1648 dlen, errcode);
5b435de0 1649
38b0b0dd 1650 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 1651 if (bus->glomerr++ < 3) {
82d7f3c1 1652 brcmf_sdio_rxfail(bus, true, true);
5b435de0
AS
1653 } else {
1654 bus->glomerr = 0;
82d7f3c1 1655 brcmf_sdio_rxfail(bus, true, false);
80969836 1656 bus->sdcnt.rxglomfail++;
82d7f3c1 1657 brcmf_sdio_free_glom(bus);
5b435de0 1658 }
38b0b0dd 1659 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1660 return 0;
1661 }
1e023829
JP
1662
1663 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1664 pfirst->data, min_t(int, pfirst->len, 48),
1665 "SUPERFRAME:\n");
5b435de0 1666
9d7d6f95
FL
1667 rd_new.seq_num = rxseq;
1668 rd_new.len = dlen;
38b0b0dd 1669 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1670 errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
1671 BRCMF_SDIO_FT_SUPER);
38b0b0dd 1672 sdio_release_host(bus->sdiodev->func[1]);
9d7d6f95 1673 bus->cur_read.len = rd_new.len_nxtfrm << 4;
5b435de0
AS
1674
1675 /* Remove superframe header, remember offset */
9d7d6f95
FL
1676 skb_pull(pfirst, rd_new.dat_offset);
1677 sfdoff = rd_new.dat_offset;
0b45bf74 1678 num = 0;
5b435de0
AS
1679
1680 /* Validate all the subframe headers */
0b45bf74
AS
1681 skb_queue_walk(&bus->glom, pnext) {
1682 /* leave when invalid subframe is found */
1683 if (errcode)
1684 break;
1685
9d7d6f95
FL
1686 rd_new.len = pnext->len;
1687 rd_new.seq_num = rxseq++;
38b0b0dd 1688 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1689 errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
1690 BRCMF_SDIO_FT_SUB);
38b0b0dd 1691 sdio_release_host(bus->sdiodev->func[1]);
1e023829 1692 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
9d7d6f95 1693 pnext->data, 32, "subframe:\n");
5b435de0 1694
0b45bf74 1695 num++;
5b435de0
AS
1696 }
1697
1698 if (errcode) {
1699 /* Terminate frame on error, request
1700 a couple retries */
38b0b0dd 1701 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
1702 if (bus->glomerr++ < 3) {
1703 /* Restore superframe header space */
1704 skb_push(pfirst, sfdoff);
82d7f3c1 1705 brcmf_sdio_rxfail(bus, true, true);
5b435de0
AS
1706 } else {
1707 bus->glomerr = 0;
82d7f3c1 1708 brcmf_sdio_rxfail(bus, true, false);
80969836 1709 bus->sdcnt.rxglomfail++;
82d7f3c1 1710 brcmf_sdio_free_glom(bus);
5b435de0 1711 }
38b0b0dd 1712 sdio_release_host(bus->sdiodev->func[1]);
4754fcee 1713 bus->cur_read.len = 0;
5b435de0
AS
1714 return 0;
1715 }
1716
1717 /* Basic SD framing looks ok - process each packet (header) */
5b435de0 1718
0b45bf74 1719 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
5b435de0
AS
1720 dptr = (u8 *) (pfirst->data);
1721 sublen = get_unaligned_le16(dptr);
6bc52319 1722 doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
5b435de0 1723
1e023829 1724 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
9d7d6f95
FL
1725 dptr, pfirst->len,
1726 "Rx Subframe Data:\n");
5b435de0
AS
1727
1728 __skb_trim(pfirst, sublen);
1729 skb_pull(pfirst, doff);
1730
1731 if (pfirst->len == 0) {
0b45bf74 1732 skb_unlink(pfirst, &bus->glom);
5b435de0 1733 brcmu_pkt_buf_free_skb(pfirst);
5b435de0 1734 continue;
5b435de0
AS
1735 }
1736
1e023829
JP
1737 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1738 pfirst->data,
1739 min_t(int, pfirst->len, 32),
1740 "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1741 bus->glom.qlen, pfirst, pfirst->data,
1742 pfirst->len, pfirst->next,
1743 pfirst->prev);
05f3820b
AS
1744 skb_unlink(pfirst, &bus->glom);
1745 brcmf_rx_frame(bus->sdiodev->dev, pfirst);
1746 bus->sdcnt.rxglompkts++;
5b435de0 1747 }
5b435de0 1748
80969836 1749 bus->sdcnt.rxglomframes++;
5b435de0
AS
1750 }
1751 return num;
1752}
1753
82d7f3c1
AS
1754static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
1755 bool *pending)
5b435de0
AS
1756{
1757 DECLARE_WAITQUEUE(wait, current);
1758 int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
1759
1760 /* Wait until control frame is available */
1761 add_wait_queue(&bus->dcmd_resp_wait, &wait);
1762 set_current_state(TASK_INTERRUPTIBLE);
1763
1764 while (!(*condition) && (!signal_pending(current) && timeout))
1765 timeout = schedule_timeout(timeout);
1766
1767 if (signal_pending(current))
1768 *pending = true;
1769
1770 set_current_state(TASK_RUNNING);
1771 remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1772
1773 return timeout;
1774}
1775
82d7f3c1 1776static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
5b435de0
AS
1777{
1778 if (waitqueue_active(&bus->dcmd_resp_wait))
1779 wake_up_interruptible(&bus->dcmd_resp_wait);
1780
1781 return 0;
1782}
1783static void
82d7f3c1 1784brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
5b435de0
AS
1785{
1786 uint rdlen, pad;
dd43a01c 1787 u8 *buf = NULL, *rbuf;
5b435de0
AS
1788 int sdret;
1789
1790 brcmf_dbg(TRACE, "Enter\n");
1791
dd43a01c
FL
1792 if (bus->rxblen)
1793 buf = vzalloc(bus->rxblen);
14f8dc49 1794 if (!buf)
dd43a01c 1795 goto done;
14f8dc49 1796
dd43a01c 1797 rbuf = bus->rxbuf;
9b2d2f2a 1798 pad = ((unsigned long)rbuf % bus->head_align);
5b435de0 1799 if (pad)
9b2d2f2a 1800 rbuf += (bus->head_align - pad);
5b435de0
AS
1801
1802 /* Copy the already-read portion over */
dd43a01c 1803 memcpy(buf, hdr, BRCMF_FIRSTREAD);
5b435de0
AS
1804 if (len <= BRCMF_FIRSTREAD)
1805 goto gotpkt;
1806
1807 /* Raise rdlen to next SDIO block to avoid tail command */
1808 rdlen = len - BRCMF_FIRSTREAD;
1809 if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1810 pad = bus->blocksize - (rdlen % bus->blocksize);
1811 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
b01a6b3c 1812 ((len + pad) < bus->sdiodev->bus_if->maxctl))
5b435de0 1813 rdlen += pad;
9b2d2f2a
AS
1814 } else if (rdlen % bus->head_align) {
1815 rdlen += bus->head_align - (rdlen % bus->head_align);
5b435de0
AS
1816 }
1817
5b435de0 1818 /* Drop if the read is too big or it exceeds our maximum */
b01a6b3c 1819 if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
5e8149f5 1820 brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
b01a6b3c 1821 rdlen, bus->sdiodev->bus_if->maxctl);
82d7f3c1 1822 brcmf_sdio_rxfail(bus, false, false);
5b435de0
AS
1823 goto done;
1824 }
1825
b01a6b3c 1826 if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
5e8149f5 1827 brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
b01a6b3c 1828 len, len - doff, bus->sdiodev->bus_if->maxctl);
80969836 1829 bus->sdcnt.rx_toolong++;
82d7f3c1 1830 brcmf_sdio_rxfail(bus, false, false);
5b435de0
AS
1831 goto done;
1832 }
1833
dd43a01c 1834 /* Read remain of frame body */
a7cdd821 1835 sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
80969836 1836 bus->sdcnt.f2rxdata++;
5b435de0
AS
1837
1838 /* Control frame failures need retransmission */
1839 if (sdret < 0) {
5e8149f5 1840 brcmf_err("read %d control bytes failed: %d\n",
5b435de0 1841 rdlen, sdret);
80969836 1842 bus->sdcnt.rxc_errors++;
82d7f3c1 1843 brcmf_sdio_rxfail(bus, true, true);
5b435de0 1844 goto done;
dd43a01c
FL
1845 } else
1846 memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
5b435de0
AS
1847
1848gotpkt:
1849
1e023829 1850 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
dd43a01c 1851 buf, len, "RxCtrl:\n");
5b435de0
AS
1852
1853 /* Point to valid data and indicate its length */
dd43a01c
FL
1854 spin_lock_bh(&bus->rxctl_lock);
1855 if (bus->rxctl) {
5e8149f5 1856 brcmf_err("last control frame is being processed.\n");
dd43a01c
FL
1857 spin_unlock_bh(&bus->rxctl_lock);
1858 vfree(buf);
1859 goto done;
1860 }
1861 bus->rxctl = buf + doff;
1862 bus->rxctl_orig = buf;
5b435de0 1863 bus->rxlen = len - doff;
dd43a01c 1864 spin_unlock_bh(&bus->rxctl_lock);
5b435de0
AS
1865
1866done:
1867 /* Awake any waiters */
82d7f3c1 1868 brcmf_sdio_dcmd_resp_wake(bus);
5b435de0
AS
1869}
1870
1871/* Pad read to blocksize for efficiency */
82d7f3c1 1872static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
5b435de0
AS
1873{
1874 if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1875 *pad = bus->blocksize - (*rdlen % bus->blocksize);
1876 if (*pad <= bus->roundup && *pad < bus->blocksize &&
1877 *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1878 *rdlen += *pad;
9b2d2f2a
AS
1879 } else if (*rdlen % bus->head_align) {
1880 *rdlen += bus->head_align - (*rdlen % bus->head_align);
5b435de0
AS
1881 }
1882}
1883
4754fcee 1884static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
5b435de0 1885{
5b435de0
AS
1886 struct sk_buff *pkt; /* Packet for event or data frames */
1887 u16 pad; /* Number of pad bytes to read */
5b435de0 1888 uint rxleft = 0; /* Remaining number of frames allowed */
349e7104 1889 int ret; /* Return code from calls */
5b435de0 1890 uint rxcount = 0; /* Total frames read */
6bc52319 1891 struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
4754fcee 1892 u8 head_read = 0;
5b435de0
AS
1893
1894 brcmf_dbg(TRACE, "Enter\n");
1895
1896 /* Not finished unless we encounter no more frames indication */
4754fcee 1897 bus->rxpending = true;
5b435de0 1898
4754fcee 1899 for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
a1ce7a0d 1900 !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
4754fcee 1901 rd->seq_num++, rxleft--) {
5b435de0
AS
1902
1903 /* Handle glomming separately */
b83db862 1904 if (bus->glomd || !skb_queue_empty(&bus->glom)) {
5b435de0
AS
1905 u8 cnt;
1906 brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
b83db862 1907 bus->glomd, skb_peek(&bus->glom));
82d7f3c1 1908 cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
5b435de0 1909 brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
4754fcee 1910 rd->seq_num += cnt - 1;
5b435de0
AS
1911 rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1912 continue;
1913 }
1914
4754fcee
FL
1915 rd->len_left = rd->len;
1916 /* read header first for unknow frame length */
38b0b0dd 1917 sdio_claim_host(bus->sdiodev->func[1]);
4754fcee 1918 if (!rd->len) {
a39be27b 1919 ret = brcmf_sdiod_recv_buf(bus->sdiodev,
a39be27b 1920 bus->rxhdr, BRCMF_FIRSTREAD);
4754fcee 1921 bus->sdcnt.f2rxhdrs++;
349e7104 1922 if (ret < 0) {
5e8149f5 1923 brcmf_err("RXHEADER FAILED: %d\n",
349e7104 1924 ret);
4754fcee 1925 bus->sdcnt.rx_hdrfail++;
82d7f3c1 1926 brcmf_sdio_rxfail(bus, true, true);
38b0b0dd 1927 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1928 continue;
5b435de0 1929 }
5b435de0 1930
4754fcee 1931 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1e023829
JP
1932 bus->rxhdr, SDPCM_HDRLEN,
1933 "RxHdr:\n");
5b435de0 1934
6bc52319
FL
1935 if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
1936 BRCMF_SDIO_FT_NORMAL)) {
38b0b0dd 1937 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
1938 if (!bus->rxpending)
1939 break;
1940 else
1941 continue;
5b435de0
AS
1942 }
1943
4754fcee 1944 if (rd->channel == SDPCM_CONTROL_CHANNEL) {
82d7f3c1
AS
1945 brcmf_sdio_read_control(bus, bus->rxhdr,
1946 rd->len,
1947 rd->dat_offset);
4754fcee
FL
1948 /* prepare the descriptor for the next read */
1949 rd->len = rd->len_nxtfrm << 4;
1950 rd->len_nxtfrm = 0;
1951 /* treat all packet as event if we don't know */
1952 rd->channel = SDPCM_EVENT_CHANNEL;
38b0b0dd 1953 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1954 continue;
1955 }
4754fcee
FL
1956 rd->len_left = rd->len > BRCMF_FIRSTREAD ?
1957 rd->len - BRCMF_FIRSTREAD : 0;
1958 head_read = BRCMF_FIRSTREAD;
5b435de0
AS
1959 }
1960
82d7f3c1 1961 brcmf_sdio_pad(bus, &pad, &rd->len_left);
5b435de0 1962
4754fcee 1963 pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
9b2d2f2a 1964 bus->head_align);
5b435de0
AS
1965 if (!pkt) {
1966 /* Give up on data, request rtx of events */
5e8149f5 1967 brcmf_err("brcmu_pkt_buf_get_skb failed\n");
82d7f3c1 1968 brcmf_sdio_rxfail(bus, false,
4754fcee 1969 RETRYCHAN(rd->channel));
38b0b0dd 1970 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1971 continue;
1972 }
4754fcee 1973 skb_pull(pkt, head_read);
9b2d2f2a 1974 pkt_align(pkt, rd->len_left, bus->head_align);
5b435de0 1975
a7cdd821 1976 ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
80969836 1977 bus->sdcnt.f2rxdata++;
38b0b0dd 1978 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1979
349e7104 1980 if (ret < 0) {
5e8149f5 1981 brcmf_err("read %d bytes from channel %d failed: %d\n",
349e7104 1982 rd->len, rd->channel, ret);
5b435de0 1983 brcmu_pkt_buf_free_skb(pkt);
38b0b0dd 1984 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 1985 brcmf_sdio_rxfail(bus, true,
4754fcee 1986 RETRYCHAN(rd->channel));
38b0b0dd 1987 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1988 continue;
1989 }
1990
4754fcee
FL
1991 if (head_read) {
1992 skb_push(pkt, head_read);
1993 memcpy(pkt->data, bus->rxhdr, head_read);
1994 head_read = 0;
1995 } else {
1996 memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
1997 rd_new.seq_num = rd->seq_num;
38b0b0dd 1998 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1999 if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
2000 BRCMF_SDIO_FT_NORMAL)) {
4754fcee
FL
2001 rd->len = 0;
2002 brcmu_pkt_buf_free_skb(pkt);
2003 }
2004 bus->sdcnt.rx_readahead_cnt++;
2005 if (rd->len != roundup(rd_new.len, 16)) {
5e8149f5 2006 brcmf_err("frame length mismatch:read %d, should be %d\n",
4754fcee
FL
2007 rd->len,
2008 roundup(rd_new.len, 16) >> 4);
2009 rd->len = 0;
82d7f3c1 2010 brcmf_sdio_rxfail(bus, true, true);
38b0b0dd 2011 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
2012 brcmu_pkt_buf_free_skb(pkt);
2013 continue;
2014 }
38b0b0dd 2015 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
2016 rd->len_nxtfrm = rd_new.len_nxtfrm;
2017 rd->channel = rd_new.channel;
2018 rd->dat_offset = rd_new.dat_offset;
2019
2020 brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
2021 BRCMF_DATA_ON()) &&
2022 BRCMF_HDRS_ON(),
2023 bus->rxhdr, SDPCM_HDRLEN,
2024 "RxHdr:\n");
2025
2026 if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
5e8149f5 2027 brcmf_err("readahead on control packet %d?\n",
4754fcee
FL
2028 rd_new.seq_num);
2029 /* Force retry w/normal header read */
2030 rd->len = 0;
38b0b0dd 2031 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 2032 brcmf_sdio_rxfail(bus, false, true);
38b0b0dd 2033 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
2034 brcmu_pkt_buf_free_skb(pkt);
2035 continue;
2036 }
2037 }
5b435de0 2038
1e023829 2039 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
4754fcee 2040 pkt->data, rd->len, "Rx Data:\n");
5b435de0 2041
5b435de0 2042 /* Save superframe descriptor and allocate packet frame */
4754fcee 2043 if (rd->channel == SDPCM_GLOM_CHANNEL) {
6bc52319 2044 if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
5b435de0 2045 brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
4754fcee 2046 rd->len);
1e023829 2047 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
4754fcee 2048 pkt->data, rd->len,
1e023829 2049 "Glom Data:\n");
4754fcee 2050 __skb_trim(pkt, rd->len);
5b435de0
AS
2051 skb_pull(pkt, SDPCM_HDRLEN);
2052 bus->glomd = pkt;
2053 } else {
5e8149f5 2054 brcmf_err("%s: glom superframe w/o "
5b435de0 2055 "descriptor!\n", __func__);
38b0b0dd 2056 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 2057 brcmf_sdio_rxfail(bus, false, false);
38b0b0dd 2058 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 2059 }
4754fcee
FL
2060 /* prepare the descriptor for the next read */
2061 rd->len = rd->len_nxtfrm << 4;
2062 rd->len_nxtfrm = 0;
2063 /* treat all packet as event if we don't know */
2064 rd->channel = SDPCM_EVENT_CHANNEL;
5b435de0
AS
2065 continue;
2066 }
2067
2068 /* Fill in packet len and prio, deliver upward */
4754fcee
FL
2069 __skb_trim(pkt, rd->len);
2070 skb_pull(pkt, rd->dat_offset);
2071
2072 /* prepare the descriptor for the next read */
2073 rd->len = rd->len_nxtfrm << 4;
2074 rd->len_nxtfrm = 0;
2075 /* treat all packet as event if we don't know */
2076 rd->channel = SDPCM_EVENT_CHANNEL;
5b435de0
AS
2077
2078 if (pkt->len == 0) {
2079 brcmu_pkt_buf_free_skb(pkt);
2080 continue;
5b435de0
AS
2081 }
2082
05f3820b 2083 brcmf_rx_frame(bus->sdiodev->dev, pkt);
5b435de0 2084 }
4754fcee 2085
5b435de0 2086 rxcount = maxframes - rxleft;
5b435de0
AS
2087 /* Message if we hit the limit */
2088 if (!rxleft)
4754fcee 2089 brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
5b435de0 2090 else
5b435de0
AS
2091 brcmf_dbg(DATA, "processed %d frames\n", rxcount);
2092 /* Back off rxseq if awaiting rtx, update rx_seq */
2093 if (bus->rxskip)
4754fcee
FL
2094 rd->seq_num--;
2095 bus->rx_seq = rd->seq_num;
5b435de0
AS
2096
2097 return rxcount;
2098}
2099
5b435de0 2100static void
82d7f3c1 2101brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
5b435de0
AS
2102{
2103 if (waitqueue_active(&bus->ctrl_wait))
2104 wake_up_interruptible(&bus->ctrl_wait);
2105 return;
2106}
2107
8da9d2c8
FL
2108static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
2109{
e217d1c8 2110 u16 head_pad;
8da9d2c8
FL
2111 u8 *dat_buf;
2112
8da9d2c8
FL
2113 dat_buf = (u8 *)(pkt->data);
2114
2115 /* Check head padding */
e217d1c8 2116 head_pad = ((unsigned long)dat_buf % bus->head_align);
8da9d2c8
FL
2117 if (head_pad) {
2118 if (skb_headroom(pkt) < head_pad) {
2119 bus->sdiodev->bus_if->tx_realloc++;
2120 head_pad = 0;
2121 if (skb_cow(pkt, head_pad))
2122 return -ENOMEM;
2123 }
2124 skb_push(pkt, head_pad);
2125 dat_buf = (u8 *)(pkt->data);
2126 memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
2127 }
2128 return head_pad;
2129}
2130
5491c11c
FL
2131/**
2132 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
2133 * bus layer usage.
2134 */
b05e9254 2135/* flag marking a dummy skb added for DMA alignment requirement */
5491c11c 2136#define ALIGN_SKB_FLAG 0x8000
b05e9254 2137/* bit mask of data length chopped from the previous packet */
5491c11c
FL
2138#define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
2139
8da9d2c8 2140static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
a64304f0 2141 struct sk_buff_head *pktq,
8da9d2c8 2142 struct sk_buff *pkt, u16 total_len)
a64304f0 2143{
8da9d2c8 2144 struct brcmf_sdio_dev *sdiodev;
a64304f0 2145 struct sk_buff *pkt_pad;
e217d1c8 2146 u16 tail_pad, tail_chop, chain_pad;
a64304f0 2147 unsigned int blksize;
8da9d2c8
FL
2148 bool lastfrm;
2149 int ntail, ret;
a64304f0 2150
8da9d2c8 2151 sdiodev = bus->sdiodev;
a64304f0 2152 blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
a64304f0 2153 /* sg entry alignment should be a divisor of block size */
e217d1c8 2154 WARN_ON(blksize % bus->sgentry_align);
a64304f0
AS
2155
2156 /* Check tail padding */
8da9d2c8
FL
2157 lastfrm = skb_queue_is_last(pktq, pkt);
2158 tail_pad = 0;
e217d1c8 2159 tail_chop = pkt->len % bus->sgentry_align;
8da9d2c8 2160 if (tail_chop)
e217d1c8 2161 tail_pad = bus->sgentry_align - tail_chop;
8da9d2c8
FL
2162 chain_pad = (total_len + tail_pad) % blksize;
2163 if (lastfrm && chain_pad)
2164 tail_pad += blksize - chain_pad;
a64304f0 2165 if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
1eb43018
AS
2166 pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
2167 bus->head_align);
a64304f0
AS
2168 if (pkt_pad == NULL)
2169 return -ENOMEM;
8da9d2c8 2170 ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2dc3a8e0
DJ
2171 if (unlikely(ret < 0)) {
2172 kfree_skb(pkt_pad);
8da9d2c8 2173 return ret;
2dc3a8e0 2174 }
a64304f0
AS
2175 memcpy(pkt_pad->data,
2176 pkt->data + pkt->len - tail_chop,
2177 tail_chop);
5aa9f0ea 2178 *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
a64304f0 2179 skb_trim(pkt, pkt->len - tail_chop);
1eb43018 2180 skb_trim(pkt_pad, tail_pad + tail_chop);
a64304f0
AS
2181 __skb_queue_after(pktq, pkt, pkt_pad);
2182 } else {
2183 ntail = pkt->data_len + tail_pad -
2184 (pkt->end - pkt->tail);
2185 if (skb_cloned(pkt) || ntail > 0)
2186 if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
2187 return -ENOMEM;
2188 if (skb_linearize(pkt))
2189 return -ENOMEM;
a64304f0
AS
2190 __skb_put(pkt, tail_pad);
2191 }
2192
8da9d2c8 2193 return tail_pad;
a64304f0
AS
2194}
2195
b05e9254
FL
2196/**
2197 * brcmf_sdio_txpkt_prep - packet preparation for transmit
2198 * @bus: brcmf_sdio structure pointer
2199 * @pktq: packet list pointer
2200 * @chan: virtual channel to transmit the packet
2201 *
2202 * Processes to be applied to the packet
2203 * - Align data buffer pointer
2204 * - Align data buffer length
2205 * - Prepare header
2206 * Return: negative value if there is error
2207 */
2208static int
2209brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2210 uint chan)
5b435de0 2211{
8da9d2c8 2212 u16 head_pad, total_len;
a64304f0 2213 struct sk_buff *pkt_next;
8da9d2c8
FL
2214 u8 txseq;
2215 int ret;
6bc52319 2216 struct brcmf_sdio_hdrinfo hd_info = {0};
b05e9254 2217
8da9d2c8
FL
2218 txseq = bus->tx_seq;
2219 total_len = 0;
2220 skb_queue_walk(pktq, pkt_next) {
2221 /* alignment packet inserted in previous
2222 * loop cycle can be skipped as it is
2223 * already properly aligned and does not
2224 * need an sdpcm header.
2225 */
5aa9f0ea 2226 if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
8da9d2c8 2227 continue;
5b435de0 2228
8da9d2c8
FL
2229 /* align packet data pointer */
2230 ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
2231 if (ret < 0)
2232 return ret;
2233 head_pad = (u16)ret;
2234 if (head_pad)
1eb43018 2235 memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
5b435de0 2236
8da9d2c8 2237 total_len += pkt_next->len;
5b435de0 2238
a64304f0 2239 hd_info.len = pkt_next->len;
8da9d2c8
FL
2240 hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
2241 if (bus->txglom && pktq->qlen > 1) {
2242 ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
2243 pkt_next, total_len);
2244 if (ret < 0)
2245 return ret;
2246 hd_info.tail_pad = (u16)ret;
2247 total_len += (u16)ret;
2248 }
5b435de0 2249
8da9d2c8
FL
2250 hd_info.channel = chan;
2251 hd_info.dat_offset = head_pad + bus->tx_hdrlen;
2252 hd_info.seq_num = txseq++;
2253
2254 /* Now fill the header */
2255 brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
2256
2257 if (BRCMF_BYTES_ON() &&
2258 ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
2259 (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
47ab4cd8 2260 brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
8da9d2c8
FL
2261 "Tx Frame:\n");
2262 else if (BRCMF_HDRS_ON())
47ab4cd8 2263 brcmf_dbg_hex_dump(true, pkt_next->data,
8da9d2c8
FL
2264 head_pad + bus->tx_hdrlen,
2265 "Tx Header:\n");
2266 }
2267 /* Hardware length tag of the first packet should be total
2268 * length of the chain (including padding)
2269 */
2270 if (bus->txglom)
2271 brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
b05e9254
FL
2272 return 0;
2273}
5b435de0 2274
b05e9254
FL
2275/**
2276 * brcmf_sdio_txpkt_postp - packet post processing for transmit
2277 * @bus: brcmf_sdio structure pointer
2278 * @pktq: packet list pointer
2279 *
2280 * Processes to be applied to the packet
2281 * - Remove head padding
2282 * - Remove tail padding
2283 */
2284static void
2285brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
2286{
2287 u8 *hdr;
2288 u32 dat_offset;
8da9d2c8 2289 u16 tail_pad;
5aa9f0ea 2290 u16 dummy_flags, chop_len;
b05e9254
FL
2291 struct sk_buff *pkt_next, *tmp, *pkt_prev;
2292
2293 skb_queue_walk_safe(pktq, pkt_next, tmp) {
5aa9f0ea 2294 dummy_flags = *(u16 *)(pkt_next->cb);
5491c11c
FL
2295 if (dummy_flags & ALIGN_SKB_FLAG) {
2296 chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
b05e9254
FL
2297 if (chop_len) {
2298 pkt_prev = pkt_next->prev;
b05e9254
FL
2299 skb_put(pkt_prev, chop_len);
2300 }
2301 __skb_unlink(pkt_next, pktq);
2302 brcmu_pkt_buf_free_skb(pkt_next);
2303 } else {
8da9d2c8 2304 hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
b05e9254
FL
2305 dat_offset = le32_to_cpu(*(__le32 *)hdr);
2306 dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
2307 SDPCM_DOFFSET_SHIFT;
2308 skb_pull(pkt_next, dat_offset);
8da9d2c8
FL
2309 if (bus->txglom) {
2310 tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
2311 skb_trim(pkt_next, pkt_next->len - tail_pad);
2312 }
b05e9254 2313 }
5b435de0 2314 }
b05e9254 2315}
5b435de0 2316
b05e9254
FL
2317/* Writes a HW/SW header into the packet and sends it. */
2318/* Assumes: (a) header space already there, (b) caller holds lock */
82d7f3c1
AS
2319static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2320 uint chan)
b05e9254
FL
2321{
2322 int ret;
8da9d2c8 2323 struct sk_buff *pkt_next, *tmp;
b05e9254
FL
2324
2325 brcmf_dbg(TRACE, "Enter\n");
2326
8da9d2c8 2327 ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
b05e9254
FL
2328 if (ret)
2329 goto done;
5b435de0 2330
38b0b0dd 2331 sdio_claim_host(bus->sdiodev->func[1]);
a7cdd821 2332 ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
80969836 2333 bus->sdcnt.f2txdata++;
5b435de0 2334
81c7883c
HM
2335 if (ret < 0)
2336 brcmf_sdio_txfail(bus);
5b435de0 2337
38b0b0dd 2338 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
2339
2340done:
8da9d2c8
FL
2341 brcmf_sdio_txpkt_postp(bus, pktq);
2342 if (ret == 0)
2343 bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
2344 skb_queue_walk_safe(pktq, pkt_next, tmp) {
2345 __skb_unlink(pkt_next, pktq);
2346 brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
2347 }
5b435de0
AS
2348 return ret;
2349}
2350
82d7f3c1 2351static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
5b435de0
AS
2352{
2353 struct sk_buff *pkt;
8da9d2c8 2354 struct sk_buff_head pktq;
5b435de0 2355 u32 intstatus = 0;
8da9d2c8 2356 int ret = 0, prec_out, i;
5b435de0 2357 uint cnt = 0;
8da9d2c8 2358 u8 tx_prec_map, pkt_num;
5b435de0 2359
5b435de0
AS
2360 brcmf_dbg(TRACE, "Enter\n");
2361
2362 tx_prec_map = ~bus->flowcontrol;
2363
2364 /* Send frames until the limit or some other event */
8da9d2c8
FL
2365 for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
2366 pkt_num = 1;
8da9d2c8
FL
2367 if (bus->txglom)
2368 pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
af1fa210 2369 bus->sdiodev->txglomsz);
8da9d2c8
FL
2370 pkt_num = min_t(u32, pkt_num,
2371 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
fed7ec44
HM
2372 __skb_queue_head_init(&pktq);
2373 spin_lock_bh(&bus->txq_lock);
8da9d2c8
FL
2374 for (i = 0; i < pkt_num; i++) {
2375 pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
2376 &prec_out);
2377 if (pkt == NULL)
2378 break;
2379 __skb_queue_tail(&pktq, pkt);
5b435de0 2380 }
fed7ec44 2381 spin_unlock_bh(&bus->txq_lock);
4dd8b26a 2382 if (i == 0)
8da9d2c8 2383 break;
5b435de0 2384
82d7f3c1 2385 ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
fed7ec44 2386
8da9d2c8 2387 cnt += i;
5b435de0
AS
2388
2389 /* In poll mode, need to check for other events */
b6a8cf2c 2390 if (!bus->intr) {
5b435de0 2391 /* Check device status, signal pending interrupt */
38b0b0dd 2392 sdio_claim_host(bus->sdiodev->func[1]);
5c15c23a
FL
2393 ret = r_sdreg32(bus, &intstatus,
2394 offsetof(struct sdpcmd_regs,
2395 intstatus));
38b0b0dd 2396 sdio_release_host(bus->sdiodev->func[1]);
80969836 2397 bus->sdcnt.f2txdata++;
5c15c23a 2398 if (ret != 0)
5b435de0
AS
2399 break;
2400 if (intstatus & bus->hostintmask)
1d382273 2401 atomic_set(&bus->ipend, 1);
5b435de0
AS
2402 }
2403 }
2404
2405 /* Deflow-control stack if needed */
a1ce7a0d 2406 if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
c8bf3484 2407 bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
90d03ff7
HM
2408 bus->txoff = false;
2409 brcmf_txflowblock(bus->sdiodev->dev, false);
c8bf3484 2410 }
5b435de0
AS
2411
2412 return cnt;
2413}
2414
fed7ec44
HM
2415static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
2416{
2417 u8 doff;
2418 u16 pad;
2419 uint retries = 0;
2420 struct brcmf_sdio_hdrinfo hd_info = {0};
2421 int ret;
2422
2423 brcmf_dbg(TRACE, "Enter\n");
2424
2425 /* Back the pointer to make room for bus header */
2426 frame -= bus->tx_hdrlen;
2427 len += bus->tx_hdrlen;
2428
2429 /* Add alignment padding (optional for ctl frames) */
2430 doff = ((unsigned long)frame % bus->head_align);
2431 if (doff) {
2432 frame -= doff;
2433 len += doff;
2434 memset(frame + bus->tx_hdrlen, 0, doff);
2435 }
2436
2437 /* Round send length to next SDIO block */
2438 pad = 0;
2439 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2440 pad = bus->blocksize - (len % bus->blocksize);
2441 if ((pad > bus->roundup) || (pad >= bus->blocksize))
2442 pad = 0;
2443 } else if (len % bus->head_align) {
2444 pad = bus->head_align - (len % bus->head_align);
2445 }
2446 len += pad;
2447
2448 hd_info.len = len - pad;
2449 hd_info.channel = SDPCM_CONTROL_CHANNEL;
2450 hd_info.dat_offset = doff + bus->tx_hdrlen;
2451 hd_info.seq_num = bus->tx_seq;
2452 hd_info.lastfrm = true;
2453 hd_info.tail_pad = pad;
2454 brcmf_sdio_hdpack(bus, frame, &hd_info);
2455
2456 if (bus->txglom)
2457 brcmf_sdio_update_hwhdr(frame, len);
2458
2459 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
2460 frame, len, "Tx Frame:\n");
2461 brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
2462 BRCMF_HDRS_ON(),
2463 frame, min_t(u16, len, 16), "TxHdr:\n");
2464
2465 do {
2466 ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
2467
2468 if (ret < 0)
2469 brcmf_sdio_txfail(bus);
2470 else
2471 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
2472 } while (ret < 0 && retries++ < TXRETRIES);
2473
2474 return ret;
2475}
2476
82d7f3c1 2477static void brcmf_sdio_bus_stop(struct device *dev)
a9ffda88
FL
2478{
2479 u32 local_hostintmask;
2480 u8 saveclk;
a9ffda88
FL
2481 int err;
2482 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2483 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
a9ffda88
FL
2484 struct brcmf_sdio *bus = sdiodev->bus;
2485
2486 brcmf_dbg(TRACE, "Enter\n");
2487
2488 if (bus->watchdog_tsk) {
2489 send_sig(SIGTERM, bus->watchdog_tsk, 1);
2490 kthread_stop(bus->watchdog_tsk);
2491 bus->watchdog_tsk = NULL;
2492 }
2493
a1ce7a0d 2494 if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
bb350711
AS
2495 sdio_claim_host(sdiodev->func[1]);
2496
2497 /* Enable clock for device interrupts */
2498 brcmf_sdio_bus_sleep(bus, false, false);
2499
2500 /* Disable and clear interrupts at the chip level also */
2501 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
2502 local_hostintmask = bus->hostintmask;
2503 bus->hostintmask = 0;
2504
2505 /* Force backplane clocks to assure F2 interrupt propagates */
2506 saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2507 &err);
2508 if (!err)
2509 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2510 (saveclk | SBSDIO_FORCE_HT), &err);
2511 if (err)
2512 brcmf_err("Failed to force clock for F2: err %d\n",
2513 err);
a9ffda88 2514
bb350711
AS
2515 /* Turn off the bus (F2), free any pending packets */
2516 brcmf_dbg(INTR, "disable SDIO interrupts\n");
2517 sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
a9ffda88 2518
bb350711
AS
2519 /* Clear any pending interrupts now that F2 is disabled */
2520 w_sdreg32(bus, local_hostintmask,
2521 offsetof(struct sdpcmd_regs, intstatus));
a9ffda88 2522
bb350711 2523 sdio_release_host(sdiodev->func[1]);
a9ffda88 2524 }
a9ffda88
FL
2525 /* Clear the data packet queues */
2526 brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
2527
2528 /* Clear any held glomming stuff */
297540f6 2529 brcmu_pkt_buf_free_skb(bus->glomd);
82d7f3c1 2530 brcmf_sdio_free_glom(bus);
a9ffda88
FL
2531
2532 /* Clear rx control and wake any waiters */
dd43a01c 2533 spin_lock_bh(&bus->rxctl_lock);
a9ffda88 2534 bus->rxlen = 0;
dd43a01c 2535 spin_unlock_bh(&bus->rxctl_lock);
82d7f3c1 2536 brcmf_sdio_dcmd_resp_wake(bus);
a9ffda88
FL
2537
2538 /* Reset some F2 state stuff */
2539 bus->rxskip = false;
2540 bus->tx_seq = bus->rx_seq = 0;
a9ffda88
FL
2541}
2542
82d7f3c1 2543static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
ba89bf19
FL
2544{
2545 unsigned long flags;
2546
668761ac
HM
2547 if (bus->sdiodev->oob_irq_requested) {
2548 spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
2549 if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
2550 enable_irq(bus->sdiodev->pdata->oob_irq_nr);
2551 bus->sdiodev->irq_en = true;
2552 }
2553 spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
ba89bf19 2554 }
ba89bf19 2555}
ba89bf19 2556
5cbb9c28
HM
2557static void atomic_orr(int val, atomic_t *v)
2558{
2559 int old_val;
2560
2561 old_val = atomic_read(v);
2562 while (atomic_cmpxchg(v, old_val, val | old_val) != old_val)
2563 old_val = atomic_read(v);
2564}
2565
4531603a
FL
2566static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
2567{
cb7cf7be 2568 struct brcmf_core *buscore;
4531603a
FL
2569 u32 addr;
2570 unsigned long val;
5cbb9c28 2571 int ret;
4531603a 2572
cb7cf7be
AS
2573 buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
2574 addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
4531603a 2575
a39be27b 2576 val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
4531603a
FL
2577 bus->sdcnt.f1regdata++;
2578 if (ret != 0)
5cbb9c28 2579 return ret;
4531603a
FL
2580
2581 val &= bus->hostintmask;
2582 atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
2583
2584 /* Clear interrupts */
2585 if (val) {
a39be27b 2586 brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
4531603a 2587 bus->sdcnt.f1regdata++;
5cbb9c28 2588 atomic_orr(val, &bus->intstatus);
4531603a
FL
2589 }
2590
2591 return ret;
2592}
2593
82d7f3c1 2594static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
5b435de0 2595{
4531603a
FL
2596 u32 newstatus = 0;
2597 unsigned long intstatus;
5b435de0 2598 uint txlimit = bus->txbound; /* Tx frames to send before resched */
b6a8cf2c 2599 uint framecnt; /* Temporary counter of tx/rx frames */
5cbb9c28 2600 int err = 0;
5b435de0
AS
2601
2602 brcmf_dbg(TRACE, "Enter\n");
2603
38b0b0dd 2604 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
2605
2606 /* If waiting for HTAVAIL, check status */
4a3da990 2607 if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
5b435de0
AS
2608 u8 clkctl, devctl = 0;
2609
8ae74654 2610#ifdef DEBUG
5b435de0 2611 /* Check for inconsistent device control */
a39be27b
AS
2612 devctl = brcmf_sdiod_regrb(bus->sdiodev,
2613 SBSDIO_DEVICE_CTL, &err);
8ae74654 2614#endif /* DEBUG */
5b435de0
AS
2615
2616 /* Read CSR, if clock on switch to AVAIL, else ignore */
a39be27b
AS
2617 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
2618 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 2619
c3203374 2620 brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
5b435de0
AS
2621 devctl, clkctl);
2622
2623 if (SBSDIO_HTAV(clkctl)) {
a39be27b
AS
2624 devctl = brcmf_sdiod_regrb(bus->sdiodev,
2625 SBSDIO_DEVICE_CTL, &err);
5b435de0 2626 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
2627 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
2628 devctl, &err);
5b435de0 2629 bus->clkstate = CLK_AVAIL;
5b435de0
AS
2630 }
2631 }
2632
5b435de0 2633 /* Make sure backplane clock is on */
82d7f3c1 2634 brcmf_sdio_bus_sleep(bus, false, true);
5b435de0
AS
2635
2636 /* Pending interrupt indicates new device status */
1d382273
FL
2637 if (atomic_read(&bus->ipend) > 0) {
2638 atomic_set(&bus->ipend, 0);
4531603a 2639 err = brcmf_sdio_intr_rstatus(bus);
5b435de0
AS
2640 }
2641
4531603a
FL
2642 /* Start with leftover status bits */
2643 intstatus = atomic_xchg(&bus->intstatus, 0);
5b435de0
AS
2644
2645 /* Handle flow-control change: read new state in case our ack
2646 * crossed another change interrupt. If change still set, assume
2647 * FC ON for safety, let next loop through do the debounce.
2648 */
2649 if (intstatus & I_HMB_FC_CHANGE) {
2650 intstatus &= ~I_HMB_FC_CHANGE;
5c15c23a
FL
2651 err = w_sdreg32(bus, I_HMB_FC_CHANGE,
2652 offsetof(struct sdpcmd_regs, intstatus));
5b435de0 2653
5c15c23a
FL
2654 err = r_sdreg32(bus, &newstatus,
2655 offsetof(struct sdpcmd_regs, intstatus));
80969836 2656 bus->sdcnt.f1regdata += 2;
4531603a
FL
2657 atomic_set(&bus->fcstate,
2658 !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
5b435de0
AS
2659 intstatus |= (newstatus & bus->hostintmask);
2660 }
2661
2662 /* Handle host mailbox indication */
2663 if (intstatus & I_HMB_HOST_INT) {
2664 intstatus &= ~I_HMB_HOST_INT;
82d7f3c1 2665 intstatus |= brcmf_sdio_hostmail(bus);
5b435de0
AS
2666 }
2667
38b0b0dd 2668 sdio_release_host(bus->sdiodev->func[1]);
7cdf57d3 2669
5b435de0
AS
2670 /* Generally don't ask for these, can get CRC errors... */
2671 if (intstatus & I_WR_OOSYNC) {
5e8149f5 2672 brcmf_err("Dongle reports WR_OOSYNC\n");
5b435de0
AS
2673 intstatus &= ~I_WR_OOSYNC;
2674 }
2675
2676 if (intstatus & I_RD_OOSYNC) {
5e8149f5 2677 brcmf_err("Dongle reports RD_OOSYNC\n");
5b435de0
AS
2678 intstatus &= ~I_RD_OOSYNC;
2679 }
2680
2681 if (intstatus & I_SBINT) {
5e8149f5 2682 brcmf_err("Dongle reports SBINT\n");
5b435de0
AS
2683 intstatus &= ~I_SBINT;
2684 }
2685
2686 /* Would be active due to wake-wlan in gSPI */
2687 if (intstatus & I_CHIPACTIVE) {
2688 brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
2689 intstatus &= ~I_CHIPACTIVE;
2690 }
2691
2692 /* Ignore frame indications if rxskip is set */
2693 if (bus->rxskip)
2694 intstatus &= ~I_HMB_FRAME_IND;
2695
2696 /* On frame indication, read available frames */
b6a8cf2c
HM
2697 if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
2698 brcmf_sdio_readframes(bus, bus->rxbound);
4754fcee 2699 if (!bus->rxpending)
5b435de0 2700 intstatus &= ~I_HMB_FRAME_IND;
5b435de0
AS
2701 }
2702
2703 /* Keep still-pending events for next scheduling */
5cbb9c28
HM
2704 if (intstatus)
2705 atomic_orr(intstatus, &bus->intstatus);
5b435de0 2706
82d7f3c1 2707 brcmf_sdio_clrintr(bus);
ba89bf19 2708
fed7ec44 2709 if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
4dd8b26a
HM
2710 data_ok(bus)) {
2711 sdio_claim_host(bus->sdiodev->func[1]);
449e58b8
HM
2712 if (bus->ctrl_frame_stat) {
2713 err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
2714 bus->ctrl_frame_len);
2715 bus->ctrl_frame_err = err;
2716 bus->ctrl_frame_stat = false;
2717 }
4dd8b26a 2718 sdio_release_host(bus->sdiodev->func[1]);
4dd8b26a 2719 brcmf_sdio_wait_event_wakeup(bus);
5b435de0
AS
2720 }
2721 /* Send queued frames (limit 1 if rx may still be pending) */
fed7ec44
HM
2722 if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
2723 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
2724 data_ok(bus)) {
4754fcee
FL
2725 framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
2726 txlimit;
b6a8cf2c 2727 brcmf_sdio_sendfromq(bus, framecnt);
5b435de0
AS
2728 }
2729
a1ce7a0d 2730 if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
5e8149f5 2731 brcmf_err("failed backplane access over SDIO, halting operation\n");
4531603a 2732 atomic_set(&bus->intstatus, 0);
de6878c8 2733 if (bus->ctrl_frame_stat) {
449e58b8
HM
2734 sdio_claim_host(bus->sdiodev->func[1]);
2735 if (bus->ctrl_frame_stat) {
2736 bus->ctrl_frame_err = -ENODEV;
2737 bus->ctrl_frame_stat = false;
2738 brcmf_sdio_wait_event_wakeup(bus);
2739 }
2740 sdio_release_host(bus->sdiodev->func[1]);
de6878c8 2741 }
4531603a
FL
2742 } else if (atomic_read(&bus->intstatus) ||
2743 atomic_read(&bus->ipend) > 0 ||
2744 (!atomic_read(&bus->fcstate) &&
2745 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
b6a8cf2c 2746 data_ok(bus))) {
fccfe930 2747 atomic_inc(&bus->dpc_tskcnt);
5b435de0 2748 }
5b435de0
AS
2749}
2750
82d7f3c1 2751static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
e2432b67
AS
2752{
2753 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2754 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2755 struct brcmf_sdio *bus = sdiodev->bus;
2756
2757 return &bus->txq;
2758}
2759
84936626
HM
2760static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
2761{
2762 struct sk_buff *p;
2763 int eprec = -1; /* precedence to evict from */
2764
2765 /* Fast case, precedence queue is not full and we are also not
2766 * exceeding total queue length
2767 */
2768 if (!pktq_pfull(q, prec) && !pktq_full(q)) {
2769 brcmu_pktq_penq(q, prec, pkt);
2770 return true;
2771 }
2772
2773 /* Determine precedence from which to evict packet, if any */
2774 if (pktq_pfull(q, prec)) {
2775 eprec = prec;
2776 } else if (pktq_full(q)) {
2777 p = brcmu_pktq_peek_tail(q, &eprec);
2778 if (eprec > prec)
2779 return false;
2780 }
2781
2782 /* Evict if needed */
2783 if (eprec >= 0) {
2784 /* Detect queueing to unconfigured precedence */
2785 if (eprec == prec)
2786 return false; /* refuse newer (incoming) packet */
2787 /* Evict packet according to discard policy */
2788 p = brcmu_pktq_pdeq_tail(q, eprec);
2789 if (p == NULL)
2790 brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
2791 brcmu_pkt_buf_free_skb(p);
2792 }
2793
2794 /* Enqueue */
2795 p = brcmu_pktq_penq(q, prec, pkt);
2796 if (p == NULL)
2797 brcmf_err("brcmu_pktq_penq() failed\n");
2798
2799 return p != NULL;
2800}
2801
82d7f3c1 2802static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
5b435de0
AS
2803{
2804 int ret = -EBADE;
44ff5660 2805 uint prec;
bf347bb9 2806 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2807 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
bf347bb9 2808 struct brcmf_sdio *bus = sdiodev->bus;
5b435de0 2809
44ff5660 2810 brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
5b435de0
AS
2811
2812 /* Add space for the header */
706478cb 2813 skb_push(pkt, bus->tx_hdrlen);
5b435de0
AS
2814 /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2815
2816 prec = prio2prec((pkt->priority & PRIOMASK));
2817
2818 /* Check for existing queue, current flow-control,
2819 pending event, or pending clock */
2820 brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
80969836 2821 bus->sdcnt.fcqueued++;
5b435de0
AS
2822
2823 /* Priority based enq */
fed7ec44 2824 spin_lock_bh(&bus->txq_lock);
5aa9f0ea
AS
2825 /* reset bus_flags in packet cb */
2826 *(u16 *)(pkt->cb) = 0;
84936626 2827 if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
706478cb 2828 skb_pull(pkt, bus->tx_hdrlen);
5e8149f5 2829 brcmf_err("out of bus->txq !!!\n");
5b435de0
AS
2830 ret = -ENOSR;
2831 } else {
2832 ret = 0;
2833 }
5b435de0 2834
c8bf3484 2835 if (pktq_len(&bus->txq) >= TXHI) {
90d03ff7 2836 bus->txoff = true;
84936626 2837 brcmf_txflowblock(dev, true);
c8bf3484 2838 }
fed7ec44 2839 spin_unlock_bh(&bus->txq_lock);
5b435de0 2840
8ae74654 2841#ifdef DEBUG
5b435de0
AS
2842 if (pktq_plen(&bus->txq, prec) > qcount[prec])
2843 qcount[prec] = pktq_plen(&bus->txq, prec);
2844#endif
f1e68c2e 2845
99824643 2846 brcmf_sdio_trigger_dpc(bus);
5b435de0
AS
2847 return ret;
2848}
2849
8ae74654 2850#ifdef DEBUG
5b435de0
AS
2851#define CONSOLE_LINE_MAX 192
2852
82d7f3c1 2853static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
5b435de0
AS
2854{
2855 struct brcmf_console *c = &bus->console;
2856 u8 line[CONSOLE_LINE_MAX], ch;
2857 u32 n, idx, addr;
2858 int rv;
2859
2860 /* Don't do anything until FWREADY updates console address */
2861 if (bus->console_addr == 0)
2862 return 0;
2863
2864 /* Read console log struct */
2865 addr = bus->console_addr + offsetof(struct rte_console, log_le);
a39be27b
AS
2866 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
2867 sizeof(c->log_le));
5b435de0
AS
2868 if (rv < 0)
2869 return rv;
2870
2871 /* Allocate console buffer (one time only) */
2872 if (c->buf == NULL) {
2873 c->bufsize = le32_to_cpu(c->log_le.buf_size);
2874 c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2875 if (c->buf == NULL)
2876 return -ENOMEM;
2877 }
2878
2879 idx = le32_to_cpu(c->log_le.idx);
2880
2881 /* Protect against corrupt value */
2882 if (idx > c->bufsize)
2883 return -EBADE;
2884
2885 /* Skip reading the console buffer if the index pointer
2886 has not moved */
2887 if (idx == c->last)
2888 return 0;
2889
2890 /* Read the console buffer */
2891 addr = le32_to_cpu(c->log_le.buf);
a39be27b 2892 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
5b435de0
AS
2893 if (rv < 0)
2894 return rv;
2895
2896 while (c->last != idx) {
2897 for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2898 if (c->last == idx) {
2899 /* This would output a partial line.
2900 * Instead, back up
2901 * the buffer pointer and output this
2902 * line next time around.
2903 */
2904 if (c->last >= n)
2905 c->last -= n;
2906 else
2907 c->last = c->bufsize - n;
2908 goto break2;
2909 }
2910 ch = c->buf[c->last];
2911 c->last = (c->last + 1) % c->bufsize;
2912 if (ch == '\n')
2913 break;
2914 line[n] = ch;
2915 }
2916
2917 if (n > 0) {
2918 if (line[n - 1] == '\r')
2919 n--;
2920 line[n] = 0;
18aad4f8 2921 pr_debug("CONSOLE: %s\n", line);
5b435de0
AS
2922 }
2923 }
2924break2:
2925
2926 return 0;
2927}
8ae74654 2928#endif /* DEBUG */
5b435de0 2929
fcf094f4 2930static int
82d7f3c1 2931brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
5b435de0 2932{
47a1ce78 2933 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2934 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
47a1ce78 2935 struct brcmf_sdio *bus = sdiodev->bus;
4dd8b26a 2936 int ret;
5b435de0
AS
2937
2938 brcmf_dbg(TRACE, "Enter\n");
2939
4dd8b26a
HM
2940 /* Send from dpc */
2941 bus->ctrl_frame_buf = msg;
2942 bus->ctrl_frame_len = msglen;
2943 bus->ctrl_frame_stat = true;
4dd8b26a 2944
99824643 2945 brcmf_sdio_trigger_dpc(bus);
4dd8b26a
HM
2946 wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2947 msecs_to_jiffies(CTL_DONE_TIMEOUT));
449e58b8
HM
2948 ret = 0;
2949 if (bus->ctrl_frame_stat) {
2950 sdio_claim_host(bus->sdiodev->func[1]);
2951 if (bus->ctrl_frame_stat) {
2952 brcmf_dbg(SDIO, "ctrl_frame timeout\n");
2953 bus->ctrl_frame_stat = false;
2954 ret = -ETIMEDOUT;
2955 }
2956 sdio_release_host(bus->sdiodev->func[1]);
2957 }
2958 if (!ret) {
4dd8b26a
HM
2959 brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
2960 bus->ctrl_frame_err);
2961 ret = bus->ctrl_frame_err;
5b435de0
AS
2962 }
2963
5b435de0 2964 if (ret)
80969836 2965 bus->sdcnt.tx_ctlerrs++;
5b435de0 2966 else
80969836 2967 bus->sdcnt.tx_ctlpkts++;
5b435de0 2968
4dd8b26a 2969 return ret;
5b435de0
AS
2970}
2971
80969836 2972#ifdef DEBUG
1b1e4e9e
AS
2973static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
2974 struct sdpcm_shared *sh)
4fc0d016
AS
2975{
2976 u32 addr, console_ptr, console_size, console_index;
2977 char *conbuf = NULL;
2978 __le32 sh_val;
2979 int rv;
4fc0d016
AS
2980
2981 /* obtain console information from device memory */
2982 addr = sh->console_addr + offsetof(struct rte_console, log_le);
a39be27b
AS
2983 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2984 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
2985 if (rv < 0)
2986 return rv;
2987 console_ptr = le32_to_cpu(sh_val);
2988
2989 addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
a39be27b
AS
2990 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2991 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
2992 if (rv < 0)
2993 return rv;
2994 console_size = le32_to_cpu(sh_val);
2995
2996 addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
a39be27b
AS
2997 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
2998 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
2999 if (rv < 0)
3000 return rv;
3001 console_index = le32_to_cpu(sh_val);
3002
3003 /* allocate buffer for console data */
3004 if (console_size <= CONSOLE_BUFFER_MAX)
3005 conbuf = vzalloc(console_size+1);
3006
3007 if (!conbuf)
3008 return -ENOMEM;
3009
3010 /* obtain the console data from device */
3011 conbuf[console_size] = '\0';
a39be27b
AS
3012 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
3013 console_size);
4fc0d016
AS
3014 if (rv < 0)
3015 goto done;
3016
1b1e4e9e
AS
3017 rv = seq_write(seq, conbuf + console_index,
3018 console_size - console_index);
4fc0d016
AS
3019 if (rv < 0)
3020 goto done;
3021
1b1e4e9e
AS
3022 if (console_index > 0)
3023 rv = seq_write(seq, conbuf, console_index - 1);
3024
4fc0d016
AS
3025done:
3026 vfree(conbuf);
3027 return rv;
3028}
3029
1b1e4e9e
AS
3030static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
3031 struct sdpcm_shared *sh)
4fc0d016 3032{
1b1e4e9e 3033 int error;
4fc0d016 3034 struct brcmf_trap_info tr;
4fc0d016 3035
baa9e609
PH
3036 if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
3037 brcmf_dbg(INFO, "no trap in firmware\n");
4fc0d016 3038 return 0;
baa9e609 3039 }
4fc0d016 3040
a39be27b
AS
3041 error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
3042 sizeof(struct brcmf_trap_info));
4fc0d016
AS
3043 if (error < 0)
3044 return error;
3045
1b1e4e9e
AS
3046 seq_printf(seq,
3047 "dongle trap info: type 0x%x @ epc 0x%08x\n"
3048 " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
3049 " lr 0x%08x pc 0x%08x offset 0x%x\n"
3050 " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
3051 " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
3052 le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
3053 le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
3054 le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3055 le32_to_cpu(tr.pc), sh->trap_addr,
3056 le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
3057 le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
3058 le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
3059 le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
3060
3061 return 0;
4fc0d016
AS
3062}
3063
1b1e4e9e
AS
3064static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
3065 struct sdpcm_shared *sh)
4fc0d016
AS
3066{
3067 int error = 0;
4fc0d016
AS
3068 char file[80] = "?";
3069 char expr[80] = "<???>";
4fc0d016
AS
3070
3071 if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
3072 brcmf_dbg(INFO, "firmware not built with -assert\n");
3073 return 0;
3074 } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
3075 brcmf_dbg(INFO, "no assert in dongle\n");
3076 return 0;
3077 }
3078
38b0b0dd 3079 sdio_claim_host(bus->sdiodev->func[1]);
4fc0d016 3080 if (sh->assert_file_addr != 0) {
a39be27b
AS
3081 error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3082 sh->assert_file_addr, (u8 *)file, 80);
4fc0d016
AS
3083 if (error < 0)
3084 return error;
3085 }
3086 if (sh->assert_exp_addr != 0) {
a39be27b
AS
3087 error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3088 sh->assert_exp_addr, (u8 *)expr, 80);
4fc0d016
AS
3089 if (error < 0)
3090 return error;
3091 }
38b0b0dd 3092 sdio_release_host(bus->sdiodev->func[1]);
4fc0d016 3093
1b1e4e9e
AS
3094 seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
3095 file, sh->assert_line, expr);
3096 return 0;
4fc0d016
AS
3097}
3098
82d7f3c1 3099static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
4fc0d016
AS
3100{
3101 int error;
3102 struct sdpcm_shared sh;
3103
4fc0d016 3104 error = brcmf_sdio_readshared(bus, &sh);
4fc0d016
AS
3105
3106 if (error < 0)
3107 return error;
3108
3109 if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
3110 brcmf_dbg(INFO, "firmware not built with -assert\n");
3111 else if (sh.flags & SDPCM_SHARED_ASSERT)
5e8149f5 3112 brcmf_err("assertion in dongle\n");
4fc0d016
AS
3113
3114 if (sh.flags & SDPCM_SHARED_TRAP)
5e8149f5 3115 brcmf_err("firmware trap in dongle\n");
4fc0d016
AS
3116
3117 return 0;
3118}
3119
1b1e4e9e 3120static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
4fc0d016
AS
3121{
3122 int error = 0;
3123 struct sdpcm_shared sh;
4fc0d016 3124
4fc0d016
AS
3125 error = brcmf_sdio_readshared(bus, &sh);
3126 if (error < 0)
3127 goto done;
3128
1b1e4e9e 3129 error = brcmf_sdio_assert_info(seq, bus, &sh);
4fc0d016
AS
3130 if (error < 0)
3131 goto done;
baa9e609 3132
1b1e4e9e 3133 error = brcmf_sdio_trap_info(seq, bus, &sh);
4fc0d016
AS
3134 if (error < 0)
3135 goto done;
baa9e609 3136
1b1e4e9e 3137 error = brcmf_sdio_dump_console(seq, bus, &sh);
4fc0d016 3138
4fc0d016 3139done:
4fc0d016
AS
3140 return error;
3141}
3142
1b1e4e9e 3143static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
4fc0d016 3144{
82d957e0
AS
3145 struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3146 struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
4fc0d016 3147
1b1e4e9e
AS
3148 return brcmf_sdio_died_dump(seq, bus);
3149}
3150
82d957e0 3151static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
1b1e4e9e 3152{
82d957e0
AS
3153 struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3154 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3155 struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
4fc0d016 3156
82d957e0
AS
3157 seq_printf(seq,
3158 "intrcount: %u\nlastintrs: %u\n"
3159 "pollcnt: %u\nregfails: %u\n"
3160 "tx_sderrs: %u\nfcqueued: %u\n"
3161 "rxrtx: %u\nrx_toolong: %u\n"
3162 "rxc_errors: %u\nrx_hdrfail: %u\n"
3163 "rx_badhdr: %u\nrx_badseq: %u\n"
3164 "fc_rcvd: %u\nfc_xoff: %u\n"
3165 "fc_xon: %u\nrxglomfail: %u\n"
3166 "rxglomframes: %u\nrxglompkts: %u\n"
3167 "f2rxhdrs: %u\nf2rxdata: %u\n"
3168 "f2txdata: %u\nf1regdata: %u\n"
3169 "tickcnt: %u\ntx_ctlerrs: %lu\n"
3170 "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
3171 "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
3172 sdcnt->intrcount, sdcnt->lastintrs,
3173 sdcnt->pollcnt, sdcnt->regfails,
3174 sdcnt->tx_sderrs, sdcnt->fcqueued,
3175 sdcnt->rxrtx, sdcnt->rx_toolong,
3176 sdcnt->rxc_errors, sdcnt->rx_hdrfail,
3177 sdcnt->rx_badhdr, sdcnt->rx_badseq,
3178 sdcnt->fc_rcvd, sdcnt->fc_xoff,
3179 sdcnt->fc_xon, sdcnt->rxglomfail,
3180 sdcnt->rxglomframes, sdcnt->rxglompkts,
3181 sdcnt->f2rxhdrs, sdcnt->f2rxdata,
3182 sdcnt->f2txdata, sdcnt->f1regdata,
3183 sdcnt->tickcnt, sdcnt->tx_ctlerrs,
3184 sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
3185 sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
3186
3187 return 0;
3188}
4fc0d016 3189
80969836
AS
3190static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
3191{
3192 struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
4fc0d016 3193 struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
80969836 3194
4fc0d016
AS
3195 if (IS_ERR_OR_NULL(dentry))
3196 return;
3197
82d957e0
AS
3198 brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
3199 brcmf_debugfs_add_entry(drvr, "counters",
3200 brcmf_debugfs_sdio_count_read);
0801e6c5
DK
3201 debugfs_create_u32("console_interval", 0644, dentry,
3202 &bus->console_interval);
80969836
AS
3203}
3204#else
82d7f3c1 3205static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
4fc0d016
AS
3206{
3207 return 0;
3208}
3209
80969836
AS
3210static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
3211{
3212}
3213#endif /* DEBUG */
3214
fcf094f4 3215static int
82d7f3c1 3216brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
5b435de0
AS
3217{
3218 int timeleft;
3219 uint rxlen = 0;
3220 bool pending;
dd43a01c 3221 u8 *buf;
532cdd3b 3222 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 3223 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
532cdd3b 3224 struct brcmf_sdio *bus = sdiodev->bus;
5b435de0
AS
3225
3226 brcmf_dbg(TRACE, "Enter\n");
3227
3228 /* Wait until control frame is available */
82d7f3c1 3229 timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
5b435de0 3230
dd43a01c 3231 spin_lock_bh(&bus->rxctl_lock);
5b435de0
AS
3232 rxlen = bus->rxlen;
3233 memcpy(msg, bus->rxctl, min(msglen, rxlen));
dd43a01c
FL
3234 bus->rxctl = NULL;
3235 buf = bus->rxctl_orig;
3236 bus->rxctl_orig = NULL;
5b435de0 3237 bus->rxlen = 0;
dd43a01c
FL
3238 spin_unlock_bh(&bus->rxctl_lock);
3239 vfree(buf);
5b435de0
AS
3240
3241 if (rxlen) {
3242 brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
3243 rxlen, msglen);
3244 } else if (timeleft == 0) {
5e8149f5 3245 brcmf_err("resumed on timeout\n");
82d7f3c1 3246 brcmf_sdio_checkdied(bus);
23677ce3 3247 } else if (pending) {
5b435de0
AS
3248 brcmf_dbg(CTL, "cancelled\n");
3249 return -ERESTARTSYS;
3250 } else {
3251 brcmf_dbg(CTL, "resumed for unknown reason?\n");
82d7f3c1 3252 brcmf_sdio_checkdied(bus);
5b435de0
AS
3253 }
3254
3255 if (rxlen)
80969836 3256 bus->sdcnt.rx_ctlpkts++;
5b435de0 3257 else
80969836 3258 bus->sdcnt.rx_ctlerrs++;
5b435de0
AS
3259
3260 return rxlen ? (int)rxlen : -ETIMEDOUT;
3261}
3262
a74d036f
HM
3263#ifdef DEBUG
3264static bool
3265brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3266 u8 *ram_data, uint ram_sz)
3267{
3268 char *ram_cmp;
3269 int err;
3270 bool ret = true;
3271 int address;
3272 int offset;
3273 int len;
3274
3275 /* read back and verify */
3276 brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
3277 ram_sz);
3278 ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
3279 /* do not proceed while no memory but */
3280 if (!ram_cmp)
3281 return true;
3282
3283 address = ram_addr;
3284 offset = 0;
3285 while (offset < ram_sz) {
3286 len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
3287 ram_sz - offset;
3288 err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
3289 if (err) {
3290 brcmf_err("error %d on reading %d membytes at 0x%08x\n",
3291 err, len, address);
3292 ret = false;
3293 break;
3294 } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
3295 brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
3296 offset, len);
3297 ret = false;
3298 break;
3299 }
3300 offset += len;
3301 address += len;
3302 }
3303
3304 kfree(ram_cmp);
3305
3306 return ret;
3307}
3308#else /* DEBUG */
3309static bool
3310brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3311 u8 *ram_data, uint ram_sz)
3312{
3313 return true;
3314}
3315#endif /* DEBUG */
3316
3355650c
AS
3317static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
3318 const struct firmware *fw)
5b435de0 3319{
f2c44fe7 3320 int err;
f2c44fe7 3321
a74d036f
HM
3322 brcmf_dbg(TRACE, "Enter\n");
3323
f9951c13
HM
3324 err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
3325 (u8 *)fw->data, fw->size);
3326 if (err)
3327 brcmf_err("error %d on writing %d membytes at 0x%08x\n",
3328 err, (int)fw->size, bus->ci->rambase);
3329 else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
3330 (u8 *)fw->data, fw->size))
3331 err = -EIO;
5b435de0 3332
f2c44fe7 3333 return err;
5b435de0
AS
3334}
3335
3355650c 3336static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
bd0e1b1d 3337 void *vars, u32 varsz)
5b435de0 3338{
a74d036f
HM
3339 int address;
3340 int err;
3341
3342 brcmf_dbg(TRACE, "Enter\n");
5b435de0 3343
a74d036f
HM
3344 address = bus->ci->ramsize - varsz + bus->ci->rambase;
3345 err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
3346 if (err)
3347 brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
3348 err, varsz, address);
3349 else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
3350 err = -EIO;
3351
a74d036f 3352 return err;
5b435de0
AS
3353}
3354
bd0e1b1d
AS
3355static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
3356 const struct firmware *fw,
3357 void *nvram, u32 nvlen)
5b435de0 3358{
82d7f3c1 3359 int bcmerror = -EFAULT;
3355650c 3360 u32 rstvec;
82d7f3c1
AS
3361
3362 sdio_claim_host(bus->sdiodev->func[1]);
3363 brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
5b435de0 3364
3355650c
AS
3365 rstvec = get_unaligned_le32(fw->data);
3366 brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
3367
3368 bcmerror = brcmf_sdio_download_code_file(bus, fw);
3369 release_firmware(fw);
3370 if (bcmerror) {
5e8149f5 3371 brcmf_err("dongle image file download failed\n");
bd0e1b1d 3372 brcmf_fw_nvram_free(nvram);
5b435de0
AS
3373 goto err;
3374 }
3375
bd0e1b1d
AS
3376 bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
3377 brcmf_fw_nvram_free(nvram);
3355650c 3378 if (bcmerror) {
5e8149f5 3379 brcmf_err("dongle nvram file download failed\n");
3eaa956c
FL
3380 goto err;
3381 }
5b435de0
AS
3382
3383 /* Take arm out of reset */
d380ebc9 3384 if (!brcmf_chip_set_active(bus->ci, rstvec)) {
5e8149f5 3385 brcmf_err("error getting out of ARM core reset\n");
5b435de0
AS
3386 goto err;
3387 }
3388
a1cee865 3389 /* Allow full data communication using DPC from now on. */
a1ce7a0d 3390 brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
5b435de0
AS
3391 bcmerror = 0;
3392
3393err:
82d7f3c1
AS
3394 brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
3395 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3396 return bcmerror;
3397}
3398
82d7f3c1 3399static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
4a3da990
PH
3400{
3401 int err = 0;
3402 u8 val;
3403
3404 brcmf_dbg(TRACE, "Enter\n");
3405
a39be27b 3406 val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
4a3da990
PH
3407 if (err) {
3408 brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
3409 return;
3410 }
3411
3412 val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
a39be27b 3413 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
4a3da990
PH
3414 if (err) {
3415 brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
3416 return;
3417 }
3418
3419 /* Add CMD14 Support */
a39be27b
AS
3420 brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
3421 (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
3422 SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
3423 &err);
4a3da990
PH
3424 if (err) {
3425 brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
3426 return;
3427 }
3428
a39be27b
AS
3429 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3430 SBSDIO_FORCE_HT, &err);
4a3da990
PH
3431 if (err) {
3432 brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
3433 return;
3434 }
3435
3436 /* set flag */
3437 bus->sr_enabled = true;
3438 brcmf_dbg(INFO, "SR enabled\n");
3439}
3440
3441/* enable KSO bit */
82d7f3c1 3442static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
4a3da990
PH
3443{
3444 u8 val;
3445 int err = 0;
3446
3447 brcmf_dbg(TRACE, "Enter\n");
3448
3449 /* KSO bit added in SDIO core rev 12 */
cb7cf7be 3450 if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
4a3da990
PH
3451 return 0;
3452
a39be27b 3453 val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
4a3da990
PH
3454 if (err) {
3455 brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
3456 return err;
3457 }
3458
3459 if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
3460 val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
3461 SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
a39be27b
AS
3462 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
3463 val, &err);
4a3da990
PH
3464 if (err) {
3465 brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
3466 return err;
3467 }
3468 }
3469
3470 return 0;
3471}
3472
3473
82d7f3c1 3474static int brcmf_sdio_bus_preinit(struct device *dev)
cf458287
AS
3475{
3476 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3477 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3478 struct brcmf_sdio *bus = sdiodev->bus;
8da9d2c8 3479 uint pad_size;
cf458287 3480 u32 value;
cf458287
AS
3481 int err;
3482
8da9d2c8
FL
3483 /* the commands below use the terms tx and rx from
3484 * a device perspective, ie. bus:txglom affects the
3485 * bus transfers from device to host.
3486 */
cb7cf7be 3487 if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
cf458287
AS
3488 /* for sdio core rev < 12, disable txgloming */
3489 value = 0;
3490 err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
3491 sizeof(u32));
3492 } else {
3493 /* otherwise, set txglomalign */
3494 value = 4;
3495 if (sdiodev->pdata)
3496 value = sdiodev->pdata->sd_sgentry_align;
3497 /* SDIO ADMA requires at least 32 bit alignment */
3498 value = max_t(u32, value, 4);
3499 err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
3500 sizeof(u32));
3501 }
8da9d2c8
FL
3502
3503 if (err < 0)
3504 goto done;
3505
3506 bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
3507 if (sdiodev->sg_support) {
3508 bus->txglom = false;
3509 value = 1;
3510 pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
8da9d2c8
FL
3511 err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
3512 &value, sizeof(u32));
3513 if (err < 0) {
3514 /* bus:rxglom is allowed to fail */
3515 err = 0;
3516 } else {
3517 bus->txglom = true;
3518 bus->tx_hdrlen += SDPCM_HWEXT_LEN;
3519 }
3520 }
3521 brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
3522
3523done:
cf458287
AS
3524 return err;
3525}
3526
99824643
AS
3527void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
3528{
3529 if (atomic_read(&bus->dpc_tskcnt) == 0) {
3530 atomic_inc(&bus->dpc_tskcnt);
3531 queue_work(bus->brcmf_wq, &bus->datawork);
3532 }
3533}
3534
82d7f3c1 3535void brcmf_sdio_isr(struct brcmf_sdio *bus)
5b435de0 3536{
5b435de0
AS
3537 brcmf_dbg(TRACE, "Enter\n");
3538
3539 if (!bus) {
5e8149f5 3540 brcmf_err("bus is null pointer, exiting\n");
5b435de0
AS
3541 return;
3542 }
3543
a1ce7a0d 3544 if (bus->sdiodev->state != BRCMF_SDIOD_DATA) {
5e8149f5 3545 brcmf_err("bus is down. we have nothing to do\n");
5b435de0
AS
3546 return;
3547 }
3548 /* Count the interrupt call */
80969836 3549 bus->sdcnt.intrcount++;
4531603a
FL
3550 if (in_interrupt())
3551 atomic_set(&bus->ipend, 1);
3552 else
3553 if (brcmf_sdio_intr_rstatus(bus)) {
5e8149f5 3554 brcmf_err("failed backplane access\n");
4531603a 3555 }
5b435de0 3556
5b435de0
AS
3557 /* Disable additional interrupts (is this needed now)? */
3558 if (!bus->intr)
5e8149f5 3559 brcmf_err("isr w/o interrupt configured!\n");
5b435de0 3560
fccfe930 3561 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 3562 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
3563}
3564
b441ba8d 3565static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
5b435de0 3566{
5b435de0
AS
3567 brcmf_dbg(TIMER, "Enter\n");
3568
5b435de0 3569 /* Poll period: check device if appropriate. */
4a3da990
PH
3570 if (!bus->sr_enabled &&
3571 bus->poll && (++bus->polltick >= bus->pollrate)) {
5b435de0
AS
3572 u32 intstatus = 0;
3573
3574 /* Reset poll tick */
3575 bus->polltick = 0;
3576
3577 /* Check device if no interrupts */
80969836
AS
3578 if (!bus->intr ||
3579 (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
5b435de0 3580
fccfe930 3581 if (atomic_read(&bus->dpc_tskcnt) == 0) {
5b435de0 3582 u8 devpend;
fccfe930 3583
38b0b0dd 3584 sdio_claim_host(bus->sdiodev->func[1]);
a39be27b
AS
3585 devpend = brcmf_sdiod_regrb(bus->sdiodev,
3586 SDIO_CCCR_INTx,
3587 NULL);
38b0b0dd 3588 sdio_release_host(bus->sdiodev->func[1]);
99824643
AS
3589 intstatus = devpend & (INTR_STATUS_FUNC1 |
3590 INTR_STATUS_FUNC2);
5b435de0
AS
3591 }
3592
3593 /* If there is something, make like the ISR and
3594 schedule the DPC */
3595 if (intstatus) {
80969836 3596 bus->sdcnt.pollcnt++;
1d382273 3597 atomic_set(&bus->ipend, 1);
5b435de0 3598
fccfe930 3599 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 3600 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
3601 }
3602 }
3603
3604 /* Update interrupt tracking */
80969836 3605 bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
5b435de0 3606 }
8ae74654 3607#ifdef DEBUG
5b435de0 3608 /* Poll for console output periodically */
a1ce7a0d 3609 if (bus->sdiodev->state == BRCMF_SDIOD_DATA &&
8d169aa0 3610 bus->console_interval != 0) {
5b435de0
AS
3611 bus->console.count += BRCMF_WD_POLL_MS;
3612 if (bus->console.count >= bus->console_interval) {
3613 bus->console.count -= bus->console_interval;
38b0b0dd 3614 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 3615 /* Make sure backplane clock is on */
82d7f3c1
AS
3616 brcmf_sdio_bus_sleep(bus, false, false);
3617 if (brcmf_sdio_readconsole(bus) < 0)
5b435de0
AS
3618 /* stop on error */
3619 bus->console_interval = 0;
38b0b0dd 3620 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3621 }
3622 }
8ae74654 3623#endif /* DEBUG */
5b435de0
AS
3624
3625 /* On idle timeout clear activity flag and/or turn off clock */
b441ba8d
HM
3626 if ((atomic_read(&bus->dpc_tskcnt) == 0) &&
3627 (atomic_read(&bus->dpc_running) == 0) &&
3628 (bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
3629 bus->idlecount++;
3630 if (bus->idlecount > bus->idletime) {
3631 brcmf_dbg(SDIO, "idle\n");
3632 sdio_claim_host(bus->sdiodev->func[1]);
3633 brcmf_sdio_wd_timer(bus, 0);
5b435de0 3634 bus->idlecount = 0;
b441ba8d
HM
3635 brcmf_sdio_bus_sleep(bus, true, false);
3636 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 3637 }
b441ba8d
HM
3638 } else {
3639 bus->idlecount = 0;
5b435de0 3640 }
5b435de0
AS
3641}
3642
f1e68c2e
FL
3643static void brcmf_sdio_dataworker(struct work_struct *work)
3644{
3645 struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
3646 datawork);
f1e68c2e 3647
fccfe930 3648 while (atomic_read(&bus->dpc_tskcnt)) {
b441ba8d 3649 atomic_set(&bus->dpc_running, 1);
71abdc00 3650 atomic_set(&bus->dpc_tskcnt, 0);
82d7f3c1 3651 brcmf_sdio_dpc(bus);
b441ba8d
HM
3652 bus->idlecount = 0;
3653 atomic_set(&bus->dpc_running, 0);
f1e68c2e 3654 }
99824643
AS
3655 if (brcmf_sdiod_freezing(bus->sdiodev)) {
3656 brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
3657 brcmf_sdiod_try_freeze(bus->sdiodev);
3658 brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
3659 }
f1e68c2e
FL
3660}
3661
65d80d0b
AS
3662static void
3663brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
cb7cf7be 3664 struct brcmf_chip *ci, u32 drivestrength)
65d80d0b
AS
3665{
3666 const struct sdiod_drive_str *str_tab = NULL;
3667 u32 str_mask;
3668 u32 str_shift;
cb7cf7be 3669 u32 base;
65d80d0b
AS
3670 u32 i;
3671 u32 drivestrength_sel = 0;
3672 u32 cc_data_temp;
3673 u32 addr;
3674
cb7cf7be 3675 if (!(ci->cc_caps & CC_CAP_PMU))
65d80d0b
AS
3676 return;
3677
3678 switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
5779ae6a 3679 case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
65d80d0b
AS
3680 str_tab = sdiod_drvstr_tab1_1v8;
3681 str_mask = 0x00003800;
3682 str_shift = 11;
3683 break;
5779ae6a 3684 case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
65d80d0b
AS
3685 str_tab = sdiod_drvstr_tab6_1v8;
3686 str_mask = 0x00001800;
3687 str_shift = 11;
3688 break;
5779ae6a 3689 case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
65d80d0b
AS
3690 /* note: 43143 does not support tristate */
3691 i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
3692 if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
3693 str_tab = sdiod_drvstr_tab2_3v3;
3694 str_mask = 0x00000007;
3695 str_shift = 0;
3696 } else
3697 brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
cb7cf7be 3698 ci->name, drivestrength);
65d80d0b 3699 break;
5779ae6a 3700 case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
65d80d0b
AS
3701 str_tab = sdiod_drive_strength_tab5_1v8;
3702 str_mask = 0x00003800;
3703 str_shift = 11;
3704 break;
3705 default:
3706 brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
cb7cf7be 3707 ci->name, ci->chiprev, ci->pmurev);
65d80d0b
AS
3708 break;
3709 }
3710
3711 if (str_tab != NULL) {
3712 for (i = 0; str_tab[i].strength != 0; i++) {
3713 if (drivestrength >= str_tab[i].strength) {
3714 drivestrength_sel = str_tab[i].sel;
3715 break;
3716 }
3717 }
cb7cf7be 3718 base = brcmf_chip_get_chipcommon(ci)->base;
65d80d0b
AS
3719 addr = CORE_CC_REG(base, chipcontrol_addr);
3720 brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
3721 cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
3722 cc_data_temp &= ~str_mask;
3723 drivestrength_sel <<= str_shift;
3724 cc_data_temp |= drivestrength_sel;
3725 brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
3726
3727 brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
3728 str_tab[i].strength, drivestrength, cc_data_temp);
3729 }
3730}
3731
cb7cf7be 3732static int brcmf_sdio_buscoreprep(void *ctx)
65d80d0b 3733{
cb7cf7be 3734 struct brcmf_sdio_dev *sdiodev = ctx;
65d80d0b
AS
3735 int err = 0;
3736 u8 clkval, clkset;
3737
3738 /* Try forcing SDIO core to do ALPAvail request only */
3739 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
3740 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3741 if (err) {
3742 brcmf_err("error writing for HT off\n");
3743 return err;
3744 }
3745
3746 /* If register supported, wait for ALPAvail and then force ALP */
3747 /* This may take up to 15 milliseconds */
3748 clkval = brcmf_sdiod_regrb(sdiodev,
3749 SBSDIO_FUNC1_CHIPCLKCSR, NULL);
3750
3751 if ((clkval & ~SBSDIO_AVBITS) != clkset) {
3752 brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
3753 clkset, clkval);
3754 return -EACCES;
3755 }
3756
3757 SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
3758 SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
3759 !SBSDIO_ALPAV(clkval)),
3760 PMU_MAX_TRANSITION_DLY);
3761 if (!SBSDIO_ALPAV(clkval)) {
3762 brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
3763 clkval);
3764 return -EBUSY;
3765 }
3766
3767 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
3768 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3769 udelay(65);
3770
3771 /* Also, disable the extra SDIO pull-ups */
3772 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
3773
3774 return 0;
3775}
3776
d380ebc9
AS
3777static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
3778 u32 rstvec)
cb7cf7be
AS
3779{
3780 struct brcmf_sdio_dev *sdiodev = ctx;
3781 struct brcmf_core *core;
3782 u32 reg_addr;
3783
3784 /* clear all interrupts */
3785 core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
3786 reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
3787 brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
3788
3789 if (rstvec)
3790 /* Write reset vector to address 0 */
3791 brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
3792 sizeof(rstvec));
3793}
3794
3795static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
3796{
3797 struct brcmf_sdio_dev *sdiodev = ctx;
3798 u32 val, rev;
3799
3800 val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
8bd61f8d 3801 if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
cb7cf7be
AS
3802 addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
3803 rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
3804 if (rev >= 2) {
3805 val &= ~CID_ID_MASK;
5779ae6a 3806 val |= BRCM_CC_4339_CHIP_ID;
cb7cf7be
AS
3807 }
3808 }
3809 return val;
3810}
3811
3812static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
3813{
3814 struct brcmf_sdio_dev *sdiodev = ctx;
3815
3816 brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
3817}
3818
3819static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
3820 .prepare = brcmf_sdio_buscoreprep,
d380ebc9 3821 .activate = brcmf_sdio_buscore_activate,
cb7cf7be
AS
3822 .read32 = brcmf_sdio_buscore_read32,
3823 .write32 = brcmf_sdio_buscore_write32,
3824};
3825
5b435de0 3826static bool
82d7f3c1 3827brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
5b435de0
AS
3828{
3829 u8 clkctl = 0;
3830 int err = 0;
3831 int reg_addr;
3832 u32 reg_val;
668761ac 3833 u32 drivestrength;
5b435de0 3834
38b0b0dd
FL
3835 sdio_claim_host(bus->sdiodev->func[1]);
3836
18aad4f8 3837 pr_debug("F1 signature read @0x18000000=0x%4x\n",
a39be27b 3838 brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
5b435de0
AS
3839
3840 /*
cb7cf7be 3841 * Force PLL off until brcmf_chip_attach()
5b435de0
AS
3842 * programs PLL control regs
3843 */
3844
a39be27b
AS
3845 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3846 BRCMF_INIT_CLKCTL1, &err);
5b435de0 3847 if (!err)
a39be27b
AS
3848 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
3849 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0
AS
3850
3851 if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
5e8149f5 3852 brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
5b435de0
AS
3853 err, BRCMF_INIT_CLKCTL1, clkctl);
3854 goto fail;
3855 }
3856
cb7cf7be
AS
3857 bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
3858 if (IS_ERR(bus->ci)) {
3859 brcmf_err("brcmf_chip_attach failed!\n");
3860 bus->ci = NULL;
5b435de0
AS
3861 goto fail;
3862 }
3863
82d7f3c1 3864 if (brcmf_sdio_kso_init(bus)) {
4a3da990
PH
3865 brcmf_err("error enabling KSO\n");
3866 goto fail;
3867 }
3868
668761ac
HM
3869 if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
3870 drivestrength = bus->sdiodev->pdata->drive_strength;
3871 else
3872 drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
65d80d0b 3873 brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
5b435de0 3874
1e9ab4dd 3875 /* Set card control so an SDIO card reset does a WLAN backplane reset */
a39be27b
AS
3876 reg_val = brcmf_sdiod_regrb(bus->sdiodev,
3877 SDIO_CCCR_BRCM_CARDCTRL, &err);
1e9ab4dd
PH
3878 if (err)
3879 goto fail;
3880
3881 reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
3882
a39be27b
AS
3883 brcmf_sdiod_regwb(bus->sdiodev,
3884 SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
1e9ab4dd
PH
3885 if (err)
3886 goto fail;
3887
3888 /* set PMUControl so a backplane reset does PMU state reload */
cb7cf7be 3889 reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
1e9ab4dd 3890 pmucontrol);
cb7cf7be 3891 reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
1e9ab4dd
PH
3892 if (err)
3893 goto fail;
3894
3895 reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
3896
cb7cf7be 3897 brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
1e9ab4dd
PH
3898 if (err)
3899 goto fail;
3900
38b0b0dd
FL
3901 sdio_release_host(bus->sdiodev->func[1]);
3902
5b435de0
AS
3903 brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
3904
9b2d2f2a
AS
3905 /* allocate header buffer */
3906 bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
3907 if (!bus->hdrbuf)
3908 return false;
5b435de0
AS
3909 /* Locate an appropriately-aligned portion of hdrbuf */
3910 bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
9b2d2f2a 3911 bus->head_align);
5b435de0
AS
3912
3913 /* Set the poll and/or interrupt flags */
3914 bus->intr = true;
3915 bus->poll = false;
3916 if (bus->poll)
3917 bus->pollrate = 1;
3918
3919 return true;
3920
3921fail:
38b0b0dd 3922 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3923 return false;
3924}
3925
5b435de0 3926static int
82d7f3c1 3927brcmf_sdio_watchdog_thread(void *data)
5b435de0 3928{
e92eedf4 3929 struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
99824643 3930 int wait;
5b435de0
AS
3931
3932 allow_signal(SIGTERM);
3933 /* Run until signal received */
99824643 3934 brcmf_sdiod_freezer_count(bus->sdiodev);
5b435de0
AS
3935 while (1) {
3936 if (kthread_should_stop())
3937 break;
99824643
AS
3938 brcmf_sdiod_freezer_uncount(bus->sdiodev);
3939 wait = wait_for_completion_interruptible(&bus->watchdog_wait);
3940 brcmf_sdiod_freezer_count(bus->sdiodev);
3941 brcmf_sdiod_try_freeze(bus->sdiodev);
3942 if (!wait) {
82d7f3c1 3943 brcmf_sdio_bus_watchdog(bus);
5b435de0 3944 /* Count the tick for reference */
80969836 3945 bus->sdcnt.tickcnt++;
58e9df46 3946 reinit_completion(&bus->watchdog_wait);
5b435de0
AS
3947 } else
3948 break;
3949 }
3950 return 0;
3951}
3952
3953static void
82d7f3c1 3954brcmf_sdio_watchdog(unsigned long data)
5b435de0 3955{
e92eedf4 3956 struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
5b435de0
AS
3957
3958 if (bus->watchdog_tsk) {
3959 complete(&bus->watchdog_wait);
3960 /* Reschedule the watchdog */
3961 if (bus->wd_timer_valid)
3962 mod_timer(&bus->timer,
187d3c33 3963 jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
5b435de0
AS
3964 }
3965}
3966
d9cb2596 3967static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
82d7f3c1
AS
3968 .stop = brcmf_sdio_bus_stop,
3969 .preinit = brcmf_sdio_bus_preinit,
82d7f3c1
AS
3970 .txdata = brcmf_sdio_bus_txdata,
3971 .txctl = brcmf_sdio_bus_txctl,
3972 .rxctl = brcmf_sdio_bus_rxctl,
3973 .gettxq = brcmf_sdio_bus_gettxq,
330b4e4b 3974 .wowl_config = brcmf_sdio_wowl_config
d9cb2596
AS
3975};
3976
bd0e1b1d
AS
3977static void brcmf_sdio_firmware_callback(struct device *dev,
3978 const struct firmware *code,
3979 void *nvram, u32 nvram_len)
3980{
3981 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3982 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3983 struct brcmf_sdio *bus = sdiodev->bus;
3984 int err = 0;
3985 u8 saveclk;
3986
3987 brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
3988
bd0e1b1d
AS
3989 if (!bus_if->drvr)
3990 return;
3991
a1cee865
HM
3992 /* try to download image and nvram to the dongle */
3993 bus->alp_only = true;
3994 err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
3995 if (err)
3996 goto fail;
3997 bus->alp_only = false;
3998
bd0e1b1d
AS
3999 /* Start the watchdog timer */
4000 bus->sdcnt.tickcnt = 0;
4001 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
4002
4003 sdio_claim_host(sdiodev->func[1]);
4004
4005 /* Make sure backplane clock is on, needed to generate F2 interrupt */
4006 brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4007 if (bus->clkstate != CLK_AVAIL)
4008 goto release;
4009
4010 /* Force clocks on backplane to be sure F2 interrupt propagates */
4011 saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
4012 if (!err) {
4013 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
4014 (saveclk | SBSDIO_FORCE_HT), &err);
4015 }
4016 if (err) {
4017 brcmf_err("Failed to force clock for F2: err %d\n", err);
4018 goto release;
4019 }
4020
4021 /* Enable function 2 (frame transfers) */
4022 w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
4023 offsetof(struct sdpcmd_regs, tosbmailboxdata));
4024 err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
4025
4026
4027 brcmf_dbg(INFO, "enable F2: err=%d\n", err);
4028
4029 /* If F2 successfully enabled, set core and enable interrupts */
4030 if (!err) {
4031 /* Set up the interrupt mask and enable interrupts */
4032 bus->hostintmask = HOSTINTMASK;
4033 w_sdreg32(bus, bus->hostintmask,
4034 offsetof(struct sdpcmd_regs, hostintmask));
4035
4036 brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
4037 } else {
4038 /* Disable F2 again */
4039 sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
4040 goto release;
4041 }
4042
4043 if (brcmf_chip_sr_capable(bus->ci)) {
4044 brcmf_sdio_sr_init(bus);
4045 } else {
4046 /* Restore previous clock setting */
4047 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
4048 saveclk, &err);
4049 }
4050
4051 if (err == 0) {
4052 err = brcmf_sdiod_intr_register(sdiodev);
4053 if (err != 0)
4054 brcmf_err("intr register failed:%d\n", err);
4055 }
4056
4057 /* If we didn't come up, turn off backplane clock */
4058 if (err != 0)
4059 brcmf_sdio_clkctl(bus, CLK_NONE, false);
4060
4061 sdio_release_host(sdiodev->func[1]);
4062
4063 err = brcmf_bus_start(dev);
4064 if (err != 0) {
4065 brcmf_err("dongle is not responding\n");
4066 goto fail;
4067 }
4068 return;
4069
4070release:
4071 sdio_release_host(sdiodev->func[1]);
4072fail:
4073 brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
4074 device_release_driver(dev);
4075}
4076
82d7f3c1 4077struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
5b435de0
AS
4078{
4079 int ret;
e92eedf4 4080 struct brcmf_sdio *bus;
99824643 4081 struct workqueue_struct *wq;
5b435de0 4082
5b435de0
AS
4083 brcmf_dbg(TRACE, "Enter\n");
4084
5b435de0 4085 /* Allocate private bus interface state */
e92eedf4 4086 bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
5b435de0
AS
4087 if (!bus)
4088 goto fail;
4089
4090 bus->sdiodev = sdiodev;
4091 sdiodev->bus = bus;
b83db862 4092 skb_queue_head_init(&bus->glom);
5b435de0
AS
4093 bus->txbound = BRCMF_TXBOUND;
4094 bus->rxbound = BRCMF_RXBOUND;
4095 bus->txminmax = BRCMF_TXMINMAX;
6bc52319 4096 bus->tx_seq = SDPCM_SEQ_WRAP - 1;
5b435de0 4097
e217d1c8
AS
4098 /* platform specific configuration:
4099 * alignments must be at least 4 bytes for ADMA
888bf76e 4100 */
e217d1c8
AS
4101 bus->head_align = ALIGNMENT;
4102 bus->sgentry_align = ALIGNMENT;
4103 if (sdiodev->pdata) {
4104 if (sdiodev->pdata->sd_head_align > ALIGNMENT)
4105 bus->head_align = sdiodev->pdata->sd_head_align;
4106 if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
4107 bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
4108 }
4109
99824643
AS
4110 /* single-threaded workqueue */
4111 wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
4112 dev_name(&sdiodev->func[1]->dev));
4113 if (!wq) {
5e8149f5 4114 brcmf_err("insufficient memory to create txworkqueue\n");
37ac5780
HM
4115 goto fail;
4116 }
99824643
AS
4117 brcmf_sdiod_freezer_count(sdiodev);
4118 INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
4119 bus->brcmf_wq = wq;
37ac5780 4120
5b435de0 4121 /* attempt to attach to the dongle */
82d7f3c1
AS
4122 if (!(brcmf_sdio_probe_attach(bus))) {
4123 brcmf_err("brcmf_sdio_probe_attach failed\n");
5b435de0
AS
4124 goto fail;
4125 }
4126
dd43a01c 4127 spin_lock_init(&bus->rxctl_lock);
fed7ec44 4128 spin_lock_init(&bus->txq_lock);
5b435de0
AS
4129 init_waitqueue_head(&bus->ctrl_wait);
4130 init_waitqueue_head(&bus->dcmd_resp_wait);
4131
4132 /* Set up the watchdog timer */
4133 init_timer(&bus->timer);
4134 bus->timer.data = (unsigned long)bus;
82d7f3c1 4135 bus->timer.function = brcmf_sdio_watchdog;
5b435de0 4136
5b435de0
AS
4137 /* Initialize watchdog thread */
4138 init_completion(&bus->watchdog_wait);
82d7f3c1 4139 bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
99824643
AS
4140 bus, "brcmf_wdog/%s",
4141 dev_name(&sdiodev->func[1]->dev));
5b435de0 4142 if (IS_ERR(bus->watchdog_tsk)) {
02f77195 4143 pr_warn("brcmf_watchdog thread failed to start\n");
5b435de0
AS
4144 bus->watchdog_tsk = NULL;
4145 }
4146 /* Initialize DPC thread */
fccfe930 4147 atomic_set(&bus->dpc_tskcnt, 0);
b441ba8d 4148 atomic_set(&bus->dpc_running, 0);
5b435de0 4149
a9ffda88 4150 /* Assign bus interface call back */
d9cb2596
AS
4151 bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
4152 bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
75d907d3
AS
4153 bus->sdiodev->bus_if->chip = bus->ci->chip;
4154 bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
d9cb2596 4155
706478cb
FL
4156 /* default sdio bus header length for tx packet */
4157 bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
4158
4159 /* Attach to the common layer, reserve hdr space */
8dee77ba 4160 ret = brcmf_attach(bus->sdiodev->dev);
712ac5b3 4161 if (ret != 0) {
5e8149f5 4162 brcmf_err("brcmf_attach failed\n");
5b435de0
AS
4163 goto fail;
4164 }
4165
7dd3abc1
DK
4166 /* Query the F2 block size, set roundup accordingly */
4167 bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
4168 bus->roundup = min(max_roundup, bus->blocksize);
4169
5b435de0 4170 /* Allocate buffers */
fad13228 4171 if (bus->sdiodev->bus_if->maxctl) {
7dd3abc1 4172 bus->sdiodev->bus_if->maxctl += bus->roundup;
fad13228
AS
4173 bus->rxblen =
4174 roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
4175 ALIGNMENT) + bus->head_align;
4176 bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
4177 if (!(bus->rxbuf)) {
4178 brcmf_err("rxbuf allocation failed\n");
4179 goto fail;
4180 }
5b435de0
AS
4181 }
4182
fad13228
AS
4183 sdio_claim_host(bus->sdiodev->func[1]);
4184
4185 /* Disable F2 to clear any intermediate frame state on the dongle */
4186 sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
4187
fad13228
AS
4188 bus->rxflow = false;
4189
4190 /* Done with backplane-dependent accesses, can drop clock... */
4191 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4192
4193 sdio_release_host(bus->sdiodev->func[1]);
4194
4195 /* ...and initialize clock/power states */
4196 bus->clkstate = CLK_SDONLY;
4197 bus->idletime = BRCMF_IDLE_INTERVAL;
4198 bus->idleclock = BRCMF_IDLE_ACTIVE;
4199
fad13228 4200 /* SR state */
fad13228 4201 bus->sr_enabled = false;
5b435de0 4202
80969836 4203 brcmf_sdio_debugfs_create(bus);
5b435de0
AS
4204 brcmf_dbg(INFO, "completed!!\n");
4205
c1b20532
DK
4206 ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
4207 if (ret)
4208 goto fail;
4209
bd0e1b1d 4210 ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
c1b20532 4211 sdiodev->fw_name, sdiodev->nvram_name,
bd0e1b1d 4212 brcmf_sdio_firmware_callback);
5b435de0 4213 if (ret != 0) {
bd0e1b1d 4214 brcmf_err("async firmware request failed: %d\n", ret);
1799ddf1 4215 goto fail;
5b435de0 4216 }
15d45b6f 4217
5b435de0
AS
4218 return bus;
4219
4220fail:
9fbe2a6d 4221 brcmf_sdio_remove(bus);
5b435de0
AS
4222 return NULL;
4223}
4224
9fbe2a6d
AS
4225/* Detach and free everything */
4226void brcmf_sdio_remove(struct brcmf_sdio *bus)
5b435de0 4227{
5b435de0
AS
4228 brcmf_dbg(TRACE, "Enter\n");
4229
9fbe2a6d
AS
4230 if (bus) {
4231 /* De-register interrupt handler */
4232 brcmf_sdiod_intr_unregister(bus->sdiodev);
4233
4faf28b7 4234 brcmf_detach(bus->sdiodev->dev);
bfad4a04 4235
e0c180ec
HM
4236 cancel_work_sync(&bus->datawork);
4237 if (bus->brcmf_wq)
4238 destroy_workqueue(bus->brcmf_wq);
4239
bfad4a04 4240 if (bus->ci) {
a1ce7a0d 4241 if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
bb350711 4242 sdio_claim_host(bus->sdiodev->func[1]);
cf45932a 4243 brcmf_sdio_wd_timer(bus, 0);
bb350711
AS
4244 brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4245 /* Leave the device in state where it is
d380ebc9
AS
4246 * 'passive'. This is done by resetting all
4247 * necessary cores.
bb350711
AS
4248 */
4249 msleep(20);
d380ebc9 4250 brcmf_chip_set_passive(bus->ci);
bb350711
AS
4251 brcmf_sdio_clkctl(bus, CLK_NONE, false);
4252 sdio_release_host(bus->sdiodev->func[1]);
4253 }
cb7cf7be 4254 brcmf_chip_detach(bus->ci);
9fbe2a6d
AS
4255 }
4256
bfad4a04 4257 kfree(bus->rxbuf);
9fbe2a6d
AS
4258 kfree(bus->hdrbuf);
4259 kfree(bus);
4260 }
5b435de0
AS
4261
4262 brcmf_dbg(TRACE, "Disconnected\n");
4263}
4264
82d7f3c1 4265void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
5b435de0 4266{
5b435de0 4267 /* Totally stop the timer */
23677ce3 4268 if (!wdtick && bus->wd_timer_valid) {
5b435de0
AS
4269 del_timer_sync(&bus->timer);
4270 bus->wd_timer_valid = false;
4271 bus->save_ms = wdtick;
4272 return;
4273 }
4274
ece960ea 4275 /* don't start the wd until fw is loaded */
a1ce7a0d 4276 if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
ece960ea
FL
4277 return;
4278
5b435de0
AS
4279 if (wdtick) {
4280 if (bus->save_ms != BRCMF_WD_POLL_MS) {
23677ce3 4281 if (bus->wd_timer_valid)
5b435de0
AS
4282 /* Stop timer and restart at new value */
4283 del_timer_sync(&bus->timer);
4284
4285 /* Create timer again when watchdog period is
4286 dynamically changed or in the first instance
4287 */
4288 bus->timer.expires =
187d3c33 4289 jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS);
5b435de0
AS
4290 add_timer(&bus->timer);
4291
4292 } else {
4293 /* Re arm the timer, at last watchdog period */
4294 mod_timer(&bus->timer,
187d3c33 4295 jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
5b435de0
AS
4296 }
4297
4298 bus->wd_timer_valid = true;
4299 bus->save_ms = wdtick;
4300 }
4301}
99824643
AS
4302
4303int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
4304{
4305 int ret;
4306
4307 sdio_claim_host(bus->sdiodev->func[1]);
4308 ret = brcmf_sdio_bus_sleep(bus, sleep, false);
4309 sdio_release_host(bus->sdiodev->func[1]);
4310
4311 return ret;
4312}
4313